tg3.c 454 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662566356645665566656675668566956705671567256735674567556765677567856795680568156825683568456855686568756885689569056915692569356945695569656975698569957005701570257035704570557065707570857095710571157125713571457155716571757185719572057215722572357245725572657275728572957305731573257335734573557365737573857395740574157425743574457455746574757485749575057515752575357545755575657575758575957605761576257635764576557665767576857695770577157725773577457755776577757785779578057815782578357845785578657875788578957905791579257935794579557965797579857995800580158025803580458055806580758085809581058115812581358145815581658175818581958205821582258235824582558265827582858295830583158325833583458355836583758385839584058415842584358445845584658475848584958505851585258535854585558565857585858595860586158625863586458655866586758685869587058715872587358745875587658775878587958805881588258835884588558865887588858895890589158925893589458955896589758985899590059015902590359045905590659075908590959105911591259135914591559165917591859195920592159225923592459255926592759285929593059315932593359345935593659375938593959405941594259435944594559465947594859495950595159525953595459555956595759585959596059615962596359645965596659675968596959705971597259735974597559765977597859795980598159825983598459855986598759885989599059915992599359945995599659975998599960006001600260036004600560066007600860096010601160126013601460156016601760186019602060216022602360246025602660276028602960306031603260336034603560366037603860396040604160426043604460456046604760486049605060516052605360546055605660576058605960606061606260636064606560666067606860696070607160726073607460756076607760786079608060816082608360846085608660876088608960906091609260936094609560966097609860996100610161026103610461056106610761086109611061116112611361146115611661176118611961206121612261236124612561266127612861296130613161326133613461356136613761386139614061416142614361446145614661476148614961506151615261536154615561566157615861596160616161626163616461656166616761686169617061716172617361746175617661776178617961806181618261836184618561866187618861896190619161926193619461956196619761986199620062016202620362046205620662076208620962106211621262136214621562166217621862196220622162226223622462256226622762286229623062316232623362346235623662376238623962406241624262436244624562466247624862496250625162526253625462556256625762586259626062616262626362646265626662676268626962706271627262736274627562766277627862796280628162826283628462856286628762886289629062916292629362946295629662976298629963006301630263036304630563066307630863096310631163126313631463156316631763186319632063216322632363246325632663276328632963306331633263336334633563366337633863396340634163426343634463456346634763486349635063516352635363546355635663576358635963606361636263636364636563666367636863696370637163726373637463756376637763786379638063816382638363846385638663876388638963906391639263936394639563966397639863996400640164026403640464056406640764086409641064116412641364146415641664176418641964206421642264236424642564266427642864296430643164326433643464356436643764386439644064416442644364446445644664476448644964506451645264536454645564566457645864596460646164626463646464656466646764686469647064716472647364746475647664776478647964806481648264836484648564866487648864896490649164926493649464956496649764986499650065016502650365046505650665076508650965106511651265136514651565166517651865196520652165226523652465256526652765286529653065316532653365346535653665376538653965406541654265436544654565466547654865496550655165526553655465556556655765586559656065616562656365646565656665676568656965706571657265736574657565766577657865796580658165826583658465856586658765886589659065916592659365946595659665976598659966006601660266036604660566066607660866096610661166126613661466156616661766186619662066216622662366246625662666276628662966306631663266336634663566366637663866396640664166426643664466456646664766486649665066516652665366546655665666576658665966606661666266636664666566666667666866696670667166726673667466756676667766786679668066816682668366846685668666876688668966906691669266936694669566966697669866996700670167026703670467056706670767086709671067116712671367146715671667176718671967206721672267236724672567266727672867296730673167326733673467356736673767386739674067416742674367446745674667476748674967506751675267536754675567566757675867596760676167626763676467656766676767686769677067716772677367746775677667776778677967806781678267836784678567866787678867896790679167926793679467956796679767986799680068016802680368046805680668076808680968106811681268136814681568166817681868196820682168226823682468256826682768286829683068316832683368346835683668376838683968406841684268436844684568466847684868496850685168526853685468556856685768586859686068616862686368646865686668676868686968706871687268736874687568766877687868796880688168826883688468856886688768886889689068916892689368946895689668976898689969006901690269036904690569066907690869096910691169126913691469156916691769186919692069216922692369246925692669276928692969306931693269336934693569366937693869396940694169426943694469456946694769486949695069516952695369546955695669576958695969606961696269636964696569666967696869696970697169726973697469756976697769786979698069816982698369846985698669876988698969906991699269936994699569966997699869997000700170027003700470057006700770087009701070117012701370147015701670177018701970207021702270237024702570267027702870297030703170327033703470357036703770387039704070417042704370447045704670477048704970507051705270537054705570567057705870597060706170627063706470657066706770687069707070717072707370747075707670777078707970807081708270837084708570867087708870897090709170927093709470957096709770987099710071017102710371047105710671077108710971107111711271137114711571167117711871197120712171227123712471257126712771287129713071317132713371347135713671377138713971407141714271437144714571467147714871497150715171527153715471557156715771587159716071617162716371647165716671677168716971707171717271737174717571767177717871797180718171827183718471857186718771887189719071917192719371947195719671977198719972007201720272037204720572067207720872097210721172127213721472157216721772187219722072217222722372247225722672277228722972307231723272337234723572367237723872397240724172427243724472457246724772487249725072517252725372547255725672577258725972607261726272637264726572667267726872697270727172727273727472757276727772787279728072817282728372847285728672877288728972907291729272937294729572967297729872997300730173027303730473057306730773087309731073117312731373147315731673177318731973207321732273237324732573267327732873297330733173327333733473357336733773387339734073417342734373447345734673477348734973507351735273537354735573567357735873597360736173627363736473657366736773687369737073717372737373747375737673777378737973807381738273837384738573867387738873897390739173927393739473957396739773987399740074017402740374047405740674077408740974107411741274137414741574167417741874197420742174227423742474257426742774287429743074317432743374347435743674377438743974407441744274437444744574467447744874497450745174527453745474557456745774587459746074617462746374647465746674677468746974707471747274737474747574767477747874797480748174827483748474857486748774887489749074917492749374947495749674977498749975007501750275037504750575067507750875097510751175127513751475157516751775187519752075217522752375247525752675277528752975307531753275337534753575367537753875397540754175427543754475457546754775487549755075517552755375547555755675577558755975607561756275637564756575667567756875697570757175727573757475757576757775787579758075817582758375847585758675877588758975907591759275937594759575967597759875997600760176027603760476057606760776087609761076117612761376147615761676177618761976207621762276237624762576267627762876297630763176327633763476357636763776387639764076417642764376447645764676477648764976507651765276537654765576567657765876597660766176627663766476657666766776687669767076717672767376747675767676777678767976807681768276837684768576867687768876897690769176927693769476957696769776987699770077017702770377047705770677077708770977107711771277137714771577167717771877197720772177227723772477257726772777287729773077317732773377347735773677377738773977407741774277437744774577467747774877497750775177527753775477557756775777587759776077617762776377647765776677677768776977707771777277737774777577767777777877797780778177827783778477857786778777887789779077917792779377947795779677977798779978007801780278037804780578067807780878097810781178127813781478157816781778187819782078217822782378247825782678277828782978307831783278337834783578367837783878397840784178427843784478457846784778487849785078517852785378547855785678577858785978607861786278637864786578667867786878697870787178727873787478757876787778787879788078817882788378847885788678877888788978907891789278937894789578967897789878997900790179027903790479057906790779087909791079117912791379147915791679177918791979207921792279237924792579267927792879297930793179327933793479357936793779387939794079417942794379447945794679477948794979507951795279537954795579567957795879597960796179627963796479657966796779687969797079717972797379747975797679777978797979807981798279837984798579867987798879897990799179927993799479957996799779987999800080018002800380048005800680078008800980108011801280138014801580168017801880198020802180228023802480258026802780288029803080318032803380348035803680378038803980408041804280438044804580468047804880498050805180528053805480558056805780588059806080618062806380648065806680678068806980708071807280738074807580768077807880798080808180828083808480858086808780888089809080918092809380948095809680978098809981008101810281038104810581068107810881098110811181128113811481158116811781188119812081218122812381248125812681278128812981308131813281338134813581368137813881398140814181428143814481458146814781488149815081518152815381548155815681578158815981608161816281638164816581668167816881698170817181728173817481758176817781788179818081818182818381848185818681878188818981908191819281938194819581968197819881998200820182028203820482058206820782088209821082118212821382148215821682178218821982208221822282238224822582268227822882298230823182328233823482358236823782388239824082418242824382448245824682478248824982508251825282538254825582568257825882598260826182628263826482658266826782688269827082718272827382748275827682778278827982808281828282838284828582868287828882898290829182928293829482958296829782988299830083018302830383048305830683078308830983108311831283138314831583168317831883198320832183228323832483258326832783288329833083318332833383348335833683378338833983408341834283438344834583468347834883498350835183528353835483558356835783588359836083618362836383648365836683678368836983708371837283738374837583768377837883798380838183828383838483858386838783888389839083918392839383948395839683978398839984008401840284038404840584068407840884098410841184128413841484158416841784188419842084218422842384248425842684278428842984308431843284338434843584368437843884398440844184428443844484458446844784488449845084518452845384548455845684578458845984608461846284638464846584668467846884698470847184728473847484758476847784788479848084818482848384848485848684878488848984908491849284938494849584968497849884998500850185028503850485058506850785088509851085118512851385148515851685178518851985208521852285238524852585268527852885298530853185328533853485358536853785388539854085418542854385448545854685478548854985508551855285538554855585568557855885598560856185628563856485658566856785688569857085718572857385748575857685778578857985808581858285838584858585868587858885898590859185928593859485958596859785988599860086018602860386048605860686078608860986108611861286138614861586168617861886198620862186228623862486258626862786288629863086318632863386348635863686378638863986408641864286438644864586468647864886498650865186528653865486558656865786588659866086618662866386648665866686678668866986708671867286738674867586768677867886798680868186828683868486858686868786888689869086918692869386948695869686978698869987008701870287038704870587068707870887098710871187128713871487158716871787188719872087218722872387248725872687278728872987308731873287338734873587368737873887398740874187428743874487458746874787488749875087518752875387548755875687578758875987608761876287638764876587668767876887698770877187728773877487758776877787788779878087818782878387848785878687878788878987908791879287938794879587968797879887998800880188028803880488058806880788088809881088118812881388148815881688178818881988208821882288238824882588268827882888298830883188328833883488358836883788388839884088418842884388448845884688478848884988508851885288538854885588568857885888598860886188628863886488658866886788688869887088718872887388748875887688778878887988808881888288838884888588868887888888898890889188928893889488958896889788988899890089018902890389048905890689078908890989108911891289138914891589168917891889198920892189228923892489258926892789288929893089318932893389348935893689378938893989408941894289438944894589468947894889498950895189528953895489558956895789588959896089618962896389648965896689678968896989708971897289738974897589768977897889798980898189828983898489858986898789888989899089918992899389948995899689978998899990009001900290039004900590069007900890099010901190129013901490159016901790189019902090219022902390249025902690279028902990309031903290339034903590369037903890399040904190429043904490459046904790489049905090519052905390549055905690579058905990609061906290639064906590669067906890699070907190729073907490759076907790789079908090819082908390849085908690879088908990909091909290939094909590969097909890999100910191029103910491059106910791089109911091119112911391149115911691179118911991209121912291239124912591269127912891299130913191329133913491359136913791389139914091419142914391449145914691479148914991509151915291539154915591569157915891599160916191629163916491659166916791689169917091719172917391749175917691779178917991809181918291839184918591869187918891899190919191929193919491959196919791989199920092019202920392049205920692079208920992109211921292139214921592169217921892199220922192229223922492259226922792289229923092319232923392349235923692379238923992409241924292439244924592469247924892499250925192529253925492559256925792589259926092619262926392649265926692679268926992709271927292739274927592769277927892799280928192829283928492859286928792889289929092919292929392949295929692979298929993009301930293039304930593069307930893099310931193129313931493159316931793189319932093219322932393249325932693279328932993309331933293339334933593369337933893399340934193429343934493459346934793489349935093519352935393549355935693579358935993609361936293639364936593669367936893699370937193729373937493759376937793789379938093819382938393849385938693879388938993909391939293939394939593969397939893999400940194029403940494059406940794089409941094119412941394149415941694179418941994209421942294239424942594269427942894299430943194329433943494359436943794389439944094419442944394449445944694479448944994509451945294539454945594569457945894599460946194629463946494659466946794689469947094719472947394749475947694779478947994809481948294839484948594869487948894899490949194929493949494959496949794989499950095019502950395049505950695079508950995109511951295139514951595169517951895199520952195229523952495259526952795289529953095319532953395349535953695379538953995409541954295439544954595469547954895499550955195529553955495559556955795589559956095619562956395649565956695679568956995709571957295739574957595769577957895799580958195829583958495859586958795889589959095919592959395949595959695979598959996009601960296039604960596069607960896099610961196129613961496159616961796189619962096219622962396249625962696279628962996309631963296339634963596369637963896399640964196429643964496459646964796489649965096519652965396549655965696579658965996609661966296639664966596669667966896699670967196729673967496759676967796789679968096819682968396849685968696879688968996909691969296939694969596969697969896999700970197029703970497059706970797089709971097119712971397149715971697179718971997209721972297239724972597269727972897299730973197329733973497359736973797389739974097419742974397449745974697479748974997509751975297539754975597569757975897599760976197629763976497659766976797689769977097719772977397749775977697779778977997809781978297839784978597869787978897899790979197929793979497959796979797989799980098019802980398049805980698079808980998109811981298139814981598169817981898199820982198229823982498259826982798289829983098319832983398349835983698379838983998409841984298439844984598469847984898499850985198529853985498559856985798589859986098619862986398649865986698679868986998709871987298739874987598769877987898799880988198829883988498859886988798889889989098919892989398949895989698979898989999009901990299039904990599069907990899099910991199129913991499159916991799189919992099219922992399249925992699279928992999309931993299339934993599369937993899399940994199429943994499459946994799489949995099519952995399549955995699579958995999609961996299639964996599669967996899699970997199729973997499759976997799789979998099819982998399849985998699879988998999909991999299939994999599969997999899991000010001100021000310004100051000610007100081000910010100111001210013100141001510016100171001810019100201002110022100231002410025100261002710028100291003010031100321003310034100351003610037100381003910040100411004210043100441004510046100471004810049100501005110052100531005410055100561005710058100591006010061100621006310064100651006610067100681006910070100711007210073100741007510076100771007810079100801008110082100831008410085100861008710088100891009010091100921009310094100951009610097100981009910100101011010210103101041010510106101071010810109101101011110112101131011410115101161011710118101191012010121101221012310124101251012610127101281012910130101311013210133101341013510136101371013810139101401014110142101431014410145101461014710148101491015010151101521015310154101551015610157101581015910160101611016210163101641016510166101671016810169101701017110172101731017410175101761017710178101791018010181101821018310184101851018610187101881018910190101911019210193101941019510196101971019810199102001020110202102031020410205102061020710208102091021010211102121021310214102151021610217102181021910220102211022210223102241022510226102271022810229102301023110232102331023410235102361023710238102391024010241102421024310244102451024610247102481024910250102511025210253102541025510256102571025810259102601026110262102631026410265102661026710268102691027010271102721027310274102751027610277102781027910280102811028210283102841028510286102871028810289102901029110292102931029410295102961029710298102991030010301103021030310304103051030610307103081030910310103111031210313103141031510316103171031810319103201032110322103231032410325103261032710328103291033010331103321033310334103351033610337103381033910340103411034210343103441034510346103471034810349103501035110352103531035410355103561035710358103591036010361103621036310364103651036610367103681036910370103711037210373103741037510376103771037810379103801038110382103831038410385103861038710388103891039010391103921039310394103951039610397103981039910400104011040210403104041040510406104071040810409104101041110412104131041410415104161041710418104191042010421104221042310424104251042610427104281042910430104311043210433104341043510436104371043810439104401044110442104431044410445104461044710448104491045010451104521045310454104551045610457104581045910460104611046210463104641046510466104671046810469104701047110472104731047410475104761047710478104791048010481104821048310484104851048610487104881048910490104911049210493104941049510496104971049810499105001050110502105031050410505105061050710508105091051010511105121051310514105151051610517105181051910520105211052210523105241052510526105271052810529105301053110532105331053410535105361053710538105391054010541105421054310544105451054610547105481054910550105511055210553105541055510556105571055810559105601056110562105631056410565105661056710568105691057010571105721057310574105751057610577105781057910580105811058210583105841058510586105871058810589105901059110592105931059410595105961059710598105991060010601106021060310604106051060610607106081060910610106111061210613106141061510616106171061810619106201062110622106231062410625106261062710628106291063010631106321063310634106351063610637106381063910640106411064210643106441064510646106471064810649106501065110652106531065410655106561065710658106591066010661106621066310664106651066610667106681066910670106711067210673106741067510676106771067810679106801068110682106831068410685106861068710688106891069010691106921069310694106951069610697106981069910700107011070210703107041070510706107071070810709107101071110712107131071410715107161071710718107191072010721107221072310724107251072610727107281072910730107311073210733107341073510736107371073810739107401074110742107431074410745107461074710748107491075010751107521075310754107551075610757107581075910760107611076210763107641076510766107671076810769107701077110772107731077410775107761077710778107791078010781107821078310784107851078610787107881078910790107911079210793107941079510796107971079810799108001080110802108031080410805108061080710808108091081010811108121081310814108151081610817108181081910820108211082210823108241082510826108271082810829108301083110832108331083410835108361083710838108391084010841108421084310844108451084610847108481084910850108511085210853108541085510856108571085810859108601086110862108631086410865108661086710868108691087010871108721087310874108751087610877108781087910880108811088210883108841088510886108871088810889108901089110892108931089410895108961089710898108991090010901109021090310904109051090610907109081090910910109111091210913109141091510916109171091810919109201092110922109231092410925109261092710928109291093010931109321093310934109351093610937109381093910940109411094210943109441094510946109471094810949109501095110952109531095410955109561095710958109591096010961109621096310964109651096610967109681096910970109711097210973109741097510976109771097810979109801098110982109831098410985109861098710988109891099010991109921099310994109951099610997109981099911000110011100211003110041100511006110071100811009110101101111012110131101411015110161101711018110191102011021110221102311024110251102611027110281102911030110311103211033110341103511036110371103811039110401104111042110431104411045110461104711048110491105011051110521105311054110551105611057110581105911060110611106211063110641106511066110671106811069110701107111072110731107411075110761107711078110791108011081110821108311084110851108611087110881108911090110911109211093110941109511096110971109811099111001110111102111031110411105111061110711108111091111011111111121111311114111151111611117111181111911120111211112211123111241112511126111271112811129111301113111132111331113411135111361113711138111391114011141111421114311144111451114611147111481114911150111511115211153111541115511156111571115811159111601116111162111631116411165111661116711168111691117011171111721117311174111751117611177111781117911180111811118211183111841118511186111871118811189111901119111192111931119411195111961119711198111991120011201112021120311204112051120611207112081120911210112111121211213112141121511216112171121811219112201122111222112231122411225112261122711228112291123011231112321123311234112351123611237112381123911240112411124211243112441124511246112471124811249112501125111252112531125411255112561125711258112591126011261112621126311264112651126611267112681126911270112711127211273112741127511276112771127811279112801128111282112831128411285112861128711288112891129011291112921129311294112951129611297112981129911300113011130211303113041130511306113071130811309113101131111312113131131411315113161131711318113191132011321113221132311324113251132611327113281132911330113311133211333113341133511336113371133811339113401134111342113431134411345113461134711348113491135011351113521135311354113551135611357113581135911360113611136211363113641136511366113671136811369113701137111372113731137411375113761137711378113791138011381113821138311384113851138611387113881138911390113911139211393113941139511396113971139811399114001140111402114031140411405114061140711408114091141011411114121141311414114151141611417114181141911420114211142211423114241142511426114271142811429114301143111432114331143411435114361143711438114391144011441114421144311444114451144611447114481144911450114511145211453114541145511456114571145811459114601146111462114631146411465114661146711468114691147011471114721147311474114751147611477114781147911480114811148211483114841148511486114871148811489114901149111492114931149411495114961149711498114991150011501115021150311504115051150611507115081150911510115111151211513115141151511516115171151811519115201152111522115231152411525115261152711528115291153011531115321153311534115351153611537115381153911540115411154211543115441154511546115471154811549115501155111552115531155411555115561155711558115591156011561115621156311564115651156611567115681156911570115711157211573115741157511576115771157811579115801158111582115831158411585115861158711588115891159011591115921159311594115951159611597115981159911600116011160211603116041160511606116071160811609116101161111612116131161411615116161161711618116191162011621116221162311624116251162611627116281162911630116311163211633116341163511636116371163811639116401164111642116431164411645116461164711648116491165011651116521165311654116551165611657116581165911660116611166211663116641166511666116671166811669116701167111672116731167411675116761167711678116791168011681116821168311684116851168611687116881168911690116911169211693116941169511696116971169811699117001170111702117031170411705117061170711708117091171011711117121171311714117151171611717117181171911720117211172211723117241172511726117271172811729117301173111732117331173411735117361173711738117391174011741117421174311744117451174611747117481174911750117511175211753117541175511756117571175811759117601176111762117631176411765117661176711768117691177011771117721177311774117751177611777117781177911780117811178211783117841178511786117871178811789117901179111792117931179411795117961179711798117991180011801118021180311804118051180611807118081180911810118111181211813118141181511816118171181811819118201182111822118231182411825118261182711828118291183011831118321183311834118351183611837118381183911840118411184211843118441184511846118471184811849118501185111852118531185411855118561185711858118591186011861118621186311864118651186611867118681186911870118711187211873118741187511876118771187811879118801188111882118831188411885118861188711888118891189011891118921189311894118951189611897118981189911900119011190211903119041190511906119071190811909119101191111912119131191411915119161191711918119191192011921119221192311924119251192611927119281192911930119311193211933119341193511936119371193811939119401194111942119431194411945119461194711948119491195011951119521195311954119551195611957119581195911960119611196211963119641196511966119671196811969119701197111972119731197411975119761197711978119791198011981119821198311984119851198611987119881198911990119911199211993119941199511996119971199811999120001200112002120031200412005120061200712008120091201012011120121201312014120151201612017120181201912020120211202212023120241202512026120271202812029120301203112032120331203412035120361203712038120391204012041120421204312044120451204612047120481204912050120511205212053120541205512056120571205812059120601206112062120631206412065120661206712068120691207012071120721207312074120751207612077120781207912080120811208212083120841208512086120871208812089120901209112092120931209412095120961209712098120991210012101121021210312104121051210612107121081210912110121111211212113121141211512116121171211812119121201212112122121231212412125121261212712128121291213012131121321213312134121351213612137121381213912140121411214212143121441214512146121471214812149121501215112152121531215412155121561215712158121591216012161121621216312164121651216612167121681216912170121711217212173121741217512176121771217812179121801218112182121831218412185121861218712188121891219012191121921219312194121951219612197121981219912200122011220212203122041220512206122071220812209122101221112212122131221412215122161221712218122191222012221122221222312224122251222612227122281222912230122311223212233122341223512236122371223812239122401224112242122431224412245122461224712248122491225012251122521225312254122551225612257122581225912260122611226212263122641226512266122671226812269122701227112272122731227412275122761227712278122791228012281122821228312284122851228612287122881228912290122911229212293122941229512296122971229812299123001230112302123031230412305123061230712308123091231012311123121231312314123151231612317123181231912320123211232212323123241232512326123271232812329123301233112332123331233412335123361233712338123391234012341123421234312344123451234612347123481234912350123511235212353123541235512356123571235812359123601236112362123631236412365123661236712368123691237012371123721237312374123751237612377123781237912380123811238212383123841238512386123871238812389123901239112392123931239412395123961239712398123991240012401124021240312404124051240612407124081240912410124111241212413124141241512416124171241812419124201242112422124231242412425124261242712428124291243012431124321243312434124351243612437124381243912440124411244212443124441244512446124471244812449124501245112452124531245412455124561245712458124591246012461124621246312464124651246612467124681246912470124711247212473124741247512476124771247812479124801248112482124831248412485124861248712488124891249012491124921249312494124951249612497124981249912500125011250212503125041250512506125071250812509125101251112512125131251412515125161251712518125191252012521125221252312524125251252612527125281252912530125311253212533125341253512536125371253812539125401254112542125431254412545125461254712548125491255012551125521255312554125551255612557125581255912560125611256212563125641256512566125671256812569125701257112572125731257412575125761257712578125791258012581125821258312584125851258612587125881258912590125911259212593125941259512596125971259812599126001260112602126031260412605126061260712608126091261012611126121261312614126151261612617126181261912620126211262212623126241262512626126271262812629126301263112632126331263412635126361263712638126391264012641126421264312644126451264612647126481264912650126511265212653126541265512656126571265812659126601266112662126631266412665126661266712668126691267012671126721267312674126751267612677126781267912680126811268212683126841268512686126871268812689126901269112692126931269412695126961269712698126991270012701127021270312704127051270612707127081270912710127111271212713127141271512716127171271812719127201272112722127231272412725127261272712728127291273012731127321273312734127351273612737127381273912740127411274212743127441274512746127471274812749127501275112752127531275412755127561275712758127591276012761127621276312764127651276612767127681276912770127711277212773127741277512776127771277812779127801278112782127831278412785127861278712788127891279012791127921279312794127951279612797127981279912800128011280212803128041280512806128071280812809128101281112812128131281412815128161281712818128191282012821128221282312824128251282612827128281282912830128311283212833128341283512836128371283812839128401284112842128431284412845128461284712848128491285012851128521285312854128551285612857128581285912860128611286212863128641286512866128671286812869128701287112872128731287412875128761287712878128791288012881128821288312884128851288612887128881288912890128911289212893128941289512896128971289812899129001290112902129031290412905129061290712908129091291012911129121291312914129151291612917129181291912920129211292212923129241292512926129271292812929129301293112932129331293412935129361293712938129391294012941129421294312944129451294612947129481294912950129511295212953129541295512956129571295812959129601296112962129631296412965129661296712968129691297012971129721297312974129751297612977129781297912980129811298212983129841298512986129871298812989129901299112992129931299412995129961299712998129991300013001130021300313004130051300613007130081300913010130111301213013130141301513016130171301813019130201302113022130231302413025130261302713028130291303013031130321303313034130351303613037130381303913040130411304213043130441304513046130471304813049130501305113052130531305413055130561305713058130591306013061130621306313064130651306613067130681306913070130711307213073130741307513076130771307813079130801308113082130831308413085130861308713088130891309013091130921309313094130951309613097130981309913100131011310213103131041310513106131071310813109131101311113112131131311413115131161311713118131191312013121131221312313124131251312613127131281312913130131311313213133131341313513136131371313813139131401314113142131431314413145131461314713148131491315013151131521315313154131551315613157131581315913160131611316213163131641316513166131671316813169131701317113172131731317413175131761317713178131791318013181131821318313184131851318613187131881318913190131911319213193131941319513196131971319813199132001320113202132031320413205132061320713208132091321013211132121321313214132151321613217132181321913220132211322213223132241322513226132271322813229132301323113232132331323413235132361323713238132391324013241132421324313244132451324613247132481324913250132511325213253132541325513256132571325813259132601326113262132631326413265132661326713268132691327013271132721327313274132751327613277132781327913280132811328213283132841328513286132871328813289132901329113292132931329413295132961329713298132991330013301133021330313304133051330613307133081330913310133111331213313133141331513316133171331813319133201332113322133231332413325133261332713328133291333013331133321333313334133351333613337133381333913340133411334213343133441334513346133471334813349133501335113352133531335413355133561335713358133591336013361133621336313364133651336613367133681336913370133711337213373133741337513376133771337813379133801338113382133831338413385133861338713388133891339013391133921339313394133951339613397133981339913400134011340213403134041340513406134071340813409134101341113412134131341413415134161341713418134191342013421134221342313424134251342613427134281342913430134311343213433134341343513436134371343813439134401344113442134431344413445134461344713448134491345013451134521345313454134551345613457134581345913460134611346213463134641346513466134671346813469134701347113472134731347413475134761347713478134791348013481134821348313484134851348613487134881348913490134911349213493134941349513496134971349813499135001350113502135031350413505135061350713508135091351013511135121351313514135151351613517135181351913520135211352213523135241352513526135271352813529135301353113532135331353413535135361353713538135391354013541135421354313544135451354613547135481354913550135511355213553135541355513556135571355813559135601356113562135631356413565135661356713568135691357013571135721357313574135751357613577135781357913580135811358213583135841358513586135871358813589135901359113592135931359413595135961359713598135991360013601136021360313604136051360613607136081360913610136111361213613136141361513616136171361813619136201362113622136231362413625136261362713628136291363013631136321363313634136351363613637136381363913640136411364213643136441364513646136471364813649136501365113652136531365413655136561365713658136591366013661136621366313664136651366613667136681366913670136711367213673136741367513676136771367813679136801368113682136831368413685136861368713688136891369013691136921369313694136951369613697136981369913700137011370213703137041370513706137071370813709137101371113712137131371413715137161371713718137191372013721137221372313724137251372613727137281372913730137311373213733137341373513736137371373813739137401374113742137431374413745137461374713748137491375013751137521375313754137551375613757137581375913760137611376213763137641376513766137671376813769137701377113772137731377413775137761377713778137791378013781137821378313784137851378613787137881378913790137911379213793137941379513796137971379813799138001380113802138031380413805138061380713808138091381013811138121381313814138151381613817138181381913820138211382213823138241382513826138271382813829138301383113832138331383413835138361383713838138391384013841138421384313844138451384613847138481384913850138511385213853138541385513856138571385813859138601386113862138631386413865138661386713868138691387013871138721387313874138751387613877138781387913880138811388213883138841388513886138871388813889138901389113892138931389413895138961389713898138991390013901139021390313904139051390613907139081390913910139111391213913139141391513916139171391813919139201392113922139231392413925139261392713928139291393013931139321393313934139351393613937139381393913940139411394213943139441394513946139471394813949139501395113952139531395413955139561395713958139591396013961139621396313964139651396613967139681396913970139711397213973139741397513976139771397813979139801398113982139831398413985139861398713988139891399013991139921399313994139951399613997139981399914000140011400214003140041400514006140071400814009140101401114012140131401414015140161401714018140191402014021140221402314024140251402614027140281402914030140311403214033140341403514036140371403814039140401404114042140431404414045140461404714048140491405014051140521405314054140551405614057140581405914060140611406214063140641406514066140671406814069140701407114072140731407414075140761407714078140791408014081140821408314084140851408614087140881408914090140911409214093140941409514096140971409814099141001410114102141031410414105141061410714108141091411014111141121411314114141151411614117141181411914120141211412214123141241412514126141271412814129141301413114132141331413414135141361413714138141391414014141141421414314144141451414614147141481414914150141511415214153141541415514156141571415814159141601416114162141631416414165141661416714168141691417014171141721417314174141751417614177141781417914180141811418214183141841418514186141871418814189141901419114192141931419414195141961419714198141991420014201142021420314204142051420614207142081420914210142111421214213142141421514216142171421814219142201422114222142231422414225142261422714228142291423014231142321423314234142351423614237142381423914240142411424214243142441424514246142471424814249142501425114252142531425414255142561425714258142591426014261142621426314264142651426614267142681426914270142711427214273142741427514276142771427814279142801428114282142831428414285142861428714288142891429014291142921429314294142951429614297142981429914300143011430214303143041430514306143071430814309143101431114312143131431414315143161431714318143191432014321143221432314324143251432614327143281432914330143311433214333143341433514336143371433814339143401434114342143431434414345143461434714348143491435014351143521435314354143551435614357143581435914360143611436214363143641436514366143671436814369143701437114372143731437414375143761437714378143791438014381143821438314384143851438614387143881438914390143911439214393143941439514396143971439814399144001440114402144031440414405144061440714408144091441014411144121441314414144151441614417144181441914420144211442214423144241442514426144271442814429144301443114432144331443414435144361443714438144391444014441144421444314444144451444614447144481444914450144511445214453144541445514456144571445814459144601446114462144631446414465144661446714468144691447014471144721447314474144751447614477144781447914480144811448214483144841448514486144871448814489144901449114492144931449414495144961449714498144991450014501145021450314504145051450614507145081450914510145111451214513145141451514516145171451814519145201452114522145231452414525145261452714528145291453014531145321453314534145351453614537145381453914540145411454214543145441454514546145471454814549145501455114552145531455414555145561455714558145591456014561145621456314564145651456614567145681456914570145711457214573145741457514576145771457814579145801458114582145831458414585145861458714588145891459014591145921459314594145951459614597145981459914600146011460214603146041460514606146071460814609146101461114612146131461414615146161461714618146191462014621146221462314624146251462614627146281462914630146311463214633146341463514636146371463814639146401464114642146431464414645146461464714648146491465014651146521465314654146551465614657146581465914660146611466214663146641466514666146671466814669146701467114672146731467414675146761467714678146791468014681146821468314684146851468614687146881468914690146911469214693146941469514696146971469814699147001470114702147031470414705147061470714708147091471014711147121471314714147151471614717147181471914720147211472214723147241472514726147271472814729147301473114732147331473414735147361473714738147391474014741147421474314744147451474614747147481474914750147511475214753147541475514756147571475814759147601476114762147631476414765147661476714768147691477014771147721477314774147751477614777147781477914780147811478214783147841478514786147871478814789147901479114792147931479414795147961479714798147991480014801148021480314804148051480614807148081480914810148111481214813148141481514816148171481814819148201482114822148231482414825148261482714828148291483014831148321483314834148351483614837148381483914840148411484214843148441484514846148471484814849148501485114852148531485414855148561485714858148591486014861148621486314864148651486614867148681486914870148711487214873148741487514876148771487814879148801488114882148831488414885148861488714888148891489014891148921489314894148951489614897148981489914900149011490214903149041490514906149071490814909149101491114912149131491414915149161491714918149191492014921149221492314924149251492614927149281492914930149311493214933149341493514936149371493814939149401494114942149431494414945149461494714948149491495014951149521495314954149551495614957149581495914960149611496214963149641496514966149671496814969149701497114972149731497414975149761497714978149791498014981149821498314984149851498614987149881498914990149911499214993149941499514996149971499814999150001500115002150031500415005150061500715008150091501015011150121501315014150151501615017150181501915020150211502215023150241502515026150271502815029150301503115032150331503415035150361503715038150391504015041150421504315044150451504615047150481504915050150511505215053150541505515056150571505815059150601506115062150631506415065150661506715068150691507015071150721507315074150751507615077150781507915080150811508215083150841508515086150871508815089150901509115092150931509415095150961509715098150991510015101151021510315104151051510615107151081510915110151111511215113151141511515116151171511815119151201512115122151231512415125151261512715128151291513015131151321513315134151351513615137151381513915140151411514215143151441514515146151471514815149151501515115152151531515415155151561515715158151591516015161151621516315164151651516615167151681516915170151711517215173151741517515176151771517815179151801518115182151831518415185151861518715188151891519015191151921519315194151951519615197151981519915200152011520215203152041520515206152071520815209152101521115212152131521415215152161521715218152191522015221152221522315224152251522615227152281522915230152311523215233152341523515236152371523815239152401524115242152431524415245152461524715248152491525015251152521525315254152551525615257152581525915260152611526215263152641526515266152671526815269152701527115272152731527415275152761527715278152791528015281152821528315284152851528615287152881528915290152911529215293152941529515296152971529815299153001530115302153031530415305153061530715308153091531015311153121531315314153151531615317153181531915320153211532215323153241532515326153271532815329153301533115332153331533415335153361533715338153391534015341153421534315344153451534615347153481534915350153511535215353153541535515356153571535815359153601536115362153631536415365153661536715368153691537015371153721537315374153751537615377153781537915380153811538215383153841538515386153871538815389153901539115392153931539415395153961539715398153991540015401154021540315404154051540615407154081540915410154111541215413154141541515416154171541815419154201542115422154231542415425154261542715428154291543015431154321543315434154351543615437154381543915440154411544215443154441544515446154471544815449154501545115452154531545415455154561545715458154591546015461154621546315464154651546615467154681546915470154711547215473154741547515476154771547815479154801548115482154831548415485154861548715488154891549015491154921549315494154951549615497154981549915500155011550215503155041550515506155071550815509155101551115512155131551415515155161551715518155191552015521155221552315524155251552615527155281552915530155311553215533155341553515536155371553815539155401554115542155431554415545155461554715548155491555015551155521555315554155551555615557155581555915560155611556215563155641556515566155671556815569155701557115572155731557415575155761557715578155791558015581155821558315584155851558615587155881558915590155911559215593155941559515596155971559815599156001560115602156031560415605156061560715608156091561015611156121561315614156151561615617156181561915620156211562215623156241562515626156271562815629156301563115632156331563415635156361563715638156391564015641156421564315644156451564615647156481564915650156511565215653156541565515656156571565815659156601566115662156631566415665156661566715668156691567015671156721567315674156751567615677156781567915680156811568215683156841568515686156871568815689156901569115692156931569415695156961569715698156991570015701157021570315704157051570615707157081570915710157111571215713157141571515716157171571815719157201572115722157231572415725157261572715728157291573015731157321573315734157351573615737157381573915740157411574215743157441574515746157471574815749157501575115752157531575415755157561575715758157591576015761157621576315764157651576615767157681576915770157711577215773157741577515776157771577815779157801578115782157831578415785157861578715788157891579015791157921579315794157951579615797157981579915800158011580215803158041580515806158071580815809158101581115812158131581415815158161581715818158191582015821158221582315824158251582615827158281582915830158311583215833158341583515836158371583815839158401584115842158431584415845158461584715848158491585015851158521585315854158551585615857158581585915860158611586215863158641586515866158671586815869158701587115872158731587415875158761587715878158791588015881158821588315884158851588615887158881588915890158911589215893158941589515896158971589815899159001590115902159031590415905159061590715908159091591015911159121591315914159151591615917159181591915920159211592215923159241592515926159271592815929159301593115932159331593415935159361593715938159391594015941159421594315944159451594615947159481594915950159511595215953159541595515956159571595815959159601596115962159631596415965159661596715968159691597015971159721597315974159751597615977159781597915980159811598215983159841598515986159871598815989159901599115992159931599415995159961599715998159991600016001160021600316004160051600616007160081600916010160111601216013160141601516016160171601816019160201602116022160231602416025160261602716028160291603016031160321603316034160351603616037160381603916040160411604216043160441604516046160471604816049160501605116052160531605416055160561605716058160591606016061160621606316064160651606616067160681606916070160711607216073160741607516076160771607816079160801608116082160831608416085160861608716088160891609016091160921609316094160951609616097160981609916100161011610216103161041610516106161071610816109161101611116112161131611416115161161611716118161191612016121161221612316124161251612616127161281612916130161311613216133161341613516136161371613816139161401614116142161431614416145161461614716148161491615016151161521615316154161551615616157161581615916160161611616216163161641616516166161671616816169161701617116172161731617416175161761617716178161791618016181161821618316184161851618616187161881618916190161911619216193161941619516196161971619816199162001620116202162031620416205162061620716208162091621016211162121621316214162151621616217162181621916220162211622216223162241622516226162271622816229162301623116232162331623416235162361623716238162391624016241162421624316244162451624616247162481624916250162511625216253162541625516256162571625816259162601626116262162631626416265162661626716268162691627016271162721627316274162751627616277162781627916280162811628216283162841628516286162871628816289162901629116292162931629416295162961629716298162991630016301163021630316304163051630616307163081630916310163111631216313163141631516316163171631816319163201632116322163231632416325163261632716328163291633016331163321633316334163351633616337163381633916340163411634216343163441634516346163471634816349163501635116352163531635416355163561635716358163591636016361163621636316364163651636616367163681636916370163711637216373163741637516376163771637816379163801638116382163831638416385163861638716388163891639016391163921639316394163951639616397163981639916400164011640216403164041640516406164071640816409164101641116412164131641416415164161641716418164191642016421164221642316424164251642616427164281642916430164311643216433164341643516436164371643816439164401644116442164431644416445164461644716448164491645016451164521645316454164551645616457164581645916460164611646216463164641646516466164671646816469164701647116472164731647416475164761647716478164791648016481164821648316484164851648616487164881648916490164911649216493164941649516496164971649816499165001650116502165031650416505165061650716508165091651016511165121651316514165151651616517165181651916520165211652216523165241652516526165271652816529165301653116532165331653416535165361653716538165391654016541165421654316544165451654616547165481654916550165511655216553165541655516556165571655816559165601656116562165631656416565165661656716568165691657016571165721657316574165751657616577165781657916580165811658216583165841658516586165871658816589165901659116592165931659416595165961659716598165991660016601166021660316604166051660616607166081660916610166111661216613166141661516616166171661816619166201662116622166231662416625166261662716628166291663016631166321663316634166351663616637166381663916640166411664216643166441664516646166471664816649166501665116652166531665416655166561665716658166591666016661166621666316664166651666616667166681666916670166711667216673166741667516676166771667816679166801668116682166831668416685166861668716688166891669016691166921669316694166951669616697166981669916700167011670216703167041670516706167071670816709167101671116712167131671416715167161671716718167191672016721167221672316724167251672616727167281672916730167311673216733167341673516736167371673816739167401674116742167431674416745167461674716748167491675016751167521675316754167551675616757167581675916760167611676216763167641676516766167671676816769167701677116772167731677416775167761677716778167791678016781167821678316784167851678616787167881678916790167911679216793167941679516796167971679816799168001680116802168031680416805168061680716808168091681016811168121681316814168151681616817168181681916820168211682216823168241682516826168271682816829168301683116832168331683416835168361683716838168391684016841168421684316844168451684616847168481684916850168511685216853168541685516856168571685816859168601686116862168631686416865168661686716868168691687016871168721687316874168751687616877168781687916880168811688216883168841688516886168871688816889168901689116892168931689416895168961689716898168991690016901169021690316904169051690616907169081690916910169111691216913169141691516916169171691816919169201692116922169231692416925169261692716928169291693016931169321693316934169351693616937169381693916940169411694216943169441694516946169471694816949169501695116952169531695416955169561695716958169591696016961169621696316964169651696616967169681696916970169711697216973169741697516976169771697816979169801698116982169831698416985169861698716988169891699016991169921699316994169951699616997169981699917000170011700217003170041700517006170071700817009170101701117012170131701417015170161701717018170191702017021170221702317024170251702617027170281702917030170311703217033170341703517036170371703817039170401704117042170431704417045170461704717048170491705017051170521705317054170551705617057170581705917060170611706217063170641706517066170671706817069170701707117072170731707417075170761707717078170791708017081170821708317084170851708617087170881708917090170911709217093170941709517096170971709817099171001710117102171031710417105171061710717108171091711017111171121711317114171151711617117171181711917120171211712217123171241712517126171271712817129171301713117132171331713417135171361713717138171391714017141171421714317144171451714617147171481714917150171511715217153171541715517156171571715817159171601716117162171631716417165171661716717168171691717017171171721717317174171751717617177171781717917180171811718217183171841718517186171871718817189171901719117192171931719417195171961719717198171991720017201172021720317204172051720617207172081720917210172111721217213172141721517216172171721817219172201722117222172231722417225172261722717228172291723017231172321723317234172351723617237172381723917240172411724217243172441724517246172471724817249172501725117252172531725417255172561725717258172591726017261172621726317264172651726617267172681726917270172711727217273172741727517276172771727817279172801728117282172831728417285172861728717288172891729017291172921729317294172951729617297172981729917300173011730217303173041730517306173071730817309173101731117312173131731417315173161731717318173191732017321173221732317324173251732617327173281732917330173311733217333173341733517336173371733817339173401734117342173431734417345173461734717348173491735017351173521735317354173551735617357173581735917360173611736217363173641736517366173671736817369173701737117372173731737417375173761737717378173791738017381173821738317384173851738617387173881738917390173911739217393173941739517396173971739817399174001740117402174031740417405174061740717408174091741017411174121741317414174151741617417174181741917420174211742217423174241742517426174271742817429174301743117432174331743417435174361743717438174391744017441174421744317444174451744617447174481744917450174511745217453174541745517456174571745817459174601746117462174631746417465174661746717468174691747017471174721747317474174751747617477174781747917480174811748217483174841748517486174871748817489174901749117492174931749417495174961749717498174991750017501175021750317504175051750617507175081750917510175111751217513175141751517516175171751817519175201752117522175231752417525175261752717528175291753017531175321753317534175351753617537175381753917540175411754217543175441754517546175471754817549175501755117552175531755417555175561755717558175591756017561175621756317564175651756617567175681756917570175711757217573175741757517576175771757817579175801758117582175831758417585175861758717588175891759017591175921759317594175951759617597175981759917600176011760217603176041760517606176071760817609176101761117612176131761417615176161761717618176191762017621176221762317624176251762617627176281762917630176311763217633176341763517636176371763817639176401764117642176431764417645176461764717648176491765017651176521765317654176551765617657176581765917660176611766217663176641766517666176671766817669176701767117672176731767417675176761767717678176791768017681176821768317684176851768617687176881768917690176911769217693176941769517696176971769817699177001770117702177031770417705177061770717708177091771017711177121771317714177151771617717177181771917720177211772217723177241772517726177271772817729177301773117732177331773417735177361773717738177391774017741177421774317744177451774617747177481774917750177511775217753177541775517756177571775817759177601776117762177631776417765177661776717768177691777017771177721777317774177751777617777177781777917780177811778217783177841778517786177871778817789177901779117792177931779417795
  1. /*
  2. * tg3.c: Broadcom Tigon3 ethernet driver.
  3. *
  4. * Copyright (C) 2001, 2002, 2003, 2004 David S. Miller (davem@redhat.com)
  5. * Copyright (C) 2001, 2002, 2003 Jeff Garzik (jgarzik@pobox.com)
  6. * Copyright (C) 2004 Sun Microsystems Inc.
  7. * Copyright (C) 2005-2013 Broadcom Corporation.
  8. *
  9. * Firmware is:
  10. * Derived from proprietary unpublished source code,
  11. * Copyright (C) 2000-2003 Broadcom Corporation.
  12. *
  13. * Permission is hereby granted for the distribution of this firmware
  14. * data in hexadecimal or equivalent format, provided this copyright
  15. * notice is accompanying it.
  16. */
  17. #include <linux/module.h>
  18. #include <linux/moduleparam.h>
  19. #include <linux/stringify.h>
  20. #include <linux/kernel.h>
  21. #include <linux/types.h>
  22. #include <linux/compiler.h>
  23. #include <linux/slab.h>
  24. #include <linux/delay.h>
  25. #include <linux/in.h>
  26. #include <linux/init.h>
  27. #include <linux/interrupt.h>
  28. #include <linux/ioport.h>
  29. #include <linux/pci.h>
  30. #include <linux/netdevice.h>
  31. #include <linux/etherdevice.h>
  32. #include <linux/skbuff.h>
  33. #include <linux/ethtool.h>
  34. #include <linux/mdio.h>
  35. #include <linux/mii.h>
  36. #include <linux/phy.h>
  37. #include <linux/brcmphy.h>
  38. #include <linux/if_vlan.h>
  39. #include <linux/ip.h>
  40. #include <linux/tcp.h>
  41. #include <linux/workqueue.h>
  42. #include <linux/prefetch.h>
  43. #include <linux/dma-mapping.h>
  44. #include <linux/firmware.h>
  45. #include <linux/ssb/ssb_driver_gige.h>
  46. #include <linux/hwmon.h>
  47. #include <linux/hwmon-sysfs.h>
  48. #include <net/checksum.h>
  49. #include <net/ip.h>
  50. #include <linux/io.h>
  51. #include <asm/byteorder.h>
  52. #include <linux/uaccess.h>
  53. #include <uapi/linux/net_tstamp.h>
  54. #include <linux/ptp_clock_kernel.h>
  55. #ifdef CONFIG_SPARC
  56. #include <asm/idprom.h>
  57. #include <asm/prom.h>
  58. #endif
  59. #define BAR_0 0
  60. #define BAR_2 2
  61. #include "tg3.h"
  62. /* Functions & macros to verify TG3_FLAGS types */
  63. static inline int _tg3_flag(enum TG3_FLAGS flag, unsigned long *bits)
  64. {
  65. return test_bit(flag, bits);
  66. }
  67. static inline void _tg3_flag_set(enum TG3_FLAGS flag, unsigned long *bits)
  68. {
  69. set_bit(flag, bits);
  70. }
  71. static inline void _tg3_flag_clear(enum TG3_FLAGS flag, unsigned long *bits)
  72. {
  73. clear_bit(flag, bits);
  74. }
  75. #define tg3_flag(tp, flag) \
  76. _tg3_flag(TG3_FLAG_##flag, (tp)->tg3_flags)
  77. #define tg3_flag_set(tp, flag) \
  78. _tg3_flag_set(TG3_FLAG_##flag, (tp)->tg3_flags)
  79. #define tg3_flag_clear(tp, flag) \
  80. _tg3_flag_clear(TG3_FLAG_##flag, (tp)->tg3_flags)
  81. #define DRV_MODULE_NAME "tg3"
  82. #define TG3_MAJ_NUM 3
  83. #define TG3_MIN_NUM 132
  84. #define DRV_MODULE_VERSION \
  85. __stringify(TG3_MAJ_NUM) "." __stringify(TG3_MIN_NUM)
  86. #define DRV_MODULE_RELDATE "May 21, 2013"
  87. #define RESET_KIND_SHUTDOWN 0
  88. #define RESET_KIND_INIT 1
  89. #define RESET_KIND_SUSPEND 2
  90. #define TG3_DEF_RX_MODE 0
  91. #define TG3_DEF_TX_MODE 0
  92. #define TG3_DEF_MSG_ENABLE \
  93. (NETIF_MSG_DRV | \
  94. NETIF_MSG_PROBE | \
  95. NETIF_MSG_LINK | \
  96. NETIF_MSG_TIMER | \
  97. NETIF_MSG_IFDOWN | \
  98. NETIF_MSG_IFUP | \
  99. NETIF_MSG_RX_ERR | \
  100. NETIF_MSG_TX_ERR)
  101. #define TG3_GRC_LCLCTL_PWRSW_DELAY 100
  102. /* length of time before we decide the hardware is borked,
  103. * and dev->tx_timeout() should be called to fix the problem
  104. */
  105. #define TG3_TX_TIMEOUT (5 * HZ)
  106. /* hardware minimum and maximum for a single frame's data payload */
  107. #define TG3_MIN_MTU 60
  108. #define TG3_MAX_MTU(tp) \
  109. (tg3_flag(tp, JUMBO_CAPABLE) ? 9000 : 1500)
  110. /* These numbers seem to be hard coded in the NIC firmware somehow.
  111. * You can't change the ring sizes, but you can change where you place
  112. * them in the NIC onboard memory.
  113. */
  114. #define TG3_RX_STD_RING_SIZE(tp) \
  115. (tg3_flag(tp, LRG_PROD_RING_CAP) ? \
  116. TG3_RX_STD_MAX_SIZE_5717 : TG3_RX_STD_MAX_SIZE_5700)
  117. #define TG3_DEF_RX_RING_PENDING 200
  118. #define TG3_RX_JMB_RING_SIZE(tp) \
  119. (tg3_flag(tp, LRG_PROD_RING_CAP) ? \
  120. TG3_RX_JMB_MAX_SIZE_5717 : TG3_RX_JMB_MAX_SIZE_5700)
  121. #define TG3_DEF_RX_JUMBO_RING_PENDING 100
  122. /* Do not place this n-ring entries value into the tp struct itself,
  123. * we really want to expose these constants to GCC so that modulo et
  124. * al. operations are done with shifts and masks instead of with
  125. * hw multiply/modulo instructions. Another solution would be to
  126. * replace things like '% foo' with '& (foo - 1)'.
  127. */
  128. #define TG3_TX_RING_SIZE 512
  129. #define TG3_DEF_TX_RING_PENDING (TG3_TX_RING_SIZE - 1)
  130. #define TG3_RX_STD_RING_BYTES(tp) \
  131. (sizeof(struct tg3_rx_buffer_desc) * TG3_RX_STD_RING_SIZE(tp))
  132. #define TG3_RX_JMB_RING_BYTES(tp) \
  133. (sizeof(struct tg3_ext_rx_buffer_desc) * TG3_RX_JMB_RING_SIZE(tp))
  134. #define TG3_RX_RCB_RING_BYTES(tp) \
  135. (sizeof(struct tg3_rx_buffer_desc) * (tp->rx_ret_ring_mask + 1))
  136. #define TG3_TX_RING_BYTES (sizeof(struct tg3_tx_buffer_desc) * \
  137. TG3_TX_RING_SIZE)
  138. #define NEXT_TX(N) (((N) + 1) & (TG3_TX_RING_SIZE - 1))
  139. #define TG3_DMA_BYTE_ENAB 64
  140. #define TG3_RX_STD_DMA_SZ 1536
  141. #define TG3_RX_JMB_DMA_SZ 9046
  142. #define TG3_RX_DMA_TO_MAP_SZ(x) ((x) + TG3_DMA_BYTE_ENAB)
  143. #define TG3_RX_STD_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_STD_DMA_SZ)
  144. #define TG3_RX_JMB_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_JMB_DMA_SZ)
  145. #define TG3_RX_STD_BUFF_RING_SIZE(tp) \
  146. (sizeof(struct ring_info) * TG3_RX_STD_RING_SIZE(tp))
  147. #define TG3_RX_JMB_BUFF_RING_SIZE(tp) \
  148. (sizeof(struct ring_info) * TG3_RX_JMB_RING_SIZE(tp))
  149. /* Due to a hardware bug, the 5701 can only DMA to memory addresses
  150. * that are at least dword aligned when used in PCIX mode. The driver
  151. * works around this bug by double copying the packet. This workaround
  152. * is built into the normal double copy length check for efficiency.
  153. *
  154. * However, the double copy is only necessary on those architectures
  155. * where unaligned memory accesses are inefficient. For those architectures
  156. * where unaligned memory accesses incur little penalty, we can reintegrate
  157. * the 5701 in the normal rx path. Doing so saves a device structure
  158. * dereference by hardcoding the double copy threshold in place.
  159. */
  160. #define TG3_RX_COPY_THRESHOLD 256
  161. #if NET_IP_ALIGN == 0 || defined(CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS)
  162. #define TG3_RX_COPY_THRESH(tp) TG3_RX_COPY_THRESHOLD
  163. #else
  164. #define TG3_RX_COPY_THRESH(tp) ((tp)->rx_copy_thresh)
  165. #endif
  166. #if (NET_IP_ALIGN != 0)
  167. #define TG3_RX_OFFSET(tp) ((tp)->rx_offset)
  168. #else
  169. #define TG3_RX_OFFSET(tp) (NET_SKB_PAD)
  170. #endif
  171. /* minimum number of free TX descriptors required to wake up TX process */
  172. #define TG3_TX_WAKEUP_THRESH(tnapi) ((tnapi)->tx_pending / 4)
  173. #define TG3_TX_BD_DMA_MAX_2K 2048
  174. #define TG3_TX_BD_DMA_MAX_4K 4096
  175. #define TG3_RAW_IP_ALIGN 2
  176. #define TG3_FW_UPDATE_TIMEOUT_SEC 5
  177. #define TG3_FW_UPDATE_FREQ_SEC (TG3_FW_UPDATE_TIMEOUT_SEC / 2)
  178. #define FIRMWARE_TG3 "tigon/tg3.bin"
  179. #define FIRMWARE_TG357766 "tigon/tg357766.bin"
  180. #define FIRMWARE_TG3TSO "tigon/tg3_tso.bin"
  181. #define FIRMWARE_TG3TSO5 "tigon/tg3_tso5.bin"
  182. static char version[] =
  183. DRV_MODULE_NAME ".c:v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")";
  184. MODULE_AUTHOR("David S. Miller (davem@redhat.com) and Jeff Garzik (jgarzik@pobox.com)");
  185. MODULE_DESCRIPTION("Broadcom Tigon3 ethernet driver");
  186. MODULE_LICENSE("GPL");
  187. MODULE_VERSION(DRV_MODULE_VERSION);
  188. MODULE_FIRMWARE(FIRMWARE_TG3);
  189. MODULE_FIRMWARE(FIRMWARE_TG3TSO);
  190. MODULE_FIRMWARE(FIRMWARE_TG3TSO5);
  191. static int tg3_debug = -1; /* -1 == use TG3_DEF_MSG_ENABLE as value */
  192. module_param(tg3_debug, int, 0);
  193. MODULE_PARM_DESC(tg3_debug, "Tigon3 bitmapped debugging message enable value");
  194. #define TG3_DRV_DATA_FLAG_10_100_ONLY 0x0001
  195. #define TG3_DRV_DATA_FLAG_5705_10_100 0x0002
  196. static DEFINE_PCI_DEVICE_TABLE(tg3_pci_tbl) = {
  197. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5700)},
  198. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5701)},
  199. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702)},
  200. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703)},
  201. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704)},
  202. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702FE)},
  203. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705)},
  204. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705_2)},
  205. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M)},
  206. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M_2)},
  207. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702X)},
  208. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703X)},
  209. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S)},
  210. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702A3)},
  211. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703A3)},
  212. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5782)},
  213. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5788)},
  214. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5789)},
  215. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901),
  216. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY |
  217. TG3_DRV_DATA_FLAG_5705_10_100},
  218. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901_2),
  219. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY |
  220. TG3_DRV_DATA_FLAG_5705_10_100},
  221. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S_2)},
  222. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705F),
  223. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY |
  224. TG3_DRV_DATA_FLAG_5705_10_100},
  225. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5721)},
  226. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5722)},
  227. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5750)},
  228. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751)},
  229. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751M)},
  230. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751F),
  231. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
  232. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752)},
  233. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752M)},
  234. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753)},
  235. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753M)},
  236. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753F),
  237. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
  238. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754)},
  239. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754M)},
  240. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755)},
  241. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755M)},
  242. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5756)},
  243. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5786)},
  244. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787)},
  245. {PCI_DEVICE_SUB(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5787M,
  246. PCI_VENDOR_ID_LENOVO,
  247. TG3PCI_SUBDEVICE_ID_LENOVO_5787M),
  248. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
  249. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787M)},
  250. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787F),
  251. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
  252. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714)},
  253. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714S)},
  254. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715)},
  255. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715S)},
  256. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780)},
  257. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780S)},
  258. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5781)},
  259. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906)},
  260. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906M)},
  261. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5784)},
  262. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5764)},
  263. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5723)},
  264. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761)},
  265. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761E)},
  266. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761S)},
  267. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761SE)},
  268. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_G)},
  269. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_F)},
  270. {PCI_DEVICE_SUB(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780,
  271. PCI_VENDOR_ID_AI, TG3PCI_SUBDEVICE_ID_ACER_57780_A),
  272. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
  273. {PCI_DEVICE_SUB(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780,
  274. PCI_VENDOR_ID_AI, TG3PCI_SUBDEVICE_ID_ACER_57780_B),
  275. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
  276. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780)},
  277. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57760)},
  278. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57790),
  279. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
  280. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57788)},
  281. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5717)},
  282. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5717_C)},
  283. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5718)},
  284. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57781)},
  285. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57785)},
  286. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57761)},
  287. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57765)},
  288. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57791),
  289. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
  290. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57795),
  291. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
  292. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5719)},
  293. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5720)},
  294. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57762)},
  295. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57766)},
  296. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5762)},
  297. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5725)},
  298. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5727)},
  299. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9DXX)},
  300. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9MXX)},
  301. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1000)},
  302. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1001)},
  303. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1003)},
  304. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC9100)},
  305. {PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_TIGON3)},
  306. {PCI_DEVICE(0x10cf, 0x11a2)}, /* Fujitsu 1000base-SX with BCM5703SKHB */
  307. {}
  308. };
  309. MODULE_DEVICE_TABLE(pci, tg3_pci_tbl);
  310. static const struct {
  311. const char string[ETH_GSTRING_LEN];
  312. } ethtool_stats_keys[] = {
  313. { "rx_octets" },
  314. { "rx_fragments" },
  315. { "rx_ucast_packets" },
  316. { "rx_mcast_packets" },
  317. { "rx_bcast_packets" },
  318. { "rx_fcs_errors" },
  319. { "rx_align_errors" },
  320. { "rx_xon_pause_rcvd" },
  321. { "rx_xoff_pause_rcvd" },
  322. { "rx_mac_ctrl_rcvd" },
  323. { "rx_xoff_entered" },
  324. { "rx_frame_too_long_errors" },
  325. { "rx_jabbers" },
  326. { "rx_undersize_packets" },
  327. { "rx_in_length_errors" },
  328. { "rx_out_length_errors" },
  329. { "rx_64_or_less_octet_packets" },
  330. { "rx_65_to_127_octet_packets" },
  331. { "rx_128_to_255_octet_packets" },
  332. { "rx_256_to_511_octet_packets" },
  333. { "rx_512_to_1023_octet_packets" },
  334. { "rx_1024_to_1522_octet_packets" },
  335. { "rx_1523_to_2047_octet_packets" },
  336. { "rx_2048_to_4095_octet_packets" },
  337. { "rx_4096_to_8191_octet_packets" },
  338. { "rx_8192_to_9022_octet_packets" },
  339. { "tx_octets" },
  340. { "tx_collisions" },
  341. { "tx_xon_sent" },
  342. { "tx_xoff_sent" },
  343. { "tx_flow_control" },
  344. { "tx_mac_errors" },
  345. { "tx_single_collisions" },
  346. { "tx_mult_collisions" },
  347. { "tx_deferred" },
  348. { "tx_excessive_collisions" },
  349. { "tx_late_collisions" },
  350. { "tx_collide_2times" },
  351. { "tx_collide_3times" },
  352. { "tx_collide_4times" },
  353. { "tx_collide_5times" },
  354. { "tx_collide_6times" },
  355. { "tx_collide_7times" },
  356. { "tx_collide_8times" },
  357. { "tx_collide_9times" },
  358. { "tx_collide_10times" },
  359. { "tx_collide_11times" },
  360. { "tx_collide_12times" },
  361. { "tx_collide_13times" },
  362. { "tx_collide_14times" },
  363. { "tx_collide_15times" },
  364. { "tx_ucast_packets" },
  365. { "tx_mcast_packets" },
  366. { "tx_bcast_packets" },
  367. { "tx_carrier_sense_errors" },
  368. { "tx_discards" },
  369. { "tx_errors" },
  370. { "dma_writeq_full" },
  371. { "dma_write_prioq_full" },
  372. { "rxbds_empty" },
  373. { "rx_discards" },
  374. { "rx_errors" },
  375. { "rx_threshold_hit" },
  376. { "dma_readq_full" },
  377. { "dma_read_prioq_full" },
  378. { "tx_comp_queue_full" },
  379. { "ring_set_send_prod_index" },
  380. { "ring_status_update" },
  381. { "nic_irqs" },
  382. { "nic_avoided_irqs" },
  383. { "nic_tx_threshold_hit" },
  384. { "mbuf_lwm_thresh_hit" },
  385. };
  386. #define TG3_NUM_STATS ARRAY_SIZE(ethtool_stats_keys)
  387. #define TG3_NVRAM_TEST 0
  388. #define TG3_LINK_TEST 1
  389. #define TG3_REGISTER_TEST 2
  390. #define TG3_MEMORY_TEST 3
  391. #define TG3_MAC_LOOPB_TEST 4
  392. #define TG3_PHY_LOOPB_TEST 5
  393. #define TG3_EXT_LOOPB_TEST 6
  394. #define TG3_INTERRUPT_TEST 7
  395. static const struct {
  396. const char string[ETH_GSTRING_LEN];
  397. } ethtool_test_keys[] = {
  398. [TG3_NVRAM_TEST] = { "nvram test (online) " },
  399. [TG3_LINK_TEST] = { "link test (online) " },
  400. [TG3_REGISTER_TEST] = { "register test (offline)" },
  401. [TG3_MEMORY_TEST] = { "memory test (offline)" },
  402. [TG3_MAC_LOOPB_TEST] = { "mac loopback test (offline)" },
  403. [TG3_PHY_LOOPB_TEST] = { "phy loopback test (offline)" },
  404. [TG3_EXT_LOOPB_TEST] = { "ext loopback test (offline)" },
  405. [TG3_INTERRUPT_TEST] = { "interrupt test (offline)" },
  406. };
  407. #define TG3_NUM_TEST ARRAY_SIZE(ethtool_test_keys)
  408. static void tg3_write32(struct tg3 *tp, u32 off, u32 val)
  409. {
  410. writel(val, tp->regs + off);
  411. }
  412. static u32 tg3_read32(struct tg3 *tp, u32 off)
  413. {
  414. return readl(tp->regs + off);
  415. }
  416. static void tg3_ape_write32(struct tg3 *tp, u32 off, u32 val)
  417. {
  418. writel(val, tp->aperegs + off);
  419. }
  420. static u32 tg3_ape_read32(struct tg3 *tp, u32 off)
  421. {
  422. return readl(tp->aperegs + off);
  423. }
  424. static void tg3_write_indirect_reg32(struct tg3 *tp, u32 off, u32 val)
  425. {
  426. unsigned long flags;
  427. spin_lock_irqsave(&tp->indirect_lock, flags);
  428. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  429. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  430. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  431. }
  432. static void tg3_write_flush_reg32(struct tg3 *tp, u32 off, u32 val)
  433. {
  434. writel(val, tp->regs + off);
  435. readl(tp->regs + off);
  436. }
  437. static u32 tg3_read_indirect_reg32(struct tg3 *tp, u32 off)
  438. {
  439. unsigned long flags;
  440. u32 val;
  441. spin_lock_irqsave(&tp->indirect_lock, flags);
  442. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  443. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  444. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  445. return val;
  446. }
  447. static void tg3_write_indirect_mbox(struct tg3 *tp, u32 off, u32 val)
  448. {
  449. unsigned long flags;
  450. if (off == (MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW)) {
  451. pci_write_config_dword(tp->pdev, TG3PCI_RCV_RET_RING_CON_IDX +
  452. TG3_64BIT_REG_LOW, val);
  453. return;
  454. }
  455. if (off == TG3_RX_STD_PROD_IDX_REG) {
  456. pci_write_config_dword(tp->pdev, TG3PCI_STD_RING_PROD_IDX +
  457. TG3_64BIT_REG_LOW, val);
  458. return;
  459. }
  460. spin_lock_irqsave(&tp->indirect_lock, flags);
  461. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  462. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  463. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  464. /* In indirect mode when disabling interrupts, we also need
  465. * to clear the interrupt bit in the GRC local ctrl register.
  466. */
  467. if ((off == (MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW)) &&
  468. (val == 0x1)) {
  469. pci_write_config_dword(tp->pdev, TG3PCI_MISC_LOCAL_CTRL,
  470. tp->grc_local_ctrl|GRC_LCLCTRL_CLEARINT);
  471. }
  472. }
  473. static u32 tg3_read_indirect_mbox(struct tg3 *tp, u32 off)
  474. {
  475. unsigned long flags;
  476. u32 val;
  477. spin_lock_irqsave(&tp->indirect_lock, flags);
  478. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  479. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  480. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  481. return val;
  482. }
  483. /* usec_wait specifies the wait time in usec when writing to certain registers
  484. * where it is unsafe to read back the register without some delay.
  485. * GRC_LOCAL_CTRL is one example if the GPIOs are toggled to switch power.
  486. * TG3PCI_CLOCK_CTRL is another example if the clock frequencies are changed.
  487. */
  488. static void _tw32_flush(struct tg3 *tp, u32 off, u32 val, u32 usec_wait)
  489. {
  490. if (tg3_flag(tp, PCIX_TARGET_HWBUG) || tg3_flag(tp, ICH_WORKAROUND))
  491. /* Non-posted methods */
  492. tp->write32(tp, off, val);
  493. else {
  494. /* Posted method */
  495. tg3_write32(tp, off, val);
  496. if (usec_wait)
  497. udelay(usec_wait);
  498. tp->read32(tp, off);
  499. }
  500. /* Wait again after the read for the posted method to guarantee that
  501. * the wait time is met.
  502. */
  503. if (usec_wait)
  504. udelay(usec_wait);
  505. }
  506. static inline void tw32_mailbox_flush(struct tg3 *tp, u32 off, u32 val)
  507. {
  508. tp->write32_mbox(tp, off, val);
  509. if (tg3_flag(tp, FLUSH_POSTED_WRITES) ||
  510. (!tg3_flag(tp, MBOX_WRITE_REORDER) &&
  511. !tg3_flag(tp, ICH_WORKAROUND)))
  512. tp->read32_mbox(tp, off);
  513. }
  514. static void tg3_write32_tx_mbox(struct tg3 *tp, u32 off, u32 val)
  515. {
  516. void __iomem *mbox = tp->regs + off;
  517. writel(val, mbox);
  518. if (tg3_flag(tp, TXD_MBOX_HWBUG))
  519. writel(val, mbox);
  520. if (tg3_flag(tp, MBOX_WRITE_REORDER) ||
  521. tg3_flag(tp, FLUSH_POSTED_WRITES))
  522. readl(mbox);
  523. }
  524. static u32 tg3_read32_mbox_5906(struct tg3 *tp, u32 off)
  525. {
  526. return readl(tp->regs + off + GRCMBOX_BASE);
  527. }
  528. static void tg3_write32_mbox_5906(struct tg3 *tp, u32 off, u32 val)
  529. {
  530. writel(val, tp->regs + off + GRCMBOX_BASE);
  531. }
  532. #define tw32_mailbox(reg, val) tp->write32_mbox(tp, reg, val)
  533. #define tw32_mailbox_f(reg, val) tw32_mailbox_flush(tp, (reg), (val))
  534. #define tw32_rx_mbox(reg, val) tp->write32_rx_mbox(tp, reg, val)
  535. #define tw32_tx_mbox(reg, val) tp->write32_tx_mbox(tp, reg, val)
  536. #define tr32_mailbox(reg) tp->read32_mbox(tp, reg)
  537. #define tw32(reg, val) tp->write32(tp, reg, val)
  538. #define tw32_f(reg, val) _tw32_flush(tp, (reg), (val), 0)
  539. #define tw32_wait_f(reg, val, us) _tw32_flush(tp, (reg), (val), (us))
  540. #define tr32(reg) tp->read32(tp, reg)
  541. static void tg3_write_mem(struct tg3 *tp, u32 off, u32 val)
  542. {
  543. unsigned long flags;
  544. if (tg3_asic_rev(tp) == ASIC_REV_5906 &&
  545. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC))
  546. return;
  547. spin_lock_irqsave(&tp->indirect_lock, flags);
  548. if (tg3_flag(tp, SRAM_USE_CONFIG)) {
  549. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  550. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  551. /* Always leave this as zero. */
  552. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  553. } else {
  554. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  555. tw32_f(TG3PCI_MEM_WIN_DATA, val);
  556. /* Always leave this as zero. */
  557. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  558. }
  559. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  560. }
  561. static void tg3_read_mem(struct tg3 *tp, u32 off, u32 *val)
  562. {
  563. unsigned long flags;
  564. if (tg3_asic_rev(tp) == ASIC_REV_5906 &&
  565. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC)) {
  566. *val = 0;
  567. return;
  568. }
  569. spin_lock_irqsave(&tp->indirect_lock, flags);
  570. if (tg3_flag(tp, SRAM_USE_CONFIG)) {
  571. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  572. pci_read_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  573. /* Always leave this as zero. */
  574. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  575. } else {
  576. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  577. *val = tr32(TG3PCI_MEM_WIN_DATA);
  578. /* Always leave this as zero. */
  579. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  580. }
  581. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  582. }
  583. static void tg3_ape_lock_init(struct tg3 *tp)
  584. {
  585. int i;
  586. u32 regbase, bit;
  587. if (tg3_asic_rev(tp) == ASIC_REV_5761)
  588. regbase = TG3_APE_LOCK_GRANT;
  589. else
  590. regbase = TG3_APE_PER_LOCK_GRANT;
  591. /* Make sure the driver hasn't any stale locks. */
  592. for (i = TG3_APE_LOCK_PHY0; i <= TG3_APE_LOCK_GPIO; i++) {
  593. switch (i) {
  594. case TG3_APE_LOCK_PHY0:
  595. case TG3_APE_LOCK_PHY1:
  596. case TG3_APE_LOCK_PHY2:
  597. case TG3_APE_LOCK_PHY3:
  598. bit = APE_LOCK_GRANT_DRIVER;
  599. break;
  600. default:
  601. if (!tp->pci_fn)
  602. bit = APE_LOCK_GRANT_DRIVER;
  603. else
  604. bit = 1 << tp->pci_fn;
  605. }
  606. tg3_ape_write32(tp, regbase + 4 * i, bit);
  607. }
  608. }
  609. static int tg3_ape_lock(struct tg3 *tp, int locknum)
  610. {
  611. int i, off;
  612. int ret = 0;
  613. u32 status, req, gnt, bit;
  614. if (!tg3_flag(tp, ENABLE_APE))
  615. return 0;
  616. switch (locknum) {
  617. case TG3_APE_LOCK_GPIO:
  618. if (tg3_asic_rev(tp) == ASIC_REV_5761)
  619. return 0;
  620. case TG3_APE_LOCK_GRC:
  621. case TG3_APE_LOCK_MEM:
  622. if (!tp->pci_fn)
  623. bit = APE_LOCK_REQ_DRIVER;
  624. else
  625. bit = 1 << tp->pci_fn;
  626. break;
  627. case TG3_APE_LOCK_PHY0:
  628. case TG3_APE_LOCK_PHY1:
  629. case TG3_APE_LOCK_PHY2:
  630. case TG3_APE_LOCK_PHY3:
  631. bit = APE_LOCK_REQ_DRIVER;
  632. break;
  633. default:
  634. return -EINVAL;
  635. }
  636. if (tg3_asic_rev(tp) == ASIC_REV_5761) {
  637. req = TG3_APE_LOCK_REQ;
  638. gnt = TG3_APE_LOCK_GRANT;
  639. } else {
  640. req = TG3_APE_PER_LOCK_REQ;
  641. gnt = TG3_APE_PER_LOCK_GRANT;
  642. }
  643. off = 4 * locknum;
  644. tg3_ape_write32(tp, req + off, bit);
  645. /* Wait for up to 1 millisecond to acquire lock. */
  646. for (i = 0; i < 100; i++) {
  647. status = tg3_ape_read32(tp, gnt + off);
  648. if (status == bit)
  649. break;
  650. if (pci_channel_offline(tp->pdev))
  651. break;
  652. udelay(10);
  653. }
  654. if (status != bit) {
  655. /* Revoke the lock request. */
  656. tg3_ape_write32(tp, gnt + off, bit);
  657. ret = -EBUSY;
  658. }
  659. return ret;
  660. }
  661. static void tg3_ape_unlock(struct tg3 *tp, int locknum)
  662. {
  663. u32 gnt, bit;
  664. if (!tg3_flag(tp, ENABLE_APE))
  665. return;
  666. switch (locknum) {
  667. case TG3_APE_LOCK_GPIO:
  668. if (tg3_asic_rev(tp) == ASIC_REV_5761)
  669. return;
  670. case TG3_APE_LOCK_GRC:
  671. case TG3_APE_LOCK_MEM:
  672. if (!tp->pci_fn)
  673. bit = APE_LOCK_GRANT_DRIVER;
  674. else
  675. bit = 1 << tp->pci_fn;
  676. break;
  677. case TG3_APE_LOCK_PHY0:
  678. case TG3_APE_LOCK_PHY1:
  679. case TG3_APE_LOCK_PHY2:
  680. case TG3_APE_LOCK_PHY3:
  681. bit = APE_LOCK_GRANT_DRIVER;
  682. break;
  683. default:
  684. return;
  685. }
  686. if (tg3_asic_rev(tp) == ASIC_REV_5761)
  687. gnt = TG3_APE_LOCK_GRANT;
  688. else
  689. gnt = TG3_APE_PER_LOCK_GRANT;
  690. tg3_ape_write32(tp, gnt + 4 * locknum, bit);
  691. }
  692. static int tg3_ape_event_lock(struct tg3 *tp, u32 timeout_us)
  693. {
  694. u32 apedata;
  695. while (timeout_us) {
  696. if (tg3_ape_lock(tp, TG3_APE_LOCK_MEM))
  697. return -EBUSY;
  698. apedata = tg3_ape_read32(tp, TG3_APE_EVENT_STATUS);
  699. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  700. break;
  701. tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
  702. udelay(10);
  703. timeout_us -= (timeout_us > 10) ? 10 : timeout_us;
  704. }
  705. return timeout_us ? 0 : -EBUSY;
  706. }
  707. static int tg3_ape_wait_for_event(struct tg3 *tp, u32 timeout_us)
  708. {
  709. u32 i, apedata;
  710. for (i = 0; i < timeout_us / 10; i++) {
  711. apedata = tg3_ape_read32(tp, TG3_APE_EVENT_STATUS);
  712. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  713. break;
  714. udelay(10);
  715. }
  716. return i == timeout_us / 10;
  717. }
  718. static int tg3_ape_scratchpad_read(struct tg3 *tp, u32 *data, u32 base_off,
  719. u32 len)
  720. {
  721. int err;
  722. u32 i, bufoff, msgoff, maxlen, apedata;
  723. if (!tg3_flag(tp, APE_HAS_NCSI))
  724. return 0;
  725. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  726. if (apedata != APE_SEG_SIG_MAGIC)
  727. return -ENODEV;
  728. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  729. if (!(apedata & APE_FW_STATUS_READY))
  730. return -EAGAIN;
  731. bufoff = tg3_ape_read32(tp, TG3_APE_SEG_MSG_BUF_OFF) +
  732. TG3_APE_SHMEM_BASE;
  733. msgoff = bufoff + 2 * sizeof(u32);
  734. maxlen = tg3_ape_read32(tp, TG3_APE_SEG_MSG_BUF_LEN);
  735. while (len) {
  736. u32 length;
  737. /* Cap xfer sizes to scratchpad limits. */
  738. length = (len > maxlen) ? maxlen : len;
  739. len -= length;
  740. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  741. if (!(apedata & APE_FW_STATUS_READY))
  742. return -EAGAIN;
  743. /* Wait for up to 1 msec for APE to service previous event. */
  744. err = tg3_ape_event_lock(tp, 1000);
  745. if (err)
  746. return err;
  747. apedata = APE_EVENT_STATUS_DRIVER_EVNT |
  748. APE_EVENT_STATUS_SCRTCHPD_READ |
  749. APE_EVENT_STATUS_EVENT_PENDING;
  750. tg3_ape_write32(tp, TG3_APE_EVENT_STATUS, apedata);
  751. tg3_ape_write32(tp, bufoff, base_off);
  752. tg3_ape_write32(tp, bufoff + sizeof(u32), length);
  753. tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
  754. tg3_ape_write32(tp, TG3_APE_EVENT, APE_EVENT_1);
  755. base_off += length;
  756. if (tg3_ape_wait_for_event(tp, 30000))
  757. return -EAGAIN;
  758. for (i = 0; length; i += 4, length -= 4) {
  759. u32 val = tg3_ape_read32(tp, msgoff + i);
  760. memcpy(data, &val, sizeof(u32));
  761. data++;
  762. }
  763. }
  764. return 0;
  765. }
  766. static int tg3_ape_send_event(struct tg3 *tp, u32 event)
  767. {
  768. int err;
  769. u32 apedata;
  770. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  771. if (apedata != APE_SEG_SIG_MAGIC)
  772. return -EAGAIN;
  773. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  774. if (!(apedata & APE_FW_STATUS_READY))
  775. return -EAGAIN;
  776. /* Wait for up to 1 millisecond for APE to service previous event. */
  777. err = tg3_ape_event_lock(tp, 1000);
  778. if (err)
  779. return err;
  780. tg3_ape_write32(tp, TG3_APE_EVENT_STATUS,
  781. event | APE_EVENT_STATUS_EVENT_PENDING);
  782. tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
  783. tg3_ape_write32(tp, TG3_APE_EVENT, APE_EVENT_1);
  784. return 0;
  785. }
  786. static void tg3_ape_driver_state_change(struct tg3 *tp, int kind)
  787. {
  788. u32 event;
  789. u32 apedata;
  790. if (!tg3_flag(tp, ENABLE_APE))
  791. return;
  792. switch (kind) {
  793. case RESET_KIND_INIT:
  794. tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG,
  795. APE_HOST_SEG_SIG_MAGIC);
  796. tg3_ape_write32(tp, TG3_APE_HOST_SEG_LEN,
  797. APE_HOST_SEG_LEN_MAGIC);
  798. apedata = tg3_ape_read32(tp, TG3_APE_HOST_INIT_COUNT);
  799. tg3_ape_write32(tp, TG3_APE_HOST_INIT_COUNT, ++apedata);
  800. tg3_ape_write32(tp, TG3_APE_HOST_DRIVER_ID,
  801. APE_HOST_DRIVER_ID_MAGIC(TG3_MAJ_NUM, TG3_MIN_NUM));
  802. tg3_ape_write32(tp, TG3_APE_HOST_BEHAVIOR,
  803. APE_HOST_BEHAV_NO_PHYLOCK);
  804. tg3_ape_write32(tp, TG3_APE_HOST_DRVR_STATE,
  805. TG3_APE_HOST_DRVR_STATE_START);
  806. event = APE_EVENT_STATUS_STATE_START;
  807. break;
  808. case RESET_KIND_SHUTDOWN:
  809. /* With the interface we are currently using,
  810. * APE does not track driver state. Wiping
  811. * out the HOST SEGMENT SIGNATURE forces
  812. * the APE to assume OS absent status.
  813. */
  814. tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG, 0x0);
  815. if (device_may_wakeup(&tp->pdev->dev) &&
  816. tg3_flag(tp, WOL_ENABLE)) {
  817. tg3_ape_write32(tp, TG3_APE_HOST_WOL_SPEED,
  818. TG3_APE_HOST_WOL_SPEED_AUTO);
  819. apedata = TG3_APE_HOST_DRVR_STATE_WOL;
  820. } else
  821. apedata = TG3_APE_HOST_DRVR_STATE_UNLOAD;
  822. tg3_ape_write32(tp, TG3_APE_HOST_DRVR_STATE, apedata);
  823. event = APE_EVENT_STATUS_STATE_UNLOAD;
  824. break;
  825. case RESET_KIND_SUSPEND:
  826. event = APE_EVENT_STATUS_STATE_SUSPEND;
  827. break;
  828. default:
  829. return;
  830. }
  831. event |= APE_EVENT_STATUS_DRIVER_EVNT | APE_EVENT_STATUS_STATE_CHNGE;
  832. tg3_ape_send_event(tp, event);
  833. }
  834. static void tg3_disable_ints(struct tg3 *tp)
  835. {
  836. int i;
  837. tw32(TG3PCI_MISC_HOST_CTRL,
  838. (tp->misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT));
  839. for (i = 0; i < tp->irq_max; i++)
  840. tw32_mailbox_f(tp->napi[i].int_mbox, 0x00000001);
  841. }
  842. static void tg3_enable_ints(struct tg3 *tp)
  843. {
  844. int i;
  845. tp->irq_sync = 0;
  846. wmb();
  847. tw32(TG3PCI_MISC_HOST_CTRL,
  848. (tp->misc_host_ctrl & ~MISC_HOST_CTRL_MASK_PCI_INT));
  849. tp->coal_now = tp->coalesce_mode | HOSTCC_MODE_ENABLE;
  850. for (i = 0; i < tp->irq_cnt; i++) {
  851. struct tg3_napi *tnapi = &tp->napi[i];
  852. tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
  853. if (tg3_flag(tp, 1SHOT_MSI))
  854. tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
  855. tp->coal_now |= tnapi->coal_now;
  856. }
  857. /* Force an initial interrupt */
  858. if (!tg3_flag(tp, TAGGED_STATUS) &&
  859. (tp->napi[0].hw_status->status & SD_STATUS_UPDATED))
  860. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  861. else
  862. tw32(HOSTCC_MODE, tp->coal_now);
  863. tp->coal_now &= ~(tp->napi[0].coal_now | tp->napi[1].coal_now);
  864. }
  865. static inline unsigned int tg3_has_work(struct tg3_napi *tnapi)
  866. {
  867. struct tg3 *tp = tnapi->tp;
  868. struct tg3_hw_status *sblk = tnapi->hw_status;
  869. unsigned int work_exists = 0;
  870. /* check for phy events */
  871. if (!(tg3_flag(tp, USE_LINKCHG_REG) || tg3_flag(tp, POLL_SERDES))) {
  872. if (sblk->status & SD_STATUS_LINK_CHG)
  873. work_exists = 1;
  874. }
  875. /* check for TX work to do */
  876. if (sblk->idx[0].tx_consumer != tnapi->tx_cons)
  877. work_exists = 1;
  878. /* check for RX work to do */
  879. if (tnapi->rx_rcb_prod_idx &&
  880. *(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
  881. work_exists = 1;
  882. return work_exists;
  883. }
  884. /* tg3_int_reenable
  885. * similar to tg3_enable_ints, but it accurately determines whether there
  886. * is new work pending and can return without flushing the PIO write
  887. * which reenables interrupts
  888. */
  889. static void tg3_int_reenable(struct tg3_napi *tnapi)
  890. {
  891. struct tg3 *tp = tnapi->tp;
  892. tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
  893. mmiowb();
  894. /* When doing tagged status, this work check is unnecessary.
  895. * The last_tag we write above tells the chip which piece of
  896. * work we've completed.
  897. */
  898. if (!tg3_flag(tp, TAGGED_STATUS) && tg3_has_work(tnapi))
  899. tw32(HOSTCC_MODE, tp->coalesce_mode |
  900. HOSTCC_MODE_ENABLE | tnapi->coal_now);
  901. }
  902. static void tg3_switch_clocks(struct tg3 *tp)
  903. {
  904. u32 clock_ctrl;
  905. u32 orig_clock_ctrl;
  906. if (tg3_flag(tp, CPMU_PRESENT) || tg3_flag(tp, 5780_CLASS))
  907. return;
  908. clock_ctrl = tr32(TG3PCI_CLOCK_CTRL);
  909. orig_clock_ctrl = clock_ctrl;
  910. clock_ctrl &= (CLOCK_CTRL_FORCE_CLKRUN |
  911. CLOCK_CTRL_CLKRUN_OENABLE |
  912. 0x1f);
  913. tp->pci_clock_ctrl = clock_ctrl;
  914. if (tg3_flag(tp, 5705_PLUS)) {
  915. if (orig_clock_ctrl & CLOCK_CTRL_625_CORE) {
  916. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  917. clock_ctrl | CLOCK_CTRL_625_CORE, 40);
  918. }
  919. } else if ((orig_clock_ctrl & CLOCK_CTRL_44MHZ_CORE) != 0) {
  920. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  921. clock_ctrl |
  922. (CLOCK_CTRL_44MHZ_CORE | CLOCK_CTRL_ALTCLK),
  923. 40);
  924. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  925. clock_ctrl | (CLOCK_CTRL_ALTCLK),
  926. 40);
  927. }
  928. tw32_wait_f(TG3PCI_CLOCK_CTRL, clock_ctrl, 40);
  929. }
  930. #define PHY_BUSY_LOOPS 5000
  931. static int __tg3_readphy(struct tg3 *tp, unsigned int phy_addr, int reg,
  932. u32 *val)
  933. {
  934. u32 frame_val;
  935. unsigned int loops;
  936. int ret;
  937. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  938. tw32_f(MAC_MI_MODE,
  939. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  940. udelay(80);
  941. }
  942. tg3_ape_lock(tp, tp->phy_ape_lock);
  943. *val = 0x0;
  944. frame_val = ((phy_addr << MI_COM_PHY_ADDR_SHIFT) &
  945. MI_COM_PHY_ADDR_MASK);
  946. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  947. MI_COM_REG_ADDR_MASK);
  948. frame_val |= (MI_COM_CMD_READ | MI_COM_START);
  949. tw32_f(MAC_MI_COM, frame_val);
  950. loops = PHY_BUSY_LOOPS;
  951. while (loops != 0) {
  952. udelay(10);
  953. frame_val = tr32(MAC_MI_COM);
  954. if ((frame_val & MI_COM_BUSY) == 0) {
  955. udelay(5);
  956. frame_val = tr32(MAC_MI_COM);
  957. break;
  958. }
  959. loops -= 1;
  960. }
  961. ret = -EBUSY;
  962. if (loops != 0) {
  963. *val = frame_val & MI_COM_DATA_MASK;
  964. ret = 0;
  965. }
  966. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  967. tw32_f(MAC_MI_MODE, tp->mi_mode);
  968. udelay(80);
  969. }
  970. tg3_ape_unlock(tp, tp->phy_ape_lock);
  971. return ret;
  972. }
  973. static int tg3_readphy(struct tg3 *tp, int reg, u32 *val)
  974. {
  975. return __tg3_readphy(tp, tp->phy_addr, reg, val);
  976. }
  977. static int __tg3_writephy(struct tg3 *tp, unsigned int phy_addr, int reg,
  978. u32 val)
  979. {
  980. u32 frame_val;
  981. unsigned int loops;
  982. int ret;
  983. if ((tp->phy_flags & TG3_PHYFLG_IS_FET) &&
  984. (reg == MII_CTRL1000 || reg == MII_TG3_AUX_CTRL))
  985. return 0;
  986. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  987. tw32_f(MAC_MI_MODE,
  988. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  989. udelay(80);
  990. }
  991. tg3_ape_lock(tp, tp->phy_ape_lock);
  992. frame_val = ((phy_addr << MI_COM_PHY_ADDR_SHIFT) &
  993. MI_COM_PHY_ADDR_MASK);
  994. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  995. MI_COM_REG_ADDR_MASK);
  996. frame_val |= (val & MI_COM_DATA_MASK);
  997. frame_val |= (MI_COM_CMD_WRITE | MI_COM_START);
  998. tw32_f(MAC_MI_COM, frame_val);
  999. loops = PHY_BUSY_LOOPS;
  1000. while (loops != 0) {
  1001. udelay(10);
  1002. frame_val = tr32(MAC_MI_COM);
  1003. if ((frame_val & MI_COM_BUSY) == 0) {
  1004. udelay(5);
  1005. frame_val = tr32(MAC_MI_COM);
  1006. break;
  1007. }
  1008. loops -= 1;
  1009. }
  1010. ret = -EBUSY;
  1011. if (loops != 0)
  1012. ret = 0;
  1013. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  1014. tw32_f(MAC_MI_MODE, tp->mi_mode);
  1015. udelay(80);
  1016. }
  1017. tg3_ape_unlock(tp, tp->phy_ape_lock);
  1018. return ret;
  1019. }
  1020. static int tg3_writephy(struct tg3 *tp, int reg, u32 val)
  1021. {
  1022. return __tg3_writephy(tp, tp->phy_addr, reg, val);
  1023. }
  1024. static int tg3_phy_cl45_write(struct tg3 *tp, u32 devad, u32 addr, u32 val)
  1025. {
  1026. int err;
  1027. err = tg3_writephy(tp, MII_TG3_MMD_CTRL, devad);
  1028. if (err)
  1029. goto done;
  1030. err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, addr);
  1031. if (err)
  1032. goto done;
  1033. err = tg3_writephy(tp, MII_TG3_MMD_CTRL,
  1034. MII_TG3_MMD_CTRL_DATA_NOINC | devad);
  1035. if (err)
  1036. goto done;
  1037. err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, val);
  1038. done:
  1039. return err;
  1040. }
  1041. static int tg3_phy_cl45_read(struct tg3 *tp, u32 devad, u32 addr, u32 *val)
  1042. {
  1043. int err;
  1044. err = tg3_writephy(tp, MII_TG3_MMD_CTRL, devad);
  1045. if (err)
  1046. goto done;
  1047. err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, addr);
  1048. if (err)
  1049. goto done;
  1050. err = tg3_writephy(tp, MII_TG3_MMD_CTRL,
  1051. MII_TG3_MMD_CTRL_DATA_NOINC | devad);
  1052. if (err)
  1053. goto done;
  1054. err = tg3_readphy(tp, MII_TG3_MMD_ADDRESS, val);
  1055. done:
  1056. return err;
  1057. }
  1058. static int tg3_phydsp_read(struct tg3 *tp, u32 reg, u32 *val)
  1059. {
  1060. int err;
  1061. err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
  1062. if (!err)
  1063. err = tg3_readphy(tp, MII_TG3_DSP_RW_PORT, val);
  1064. return err;
  1065. }
  1066. static int tg3_phydsp_write(struct tg3 *tp, u32 reg, u32 val)
  1067. {
  1068. int err;
  1069. err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
  1070. if (!err)
  1071. err = tg3_writephy(tp, MII_TG3_DSP_RW_PORT, val);
  1072. return err;
  1073. }
  1074. static int tg3_phy_auxctl_read(struct tg3 *tp, int reg, u32 *val)
  1075. {
  1076. int err;
  1077. err = tg3_writephy(tp, MII_TG3_AUX_CTRL,
  1078. (reg << MII_TG3_AUXCTL_MISC_RDSEL_SHIFT) |
  1079. MII_TG3_AUXCTL_SHDWSEL_MISC);
  1080. if (!err)
  1081. err = tg3_readphy(tp, MII_TG3_AUX_CTRL, val);
  1082. return err;
  1083. }
  1084. static int tg3_phy_auxctl_write(struct tg3 *tp, int reg, u32 set)
  1085. {
  1086. if (reg == MII_TG3_AUXCTL_SHDWSEL_MISC)
  1087. set |= MII_TG3_AUXCTL_MISC_WREN;
  1088. return tg3_writephy(tp, MII_TG3_AUX_CTRL, set | reg);
  1089. }
  1090. static int tg3_phy_toggle_auxctl_smdsp(struct tg3 *tp, bool enable)
  1091. {
  1092. u32 val;
  1093. int err;
  1094. err = tg3_phy_auxctl_read(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL, &val);
  1095. if (err)
  1096. return err;
  1097. if (enable)
  1098. val |= MII_TG3_AUXCTL_ACTL_SMDSP_ENA;
  1099. else
  1100. val &= ~MII_TG3_AUXCTL_ACTL_SMDSP_ENA;
  1101. err = tg3_phy_auxctl_write((tp), MII_TG3_AUXCTL_SHDWSEL_AUXCTL,
  1102. val | MII_TG3_AUXCTL_ACTL_TX_6DB);
  1103. return err;
  1104. }
  1105. static int tg3_bmcr_reset(struct tg3 *tp)
  1106. {
  1107. u32 phy_control;
  1108. int limit, err;
  1109. /* OK, reset it, and poll the BMCR_RESET bit until it
  1110. * clears or we time out.
  1111. */
  1112. phy_control = BMCR_RESET;
  1113. err = tg3_writephy(tp, MII_BMCR, phy_control);
  1114. if (err != 0)
  1115. return -EBUSY;
  1116. limit = 5000;
  1117. while (limit--) {
  1118. err = tg3_readphy(tp, MII_BMCR, &phy_control);
  1119. if (err != 0)
  1120. return -EBUSY;
  1121. if ((phy_control & BMCR_RESET) == 0) {
  1122. udelay(40);
  1123. break;
  1124. }
  1125. udelay(10);
  1126. }
  1127. if (limit < 0)
  1128. return -EBUSY;
  1129. return 0;
  1130. }
  1131. static int tg3_mdio_read(struct mii_bus *bp, int mii_id, int reg)
  1132. {
  1133. struct tg3 *tp = bp->priv;
  1134. u32 val;
  1135. spin_lock_bh(&tp->lock);
  1136. if (tg3_readphy(tp, reg, &val))
  1137. val = -EIO;
  1138. spin_unlock_bh(&tp->lock);
  1139. return val;
  1140. }
  1141. static int tg3_mdio_write(struct mii_bus *bp, int mii_id, int reg, u16 val)
  1142. {
  1143. struct tg3 *tp = bp->priv;
  1144. u32 ret = 0;
  1145. spin_lock_bh(&tp->lock);
  1146. if (tg3_writephy(tp, reg, val))
  1147. ret = -EIO;
  1148. spin_unlock_bh(&tp->lock);
  1149. return ret;
  1150. }
  1151. static int tg3_mdio_reset(struct mii_bus *bp)
  1152. {
  1153. return 0;
  1154. }
  1155. static void tg3_mdio_config_5785(struct tg3 *tp)
  1156. {
  1157. u32 val;
  1158. struct phy_device *phydev;
  1159. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1160. switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
  1161. case PHY_ID_BCM50610:
  1162. case PHY_ID_BCM50610M:
  1163. val = MAC_PHYCFG2_50610_LED_MODES;
  1164. break;
  1165. case PHY_ID_BCMAC131:
  1166. val = MAC_PHYCFG2_AC131_LED_MODES;
  1167. break;
  1168. case PHY_ID_RTL8211C:
  1169. val = MAC_PHYCFG2_RTL8211C_LED_MODES;
  1170. break;
  1171. case PHY_ID_RTL8201E:
  1172. val = MAC_PHYCFG2_RTL8201E_LED_MODES;
  1173. break;
  1174. default:
  1175. return;
  1176. }
  1177. if (phydev->interface != PHY_INTERFACE_MODE_RGMII) {
  1178. tw32(MAC_PHYCFG2, val);
  1179. val = tr32(MAC_PHYCFG1);
  1180. val &= ~(MAC_PHYCFG1_RGMII_INT |
  1181. MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK);
  1182. val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT;
  1183. tw32(MAC_PHYCFG1, val);
  1184. return;
  1185. }
  1186. if (!tg3_flag(tp, RGMII_INBAND_DISABLE))
  1187. val |= MAC_PHYCFG2_EMODE_MASK_MASK |
  1188. MAC_PHYCFG2_FMODE_MASK_MASK |
  1189. MAC_PHYCFG2_GMODE_MASK_MASK |
  1190. MAC_PHYCFG2_ACT_MASK_MASK |
  1191. MAC_PHYCFG2_QUAL_MASK_MASK |
  1192. MAC_PHYCFG2_INBAND_ENABLE;
  1193. tw32(MAC_PHYCFG2, val);
  1194. val = tr32(MAC_PHYCFG1);
  1195. val &= ~(MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK |
  1196. MAC_PHYCFG1_RGMII_EXT_RX_DEC | MAC_PHYCFG1_RGMII_SND_STAT_EN);
  1197. if (!tg3_flag(tp, RGMII_INBAND_DISABLE)) {
  1198. if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
  1199. val |= MAC_PHYCFG1_RGMII_EXT_RX_DEC;
  1200. if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
  1201. val |= MAC_PHYCFG1_RGMII_SND_STAT_EN;
  1202. }
  1203. val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT |
  1204. MAC_PHYCFG1_RGMII_INT | MAC_PHYCFG1_TXC_DRV;
  1205. tw32(MAC_PHYCFG1, val);
  1206. val = tr32(MAC_EXT_RGMII_MODE);
  1207. val &= ~(MAC_RGMII_MODE_RX_INT_B |
  1208. MAC_RGMII_MODE_RX_QUALITY |
  1209. MAC_RGMII_MODE_RX_ACTIVITY |
  1210. MAC_RGMII_MODE_RX_ENG_DET |
  1211. MAC_RGMII_MODE_TX_ENABLE |
  1212. MAC_RGMII_MODE_TX_LOWPWR |
  1213. MAC_RGMII_MODE_TX_RESET);
  1214. if (!tg3_flag(tp, RGMII_INBAND_DISABLE)) {
  1215. if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
  1216. val |= MAC_RGMII_MODE_RX_INT_B |
  1217. MAC_RGMII_MODE_RX_QUALITY |
  1218. MAC_RGMII_MODE_RX_ACTIVITY |
  1219. MAC_RGMII_MODE_RX_ENG_DET;
  1220. if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
  1221. val |= MAC_RGMII_MODE_TX_ENABLE |
  1222. MAC_RGMII_MODE_TX_LOWPWR |
  1223. MAC_RGMII_MODE_TX_RESET;
  1224. }
  1225. tw32(MAC_EXT_RGMII_MODE, val);
  1226. }
  1227. static void tg3_mdio_start(struct tg3 *tp)
  1228. {
  1229. tp->mi_mode &= ~MAC_MI_MODE_AUTO_POLL;
  1230. tw32_f(MAC_MI_MODE, tp->mi_mode);
  1231. udelay(80);
  1232. if (tg3_flag(tp, MDIOBUS_INITED) &&
  1233. tg3_asic_rev(tp) == ASIC_REV_5785)
  1234. tg3_mdio_config_5785(tp);
  1235. }
  1236. static int tg3_mdio_init(struct tg3 *tp)
  1237. {
  1238. int i;
  1239. u32 reg;
  1240. struct phy_device *phydev;
  1241. if (tg3_flag(tp, 5717_PLUS)) {
  1242. u32 is_serdes;
  1243. tp->phy_addr = tp->pci_fn + 1;
  1244. if (tg3_chip_rev_id(tp) != CHIPREV_ID_5717_A0)
  1245. is_serdes = tr32(SG_DIG_STATUS) & SG_DIG_IS_SERDES;
  1246. else
  1247. is_serdes = tr32(TG3_CPMU_PHY_STRAP) &
  1248. TG3_CPMU_PHY_STRAP_IS_SERDES;
  1249. if (is_serdes)
  1250. tp->phy_addr += 7;
  1251. } else
  1252. tp->phy_addr = TG3_PHY_MII_ADDR;
  1253. tg3_mdio_start(tp);
  1254. if (!tg3_flag(tp, USE_PHYLIB) || tg3_flag(tp, MDIOBUS_INITED))
  1255. return 0;
  1256. tp->mdio_bus = mdiobus_alloc();
  1257. if (tp->mdio_bus == NULL)
  1258. return -ENOMEM;
  1259. tp->mdio_bus->name = "tg3 mdio bus";
  1260. snprintf(tp->mdio_bus->id, MII_BUS_ID_SIZE, "%x",
  1261. (tp->pdev->bus->number << 8) | tp->pdev->devfn);
  1262. tp->mdio_bus->priv = tp;
  1263. tp->mdio_bus->parent = &tp->pdev->dev;
  1264. tp->mdio_bus->read = &tg3_mdio_read;
  1265. tp->mdio_bus->write = &tg3_mdio_write;
  1266. tp->mdio_bus->reset = &tg3_mdio_reset;
  1267. tp->mdio_bus->phy_mask = ~(1 << TG3_PHY_MII_ADDR);
  1268. tp->mdio_bus->irq = &tp->mdio_irq[0];
  1269. for (i = 0; i < PHY_MAX_ADDR; i++)
  1270. tp->mdio_bus->irq[i] = PHY_POLL;
  1271. /* The bus registration will look for all the PHYs on the mdio bus.
  1272. * Unfortunately, it does not ensure the PHY is powered up before
  1273. * accessing the PHY ID registers. A chip reset is the
  1274. * quickest way to bring the device back to an operational state..
  1275. */
  1276. if (tg3_readphy(tp, MII_BMCR, &reg) || (reg & BMCR_PDOWN))
  1277. tg3_bmcr_reset(tp);
  1278. i = mdiobus_register(tp->mdio_bus);
  1279. if (i) {
  1280. dev_warn(&tp->pdev->dev, "mdiobus_reg failed (0x%x)\n", i);
  1281. mdiobus_free(tp->mdio_bus);
  1282. return i;
  1283. }
  1284. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1285. if (!phydev || !phydev->drv) {
  1286. dev_warn(&tp->pdev->dev, "No PHY devices\n");
  1287. mdiobus_unregister(tp->mdio_bus);
  1288. mdiobus_free(tp->mdio_bus);
  1289. return -ENODEV;
  1290. }
  1291. switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
  1292. case PHY_ID_BCM57780:
  1293. phydev->interface = PHY_INTERFACE_MODE_GMII;
  1294. phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
  1295. break;
  1296. case PHY_ID_BCM50610:
  1297. case PHY_ID_BCM50610M:
  1298. phydev->dev_flags |= PHY_BRCM_CLEAR_RGMII_MODE |
  1299. PHY_BRCM_RX_REFCLK_UNUSED |
  1300. PHY_BRCM_DIS_TXCRXC_NOENRGY |
  1301. PHY_BRCM_AUTO_PWRDWN_ENABLE;
  1302. if (tg3_flag(tp, RGMII_INBAND_DISABLE))
  1303. phydev->dev_flags |= PHY_BRCM_STD_IBND_DISABLE;
  1304. if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
  1305. phydev->dev_flags |= PHY_BRCM_EXT_IBND_RX_ENABLE;
  1306. if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
  1307. phydev->dev_flags |= PHY_BRCM_EXT_IBND_TX_ENABLE;
  1308. /* fallthru */
  1309. case PHY_ID_RTL8211C:
  1310. phydev->interface = PHY_INTERFACE_MODE_RGMII;
  1311. break;
  1312. case PHY_ID_RTL8201E:
  1313. case PHY_ID_BCMAC131:
  1314. phydev->interface = PHY_INTERFACE_MODE_MII;
  1315. phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
  1316. tp->phy_flags |= TG3_PHYFLG_IS_FET;
  1317. break;
  1318. }
  1319. tg3_flag_set(tp, MDIOBUS_INITED);
  1320. if (tg3_asic_rev(tp) == ASIC_REV_5785)
  1321. tg3_mdio_config_5785(tp);
  1322. return 0;
  1323. }
  1324. static void tg3_mdio_fini(struct tg3 *tp)
  1325. {
  1326. if (tg3_flag(tp, MDIOBUS_INITED)) {
  1327. tg3_flag_clear(tp, MDIOBUS_INITED);
  1328. mdiobus_unregister(tp->mdio_bus);
  1329. mdiobus_free(tp->mdio_bus);
  1330. }
  1331. }
  1332. /* tp->lock is held. */
  1333. static inline void tg3_generate_fw_event(struct tg3 *tp)
  1334. {
  1335. u32 val;
  1336. val = tr32(GRC_RX_CPU_EVENT);
  1337. val |= GRC_RX_CPU_DRIVER_EVENT;
  1338. tw32_f(GRC_RX_CPU_EVENT, val);
  1339. tp->last_event_jiffies = jiffies;
  1340. }
  1341. #define TG3_FW_EVENT_TIMEOUT_USEC 2500
  1342. /* tp->lock is held. */
  1343. static void tg3_wait_for_event_ack(struct tg3 *tp)
  1344. {
  1345. int i;
  1346. unsigned int delay_cnt;
  1347. long time_remain;
  1348. /* If enough time has passed, no wait is necessary. */
  1349. time_remain = (long)(tp->last_event_jiffies + 1 +
  1350. usecs_to_jiffies(TG3_FW_EVENT_TIMEOUT_USEC)) -
  1351. (long)jiffies;
  1352. if (time_remain < 0)
  1353. return;
  1354. /* Check if we can shorten the wait time. */
  1355. delay_cnt = jiffies_to_usecs(time_remain);
  1356. if (delay_cnt > TG3_FW_EVENT_TIMEOUT_USEC)
  1357. delay_cnt = TG3_FW_EVENT_TIMEOUT_USEC;
  1358. delay_cnt = (delay_cnt >> 3) + 1;
  1359. for (i = 0; i < delay_cnt; i++) {
  1360. if (!(tr32(GRC_RX_CPU_EVENT) & GRC_RX_CPU_DRIVER_EVENT))
  1361. break;
  1362. if (pci_channel_offline(tp->pdev))
  1363. break;
  1364. udelay(8);
  1365. }
  1366. }
  1367. /* tp->lock is held. */
  1368. static void tg3_phy_gather_ump_data(struct tg3 *tp, u32 *data)
  1369. {
  1370. u32 reg, val;
  1371. val = 0;
  1372. if (!tg3_readphy(tp, MII_BMCR, &reg))
  1373. val = reg << 16;
  1374. if (!tg3_readphy(tp, MII_BMSR, &reg))
  1375. val |= (reg & 0xffff);
  1376. *data++ = val;
  1377. val = 0;
  1378. if (!tg3_readphy(tp, MII_ADVERTISE, &reg))
  1379. val = reg << 16;
  1380. if (!tg3_readphy(tp, MII_LPA, &reg))
  1381. val |= (reg & 0xffff);
  1382. *data++ = val;
  1383. val = 0;
  1384. if (!(tp->phy_flags & TG3_PHYFLG_MII_SERDES)) {
  1385. if (!tg3_readphy(tp, MII_CTRL1000, &reg))
  1386. val = reg << 16;
  1387. if (!tg3_readphy(tp, MII_STAT1000, &reg))
  1388. val |= (reg & 0xffff);
  1389. }
  1390. *data++ = val;
  1391. if (!tg3_readphy(tp, MII_PHYADDR, &reg))
  1392. val = reg << 16;
  1393. else
  1394. val = 0;
  1395. *data++ = val;
  1396. }
  1397. /* tp->lock is held. */
  1398. static void tg3_ump_link_report(struct tg3 *tp)
  1399. {
  1400. u32 data[4];
  1401. if (!tg3_flag(tp, 5780_CLASS) || !tg3_flag(tp, ENABLE_ASF))
  1402. return;
  1403. tg3_phy_gather_ump_data(tp, data);
  1404. tg3_wait_for_event_ack(tp);
  1405. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_LINK_UPDATE);
  1406. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 14);
  1407. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 0x0, data[0]);
  1408. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 0x4, data[1]);
  1409. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 0x8, data[2]);
  1410. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 0xc, data[3]);
  1411. tg3_generate_fw_event(tp);
  1412. }
  1413. /* tp->lock is held. */
  1414. static void tg3_stop_fw(struct tg3 *tp)
  1415. {
  1416. if (tg3_flag(tp, ENABLE_ASF) && !tg3_flag(tp, ENABLE_APE)) {
  1417. /* Wait for RX cpu to ACK the previous event. */
  1418. tg3_wait_for_event_ack(tp);
  1419. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_PAUSE_FW);
  1420. tg3_generate_fw_event(tp);
  1421. /* Wait for RX cpu to ACK this event. */
  1422. tg3_wait_for_event_ack(tp);
  1423. }
  1424. }
  1425. /* tp->lock is held. */
  1426. static void tg3_write_sig_pre_reset(struct tg3 *tp, int kind)
  1427. {
  1428. tg3_write_mem(tp, NIC_SRAM_FIRMWARE_MBOX,
  1429. NIC_SRAM_FIRMWARE_MBOX_MAGIC1);
  1430. if (tg3_flag(tp, ASF_NEW_HANDSHAKE)) {
  1431. switch (kind) {
  1432. case RESET_KIND_INIT:
  1433. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1434. DRV_STATE_START);
  1435. break;
  1436. case RESET_KIND_SHUTDOWN:
  1437. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1438. DRV_STATE_UNLOAD);
  1439. break;
  1440. case RESET_KIND_SUSPEND:
  1441. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1442. DRV_STATE_SUSPEND);
  1443. break;
  1444. default:
  1445. break;
  1446. }
  1447. }
  1448. if (kind == RESET_KIND_INIT ||
  1449. kind == RESET_KIND_SUSPEND)
  1450. tg3_ape_driver_state_change(tp, kind);
  1451. }
  1452. /* tp->lock is held. */
  1453. static void tg3_write_sig_post_reset(struct tg3 *tp, int kind)
  1454. {
  1455. if (tg3_flag(tp, ASF_NEW_HANDSHAKE)) {
  1456. switch (kind) {
  1457. case RESET_KIND_INIT:
  1458. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1459. DRV_STATE_START_DONE);
  1460. break;
  1461. case RESET_KIND_SHUTDOWN:
  1462. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1463. DRV_STATE_UNLOAD_DONE);
  1464. break;
  1465. default:
  1466. break;
  1467. }
  1468. }
  1469. if (kind == RESET_KIND_SHUTDOWN)
  1470. tg3_ape_driver_state_change(tp, kind);
  1471. }
  1472. /* tp->lock is held. */
  1473. static void tg3_write_sig_legacy(struct tg3 *tp, int kind)
  1474. {
  1475. if (tg3_flag(tp, ENABLE_ASF)) {
  1476. switch (kind) {
  1477. case RESET_KIND_INIT:
  1478. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1479. DRV_STATE_START);
  1480. break;
  1481. case RESET_KIND_SHUTDOWN:
  1482. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1483. DRV_STATE_UNLOAD);
  1484. break;
  1485. case RESET_KIND_SUSPEND:
  1486. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1487. DRV_STATE_SUSPEND);
  1488. break;
  1489. default:
  1490. break;
  1491. }
  1492. }
  1493. }
  1494. static int tg3_poll_fw(struct tg3 *tp)
  1495. {
  1496. int i;
  1497. u32 val;
  1498. if (tg3_flag(tp, NO_FWARE_REPORTED))
  1499. return 0;
  1500. if (tg3_flag(tp, IS_SSB_CORE)) {
  1501. /* We don't use firmware. */
  1502. return 0;
  1503. }
  1504. if (tg3_asic_rev(tp) == ASIC_REV_5906) {
  1505. /* Wait up to 20ms for init done. */
  1506. for (i = 0; i < 200; i++) {
  1507. if (tr32(VCPU_STATUS) & VCPU_STATUS_INIT_DONE)
  1508. return 0;
  1509. if (pci_channel_offline(tp->pdev))
  1510. return -ENODEV;
  1511. udelay(100);
  1512. }
  1513. return -ENODEV;
  1514. }
  1515. /* Wait for firmware initialization to complete. */
  1516. for (i = 0; i < 100000; i++) {
  1517. tg3_read_mem(tp, NIC_SRAM_FIRMWARE_MBOX, &val);
  1518. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  1519. break;
  1520. if (pci_channel_offline(tp->pdev)) {
  1521. if (!tg3_flag(tp, NO_FWARE_REPORTED)) {
  1522. tg3_flag_set(tp, NO_FWARE_REPORTED);
  1523. netdev_info(tp->dev, "No firmware running\n");
  1524. }
  1525. break;
  1526. }
  1527. udelay(10);
  1528. }
  1529. /* Chip might not be fitted with firmware. Some Sun onboard
  1530. * parts are configured like that. So don't signal the timeout
  1531. * of the above loop as an error, but do report the lack of
  1532. * running firmware once.
  1533. */
  1534. if (i >= 100000 && !tg3_flag(tp, NO_FWARE_REPORTED)) {
  1535. tg3_flag_set(tp, NO_FWARE_REPORTED);
  1536. netdev_info(tp->dev, "No firmware running\n");
  1537. }
  1538. if (tg3_chip_rev_id(tp) == CHIPREV_ID_57765_A0) {
  1539. /* The 57765 A0 needs a little more
  1540. * time to do some important work.
  1541. */
  1542. mdelay(10);
  1543. }
  1544. return 0;
  1545. }
  1546. static void tg3_link_report(struct tg3 *tp)
  1547. {
  1548. if (!netif_carrier_ok(tp->dev)) {
  1549. netif_info(tp, link, tp->dev, "Link is down\n");
  1550. tg3_ump_link_report(tp);
  1551. } else if (netif_msg_link(tp)) {
  1552. netdev_info(tp->dev, "Link is up at %d Mbps, %s duplex\n",
  1553. (tp->link_config.active_speed == SPEED_1000 ?
  1554. 1000 :
  1555. (tp->link_config.active_speed == SPEED_100 ?
  1556. 100 : 10)),
  1557. (tp->link_config.active_duplex == DUPLEX_FULL ?
  1558. "full" : "half"));
  1559. netdev_info(tp->dev, "Flow control is %s for TX and %s for RX\n",
  1560. (tp->link_config.active_flowctrl & FLOW_CTRL_TX) ?
  1561. "on" : "off",
  1562. (tp->link_config.active_flowctrl & FLOW_CTRL_RX) ?
  1563. "on" : "off");
  1564. if (tp->phy_flags & TG3_PHYFLG_EEE_CAP)
  1565. netdev_info(tp->dev, "EEE is %s\n",
  1566. tp->setlpicnt ? "enabled" : "disabled");
  1567. tg3_ump_link_report(tp);
  1568. }
  1569. tp->link_up = netif_carrier_ok(tp->dev);
  1570. }
  1571. static u32 tg3_decode_flowctrl_1000T(u32 adv)
  1572. {
  1573. u32 flowctrl = 0;
  1574. if (adv & ADVERTISE_PAUSE_CAP) {
  1575. flowctrl |= FLOW_CTRL_RX;
  1576. if (!(adv & ADVERTISE_PAUSE_ASYM))
  1577. flowctrl |= FLOW_CTRL_TX;
  1578. } else if (adv & ADVERTISE_PAUSE_ASYM)
  1579. flowctrl |= FLOW_CTRL_TX;
  1580. return flowctrl;
  1581. }
  1582. static u16 tg3_advert_flowctrl_1000X(u8 flow_ctrl)
  1583. {
  1584. u16 miireg;
  1585. if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
  1586. miireg = ADVERTISE_1000XPAUSE;
  1587. else if (flow_ctrl & FLOW_CTRL_TX)
  1588. miireg = ADVERTISE_1000XPSE_ASYM;
  1589. else if (flow_ctrl & FLOW_CTRL_RX)
  1590. miireg = ADVERTISE_1000XPAUSE | ADVERTISE_1000XPSE_ASYM;
  1591. else
  1592. miireg = 0;
  1593. return miireg;
  1594. }
  1595. static u32 tg3_decode_flowctrl_1000X(u32 adv)
  1596. {
  1597. u32 flowctrl = 0;
  1598. if (adv & ADVERTISE_1000XPAUSE) {
  1599. flowctrl |= FLOW_CTRL_RX;
  1600. if (!(adv & ADVERTISE_1000XPSE_ASYM))
  1601. flowctrl |= FLOW_CTRL_TX;
  1602. } else if (adv & ADVERTISE_1000XPSE_ASYM)
  1603. flowctrl |= FLOW_CTRL_TX;
  1604. return flowctrl;
  1605. }
  1606. static u8 tg3_resolve_flowctrl_1000X(u16 lcladv, u16 rmtadv)
  1607. {
  1608. u8 cap = 0;
  1609. if (lcladv & rmtadv & ADVERTISE_1000XPAUSE) {
  1610. cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
  1611. } else if (lcladv & rmtadv & ADVERTISE_1000XPSE_ASYM) {
  1612. if (lcladv & ADVERTISE_1000XPAUSE)
  1613. cap = FLOW_CTRL_RX;
  1614. if (rmtadv & ADVERTISE_1000XPAUSE)
  1615. cap = FLOW_CTRL_TX;
  1616. }
  1617. return cap;
  1618. }
  1619. static void tg3_setup_flow_control(struct tg3 *tp, u32 lcladv, u32 rmtadv)
  1620. {
  1621. u8 autoneg;
  1622. u8 flowctrl = 0;
  1623. u32 old_rx_mode = tp->rx_mode;
  1624. u32 old_tx_mode = tp->tx_mode;
  1625. if (tg3_flag(tp, USE_PHYLIB))
  1626. autoneg = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]->autoneg;
  1627. else
  1628. autoneg = tp->link_config.autoneg;
  1629. if (autoneg == AUTONEG_ENABLE && tg3_flag(tp, PAUSE_AUTONEG)) {
  1630. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
  1631. flowctrl = tg3_resolve_flowctrl_1000X(lcladv, rmtadv);
  1632. else
  1633. flowctrl = mii_resolve_flowctrl_fdx(lcladv, rmtadv);
  1634. } else
  1635. flowctrl = tp->link_config.flowctrl;
  1636. tp->link_config.active_flowctrl = flowctrl;
  1637. if (flowctrl & FLOW_CTRL_RX)
  1638. tp->rx_mode |= RX_MODE_FLOW_CTRL_ENABLE;
  1639. else
  1640. tp->rx_mode &= ~RX_MODE_FLOW_CTRL_ENABLE;
  1641. if (old_rx_mode != tp->rx_mode)
  1642. tw32_f(MAC_RX_MODE, tp->rx_mode);
  1643. if (flowctrl & FLOW_CTRL_TX)
  1644. tp->tx_mode |= TX_MODE_FLOW_CTRL_ENABLE;
  1645. else
  1646. tp->tx_mode &= ~TX_MODE_FLOW_CTRL_ENABLE;
  1647. if (old_tx_mode != tp->tx_mode)
  1648. tw32_f(MAC_TX_MODE, tp->tx_mode);
  1649. }
  1650. static void tg3_adjust_link(struct net_device *dev)
  1651. {
  1652. u8 oldflowctrl, linkmesg = 0;
  1653. u32 mac_mode, lcl_adv, rmt_adv;
  1654. struct tg3 *tp = netdev_priv(dev);
  1655. struct phy_device *phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1656. spin_lock_bh(&tp->lock);
  1657. mac_mode = tp->mac_mode & ~(MAC_MODE_PORT_MODE_MASK |
  1658. MAC_MODE_HALF_DUPLEX);
  1659. oldflowctrl = tp->link_config.active_flowctrl;
  1660. if (phydev->link) {
  1661. lcl_adv = 0;
  1662. rmt_adv = 0;
  1663. if (phydev->speed == SPEED_100 || phydev->speed == SPEED_10)
  1664. mac_mode |= MAC_MODE_PORT_MODE_MII;
  1665. else if (phydev->speed == SPEED_1000 ||
  1666. tg3_asic_rev(tp) != ASIC_REV_5785)
  1667. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1668. else
  1669. mac_mode |= MAC_MODE_PORT_MODE_MII;
  1670. if (phydev->duplex == DUPLEX_HALF)
  1671. mac_mode |= MAC_MODE_HALF_DUPLEX;
  1672. else {
  1673. lcl_adv = mii_advertise_flowctrl(
  1674. tp->link_config.flowctrl);
  1675. if (phydev->pause)
  1676. rmt_adv = LPA_PAUSE_CAP;
  1677. if (phydev->asym_pause)
  1678. rmt_adv |= LPA_PAUSE_ASYM;
  1679. }
  1680. tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
  1681. } else
  1682. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1683. if (mac_mode != tp->mac_mode) {
  1684. tp->mac_mode = mac_mode;
  1685. tw32_f(MAC_MODE, tp->mac_mode);
  1686. udelay(40);
  1687. }
  1688. if (tg3_asic_rev(tp) == ASIC_REV_5785) {
  1689. if (phydev->speed == SPEED_10)
  1690. tw32(MAC_MI_STAT,
  1691. MAC_MI_STAT_10MBPS_MODE |
  1692. MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  1693. else
  1694. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  1695. }
  1696. if (phydev->speed == SPEED_1000 && phydev->duplex == DUPLEX_HALF)
  1697. tw32(MAC_TX_LENGTHS,
  1698. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  1699. (6 << TX_LENGTHS_IPG_SHIFT) |
  1700. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
  1701. else
  1702. tw32(MAC_TX_LENGTHS,
  1703. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  1704. (6 << TX_LENGTHS_IPG_SHIFT) |
  1705. (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
  1706. if (phydev->link != tp->old_link ||
  1707. phydev->speed != tp->link_config.active_speed ||
  1708. phydev->duplex != tp->link_config.active_duplex ||
  1709. oldflowctrl != tp->link_config.active_flowctrl)
  1710. linkmesg = 1;
  1711. tp->old_link = phydev->link;
  1712. tp->link_config.active_speed = phydev->speed;
  1713. tp->link_config.active_duplex = phydev->duplex;
  1714. spin_unlock_bh(&tp->lock);
  1715. if (linkmesg)
  1716. tg3_link_report(tp);
  1717. }
  1718. static int tg3_phy_init(struct tg3 *tp)
  1719. {
  1720. struct phy_device *phydev;
  1721. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED)
  1722. return 0;
  1723. /* Bring the PHY back to a known state. */
  1724. tg3_bmcr_reset(tp);
  1725. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1726. /* Attach the MAC to the PHY. */
  1727. phydev = phy_connect(tp->dev, dev_name(&phydev->dev),
  1728. tg3_adjust_link, phydev->interface);
  1729. if (IS_ERR(phydev)) {
  1730. dev_err(&tp->pdev->dev, "Could not attach to PHY\n");
  1731. return PTR_ERR(phydev);
  1732. }
  1733. /* Mask with MAC supported features. */
  1734. switch (phydev->interface) {
  1735. case PHY_INTERFACE_MODE_GMII:
  1736. case PHY_INTERFACE_MODE_RGMII:
  1737. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  1738. phydev->supported &= (PHY_GBIT_FEATURES |
  1739. SUPPORTED_Pause |
  1740. SUPPORTED_Asym_Pause);
  1741. break;
  1742. }
  1743. /* fallthru */
  1744. case PHY_INTERFACE_MODE_MII:
  1745. phydev->supported &= (PHY_BASIC_FEATURES |
  1746. SUPPORTED_Pause |
  1747. SUPPORTED_Asym_Pause);
  1748. break;
  1749. default:
  1750. phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  1751. return -EINVAL;
  1752. }
  1753. tp->phy_flags |= TG3_PHYFLG_IS_CONNECTED;
  1754. phydev->advertising = phydev->supported;
  1755. return 0;
  1756. }
  1757. static void tg3_phy_start(struct tg3 *tp)
  1758. {
  1759. struct phy_device *phydev;
  1760. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  1761. return;
  1762. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1763. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
  1764. tp->phy_flags &= ~TG3_PHYFLG_IS_LOW_POWER;
  1765. phydev->speed = tp->link_config.speed;
  1766. phydev->duplex = tp->link_config.duplex;
  1767. phydev->autoneg = tp->link_config.autoneg;
  1768. phydev->advertising = tp->link_config.advertising;
  1769. }
  1770. phy_start(phydev);
  1771. phy_start_aneg(phydev);
  1772. }
  1773. static void tg3_phy_stop(struct tg3 *tp)
  1774. {
  1775. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  1776. return;
  1777. phy_stop(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  1778. }
  1779. static void tg3_phy_fini(struct tg3 *tp)
  1780. {
  1781. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
  1782. phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  1783. tp->phy_flags &= ~TG3_PHYFLG_IS_CONNECTED;
  1784. }
  1785. }
  1786. static int tg3_phy_set_extloopbk(struct tg3 *tp)
  1787. {
  1788. int err;
  1789. u32 val;
  1790. if (tp->phy_flags & TG3_PHYFLG_IS_FET)
  1791. return 0;
  1792. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  1793. /* Cannot do read-modify-write on 5401 */
  1794. err = tg3_phy_auxctl_write(tp,
  1795. MII_TG3_AUXCTL_SHDWSEL_AUXCTL,
  1796. MII_TG3_AUXCTL_ACTL_EXTLOOPBK |
  1797. 0x4c20);
  1798. goto done;
  1799. }
  1800. err = tg3_phy_auxctl_read(tp,
  1801. MII_TG3_AUXCTL_SHDWSEL_AUXCTL, &val);
  1802. if (err)
  1803. return err;
  1804. val |= MII_TG3_AUXCTL_ACTL_EXTLOOPBK;
  1805. err = tg3_phy_auxctl_write(tp,
  1806. MII_TG3_AUXCTL_SHDWSEL_AUXCTL, val);
  1807. done:
  1808. return err;
  1809. }
  1810. static void tg3_phy_fet_toggle_apd(struct tg3 *tp, bool enable)
  1811. {
  1812. u32 phytest;
  1813. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
  1814. u32 phy;
  1815. tg3_writephy(tp, MII_TG3_FET_TEST,
  1816. phytest | MII_TG3_FET_SHADOW_EN);
  1817. if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXSTAT2, &phy)) {
  1818. if (enable)
  1819. phy |= MII_TG3_FET_SHDW_AUXSTAT2_APD;
  1820. else
  1821. phy &= ~MII_TG3_FET_SHDW_AUXSTAT2_APD;
  1822. tg3_writephy(tp, MII_TG3_FET_SHDW_AUXSTAT2, phy);
  1823. }
  1824. tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
  1825. }
  1826. }
  1827. static void tg3_phy_toggle_apd(struct tg3 *tp, bool enable)
  1828. {
  1829. u32 reg;
  1830. if (!tg3_flag(tp, 5705_PLUS) ||
  1831. (tg3_flag(tp, 5717_PLUS) &&
  1832. (tp->phy_flags & TG3_PHYFLG_MII_SERDES)))
  1833. return;
  1834. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  1835. tg3_phy_fet_toggle_apd(tp, enable);
  1836. return;
  1837. }
  1838. reg = MII_TG3_MISC_SHDW_WREN |
  1839. MII_TG3_MISC_SHDW_SCR5_SEL |
  1840. MII_TG3_MISC_SHDW_SCR5_LPED |
  1841. MII_TG3_MISC_SHDW_SCR5_DLPTLM |
  1842. MII_TG3_MISC_SHDW_SCR5_SDTL |
  1843. MII_TG3_MISC_SHDW_SCR5_C125OE;
  1844. if (tg3_asic_rev(tp) != ASIC_REV_5784 || !enable)
  1845. reg |= MII_TG3_MISC_SHDW_SCR5_DLLAPD;
  1846. tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
  1847. reg = MII_TG3_MISC_SHDW_WREN |
  1848. MII_TG3_MISC_SHDW_APD_SEL |
  1849. MII_TG3_MISC_SHDW_APD_WKTM_84MS;
  1850. if (enable)
  1851. reg |= MII_TG3_MISC_SHDW_APD_ENABLE;
  1852. tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
  1853. }
  1854. static void tg3_phy_toggle_automdix(struct tg3 *tp, bool enable)
  1855. {
  1856. u32 phy;
  1857. if (!tg3_flag(tp, 5705_PLUS) ||
  1858. (tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  1859. return;
  1860. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  1861. u32 ephy;
  1862. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &ephy)) {
  1863. u32 reg = MII_TG3_FET_SHDW_MISCCTRL;
  1864. tg3_writephy(tp, MII_TG3_FET_TEST,
  1865. ephy | MII_TG3_FET_SHADOW_EN);
  1866. if (!tg3_readphy(tp, reg, &phy)) {
  1867. if (enable)
  1868. phy |= MII_TG3_FET_SHDW_MISCCTRL_MDIX;
  1869. else
  1870. phy &= ~MII_TG3_FET_SHDW_MISCCTRL_MDIX;
  1871. tg3_writephy(tp, reg, phy);
  1872. }
  1873. tg3_writephy(tp, MII_TG3_FET_TEST, ephy);
  1874. }
  1875. } else {
  1876. int ret;
  1877. ret = tg3_phy_auxctl_read(tp,
  1878. MII_TG3_AUXCTL_SHDWSEL_MISC, &phy);
  1879. if (!ret) {
  1880. if (enable)
  1881. phy |= MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  1882. else
  1883. phy &= ~MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  1884. tg3_phy_auxctl_write(tp,
  1885. MII_TG3_AUXCTL_SHDWSEL_MISC, phy);
  1886. }
  1887. }
  1888. }
  1889. static void tg3_phy_set_wirespeed(struct tg3 *tp)
  1890. {
  1891. int ret;
  1892. u32 val;
  1893. if (tp->phy_flags & TG3_PHYFLG_NO_ETH_WIRE_SPEED)
  1894. return;
  1895. ret = tg3_phy_auxctl_read(tp, MII_TG3_AUXCTL_SHDWSEL_MISC, &val);
  1896. if (!ret)
  1897. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_MISC,
  1898. val | MII_TG3_AUXCTL_MISC_WIRESPD_EN);
  1899. }
  1900. static void tg3_phy_apply_otp(struct tg3 *tp)
  1901. {
  1902. u32 otp, phy;
  1903. if (!tp->phy_otp)
  1904. return;
  1905. otp = tp->phy_otp;
  1906. if (tg3_phy_toggle_auxctl_smdsp(tp, true))
  1907. return;
  1908. phy = ((otp & TG3_OTP_AGCTGT_MASK) >> TG3_OTP_AGCTGT_SHIFT);
  1909. phy |= MII_TG3_DSP_TAP1_AGCTGT_DFLT;
  1910. tg3_phydsp_write(tp, MII_TG3_DSP_TAP1, phy);
  1911. phy = ((otp & TG3_OTP_HPFFLTR_MASK) >> TG3_OTP_HPFFLTR_SHIFT) |
  1912. ((otp & TG3_OTP_HPFOVER_MASK) >> TG3_OTP_HPFOVER_SHIFT);
  1913. tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH0, phy);
  1914. phy = ((otp & TG3_OTP_LPFDIS_MASK) >> TG3_OTP_LPFDIS_SHIFT);
  1915. phy |= MII_TG3_DSP_AADJ1CH3_ADCCKADJ;
  1916. tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH3, phy);
  1917. phy = ((otp & TG3_OTP_VDAC_MASK) >> TG3_OTP_VDAC_SHIFT);
  1918. tg3_phydsp_write(tp, MII_TG3_DSP_EXP75, phy);
  1919. phy = ((otp & TG3_OTP_10BTAMP_MASK) >> TG3_OTP_10BTAMP_SHIFT);
  1920. tg3_phydsp_write(tp, MII_TG3_DSP_EXP96, phy);
  1921. phy = ((otp & TG3_OTP_ROFF_MASK) >> TG3_OTP_ROFF_SHIFT) |
  1922. ((otp & TG3_OTP_RCOFF_MASK) >> TG3_OTP_RCOFF_SHIFT);
  1923. tg3_phydsp_write(tp, MII_TG3_DSP_EXP97, phy);
  1924. tg3_phy_toggle_auxctl_smdsp(tp, false);
  1925. }
  1926. static void tg3_phy_eee_adjust(struct tg3 *tp, bool current_link_up)
  1927. {
  1928. u32 val;
  1929. if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
  1930. return;
  1931. tp->setlpicnt = 0;
  1932. if (tp->link_config.autoneg == AUTONEG_ENABLE &&
  1933. current_link_up &&
  1934. tp->link_config.active_duplex == DUPLEX_FULL &&
  1935. (tp->link_config.active_speed == SPEED_100 ||
  1936. tp->link_config.active_speed == SPEED_1000)) {
  1937. u32 eeectl;
  1938. if (tp->link_config.active_speed == SPEED_1000)
  1939. eeectl = TG3_CPMU_EEE_CTRL_EXIT_16_5_US;
  1940. else
  1941. eeectl = TG3_CPMU_EEE_CTRL_EXIT_36_US;
  1942. tw32(TG3_CPMU_EEE_CTRL, eeectl);
  1943. tg3_phy_cl45_read(tp, MDIO_MMD_AN,
  1944. TG3_CL45_D7_EEERES_STAT, &val);
  1945. if (val == TG3_CL45_D7_EEERES_STAT_LP_1000T ||
  1946. val == TG3_CL45_D7_EEERES_STAT_LP_100TX)
  1947. tp->setlpicnt = 2;
  1948. }
  1949. if (!tp->setlpicnt) {
  1950. if (current_link_up &&
  1951. !tg3_phy_toggle_auxctl_smdsp(tp, true)) {
  1952. tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, 0x0000);
  1953. tg3_phy_toggle_auxctl_smdsp(tp, false);
  1954. }
  1955. val = tr32(TG3_CPMU_EEE_MODE);
  1956. tw32(TG3_CPMU_EEE_MODE, val & ~TG3_CPMU_EEEMD_LPI_ENABLE);
  1957. }
  1958. }
  1959. static void tg3_phy_eee_enable(struct tg3 *tp)
  1960. {
  1961. u32 val;
  1962. if (tp->link_config.active_speed == SPEED_1000 &&
  1963. (tg3_asic_rev(tp) == ASIC_REV_5717 ||
  1964. tg3_asic_rev(tp) == ASIC_REV_5719 ||
  1965. tg3_flag(tp, 57765_CLASS)) &&
  1966. !tg3_phy_toggle_auxctl_smdsp(tp, true)) {
  1967. val = MII_TG3_DSP_TAP26_ALNOKO |
  1968. MII_TG3_DSP_TAP26_RMRXSTO;
  1969. tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, val);
  1970. tg3_phy_toggle_auxctl_smdsp(tp, false);
  1971. }
  1972. val = tr32(TG3_CPMU_EEE_MODE);
  1973. tw32(TG3_CPMU_EEE_MODE, val | TG3_CPMU_EEEMD_LPI_ENABLE);
  1974. }
  1975. static int tg3_wait_macro_done(struct tg3 *tp)
  1976. {
  1977. int limit = 100;
  1978. while (limit--) {
  1979. u32 tmp32;
  1980. if (!tg3_readphy(tp, MII_TG3_DSP_CONTROL, &tmp32)) {
  1981. if ((tmp32 & 0x1000) == 0)
  1982. break;
  1983. }
  1984. }
  1985. if (limit < 0)
  1986. return -EBUSY;
  1987. return 0;
  1988. }
  1989. static int tg3_phy_write_and_check_testpat(struct tg3 *tp, int *resetp)
  1990. {
  1991. static const u32 test_pat[4][6] = {
  1992. { 0x00005555, 0x00000005, 0x00002aaa, 0x0000000a, 0x00003456, 0x00000003 },
  1993. { 0x00002aaa, 0x0000000a, 0x00003333, 0x00000003, 0x0000789a, 0x00000005 },
  1994. { 0x00005a5a, 0x00000005, 0x00002a6a, 0x0000000a, 0x00001bcd, 0x00000003 },
  1995. { 0x00002a5a, 0x0000000a, 0x000033c3, 0x00000003, 0x00002ef1, 0x00000005 }
  1996. };
  1997. int chan;
  1998. for (chan = 0; chan < 4; chan++) {
  1999. int i;
  2000. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  2001. (chan * 0x2000) | 0x0200);
  2002. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0002);
  2003. for (i = 0; i < 6; i++)
  2004. tg3_writephy(tp, MII_TG3_DSP_RW_PORT,
  2005. test_pat[chan][i]);
  2006. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0202);
  2007. if (tg3_wait_macro_done(tp)) {
  2008. *resetp = 1;
  2009. return -EBUSY;
  2010. }
  2011. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  2012. (chan * 0x2000) | 0x0200);
  2013. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0082);
  2014. if (tg3_wait_macro_done(tp)) {
  2015. *resetp = 1;
  2016. return -EBUSY;
  2017. }
  2018. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0802);
  2019. if (tg3_wait_macro_done(tp)) {
  2020. *resetp = 1;
  2021. return -EBUSY;
  2022. }
  2023. for (i = 0; i < 6; i += 2) {
  2024. u32 low, high;
  2025. if (tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &low) ||
  2026. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &high) ||
  2027. tg3_wait_macro_done(tp)) {
  2028. *resetp = 1;
  2029. return -EBUSY;
  2030. }
  2031. low &= 0x7fff;
  2032. high &= 0x000f;
  2033. if (low != test_pat[chan][i] ||
  2034. high != test_pat[chan][i+1]) {
  2035. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000b);
  2036. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4001);
  2037. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4005);
  2038. return -EBUSY;
  2039. }
  2040. }
  2041. }
  2042. return 0;
  2043. }
  2044. static int tg3_phy_reset_chanpat(struct tg3 *tp)
  2045. {
  2046. int chan;
  2047. for (chan = 0; chan < 4; chan++) {
  2048. int i;
  2049. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  2050. (chan * 0x2000) | 0x0200);
  2051. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0002);
  2052. for (i = 0; i < 6; i++)
  2053. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x000);
  2054. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0202);
  2055. if (tg3_wait_macro_done(tp))
  2056. return -EBUSY;
  2057. }
  2058. return 0;
  2059. }
  2060. static int tg3_phy_reset_5703_4_5(struct tg3 *tp)
  2061. {
  2062. u32 reg32, phy9_orig;
  2063. int retries, do_phy_reset, err;
  2064. retries = 10;
  2065. do_phy_reset = 1;
  2066. do {
  2067. if (do_phy_reset) {
  2068. err = tg3_bmcr_reset(tp);
  2069. if (err)
  2070. return err;
  2071. do_phy_reset = 0;
  2072. }
  2073. /* Disable transmitter and interrupt. */
  2074. if (tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32))
  2075. continue;
  2076. reg32 |= 0x3000;
  2077. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  2078. /* Set full-duplex, 1000 mbps. */
  2079. tg3_writephy(tp, MII_BMCR,
  2080. BMCR_FULLDPLX | BMCR_SPEED1000);
  2081. /* Set to master mode. */
  2082. if (tg3_readphy(tp, MII_CTRL1000, &phy9_orig))
  2083. continue;
  2084. tg3_writephy(tp, MII_CTRL1000,
  2085. CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER);
  2086. err = tg3_phy_toggle_auxctl_smdsp(tp, true);
  2087. if (err)
  2088. return err;
  2089. /* Block the PHY control access. */
  2090. tg3_phydsp_write(tp, 0x8005, 0x0800);
  2091. err = tg3_phy_write_and_check_testpat(tp, &do_phy_reset);
  2092. if (!err)
  2093. break;
  2094. } while (--retries);
  2095. err = tg3_phy_reset_chanpat(tp);
  2096. if (err)
  2097. return err;
  2098. tg3_phydsp_write(tp, 0x8005, 0x0000);
  2099. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8200);
  2100. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0000);
  2101. tg3_phy_toggle_auxctl_smdsp(tp, false);
  2102. tg3_writephy(tp, MII_CTRL1000, phy9_orig);
  2103. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32)) {
  2104. reg32 &= ~0x3000;
  2105. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  2106. } else if (!err)
  2107. err = -EBUSY;
  2108. return err;
  2109. }
  2110. static void tg3_carrier_off(struct tg3 *tp)
  2111. {
  2112. netif_carrier_off(tp->dev);
  2113. tp->link_up = false;
  2114. }
  2115. static void tg3_warn_mgmt_link_flap(struct tg3 *tp)
  2116. {
  2117. if (tg3_flag(tp, ENABLE_ASF))
  2118. netdev_warn(tp->dev,
  2119. "Management side-band traffic will be interrupted during phy settings change\n");
  2120. }
  2121. /* This will reset the tigon3 PHY if there is no valid
  2122. * link unless the FORCE argument is non-zero.
  2123. */
  2124. static int tg3_phy_reset(struct tg3 *tp)
  2125. {
  2126. u32 val, cpmuctrl;
  2127. int err;
  2128. if (tg3_asic_rev(tp) == ASIC_REV_5906) {
  2129. val = tr32(GRC_MISC_CFG);
  2130. tw32_f(GRC_MISC_CFG, val & ~GRC_MISC_CFG_EPHY_IDDQ);
  2131. udelay(40);
  2132. }
  2133. err = tg3_readphy(tp, MII_BMSR, &val);
  2134. err |= tg3_readphy(tp, MII_BMSR, &val);
  2135. if (err != 0)
  2136. return -EBUSY;
  2137. if (netif_running(tp->dev) && tp->link_up) {
  2138. netif_carrier_off(tp->dev);
  2139. tg3_link_report(tp);
  2140. }
  2141. if (tg3_asic_rev(tp) == ASIC_REV_5703 ||
  2142. tg3_asic_rev(tp) == ASIC_REV_5704 ||
  2143. tg3_asic_rev(tp) == ASIC_REV_5705) {
  2144. err = tg3_phy_reset_5703_4_5(tp);
  2145. if (err)
  2146. return err;
  2147. goto out;
  2148. }
  2149. cpmuctrl = 0;
  2150. if (tg3_asic_rev(tp) == ASIC_REV_5784 &&
  2151. tg3_chip_rev(tp) != CHIPREV_5784_AX) {
  2152. cpmuctrl = tr32(TG3_CPMU_CTRL);
  2153. if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY)
  2154. tw32(TG3_CPMU_CTRL,
  2155. cpmuctrl & ~CPMU_CTRL_GPHY_10MB_RXONLY);
  2156. }
  2157. err = tg3_bmcr_reset(tp);
  2158. if (err)
  2159. return err;
  2160. if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY) {
  2161. val = MII_TG3_DSP_EXP8_AEDW | MII_TG3_DSP_EXP8_REJ2MHz;
  2162. tg3_phydsp_write(tp, MII_TG3_DSP_EXP8, val);
  2163. tw32(TG3_CPMU_CTRL, cpmuctrl);
  2164. }
  2165. if (tg3_chip_rev(tp) == CHIPREV_5784_AX ||
  2166. tg3_chip_rev(tp) == CHIPREV_5761_AX) {
  2167. val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
  2168. if ((val & CPMU_LSPD_1000MB_MACCLK_MASK) ==
  2169. CPMU_LSPD_1000MB_MACCLK_12_5) {
  2170. val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
  2171. udelay(40);
  2172. tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
  2173. }
  2174. }
  2175. if (tg3_flag(tp, 5717_PLUS) &&
  2176. (tp->phy_flags & TG3_PHYFLG_MII_SERDES))
  2177. return 0;
  2178. tg3_phy_apply_otp(tp);
  2179. if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
  2180. tg3_phy_toggle_apd(tp, true);
  2181. else
  2182. tg3_phy_toggle_apd(tp, false);
  2183. out:
  2184. if ((tp->phy_flags & TG3_PHYFLG_ADC_BUG) &&
  2185. !tg3_phy_toggle_auxctl_smdsp(tp, true)) {
  2186. tg3_phydsp_write(tp, 0x201f, 0x2aaa);
  2187. tg3_phydsp_write(tp, 0x000a, 0x0323);
  2188. tg3_phy_toggle_auxctl_smdsp(tp, false);
  2189. }
  2190. if (tp->phy_flags & TG3_PHYFLG_5704_A0_BUG) {
  2191. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
  2192. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
  2193. }
  2194. if (tp->phy_flags & TG3_PHYFLG_BER_BUG) {
  2195. if (!tg3_phy_toggle_auxctl_smdsp(tp, true)) {
  2196. tg3_phydsp_write(tp, 0x000a, 0x310b);
  2197. tg3_phydsp_write(tp, 0x201f, 0x9506);
  2198. tg3_phydsp_write(tp, 0x401f, 0x14e2);
  2199. tg3_phy_toggle_auxctl_smdsp(tp, false);
  2200. }
  2201. } else if (tp->phy_flags & TG3_PHYFLG_JITTER_BUG) {
  2202. if (!tg3_phy_toggle_auxctl_smdsp(tp, true)) {
  2203. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  2204. if (tp->phy_flags & TG3_PHYFLG_ADJUST_TRIM) {
  2205. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x110b);
  2206. tg3_writephy(tp, MII_TG3_TEST1,
  2207. MII_TG3_TEST1_TRIM_EN | 0x4);
  2208. } else
  2209. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x010b);
  2210. tg3_phy_toggle_auxctl_smdsp(tp, false);
  2211. }
  2212. }
  2213. /* Set Extended packet length bit (bit 14) on all chips that */
  2214. /* support jumbo frames */
  2215. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  2216. /* Cannot do read-modify-write on 5401 */
  2217. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL, 0x4c20);
  2218. } else if (tg3_flag(tp, JUMBO_CAPABLE)) {
  2219. /* Set bit 14 with read-modify-write to preserve other bits */
  2220. err = tg3_phy_auxctl_read(tp,
  2221. MII_TG3_AUXCTL_SHDWSEL_AUXCTL, &val);
  2222. if (!err)
  2223. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL,
  2224. val | MII_TG3_AUXCTL_ACTL_EXTPKTLEN);
  2225. }
  2226. /* Set phy register 0x10 bit 0 to high fifo elasticity to support
  2227. * jumbo frames transmission.
  2228. */
  2229. if (tg3_flag(tp, JUMBO_CAPABLE)) {
  2230. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &val))
  2231. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  2232. val | MII_TG3_EXT_CTRL_FIFO_ELASTIC);
  2233. }
  2234. if (tg3_asic_rev(tp) == ASIC_REV_5906) {
  2235. /* adjust output voltage */
  2236. tg3_writephy(tp, MII_TG3_FET_PTEST, 0x12);
  2237. }
  2238. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5762_A0)
  2239. tg3_phydsp_write(tp, 0xffb, 0x4000);
  2240. tg3_phy_toggle_automdix(tp, true);
  2241. tg3_phy_set_wirespeed(tp);
  2242. return 0;
  2243. }
  2244. #define TG3_GPIO_MSG_DRVR_PRES 0x00000001
  2245. #define TG3_GPIO_MSG_NEED_VAUX 0x00000002
  2246. #define TG3_GPIO_MSG_MASK (TG3_GPIO_MSG_DRVR_PRES | \
  2247. TG3_GPIO_MSG_NEED_VAUX)
  2248. #define TG3_GPIO_MSG_ALL_DRVR_PRES_MASK \
  2249. ((TG3_GPIO_MSG_DRVR_PRES << 0) | \
  2250. (TG3_GPIO_MSG_DRVR_PRES << 4) | \
  2251. (TG3_GPIO_MSG_DRVR_PRES << 8) | \
  2252. (TG3_GPIO_MSG_DRVR_PRES << 12))
  2253. #define TG3_GPIO_MSG_ALL_NEED_VAUX_MASK \
  2254. ((TG3_GPIO_MSG_NEED_VAUX << 0) | \
  2255. (TG3_GPIO_MSG_NEED_VAUX << 4) | \
  2256. (TG3_GPIO_MSG_NEED_VAUX << 8) | \
  2257. (TG3_GPIO_MSG_NEED_VAUX << 12))
  2258. static inline u32 tg3_set_function_status(struct tg3 *tp, u32 newstat)
  2259. {
  2260. u32 status, shift;
  2261. if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
  2262. tg3_asic_rev(tp) == ASIC_REV_5719)
  2263. status = tg3_ape_read32(tp, TG3_APE_GPIO_MSG);
  2264. else
  2265. status = tr32(TG3_CPMU_DRV_STATUS);
  2266. shift = TG3_APE_GPIO_MSG_SHIFT + 4 * tp->pci_fn;
  2267. status &= ~(TG3_GPIO_MSG_MASK << shift);
  2268. status |= (newstat << shift);
  2269. if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
  2270. tg3_asic_rev(tp) == ASIC_REV_5719)
  2271. tg3_ape_write32(tp, TG3_APE_GPIO_MSG, status);
  2272. else
  2273. tw32(TG3_CPMU_DRV_STATUS, status);
  2274. return status >> TG3_APE_GPIO_MSG_SHIFT;
  2275. }
  2276. static inline int tg3_pwrsrc_switch_to_vmain(struct tg3 *tp)
  2277. {
  2278. if (!tg3_flag(tp, IS_NIC))
  2279. return 0;
  2280. if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
  2281. tg3_asic_rev(tp) == ASIC_REV_5719 ||
  2282. tg3_asic_rev(tp) == ASIC_REV_5720) {
  2283. if (tg3_ape_lock(tp, TG3_APE_LOCK_GPIO))
  2284. return -EIO;
  2285. tg3_set_function_status(tp, TG3_GPIO_MSG_DRVR_PRES);
  2286. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl,
  2287. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2288. tg3_ape_unlock(tp, TG3_APE_LOCK_GPIO);
  2289. } else {
  2290. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl,
  2291. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2292. }
  2293. return 0;
  2294. }
  2295. static void tg3_pwrsrc_die_with_vmain(struct tg3 *tp)
  2296. {
  2297. u32 grc_local_ctrl;
  2298. if (!tg3_flag(tp, IS_NIC) ||
  2299. tg3_asic_rev(tp) == ASIC_REV_5700 ||
  2300. tg3_asic_rev(tp) == ASIC_REV_5701)
  2301. return;
  2302. grc_local_ctrl = tp->grc_local_ctrl | GRC_LCLCTRL_GPIO_OE1;
  2303. tw32_wait_f(GRC_LOCAL_CTRL,
  2304. grc_local_ctrl | GRC_LCLCTRL_GPIO_OUTPUT1,
  2305. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2306. tw32_wait_f(GRC_LOCAL_CTRL,
  2307. grc_local_ctrl,
  2308. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2309. tw32_wait_f(GRC_LOCAL_CTRL,
  2310. grc_local_ctrl | GRC_LCLCTRL_GPIO_OUTPUT1,
  2311. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2312. }
  2313. static void tg3_pwrsrc_switch_to_vaux(struct tg3 *tp)
  2314. {
  2315. if (!tg3_flag(tp, IS_NIC))
  2316. return;
  2317. if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
  2318. tg3_asic_rev(tp) == ASIC_REV_5701) {
  2319. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  2320. (GRC_LCLCTRL_GPIO_OE0 |
  2321. GRC_LCLCTRL_GPIO_OE1 |
  2322. GRC_LCLCTRL_GPIO_OE2 |
  2323. GRC_LCLCTRL_GPIO_OUTPUT0 |
  2324. GRC_LCLCTRL_GPIO_OUTPUT1),
  2325. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2326. } else if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  2327. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
  2328. /* The 5761 non-e device swaps GPIO 0 and GPIO 2. */
  2329. u32 grc_local_ctrl = GRC_LCLCTRL_GPIO_OE0 |
  2330. GRC_LCLCTRL_GPIO_OE1 |
  2331. GRC_LCLCTRL_GPIO_OE2 |
  2332. GRC_LCLCTRL_GPIO_OUTPUT0 |
  2333. GRC_LCLCTRL_GPIO_OUTPUT1 |
  2334. tp->grc_local_ctrl;
  2335. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
  2336. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2337. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT2;
  2338. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
  2339. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2340. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT0;
  2341. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
  2342. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2343. } else {
  2344. u32 no_gpio2;
  2345. u32 grc_local_ctrl = 0;
  2346. /* Workaround to prevent overdrawing Amps. */
  2347. if (tg3_asic_rev(tp) == ASIC_REV_5714) {
  2348. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  2349. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  2350. grc_local_ctrl,
  2351. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2352. }
  2353. /* On 5753 and variants, GPIO2 cannot be used. */
  2354. no_gpio2 = tp->nic_sram_data_cfg &
  2355. NIC_SRAM_DATA_CFG_NO_GPIO2;
  2356. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  2357. GRC_LCLCTRL_GPIO_OE1 |
  2358. GRC_LCLCTRL_GPIO_OE2 |
  2359. GRC_LCLCTRL_GPIO_OUTPUT1 |
  2360. GRC_LCLCTRL_GPIO_OUTPUT2;
  2361. if (no_gpio2) {
  2362. grc_local_ctrl &= ~(GRC_LCLCTRL_GPIO_OE2 |
  2363. GRC_LCLCTRL_GPIO_OUTPUT2);
  2364. }
  2365. tw32_wait_f(GRC_LOCAL_CTRL,
  2366. tp->grc_local_ctrl | grc_local_ctrl,
  2367. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2368. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT0;
  2369. tw32_wait_f(GRC_LOCAL_CTRL,
  2370. tp->grc_local_ctrl | grc_local_ctrl,
  2371. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2372. if (!no_gpio2) {
  2373. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT2;
  2374. tw32_wait_f(GRC_LOCAL_CTRL,
  2375. tp->grc_local_ctrl | grc_local_ctrl,
  2376. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2377. }
  2378. }
  2379. }
  2380. static void tg3_frob_aux_power_5717(struct tg3 *tp, bool wol_enable)
  2381. {
  2382. u32 msg = 0;
  2383. /* Serialize power state transitions */
  2384. if (tg3_ape_lock(tp, TG3_APE_LOCK_GPIO))
  2385. return;
  2386. if (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE) || wol_enable)
  2387. msg = TG3_GPIO_MSG_NEED_VAUX;
  2388. msg = tg3_set_function_status(tp, msg);
  2389. if (msg & TG3_GPIO_MSG_ALL_DRVR_PRES_MASK)
  2390. goto done;
  2391. if (msg & TG3_GPIO_MSG_ALL_NEED_VAUX_MASK)
  2392. tg3_pwrsrc_switch_to_vaux(tp);
  2393. else
  2394. tg3_pwrsrc_die_with_vmain(tp);
  2395. done:
  2396. tg3_ape_unlock(tp, TG3_APE_LOCK_GPIO);
  2397. }
  2398. static void tg3_frob_aux_power(struct tg3 *tp, bool include_wol)
  2399. {
  2400. bool need_vaux = false;
  2401. /* The GPIOs do something completely different on 57765. */
  2402. if (!tg3_flag(tp, IS_NIC) || tg3_flag(tp, 57765_CLASS))
  2403. return;
  2404. if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
  2405. tg3_asic_rev(tp) == ASIC_REV_5719 ||
  2406. tg3_asic_rev(tp) == ASIC_REV_5720) {
  2407. tg3_frob_aux_power_5717(tp, include_wol ?
  2408. tg3_flag(tp, WOL_ENABLE) != 0 : 0);
  2409. return;
  2410. }
  2411. if (tp->pdev_peer && tp->pdev_peer != tp->pdev) {
  2412. struct net_device *dev_peer;
  2413. dev_peer = pci_get_drvdata(tp->pdev_peer);
  2414. /* remove_one() may have been run on the peer. */
  2415. if (dev_peer) {
  2416. struct tg3 *tp_peer = netdev_priv(dev_peer);
  2417. if (tg3_flag(tp_peer, INIT_COMPLETE))
  2418. return;
  2419. if ((include_wol && tg3_flag(tp_peer, WOL_ENABLE)) ||
  2420. tg3_flag(tp_peer, ENABLE_ASF))
  2421. need_vaux = true;
  2422. }
  2423. }
  2424. if ((include_wol && tg3_flag(tp, WOL_ENABLE)) ||
  2425. tg3_flag(tp, ENABLE_ASF))
  2426. need_vaux = true;
  2427. if (need_vaux)
  2428. tg3_pwrsrc_switch_to_vaux(tp);
  2429. else
  2430. tg3_pwrsrc_die_with_vmain(tp);
  2431. }
  2432. static int tg3_5700_link_polarity(struct tg3 *tp, u32 speed)
  2433. {
  2434. if (tp->led_ctrl == LED_CTRL_MODE_PHY_2)
  2435. return 1;
  2436. else if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411) {
  2437. if (speed != SPEED_10)
  2438. return 1;
  2439. } else if (speed == SPEED_10)
  2440. return 1;
  2441. return 0;
  2442. }
  2443. static bool tg3_phy_power_bug(struct tg3 *tp)
  2444. {
  2445. switch (tg3_asic_rev(tp)) {
  2446. case ASIC_REV_5700:
  2447. case ASIC_REV_5704:
  2448. return true;
  2449. case ASIC_REV_5780:
  2450. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
  2451. return true;
  2452. return false;
  2453. case ASIC_REV_5717:
  2454. if (!tp->pci_fn)
  2455. return true;
  2456. return false;
  2457. case ASIC_REV_5719:
  2458. case ASIC_REV_5720:
  2459. if ((tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  2460. !tp->pci_fn)
  2461. return true;
  2462. return false;
  2463. }
  2464. return false;
  2465. }
  2466. static void tg3_power_down_phy(struct tg3 *tp, bool do_low_power)
  2467. {
  2468. u32 val;
  2469. if (tp->phy_flags & TG3_PHYFLG_KEEP_LINK_ON_PWRDN)
  2470. return;
  2471. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  2472. if (tg3_asic_rev(tp) == ASIC_REV_5704) {
  2473. u32 sg_dig_ctrl = tr32(SG_DIG_CTRL);
  2474. u32 serdes_cfg = tr32(MAC_SERDES_CFG);
  2475. sg_dig_ctrl |=
  2476. SG_DIG_USING_HW_AUTONEG | SG_DIG_SOFT_RESET;
  2477. tw32(SG_DIG_CTRL, sg_dig_ctrl);
  2478. tw32(MAC_SERDES_CFG, serdes_cfg | (1 << 15));
  2479. }
  2480. return;
  2481. }
  2482. if (tg3_asic_rev(tp) == ASIC_REV_5906) {
  2483. tg3_bmcr_reset(tp);
  2484. val = tr32(GRC_MISC_CFG);
  2485. tw32_f(GRC_MISC_CFG, val | GRC_MISC_CFG_EPHY_IDDQ);
  2486. udelay(40);
  2487. return;
  2488. } else if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  2489. u32 phytest;
  2490. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
  2491. u32 phy;
  2492. tg3_writephy(tp, MII_ADVERTISE, 0);
  2493. tg3_writephy(tp, MII_BMCR,
  2494. BMCR_ANENABLE | BMCR_ANRESTART);
  2495. tg3_writephy(tp, MII_TG3_FET_TEST,
  2496. phytest | MII_TG3_FET_SHADOW_EN);
  2497. if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXMODE4, &phy)) {
  2498. phy |= MII_TG3_FET_SHDW_AUXMODE4_SBPD;
  2499. tg3_writephy(tp,
  2500. MII_TG3_FET_SHDW_AUXMODE4,
  2501. phy);
  2502. }
  2503. tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
  2504. }
  2505. return;
  2506. } else if (do_low_power) {
  2507. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  2508. MII_TG3_EXT_CTRL_FORCE_LED_OFF);
  2509. val = MII_TG3_AUXCTL_PCTL_100TX_LPWR |
  2510. MII_TG3_AUXCTL_PCTL_SPR_ISOLATE |
  2511. MII_TG3_AUXCTL_PCTL_VREG_11V;
  2512. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_PWRCTL, val);
  2513. }
  2514. /* The PHY should not be powered down on some chips because
  2515. * of bugs.
  2516. */
  2517. if (tg3_phy_power_bug(tp))
  2518. return;
  2519. if (tg3_chip_rev(tp) == CHIPREV_5784_AX ||
  2520. tg3_chip_rev(tp) == CHIPREV_5761_AX) {
  2521. val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
  2522. val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
  2523. val |= CPMU_LSPD_1000MB_MACCLK_12_5;
  2524. tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
  2525. }
  2526. tg3_writephy(tp, MII_BMCR, BMCR_PDOWN);
  2527. }
  2528. /* tp->lock is held. */
  2529. static int tg3_nvram_lock(struct tg3 *tp)
  2530. {
  2531. if (tg3_flag(tp, NVRAM)) {
  2532. int i;
  2533. if (tp->nvram_lock_cnt == 0) {
  2534. tw32(NVRAM_SWARB, SWARB_REQ_SET1);
  2535. for (i = 0; i < 8000; i++) {
  2536. if (tr32(NVRAM_SWARB) & SWARB_GNT1)
  2537. break;
  2538. udelay(20);
  2539. }
  2540. if (i == 8000) {
  2541. tw32(NVRAM_SWARB, SWARB_REQ_CLR1);
  2542. return -ENODEV;
  2543. }
  2544. }
  2545. tp->nvram_lock_cnt++;
  2546. }
  2547. return 0;
  2548. }
  2549. /* tp->lock is held. */
  2550. static void tg3_nvram_unlock(struct tg3 *tp)
  2551. {
  2552. if (tg3_flag(tp, NVRAM)) {
  2553. if (tp->nvram_lock_cnt > 0)
  2554. tp->nvram_lock_cnt--;
  2555. if (tp->nvram_lock_cnt == 0)
  2556. tw32_f(NVRAM_SWARB, SWARB_REQ_CLR1);
  2557. }
  2558. }
  2559. /* tp->lock is held. */
  2560. static void tg3_enable_nvram_access(struct tg3 *tp)
  2561. {
  2562. if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM)) {
  2563. u32 nvaccess = tr32(NVRAM_ACCESS);
  2564. tw32(NVRAM_ACCESS, nvaccess | ACCESS_ENABLE);
  2565. }
  2566. }
  2567. /* tp->lock is held. */
  2568. static void tg3_disable_nvram_access(struct tg3 *tp)
  2569. {
  2570. if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM)) {
  2571. u32 nvaccess = tr32(NVRAM_ACCESS);
  2572. tw32(NVRAM_ACCESS, nvaccess & ~ACCESS_ENABLE);
  2573. }
  2574. }
  2575. static int tg3_nvram_read_using_eeprom(struct tg3 *tp,
  2576. u32 offset, u32 *val)
  2577. {
  2578. u32 tmp;
  2579. int i;
  2580. if (offset > EEPROM_ADDR_ADDR_MASK || (offset % 4) != 0)
  2581. return -EINVAL;
  2582. tmp = tr32(GRC_EEPROM_ADDR) & ~(EEPROM_ADDR_ADDR_MASK |
  2583. EEPROM_ADDR_DEVID_MASK |
  2584. EEPROM_ADDR_READ);
  2585. tw32(GRC_EEPROM_ADDR,
  2586. tmp |
  2587. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  2588. ((offset << EEPROM_ADDR_ADDR_SHIFT) &
  2589. EEPROM_ADDR_ADDR_MASK) |
  2590. EEPROM_ADDR_READ | EEPROM_ADDR_START);
  2591. for (i = 0; i < 1000; i++) {
  2592. tmp = tr32(GRC_EEPROM_ADDR);
  2593. if (tmp & EEPROM_ADDR_COMPLETE)
  2594. break;
  2595. msleep(1);
  2596. }
  2597. if (!(tmp & EEPROM_ADDR_COMPLETE))
  2598. return -EBUSY;
  2599. tmp = tr32(GRC_EEPROM_DATA);
  2600. /*
  2601. * The data will always be opposite the native endian
  2602. * format. Perform a blind byteswap to compensate.
  2603. */
  2604. *val = swab32(tmp);
  2605. return 0;
  2606. }
  2607. #define NVRAM_CMD_TIMEOUT 10000
  2608. static int tg3_nvram_exec_cmd(struct tg3 *tp, u32 nvram_cmd)
  2609. {
  2610. int i;
  2611. tw32(NVRAM_CMD, nvram_cmd);
  2612. for (i = 0; i < NVRAM_CMD_TIMEOUT; i++) {
  2613. udelay(10);
  2614. if (tr32(NVRAM_CMD) & NVRAM_CMD_DONE) {
  2615. udelay(10);
  2616. break;
  2617. }
  2618. }
  2619. if (i == NVRAM_CMD_TIMEOUT)
  2620. return -EBUSY;
  2621. return 0;
  2622. }
  2623. static u32 tg3_nvram_phys_addr(struct tg3 *tp, u32 addr)
  2624. {
  2625. if (tg3_flag(tp, NVRAM) &&
  2626. tg3_flag(tp, NVRAM_BUFFERED) &&
  2627. tg3_flag(tp, FLASH) &&
  2628. !tg3_flag(tp, NO_NVRAM_ADDR_TRANS) &&
  2629. (tp->nvram_jedecnum == JEDEC_ATMEL))
  2630. addr = ((addr / tp->nvram_pagesize) <<
  2631. ATMEL_AT45DB0X1B_PAGE_POS) +
  2632. (addr % tp->nvram_pagesize);
  2633. return addr;
  2634. }
  2635. static u32 tg3_nvram_logical_addr(struct tg3 *tp, u32 addr)
  2636. {
  2637. if (tg3_flag(tp, NVRAM) &&
  2638. tg3_flag(tp, NVRAM_BUFFERED) &&
  2639. tg3_flag(tp, FLASH) &&
  2640. !tg3_flag(tp, NO_NVRAM_ADDR_TRANS) &&
  2641. (tp->nvram_jedecnum == JEDEC_ATMEL))
  2642. addr = ((addr >> ATMEL_AT45DB0X1B_PAGE_POS) *
  2643. tp->nvram_pagesize) +
  2644. (addr & ((1 << ATMEL_AT45DB0X1B_PAGE_POS) - 1));
  2645. return addr;
  2646. }
  2647. /* NOTE: Data read in from NVRAM is byteswapped according to
  2648. * the byteswapping settings for all other register accesses.
  2649. * tg3 devices are BE devices, so on a BE machine, the data
  2650. * returned will be exactly as it is seen in NVRAM. On a LE
  2651. * machine, the 32-bit value will be byteswapped.
  2652. */
  2653. static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val)
  2654. {
  2655. int ret;
  2656. if (!tg3_flag(tp, NVRAM))
  2657. return tg3_nvram_read_using_eeprom(tp, offset, val);
  2658. offset = tg3_nvram_phys_addr(tp, offset);
  2659. if (offset > NVRAM_ADDR_MSK)
  2660. return -EINVAL;
  2661. ret = tg3_nvram_lock(tp);
  2662. if (ret)
  2663. return ret;
  2664. tg3_enable_nvram_access(tp);
  2665. tw32(NVRAM_ADDR, offset);
  2666. ret = tg3_nvram_exec_cmd(tp, NVRAM_CMD_RD | NVRAM_CMD_GO |
  2667. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_DONE);
  2668. if (ret == 0)
  2669. *val = tr32(NVRAM_RDDATA);
  2670. tg3_disable_nvram_access(tp);
  2671. tg3_nvram_unlock(tp);
  2672. return ret;
  2673. }
  2674. /* Ensures NVRAM data is in bytestream format. */
  2675. static int tg3_nvram_read_be32(struct tg3 *tp, u32 offset, __be32 *val)
  2676. {
  2677. u32 v;
  2678. int res = tg3_nvram_read(tp, offset, &v);
  2679. if (!res)
  2680. *val = cpu_to_be32(v);
  2681. return res;
  2682. }
  2683. static int tg3_nvram_write_block_using_eeprom(struct tg3 *tp,
  2684. u32 offset, u32 len, u8 *buf)
  2685. {
  2686. int i, j, rc = 0;
  2687. u32 val;
  2688. for (i = 0; i < len; i += 4) {
  2689. u32 addr;
  2690. __be32 data;
  2691. addr = offset + i;
  2692. memcpy(&data, buf + i, 4);
  2693. /*
  2694. * The SEEPROM interface expects the data to always be opposite
  2695. * the native endian format. We accomplish this by reversing
  2696. * all the operations that would have been performed on the
  2697. * data from a call to tg3_nvram_read_be32().
  2698. */
  2699. tw32(GRC_EEPROM_DATA, swab32(be32_to_cpu(data)));
  2700. val = tr32(GRC_EEPROM_ADDR);
  2701. tw32(GRC_EEPROM_ADDR, val | EEPROM_ADDR_COMPLETE);
  2702. val &= ~(EEPROM_ADDR_ADDR_MASK | EEPROM_ADDR_DEVID_MASK |
  2703. EEPROM_ADDR_READ);
  2704. tw32(GRC_EEPROM_ADDR, val |
  2705. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  2706. (addr & EEPROM_ADDR_ADDR_MASK) |
  2707. EEPROM_ADDR_START |
  2708. EEPROM_ADDR_WRITE);
  2709. for (j = 0; j < 1000; j++) {
  2710. val = tr32(GRC_EEPROM_ADDR);
  2711. if (val & EEPROM_ADDR_COMPLETE)
  2712. break;
  2713. msleep(1);
  2714. }
  2715. if (!(val & EEPROM_ADDR_COMPLETE)) {
  2716. rc = -EBUSY;
  2717. break;
  2718. }
  2719. }
  2720. return rc;
  2721. }
  2722. /* offset and length are dword aligned */
  2723. static int tg3_nvram_write_block_unbuffered(struct tg3 *tp, u32 offset, u32 len,
  2724. u8 *buf)
  2725. {
  2726. int ret = 0;
  2727. u32 pagesize = tp->nvram_pagesize;
  2728. u32 pagemask = pagesize - 1;
  2729. u32 nvram_cmd;
  2730. u8 *tmp;
  2731. tmp = kmalloc(pagesize, GFP_KERNEL);
  2732. if (tmp == NULL)
  2733. return -ENOMEM;
  2734. while (len) {
  2735. int j;
  2736. u32 phy_addr, page_off, size;
  2737. phy_addr = offset & ~pagemask;
  2738. for (j = 0; j < pagesize; j += 4) {
  2739. ret = tg3_nvram_read_be32(tp, phy_addr + j,
  2740. (__be32 *) (tmp + j));
  2741. if (ret)
  2742. break;
  2743. }
  2744. if (ret)
  2745. break;
  2746. page_off = offset & pagemask;
  2747. size = pagesize;
  2748. if (len < size)
  2749. size = len;
  2750. len -= size;
  2751. memcpy(tmp + page_off, buf, size);
  2752. offset = offset + (pagesize - page_off);
  2753. tg3_enable_nvram_access(tp);
  2754. /*
  2755. * Before we can erase the flash page, we need
  2756. * to issue a special "write enable" command.
  2757. */
  2758. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  2759. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  2760. break;
  2761. /* Erase the target page */
  2762. tw32(NVRAM_ADDR, phy_addr);
  2763. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR |
  2764. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_ERASE;
  2765. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  2766. break;
  2767. /* Issue another write enable to start the write. */
  2768. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  2769. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  2770. break;
  2771. for (j = 0; j < pagesize; j += 4) {
  2772. __be32 data;
  2773. data = *((__be32 *) (tmp + j));
  2774. tw32(NVRAM_WRDATA, be32_to_cpu(data));
  2775. tw32(NVRAM_ADDR, phy_addr + j);
  2776. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE |
  2777. NVRAM_CMD_WR;
  2778. if (j == 0)
  2779. nvram_cmd |= NVRAM_CMD_FIRST;
  2780. else if (j == (pagesize - 4))
  2781. nvram_cmd |= NVRAM_CMD_LAST;
  2782. ret = tg3_nvram_exec_cmd(tp, nvram_cmd);
  2783. if (ret)
  2784. break;
  2785. }
  2786. if (ret)
  2787. break;
  2788. }
  2789. nvram_cmd = NVRAM_CMD_WRDI | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  2790. tg3_nvram_exec_cmd(tp, nvram_cmd);
  2791. kfree(tmp);
  2792. return ret;
  2793. }
  2794. /* offset and length are dword aligned */
  2795. static int tg3_nvram_write_block_buffered(struct tg3 *tp, u32 offset, u32 len,
  2796. u8 *buf)
  2797. {
  2798. int i, ret = 0;
  2799. for (i = 0; i < len; i += 4, offset += 4) {
  2800. u32 page_off, phy_addr, nvram_cmd;
  2801. __be32 data;
  2802. memcpy(&data, buf + i, 4);
  2803. tw32(NVRAM_WRDATA, be32_to_cpu(data));
  2804. page_off = offset % tp->nvram_pagesize;
  2805. phy_addr = tg3_nvram_phys_addr(tp, offset);
  2806. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR;
  2807. if (page_off == 0 || i == 0)
  2808. nvram_cmd |= NVRAM_CMD_FIRST;
  2809. if (page_off == (tp->nvram_pagesize - 4))
  2810. nvram_cmd |= NVRAM_CMD_LAST;
  2811. if (i == (len - 4))
  2812. nvram_cmd |= NVRAM_CMD_LAST;
  2813. if ((nvram_cmd & NVRAM_CMD_FIRST) ||
  2814. !tg3_flag(tp, FLASH) ||
  2815. !tg3_flag(tp, 57765_PLUS))
  2816. tw32(NVRAM_ADDR, phy_addr);
  2817. if (tg3_asic_rev(tp) != ASIC_REV_5752 &&
  2818. !tg3_flag(tp, 5755_PLUS) &&
  2819. (tp->nvram_jedecnum == JEDEC_ST) &&
  2820. (nvram_cmd & NVRAM_CMD_FIRST)) {
  2821. u32 cmd;
  2822. cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  2823. ret = tg3_nvram_exec_cmd(tp, cmd);
  2824. if (ret)
  2825. break;
  2826. }
  2827. if (!tg3_flag(tp, FLASH)) {
  2828. /* We always do complete word writes to eeprom. */
  2829. nvram_cmd |= (NVRAM_CMD_FIRST | NVRAM_CMD_LAST);
  2830. }
  2831. ret = tg3_nvram_exec_cmd(tp, nvram_cmd);
  2832. if (ret)
  2833. break;
  2834. }
  2835. return ret;
  2836. }
  2837. /* offset and length are dword aligned */
  2838. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf)
  2839. {
  2840. int ret;
  2841. if (tg3_flag(tp, EEPROM_WRITE_PROT)) {
  2842. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl &
  2843. ~GRC_LCLCTRL_GPIO_OUTPUT1);
  2844. udelay(40);
  2845. }
  2846. if (!tg3_flag(tp, NVRAM)) {
  2847. ret = tg3_nvram_write_block_using_eeprom(tp, offset, len, buf);
  2848. } else {
  2849. u32 grc_mode;
  2850. ret = tg3_nvram_lock(tp);
  2851. if (ret)
  2852. return ret;
  2853. tg3_enable_nvram_access(tp);
  2854. if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM))
  2855. tw32(NVRAM_WRITE1, 0x406);
  2856. grc_mode = tr32(GRC_MODE);
  2857. tw32(GRC_MODE, grc_mode | GRC_MODE_NVRAM_WR_ENABLE);
  2858. if (tg3_flag(tp, NVRAM_BUFFERED) || !tg3_flag(tp, FLASH)) {
  2859. ret = tg3_nvram_write_block_buffered(tp, offset, len,
  2860. buf);
  2861. } else {
  2862. ret = tg3_nvram_write_block_unbuffered(tp, offset, len,
  2863. buf);
  2864. }
  2865. grc_mode = tr32(GRC_MODE);
  2866. tw32(GRC_MODE, grc_mode & ~GRC_MODE_NVRAM_WR_ENABLE);
  2867. tg3_disable_nvram_access(tp);
  2868. tg3_nvram_unlock(tp);
  2869. }
  2870. if (tg3_flag(tp, EEPROM_WRITE_PROT)) {
  2871. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  2872. udelay(40);
  2873. }
  2874. return ret;
  2875. }
  2876. #define RX_CPU_SCRATCH_BASE 0x30000
  2877. #define RX_CPU_SCRATCH_SIZE 0x04000
  2878. #define TX_CPU_SCRATCH_BASE 0x34000
  2879. #define TX_CPU_SCRATCH_SIZE 0x04000
  2880. /* tp->lock is held. */
  2881. static int tg3_pause_cpu(struct tg3 *tp, u32 cpu_base)
  2882. {
  2883. int i;
  2884. const int iters = 10000;
  2885. for (i = 0; i < iters; i++) {
  2886. tw32(cpu_base + CPU_STATE, 0xffffffff);
  2887. tw32(cpu_base + CPU_MODE, CPU_MODE_HALT);
  2888. if (tr32(cpu_base + CPU_MODE) & CPU_MODE_HALT)
  2889. break;
  2890. if (pci_channel_offline(tp->pdev))
  2891. return -EBUSY;
  2892. }
  2893. return (i == iters) ? -EBUSY : 0;
  2894. }
  2895. /* tp->lock is held. */
  2896. static int tg3_rxcpu_pause(struct tg3 *tp)
  2897. {
  2898. int rc = tg3_pause_cpu(tp, RX_CPU_BASE);
  2899. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  2900. tw32_f(RX_CPU_BASE + CPU_MODE, CPU_MODE_HALT);
  2901. udelay(10);
  2902. return rc;
  2903. }
  2904. /* tp->lock is held. */
  2905. static int tg3_txcpu_pause(struct tg3 *tp)
  2906. {
  2907. return tg3_pause_cpu(tp, TX_CPU_BASE);
  2908. }
  2909. /* tp->lock is held. */
  2910. static void tg3_resume_cpu(struct tg3 *tp, u32 cpu_base)
  2911. {
  2912. tw32(cpu_base + CPU_STATE, 0xffffffff);
  2913. tw32_f(cpu_base + CPU_MODE, 0x00000000);
  2914. }
  2915. /* tp->lock is held. */
  2916. static void tg3_rxcpu_resume(struct tg3 *tp)
  2917. {
  2918. tg3_resume_cpu(tp, RX_CPU_BASE);
  2919. }
  2920. /* tp->lock is held. */
  2921. static int tg3_halt_cpu(struct tg3 *tp, u32 cpu_base)
  2922. {
  2923. int rc;
  2924. BUG_ON(cpu_base == TX_CPU_BASE && tg3_flag(tp, 5705_PLUS));
  2925. if (tg3_asic_rev(tp) == ASIC_REV_5906) {
  2926. u32 val = tr32(GRC_VCPU_EXT_CTRL);
  2927. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_HALT_CPU);
  2928. return 0;
  2929. }
  2930. if (cpu_base == RX_CPU_BASE) {
  2931. rc = tg3_rxcpu_pause(tp);
  2932. } else {
  2933. /*
  2934. * There is only an Rx CPU for the 5750 derivative in the
  2935. * BCM4785.
  2936. */
  2937. if (tg3_flag(tp, IS_SSB_CORE))
  2938. return 0;
  2939. rc = tg3_txcpu_pause(tp);
  2940. }
  2941. if (rc) {
  2942. netdev_err(tp->dev, "%s timed out, %s CPU\n",
  2943. __func__, cpu_base == RX_CPU_BASE ? "RX" : "TX");
  2944. return -ENODEV;
  2945. }
  2946. /* Clear firmware's nvram arbitration. */
  2947. if (tg3_flag(tp, NVRAM))
  2948. tw32(NVRAM_SWARB, SWARB_REQ_CLR0);
  2949. return 0;
  2950. }
  2951. static int tg3_fw_data_len(struct tg3 *tp,
  2952. const struct tg3_firmware_hdr *fw_hdr)
  2953. {
  2954. int fw_len;
  2955. /* Non fragmented firmware have one firmware header followed by a
  2956. * contiguous chunk of data to be written. The length field in that
  2957. * header is not the length of data to be written but the complete
  2958. * length of the bss. The data length is determined based on
  2959. * tp->fw->size minus headers.
  2960. *
  2961. * Fragmented firmware have a main header followed by multiple
  2962. * fragments. Each fragment is identical to non fragmented firmware
  2963. * with a firmware header followed by a contiguous chunk of data. In
  2964. * the main header, the length field is unused and set to 0xffffffff.
  2965. * In each fragment header the length is the entire size of that
  2966. * fragment i.e. fragment data + header length. Data length is
  2967. * therefore length field in the header minus TG3_FW_HDR_LEN.
  2968. */
  2969. if (tp->fw_len == 0xffffffff)
  2970. fw_len = be32_to_cpu(fw_hdr->len);
  2971. else
  2972. fw_len = tp->fw->size;
  2973. return (fw_len - TG3_FW_HDR_LEN) / sizeof(u32);
  2974. }
  2975. /* tp->lock is held. */
  2976. static int tg3_load_firmware_cpu(struct tg3 *tp, u32 cpu_base,
  2977. u32 cpu_scratch_base, int cpu_scratch_size,
  2978. const struct tg3_firmware_hdr *fw_hdr)
  2979. {
  2980. int err, i;
  2981. void (*write_op)(struct tg3 *, u32, u32);
  2982. int total_len = tp->fw->size;
  2983. if (cpu_base == TX_CPU_BASE && tg3_flag(tp, 5705_PLUS)) {
  2984. netdev_err(tp->dev,
  2985. "%s: Trying to load TX cpu firmware which is 5705\n",
  2986. __func__);
  2987. return -EINVAL;
  2988. }
  2989. if (tg3_flag(tp, 5705_PLUS) && tg3_asic_rev(tp) != ASIC_REV_57766)
  2990. write_op = tg3_write_mem;
  2991. else
  2992. write_op = tg3_write_indirect_reg32;
  2993. if (tg3_asic_rev(tp) != ASIC_REV_57766) {
  2994. /* It is possible that bootcode is still loading at this point.
  2995. * Get the nvram lock first before halting the cpu.
  2996. */
  2997. int lock_err = tg3_nvram_lock(tp);
  2998. err = tg3_halt_cpu(tp, cpu_base);
  2999. if (!lock_err)
  3000. tg3_nvram_unlock(tp);
  3001. if (err)
  3002. goto out;
  3003. for (i = 0; i < cpu_scratch_size; i += sizeof(u32))
  3004. write_op(tp, cpu_scratch_base + i, 0);
  3005. tw32(cpu_base + CPU_STATE, 0xffffffff);
  3006. tw32(cpu_base + CPU_MODE,
  3007. tr32(cpu_base + CPU_MODE) | CPU_MODE_HALT);
  3008. } else {
  3009. /* Subtract additional main header for fragmented firmware and
  3010. * advance to the first fragment
  3011. */
  3012. total_len -= TG3_FW_HDR_LEN;
  3013. fw_hdr++;
  3014. }
  3015. do {
  3016. u32 *fw_data = (u32 *)(fw_hdr + 1);
  3017. for (i = 0; i < tg3_fw_data_len(tp, fw_hdr); i++)
  3018. write_op(tp, cpu_scratch_base +
  3019. (be32_to_cpu(fw_hdr->base_addr) & 0xffff) +
  3020. (i * sizeof(u32)),
  3021. be32_to_cpu(fw_data[i]));
  3022. total_len -= be32_to_cpu(fw_hdr->len);
  3023. /* Advance to next fragment */
  3024. fw_hdr = (struct tg3_firmware_hdr *)
  3025. ((void *)fw_hdr + be32_to_cpu(fw_hdr->len));
  3026. } while (total_len > 0);
  3027. err = 0;
  3028. out:
  3029. return err;
  3030. }
  3031. /* tp->lock is held. */
  3032. static int tg3_pause_cpu_and_set_pc(struct tg3 *tp, u32 cpu_base, u32 pc)
  3033. {
  3034. int i;
  3035. const int iters = 5;
  3036. tw32(cpu_base + CPU_STATE, 0xffffffff);
  3037. tw32_f(cpu_base + CPU_PC, pc);
  3038. for (i = 0; i < iters; i++) {
  3039. if (tr32(cpu_base + CPU_PC) == pc)
  3040. break;
  3041. tw32(cpu_base + CPU_STATE, 0xffffffff);
  3042. tw32(cpu_base + CPU_MODE, CPU_MODE_HALT);
  3043. tw32_f(cpu_base + CPU_PC, pc);
  3044. udelay(1000);
  3045. }
  3046. return (i == iters) ? -EBUSY : 0;
  3047. }
  3048. /* tp->lock is held. */
  3049. static int tg3_load_5701_a0_firmware_fix(struct tg3 *tp)
  3050. {
  3051. const struct tg3_firmware_hdr *fw_hdr;
  3052. int err;
  3053. fw_hdr = (struct tg3_firmware_hdr *)tp->fw->data;
  3054. /* Firmware blob starts with version numbers, followed by
  3055. start address and length. We are setting complete length.
  3056. length = end_address_of_bss - start_address_of_text.
  3057. Remainder is the blob to be loaded contiguously
  3058. from start address. */
  3059. err = tg3_load_firmware_cpu(tp, RX_CPU_BASE,
  3060. RX_CPU_SCRATCH_BASE, RX_CPU_SCRATCH_SIZE,
  3061. fw_hdr);
  3062. if (err)
  3063. return err;
  3064. err = tg3_load_firmware_cpu(tp, TX_CPU_BASE,
  3065. TX_CPU_SCRATCH_BASE, TX_CPU_SCRATCH_SIZE,
  3066. fw_hdr);
  3067. if (err)
  3068. return err;
  3069. /* Now startup only the RX cpu. */
  3070. err = tg3_pause_cpu_and_set_pc(tp, RX_CPU_BASE,
  3071. be32_to_cpu(fw_hdr->base_addr));
  3072. if (err) {
  3073. netdev_err(tp->dev, "%s fails to set RX CPU PC, is %08x "
  3074. "should be %08x\n", __func__,
  3075. tr32(RX_CPU_BASE + CPU_PC),
  3076. be32_to_cpu(fw_hdr->base_addr));
  3077. return -ENODEV;
  3078. }
  3079. tg3_rxcpu_resume(tp);
  3080. return 0;
  3081. }
  3082. static int tg3_validate_rxcpu_state(struct tg3 *tp)
  3083. {
  3084. const int iters = 1000;
  3085. int i;
  3086. u32 val;
  3087. /* Wait for boot code to complete initialization and enter service
  3088. * loop. It is then safe to download service patches
  3089. */
  3090. for (i = 0; i < iters; i++) {
  3091. if (tr32(RX_CPU_HWBKPT) == TG3_SBROM_IN_SERVICE_LOOP)
  3092. break;
  3093. udelay(10);
  3094. }
  3095. if (i == iters) {
  3096. netdev_err(tp->dev, "Boot code not ready for service patches\n");
  3097. return -EBUSY;
  3098. }
  3099. val = tg3_read_indirect_reg32(tp, TG3_57766_FW_HANDSHAKE);
  3100. if (val & 0xff) {
  3101. netdev_warn(tp->dev,
  3102. "Other patches exist. Not downloading EEE patch\n");
  3103. return -EEXIST;
  3104. }
  3105. return 0;
  3106. }
  3107. /* tp->lock is held. */
  3108. static void tg3_load_57766_firmware(struct tg3 *tp)
  3109. {
  3110. struct tg3_firmware_hdr *fw_hdr;
  3111. if (!tg3_flag(tp, NO_NVRAM))
  3112. return;
  3113. if (tg3_validate_rxcpu_state(tp))
  3114. return;
  3115. if (!tp->fw)
  3116. return;
  3117. /* This firmware blob has a different format than older firmware
  3118. * releases as given below. The main difference is we have fragmented
  3119. * data to be written to non-contiguous locations.
  3120. *
  3121. * In the beginning we have a firmware header identical to other
  3122. * firmware which consists of version, base addr and length. The length
  3123. * here is unused and set to 0xffffffff.
  3124. *
  3125. * This is followed by a series of firmware fragments which are
  3126. * individually identical to previous firmware. i.e. they have the
  3127. * firmware header and followed by data for that fragment. The version
  3128. * field of the individual fragment header is unused.
  3129. */
  3130. fw_hdr = (struct tg3_firmware_hdr *)tp->fw->data;
  3131. if (be32_to_cpu(fw_hdr->base_addr) != TG3_57766_FW_BASE_ADDR)
  3132. return;
  3133. if (tg3_rxcpu_pause(tp))
  3134. return;
  3135. /* tg3_load_firmware_cpu() will always succeed for the 57766 */
  3136. tg3_load_firmware_cpu(tp, 0, TG3_57766_FW_BASE_ADDR, 0, fw_hdr);
  3137. tg3_rxcpu_resume(tp);
  3138. }
  3139. /* tp->lock is held. */
  3140. static int tg3_load_tso_firmware(struct tg3 *tp)
  3141. {
  3142. const struct tg3_firmware_hdr *fw_hdr;
  3143. unsigned long cpu_base, cpu_scratch_base, cpu_scratch_size;
  3144. int err;
  3145. if (!tg3_flag(tp, FW_TSO))
  3146. return 0;
  3147. fw_hdr = (struct tg3_firmware_hdr *)tp->fw->data;
  3148. /* Firmware blob starts with version numbers, followed by
  3149. start address and length. We are setting complete length.
  3150. length = end_address_of_bss - start_address_of_text.
  3151. Remainder is the blob to be loaded contiguously
  3152. from start address. */
  3153. cpu_scratch_size = tp->fw_len;
  3154. if (tg3_asic_rev(tp) == ASIC_REV_5705) {
  3155. cpu_base = RX_CPU_BASE;
  3156. cpu_scratch_base = NIC_SRAM_MBUF_POOL_BASE5705;
  3157. } else {
  3158. cpu_base = TX_CPU_BASE;
  3159. cpu_scratch_base = TX_CPU_SCRATCH_BASE;
  3160. cpu_scratch_size = TX_CPU_SCRATCH_SIZE;
  3161. }
  3162. err = tg3_load_firmware_cpu(tp, cpu_base,
  3163. cpu_scratch_base, cpu_scratch_size,
  3164. fw_hdr);
  3165. if (err)
  3166. return err;
  3167. /* Now startup the cpu. */
  3168. err = tg3_pause_cpu_and_set_pc(tp, cpu_base,
  3169. be32_to_cpu(fw_hdr->base_addr));
  3170. if (err) {
  3171. netdev_err(tp->dev,
  3172. "%s fails to set CPU PC, is %08x should be %08x\n",
  3173. __func__, tr32(cpu_base + CPU_PC),
  3174. be32_to_cpu(fw_hdr->base_addr));
  3175. return -ENODEV;
  3176. }
  3177. tg3_resume_cpu(tp, cpu_base);
  3178. return 0;
  3179. }
  3180. /* tp->lock is held. */
  3181. static void __tg3_set_mac_addr(struct tg3 *tp, bool skip_mac_1)
  3182. {
  3183. u32 addr_high, addr_low;
  3184. int i;
  3185. addr_high = ((tp->dev->dev_addr[0] << 8) |
  3186. tp->dev->dev_addr[1]);
  3187. addr_low = ((tp->dev->dev_addr[2] << 24) |
  3188. (tp->dev->dev_addr[3] << 16) |
  3189. (tp->dev->dev_addr[4] << 8) |
  3190. (tp->dev->dev_addr[5] << 0));
  3191. for (i = 0; i < 4; i++) {
  3192. if (i == 1 && skip_mac_1)
  3193. continue;
  3194. tw32(MAC_ADDR_0_HIGH + (i * 8), addr_high);
  3195. tw32(MAC_ADDR_0_LOW + (i * 8), addr_low);
  3196. }
  3197. if (tg3_asic_rev(tp) == ASIC_REV_5703 ||
  3198. tg3_asic_rev(tp) == ASIC_REV_5704) {
  3199. for (i = 0; i < 12; i++) {
  3200. tw32(MAC_EXTADDR_0_HIGH + (i * 8), addr_high);
  3201. tw32(MAC_EXTADDR_0_LOW + (i * 8), addr_low);
  3202. }
  3203. }
  3204. addr_high = (tp->dev->dev_addr[0] +
  3205. tp->dev->dev_addr[1] +
  3206. tp->dev->dev_addr[2] +
  3207. tp->dev->dev_addr[3] +
  3208. tp->dev->dev_addr[4] +
  3209. tp->dev->dev_addr[5]) &
  3210. TX_BACKOFF_SEED_MASK;
  3211. tw32(MAC_TX_BACKOFF_SEED, addr_high);
  3212. }
  3213. static void tg3_enable_register_access(struct tg3 *tp)
  3214. {
  3215. /*
  3216. * Make sure register accesses (indirect or otherwise) will function
  3217. * correctly.
  3218. */
  3219. pci_write_config_dword(tp->pdev,
  3220. TG3PCI_MISC_HOST_CTRL, tp->misc_host_ctrl);
  3221. }
  3222. static int tg3_power_up(struct tg3 *tp)
  3223. {
  3224. int err;
  3225. tg3_enable_register_access(tp);
  3226. err = pci_set_power_state(tp->pdev, PCI_D0);
  3227. if (!err) {
  3228. /* Switch out of Vaux if it is a NIC */
  3229. tg3_pwrsrc_switch_to_vmain(tp);
  3230. } else {
  3231. netdev_err(tp->dev, "Transition to D0 failed\n");
  3232. }
  3233. return err;
  3234. }
  3235. static int tg3_setup_phy(struct tg3 *, bool);
  3236. static int tg3_power_down_prepare(struct tg3 *tp)
  3237. {
  3238. u32 misc_host_ctrl;
  3239. bool device_should_wake, do_low_power;
  3240. tg3_enable_register_access(tp);
  3241. /* Restore the CLKREQ setting. */
  3242. if (tg3_flag(tp, CLKREQ_BUG))
  3243. pcie_capability_set_word(tp->pdev, PCI_EXP_LNKCTL,
  3244. PCI_EXP_LNKCTL_CLKREQ_EN);
  3245. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  3246. tw32(TG3PCI_MISC_HOST_CTRL,
  3247. misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT);
  3248. device_should_wake = device_may_wakeup(&tp->pdev->dev) &&
  3249. tg3_flag(tp, WOL_ENABLE);
  3250. if (tg3_flag(tp, USE_PHYLIB)) {
  3251. do_low_power = false;
  3252. if ((tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) &&
  3253. !(tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
  3254. struct phy_device *phydev;
  3255. u32 phyid, advertising;
  3256. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  3257. tp->phy_flags |= TG3_PHYFLG_IS_LOW_POWER;
  3258. tp->link_config.speed = phydev->speed;
  3259. tp->link_config.duplex = phydev->duplex;
  3260. tp->link_config.autoneg = phydev->autoneg;
  3261. tp->link_config.advertising = phydev->advertising;
  3262. advertising = ADVERTISED_TP |
  3263. ADVERTISED_Pause |
  3264. ADVERTISED_Autoneg |
  3265. ADVERTISED_10baseT_Half;
  3266. if (tg3_flag(tp, ENABLE_ASF) || device_should_wake) {
  3267. if (tg3_flag(tp, WOL_SPEED_100MB))
  3268. advertising |=
  3269. ADVERTISED_100baseT_Half |
  3270. ADVERTISED_100baseT_Full |
  3271. ADVERTISED_10baseT_Full;
  3272. else
  3273. advertising |= ADVERTISED_10baseT_Full;
  3274. }
  3275. phydev->advertising = advertising;
  3276. phy_start_aneg(phydev);
  3277. phyid = phydev->drv->phy_id & phydev->drv->phy_id_mask;
  3278. if (phyid != PHY_ID_BCMAC131) {
  3279. phyid &= PHY_BCM_OUI_MASK;
  3280. if (phyid == PHY_BCM_OUI_1 ||
  3281. phyid == PHY_BCM_OUI_2 ||
  3282. phyid == PHY_BCM_OUI_3)
  3283. do_low_power = true;
  3284. }
  3285. }
  3286. } else {
  3287. do_low_power = true;
  3288. if (!(tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER))
  3289. tp->phy_flags |= TG3_PHYFLG_IS_LOW_POWER;
  3290. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  3291. tg3_setup_phy(tp, false);
  3292. }
  3293. if (tg3_asic_rev(tp) == ASIC_REV_5906) {
  3294. u32 val;
  3295. val = tr32(GRC_VCPU_EXT_CTRL);
  3296. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_DISABLE_WOL);
  3297. } else if (!tg3_flag(tp, ENABLE_ASF)) {
  3298. int i;
  3299. u32 val;
  3300. for (i = 0; i < 200; i++) {
  3301. tg3_read_mem(tp, NIC_SRAM_FW_ASF_STATUS_MBOX, &val);
  3302. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  3303. break;
  3304. msleep(1);
  3305. }
  3306. }
  3307. if (tg3_flag(tp, WOL_CAP))
  3308. tg3_write_mem(tp, NIC_SRAM_WOL_MBOX, WOL_SIGNATURE |
  3309. WOL_DRV_STATE_SHUTDOWN |
  3310. WOL_DRV_WOL |
  3311. WOL_SET_MAGIC_PKT);
  3312. if (device_should_wake) {
  3313. u32 mac_mode;
  3314. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
  3315. if (do_low_power &&
  3316. !(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
  3317. tg3_phy_auxctl_write(tp,
  3318. MII_TG3_AUXCTL_SHDWSEL_PWRCTL,
  3319. MII_TG3_AUXCTL_PCTL_WOL_EN |
  3320. MII_TG3_AUXCTL_PCTL_100TX_LPWR |
  3321. MII_TG3_AUXCTL_PCTL_CL_AB_TXDAC);
  3322. udelay(40);
  3323. }
  3324. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
  3325. mac_mode = MAC_MODE_PORT_MODE_GMII;
  3326. else if (tp->phy_flags &
  3327. TG3_PHYFLG_KEEP_LINK_ON_PWRDN) {
  3328. if (tp->link_config.active_speed == SPEED_1000)
  3329. mac_mode = MAC_MODE_PORT_MODE_GMII;
  3330. else
  3331. mac_mode = MAC_MODE_PORT_MODE_MII;
  3332. } else
  3333. mac_mode = MAC_MODE_PORT_MODE_MII;
  3334. mac_mode |= tp->mac_mode & MAC_MODE_LINK_POLARITY;
  3335. if (tg3_asic_rev(tp) == ASIC_REV_5700) {
  3336. u32 speed = tg3_flag(tp, WOL_SPEED_100MB) ?
  3337. SPEED_100 : SPEED_10;
  3338. if (tg3_5700_link_polarity(tp, speed))
  3339. mac_mode |= MAC_MODE_LINK_POLARITY;
  3340. else
  3341. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  3342. }
  3343. } else {
  3344. mac_mode = MAC_MODE_PORT_MODE_TBI;
  3345. }
  3346. if (!tg3_flag(tp, 5750_PLUS))
  3347. tw32(MAC_LED_CTRL, tp->led_ctrl);
  3348. mac_mode |= MAC_MODE_MAGIC_PKT_ENABLE;
  3349. if ((tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, 5780_CLASS)) &&
  3350. (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE)))
  3351. mac_mode |= MAC_MODE_KEEP_FRAME_IN_WOL;
  3352. if (tg3_flag(tp, ENABLE_APE))
  3353. mac_mode |= MAC_MODE_APE_TX_EN |
  3354. MAC_MODE_APE_RX_EN |
  3355. MAC_MODE_TDE_ENABLE;
  3356. tw32_f(MAC_MODE, mac_mode);
  3357. udelay(100);
  3358. tw32_f(MAC_RX_MODE, RX_MODE_ENABLE);
  3359. udelay(10);
  3360. }
  3361. if (!tg3_flag(tp, WOL_SPEED_100MB) &&
  3362. (tg3_asic_rev(tp) == ASIC_REV_5700 ||
  3363. tg3_asic_rev(tp) == ASIC_REV_5701)) {
  3364. u32 base_val;
  3365. base_val = tp->pci_clock_ctrl;
  3366. base_val |= (CLOCK_CTRL_RXCLK_DISABLE |
  3367. CLOCK_CTRL_TXCLK_DISABLE);
  3368. tw32_wait_f(TG3PCI_CLOCK_CTRL, base_val | CLOCK_CTRL_ALTCLK |
  3369. CLOCK_CTRL_PWRDOWN_PLL133, 40);
  3370. } else if (tg3_flag(tp, 5780_CLASS) ||
  3371. tg3_flag(tp, CPMU_PRESENT) ||
  3372. tg3_asic_rev(tp) == ASIC_REV_5906) {
  3373. /* do nothing */
  3374. } else if (!(tg3_flag(tp, 5750_PLUS) && tg3_flag(tp, ENABLE_ASF))) {
  3375. u32 newbits1, newbits2;
  3376. if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
  3377. tg3_asic_rev(tp) == ASIC_REV_5701) {
  3378. newbits1 = (CLOCK_CTRL_RXCLK_DISABLE |
  3379. CLOCK_CTRL_TXCLK_DISABLE |
  3380. CLOCK_CTRL_ALTCLK);
  3381. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  3382. } else if (tg3_flag(tp, 5705_PLUS)) {
  3383. newbits1 = CLOCK_CTRL_625_CORE;
  3384. newbits2 = newbits1 | CLOCK_CTRL_ALTCLK;
  3385. } else {
  3386. newbits1 = CLOCK_CTRL_ALTCLK;
  3387. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  3388. }
  3389. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits1,
  3390. 40);
  3391. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits2,
  3392. 40);
  3393. if (!tg3_flag(tp, 5705_PLUS)) {
  3394. u32 newbits3;
  3395. if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
  3396. tg3_asic_rev(tp) == ASIC_REV_5701) {
  3397. newbits3 = (CLOCK_CTRL_RXCLK_DISABLE |
  3398. CLOCK_CTRL_TXCLK_DISABLE |
  3399. CLOCK_CTRL_44MHZ_CORE);
  3400. } else {
  3401. newbits3 = CLOCK_CTRL_44MHZ_CORE;
  3402. }
  3403. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  3404. tp->pci_clock_ctrl | newbits3, 40);
  3405. }
  3406. }
  3407. if (!(device_should_wake) && !tg3_flag(tp, ENABLE_ASF))
  3408. tg3_power_down_phy(tp, do_low_power);
  3409. tg3_frob_aux_power(tp, true);
  3410. /* Workaround for unstable PLL clock */
  3411. if ((!tg3_flag(tp, IS_SSB_CORE)) &&
  3412. ((tg3_chip_rev(tp) == CHIPREV_5750_AX) ||
  3413. (tg3_chip_rev(tp) == CHIPREV_5750_BX))) {
  3414. u32 val = tr32(0x7d00);
  3415. val &= ~((1 << 16) | (1 << 4) | (1 << 2) | (1 << 1) | 1);
  3416. tw32(0x7d00, val);
  3417. if (!tg3_flag(tp, ENABLE_ASF)) {
  3418. int err;
  3419. err = tg3_nvram_lock(tp);
  3420. tg3_halt_cpu(tp, RX_CPU_BASE);
  3421. if (!err)
  3422. tg3_nvram_unlock(tp);
  3423. }
  3424. }
  3425. tg3_write_sig_post_reset(tp, RESET_KIND_SHUTDOWN);
  3426. return 0;
  3427. }
  3428. static void tg3_power_down(struct tg3 *tp)
  3429. {
  3430. tg3_power_down_prepare(tp);
  3431. pci_wake_from_d3(tp->pdev, tg3_flag(tp, WOL_ENABLE));
  3432. pci_set_power_state(tp->pdev, PCI_D3hot);
  3433. }
  3434. static void tg3_aux_stat_to_speed_duplex(struct tg3 *tp, u32 val, u16 *speed, u8 *duplex)
  3435. {
  3436. switch (val & MII_TG3_AUX_STAT_SPDMASK) {
  3437. case MII_TG3_AUX_STAT_10HALF:
  3438. *speed = SPEED_10;
  3439. *duplex = DUPLEX_HALF;
  3440. break;
  3441. case MII_TG3_AUX_STAT_10FULL:
  3442. *speed = SPEED_10;
  3443. *duplex = DUPLEX_FULL;
  3444. break;
  3445. case MII_TG3_AUX_STAT_100HALF:
  3446. *speed = SPEED_100;
  3447. *duplex = DUPLEX_HALF;
  3448. break;
  3449. case MII_TG3_AUX_STAT_100FULL:
  3450. *speed = SPEED_100;
  3451. *duplex = DUPLEX_FULL;
  3452. break;
  3453. case MII_TG3_AUX_STAT_1000HALF:
  3454. *speed = SPEED_1000;
  3455. *duplex = DUPLEX_HALF;
  3456. break;
  3457. case MII_TG3_AUX_STAT_1000FULL:
  3458. *speed = SPEED_1000;
  3459. *duplex = DUPLEX_FULL;
  3460. break;
  3461. default:
  3462. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  3463. *speed = (val & MII_TG3_AUX_STAT_100) ? SPEED_100 :
  3464. SPEED_10;
  3465. *duplex = (val & MII_TG3_AUX_STAT_FULL) ? DUPLEX_FULL :
  3466. DUPLEX_HALF;
  3467. break;
  3468. }
  3469. *speed = SPEED_UNKNOWN;
  3470. *duplex = DUPLEX_UNKNOWN;
  3471. break;
  3472. }
  3473. }
  3474. static int tg3_phy_autoneg_cfg(struct tg3 *tp, u32 advertise, u32 flowctrl)
  3475. {
  3476. int err = 0;
  3477. u32 val, new_adv;
  3478. new_adv = ADVERTISE_CSMA;
  3479. new_adv |= ethtool_adv_to_mii_adv_t(advertise) & ADVERTISE_ALL;
  3480. new_adv |= mii_advertise_flowctrl(flowctrl);
  3481. err = tg3_writephy(tp, MII_ADVERTISE, new_adv);
  3482. if (err)
  3483. goto done;
  3484. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  3485. new_adv = ethtool_adv_to_mii_ctrl1000_t(advertise);
  3486. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0 ||
  3487. tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B0)
  3488. new_adv |= CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER;
  3489. err = tg3_writephy(tp, MII_CTRL1000, new_adv);
  3490. if (err)
  3491. goto done;
  3492. }
  3493. if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
  3494. goto done;
  3495. tw32(TG3_CPMU_EEE_MODE,
  3496. tr32(TG3_CPMU_EEE_MODE) & ~TG3_CPMU_EEEMD_LPI_ENABLE);
  3497. err = tg3_phy_toggle_auxctl_smdsp(tp, true);
  3498. if (!err) {
  3499. u32 err2;
  3500. val = 0;
  3501. /* Advertise 100-BaseTX EEE ability */
  3502. if (advertise & ADVERTISED_100baseT_Full)
  3503. val |= MDIO_AN_EEE_ADV_100TX;
  3504. /* Advertise 1000-BaseT EEE ability */
  3505. if (advertise & ADVERTISED_1000baseT_Full)
  3506. val |= MDIO_AN_EEE_ADV_1000T;
  3507. err = tg3_phy_cl45_write(tp, MDIO_MMD_AN, MDIO_AN_EEE_ADV, val);
  3508. if (err)
  3509. val = 0;
  3510. switch (tg3_asic_rev(tp)) {
  3511. case ASIC_REV_5717:
  3512. case ASIC_REV_57765:
  3513. case ASIC_REV_57766:
  3514. case ASIC_REV_5719:
  3515. /* If we advertised any eee advertisements above... */
  3516. if (val)
  3517. val = MII_TG3_DSP_TAP26_ALNOKO |
  3518. MII_TG3_DSP_TAP26_RMRXSTO |
  3519. MII_TG3_DSP_TAP26_OPCSINPT;
  3520. tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, val);
  3521. /* Fall through */
  3522. case ASIC_REV_5720:
  3523. case ASIC_REV_5762:
  3524. if (!tg3_phydsp_read(tp, MII_TG3_DSP_CH34TP2, &val))
  3525. tg3_phydsp_write(tp, MII_TG3_DSP_CH34TP2, val |
  3526. MII_TG3_DSP_CH34TP2_HIBW01);
  3527. }
  3528. err2 = tg3_phy_toggle_auxctl_smdsp(tp, false);
  3529. if (!err)
  3530. err = err2;
  3531. }
  3532. done:
  3533. return err;
  3534. }
  3535. static void tg3_phy_copper_begin(struct tg3 *tp)
  3536. {
  3537. if (tp->link_config.autoneg == AUTONEG_ENABLE ||
  3538. (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
  3539. u32 adv, fc;
  3540. if ((tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) &&
  3541. !(tp->phy_flags & TG3_PHYFLG_KEEP_LINK_ON_PWRDN)) {
  3542. adv = ADVERTISED_10baseT_Half |
  3543. ADVERTISED_10baseT_Full;
  3544. if (tg3_flag(tp, WOL_SPEED_100MB))
  3545. adv |= ADVERTISED_100baseT_Half |
  3546. ADVERTISED_100baseT_Full;
  3547. if (tp->phy_flags & TG3_PHYFLG_1G_ON_VAUX_OK)
  3548. adv |= ADVERTISED_1000baseT_Half |
  3549. ADVERTISED_1000baseT_Full;
  3550. fc = FLOW_CTRL_TX | FLOW_CTRL_RX;
  3551. } else {
  3552. adv = tp->link_config.advertising;
  3553. if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
  3554. adv &= ~(ADVERTISED_1000baseT_Half |
  3555. ADVERTISED_1000baseT_Full);
  3556. fc = tp->link_config.flowctrl;
  3557. }
  3558. tg3_phy_autoneg_cfg(tp, adv, fc);
  3559. if ((tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) &&
  3560. (tp->phy_flags & TG3_PHYFLG_KEEP_LINK_ON_PWRDN)) {
  3561. /* Normally during power down we want to autonegotiate
  3562. * the lowest possible speed for WOL. However, to avoid
  3563. * link flap, we leave it untouched.
  3564. */
  3565. return;
  3566. }
  3567. tg3_writephy(tp, MII_BMCR,
  3568. BMCR_ANENABLE | BMCR_ANRESTART);
  3569. } else {
  3570. int i;
  3571. u32 bmcr, orig_bmcr;
  3572. tp->link_config.active_speed = tp->link_config.speed;
  3573. tp->link_config.active_duplex = tp->link_config.duplex;
  3574. if (tg3_asic_rev(tp) == ASIC_REV_5714) {
  3575. /* With autoneg disabled, 5715 only links up when the
  3576. * advertisement register has the configured speed
  3577. * enabled.
  3578. */
  3579. tg3_writephy(tp, MII_ADVERTISE, ADVERTISE_ALL);
  3580. }
  3581. bmcr = 0;
  3582. switch (tp->link_config.speed) {
  3583. default:
  3584. case SPEED_10:
  3585. break;
  3586. case SPEED_100:
  3587. bmcr |= BMCR_SPEED100;
  3588. break;
  3589. case SPEED_1000:
  3590. bmcr |= BMCR_SPEED1000;
  3591. break;
  3592. }
  3593. if (tp->link_config.duplex == DUPLEX_FULL)
  3594. bmcr |= BMCR_FULLDPLX;
  3595. if (!tg3_readphy(tp, MII_BMCR, &orig_bmcr) &&
  3596. (bmcr != orig_bmcr)) {
  3597. tg3_writephy(tp, MII_BMCR, BMCR_LOOPBACK);
  3598. for (i = 0; i < 1500; i++) {
  3599. u32 tmp;
  3600. udelay(10);
  3601. if (tg3_readphy(tp, MII_BMSR, &tmp) ||
  3602. tg3_readphy(tp, MII_BMSR, &tmp))
  3603. continue;
  3604. if (!(tmp & BMSR_LSTATUS)) {
  3605. udelay(40);
  3606. break;
  3607. }
  3608. }
  3609. tg3_writephy(tp, MII_BMCR, bmcr);
  3610. udelay(40);
  3611. }
  3612. }
  3613. }
  3614. static int tg3_phy_pull_config(struct tg3 *tp)
  3615. {
  3616. int err;
  3617. u32 val;
  3618. err = tg3_readphy(tp, MII_BMCR, &val);
  3619. if (err)
  3620. goto done;
  3621. if (!(val & BMCR_ANENABLE)) {
  3622. tp->link_config.autoneg = AUTONEG_DISABLE;
  3623. tp->link_config.advertising = 0;
  3624. tg3_flag_clear(tp, PAUSE_AUTONEG);
  3625. err = -EIO;
  3626. switch (val & (BMCR_SPEED1000 | BMCR_SPEED100)) {
  3627. case 0:
  3628. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
  3629. goto done;
  3630. tp->link_config.speed = SPEED_10;
  3631. break;
  3632. case BMCR_SPEED100:
  3633. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
  3634. goto done;
  3635. tp->link_config.speed = SPEED_100;
  3636. break;
  3637. case BMCR_SPEED1000:
  3638. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  3639. tp->link_config.speed = SPEED_1000;
  3640. break;
  3641. }
  3642. /* Fall through */
  3643. default:
  3644. goto done;
  3645. }
  3646. if (val & BMCR_FULLDPLX)
  3647. tp->link_config.duplex = DUPLEX_FULL;
  3648. else
  3649. tp->link_config.duplex = DUPLEX_HALF;
  3650. tp->link_config.flowctrl = FLOW_CTRL_RX | FLOW_CTRL_TX;
  3651. err = 0;
  3652. goto done;
  3653. }
  3654. tp->link_config.autoneg = AUTONEG_ENABLE;
  3655. tp->link_config.advertising = ADVERTISED_Autoneg;
  3656. tg3_flag_set(tp, PAUSE_AUTONEG);
  3657. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
  3658. u32 adv;
  3659. err = tg3_readphy(tp, MII_ADVERTISE, &val);
  3660. if (err)
  3661. goto done;
  3662. adv = mii_adv_to_ethtool_adv_t(val & ADVERTISE_ALL);
  3663. tp->link_config.advertising |= adv | ADVERTISED_TP;
  3664. tp->link_config.flowctrl = tg3_decode_flowctrl_1000T(val);
  3665. } else {
  3666. tp->link_config.advertising |= ADVERTISED_FIBRE;
  3667. }
  3668. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  3669. u32 adv;
  3670. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
  3671. err = tg3_readphy(tp, MII_CTRL1000, &val);
  3672. if (err)
  3673. goto done;
  3674. adv = mii_ctrl1000_to_ethtool_adv_t(val);
  3675. } else {
  3676. err = tg3_readphy(tp, MII_ADVERTISE, &val);
  3677. if (err)
  3678. goto done;
  3679. adv = tg3_decode_flowctrl_1000X(val);
  3680. tp->link_config.flowctrl = adv;
  3681. val &= (ADVERTISE_1000XHALF | ADVERTISE_1000XFULL);
  3682. adv = mii_adv_to_ethtool_adv_x(val);
  3683. }
  3684. tp->link_config.advertising |= adv;
  3685. }
  3686. done:
  3687. return err;
  3688. }
  3689. static int tg3_init_5401phy_dsp(struct tg3 *tp)
  3690. {
  3691. int err;
  3692. /* Turn off tap power management. */
  3693. /* Set Extended packet length bit */
  3694. err = tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL, 0x4c20);
  3695. err |= tg3_phydsp_write(tp, 0x0012, 0x1804);
  3696. err |= tg3_phydsp_write(tp, 0x0013, 0x1204);
  3697. err |= tg3_phydsp_write(tp, 0x8006, 0x0132);
  3698. err |= tg3_phydsp_write(tp, 0x8006, 0x0232);
  3699. err |= tg3_phydsp_write(tp, 0x201f, 0x0a20);
  3700. udelay(40);
  3701. return err;
  3702. }
  3703. static bool tg3_phy_eee_config_ok(struct tg3 *tp)
  3704. {
  3705. u32 val;
  3706. u32 tgtadv = 0;
  3707. u32 advertising = tp->link_config.advertising;
  3708. if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
  3709. return true;
  3710. if (tg3_phy_cl45_read(tp, MDIO_MMD_AN, MDIO_AN_EEE_ADV, &val))
  3711. return false;
  3712. val &= (MDIO_AN_EEE_ADV_100TX | MDIO_AN_EEE_ADV_1000T);
  3713. if (advertising & ADVERTISED_100baseT_Full)
  3714. tgtadv |= MDIO_AN_EEE_ADV_100TX;
  3715. if (advertising & ADVERTISED_1000baseT_Full)
  3716. tgtadv |= MDIO_AN_EEE_ADV_1000T;
  3717. if (val != tgtadv)
  3718. return false;
  3719. return true;
  3720. }
  3721. static bool tg3_phy_copper_an_config_ok(struct tg3 *tp, u32 *lcladv)
  3722. {
  3723. u32 advmsk, tgtadv, advertising;
  3724. advertising = tp->link_config.advertising;
  3725. tgtadv = ethtool_adv_to_mii_adv_t(advertising) & ADVERTISE_ALL;
  3726. advmsk = ADVERTISE_ALL;
  3727. if (tp->link_config.active_duplex == DUPLEX_FULL) {
  3728. tgtadv |= mii_advertise_flowctrl(tp->link_config.flowctrl);
  3729. advmsk |= ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
  3730. }
  3731. if (tg3_readphy(tp, MII_ADVERTISE, lcladv))
  3732. return false;
  3733. if ((*lcladv & advmsk) != tgtadv)
  3734. return false;
  3735. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  3736. u32 tg3_ctrl;
  3737. tgtadv = ethtool_adv_to_mii_ctrl1000_t(advertising);
  3738. if (tg3_readphy(tp, MII_CTRL1000, &tg3_ctrl))
  3739. return false;
  3740. if (tgtadv &&
  3741. (tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0 ||
  3742. tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B0)) {
  3743. tgtadv |= CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER;
  3744. tg3_ctrl &= (ADVERTISE_1000HALF | ADVERTISE_1000FULL |
  3745. CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER);
  3746. } else {
  3747. tg3_ctrl &= (ADVERTISE_1000HALF | ADVERTISE_1000FULL);
  3748. }
  3749. if (tg3_ctrl != tgtadv)
  3750. return false;
  3751. }
  3752. return true;
  3753. }
  3754. static bool tg3_phy_copper_fetch_rmtadv(struct tg3 *tp, u32 *rmtadv)
  3755. {
  3756. u32 lpeth = 0;
  3757. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  3758. u32 val;
  3759. if (tg3_readphy(tp, MII_STAT1000, &val))
  3760. return false;
  3761. lpeth = mii_stat1000_to_ethtool_lpa_t(val);
  3762. }
  3763. if (tg3_readphy(tp, MII_LPA, rmtadv))
  3764. return false;
  3765. lpeth |= mii_lpa_to_ethtool_lpa_t(*rmtadv);
  3766. tp->link_config.rmt_adv = lpeth;
  3767. return true;
  3768. }
  3769. static bool tg3_test_and_report_link_chg(struct tg3 *tp, bool curr_link_up)
  3770. {
  3771. if (curr_link_up != tp->link_up) {
  3772. if (curr_link_up) {
  3773. netif_carrier_on(tp->dev);
  3774. } else {
  3775. netif_carrier_off(tp->dev);
  3776. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
  3777. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  3778. }
  3779. tg3_link_report(tp);
  3780. return true;
  3781. }
  3782. return false;
  3783. }
  3784. static void tg3_clear_mac_status(struct tg3 *tp)
  3785. {
  3786. tw32(MAC_EVENT, 0);
  3787. tw32_f(MAC_STATUS,
  3788. MAC_STATUS_SYNC_CHANGED |
  3789. MAC_STATUS_CFG_CHANGED |
  3790. MAC_STATUS_MI_COMPLETION |
  3791. MAC_STATUS_LNKSTATE_CHANGED);
  3792. udelay(40);
  3793. }
  3794. static int tg3_setup_copper_phy(struct tg3 *tp, bool force_reset)
  3795. {
  3796. bool current_link_up;
  3797. u32 bmsr, val;
  3798. u32 lcl_adv, rmt_adv;
  3799. u16 current_speed;
  3800. u8 current_duplex;
  3801. int i, err;
  3802. tg3_clear_mac_status(tp);
  3803. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  3804. tw32_f(MAC_MI_MODE,
  3805. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  3806. udelay(80);
  3807. }
  3808. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_PWRCTL, 0);
  3809. /* Some third-party PHYs need to be reset on link going
  3810. * down.
  3811. */
  3812. if ((tg3_asic_rev(tp) == ASIC_REV_5703 ||
  3813. tg3_asic_rev(tp) == ASIC_REV_5704 ||
  3814. tg3_asic_rev(tp) == ASIC_REV_5705) &&
  3815. tp->link_up) {
  3816. tg3_readphy(tp, MII_BMSR, &bmsr);
  3817. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  3818. !(bmsr & BMSR_LSTATUS))
  3819. force_reset = true;
  3820. }
  3821. if (force_reset)
  3822. tg3_phy_reset(tp);
  3823. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  3824. tg3_readphy(tp, MII_BMSR, &bmsr);
  3825. if (tg3_readphy(tp, MII_BMSR, &bmsr) ||
  3826. !tg3_flag(tp, INIT_COMPLETE))
  3827. bmsr = 0;
  3828. if (!(bmsr & BMSR_LSTATUS)) {
  3829. err = tg3_init_5401phy_dsp(tp);
  3830. if (err)
  3831. return err;
  3832. tg3_readphy(tp, MII_BMSR, &bmsr);
  3833. for (i = 0; i < 1000; i++) {
  3834. udelay(10);
  3835. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  3836. (bmsr & BMSR_LSTATUS)) {
  3837. udelay(40);
  3838. break;
  3839. }
  3840. }
  3841. if ((tp->phy_id & TG3_PHY_ID_REV_MASK) ==
  3842. TG3_PHY_REV_BCM5401_B0 &&
  3843. !(bmsr & BMSR_LSTATUS) &&
  3844. tp->link_config.active_speed == SPEED_1000) {
  3845. err = tg3_phy_reset(tp);
  3846. if (!err)
  3847. err = tg3_init_5401phy_dsp(tp);
  3848. if (err)
  3849. return err;
  3850. }
  3851. }
  3852. } else if (tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0 ||
  3853. tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B0) {
  3854. /* 5701 {A0,B0} CRC bug workaround */
  3855. tg3_writephy(tp, 0x15, 0x0a75);
  3856. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8c68);
  3857. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
  3858. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8c68);
  3859. }
  3860. /* Clear pending interrupts... */
  3861. tg3_readphy(tp, MII_TG3_ISTAT, &val);
  3862. tg3_readphy(tp, MII_TG3_ISTAT, &val);
  3863. if (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT)
  3864. tg3_writephy(tp, MII_TG3_IMASK, ~MII_TG3_INT_LINKCHG);
  3865. else if (!(tp->phy_flags & TG3_PHYFLG_IS_FET))
  3866. tg3_writephy(tp, MII_TG3_IMASK, ~0);
  3867. if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
  3868. tg3_asic_rev(tp) == ASIC_REV_5701) {
  3869. if (tp->led_ctrl == LED_CTRL_MODE_PHY_1)
  3870. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  3871. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  3872. else
  3873. tg3_writephy(tp, MII_TG3_EXT_CTRL, 0);
  3874. }
  3875. current_link_up = false;
  3876. current_speed = SPEED_UNKNOWN;
  3877. current_duplex = DUPLEX_UNKNOWN;
  3878. tp->phy_flags &= ~TG3_PHYFLG_MDIX_STATE;
  3879. tp->link_config.rmt_adv = 0;
  3880. if (tp->phy_flags & TG3_PHYFLG_CAPACITIVE_COUPLING) {
  3881. err = tg3_phy_auxctl_read(tp,
  3882. MII_TG3_AUXCTL_SHDWSEL_MISCTEST,
  3883. &val);
  3884. if (!err && !(val & (1 << 10))) {
  3885. tg3_phy_auxctl_write(tp,
  3886. MII_TG3_AUXCTL_SHDWSEL_MISCTEST,
  3887. val | (1 << 10));
  3888. goto relink;
  3889. }
  3890. }
  3891. bmsr = 0;
  3892. for (i = 0; i < 100; i++) {
  3893. tg3_readphy(tp, MII_BMSR, &bmsr);
  3894. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  3895. (bmsr & BMSR_LSTATUS))
  3896. break;
  3897. udelay(40);
  3898. }
  3899. if (bmsr & BMSR_LSTATUS) {
  3900. u32 aux_stat, bmcr;
  3901. tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat);
  3902. for (i = 0; i < 2000; i++) {
  3903. udelay(10);
  3904. if (!tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat) &&
  3905. aux_stat)
  3906. break;
  3907. }
  3908. tg3_aux_stat_to_speed_duplex(tp, aux_stat,
  3909. &current_speed,
  3910. &current_duplex);
  3911. bmcr = 0;
  3912. for (i = 0; i < 200; i++) {
  3913. tg3_readphy(tp, MII_BMCR, &bmcr);
  3914. if (tg3_readphy(tp, MII_BMCR, &bmcr))
  3915. continue;
  3916. if (bmcr && bmcr != 0x7fff)
  3917. break;
  3918. udelay(10);
  3919. }
  3920. lcl_adv = 0;
  3921. rmt_adv = 0;
  3922. tp->link_config.active_speed = current_speed;
  3923. tp->link_config.active_duplex = current_duplex;
  3924. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  3925. bool eee_config_ok = tg3_phy_eee_config_ok(tp);
  3926. if ((bmcr & BMCR_ANENABLE) &&
  3927. eee_config_ok &&
  3928. tg3_phy_copper_an_config_ok(tp, &lcl_adv) &&
  3929. tg3_phy_copper_fetch_rmtadv(tp, &rmt_adv))
  3930. current_link_up = true;
  3931. /* EEE settings changes take effect only after a phy
  3932. * reset. If we have skipped a reset due to Link Flap
  3933. * Avoidance being enabled, do it now.
  3934. */
  3935. if (!eee_config_ok &&
  3936. (tp->phy_flags & TG3_PHYFLG_KEEP_LINK_ON_PWRDN) &&
  3937. !force_reset)
  3938. tg3_phy_reset(tp);
  3939. } else {
  3940. if (!(bmcr & BMCR_ANENABLE) &&
  3941. tp->link_config.speed == current_speed &&
  3942. tp->link_config.duplex == current_duplex) {
  3943. current_link_up = true;
  3944. }
  3945. }
  3946. if (current_link_up &&
  3947. tp->link_config.active_duplex == DUPLEX_FULL) {
  3948. u32 reg, bit;
  3949. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  3950. reg = MII_TG3_FET_GEN_STAT;
  3951. bit = MII_TG3_FET_GEN_STAT_MDIXSTAT;
  3952. } else {
  3953. reg = MII_TG3_EXT_STAT;
  3954. bit = MII_TG3_EXT_STAT_MDIX;
  3955. }
  3956. if (!tg3_readphy(tp, reg, &val) && (val & bit))
  3957. tp->phy_flags |= TG3_PHYFLG_MDIX_STATE;
  3958. tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
  3959. }
  3960. }
  3961. relink:
  3962. if (!current_link_up || (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
  3963. tg3_phy_copper_begin(tp);
  3964. if (tg3_flag(tp, ROBOSWITCH)) {
  3965. current_link_up = true;
  3966. /* FIXME: when BCM5325 switch is used use 100 MBit/s */
  3967. current_speed = SPEED_1000;
  3968. current_duplex = DUPLEX_FULL;
  3969. tp->link_config.active_speed = current_speed;
  3970. tp->link_config.active_duplex = current_duplex;
  3971. }
  3972. tg3_readphy(tp, MII_BMSR, &bmsr);
  3973. if ((!tg3_readphy(tp, MII_BMSR, &bmsr) && (bmsr & BMSR_LSTATUS)) ||
  3974. (tp->mac_mode & MAC_MODE_PORT_INT_LPBACK))
  3975. current_link_up = true;
  3976. }
  3977. tp->mac_mode &= ~MAC_MODE_PORT_MODE_MASK;
  3978. if (current_link_up) {
  3979. if (tp->link_config.active_speed == SPEED_100 ||
  3980. tp->link_config.active_speed == SPEED_10)
  3981. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  3982. else
  3983. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  3984. } else if (tp->phy_flags & TG3_PHYFLG_IS_FET)
  3985. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  3986. else
  3987. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  3988. /* In order for the 5750 core in BCM4785 chip to work properly
  3989. * in RGMII mode, the Led Control Register must be set up.
  3990. */
  3991. if (tg3_flag(tp, RGMII_MODE)) {
  3992. u32 led_ctrl = tr32(MAC_LED_CTRL);
  3993. led_ctrl &= ~(LED_CTRL_1000MBPS_ON | LED_CTRL_100MBPS_ON);
  3994. if (tp->link_config.active_speed == SPEED_10)
  3995. led_ctrl |= LED_CTRL_LNKLED_OVERRIDE;
  3996. else if (tp->link_config.active_speed == SPEED_100)
  3997. led_ctrl |= (LED_CTRL_LNKLED_OVERRIDE |
  3998. LED_CTRL_100MBPS_ON);
  3999. else if (tp->link_config.active_speed == SPEED_1000)
  4000. led_ctrl |= (LED_CTRL_LNKLED_OVERRIDE |
  4001. LED_CTRL_1000MBPS_ON);
  4002. tw32(MAC_LED_CTRL, led_ctrl);
  4003. udelay(40);
  4004. }
  4005. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  4006. if (tp->link_config.active_duplex == DUPLEX_HALF)
  4007. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  4008. if (tg3_asic_rev(tp) == ASIC_REV_5700) {
  4009. if (current_link_up &&
  4010. tg3_5700_link_polarity(tp, tp->link_config.active_speed))
  4011. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  4012. else
  4013. tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
  4014. }
  4015. /* ??? Without this setting Netgear GA302T PHY does not
  4016. * ??? send/receive packets...
  4017. */
  4018. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411 &&
  4019. tg3_chip_rev_id(tp) == CHIPREV_ID_5700_ALTIMA) {
  4020. tp->mi_mode |= MAC_MI_MODE_AUTO_POLL;
  4021. tw32_f(MAC_MI_MODE, tp->mi_mode);
  4022. udelay(80);
  4023. }
  4024. tw32_f(MAC_MODE, tp->mac_mode);
  4025. udelay(40);
  4026. tg3_phy_eee_adjust(tp, current_link_up);
  4027. if (tg3_flag(tp, USE_LINKCHG_REG)) {
  4028. /* Polled via timer. */
  4029. tw32_f(MAC_EVENT, 0);
  4030. } else {
  4031. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  4032. }
  4033. udelay(40);
  4034. if (tg3_asic_rev(tp) == ASIC_REV_5700 &&
  4035. current_link_up &&
  4036. tp->link_config.active_speed == SPEED_1000 &&
  4037. (tg3_flag(tp, PCIX_MODE) || tg3_flag(tp, PCI_HIGH_SPEED))) {
  4038. udelay(120);
  4039. tw32_f(MAC_STATUS,
  4040. (MAC_STATUS_SYNC_CHANGED |
  4041. MAC_STATUS_CFG_CHANGED));
  4042. udelay(40);
  4043. tg3_write_mem(tp,
  4044. NIC_SRAM_FIRMWARE_MBOX,
  4045. NIC_SRAM_FIRMWARE_MBOX_MAGIC2);
  4046. }
  4047. /* Prevent send BD corruption. */
  4048. if (tg3_flag(tp, CLKREQ_BUG)) {
  4049. if (tp->link_config.active_speed == SPEED_100 ||
  4050. tp->link_config.active_speed == SPEED_10)
  4051. pcie_capability_clear_word(tp->pdev, PCI_EXP_LNKCTL,
  4052. PCI_EXP_LNKCTL_CLKREQ_EN);
  4053. else
  4054. pcie_capability_set_word(tp->pdev, PCI_EXP_LNKCTL,
  4055. PCI_EXP_LNKCTL_CLKREQ_EN);
  4056. }
  4057. tg3_test_and_report_link_chg(tp, current_link_up);
  4058. return 0;
  4059. }
  4060. struct tg3_fiber_aneginfo {
  4061. int state;
  4062. #define ANEG_STATE_UNKNOWN 0
  4063. #define ANEG_STATE_AN_ENABLE 1
  4064. #define ANEG_STATE_RESTART_INIT 2
  4065. #define ANEG_STATE_RESTART 3
  4066. #define ANEG_STATE_DISABLE_LINK_OK 4
  4067. #define ANEG_STATE_ABILITY_DETECT_INIT 5
  4068. #define ANEG_STATE_ABILITY_DETECT 6
  4069. #define ANEG_STATE_ACK_DETECT_INIT 7
  4070. #define ANEG_STATE_ACK_DETECT 8
  4071. #define ANEG_STATE_COMPLETE_ACK_INIT 9
  4072. #define ANEG_STATE_COMPLETE_ACK 10
  4073. #define ANEG_STATE_IDLE_DETECT_INIT 11
  4074. #define ANEG_STATE_IDLE_DETECT 12
  4075. #define ANEG_STATE_LINK_OK 13
  4076. #define ANEG_STATE_NEXT_PAGE_WAIT_INIT 14
  4077. #define ANEG_STATE_NEXT_PAGE_WAIT 15
  4078. u32 flags;
  4079. #define MR_AN_ENABLE 0x00000001
  4080. #define MR_RESTART_AN 0x00000002
  4081. #define MR_AN_COMPLETE 0x00000004
  4082. #define MR_PAGE_RX 0x00000008
  4083. #define MR_NP_LOADED 0x00000010
  4084. #define MR_TOGGLE_TX 0x00000020
  4085. #define MR_LP_ADV_FULL_DUPLEX 0x00000040
  4086. #define MR_LP_ADV_HALF_DUPLEX 0x00000080
  4087. #define MR_LP_ADV_SYM_PAUSE 0x00000100
  4088. #define MR_LP_ADV_ASYM_PAUSE 0x00000200
  4089. #define MR_LP_ADV_REMOTE_FAULT1 0x00000400
  4090. #define MR_LP_ADV_REMOTE_FAULT2 0x00000800
  4091. #define MR_LP_ADV_NEXT_PAGE 0x00001000
  4092. #define MR_TOGGLE_RX 0x00002000
  4093. #define MR_NP_RX 0x00004000
  4094. #define MR_LINK_OK 0x80000000
  4095. unsigned long link_time, cur_time;
  4096. u32 ability_match_cfg;
  4097. int ability_match_count;
  4098. char ability_match, idle_match, ack_match;
  4099. u32 txconfig, rxconfig;
  4100. #define ANEG_CFG_NP 0x00000080
  4101. #define ANEG_CFG_ACK 0x00000040
  4102. #define ANEG_CFG_RF2 0x00000020
  4103. #define ANEG_CFG_RF1 0x00000010
  4104. #define ANEG_CFG_PS2 0x00000001
  4105. #define ANEG_CFG_PS1 0x00008000
  4106. #define ANEG_CFG_HD 0x00004000
  4107. #define ANEG_CFG_FD 0x00002000
  4108. #define ANEG_CFG_INVAL 0x00001f06
  4109. };
  4110. #define ANEG_OK 0
  4111. #define ANEG_DONE 1
  4112. #define ANEG_TIMER_ENAB 2
  4113. #define ANEG_FAILED -1
  4114. #define ANEG_STATE_SETTLE_TIME 10000
  4115. static int tg3_fiber_aneg_smachine(struct tg3 *tp,
  4116. struct tg3_fiber_aneginfo *ap)
  4117. {
  4118. u16 flowctrl;
  4119. unsigned long delta;
  4120. u32 rx_cfg_reg;
  4121. int ret;
  4122. if (ap->state == ANEG_STATE_UNKNOWN) {
  4123. ap->rxconfig = 0;
  4124. ap->link_time = 0;
  4125. ap->cur_time = 0;
  4126. ap->ability_match_cfg = 0;
  4127. ap->ability_match_count = 0;
  4128. ap->ability_match = 0;
  4129. ap->idle_match = 0;
  4130. ap->ack_match = 0;
  4131. }
  4132. ap->cur_time++;
  4133. if (tr32(MAC_STATUS) & MAC_STATUS_RCVD_CFG) {
  4134. rx_cfg_reg = tr32(MAC_RX_AUTO_NEG);
  4135. if (rx_cfg_reg != ap->ability_match_cfg) {
  4136. ap->ability_match_cfg = rx_cfg_reg;
  4137. ap->ability_match = 0;
  4138. ap->ability_match_count = 0;
  4139. } else {
  4140. if (++ap->ability_match_count > 1) {
  4141. ap->ability_match = 1;
  4142. ap->ability_match_cfg = rx_cfg_reg;
  4143. }
  4144. }
  4145. if (rx_cfg_reg & ANEG_CFG_ACK)
  4146. ap->ack_match = 1;
  4147. else
  4148. ap->ack_match = 0;
  4149. ap->idle_match = 0;
  4150. } else {
  4151. ap->idle_match = 1;
  4152. ap->ability_match_cfg = 0;
  4153. ap->ability_match_count = 0;
  4154. ap->ability_match = 0;
  4155. ap->ack_match = 0;
  4156. rx_cfg_reg = 0;
  4157. }
  4158. ap->rxconfig = rx_cfg_reg;
  4159. ret = ANEG_OK;
  4160. switch (ap->state) {
  4161. case ANEG_STATE_UNKNOWN:
  4162. if (ap->flags & (MR_AN_ENABLE | MR_RESTART_AN))
  4163. ap->state = ANEG_STATE_AN_ENABLE;
  4164. /* fallthru */
  4165. case ANEG_STATE_AN_ENABLE:
  4166. ap->flags &= ~(MR_AN_COMPLETE | MR_PAGE_RX);
  4167. if (ap->flags & MR_AN_ENABLE) {
  4168. ap->link_time = 0;
  4169. ap->cur_time = 0;
  4170. ap->ability_match_cfg = 0;
  4171. ap->ability_match_count = 0;
  4172. ap->ability_match = 0;
  4173. ap->idle_match = 0;
  4174. ap->ack_match = 0;
  4175. ap->state = ANEG_STATE_RESTART_INIT;
  4176. } else {
  4177. ap->state = ANEG_STATE_DISABLE_LINK_OK;
  4178. }
  4179. break;
  4180. case ANEG_STATE_RESTART_INIT:
  4181. ap->link_time = ap->cur_time;
  4182. ap->flags &= ~(MR_NP_LOADED);
  4183. ap->txconfig = 0;
  4184. tw32(MAC_TX_AUTO_NEG, 0);
  4185. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  4186. tw32_f(MAC_MODE, tp->mac_mode);
  4187. udelay(40);
  4188. ret = ANEG_TIMER_ENAB;
  4189. ap->state = ANEG_STATE_RESTART;
  4190. /* fallthru */
  4191. case ANEG_STATE_RESTART:
  4192. delta = ap->cur_time - ap->link_time;
  4193. if (delta > ANEG_STATE_SETTLE_TIME)
  4194. ap->state = ANEG_STATE_ABILITY_DETECT_INIT;
  4195. else
  4196. ret = ANEG_TIMER_ENAB;
  4197. break;
  4198. case ANEG_STATE_DISABLE_LINK_OK:
  4199. ret = ANEG_DONE;
  4200. break;
  4201. case ANEG_STATE_ABILITY_DETECT_INIT:
  4202. ap->flags &= ~(MR_TOGGLE_TX);
  4203. ap->txconfig = ANEG_CFG_FD;
  4204. flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  4205. if (flowctrl & ADVERTISE_1000XPAUSE)
  4206. ap->txconfig |= ANEG_CFG_PS1;
  4207. if (flowctrl & ADVERTISE_1000XPSE_ASYM)
  4208. ap->txconfig |= ANEG_CFG_PS2;
  4209. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  4210. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  4211. tw32_f(MAC_MODE, tp->mac_mode);
  4212. udelay(40);
  4213. ap->state = ANEG_STATE_ABILITY_DETECT;
  4214. break;
  4215. case ANEG_STATE_ABILITY_DETECT:
  4216. if (ap->ability_match != 0 && ap->rxconfig != 0)
  4217. ap->state = ANEG_STATE_ACK_DETECT_INIT;
  4218. break;
  4219. case ANEG_STATE_ACK_DETECT_INIT:
  4220. ap->txconfig |= ANEG_CFG_ACK;
  4221. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  4222. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  4223. tw32_f(MAC_MODE, tp->mac_mode);
  4224. udelay(40);
  4225. ap->state = ANEG_STATE_ACK_DETECT;
  4226. /* fallthru */
  4227. case ANEG_STATE_ACK_DETECT:
  4228. if (ap->ack_match != 0) {
  4229. if ((ap->rxconfig & ~ANEG_CFG_ACK) ==
  4230. (ap->ability_match_cfg & ~ANEG_CFG_ACK)) {
  4231. ap->state = ANEG_STATE_COMPLETE_ACK_INIT;
  4232. } else {
  4233. ap->state = ANEG_STATE_AN_ENABLE;
  4234. }
  4235. } else if (ap->ability_match != 0 &&
  4236. ap->rxconfig == 0) {
  4237. ap->state = ANEG_STATE_AN_ENABLE;
  4238. }
  4239. break;
  4240. case ANEG_STATE_COMPLETE_ACK_INIT:
  4241. if (ap->rxconfig & ANEG_CFG_INVAL) {
  4242. ret = ANEG_FAILED;
  4243. break;
  4244. }
  4245. ap->flags &= ~(MR_LP_ADV_FULL_DUPLEX |
  4246. MR_LP_ADV_HALF_DUPLEX |
  4247. MR_LP_ADV_SYM_PAUSE |
  4248. MR_LP_ADV_ASYM_PAUSE |
  4249. MR_LP_ADV_REMOTE_FAULT1 |
  4250. MR_LP_ADV_REMOTE_FAULT2 |
  4251. MR_LP_ADV_NEXT_PAGE |
  4252. MR_TOGGLE_RX |
  4253. MR_NP_RX);
  4254. if (ap->rxconfig & ANEG_CFG_FD)
  4255. ap->flags |= MR_LP_ADV_FULL_DUPLEX;
  4256. if (ap->rxconfig & ANEG_CFG_HD)
  4257. ap->flags |= MR_LP_ADV_HALF_DUPLEX;
  4258. if (ap->rxconfig & ANEG_CFG_PS1)
  4259. ap->flags |= MR_LP_ADV_SYM_PAUSE;
  4260. if (ap->rxconfig & ANEG_CFG_PS2)
  4261. ap->flags |= MR_LP_ADV_ASYM_PAUSE;
  4262. if (ap->rxconfig & ANEG_CFG_RF1)
  4263. ap->flags |= MR_LP_ADV_REMOTE_FAULT1;
  4264. if (ap->rxconfig & ANEG_CFG_RF2)
  4265. ap->flags |= MR_LP_ADV_REMOTE_FAULT2;
  4266. if (ap->rxconfig & ANEG_CFG_NP)
  4267. ap->flags |= MR_LP_ADV_NEXT_PAGE;
  4268. ap->link_time = ap->cur_time;
  4269. ap->flags ^= (MR_TOGGLE_TX);
  4270. if (ap->rxconfig & 0x0008)
  4271. ap->flags |= MR_TOGGLE_RX;
  4272. if (ap->rxconfig & ANEG_CFG_NP)
  4273. ap->flags |= MR_NP_RX;
  4274. ap->flags |= MR_PAGE_RX;
  4275. ap->state = ANEG_STATE_COMPLETE_ACK;
  4276. ret = ANEG_TIMER_ENAB;
  4277. break;
  4278. case ANEG_STATE_COMPLETE_ACK:
  4279. if (ap->ability_match != 0 &&
  4280. ap->rxconfig == 0) {
  4281. ap->state = ANEG_STATE_AN_ENABLE;
  4282. break;
  4283. }
  4284. delta = ap->cur_time - ap->link_time;
  4285. if (delta > ANEG_STATE_SETTLE_TIME) {
  4286. if (!(ap->flags & (MR_LP_ADV_NEXT_PAGE))) {
  4287. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  4288. } else {
  4289. if ((ap->txconfig & ANEG_CFG_NP) == 0 &&
  4290. !(ap->flags & MR_NP_RX)) {
  4291. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  4292. } else {
  4293. ret = ANEG_FAILED;
  4294. }
  4295. }
  4296. }
  4297. break;
  4298. case ANEG_STATE_IDLE_DETECT_INIT:
  4299. ap->link_time = ap->cur_time;
  4300. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  4301. tw32_f(MAC_MODE, tp->mac_mode);
  4302. udelay(40);
  4303. ap->state = ANEG_STATE_IDLE_DETECT;
  4304. ret = ANEG_TIMER_ENAB;
  4305. break;
  4306. case ANEG_STATE_IDLE_DETECT:
  4307. if (ap->ability_match != 0 &&
  4308. ap->rxconfig == 0) {
  4309. ap->state = ANEG_STATE_AN_ENABLE;
  4310. break;
  4311. }
  4312. delta = ap->cur_time - ap->link_time;
  4313. if (delta > ANEG_STATE_SETTLE_TIME) {
  4314. /* XXX another gem from the Broadcom driver :( */
  4315. ap->state = ANEG_STATE_LINK_OK;
  4316. }
  4317. break;
  4318. case ANEG_STATE_LINK_OK:
  4319. ap->flags |= (MR_AN_COMPLETE | MR_LINK_OK);
  4320. ret = ANEG_DONE;
  4321. break;
  4322. case ANEG_STATE_NEXT_PAGE_WAIT_INIT:
  4323. /* ??? unimplemented */
  4324. break;
  4325. case ANEG_STATE_NEXT_PAGE_WAIT:
  4326. /* ??? unimplemented */
  4327. break;
  4328. default:
  4329. ret = ANEG_FAILED;
  4330. break;
  4331. }
  4332. return ret;
  4333. }
  4334. static int fiber_autoneg(struct tg3 *tp, u32 *txflags, u32 *rxflags)
  4335. {
  4336. int res = 0;
  4337. struct tg3_fiber_aneginfo aninfo;
  4338. int status = ANEG_FAILED;
  4339. unsigned int tick;
  4340. u32 tmp;
  4341. tw32_f(MAC_TX_AUTO_NEG, 0);
  4342. tmp = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
  4343. tw32_f(MAC_MODE, tmp | MAC_MODE_PORT_MODE_GMII);
  4344. udelay(40);
  4345. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_SEND_CONFIGS);
  4346. udelay(40);
  4347. memset(&aninfo, 0, sizeof(aninfo));
  4348. aninfo.flags |= MR_AN_ENABLE;
  4349. aninfo.state = ANEG_STATE_UNKNOWN;
  4350. aninfo.cur_time = 0;
  4351. tick = 0;
  4352. while (++tick < 195000) {
  4353. status = tg3_fiber_aneg_smachine(tp, &aninfo);
  4354. if (status == ANEG_DONE || status == ANEG_FAILED)
  4355. break;
  4356. udelay(1);
  4357. }
  4358. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  4359. tw32_f(MAC_MODE, tp->mac_mode);
  4360. udelay(40);
  4361. *txflags = aninfo.txconfig;
  4362. *rxflags = aninfo.flags;
  4363. if (status == ANEG_DONE &&
  4364. (aninfo.flags & (MR_AN_COMPLETE | MR_LINK_OK |
  4365. MR_LP_ADV_FULL_DUPLEX)))
  4366. res = 1;
  4367. return res;
  4368. }
  4369. static void tg3_init_bcm8002(struct tg3 *tp)
  4370. {
  4371. u32 mac_status = tr32(MAC_STATUS);
  4372. int i;
  4373. /* Reset when initting first time or we have a link. */
  4374. if (tg3_flag(tp, INIT_COMPLETE) &&
  4375. !(mac_status & MAC_STATUS_PCS_SYNCED))
  4376. return;
  4377. /* Set PLL lock range. */
  4378. tg3_writephy(tp, 0x16, 0x8007);
  4379. /* SW reset */
  4380. tg3_writephy(tp, MII_BMCR, BMCR_RESET);
  4381. /* Wait for reset to complete. */
  4382. /* XXX schedule_timeout() ... */
  4383. for (i = 0; i < 500; i++)
  4384. udelay(10);
  4385. /* Config mode; select PMA/Ch 1 regs. */
  4386. tg3_writephy(tp, 0x10, 0x8411);
  4387. /* Enable auto-lock and comdet, select txclk for tx. */
  4388. tg3_writephy(tp, 0x11, 0x0a10);
  4389. tg3_writephy(tp, 0x18, 0x00a0);
  4390. tg3_writephy(tp, 0x16, 0x41ff);
  4391. /* Assert and deassert POR. */
  4392. tg3_writephy(tp, 0x13, 0x0400);
  4393. udelay(40);
  4394. tg3_writephy(tp, 0x13, 0x0000);
  4395. tg3_writephy(tp, 0x11, 0x0a50);
  4396. udelay(40);
  4397. tg3_writephy(tp, 0x11, 0x0a10);
  4398. /* Wait for signal to stabilize */
  4399. /* XXX schedule_timeout() ... */
  4400. for (i = 0; i < 15000; i++)
  4401. udelay(10);
  4402. /* Deselect the channel register so we can read the PHYID
  4403. * later.
  4404. */
  4405. tg3_writephy(tp, 0x10, 0x8011);
  4406. }
  4407. static bool tg3_setup_fiber_hw_autoneg(struct tg3 *tp, u32 mac_status)
  4408. {
  4409. u16 flowctrl;
  4410. bool current_link_up;
  4411. u32 sg_dig_ctrl, sg_dig_status;
  4412. u32 serdes_cfg, expected_sg_dig_ctrl;
  4413. int workaround, port_a;
  4414. serdes_cfg = 0;
  4415. expected_sg_dig_ctrl = 0;
  4416. workaround = 0;
  4417. port_a = 1;
  4418. current_link_up = false;
  4419. if (tg3_chip_rev_id(tp) != CHIPREV_ID_5704_A0 &&
  4420. tg3_chip_rev_id(tp) != CHIPREV_ID_5704_A1) {
  4421. workaround = 1;
  4422. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  4423. port_a = 0;
  4424. /* preserve bits 0-11,13,14 for signal pre-emphasis */
  4425. /* preserve bits 20-23 for voltage regulator */
  4426. serdes_cfg = tr32(MAC_SERDES_CFG) & 0x00f06fff;
  4427. }
  4428. sg_dig_ctrl = tr32(SG_DIG_CTRL);
  4429. if (tp->link_config.autoneg != AUTONEG_ENABLE) {
  4430. if (sg_dig_ctrl & SG_DIG_USING_HW_AUTONEG) {
  4431. if (workaround) {
  4432. u32 val = serdes_cfg;
  4433. if (port_a)
  4434. val |= 0xc010000;
  4435. else
  4436. val |= 0x4010000;
  4437. tw32_f(MAC_SERDES_CFG, val);
  4438. }
  4439. tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
  4440. }
  4441. if (mac_status & MAC_STATUS_PCS_SYNCED) {
  4442. tg3_setup_flow_control(tp, 0, 0);
  4443. current_link_up = true;
  4444. }
  4445. goto out;
  4446. }
  4447. /* Want auto-negotiation. */
  4448. expected_sg_dig_ctrl = SG_DIG_USING_HW_AUTONEG | SG_DIG_COMMON_SETUP;
  4449. flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  4450. if (flowctrl & ADVERTISE_1000XPAUSE)
  4451. expected_sg_dig_ctrl |= SG_DIG_PAUSE_CAP;
  4452. if (flowctrl & ADVERTISE_1000XPSE_ASYM)
  4453. expected_sg_dig_ctrl |= SG_DIG_ASYM_PAUSE;
  4454. if (sg_dig_ctrl != expected_sg_dig_ctrl) {
  4455. if ((tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT) &&
  4456. tp->serdes_counter &&
  4457. ((mac_status & (MAC_STATUS_PCS_SYNCED |
  4458. MAC_STATUS_RCVD_CFG)) ==
  4459. MAC_STATUS_PCS_SYNCED)) {
  4460. tp->serdes_counter--;
  4461. current_link_up = true;
  4462. goto out;
  4463. }
  4464. restart_autoneg:
  4465. if (workaround)
  4466. tw32_f(MAC_SERDES_CFG, serdes_cfg | 0xc011000);
  4467. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl | SG_DIG_SOFT_RESET);
  4468. udelay(5);
  4469. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl);
  4470. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  4471. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  4472. } else if (mac_status & (MAC_STATUS_PCS_SYNCED |
  4473. MAC_STATUS_SIGNAL_DET)) {
  4474. sg_dig_status = tr32(SG_DIG_STATUS);
  4475. mac_status = tr32(MAC_STATUS);
  4476. if ((sg_dig_status & SG_DIG_AUTONEG_COMPLETE) &&
  4477. (mac_status & MAC_STATUS_PCS_SYNCED)) {
  4478. u32 local_adv = 0, remote_adv = 0;
  4479. if (sg_dig_ctrl & SG_DIG_PAUSE_CAP)
  4480. local_adv |= ADVERTISE_1000XPAUSE;
  4481. if (sg_dig_ctrl & SG_DIG_ASYM_PAUSE)
  4482. local_adv |= ADVERTISE_1000XPSE_ASYM;
  4483. if (sg_dig_status & SG_DIG_PARTNER_PAUSE_CAPABLE)
  4484. remote_adv |= LPA_1000XPAUSE;
  4485. if (sg_dig_status & SG_DIG_PARTNER_ASYM_PAUSE)
  4486. remote_adv |= LPA_1000XPAUSE_ASYM;
  4487. tp->link_config.rmt_adv =
  4488. mii_adv_to_ethtool_adv_x(remote_adv);
  4489. tg3_setup_flow_control(tp, local_adv, remote_adv);
  4490. current_link_up = true;
  4491. tp->serdes_counter = 0;
  4492. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  4493. } else if (!(sg_dig_status & SG_DIG_AUTONEG_COMPLETE)) {
  4494. if (tp->serdes_counter)
  4495. tp->serdes_counter--;
  4496. else {
  4497. if (workaround) {
  4498. u32 val = serdes_cfg;
  4499. if (port_a)
  4500. val |= 0xc010000;
  4501. else
  4502. val |= 0x4010000;
  4503. tw32_f(MAC_SERDES_CFG, val);
  4504. }
  4505. tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
  4506. udelay(40);
  4507. /* Link parallel detection - link is up */
  4508. /* only if we have PCS_SYNC and not */
  4509. /* receiving config code words */
  4510. mac_status = tr32(MAC_STATUS);
  4511. if ((mac_status & MAC_STATUS_PCS_SYNCED) &&
  4512. !(mac_status & MAC_STATUS_RCVD_CFG)) {
  4513. tg3_setup_flow_control(tp, 0, 0);
  4514. current_link_up = true;
  4515. tp->phy_flags |=
  4516. TG3_PHYFLG_PARALLEL_DETECT;
  4517. tp->serdes_counter =
  4518. SERDES_PARALLEL_DET_TIMEOUT;
  4519. } else
  4520. goto restart_autoneg;
  4521. }
  4522. }
  4523. } else {
  4524. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  4525. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  4526. }
  4527. out:
  4528. return current_link_up;
  4529. }
  4530. static bool tg3_setup_fiber_by_hand(struct tg3 *tp, u32 mac_status)
  4531. {
  4532. bool current_link_up = false;
  4533. if (!(mac_status & MAC_STATUS_PCS_SYNCED))
  4534. goto out;
  4535. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  4536. u32 txflags, rxflags;
  4537. int i;
  4538. if (fiber_autoneg(tp, &txflags, &rxflags)) {
  4539. u32 local_adv = 0, remote_adv = 0;
  4540. if (txflags & ANEG_CFG_PS1)
  4541. local_adv |= ADVERTISE_1000XPAUSE;
  4542. if (txflags & ANEG_CFG_PS2)
  4543. local_adv |= ADVERTISE_1000XPSE_ASYM;
  4544. if (rxflags & MR_LP_ADV_SYM_PAUSE)
  4545. remote_adv |= LPA_1000XPAUSE;
  4546. if (rxflags & MR_LP_ADV_ASYM_PAUSE)
  4547. remote_adv |= LPA_1000XPAUSE_ASYM;
  4548. tp->link_config.rmt_adv =
  4549. mii_adv_to_ethtool_adv_x(remote_adv);
  4550. tg3_setup_flow_control(tp, local_adv, remote_adv);
  4551. current_link_up = true;
  4552. }
  4553. for (i = 0; i < 30; i++) {
  4554. udelay(20);
  4555. tw32_f(MAC_STATUS,
  4556. (MAC_STATUS_SYNC_CHANGED |
  4557. MAC_STATUS_CFG_CHANGED));
  4558. udelay(40);
  4559. if ((tr32(MAC_STATUS) &
  4560. (MAC_STATUS_SYNC_CHANGED |
  4561. MAC_STATUS_CFG_CHANGED)) == 0)
  4562. break;
  4563. }
  4564. mac_status = tr32(MAC_STATUS);
  4565. if (!current_link_up &&
  4566. (mac_status & MAC_STATUS_PCS_SYNCED) &&
  4567. !(mac_status & MAC_STATUS_RCVD_CFG))
  4568. current_link_up = true;
  4569. } else {
  4570. tg3_setup_flow_control(tp, 0, 0);
  4571. /* Forcing 1000FD link up. */
  4572. current_link_up = true;
  4573. tw32_f(MAC_MODE, (tp->mac_mode | MAC_MODE_SEND_CONFIGS));
  4574. udelay(40);
  4575. tw32_f(MAC_MODE, tp->mac_mode);
  4576. udelay(40);
  4577. }
  4578. out:
  4579. return current_link_up;
  4580. }
  4581. static int tg3_setup_fiber_phy(struct tg3 *tp, bool force_reset)
  4582. {
  4583. u32 orig_pause_cfg;
  4584. u16 orig_active_speed;
  4585. u8 orig_active_duplex;
  4586. u32 mac_status;
  4587. bool current_link_up;
  4588. int i;
  4589. orig_pause_cfg = tp->link_config.active_flowctrl;
  4590. orig_active_speed = tp->link_config.active_speed;
  4591. orig_active_duplex = tp->link_config.active_duplex;
  4592. if (!tg3_flag(tp, HW_AUTONEG) &&
  4593. tp->link_up &&
  4594. tg3_flag(tp, INIT_COMPLETE)) {
  4595. mac_status = tr32(MAC_STATUS);
  4596. mac_status &= (MAC_STATUS_PCS_SYNCED |
  4597. MAC_STATUS_SIGNAL_DET |
  4598. MAC_STATUS_CFG_CHANGED |
  4599. MAC_STATUS_RCVD_CFG);
  4600. if (mac_status == (MAC_STATUS_PCS_SYNCED |
  4601. MAC_STATUS_SIGNAL_DET)) {
  4602. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  4603. MAC_STATUS_CFG_CHANGED));
  4604. return 0;
  4605. }
  4606. }
  4607. tw32_f(MAC_TX_AUTO_NEG, 0);
  4608. tp->mac_mode &= ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
  4609. tp->mac_mode |= MAC_MODE_PORT_MODE_TBI;
  4610. tw32_f(MAC_MODE, tp->mac_mode);
  4611. udelay(40);
  4612. if (tp->phy_id == TG3_PHY_ID_BCM8002)
  4613. tg3_init_bcm8002(tp);
  4614. /* Enable link change event even when serdes polling. */
  4615. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  4616. udelay(40);
  4617. current_link_up = false;
  4618. tp->link_config.rmt_adv = 0;
  4619. mac_status = tr32(MAC_STATUS);
  4620. if (tg3_flag(tp, HW_AUTONEG))
  4621. current_link_up = tg3_setup_fiber_hw_autoneg(tp, mac_status);
  4622. else
  4623. current_link_up = tg3_setup_fiber_by_hand(tp, mac_status);
  4624. tp->napi[0].hw_status->status =
  4625. (SD_STATUS_UPDATED |
  4626. (tp->napi[0].hw_status->status & ~SD_STATUS_LINK_CHG));
  4627. for (i = 0; i < 100; i++) {
  4628. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  4629. MAC_STATUS_CFG_CHANGED));
  4630. udelay(5);
  4631. if ((tr32(MAC_STATUS) & (MAC_STATUS_SYNC_CHANGED |
  4632. MAC_STATUS_CFG_CHANGED |
  4633. MAC_STATUS_LNKSTATE_CHANGED)) == 0)
  4634. break;
  4635. }
  4636. mac_status = tr32(MAC_STATUS);
  4637. if ((mac_status & MAC_STATUS_PCS_SYNCED) == 0) {
  4638. current_link_up = false;
  4639. if (tp->link_config.autoneg == AUTONEG_ENABLE &&
  4640. tp->serdes_counter == 0) {
  4641. tw32_f(MAC_MODE, (tp->mac_mode |
  4642. MAC_MODE_SEND_CONFIGS));
  4643. udelay(1);
  4644. tw32_f(MAC_MODE, tp->mac_mode);
  4645. }
  4646. }
  4647. if (current_link_up) {
  4648. tp->link_config.active_speed = SPEED_1000;
  4649. tp->link_config.active_duplex = DUPLEX_FULL;
  4650. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  4651. LED_CTRL_LNKLED_OVERRIDE |
  4652. LED_CTRL_1000MBPS_ON));
  4653. } else {
  4654. tp->link_config.active_speed = SPEED_UNKNOWN;
  4655. tp->link_config.active_duplex = DUPLEX_UNKNOWN;
  4656. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  4657. LED_CTRL_LNKLED_OVERRIDE |
  4658. LED_CTRL_TRAFFIC_OVERRIDE));
  4659. }
  4660. if (!tg3_test_and_report_link_chg(tp, current_link_up)) {
  4661. u32 now_pause_cfg = tp->link_config.active_flowctrl;
  4662. if (orig_pause_cfg != now_pause_cfg ||
  4663. orig_active_speed != tp->link_config.active_speed ||
  4664. orig_active_duplex != tp->link_config.active_duplex)
  4665. tg3_link_report(tp);
  4666. }
  4667. return 0;
  4668. }
  4669. static int tg3_setup_fiber_mii_phy(struct tg3 *tp, bool force_reset)
  4670. {
  4671. int err = 0;
  4672. u32 bmsr, bmcr;
  4673. u16 current_speed = SPEED_UNKNOWN;
  4674. u8 current_duplex = DUPLEX_UNKNOWN;
  4675. bool current_link_up = false;
  4676. u32 local_adv, remote_adv, sgsr;
  4677. if ((tg3_asic_rev(tp) == ASIC_REV_5719 ||
  4678. tg3_asic_rev(tp) == ASIC_REV_5720) &&
  4679. !tg3_readphy(tp, SERDES_TG3_1000X_STATUS, &sgsr) &&
  4680. (sgsr & SERDES_TG3_SGMII_MODE)) {
  4681. if (force_reset)
  4682. tg3_phy_reset(tp);
  4683. tp->mac_mode &= ~MAC_MODE_PORT_MODE_MASK;
  4684. if (!(sgsr & SERDES_TG3_LINK_UP)) {
  4685. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  4686. } else {
  4687. current_link_up = true;
  4688. if (sgsr & SERDES_TG3_SPEED_1000) {
  4689. current_speed = SPEED_1000;
  4690. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  4691. } else if (sgsr & SERDES_TG3_SPEED_100) {
  4692. current_speed = SPEED_100;
  4693. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  4694. } else {
  4695. current_speed = SPEED_10;
  4696. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  4697. }
  4698. if (sgsr & SERDES_TG3_FULL_DUPLEX)
  4699. current_duplex = DUPLEX_FULL;
  4700. else
  4701. current_duplex = DUPLEX_HALF;
  4702. }
  4703. tw32_f(MAC_MODE, tp->mac_mode);
  4704. udelay(40);
  4705. tg3_clear_mac_status(tp);
  4706. goto fiber_setup_done;
  4707. }
  4708. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  4709. tw32_f(MAC_MODE, tp->mac_mode);
  4710. udelay(40);
  4711. tg3_clear_mac_status(tp);
  4712. if (force_reset)
  4713. tg3_phy_reset(tp);
  4714. tp->link_config.rmt_adv = 0;
  4715. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  4716. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  4717. if (tg3_asic_rev(tp) == ASIC_REV_5714) {
  4718. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  4719. bmsr |= BMSR_LSTATUS;
  4720. else
  4721. bmsr &= ~BMSR_LSTATUS;
  4722. }
  4723. err |= tg3_readphy(tp, MII_BMCR, &bmcr);
  4724. if ((tp->link_config.autoneg == AUTONEG_ENABLE) && !force_reset &&
  4725. (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT)) {
  4726. /* do nothing, just check for link up at the end */
  4727. } else if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  4728. u32 adv, newadv;
  4729. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  4730. newadv = adv & ~(ADVERTISE_1000XFULL | ADVERTISE_1000XHALF |
  4731. ADVERTISE_1000XPAUSE |
  4732. ADVERTISE_1000XPSE_ASYM |
  4733. ADVERTISE_SLCT);
  4734. newadv |= tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  4735. newadv |= ethtool_adv_to_mii_adv_x(tp->link_config.advertising);
  4736. if ((newadv != adv) || !(bmcr & BMCR_ANENABLE)) {
  4737. tg3_writephy(tp, MII_ADVERTISE, newadv);
  4738. bmcr |= BMCR_ANENABLE | BMCR_ANRESTART;
  4739. tg3_writephy(tp, MII_BMCR, bmcr);
  4740. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  4741. tp->serdes_counter = SERDES_AN_TIMEOUT_5714S;
  4742. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  4743. return err;
  4744. }
  4745. } else {
  4746. u32 new_bmcr;
  4747. bmcr &= ~BMCR_SPEED1000;
  4748. new_bmcr = bmcr & ~(BMCR_ANENABLE | BMCR_FULLDPLX);
  4749. if (tp->link_config.duplex == DUPLEX_FULL)
  4750. new_bmcr |= BMCR_FULLDPLX;
  4751. if (new_bmcr != bmcr) {
  4752. /* BMCR_SPEED1000 is a reserved bit that needs
  4753. * to be set on write.
  4754. */
  4755. new_bmcr |= BMCR_SPEED1000;
  4756. /* Force a linkdown */
  4757. if (tp->link_up) {
  4758. u32 adv;
  4759. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  4760. adv &= ~(ADVERTISE_1000XFULL |
  4761. ADVERTISE_1000XHALF |
  4762. ADVERTISE_SLCT);
  4763. tg3_writephy(tp, MII_ADVERTISE, adv);
  4764. tg3_writephy(tp, MII_BMCR, bmcr |
  4765. BMCR_ANRESTART |
  4766. BMCR_ANENABLE);
  4767. udelay(10);
  4768. tg3_carrier_off(tp);
  4769. }
  4770. tg3_writephy(tp, MII_BMCR, new_bmcr);
  4771. bmcr = new_bmcr;
  4772. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  4773. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  4774. if (tg3_asic_rev(tp) == ASIC_REV_5714) {
  4775. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  4776. bmsr |= BMSR_LSTATUS;
  4777. else
  4778. bmsr &= ~BMSR_LSTATUS;
  4779. }
  4780. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  4781. }
  4782. }
  4783. if (bmsr & BMSR_LSTATUS) {
  4784. current_speed = SPEED_1000;
  4785. current_link_up = true;
  4786. if (bmcr & BMCR_FULLDPLX)
  4787. current_duplex = DUPLEX_FULL;
  4788. else
  4789. current_duplex = DUPLEX_HALF;
  4790. local_adv = 0;
  4791. remote_adv = 0;
  4792. if (bmcr & BMCR_ANENABLE) {
  4793. u32 common;
  4794. err |= tg3_readphy(tp, MII_ADVERTISE, &local_adv);
  4795. err |= tg3_readphy(tp, MII_LPA, &remote_adv);
  4796. common = local_adv & remote_adv;
  4797. if (common & (ADVERTISE_1000XHALF |
  4798. ADVERTISE_1000XFULL)) {
  4799. if (common & ADVERTISE_1000XFULL)
  4800. current_duplex = DUPLEX_FULL;
  4801. else
  4802. current_duplex = DUPLEX_HALF;
  4803. tp->link_config.rmt_adv =
  4804. mii_adv_to_ethtool_adv_x(remote_adv);
  4805. } else if (!tg3_flag(tp, 5780_CLASS)) {
  4806. /* Link is up via parallel detect */
  4807. } else {
  4808. current_link_up = false;
  4809. }
  4810. }
  4811. }
  4812. fiber_setup_done:
  4813. if (current_link_up && current_duplex == DUPLEX_FULL)
  4814. tg3_setup_flow_control(tp, local_adv, remote_adv);
  4815. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  4816. if (tp->link_config.active_duplex == DUPLEX_HALF)
  4817. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  4818. tw32_f(MAC_MODE, tp->mac_mode);
  4819. udelay(40);
  4820. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  4821. tp->link_config.active_speed = current_speed;
  4822. tp->link_config.active_duplex = current_duplex;
  4823. tg3_test_and_report_link_chg(tp, current_link_up);
  4824. return err;
  4825. }
  4826. static void tg3_serdes_parallel_detect(struct tg3 *tp)
  4827. {
  4828. if (tp->serdes_counter) {
  4829. /* Give autoneg time to complete. */
  4830. tp->serdes_counter--;
  4831. return;
  4832. }
  4833. if (!tp->link_up &&
  4834. (tp->link_config.autoneg == AUTONEG_ENABLE)) {
  4835. u32 bmcr;
  4836. tg3_readphy(tp, MII_BMCR, &bmcr);
  4837. if (bmcr & BMCR_ANENABLE) {
  4838. u32 phy1, phy2;
  4839. /* Select shadow register 0x1f */
  4840. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x7c00);
  4841. tg3_readphy(tp, MII_TG3_MISC_SHDW, &phy1);
  4842. /* Select expansion interrupt status register */
  4843. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  4844. MII_TG3_DSP_EXP1_INT_STAT);
  4845. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
  4846. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
  4847. if ((phy1 & 0x10) && !(phy2 & 0x20)) {
  4848. /* We have signal detect and not receiving
  4849. * config code words, link is up by parallel
  4850. * detection.
  4851. */
  4852. bmcr &= ~BMCR_ANENABLE;
  4853. bmcr |= BMCR_SPEED1000 | BMCR_FULLDPLX;
  4854. tg3_writephy(tp, MII_BMCR, bmcr);
  4855. tp->phy_flags |= TG3_PHYFLG_PARALLEL_DETECT;
  4856. }
  4857. }
  4858. } else if (tp->link_up &&
  4859. (tp->link_config.autoneg == AUTONEG_ENABLE) &&
  4860. (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT)) {
  4861. u32 phy2;
  4862. /* Select expansion interrupt status register */
  4863. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  4864. MII_TG3_DSP_EXP1_INT_STAT);
  4865. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
  4866. if (phy2 & 0x20) {
  4867. u32 bmcr;
  4868. /* Config code words received, turn on autoneg. */
  4869. tg3_readphy(tp, MII_BMCR, &bmcr);
  4870. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANENABLE);
  4871. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  4872. }
  4873. }
  4874. }
  4875. static int tg3_setup_phy(struct tg3 *tp, bool force_reset)
  4876. {
  4877. u32 val;
  4878. int err;
  4879. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  4880. err = tg3_setup_fiber_phy(tp, force_reset);
  4881. else if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
  4882. err = tg3_setup_fiber_mii_phy(tp, force_reset);
  4883. else
  4884. err = tg3_setup_copper_phy(tp, force_reset);
  4885. if (tg3_chip_rev(tp) == CHIPREV_5784_AX) {
  4886. u32 scale;
  4887. val = tr32(TG3_CPMU_CLCK_STAT) & CPMU_CLCK_STAT_MAC_CLCK_MASK;
  4888. if (val == CPMU_CLCK_STAT_MAC_CLCK_62_5)
  4889. scale = 65;
  4890. else if (val == CPMU_CLCK_STAT_MAC_CLCK_6_25)
  4891. scale = 6;
  4892. else
  4893. scale = 12;
  4894. val = tr32(GRC_MISC_CFG) & ~GRC_MISC_CFG_PRESCALAR_MASK;
  4895. val |= (scale << GRC_MISC_CFG_PRESCALAR_SHIFT);
  4896. tw32(GRC_MISC_CFG, val);
  4897. }
  4898. val = (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  4899. (6 << TX_LENGTHS_IPG_SHIFT);
  4900. if (tg3_asic_rev(tp) == ASIC_REV_5720 ||
  4901. tg3_asic_rev(tp) == ASIC_REV_5762)
  4902. val |= tr32(MAC_TX_LENGTHS) &
  4903. (TX_LENGTHS_JMB_FRM_LEN_MSK |
  4904. TX_LENGTHS_CNT_DWN_VAL_MSK);
  4905. if (tp->link_config.active_speed == SPEED_1000 &&
  4906. tp->link_config.active_duplex == DUPLEX_HALF)
  4907. tw32(MAC_TX_LENGTHS, val |
  4908. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT));
  4909. else
  4910. tw32(MAC_TX_LENGTHS, val |
  4911. (32 << TX_LENGTHS_SLOT_TIME_SHIFT));
  4912. if (!tg3_flag(tp, 5705_PLUS)) {
  4913. if (tp->link_up) {
  4914. tw32(HOSTCC_STAT_COAL_TICKS,
  4915. tp->coal.stats_block_coalesce_usecs);
  4916. } else {
  4917. tw32(HOSTCC_STAT_COAL_TICKS, 0);
  4918. }
  4919. }
  4920. if (tg3_flag(tp, ASPM_WORKAROUND)) {
  4921. val = tr32(PCIE_PWR_MGMT_THRESH);
  4922. if (!tp->link_up)
  4923. val = (val & ~PCIE_PWR_MGMT_L1_THRESH_MSK) |
  4924. tp->pwrmgmt_thresh;
  4925. else
  4926. val |= PCIE_PWR_MGMT_L1_THRESH_MSK;
  4927. tw32(PCIE_PWR_MGMT_THRESH, val);
  4928. }
  4929. return err;
  4930. }
  4931. /* tp->lock must be held */
  4932. static u64 tg3_refclk_read(struct tg3 *tp)
  4933. {
  4934. u64 stamp = tr32(TG3_EAV_REF_CLCK_LSB);
  4935. return stamp | (u64)tr32(TG3_EAV_REF_CLCK_MSB) << 32;
  4936. }
  4937. /* tp->lock must be held */
  4938. static void tg3_refclk_write(struct tg3 *tp, u64 newval)
  4939. {
  4940. tw32(TG3_EAV_REF_CLCK_CTL, TG3_EAV_REF_CLCK_CTL_STOP);
  4941. tw32(TG3_EAV_REF_CLCK_LSB, newval & 0xffffffff);
  4942. tw32(TG3_EAV_REF_CLCK_MSB, newval >> 32);
  4943. tw32_f(TG3_EAV_REF_CLCK_CTL, TG3_EAV_REF_CLCK_CTL_RESUME);
  4944. }
  4945. static inline void tg3_full_lock(struct tg3 *tp, int irq_sync);
  4946. static inline void tg3_full_unlock(struct tg3 *tp);
  4947. static int tg3_get_ts_info(struct net_device *dev, struct ethtool_ts_info *info)
  4948. {
  4949. struct tg3 *tp = netdev_priv(dev);
  4950. info->so_timestamping = SOF_TIMESTAMPING_TX_SOFTWARE |
  4951. SOF_TIMESTAMPING_RX_SOFTWARE |
  4952. SOF_TIMESTAMPING_SOFTWARE;
  4953. if (tg3_flag(tp, PTP_CAPABLE)) {
  4954. info->so_timestamping |= SOF_TIMESTAMPING_TX_HARDWARE |
  4955. SOF_TIMESTAMPING_RX_HARDWARE |
  4956. SOF_TIMESTAMPING_RAW_HARDWARE;
  4957. }
  4958. if (tp->ptp_clock)
  4959. info->phc_index = ptp_clock_index(tp->ptp_clock);
  4960. else
  4961. info->phc_index = -1;
  4962. info->tx_types = (1 << HWTSTAMP_TX_OFF) | (1 << HWTSTAMP_TX_ON);
  4963. info->rx_filters = (1 << HWTSTAMP_FILTER_NONE) |
  4964. (1 << HWTSTAMP_FILTER_PTP_V1_L4_EVENT) |
  4965. (1 << HWTSTAMP_FILTER_PTP_V2_L2_EVENT) |
  4966. (1 << HWTSTAMP_FILTER_PTP_V2_L4_EVENT);
  4967. return 0;
  4968. }
  4969. static int tg3_ptp_adjfreq(struct ptp_clock_info *ptp, s32 ppb)
  4970. {
  4971. struct tg3 *tp = container_of(ptp, struct tg3, ptp_info);
  4972. bool neg_adj = false;
  4973. u32 correction = 0;
  4974. if (ppb < 0) {
  4975. neg_adj = true;
  4976. ppb = -ppb;
  4977. }
  4978. /* Frequency adjustment is performed using hardware with a 24 bit
  4979. * accumulator and a programmable correction value. On each clk, the
  4980. * correction value gets added to the accumulator and when it
  4981. * overflows, the time counter is incremented/decremented.
  4982. *
  4983. * So conversion from ppb to correction value is
  4984. * ppb * (1 << 24) / 1000000000
  4985. */
  4986. correction = div_u64((u64)ppb * (1 << 24), 1000000000ULL) &
  4987. TG3_EAV_REF_CLK_CORRECT_MASK;
  4988. tg3_full_lock(tp, 0);
  4989. if (correction)
  4990. tw32(TG3_EAV_REF_CLK_CORRECT_CTL,
  4991. TG3_EAV_REF_CLK_CORRECT_EN |
  4992. (neg_adj ? TG3_EAV_REF_CLK_CORRECT_NEG : 0) | correction);
  4993. else
  4994. tw32(TG3_EAV_REF_CLK_CORRECT_CTL, 0);
  4995. tg3_full_unlock(tp);
  4996. return 0;
  4997. }
  4998. static int tg3_ptp_adjtime(struct ptp_clock_info *ptp, s64 delta)
  4999. {
  5000. struct tg3 *tp = container_of(ptp, struct tg3, ptp_info);
  5001. tg3_full_lock(tp, 0);
  5002. tp->ptp_adjust += delta;
  5003. tg3_full_unlock(tp);
  5004. return 0;
  5005. }
  5006. static int tg3_ptp_gettime(struct ptp_clock_info *ptp, struct timespec *ts)
  5007. {
  5008. u64 ns;
  5009. u32 remainder;
  5010. struct tg3 *tp = container_of(ptp, struct tg3, ptp_info);
  5011. tg3_full_lock(tp, 0);
  5012. ns = tg3_refclk_read(tp);
  5013. ns += tp->ptp_adjust;
  5014. tg3_full_unlock(tp);
  5015. ts->tv_sec = div_u64_rem(ns, 1000000000, &remainder);
  5016. ts->tv_nsec = remainder;
  5017. return 0;
  5018. }
  5019. static int tg3_ptp_settime(struct ptp_clock_info *ptp,
  5020. const struct timespec *ts)
  5021. {
  5022. u64 ns;
  5023. struct tg3 *tp = container_of(ptp, struct tg3, ptp_info);
  5024. ns = timespec_to_ns(ts);
  5025. tg3_full_lock(tp, 0);
  5026. tg3_refclk_write(tp, ns);
  5027. tp->ptp_adjust = 0;
  5028. tg3_full_unlock(tp);
  5029. return 0;
  5030. }
  5031. static int tg3_ptp_enable(struct ptp_clock_info *ptp,
  5032. struct ptp_clock_request *rq, int on)
  5033. {
  5034. return -EOPNOTSUPP;
  5035. }
  5036. static const struct ptp_clock_info tg3_ptp_caps = {
  5037. .owner = THIS_MODULE,
  5038. .name = "tg3 clock",
  5039. .max_adj = 250000000,
  5040. .n_alarm = 0,
  5041. .n_ext_ts = 0,
  5042. .n_per_out = 0,
  5043. .pps = 0,
  5044. .adjfreq = tg3_ptp_adjfreq,
  5045. .adjtime = tg3_ptp_adjtime,
  5046. .gettime = tg3_ptp_gettime,
  5047. .settime = tg3_ptp_settime,
  5048. .enable = tg3_ptp_enable,
  5049. };
  5050. static void tg3_hwclock_to_timestamp(struct tg3 *tp, u64 hwclock,
  5051. struct skb_shared_hwtstamps *timestamp)
  5052. {
  5053. memset(timestamp, 0, sizeof(struct skb_shared_hwtstamps));
  5054. timestamp->hwtstamp = ns_to_ktime((hwclock & TG3_TSTAMP_MASK) +
  5055. tp->ptp_adjust);
  5056. }
  5057. /* tp->lock must be held */
  5058. static void tg3_ptp_init(struct tg3 *tp)
  5059. {
  5060. if (!tg3_flag(tp, PTP_CAPABLE))
  5061. return;
  5062. /* Initialize the hardware clock to the system time. */
  5063. tg3_refclk_write(tp, ktime_to_ns(ktime_get_real()));
  5064. tp->ptp_adjust = 0;
  5065. tp->ptp_info = tg3_ptp_caps;
  5066. }
  5067. /* tp->lock must be held */
  5068. static void tg3_ptp_resume(struct tg3 *tp)
  5069. {
  5070. if (!tg3_flag(tp, PTP_CAPABLE))
  5071. return;
  5072. tg3_refclk_write(tp, ktime_to_ns(ktime_get_real()) + tp->ptp_adjust);
  5073. tp->ptp_adjust = 0;
  5074. }
  5075. static void tg3_ptp_fini(struct tg3 *tp)
  5076. {
  5077. if (!tg3_flag(tp, PTP_CAPABLE) || !tp->ptp_clock)
  5078. return;
  5079. ptp_clock_unregister(tp->ptp_clock);
  5080. tp->ptp_clock = NULL;
  5081. tp->ptp_adjust = 0;
  5082. }
  5083. static inline int tg3_irq_sync(struct tg3 *tp)
  5084. {
  5085. return tp->irq_sync;
  5086. }
  5087. static inline void tg3_rd32_loop(struct tg3 *tp, u32 *dst, u32 off, u32 len)
  5088. {
  5089. int i;
  5090. dst = (u32 *)((u8 *)dst + off);
  5091. for (i = 0; i < len; i += sizeof(u32))
  5092. *dst++ = tr32(off + i);
  5093. }
  5094. static void tg3_dump_legacy_regs(struct tg3 *tp, u32 *regs)
  5095. {
  5096. tg3_rd32_loop(tp, regs, TG3PCI_VENDOR, 0xb0);
  5097. tg3_rd32_loop(tp, regs, MAILBOX_INTERRUPT_0, 0x200);
  5098. tg3_rd32_loop(tp, regs, MAC_MODE, 0x4f0);
  5099. tg3_rd32_loop(tp, regs, SNDDATAI_MODE, 0xe0);
  5100. tg3_rd32_loop(tp, regs, SNDDATAC_MODE, 0x04);
  5101. tg3_rd32_loop(tp, regs, SNDBDS_MODE, 0x80);
  5102. tg3_rd32_loop(tp, regs, SNDBDI_MODE, 0x48);
  5103. tg3_rd32_loop(tp, regs, SNDBDC_MODE, 0x04);
  5104. tg3_rd32_loop(tp, regs, RCVLPC_MODE, 0x20);
  5105. tg3_rd32_loop(tp, regs, RCVLPC_SELLST_BASE, 0x15c);
  5106. tg3_rd32_loop(tp, regs, RCVDBDI_MODE, 0x0c);
  5107. tg3_rd32_loop(tp, regs, RCVDBDI_JUMBO_BD, 0x3c);
  5108. tg3_rd32_loop(tp, regs, RCVDBDI_BD_PROD_IDX_0, 0x44);
  5109. tg3_rd32_loop(tp, regs, RCVDCC_MODE, 0x04);
  5110. tg3_rd32_loop(tp, regs, RCVBDI_MODE, 0x20);
  5111. tg3_rd32_loop(tp, regs, RCVCC_MODE, 0x14);
  5112. tg3_rd32_loop(tp, regs, RCVLSC_MODE, 0x08);
  5113. tg3_rd32_loop(tp, regs, MBFREE_MODE, 0x08);
  5114. tg3_rd32_loop(tp, regs, HOSTCC_MODE, 0x100);
  5115. if (tg3_flag(tp, SUPPORT_MSIX))
  5116. tg3_rd32_loop(tp, regs, HOSTCC_RXCOL_TICKS_VEC1, 0x180);
  5117. tg3_rd32_loop(tp, regs, MEMARB_MODE, 0x10);
  5118. tg3_rd32_loop(tp, regs, BUFMGR_MODE, 0x58);
  5119. tg3_rd32_loop(tp, regs, RDMAC_MODE, 0x08);
  5120. tg3_rd32_loop(tp, regs, WDMAC_MODE, 0x08);
  5121. tg3_rd32_loop(tp, regs, RX_CPU_MODE, 0x04);
  5122. tg3_rd32_loop(tp, regs, RX_CPU_STATE, 0x04);
  5123. tg3_rd32_loop(tp, regs, RX_CPU_PGMCTR, 0x04);
  5124. tg3_rd32_loop(tp, regs, RX_CPU_HWBKPT, 0x04);
  5125. if (!tg3_flag(tp, 5705_PLUS)) {
  5126. tg3_rd32_loop(tp, regs, TX_CPU_MODE, 0x04);
  5127. tg3_rd32_loop(tp, regs, TX_CPU_STATE, 0x04);
  5128. tg3_rd32_loop(tp, regs, TX_CPU_PGMCTR, 0x04);
  5129. }
  5130. tg3_rd32_loop(tp, regs, GRCMBOX_INTERRUPT_0, 0x110);
  5131. tg3_rd32_loop(tp, regs, FTQ_RESET, 0x120);
  5132. tg3_rd32_loop(tp, regs, MSGINT_MODE, 0x0c);
  5133. tg3_rd32_loop(tp, regs, DMAC_MODE, 0x04);
  5134. tg3_rd32_loop(tp, regs, GRC_MODE, 0x4c);
  5135. if (tg3_flag(tp, NVRAM))
  5136. tg3_rd32_loop(tp, regs, NVRAM_CMD, 0x24);
  5137. }
  5138. static void tg3_dump_state(struct tg3 *tp)
  5139. {
  5140. int i;
  5141. u32 *regs;
  5142. regs = kzalloc(TG3_REG_BLK_SIZE, GFP_ATOMIC);
  5143. if (!regs)
  5144. return;
  5145. if (tg3_flag(tp, PCI_EXPRESS)) {
  5146. /* Read up to but not including private PCI registers */
  5147. for (i = 0; i < TG3_PCIE_TLDLPL_PORT; i += sizeof(u32))
  5148. regs[i / sizeof(u32)] = tr32(i);
  5149. } else
  5150. tg3_dump_legacy_regs(tp, regs);
  5151. for (i = 0; i < TG3_REG_BLK_SIZE / sizeof(u32); i += 4) {
  5152. if (!regs[i + 0] && !regs[i + 1] &&
  5153. !regs[i + 2] && !regs[i + 3])
  5154. continue;
  5155. netdev_err(tp->dev, "0x%08x: 0x%08x, 0x%08x, 0x%08x, 0x%08x\n",
  5156. i * 4,
  5157. regs[i + 0], regs[i + 1], regs[i + 2], regs[i + 3]);
  5158. }
  5159. kfree(regs);
  5160. for (i = 0; i < tp->irq_cnt; i++) {
  5161. struct tg3_napi *tnapi = &tp->napi[i];
  5162. /* SW status block */
  5163. netdev_err(tp->dev,
  5164. "%d: Host status block [%08x:%08x:(%04x:%04x:%04x):(%04x:%04x)]\n",
  5165. i,
  5166. tnapi->hw_status->status,
  5167. tnapi->hw_status->status_tag,
  5168. tnapi->hw_status->rx_jumbo_consumer,
  5169. tnapi->hw_status->rx_consumer,
  5170. tnapi->hw_status->rx_mini_consumer,
  5171. tnapi->hw_status->idx[0].rx_producer,
  5172. tnapi->hw_status->idx[0].tx_consumer);
  5173. netdev_err(tp->dev,
  5174. "%d: NAPI info [%08x:%08x:(%04x:%04x:%04x):%04x:(%04x:%04x:%04x:%04x)]\n",
  5175. i,
  5176. tnapi->last_tag, tnapi->last_irq_tag,
  5177. tnapi->tx_prod, tnapi->tx_cons, tnapi->tx_pending,
  5178. tnapi->rx_rcb_ptr,
  5179. tnapi->prodring.rx_std_prod_idx,
  5180. tnapi->prodring.rx_std_cons_idx,
  5181. tnapi->prodring.rx_jmb_prod_idx,
  5182. tnapi->prodring.rx_jmb_cons_idx);
  5183. }
  5184. }
  5185. /* This is called whenever we suspect that the system chipset is re-
  5186. * ordering the sequence of MMIO to the tx send mailbox. The symptom
  5187. * is bogus tx completions. We try to recover by setting the
  5188. * TG3_FLAG_MBOX_WRITE_REORDER flag and resetting the chip later
  5189. * in the workqueue.
  5190. */
  5191. static void tg3_tx_recover(struct tg3 *tp)
  5192. {
  5193. BUG_ON(tg3_flag(tp, MBOX_WRITE_REORDER) ||
  5194. tp->write32_tx_mbox == tg3_write_indirect_mbox);
  5195. netdev_warn(tp->dev,
  5196. "The system may be re-ordering memory-mapped I/O "
  5197. "cycles to the network device, attempting to recover. "
  5198. "Please report the problem to the driver maintainer "
  5199. "and include system chipset information.\n");
  5200. spin_lock(&tp->lock);
  5201. tg3_flag_set(tp, TX_RECOVERY_PENDING);
  5202. spin_unlock(&tp->lock);
  5203. }
  5204. static inline u32 tg3_tx_avail(struct tg3_napi *tnapi)
  5205. {
  5206. /* Tell compiler to fetch tx indices from memory. */
  5207. barrier();
  5208. return tnapi->tx_pending -
  5209. ((tnapi->tx_prod - tnapi->tx_cons) & (TG3_TX_RING_SIZE - 1));
  5210. }
  5211. /* Tigon3 never reports partial packet sends. So we do not
  5212. * need special logic to handle SKBs that have not had all
  5213. * of their frags sent yet, like SunGEM does.
  5214. */
  5215. static void tg3_tx(struct tg3_napi *tnapi)
  5216. {
  5217. struct tg3 *tp = tnapi->tp;
  5218. u32 hw_idx = tnapi->hw_status->idx[0].tx_consumer;
  5219. u32 sw_idx = tnapi->tx_cons;
  5220. struct netdev_queue *txq;
  5221. int index = tnapi - tp->napi;
  5222. unsigned int pkts_compl = 0, bytes_compl = 0;
  5223. if (tg3_flag(tp, ENABLE_TSS))
  5224. index--;
  5225. txq = netdev_get_tx_queue(tp->dev, index);
  5226. while (sw_idx != hw_idx) {
  5227. struct tg3_tx_ring_info *ri = &tnapi->tx_buffers[sw_idx];
  5228. struct sk_buff *skb = ri->skb;
  5229. int i, tx_bug = 0;
  5230. if (unlikely(skb == NULL)) {
  5231. tg3_tx_recover(tp);
  5232. return;
  5233. }
  5234. if (tnapi->tx_ring[sw_idx].len_flags & TXD_FLAG_HWTSTAMP) {
  5235. struct skb_shared_hwtstamps timestamp;
  5236. u64 hwclock = tr32(TG3_TX_TSTAMP_LSB);
  5237. hwclock |= (u64)tr32(TG3_TX_TSTAMP_MSB) << 32;
  5238. tg3_hwclock_to_timestamp(tp, hwclock, &timestamp);
  5239. skb_tstamp_tx(skb, &timestamp);
  5240. }
  5241. pci_unmap_single(tp->pdev,
  5242. dma_unmap_addr(ri, mapping),
  5243. skb_headlen(skb),
  5244. PCI_DMA_TODEVICE);
  5245. ri->skb = NULL;
  5246. while (ri->fragmented) {
  5247. ri->fragmented = false;
  5248. sw_idx = NEXT_TX(sw_idx);
  5249. ri = &tnapi->tx_buffers[sw_idx];
  5250. }
  5251. sw_idx = NEXT_TX(sw_idx);
  5252. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  5253. ri = &tnapi->tx_buffers[sw_idx];
  5254. if (unlikely(ri->skb != NULL || sw_idx == hw_idx))
  5255. tx_bug = 1;
  5256. pci_unmap_page(tp->pdev,
  5257. dma_unmap_addr(ri, mapping),
  5258. skb_frag_size(&skb_shinfo(skb)->frags[i]),
  5259. PCI_DMA_TODEVICE);
  5260. while (ri->fragmented) {
  5261. ri->fragmented = false;
  5262. sw_idx = NEXT_TX(sw_idx);
  5263. ri = &tnapi->tx_buffers[sw_idx];
  5264. }
  5265. sw_idx = NEXT_TX(sw_idx);
  5266. }
  5267. pkts_compl++;
  5268. bytes_compl += skb->len;
  5269. dev_kfree_skb(skb);
  5270. if (unlikely(tx_bug)) {
  5271. tg3_tx_recover(tp);
  5272. return;
  5273. }
  5274. }
  5275. netdev_tx_completed_queue(txq, pkts_compl, bytes_compl);
  5276. tnapi->tx_cons = sw_idx;
  5277. /* Need to make the tx_cons update visible to tg3_start_xmit()
  5278. * before checking for netif_queue_stopped(). Without the
  5279. * memory barrier, there is a small possibility that tg3_start_xmit()
  5280. * will miss it and cause the queue to be stopped forever.
  5281. */
  5282. smp_mb();
  5283. if (unlikely(netif_tx_queue_stopped(txq) &&
  5284. (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))) {
  5285. __netif_tx_lock(txq, smp_processor_id());
  5286. if (netif_tx_queue_stopped(txq) &&
  5287. (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))
  5288. netif_tx_wake_queue(txq);
  5289. __netif_tx_unlock(txq);
  5290. }
  5291. }
  5292. static void tg3_frag_free(bool is_frag, void *data)
  5293. {
  5294. if (is_frag)
  5295. put_page(virt_to_head_page(data));
  5296. else
  5297. kfree(data);
  5298. }
  5299. static void tg3_rx_data_free(struct tg3 *tp, struct ring_info *ri, u32 map_sz)
  5300. {
  5301. unsigned int skb_size = SKB_DATA_ALIGN(map_sz + TG3_RX_OFFSET(tp)) +
  5302. SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
  5303. if (!ri->data)
  5304. return;
  5305. pci_unmap_single(tp->pdev, dma_unmap_addr(ri, mapping),
  5306. map_sz, PCI_DMA_FROMDEVICE);
  5307. tg3_frag_free(skb_size <= PAGE_SIZE, ri->data);
  5308. ri->data = NULL;
  5309. }
  5310. /* Returns size of skb allocated or < 0 on error.
  5311. *
  5312. * We only need to fill in the address because the other members
  5313. * of the RX descriptor are invariant, see tg3_init_rings.
  5314. *
  5315. * Note the purposeful assymetry of cpu vs. chip accesses. For
  5316. * posting buffers we only dirty the first cache line of the RX
  5317. * descriptor (containing the address). Whereas for the RX status
  5318. * buffers the cpu only reads the last cacheline of the RX descriptor
  5319. * (to fetch the error flags, vlan tag, checksum, and opaque cookie).
  5320. */
  5321. static int tg3_alloc_rx_data(struct tg3 *tp, struct tg3_rx_prodring_set *tpr,
  5322. u32 opaque_key, u32 dest_idx_unmasked,
  5323. unsigned int *frag_size)
  5324. {
  5325. struct tg3_rx_buffer_desc *desc;
  5326. struct ring_info *map;
  5327. u8 *data;
  5328. dma_addr_t mapping;
  5329. int skb_size, data_size, dest_idx;
  5330. switch (opaque_key) {
  5331. case RXD_OPAQUE_RING_STD:
  5332. dest_idx = dest_idx_unmasked & tp->rx_std_ring_mask;
  5333. desc = &tpr->rx_std[dest_idx];
  5334. map = &tpr->rx_std_buffers[dest_idx];
  5335. data_size = tp->rx_pkt_map_sz;
  5336. break;
  5337. case RXD_OPAQUE_RING_JUMBO:
  5338. dest_idx = dest_idx_unmasked & tp->rx_jmb_ring_mask;
  5339. desc = &tpr->rx_jmb[dest_idx].std;
  5340. map = &tpr->rx_jmb_buffers[dest_idx];
  5341. data_size = TG3_RX_JMB_MAP_SZ;
  5342. break;
  5343. default:
  5344. return -EINVAL;
  5345. }
  5346. /* Do not overwrite any of the map or rp information
  5347. * until we are sure we can commit to a new buffer.
  5348. *
  5349. * Callers depend upon this behavior and assume that
  5350. * we leave everything unchanged if we fail.
  5351. */
  5352. skb_size = SKB_DATA_ALIGN(data_size + TG3_RX_OFFSET(tp)) +
  5353. SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
  5354. if (skb_size <= PAGE_SIZE) {
  5355. data = netdev_alloc_frag(skb_size);
  5356. *frag_size = skb_size;
  5357. } else {
  5358. data = kmalloc(skb_size, GFP_ATOMIC);
  5359. *frag_size = 0;
  5360. }
  5361. if (!data)
  5362. return -ENOMEM;
  5363. mapping = pci_map_single(tp->pdev,
  5364. data + TG3_RX_OFFSET(tp),
  5365. data_size,
  5366. PCI_DMA_FROMDEVICE);
  5367. if (unlikely(pci_dma_mapping_error(tp->pdev, mapping))) {
  5368. tg3_frag_free(skb_size <= PAGE_SIZE, data);
  5369. return -EIO;
  5370. }
  5371. map->data = data;
  5372. dma_unmap_addr_set(map, mapping, mapping);
  5373. desc->addr_hi = ((u64)mapping >> 32);
  5374. desc->addr_lo = ((u64)mapping & 0xffffffff);
  5375. return data_size;
  5376. }
  5377. /* We only need to move over in the address because the other
  5378. * members of the RX descriptor are invariant. See notes above
  5379. * tg3_alloc_rx_data for full details.
  5380. */
  5381. static void tg3_recycle_rx(struct tg3_napi *tnapi,
  5382. struct tg3_rx_prodring_set *dpr,
  5383. u32 opaque_key, int src_idx,
  5384. u32 dest_idx_unmasked)
  5385. {
  5386. struct tg3 *tp = tnapi->tp;
  5387. struct tg3_rx_buffer_desc *src_desc, *dest_desc;
  5388. struct ring_info *src_map, *dest_map;
  5389. struct tg3_rx_prodring_set *spr = &tp->napi[0].prodring;
  5390. int dest_idx;
  5391. switch (opaque_key) {
  5392. case RXD_OPAQUE_RING_STD:
  5393. dest_idx = dest_idx_unmasked & tp->rx_std_ring_mask;
  5394. dest_desc = &dpr->rx_std[dest_idx];
  5395. dest_map = &dpr->rx_std_buffers[dest_idx];
  5396. src_desc = &spr->rx_std[src_idx];
  5397. src_map = &spr->rx_std_buffers[src_idx];
  5398. break;
  5399. case RXD_OPAQUE_RING_JUMBO:
  5400. dest_idx = dest_idx_unmasked & tp->rx_jmb_ring_mask;
  5401. dest_desc = &dpr->rx_jmb[dest_idx].std;
  5402. dest_map = &dpr->rx_jmb_buffers[dest_idx];
  5403. src_desc = &spr->rx_jmb[src_idx].std;
  5404. src_map = &spr->rx_jmb_buffers[src_idx];
  5405. break;
  5406. default:
  5407. return;
  5408. }
  5409. dest_map->data = src_map->data;
  5410. dma_unmap_addr_set(dest_map, mapping,
  5411. dma_unmap_addr(src_map, mapping));
  5412. dest_desc->addr_hi = src_desc->addr_hi;
  5413. dest_desc->addr_lo = src_desc->addr_lo;
  5414. /* Ensure that the update to the skb happens after the physical
  5415. * addresses have been transferred to the new BD location.
  5416. */
  5417. smp_wmb();
  5418. src_map->data = NULL;
  5419. }
  5420. /* The RX ring scheme is composed of multiple rings which post fresh
  5421. * buffers to the chip, and one special ring the chip uses to report
  5422. * status back to the host.
  5423. *
  5424. * The special ring reports the status of received packets to the
  5425. * host. The chip does not write into the original descriptor the
  5426. * RX buffer was obtained from. The chip simply takes the original
  5427. * descriptor as provided by the host, updates the status and length
  5428. * field, then writes this into the next status ring entry.
  5429. *
  5430. * Each ring the host uses to post buffers to the chip is described
  5431. * by a TG3_BDINFO entry in the chips SRAM area. When a packet arrives,
  5432. * it is first placed into the on-chip ram. When the packet's length
  5433. * is known, it walks down the TG3_BDINFO entries to select the ring.
  5434. * Each TG3_BDINFO specifies a MAXLEN field and the first TG3_BDINFO
  5435. * which is within the range of the new packet's length is chosen.
  5436. *
  5437. * The "separate ring for rx status" scheme may sound queer, but it makes
  5438. * sense from a cache coherency perspective. If only the host writes
  5439. * to the buffer post rings, and only the chip writes to the rx status
  5440. * rings, then cache lines never move beyond shared-modified state.
  5441. * If both the host and chip were to write into the same ring, cache line
  5442. * eviction could occur since both entities want it in an exclusive state.
  5443. */
  5444. static int tg3_rx(struct tg3_napi *tnapi, int budget)
  5445. {
  5446. struct tg3 *tp = tnapi->tp;
  5447. u32 work_mask, rx_std_posted = 0;
  5448. u32 std_prod_idx, jmb_prod_idx;
  5449. u32 sw_idx = tnapi->rx_rcb_ptr;
  5450. u16 hw_idx;
  5451. int received;
  5452. struct tg3_rx_prodring_set *tpr = &tnapi->prodring;
  5453. hw_idx = *(tnapi->rx_rcb_prod_idx);
  5454. /*
  5455. * We need to order the read of hw_idx and the read of
  5456. * the opaque cookie.
  5457. */
  5458. rmb();
  5459. work_mask = 0;
  5460. received = 0;
  5461. std_prod_idx = tpr->rx_std_prod_idx;
  5462. jmb_prod_idx = tpr->rx_jmb_prod_idx;
  5463. while (sw_idx != hw_idx && budget > 0) {
  5464. struct ring_info *ri;
  5465. struct tg3_rx_buffer_desc *desc = &tnapi->rx_rcb[sw_idx];
  5466. unsigned int len;
  5467. struct sk_buff *skb;
  5468. dma_addr_t dma_addr;
  5469. u32 opaque_key, desc_idx, *post_ptr;
  5470. u8 *data;
  5471. u64 tstamp = 0;
  5472. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  5473. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  5474. if (opaque_key == RXD_OPAQUE_RING_STD) {
  5475. ri = &tp->napi[0].prodring.rx_std_buffers[desc_idx];
  5476. dma_addr = dma_unmap_addr(ri, mapping);
  5477. data = ri->data;
  5478. post_ptr = &std_prod_idx;
  5479. rx_std_posted++;
  5480. } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
  5481. ri = &tp->napi[0].prodring.rx_jmb_buffers[desc_idx];
  5482. dma_addr = dma_unmap_addr(ri, mapping);
  5483. data = ri->data;
  5484. post_ptr = &jmb_prod_idx;
  5485. } else
  5486. goto next_pkt_nopost;
  5487. work_mask |= opaque_key;
  5488. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  5489. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII)) {
  5490. drop_it:
  5491. tg3_recycle_rx(tnapi, tpr, opaque_key,
  5492. desc_idx, *post_ptr);
  5493. drop_it_no_recycle:
  5494. /* Other statistics kept track of by card. */
  5495. tp->rx_dropped++;
  5496. goto next_pkt;
  5497. }
  5498. prefetch(data + TG3_RX_OFFSET(tp));
  5499. len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) -
  5500. ETH_FCS_LEN;
  5501. if ((desc->type_flags & RXD_FLAG_PTPSTAT_MASK) ==
  5502. RXD_FLAG_PTPSTAT_PTPV1 ||
  5503. (desc->type_flags & RXD_FLAG_PTPSTAT_MASK) ==
  5504. RXD_FLAG_PTPSTAT_PTPV2) {
  5505. tstamp = tr32(TG3_RX_TSTAMP_LSB);
  5506. tstamp |= (u64)tr32(TG3_RX_TSTAMP_MSB) << 32;
  5507. }
  5508. if (len > TG3_RX_COPY_THRESH(tp)) {
  5509. int skb_size;
  5510. unsigned int frag_size;
  5511. skb_size = tg3_alloc_rx_data(tp, tpr, opaque_key,
  5512. *post_ptr, &frag_size);
  5513. if (skb_size < 0)
  5514. goto drop_it;
  5515. pci_unmap_single(tp->pdev, dma_addr, skb_size,
  5516. PCI_DMA_FROMDEVICE);
  5517. skb = build_skb(data, frag_size);
  5518. if (!skb) {
  5519. tg3_frag_free(frag_size != 0, data);
  5520. goto drop_it_no_recycle;
  5521. }
  5522. skb_reserve(skb, TG3_RX_OFFSET(tp));
  5523. /* Ensure that the update to the data happens
  5524. * after the usage of the old DMA mapping.
  5525. */
  5526. smp_wmb();
  5527. ri->data = NULL;
  5528. } else {
  5529. tg3_recycle_rx(tnapi, tpr, opaque_key,
  5530. desc_idx, *post_ptr);
  5531. skb = netdev_alloc_skb(tp->dev,
  5532. len + TG3_RAW_IP_ALIGN);
  5533. if (skb == NULL)
  5534. goto drop_it_no_recycle;
  5535. skb_reserve(skb, TG3_RAW_IP_ALIGN);
  5536. pci_dma_sync_single_for_cpu(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  5537. memcpy(skb->data,
  5538. data + TG3_RX_OFFSET(tp),
  5539. len);
  5540. pci_dma_sync_single_for_device(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  5541. }
  5542. skb_put(skb, len);
  5543. if (tstamp)
  5544. tg3_hwclock_to_timestamp(tp, tstamp,
  5545. skb_hwtstamps(skb));
  5546. if ((tp->dev->features & NETIF_F_RXCSUM) &&
  5547. (desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
  5548. (((desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
  5549. >> RXD_TCPCSUM_SHIFT) == 0xffff))
  5550. skb->ip_summed = CHECKSUM_UNNECESSARY;
  5551. else
  5552. skb_checksum_none_assert(skb);
  5553. skb->protocol = eth_type_trans(skb, tp->dev);
  5554. if (len > (tp->dev->mtu + ETH_HLEN) &&
  5555. skb->protocol != htons(ETH_P_8021Q)) {
  5556. dev_kfree_skb(skb);
  5557. goto drop_it_no_recycle;
  5558. }
  5559. if (desc->type_flags & RXD_FLAG_VLAN &&
  5560. !(tp->rx_mode & RX_MODE_KEEP_VLAN_TAG))
  5561. __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q),
  5562. desc->err_vlan & RXD_VLAN_MASK);
  5563. napi_gro_receive(&tnapi->napi, skb);
  5564. received++;
  5565. budget--;
  5566. next_pkt:
  5567. (*post_ptr)++;
  5568. if (unlikely(rx_std_posted >= tp->rx_std_max_post)) {
  5569. tpr->rx_std_prod_idx = std_prod_idx &
  5570. tp->rx_std_ring_mask;
  5571. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
  5572. tpr->rx_std_prod_idx);
  5573. work_mask &= ~RXD_OPAQUE_RING_STD;
  5574. rx_std_posted = 0;
  5575. }
  5576. next_pkt_nopost:
  5577. sw_idx++;
  5578. sw_idx &= tp->rx_ret_ring_mask;
  5579. /* Refresh hw_idx to see if there is new work */
  5580. if (sw_idx == hw_idx) {
  5581. hw_idx = *(tnapi->rx_rcb_prod_idx);
  5582. rmb();
  5583. }
  5584. }
  5585. /* ACK the status ring. */
  5586. tnapi->rx_rcb_ptr = sw_idx;
  5587. tw32_rx_mbox(tnapi->consmbox, sw_idx);
  5588. /* Refill RX ring(s). */
  5589. if (!tg3_flag(tp, ENABLE_RSS)) {
  5590. /* Sync BD data before updating mailbox */
  5591. wmb();
  5592. if (work_mask & RXD_OPAQUE_RING_STD) {
  5593. tpr->rx_std_prod_idx = std_prod_idx &
  5594. tp->rx_std_ring_mask;
  5595. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
  5596. tpr->rx_std_prod_idx);
  5597. }
  5598. if (work_mask & RXD_OPAQUE_RING_JUMBO) {
  5599. tpr->rx_jmb_prod_idx = jmb_prod_idx &
  5600. tp->rx_jmb_ring_mask;
  5601. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
  5602. tpr->rx_jmb_prod_idx);
  5603. }
  5604. mmiowb();
  5605. } else if (work_mask) {
  5606. /* rx_std_buffers[] and rx_jmb_buffers[] entries must be
  5607. * updated before the producer indices can be updated.
  5608. */
  5609. smp_wmb();
  5610. tpr->rx_std_prod_idx = std_prod_idx & tp->rx_std_ring_mask;
  5611. tpr->rx_jmb_prod_idx = jmb_prod_idx & tp->rx_jmb_ring_mask;
  5612. if (tnapi != &tp->napi[1]) {
  5613. tp->rx_refill = true;
  5614. napi_schedule(&tp->napi[1].napi);
  5615. }
  5616. }
  5617. return received;
  5618. }
  5619. static void tg3_poll_link(struct tg3 *tp)
  5620. {
  5621. /* handle link change and other phy events */
  5622. if (!(tg3_flag(tp, USE_LINKCHG_REG) || tg3_flag(tp, POLL_SERDES))) {
  5623. struct tg3_hw_status *sblk = tp->napi[0].hw_status;
  5624. if (sblk->status & SD_STATUS_LINK_CHG) {
  5625. sblk->status = SD_STATUS_UPDATED |
  5626. (sblk->status & ~SD_STATUS_LINK_CHG);
  5627. spin_lock(&tp->lock);
  5628. if (tg3_flag(tp, USE_PHYLIB)) {
  5629. tw32_f(MAC_STATUS,
  5630. (MAC_STATUS_SYNC_CHANGED |
  5631. MAC_STATUS_CFG_CHANGED |
  5632. MAC_STATUS_MI_COMPLETION |
  5633. MAC_STATUS_LNKSTATE_CHANGED));
  5634. udelay(40);
  5635. } else
  5636. tg3_setup_phy(tp, false);
  5637. spin_unlock(&tp->lock);
  5638. }
  5639. }
  5640. }
  5641. static int tg3_rx_prodring_xfer(struct tg3 *tp,
  5642. struct tg3_rx_prodring_set *dpr,
  5643. struct tg3_rx_prodring_set *spr)
  5644. {
  5645. u32 si, di, cpycnt, src_prod_idx;
  5646. int i, err = 0;
  5647. while (1) {
  5648. src_prod_idx = spr->rx_std_prod_idx;
  5649. /* Make sure updates to the rx_std_buffers[] entries and the
  5650. * standard producer index are seen in the correct order.
  5651. */
  5652. smp_rmb();
  5653. if (spr->rx_std_cons_idx == src_prod_idx)
  5654. break;
  5655. if (spr->rx_std_cons_idx < src_prod_idx)
  5656. cpycnt = src_prod_idx - spr->rx_std_cons_idx;
  5657. else
  5658. cpycnt = tp->rx_std_ring_mask + 1 -
  5659. spr->rx_std_cons_idx;
  5660. cpycnt = min(cpycnt,
  5661. tp->rx_std_ring_mask + 1 - dpr->rx_std_prod_idx);
  5662. si = spr->rx_std_cons_idx;
  5663. di = dpr->rx_std_prod_idx;
  5664. for (i = di; i < di + cpycnt; i++) {
  5665. if (dpr->rx_std_buffers[i].data) {
  5666. cpycnt = i - di;
  5667. err = -ENOSPC;
  5668. break;
  5669. }
  5670. }
  5671. if (!cpycnt)
  5672. break;
  5673. /* Ensure that updates to the rx_std_buffers ring and the
  5674. * shadowed hardware producer ring from tg3_recycle_skb() are
  5675. * ordered correctly WRT the skb check above.
  5676. */
  5677. smp_rmb();
  5678. memcpy(&dpr->rx_std_buffers[di],
  5679. &spr->rx_std_buffers[si],
  5680. cpycnt * sizeof(struct ring_info));
  5681. for (i = 0; i < cpycnt; i++, di++, si++) {
  5682. struct tg3_rx_buffer_desc *sbd, *dbd;
  5683. sbd = &spr->rx_std[si];
  5684. dbd = &dpr->rx_std[di];
  5685. dbd->addr_hi = sbd->addr_hi;
  5686. dbd->addr_lo = sbd->addr_lo;
  5687. }
  5688. spr->rx_std_cons_idx = (spr->rx_std_cons_idx + cpycnt) &
  5689. tp->rx_std_ring_mask;
  5690. dpr->rx_std_prod_idx = (dpr->rx_std_prod_idx + cpycnt) &
  5691. tp->rx_std_ring_mask;
  5692. }
  5693. while (1) {
  5694. src_prod_idx = spr->rx_jmb_prod_idx;
  5695. /* Make sure updates to the rx_jmb_buffers[] entries and
  5696. * the jumbo producer index are seen in the correct order.
  5697. */
  5698. smp_rmb();
  5699. if (spr->rx_jmb_cons_idx == src_prod_idx)
  5700. break;
  5701. if (spr->rx_jmb_cons_idx < src_prod_idx)
  5702. cpycnt = src_prod_idx - spr->rx_jmb_cons_idx;
  5703. else
  5704. cpycnt = tp->rx_jmb_ring_mask + 1 -
  5705. spr->rx_jmb_cons_idx;
  5706. cpycnt = min(cpycnt,
  5707. tp->rx_jmb_ring_mask + 1 - dpr->rx_jmb_prod_idx);
  5708. si = spr->rx_jmb_cons_idx;
  5709. di = dpr->rx_jmb_prod_idx;
  5710. for (i = di; i < di + cpycnt; i++) {
  5711. if (dpr->rx_jmb_buffers[i].data) {
  5712. cpycnt = i - di;
  5713. err = -ENOSPC;
  5714. break;
  5715. }
  5716. }
  5717. if (!cpycnt)
  5718. break;
  5719. /* Ensure that updates to the rx_jmb_buffers ring and the
  5720. * shadowed hardware producer ring from tg3_recycle_skb() are
  5721. * ordered correctly WRT the skb check above.
  5722. */
  5723. smp_rmb();
  5724. memcpy(&dpr->rx_jmb_buffers[di],
  5725. &spr->rx_jmb_buffers[si],
  5726. cpycnt * sizeof(struct ring_info));
  5727. for (i = 0; i < cpycnt; i++, di++, si++) {
  5728. struct tg3_rx_buffer_desc *sbd, *dbd;
  5729. sbd = &spr->rx_jmb[si].std;
  5730. dbd = &dpr->rx_jmb[di].std;
  5731. dbd->addr_hi = sbd->addr_hi;
  5732. dbd->addr_lo = sbd->addr_lo;
  5733. }
  5734. spr->rx_jmb_cons_idx = (spr->rx_jmb_cons_idx + cpycnt) &
  5735. tp->rx_jmb_ring_mask;
  5736. dpr->rx_jmb_prod_idx = (dpr->rx_jmb_prod_idx + cpycnt) &
  5737. tp->rx_jmb_ring_mask;
  5738. }
  5739. return err;
  5740. }
  5741. static int tg3_poll_work(struct tg3_napi *tnapi, int work_done, int budget)
  5742. {
  5743. struct tg3 *tp = tnapi->tp;
  5744. /* run TX completion thread */
  5745. if (tnapi->hw_status->idx[0].tx_consumer != tnapi->tx_cons) {
  5746. tg3_tx(tnapi);
  5747. if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
  5748. return work_done;
  5749. }
  5750. if (!tnapi->rx_rcb_prod_idx)
  5751. return work_done;
  5752. /* run RX thread, within the bounds set by NAPI.
  5753. * All RX "locking" is done by ensuring outside
  5754. * code synchronizes with tg3->napi.poll()
  5755. */
  5756. if (*(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
  5757. work_done += tg3_rx(tnapi, budget - work_done);
  5758. if (tg3_flag(tp, ENABLE_RSS) && tnapi == &tp->napi[1]) {
  5759. struct tg3_rx_prodring_set *dpr = &tp->napi[0].prodring;
  5760. int i, err = 0;
  5761. u32 std_prod_idx = dpr->rx_std_prod_idx;
  5762. u32 jmb_prod_idx = dpr->rx_jmb_prod_idx;
  5763. tp->rx_refill = false;
  5764. for (i = 1; i <= tp->rxq_cnt; i++)
  5765. err |= tg3_rx_prodring_xfer(tp, dpr,
  5766. &tp->napi[i].prodring);
  5767. wmb();
  5768. if (std_prod_idx != dpr->rx_std_prod_idx)
  5769. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
  5770. dpr->rx_std_prod_idx);
  5771. if (jmb_prod_idx != dpr->rx_jmb_prod_idx)
  5772. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
  5773. dpr->rx_jmb_prod_idx);
  5774. mmiowb();
  5775. if (err)
  5776. tw32_f(HOSTCC_MODE, tp->coal_now);
  5777. }
  5778. return work_done;
  5779. }
  5780. static inline void tg3_reset_task_schedule(struct tg3 *tp)
  5781. {
  5782. if (!test_and_set_bit(TG3_FLAG_RESET_TASK_PENDING, tp->tg3_flags))
  5783. schedule_work(&tp->reset_task);
  5784. }
  5785. static inline void tg3_reset_task_cancel(struct tg3 *tp)
  5786. {
  5787. cancel_work_sync(&tp->reset_task);
  5788. tg3_flag_clear(tp, RESET_TASK_PENDING);
  5789. tg3_flag_clear(tp, TX_RECOVERY_PENDING);
  5790. }
  5791. static int tg3_poll_msix(struct napi_struct *napi, int budget)
  5792. {
  5793. struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
  5794. struct tg3 *tp = tnapi->tp;
  5795. int work_done = 0;
  5796. struct tg3_hw_status *sblk = tnapi->hw_status;
  5797. while (1) {
  5798. work_done = tg3_poll_work(tnapi, work_done, budget);
  5799. if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
  5800. goto tx_recovery;
  5801. if (unlikely(work_done >= budget))
  5802. break;
  5803. /* tp->last_tag is used in tg3_int_reenable() below
  5804. * to tell the hw how much work has been processed,
  5805. * so we must read it before checking for more work.
  5806. */
  5807. tnapi->last_tag = sblk->status_tag;
  5808. tnapi->last_irq_tag = tnapi->last_tag;
  5809. rmb();
  5810. /* check for RX/TX work to do */
  5811. if (likely(sblk->idx[0].tx_consumer == tnapi->tx_cons &&
  5812. *(tnapi->rx_rcb_prod_idx) == tnapi->rx_rcb_ptr)) {
  5813. /* This test here is not race free, but will reduce
  5814. * the number of interrupts by looping again.
  5815. */
  5816. if (tnapi == &tp->napi[1] && tp->rx_refill)
  5817. continue;
  5818. napi_complete(napi);
  5819. /* Reenable interrupts. */
  5820. tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
  5821. /* This test here is synchronized by napi_schedule()
  5822. * and napi_complete() to close the race condition.
  5823. */
  5824. if (unlikely(tnapi == &tp->napi[1] && tp->rx_refill)) {
  5825. tw32(HOSTCC_MODE, tp->coalesce_mode |
  5826. HOSTCC_MODE_ENABLE |
  5827. tnapi->coal_now);
  5828. }
  5829. mmiowb();
  5830. break;
  5831. }
  5832. }
  5833. return work_done;
  5834. tx_recovery:
  5835. /* work_done is guaranteed to be less than budget. */
  5836. napi_complete(napi);
  5837. tg3_reset_task_schedule(tp);
  5838. return work_done;
  5839. }
  5840. static void tg3_process_error(struct tg3 *tp)
  5841. {
  5842. u32 val;
  5843. bool real_error = false;
  5844. if (tg3_flag(tp, ERROR_PROCESSED))
  5845. return;
  5846. /* Check Flow Attention register */
  5847. val = tr32(HOSTCC_FLOW_ATTN);
  5848. if (val & ~HOSTCC_FLOW_ATTN_MBUF_LWM) {
  5849. netdev_err(tp->dev, "FLOW Attention error. Resetting chip.\n");
  5850. real_error = true;
  5851. }
  5852. if (tr32(MSGINT_STATUS) & ~MSGINT_STATUS_MSI_REQ) {
  5853. netdev_err(tp->dev, "MSI Status error. Resetting chip.\n");
  5854. real_error = true;
  5855. }
  5856. if (tr32(RDMAC_STATUS) || tr32(WDMAC_STATUS)) {
  5857. netdev_err(tp->dev, "DMA Status error. Resetting chip.\n");
  5858. real_error = true;
  5859. }
  5860. if (!real_error)
  5861. return;
  5862. tg3_dump_state(tp);
  5863. tg3_flag_set(tp, ERROR_PROCESSED);
  5864. tg3_reset_task_schedule(tp);
  5865. }
  5866. static int tg3_poll(struct napi_struct *napi, int budget)
  5867. {
  5868. struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
  5869. struct tg3 *tp = tnapi->tp;
  5870. int work_done = 0;
  5871. struct tg3_hw_status *sblk = tnapi->hw_status;
  5872. while (1) {
  5873. if (sblk->status & SD_STATUS_ERROR)
  5874. tg3_process_error(tp);
  5875. tg3_poll_link(tp);
  5876. work_done = tg3_poll_work(tnapi, work_done, budget);
  5877. if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
  5878. goto tx_recovery;
  5879. if (unlikely(work_done >= budget))
  5880. break;
  5881. if (tg3_flag(tp, TAGGED_STATUS)) {
  5882. /* tp->last_tag is used in tg3_int_reenable() below
  5883. * to tell the hw how much work has been processed,
  5884. * so we must read it before checking for more work.
  5885. */
  5886. tnapi->last_tag = sblk->status_tag;
  5887. tnapi->last_irq_tag = tnapi->last_tag;
  5888. rmb();
  5889. } else
  5890. sblk->status &= ~SD_STATUS_UPDATED;
  5891. if (likely(!tg3_has_work(tnapi))) {
  5892. napi_complete(napi);
  5893. tg3_int_reenable(tnapi);
  5894. break;
  5895. }
  5896. }
  5897. return work_done;
  5898. tx_recovery:
  5899. /* work_done is guaranteed to be less than budget. */
  5900. napi_complete(napi);
  5901. tg3_reset_task_schedule(tp);
  5902. return work_done;
  5903. }
  5904. static void tg3_napi_disable(struct tg3 *tp)
  5905. {
  5906. int i;
  5907. for (i = tp->irq_cnt - 1; i >= 0; i--)
  5908. napi_disable(&tp->napi[i].napi);
  5909. }
  5910. static void tg3_napi_enable(struct tg3 *tp)
  5911. {
  5912. int i;
  5913. for (i = 0; i < tp->irq_cnt; i++)
  5914. napi_enable(&tp->napi[i].napi);
  5915. }
  5916. static void tg3_napi_init(struct tg3 *tp)
  5917. {
  5918. int i;
  5919. netif_napi_add(tp->dev, &tp->napi[0].napi, tg3_poll, 64);
  5920. for (i = 1; i < tp->irq_cnt; i++)
  5921. netif_napi_add(tp->dev, &tp->napi[i].napi, tg3_poll_msix, 64);
  5922. }
  5923. static void tg3_napi_fini(struct tg3 *tp)
  5924. {
  5925. int i;
  5926. for (i = 0; i < tp->irq_cnt; i++)
  5927. netif_napi_del(&tp->napi[i].napi);
  5928. }
  5929. static inline void tg3_netif_stop(struct tg3 *tp)
  5930. {
  5931. tp->dev->trans_start = jiffies; /* prevent tx timeout */
  5932. tg3_napi_disable(tp);
  5933. netif_carrier_off(tp->dev);
  5934. netif_tx_disable(tp->dev);
  5935. }
  5936. /* tp->lock must be held */
  5937. static inline void tg3_netif_start(struct tg3 *tp)
  5938. {
  5939. tg3_ptp_resume(tp);
  5940. /* NOTE: unconditional netif_tx_wake_all_queues is only
  5941. * appropriate so long as all callers are assured to
  5942. * have free tx slots (such as after tg3_init_hw)
  5943. */
  5944. netif_tx_wake_all_queues(tp->dev);
  5945. if (tp->link_up)
  5946. netif_carrier_on(tp->dev);
  5947. tg3_napi_enable(tp);
  5948. tp->napi[0].hw_status->status |= SD_STATUS_UPDATED;
  5949. tg3_enable_ints(tp);
  5950. }
  5951. static void tg3_irq_quiesce(struct tg3 *tp)
  5952. {
  5953. int i;
  5954. BUG_ON(tp->irq_sync);
  5955. tp->irq_sync = 1;
  5956. smp_mb();
  5957. for (i = 0; i < tp->irq_cnt; i++)
  5958. synchronize_irq(tp->napi[i].irq_vec);
  5959. }
  5960. /* Fully shutdown all tg3 driver activity elsewhere in the system.
  5961. * If irq_sync is non-zero, then the IRQ handler must be synchronized
  5962. * with as well. Most of the time, this is not necessary except when
  5963. * shutting down the device.
  5964. */
  5965. static inline void tg3_full_lock(struct tg3 *tp, int irq_sync)
  5966. {
  5967. spin_lock_bh(&tp->lock);
  5968. if (irq_sync)
  5969. tg3_irq_quiesce(tp);
  5970. }
  5971. static inline void tg3_full_unlock(struct tg3 *tp)
  5972. {
  5973. spin_unlock_bh(&tp->lock);
  5974. }
  5975. /* One-shot MSI handler - Chip automatically disables interrupt
  5976. * after sending MSI so driver doesn't have to do it.
  5977. */
  5978. static irqreturn_t tg3_msi_1shot(int irq, void *dev_id)
  5979. {
  5980. struct tg3_napi *tnapi = dev_id;
  5981. struct tg3 *tp = tnapi->tp;
  5982. prefetch(tnapi->hw_status);
  5983. if (tnapi->rx_rcb)
  5984. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  5985. if (likely(!tg3_irq_sync(tp)))
  5986. napi_schedule(&tnapi->napi);
  5987. return IRQ_HANDLED;
  5988. }
  5989. /* MSI ISR - No need to check for interrupt sharing and no need to
  5990. * flush status block and interrupt mailbox. PCI ordering rules
  5991. * guarantee that MSI will arrive after the status block.
  5992. */
  5993. static irqreturn_t tg3_msi(int irq, void *dev_id)
  5994. {
  5995. struct tg3_napi *tnapi = dev_id;
  5996. struct tg3 *tp = tnapi->tp;
  5997. prefetch(tnapi->hw_status);
  5998. if (tnapi->rx_rcb)
  5999. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  6000. /*
  6001. * Writing any value to intr-mbox-0 clears PCI INTA# and
  6002. * chip-internal interrupt pending events.
  6003. * Writing non-zero to intr-mbox-0 additional tells the
  6004. * NIC to stop sending us irqs, engaging "in-intr-handler"
  6005. * event coalescing.
  6006. */
  6007. tw32_mailbox(tnapi->int_mbox, 0x00000001);
  6008. if (likely(!tg3_irq_sync(tp)))
  6009. napi_schedule(&tnapi->napi);
  6010. return IRQ_RETVAL(1);
  6011. }
  6012. static irqreturn_t tg3_interrupt(int irq, void *dev_id)
  6013. {
  6014. struct tg3_napi *tnapi = dev_id;
  6015. struct tg3 *tp = tnapi->tp;
  6016. struct tg3_hw_status *sblk = tnapi->hw_status;
  6017. unsigned int handled = 1;
  6018. /* In INTx mode, it is possible for the interrupt to arrive at
  6019. * the CPU before the status block posted prior to the interrupt.
  6020. * Reading the PCI State register will confirm whether the
  6021. * interrupt is ours and will flush the status block.
  6022. */
  6023. if (unlikely(!(sblk->status & SD_STATUS_UPDATED))) {
  6024. if (tg3_flag(tp, CHIP_RESETTING) ||
  6025. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  6026. handled = 0;
  6027. goto out;
  6028. }
  6029. }
  6030. /*
  6031. * Writing any value to intr-mbox-0 clears PCI INTA# and
  6032. * chip-internal interrupt pending events.
  6033. * Writing non-zero to intr-mbox-0 additional tells the
  6034. * NIC to stop sending us irqs, engaging "in-intr-handler"
  6035. * event coalescing.
  6036. *
  6037. * Flush the mailbox to de-assert the IRQ immediately to prevent
  6038. * spurious interrupts. The flush impacts performance but
  6039. * excessive spurious interrupts can be worse in some cases.
  6040. */
  6041. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  6042. if (tg3_irq_sync(tp))
  6043. goto out;
  6044. sblk->status &= ~SD_STATUS_UPDATED;
  6045. if (likely(tg3_has_work(tnapi))) {
  6046. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  6047. napi_schedule(&tnapi->napi);
  6048. } else {
  6049. /* No work, shared interrupt perhaps? re-enable
  6050. * interrupts, and flush that PCI write
  6051. */
  6052. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  6053. 0x00000000);
  6054. }
  6055. out:
  6056. return IRQ_RETVAL(handled);
  6057. }
  6058. static irqreturn_t tg3_interrupt_tagged(int irq, void *dev_id)
  6059. {
  6060. struct tg3_napi *tnapi = dev_id;
  6061. struct tg3 *tp = tnapi->tp;
  6062. struct tg3_hw_status *sblk = tnapi->hw_status;
  6063. unsigned int handled = 1;
  6064. /* In INTx mode, it is possible for the interrupt to arrive at
  6065. * the CPU before the status block posted prior to the interrupt.
  6066. * Reading the PCI State register will confirm whether the
  6067. * interrupt is ours and will flush the status block.
  6068. */
  6069. if (unlikely(sblk->status_tag == tnapi->last_irq_tag)) {
  6070. if (tg3_flag(tp, CHIP_RESETTING) ||
  6071. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  6072. handled = 0;
  6073. goto out;
  6074. }
  6075. }
  6076. /*
  6077. * writing any value to intr-mbox-0 clears PCI INTA# and
  6078. * chip-internal interrupt pending events.
  6079. * writing non-zero to intr-mbox-0 additional tells the
  6080. * NIC to stop sending us irqs, engaging "in-intr-handler"
  6081. * event coalescing.
  6082. *
  6083. * Flush the mailbox to de-assert the IRQ immediately to prevent
  6084. * spurious interrupts. The flush impacts performance but
  6085. * excessive spurious interrupts can be worse in some cases.
  6086. */
  6087. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  6088. /*
  6089. * In a shared interrupt configuration, sometimes other devices'
  6090. * interrupts will scream. We record the current status tag here
  6091. * so that the above check can report that the screaming interrupts
  6092. * are unhandled. Eventually they will be silenced.
  6093. */
  6094. tnapi->last_irq_tag = sblk->status_tag;
  6095. if (tg3_irq_sync(tp))
  6096. goto out;
  6097. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  6098. napi_schedule(&tnapi->napi);
  6099. out:
  6100. return IRQ_RETVAL(handled);
  6101. }
  6102. /* ISR for interrupt test */
  6103. static irqreturn_t tg3_test_isr(int irq, void *dev_id)
  6104. {
  6105. struct tg3_napi *tnapi = dev_id;
  6106. struct tg3 *tp = tnapi->tp;
  6107. struct tg3_hw_status *sblk = tnapi->hw_status;
  6108. if ((sblk->status & SD_STATUS_UPDATED) ||
  6109. !(tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  6110. tg3_disable_ints(tp);
  6111. return IRQ_RETVAL(1);
  6112. }
  6113. return IRQ_RETVAL(0);
  6114. }
  6115. #ifdef CONFIG_NET_POLL_CONTROLLER
  6116. static void tg3_poll_controller(struct net_device *dev)
  6117. {
  6118. int i;
  6119. struct tg3 *tp = netdev_priv(dev);
  6120. if (tg3_irq_sync(tp))
  6121. return;
  6122. for (i = 0; i < tp->irq_cnt; i++)
  6123. tg3_interrupt(tp->napi[i].irq_vec, &tp->napi[i]);
  6124. }
  6125. #endif
  6126. static void tg3_tx_timeout(struct net_device *dev)
  6127. {
  6128. struct tg3 *tp = netdev_priv(dev);
  6129. if (netif_msg_tx_err(tp)) {
  6130. netdev_err(dev, "transmit timed out, resetting\n");
  6131. tg3_dump_state(tp);
  6132. }
  6133. tg3_reset_task_schedule(tp);
  6134. }
  6135. /* Test for DMA buffers crossing any 4GB boundaries: 4G, 8G, etc */
  6136. static inline int tg3_4g_overflow_test(dma_addr_t mapping, int len)
  6137. {
  6138. u32 base = (u32) mapping & 0xffffffff;
  6139. return (base > 0xffffdcc0) && (base + len + 8 < base);
  6140. }
  6141. /* Test for TSO DMA buffers that cross into regions which are within MSS bytes
  6142. * of any 4GB boundaries: 4G, 8G, etc
  6143. */
  6144. static inline int tg3_4g_tso_overflow_test(struct tg3 *tp, dma_addr_t mapping,
  6145. u32 len, u32 mss)
  6146. {
  6147. if (tg3_asic_rev(tp) == ASIC_REV_5762 && mss) {
  6148. u32 base = (u32) mapping & 0xffffffff;
  6149. return ((base + len + (mss & 0x3fff)) < base);
  6150. }
  6151. return 0;
  6152. }
  6153. /* Test for DMA addresses > 40-bit */
  6154. static inline int tg3_40bit_overflow_test(struct tg3 *tp, dma_addr_t mapping,
  6155. int len)
  6156. {
  6157. #if defined(CONFIG_HIGHMEM) && (BITS_PER_LONG == 64)
  6158. if (tg3_flag(tp, 40BIT_DMA_BUG))
  6159. return ((u64) mapping + len) > DMA_BIT_MASK(40);
  6160. return 0;
  6161. #else
  6162. return 0;
  6163. #endif
  6164. }
  6165. static inline void tg3_tx_set_bd(struct tg3_tx_buffer_desc *txbd,
  6166. dma_addr_t mapping, u32 len, u32 flags,
  6167. u32 mss, u32 vlan)
  6168. {
  6169. txbd->addr_hi = ((u64) mapping >> 32);
  6170. txbd->addr_lo = ((u64) mapping & 0xffffffff);
  6171. txbd->len_flags = (len << TXD_LEN_SHIFT) | (flags & 0x0000ffff);
  6172. txbd->vlan_tag = (mss << TXD_MSS_SHIFT) | (vlan << TXD_VLAN_TAG_SHIFT);
  6173. }
  6174. static bool tg3_tx_frag_set(struct tg3_napi *tnapi, u32 *entry, u32 *budget,
  6175. dma_addr_t map, u32 len, u32 flags,
  6176. u32 mss, u32 vlan)
  6177. {
  6178. struct tg3 *tp = tnapi->tp;
  6179. bool hwbug = false;
  6180. if (tg3_flag(tp, SHORT_DMA_BUG) && len <= 8)
  6181. hwbug = true;
  6182. if (tg3_4g_overflow_test(map, len))
  6183. hwbug = true;
  6184. if (tg3_4g_tso_overflow_test(tp, map, len, mss))
  6185. hwbug = true;
  6186. if (tg3_40bit_overflow_test(tp, map, len))
  6187. hwbug = true;
  6188. if (tp->dma_limit) {
  6189. u32 prvidx = *entry;
  6190. u32 tmp_flag = flags & ~TXD_FLAG_END;
  6191. while (len > tp->dma_limit && *budget) {
  6192. u32 frag_len = tp->dma_limit;
  6193. len -= tp->dma_limit;
  6194. /* Avoid the 8byte DMA problem */
  6195. if (len <= 8) {
  6196. len += tp->dma_limit / 2;
  6197. frag_len = tp->dma_limit / 2;
  6198. }
  6199. tnapi->tx_buffers[*entry].fragmented = true;
  6200. tg3_tx_set_bd(&tnapi->tx_ring[*entry], map,
  6201. frag_len, tmp_flag, mss, vlan);
  6202. *budget -= 1;
  6203. prvidx = *entry;
  6204. *entry = NEXT_TX(*entry);
  6205. map += frag_len;
  6206. }
  6207. if (len) {
  6208. if (*budget) {
  6209. tg3_tx_set_bd(&tnapi->tx_ring[*entry], map,
  6210. len, flags, mss, vlan);
  6211. *budget -= 1;
  6212. *entry = NEXT_TX(*entry);
  6213. } else {
  6214. hwbug = true;
  6215. tnapi->tx_buffers[prvidx].fragmented = false;
  6216. }
  6217. }
  6218. } else {
  6219. tg3_tx_set_bd(&tnapi->tx_ring[*entry], map,
  6220. len, flags, mss, vlan);
  6221. *entry = NEXT_TX(*entry);
  6222. }
  6223. return hwbug;
  6224. }
  6225. static void tg3_tx_skb_unmap(struct tg3_napi *tnapi, u32 entry, int last)
  6226. {
  6227. int i;
  6228. struct sk_buff *skb;
  6229. struct tg3_tx_ring_info *txb = &tnapi->tx_buffers[entry];
  6230. skb = txb->skb;
  6231. txb->skb = NULL;
  6232. pci_unmap_single(tnapi->tp->pdev,
  6233. dma_unmap_addr(txb, mapping),
  6234. skb_headlen(skb),
  6235. PCI_DMA_TODEVICE);
  6236. while (txb->fragmented) {
  6237. txb->fragmented = false;
  6238. entry = NEXT_TX(entry);
  6239. txb = &tnapi->tx_buffers[entry];
  6240. }
  6241. for (i = 0; i <= last; i++) {
  6242. const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  6243. entry = NEXT_TX(entry);
  6244. txb = &tnapi->tx_buffers[entry];
  6245. pci_unmap_page(tnapi->tp->pdev,
  6246. dma_unmap_addr(txb, mapping),
  6247. skb_frag_size(frag), PCI_DMA_TODEVICE);
  6248. while (txb->fragmented) {
  6249. txb->fragmented = false;
  6250. entry = NEXT_TX(entry);
  6251. txb = &tnapi->tx_buffers[entry];
  6252. }
  6253. }
  6254. }
  6255. /* Workaround 4GB and 40-bit hardware DMA bugs. */
  6256. static int tigon3_dma_hwbug_workaround(struct tg3_napi *tnapi,
  6257. struct sk_buff **pskb,
  6258. u32 *entry, u32 *budget,
  6259. u32 base_flags, u32 mss, u32 vlan)
  6260. {
  6261. struct tg3 *tp = tnapi->tp;
  6262. struct sk_buff *new_skb, *skb = *pskb;
  6263. dma_addr_t new_addr = 0;
  6264. int ret = 0;
  6265. if (tg3_asic_rev(tp) != ASIC_REV_5701)
  6266. new_skb = skb_copy(skb, GFP_ATOMIC);
  6267. else {
  6268. int more_headroom = 4 - ((unsigned long)skb->data & 3);
  6269. new_skb = skb_copy_expand(skb,
  6270. skb_headroom(skb) + more_headroom,
  6271. skb_tailroom(skb), GFP_ATOMIC);
  6272. }
  6273. if (!new_skb) {
  6274. ret = -1;
  6275. } else {
  6276. /* New SKB is guaranteed to be linear. */
  6277. new_addr = pci_map_single(tp->pdev, new_skb->data, new_skb->len,
  6278. PCI_DMA_TODEVICE);
  6279. /* Make sure the mapping succeeded */
  6280. if (pci_dma_mapping_error(tp->pdev, new_addr)) {
  6281. dev_kfree_skb(new_skb);
  6282. ret = -1;
  6283. } else {
  6284. u32 save_entry = *entry;
  6285. base_flags |= TXD_FLAG_END;
  6286. tnapi->tx_buffers[*entry].skb = new_skb;
  6287. dma_unmap_addr_set(&tnapi->tx_buffers[*entry],
  6288. mapping, new_addr);
  6289. if (tg3_tx_frag_set(tnapi, entry, budget, new_addr,
  6290. new_skb->len, base_flags,
  6291. mss, vlan)) {
  6292. tg3_tx_skb_unmap(tnapi, save_entry, -1);
  6293. dev_kfree_skb(new_skb);
  6294. ret = -1;
  6295. }
  6296. }
  6297. }
  6298. dev_kfree_skb(skb);
  6299. *pskb = new_skb;
  6300. return ret;
  6301. }
  6302. static netdev_tx_t tg3_start_xmit(struct sk_buff *, struct net_device *);
  6303. /* Use GSO to workaround a rare TSO bug that may be triggered when the
  6304. * TSO header is greater than 80 bytes.
  6305. */
  6306. static int tg3_tso_bug(struct tg3 *tp, struct sk_buff *skb)
  6307. {
  6308. struct sk_buff *segs, *nskb;
  6309. u32 frag_cnt_est = skb_shinfo(skb)->gso_segs * 3;
  6310. /* Estimate the number of fragments in the worst case */
  6311. if (unlikely(tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)) {
  6312. netif_stop_queue(tp->dev);
  6313. /* netif_tx_stop_queue() must be done before checking
  6314. * checking tx index in tg3_tx_avail() below, because in
  6315. * tg3_tx(), we update tx index before checking for
  6316. * netif_tx_queue_stopped().
  6317. */
  6318. smp_mb();
  6319. if (tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)
  6320. return NETDEV_TX_BUSY;
  6321. netif_wake_queue(tp->dev);
  6322. }
  6323. segs = skb_gso_segment(skb, tp->dev->features & ~NETIF_F_TSO);
  6324. if (IS_ERR(segs))
  6325. goto tg3_tso_bug_end;
  6326. do {
  6327. nskb = segs;
  6328. segs = segs->next;
  6329. nskb->next = NULL;
  6330. tg3_start_xmit(nskb, tp->dev);
  6331. } while (segs);
  6332. tg3_tso_bug_end:
  6333. dev_kfree_skb(skb);
  6334. return NETDEV_TX_OK;
  6335. }
  6336. /* hard_start_xmit for devices that have the 4G bug and/or 40-bit bug and
  6337. * support TG3_FLAG_HW_TSO_1 or firmware TSO only.
  6338. */
  6339. static netdev_tx_t tg3_start_xmit(struct sk_buff *skb, struct net_device *dev)
  6340. {
  6341. struct tg3 *tp = netdev_priv(dev);
  6342. u32 len, entry, base_flags, mss, vlan = 0;
  6343. u32 budget;
  6344. int i = -1, would_hit_hwbug;
  6345. dma_addr_t mapping;
  6346. struct tg3_napi *tnapi;
  6347. struct netdev_queue *txq;
  6348. unsigned int last;
  6349. txq = netdev_get_tx_queue(dev, skb_get_queue_mapping(skb));
  6350. tnapi = &tp->napi[skb_get_queue_mapping(skb)];
  6351. if (tg3_flag(tp, ENABLE_TSS))
  6352. tnapi++;
  6353. budget = tg3_tx_avail(tnapi);
  6354. /* We are running in BH disabled context with netif_tx_lock
  6355. * and TX reclaim runs via tp->napi.poll inside of a software
  6356. * interrupt. Furthermore, IRQ processing runs lockless so we have
  6357. * no IRQ context deadlocks to worry about either. Rejoice!
  6358. */
  6359. if (unlikely(budget <= (skb_shinfo(skb)->nr_frags + 1))) {
  6360. if (!netif_tx_queue_stopped(txq)) {
  6361. netif_tx_stop_queue(txq);
  6362. /* This is a hard error, log it. */
  6363. netdev_err(dev,
  6364. "BUG! Tx Ring full when queue awake!\n");
  6365. }
  6366. return NETDEV_TX_BUSY;
  6367. }
  6368. entry = tnapi->tx_prod;
  6369. base_flags = 0;
  6370. if (skb->ip_summed == CHECKSUM_PARTIAL)
  6371. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  6372. mss = skb_shinfo(skb)->gso_size;
  6373. if (mss) {
  6374. struct iphdr *iph;
  6375. u32 tcp_opt_len, hdr_len;
  6376. if (skb_header_cloned(skb) &&
  6377. pskb_expand_head(skb, 0, 0, GFP_ATOMIC))
  6378. goto drop;
  6379. iph = ip_hdr(skb);
  6380. tcp_opt_len = tcp_optlen(skb);
  6381. hdr_len = skb_transport_offset(skb) + tcp_hdrlen(skb) - ETH_HLEN;
  6382. if (!skb_is_gso_v6(skb)) {
  6383. iph->check = 0;
  6384. iph->tot_len = htons(mss + hdr_len);
  6385. }
  6386. if (unlikely((ETH_HLEN + hdr_len) > 80) &&
  6387. tg3_flag(tp, TSO_BUG))
  6388. return tg3_tso_bug(tp, skb);
  6389. base_flags |= (TXD_FLAG_CPU_PRE_DMA |
  6390. TXD_FLAG_CPU_POST_DMA);
  6391. if (tg3_flag(tp, HW_TSO_1) ||
  6392. tg3_flag(tp, HW_TSO_2) ||
  6393. tg3_flag(tp, HW_TSO_3)) {
  6394. tcp_hdr(skb)->check = 0;
  6395. base_flags &= ~TXD_FLAG_TCPUDP_CSUM;
  6396. } else
  6397. tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
  6398. iph->daddr, 0,
  6399. IPPROTO_TCP,
  6400. 0);
  6401. if (tg3_flag(tp, HW_TSO_3)) {
  6402. mss |= (hdr_len & 0xc) << 12;
  6403. if (hdr_len & 0x10)
  6404. base_flags |= 0x00000010;
  6405. base_flags |= (hdr_len & 0x3e0) << 5;
  6406. } else if (tg3_flag(tp, HW_TSO_2))
  6407. mss |= hdr_len << 9;
  6408. else if (tg3_flag(tp, HW_TSO_1) ||
  6409. tg3_asic_rev(tp) == ASIC_REV_5705) {
  6410. if (tcp_opt_len || iph->ihl > 5) {
  6411. int tsflags;
  6412. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  6413. mss |= (tsflags << 11);
  6414. }
  6415. } else {
  6416. if (tcp_opt_len || iph->ihl > 5) {
  6417. int tsflags;
  6418. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  6419. base_flags |= tsflags << 12;
  6420. }
  6421. }
  6422. }
  6423. if (tg3_flag(tp, USE_JUMBO_BDFLAG) &&
  6424. !mss && skb->len > VLAN_ETH_FRAME_LEN)
  6425. base_flags |= TXD_FLAG_JMB_PKT;
  6426. if (vlan_tx_tag_present(skb)) {
  6427. base_flags |= TXD_FLAG_VLAN;
  6428. vlan = vlan_tx_tag_get(skb);
  6429. }
  6430. if ((unlikely(skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP)) &&
  6431. tg3_flag(tp, TX_TSTAMP_EN)) {
  6432. skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
  6433. base_flags |= TXD_FLAG_HWTSTAMP;
  6434. }
  6435. len = skb_headlen(skb);
  6436. mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
  6437. if (pci_dma_mapping_error(tp->pdev, mapping))
  6438. goto drop;
  6439. tnapi->tx_buffers[entry].skb = skb;
  6440. dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping, mapping);
  6441. would_hit_hwbug = 0;
  6442. if (tg3_flag(tp, 5701_DMA_BUG))
  6443. would_hit_hwbug = 1;
  6444. if (tg3_tx_frag_set(tnapi, &entry, &budget, mapping, len, base_flags |
  6445. ((skb_shinfo(skb)->nr_frags == 0) ? TXD_FLAG_END : 0),
  6446. mss, vlan)) {
  6447. would_hit_hwbug = 1;
  6448. } else if (skb_shinfo(skb)->nr_frags > 0) {
  6449. u32 tmp_mss = mss;
  6450. if (!tg3_flag(tp, HW_TSO_1) &&
  6451. !tg3_flag(tp, HW_TSO_2) &&
  6452. !tg3_flag(tp, HW_TSO_3))
  6453. tmp_mss = 0;
  6454. /* Now loop through additional data
  6455. * fragments, and queue them.
  6456. */
  6457. last = skb_shinfo(skb)->nr_frags - 1;
  6458. for (i = 0; i <= last; i++) {
  6459. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  6460. len = skb_frag_size(frag);
  6461. mapping = skb_frag_dma_map(&tp->pdev->dev, frag, 0,
  6462. len, DMA_TO_DEVICE);
  6463. tnapi->tx_buffers[entry].skb = NULL;
  6464. dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
  6465. mapping);
  6466. if (dma_mapping_error(&tp->pdev->dev, mapping))
  6467. goto dma_error;
  6468. if (!budget ||
  6469. tg3_tx_frag_set(tnapi, &entry, &budget, mapping,
  6470. len, base_flags |
  6471. ((i == last) ? TXD_FLAG_END : 0),
  6472. tmp_mss, vlan)) {
  6473. would_hit_hwbug = 1;
  6474. break;
  6475. }
  6476. }
  6477. }
  6478. if (would_hit_hwbug) {
  6479. tg3_tx_skb_unmap(tnapi, tnapi->tx_prod, i);
  6480. /* If the workaround fails due to memory/mapping
  6481. * failure, silently drop this packet.
  6482. */
  6483. entry = tnapi->tx_prod;
  6484. budget = tg3_tx_avail(tnapi);
  6485. if (tigon3_dma_hwbug_workaround(tnapi, &skb, &entry, &budget,
  6486. base_flags, mss, vlan))
  6487. goto drop_nofree;
  6488. }
  6489. skb_tx_timestamp(skb);
  6490. netdev_tx_sent_queue(txq, skb->len);
  6491. /* Sync BD data before updating mailbox */
  6492. wmb();
  6493. /* Packets are ready, update Tx producer idx local and on card. */
  6494. tw32_tx_mbox(tnapi->prodmbox, entry);
  6495. tnapi->tx_prod = entry;
  6496. if (unlikely(tg3_tx_avail(tnapi) <= (MAX_SKB_FRAGS + 1))) {
  6497. netif_tx_stop_queue(txq);
  6498. /* netif_tx_stop_queue() must be done before checking
  6499. * checking tx index in tg3_tx_avail() below, because in
  6500. * tg3_tx(), we update tx index before checking for
  6501. * netif_tx_queue_stopped().
  6502. */
  6503. smp_mb();
  6504. if (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi))
  6505. netif_tx_wake_queue(txq);
  6506. }
  6507. mmiowb();
  6508. return NETDEV_TX_OK;
  6509. dma_error:
  6510. tg3_tx_skb_unmap(tnapi, tnapi->tx_prod, --i);
  6511. tnapi->tx_buffers[tnapi->tx_prod].skb = NULL;
  6512. drop:
  6513. dev_kfree_skb(skb);
  6514. drop_nofree:
  6515. tp->tx_dropped++;
  6516. return NETDEV_TX_OK;
  6517. }
  6518. static void tg3_mac_loopback(struct tg3 *tp, bool enable)
  6519. {
  6520. if (enable) {
  6521. tp->mac_mode &= ~(MAC_MODE_HALF_DUPLEX |
  6522. MAC_MODE_PORT_MODE_MASK);
  6523. tp->mac_mode |= MAC_MODE_PORT_INT_LPBACK;
  6524. if (!tg3_flag(tp, 5705_PLUS))
  6525. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  6526. if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
  6527. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  6528. else
  6529. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  6530. } else {
  6531. tp->mac_mode &= ~MAC_MODE_PORT_INT_LPBACK;
  6532. if (tg3_flag(tp, 5705_PLUS) ||
  6533. (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) ||
  6534. tg3_asic_rev(tp) == ASIC_REV_5700)
  6535. tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
  6536. }
  6537. tw32(MAC_MODE, tp->mac_mode);
  6538. udelay(40);
  6539. }
  6540. static int tg3_phy_lpbk_set(struct tg3 *tp, u32 speed, bool extlpbk)
  6541. {
  6542. u32 val, bmcr, mac_mode, ptest = 0;
  6543. tg3_phy_toggle_apd(tp, false);
  6544. tg3_phy_toggle_automdix(tp, false);
  6545. if (extlpbk && tg3_phy_set_extloopbk(tp))
  6546. return -EIO;
  6547. bmcr = BMCR_FULLDPLX;
  6548. switch (speed) {
  6549. case SPEED_10:
  6550. break;
  6551. case SPEED_100:
  6552. bmcr |= BMCR_SPEED100;
  6553. break;
  6554. case SPEED_1000:
  6555. default:
  6556. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  6557. speed = SPEED_100;
  6558. bmcr |= BMCR_SPEED100;
  6559. } else {
  6560. speed = SPEED_1000;
  6561. bmcr |= BMCR_SPEED1000;
  6562. }
  6563. }
  6564. if (extlpbk) {
  6565. if (!(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
  6566. tg3_readphy(tp, MII_CTRL1000, &val);
  6567. val |= CTL1000_AS_MASTER |
  6568. CTL1000_ENABLE_MASTER;
  6569. tg3_writephy(tp, MII_CTRL1000, val);
  6570. } else {
  6571. ptest = MII_TG3_FET_PTEST_TRIM_SEL |
  6572. MII_TG3_FET_PTEST_TRIM_2;
  6573. tg3_writephy(tp, MII_TG3_FET_PTEST, ptest);
  6574. }
  6575. } else
  6576. bmcr |= BMCR_LOOPBACK;
  6577. tg3_writephy(tp, MII_BMCR, bmcr);
  6578. /* The write needs to be flushed for the FETs */
  6579. if (tp->phy_flags & TG3_PHYFLG_IS_FET)
  6580. tg3_readphy(tp, MII_BMCR, &bmcr);
  6581. udelay(40);
  6582. if ((tp->phy_flags & TG3_PHYFLG_IS_FET) &&
  6583. tg3_asic_rev(tp) == ASIC_REV_5785) {
  6584. tg3_writephy(tp, MII_TG3_FET_PTEST, ptest |
  6585. MII_TG3_FET_PTEST_FRC_TX_LINK |
  6586. MII_TG3_FET_PTEST_FRC_TX_LOCK);
  6587. /* The write needs to be flushed for the AC131 */
  6588. tg3_readphy(tp, MII_TG3_FET_PTEST, &val);
  6589. }
  6590. /* Reset to prevent losing 1st rx packet intermittently */
  6591. if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
  6592. tg3_flag(tp, 5780_CLASS)) {
  6593. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  6594. udelay(10);
  6595. tw32_f(MAC_RX_MODE, tp->rx_mode);
  6596. }
  6597. mac_mode = tp->mac_mode &
  6598. ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
  6599. if (speed == SPEED_1000)
  6600. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  6601. else
  6602. mac_mode |= MAC_MODE_PORT_MODE_MII;
  6603. if (tg3_asic_rev(tp) == ASIC_REV_5700) {
  6604. u32 masked_phy_id = tp->phy_id & TG3_PHY_ID_MASK;
  6605. if (masked_phy_id == TG3_PHY_ID_BCM5401)
  6606. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  6607. else if (masked_phy_id == TG3_PHY_ID_BCM5411)
  6608. mac_mode |= MAC_MODE_LINK_POLARITY;
  6609. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  6610. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  6611. }
  6612. tw32(MAC_MODE, mac_mode);
  6613. udelay(40);
  6614. return 0;
  6615. }
  6616. static void tg3_set_loopback(struct net_device *dev, netdev_features_t features)
  6617. {
  6618. struct tg3 *tp = netdev_priv(dev);
  6619. if (features & NETIF_F_LOOPBACK) {
  6620. if (tp->mac_mode & MAC_MODE_PORT_INT_LPBACK)
  6621. return;
  6622. spin_lock_bh(&tp->lock);
  6623. tg3_mac_loopback(tp, true);
  6624. netif_carrier_on(tp->dev);
  6625. spin_unlock_bh(&tp->lock);
  6626. netdev_info(dev, "Internal MAC loopback mode enabled.\n");
  6627. } else {
  6628. if (!(tp->mac_mode & MAC_MODE_PORT_INT_LPBACK))
  6629. return;
  6630. spin_lock_bh(&tp->lock);
  6631. tg3_mac_loopback(tp, false);
  6632. /* Force link status check */
  6633. tg3_setup_phy(tp, true);
  6634. spin_unlock_bh(&tp->lock);
  6635. netdev_info(dev, "Internal MAC loopback mode disabled.\n");
  6636. }
  6637. }
  6638. static netdev_features_t tg3_fix_features(struct net_device *dev,
  6639. netdev_features_t features)
  6640. {
  6641. struct tg3 *tp = netdev_priv(dev);
  6642. if (dev->mtu > ETH_DATA_LEN && tg3_flag(tp, 5780_CLASS))
  6643. features &= ~NETIF_F_ALL_TSO;
  6644. return features;
  6645. }
  6646. static int tg3_set_features(struct net_device *dev, netdev_features_t features)
  6647. {
  6648. netdev_features_t changed = dev->features ^ features;
  6649. if ((changed & NETIF_F_LOOPBACK) && netif_running(dev))
  6650. tg3_set_loopback(dev, features);
  6651. return 0;
  6652. }
  6653. static void tg3_rx_prodring_free(struct tg3 *tp,
  6654. struct tg3_rx_prodring_set *tpr)
  6655. {
  6656. int i;
  6657. if (tpr != &tp->napi[0].prodring) {
  6658. for (i = tpr->rx_std_cons_idx; i != tpr->rx_std_prod_idx;
  6659. i = (i + 1) & tp->rx_std_ring_mask)
  6660. tg3_rx_data_free(tp, &tpr->rx_std_buffers[i],
  6661. tp->rx_pkt_map_sz);
  6662. if (tg3_flag(tp, JUMBO_CAPABLE)) {
  6663. for (i = tpr->rx_jmb_cons_idx;
  6664. i != tpr->rx_jmb_prod_idx;
  6665. i = (i + 1) & tp->rx_jmb_ring_mask) {
  6666. tg3_rx_data_free(tp, &tpr->rx_jmb_buffers[i],
  6667. TG3_RX_JMB_MAP_SZ);
  6668. }
  6669. }
  6670. return;
  6671. }
  6672. for (i = 0; i <= tp->rx_std_ring_mask; i++)
  6673. tg3_rx_data_free(tp, &tpr->rx_std_buffers[i],
  6674. tp->rx_pkt_map_sz);
  6675. if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS)) {
  6676. for (i = 0; i <= tp->rx_jmb_ring_mask; i++)
  6677. tg3_rx_data_free(tp, &tpr->rx_jmb_buffers[i],
  6678. TG3_RX_JMB_MAP_SZ);
  6679. }
  6680. }
  6681. /* Initialize rx rings for packet processing.
  6682. *
  6683. * The chip has been shut down and the driver detached from
  6684. * the networking, so no interrupts or new tx packets will
  6685. * end up in the driver. tp->{tx,}lock are held and thus
  6686. * we may not sleep.
  6687. */
  6688. static int tg3_rx_prodring_alloc(struct tg3 *tp,
  6689. struct tg3_rx_prodring_set *tpr)
  6690. {
  6691. u32 i, rx_pkt_dma_sz;
  6692. tpr->rx_std_cons_idx = 0;
  6693. tpr->rx_std_prod_idx = 0;
  6694. tpr->rx_jmb_cons_idx = 0;
  6695. tpr->rx_jmb_prod_idx = 0;
  6696. if (tpr != &tp->napi[0].prodring) {
  6697. memset(&tpr->rx_std_buffers[0], 0,
  6698. TG3_RX_STD_BUFF_RING_SIZE(tp));
  6699. if (tpr->rx_jmb_buffers)
  6700. memset(&tpr->rx_jmb_buffers[0], 0,
  6701. TG3_RX_JMB_BUFF_RING_SIZE(tp));
  6702. goto done;
  6703. }
  6704. /* Zero out all descriptors. */
  6705. memset(tpr->rx_std, 0, TG3_RX_STD_RING_BYTES(tp));
  6706. rx_pkt_dma_sz = TG3_RX_STD_DMA_SZ;
  6707. if (tg3_flag(tp, 5780_CLASS) &&
  6708. tp->dev->mtu > ETH_DATA_LEN)
  6709. rx_pkt_dma_sz = TG3_RX_JMB_DMA_SZ;
  6710. tp->rx_pkt_map_sz = TG3_RX_DMA_TO_MAP_SZ(rx_pkt_dma_sz);
  6711. /* Initialize invariants of the rings, we only set this
  6712. * stuff once. This works because the card does not
  6713. * write into the rx buffer posting rings.
  6714. */
  6715. for (i = 0; i <= tp->rx_std_ring_mask; i++) {
  6716. struct tg3_rx_buffer_desc *rxd;
  6717. rxd = &tpr->rx_std[i];
  6718. rxd->idx_len = rx_pkt_dma_sz << RXD_LEN_SHIFT;
  6719. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT);
  6720. rxd->opaque = (RXD_OPAQUE_RING_STD |
  6721. (i << RXD_OPAQUE_INDEX_SHIFT));
  6722. }
  6723. /* Now allocate fresh SKBs for each rx ring. */
  6724. for (i = 0; i < tp->rx_pending; i++) {
  6725. unsigned int frag_size;
  6726. if (tg3_alloc_rx_data(tp, tpr, RXD_OPAQUE_RING_STD, i,
  6727. &frag_size) < 0) {
  6728. netdev_warn(tp->dev,
  6729. "Using a smaller RX standard ring. Only "
  6730. "%d out of %d buffers were allocated "
  6731. "successfully\n", i, tp->rx_pending);
  6732. if (i == 0)
  6733. goto initfail;
  6734. tp->rx_pending = i;
  6735. break;
  6736. }
  6737. }
  6738. if (!tg3_flag(tp, JUMBO_CAPABLE) || tg3_flag(tp, 5780_CLASS))
  6739. goto done;
  6740. memset(tpr->rx_jmb, 0, TG3_RX_JMB_RING_BYTES(tp));
  6741. if (!tg3_flag(tp, JUMBO_RING_ENABLE))
  6742. goto done;
  6743. for (i = 0; i <= tp->rx_jmb_ring_mask; i++) {
  6744. struct tg3_rx_buffer_desc *rxd;
  6745. rxd = &tpr->rx_jmb[i].std;
  6746. rxd->idx_len = TG3_RX_JMB_DMA_SZ << RXD_LEN_SHIFT;
  6747. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT) |
  6748. RXD_FLAG_JUMBO;
  6749. rxd->opaque = (RXD_OPAQUE_RING_JUMBO |
  6750. (i << RXD_OPAQUE_INDEX_SHIFT));
  6751. }
  6752. for (i = 0; i < tp->rx_jumbo_pending; i++) {
  6753. unsigned int frag_size;
  6754. if (tg3_alloc_rx_data(tp, tpr, RXD_OPAQUE_RING_JUMBO, i,
  6755. &frag_size) < 0) {
  6756. netdev_warn(tp->dev,
  6757. "Using a smaller RX jumbo ring. Only %d "
  6758. "out of %d buffers were allocated "
  6759. "successfully\n", i, tp->rx_jumbo_pending);
  6760. if (i == 0)
  6761. goto initfail;
  6762. tp->rx_jumbo_pending = i;
  6763. break;
  6764. }
  6765. }
  6766. done:
  6767. return 0;
  6768. initfail:
  6769. tg3_rx_prodring_free(tp, tpr);
  6770. return -ENOMEM;
  6771. }
  6772. static void tg3_rx_prodring_fini(struct tg3 *tp,
  6773. struct tg3_rx_prodring_set *tpr)
  6774. {
  6775. kfree(tpr->rx_std_buffers);
  6776. tpr->rx_std_buffers = NULL;
  6777. kfree(tpr->rx_jmb_buffers);
  6778. tpr->rx_jmb_buffers = NULL;
  6779. if (tpr->rx_std) {
  6780. dma_free_coherent(&tp->pdev->dev, TG3_RX_STD_RING_BYTES(tp),
  6781. tpr->rx_std, tpr->rx_std_mapping);
  6782. tpr->rx_std = NULL;
  6783. }
  6784. if (tpr->rx_jmb) {
  6785. dma_free_coherent(&tp->pdev->dev, TG3_RX_JMB_RING_BYTES(tp),
  6786. tpr->rx_jmb, tpr->rx_jmb_mapping);
  6787. tpr->rx_jmb = NULL;
  6788. }
  6789. }
  6790. static int tg3_rx_prodring_init(struct tg3 *tp,
  6791. struct tg3_rx_prodring_set *tpr)
  6792. {
  6793. tpr->rx_std_buffers = kzalloc(TG3_RX_STD_BUFF_RING_SIZE(tp),
  6794. GFP_KERNEL);
  6795. if (!tpr->rx_std_buffers)
  6796. return -ENOMEM;
  6797. tpr->rx_std = dma_alloc_coherent(&tp->pdev->dev,
  6798. TG3_RX_STD_RING_BYTES(tp),
  6799. &tpr->rx_std_mapping,
  6800. GFP_KERNEL);
  6801. if (!tpr->rx_std)
  6802. goto err_out;
  6803. if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS)) {
  6804. tpr->rx_jmb_buffers = kzalloc(TG3_RX_JMB_BUFF_RING_SIZE(tp),
  6805. GFP_KERNEL);
  6806. if (!tpr->rx_jmb_buffers)
  6807. goto err_out;
  6808. tpr->rx_jmb = dma_alloc_coherent(&tp->pdev->dev,
  6809. TG3_RX_JMB_RING_BYTES(tp),
  6810. &tpr->rx_jmb_mapping,
  6811. GFP_KERNEL);
  6812. if (!tpr->rx_jmb)
  6813. goto err_out;
  6814. }
  6815. return 0;
  6816. err_out:
  6817. tg3_rx_prodring_fini(tp, tpr);
  6818. return -ENOMEM;
  6819. }
  6820. /* Free up pending packets in all rx/tx rings.
  6821. *
  6822. * The chip has been shut down and the driver detached from
  6823. * the networking, so no interrupts or new tx packets will
  6824. * end up in the driver. tp->{tx,}lock is not held and we are not
  6825. * in an interrupt context and thus may sleep.
  6826. */
  6827. static void tg3_free_rings(struct tg3 *tp)
  6828. {
  6829. int i, j;
  6830. for (j = 0; j < tp->irq_cnt; j++) {
  6831. struct tg3_napi *tnapi = &tp->napi[j];
  6832. tg3_rx_prodring_free(tp, &tnapi->prodring);
  6833. if (!tnapi->tx_buffers)
  6834. continue;
  6835. for (i = 0; i < TG3_TX_RING_SIZE; i++) {
  6836. struct sk_buff *skb = tnapi->tx_buffers[i].skb;
  6837. if (!skb)
  6838. continue;
  6839. tg3_tx_skb_unmap(tnapi, i,
  6840. skb_shinfo(skb)->nr_frags - 1);
  6841. dev_kfree_skb_any(skb);
  6842. }
  6843. netdev_tx_reset_queue(netdev_get_tx_queue(tp->dev, j));
  6844. }
  6845. }
  6846. /* Initialize tx/rx rings for packet processing.
  6847. *
  6848. * The chip has been shut down and the driver detached from
  6849. * the networking, so no interrupts or new tx packets will
  6850. * end up in the driver. tp->{tx,}lock are held and thus
  6851. * we may not sleep.
  6852. */
  6853. static int tg3_init_rings(struct tg3 *tp)
  6854. {
  6855. int i;
  6856. /* Free up all the SKBs. */
  6857. tg3_free_rings(tp);
  6858. for (i = 0; i < tp->irq_cnt; i++) {
  6859. struct tg3_napi *tnapi = &tp->napi[i];
  6860. tnapi->last_tag = 0;
  6861. tnapi->last_irq_tag = 0;
  6862. tnapi->hw_status->status = 0;
  6863. tnapi->hw_status->status_tag = 0;
  6864. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  6865. tnapi->tx_prod = 0;
  6866. tnapi->tx_cons = 0;
  6867. if (tnapi->tx_ring)
  6868. memset(tnapi->tx_ring, 0, TG3_TX_RING_BYTES);
  6869. tnapi->rx_rcb_ptr = 0;
  6870. if (tnapi->rx_rcb)
  6871. memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
  6872. if (tg3_rx_prodring_alloc(tp, &tnapi->prodring)) {
  6873. tg3_free_rings(tp);
  6874. return -ENOMEM;
  6875. }
  6876. }
  6877. return 0;
  6878. }
  6879. static void tg3_mem_tx_release(struct tg3 *tp)
  6880. {
  6881. int i;
  6882. for (i = 0; i < tp->irq_max; i++) {
  6883. struct tg3_napi *tnapi = &tp->napi[i];
  6884. if (tnapi->tx_ring) {
  6885. dma_free_coherent(&tp->pdev->dev, TG3_TX_RING_BYTES,
  6886. tnapi->tx_ring, tnapi->tx_desc_mapping);
  6887. tnapi->tx_ring = NULL;
  6888. }
  6889. kfree(tnapi->tx_buffers);
  6890. tnapi->tx_buffers = NULL;
  6891. }
  6892. }
  6893. static int tg3_mem_tx_acquire(struct tg3 *tp)
  6894. {
  6895. int i;
  6896. struct tg3_napi *tnapi = &tp->napi[0];
  6897. /* If multivector TSS is enabled, vector 0 does not handle
  6898. * tx interrupts. Don't allocate any resources for it.
  6899. */
  6900. if (tg3_flag(tp, ENABLE_TSS))
  6901. tnapi++;
  6902. for (i = 0; i < tp->txq_cnt; i++, tnapi++) {
  6903. tnapi->tx_buffers = kzalloc(sizeof(struct tg3_tx_ring_info) *
  6904. TG3_TX_RING_SIZE, GFP_KERNEL);
  6905. if (!tnapi->tx_buffers)
  6906. goto err_out;
  6907. tnapi->tx_ring = dma_alloc_coherent(&tp->pdev->dev,
  6908. TG3_TX_RING_BYTES,
  6909. &tnapi->tx_desc_mapping,
  6910. GFP_KERNEL);
  6911. if (!tnapi->tx_ring)
  6912. goto err_out;
  6913. }
  6914. return 0;
  6915. err_out:
  6916. tg3_mem_tx_release(tp);
  6917. return -ENOMEM;
  6918. }
  6919. static void tg3_mem_rx_release(struct tg3 *tp)
  6920. {
  6921. int i;
  6922. for (i = 0; i < tp->irq_max; i++) {
  6923. struct tg3_napi *tnapi = &tp->napi[i];
  6924. tg3_rx_prodring_fini(tp, &tnapi->prodring);
  6925. if (!tnapi->rx_rcb)
  6926. continue;
  6927. dma_free_coherent(&tp->pdev->dev,
  6928. TG3_RX_RCB_RING_BYTES(tp),
  6929. tnapi->rx_rcb,
  6930. tnapi->rx_rcb_mapping);
  6931. tnapi->rx_rcb = NULL;
  6932. }
  6933. }
  6934. static int tg3_mem_rx_acquire(struct tg3 *tp)
  6935. {
  6936. unsigned int i, limit;
  6937. limit = tp->rxq_cnt;
  6938. /* If RSS is enabled, we need a (dummy) producer ring
  6939. * set on vector zero. This is the true hw prodring.
  6940. */
  6941. if (tg3_flag(tp, ENABLE_RSS))
  6942. limit++;
  6943. for (i = 0; i < limit; i++) {
  6944. struct tg3_napi *tnapi = &tp->napi[i];
  6945. if (tg3_rx_prodring_init(tp, &tnapi->prodring))
  6946. goto err_out;
  6947. /* If multivector RSS is enabled, vector 0
  6948. * does not handle rx or tx interrupts.
  6949. * Don't allocate any resources for it.
  6950. */
  6951. if (!i && tg3_flag(tp, ENABLE_RSS))
  6952. continue;
  6953. tnapi->rx_rcb = dma_alloc_coherent(&tp->pdev->dev,
  6954. TG3_RX_RCB_RING_BYTES(tp),
  6955. &tnapi->rx_rcb_mapping,
  6956. GFP_KERNEL | __GFP_ZERO);
  6957. if (!tnapi->rx_rcb)
  6958. goto err_out;
  6959. }
  6960. return 0;
  6961. err_out:
  6962. tg3_mem_rx_release(tp);
  6963. return -ENOMEM;
  6964. }
  6965. /*
  6966. * Must not be invoked with interrupt sources disabled and
  6967. * the hardware shutdown down.
  6968. */
  6969. static void tg3_free_consistent(struct tg3 *tp)
  6970. {
  6971. int i;
  6972. for (i = 0; i < tp->irq_cnt; i++) {
  6973. struct tg3_napi *tnapi = &tp->napi[i];
  6974. if (tnapi->hw_status) {
  6975. dma_free_coherent(&tp->pdev->dev, TG3_HW_STATUS_SIZE,
  6976. tnapi->hw_status,
  6977. tnapi->status_mapping);
  6978. tnapi->hw_status = NULL;
  6979. }
  6980. }
  6981. tg3_mem_rx_release(tp);
  6982. tg3_mem_tx_release(tp);
  6983. if (tp->hw_stats) {
  6984. dma_free_coherent(&tp->pdev->dev, sizeof(struct tg3_hw_stats),
  6985. tp->hw_stats, tp->stats_mapping);
  6986. tp->hw_stats = NULL;
  6987. }
  6988. }
  6989. /*
  6990. * Must not be invoked with interrupt sources disabled and
  6991. * the hardware shutdown down. Can sleep.
  6992. */
  6993. static int tg3_alloc_consistent(struct tg3 *tp)
  6994. {
  6995. int i;
  6996. tp->hw_stats = dma_alloc_coherent(&tp->pdev->dev,
  6997. sizeof(struct tg3_hw_stats),
  6998. &tp->stats_mapping,
  6999. GFP_KERNEL | __GFP_ZERO);
  7000. if (!tp->hw_stats)
  7001. goto err_out;
  7002. for (i = 0; i < tp->irq_cnt; i++) {
  7003. struct tg3_napi *tnapi = &tp->napi[i];
  7004. struct tg3_hw_status *sblk;
  7005. tnapi->hw_status = dma_alloc_coherent(&tp->pdev->dev,
  7006. TG3_HW_STATUS_SIZE,
  7007. &tnapi->status_mapping,
  7008. GFP_KERNEL | __GFP_ZERO);
  7009. if (!tnapi->hw_status)
  7010. goto err_out;
  7011. sblk = tnapi->hw_status;
  7012. if (tg3_flag(tp, ENABLE_RSS)) {
  7013. u16 *prodptr = NULL;
  7014. /*
  7015. * When RSS is enabled, the status block format changes
  7016. * slightly. The "rx_jumbo_consumer", "reserved",
  7017. * and "rx_mini_consumer" members get mapped to the
  7018. * other three rx return ring producer indexes.
  7019. */
  7020. switch (i) {
  7021. case 1:
  7022. prodptr = &sblk->idx[0].rx_producer;
  7023. break;
  7024. case 2:
  7025. prodptr = &sblk->rx_jumbo_consumer;
  7026. break;
  7027. case 3:
  7028. prodptr = &sblk->reserved;
  7029. break;
  7030. case 4:
  7031. prodptr = &sblk->rx_mini_consumer;
  7032. break;
  7033. }
  7034. tnapi->rx_rcb_prod_idx = prodptr;
  7035. } else {
  7036. tnapi->rx_rcb_prod_idx = &sblk->idx[0].rx_producer;
  7037. }
  7038. }
  7039. if (tg3_mem_tx_acquire(tp) || tg3_mem_rx_acquire(tp))
  7040. goto err_out;
  7041. return 0;
  7042. err_out:
  7043. tg3_free_consistent(tp);
  7044. return -ENOMEM;
  7045. }
  7046. #define MAX_WAIT_CNT 1000
  7047. /* To stop a block, clear the enable bit and poll till it
  7048. * clears. tp->lock is held.
  7049. */
  7050. static int tg3_stop_block(struct tg3 *tp, unsigned long ofs, u32 enable_bit, bool silent)
  7051. {
  7052. unsigned int i;
  7053. u32 val;
  7054. if (tg3_flag(tp, 5705_PLUS)) {
  7055. switch (ofs) {
  7056. case RCVLSC_MODE:
  7057. case DMAC_MODE:
  7058. case MBFREE_MODE:
  7059. case BUFMGR_MODE:
  7060. case MEMARB_MODE:
  7061. /* We can't enable/disable these bits of the
  7062. * 5705/5750, just say success.
  7063. */
  7064. return 0;
  7065. default:
  7066. break;
  7067. }
  7068. }
  7069. val = tr32(ofs);
  7070. val &= ~enable_bit;
  7071. tw32_f(ofs, val);
  7072. for (i = 0; i < MAX_WAIT_CNT; i++) {
  7073. if (pci_channel_offline(tp->pdev)) {
  7074. dev_err(&tp->pdev->dev,
  7075. "tg3_stop_block device offline, "
  7076. "ofs=%lx enable_bit=%x\n",
  7077. ofs, enable_bit);
  7078. return -ENODEV;
  7079. }
  7080. udelay(100);
  7081. val = tr32(ofs);
  7082. if ((val & enable_bit) == 0)
  7083. break;
  7084. }
  7085. if (i == MAX_WAIT_CNT && !silent) {
  7086. dev_err(&tp->pdev->dev,
  7087. "tg3_stop_block timed out, ofs=%lx enable_bit=%x\n",
  7088. ofs, enable_bit);
  7089. return -ENODEV;
  7090. }
  7091. return 0;
  7092. }
  7093. /* tp->lock is held. */
  7094. static int tg3_abort_hw(struct tg3 *tp, bool silent)
  7095. {
  7096. int i, err;
  7097. tg3_disable_ints(tp);
  7098. if (pci_channel_offline(tp->pdev)) {
  7099. tp->rx_mode &= ~(RX_MODE_ENABLE | TX_MODE_ENABLE);
  7100. tp->mac_mode &= ~MAC_MODE_TDE_ENABLE;
  7101. err = -ENODEV;
  7102. goto err_no_dev;
  7103. }
  7104. tp->rx_mode &= ~RX_MODE_ENABLE;
  7105. tw32_f(MAC_RX_MODE, tp->rx_mode);
  7106. udelay(10);
  7107. err = tg3_stop_block(tp, RCVBDI_MODE, RCVBDI_MODE_ENABLE, silent);
  7108. err |= tg3_stop_block(tp, RCVLPC_MODE, RCVLPC_MODE_ENABLE, silent);
  7109. err |= tg3_stop_block(tp, RCVLSC_MODE, RCVLSC_MODE_ENABLE, silent);
  7110. err |= tg3_stop_block(tp, RCVDBDI_MODE, RCVDBDI_MODE_ENABLE, silent);
  7111. err |= tg3_stop_block(tp, RCVDCC_MODE, RCVDCC_MODE_ENABLE, silent);
  7112. err |= tg3_stop_block(tp, RCVCC_MODE, RCVCC_MODE_ENABLE, silent);
  7113. err |= tg3_stop_block(tp, SNDBDS_MODE, SNDBDS_MODE_ENABLE, silent);
  7114. err |= tg3_stop_block(tp, SNDBDI_MODE, SNDBDI_MODE_ENABLE, silent);
  7115. err |= tg3_stop_block(tp, SNDDATAI_MODE, SNDDATAI_MODE_ENABLE, silent);
  7116. err |= tg3_stop_block(tp, RDMAC_MODE, RDMAC_MODE_ENABLE, silent);
  7117. err |= tg3_stop_block(tp, SNDDATAC_MODE, SNDDATAC_MODE_ENABLE, silent);
  7118. err |= tg3_stop_block(tp, DMAC_MODE, DMAC_MODE_ENABLE, silent);
  7119. err |= tg3_stop_block(tp, SNDBDC_MODE, SNDBDC_MODE_ENABLE, silent);
  7120. tp->mac_mode &= ~MAC_MODE_TDE_ENABLE;
  7121. tw32_f(MAC_MODE, tp->mac_mode);
  7122. udelay(40);
  7123. tp->tx_mode &= ~TX_MODE_ENABLE;
  7124. tw32_f(MAC_TX_MODE, tp->tx_mode);
  7125. for (i = 0; i < MAX_WAIT_CNT; i++) {
  7126. udelay(100);
  7127. if (!(tr32(MAC_TX_MODE) & TX_MODE_ENABLE))
  7128. break;
  7129. }
  7130. if (i >= MAX_WAIT_CNT) {
  7131. dev_err(&tp->pdev->dev,
  7132. "%s timed out, TX_MODE_ENABLE will not clear "
  7133. "MAC_TX_MODE=%08x\n", __func__, tr32(MAC_TX_MODE));
  7134. err |= -ENODEV;
  7135. }
  7136. err |= tg3_stop_block(tp, HOSTCC_MODE, HOSTCC_MODE_ENABLE, silent);
  7137. err |= tg3_stop_block(tp, WDMAC_MODE, WDMAC_MODE_ENABLE, silent);
  7138. err |= tg3_stop_block(tp, MBFREE_MODE, MBFREE_MODE_ENABLE, silent);
  7139. tw32(FTQ_RESET, 0xffffffff);
  7140. tw32(FTQ_RESET, 0x00000000);
  7141. err |= tg3_stop_block(tp, BUFMGR_MODE, BUFMGR_MODE_ENABLE, silent);
  7142. err |= tg3_stop_block(tp, MEMARB_MODE, MEMARB_MODE_ENABLE, silent);
  7143. err_no_dev:
  7144. for (i = 0; i < tp->irq_cnt; i++) {
  7145. struct tg3_napi *tnapi = &tp->napi[i];
  7146. if (tnapi->hw_status)
  7147. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  7148. }
  7149. return err;
  7150. }
  7151. /* Save PCI command register before chip reset */
  7152. static void tg3_save_pci_state(struct tg3 *tp)
  7153. {
  7154. pci_read_config_word(tp->pdev, PCI_COMMAND, &tp->pci_cmd);
  7155. }
  7156. /* Restore PCI state after chip reset */
  7157. static void tg3_restore_pci_state(struct tg3 *tp)
  7158. {
  7159. u32 val;
  7160. /* Re-enable indirect register accesses. */
  7161. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  7162. tp->misc_host_ctrl);
  7163. /* Set MAX PCI retry to zero. */
  7164. val = (PCISTATE_ROM_ENABLE | PCISTATE_ROM_RETRY_ENABLE);
  7165. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5704_A0 &&
  7166. tg3_flag(tp, PCIX_MODE))
  7167. val |= PCISTATE_RETRY_SAME_DMA;
  7168. /* Allow reads and writes to the APE register and memory space. */
  7169. if (tg3_flag(tp, ENABLE_APE))
  7170. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  7171. PCISTATE_ALLOW_APE_SHMEM_WR |
  7172. PCISTATE_ALLOW_APE_PSPACE_WR;
  7173. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, val);
  7174. pci_write_config_word(tp->pdev, PCI_COMMAND, tp->pci_cmd);
  7175. if (!tg3_flag(tp, PCI_EXPRESS)) {
  7176. pci_write_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
  7177. tp->pci_cacheline_sz);
  7178. pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  7179. tp->pci_lat_timer);
  7180. }
  7181. /* Make sure PCI-X relaxed ordering bit is clear. */
  7182. if (tg3_flag(tp, PCIX_MODE)) {
  7183. u16 pcix_cmd;
  7184. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  7185. &pcix_cmd);
  7186. pcix_cmd &= ~PCI_X_CMD_ERO;
  7187. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  7188. pcix_cmd);
  7189. }
  7190. if (tg3_flag(tp, 5780_CLASS)) {
  7191. /* Chip reset on 5780 will reset MSI enable bit,
  7192. * so need to restore it.
  7193. */
  7194. if (tg3_flag(tp, USING_MSI)) {
  7195. u16 ctrl;
  7196. pci_read_config_word(tp->pdev,
  7197. tp->msi_cap + PCI_MSI_FLAGS,
  7198. &ctrl);
  7199. pci_write_config_word(tp->pdev,
  7200. tp->msi_cap + PCI_MSI_FLAGS,
  7201. ctrl | PCI_MSI_FLAGS_ENABLE);
  7202. val = tr32(MSGINT_MODE);
  7203. tw32(MSGINT_MODE, val | MSGINT_MODE_ENABLE);
  7204. }
  7205. }
  7206. }
  7207. /* tp->lock is held. */
  7208. static int tg3_chip_reset(struct tg3 *tp)
  7209. {
  7210. u32 val;
  7211. void (*write_op)(struct tg3 *, u32, u32);
  7212. int i, err;
  7213. tg3_nvram_lock(tp);
  7214. tg3_ape_lock(tp, TG3_APE_LOCK_GRC);
  7215. /* No matching tg3_nvram_unlock() after this because
  7216. * chip reset below will undo the nvram lock.
  7217. */
  7218. tp->nvram_lock_cnt = 0;
  7219. /* GRC_MISC_CFG core clock reset will clear the memory
  7220. * enable bit in PCI register 4 and the MSI enable bit
  7221. * on some chips, so we save relevant registers here.
  7222. */
  7223. tg3_save_pci_state(tp);
  7224. if (tg3_asic_rev(tp) == ASIC_REV_5752 ||
  7225. tg3_flag(tp, 5755_PLUS))
  7226. tw32(GRC_FASTBOOT_PC, 0);
  7227. /*
  7228. * We must avoid the readl() that normally takes place.
  7229. * It locks machines, causes machine checks, and other
  7230. * fun things. So, temporarily disable the 5701
  7231. * hardware workaround, while we do the reset.
  7232. */
  7233. write_op = tp->write32;
  7234. if (write_op == tg3_write_flush_reg32)
  7235. tp->write32 = tg3_write32;
  7236. /* Prevent the irq handler from reading or writing PCI registers
  7237. * during chip reset when the memory enable bit in the PCI command
  7238. * register may be cleared. The chip does not generate interrupt
  7239. * at this time, but the irq handler may still be called due to irq
  7240. * sharing or irqpoll.
  7241. */
  7242. tg3_flag_set(tp, CHIP_RESETTING);
  7243. for (i = 0; i < tp->irq_cnt; i++) {
  7244. struct tg3_napi *tnapi = &tp->napi[i];
  7245. if (tnapi->hw_status) {
  7246. tnapi->hw_status->status = 0;
  7247. tnapi->hw_status->status_tag = 0;
  7248. }
  7249. tnapi->last_tag = 0;
  7250. tnapi->last_irq_tag = 0;
  7251. }
  7252. smp_mb();
  7253. for (i = 0; i < tp->irq_cnt; i++)
  7254. synchronize_irq(tp->napi[i].irq_vec);
  7255. if (tg3_asic_rev(tp) == ASIC_REV_57780) {
  7256. val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
  7257. tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
  7258. }
  7259. /* do the reset */
  7260. val = GRC_MISC_CFG_CORECLK_RESET;
  7261. if (tg3_flag(tp, PCI_EXPRESS)) {
  7262. /* Force PCIe 1.0a mode */
  7263. if (tg3_asic_rev(tp) != ASIC_REV_5785 &&
  7264. !tg3_flag(tp, 57765_PLUS) &&
  7265. tr32(TG3_PCIE_PHY_TSTCTL) ==
  7266. (TG3_PCIE_PHY_TSTCTL_PCIE10 | TG3_PCIE_PHY_TSTCTL_PSCRAM))
  7267. tw32(TG3_PCIE_PHY_TSTCTL, TG3_PCIE_PHY_TSTCTL_PSCRAM);
  7268. if (tg3_chip_rev_id(tp) != CHIPREV_ID_5750_A0) {
  7269. tw32(GRC_MISC_CFG, (1 << 29));
  7270. val |= (1 << 29);
  7271. }
  7272. }
  7273. if (tg3_asic_rev(tp) == ASIC_REV_5906) {
  7274. tw32(VCPU_STATUS, tr32(VCPU_STATUS) | VCPU_STATUS_DRV_RESET);
  7275. tw32(GRC_VCPU_EXT_CTRL,
  7276. tr32(GRC_VCPU_EXT_CTRL) & ~GRC_VCPU_EXT_CTRL_HALT_CPU);
  7277. }
  7278. /* Manage gphy power for all CPMU absent PCIe devices. */
  7279. if (tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, CPMU_PRESENT))
  7280. val |= GRC_MISC_CFG_KEEP_GPHY_POWER;
  7281. tw32(GRC_MISC_CFG, val);
  7282. /* restore 5701 hardware bug workaround write method */
  7283. tp->write32 = write_op;
  7284. /* Unfortunately, we have to delay before the PCI read back.
  7285. * Some 575X chips even will not respond to a PCI cfg access
  7286. * when the reset command is given to the chip.
  7287. *
  7288. * How do these hardware designers expect things to work
  7289. * properly if the PCI write is posted for a long period
  7290. * of time? It is always necessary to have some method by
  7291. * which a register read back can occur to push the write
  7292. * out which does the reset.
  7293. *
  7294. * For most tg3 variants the trick below was working.
  7295. * Ho hum...
  7296. */
  7297. udelay(120);
  7298. /* Flush PCI posted writes. The normal MMIO registers
  7299. * are inaccessible at this time so this is the only
  7300. * way to make this reliably (actually, this is no longer
  7301. * the case, see above). I tried to use indirect
  7302. * register read/write but this upset some 5701 variants.
  7303. */
  7304. pci_read_config_dword(tp->pdev, PCI_COMMAND, &val);
  7305. udelay(120);
  7306. if (tg3_flag(tp, PCI_EXPRESS) && pci_is_pcie(tp->pdev)) {
  7307. u16 val16;
  7308. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5750_A0) {
  7309. int j;
  7310. u32 cfg_val;
  7311. /* Wait for link training to complete. */
  7312. for (j = 0; j < 5000; j++)
  7313. udelay(100);
  7314. pci_read_config_dword(tp->pdev, 0xc4, &cfg_val);
  7315. pci_write_config_dword(tp->pdev, 0xc4,
  7316. cfg_val | (1 << 15));
  7317. }
  7318. /* Clear the "no snoop" and "relaxed ordering" bits. */
  7319. val16 = PCI_EXP_DEVCTL_RELAX_EN | PCI_EXP_DEVCTL_NOSNOOP_EN;
  7320. /*
  7321. * Older PCIe devices only support the 128 byte
  7322. * MPS setting. Enforce the restriction.
  7323. */
  7324. if (!tg3_flag(tp, CPMU_PRESENT))
  7325. val16 |= PCI_EXP_DEVCTL_PAYLOAD;
  7326. pcie_capability_clear_word(tp->pdev, PCI_EXP_DEVCTL, val16);
  7327. /* Clear error status */
  7328. pcie_capability_write_word(tp->pdev, PCI_EXP_DEVSTA,
  7329. PCI_EXP_DEVSTA_CED |
  7330. PCI_EXP_DEVSTA_NFED |
  7331. PCI_EXP_DEVSTA_FED |
  7332. PCI_EXP_DEVSTA_URD);
  7333. }
  7334. tg3_restore_pci_state(tp);
  7335. tg3_flag_clear(tp, CHIP_RESETTING);
  7336. tg3_flag_clear(tp, ERROR_PROCESSED);
  7337. val = 0;
  7338. if (tg3_flag(tp, 5780_CLASS))
  7339. val = tr32(MEMARB_MODE);
  7340. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  7341. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5750_A3) {
  7342. tg3_stop_fw(tp);
  7343. tw32(0x5000, 0x400);
  7344. }
  7345. if (tg3_flag(tp, IS_SSB_CORE)) {
  7346. /*
  7347. * BCM4785: In order to avoid repercussions from using
  7348. * potentially defective internal ROM, stop the Rx RISC CPU,
  7349. * which is not required.
  7350. */
  7351. tg3_stop_fw(tp);
  7352. tg3_halt_cpu(tp, RX_CPU_BASE);
  7353. }
  7354. err = tg3_poll_fw(tp);
  7355. if (err)
  7356. return err;
  7357. tw32(GRC_MODE, tp->grc_mode);
  7358. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5705_A0) {
  7359. val = tr32(0xc4);
  7360. tw32(0xc4, val | (1 << 15));
  7361. }
  7362. if ((tp->nic_sram_data_cfg & NIC_SRAM_DATA_CFG_MINI_PCI) != 0 &&
  7363. tg3_asic_rev(tp) == ASIC_REV_5705) {
  7364. tp->pci_clock_ctrl |= CLOCK_CTRL_CLKRUN_OENABLE;
  7365. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5705_A0)
  7366. tp->pci_clock_ctrl |= CLOCK_CTRL_FORCE_CLKRUN;
  7367. tw32(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  7368. }
  7369. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  7370. tp->mac_mode = MAC_MODE_PORT_MODE_TBI;
  7371. val = tp->mac_mode;
  7372. } else if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
  7373. tp->mac_mode = MAC_MODE_PORT_MODE_GMII;
  7374. val = tp->mac_mode;
  7375. } else
  7376. val = 0;
  7377. tw32_f(MAC_MODE, val);
  7378. udelay(40);
  7379. tg3_ape_unlock(tp, TG3_APE_LOCK_GRC);
  7380. tg3_mdio_start(tp);
  7381. if (tg3_flag(tp, PCI_EXPRESS) &&
  7382. tg3_chip_rev_id(tp) != CHIPREV_ID_5750_A0 &&
  7383. tg3_asic_rev(tp) != ASIC_REV_5785 &&
  7384. !tg3_flag(tp, 57765_PLUS)) {
  7385. val = tr32(0x7c00);
  7386. tw32(0x7c00, val | (1 << 25));
  7387. }
  7388. if (tg3_asic_rev(tp) == ASIC_REV_5720) {
  7389. val = tr32(TG3_CPMU_CLCK_ORIDE);
  7390. tw32(TG3_CPMU_CLCK_ORIDE, val & ~CPMU_CLCK_ORIDE_MAC_ORIDE_EN);
  7391. }
  7392. /* Reprobe ASF enable state. */
  7393. tg3_flag_clear(tp, ENABLE_ASF);
  7394. tp->phy_flags &= ~(TG3_PHYFLG_1G_ON_VAUX_OK |
  7395. TG3_PHYFLG_KEEP_LINK_ON_PWRDN);
  7396. tg3_flag_clear(tp, ASF_NEW_HANDSHAKE);
  7397. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  7398. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  7399. u32 nic_cfg;
  7400. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  7401. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  7402. tg3_flag_set(tp, ENABLE_ASF);
  7403. tp->last_event_jiffies = jiffies;
  7404. if (tg3_flag(tp, 5750_PLUS))
  7405. tg3_flag_set(tp, ASF_NEW_HANDSHAKE);
  7406. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_3, &nic_cfg);
  7407. if (nic_cfg & NIC_SRAM_1G_ON_VAUX_OK)
  7408. tp->phy_flags |= TG3_PHYFLG_1G_ON_VAUX_OK;
  7409. if (nic_cfg & NIC_SRAM_LNK_FLAP_AVOID)
  7410. tp->phy_flags |= TG3_PHYFLG_KEEP_LINK_ON_PWRDN;
  7411. }
  7412. }
  7413. return 0;
  7414. }
  7415. static void tg3_get_nstats(struct tg3 *, struct rtnl_link_stats64 *);
  7416. static void tg3_get_estats(struct tg3 *, struct tg3_ethtool_stats *);
  7417. /* tp->lock is held. */
  7418. static int tg3_halt(struct tg3 *tp, int kind, bool silent)
  7419. {
  7420. int err;
  7421. tg3_stop_fw(tp);
  7422. tg3_write_sig_pre_reset(tp, kind);
  7423. tg3_abort_hw(tp, silent);
  7424. err = tg3_chip_reset(tp);
  7425. __tg3_set_mac_addr(tp, false);
  7426. tg3_write_sig_legacy(tp, kind);
  7427. tg3_write_sig_post_reset(tp, kind);
  7428. if (tp->hw_stats) {
  7429. /* Save the stats across chip resets... */
  7430. tg3_get_nstats(tp, &tp->net_stats_prev);
  7431. tg3_get_estats(tp, &tp->estats_prev);
  7432. /* And make sure the next sample is new data */
  7433. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  7434. }
  7435. if (err)
  7436. return err;
  7437. return 0;
  7438. }
  7439. static int tg3_set_mac_addr(struct net_device *dev, void *p)
  7440. {
  7441. struct tg3 *tp = netdev_priv(dev);
  7442. struct sockaddr *addr = p;
  7443. int err = 0;
  7444. bool skip_mac_1 = false;
  7445. if (!is_valid_ether_addr(addr->sa_data))
  7446. return -EADDRNOTAVAIL;
  7447. memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
  7448. if (!netif_running(dev))
  7449. return 0;
  7450. if (tg3_flag(tp, ENABLE_ASF)) {
  7451. u32 addr0_high, addr0_low, addr1_high, addr1_low;
  7452. addr0_high = tr32(MAC_ADDR_0_HIGH);
  7453. addr0_low = tr32(MAC_ADDR_0_LOW);
  7454. addr1_high = tr32(MAC_ADDR_1_HIGH);
  7455. addr1_low = tr32(MAC_ADDR_1_LOW);
  7456. /* Skip MAC addr 1 if ASF is using it. */
  7457. if ((addr0_high != addr1_high || addr0_low != addr1_low) &&
  7458. !(addr1_high == 0 && addr1_low == 0))
  7459. skip_mac_1 = true;
  7460. }
  7461. spin_lock_bh(&tp->lock);
  7462. __tg3_set_mac_addr(tp, skip_mac_1);
  7463. spin_unlock_bh(&tp->lock);
  7464. return err;
  7465. }
  7466. /* tp->lock is held. */
  7467. static void tg3_set_bdinfo(struct tg3 *tp, u32 bdinfo_addr,
  7468. dma_addr_t mapping, u32 maxlen_flags,
  7469. u32 nic_addr)
  7470. {
  7471. tg3_write_mem(tp,
  7472. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH),
  7473. ((u64) mapping >> 32));
  7474. tg3_write_mem(tp,
  7475. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW),
  7476. ((u64) mapping & 0xffffffff));
  7477. tg3_write_mem(tp,
  7478. (bdinfo_addr + TG3_BDINFO_MAXLEN_FLAGS),
  7479. maxlen_flags);
  7480. if (!tg3_flag(tp, 5705_PLUS))
  7481. tg3_write_mem(tp,
  7482. (bdinfo_addr + TG3_BDINFO_NIC_ADDR),
  7483. nic_addr);
  7484. }
  7485. static void tg3_coal_tx_init(struct tg3 *tp, struct ethtool_coalesce *ec)
  7486. {
  7487. int i = 0;
  7488. if (!tg3_flag(tp, ENABLE_TSS)) {
  7489. tw32(HOSTCC_TXCOL_TICKS, ec->tx_coalesce_usecs);
  7490. tw32(HOSTCC_TXMAX_FRAMES, ec->tx_max_coalesced_frames);
  7491. tw32(HOSTCC_TXCOAL_MAXF_INT, ec->tx_max_coalesced_frames_irq);
  7492. } else {
  7493. tw32(HOSTCC_TXCOL_TICKS, 0);
  7494. tw32(HOSTCC_TXMAX_FRAMES, 0);
  7495. tw32(HOSTCC_TXCOAL_MAXF_INT, 0);
  7496. for (; i < tp->txq_cnt; i++) {
  7497. u32 reg;
  7498. reg = HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18;
  7499. tw32(reg, ec->tx_coalesce_usecs);
  7500. reg = HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18;
  7501. tw32(reg, ec->tx_max_coalesced_frames);
  7502. reg = HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18;
  7503. tw32(reg, ec->tx_max_coalesced_frames_irq);
  7504. }
  7505. }
  7506. for (; i < tp->irq_max - 1; i++) {
  7507. tw32(HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18, 0);
  7508. tw32(HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18, 0);
  7509. tw32(HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
  7510. }
  7511. }
  7512. static void tg3_coal_rx_init(struct tg3 *tp, struct ethtool_coalesce *ec)
  7513. {
  7514. int i = 0;
  7515. u32 limit = tp->rxq_cnt;
  7516. if (!tg3_flag(tp, ENABLE_RSS)) {
  7517. tw32(HOSTCC_RXCOL_TICKS, ec->rx_coalesce_usecs);
  7518. tw32(HOSTCC_RXMAX_FRAMES, ec->rx_max_coalesced_frames);
  7519. tw32(HOSTCC_RXCOAL_MAXF_INT, ec->rx_max_coalesced_frames_irq);
  7520. limit--;
  7521. } else {
  7522. tw32(HOSTCC_RXCOL_TICKS, 0);
  7523. tw32(HOSTCC_RXMAX_FRAMES, 0);
  7524. tw32(HOSTCC_RXCOAL_MAXF_INT, 0);
  7525. }
  7526. for (; i < limit; i++) {
  7527. u32 reg;
  7528. reg = HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18;
  7529. tw32(reg, ec->rx_coalesce_usecs);
  7530. reg = HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18;
  7531. tw32(reg, ec->rx_max_coalesced_frames);
  7532. reg = HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18;
  7533. tw32(reg, ec->rx_max_coalesced_frames_irq);
  7534. }
  7535. for (; i < tp->irq_max - 1; i++) {
  7536. tw32(HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18, 0);
  7537. tw32(HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18, 0);
  7538. tw32(HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
  7539. }
  7540. }
  7541. static void __tg3_set_coalesce(struct tg3 *tp, struct ethtool_coalesce *ec)
  7542. {
  7543. tg3_coal_tx_init(tp, ec);
  7544. tg3_coal_rx_init(tp, ec);
  7545. if (!tg3_flag(tp, 5705_PLUS)) {
  7546. u32 val = ec->stats_block_coalesce_usecs;
  7547. tw32(HOSTCC_RXCOAL_TICK_INT, ec->rx_coalesce_usecs_irq);
  7548. tw32(HOSTCC_TXCOAL_TICK_INT, ec->tx_coalesce_usecs_irq);
  7549. if (!tp->link_up)
  7550. val = 0;
  7551. tw32(HOSTCC_STAT_COAL_TICKS, val);
  7552. }
  7553. }
  7554. /* tp->lock is held. */
  7555. static void tg3_rings_reset(struct tg3 *tp)
  7556. {
  7557. int i;
  7558. u32 stblk, txrcb, rxrcb, limit;
  7559. struct tg3_napi *tnapi = &tp->napi[0];
  7560. /* Disable all transmit rings but the first. */
  7561. if (!tg3_flag(tp, 5705_PLUS))
  7562. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 16;
  7563. else if (tg3_flag(tp, 5717_PLUS))
  7564. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 4;
  7565. else if (tg3_flag(tp, 57765_CLASS) ||
  7566. tg3_asic_rev(tp) == ASIC_REV_5762)
  7567. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 2;
  7568. else
  7569. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
  7570. for (txrcb = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
  7571. txrcb < limit; txrcb += TG3_BDINFO_SIZE)
  7572. tg3_write_mem(tp, txrcb + TG3_BDINFO_MAXLEN_FLAGS,
  7573. BDINFO_FLAGS_DISABLED);
  7574. /* Disable all receive return rings but the first. */
  7575. if (tg3_flag(tp, 5717_PLUS))
  7576. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 17;
  7577. else if (!tg3_flag(tp, 5705_PLUS))
  7578. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 16;
  7579. else if (tg3_asic_rev(tp) == ASIC_REV_5755 ||
  7580. tg3_asic_rev(tp) == ASIC_REV_5762 ||
  7581. tg3_flag(tp, 57765_CLASS))
  7582. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 4;
  7583. else
  7584. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
  7585. for (rxrcb = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
  7586. rxrcb < limit; rxrcb += TG3_BDINFO_SIZE)
  7587. tg3_write_mem(tp, rxrcb + TG3_BDINFO_MAXLEN_FLAGS,
  7588. BDINFO_FLAGS_DISABLED);
  7589. /* Disable interrupts */
  7590. tw32_mailbox_f(tp->napi[0].int_mbox, 1);
  7591. tp->napi[0].chk_msi_cnt = 0;
  7592. tp->napi[0].last_rx_cons = 0;
  7593. tp->napi[0].last_tx_cons = 0;
  7594. /* Zero mailbox registers. */
  7595. if (tg3_flag(tp, SUPPORT_MSIX)) {
  7596. for (i = 1; i < tp->irq_max; i++) {
  7597. tp->napi[i].tx_prod = 0;
  7598. tp->napi[i].tx_cons = 0;
  7599. if (tg3_flag(tp, ENABLE_TSS))
  7600. tw32_mailbox(tp->napi[i].prodmbox, 0);
  7601. tw32_rx_mbox(tp->napi[i].consmbox, 0);
  7602. tw32_mailbox_f(tp->napi[i].int_mbox, 1);
  7603. tp->napi[i].chk_msi_cnt = 0;
  7604. tp->napi[i].last_rx_cons = 0;
  7605. tp->napi[i].last_tx_cons = 0;
  7606. }
  7607. if (!tg3_flag(tp, ENABLE_TSS))
  7608. tw32_mailbox(tp->napi[0].prodmbox, 0);
  7609. } else {
  7610. tp->napi[0].tx_prod = 0;
  7611. tp->napi[0].tx_cons = 0;
  7612. tw32_mailbox(tp->napi[0].prodmbox, 0);
  7613. tw32_rx_mbox(tp->napi[0].consmbox, 0);
  7614. }
  7615. /* Make sure the NIC-based send BD rings are disabled. */
  7616. if (!tg3_flag(tp, 5705_PLUS)) {
  7617. u32 mbox = MAILBOX_SNDNIC_PROD_IDX_0 + TG3_64BIT_REG_LOW;
  7618. for (i = 0; i < 16; i++)
  7619. tw32_tx_mbox(mbox + i * 8, 0);
  7620. }
  7621. txrcb = NIC_SRAM_SEND_RCB;
  7622. rxrcb = NIC_SRAM_RCV_RET_RCB;
  7623. /* Clear status block in ram. */
  7624. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  7625. /* Set status block DMA address */
  7626. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  7627. ((u64) tnapi->status_mapping >> 32));
  7628. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  7629. ((u64) tnapi->status_mapping & 0xffffffff));
  7630. if (tnapi->tx_ring) {
  7631. tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
  7632. (TG3_TX_RING_SIZE <<
  7633. BDINFO_FLAGS_MAXLEN_SHIFT),
  7634. NIC_SRAM_TX_BUFFER_DESC);
  7635. txrcb += TG3_BDINFO_SIZE;
  7636. }
  7637. if (tnapi->rx_rcb) {
  7638. tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
  7639. (tp->rx_ret_ring_mask + 1) <<
  7640. BDINFO_FLAGS_MAXLEN_SHIFT, 0);
  7641. rxrcb += TG3_BDINFO_SIZE;
  7642. }
  7643. stblk = HOSTCC_STATBLCK_RING1;
  7644. for (i = 1, tnapi++; i < tp->irq_cnt; i++, tnapi++) {
  7645. u64 mapping = (u64)tnapi->status_mapping;
  7646. tw32(stblk + TG3_64BIT_REG_HIGH, mapping >> 32);
  7647. tw32(stblk + TG3_64BIT_REG_LOW, mapping & 0xffffffff);
  7648. /* Clear status block in ram. */
  7649. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  7650. if (tnapi->tx_ring) {
  7651. tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
  7652. (TG3_TX_RING_SIZE <<
  7653. BDINFO_FLAGS_MAXLEN_SHIFT),
  7654. NIC_SRAM_TX_BUFFER_DESC);
  7655. txrcb += TG3_BDINFO_SIZE;
  7656. }
  7657. tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
  7658. ((tp->rx_ret_ring_mask + 1) <<
  7659. BDINFO_FLAGS_MAXLEN_SHIFT), 0);
  7660. stblk += 8;
  7661. rxrcb += TG3_BDINFO_SIZE;
  7662. }
  7663. }
  7664. static void tg3_setup_rxbd_thresholds(struct tg3 *tp)
  7665. {
  7666. u32 val, bdcache_maxcnt, host_rep_thresh, nic_rep_thresh;
  7667. if (!tg3_flag(tp, 5750_PLUS) ||
  7668. tg3_flag(tp, 5780_CLASS) ||
  7669. tg3_asic_rev(tp) == ASIC_REV_5750 ||
  7670. tg3_asic_rev(tp) == ASIC_REV_5752 ||
  7671. tg3_flag(tp, 57765_PLUS))
  7672. bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5700;
  7673. else if (tg3_asic_rev(tp) == ASIC_REV_5755 ||
  7674. tg3_asic_rev(tp) == ASIC_REV_5787)
  7675. bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5755;
  7676. else
  7677. bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5906;
  7678. nic_rep_thresh = min(bdcache_maxcnt / 2, tp->rx_std_max_post);
  7679. host_rep_thresh = max_t(u32, tp->rx_pending / 8, 1);
  7680. val = min(nic_rep_thresh, host_rep_thresh);
  7681. tw32(RCVBDI_STD_THRESH, val);
  7682. if (tg3_flag(tp, 57765_PLUS))
  7683. tw32(STD_REPLENISH_LWM, bdcache_maxcnt);
  7684. if (!tg3_flag(tp, JUMBO_CAPABLE) || tg3_flag(tp, 5780_CLASS))
  7685. return;
  7686. bdcache_maxcnt = TG3_SRAM_RX_JMB_BDCACHE_SIZE_5700;
  7687. host_rep_thresh = max_t(u32, tp->rx_jumbo_pending / 8, 1);
  7688. val = min(bdcache_maxcnt / 2, host_rep_thresh);
  7689. tw32(RCVBDI_JUMBO_THRESH, val);
  7690. if (tg3_flag(tp, 57765_PLUS))
  7691. tw32(JMB_REPLENISH_LWM, bdcache_maxcnt);
  7692. }
  7693. static inline u32 calc_crc(unsigned char *buf, int len)
  7694. {
  7695. u32 reg;
  7696. u32 tmp;
  7697. int j, k;
  7698. reg = 0xffffffff;
  7699. for (j = 0; j < len; j++) {
  7700. reg ^= buf[j];
  7701. for (k = 0; k < 8; k++) {
  7702. tmp = reg & 0x01;
  7703. reg >>= 1;
  7704. if (tmp)
  7705. reg ^= 0xedb88320;
  7706. }
  7707. }
  7708. return ~reg;
  7709. }
  7710. static void tg3_set_multi(struct tg3 *tp, unsigned int accept_all)
  7711. {
  7712. /* accept or reject all multicast frames */
  7713. tw32(MAC_HASH_REG_0, accept_all ? 0xffffffff : 0);
  7714. tw32(MAC_HASH_REG_1, accept_all ? 0xffffffff : 0);
  7715. tw32(MAC_HASH_REG_2, accept_all ? 0xffffffff : 0);
  7716. tw32(MAC_HASH_REG_3, accept_all ? 0xffffffff : 0);
  7717. }
  7718. static void __tg3_set_rx_mode(struct net_device *dev)
  7719. {
  7720. struct tg3 *tp = netdev_priv(dev);
  7721. u32 rx_mode;
  7722. rx_mode = tp->rx_mode & ~(RX_MODE_PROMISC |
  7723. RX_MODE_KEEP_VLAN_TAG);
  7724. #if !defined(CONFIG_VLAN_8021Q) && !defined(CONFIG_VLAN_8021Q_MODULE)
  7725. /* When ASF is in use, we always keep the RX_MODE_KEEP_VLAN_TAG
  7726. * flag clear.
  7727. */
  7728. if (!tg3_flag(tp, ENABLE_ASF))
  7729. rx_mode |= RX_MODE_KEEP_VLAN_TAG;
  7730. #endif
  7731. if (dev->flags & IFF_PROMISC) {
  7732. /* Promiscuous mode. */
  7733. rx_mode |= RX_MODE_PROMISC;
  7734. } else if (dev->flags & IFF_ALLMULTI) {
  7735. /* Accept all multicast. */
  7736. tg3_set_multi(tp, 1);
  7737. } else if (netdev_mc_empty(dev)) {
  7738. /* Reject all multicast. */
  7739. tg3_set_multi(tp, 0);
  7740. } else {
  7741. /* Accept one or more multicast(s). */
  7742. struct netdev_hw_addr *ha;
  7743. u32 mc_filter[4] = { 0, };
  7744. u32 regidx;
  7745. u32 bit;
  7746. u32 crc;
  7747. netdev_for_each_mc_addr(ha, dev) {
  7748. crc = calc_crc(ha->addr, ETH_ALEN);
  7749. bit = ~crc & 0x7f;
  7750. regidx = (bit & 0x60) >> 5;
  7751. bit &= 0x1f;
  7752. mc_filter[regidx] |= (1 << bit);
  7753. }
  7754. tw32(MAC_HASH_REG_0, mc_filter[0]);
  7755. tw32(MAC_HASH_REG_1, mc_filter[1]);
  7756. tw32(MAC_HASH_REG_2, mc_filter[2]);
  7757. tw32(MAC_HASH_REG_3, mc_filter[3]);
  7758. }
  7759. if (rx_mode != tp->rx_mode) {
  7760. tp->rx_mode = rx_mode;
  7761. tw32_f(MAC_RX_MODE, rx_mode);
  7762. udelay(10);
  7763. }
  7764. }
  7765. static void tg3_rss_init_dflt_indir_tbl(struct tg3 *tp, u32 qcnt)
  7766. {
  7767. int i;
  7768. for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++)
  7769. tp->rss_ind_tbl[i] = ethtool_rxfh_indir_default(i, qcnt);
  7770. }
  7771. static void tg3_rss_check_indir_tbl(struct tg3 *tp)
  7772. {
  7773. int i;
  7774. if (!tg3_flag(tp, SUPPORT_MSIX))
  7775. return;
  7776. if (tp->rxq_cnt == 1) {
  7777. memset(&tp->rss_ind_tbl[0], 0, sizeof(tp->rss_ind_tbl));
  7778. return;
  7779. }
  7780. /* Validate table against current IRQ count */
  7781. for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++) {
  7782. if (tp->rss_ind_tbl[i] >= tp->rxq_cnt)
  7783. break;
  7784. }
  7785. if (i != TG3_RSS_INDIR_TBL_SIZE)
  7786. tg3_rss_init_dflt_indir_tbl(tp, tp->rxq_cnt);
  7787. }
  7788. static void tg3_rss_write_indir_tbl(struct tg3 *tp)
  7789. {
  7790. int i = 0;
  7791. u32 reg = MAC_RSS_INDIR_TBL_0;
  7792. while (i < TG3_RSS_INDIR_TBL_SIZE) {
  7793. u32 val = tp->rss_ind_tbl[i];
  7794. i++;
  7795. for (; i % 8; i++) {
  7796. val <<= 4;
  7797. val |= tp->rss_ind_tbl[i];
  7798. }
  7799. tw32(reg, val);
  7800. reg += 4;
  7801. }
  7802. }
  7803. static inline u32 tg3_lso_rd_dma_workaround_bit(struct tg3 *tp)
  7804. {
  7805. if (tg3_asic_rev(tp) == ASIC_REV_5719)
  7806. return TG3_LSO_RD_DMA_TX_LENGTH_WA_5719;
  7807. else
  7808. return TG3_LSO_RD_DMA_TX_LENGTH_WA_5720;
  7809. }
  7810. /* tp->lock is held. */
  7811. static int tg3_reset_hw(struct tg3 *tp, bool reset_phy)
  7812. {
  7813. u32 val, rdmac_mode;
  7814. int i, err, limit;
  7815. struct tg3_rx_prodring_set *tpr = &tp->napi[0].prodring;
  7816. tg3_disable_ints(tp);
  7817. tg3_stop_fw(tp);
  7818. tg3_write_sig_pre_reset(tp, RESET_KIND_INIT);
  7819. if (tg3_flag(tp, INIT_COMPLETE))
  7820. tg3_abort_hw(tp, 1);
  7821. /* Enable MAC control of LPI */
  7822. if (tp->phy_flags & TG3_PHYFLG_EEE_CAP) {
  7823. val = TG3_CPMU_EEE_LNKIDL_PCIE_NL0 |
  7824. TG3_CPMU_EEE_LNKIDL_UART_IDL;
  7825. if (tg3_chip_rev_id(tp) == CHIPREV_ID_57765_A0)
  7826. val |= TG3_CPMU_EEE_LNKIDL_APE_TX_MT;
  7827. tw32_f(TG3_CPMU_EEE_LNKIDL_CTRL, val);
  7828. tw32_f(TG3_CPMU_EEE_CTRL,
  7829. TG3_CPMU_EEE_CTRL_EXIT_20_1_US);
  7830. val = TG3_CPMU_EEEMD_ERLY_L1_XIT_DET |
  7831. TG3_CPMU_EEEMD_LPI_IN_TX |
  7832. TG3_CPMU_EEEMD_LPI_IN_RX |
  7833. TG3_CPMU_EEEMD_EEE_ENABLE;
  7834. if (tg3_asic_rev(tp) != ASIC_REV_5717)
  7835. val |= TG3_CPMU_EEEMD_SND_IDX_DET_EN;
  7836. if (tg3_flag(tp, ENABLE_APE))
  7837. val |= TG3_CPMU_EEEMD_APE_TX_DET_EN;
  7838. tw32_f(TG3_CPMU_EEE_MODE, val);
  7839. tw32_f(TG3_CPMU_EEE_DBTMR1,
  7840. TG3_CPMU_DBTMR1_PCIEXIT_2047US |
  7841. TG3_CPMU_DBTMR1_LNKIDLE_2047US);
  7842. tw32_f(TG3_CPMU_EEE_DBTMR2,
  7843. TG3_CPMU_DBTMR2_APE_TX_2047US |
  7844. TG3_CPMU_DBTMR2_TXIDXEQ_2047US);
  7845. }
  7846. if ((tp->phy_flags & TG3_PHYFLG_KEEP_LINK_ON_PWRDN) &&
  7847. !(tp->phy_flags & TG3_PHYFLG_USER_CONFIGURED)) {
  7848. tg3_phy_pull_config(tp);
  7849. tp->phy_flags |= TG3_PHYFLG_USER_CONFIGURED;
  7850. }
  7851. if (reset_phy)
  7852. tg3_phy_reset(tp);
  7853. err = tg3_chip_reset(tp);
  7854. if (err)
  7855. return err;
  7856. tg3_write_sig_legacy(tp, RESET_KIND_INIT);
  7857. if (tg3_chip_rev(tp) == CHIPREV_5784_AX) {
  7858. val = tr32(TG3_CPMU_CTRL);
  7859. val &= ~(CPMU_CTRL_LINK_AWARE_MODE | CPMU_CTRL_LINK_IDLE_MODE);
  7860. tw32(TG3_CPMU_CTRL, val);
  7861. val = tr32(TG3_CPMU_LSPD_10MB_CLK);
  7862. val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
  7863. val |= CPMU_LSPD_10MB_MACCLK_6_25;
  7864. tw32(TG3_CPMU_LSPD_10MB_CLK, val);
  7865. val = tr32(TG3_CPMU_LNK_AWARE_PWRMD);
  7866. val &= ~CPMU_LNK_AWARE_MACCLK_MASK;
  7867. val |= CPMU_LNK_AWARE_MACCLK_6_25;
  7868. tw32(TG3_CPMU_LNK_AWARE_PWRMD, val);
  7869. val = tr32(TG3_CPMU_HST_ACC);
  7870. val &= ~CPMU_HST_ACC_MACCLK_MASK;
  7871. val |= CPMU_HST_ACC_MACCLK_6_25;
  7872. tw32(TG3_CPMU_HST_ACC, val);
  7873. }
  7874. if (tg3_asic_rev(tp) == ASIC_REV_57780) {
  7875. val = tr32(PCIE_PWR_MGMT_THRESH) & ~PCIE_PWR_MGMT_L1_THRESH_MSK;
  7876. val |= PCIE_PWR_MGMT_EXT_ASPM_TMR_EN |
  7877. PCIE_PWR_MGMT_L1_THRESH_4MS;
  7878. tw32(PCIE_PWR_MGMT_THRESH, val);
  7879. val = tr32(TG3_PCIE_EIDLE_DELAY) & ~TG3_PCIE_EIDLE_DELAY_MASK;
  7880. tw32(TG3_PCIE_EIDLE_DELAY, val | TG3_PCIE_EIDLE_DELAY_13_CLKS);
  7881. tw32(TG3_CORR_ERR_STAT, TG3_CORR_ERR_STAT_CLEAR);
  7882. val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
  7883. tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
  7884. }
  7885. if (tg3_flag(tp, L1PLLPD_EN)) {
  7886. u32 grc_mode = tr32(GRC_MODE);
  7887. /* Access the lower 1K of PL PCIE block registers. */
  7888. val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
  7889. tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
  7890. val = tr32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1);
  7891. tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1,
  7892. val | TG3_PCIE_PL_LO_PHYCTL1_L1PLLPD_EN);
  7893. tw32(GRC_MODE, grc_mode);
  7894. }
  7895. if (tg3_flag(tp, 57765_CLASS)) {
  7896. if (tg3_chip_rev_id(tp) == CHIPREV_ID_57765_A0) {
  7897. u32 grc_mode = tr32(GRC_MODE);
  7898. /* Access the lower 1K of PL PCIE block registers. */
  7899. val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
  7900. tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
  7901. val = tr32(TG3_PCIE_TLDLPL_PORT +
  7902. TG3_PCIE_PL_LO_PHYCTL5);
  7903. tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL5,
  7904. val | TG3_PCIE_PL_LO_PHYCTL5_DIS_L2CLKREQ);
  7905. tw32(GRC_MODE, grc_mode);
  7906. }
  7907. if (tg3_chip_rev(tp) != CHIPREV_57765_AX) {
  7908. u32 grc_mode;
  7909. /* Fix transmit hangs */
  7910. val = tr32(TG3_CPMU_PADRNG_CTL);
  7911. val |= TG3_CPMU_PADRNG_CTL_RDIV2;
  7912. tw32(TG3_CPMU_PADRNG_CTL, val);
  7913. grc_mode = tr32(GRC_MODE);
  7914. /* Access the lower 1K of DL PCIE block registers. */
  7915. val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
  7916. tw32(GRC_MODE, val | GRC_MODE_PCIE_DL_SEL);
  7917. val = tr32(TG3_PCIE_TLDLPL_PORT +
  7918. TG3_PCIE_DL_LO_FTSMAX);
  7919. val &= ~TG3_PCIE_DL_LO_FTSMAX_MSK;
  7920. tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_DL_LO_FTSMAX,
  7921. val | TG3_PCIE_DL_LO_FTSMAX_VAL);
  7922. tw32(GRC_MODE, grc_mode);
  7923. }
  7924. val = tr32(TG3_CPMU_LSPD_10MB_CLK);
  7925. val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
  7926. val |= CPMU_LSPD_10MB_MACCLK_6_25;
  7927. tw32(TG3_CPMU_LSPD_10MB_CLK, val);
  7928. }
  7929. /* This works around an issue with Athlon chipsets on
  7930. * B3 tigon3 silicon. This bit has no effect on any
  7931. * other revision. But do not set this on PCI Express
  7932. * chips and don't even touch the clocks if the CPMU is present.
  7933. */
  7934. if (!tg3_flag(tp, CPMU_PRESENT)) {
  7935. if (!tg3_flag(tp, PCI_EXPRESS))
  7936. tp->pci_clock_ctrl |= CLOCK_CTRL_DELAY_PCI_GRANT;
  7937. tw32_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  7938. }
  7939. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5704_A0 &&
  7940. tg3_flag(tp, PCIX_MODE)) {
  7941. val = tr32(TG3PCI_PCISTATE);
  7942. val |= PCISTATE_RETRY_SAME_DMA;
  7943. tw32(TG3PCI_PCISTATE, val);
  7944. }
  7945. if (tg3_flag(tp, ENABLE_APE)) {
  7946. /* Allow reads and writes to the
  7947. * APE register and memory space.
  7948. */
  7949. val = tr32(TG3PCI_PCISTATE);
  7950. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  7951. PCISTATE_ALLOW_APE_SHMEM_WR |
  7952. PCISTATE_ALLOW_APE_PSPACE_WR;
  7953. tw32(TG3PCI_PCISTATE, val);
  7954. }
  7955. if (tg3_chip_rev(tp) == CHIPREV_5704_BX) {
  7956. /* Enable some hw fixes. */
  7957. val = tr32(TG3PCI_MSI_DATA);
  7958. val |= (1 << 26) | (1 << 28) | (1 << 29);
  7959. tw32(TG3PCI_MSI_DATA, val);
  7960. }
  7961. /* Descriptor ring init may make accesses to the
  7962. * NIC SRAM area to setup the TX descriptors, so we
  7963. * can only do this after the hardware has been
  7964. * successfully reset.
  7965. */
  7966. err = tg3_init_rings(tp);
  7967. if (err)
  7968. return err;
  7969. if (tg3_flag(tp, 57765_PLUS)) {
  7970. val = tr32(TG3PCI_DMA_RW_CTRL) &
  7971. ~DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
  7972. if (tg3_chip_rev_id(tp) == CHIPREV_ID_57765_A0)
  7973. val &= ~DMA_RWCTRL_CRDRDR_RDMA_MRRS_MSK;
  7974. if (!tg3_flag(tp, 57765_CLASS) &&
  7975. tg3_asic_rev(tp) != ASIC_REV_5717 &&
  7976. tg3_asic_rev(tp) != ASIC_REV_5762)
  7977. val |= DMA_RWCTRL_TAGGED_STAT_WA;
  7978. tw32(TG3PCI_DMA_RW_CTRL, val | tp->dma_rwctrl);
  7979. } else if (tg3_asic_rev(tp) != ASIC_REV_5784 &&
  7980. tg3_asic_rev(tp) != ASIC_REV_5761) {
  7981. /* This value is determined during the probe time DMA
  7982. * engine test, tg3_test_dma.
  7983. */
  7984. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  7985. }
  7986. tp->grc_mode &= ~(GRC_MODE_HOST_SENDBDS |
  7987. GRC_MODE_4X_NIC_SEND_RINGS |
  7988. GRC_MODE_NO_TX_PHDR_CSUM |
  7989. GRC_MODE_NO_RX_PHDR_CSUM);
  7990. tp->grc_mode |= GRC_MODE_HOST_SENDBDS;
  7991. /* Pseudo-header checksum is done by hardware logic and not
  7992. * the offload processers, so make the chip do the pseudo-
  7993. * header checksums on receive. For transmit it is more
  7994. * convenient to do the pseudo-header checksum in software
  7995. * as Linux does that on transmit for us in all cases.
  7996. */
  7997. tp->grc_mode |= GRC_MODE_NO_TX_PHDR_CSUM;
  7998. val = GRC_MODE_IRQ_ON_MAC_ATTN | GRC_MODE_HOST_STACKUP;
  7999. if (tp->rxptpctl)
  8000. tw32(TG3_RX_PTP_CTL,
  8001. tp->rxptpctl | TG3_RX_PTP_CTL_HWTS_INTERLOCK);
  8002. if (tg3_flag(tp, PTP_CAPABLE))
  8003. val |= GRC_MODE_TIME_SYNC_ENABLE;
  8004. tw32(GRC_MODE, tp->grc_mode | val);
  8005. /* Setup the timer prescalar register. Clock is always 66Mhz. */
  8006. val = tr32(GRC_MISC_CFG);
  8007. val &= ~0xff;
  8008. val |= (65 << GRC_MISC_CFG_PRESCALAR_SHIFT);
  8009. tw32(GRC_MISC_CFG, val);
  8010. /* Initialize MBUF/DESC pool. */
  8011. if (tg3_flag(tp, 5750_PLUS)) {
  8012. /* Do nothing. */
  8013. } else if (tg3_asic_rev(tp) != ASIC_REV_5705) {
  8014. tw32(BUFMGR_MB_POOL_ADDR, NIC_SRAM_MBUF_POOL_BASE);
  8015. if (tg3_asic_rev(tp) == ASIC_REV_5704)
  8016. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE64);
  8017. else
  8018. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE96);
  8019. tw32(BUFMGR_DMA_DESC_POOL_ADDR, NIC_SRAM_DMA_DESC_POOL_BASE);
  8020. tw32(BUFMGR_DMA_DESC_POOL_SIZE, NIC_SRAM_DMA_DESC_POOL_SIZE);
  8021. } else if (tg3_flag(tp, TSO_CAPABLE)) {
  8022. int fw_len;
  8023. fw_len = tp->fw_len;
  8024. fw_len = (fw_len + (0x80 - 1)) & ~(0x80 - 1);
  8025. tw32(BUFMGR_MB_POOL_ADDR,
  8026. NIC_SRAM_MBUF_POOL_BASE5705 + fw_len);
  8027. tw32(BUFMGR_MB_POOL_SIZE,
  8028. NIC_SRAM_MBUF_POOL_SIZE5705 - fw_len - 0xa00);
  8029. }
  8030. if (tp->dev->mtu <= ETH_DATA_LEN) {
  8031. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  8032. tp->bufmgr_config.mbuf_read_dma_low_water);
  8033. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  8034. tp->bufmgr_config.mbuf_mac_rx_low_water);
  8035. tw32(BUFMGR_MB_HIGH_WATER,
  8036. tp->bufmgr_config.mbuf_high_water);
  8037. } else {
  8038. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  8039. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo);
  8040. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  8041. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo);
  8042. tw32(BUFMGR_MB_HIGH_WATER,
  8043. tp->bufmgr_config.mbuf_high_water_jumbo);
  8044. }
  8045. tw32(BUFMGR_DMA_LOW_WATER,
  8046. tp->bufmgr_config.dma_low_water);
  8047. tw32(BUFMGR_DMA_HIGH_WATER,
  8048. tp->bufmgr_config.dma_high_water);
  8049. val = BUFMGR_MODE_ENABLE | BUFMGR_MODE_ATTN_ENABLE;
  8050. if (tg3_asic_rev(tp) == ASIC_REV_5719)
  8051. val |= BUFMGR_MODE_NO_TX_UNDERRUN;
  8052. if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
  8053. tg3_chip_rev_id(tp) == CHIPREV_ID_5719_A0 ||
  8054. tg3_chip_rev_id(tp) == CHIPREV_ID_5720_A0)
  8055. val |= BUFMGR_MODE_MBLOW_ATTN_ENAB;
  8056. tw32(BUFMGR_MODE, val);
  8057. for (i = 0; i < 2000; i++) {
  8058. if (tr32(BUFMGR_MODE) & BUFMGR_MODE_ENABLE)
  8059. break;
  8060. udelay(10);
  8061. }
  8062. if (i >= 2000) {
  8063. netdev_err(tp->dev, "%s cannot enable BUFMGR\n", __func__);
  8064. return -ENODEV;
  8065. }
  8066. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5906_A1)
  8067. tw32(ISO_PKT_TX, (tr32(ISO_PKT_TX) & ~0x3) | 0x2);
  8068. tg3_setup_rxbd_thresholds(tp);
  8069. /* Initialize TG3_BDINFO's at:
  8070. * RCVDBDI_STD_BD: standard eth size rx ring
  8071. * RCVDBDI_JUMBO_BD: jumbo frame rx ring
  8072. * RCVDBDI_MINI_BD: small frame rx ring (??? does not work)
  8073. *
  8074. * like so:
  8075. * TG3_BDINFO_HOST_ADDR: high/low parts of DMA address of ring
  8076. * TG3_BDINFO_MAXLEN_FLAGS: (rx max buffer size << 16) |
  8077. * ring attribute flags
  8078. * TG3_BDINFO_NIC_ADDR: location of descriptors in nic SRAM
  8079. *
  8080. * Standard receive ring @ NIC_SRAM_RX_BUFFER_DESC, 512 entries.
  8081. * Jumbo receive ring @ NIC_SRAM_RX_JUMBO_BUFFER_DESC, 256 entries.
  8082. *
  8083. * The size of each ring is fixed in the firmware, but the location is
  8084. * configurable.
  8085. */
  8086. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  8087. ((u64) tpr->rx_std_mapping >> 32));
  8088. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  8089. ((u64) tpr->rx_std_mapping & 0xffffffff));
  8090. if (!tg3_flag(tp, 5717_PLUS))
  8091. tw32(RCVDBDI_STD_BD + TG3_BDINFO_NIC_ADDR,
  8092. NIC_SRAM_RX_BUFFER_DESC);
  8093. /* Disable the mini ring */
  8094. if (!tg3_flag(tp, 5705_PLUS))
  8095. tw32(RCVDBDI_MINI_BD + TG3_BDINFO_MAXLEN_FLAGS,
  8096. BDINFO_FLAGS_DISABLED);
  8097. /* Program the jumbo buffer descriptor ring control
  8098. * blocks on those devices that have them.
  8099. */
  8100. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5719_A0 ||
  8101. (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS))) {
  8102. if (tg3_flag(tp, JUMBO_RING_ENABLE)) {
  8103. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  8104. ((u64) tpr->rx_jmb_mapping >> 32));
  8105. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  8106. ((u64) tpr->rx_jmb_mapping & 0xffffffff));
  8107. val = TG3_RX_JMB_RING_SIZE(tp) <<
  8108. BDINFO_FLAGS_MAXLEN_SHIFT;
  8109. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  8110. val | BDINFO_FLAGS_USE_EXT_RECV);
  8111. if (!tg3_flag(tp, USE_JUMBO_BDFLAG) ||
  8112. tg3_flag(tp, 57765_CLASS) ||
  8113. tg3_asic_rev(tp) == ASIC_REV_5762)
  8114. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_NIC_ADDR,
  8115. NIC_SRAM_RX_JUMBO_BUFFER_DESC);
  8116. } else {
  8117. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  8118. BDINFO_FLAGS_DISABLED);
  8119. }
  8120. if (tg3_flag(tp, 57765_PLUS)) {
  8121. val = TG3_RX_STD_RING_SIZE(tp);
  8122. val <<= BDINFO_FLAGS_MAXLEN_SHIFT;
  8123. val |= (TG3_RX_STD_DMA_SZ << 2);
  8124. } else
  8125. val = TG3_RX_STD_DMA_SZ << BDINFO_FLAGS_MAXLEN_SHIFT;
  8126. } else
  8127. val = TG3_RX_STD_MAX_SIZE_5700 << BDINFO_FLAGS_MAXLEN_SHIFT;
  8128. tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS, val);
  8129. tpr->rx_std_prod_idx = tp->rx_pending;
  8130. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG, tpr->rx_std_prod_idx);
  8131. tpr->rx_jmb_prod_idx =
  8132. tg3_flag(tp, JUMBO_RING_ENABLE) ? tp->rx_jumbo_pending : 0;
  8133. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG, tpr->rx_jmb_prod_idx);
  8134. tg3_rings_reset(tp);
  8135. /* Initialize MAC address and backoff seed. */
  8136. __tg3_set_mac_addr(tp, false);
  8137. /* MTU + ethernet header + FCS + optional VLAN tag */
  8138. tw32(MAC_RX_MTU_SIZE,
  8139. tp->dev->mtu + ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN);
  8140. /* The slot time is changed by tg3_setup_phy if we
  8141. * run at gigabit with half duplex.
  8142. */
  8143. val = (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  8144. (6 << TX_LENGTHS_IPG_SHIFT) |
  8145. (32 << TX_LENGTHS_SLOT_TIME_SHIFT);
  8146. if (tg3_asic_rev(tp) == ASIC_REV_5720 ||
  8147. tg3_asic_rev(tp) == ASIC_REV_5762)
  8148. val |= tr32(MAC_TX_LENGTHS) &
  8149. (TX_LENGTHS_JMB_FRM_LEN_MSK |
  8150. TX_LENGTHS_CNT_DWN_VAL_MSK);
  8151. tw32(MAC_TX_LENGTHS, val);
  8152. /* Receive rules. */
  8153. tw32(MAC_RCV_RULE_CFG, RCV_RULE_CFG_DEFAULT_CLASS);
  8154. tw32(RCVLPC_CONFIG, 0x0181);
  8155. /* Calculate RDMAC_MODE setting early, we need it to determine
  8156. * the RCVLPC_STATE_ENABLE mask.
  8157. */
  8158. rdmac_mode = (RDMAC_MODE_ENABLE | RDMAC_MODE_TGTABORT_ENAB |
  8159. RDMAC_MODE_MSTABORT_ENAB | RDMAC_MODE_PARITYERR_ENAB |
  8160. RDMAC_MODE_ADDROFLOW_ENAB | RDMAC_MODE_FIFOOFLOW_ENAB |
  8161. RDMAC_MODE_FIFOURUN_ENAB | RDMAC_MODE_FIFOOREAD_ENAB |
  8162. RDMAC_MODE_LNGREAD_ENAB);
  8163. if (tg3_asic_rev(tp) == ASIC_REV_5717)
  8164. rdmac_mode |= RDMAC_MODE_MULT_DMA_RD_DIS;
  8165. if (tg3_asic_rev(tp) == ASIC_REV_5784 ||
  8166. tg3_asic_rev(tp) == ASIC_REV_5785 ||
  8167. tg3_asic_rev(tp) == ASIC_REV_57780)
  8168. rdmac_mode |= RDMAC_MODE_BD_SBD_CRPT_ENAB |
  8169. RDMAC_MODE_MBUF_RBD_CRPT_ENAB |
  8170. RDMAC_MODE_MBUF_SBD_CRPT_ENAB;
  8171. if (tg3_asic_rev(tp) == ASIC_REV_5705 &&
  8172. tg3_chip_rev_id(tp) != CHIPREV_ID_5705_A0) {
  8173. if (tg3_flag(tp, TSO_CAPABLE) &&
  8174. tg3_asic_rev(tp) == ASIC_REV_5705) {
  8175. rdmac_mode |= RDMAC_MODE_FIFO_SIZE_128;
  8176. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  8177. !tg3_flag(tp, IS_5788)) {
  8178. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  8179. }
  8180. }
  8181. if (tg3_flag(tp, PCI_EXPRESS))
  8182. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  8183. if (tg3_asic_rev(tp) == ASIC_REV_57766) {
  8184. tp->dma_limit = 0;
  8185. if (tp->dev->mtu <= ETH_DATA_LEN) {
  8186. rdmac_mode |= RDMAC_MODE_JMB_2K_MMRR;
  8187. tp->dma_limit = TG3_TX_BD_DMA_MAX_2K;
  8188. }
  8189. }
  8190. if (tg3_flag(tp, HW_TSO_1) ||
  8191. tg3_flag(tp, HW_TSO_2) ||
  8192. tg3_flag(tp, HW_TSO_3))
  8193. rdmac_mode |= RDMAC_MODE_IPV4_LSO_EN;
  8194. if (tg3_flag(tp, 57765_PLUS) ||
  8195. tg3_asic_rev(tp) == ASIC_REV_5785 ||
  8196. tg3_asic_rev(tp) == ASIC_REV_57780)
  8197. rdmac_mode |= RDMAC_MODE_IPV6_LSO_EN;
  8198. if (tg3_asic_rev(tp) == ASIC_REV_5720 ||
  8199. tg3_asic_rev(tp) == ASIC_REV_5762)
  8200. rdmac_mode |= tr32(RDMAC_MODE) & RDMAC_MODE_H2BNC_VLAN_DET;
  8201. if (tg3_asic_rev(tp) == ASIC_REV_5761 ||
  8202. tg3_asic_rev(tp) == ASIC_REV_5784 ||
  8203. tg3_asic_rev(tp) == ASIC_REV_5785 ||
  8204. tg3_asic_rev(tp) == ASIC_REV_57780 ||
  8205. tg3_flag(tp, 57765_PLUS)) {
  8206. u32 tgtreg;
  8207. if (tg3_asic_rev(tp) == ASIC_REV_5762)
  8208. tgtreg = TG3_RDMA_RSRVCTRL_REG2;
  8209. else
  8210. tgtreg = TG3_RDMA_RSRVCTRL_REG;
  8211. val = tr32(tgtreg);
  8212. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5719_A0 ||
  8213. tg3_asic_rev(tp) == ASIC_REV_5762) {
  8214. val &= ~(TG3_RDMA_RSRVCTRL_TXMRGN_MASK |
  8215. TG3_RDMA_RSRVCTRL_FIFO_LWM_MASK |
  8216. TG3_RDMA_RSRVCTRL_FIFO_HWM_MASK);
  8217. val |= TG3_RDMA_RSRVCTRL_TXMRGN_320B |
  8218. TG3_RDMA_RSRVCTRL_FIFO_LWM_1_5K |
  8219. TG3_RDMA_RSRVCTRL_FIFO_HWM_1_5K;
  8220. }
  8221. tw32(tgtreg, val | TG3_RDMA_RSRVCTRL_FIFO_OFLW_FIX);
  8222. }
  8223. if (tg3_asic_rev(tp) == ASIC_REV_5719 ||
  8224. tg3_asic_rev(tp) == ASIC_REV_5720 ||
  8225. tg3_asic_rev(tp) == ASIC_REV_5762) {
  8226. u32 tgtreg;
  8227. if (tg3_asic_rev(tp) == ASIC_REV_5762)
  8228. tgtreg = TG3_LSO_RD_DMA_CRPTEN_CTRL2;
  8229. else
  8230. tgtreg = TG3_LSO_RD_DMA_CRPTEN_CTRL;
  8231. val = tr32(tgtreg);
  8232. tw32(tgtreg, val |
  8233. TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_BD_4K |
  8234. TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_LSO_4K);
  8235. }
  8236. /* Receive/send statistics. */
  8237. if (tg3_flag(tp, 5750_PLUS)) {
  8238. val = tr32(RCVLPC_STATS_ENABLE);
  8239. val &= ~RCVLPC_STATSENAB_DACK_FIX;
  8240. tw32(RCVLPC_STATS_ENABLE, val);
  8241. } else if ((rdmac_mode & RDMAC_MODE_FIFO_SIZE_128) &&
  8242. tg3_flag(tp, TSO_CAPABLE)) {
  8243. val = tr32(RCVLPC_STATS_ENABLE);
  8244. val &= ~RCVLPC_STATSENAB_LNGBRST_RFIX;
  8245. tw32(RCVLPC_STATS_ENABLE, val);
  8246. } else {
  8247. tw32(RCVLPC_STATS_ENABLE, 0xffffff);
  8248. }
  8249. tw32(RCVLPC_STATSCTRL, RCVLPC_STATSCTRL_ENABLE);
  8250. tw32(SNDDATAI_STATSENAB, 0xffffff);
  8251. tw32(SNDDATAI_STATSCTRL,
  8252. (SNDDATAI_SCTRL_ENABLE |
  8253. SNDDATAI_SCTRL_FASTUPD));
  8254. /* Setup host coalescing engine. */
  8255. tw32(HOSTCC_MODE, 0);
  8256. for (i = 0; i < 2000; i++) {
  8257. if (!(tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE))
  8258. break;
  8259. udelay(10);
  8260. }
  8261. __tg3_set_coalesce(tp, &tp->coal);
  8262. if (!tg3_flag(tp, 5705_PLUS)) {
  8263. /* Status/statistics block address. See tg3_timer,
  8264. * the tg3_periodic_fetch_stats call there, and
  8265. * tg3_get_stats to see how this works for 5705/5750 chips.
  8266. */
  8267. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  8268. ((u64) tp->stats_mapping >> 32));
  8269. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  8270. ((u64) tp->stats_mapping & 0xffffffff));
  8271. tw32(HOSTCC_STATS_BLK_NIC_ADDR, NIC_SRAM_STATS_BLK);
  8272. tw32(HOSTCC_STATUS_BLK_NIC_ADDR, NIC_SRAM_STATUS_BLK);
  8273. /* Clear statistics and status block memory areas */
  8274. for (i = NIC_SRAM_STATS_BLK;
  8275. i < NIC_SRAM_STATUS_BLK + TG3_HW_STATUS_SIZE;
  8276. i += sizeof(u32)) {
  8277. tg3_write_mem(tp, i, 0);
  8278. udelay(40);
  8279. }
  8280. }
  8281. tw32(HOSTCC_MODE, HOSTCC_MODE_ENABLE | tp->coalesce_mode);
  8282. tw32(RCVCC_MODE, RCVCC_MODE_ENABLE | RCVCC_MODE_ATTN_ENABLE);
  8283. tw32(RCVLPC_MODE, RCVLPC_MODE_ENABLE);
  8284. if (!tg3_flag(tp, 5705_PLUS))
  8285. tw32(RCVLSC_MODE, RCVLSC_MODE_ENABLE | RCVLSC_MODE_ATTN_ENABLE);
  8286. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
  8287. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  8288. /* reset to prevent losing 1st rx packet intermittently */
  8289. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  8290. udelay(10);
  8291. }
  8292. tp->mac_mode |= MAC_MODE_TXSTAT_ENABLE | MAC_MODE_RXSTAT_ENABLE |
  8293. MAC_MODE_TDE_ENABLE | MAC_MODE_RDE_ENABLE |
  8294. MAC_MODE_FHDE_ENABLE;
  8295. if (tg3_flag(tp, ENABLE_APE))
  8296. tp->mac_mode |= MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
  8297. if (!tg3_flag(tp, 5705_PLUS) &&
  8298. !(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  8299. tg3_asic_rev(tp) != ASIC_REV_5700)
  8300. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  8301. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_RXSTAT_CLEAR | MAC_MODE_TXSTAT_CLEAR);
  8302. udelay(40);
  8303. /* tp->grc_local_ctrl is partially set up during tg3_get_invariants().
  8304. * If TG3_FLAG_IS_NIC is zero, we should read the
  8305. * register to preserve the GPIO settings for LOMs. The GPIOs,
  8306. * whether used as inputs or outputs, are set by boot code after
  8307. * reset.
  8308. */
  8309. if (!tg3_flag(tp, IS_NIC)) {
  8310. u32 gpio_mask;
  8311. gpio_mask = GRC_LCLCTRL_GPIO_OE0 | GRC_LCLCTRL_GPIO_OE1 |
  8312. GRC_LCLCTRL_GPIO_OE2 | GRC_LCLCTRL_GPIO_OUTPUT0 |
  8313. GRC_LCLCTRL_GPIO_OUTPUT1 | GRC_LCLCTRL_GPIO_OUTPUT2;
  8314. if (tg3_asic_rev(tp) == ASIC_REV_5752)
  8315. gpio_mask |= GRC_LCLCTRL_GPIO_OE3 |
  8316. GRC_LCLCTRL_GPIO_OUTPUT3;
  8317. if (tg3_asic_rev(tp) == ASIC_REV_5755)
  8318. gpio_mask |= GRC_LCLCTRL_GPIO_UART_SEL;
  8319. tp->grc_local_ctrl &= ~gpio_mask;
  8320. tp->grc_local_ctrl |= tr32(GRC_LOCAL_CTRL) & gpio_mask;
  8321. /* GPIO1 must be driven high for eeprom write protect */
  8322. if (tg3_flag(tp, EEPROM_WRITE_PROT))
  8323. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  8324. GRC_LCLCTRL_GPIO_OUTPUT1);
  8325. }
  8326. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  8327. udelay(100);
  8328. if (tg3_flag(tp, USING_MSIX)) {
  8329. val = tr32(MSGINT_MODE);
  8330. val |= MSGINT_MODE_ENABLE;
  8331. if (tp->irq_cnt > 1)
  8332. val |= MSGINT_MODE_MULTIVEC_EN;
  8333. if (!tg3_flag(tp, 1SHOT_MSI))
  8334. val |= MSGINT_MODE_ONE_SHOT_DISABLE;
  8335. tw32(MSGINT_MODE, val);
  8336. }
  8337. if (!tg3_flag(tp, 5705_PLUS)) {
  8338. tw32_f(DMAC_MODE, DMAC_MODE_ENABLE);
  8339. udelay(40);
  8340. }
  8341. val = (WDMAC_MODE_ENABLE | WDMAC_MODE_TGTABORT_ENAB |
  8342. WDMAC_MODE_MSTABORT_ENAB | WDMAC_MODE_PARITYERR_ENAB |
  8343. WDMAC_MODE_ADDROFLOW_ENAB | WDMAC_MODE_FIFOOFLOW_ENAB |
  8344. WDMAC_MODE_FIFOURUN_ENAB | WDMAC_MODE_FIFOOREAD_ENAB |
  8345. WDMAC_MODE_LNGREAD_ENAB);
  8346. if (tg3_asic_rev(tp) == ASIC_REV_5705 &&
  8347. tg3_chip_rev_id(tp) != CHIPREV_ID_5705_A0) {
  8348. if (tg3_flag(tp, TSO_CAPABLE) &&
  8349. (tg3_chip_rev_id(tp) == CHIPREV_ID_5705_A1 ||
  8350. tg3_chip_rev_id(tp) == CHIPREV_ID_5705_A2)) {
  8351. /* nothing */
  8352. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  8353. !tg3_flag(tp, IS_5788)) {
  8354. val |= WDMAC_MODE_RX_ACCEL;
  8355. }
  8356. }
  8357. /* Enable host coalescing bug fix */
  8358. if (tg3_flag(tp, 5755_PLUS))
  8359. val |= WDMAC_MODE_STATUS_TAG_FIX;
  8360. if (tg3_asic_rev(tp) == ASIC_REV_5785)
  8361. val |= WDMAC_MODE_BURST_ALL_DATA;
  8362. tw32_f(WDMAC_MODE, val);
  8363. udelay(40);
  8364. if (tg3_flag(tp, PCIX_MODE)) {
  8365. u16 pcix_cmd;
  8366. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  8367. &pcix_cmd);
  8368. if (tg3_asic_rev(tp) == ASIC_REV_5703) {
  8369. pcix_cmd &= ~PCI_X_CMD_MAX_READ;
  8370. pcix_cmd |= PCI_X_CMD_READ_2K;
  8371. } else if (tg3_asic_rev(tp) == ASIC_REV_5704) {
  8372. pcix_cmd &= ~(PCI_X_CMD_MAX_SPLIT | PCI_X_CMD_MAX_READ);
  8373. pcix_cmd |= PCI_X_CMD_READ_2K;
  8374. }
  8375. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  8376. pcix_cmd);
  8377. }
  8378. tw32_f(RDMAC_MODE, rdmac_mode);
  8379. udelay(40);
  8380. if (tg3_asic_rev(tp) == ASIC_REV_5719 ||
  8381. tg3_asic_rev(tp) == ASIC_REV_5720) {
  8382. for (i = 0; i < TG3_NUM_RDMA_CHANNELS; i++) {
  8383. if (tr32(TG3_RDMA_LENGTH + (i << 2)) > TG3_MAX_MTU(tp))
  8384. break;
  8385. }
  8386. if (i < TG3_NUM_RDMA_CHANNELS) {
  8387. val = tr32(TG3_LSO_RD_DMA_CRPTEN_CTRL);
  8388. val |= tg3_lso_rd_dma_workaround_bit(tp);
  8389. tw32(TG3_LSO_RD_DMA_CRPTEN_CTRL, val);
  8390. tg3_flag_set(tp, 5719_5720_RDMA_BUG);
  8391. }
  8392. }
  8393. tw32(RCVDCC_MODE, RCVDCC_MODE_ENABLE | RCVDCC_MODE_ATTN_ENABLE);
  8394. if (!tg3_flag(tp, 5705_PLUS))
  8395. tw32(MBFREE_MODE, MBFREE_MODE_ENABLE);
  8396. if (tg3_asic_rev(tp) == ASIC_REV_5761)
  8397. tw32(SNDDATAC_MODE,
  8398. SNDDATAC_MODE_ENABLE | SNDDATAC_MODE_CDELAY);
  8399. else
  8400. tw32(SNDDATAC_MODE, SNDDATAC_MODE_ENABLE);
  8401. tw32(SNDBDC_MODE, SNDBDC_MODE_ENABLE | SNDBDC_MODE_ATTN_ENABLE);
  8402. tw32(RCVBDI_MODE, RCVBDI_MODE_ENABLE | RCVBDI_MODE_RCB_ATTN_ENAB);
  8403. val = RCVDBDI_MODE_ENABLE | RCVDBDI_MODE_INV_RING_SZ;
  8404. if (tg3_flag(tp, LRG_PROD_RING_CAP))
  8405. val |= RCVDBDI_MODE_LRG_RING_SZ;
  8406. tw32(RCVDBDI_MODE, val);
  8407. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE);
  8408. if (tg3_flag(tp, HW_TSO_1) ||
  8409. tg3_flag(tp, HW_TSO_2) ||
  8410. tg3_flag(tp, HW_TSO_3))
  8411. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE | 0x8);
  8412. val = SNDBDI_MODE_ENABLE | SNDBDI_MODE_ATTN_ENABLE;
  8413. if (tg3_flag(tp, ENABLE_TSS))
  8414. val |= SNDBDI_MODE_MULTI_TXQ_EN;
  8415. tw32(SNDBDI_MODE, val);
  8416. tw32(SNDBDS_MODE, SNDBDS_MODE_ENABLE | SNDBDS_MODE_ATTN_ENABLE);
  8417. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0) {
  8418. err = tg3_load_5701_a0_firmware_fix(tp);
  8419. if (err)
  8420. return err;
  8421. }
  8422. if (tg3_asic_rev(tp) == ASIC_REV_57766) {
  8423. /* Ignore any errors for the firmware download. If download
  8424. * fails, the device will operate with EEE disabled
  8425. */
  8426. tg3_load_57766_firmware(tp);
  8427. }
  8428. if (tg3_flag(tp, TSO_CAPABLE)) {
  8429. err = tg3_load_tso_firmware(tp);
  8430. if (err)
  8431. return err;
  8432. }
  8433. tp->tx_mode = TX_MODE_ENABLE;
  8434. if (tg3_flag(tp, 5755_PLUS) ||
  8435. tg3_asic_rev(tp) == ASIC_REV_5906)
  8436. tp->tx_mode |= TX_MODE_MBUF_LOCKUP_FIX;
  8437. if (tg3_asic_rev(tp) == ASIC_REV_5720 ||
  8438. tg3_asic_rev(tp) == ASIC_REV_5762) {
  8439. val = TX_MODE_JMB_FRM_LEN | TX_MODE_CNT_DN_MODE;
  8440. tp->tx_mode &= ~val;
  8441. tp->tx_mode |= tr32(MAC_TX_MODE) & val;
  8442. }
  8443. tw32_f(MAC_TX_MODE, tp->tx_mode);
  8444. udelay(100);
  8445. if (tg3_flag(tp, ENABLE_RSS)) {
  8446. tg3_rss_write_indir_tbl(tp);
  8447. /* Setup the "secret" hash key. */
  8448. tw32(MAC_RSS_HASH_KEY_0, 0x5f865437);
  8449. tw32(MAC_RSS_HASH_KEY_1, 0xe4ac62cc);
  8450. tw32(MAC_RSS_HASH_KEY_2, 0x50103a45);
  8451. tw32(MAC_RSS_HASH_KEY_3, 0x36621985);
  8452. tw32(MAC_RSS_HASH_KEY_4, 0xbf14c0e8);
  8453. tw32(MAC_RSS_HASH_KEY_5, 0x1bc27a1e);
  8454. tw32(MAC_RSS_HASH_KEY_6, 0x84f4b556);
  8455. tw32(MAC_RSS_HASH_KEY_7, 0x094ea6fe);
  8456. tw32(MAC_RSS_HASH_KEY_8, 0x7dda01e7);
  8457. tw32(MAC_RSS_HASH_KEY_9, 0xc04d7481);
  8458. }
  8459. tp->rx_mode = RX_MODE_ENABLE;
  8460. if (tg3_flag(tp, 5755_PLUS))
  8461. tp->rx_mode |= RX_MODE_IPV6_CSUM_ENABLE;
  8462. if (tg3_flag(tp, ENABLE_RSS))
  8463. tp->rx_mode |= RX_MODE_RSS_ENABLE |
  8464. RX_MODE_RSS_ITBL_HASH_BITS_7 |
  8465. RX_MODE_RSS_IPV6_HASH_EN |
  8466. RX_MODE_RSS_TCP_IPV6_HASH_EN |
  8467. RX_MODE_RSS_IPV4_HASH_EN |
  8468. RX_MODE_RSS_TCP_IPV4_HASH_EN;
  8469. tw32_f(MAC_RX_MODE, tp->rx_mode);
  8470. udelay(10);
  8471. tw32(MAC_LED_CTRL, tp->led_ctrl);
  8472. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  8473. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  8474. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  8475. udelay(10);
  8476. }
  8477. tw32_f(MAC_RX_MODE, tp->rx_mode);
  8478. udelay(10);
  8479. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  8480. if ((tg3_asic_rev(tp) == ASIC_REV_5704) &&
  8481. !(tp->phy_flags & TG3_PHYFLG_SERDES_PREEMPHASIS)) {
  8482. /* Set drive transmission level to 1.2V */
  8483. /* only if the signal pre-emphasis bit is not set */
  8484. val = tr32(MAC_SERDES_CFG);
  8485. val &= 0xfffff000;
  8486. val |= 0x880;
  8487. tw32(MAC_SERDES_CFG, val);
  8488. }
  8489. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5703_A1)
  8490. tw32(MAC_SERDES_CFG, 0x616000);
  8491. }
  8492. /* Prevent chip from dropping frames when flow control
  8493. * is enabled.
  8494. */
  8495. if (tg3_flag(tp, 57765_CLASS))
  8496. val = 1;
  8497. else
  8498. val = 2;
  8499. tw32_f(MAC_LOW_WMARK_MAX_RX_FRAME, val);
  8500. if (tg3_asic_rev(tp) == ASIC_REV_5704 &&
  8501. (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
  8502. /* Use hardware link auto-negotiation */
  8503. tg3_flag_set(tp, HW_AUTONEG);
  8504. }
  8505. if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
  8506. tg3_asic_rev(tp) == ASIC_REV_5714) {
  8507. u32 tmp;
  8508. tmp = tr32(SERDES_RX_CTRL);
  8509. tw32(SERDES_RX_CTRL, tmp | SERDES_RX_SIG_DETECT);
  8510. tp->grc_local_ctrl &= ~GRC_LCLCTRL_USE_EXT_SIG_DETECT;
  8511. tp->grc_local_ctrl |= GRC_LCLCTRL_USE_SIG_DETECT;
  8512. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  8513. }
  8514. if (!tg3_flag(tp, USE_PHYLIB)) {
  8515. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  8516. tp->phy_flags &= ~TG3_PHYFLG_IS_LOW_POWER;
  8517. err = tg3_setup_phy(tp, false);
  8518. if (err)
  8519. return err;
  8520. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  8521. !(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
  8522. u32 tmp;
  8523. /* Clear CRC stats. */
  8524. if (!tg3_readphy(tp, MII_TG3_TEST1, &tmp)) {
  8525. tg3_writephy(tp, MII_TG3_TEST1,
  8526. tmp | MII_TG3_TEST1_CRC_EN);
  8527. tg3_readphy(tp, MII_TG3_RXR_COUNTERS, &tmp);
  8528. }
  8529. }
  8530. }
  8531. __tg3_set_rx_mode(tp->dev);
  8532. /* Initialize receive rules. */
  8533. tw32(MAC_RCV_RULE_0, 0xc2000000 & RCV_RULE_DISABLE_MASK);
  8534. tw32(MAC_RCV_VALUE_0, 0xffffffff & RCV_RULE_DISABLE_MASK);
  8535. tw32(MAC_RCV_RULE_1, 0x86000004 & RCV_RULE_DISABLE_MASK);
  8536. tw32(MAC_RCV_VALUE_1, 0xffffffff & RCV_RULE_DISABLE_MASK);
  8537. if (tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, 5780_CLASS))
  8538. limit = 8;
  8539. else
  8540. limit = 16;
  8541. if (tg3_flag(tp, ENABLE_ASF))
  8542. limit -= 4;
  8543. switch (limit) {
  8544. case 16:
  8545. tw32(MAC_RCV_RULE_15, 0); tw32(MAC_RCV_VALUE_15, 0);
  8546. case 15:
  8547. tw32(MAC_RCV_RULE_14, 0); tw32(MAC_RCV_VALUE_14, 0);
  8548. case 14:
  8549. tw32(MAC_RCV_RULE_13, 0); tw32(MAC_RCV_VALUE_13, 0);
  8550. case 13:
  8551. tw32(MAC_RCV_RULE_12, 0); tw32(MAC_RCV_VALUE_12, 0);
  8552. case 12:
  8553. tw32(MAC_RCV_RULE_11, 0); tw32(MAC_RCV_VALUE_11, 0);
  8554. case 11:
  8555. tw32(MAC_RCV_RULE_10, 0); tw32(MAC_RCV_VALUE_10, 0);
  8556. case 10:
  8557. tw32(MAC_RCV_RULE_9, 0); tw32(MAC_RCV_VALUE_9, 0);
  8558. case 9:
  8559. tw32(MAC_RCV_RULE_8, 0); tw32(MAC_RCV_VALUE_8, 0);
  8560. case 8:
  8561. tw32(MAC_RCV_RULE_7, 0); tw32(MAC_RCV_VALUE_7, 0);
  8562. case 7:
  8563. tw32(MAC_RCV_RULE_6, 0); tw32(MAC_RCV_VALUE_6, 0);
  8564. case 6:
  8565. tw32(MAC_RCV_RULE_5, 0); tw32(MAC_RCV_VALUE_5, 0);
  8566. case 5:
  8567. tw32(MAC_RCV_RULE_4, 0); tw32(MAC_RCV_VALUE_4, 0);
  8568. case 4:
  8569. /* tw32(MAC_RCV_RULE_3, 0); tw32(MAC_RCV_VALUE_3, 0); */
  8570. case 3:
  8571. /* tw32(MAC_RCV_RULE_2, 0); tw32(MAC_RCV_VALUE_2, 0); */
  8572. case 2:
  8573. case 1:
  8574. default:
  8575. break;
  8576. }
  8577. if (tg3_flag(tp, ENABLE_APE))
  8578. /* Write our heartbeat update interval to APE. */
  8579. tg3_ape_write32(tp, TG3_APE_HOST_HEARTBEAT_INT_MS,
  8580. APE_HOST_HEARTBEAT_INT_DISABLE);
  8581. tg3_write_sig_post_reset(tp, RESET_KIND_INIT);
  8582. return 0;
  8583. }
  8584. /* Called at device open time to get the chip ready for
  8585. * packet processing. Invoked with tp->lock held.
  8586. */
  8587. static int tg3_init_hw(struct tg3 *tp, bool reset_phy)
  8588. {
  8589. /* Chip may have been just powered on. If so, the boot code may still
  8590. * be running initialization. Wait for it to finish to avoid races in
  8591. * accessing the hardware.
  8592. */
  8593. tg3_enable_register_access(tp);
  8594. tg3_poll_fw(tp);
  8595. tg3_switch_clocks(tp);
  8596. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  8597. return tg3_reset_hw(tp, reset_phy);
  8598. }
  8599. static void tg3_sd_scan_scratchpad(struct tg3 *tp, struct tg3_ocir *ocir)
  8600. {
  8601. int i;
  8602. for (i = 0; i < TG3_SD_NUM_RECS; i++, ocir++) {
  8603. u32 off = i * TG3_OCIR_LEN, len = TG3_OCIR_LEN;
  8604. tg3_ape_scratchpad_read(tp, (u32 *) ocir, off, len);
  8605. off += len;
  8606. if (ocir->signature != TG3_OCIR_SIG_MAGIC ||
  8607. !(ocir->version_flags & TG3_OCIR_FLAG_ACTIVE))
  8608. memset(ocir, 0, TG3_OCIR_LEN);
  8609. }
  8610. }
  8611. /* sysfs attributes for hwmon */
  8612. static ssize_t tg3_show_temp(struct device *dev,
  8613. struct device_attribute *devattr, char *buf)
  8614. {
  8615. struct pci_dev *pdev = to_pci_dev(dev);
  8616. struct net_device *netdev = pci_get_drvdata(pdev);
  8617. struct tg3 *tp = netdev_priv(netdev);
  8618. struct sensor_device_attribute *attr = to_sensor_dev_attr(devattr);
  8619. u32 temperature;
  8620. spin_lock_bh(&tp->lock);
  8621. tg3_ape_scratchpad_read(tp, &temperature, attr->index,
  8622. sizeof(temperature));
  8623. spin_unlock_bh(&tp->lock);
  8624. return sprintf(buf, "%u\n", temperature);
  8625. }
  8626. static SENSOR_DEVICE_ATTR(temp1_input, S_IRUGO, tg3_show_temp, NULL,
  8627. TG3_TEMP_SENSOR_OFFSET);
  8628. static SENSOR_DEVICE_ATTR(temp1_crit, S_IRUGO, tg3_show_temp, NULL,
  8629. TG3_TEMP_CAUTION_OFFSET);
  8630. static SENSOR_DEVICE_ATTR(temp1_max, S_IRUGO, tg3_show_temp, NULL,
  8631. TG3_TEMP_MAX_OFFSET);
  8632. static struct attribute *tg3_attributes[] = {
  8633. &sensor_dev_attr_temp1_input.dev_attr.attr,
  8634. &sensor_dev_attr_temp1_crit.dev_attr.attr,
  8635. &sensor_dev_attr_temp1_max.dev_attr.attr,
  8636. NULL
  8637. };
  8638. static const struct attribute_group tg3_group = {
  8639. .attrs = tg3_attributes,
  8640. };
  8641. static void tg3_hwmon_close(struct tg3 *tp)
  8642. {
  8643. if (tp->hwmon_dev) {
  8644. hwmon_device_unregister(tp->hwmon_dev);
  8645. tp->hwmon_dev = NULL;
  8646. sysfs_remove_group(&tp->pdev->dev.kobj, &tg3_group);
  8647. }
  8648. }
  8649. static void tg3_hwmon_open(struct tg3 *tp)
  8650. {
  8651. int i, err;
  8652. u32 size = 0;
  8653. struct pci_dev *pdev = tp->pdev;
  8654. struct tg3_ocir ocirs[TG3_SD_NUM_RECS];
  8655. tg3_sd_scan_scratchpad(tp, ocirs);
  8656. for (i = 0; i < TG3_SD_NUM_RECS; i++) {
  8657. if (!ocirs[i].src_data_length)
  8658. continue;
  8659. size += ocirs[i].src_hdr_length;
  8660. size += ocirs[i].src_data_length;
  8661. }
  8662. if (!size)
  8663. return;
  8664. /* Register hwmon sysfs hooks */
  8665. err = sysfs_create_group(&pdev->dev.kobj, &tg3_group);
  8666. if (err) {
  8667. dev_err(&pdev->dev, "Cannot create sysfs group, aborting\n");
  8668. return;
  8669. }
  8670. tp->hwmon_dev = hwmon_device_register(&pdev->dev);
  8671. if (IS_ERR(tp->hwmon_dev)) {
  8672. tp->hwmon_dev = NULL;
  8673. dev_err(&pdev->dev, "Cannot register hwmon device, aborting\n");
  8674. sysfs_remove_group(&pdev->dev.kobj, &tg3_group);
  8675. }
  8676. }
  8677. #define TG3_STAT_ADD32(PSTAT, REG) \
  8678. do { u32 __val = tr32(REG); \
  8679. (PSTAT)->low += __val; \
  8680. if ((PSTAT)->low < __val) \
  8681. (PSTAT)->high += 1; \
  8682. } while (0)
  8683. static void tg3_periodic_fetch_stats(struct tg3 *tp)
  8684. {
  8685. struct tg3_hw_stats *sp = tp->hw_stats;
  8686. if (!tp->link_up)
  8687. return;
  8688. TG3_STAT_ADD32(&sp->tx_octets, MAC_TX_STATS_OCTETS);
  8689. TG3_STAT_ADD32(&sp->tx_collisions, MAC_TX_STATS_COLLISIONS);
  8690. TG3_STAT_ADD32(&sp->tx_xon_sent, MAC_TX_STATS_XON_SENT);
  8691. TG3_STAT_ADD32(&sp->tx_xoff_sent, MAC_TX_STATS_XOFF_SENT);
  8692. TG3_STAT_ADD32(&sp->tx_mac_errors, MAC_TX_STATS_MAC_ERRORS);
  8693. TG3_STAT_ADD32(&sp->tx_single_collisions, MAC_TX_STATS_SINGLE_COLLISIONS);
  8694. TG3_STAT_ADD32(&sp->tx_mult_collisions, MAC_TX_STATS_MULT_COLLISIONS);
  8695. TG3_STAT_ADD32(&sp->tx_deferred, MAC_TX_STATS_DEFERRED);
  8696. TG3_STAT_ADD32(&sp->tx_excessive_collisions, MAC_TX_STATS_EXCESSIVE_COL);
  8697. TG3_STAT_ADD32(&sp->tx_late_collisions, MAC_TX_STATS_LATE_COL);
  8698. TG3_STAT_ADD32(&sp->tx_ucast_packets, MAC_TX_STATS_UCAST);
  8699. TG3_STAT_ADD32(&sp->tx_mcast_packets, MAC_TX_STATS_MCAST);
  8700. TG3_STAT_ADD32(&sp->tx_bcast_packets, MAC_TX_STATS_BCAST);
  8701. if (unlikely(tg3_flag(tp, 5719_5720_RDMA_BUG) &&
  8702. (sp->tx_ucast_packets.low + sp->tx_mcast_packets.low +
  8703. sp->tx_bcast_packets.low) > TG3_NUM_RDMA_CHANNELS)) {
  8704. u32 val;
  8705. val = tr32(TG3_LSO_RD_DMA_CRPTEN_CTRL);
  8706. val &= ~tg3_lso_rd_dma_workaround_bit(tp);
  8707. tw32(TG3_LSO_RD_DMA_CRPTEN_CTRL, val);
  8708. tg3_flag_clear(tp, 5719_5720_RDMA_BUG);
  8709. }
  8710. TG3_STAT_ADD32(&sp->rx_octets, MAC_RX_STATS_OCTETS);
  8711. TG3_STAT_ADD32(&sp->rx_fragments, MAC_RX_STATS_FRAGMENTS);
  8712. TG3_STAT_ADD32(&sp->rx_ucast_packets, MAC_RX_STATS_UCAST);
  8713. TG3_STAT_ADD32(&sp->rx_mcast_packets, MAC_RX_STATS_MCAST);
  8714. TG3_STAT_ADD32(&sp->rx_bcast_packets, MAC_RX_STATS_BCAST);
  8715. TG3_STAT_ADD32(&sp->rx_fcs_errors, MAC_RX_STATS_FCS_ERRORS);
  8716. TG3_STAT_ADD32(&sp->rx_align_errors, MAC_RX_STATS_ALIGN_ERRORS);
  8717. TG3_STAT_ADD32(&sp->rx_xon_pause_rcvd, MAC_RX_STATS_XON_PAUSE_RECVD);
  8718. TG3_STAT_ADD32(&sp->rx_xoff_pause_rcvd, MAC_RX_STATS_XOFF_PAUSE_RECVD);
  8719. TG3_STAT_ADD32(&sp->rx_mac_ctrl_rcvd, MAC_RX_STATS_MAC_CTRL_RECVD);
  8720. TG3_STAT_ADD32(&sp->rx_xoff_entered, MAC_RX_STATS_XOFF_ENTERED);
  8721. TG3_STAT_ADD32(&sp->rx_frame_too_long_errors, MAC_RX_STATS_FRAME_TOO_LONG);
  8722. TG3_STAT_ADD32(&sp->rx_jabbers, MAC_RX_STATS_JABBERS);
  8723. TG3_STAT_ADD32(&sp->rx_undersize_packets, MAC_RX_STATS_UNDERSIZE);
  8724. TG3_STAT_ADD32(&sp->rxbds_empty, RCVLPC_NO_RCV_BD_CNT);
  8725. if (tg3_asic_rev(tp) != ASIC_REV_5717 &&
  8726. tg3_chip_rev_id(tp) != CHIPREV_ID_5719_A0 &&
  8727. tg3_chip_rev_id(tp) != CHIPREV_ID_5720_A0) {
  8728. TG3_STAT_ADD32(&sp->rx_discards, RCVLPC_IN_DISCARDS_CNT);
  8729. } else {
  8730. u32 val = tr32(HOSTCC_FLOW_ATTN);
  8731. val = (val & HOSTCC_FLOW_ATTN_MBUF_LWM) ? 1 : 0;
  8732. if (val) {
  8733. tw32(HOSTCC_FLOW_ATTN, HOSTCC_FLOW_ATTN_MBUF_LWM);
  8734. sp->rx_discards.low += val;
  8735. if (sp->rx_discards.low < val)
  8736. sp->rx_discards.high += 1;
  8737. }
  8738. sp->mbuf_lwm_thresh_hit = sp->rx_discards;
  8739. }
  8740. TG3_STAT_ADD32(&sp->rx_errors, RCVLPC_IN_ERRORS_CNT);
  8741. }
  8742. static void tg3_chk_missed_msi(struct tg3 *tp)
  8743. {
  8744. u32 i;
  8745. for (i = 0; i < tp->irq_cnt; i++) {
  8746. struct tg3_napi *tnapi = &tp->napi[i];
  8747. if (tg3_has_work(tnapi)) {
  8748. if (tnapi->last_rx_cons == tnapi->rx_rcb_ptr &&
  8749. tnapi->last_tx_cons == tnapi->tx_cons) {
  8750. if (tnapi->chk_msi_cnt < 1) {
  8751. tnapi->chk_msi_cnt++;
  8752. return;
  8753. }
  8754. tg3_msi(0, tnapi);
  8755. }
  8756. }
  8757. tnapi->chk_msi_cnt = 0;
  8758. tnapi->last_rx_cons = tnapi->rx_rcb_ptr;
  8759. tnapi->last_tx_cons = tnapi->tx_cons;
  8760. }
  8761. }
  8762. static void tg3_timer(unsigned long __opaque)
  8763. {
  8764. struct tg3 *tp = (struct tg3 *) __opaque;
  8765. if (tp->irq_sync || tg3_flag(tp, RESET_TASK_PENDING))
  8766. goto restart_timer;
  8767. spin_lock(&tp->lock);
  8768. if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
  8769. tg3_flag(tp, 57765_CLASS))
  8770. tg3_chk_missed_msi(tp);
  8771. if (tg3_flag(tp, FLUSH_POSTED_WRITES)) {
  8772. /* BCM4785: Flush posted writes from GbE to host memory. */
  8773. tr32(HOSTCC_MODE);
  8774. }
  8775. if (!tg3_flag(tp, TAGGED_STATUS)) {
  8776. /* All of this garbage is because when using non-tagged
  8777. * IRQ status the mailbox/status_block protocol the chip
  8778. * uses with the cpu is race prone.
  8779. */
  8780. if (tp->napi[0].hw_status->status & SD_STATUS_UPDATED) {
  8781. tw32(GRC_LOCAL_CTRL,
  8782. tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  8783. } else {
  8784. tw32(HOSTCC_MODE, tp->coalesce_mode |
  8785. HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW);
  8786. }
  8787. if (!(tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  8788. spin_unlock(&tp->lock);
  8789. tg3_reset_task_schedule(tp);
  8790. goto restart_timer;
  8791. }
  8792. }
  8793. /* This part only runs once per second. */
  8794. if (!--tp->timer_counter) {
  8795. if (tg3_flag(tp, 5705_PLUS))
  8796. tg3_periodic_fetch_stats(tp);
  8797. if (tp->setlpicnt && !--tp->setlpicnt)
  8798. tg3_phy_eee_enable(tp);
  8799. if (tg3_flag(tp, USE_LINKCHG_REG)) {
  8800. u32 mac_stat;
  8801. int phy_event;
  8802. mac_stat = tr32(MAC_STATUS);
  8803. phy_event = 0;
  8804. if (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT) {
  8805. if (mac_stat & MAC_STATUS_MI_INTERRUPT)
  8806. phy_event = 1;
  8807. } else if (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)
  8808. phy_event = 1;
  8809. if (phy_event)
  8810. tg3_setup_phy(tp, false);
  8811. } else if (tg3_flag(tp, POLL_SERDES)) {
  8812. u32 mac_stat = tr32(MAC_STATUS);
  8813. int need_setup = 0;
  8814. if (tp->link_up &&
  8815. (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)) {
  8816. need_setup = 1;
  8817. }
  8818. if (!tp->link_up &&
  8819. (mac_stat & (MAC_STATUS_PCS_SYNCED |
  8820. MAC_STATUS_SIGNAL_DET))) {
  8821. need_setup = 1;
  8822. }
  8823. if (need_setup) {
  8824. if (!tp->serdes_counter) {
  8825. tw32_f(MAC_MODE,
  8826. (tp->mac_mode &
  8827. ~MAC_MODE_PORT_MODE_MASK));
  8828. udelay(40);
  8829. tw32_f(MAC_MODE, tp->mac_mode);
  8830. udelay(40);
  8831. }
  8832. tg3_setup_phy(tp, false);
  8833. }
  8834. } else if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
  8835. tg3_flag(tp, 5780_CLASS)) {
  8836. tg3_serdes_parallel_detect(tp);
  8837. }
  8838. tp->timer_counter = tp->timer_multiplier;
  8839. }
  8840. /* Heartbeat is only sent once every 2 seconds.
  8841. *
  8842. * The heartbeat is to tell the ASF firmware that the host
  8843. * driver is still alive. In the event that the OS crashes,
  8844. * ASF needs to reset the hardware to free up the FIFO space
  8845. * that may be filled with rx packets destined for the host.
  8846. * If the FIFO is full, ASF will no longer function properly.
  8847. *
  8848. * Unintended resets have been reported on real time kernels
  8849. * where the timer doesn't run on time. Netpoll will also have
  8850. * same problem.
  8851. *
  8852. * The new FWCMD_NICDRV_ALIVE3 command tells the ASF firmware
  8853. * to check the ring condition when the heartbeat is expiring
  8854. * before doing the reset. This will prevent most unintended
  8855. * resets.
  8856. */
  8857. if (!--tp->asf_counter) {
  8858. if (tg3_flag(tp, ENABLE_ASF) && !tg3_flag(tp, ENABLE_APE)) {
  8859. tg3_wait_for_event_ack(tp);
  8860. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX,
  8861. FWCMD_NICDRV_ALIVE3);
  8862. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 4);
  8863. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX,
  8864. TG3_FW_UPDATE_TIMEOUT_SEC);
  8865. tg3_generate_fw_event(tp);
  8866. }
  8867. tp->asf_counter = tp->asf_multiplier;
  8868. }
  8869. spin_unlock(&tp->lock);
  8870. restart_timer:
  8871. tp->timer.expires = jiffies + tp->timer_offset;
  8872. add_timer(&tp->timer);
  8873. }
  8874. static void tg3_timer_init(struct tg3 *tp)
  8875. {
  8876. if (tg3_flag(tp, TAGGED_STATUS) &&
  8877. tg3_asic_rev(tp) != ASIC_REV_5717 &&
  8878. !tg3_flag(tp, 57765_CLASS))
  8879. tp->timer_offset = HZ;
  8880. else
  8881. tp->timer_offset = HZ / 10;
  8882. BUG_ON(tp->timer_offset > HZ);
  8883. tp->timer_multiplier = (HZ / tp->timer_offset);
  8884. tp->asf_multiplier = (HZ / tp->timer_offset) *
  8885. TG3_FW_UPDATE_FREQ_SEC;
  8886. init_timer(&tp->timer);
  8887. tp->timer.data = (unsigned long) tp;
  8888. tp->timer.function = tg3_timer;
  8889. }
  8890. static void tg3_timer_start(struct tg3 *tp)
  8891. {
  8892. tp->asf_counter = tp->asf_multiplier;
  8893. tp->timer_counter = tp->timer_multiplier;
  8894. tp->timer.expires = jiffies + tp->timer_offset;
  8895. add_timer(&tp->timer);
  8896. }
  8897. static void tg3_timer_stop(struct tg3 *tp)
  8898. {
  8899. del_timer_sync(&tp->timer);
  8900. }
  8901. /* Restart hardware after configuration changes, self-test, etc.
  8902. * Invoked with tp->lock held.
  8903. */
  8904. static int tg3_restart_hw(struct tg3 *tp, bool reset_phy)
  8905. __releases(tp->lock)
  8906. __acquires(tp->lock)
  8907. {
  8908. int err;
  8909. err = tg3_init_hw(tp, reset_phy);
  8910. if (err) {
  8911. netdev_err(tp->dev,
  8912. "Failed to re-initialize device, aborting\n");
  8913. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8914. tg3_full_unlock(tp);
  8915. tg3_timer_stop(tp);
  8916. tp->irq_sync = 0;
  8917. tg3_napi_enable(tp);
  8918. dev_close(tp->dev);
  8919. tg3_full_lock(tp, 0);
  8920. }
  8921. return err;
  8922. }
  8923. static void tg3_reset_task(struct work_struct *work)
  8924. {
  8925. struct tg3 *tp = container_of(work, struct tg3, reset_task);
  8926. int err;
  8927. tg3_full_lock(tp, 0);
  8928. if (!netif_running(tp->dev)) {
  8929. tg3_flag_clear(tp, RESET_TASK_PENDING);
  8930. tg3_full_unlock(tp);
  8931. return;
  8932. }
  8933. tg3_full_unlock(tp);
  8934. tg3_phy_stop(tp);
  8935. tg3_netif_stop(tp);
  8936. tg3_full_lock(tp, 1);
  8937. if (tg3_flag(tp, TX_RECOVERY_PENDING)) {
  8938. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  8939. tp->write32_rx_mbox = tg3_write_flush_reg32;
  8940. tg3_flag_set(tp, MBOX_WRITE_REORDER);
  8941. tg3_flag_clear(tp, TX_RECOVERY_PENDING);
  8942. }
  8943. tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
  8944. err = tg3_init_hw(tp, true);
  8945. if (err)
  8946. goto out;
  8947. tg3_netif_start(tp);
  8948. out:
  8949. tg3_full_unlock(tp);
  8950. if (!err)
  8951. tg3_phy_start(tp);
  8952. tg3_flag_clear(tp, RESET_TASK_PENDING);
  8953. }
  8954. static int tg3_request_irq(struct tg3 *tp, int irq_num)
  8955. {
  8956. irq_handler_t fn;
  8957. unsigned long flags;
  8958. char *name;
  8959. struct tg3_napi *tnapi = &tp->napi[irq_num];
  8960. if (tp->irq_cnt == 1)
  8961. name = tp->dev->name;
  8962. else {
  8963. name = &tnapi->irq_lbl[0];
  8964. snprintf(name, IFNAMSIZ, "%s-%d", tp->dev->name, irq_num);
  8965. name[IFNAMSIZ-1] = 0;
  8966. }
  8967. if (tg3_flag(tp, USING_MSI) || tg3_flag(tp, USING_MSIX)) {
  8968. fn = tg3_msi;
  8969. if (tg3_flag(tp, 1SHOT_MSI))
  8970. fn = tg3_msi_1shot;
  8971. flags = 0;
  8972. } else {
  8973. fn = tg3_interrupt;
  8974. if (tg3_flag(tp, TAGGED_STATUS))
  8975. fn = tg3_interrupt_tagged;
  8976. flags = IRQF_SHARED;
  8977. }
  8978. return request_irq(tnapi->irq_vec, fn, flags, name, tnapi);
  8979. }
  8980. static int tg3_test_interrupt(struct tg3 *tp)
  8981. {
  8982. struct tg3_napi *tnapi = &tp->napi[0];
  8983. struct net_device *dev = tp->dev;
  8984. int err, i, intr_ok = 0;
  8985. u32 val;
  8986. if (!netif_running(dev))
  8987. return -ENODEV;
  8988. tg3_disable_ints(tp);
  8989. free_irq(tnapi->irq_vec, tnapi);
  8990. /*
  8991. * Turn off MSI one shot mode. Otherwise this test has no
  8992. * observable way to know whether the interrupt was delivered.
  8993. */
  8994. if (tg3_flag(tp, 57765_PLUS)) {
  8995. val = tr32(MSGINT_MODE) | MSGINT_MODE_ONE_SHOT_DISABLE;
  8996. tw32(MSGINT_MODE, val);
  8997. }
  8998. err = request_irq(tnapi->irq_vec, tg3_test_isr,
  8999. IRQF_SHARED, dev->name, tnapi);
  9000. if (err)
  9001. return err;
  9002. tnapi->hw_status->status &= ~SD_STATUS_UPDATED;
  9003. tg3_enable_ints(tp);
  9004. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  9005. tnapi->coal_now);
  9006. for (i = 0; i < 5; i++) {
  9007. u32 int_mbox, misc_host_ctrl;
  9008. int_mbox = tr32_mailbox(tnapi->int_mbox);
  9009. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  9010. if ((int_mbox != 0) ||
  9011. (misc_host_ctrl & MISC_HOST_CTRL_MASK_PCI_INT)) {
  9012. intr_ok = 1;
  9013. break;
  9014. }
  9015. if (tg3_flag(tp, 57765_PLUS) &&
  9016. tnapi->hw_status->status_tag != tnapi->last_tag)
  9017. tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
  9018. msleep(10);
  9019. }
  9020. tg3_disable_ints(tp);
  9021. free_irq(tnapi->irq_vec, tnapi);
  9022. err = tg3_request_irq(tp, 0);
  9023. if (err)
  9024. return err;
  9025. if (intr_ok) {
  9026. /* Reenable MSI one shot mode. */
  9027. if (tg3_flag(tp, 57765_PLUS) && tg3_flag(tp, 1SHOT_MSI)) {
  9028. val = tr32(MSGINT_MODE) & ~MSGINT_MODE_ONE_SHOT_DISABLE;
  9029. tw32(MSGINT_MODE, val);
  9030. }
  9031. return 0;
  9032. }
  9033. return -EIO;
  9034. }
  9035. /* Returns 0 if MSI test succeeds or MSI test fails and INTx mode is
  9036. * successfully restored
  9037. */
  9038. static int tg3_test_msi(struct tg3 *tp)
  9039. {
  9040. int err;
  9041. u16 pci_cmd;
  9042. if (!tg3_flag(tp, USING_MSI))
  9043. return 0;
  9044. /* Turn off SERR reporting in case MSI terminates with Master
  9045. * Abort.
  9046. */
  9047. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  9048. pci_write_config_word(tp->pdev, PCI_COMMAND,
  9049. pci_cmd & ~PCI_COMMAND_SERR);
  9050. err = tg3_test_interrupt(tp);
  9051. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  9052. if (!err)
  9053. return 0;
  9054. /* other failures */
  9055. if (err != -EIO)
  9056. return err;
  9057. /* MSI test failed, go back to INTx mode */
  9058. netdev_warn(tp->dev, "No interrupt was generated using MSI. Switching "
  9059. "to INTx mode. Please report this failure to the PCI "
  9060. "maintainer and include system chipset information\n");
  9061. free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
  9062. pci_disable_msi(tp->pdev);
  9063. tg3_flag_clear(tp, USING_MSI);
  9064. tp->napi[0].irq_vec = tp->pdev->irq;
  9065. err = tg3_request_irq(tp, 0);
  9066. if (err)
  9067. return err;
  9068. /* Need to reset the chip because the MSI cycle may have terminated
  9069. * with Master Abort.
  9070. */
  9071. tg3_full_lock(tp, 1);
  9072. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  9073. err = tg3_init_hw(tp, true);
  9074. tg3_full_unlock(tp);
  9075. if (err)
  9076. free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
  9077. return err;
  9078. }
  9079. static int tg3_request_firmware(struct tg3 *tp)
  9080. {
  9081. const struct tg3_firmware_hdr *fw_hdr;
  9082. if (request_firmware(&tp->fw, tp->fw_needed, &tp->pdev->dev)) {
  9083. netdev_err(tp->dev, "Failed to load firmware \"%s\"\n",
  9084. tp->fw_needed);
  9085. return -ENOENT;
  9086. }
  9087. fw_hdr = (struct tg3_firmware_hdr *)tp->fw->data;
  9088. /* Firmware blob starts with version numbers, followed by
  9089. * start address and _full_ length including BSS sections
  9090. * (which must be longer than the actual data, of course
  9091. */
  9092. tp->fw_len = be32_to_cpu(fw_hdr->len); /* includes bss */
  9093. if (tp->fw_len < (tp->fw->size - TG3_FW_HDR_LEN)) {
  9094. netdev_err(tp->dev, "bogus length %d in \"%s\"\n",
  9095. tp->fw_len, tp->fw_needed);
  9096. release_firmware(tp->fw);
  9097. tp->fw = NULL;
  9098. return -EINVAL;
  9099. }
  9100. /* We no longer need firmware; we have it. */
  9101. tp->fw_needed = NULL;
  9102. return 0;
  9103. }
  9104. static u32 tg3_irq_count(struct tg3 *tp)
  9105. {
  9106. u32 irq_cnt = max(tp->rxq_cnt, tp->txq_cnt);
  9107. if (irq_cnt > 1) {
  9108. /* We want as many rx rings enabled as there are cpus.
  9109. * In multiqueue MSI-X mode, the first MSI-X vector
  9110. * only deals with link interrupts, etc, so we add
  9111. * one to the number of vectors we are requesting.
  9112. */
  9113. irq_cnt = min_t(unsigned, irq_cnt + 1, tp->irq_max);
  9114. }
  9115. return irq_cnt;
  9116. }
  9117. static bool tg3_enable_msix(struct tg3 *tp)
  9118. {
  9119. int i, rc;
  9120. struct msix_entry msix_ent[TG3_IRQ_MAX_VECS];
  9121. tp->txq_cnt = tp->txq_req;
  9122. tp->rxq_cnt = tp->rxq_req;
  9123. if (!tp->rxq_cnt)
  9124. tp->rxq_cnt = netif_get_num_default_rss_queues();
  9125. if (tp->rxq_cnt > tp->rxq_max)
  9126. tp->rxq_cnt = tp->rxq_max;
  9127. /* Disable multiple TX rings by default. Simple round-robin hardware
  9128. * scheduling of the TX rings can cause starvation of rings with
  9129. * small packets when other rings have TSO or jumbo packets.
  9130. */
  9131. if (!tp->txq_req)
  9132. tp->txq_cnt = 1;
  9133. tp->irq_cnt = tg3_irq_count(tp);
  9134. for (i = 0; i < tp->irq_max; i++) {
  9135. msix_ent[i].entry = i;
  9136. msix_ent[i].vector = 0;
  9137. }
  9138. rc = pci_enable_msix(tp->pdev, msix_ent, tp->irq_cnt);
  9139. if (rc < 0) {
  9140. return false;
  9141. } else if (rc != 0) {
  9142. if (pci_enable_msix(tp->pdev, msix_ent, rc))
  9143. return false;
  9144. netdev_notice(tp->dev, "Requested %d MSI-X vectors, received %d\n",
  9145. tp->irq_cnt, rc);
  9146. tp->irq_cnt = rc;
  9147. tp->rxq_cnt = max(rc - 1, 1);
  9148. if (tp->txq_cnt)
  9149. tp->txq_cnt = min(tp->rxq_cnt, tp->txq_max);
  9150. }
  9151. for (i = 0; i < tp->irq_max; i++)
  9152. tp->napi[i].irq_vec = msix_ent[i].vector;
  9153. if (netif_set_real_num_rx_queues(tp->dev, tp->rxq_cnt)) {
  9154. pci_disable_msix(tp->pdev);
  9155. return false;
  9156. }
  9157. if (tp->irq_cnt == 1)
  9158. return true;
  9159. tg3_flag_set(tp, ENABLE_RSS);
  9160. if (tp->txq_cnt > 1)
  9161. tg3_flag_set(tp, ENABLE_TSS);
  9162. netif_set_real_num_tx_queues(tp->dev, tp->txq_cnt);
  9163. return true;
  9164. }
  9165. static void tg3_ints_init(struct tg3 *tp)
  9166. {
  9167. if ((tg3_flag(tp, SUPPORT_MSI) || tg3_flag(tp, SUPPORT_MSIX)) &&
  9168. !tg3_flag(tp, TAGGED_STATUS)) {
  9169. /* All MSI supporting chips should support tagged
  9170. * status. Assert that this is the case.
  9171. */
  9172. netdev_warn(tp->dev,
  9173. "MSI without TAGGED_STATUS? Not using MSI\n");
  9174. goto defcfg;
  9175. }
  9176. if (tg3_flag(tp, SUPPORT_MSIX) && tg3_enable_msix(tp))
  9177. tg3_flag_set(tp, USING_MSIX);
  9178. else if (tg3_flag(tp, SUPPORT_MSI) && pci_enable_msi(tp->pdev) == 0)
  9179. tg3_flag_set(tp, USING_MSI);
  9180. if (tg3_flag(tp, USING_MSI) || tg3_flag(tp, USING_MSIX)) {
  9181. u32 msi_mode = tr32(MSGINT_MODE);
  9182. if (tg3_flag(tp, USING_MSIX) && tp->irq_cnt > 1)
  9183. msi_mode |= MSGINT_MODE_MULTIVEC_EN;
  9184. if (!tg3_flag(tp, 1SHOT_MSI))
  9185. msi_mode |= MSGINT_MODE_ONE_SHOT_DISABLE;
  9186. tw32(MSGINT_MODE, msi_mode | MSGINT_MODE_ENABLE);
  9187. }
  9188. defcfg:
  9189. if (!tg3_flag(tp, USING_MSIX)) {
  9190. tp->irq_cnt = 1;
  9191. tp->napi[0].irq_vec = tp->pdev->irq;
  9192. }
  9193. if (tp->irq_cnt == 1) {
  9194. tp->txq_cnt = 1;
  9195. tp->rxq_cnt = 1;
  9196. netif_set_real_num_tx_queues(tp->dev, 1);
  9197. netif_set_real_num_rx_queues(tp->dev, 1);
  9198. }
  9199. }
  9200. static void tg3_ints_fini(struct tg3 *tp)
  9201. {
  9202. if (tg3_flag(tp, USING_MSIX))
  9203. pci_disable_msix(tp->pdev);
  9204. else if (tg3_flag(tp, USING_MSI))
  9205. pci_disable_msi(tp->pdev);
  9206. tg3_flag_clear(tp, USING_MSI);
  9207. tg3_flag_clear(tp, USING_MSIX);
  9208. tg3_flag_clear(tp, ENABLE_RSS);
  9209. tg3_flag_clear(tp, ENABLE_TSS);
  9210. }
  9211. static int tg3_start(struct tg3 *tp, bool reset_phy, bool test_irq,
  9212. bool init)
  9213. {
  9214. struct net_device *dev = tp->dev;
  9215. int i, err;
  9216. /*
  9217. * Setup interrupts first so we know how
  9218. * many NAPI resources to allocate
  9219. */
  9220. tg3_ints_init(tp);
  9221. tg3_rss_check_indir_tbl(tp);
  9222. /* The placement of this call is tied
  9223. * to the setup and use of Host TX descriptors.
  9224. */
  9225. err = tg3_alloc_consistent(tp);
  9226. if (err)
  9227. goto err_out1;
  9228. tg3_napi_init(tp);
  9229. tg3_napi_enable(tp);
  9230. for (i = 0; i < tp->irq_cnt; i++) {
  9231. struct tg3_napi *tnapi = &tp->napi[i];
  9232. err = tg3_request_irq(tp, i);
  9233. if (err) {
  9234. for (i--; i >= 0; i--) {
  9235. tnapi = &tp->napi[i];
  9236. free_irq(tnapi->irq_vec, tnapi);
  9237. }
  9238. goto err_out2;
  9239. }
  9240. }
  9241. tg3_full_lock(tp, 0);
  9242. err = tg3_init_hw(tp, reset_phy);
  9243. if (err) {
  9244. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  9245. tg3_free_rings(tp);
  9246. }
  9247. tg3_full_unlock(tp);
  9248. if (err)
  9249. goto err_out3;
  9250. if (test_irq && tg3_flag(tp, USING_MSI)) {
  9251. err = tg3_test_msi(tp);
  9252. if (err) {
  9253. tg3_full_lock(tp, 0);
  9254. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  9255. tg3_free_rings(tp);
  9256. tg3_full_unlock(tp);
  9257. goto err_out2;
  9258. }
  9259. if (!tg3_flag(tp, 57765_PLUS) && tg3_flag(tp, USING_MSI)) {
  9260. u32 val = tr32(PCIE_TRANSACTION_CFG);
  9261. tw32(PCIE_TRANSACTION_CFG,
  9262. val | PCIE_TRANS_CFG_1SHOT_MSI);
  9263. }
  9264. }
  9265. tg3_phy_start(tp);
  9266. tg3_hwmon_open(tp);
  9267. tg3_full_lock(tp, 0);
  9268. tg3_timer_start(tp);
  9269. tg3_flag_set(tp, INIT_COMPLETE);
  9270. tg3_enable_ints(tp);
  9271. if (init)
  9272. tg3_ptp_init(tp);
  9273. else
  9274. tg3_ptp_resume(tp);
  9275. tg3_full_unlock(tp);
  9276. netif_tx_start_all_queues(dev);
  9277. /*
  9278. * Reset loopback feature if it was turned on while the device was down
  9279. * make sure that it's installed properly now.
  9280. */
  9281. if (dev->features & NETIF_F_LOOPBACK)
  9282. tg3_set_loopback(dev, dev->features);
  9283. return 0;
  9284. err_out3:
  9285. for (i = tp->irq_cnt - 1; i >= 0; i--) {
  9286. struct tg3_napi *tnapi = &tp->napi[i];
  9287. free_irq(tnapi->irq_vec, tnapi);
  9288. }
  9289. err_out2:
  9290. tg3_napi_disable(tp);
  9291. tg3_napi_fini(tp);
  9292. tg3_free_consistent(tp);
  9293. err_out1:
  9294. tg3_ints_fini(tp);
  9295. return err;
  9296. }
  9297. static void tg3_stop(struct tg3 *tp)
  9298. {
  9299. int i;
  9300. tg3_reset_task_cancel(tp);
  9301. tg3_netif_stop(tp);
  9302. tg3_timer_stop(tp);
  9303. tg3_hwmon_close(tp);
  9304. tg3_phy_stop(tp);
  9305. tg3_full_lock(tp, 1);
  9306. tg3_disable_ints(tp);
  9307. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  9308. tg3_free_rings(tp);
  9309. tg3_flag_clear(tp, INIT_COMPLETE);
  9310. tg3_full_unlock(tp);
  9311. for (i = tp->irq_cnt - 1; i >= 0; i--) {
  9312. struct tg3_napi *tnapi = &tp->napi[i];
  9313. free_irq(tnapi->irq_vec, tnapi);
  9314. }
  9315. tg3_ints_fini(tp);
  9316. tg3_napi_fini(tp);
  9317. tg3_free_consistent(tp);
  9318. }
  9319. static int tg3_open(struct net_device *dev)
  9320. {
  9321. struct tg3 *tp = netdev_priv(dev);
  9322. int err;
  9323. if (tp->fw_needed) {
  9324. err = tg3_request_firmware(tp);
  9325. if (tg3_asic_rev(tp) == ASIC_REV_57766) {
  9326. if (err) {
  9327. netdev_warn(tp->dev, "EEE capability disabled\n");
  9328. tp->phy_flags &= ~TG3_PHYFLG_EEE_CAP;
  9329. } else if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP)) {
  9330. netdev_warn(tp->dev, "EEE capability restored\n");
  9331. tp->phy_flags |= TG3_PHYFLG_EEE_CAP;
  9332. }
  9333. } else if (tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0) {
  9334. if (err)
  9335. return err;
  9336. } else if (err) {
  9337. netdev_warn(tp->dev, "TSO capability disabled\n");
  9338. tg3_flag_clear(tp, TSO_CAPABLE);
  9339. } else if (!tg3_flag(tp, TSO_CAPABLE)) {
  9340. netdev_notice(tp->dev, "TSO capability restored\n");
  9341. tg3_flag_set(tp, TSO_CAPABLE);
  9342. }
  9343. }
  9344. tg3_carrier_off(tp);
  9345. err = tg3_power_up(tp);
  9346. if (err)
  9347. return err;
  9348. tg3_full_lock(tp, 0);
  9349. tg3_disable_ints(tp);
  9350. tg3_flag_clear(tp, INIT_COMPLETE);
  9351. tg3_full_unlock(tp);
  9352. err = tg3_start(tp,
  9353. !(tp->phy_flags & TG3_PHYFLG_KEEP_LINK_ON_PWRDN),
  9354. true, true);
  9355. if (err) {
  9356. tg3_frob_aux_power(tp, false);
  9357. pci_set_power_state(tp->pdev, PCI_D3hot);
  9358. }
  9359. if (tg3_flag(tp, PTP_CAPABLE)) {
  9360. tp->ptp_clock = ptp_clock_register(&tp->ptp_info,
  9361. &tp->pdev->dev);
  9362. if (IS_ERR(tp->ptp_clock))
  9363. tp->ptp_clock = NULL;
  9364. }
  9365. return err;
  9366. }
  9367. static int tg3_close(struct net_device *dev)
  9368. {
  9369. struct tg3 *tp = netdev_priv(dev);
  9370. tg3_ptp_fini(tp);
  9371. tg3_stop(tp);
  9372. /* Clear stats across close / open calls */
  9373. memset(&tp->net_stats_prev, 0, sizeof(tp->net_stats_prev));
  9374. memset(&tp->estats_prev, 0, sizeof(tp->estats_prev));
  9375. tg3_power_down(tp);
  9376. tg3_carrier_off(tp);
  9377. return 0;
  9378. }
  9379. static inline u64 get_stat64(tg3_stat64_t *val)
  9380. {
  9381. return ((u64)val->high << 32) | ((u64)val->low);
  9382. }
  9383. static u64 tg3_calc_crc_errors(struct tg3 *tp)
  9384. {
  9385. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  9386. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  9387. (tg3_asic_rev(tp) == ASIC_REV_5700 ||
  9388. tg3_asic_rev(tp) == ASIC_REV_5701)) {
  9389. u32 val;
  9390. if (!tg3_readphy(tp, MII_TG3_TEST1, &val)) {
  9391. tg3_writephy(tp, MII_TG3_TEST1,
  9392. val | MII_TG3_TEST1_CRC_EN);
  9393. tg3_readphy(tp, MII_TG3_RXR_COUNTERS, &val);
  9394. } else
  9395. val = 0;
  9396. tp->phy_crc_errors += val;
  9397. return tp->phy_crc_errors;
  9398. }
  9399. return get_stat64(&hw_stats->rx_fcs_errors);
  9400. }
  9401. #define ESTAT_ADD(member) \
  9402. estats->member = old_estats->member + \
  9403. get_stat64(&hw_stats->member)
  9404. static void tg3_get_estats(struct tg3 *tp, struct tg3_ethtool_stats *estats)
  9405. {
  9406. struct tg3_ethtool_stats *old_estats = &tp->estats_prev;
  9407. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  9408. ESTAT_ADD(rx_octets);
  9409. ESTAT_ADD(rx_fragments);
  9410. ESTAT_ADD(rx_ucast_packets);
  9411. ESTAT_ADD(rx_mcast_packets);
  9412. ESTAT_ADD(rx_bcast_packets);
  9413. ESTAT_ADD(rx_fcs_errors);
  9414. ESTAT_ADD(rx_align_errors);
  9415. ESTAT_ADD(rx_xon_pause_rcvd);
  9416. ESTAT_ADD(rx_xoff_pause_rcvd);
  9417. ESTAT_ADD(rx_mac_ctrl_rcvd);
  9418. ESTAT_ADD(rx_xoff_entered);
  9419. ESTAT_ADD(rx_frame_too_long_errors);
  9420. ESTAT_ADD(rx_jabbers);
  9421. ESTAT_ADD(rx_undersize_packets);
  9422. ESTAT_ADD(rx_in_length_errors);
  9423. ESTAT_ADD(rx_out_length_errors);
  9424. ESTAT_ADD(rx_64_or_less_octet_packets);
  9425. ESTAT_ADD(rx_65_to_127_octet_packets);
  9426. ESTAT_ADD(rx_128_to_255_octet_packets);
  9427. ESTAT_ADD(rx_256_to_511_octet_packets);
  9428. ESTAT_ADD(rx_512_to_1023_octet_packets);
  9429. ESTAT_ADD(rx_1024_to_1522_octet_packets);
  9430. ESTAT_ADD(rx_1523_to_2047_octet_packets);
  9431. ESTAT_ADD(rx_2048_to_4095_octet_packets);
  9432. ESTAT_ADD(rx_4096_to_8191_octet_packets);
  9433. ESTAT_ADD(rx_8192_to_9022_octet_packets);
  9434. ESTAT_ADD(tx_octets);
  9435. ESTAT_ADD(tx_collisions);
  9436. ESTAT_ADD(tx_xon_sent);
  9437. ESTAT_ADD(tx_xoff_sent);
  9438. ESTAT_ADD(tx_flow_control);
  9439. ESTAT_ADD(tx_mac_errors);
  9440. ESTAT_ADD(tx_single_collisions);
  9441. ESTAT_ADD(tx_mult_collisions);
  9442. ESTAT_ADD(tx_deferred);
  9443. ESTAT_ADD(tx_excessive_collisions);
  9444. ESTAT_ADD(tx_late_collisions);
  9445. ESTAT_ADD(tx_collide_2times);
  9446. ESTAT_ADD(tx_collide_3times);
  9447. ESTAT_ADD(tx_collide_4times);
  9448. ESTAT_ADD(tx_collide_5times);
  9449. ESTAT_ADD(tx_collide_6times);
  9450. ESTAT_ADD(tx_collide_7times);
  9451. ESTAT_ADD(tx_collide_8times);
  9452. ESTAT_ADD(tx_collide_9times);
  9453. ESTAT_ADD(tx_collide_10times);
  9454. ESTAT_ADD(tx_collide_11times);
  9455. ESTAT_ADD(tx_collide_12times);
  9456. ESTAT_ADD(tx_collide_13times);
  9457. ESTAT_ADD(tx_collide_14times);
  9458. ESTAT_ADD(tx_collide_15times);
  9459. ESTAT_ADD(tx_ucast_packets);
  9460. ESTAT_ADD(tx_mcast_packets);
  9461. ESTAT_ADD(tx_bcast_packets);
  9462. ESTAT_ADD(tx_carrier_sense_errors);
  9463. ESTAT_ADD(tx_discards);
  9464. ESTAT_ADD(tx_errors);
  9465. ESTAT_ADD(dma_writeq_full);
  9466. ESTAT_ADD(dma_write_prioq_full);
  9467. ESTAT_ADD(rxbds_empty);
  9468. ESTAT_ADD(rx_discards);
  9469. ESTAT_ADD(rx_errors);
  9470. ESTAT_ADD(rx_threshold_hit);
  9471. ESTAT_ADD(dma_readq_full);
  9472. ESTAT_ADD(dma_read_prioq_full);
  9473. ESTAT_ADD(tx_comp_queue_full);
  9474. ESTAT_ADD(ring_set_send_prod_index);
  9475. ESTAT_ADD(ring_status_update);
  9476. ESTAT_ADD(nic_irqs);
  9477. ESTAT_ADD(nic_avoided_irqs);
  9478. ESTAT_ADD(nic_tx_threshold_hit);
  9479. ESTAT_ADD(mbuf_lwm_thresh_hit);
  9480. }
  9481. static void tg3_get_nstats(struct tg3 *tp, struct rtnl_link_stats64 *stats)
  9482. {
  9483. struct rtnl_link_stats64 *old_stats = &tp->net_stats_prev;
  9484. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  9485. stats->rx_packets = old_stats->rx_packets +
  9486. get_stat64(&hw_stats->rx_ucast_packets) +
  9487. get_stat64(&hw_stats->rx_mcast_packets) +
  9488. get_stat64(&hw_stats->rx_bcast_packets);
  9489. stats->tx_packets = old_stats->tx_packets +
  9490. get_stat64(&hw_stats->tx_ucast_packets) +
  9491. get_stat64(&hw_stats->tx_mcast_packets) +
  9492. get_stat64(&hw_stats->tx_bcast_packets);
  9493. stats->rx_bytes = old_stats->rx_bytes +
  9494. get_stat64(&hw_stats->rx_octets);
  9495. stats->tx_bytes = old_stats->tx_bytes +
  9496. get_stat64(&hw_stats->tx_octets);
  9497. stats->rx_errors = old_stats->rx_errors +
  9498. get_stat64(&hw_stats->rx_errors);
  9499. stats->tx_errors = old_stats->tx_errors +
  9500. get_stat64(&hw_stats->tx_errors) +
  9501. get_stat64(&hw_stats->tx_mac_errors) +
  9502. get_stat64(&hw_stats->tx_carrier_sense_errors) +
  9503. get_stat64(&hw_stats->tx_discards);
  9504. stats->multicast = old_stats->multicast +
  9505. get_stat64(&hw_stats->rx_mcast_packets);
  9506. stats->collisions = old_stats->collisions +
  9507. get_stat64(&hw_stats->tx_collisions);
  9508. stats->rx_length_errors = old_stats->rx_length_errors +
  9509. get_stat64(&hw_stats->rx_frame_too_long_errors) +
  9510. get_stat64(&hw_stats->rx_undersize_packets);
  9511. stats->rx_over_errors = old_stats->rx_over_errors +
  9512. get_stat64(&hw_stats->rxbds_empty);
  9513. stats->rx_frame_errors = old_stats->rx_frame_errors +
  9514. get_stat64(&hw_stats->rx_align_errors);
  9515. stats->tx_aborted_errors = old_stats->tx_aborted_errors +
  9516. get_stat64(&hw_stats->tx_discards);
  9517. stats->tx_carrier_errors = old_stats->tx_carrier_errors +
  9518. get_stat64(&hw_stats->tx_carrier_sense_errors);
  9519. stats->rx_crc_errors = old_stats->rx_crc_errors +
  9520. tg3_calc_crc_errors(tp);
  9521. stats->rx_missed_errors = old_stats->rx_missed_errors +
  9522. get_stat64(&hw_stats->rx_discards);
  9523. stats->rx_dropped = tp->rx_dropped;
  9524. stats->tx_dropped = tp->tx_dropped;
  9525. }
  9526. static int tg3_get_regs_len(struct net_device *dev)
  9527. {
  9528. return TG3_REG_BLK_SIZE;
  9529. }
  9530. static void tg3_get_regs(struct net_device *dev,
  9531. struct ethtool_regs *regs, void *_p)
  9532. {
  9533. struct tg3 *tp = netdev_priv(dev);
  9534. regs->version = 0;
  9535. memset(_p, 0, TG3_REG_BLK_SIZE);
  9536. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  9537. return;
  9538. tg3_full_lock(tp, 0);
  9539. tg3_dump_legacy_regs(tp, (u32 *)_p);
  9540. tg3_full_unlock(tp);
  9541. }
  9542. static int tg3_get_eeprom_len(struct net_device *dev)
  9543. {
  9544. struct tg3 *tp = netdev_priv(dev);
  9545. return tp->nvram_size;
  9546. }
  9547. static int tg3_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  9548. {
  9549. struct tg3 *tp = netdev_priv(dev);
  9550. int ret;
  9551. u8 *pd;
  9552. u32 i, offset, len, b_offset, b_count;
  9553. __be32 val;
  9554. if (tg3_flag(tp, NO_NVRAM))
  9555. return -EINVAL;
  9556. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  9557. return -EAGAIN;
  9558. offset = eeprom->offset;
  9559. len = eeprom->len;
  9560. eeprom->len = 0;
  9561. eeprom->magic = TG3_EEPROM_MAGIC;
  9562. if (offset & 3) {
  9563. /* adjustments to start on required 4 byte boundary */
  9564. b_offset = offset & 3;
  9565. b_count = 4 - b_offset;
  9566. if (b_count > len) {
  9567. /* i.e. offset=1 len=2 */
  9568. b_count = len;
  9569. }
  9570. ret = tg3_nvram_read_be32(tp, offset-b_offset, &val);
  9571. if (ret)
  9572. return ret;
  9573. memcpy(data, ((char *)&val) + b_offset, b_count);
  9574. len -= b_count;
  9575. offset += b_count;
  9576. eeprom->len += b_count;
  9577. }
  9578. /* read bytes up to the last 4 byte boundary */
  9579. pd = &data[eeprom->len];
  9580. for (i = 0; i < (len - (len & 3)); i += 4) {
  9581. ret = tg3_nvram_read_be32(tp, offset + i, &val);
  9582. if (ret) {
  9583. eeprom->len += i;
  9584. return ret;
  9585. }
  9586. memcpy(pd + i, &val, 4);
  9587. }
  9588. eeprom->len += i;
  9589. if (len & 3) {
  9590. /* read last bytes not ending on 4 byte boundary */
  9591. pd = &data[eeprom->len];
  9592. b_count = len & 3;
  9593. b_offset = offset + len - b_count;
  9594. ret = tg3_nvram_read_be32(tp, b_offset, &val);
  9595. if (ret)
  9596. return ret;
  9597. memcpy(pd, &val, b_count);
  9598. eeprom->len += b_count;
  9599. }
  9600. return 0;
  9601. }
  9602. static int tg3_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  9603. {
  9604. struct tg3 *tp = netdev_priv(dev);
  9605. int ret;
  9606. u32 offset, len, b_offset, odd_len;
  9607. u8 *buf;
  9608. __be32 start, end;
  9609. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  9610. return -EAGAIN;
  9611. if (tg3_flag(tp, NO_NVRAM) ||
  9612. eeprom->magic != TG3_EEPROM_MAGIC)
  9613. return -EINVAL;
  9614. offset = eeprom->offset;
  9615. len = eeprom->len;
  9616. if ((b_offset = (offset & 3))) {
  9617. /* adjustments to start on required 4 byte boundary */
  9618. ret = tg3_nvram_read_be32(tp, offset-b_offset, &start);
  9619. if (ret)
  9620. return ret;
  9621. len += b_offset;
  9622. offset &= ~3;
  9623. if (len < 4)
  9624. len = 4;
  9625. }
  9626. odd_len = 0;
  9627. if (len & 3) {
  9628. /* adjustments to end on required 4 byte boundary */
  9629. odd_len = 1;
  9630. len = (len + 3) & ~3;
  9631. ret = tg3_nvram_read_be32(tp, offset+len-4, &end);
  9632. if (ret)
  9633. return ret;
  9634. }
  9635. buf = data;
  9636. if (b_offset || odd_len) {
  9637. buf = kmalloc(len, GFP_KERNEL);
  9638. if (!buf)
  9639. return -ENOMEM;
  9640. if (b_offset)
  9641. memcpy(buf, &start, 4);
  9642. if (odd_len)
  9643. memcpy(buf+len-4, &end, 4);
  9644. memcpy(buf + b_offset, data, eeprom->len);
  9645. }
  9646. ret = tg3_nvram_write_block(tp, offset, len, buf);
  9647. if (buf != data)
  9648. kfree(buf);
  9649. return ret;
  9650. }
  9651. static int tg3_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  9652. {
  9653. struct tg3 *tp = netdev_priv(dev);
  9654. if (tg3_flag(tp, USE_PHYLIB)) {
  9655. struct phy_device *phydev;
  9656. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  9657. return -EAGAIN;
  9658. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  9659. return phy_ethtool_gset(phydev, cmd);
  9660. }
  9661. cmd->supported = (SUPPORTED_Autoneg);
  9662. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
  9663. cmd->supported |= (SUPPORTED_1000baseT_Half |
  9664. SUPPORTED_1000baseT_Full);
  9665. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
  9666. cmd->supported |= (SUPPORTED_100baseT_Half |
  9667. SUPPORTED_100baseT_Full |
  9668. SUPPORTED_10baseT_Half |
  9669. SUPPORTED_10baseT_Full |
  9670. SUPPORTED_TP);
  9671. cmd->port = PORT_TP;
  9672. } else {
  9673. cmd->supported |= SUPPORTED_FIBRE;
  9674. cmd->port = PORT_FIBRE;
  9675. }
  9676. cmd->advertising = tp->link_config.advertising;
  9677. if (tg3_flag(tp, PAUSE_AUTONEG)) {
  9678. if (tp->link_config.flowctrl & FLOW_CTRL_RX) {
  9679. if (tp->link_config.flowctrl & FLOW_CTRL_TX) {
  9680. cmd->advertising |= ADVERTISED_Pause;
  9681. } else {
  9682. cmd->advertising |= ADVERTISED_Pause |
  9683. ADVERTISED_Asym_Pause;
  9684. }
  9685. } else if (tp->link_config.flowctrl & FLOW_CTRL_TX) {
  9686. cmd->advertising |= ADVERTISED_Asym_Pause;
  9687. }
  9688. }
  9689. if (netif_running(dev) && tp->link_up) {
  9690. ethtool_cmd_speed_set(cmd, tp->link_config.active_speed);
  9691. cmd->duplex = tp->link_config.active_duplex;
  9692. cmd->lp_advertising = tp->link_config.rmt_adv;
  9693. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
  9694. if (tp->phy_flags & TG3_PHYFLG_MDIX_STATE)
  9695. cmd->eth_tp_mdix = ETH_TP_MDI_X;
  9696. else
  9697. cmd->eth_tp_mdix = ETH_TP_MDI;
  9698. }
  9699. } else {
  9700. ethtool_cmd_speed_set(cmd, SPEED_UNKNOWN);
  9701. cmd->duplex = DUPLEX_UNKNOWN;
  9702. cmd->eth_tp_mdix = ETH_TP_MDI_INVALID;
  9703. }
  9704. cmd->phy_address = tp->phy_addr;
  9705. cmd->transceiver = XCVR_INTERNAL;
  9706. cmd->autoneg = tp->link_config.autoneg;
  9707. cmd->maxtxpkt = 0;
  9708. cmd->maxrxpkt = 0;
  9709. return 0;
  9710. }
  9711. static int tg3_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  9712. {
  9713. struct tg3 *tp = netdev_priv(dev);
  9714. u32 speed = ethtool_cmd_speed(cmd);
  9715. if (tg3_flag(tp, USE_PHYLIB)) {
  9716. struct phy_device *phydev;
  9717. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  9718. return -EAGAIN;
  9719. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  9720. return phy_ethtool_sset(phydev, cmd);
  9721. }
  9722. if (cmd->autoneg != AUTONEG_ENABLE &&
  9723. cmd->autoneg != AUTONEG_DISABLE)
  9724. return -EINVAL;
  9725. if (cmd->autoneg == AUTONEG_DISABLE &&
  9726. cmd->duplex != DUPLEX_FULL &&
  9727. cmd->duplex != DUPLEX_HALF)
  9728. return -EINVAL;
  9729. if (cmd->autoneg == AUTONEG_ENABLE) {
  9730. u32 mask = ADVERTISED_Autoneg |
  9731. ADVERTISED_Pause |
  9732. ADVERTISED_Asym_Pause;
  9733. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
  9734. mask |= ADVERTISED_1000baseT_Half |
  9735. ADVERTISED_1000baseT_Full;
  9736. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  9737. mask |= ADVERTISED_100baseT_Half |
  9738. ADVERTISED_100baseT_Full |
  9739. ADVERTISED_10baseT_Half |
  9740. ADVERTISED_10baseT_Full |
  9741. ADVERTISED_TP;
  9742. else
  9743. mask |= ADVERTISED_FIBRE;
  9744. if (cmd->advertising & ~mask)
  9745. return -EINVAL;
  9746. mask &= (ADVERTISED_1000baseT_Half |
  9747. ADVERTISED_1000baseT_Full |
  9748. ADVERTISED_100baseT_Half |
  9749. ADVERTISED_100baseT_Full |
  9750. ADVERTISED_10baseT_Half |
  9751. ADVERTISED_10baseT_Full);
  9752. cmd->advertising &= mask;
  9753. } else {
  9754. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES) {
  9755. if (speed != SPEED_1000)
  9756. return -EINVAL;
  9757. if (cmd->duplex != DUPLEX_FULL)
  9758. return -EINVAL;
  9759. } else {
  9760. if (speed != SPEED_100 &&
  9761. speed != SPEED_10)
  9762. return -EINVAL;
  9763. }
  9764. }
  9765. tg3_full_lock(tp, 0);
  9766. tp->link_config.autoneg = cmd->autoneg;
  9767. if (cmd->autoneg == AUTONEG_ENABLE) {
  9768. tp->link_config.advertising = (cmd->advertising |
  9769. ADVERTISED_Autoneg);
  9770. tp->link_config.speed = SPEED_UNKNOWN;
  9771. tp->link_config.duplex = DUPLEX_UNKNOWN;
  9772. } else {
  9773. tp->link_config.advertising = 0;
  9774. tp->link_config.speed = speed;
  9775. tp->link_config.duplex = cmd->duplex;
  9776. }
  9777. tp->phy_flags |= TG3_PHYFLG_USER_CONFIGURED;
  9778. tg3_warn_mgmt_link_flap(tp);
  9779. if (netif_running(dev))
  9780. tg3_setup_phy(tp, true);
  9781. tg3_full_unlock(tp);
  9782. return 0;
  9783. }
  9784. static void tg3_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
  9785. {
  9786. struct tg3 *tp = netdev_priv(dev);
  9787. strlcpy(info->driver, DRV_MODULE_NAME, sizeof(info->driver));
  9788. strlcpy(info->version, DRV_MODULE_VERSION, sizeof(info->version));
  9789. strlcpy(info->fw_version, tp->fw_ver, sizeof(info->fw_version));
  9790. strlcpy(info->bus_info, pci_name(tp->pdev), sizeof(info->bus_info));
  9791. }
  9792. static void tg3_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  9793. {
  9794. struct tg3 *tp = netdev_priv(dev);
  9795. if (tg3_flag(tp, WOL_CAP) && device_can_wakeup(&tp->pdev->dev))
  9796. wol->supported = WAKE_MAGIC;
  9797. else
  9798. wol->supported = 0;
  9799. wol->wolopts = 0;
  9800. if (tg3_flag(tp, WOL_ENABLE) && device_can_wakeup(&tp->pdev->dev))
  9801. wol->wolopts = WAKE_MAGIC;
  9802. memset(&wol->sopass, 0, sizeof(wol->sopass));
  9803. }
  9804. static int tg3_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  9805. {
  9806. struct tg3 *tp = netdev_priv(dev);
  9807. struct device *dp = &tp->pdev->dev;
  9808. if (wol->wolopts & ~WAKE_MAGIC)
  9809. return -EINVAL;
  9810. if ((wol->wolopts & WAKE_MAGIC) &&
  9811. !(tg3_flag(tp, WOL_CAP) && device_can_wakeup(dp)))
  9812. return -EINVAL;
  9813. device_set_wakeup_enable(dp, wol->wolopts & WAKE_MAGIC);
  9814. spin_lock_bh(&tp->lock);
  9815. if (device_may_wakeup(dp))
  9816. tg3_flag_set(tp, WOL_ENABLE);
  9817. else
  9818. tg3_flag_clear(tp, WOL_ENABLE);
  9819. spin_unlock_bh(&tp->lock);
  9820. return 0;
  9821. }
  9822. static u32 tg3_get_msglevel(struct net_device *dev)
  9823. {
  9824. struct tg3 *tp = netdev_priv(dev);
  9825. return tp->msg_enable;
  9826. }
  9827. static void tg3_set_msglevel(struct net_device *dev, u32 value)
  9828. {
  9829. struct tg3 *tp = netdev_priv(dev);
  9830. tp->msg_enable = value;
  9831. }
  9832. static int tg3_nway_reset(struct net_device *dev)
  9833. {
  9834. struct tg3 *tp = netdev_priv(dev);
  9835. int r;
  9836. if (!netif_running(dev))
  9837. return -EAGAIN;
  9838. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  9839. return -EINVAL;
  9840. tg3_warn_mgmt_link_flap(tp);
  9841. if (tg3_flag(tp, USE_PHYLIB)) {
  9842. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  9843. return -EAGAIN;
  9844. r = phy_start_aneg(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  9845. } else {
  9846. u32 bmcr;
  9847. spin_lock_bh(&tp->lock);
  9848. r = -EINVAL;
  9849. tg3_readphy(tp, MII_BMCR, &bmcr);
  9850. if (!tg3_readphy(tp, MII_BMCR, &bmcr) &&
  9851. ((bmcr & BMCR_ANENABLE) ||
  9852. (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT))) {
  9853. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANRESTART |
  9854. BMCR_ANENABLE);
  9855. r = 0;
  9856. }
  9857. spin_unlock_bh(&tp->lock);
  9858. }
  9859. return r;
  9860. }
  9861. static void tg3_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  9862. {
  9863. struct tg3 *tp = netdev_priv(dev);
  9864. ering->rx_max_pending = tp->rx_std_ring_mask;
  9865. if (tg3_flag(tp, JUMBO_RING_ENABLE))
  9866. ering->rx_jumbo_max_pending = tp->rx_jmb_ring_mask;
  9867. else
  9868. ering->rx_jumbo_max_pending = 0;
  9869. ering->tx_max_pending = TG3_TX_RING_SIZE - 1;
  9870. ering->rx_pending = tp->rx_pending;
  9871. if (tg3_flag(tp, JUMBO_RING_ENABLE))
  9872. ering->rx_jumbo_pending = tp->rx_jumbo_pending;
  9873. else
  9874. ering->rx_jumbo_pending = 0;
  9875. ering->tx_pending = tp->napi[0].tx_pending;
  9876. }
  9877. static int tg3_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  9878. {
  9879. struct tg3 *tp = netdev_priv(dev);
  9880. int i, irq_sync = 0, err = 0;
  9881. if ((ering->rx_pending > tp->rx_std_ring_mask) ||
  9882. (ering->rx_jumbo_pending > tp->rx_jmb_ring_mask) ||
  9883. (ering->tx_pending > TG3_TX_RING_SIZE - 1) ||
  9884. (ering->tx_pending <= MAX_SKB_FRAGS) ||
  9885. (tg3_flag(tp, TSO_BUG) &&
  9886. (ering->tx_pending <= (MAX_SKB_FRAGS * 3))))
  9887. return -EINVAL;
  9888. if (netif_running(dev)) {
  9889. tg3_phy_stop(tp);
  9890. tg3_netif_stop(tp);
  9891. irq_sync = 1;
  9892. }
  9893. tg3_full_lock(tp, irq_sync);
  9894. tp->rx_pending = ering->rx_pending;
  9895. if (tg3_flag(tp, MAX_RXPEND_64) &&
  9896. tp->rx_pending > 63)
  9897. tp->rx_pending = 63;
  9898. tp->rx_jumbo_pending = ering->rx_jumbo_pending;
  9899. for (i = 0; i < tp->irq_max; i++)
  9900. tp->napi[i].tx_pending = ering->tx_pending;
  9901. if (netif_running(dev)) {
  9902. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  9903. err = tg3_restart_hw(tp, false);
  9904. if (!err)
  9905. tg3_netif_start(tp);
  9906. }
  9907. tg3_full_unlock(tp);
  9908. if (irq_sync && !err)
  9909. tg3_phy_start(tp);
  9910. return err;
  9911. }
  9912. static void tg3_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  9913. {
  9914. struct tg3 *tp = netdev_priv(dev);
  9915. epause->autoneg = !!tg3_flag(tp, PAUSE_AUTONEG);
  9916. if (tp->link_config.flowctrl & FLOW_CTRL_RX)
  9917. epause->rx_pause = 1;
  9918. else
  9919. epause->rx_pause = 0;
  9920. if (tp->link_config.flowctrl & FLOW_CTRL_TX)
  9921. epause->tx_pause = 1;
  9922. else
  9923. epause->tx_pause = 0;
  9924. }
  9925. static int tg3_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  9926. {
  9927. struct tg3 *tp = netdev_priv(dev);
  9928. int err = 0;
  9929. if (tp->link_config.autoneg == AUTONEG_ENABLE)
  9930. tg3_warn_mgmt_link_flap(tp);
  9931. if (tg3_flag(tp, USE_PHYLIB)) {
  9932. u32 newadv;
  9933. struct phy_device *phydev;
  9934. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  9935. if (!(phydev->supported & SUPPORTED_Pause) ||
  9936. (!(phydev->supported & SUPPORTED_Asym_Pause) &&
  9937. (epause->rx_pause != epause->tx_pause)))
  9938. return -EINVAL;
  9939. tp->link_config.flowctrl = 0;
  9940. if (epause->rx_pause) {
  9941. tp->link_config.flowctrl |= FLOW_CTRL_RX;
  9942. if (epause->tx_pause) {
  9943. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  9944. newadv = ADVERTISED_Pause;
  9945. } else
  9946. newadv = ADVERTISED_Pause |
  9947. ADVERTISED_Asym_Pause;
  9948. } else if (epause->tx_pause) {
  9949. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  9950. newadv = ADVERTISED_Asym_Pause;
  9951. } else
  9952. newadv = 0;
  9953. if (epause->autoneg)
  9954. tg3_flag_set(tp, PAUSE_AUTONEG);
  9955. else
  9956. tg3_flag_clear(tp, PAUSE_AUTONEG);
  9957. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
  9958. u32 oldadv = phydev->advertising &
  9959. (ADVERTISED_Pause | ADVERTISED_Asym_Pause);
  9960. if (oldadv != newadv) {
  9961. phydev->advertising &=
  9962. ~(ADVERTISED_Pause |
  9963. ADVERTISED_Asym_Pause);
  9964. phydev->advertising |= newadv;
  9965. if (phydev->autoneg) {
  9966. /*
  9967. * Always renegotiate the link to
  9968. * inform our link partner of our
  9969. * flow control settings, even if the
  9970. * flow control is forced. Let
  9971. * tg3_adjust_link() do the final
  9972. * flow control setup.
  9973. */
  9974. return phy_start_aneg(phydev);
  9975. }
  9976. }
  9977. if (!epause->autoneg)
  9978. tg3_setup_flow_control(tp, 0, 0);
  9979. } else {
  9980. tp->link_config.advertising &=
  9981. ~(ADVERTISED_Pause |
  9982. ADVERTISED_Asym_Pause);
  9983. tp->link_config.advertising |= newadv;
  9984. }
  9985. } else {
  9986. int irq_sync = 0;
  9987. if (netif_running(dev)) {
  9988. tg3_netif_stop(tp);
  9989. irq_sync = 1;
  9990. }
  9991. tg3_full_lock(tp, irq_sync);
  9992. if (epause->autoneg)
  9993. tg3_flag_set(tp, PAUSE_AUTONEG);
  9994. else
  9995. tg3_flag_clear(tp, PAUSE_AUTONEG);
  9996. if (epause->rx_pause)
  9997. tp->link_config.flowctrl |= FLOW_CTRL_RX;
  9998. else
  9999. tp->link_config.flowctrl &= ~FLOW_CTRL_RX;
  10000. if (epause->tx_pause)
  10001. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  10002. else
  10003. tp->link_config.flowctrl &= ~FLOW_CTRL_TX;
  10004. if (netif_running(dev)) {
  10005. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  10006. err = tg3_restart_hw(tp, false);
  10007. if (!err)
  10008. tg3_netif_start(tp);
  10009. }
  10010. tg3_full_unlock(tp);
  10011. }
  10012. tp->phy_flags |= TG3_PHYFLG_USER_CONFIGURED;
  10013. return err;
  10014. }
  10015. static int tg3_get_sset_count(struct net_device *dev, int sset)
  10016. {
  10017. switch (sset) {
  10018. case ETH_SS_TEST:
  10019. return TG3_NUM_TEST;
  10020. case ETH_SS_STATS:
  10021. return TG3_NUM_STATS;
  10022. default:
  10023. return -EOPNOTSUPP;
  10024. }
  10025. }
  10026. static int tg3_get_rxnfc(struct net_device *dev, struct ethtool_rxnfc *info,
  10027. u32 *rules __always_unused)
  10028. {
  10029. struct tg3 *tp = netdev_priv(dev);
  10030. if (!tg3_flag(tp, SUPPORT_MSIX))
  10031. return -EOPNOTSUPP;
  10032. switch (info->cmd) {
  10033. case ETHTOOL_GRXRINGS:
  10034. if (netif_running(tp->dev))
  10035. info->data = tp->rxq_cnt;
  10036. else {
  10037. info->data = num_online_cpus();
  10038. if (info->data > TG3_RSS_MAX_NUM_QS)
  10039. info->data = TG3_RSS_MAX_NUM_QS;
  10040. }
  10041. /* The first interrupt vector only
  10042. * handles link interrupts.
  10043. */
  10044. info->data -= 1;
  10045. return 0;
  10046. default:
  10047. return -EOPNOTSUPP;
  10048. }
  10049. }
  10050. static u32 tg3_get_rxfh_indir_size(struct net_device *dev)
  10051. {
  10052. u32 size = 0;
  10053. struct tg3 *tp = netdev_priv(dev);
  10054. if (tg3_flag(tp, SUPPORT_MSIX))
  10055. size = TG3_RSS_INDIR_TBL_SIZE;
  10056. return size;
  10057. }
  10058. static int tg3_get_rxfh_indir(struct net_device *dev, u32 *indir)
  10059. {
  10060. struct tg3 *tp = netdev_priv(dev);
  10061. int i;
  10062. for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++)
  10063. indir[i] = tp->rss_ind_tbl[i];
  10064. return 0;
  10065. }
  10066. static int tg3_set_rxfh_indir(struct net_device *dev, const u32 *indir)
  10067. {
  10068. struct tg3 *tp = netdev_priv(dev);
  10069. size_t i;
  10070. for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++)
  10071. tp->rss_ind_tbl[i] = indir[i];
  10072. if (!netif_running(dev) || !tg3_flag(tp, ENABLE_RSS))
  10073. return 0;
  10074. /* It is legal to write the indirection
  10075. * table while the device is running.
  10076. */
  10077. tg3_full_lock(tp, 0);
  10078. tg3_rss_write_indir_tbl(tp);
  10079. tg3_full_unlock(tp);
  10080. return 0;
  10081. }
  10082. static void tg3_get_channels(struct net_device *dev,
  10083. struct ethtool_channels *channel)
  10084. {
  10085. struct tg3 *tp = netdev_priv(dev);
  10086. u32 deflt_qs = netif_get_num_default_rss_queues();
  10087. channel->max_rx = tp->rxq_max;
  10088. channel->max_tx = tp->txq_max;
  10089. if (netif_running(dev)) {
  10090. channel->rx_count = tp->rxq_cnt;
  10091. channel->tx_count = tp->txq_cnt;
  10092. } else {
  10093. if (tp->rxq_req)
  10094. channel->rx_count = tp->rxq_req;
  10095. else
  10096. channel->rx_count = min(deflt_qs, tp->rxq_max);
  10097. if (tp->txq_req)
  10098. channel->tx_count = tp->txq_req;
  10099. else
  10100. channel->tx_count = min(deflt_qs, tp->txq_max);
  10101. }
  10102. }
  10103. static int tg3_set_channels(struct net_device *dev,
  10104. struct ethtool_channels *channel)
  10105. {
  10106. struct tg3 *tp = netdev_priv(dev);
  10107. if (!tg3_flag(tp, SUPPORT_MSIX))
  10108. return -EOPNOTSUPP;
  10109. if (channel->rx_count > tp->rxq_max ||
  10110. channel->tx_count > tp->txq_max)
  10111. return -EINVAL;
  10112. tp->rxq_req = channel->rx_count;
  10113. tp->txq_req = channel->tx_count;
  10114. if (!netif_running(dev))
  10115. return 0;
  10116. tg3_stop(tp);
  10117. tg3_carrier_off(tp);
  10118. tg3_start(tp, true, false, false);
  10119. return 0;
  10120. }
  10121. static void tg3_get_strings(struct net_device *dev, u32 stringset, u8 *buf)
  10122. {
  10123. switch (stringset) {
  10124. case ETH_SS_STATS:
  10125. memcpy(buf, &ethtool_stats_keys, sizeof(ethtool_stats_keys));
  10126. break;
  10127. case ETH_SS_TEST:
  10128. memcpy(buf, &ethtool_test_keys, sizeof(ethtool_test_keys));
  10129. break;
  10130. default:
  10131. WARN_ON(1); /* we need a WARN() */
  10132. break;
  10133. }
  10134. }
  10135. static int tg3_set_phys_id(struct net_device *dev,
  10136. enum ethtool_phys_id_state state)
  10137. {
  10138. struct tg3 *tp = netdev_priv(dev);
  10139. if (!netif_running(tp->dev))
  10140. return -EAGAIN;
  10141. switch (state) {
  10142. case ETHTOOL_ID_ACTIVE:
  10143. return 1; /* cycle on/off once per second */
  10144. case ETHTOOL_ID_ON:
  10145. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  10146. LED_CTRL_1000MBPS_ON |
  10147. LED_CTRL_100MBPS_ON |
  10148. LED_CTRL_10MBPS_ON |
  10149. LED_CTRL_TRAFFIC_OVERRIDE |
  10150. LED_CTRL_TRAFFIC_BLINK |
  10151. LED_CTRL_TRAFFIC_LED);
  10152. break;
  10153. case ETHTOOL_ID_OFF:
  10154. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  10155. LED_CTRL_TRAFFIC_OVERRIDE);
  10156. break;
  10157. case ETHTOOL_ID_INACTIVE:
  10158. tw32(MAC_LED_CTRL, tp->led_ctrl);
  10159. break;
  10160. }
  10161. return 0;
  10162. }
  10163. static void tg3_get_ethtool_stats(struct net_device *dev,
  10164. struct ethtool_stats *estats, u64 *tmp_stats)
  10165. {
  10166. struct tg3 *tp = netdev_priv(dev);
  10167. if (tp->hw_stats)
  10168. tg3_get_estats(tp, (struct tg3_ethtool_stats *)tmp_stats);
  10169. else
  10170. memset(tmp_stats, 0, sizeof(struct tg3_ethtool_stats));
  10171. }
  10172. static __be32 *tg3_vpd_readblock(struct tg3 *tp, u32 *vpdlen)
  10173. {
  10174. int i;
  10175. __be32 *buf;
  10176. u32 offset = 0, len = 0;
  10177. u32 magic, val;
  10178. if (tg3_flag(tp, NO_NVRAM) || tg3_nvram_read(tp, 0, &magic))
  10179. return NULL;
  10180. if (magic == TG3_EEPROM_MAGIC) {
  10181. for (offset = TG3_NVM_DIR_START;
  10182. offset < TG3_NVM_DIR_END;
  10183. offset += TG3_NVM_DIRENT_SIZE) {
  10184. if (tg3_nvram_read(tp, offset, &val))
  10185. return NULL;
  10186. if ((val >> TG3_NVM_DIRTYPE_SHIFT) ==
  10187. TG3_NVM_DIRTYPE_EXTVPD)
  10188. break;
  10189. }
  10190. if (offset != TG3_NVM_DIR_END) {
  10191. len = (val & TG3_NVM_DIRTYPE_LENMSK) * 4;
  10192. if (tg3_nvram_read(tp, offset + 4, &offset))
  10193. return NULL;
  10194. offset = tg3_nvram_logical_addr(tp, offset);
  10195. }
  10196. }
  10197. if (!offset || !len) {
  10198. offset = TG3_NVM_VPD_OFF;
  10199. len = TG3_NVM_VPD_LEN;
  10200. }
  10201. buf = kmalloc(len, GFP_KERNEL);
  10202. if (buf == NULL)
  10203. return NULL;
  10204. if (magic == TG3_EEPROM_MAGIC) {
  10205. for (i = 0; i < len; i += 4) {
  10206. /* The data is in little-endian format in NVRAM.
  10207. * Use the big-endian read routines to preserve
  10208. * the byte order as it exists in NVRAM.
  10209. */
  10210. if (tg3_nvram_read_be32(tp, offset + i, &buf[i/4]))
  10211. goto error;
  10212. }
  10213. } else {
  10214. u8 *ptr;
  10215. ssize_t cnt;
  10216. unsigned int pos = 0;
  10217. ptr = (u8 *)&buf[0];
  10218. for (i = 0; pos < len && i < 3; i++, pos += cnt, ptr += cnt) {
  10219. cnt = pci_read_vpd(tp->pdev, pos,
  10220. len - pos, ptr);
  10221. if (cnt == -ETIMEDOUT || cnt == -EINTR)
  10222. cnt = 0;
  10223. else if (cnt < 0)
  10224. goto error;
  10225. }
  10226. if (pos != len)
  10227. goto error;
  10228. }
  10229. *vpdlen = len;
  10230. return buf;
  10231. error:
  10232. kfree(buf);
  10233. return NULL;
  10234. }
  10235. #define NVRAM_TEST_SIZE 0x100
  10236. #define NVRAM_SELFBOOT_FORMAT1_0_SIZE 0x14
  10237. #define NVRAM_SELFBOOT_FORMAT1_2_SIZE 0x18
  10238. #define NVRAM_SELFBOOT_FORMAT1_3_SIZE 0x1c
  10239. #define NVRAM_SELFBOOT_FORMAT1_4_SIZE 0x20
  10240. #define NVRAM_SELFBOOT_FORMAT1_5_SIZE 0x24
  10241. #define NVRAM_SELFBOOT_FORMAT1_6_SIZE 0x50
  10242. #define NVRAM_SELFBOOT_HW_SIZE 0x20
  10243. #define NVRAM_SELFBOOT_DATA_SIZE 0x1c
  10244. static int tg3_test_nvram(struct tg3 *tp)
  10245. {
  10246. u32 csum, magic, len;
  10247. __be32 *buf;
  10248. int i, j, k, err = 0, size;
  10249. if (tg3_flag(tp, NO_NVRAM))
  10250. return 0;
  10251. if (tg3_nvram_read(tp, 0, &magic) != 0)
  10252. return -EIO;
  10253. if (magic == TG3_EEPROM_MAGIC)
  10254. size = NVRAM_TEST_SIZE;
  10255. else if ((magic & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW) {
  10256. if ((magic & TG3_EEPROM_SB_FORMAT_MASK) ==
  10257. TG3_EEPROM_SB_FORMAT_1) {
  10258. switch (magic & TG3_EEPROM_SB_REVISION_MASK) {
  10259. case TG3_EEPROM_SB_REVISION_0:
  10260. size = NVRAM_SELFBOOT_FORMAT1_0_SIZE;
  10261. break;
  10262. case TG3_EEPROM_SB_REVISION_2:
  10263. size = NVRAM_SELFBOOT_FORMAT1_2_SIZE;
  10264. break;
  10265. case TG3_EEPROM_SB_REVISION_3:
  10266. size = NVRAM_SELFBOOT_FORMAT1_3_SIZE;
  10267. break;
  10268. case TG3_EEPROM_SB_REVISION_4:
  10269. size = NVRAM_SELFBOOT_FORMAT1_4_SIZE;
  10270. break;
  10271. case TG3_EEPROM_SB_REVISION_5:
  10272. size = NVRAM_SELFBOOT_FORMAT1_5_SIZE;
  10273. break;
  10274. case TG3_EEPROM_SB_REVISION_6:
  10275. size = NVRAM_SELFBOOT_FORMAT1_6_SIZE;
  10276. break;
  10277. default:
  10278. return -EIO;
  10279. }
  10280. } else
  10281. return 0;
  10282. } else if ((magic & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
  10283. size = NVRAM_SELFBOOT_HW_SIZE;
  10284. else
  10285. return -EIO;
  10286. buf = kmalloc(size, GFP_KERNEL);
  10287. if (buf == NULL)
  10288. return -ENOMEM;
  10289. err = -EIO;
  10290. for (i = 0, j = 0; i < size; i += 4, j++) {
  10291. err = tg3_nvram_read_be32(tp, i, &buf[j]);
  10292. if (err)
  10293. break;
  10294. }
  10295. if (i < size)
  10296. goto out;
  10297. /* Selfboot format */
  10298. magic = be32_to_cpu(buf[0]);
  10299. if ((magic & TG3_EEPROM_MAGIC_FW_MSK) ==
  10300. TG3_EEPROM_MAGIC_FW) {
  10301. u8 *buf8 = (u8 *) buf, csum8 = 0;
  10302. if ((magic & TG3_EEPROM_SB_REVISION_MASK) ==
  10303. TG3_EEPROM_SB_REVISION_2) {
  10304. /* For rev 2, the csum doesn't include the MBA. */
  10305. for (i = 0; i < TG3_EEPROM_SB_F1R2_MBA_OFF; i++)
  10306. csum8 += buf8[i];
  10307. for (i = TG3_EEPROM_SB_F1R2_MBA_OFF + 4; i < size; i++)
  10308. csum8 += buf8[i];
  10309. } else {
  10310. for (i = 0; i < size; i++)
  10311. csum8 += buf8[i];
  10312. }
  10313. if (csum8 == 0) {
  10314. err = 0;
  10315. goto out;
  10316. }
  10317. err = -EIO;
  10318. goto out;
  10319. }
  10320. if ((magic & TG3_EEPROM_MAGIC_HW_MSK) ==
  10321. TG3_EEPROM_MAGIC_HW) {
  10322. u8 data[NVRAM_SELFBOOT_DATA_SIZE];
  10323. u8 parity[NVRAM_SELFBOOT_DATA_SIZE];
  10324. u8 *buf8 = (u8 *) buf;
  10325. /* Separate the parity bits and the data bytes. */
  10326. for (i = 0, j = 0, k = 0; i < NVRAM_SELFBOOT_HW_SIZE; i++) {
  10327. if ((i == 0) || (i == 8)) {
  10328. int l;
  10329. u8 msk;
  10330. for (l = 0, msk = 0x80; l < 7; l++, msk >>= 1)
  10331. parity[k++] = buf8[i] & msk;
  10332. i++;
  10333. } else if (i == 16) {
  10334. int l;
  10335. u8 msk;
  10336. for (l = 0, msk = 0x20; l < 6; l++, msk >>= 1)
  10337. parity[k++] = buf8[i] & msk;
  10338. i++;
  10339. for (l = 0, msk = 0x80; l < 8; l++, msk >>= 1)
  10340. parity[k++] = buf8[i] & msk;
  10341. i++;
  10342. }
  10343. data[j++] = buf8[i];
  10344. }
  10345. err = -EIO;
  10346. for (i = 0; i < NVRAM_SELFBOOT_DATA_SIZE; i++) {
  10347. u8 hw8 = hweight8(data[i]);
  10348. if ((hw8 & 0x1) && parity[i])
  10349. goto out;
  10350. else if (!(hw8 & 0x1) && !parity[i])
  10351. goto out;
  10352. }
  10353. err = 0;
  10354. goto out;
  10355. }
  10356. err = -EIO;
  10357. /* Bootstrap checksum at offset 0x10 */
  10358. csum = calc_crc((unsigned char *) buf, 0x10);
  10359. if (csum != le32_to_cpu(buf[0x10/4]))
  10360. goto out;
  10361. /* Manufacturing block starts at offset 0x74, checksum at 0xfc */
  10362. csum = calc_crc((unsigned char *) &buf[0x74/4], 0x88);
  10363. if (csum != le32_to_cpu(buf[0xfc/4]))
  10364. goto out;
  10365. kfree(buf);
  10366. buf = tg3_vpd_readblock(tp, &len);
  10367. if (!buf)
  10368. return -ENOMEM;
  10369. i = pci_vpd_find_tag((u8 *)buf, 0, len, PCI_VPD_LRDT_RO_DATA);
  10370. if (i > 0) {
  10371. j = pci_vpd_lrdt_size(&((u8 *)buf)[i]);
  10372. if (j < 0)
  10373. goto out;
  10374. if (i + PCI_VPD_LRDT_TAG_SIZE + j > len)
  10375. goto out;
  10376. i += PCI_VPD_LRDT_TAG_SIZE;
  10377. j = pci_vpd_find_info_keyword((u8 *)buf, i, j,
  10378. PCI_VPD_RO_KEYWORD_CHKSUM);
  10379. if (j > 0) {
  10380. u8 csum8 = 0;
  10381. j += PCI_VPD_INFO_FLD_HDR_SIZE;
  10382. for (i = 0; i <= j; i++)
  10383. csum8 += ((u8 *)buf)[i];
  10384. if (csum8)
  10385. goto out;
  10386. }
  10387. }
  10388. err = 0;
  10389. out:
  10390. kfree(buf);
  10391. return err;
  10392. }
  10393. #define TG3_SERDES_TIMEOUT_SEC 2
  10394. #define TG3_COPPER_TIMEOUT_SEC 6
  10395. static int tg3_test_link(struct tg3 *tp)
  10396. {
  10397. int i, max;
  10398. if (!netif_running(tp->dev))
  10399. return -ENODEV;
  10400. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
  10401. max = TG3_SERDES_TIMEOUT_SEC;
  10402. else
  10403. max = TG3_COPPER_TIMEOUT_SEC;
  10404. for (i = 0; i < max; i++) {
  10405. if (tp->link_up)
  10406. return 0;
  10407. if (msleep_interruptible(1000))
  10408. break;
  10409. }
  10410. return -EIO;
  10411. }
  10412. /* Only test the commonly used registers */
  10413. static int tg3_test_registers(struct tg3 *tp)
  10414. {
  10415. int i, is_5705, is_5750;
  10416. u32 offset, read_mask, write_mask, val, save_val, read_val;
  10417. static struct {
  10418. u16 offset;
  10419. u16 flags;
  10420. #define TG3_FL_5705 0x1
  10421. #define TG3_FL_NOT_5705 0x2
  10422. #define TG3_FL_NOT_5788 0x4
  10423. #define TG3_FL_NOT_5750 0x8
  10424. u32 read_mask;
  10425. u32 write_mask;
  10426. } reg_tbl[] = {
  10427. /* MAC Control Registers */
  10428. { MAC_MODE, TG3_FL_NOT_5705,
  10429. 0x00000000, 0x00ef6f8c },
  10430. { MAC_MODE, TG3_FL_5705,
  10431. 0x00000000, 0x01ef6b8c },
  10432. { MAC_STATUS, TG3_FL_NOT_5705,
  10433. 0x03800107, 0x00000000 },
  10434. { MAC_STATUS, TG3_FL_5705,
  10435. 0x03800100, 0x00000000 },
  10436. { MAC_ADDR_0_HIGH, 0x0000,
  10437. 0x00000000, 0x0000ffff },
  10438. { MAC_ADDR_0_LOW, 0x0000,
  10439. 0x00000000, 0xffffffff },
  10440. { MAC_RX_MTU_SIZE, 0x0000,
  10441. 0x00000000, 0x0000ffff },
  10442. { MAC_TX_MODE, 0x0000,
  10443. 0x00000000, 0x00000070 },
  10444. { MAC_TX_LENGTHS, 0x0000,
  10445. 0x00000000, 0x00003fff },
  10446. { MAC_RX_MODE, TG3_FL_NOT_5705,
  10447. 0x00000000, 0x000007fc },
  10448. { MAC_RX_MODE, TG3_FL_5705,
  10449. 0x00000000, 0x000007dc },
  10450. { MAC_HASH_REG_0, 0x0000,
  10451. 0x00000000, 0xffffffff },
  10452. { MAC_HASH_REG_1, 0x0000,
  10453. 0x00000000, 0xffffffff },
  10454. { MAC_HASH_REG_2, 0x0000,
  10455. 0x00000000, 0xffffffff },
  10456. { MAC_HASH_REG_3, 0x0000,
  10457. 0x00000000, 0xffffffff },
  10458. /* Receive Data and Receive BD Initiator Control Registers. */
  10459. { RCVDBDI_JUMBO_BD+0, TG3_FL_NOT_5705,
  10460. 0x00000000, 0xffffffff },
  10461. { RCVDBDI_JUMBO_BD+4, TG3_FL_NOT_5705,
  10462. 0x00000000, 0xffffffff },
  10463. { RCVDBDI_JUMBO_BD+8, TG3_FL_NOT_5705,
  10464. 0x00000000, 0x00000003 },
  10465. { RCVDBDI_JUMBO_BD+0xc, TG3_FL_NOT_5705,
  10466. 0x00000000, 0xffffffff },
  10467. { RCVDBDI_STD_BD+0, 0x0000,
  10468. 0x00000000, 0xffffffff },
  10469. { RCVDBDI_STD_BD+4, 0x0000,
  10470. 0x00000000, 0xffffffff },
  10471. { RCVDBDI_STD_BD+8, 0x0000,
  10472. 0x00000000, 0xffff0002 },
  10473. { RCVDBDI_STD_BD+0xc, 0x0000,
  10474. 0x00000000, 0xffffffff },
  10475. /* Receive BD Initiator Control Registers. */
  10476. { RCVBDI_STD_THRESH, TG3_FL_NOT_5705,
  10477. 0x00000000, 0xffffffff },
  10478. { RCVBDI_STD_THRESH, TG3_FL_5705,
  10479. 0x00000000, 0x000003ff },
  10480. { RCVBDI_JUMBO_THRESH, TG3_FL_NOT_5705,
  10481. 0x00000000, 0xffffffff },
  10482. /* Host Coalescing Control Registers. */
  10483. { HOSTCC_MODE, TG3_FL_NOT_5705,
  10484. 0x00000000, 0x00000004 },
  10485. { HOSTCC_MODE, TG3_FL_5705,
  10486. 0x00000000, 0x000000f6 },
  10487. { HOSTCC_RXCOL_TICKS, TG3_FL_NOT_5705,
  10488. 0x00000000, 0xffffffff },
  10489. { HOSTCC_RXCOL_TICKS, TG3_FL_5705,
  10490. 0x00000000, 0x000003ff },
  10491. { HOSTCC_TXCOL_TICKS, TG3_FL_NOT_5705,
  10492. 0x00000000, 0xffffffff },
  10493. { HOSTCC_TXCOL_TICKS, TG3_FL_5705,
  10494. 0x00000000, 0x000003ff },
  10495. { HOSTCC_RXMAX_FRAMES, TG3_FL_NOT_5705,
  10496. 0x00000000, 0xffffffff },
  10497. { HOSTCC_RXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  10498. 0x00000000, 0x000000ff },
  10499. { HOSTCC_TXMAX_FRAMES, TG3_FL_NOT_5705,
  10500. 0x00000000, 0xffffffff },
  10501. { HOSTCC_TXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  10502. 0x00000000, 0x000000ff },
  10503. { HOSTCC_RXCOAL_TICK_INT, TG3_FL_NOT_5705,
  10504. 0x00000000, 0xffffffff },
  10505. { HOSTCC_TXCOAL_TICK_INT, TG3_FL_NOT_5705,
  10506. 0x00000000, 0xffffffff },
  10507. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  10508. 0x00000000, 0xffffffff },
  10509. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  10510. 0x00000000, 0x000000ff },
  10511. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  10512. 0x00000000, 0xffffffff },
  10513. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  10514. 0x00000000, 0x000000ff },
  10515. { HOSTCC_STAT_COAL_TICKS, TG3_FL_NOT_5705,
  10516. 0x00000000, 0xffffffff },
  10517. { HOSTCC_STATS_BLK_HOST_ADDR, TG3_FL_NOT_5705,
  10518. 0x00000000, 0xffffffff },
  10519. { HOSTCC_STATS_BLK_HOST_ADDR+4, TG3_FL_NOT_5705,
  10520. 0x00000000, 0xffffffff },
  10521. { HOSTCC_STATUS_BLK_HOST_ADDR, 0x0000,
  10522. 0x00000000, 0xffffffff },
  10523. { HOSTCC_STATUS_BLK_HOST_ADDR+4, 0x0000,
  10524. 0x00000000, 0xffffffff },
  10525. { HOSTCC_STATS_BLK_NIC_ADDR, 0x0000,
  10526. 0xffffffff, 0x00000000 },
  10527. { HOSTCC_STATUS_BLK_NIC_ADDR, 0x0000,
  10528. 0xffffffff, 0x00000000 },
  10529. /* Buffer Manager Control Registers. */
  10530. { BUFMGR_MB_POOL_ADDR, TG3_FL_NOT_5750,
  10531. 0x00000000, 0x007fff80 },
  10532. { BUFMGR_MB_POOL_SIZE, TG3_FL_NOT_5750,
  10533. 0x00000000, 0x007fffff },
  10534. { BUFMGR_MB_RDMA_LOW_WATER, 0x0000,
  10535. 0x00000000, 0x0000003f },
  10536. { BUFMGR_MB_MACRX_LOW_WATER, 0x0000,
  10537. 0x00000000, 0x000001ff },
  10538. { BUFMGR_MB_HIGH_WATER, 0x0000,
  10539. 0x00000000, 0x000001ff },
  10540. { BUFMGR_DMA_DESC_POOL_ADDR, TG3_FL_NOT_5705,
  10541. 0xffffffff, 0x00000000 },
  10542. { BUFMGR_DMA_DESC_POOL_SIZE, TG3_FL_NOT_5705,
  10543. 0xffffffff, 0x00000000 },
  10544. /* Mailbox Registers */
  10545. { GRCMBOX_RCVSTD_PROD_IDX+4, 0x0000,
  10546. 0x00000000, 0x000001ff },
  10547. { GRCMBOX_RCVJUMBO_PROD_IDX+4, TG3_FL_NOT_5705,
  10548. 0x00000000, 0x000001ff },
  10549. { GRCMBOX_RCVRET_CON_IDX_0+4, 0x0000,
  10550. 0x00000000, 0x000007ff },
  10551. { GRCMBOX_SNDHOST_PROD_IDX_0+4, 0x0000,
  10552. 0x00000000, 0x000001ff },
  10553. { 0xffff, 0x0000, 0x00000000, 0x00000000 },
  10554. };
  10555. is_5705 = is_5750 = 0;
  10556. if (tg3_flag(tp, 5705_PLUS)) {
  10557. is_5705 = 1;
  10558. if (tg3_flag(tp, 5750_PLUS))
  10559. is_5750 = 1;
  10560. }
  10561. for (i = 0; reg_tbl[i].offset != 0xffff; i++) {
  10562. if (is_5705 && (reg_tbl[i].flags & TG3_FL_NOT_5705))
  10563. continue;
  10564. if (!is_5705 && (reg_tbl[i].flags & TG3_FL_5705))
  10565. continue;
  10566. if (tg3_flag(tp, IS_5788) &&
  10567. (reg_tbl[i].flags & TG3_FL_NOT_5788))
  10568. continue;
  10569. if (is_5750 && (reg_tbl[i].flags & TG3_FL_NOT_5750))
  10570. continue;
  10571. offset = (u32) reg_tbl[i].offset;
  10572. read_mask = reg_tbl[i].read_mask;
  10573. write_mask = reg_tbl[i].write_mask;
  10574. /* Save the original register content */
  10575. save_val = tr32(offset);
  10576. /* Determine the read-only value. */
  10577. read_val = save_val & read_mask;
  10578. /* Write zero to the register, then make sure the read-only bits
  10579. * are not changed and the read/write bits are all zeros.
  10580. */
  10581. tw32(offset, 0);
  10582. val = tr32(offset);
  10583. /* Test the read-only and read/write bits. */
  10584. if (((val & read_mask) != read_val) || (val & write_mask))
  10585. goto out;
  10586. /* Write ones to all the bits defined by RdMask and WrMask, then
  10587. * make sure the read-only bits are not changed and the
  10588. * read/write bits are all ones.
  10589. */
  10590. tw32(offset, read_mask | write_mask);
  10591. val = tr32(offset);
  10592. /* Test the read-only bits. */
  10593. if ((val & read_mask) != read_val)
  10594. goto out;
  10595. /* Test the read/write bits. */
  10596. if ((val & write_mask) != write_mask)
  10597. goto out;
  10598. tw32(offset, save_val);
  10599. }
  10600. return 0;
  10601. out:
  10602. if (netif_msg_hw(tp))
  10603. netdev_err(tp->dev,
  10604. "Register test failed at offset %x\n", offset);
  10605. tw32(offset, save_val);
  10606. return -EIO;
  10607. }
  10608. static int tg3_do_mem_test(struct tg3 *tp, u32 offset, u32 len)
  10609. {
  10610. static const u32 test_pattern[] = { 0x00000000, 0xffffffff, 0xaa55a55a };
  10611. int i;
  10612. u32 j;
  10613. for (i = 0; i < ARRAY_SIZE(test_pattern); i++) {
  10614. for (j = 0; j < len; j += 4) {
  10615. u32 val;
  10616. tg3_write_mem(tp, offset + j, test_pattern[i]);
  10617. tg3_read_mem(tp, offset + j, &val);
  10618. if (val != test_pattern[i])
  10619. return -EIO;
  10620. }
  10621. }
  10622. return 0;
  10623. }
  10624. static int tg3_test_memory(struct tg3 *tp)
  10625. {
  10626. static struct mem_entry {
  10627. u32 offset;
  10628. u32 len;
  10629. } mem_tbl_570x[] = {
  10630. { 0x00000000, 0x00b50},
  10631. { 0x00002000, 0x1c000},
  10632. { 0xffffffff, 0x00000}
  10633. }, mem_tbl_5705[] = {
  10634. { 0x00000100, 0x0000c},
  10635. { 0x00000200, 0x00008},
  10636. { 0x00004000, 0x00800},
  10637. { 0x00006000, 0x01000},
  10638. { 0x00008000, 0x02000},
  10639. { 0x00010000, 0x0e000},
  10640. { 0xffffffff, 0x00000}
  10641. }, mem_tbl_5755[] = {
  10642. { 0x00000200, 0x00008},
  10643. { 0x00004000, 0x00800},
  10644. { 0x00006000, 0x00800},
  10645. { 0x00008000, 0x02000},
  10646. { 0x00010000, 0x0c000},
  10647. { 0xffffffff, 0x00000}
  10648. }, mem_tbl_5906[] = {
  10649. { 0x00000200, 0x00008},
  10650. { 0x00004000, 0x00400},
  10651. { 0x00006000, 0x00400},
  10652. { 0x00008000, 0x01000},
  10653. { 0x00010000, 0x01000},
  10654. { 0xffffffff, 0x00000}
  10655. }, mem_tbl_5717[] = {
  10656. { 0x00000200, 0x00008},
  10657. { 0x00010000, 0x0a000},
  10658. { 0x00020000, 0x13c00},
  10659. { 0xffffffff, 0x00000}
  10660. }, mem_tbl_57765[] = {
  10661. { 0x00000200, 0x00008},
  10662. { 0x00004000, 0x00800},
  10663. { 0x00006000, 0x09800},
  10664. { 0x00010000, 0x0a000},
  10665. { 0xffffffff, 0x00000}
  10666. };
  10667. struct mem_entry *mem_tbl;
  10668. int err = 0;
  10669. int i;
  10670. if (tg3_flag(tp, 5717_PLUS))
  10671. mem_tbl = mem_tbl_5717;
  10672. else if (tg3_flag(tp, 57765_CLASS) ||
  10673. tg3_asic_rev(tp) == ASIC_REV_5762)
  10674. mem_tbl = mem_tbl_57765;
  10675. else if (tg3_flag(tp, 5755_PLUS))
  10676. mem_tbl = mem_tbl_5755;
  10677. else if (tg3_asic_rev(tp) == ASIC_REV_5906)
  10678. mem_tbl = mem_tbl_5906;
  10679. else if (tg3_flag(tp, 5705_PLUS))
  10680. mem_tbl = mem_tbl_5705;
  10681. else
  10682. mem_tbl = mem_tbl_570x;
  10683. for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) {
  10684. err = tg3_do_mem_test(tp, mem_tbl[i].offset, mem_tbl[i].len);
  10685. if (err)
  10686. break;
  10687. }
  10688. return err;
  10689. }
  10690. #define TG3_TSO_MSS 500
  10691. #define TG3_TSO_IP_HDR_LEN 20
  10692. #define TG3_TSO_TCP_HDR_LEN 20
  10693. #define TG3_TSO_TCP_OPT_LEN 12
  10694. static const u8 tg3_tso_header[] = {
  10695. 0x08, 0x00,
  10696. 0x45, 0x00, 0x00, 0x00,
  10697. 0x00, 0x00, 0x40, 0x00,
  10698. 0x40, 0x06, 0x00, 0x00,
  10699. 0x0a, 0x00, 0x00, 0x01,
  10700. 0x0a, 0x00, 0x00, 0x02,
  10701. 0x0d, 0x00, 0xe0, 0x00,
  10702. 0x00, 0x00, 0x01, 0x00,
  10703. 0x00, 0x00, 0x02, 0x00,
  10704. 0x80, 0x10, 0x10, 0x00,
  10705. 0x14, 0x09, 0x00, 0x00,
  10706. 0x01, 0x01, 0x08, 0x0a,
  10707. 0x11, 0x11, 0x11, 0x11,
  10708. 0x11, 0x11, 0x11, 0x11,
  10709. };
  10710. static int tg3_run_loopback(struct tg3 *tp, u32 pktsz, bool tso_loopback)
  10711. {
  10712. u32 rx_start_idx, rx_idx, tx_idx, opaque_key;
  10713. u32 base_flags = 0, mss = 0, desc_idx, coal_now, data_off, val;
  10714. u32 budget;
  10715. struct sk_buff *skb;
  10716. u8 *tx_data, *rx_data;
  10717. dma_addr_t map;
  10718. int num_pkts, tx_len, rx_len, i, err;
  10719. struct tg3_rx_buffer_desc *desc;
  10720. struct tg3_napi *tnapi, *rnapi;
  10721. struct tg3_rx_prodring_set *tpr = &tp->napi[0].prodring;
  10722. tnapi = &tp->napi[0];
  10723. rnapi = &tp->napi[0];
  10724. if (tp->irq_cnt > 1) {
  10725. if (tg3_flag(tp, ENABLE_RSS))
  10726. rnapi = &tp->napi[1];
  10727. if (tg3_flag(tp, ENABLE_TSS))
  10728. tnapi = &tp->napi[1];
  10729. }
  10730. coal_now = tnapi->coal_now | rnapi->coal_now;
  10731. err = -EIO;
  10732. tx_len = pktsz;
  10733. skb = netdev_alloc_skb(tp->dev, tx_len);
  10734. if (!skb)
  10735. return -ENOMEM;
  10736. tx_data = skb_put(skb, tx_len);
  10737. memcpy(tx_data, tp->dev->dev_addr, 6);
  10738. memset(tx_data + 6, 0x0, 8);
  10739. tw32(MAC_RX_MTU_SIZE, tx_len + ETH_FCS_LEN);
  10740. if (tso_loopback) {
  10741. struct iphdr *iph = (struct iphdr *)&tx_data[ETH_HLEN];
  10742. u32 hdr_len = TG3_TSO_IP_HDR_LEN + TG3_TSO_TCP_HDR_LEN +
  10743. TG3_TSO_TCP_OPT_LEN;
  10744. memcpy(tx_data + ETH_ALEN * 2, tg3_tso_header,
  10745. sizeof(tg3_tso_header));
  10746. mss = TG3_TSO_MSS;
  10747. val = tx_len - ETH_ALEN * 2 - sizeof(tg3_tso_header);
  10748. num_pkts = DIV_ROUND_UP(val, TG3_TSO_MSS);
  10749. /* Set the total length field in the IP header */
  10750. iph->tot_len = htons((u16)(mss + hdr_len));
  10751. base_flags = (TXD_FLAG_CPU_PRE_DMA |
  10752. TXD_FLAG_CPU_POST_DMA);
  10753. if (tg3_flag(tp, HW_TSO_1) ||
  10754. tg3_flag(tp, HW_TSO_2) ||
  10755. tg3_flag(tp, HW_TSO_3)) {
  10756. struct tcphdr *th;
  10757. val = ETH_HLEN + TG3_TSO_IP_HDR_LEN;
  10758. th = (struct tcphdr *)&tx_data[val];
  10759. th->check = 0;
  10760. } else
  10761. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  10762. if (tg3_flag(tp, HW_TSO_3)) {
  10763. mss |= (hdr_len & 0xc) << 12;
  10764. if (hdr_len & 0x10)
  10765. base_flags |= 0x00000010;
  10766. base_flags |= (hdr_len & 0x3e0) << 5;
  10767. } else if (tg3_flag(tp, HW_TSO_2))
  10768. mss |= hdr_len << 9;
  10769. else if (tg3_flag(tp, HW_TSO_1) ||
  10770. tg3_asic_rev(tp) == ASIC_REV_5705) {
  10771. mss |= (TG3_TSO_TCP_OPT_LEN << 9);
  10772. } else {
  10773. base_flags |= (TG3_TSO_TCP_OPT_LEN << 10);
  10774. }
  10775. data_off = ETH_ALEN * 2 + sizeof(tg3_tso_header);
  10776. } else {
  10777. num_pkts = 1;
  10778. data_off = ETH_HLEN;
  10779. if (tg3_flag(tp, USE_JUMBO_BDFLAG) &&
  10780. tx_len > VLAN_ETH_FRAME_LEN)
  10781. base_flags |= TXD_FLAG_JMB_PKT;
  10782. }
  10783. for (i = data_off; i < tx_len; i++)
  10784. tx_data[i] = (u8) (i & 0xff);
  10785. map = pci_map_single(tp->pdev, skb->data, tx_len, PCI_DMA_TODEVICE);
  10786. if (pci_dma_mapping_error(tp->pdev, map)) {
  10787. dev_kfree_skb(skb);
  10788. return -EIO;
  10789. }
  10790. val = tnapi->tx_prod;
  10791. tnapi->tx_buffers[val].skb = skb;
  10792. dma_unmap_addr_set(&tnapi->tx_buffers[val], mapping, map);
  10793. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  10794. rnapi->coal_now);
  10795. udelay(10);
  10796. rx_start_idx = rnapi->hw_status->idx[0].rx_producer;
  10797. budget = tg3_tx_avail(tnapi);
  10798. if (tg3_tx_frag_set(tnapi, &val, &budget, map, tx_len,
  10799. base_flags | TXD_FLAG_END, mss, 0)) {
  10800. tnapi->tx_buffers[val].skb = NULL;
  10801. dev_kfree_skb(skb);
  10802. return -EIO;
  10803. }
  10804. tnapi->tx_prod++;
  10805. /* Sync BD data before updating mailbox */
  10806. wmb();
  10807. tw32_tx_mbox(tnapi->prodmbox, tnapi->tx_prod);
  10808. tr32_mailbox(tnapi->prodmbox);
  10809. udelay(10);
  10810. /* 350 usec to allow enough time on some 10/100 Mbps devices. */
  10811. for (i = 0; i < 35; i++) {
  10812. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  10813. coal_now);
  10814. udelay(10);
  10815. tx_idx = tnapi->hw_status->idx[0].tx_consumer;
  10816. rx_idx = rnapi->hw_status->idx[0].rx_producer;
  10817. if ((tx_idx == tnapi->tx_prod) &&
  10818. (rx_idx == (rx_start_idx + num_pkts)))
  10819. break;
  10820. }
  10821. tg3_tx_skb_unmap(tnapi, tnapi->tx_prod - 1, -1);
  10822. dev_kfree_skb(skb);
  10823. if (tx_idx != tnapi->tx_prod)
  10824. goto out;
  10825. if (rx_idx != rx_start_idx + num_pkts)
  10826. goto out;
  10827. val = data_off;
  10828. while (rx_idx != rx_start_idx) {
  10829. desc = &rnapi->rx_rcb[rx_start_idx++];
  10830. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  10831. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  10832. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  10833. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII))
  10834. goto out;
  10835. rx_len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT)
  10836. - ETH_FCS_LEN;
  10837. if (!tso_loopback) {
  10838. if (rx_len != tx_len)
  10839. goto out;
  10840. if (pktsz <= TG3_RX_STD_DMA_SZ - ETH_FCS_LEN) {
  10841. if (opaque_key != RXD_OPAQUE_RING_STD)
  10842. goto out;
  10843. } else {
  10844. if (opaque_key != RXD_OPAQUE_RING_JUMBO)
  10845. goto out;
  10846. }
  10847. } else if ((desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
  10848. (desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
  10849. >> RXD_TCPCSUM_SHIFT != 0xffff) {
  10850. goto out;
  10851. }
  10852. if (opaque_key == RXD_OPAQUE_RING_STD) {
  10853. rx_data = tpr->rx_std_buffers[desc_idx].data;
  10854. map = dma_unmap_addr(&tpr->rx_std_buffers[desc_idx],
  10855. mapping);
  10856. } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
  10857. rx_data = tpr->rx_jmb_buffers[desc_idx].data;
  10858. map = dma_unmap_addr(&tpr->rx_jmb_buffers[desc_idx],
  10859. mapping);
  10860. } else
  10861. goto out;
  10862. pci_dma_sync_single_for_cpu(tp->pdev, map, rx_len,
  10863. PCI_DMA_FROMDEVICE);
  10864. rx_data += TG3_RX_OFFSET(tp);
  10865. for (i = data_off; i < rx_len; i++, val++) {
  10866. if (*(rx_data + i) != (u8) (val & 0xff))
  10867. goto out;
  10868. }
  10869. }
  10870. err = 0;
  10871. /* tg3_free_rings will unmap and free the rx_data */
  10872. out:
  10873. return err;
  10874. }
  10875. #define TG3_STD_LOOPBACK_FAILED 1
  10876. #define TG3_JMB_LOOPBACK_FAILED 2
  10877. #define TG3_TSO_LOOPBACK_FAILED 4
  10878. #define TG3_LOOPBACK_FAILED \
  10879. (TG3_STD_LOOPBACK_FAILED | \
  10880. TG3_JMB_LOOPBACK_FAILED | \
  10881. TG3_TSO_LOOPBACK_FAILED)
  10882. static int tg3_test_loopback(struct tg3 *tp, u64 *data, bool do_extlpbk)
  10883. {
  10884. int err = -EIO;
  10885. u32 eee_cap;
  10886. u32 jmb_pkt_sz = 9000;
  10887. if (tp->dma_limit)
  10888. jmb_pkt_sz = tp->dma_limit - ETH_HLEN;
  10889. eee_cap = tp->phy_flags & TG3_PHYFLG_EEE_CAP;
  10890. tp->phy_flags &= ~TG3_PHYFLG_EEE_CAP;
  10891. if (!netif_running(tp->dev)) {
  10892. data[TG3_MAC_LOOPB_TEST] = TG3_LOOPBACK_FAILED;
  10893. data[TG3_PHY_LOOPB_TEST] = TG3_LOOPBACK_FAILED;
  10894. if (do_extlpbk)
  10895. data[TG3_EXT_LOOPB_TEST] = TG3_LOOPBACK_FAILED;
  10896. goto done;
  10897. }
  10898. err = tg3_reset_hw(tp, true);
  10899. if (err) {
  10900. data[TG3_MAC_LOOPB_TEST] = TG3_LOOPBACK_FAILED;
  10901. data[TG3_PHY_LOOPB_TEST] = TG3_LOOPBACK_FAILED;
  10902. if (do_extlpbk)
  10903. data[TG3_EXT_LOOPB_TEST] = TG3_LOOPBACK_FAILED;
  10904. goto done;
  10905. }
  10906. if (tg3_flag(tp, ENABLE_RSS)) {
  10907. int i;
  10908. /* Reroute all rx packets to the 1st queue */
  10909. for (i = MAC_RSS_INDIR_TBL_0;
  10910. i < MAC_RSS_INDIR_TBL_0 + TG3_RSS_INDIR_TBL_SIZE; i += 4)
  10911. tw32(i, 0x0);
  10912. }
  10913. /* HW errata - mac loopback fails in some cases on 5780.
  10914. * Normal traffic and PHY loopback are not affected by
  10915. * errata. Also, the MAC loopback test is deprecated for
  10916. * all newer ASIC revisions.
  10917. */
  10918. if (tg3_asic_rev(tp) != ASIC_REV_5780 &&
  10919. !tg3_flag(tp, CPMU_PRESENT)) {
  10920. tg3_mac_loopback(tp, true);
  10921. if (tg3_run_loopback(tp, ETH_FRAME_LEN, false))
  10922. data[TG3_MAC_LOOPB_TEST] |= TG3_STD_LOOPBACK_FAILED;
  10923. if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
  10924. tg3_run_loopback(tp, jmb_pkt_sz + ETH_HLEN, false))
  10925. data[TG3_MAC_LOOPB_TEST] |= TG3_JMB_LOOPBACK_FAILED;
  10926. tg3_mac_loopback(tp, false);
  10927. }
  10928. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  10929. !tg3_flag(tp, USE_PHYLIB)) {
  10930. int i;
  10931. tg3_phy_lpbk_set(tp, 0, false);
  10932. /* Wait for link */
  10933. for (i = 0; i < 100; i++) {
  10934. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  10935. break;
  10936. mdelay(1);
  10937. }
  10938. if (tg3_run_loopback(tp, ETH_FRAME_LEN, false))
  10939. data[TG3_PHY_LOOPB_TEST] |= TG3_STD_LOOPBACK_FAILED;
  10940. if (tg3_flag(tp, TSO_CAPABLE) &&
  10941. tg3_run_loopback(tp, ETH_FRAME_LEN, true))
  10942. data[TG3_PHY_LOOPB_TEST] |= TG3_TSO_LOOPBACK_FAILED;
  10943. if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
  10944. tg3_run_loopback(tp, jmb_pkt_sz + ETH_HLEN, false))
  10945. data[TG3_PHY_LOOPB_TEST] |= TG3_JMB_LOOPBACK_FAILED;
  10946. if (do_extlpbk) {
  10947. tg3_phy_lpbk_set(tp, 0, true);
  10948. /* All link indications report up, but the hardware
  10949. * isn't really ready for about 20 msec. Double it
  10950. * to be sure.
  10951. */
  10952. mdelay(40);
  10953. if (tg3_run_loopback(tp, ETH_FRAME_LEN, false))
  10954. data[TG3_EXT_LOOPB_TEST] |=
  10955. TG3_STD_LOOPBACK_FAILED;
  10956. if (tg3_flag(tp, TSO_CAPABLE) &&
  10957. tg3_run_loopback(tp, ETH_FRAME_LEN, true))
  10958. data[TG3_EXT_LOOPB_TEST] |=
  10959. TG3_TSO_LOOPBACK_FAILED;
  10960. if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
  10961. tg3_run_loopback(tp, jmb_pkt_sz + ETH_HLEN, false))
  10962. data[TG3_EXT_LOOPB_TEST] |=
  10963. TG3_JMB_LOOPBACK_FAILED;
  10964. }
  10965. /* Re-enable gphy autopowerdown. */
  10966. if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
  10967. tg3_phy_toggle_apd(tp, true);
  10968. }
  10969. err = (data[TG3_MAC_LOOPB_TEST] | data[TG3_PHY_LOOPB_TEST] |
  10970. data[TG3_EXT_LOOPB_TEST]) ? -EIO : 0;
  10971. done:
  10972. tp->phy_flags |= eee_cap;
  10973. return err;
  10974. }
  10975. static void tg3_self_test(struct net_device *dev, struct ethtool_test *etest,
  10976. u64 *data)
  10977. {
  10978. struct tg3 *tp = netdev_priv(dev);
  10979. bool doextlpbk = etest->flags & ETH_TEST_FL_EXTERNAL_LB;
  10980. if ((tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) &&
  10981. tg3_power_up(tp)) {
  10982. etest->flags |= ETH_TEST_FL_FAILED;
  10983. memset(data, 1, sizeof(u64) * TG3_NUM_TEST);
  10984. return;
  10985. }
  10986. memset(data, 0, sizeof(u64) * TG3_NUM_TEST);
  10987. if (tg3_test_nvram(tp) != 0) {
  10988. etest->flags |= ETH_TEST_FL_FAILED;
  10989. data[TG3_NVRAM_TEST] = 1;
  10990. }
  10991. if (!doextlpbk && tg3_test_link(tp)) {
  10992. etest->flags |= ETH_TEST_FL_FAILED;
  10993. data[TG3_LINK_TEST] = 1;
  10994. }
  10995. if (etest->flags & ETH_TEST_FL_OFFLINE) {
  10996. int err, err2 = 0, irq_sync = 0;
  10997. if (netif_running(dev)) {
  10998. tg3_phy_stop(tp);
  10999. tg3_netif_stop(tp);
  11000. irq_sync = 1;
  11001. }
  11002. tg3_full_lock(tp, irq_sync);
  11003. tg3_halt(tp, RESET_KIND_SUSPEND, 1);
  11004. err = tg3_nvram_lock(tp);
  11005. tg3_halt_cpu(tp, RX_CPU_BASE);
  11006. if (!tg3_flag(tp, 5705_PLUS))
  11007. tg3_halt_cpu(tp, TX_CPU_BASE);
  11008. if (!err)
  11009. tg3_nvram_unlock(tp);
  11010. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
  11011. tg3_phy_reset(tp);
  11012. if (tg3_test_registers(tp) != 0) {
  11013. etest->flags |= ETH_TEST_FL_FAILED;
  11014. data[TG3_REGISTER_TEST] = 1;
  11015. }
  11016. if (tg3_test_memory(tp) != 0) {
  11017. etest->flags |= ETH_TEST_FL_FAILED;
  11018. data[TG3_MEMORY_TEST] = 1;
  11019. }
  11020. if (doextlpbk)
  11021. etest->flags |= ETH_TEST_FL_EXTERNAL_LB_DONE;
  11022. if (tg3_test_loopback(tp, data, doextlpbk))
  11023. etest->flags |= ETH_TEST_FL_FAILED;
  11024. tg3_full_unlock(tp);
  11025. if (tg3_test_interrupt(tp) != 0) {
  11026. etest->flags |= ETH_TEST_FL_FAILED;
  11027. data[TG3_INTERRUPT_TEST] = 1;
  11028. }
  11029. tg3_full_lock(tp, 0);
  11030. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  11031. if (netif_running(dev)) {
  11032. tg3_flag_set(tp, INIT_COMPLETE);
  11033. err2 = tg3_restart_hw(tp, true);
  11034. if (!err2)
  11035. tg3_netif_start(tp);
  11036. }
  11037. tg3_full_unlock(tp);
  11038. if (irq_sync && !err2)
  11039. tg3_phy_start(tp);
  11040. }
  11041. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  11042. tg3_power_down(tp);
  11043. }
  11044. static int tg3_hwtstamp_ioctl(struct net_device *dev,
  11045. struct ifreq *ifr, int cmd)
  11046. {
  11047. struct tg3 *tp = netdev_priv(dev);
  11048. struct hwtstamp_config stmpconf;
  11049. if (!tg3_flag(tp, PTP_CAPABLE))
  11050. return -EINVAL;
  11051. if (copy_from_user(&stmpconf, ifr->ifr_data, sizeof(stmpconf)))
  11052. return -EFAULT;
  11053. if (stmpconf.flags)
  11054. return -EINVAL;
  11055. switch (stmpconf.tx_type) {
  11056. case HWTSTAMP_TX_ON:
  11057. tg3_flag_set(tp, TX_TSTAMP_EN);
  11058. break;
  11059. case HWTSTAMP_TX_OFF:
  11060. tg3_flag_clear(tp, TX_TSTAMP_EN);
  11061. break;
  11062. default:
  11063. return -ERANGE;
  11064. }
  11065. switch (stmpconf.rx_filter) {
  11066. case HWTSTAMP_FILTER_NONE:
  11067. tp->rxptpctl = 0;
  11068. break;
  11069. case HWTSTAMP_FILTER_PTP_V1_L4_EVENT:
  11070. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V1_EN |
  11071. TG3_RX_PTP_CTL_ALL_V1_EVENTS;
  11072. break;
  11073. case HWTSTAMP_FILTER_PTP_V1_L4_SYNC:
  11074. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V1_EN |
  11075. TG3_RX_PTP_CTL_SYNC_EVNT;
  11076. break;
  11077. case HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ:
  11078. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V1_EN |
  11079. TG3_RX_PTP_CTL_DELAY_REQ;
  11080. break;
  11081. case HWTSTAMP_FILTER_PTP_V2_EVENT:
  11082. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_EN |
  11083. TG3_RX_PTP_CTL_ALL_V2_EVENTS;
  11084. break;
  11085. case HWTSTAMP_FILTER_PTP_V2_L2_EVENT:
  11086. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_L2_EN |
  11087. TG3_RX_PTP_CTL_ALL_V2_EVENTS;
  11088. break;
  11089. case HWTSTAMP_FILTER_PTP_V2_L4_EVENT:
  11090. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_L4_EN |
  11091. TG3_RX_PTP_CTL_ALL_V2_EVENTS;
  11092. break;
  11093. case HWTSTAMP_FILTER_PTP_V2_SYNC:
  11094. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_EN |
  11095. TG3_RX_PTP_CTL_SYNC_EVNT;
  11096. break;
  11097. case HWTSTAMP_FILTER_PTP_V2_L2_SYNC:
  11098. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_L2_EN |
  11099. TG3_RX_PTP_CTL_SYNC_EVNT;
  11100. break;
  11101. case HWTSTAMP_FILTER_PTP_V2_L4_SYNC:
  11102. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_L4_EN |
  11103. TG3_RX_PTP_CTL_SYNC_EVNT;
  11104. break;
  11105. case HWTSTAMP_FILTER_PTP_V2_DELAY_REQ:
  11106. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_EN |
  11107. TG3_RX_PTP_CTL_DELAY_REQ;
  11108. break;
  11109. case HWTSTAMP_FILTER_PTP_V2_L2_DELAY_REQ:
  11110. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_L2_EN |
  11111. TG3_RX_PTP_CTL_DELAY_REQ;
  11112. break;
  11113. case HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ:
  11114. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_L4_EN |
  11115. TG3_RX_PTP_CTL_DELAY_REQ;
  11116. break;
  11117. default:
  11118. return -ERANGE;
  11119. }
  11120. if (netif_running(dev) && tp->rxptpctl)
  11121. tw32(TG3_RX_PTP_CTL,
  11122. tp->rxptpctl | TG3_RX_PTP_CTL_HWTS_INTERLOCK);
  11123. return copy_to_user(ifr->ifr_data, &stmpconf, sizeof(stmpconf)) ?
  11124. -EFAULT : 0;
  11125. }
  11126. static int tg3_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  11127. {
  11128. struct mii_ioctl_data *data = if_mii(ifr);
  11129. struct tg3 *tp = netdev_priv(dev);
  11130. int err;
  11131. if (tg3_flag(tp, USE_PHYLIB)) {
  11132. struct phy_device *phydev;
  11133. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  11134. return -EAGAIN;
  11135. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  11136. return phy_mii_ioctl(phydev, ifr, cmd);
  11137. }
  11138. switch (cmd) {
  11139. case SIOCGMIIPHY:
  11140. data->phy_id = tp->phy_addr;
  11141. /* fallthru */
  11142. case SIOCGMIIREG: {
  11143. u32 mii_regval;
  11144. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  11145. break; /* We have no PHY */
  11146. if (!netif_running(dev))
  11147. return -EAGAIN;
  11148. spin_lock_bh(&tp->lock);
  11149. err = __tg3_readphy(tp, data->phy_id & 0x1f,
  11150. data->reg_num & 0x1f, &mii_regval);
  11151. spin_unlock_bh(&tp->lock);
  11152. data->val_out = mii_regval;
  11153. return err;
  11154. }
  11155. case SIOCSMIIREG:
  11156. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  11157. break; /* We have no PHY */
  11158. if (!netif_running(dev))
  11159. return -EAGAIN;
  11160. spin_lock_bh(&tp->lock);
  11161. err = __tg3_writephy(tp, data->phy_id & 0x1f,
  11162. data->reg_num & 0x1f, data->val_in);
  11163. spin_unlock_bh(&tp->lock);
  11164. return err;
  11165. case SIOCSHWTSTAMP:
  11166. return tg3_hwtstamp_ioctl(dev, ifr, cmd);
  11167. default:
  11168. /* do nothing */
  11169. break;
  11170. }
  11171. return -EOPNOTSUPP;
  11172. }
  11173. static int tg3_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  11174. {
  11175. struct tg3 *tp = netdev_priv(dev);
  11176. memcpy(ec, &tp->coal, sizeof(*ec));
  11177. return 0;
  11178. }
  11179. static int tg3_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  11180. {
  11181. struct tg3 *tp = netdev_priv(dev);
  11182. u32 max_rxcoal_tick_int = 0, max_txcoal_tick_int = 0;
  11183. u32 max_stat_coal_ticks = 0, min_stat_coal_ticks = 0;
  11184. if (!tg3_flag(tp, 5705_PLUS)) {
  11185. max_rxcoal_tick_int = MAX_RXCOAL_TICK_INT;
  11186. max_txcoal_tick_int = MAX_TXCOAL_TICK_INT;
  11187. max_stat_coal_ticks = MAX_STAT_COAL_TICKS;
  11188. min_stat_coal_ticks = MIN_STAT_COAL_TICKS;
  11189. }
  11190. if ((ec->rx_coalesce_usecs > MAX_RXCOL_TICKS) ||
  11191. (ec->tx_coalesce_usecs > MAX_TXCOL_TICKS) ||
  11192. (ec->rx_max_coalesced_frames > MAX_RXMAX_FRAMES) ||
  11193. (ec->tx_max_coalesced_frames > MAX_TXMAX_FRAMES) ||
  11194. (ec->rx_coalesce_usecs_irq > max_rxcoal_tick_int) ||
  11195. (ec->tx_coalesce_usecs_irq > max_txcoal_tick_int) ||
  11196. (ec->rx_max_coalesced_frames_irq > MAX_RXCOAL_MAXF_INT) ||
  11197. (ec->tx_max_coalesced_frames_irq > MAX_TXCOAL_MAXF_INT) ||
  11198. (ec->stats_block_coalesce_usecs > max_stat_coal_ticks) ||
  11199. (ec->stats_block_coalesce_usecs < min_stat_coal_ticks))
  11200. return -EINVAL;
  11201. /* No rx interrupts will be generated if both are zero */
  11202. if ((ec->rx_coalesce_usecs == 0) &&
  11203. (ec->rx_max_coalesced_frames == 0))
  11204. return -EINVAL;
  11205. /* No tx interrupts will be generated if both are zero */
  11206. if ((ec->tx_coalesce_usecs == 0) &&
  11207. (ec->tx_max_coalesced_frames == 0))
  11208. return -EINVAL;
  11209. /* Only copy relevant parameters, ignore all others. */
  11210. tp->coal.rx_coalesce_usecs = ec->rx_coalesce_usecs;
  11211. tp->coal.tx_coalesce_usecs = ec->tx_coalesce_usecs;
  11212. tp->coal.rx_max_coalesced_frames = ec->rx_max_coalesced_frames;
  11213. tp->coal.tx_max_coalesced_frames = ec->tx_max_coalesced_frames;
  11214. tp->coal.rx_coalesce_usecs_irq = ec->rx_coalesce_usecs_irq;
  11215. tp->coal.tx_coalesce_usecs_irq = ec->tx_coalesce_usecs_irq;
  11216. tp->coal.rx_max_coalesced_frames_irq = ec->rx_max_coalesced_frames_irq;
  11217. tp->coal.tx_max_coalesced_frames_irq = ec->tx_max_coalesced_frames_irq;
  11218. tp->coal.stats_block_coalesce_usecs = ec->stats_block_coalesce_usecs;
  11219. if (netif_running(dev)) {
  11220. tg3_full_lock(tp, 0);
  11221. __tg3_set_coalesce(tp, &tp->coal);
  11222. tg3_full_unlock(tp);
  11223. }
  11224. return 0;
  11225. }
  11226. static const struct ethtool_ops tg3_ethtool_ops = {
  11227. .get_settings = tg3_get_settings,
  11228. .set_settings = tg3_set_settings,
  11229. .get_drvinfo = tg3_get_drvinfo,
  11230. .get_regs_len = tg3_get_regs_len,
  11231. .get_regs = tg3_get_regs,
  11232. .get_wol = tg3_get_wol,
  11233. .set_wol = tg3_set_wol,
  11234. .get_msglevel = tg3_get_msglevel,
  11235. .set_msglevel = tg3_set_msglevel,
  11236. .nway_reset = tg3_nway_reset,
  11237. .get_link = ethtool_op_get_link,
  11238. .get_eeprom_len = tg3_get_eeprom_len,
  11239. .get_eeprom = tg3_get_eeprom,
  11240. .set_eeprom = tg3_set_eeprom,
  11241. .get_ringparam = tg3_get_ringparam,
  11242. .set_ringparam = tg3_set_ringparam,
  11243. .get_pauseparam = tg3_get_pauseparam,
  11244. .set_pauseparam = tg3_set_pauseparam,
  11245. .self_test = tg3_self_test,
  11246. .get_strings = tg3_get_strings,
  11247. .set_phys_id = tg3_set_phys_id,
  11248. .get_ethtool_stats = tg3_get_ethtool_stats,
  11249. .get_coalesce = tg3_get_coalesce,
  11250. .set_coalesce = tg3_set_coalesce,
  11251. .get_sset_count = tg3_get_sset_count,
  11252. .get_rxnfc = tg3_get_rxnfc,
  11253. .get_rxfh_indir_size = tg3_get_rxfh_indir_size,
  11254. .get_rxfh_indir = tg3_get_rxfh_indir,
  11255. .set_rxfh_indir = tg3_set_rxfh_indir,
  11256. .get_channels = tg3_get_channels,
  11257. .set_channels = tg3_set_channels,
  11258. .get_ts_info = tg3_get_ts_info,
  11259. };
  11260. static struct rtnl_link_stats64 *tg3_get_stats64(struct net_device *dev,
  11261. struct rtnl_link_stats64 *stats)
  11262. {
  11263. struct tg3 *tp = netdev_priv(dev);
  11264. spin_lock_bh(&tp->lock);
  11265. if (!tp->hw_stats) {
  11266. spin_unlock_bh(&tp->lock);
  11267. return &tp->net_stats_prev;
  11268. }
  11269. tg3_get_nstats(tp, stats);
  11270. spin_unlock_bh(&tp->lock);
  11271. return stats;
  11272. }
  11273. static void tg3_set_rx_mode(struct net_device *dev)
  11274. {
  11275. struct tg3 *tp = netdev_priv(dev);
  11276. if (!netif_running(dev))
  11277. return;
  11278. tg3_full_lock(tp, 0);
  11279. __tg3_set_rx_mode(dev);
  11280. tg3_full_unlock(tp);
  11281. }
  11282. static inline void tg3_set_mtu(struct net_device *dev, struct tg3 *tp,
  11283. int new_mtu)
  11284. {
  11285. dev->mtu = new_mtu;
  11286. if (new_mtu > ETH_DATA_LEN) {
  11287. if (tg3_flag(tp, 5780_CLASS)) {
  11288. netdev_update_features(dev);
  11289. tg3_flag_clear(tp, TSO_CAPABLE);
  11290. } else {
  11291. tg3_flag_set(tp, JUMBO_RING_ENABLE);
  11292. }
  11293. } else {
  11294. if (tg3_flag(tp, 5780_CLASS)) {
  11295. tg3_flag_set(tp, TSO_CAPABLE);
  11296. netdev_update_features(dev);
  11297. }
  11298. tg3_flag_clear(tp, JUMBO_RING_ENABLE);
  11299. }
  11300. }
  11301. static int tg3_change_mtu(struct net_device *dev, int new_mtu)
  11302. {
  11303. struct tg3 *tp = netdev_priv(dev);
  11304. int err;
  11305. bool reset_phy = false;
  11306. if (new_mtu < TG3_MIN_MTU || new_mtu > TG3_MAX_MTU(tp))
  11307. return -EINVAL;
  11308. if (!netif_running(dev)) {
  11309. /* We'll just catch it later when the
  11310. * device is up'd.
  11311. */
  11312. tg3_set_mtu(dev, tp, new_mtu);
  11313. return 0;
  11314. }
  11315. tg3_phy_stop(tp);
  11316. tg3_netif_stop(tp);
  11317. tg3_full_lock(tp, 1);
  11318. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  11319. tg3_set_mtu(dev, tp, new_mtu);
  11320. /* Reset PHY, otherwise the read DMA engine will be in a mode that
  11321. * breaks all requests to 256 bytes.
  11322. */
  11323. if (tg3_asic_rev(tp) == ASIC_REV_57766)
  11324. reset_phy = true;
  11325. err = tg3_restart_hw(tp, reset_phy);
  11326. if (!err)
  11327. tg3_netif_start(tp);
  11328. tg3_full_unlock(tp);
  11329. if (!err)
  11330. tg3_phy_start(tp);
  11331. return err;
  11332. }
  11333. static const struct net_device_ops tg3_netdev_ops = {
  11334. .ndo_open = tg3_open,
  11335. .ndo_stop = tg3_close,
  11336. .ndo_start_xmit = tg3_start_xmit,
  11337. .ndo_get_stats64 = tg3_get_stats64,
  11338. .ndo_validate_addr = eth_validate_addr,
  11339. .ndo_set_rx_mode = tg3_set_rx_mode,
  11340. .ndo_set_mac_address = tg3_set_mac_addr,
  11341. .ndo_do_ioctl = tg3_ioctl,
  11342. .ndo_tx_timeout = tg3_tx_timeout,
  11343. .ndo_change_mtu = tg3_change_mtu,
  11344. .ndo_fix_features = tg3_fix_features,
  11345. .ndo_set_features = tg3_set_features,
  11346. #ifdef CONFIG_NET_POLL_CONTROLLER
  11347. .ndo_poll_controller = tg3_poll_controller,
  11348. #endif
  11349. };
  11350. static void tg3_get_eeprom_size(struct tg3 *tp)
  11351. {
  11352. u32 cursize, val, magic;
  11353. tp->nvram_size = EEPROM_CHIP_SIZE;
  11354. if (tg3_nvram_read(tp, 0, &magic) != 0)
  11355. return;
  11356. if ((magic != TG3_EEPROM_MAGIC) &&
  11357. ((magic & TG3_EEPROM_MAGIC_FW_MSK) != TG3_EEPROM_MAGIC_FW) &&
  11358. ((magic & TG3_EEPROM_MAGIC_HW_MSK) != TG3_EEPROM_MAGIC_HW))
  11359. return;
  11360. /*
  11361. * Size the chip by reading offsets at increasing powers of two.
  11362. * When we encounter our validation signature, we know the addressing
  11363. * has wrapped around, and thus have our chip size.
  11364. */
  11365. cursize = 0x10;
  11366. while (cursize < tp->nvram_size) {
  11367. if (tg3_nvram_read(tp, cursize, &val) != 0)
  11368. return;
  11369. if (val == magic)
  11370. break;
  11371. cursize <<= 1;
  11372. }
  11373. tp->nvram_size = cursize;
  11374. }
  11375. static void tg3_get_nvram_size(struct tg3 *tp)
  11376. {
  11377. u32 val;
  11378. if (tg3_flag(tp, NO_NVRAM) || tg3_nvram_read(tp, 0, &val) != 0)
  11379. return;
  11380. /* Selfboot format */
  11381. if (val != TG3_EEPROM_MAGIC) {
  11382. tg3_get_eeprom_size(tp);
  11383. return;
  11384. }
  11385. if (tg3_nvram_read(tp, 0xf0, &val) == 0) {
  11386. if (val != 0) {
  11387. /* This is confusing. We want to operate on the
  11388. * 16-bit value at offset 0xf2. The tg3_nvram_read()
  11389. * call will read from NVRAM and byteswap the data
  11390. * according to the byteswapping settings for all
  11391. * other register accesses. This ensures the data we
  11392. * want will always reside in the lower 16-bits.
  11393. * However, the data in NVRAM is in LE format, which
  11394. * means the data from the NVRAM read will always be
  11395. * opposite the endianness of the CPU. The 16-bit
  11396. * byteswap then brings the data to CPU endianness.
  11397. */
  11398. tp->nvram_size = swab16((u16)(val & 0x0000ffff)) * 1024;
  11399. return;
  11400. }
  11401. }
  11402. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  11403. }
  11404. static void tg3_get_nvram_info(struct tg3 *tp)
  11405. {
  11406. u32 nvcfg1;
  11407. nvcfg1 = tr32(NVRAM_CFG1);
  11408. if (nvcfg1 & NVRAM_CFG1_FLASHIF_ENAB) {
  11409. tg3_flag_set(tp, FLASH);
  11410. } else {
  11411. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  11412. tw32(NVRAM_CFG1, nvcfg1);
  11413. }
  11414. if (tg3_asic_rev(tp) == ASIC_REV_5750 ||
  11415. tg3_flag(tp, 5780_CLASS)) {
  11416. switch (nvcfg1 & NVRAM_CFG1_VENDOR_MASK) {
  11417. case FLASH_VENDOR_ATMEL_FLASH_BUFFERED:
  11418. tp->nvram_jedecnum = JEDEC_ATMEL;
  11419. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  11420. tg3_flag_set(tp, NVRAM_BUFFERED);
  11421. break;
  11422. case FLASH_VENDOR_ATMEL_FLASH_UNBUFFERED:
  11423. tp->nvram_jedecnum = JEDEC_ATMEL;
  11424. tp->nvram_pagesize = ATMEL_AT25F512_PAGE_SIZE;
  11425. break;
  11426. case FLASH_VENDOR_ATMEL_EEPROM:
  11427. tp->nvram_jedecnum = JEDEC_ATMEL;
  11428. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  11429. tg3_flag_set(tp, NVRAM_BUFFERED);
  11430. break;
  11431. case FLASH_VENDOR_ST:
  11432. tp->nvram_jedecnum = JEDEC_ST;
  11433. tp->nvram_pagesize = ST_M45PEX0_PAGE_SIZE;
  11434. tg3_flag_set(tp, NVRAM_BUFFERED);
  11435. break;
  11436. case FLASH_VENDOR_SAIFUN:
  11437. tp->nvram_jedecnum = JEDEC_SAIFUN;
  11438. tp->nvram_pagesize = SAIFUN_SA25F0XX_PAGE_SIZE;
  11439. break;
  11440. case FLASH_VENDOR_SST_SMALL:
  11441. case FLASH_VENDOR_SST_LARGE:
  11442. tp->nvram_jedecnum = JEDEC_SST;
  11443. tp->nvram_pagesize = SST_25VF0X0_PAGE_SIZE;
  11444. break;
  11445. }
  11446. } else {
  11447. tp->nvram_jedecnum = JEDEC_ATMEL;
  11448. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  11449. tg3_flag_set(tp, NVRAM_BUFFERED);
  11450. }
  11451. }
  11452. static void tg3_nvram_get_pagesize(struct tg3 *tp, u32 nvmcfg1)
  11453. {
  11454. switch (nvmcfg1 & NVRAM_CFG1_5752PAGE_SIZE_MASK) {
  11455. case FLASH_5752PAGE_SIZE_256:
  11456. tp->nvram_pagesize = 256;
  11457. break;
  11458. case FLASH_5752PAGE_SIZE_512:
  11459. tp->nvram_pagesize = 512;
  11460. break;
  11461. case FLASH_5752PAGE_SIZE_1K:
  11462. tp->nvram_pagesize = 1024;
  11463. break;
  11464. case FLASH_5752PAGE_SIZE_2K:
  11465. tp->nvram_pagesize = 2048;
  11466. break;
  11467. case FLASH_5752PAGE_SIZE_4K:
  11468. tp->nvram_pagesize = 4096;
  11469. break;
  11470. case FLASH_5752PAGE_SIZE_264:
  11471. tp->nvram_pagesize = 264;
  11472. break;
  11473. case FLASH_5752PAGE_SIZE_528:
  11474. tp->nvram_pagesize = 528;
  11475. break;
  11476. }
  11477. }
  11478. static void tg3_get_5752_nvram_info(struct tg3 *tp)
  11479. {
  11480. u32 nvcfg1;
  11481. nvcfg1 = tr32(NVRAM_CFG1);
  11482. /* NVRAM protection for TPM */
  11483. if (nvcfg1 & (1 << 27))
  11484. tg3_flag_set(tp, PROTECTED_NVRAM);
  11485. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  11486. case FLASH_5752VENDOR_ATMEL_EEPROM_64KHZ:
  11487. case FLASH_5752VENDOR_ATMEL_EEPROM_376KHZ:
  11488. tp->nvram_jedecnum = JEDEC_ATMEL;
  11489. tg3_flag_set(tp, NVRAM_BUFFERED);
  11490. break;
  11491. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  11492. tp->nvram_jedecnum = JEDEC_ATMEL;
  11493. tg3_flag_set(tp, NVRAM_BUFFERED);
  11494. tg3_flag_set(tp, FLASH);
  11495. break;
  11496. case FLASH_5752VENDOR_ST_M45PE10:
  11497. case FLASH_5752VENDOR_ST_M45PE20:
  11498. case FLASH_5752VENDOR_ST_M45PE40:
  11499. tp->nvram_jedecnum = JEDEC_ST;
  11500. tg3_flag_set(tp, NVRAM_BUFFERED);
  11501. tg3_flag_set(tp, FLASH);
  11502. break;
  11503. }
  11504. if (tg3_flag(tp, FLASH)) {
  11505. tg3_nvram_get_pagesize(tp, nvcfg1);
  11506. } else {
  11507. /* For eeprom, set pagesize to maximum eeprom size */
  11508. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  11509. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  11510. tw32(NVRAM_CFG1, nvcfg1);
  11511. }
  11512. }
  11513. static void tg3_get_5755_nvram_info(struct tg3 *tp)
  11514. {
  11515. u32 nvcfg1, protect = 0;
  11516. nvcfg1 = tr32(NVRAM_CFG1);
  11517. /* NVRAM protection for TPM */
  11518. if (nvcfg1 & (1 << 27)) {
  11519. tg3_flag_set(tp, PROTECTED_NVRAM);
  11520. protect = 1;
  11521. }
  11522. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  11523. switch (nvcfg1) {
  11524. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  11525. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  11526. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  11527. case FLASH_5755VENDOR_ATMEL_FLASH_5:
  11528. tp->nvram_jedecnum = JEDEC_ATMEL;
  11529. tg3_flag_set(tp, NVRAM_BUFFERED);
  11530. tg3_flag_set(tp, FLASH);
  11531. tp->nvram_pagesize = 264;
  11532. if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_1 ||
  11533. nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_5)
  11534. tp->nvram_size = (protect ? 0x3e200 :
  11535. TG3_NVRAM_SIZE_512KB);
  11536. else if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_2)
  11537. tp->nvram_size = (protect ? 0x1f200 :
  11538. TG3_NVRAM_SIZE_256KB);
  11539. else
  11540. tp->nvram_size = (protect ? 0x1f200 :
  11541. TG3_NVRAM_SIZE_128KB);
  11542. break;
  11543. case FLASH_5752VENDOR_ST_M45PE10:
  11544. case FLASH_5752VENDOR_ST_M45PE20:
  11545. case FLASH_5752VENDOR_ST_M45PE40:
  11546. tp->nvram_jedecnum = JEDEC_ST;
  11547. tg3_flag_set(tp, NVRAM_BUFFERED);
  11548. tg3_flag_set(tp, FLASH);
  11549. tp->nvram_pagesize = 256;
  11550. if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE10)
  11551. tp->nvram_size = (protect ?
  11552. TG3_NVRAM_SIZE_64KB :
  11553. TG3_NVRAM_SIZE_128KB);
  11554. else if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE20)
  11555. tp->nvram_size = (protect ?
  11556. TG3_NVRAM_SIZE_64KB :
  11557. TG3_NVRAM_SIZE_256KB);
  11558. else
  11559. tp->nvram_size = (protect ?
  11560. TG3_NVRAM_SIZE_128KB :
  11561. TG3_NVRAM_SIZE_512KB);
  11562. break;
  11563. }
  11564. }
  11565. static void tg3_get_5787_nvram_info(struct tg3 *tp)
  11566. {
  11567. u32 nvcfg1;
  11568. nvcfg1 = tr32(NVRAM_CFG1);
  11569. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  11570. case FLASH_5787VENDOR_ATMEL_EEPROM_64KHZ:
  11571. case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
  11572. case FLASH_5787VENDOR_MICRO_EEPROM_64KHZ:
  11573. case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
  11574. tp->nvram_jedecnum = JEDEC_ATMEL;
  11575. tg3_flag_set(tp, NVRAM_BUFFERED);
  11576. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  11577. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  11578. tw32(NVRAM_CFG1, nvcfg1);
  11579. break;
  11580. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  11581. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  11582. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  11583. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  11584. tp->nvram_jedecnum = JEDEC_ATMEL;
  11585. tg3_flag_set(tp, NVRAM_BUFFERED);
  11586. tg3_flag_set(tp, FLASH);
  11587. tp->nvram_pagesize = 264;
  11588. break;
  11589. case FLASH_5752VENDOR_ST_M45PE10:
  11590. case FLASH_5752VENDOR_ST_M45PE20:
  11591. case FLASH_5752VENDOR_ST_M45PE40:
  11592. tp->nvram_jedecnum = JEDEC_ST;
  11593. tg3_flag_set(tp, NVRAM_BUFFERED);
  11594. tg3_flag_set(tp, FLASH);
  11595. tp->nvram_pagesize = 256;
  11596. break;
  11597. }
  11598. }
  11599. static void tg3_get_5761_nvram_info(struct tg3 *tp)
  11600. {
  11601. u32 nvcfg1, protect = 0;
  11602. nvcfg1 = tr32(NVRAM_CFG1);
  11603. /* NVRAM protection for TPM */
  11604. if (nvcfg1 & (1 << 27)) {
  11605. tg3_flag_set(tp, PROTECTED_NVRAM);
  11606. protect = 1;
  11607. }
  11608. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  11609. switch (nvcfg1) {
  11610. case FLASH_5761VENDOR_ATMEL_ADB021D:
  11611. case FLASH_5761VENDOR_ATMEL_ADB041D:
  11612. case FLASH_5761VENDOR_ATMEL_ADB081D:
  11613. case FLASH_5761VENDOR_ATMEL_ADB161D:
  11614. case FLASH_5761VENDOR_ATMEL_MDB021D:
  11615. case FLASH_5761VENDOR_ATMEL_MDB041D:
  11616. case FLASH_5761VENDOR_ATMEL_MDB081D:
  11617. case FLASH_5761VENDOR_ATMEL_MDB161D:
  11618. tp->nvram_jedecnum = JEDEC_ATMEL;
  11619. tg3_flag_set(tp, NVRAM_BUFFERED);
  11620. tg3_flag_set(tp, FLASH);
  11621. tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
  11622. tp->nvram_pagesize = 256;
  11623. break;
  11624. case FLASH_5761VENDOR_ST_A_M45PE20:
  11625. case FLASH_5761VENDOR_ST_A_M45PE40:
  11626. case FLASH_5761VENDOR_ST_A_M45PE80:
  11627. case FLASH_5761VENDOR_ST_A_M45PE16:
  11628. case FLASH_5761VENDOR_ST_M_M45PE20:
  11629. case FLASH_5761VENDOR_ST_M_M45PE40:
  11630. case FLASH_5761VENDOR_ST_M_M45PE80:
  11631. case FLASH_5761VENDOR_ST_M_M45PE16:
  11632. tp->nvram_jedecnum = JEDEC_ST;
  11633. tg3_flag_set(tp, NVRAM_BUFFERED);
  11634. tg3_flag_set(tp, FLASH);
  11635. tp->nvram_pagesize = 256;
  11636. break;
  11637. }
  11638. if (protect) {
  11639. tp->nvram_size = tr32(NVRAM_ADDR_LOCKOUT);
  11640. } else {
  11641. switch (nvcfg1) {
  11642. case FLASH_5761VENDOR_ATMEL_ADB161D:
  11643. case FLASH_5761VENDOR_ATMEL_MDB161D:
  11644. case FLASH_5761VENDOR_ST_A_M45PE16:
  11645. case FLASH_5761VENDOR_ST_M_M45PE16:
  11646. tp->nvram_size = TG3_NVRAM_SIZE_2MB;
  11647. break;
  11648. case FLASH_5761VENDOR_ATMEL_ADB081D:
  11649. case FLASH_5761VENDOR_ATMEL_MDB081D:
  11650. case FLASH_5761VENDOR_ST_A_M45PE80:
  11651. case FLASH_5761VENDOR_ST_M_M45PE80:
  11652. tp->nvram_size = TG3_NVRAM_SIZE_1MB;
  11653. break;
  11654. case FLASH_5761VENDOR_ATMEL_ADB041D:
  11655. case FLASH_5761VENDOR_ATMEL_MDB041D:
  11656. case FLASH_5761VENDOR_ST_A_M45PE40:
  11657. case FLASH_5761VENDOR_ST_M_M45PE40:
  11658. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  11659. break;
  11660. case FLASH_5761VENDOR_ATMEL_ADB021D:
  11661. case FLASH_5761VENDOR_ATMEL_MDB021D:
  11662. case FLASH_5761VENDOR_ST_A_M45PE20:
  11663. case FLASH_5761VENDOR_ST_M_M45PE20:
  11664. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  11665. break;
  11666. }
  11667. }
  11668. }
  11669. static void tg3_get_5906_nvram_info(struct tg3 *tp)
  11670. {
  11671. tp->nvram_jedecnum = JEDEC_ATMEL;
  11672. tg3_flag_set(tp, NVRAM_BUFFERED);
  11673. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  11674. }
  11675. static void tg3_get_57780_nvram_info(struct tg3 *tp)
  11676. {
  11677. u32 nvcfg1;
  11678. nvcfg1 = tr32(NVRAM_CFG1);
  11679. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  11680. case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
  11681. case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
  11682. tp->nvram_jedecnum = JEDEC_ATMEL;
  11683. tg3_flag_set(tp, NVRAM_BUFFERED);
  11684. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  11685. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  11686. tw32(NVRAM_CFG1, nvcfg1);
  11687. return;
  11688. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  11689. case FLASH_57780VENDOR_ATMEL_AT45DB011D:
  11690. case FLASH_57780VENDOR_ATMEL_AT45DB011B:
  11691. case FLASH_57780VENDOR_ATMEL_AT45DB021D:
  11692. case FLASH_57780VENDOR_ATMEL_AT45DB021B:
  11693. case FLASH_57780VENDOR_ATMEL_AT45DB041D:
  11694. case FLASH_57780VENDOR_ATMEL_AT45DB041B:
  11695. tp->nvram_jedecnum = JEDEC_ATMEL;
  11696. tg3_flag_set(tp, NVRAM_BUFFERED);
  11697. tg3_flag_set(tp, FLASH);
  11698. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  11699. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  11700. case FLASH_57780VENDOR_ATMEL_AT45DB011D:
  11701. case FLASH_57780VENDOR_ATMEL_AT45DB011B:
  11702. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  11703. break;
  11704. case FLASH_57780VENDOR_ATMEL_AT45DB021D:
  11705. case FLASH_57780VENDOR_ATMEL_AT45DB021B:
  11706. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  11707. break;
  11708. case FLASH_57780VENDOR_ATMEL_AT45DB041D:
  11709. case FLASH_57780VENDOR_ATMEL_AT45DB041B:
  11710. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  11711. break;
  11712. }
  11713. break;
  11714. case FLASH_5752VENDOR_ST_M45PE10:
  11715. case FLASH_5752VENDOR_ST_M45PE20:
  11716. case FLASH_5752VENDOR_ST_M45PE40:
  11717. tp->nvram_jedecnum = JEDEC_ST;
  11718. tg3_flag_set(tp, NVRAM_BUFFERED);
  11719. tg3_flag_set(tp, FLASH);
  11720. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  11721. case FLASH_5752VENDOR_ST_M45PE10:
  11722. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  11723. break;
  11724. case FLASH_5752VENDOR_ST_M45PE20:
  11725. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  11726. break;
  11727. case FLASH_5752VENDOR_ST_M45PE40:
  11728. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  11729. break;
  11730. }
  11731. break;
  11732. default:
  11733. tg3_flag_set(tp, NO_NVRAM);
  11734. return;
  11735. }
  11736. tg3_nvram_get_pagesize(tp, nvcfg1);
  11737. if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
  11738. tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
  11739. }
  11740. static void tg3_get_5717_nvram_info(struct tg3 *tp)
  11741. {
  11742. u32 nvcfg1;
  11743. nvcfg1 = tr32(NVRAM_CFG1);
  11744. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  11745. case FLASH_5717VENDOR_ATMEL_EEPROM:
  11746. case FLASH_5717VENDOR_MICRO_EEPROM:
  11747. tp->nvram_jedecnum = JEDEC_ATMEL;
  11748. tg3_flag_set(tp, NVRAM_BUFFERED);
  11749. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  11750. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  11751. tw32(NVRAM_CFG1, nvcfg1);
  11752. return;
  11753. case FLASH_5717VENDOR_ATMEL_MDB011D:
  11754. case FLASH_5717VENDOR_ATMEL_ADB011B:
  11755. case FLASH_5717VENDOR_ATMEL_ADB011D:
  11756. case FLASH_5717VENDOR_ATMEL_MDB021D:
  11757. case FLASH_5717VENDOR_ATMEL_ADB021B:
  11758. case FLASH_5717VENDOR_ATMEL_ADB021D:
  11759. case FLASH_5717VENDOR_ATMEL_45USPT:
  11760. tp->nvram_jedecnum = JEDEC_ATMEL;
  11761. tg3_flag_set(tp, NVRAM_BUFFERED);
  11762. tg3_flag_set(tp, FLASH);
  11763. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  11764. case FLASH_5717VENDOR_ATMEL_MDB021D:
  11765. /* Detect size with tg3_nvram_get_size() */
  11766. break;
  11767. case FLASH_5717VENDOR_ATMEL_ADB021B:
  11768. case FLASH_5717VENDOR_ATMEL_ADB021D:
  11769. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  11770. break;
  11771. default:
  11772. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  11773. break;
  11774. }
  11775. break;
  11776. case FLASH_5717VENDOR_ST_M_M25PE10:
  11777. case FLASH_5717VENDOR_ST_A_M25PE10:
  11778. case FLASH_5717VENDOR_ST_M_M45PE10:
  11779. case FLASH_5717VENDOR_ST_A_M45PE10:
  11780. case FLASH_5717VENDOR_ST_M_M25PE20:
  11781. case FLASH_5717VENDOR_ST_A_M25PE20:
  11782. case FLASH_5717VENDOR_ST_M_M45PE20:
  11783. case FLASH_5717VENDOR_ST_A_M45PE20:
  11784. case FLASH_5717VENDOR_ST_25USPT:
  11785. case FLASH_5717VENDOR_ST_45USPT:
  11786. tp->nvram_jedecnum = JEDEC_ST;
  11787. tg3_flag_set(tp, NVRAM_BUFFERED);
  11788. tg3_flag_set(tp, FLASH);
  11789. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  11790. case FLASH_5717VENDOR_ST_M_M25PE20:
  11791. case FLASH_5717VENDOR_ST_M_M45PE20:
  11792. /* Detect size with tg3_nvram_get_size() */
  11793. break;
  11794. case FLASH_5717VENDOR_ST_A_M25PE20:
  11795. case FLASH_5717VENDOR_ST_A_M45PE20:
  11796. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  11797. break;
  11798. default:
  11799. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  11800. break;
  11801. }
  11802. break;
  11803. default:
  11804. tg3_flag_set(tp, NO_NVRAM);
  11805. return;
  11806. }
  11807. tg3_nvram_get_pagesize(tp, nvcfg1);
  11808. if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
  11809. tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
  11810. }
  11811. static void tg3_get_5720_nvram_info(struct tg3 *tp)
  11812. {
  11813. u32 nvcfg1, nvmpinstrp;
  11814. nvcfg1 = tr32(NVRAM_CFG1);
  11815. nvmpinstrp = nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK;
  11816. if (tg3_asic_rev(tp) == ASIC_REV_5762) {
  11817. if (!(nvcfg1 & NVRAM_CFG1_5762VENDOR_MASK)) {
  11818. tg3_flag_set(tp, NO_NVRAM);
  11819. return;
  11820. }
  11821. switch (nvmpinstrp) {
  11822. case FLASH_5762_EEPROM_HD:
  11823. nvmpinstrp = FLASH_5720_EEPROM_HD;
  11824. break;
  11825. case FLASH_5762_EEPROM_LD:
  11826. nvmpinstrp = FLASH_5720_EEPROM_LD;
  11827. break;
  11828. case FLASH_5720VENDOR_M_ST_M45PE20:
  11829. /* This pinstrap supports multiple sizes, so force it
  11830. * to read the actual size from location 0xf0.
  11831. */
  11832. nvmpinstrp = FLASH_5720VENDOR_ST_45USPT;
  11833. break;
  11834. }
  11835. }
  11836. switch (nvmpinstrp) {
  11837. case FLASH_5720_EEPROM_HD:
  11838. case FLASH_5720_EEPROM_LD:
  11839. tp->nvram_jedecnum = JEDEC_ATMEL;
  11840. tg3_flag_set(tp, NVRAM_BUFFERED);
  11841. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  11842. tw32(NVRAM_CFG1, nvcfg1);
  11843. if (nvmpinstrp == FLASH_5720_EEPROM_HD)
  11844. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  11845. else
  11846. tp->nvram_pagesize = ATMEL_AT24C02_CHIP_SIZE;
  11847. return;
  11848. case FLASH_5720VENDOR_M_ATMEL_DB011D:
  11849. case FLASH_5720VENDOR_A_ATMEL_DB011B:
  11850. case FLASH_5720VENDOR_A_ATMEL_DB011D:
  11851. case FLASH_5720VENDOR_M_ATMEL_DB021D:
  11852. case FLASH_5720VENDOR_A_ATMEL_DB021B:
  11853. case FLASH_5720VENDOR_A_ATMEL_DB021D:
  11854. case FLASH_5720VENDOR_M_ATMEL_DB041D:
  11855. case FLASH_5720VENDOR_A_ATMEL_DB041B:
  11856. case FLASH_5720VENDOR_A_ATMEL_DB041D:
  11857. case FLASH_5720VENDOR_M_ATMEL_DB081D:
  11858. case FLASH_5720VENDOR_A_ATMEL_DB081D:
  11859. case FLASH_5720VENDOR_ATMEL_45USPT:
  11860. tp->nvram_jedecnum = JEDEC_ATMEL;
  11861. tg3_flag_set(tp, NVRAM_BUFFERED);
  11862. tg3_flag_set(tp, FLASH);
  11863. switch (nvmpinstrp) {
  11864. case FLASH_5720VENDOR_M_ATMEL_DB021D:
  11865. case FLASH_5720VENDOR_A_ATMEL_DB021B:
  11866. case FLASH_5720VENDOR_A_ATMEL_DB021D:
  11867. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  11868. break;
  11869. case FLASH_5720VENDOR_M_ATMEL_DB041D:
  11870. case FLASH_5720VENDOR_A_ATMEL_DB041B:
  11871. case FLASH_5720VENDOR_A_ATMEL_DB041D:
  11872. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  11873. break;
  11874. case FLASH_5720VENDOR_M_ATMEL_DB081D:
  11875. case FLASH_5720VENDOR_A_ATMEL_DB081D:
  11876. tp->nvram_size = TG3_NVRAM_SIZE_1MB;
  11877. break;
  11878. default:
  11879. if (tg3_asic_rev(tp) != ASIC_REV_5762)
  11880. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  11881. break;
  11882. }
  11883. break;
  11884. case FLASH_5720VENDOR_M_ST_M25PE10:
  11885. case FLASH_5720VENDOR_M_ST_M45PE10:
  11886. case FLASH_5720VENDOR_A_ST_M25PE10:
  11887. case FLASH_5720VENDOR_A_ST_M45PE10:
  11888. case FLASH_5720VENDOR_M_ST_M25PE20:
  11889. case FLASH_5720VENDOR_M_ST_M45PE20:
  11890. case FLASH_5720VENDOR_A_ST_M25PE20:
  11891. case FLASH_5720VENDOR_A_ST_M45PE20:
  11892. case FLASH_5720VENDOR_M_ST_M25PE40:
  11893. case FLASH_5720VENDOR_M_ST_M45PE40:
  11894. case FLASH_5720VENDOR_A_ST_M25PE40:
  11895. case FLASH_5720VENDOR_A_ST_M45PE40:
  11896. case FLASH_5720VENDOR_M_ST_M25PE80:
  11897. case FLASH_5720VENDOR_M_ST_M45PE80:
  11898. case FLASH_5720VENDOR_A_ST_M25PE80:
  11899. case FLASH_5720VENDOR_A_ST_M45PE80:
  11900. case FLASH_5720VENDOR_ST_25USPT:
  11901. case FLASH_5720VENDOR_ST_45USPT:
  11902. tp->nvram_jedecnum = JEDEC_ST;
  11903. tg3_flag_set(tp, NVRAM_BUFFERED);
  11904. tg3_flag_set(tp, FLASH);
  11905. switch (nvmpinstrp) {
  11906. case FLASH_5720VENDOR_M_ST_M25PE20:
  11907. case FLASH_5720VENDOR_M_ST_M45PE20:
  11908. case FLASH_5720VENDOR_A_ST_M25PE20:
  11909. case FLASH_5720VENDOR_A_ST_M45PE20:
  11910. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  11911. break;
  11912. case FLASH_5720VENDOR_M_ST_M25PE40:
  11913. case FLASH_5720VENDOR_M_ST_M45PE40:
  11914. case FLASH_5720VENDOR_A_ST_M25PE40:
  11915. case FLASH_5720VENDOR_A_ST_M45PE40:
  11916. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  11917. break;
  11918. case FLASH_5720VENDOR_M_ST_M25PE80:
  11919. case FLASH_5720VENDOR_M_ST_M45PE80:
  11920. case FLASH_5720VENDOR_A_ST_M25PE80:
  11921. case FLASH_5720VENDOR_A_ST_M45PE80:
  11922. tp->nvram_size = TG3_NVRAM_SIZE_1MB;
  11923. break;
  11924. default:
  11925. if (tg3_asic_rev(tp) != ASIC_REV_5762)
  11926. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  11927. break;
  11928. }
  11929. break;
  11930. default:
  11931. tg3_flag_set(tp, NO_NVRAM);
  11932. return;
  11933. }
  11934. tg3_nvram_get_pagesize(tp, nvcfg1);
  11935. if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
  11936. tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
  11937. if (tg3_asic_rev(tp) == ASIC_REV_5762) {
  11938. u32 val;
  11939. if (tg3_nvram_read(tp, 0, &val))
  11940. return;
  11941. if (val != TG3_EEPROM_MAGIC &&
  11942. (val & TG3_EEPROM_MAGIC_FW_MSK) != TG3_EEPROM_MAGIC_FW)
  11943. tg3_flag_set(tp, NO_NVRAM);
  11944. }
  11945. }
  11946. /* Chips other than 5700/5701 use the NVRAM for fetching info. */
  11947. static void tg3_nvram_init(struct tg3 *tp)
  11948. {
  11949. if (tg3_flag(tp, IS_SSB_CORE)) {
  11950. /* No NVRAM and EEPROM on the SSB Broadcom GigE core. */
  11951. tg3_flag_clear(tp, NVRAM);
  11952. tg3_flag_clear(tp, NVRAM_BUFFERED);
  11953. tg3_flag_set(tp, NO_NVRAM);
  11954. return;
  11955. }
  11956. tw32_f(GRC_EEPROM_ADDR,
  11957. (EEPROM_ADDR_FSM_RESET |
  11958. (EEPROM_DEFAULT_CLOCK_PERIOD <<
  11959. EEPROM_ADDR_CLKPERD_SHIFT)));
  11960. msleep(1);
  11961. /* Enable seeprom accesses. */
  11962. tw32_f(GRC_LOCAL_CTRL,
  11963. tr32(GRC_LOCAL_CTRL) | GRC_LCLCTRL_AUTO_SEEPROM);
  11964. udelay(100);
  11965. if (tg3_asic_rev(tp) != ASIC_REV_5700 &&
  11966. tg3_asic_rev(tp) != ASIC_REV_5701) {
  11967. tg3_flag_set(tp, NVRAM);
  11968. if (tg3_nvram_lock(tp)) {
  11969. netdev_warn(tp->dev,
  11970. "Cannot get nvram lock, %s failed\n",
  11971. __func__);
  11972. return;
  11973. }
  11974. tg3_enable_nvram_access(tp);
  11975. tp->nvram_size = 0;
  11976. if (tg3_asic_rev(tp) == ASIC_REV_5752)
  11977. tg3_get_5752_nvram_info(tp);
  11978. else if (tg3_asic_rev(tp) == ASIC_REV_5755)
  11979. tg3_get_5755_nvram_info(tp);
  11980. else if (tg3_asic_rev(tp) == ASIC_REV_5787 ||
  11981. tg3_asic_rev(tp) == ASIC_REV_5784 ||
  11982. tg3_asic_rev(tp) == ASIC_REV_5785)
  11983. tg3_get_5787_nvram_info(tp);
  11984. else if (tg3_asic_rev(tp) == ASIC_REV_5761)
  11985. tg3_get_5761_nvram_info(tp);
  11986. else if (tg3_asic_rev(tp) == ASIC_REV_5906)
  11987. tg3_get_5906_nvram_info(tp);
  11988. else if (tg3_asic_rev(tp) == ASIC_REV_57780 ||
  11989. tg3_flag(tp, 57765_CLASS))
  11990. tg3_get_57780_nvram_info(tp);
  11991. else if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
  11992. tg3_asic_rev(tp) == ASIC_REV_5719)
  11993. tg3_get_5717_nvram_info(tp);
  11994. else if (tg3_asic_rev(tp) == ASIC_REV_5720 ||
  11995. tg3_asic_rev(tp) == ASIC_REV_5762)
  11996. tg3_get_5720_nvram_info(tp);
  11997. else
  11998. tg3_get_nvram_info(tp);
  11999. if (tp->nvram_size == 0)
  12000. tg3_get_nvram_size(tp);
  12001. tg3_disable_nvram_access(tp);
  12002. tg3_nvram_unlock(tp);
  12003. } else {
  12004. tg3_flag_clear(tp, NVRAM);
  12005. tg3_flag_clear(tp, NVRAM_BUFFERED);
  12006. tg3_get_eeprom_size(tp);
  12007. }
  12008. }
  12009. struct subsys_tbl_ent {
  12010. u16 subsys_vendor, subsys_devid;
  12011. u32 phy_id;
  12012. };
  12013. static struct subsys_tbl_ent subsys_id_to_phy_id[] = {
  12014. /* Broadcom boards. */
  12015. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  12016. TG3PCI_SUBDEVICE_ID_BROADCOM_95700A6, TG3_PHY_ID_BCM5401 },
  12017. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  12018. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A5, TG3_PHY_ID_BCM5701 },
  12019. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  12020. TG3PCI_SUBDEVICE_ID_BROADCOM_95700T6, TG3_PHY_ID_BCM8002 },
  12021. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  12022. TG3PCI_SUBDEVICE_ID_BROADCOM_95700A9, 0 },
  12023. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  12024. TG3PCI_SUBDEVICE_ID_BROADCOM_95701T1, TG3_PHY_ID_BCM5701 },
  12025. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  12026. TG3PCI_SUBDEVICE_ID_BROADCOM_95701T8, TG3_PHY_ID_BCM5701 },
  12027. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  12028. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A7, 0 },
  12029. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  12030. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A10, TG3_PHY_ID_BCM5701 },
  12031. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  12032. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A12, TG3_PHY_ID_BCM5701 },
  12033. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  12034. TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX1, TG3_PHY_ID_BCM5703 },
  12035. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  12036. TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX2, TG3_PHY_ID_BCM5703 },
  12037. /* 3com boards. */
  12038. { TG3PCI_SUBVENDOR_ID_3COM,
  12039. TG3PCI_SUBDEVICE_ID_3COM_3C996T, TG3_PHY_ID_BCM5401 },
  12040. { TG3PCI_SUBVENDOR_ID_3COM,
  12041. TG3PCI_SUBDEVICE_ID_3COM_3C996BT, TG3_PHY_ID_BCM5701 },
  12042. { TG3PCI_SUBVENDOR_ID_3COM,
  12043. TG3PCI_SUBDEVICE_ID_3COM_3C996SX, 0 },
  12044. { TG3PCI_SUBVENDOR_ID_3COM,
  12045. TG3PCI_SUBDEVICE_ID_3COM_3C1000T, TG3_PHY_ID_BCM5701 },
  12046. { TG3PCI_SUBVENDOR_ID_3COM,
  12047. TG3PCI_SUBDEVICE_ID_3COM_3C940BR01, TG3_PHY_ID_BCM5701 },
  12048. /* DELL boards. */
  12049. { TG3PCI_SUBVENDOR_ID_DELL,
  12050. TG3PCI_SUBDEVICE_ID_DELL_VIPER, TG3_PHY_ID_BCM5401 },
  12051. { TG3PCI_SUBVENDOR_ID_DELL,
  12052. TG3PCI_SUBDEVICE_ID_DELL_JAGUAR, TG3_PHY_ID_BCM5401 },
  12053. { TG3PCI_SUBVENDOR_ID_DELL,
  12054. TG3PCI_SUBDEVICE_ID_DELL_MERLOT, TG3_PHY_ID_BCM5411 },
  12055. { TG3PCI_SUBVENDOR_ID_DELL,
  12056. TG3PCI_SUBDEVICE_ID_DELL_SLIM_MERLOT, TG3_PHY_ID_BCM5411 },
  12057. /* Compaq boards. */
  12058. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  12059. TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE, TG3_PHY_ID_BCM5701 },
  12060. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  12061. TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE_2, TG3_PHY_ID_BCM5701 },
  12062. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  12063. TG3PCI_SUBDEVICE_ID_COMPAQ_CHANGELING, 0 },
  12064. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  12065. TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780, TG3_PHY_ID_BCM5701 },
  12066. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  12067. TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780_2, TG3_PHY_ID_BCM5701 },
  12068. /* IBM boards. */
  12069. { TG3PCI_SUBVENDOR_ID_IBM,
  12070. TG3PCI_SUBDEVICE_ID_IBM_5703SAX2, 0 }
  12071. };
  12072. static struct subsys_tbl_ent *tg3_lookup_by_subsys(struct tg3 *tp)
  12073. {
  12074. int i;
  12075. for (i = 0; i < ARRAY_SIZE(subsys_id_to_phy_id); i++) {
  12076. if ((subsys_id_to_phy_id[i].subsys_vendor ==
  12077. tp->pdev->subsystem_vendor) &&
  12078. (subsys_id_to_phy_id[i].subsys_devid ==
  12079. tp->pdev->subsystem_device))
  12080. return &subsys_id_to_phy_id[i];
  12081. }
  12082. return NULL;
  12083. }
  12084. static void tg3_get_eeprom_hw_cfg(struct tg3 *tp)
  12085. {
  12086. u32 val;
  12087. tp->phy_id = TG3_PHY_ID_INVALID;
  12088. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  12089. /* Assume an onboard device and WOL capable by default. */
  12090. tg3_flag_set(tp, EEPROM_WRITE_PROT);
  12091. tg3_flag_set(tp, WOL_CAP);
  12092. if (tg3_asic_rev(tp) == ASIC_REV_5906) {
  12093. if (!(tr32(PCIE_TRANSACTION_CFG) & PCIE_TRANS_CFG_LOM)) {
  12094. tg3_flag_clear(tp, EEPROM_WRITE_PROT);
  12095. tg3_flag_set(tp, IS_NIC);
  12096. }
  12097. val = tr32(VCPU_CFGSHDW);
  12098. if (val & VCPU_CFGSHDW_ASPM_DBNC)
  12099. tg3_flag_set(tp, ASPM_WORKAROUND);
  12100. if ((val & VCPU_CFGSHDW_WOL_ENABLE) &&
  12101. (val & VCPU_CFGSHDW_WOL_MAGPKT)) {
  12102. tg3_flag_set(tp, WOL_ENABLE);
  12103. device_set_wakeup_enable(&tp->pdev->dev, true);
  12104. }
  12105. goto done;
  12106. }
  12107. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  12108. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  12109. u32 nic_cfg, led_cfg;
  12110. u32 nic_phy_id, ver, cfg2 = 0, cfg4 = 0, eeprom_phy_id;
  12111. int eeprom_phy_serdes = 0;
  12112. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  12113. tp->nic_sram_data_cfg = nic_cfg;
  12114. tg3_read_mem(tp, NIC_SRAM_DATA_VER, &ver);
  12115. ver >>= NIC_SRAM_DATA_VER_SHIFT;
  12116. if (tg3_asic_rev(tp) != ASIC_REV_5700 &&
  12117. tg3_asic_rev(tp) != ASIC_REV_5701 &&
  12118. tg3_asic_rev(tp) != ASIC_REV_5703 &&
  12119. (ver > 0) && (ver < 0x100))
  12120. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_2, &cfg2);
  12121. if (tg3_asic_rev(tp) == ASIC_REV_5785)
  12122. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_4, &cfg4);
  12123. if ((nic_cfg & NIC_SRAM_DATA_CFG_PHY_TYPE_MASK) ==
  12124. NIC_SRAM_DATA_CFG_PHY_TYPE_FIBER)
  12125. eeprom_phy_serdes = 1;
  12126. tg3_read_mem(tp, NIC_SRAM_DATA_PHY_ID, &nic_phy_id);
  12127. if (nic_phy_id != 0) {
  12128. u32 id1 = nic_phy_id & NIC_SRAM_DATA_PHY_ID1_MASK;
  12129. u32 id2 = nic_phy_id & NIC_SRAM_DATA_PHY_ID2_MASK;
  12130. eeprom_phy_id = (id1 >> 16) << 10;
  12131. eeprom_phy_id |= (id2 & 0xfc00) << 16;
  12132. eeprom_phy_id |= (id2 & 0x03ff) << 0;
  12133. } else
  12134. eeprom_phy_id = 0;
  12135. tp->phy_id = eeprom_phy_id;
  12136. if (eeprom_phy_serdes) {
  12137. if (!tg3_flag(tp, 5705_PLUS))
  12138. tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
  12139. else
  12140. tp->phy_flags |= TG3_PHYFLG_MII_SERDES;
  12141. }
  12142. if (tg3_flag(tp, 5750_PLUS))
  12143. led_cfg = cfg2 & (NIC_SRAM_DATA_CFG_LED_MODE_MASK |
  12144. SHASTA_EXT_LED_MODE_MASK);
  12145. else
  12146. led_cfg = nic_cfg & NIC_SRAM_DATA_CFG_LED_MODE_MASK;
  12147. switch (led_cfg) {
  12148. default:
  12149. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_1:
  12150. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  12151. break;
  12152. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_2:
  12153. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  12154. break;
  12155. case NIC_SRAM_DATA_CFG_LED_MODE_MAC:
  12156. tp->led_ctrl = LED_CTRL_MODE_MAC;
  12157. /* Default to PHY_1_MODE if 0 (MAC_MODE) is
  12158. * read on some older 5700/5701 bootcode.
  12159. */
  12160. if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
  12161. tg3_asic_rev(tp) == ASIC_REV_5701)
  12162. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  12163. break;
  12164. case SHASTA_EXT_LED_SHARED:
  12165. tp->led_ctrl = LED_CTRL_MODE_SHARED;
  12166. if (tg3_chip_rev_id(tp) != CHIPREV_ID_5750_A0 &&
  12167. tg3_chip_rev_id(tp) != CHIPREV_ID_5750_A1)
  12168. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  12169. LED_CTRL_MODE_PHY_2);
  12170. break;
  12171. case SHASTA_EXT_LED_MAC:
  12172. tp->led_ctrl = LED_CTRL_MODE_SHASTA_MAC;
  12173. break;
  12174. case SHASTA_EXT_LED_COMBO:
  12175. tp->led_ctrl = LED_CTRL_MODE_COMBO;
  12176. if (tg3_chip_rev_id(tp) != CHIPREV_ID_5750_A0)
  12177. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  12178. LED_CTRL_MODE_PHY_2);
  12179. break;
  12180. }
  12181. if ((tg3_asic_rev(tp) == ASIC_REV_5700 ||
  12182. tg3_asic_rev(tp) == ASIC_REV_5701) &&
  12183. tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL)
  12184. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  12185. if (tg3_chip_rev(tp) == CHIPREV_5784_AX)
  12186. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  12187. if (nic_cfg & NIC_SRAM_DATA_CFG_EEPROM_WP) {
  12188. tg3_flag_set(tp, EEPROM_WRITE_PROT);
  12189. if ((tp->pdev->subsystem_vendor ==
  12190. PCI_VENDOR_ID_ARIMA) &&
  12191. (tp->pdev->subsystem_device == 0x205a ||
  12192. tp->pdev->subsystem_device == 0x2063))
  12193. tg3_flag_clear(tp, EEPROM_WRITE_PROT);
  12194. } else {
  12195. tg3_flag_clear(tp, EEPROM_WRITE_PROT);
  12196. tg3_flag_set(tp, IS_NIC);
  12197. }
  12198. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  12199. tg3_flag_set(tp, ENABLE_ASF);
  12200. if (tg3_flag(tp, 5750_PLUS))
  12201. tg3_flag_set(tp, ASF_NEW_HANDSHAKE);
  12202. }
  12203. if ((nic_cfg & NIC_SRAM_DATA_CFG_APE_ENABLE) &&
  12204. tg3_flag(tp, 5750_PLUS))
  12205. tg3_flag_set(tp, ENABLE_APE);
  12206. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES &&
  12207. !(nic_cfg & NIC_SRAM_DATA_CFG_FIBER_WOL))
  12208. tg3_flag_clear(tp, WOL_CAP);
  12209. if (tg3_flag(tp, WOL_CAP) &&
  12210. (nic_cfg & NIC_SRAM_DATA_CFG_WOL_ENABLE)) {
  12211. tg3_flag_set(tp, WOL_ENABLE);
  12212. device_set_wakeup_enable(&tp->pdev->dev, true);
  12213. }
  12214. if (cfg2 & (1 << 17))
  12215. tp->phy_flags |= TG3_PHYFLG_CAPACITIVE_COUPLING;
  12216. /* serdes signal pre-emphasis in register 0x590 set by */
  12217. /* bootcode if bit 18 is set */
  12218. if (cfg2 & (1 << 18))
  12219. tp->phy_flags |= TG3_PHYFLG_SERDES_PREEMPHASIS;
  12220. if ((tg3_flag(tp, 57765_PLUS) ||
  12221. (tg3_asic_rev(tp) == ASIC_REV_5784 &&
  12222. tg3_chip_rev(tp) != CHIPREV_5784_AX)) &&
  12223. (cfg2 & NIC_SRAM_DATA_CFG_2_APD_EN))
  12224. tp->phy_flags |= TG3_PHYFLG_ENABLE_APD;
  12225. if (tg3_flag(tp, PCI_EXPRESS)) {
  12226. u32 cfg3;
  12227. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_3, &cfg3);
  12228. if (tg3_asic_rev(tp) != ASIC_REV_5785 &&
  12229. !tg3_flag(tp, 57765_PLUS) &&
  12230. (cfg3 & NIC_SRAM_ASPM_DEBOUNCE))
  12231. tg3_flag_set(tp, ASPM_WORKAROUND);
  12232. if (cfg3 & NIC_SRAM_LNK_FLAP_AVOID)
  12233. tp->phy_flags |= TG3_PHYFLG_KEEP_LINK_ON_PWRDN;
  12234. if (cfg3 & NIC_SRAM_1G_ON_VAUX_OK)
  12235. tp->phy_flags |= TG3_PHYFLG_1G_ON_VAUX_OK;
  12236. }
  12237. if (cfg4 & NIC_SRAM_RGMII_INBAND_DISABLE)
  12238. tg3_flag_set(tp, RGMII_INBAND_DISABLE);
  12239. if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_RX_EN)
  12240. tg3_flag_set(tp, RGMII_EXT_IBND_RX_EN);
  12241. if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_TX_EN)
  12242. tg3_flag_set(tp, RGMII_EXT_IBND_TX_EN);
  12243. }
  12244. done:
  12245. if (tg3_flag(tp, WOL_CAP))
  12246. device_set_wakeup_enable(&tp->pdev->dev,
  12247. tg3_flag(tp, WOL_ENABLE));
  12248. else
  12249. device_set_wakeup_capable(&tp->pdev->dev, false);
  12250. }
  12251. static int tg3_ape_otp_read(struct tg3 *tp, u32 offset, u32 *val)
  12252. {
  12253. int i, err;
  12254. u32 val2, off = offset * 8;
  12255. err = tg3_nvram_lock(tp);
  12256. if (err)
  12257. return err;
  12258. tg3_ape_write32(tp, TG3_APE_OTP_ADDR, off | APE_OTP_ADDR_CPU_ENABLE);
  12259. tg3_ape_write32(tp, TG3_APE_OTP_CTRL, APE_OTP_CTRL_PROG_EN |
  12260. APE_OTP_CTRL_CMD_RD | APE_OTP_CTRL_START);
  12261. tg3_ape_read32(tp, TG3_APE_OTP_CTRL);
  12262. udelay(10);
  12263. for (i = 0; i < 100; i++) {
  12264. val2 = tg3_ape_read32(tp, TG3_APE_OTP_STATUS);
  12265. if (val2 & APE_OTP_STATUS_CMD_DONE) {
  12266. *val = tg3_ape_read32(tp, TG3_APE_OTP_RD_DATA);
  12267. break;
  12268. }
  12269. udelay(10);
  12270. }
  12271. tg3_ape_write32(tp, TG3_APE_OTP_CTRL, 0);
  12272. tg3_nvram_unlock(tp);
  12273. if (val2 & APE_OTP_STATUS_CMD_DONE)
  12274. return 0;
  12275. return -EBUSY;
  12276. }
  12277. static int tg3_issue_otp_command(struct tg3 *tp, u32 cmd)
  12278. {
  12279. int i;
  12280. u32 val;
  12281. tw32(OTP_CTRL, cmd | OTP_CTRL_OTP_CMD_START);
  12282. tw32(OTP_CTRL, cmd);
  12283. /* Wait for up to 1 ms for command to execute. */
  12284. for (i = 0; i < 100; i++) {
  12285. val = tr32(OTP_STATUS);
  12286. if (val & OTP_STATUS_CMD_DONE)
  12287. break;
  12288. udelay(10);
  12289. }
  12290. return (val & OTP_STATUS_CMD_DONE) ? 0 : -EBUSY;
  12291. }
  12292. /* Read the gphy configuration from the OTP region of the chip. The gphy
  12293. * configuration is a 32-bit value that straddles the alignment boundary.
  12294. * We do two 32-bit reads and then shift and merge the results.
  12295. */
  12296. static u32 tg3_read_otp_phycfg(struct tg3 *tp)
  12297. {
  12298. u32 bhalf_otp, thalf_otp;
  12299. tw32(OTP_MODE, OTP_MODE_OTP_THRU_GRC);
  12300. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_INIT))
  12301. return 0;
  12302. tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC1);
  12303. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
  12304. return 0;
  12305. thalf_otp = tr32(OTP_READ_DATA);
  12306. tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC2);
  12307. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
  12308. return 0;
  12309. bhalf_otp = tr32(OTP_READ_DATA);
  12310. return ((thalf_otp & 0x0000ffff) << 16) | (bhalf_otp >> 16);
  12311. }
  12312. static void tg3_phy_init_link_config(struct tg3 *tp)
  12313. {
  12314. u32 adv = ADVERTISED_Autoneg;
  12315. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
  12316. adv |= ADVERTISED_1000baseT_Half |
  12317. ADVERTISED_1000baseT_Full;
  12318. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  12319. adv |= ADVERTISED_100baseT_Half |
  12320. ADVERTISED_100baseT_Full |
  12321. ADVERTISED_10baseT_Half |
  12322. ADVERTISED_10baseT_Full |
  12323. ADVERTISED_TP;
  12324. else
  12325. adv |= ADVERTISED_FIBRE;
  12326. tp->link_config.advertising = adv;
  12327. tp->link_config.speed = SPEED_UNKNOWN;
  12328. tp->link_config.duplex = DUPLEX_UNKNOWN;
  12329. tp->link_config.autoneg = AUTONEG_ENABLE;
  12330. tp->link_config.active_speed = SPEED_UNKNOWN;
  12331. tp->link_config.active_duplex = DUPLEX_UNKNOWN;
  12332. tp->old_link = -1;
  12333. }
  12334. static int tg3_phy_probe(struct tg3 *tp)
  12335. {
  12336. u32 hw_phy_id_1, hw_phy_id_2;
  12337. u32 hw_phy_id, hw_phy_id_masked;
  12338. int err;
  12339. /* flow control autonegotiation is default behavior */
  12340. tg3_flag_set(tp, PAUSE_AUTONEG);
  12341. tp->link_config.flowctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
  12342. if (tg3_flag(tp, ENABLE_APE)) {
  12343. switch (tp->pci_fn) {
  12344. case 0:
  12345. tp->phy_ape_lock = TG3_APE_LOCK_PHY0;
  12346. break;
  12347. case 1:
  12348. tp->phy_ape_lock = TG3_APE_LOCK_PHY1;
  12349. break;
  12350. case 2:
  12351. tp->phy_ape_lock = TG3_APE_LOCK_PHY2;
  12352. break;
  12353. case 3:
  12354. tp->phy_ape_lock = TG3_APE_LOCK_PHY3;
  12355. break;
  12356. }
  12357. }
  12358. if (!tg3_flag(tp, ENABLE_ASF) &&
  12359. !(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
  12360. !(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
  12361. tp->phy_flags &= ~(TG3_PHYFLG_1G_ON_VAUX_OK |
  12362. TG3_PHYFLG_KEEP_LINK_ON_PWRDN);
  12363. if (tg3_flag(tp, USE_PHYLIB))
  12364. return tg3_phy_init(tp);
  12365. /* Reading the PHY ID register can conflict with ASF
  12366. * firmware access to the PHY hardware.
  12367. */
  12368. err = 0;
  12369. if (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE)) {
  12370. hw_phy_id = hw_phy_id_masked = TG3_PHY_ID_INVALID;
  12371. } else {
  12372. /* Now read the physical PHY_ID from the chip and verify
  12373. * that it is sane. If it doesn't look good, we fall back
  12374. * to either the hard-coded table based PHY_ID and failing
  12375. * that the value found in the eeprom area.
  12376. */
  12377. err |= tg3_readphy(tp, MII_PHYSID1, &hw_phy_id_1);
  12378. err |= tg3_readphy(tp, MII_PHYSID2, &hw_phy_id_2);
  12379. hw_phy_id = (hw_phy_id_1 & 0xffff) << 10;
  12380. hw_phy_id |= (hw_phy_id_2 & 0xfc00) << 16;
  12381. hw_phy_id |= (hw_phy_id_2 & 0x03ff) << 0;
  12382. hw_phy_id_masked = hw_phy_id & TG3_PHY_ID_MASK;
  12383. }
  12384. if (!err && TG3_KNOWN_PHY_ID(hw_phy_id_masked)) {
  12385. tp->phy_id = hw_phy_id;
  12386. if (hw_phy_id_masked == TG3_PHY_ID_BCM8002)
  12387. tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
  12388. else
  12389. tp->phy_flags &= ~TG3_PHYFLG_PHY_SERDES;
  12390. } else {
  12391. if (tp->phy_id != TG3_PHY_ID_INVALID) {
  12392. /* Do nothing, phy ID already set up in
  12393. * tg3_get_eeprom_hw_cfg().
  12394. */
  12395. } else {
  12396. struct subsys_tbl_ent *p;
  12397. /* No eeprom signature? Try the hardcoded
  12398. * subsys device table.
  12399. */
  12400. p = tg3_lookup_by_subsys(tp);
  12401. if (p) {
  12402. tp->phy_id = p->phy_id;
  12403. } else if (!tg3_flag(tp, IS_SSB_CORE)) {
  12404. /* For now we saw the IDs 0xbc050cd0,
  12405. * 0xbc050f80 and 0xbc050c30 on devices
  12406. * connected to an BCM4785 and there are
  12407. * probably more. Just assume that the phy is
  12408. * supported when it is connected to a SSB core
  12409. * for now.
  12410. */
  12411. return -ENODEV;
  12412. }
  12413. if (!tp->phy_id ||
  12414. tp->phy_id == TG3_PHY_ID_BCM8002)
  12415. tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
  12416. }
  12417. }
  12418. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
  12419. (tg3_asic_rev(tp) == ASIC_REV_5719 ||
  12420. tg3_asic_rev(tp) == ASIC_REV_5720 ||
  12421. tg3_asic_rev(tp) == ASIC_REV_57766 ||
  12422. tg3_asic_rev(tp) == ASIC_REV_5762 ||
  12423. (tg3_asic_rev(tp) == ASIC_REV_5717 &&
  12424. tg3_chip_rev_id(tp) != CHIPREV_ID_5717_A0) ||
  12425. (tg3_asic_rev(tp) == ASIC_REV_57765 &&
  12426. tg3_chip_rev_id(tp) != CHIPREV_ID_57765_A0)))
  12427. tp->phy_flags |= TG3_PHYFLG_EEE_CAP;
  12428. tg3_phy_init_link_config(tp);
  12429. if (!(tp->phy_flags & TG3_PHYFLG_KEEP_LINK_ON_PWRDN) &&
  12430. !(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
  12431. !tg3_flag(tp, ENABLE_APE) &&
  12432. !tg3_flag(tp, ENABLE_ASF)) {
  12433. u32 bmsr, dummy;
  12434. tg3_readphy(tp, MII_BMSR, &bmsr);
  12435. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  12436. (bmsr & BMSR_LSTATUS))
  12437. goto skip_phy_reset;
  12438. err = tg3_phy_reset(tp);
  12439. if (err)
  12440. return err;
  12441. tg3_phy_set_wirespeed(tp);
  12442. if (!tg3_phy_copper_an_config_ok(tp, &dummy)) {
  12443. tg3_phy_autoneg_cfg(tp, tp->link_config.advertising,
  12444. tp->link_config.flowctrl);
  12445. tg3_writephy(tp, MII_BMCR,
  12446. BMCR_ANENABLE | BMCR_ANRESTART);
  12447. }
  12448. }
  12449. skip_phy_reset:
  12450. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  12451. err = tg3_init_5401phy_dsp(tp);
  12452. if (err)
  12453. return err;
  12454. err = tg3_init_5401phy_dsp(tp);
  12455. }
  12456. return err;
  12457. }
  12458. static void tg3_read_vpd(struct tg3 *tp)
  12459. {
  12460. u8 *vpd_data;
  12461. unsigned int block_end, rosize, len;
  12462. u32 vpdlen;
  12463. int j, i = 0;
  12464. vpd_data = (u8 *)tg3_vpd_readblock(tp, &vpdlen);
  12465. if (!vpd_data)
  12466. goto out_no_vpd;
  12467. i = pci_vpd_find_tag(vpd_data, 0, vpdlen, PCI_VPD_LRDT_RO_DATA);
  12468. if (i < 0)
  12469. goto out_not_found;
  12470. rosize = pci_vpd_lrdt_size(&vpd_data[i]);
  12471. block_end = i + PCI_VPD_LRDT_TAG_SIZE + rosize;
  12472. i += PCI_VPD_LRDT_TAG_SIZE;
  12473. if (block_end > vpdlen)
  12474. goto out_not_found;
  12475. j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
  12476. PCI_VPD_RO_KEYWORD_MFR_ID);
  12477. if (j > 0) {
  12478. len = pci_vpd_info_field_size(&vpd_data[j]);
  12479. j += PCI_VPD_INFO_FLD_HDR_SIZE;
  12480. if (j + len > block_end || len != 4 ||
  12481. memcmp(&vpd_data[j], "1028", 4))
  12482. goto partno;
  12483. j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
  12484. PCI_VPD_RO_KEYWORD_VENDOR0);
  12485. if (j < 0)
  12486. goto partno;
  12487. len = pci_vpd_info_field_size(&vpd_data[j]);
  12488. j += PCI_VPD_INFO_FLD_HDR_SIZE;
  12489. if (j + len > block_end)
  12490. goto partno;
  12491. if (len >= sizeof(tp->fw_ver))
  12492. len = sizeof(tp->fw_ver) - 1;
  12493. memset(tp->fw_ver, 0, sizeof(tp->fw_ver));
  12494. snprintf(tp->fw_ver, sizeof(tp->fw_ver), "%.*s bc ", len,
  12495. &vpd_data[j]);
  12496. }
  12497. partno:
  12498. i = pci_vpd_find_info_keyword(vpd_data, i, rosize,
  12499. PCI_VPD_RO_KEYWORD_PARTNO);
  12500. if (i < 0)
  12501. goto out_not_found;
  12502. len = pci_vpd_info_field_size(&vpd_data[i]);
  12503. i += PCI_VPD_INFO_FLD_HDR_SIZE;
  12504. if (len > TG3_BPN_SIZE ||
  12505. (len + i) > vpdlen)
  12506. goto out_not_found;
  12507. memcpy(tp->board_part_number, &vpd_data[i], len);
  12508. out_not_found:
  12509. kfree(vpd_data);
  12510. if (tp->board_part_number[0])
  12511. return;
  12512. out_no_vpd:
  12513. if (tg3_asic_rev(tp) == ASIC_REV_5717) {
  12514. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
  12515. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717_C)
  12516. strcpy(tp->board_part_number, "BCM5717");
  12517. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718)
  12518. strcpy(tp->board_part_number, "BCM5718");
  12519. else
  12520. goto nomatch;
  12521. } else if (tg3_asic_rev(tp) == ASIC_REV_57780) {
  12522. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57780)
  12523. strcpy(tp->board_part_number, "BCM57780");
  12524. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57760)
  12525. strcpy(tp->board_part_number, "BCM57760");
  12526. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790)
  12527. strcpy(tp->board_part_number, "BCM57790");
  12528. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57788)
  12529. strcpy(tp->board_part_number, "BCM57788");
  12530. else
  12531. goto nomatch;
  12532. } else if (tg3_asic_rev(tp) == ASIC_REV_57765) {
  12533. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761)
  12534. strcpy(tp->board_part_number, "BCM57761");
  12535. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765)
  12536. strcpy(tp->board_part_number, "BCM57765");
  12537. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781)
  12538. strcpy(tp->board_part_number, "BCM57781");
  12539. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785)
  12540. strcpy(tp->board_part_number, "BCM57785");
  12541. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791)
  12542. strcpy(tp->board_part_number, "BCM57791");
  12543. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795)
  12544. strcpy(tp->board_part_number, "BCM57795");
  12545. else
  12546. goto nomatch;
  12547. } else if (tg3_asic_rev(tp) == ASIC_REV_57766) {
  12548. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57762)
  12549. strcpy(tp->board_part_number, "BCM57762");
  12550. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57766)
  12551. strcpy(tp->board_part_number, "BCM57766");
  12552. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57782)
  12553. strcpy(tp->board_part_number, "BCM57782");
  12554. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57786)
  12555. strcpy(tp->board_part_number, "BCM57786");
  12556. else
  12557. goto nomatch;
  12558. } else if (tg3_asic_rev(tp) == ASIC_REV_5906) {
  12559. strcpy(tp->board_part_number, "BCM95906");
  12560. } else {
  12561. nomatch:
  12562. strcpy(tp->board_part_number, "none");
  12563. }
  12564. }
  12565. static int tg3_fw_img_is_valid(struct tg3 *tp, u32 offset)
  12566. {
  12567. u32 val;
  12568. if (tg3_nvram_read(tp, offset, &val) ||
  12569. (val & 0xfc000000) != 0x0c000000 ||
  12570. tg3_nvram_read(tp, offset + 4, &val) ||
  12571. val != 0)
  12572. return 0;
  12573. return 1;
  12574. }
  12575. static void tg3_read_bc_ver(struct tg3 *tp)
  12576. {
  12577. u32 val, offset, start, ver_offset;
  12578. int i, dst_off;
  12579. bool newver = false;
  12580. if (tg3_nvram_read(tp, 0xc, &offset) ||
  12581. tg3_nvram_read(tp, 0x4, &start))
  12582. return;
  12583. offset = tg3_nvram_logical_addr(tp, offset);
  12584. if (tg3_nvram_read(tp, offset, &val))
  12585. return;
  12586. if ((val & 0xfc000000) == 0x0c000000) {
  12587. if (tg3_nvram_read(tp, offset + 4, &val))
  12588. return;
  12589. if (val == 0)
  12590. newver = true;
  12591. }
  12592. dst_off = strlen(tp->fw_ver);
  12593. if (newver) {
  12594. if (TG3_VER_SIZE - dst_off < 16 ||
  12595. tg3_nvram_read(tp, offset + 8, &ver_offset))
  12596. return;
  12597. offset = offset + ver_offset - start;
  12598. for (i = 0; i < 16; i += 4) {
  12599. __be32 v;
  12600. if (tg3_nvram_read_be32(tp, offset + i, &v))
  12601. return;
  12602. memcpy(tp->fw_ver + dst_off + i, &v, sizeof(v));
  12603. }
  12604. } else {
  12605. u32 major, minor;
  12606. if (tg3_nvram_read(tp, TG3_NVM_PTREV_BCVER, &ver_offset))
  12607. return;
  12608. major = (ver_offset & TG3_NVM_BCVER_MAJMSK) >>
  12609. TG3_NVM_BCVER_MAJSFT;
  12610. minor = ver_offset & TG3_NVM_BCVER_MINMSK;
  12611. snprintf(&tp->fw_ver[dst_off], TG3_VER_SIZE - dst_off,
  12612. "v%d.%02d", major, minor);
  12613. }
  12614. }
  12615. static void tg3_read_hwsb_ver(struct tg3 *tp)
  12616. {
  12617. u32 val, major, minor;
  12618. /* Use native endian representation */
  12619. if (tg3_nvram_read(tp, TG3_NVM_HWSB_CFG1, &val))
  12620. return;
  12621. major = (val & TG3_NVM_HWSB_CFG1_MAJMSK) >>
  12622. TG3_NVM_HWSB_CFG1_MAJSFT;
  12623. minor = (val & TG3_NVM_HWSB_CFG1_MINMSK) >>
  12624. TG3_NVM_HWSB_CFG1_MINSFT;
  12625. snprintf(&tp->fw_ver[0], 32, "sb v%d.%02d", major, minor);
  12626. }
  12627. static void tg3_read_sb_ver(struct tg3 *tp, u32 val)
  12628. {
  12629. u32 offset, major, minor, build;
  12630. strncat(tp->fw_ver, "sb", TG3_VER_SIZE - strlen(tp->fw_ver) - 1);
  12631. if ((val & TG3_EEPROM_SB_FORMAT_MASK) != TG3_EEPROM_SB_FORMAT_1)
  12632. return;
  12633. switch (val & TG3_EEPROM_SB_REVISION_MASK) {
  12634. case TG3_EEPROM_SB_REVISION_0:
  12635. offset = TG3_EEPROM_SB_F1R0_EDH_OFF;
  12636. break;
  12637. case TG3_EEPROM_SB_REVISION_2:
  12638. offset = TG3_EEPROM_SB_F1R2_EDH_OFF;
  12639. break;
  12640. case TG3_EEPROM_SB_REVISION_3:
  12641. offset = TG3_EEPROM_SB_F1R3_EDH_OFF;
  12642. break;
  12643. case TG3_EEPROM_SB_REVISION_4:
  12644. offset = TG3_EEPROM_SB_F1R4_EDH_OFF;
  12645. break;
  12646. case TG3_EEPROM_SB_REVISION_5:
  12647. offset = TG3_EEPROM_SB_F1R5_EDH_OFF;
  12648. break;
  12649. case TG3_EEPROM_SB_REVISION_6:
  12650. offset = TG3_EEPROM_SB_F1R6_EDH_OFF;
  12651. break;
  12652. default:
  12653. return;
  12654. }
  12655. if (tg3_nvram_read(tp, offset, &val))
  12656. return;
  12657. build = (val & TG3_EEPROM_SB_EDH_BLD_MASK) >>
  12658. TG3_EEPROM_SB_EDH_BLD_SHFT;
  12659. major = (val & TG3_EEPROM_SB_EDH_MAJ_MASK) >>
  12660. TG3_EEPROM_SB_EDH_MAJ_SHFT;
  12661. minor = val & TG3_EEPROM_SB_EDH_MIN_MASK;
  12662. if (minor > 99 || build > 26)
  12663. return;
  12664. offset = strlen(tp->fw_ver);
  12665. snprintf(&tp->fw_ver[offset], TG3_VER_SIZE - offset,
  12666. " v%d.%02d", major, minor);
  12667. if (build > 0) {
  12668. offset = strlen(tp->fw_ver);
  12669. if (offset < TG3_VER_SIZE - 1)
  12670. tp->fw_ver[offset] = 'a' + build - 1;
  12671. }
  12672. }
  12673. static void tg3_read_mgmtfw_ver(struct tg3 *tp)
  12674. {
  12675. u32 val, offset, start;
  12676. int i, vlen;
  12677. for (offset = TG3_NVM_DIR_START;
  12678. offset < TG3_NVM_DIR_END;
  12679. offset += TG3_NVM_DIRENT_SIZE) {
  12680. if (tg3_nvram_read(tp, offset, &val))
  12681. return;
  12682. if ((val >> TG3_NVM_DIRTYPE_SHIFT) == TG3_NVM_DIRTYPE_ASFINI)
  12683. break;
  12684. }
  12685. if (offset == TG3_NVM_DIR_END)
  12686. return;
  12687. if (!tg3_flag(tp, 5705_PLUS))
  12688. start = 0x08000000;
  12689. else if (tg3_nvram_read(tp, offset - 4, &start))
  12690. return;
  12691. if (tg3_nvram_read(tp, offset + 4, &offset) ||
  12692. !tg3_fw_img_is_valid(tp, offset) ||
  12693. tg3_nvram_read(tp, offset + 8, &val))
  12694. return;
  12695. offset += val - start;
  12696. vlen = strlen(tp->fw_ver);
  12697. tp->fw_ver[vlen++] = ',';
  12698. tp->fw_ver[vlen++] = ' ';
  12699. for (i = 0; i < 4; i++) {
  12700. __be32 v;
  12701. if (tg3_nvram_read_be32(tp, offset, &v))
  12702. return;
  12703. offset += sizeof(v);
  12704. if (vlen > TG3_VER_SIZE - sizeof(v)) {
  12705. memcpy(&tp->fw_ver[vlen], &v, TG3_VER_SIZE - vlen);
  12706. break;
  12707. }
  12708. memcpy(&tp->fw_ver[vlen], &v, sizeof(v));
  12709. vlen += sizeof(v);
  12710. }
  12711. }
  12712. static void tg3_probe_ncsi(struct tg3 *tp)
  12713. {
  12714. u32 apedata;
  12715. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  12716. if (apedata != APE_SEG_SIG_MAGIC)
  12717. return;
  12718. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  12719. if (!(apedata & APE_FW_STATUS_READY))
  12720. return;
  12721. if (tg3_ape_read32(tp, TG3_APE_FW_FEATURES) & TG3_APE_FW_FEATURE_NCSI)
  12722. tg3_flag_set(tp, APE_HAS_NCSI);
  12723. }
  12724. static void tg3_read_dash_ver(struct tg3 *tp)
  12725. {
  12726. int vlen;
  12727. u32 apedata;
  12728. char *fwtype;
  12729. apedata = tg3_ape_read32(tp, TG3_APE_FW_VERSION);
  12730. if (tg3_flag(tp, APE_HAS_NCSI))
  12731. fwtype = "NCSI";
  12732. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5725)
  12733. fwtype = "SMASH";
  12734. else
  12735. fwtype = "DASH";
  12736. vlen = strlen(tp->fw_ver);
  12737. snprintf(&tp->fw_ver[vlen], TG3_VER_SIZE - vlen, " %s v%d.%d.%d.%d",
  12738. fwtype,
  12739. (apedata & APE_FW_VERSION_MAJMSK) >> APE_FW_VERSION_MAJSFT,
  12740. (apedata & APE_FW_VERSION_MINMSK) >> APE_FW_VERSION_MINSFT,
  12741. (apedata & APE_FW_VERSION_REVMSK) >> APE_FW_VERSION_REVSFT,
  12742. (apedata & APE_FW_VERSION_BLDMSK));
  12743. }
  12744. static void tg3_read_otp_ver(struct tg3 *tp)
  12745. {
  12746. u32 val, val2;
  12747. if (tg3_asic_rev(tp) != ASIC_REV_5762)
  12748. return;
  12749. if (!tg3_ape_otp_read(tp, OTP_ADDRESS_MAGIC0, &val) &&
  12750. !tg3_ape_otp_read(tp, OTP_ADDRESS_MAGIC0 + 4, &val2) &&
  12751. TG3_OTP_MAGIC0_VALID(val)) {
  12752. u64 val64 = (u64) val << 32 | val2;
  12753. u32 ver = 0;
  12754. int i, vlen;
  12755. for (i = 0; i < 7; i++) {
  12756. if ((val64 & 0xff) == 0)
  12757. break;
  12758. ver = val64 & 0xff;
  12759. val64 >>= 8;
  12760. }
  12761. vlen = strlen(tp->fw_ver);
  12762. snprintf(&tp->fw_ver[vlen], TG3_VER_SIZE - vlen, " .%02d", ver);
  12763. }
  12764. }
  12765. static void tg3_read_fw_ver(struct tg3 *tp)
  12766. {
  12767. u32 val;
  12768. bool vpd_vers = false;
  12769. if (tp->fw_ver[0] != 0)
  12770. vpd_vers = true;
  12771. if (tg3_flag(tp, NO_NVRAM)) {
  12772. strcat(tp->fw_ver, "sb");
  12773. tg3_read_otp_ver(tp);
  12774. return;
  12775. }
  12776. if (tg3_nvram_read(tp, 0, &val))
  12777. return;
  12778. if (val == TG3_EEPROM_MAGIC)
  12779. tg3_read_bc_ver(tp);
  12780. else if ((val & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW)
  12781. tg3_read_sb_ver(tp, val);
  12782. else if ((val & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
  12783. tg3_read_hwsb_ver(tp);
  12784. if (tg3_flag(tp, ENABLE_ASF)) {
  12785. if (tg3_flag(tp, ENABLE_APE)) {
  12786. tg3_probe_ncsi(tp);
  12787. if (!vpd_vers)
  12788. tg3_read_dash_ver(tp);
  12789. } else if (!vpd_vers) {
  12790. tg3_read_mgmtfw_ver(tp);
  12791. }
  12792. }
  12793. tp->fw_ver[TG3_VER_SIZE - 1] = 0;
  12794. }
  12795. static inline u32 tg3_rx_ret_ring_size(struct tg3 *tp)
  12796. {
  12797. if (tg3_flag(tp, LRG_PROD_RING_CAP))
  12798. return TG3_RX_RET_MAX_SIZE_5717;
  12799. else if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS))
  12800. return TG3_RX_RET_MAX_SIZE_5700;
  12801. else
  12802. return TG3_RX_RET_MAX_SIZE_5705;
  12803. }
  12804. static DEFINE_PCI_DEVICE_TABLE(tg3_write_reorder_chipsets) = {
  12805. { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C) },
  12806. { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE) },
  12807. { PCI_DEVICE(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8385_0) },
  12808. { },
  12809. };
  12810. static struct pci_dev *tg3_find_peer(struct tg3 *tp)
  12811. {
  12812. struct pci_dev *peer;
  12813. unsigned int func, devnr = tp->pdev->devfn & ~7;
  12814. for (func = 0; func < 8; func++) {
  12815. peer = pci_get_slot(tp->pdev->bus, devnr | func);
  12816. if (peer && peer != tp->pdev)
  12817. break;
  12818. pci_dev_put(peer);
  12819. }
  12820. /* 5704 can be configured in single-port mode, set peer to
  12821. * tp->pdev in that case.
  12822. */
  12823. if (!peer) {
  12824. peer = tp->pdev;
  12825. return peer;
  12826. }
  12827. /*
  12828. * We don't need to keep the refcount elevated; there's no way
  12829. * to remove one half of this device without removing the other
  12830. */
  12831. pci_dev_put(peer);
  12832. return peer;
  12833. }
  12834. static void tg3_detect_asic_rev(struct tg3 *tp, u32 misc_ctrl_reg)
  12835. {
  12836. tp->pci_chip_rev_id = misc_ctrl_reg >> MISC_HOST_CTRL_CHIPREV_SHIFT;
  12837. if (tg3_asic_rev(tp) == ASIC_REV_USE_PROD_ID_REG) {
  12838. u32 reg;
  12839. /* All devices that use the alternate
  12840. * ASIC REV location have a CPMU.
  12841. */
  12842. tg3_flag_set(tp, CPMU_PRESENT);
  12843. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
  12844. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717_C ||
  12845. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 ||
  12846. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5719 ||
  12847. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5720 ||
  12848. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5762 ||
  12849. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5725 ||
  12850. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5727)
  12851. reg = TG3PCI_GEN2_PRODID_ASICREV;
  12852. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781 ||
  12853. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785 ||
  12854. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761 ||
  12855. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765 ||
  12856. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
  12857. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795 ||
  12858. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57762 ||
  12859. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57766 ||
  12860. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57782 ||
  12861. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57786)
  12862. reg = TG3PCI_GEN15_PRODID_ASICREV;
  12863. else
  12864. reg = TG3PCI_PRODID_ASICREV;
  12865. pci_read_config_dword(tp->pdev, reg, &tp->pci_chip_rev_id);
  12866. }
  12867. /* Wrong chip ID in 5752 A0. This code can be removed later
  12868. * as A0 is not in production.
  12869. */
  12870. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5752_A0_HW)
  12871. tp->pci_chip_rev_id = CHIPREV_ID_5752_A0;
  12872. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5717_C0)
  12873. tp->pci_chip_rev_id = CHIPREV_ID_5720_A0;
  12874. if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
  12875. tg3_asic_rev(tp) == ASIC_REV_5719 ||
  12876. tg3_asic_rev(tp) == ASIC_REV_5720)
  12877. tg3_flag_set(tp, 5717_PLUS);
  12878. if (tg3_asic_rev(tp) == ASIC_REV_57765 ||
  12879. tg3_asic_rev(tp) == ASIC_REV_57766)
  12880. tg3_flag_set(tp, 57765_CLASS);
  12881. if (tg3_flag(tp, 57765_CLASS) || tg3_flag(tp, 5717_PLUS) ||
  12882. tg3_asic_rev(tp) == ASIC_REV_5762)
  12883. tg3_flag_set(tp, 57765_PLUS);
  12884. /* Intentionally exclude ASIC_REV_5906 */
  12885. if (tg3_asic_rev(tp) == ASIC_REV_5755 ||
  12886. tg3_asic_rev(tp) == ASIC_REV_5787 ||
  12887. tg3_asic_rev(tp) == ASIC_REV_5784 ||
  12888. tg3_asic_rev(tp) == ASIC_REV_5761 ||
  12889. tg3_asic_rev(tp) == ASIC_REV_5785 ||
  12890. tg3_asic_rev(tp) == ASIC_REV_57780 ||
  12891. tg3_flag(tp, 57765_PLUS))
  12892. tg3_flag_set(tp, 5755_PLUS);
  12893. if (tg3_asic_rev(tp) == ASIC_REV_5780 ||
  12894. tg3_asic_rev(tp) == ASIC_REV_5714)
  12895. tg3_flag_set(tp, 5780_CLASS);
  12896. if (tg3_asic_rev(tp) == ASIC_REV_5750 ||
  12897. tg3_asic_rev(tp) == ASIC_REV_5752 ||
  12898. tg3_asic_rev(tp) == ASIC_REV_5906 ||
  12899. tg3_flag(tp, 5755_PLUS) ||
  12900. tg3_flag(tp, 5780_CLASS))
  12901. tg3_flag_set(tp, 5750_PLUS);
  12902. if (tg3_asic_rev(tp) == ASIC_REV_5705 ||
  12903. tg3_flag(tp, 5750_PLUS))
  12904. tg3_flag_set(tp, 5705_PLUS);
  12905. }
  12906. static bool tg3_10_100_only_device(struct tg3 *tp,
  12907. const struct pci_device_id *ent)
  12908. {
  12909. u32 grc_misc_cfg = tr32(GRC_MISC_CFG) & GRC_MISC_CFG_BOARD_ID_MASK;
  12910. if ((tg3_asic_rev(tp) == ASIC_REV_5703 &&
  12911. (grc_misc_cfg == 0x8000 || grc_misc_cfg == 0x4000)) ||
  12912. (tp->phy_flags & TG3_PHYFLG_IS_FET))
  12913. return true;
  12914. if (ent->driver_data & TG3_DRV_DATA_FLAG_10_100_ONLY) {
  12915. if (tg3_asic_rev(tp) == ASIC_REV_5705) {
  12916. if (ent->driver_data & TG3_DRV_DATA_FLAG_5705_10_100)
  12917. return true;
  12918. } else {
  12919. return true;
  12920. }
  12921. }
  12922. return false;
  12923. }
  12924. static int tg3_get_invariants(struct tg3 *tp, const struct pci_device_id *ent)
  12925. {
  12926. u32 misc_ctrl_reg;
  12927. u32 pci_state_reg, grc_misc_cfg;
  12928. u32 val;
  12929. u16 pci_cmd;
  12930. int err;
  12931. /* Force memory write invalidate off. If we leave it on,
  12932. * then on 5700_BX chips we have to enable a workaround.
  12933. * The workaround is to set the TG3PCI_DMA_RW_CTRL boundary
  12934. * to match the cacheline size. The Broadcom driver have this
  12935. * workaround but turns MWI off all the times so never uses
  12936. * it. This seems to suggest that the workaround is insufficient.
  12937. */
  12938. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  12939. pci_cmd &= ~PCI_COMMAND_INVALIDATE;
  12940. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  12941. /* Important! -- Make sure register accesses are byteswapped
  12942. * correctly. Also, for those chips that require it, make
  12943. * sure that indirect register accesses are enabled before
  12944. * the first operation.
  12945. */
  12946. pci_read_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  12947. &misc_ctrl_reg);
  12948. tp->misc_host_ctrl |= (misc_ctrl_reg &
  12949. MISC_HOST_CTRL_CHIPREV);
  12950. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  12951. tp->misc_host_ctrl);
  12952. tg3_detect_asic_rev(tp, misc_ctrl_reg);
  12953. /* If we have 5702/03 A1 or A2 on certain ICH chipsets,
  12954. * we need to disable memory and use config. cycles
  12955. * only to access all registers. The 5702/03 chips
  12956. * can mistakenly decode the special cycles from the
  12957. * ICH chipsets as memory write cycles, causing corruption
  12958. * of register and memory space. Only certain ICH bridges
  12959. * will drive special cycles with non-zero data during the
  12960. * address phase which can fall within the 5703's address
  12961. * range. This is not an ICH bug as the PCI spec allows
  12962. * non-zero address during special cycles. However, only
  12963. * these ICH bridges are known to drive non-zero addresses
  12964. * during special cycles.
  12965. *
  12966. * Since special cycles do not cross PCI bridges, we only
  12967. * enable this workaround if the 5703 is on the secondary
  12968. * bus of these ICH bridges.
  12969. */
  12970. if ((tg3_chip_rev_id(tp) == CHIPREV_ID_5703_A1) ||
  12971. (tg3_chip_rev_id(tp) == CHIPREV_ID_5703_A2)) {
  12972. static struct tg3_dev_id {
  12973. u32 vendor;
  12974. u32 device;
  12975. u32 rev;
  12976. } ich_chipsets[] = {
  12977. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_8,
  12978. PCI_ANY_ID },
  12979. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_8,
  12980. PCI_ANY_ID },
  12981. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_11,
  12982. 0xa },
  12983. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_6,
  12984. PCI_ANY_ID },
  12985. { },
  12986. };
  12987. struct tg3_dev_id *pci_id = &ich_chipsets[0];
  12988. struct pci_dev *bridge = NULL;
  12989. while (pci_id->vendor != 0) {
  12990. bridge = pci_get_device(pci_id->vendor, pci_id->device,
  12991. bridge);
  12992. if (!bridge) {
  12993. pci_id++;
  12994. continue;
  12995. }
  12996. if (pci_id->rev != PCI_ANY_ID) {
  12997. if (bridge->revision > pci_id->rev)
  12998. continue;
  12999. }
  13000. if (bridge->subordinate &&
  13001. (bridge->subordinate->number ==
  13002. tp->pdev->bus->number)) {
  13003. tg3_flag_set(tp, ICH_WORKAROUND);
  13004. pci_dev_put(bridge);
  13005. break;
  13006. }
  13007. }
  13008. }
  13009. if (tg3_asic_rev(tp) == ASIC_REV_5701) {
  13010. static struct tg3_dev_id {
  13011. u32 vendor;
  13012. u32 device;
  13013. } bridge_chipsets[] = {
  13014. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0 },
  13015. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1 },
  13016. { },
  13017. };
  13018. struct tg3_dev_id *pci_id = &bridge_chipsets[0];
  13019. struct pci_dev *bridge = NULL;
  13020. while (pci_id->vendor != 0) {
  13021. bridge = pci_get_device(pci_id->vendor,
  13022. pci_id->device,
  13023. bridge);
  13024. if (!bridge) {
  13025. pci_id++;
  13026. continue;
  13027. }
  13028. if (bridge->subordinate &&
  13029. (bridge->subordinate->number <=
  13030. tp->pdev->bus->number) &&
  13031. (bridge->subordinate->busn_res.end >=
  13032. tp->pdev->bus->number)) {
  13033. tg3_flag_set(tp, 5701_DMA_BUG);
  13034. pci_dev_put(bridge);
  13035. break;
  13036. }
  13037. }
  13038. }
  13039. /* The EPB bridge inside 5714, 5715, and 5780 cannot support
  13040. * DMA addresses > 40-bit. This bridge may have other additional
  13041. * 57xx devices behind it in some 4-port NIC designs for example.
  13042. * Any tg3 device found behind the bridge will also need the 40-bit
  13043. * DMA workaround.
  13044. */
  13045. if (tg3_flag(tp, 5780_CLASS)) {
  13046. tg3_flag_set(tp, 40BIT_DMA_BUG);
  13047. tp->msi_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_MSI);
  13048. } else {
  13049. struct pci_dev *bridge = NULL;
  13050. do {
  13051. bridge = pci_get_device(PCI_VENDOR_ID_SERVERWORKS,
  13052. PCI_DEVICE_ID_SERVERWORKS_EPB,
  13053. bridge);
  13054. if (bridge && bridge->subordinate &&
  13055. (bridge->subordinate->number <=
  13056. tp->pdev->bus->number) &&
  13057. (bridge->subordinate->busn_res.end >=
  13058. tp->pdev->bus->number)) {
  13059. tg3_flag_set(tp, 40BIT_DMA_BUG);
  13060. pci_dev_put(bridge);
  13061. break;
  13062. }
  13063. } while (bridge);
  13064. }
  13065. if (tg3_asic_rev(tp) == ASIC_REV_5704 ||
  13066. tg3_asic_rev(tp) == ASIC_REV_5714)
  13067. tp->pdev_peer = tg3_find_peer(tp);
  13068. /* Determine TSO capabilities */
  13069. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5719_A0)
  13070. ; /* Do nothing. HW bug. */
  13071. else if (tg3_flag(tp, 57765_PLUS))
  13072. tg3_flag_set(tp, HW_TSO_3);
  13073. else if (tg3_flag(tp, 5755_PLUS) ||
  13074. tg3_asic_rev(tp) == ASIC_REV_5906)
  13075. tg3_flag_set(tp, HW_TSO_2);
  13076. else if (tg3_flag(tp, 5750_PLUS)) {
  13077. tg3_flag_set(tp, HW_TSO_1);
  13078. tg3_flag_set(tp, TSO_BUG);
  13079. if (tg3_asic_rev(tp) == ASIC_REV_5750 &&
  13080. tg3_chip_rev_id(tp) >= CHIPREV_ID_5750_C2)
  13081. tg3_flag_clear(tp, TSO_BUG);
  13082. } else if (tg3_asic_rev(tp) != ASIC_REV_5700 &&
  13083. tg3_asic_rev(tp) != ASIC_REV_5701 &&
  13084. tg3_chip_rev_id(tp) != CHIPREV_ID_5705_A0) {
  13085. tg3_flag_set(tp, FW_TSO);
  13086. tg3_flag_set(tp, TSO_BUG);
  13087. if (tg3_asic_rev(tp) == ASIC_REV_5705)
  13088. tp->fw_needed = FIRMWARE_TG3TSO5;
  13089. else
  13090. tp->fw_needed = FIRMWARE_TG3TSO;
  13091. }
  13092. /* Selectively allow TSO based on operating conditions */
  13093. if (tg3_flag(tp, HW_TSO_1) ||
  13094. tg3_flag(tp, HW_TSO_2) ||
  13095. tg3_flag(tp, HW_TSO_3) ||
  13096. tg3_flag(tp, FW_TSO)) {
  13097. /* For firmware TSO, assume ASF is disabled.
  13098. * We'll disable TSO later if we discover ASF
  13099. * is enabled in tg3_get_eeprom_hw_cfg().
  13100. */
  13101. tg3_flag_set(tp, TSO_CAPABLE);
  13102. } else {
  13103. tg3_flag_clear(tp, TSO_CAPABLE);
  13104. tg3_flag_clear(tp, TSO_BUG);
  13105. tp->fw_needed = NULL;
  13106. }
  13107. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0)
  13108. tp->fw_needed = FIRMWARE_TG3;
  13109. if (tg3_asic_rev(tp) == ASIC_REV_57766)
  13110. tp->fw_needed = FIRMWARE_TG357766;
  13111. tp->irq_max = 1;
  13112. if (tg3_flag(tp, 5750_PLUS)) {
  13113. tg3_flag_set(tp, SUPPORT_MSI);
  13114. if (tg3_chip_rev(tp) == CHIPREV_5750_AX ||
  13115. tg3_chip_rev(tp) == CHIPREV_5750_BX ||
  13116. (tg3_asic_rev(tp) == ASIC_REV_5714 &&
  13117. tg3_chip_rev_id(tp) <= CHIPREV_ID_5714_A2 &&
  13118. tp->pdev_peer == tp->pdev))
  13119. tg3_flag_clear(tp, SUPPORT_MSI);
  13120. if (tg3_flag(tp, 5755_PLUS) ||
  13121. tg3_asic_rev(tp) == ASIC_REV_5906) {
  13122. tg3_flag_set(tp, 1SHOT_MSI);
  13123. }
  13124. if (tg3_flag(tp, 57765_PLUS)) {
  13125. tg3_flag_set(tp, SUPPORT_MSIX);
  13126. tp->irq_max = TG3_IRQ_MAX_VECS;
  13127. }
  13128. }
  13129. tp->txq_max = 1;
  13130. tp->rxq_max = 1;
  13131. if (tp->irq_max > 1) {
  13132. tp->rxq_max = TG3_RSS_MAX_NUM_QS;
  13133. tg3_rss_init_dflt_indir_tbl(tp, TG3_RSS_MAX_NUM_QS);
  13134. if (tg3_asic_rev(tp) == ASIC_REV_5719 ||
  13135. tg3_asic_rev(tp) == ASIC_REV_5720)
  13136. tp->txq_max = tp->irq_max - 1;
  13137. }
  13138. if (tg3_flag(tp, 5755_PLUS) ||
  13139. tg3_asic_rev(tp) == ASIC_REV_5906)
  13140. tg3_flag_set(tp, SHORT_DMA_BUG);
  13141. if (tg3_asic_rev(tp) == ASIC_REV_5719)
  13142. tp->dma_limit = TG3_TX_BD_DMA_MAX_4K;
  13143. if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
  13144. tg3_asic_rev(tp) == ASIC_REV_5719 ||
  13145. tg3_asic_rev(tp) == ASIC_REV_5720 ||
  13146. tg3_asic_rev(tp) == ASIC_REV_5762)
  13147. tg3_flag_set(tp, LRG_PROD_RING_CAP);
  13148. if (tg3_flag(tp, 57765_PLUS) &&
  13149. tg3_chip_rev_id(tp) != CHIPREV_ID_5719_A0)
  13150. tg3_flag_set(tp, USE_JUMBO_BDFLAG);
  13151. if (!tg3_flag(tp, 5705_PLUS) ||
  13152. tg3_flag(tp, 5780_CLASS) ||
  13153. tg3_flag(tp, USE_JUMBO_BDFLAG))
  13154. tg3_flag_set(tp, JUMBO_CAPABLE);
  13155. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  13156. &pci_state_reg);
  13157. if (pci_is_pcie(tp->pdev)) {
  13158. u16 lnkctl;
  13159. tg3_flag_set(tp, PCI_EXPRESS);
  13160. pcie_capability_read_word(tp->pdev, PCI_EXP_LNKCTL, &lnkctl);
  13161. if (lnkctl & PCI_EXP_LNKCTL_CLKREQ_EN) {
  13162. if (tg3_asic_rev(tp) == ASIC_REV_5906) {
  13163. tg3_flag_clear(tp, HW_TSO_2);
  13164. tg3_flag_clear(tp, TSO_CAPABLE);
  13165. }
  13166. if (tg3_asic_rev(tp) == ASIC_REV_5784 ||
  13167. tg3_asic_rev(tp) == ASIC_REV_5761 ||
  13168. tg3_chip_rev_id(tp) == CHIPREV_ID_57780_A0 ||
  13169. tg3_chip_rev_id(tp) == CHIPREV_ID_57780_A1)
  13170. tg3_flag_set(tp, CLKREQ_BUG);
  13171. } else if (tg3_chip_rev_id(tp) == CHIPREV_ID_5717_A0) {
  13172. tg3_flag_set(tp, L1PLLPD_EN);
  13173. }
  13174. } else if (tg3_asic_rev(tp) == ASIC_REV_5785) {
  13175. /* BCM5785 devices are effectively PCIe devices, and should
  13176. * follow PCIe codepaths, but do not have a PCIe capabilities
  13177. * section.
  13178. */
  13179. tg3_flag_set(tp, PCI_EXPRESS);
  13180. } else if (!tg3_flag(tp, 5705_PLUS) ||
  13181. tg3_flag(tp, 5780_CLASS)) {
  13182. tp->pcix_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_PCIX);
  13183. if (!tp->pcix_cap) {
  13184. dev_err(&tp->pdev->dev,
  13185. "Cannot find PCI-X capability, aborting\n");
  13186. return -EIO;
  13187. }
  13188. if (!(pci_state_reg & PCISTATE_CONV_PCI_MODE))
  13189. tg3_flag_set(tp, PCIX_MODE);
  13190. }
  13191. /* If we have an AMD 762 or VIA K8T800 chipset, write
  13192. * reordering to the mailbox registers done by the host
  13193. * controller can cause major troubles. We read back from
  13194. * every mailbox register write to force the writes to be
  13195. * posted to the chip in order.
  13196. */
  13197. if (pci_dev_present(tg3_write_reorder_chipsets) &&
  13198. !tg3_flag(tp, PCI_EXPRESS))
  13199. tg3_flag_set(tp, MBOX_WRITE_REORDER);
  13200. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
  13201. &tp->pci_cacheline_sz);
  13202. pci_read_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  13203. &tp->pci_lat_timer);
  13204. if (tg3_asic_rev(tp) == ASIC_REV_5703 &&
  13205. tp->pci_lat_timer < 64) {
  13206. tp->pci_lat_timer = 64;
  13207. pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  13208. tp->pci_lat_timer);
  13209. }
  13210. /* Important! -- It is critical that the PCI-X hw workaround
  13211. * situation is decided before the first MMIO register access.
  13212. */
  13213. if (tg3_chip_rev(tp) == CHIPREV_5700_BX) {
  13214. /* 5700 BX chips need to have their TX producer index
  13215. * mailboxes written twice to workaround a bug.
  13216. */
  13217. tg3_flag_set(tp, TXD_MBOX_HWBUG);
  13218. /* If we are in PCI-X mode, enable register write workaround.
  13219. *
  13220. * The workaround is to use indirect register accesses
  13221. * for all chip writes not to mailbox registers.
  13222. */
  13223. if (tg3_flag(tp, PCIX_MODE)) {
  13224. u32 pm_reg;
  13225. tg3_flag_set(tp, PCIX_TARGET_HWBUG);
  13226. /* The chip can have it's power management PCI config
  13227. * space registers clobbered due to this bug.
  13228. * So explicitly force the chip into D0 here.
  13229. */
  13230. pci_read_config_dword(tp->pdev,
  13231. tp->pm_cap + PCI_PM_CTRL,
  13232. &pm_reg);
  13233. pm_reg &= ~PCI_PM_CTRL_STATE_MASK;
  13234. pm_reg |= PCI_PM_CTRL_PME_ENABLE | 0 /* D0 */;
  13235. pci_write_config_dword(tp->pdev,
  13236. tp->pm_cap + PCI_PM_CTRL,
  13237. pm_reg);
  13238. /* Also, force SERR#/PERR# in PCI command. */
  13239. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  13240. pci_cmd |= PCI_COMMAND_PARITY | PCI_COMMAND_SERR;
  13241. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  13242. }
  13243. }
  13244. if ((pci_state_reg & PCISTATE_BUS_SPEED_HIGH) != 0)
  13245. tg3_flag_set(tp, PCI_HIGH_SPEED);
  13246. if ((pci_state_reg & PCISTATE_BUS_32BIT) != 0)
  13247. tg3_flag_set(tp, PCI_32BIT);
  13248. /* Chip-specific fixup from Broadcom driver */
  13249. if ((tg3_chip_rev_id(tp) == CHIPREV_ID_5704_A0) &&
  13250. (!(pci_state_reg & PCISTATE_RETRY_SAME_DMA))) {
  13251. pci_state_reg |= PCISTATE_RETRY_SAME_DMA;
  13252. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, pci_state_reg);
  13253. }
  13254. /* Default fast path register access methods */
  13255. tp->read32 = tg3_read32;
  13256. tp->write32 = tg3_write32;
  13257. tp->read32_mbox = tg3_read32;
  13258. tp->write32_mbox = tg3_write32;
  13259. tp->write32_tx_mbox = tg3_write32;
  13260. tp->write32_rx_mbox = tg3_write32;
  13261. /* Various workaround register access methods */
  13262. if (tg3_flag(tp, PCIX_TARGET_HWBUG))
  13263. tp->write32 = tg3_write_indirect_reg32;
  13264. else if (tg3_asic_rev(tp) == ASIC_REV_5701 ||
  13265. (tg3_flag(tp, PCI_EXPRESS) &&
  13266. tg3_chip_rev_id(tp) == CHIPREV_ID_5750_A0)) {
  13267. /*
  13268. * Back to back register writes can cause problems on these
  13269. * chips, the workaround is to read back all reg writes
  13270. * except those to mailbox regs.
  13271. *
  13272. * See tg3_write_indirect_reg32().
  13273. */
  13274. tp->write32 = tg3_write_flush_reg32;
  13275. }
  13276. if (tg3_flag(tp, TXD_MBOX_HWBUG) || tg3_flag(tp, MBOX_WRITE_REORDER)) {
  13277. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  13278. if (tg3_flag(tp, MBOX_WRITE_REORDER))
  13279. tp->write32_rx_mbox = tg3_write_flush_reg32;
  13280. }
  13281. if (tg3_flag(tp, ICH_WORKAROUND)) {
  13282. tp->read32 = tg3_read_indirect_reg32;
  13283. tp->write32 = tg3_write_indirect_reg32;
  13284. tp->read32_mbox = tg3_read_indirect_mbox;
  13285. tp->write32_mbox = tg3_write_indirect_mbox;
  13286. tp->write32_tx_mbox = tg3_write_indirect_mbox;
  13287. tp->write32_rx_mbox = tg3_write_indirect_mbox;
  13288. iounmap(tp->regs);
  13289. tp->regs = NULL;
  13290. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  13291. pci_cmd &= ~PCI_COMMAND_MEMORY;
  13292. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  13293. }
  13294. if (tg3_asic_rev(tp) == ASIC_REV_5906) {
  13295. tp->read32_mbox = tg3_read32_mbox_5906;
  13296. tp->write32_mbox = tg3_write32_mbox_5906;
  13297. tp->write32_tx_mbox = tg3_write32_mbox_5906;
  13298. tp->write32_rx_mbox = tg3_write32_mbox_5906;
  13299. }
  13300. if (tp->write32 == tg3_write_indirect_reg32 ||
  13301. (tg3_flag(tp, PCIX_MODE) &&
  13302. (tg3_asic_rev(tp) == ASIC_REV_5700 ||
  13303. tg3_asic_rev(tp) == ASIC_REV_5701)))
  13304. tg3_flag_set(tp, SRAM_USE_CONFIG);
  13305. /* The memory arbiter has to be enabled in order for SRAM accesses
  13306. * to succeed. Normally on powerup the tg3 chip firmware will make
  13307. * sure it is enabled, but other entities such as system netboot
  13308. * code might disable it.
  13309. */
  13310. val = tr32(MEMARB_MODE);
  13311. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  13312. tp->pci_fn = PCI_FUNC(tp->pdev->devfn) & 3;
  13313. if (tg3_asic_rev(tp) == ASIC_REV_5704 ||
  13314. tg3_flag(tp, 5780_CLASS)) {
  13315. if (tg3_flag(tp, PCIX_MODE)) {
  13316. pci_read_config_dword(tp->pdev,
  13317. tp->pcix_cap + PCI_X_STATUS,
  13318. &val);
  13319. tp->pci_fn = val & 0x7;
  13320. }
  13321. } else if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
  13322. tg3_asic_rev(tp) == ASIC_REV_5719 ||
  13323. tg3_asic_rev(tp) == ASIC_REV_5720) {
  13324. tg3_read_mem(tp, NIC_SRAM_CPMU_STATUS, &val);
  13325. if ((val & NIC_SRAM_CPMUSTAT_SIG_MSK) != NIC_SRAM_CPMUSTAT_SIG)
  13326. val = tr32(TG3_CPMU_STATUS);
  13327. if (tg3_asic_rev(tp) == ASIC_REV_5717)
  13328. tp->pci_fn = (val & TG3_CPMU_STATUS_FMSK_5717) ? 1 : 0;
  13329. else
  13330. tp->pci_fn = (val & TG3_CPMU_STATUS_FMSK_5719) >>
  13331. TG3_CPMU_STATUS_FSHFT_5719;
  13332. }
  13333. if (tg3_flag(tp, FLUSH_POSTED_WRITES)) {
  13334. tp->write32_tx_mbox = tg3_write_flush_reg32;
  13335. tp->write32_rx_mbox = tg3_write_flush_reg32;
  13336. }
  13337. /* Get eeprom hw config before calling tg3_set_power_state().
  13338. * In particular, the TG3_FLAG_IS_NIC flag must be
  13339. * determined before calling tg3_set_power_state() so that
  13340. * we know whether or not to switch out of Vaux power.
  13341. * When the flag is set, it means that GPIO1 is used for eeprom
  13342. * write protect and also implies that it is a LOM where GPIOs
  13343. * are not used to switch power.
  13344. */
  13345. tg3_get_eeprom_hw_cfg(tp);
  13346. if (tg3_flag(tp, FW_TSO) && tg3_flag(tp, ENABLE_ASF)) {
  13347. tg3_flag_clear(tp, TSO_CAPABLE);
  13348. tg3_flag_clear(tp, TSO_BUG);
  13349. tp->fw_needed = NULL;
  13350. }
  13351. if (tg3_flag(tp, ENABLE_APE)) {
  13352. /* Allow reads and writes to the
  13353. * APE register and memory space.
  13354. */
  13355. pci_state_reg |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  13356. PCISTATE_ALLOW_APE_SHMEM_WR |
  13357. PCISTATE_ALLOW_APE_PSPACE_WR;
  13358. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE,
  13359. pci_state_reg);
  13360. tg3_ape_lock_init(tp);
  13361. }
  13362. /* Set up tp->grc_local_ctrl before calling
  13363. * tg3_pwrsrc_switch_to_vmain(). GPIO1 driven high
  13364. * will bring 5700's external PHY out of reset.
  13365. * It is also used as eeprom write protect on LOMs.
  13366. */
  13367. tp->grc_local_ctrl = GRC_LCLCTRL_INT_ON_ATTN | GRC_LCLCTRL_AUTO_SEEPROM;
  13368. if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
  13369. tg3_flag(tp, EEPROM_WRITE_PROT))
  13370. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  13371. GRC_LCLCTRL_GPIO_OUTPUT1);
  13372. /* Unused GPIO3 must be driven as output on 5752 because there
  13373. * are no pull-up resistors on unused GPIO pins.
  13374. */
  13375. else if (tg3_asic_rev(tp) == ASIC_REV_5752)
  13376. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  13377. if (tg3_asic_rev(tp) == ASIC_REV_5755 ||
  13378. tg3_asic_rev(tp) == ASIC_REV_57780 ||
  13379. tg3_flag(tp, 57765_CLASS))
  13380. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
  13381. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  13382. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
  13383. /* Turn off the debug UART. */
  13384. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
  13385. if (tg3_flag(tp, IS_NIC))
  13386. /* Keep VMain power. */
  13387. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  13388. GRC_LCLCTRL_GPIO_OUTPUT0;
  13389. }
  13390. if (tg3_asic_rev(tp) == ASIC_REV_5762)
  13391. tp->grc_local_ctrl |=
  13392. tr32(GRC_LOCAL_CTRL) & GRC_LCLCTRL_GPIO_UART_SEL;
  13393. /* Switch out of Vaux if it is a NIC */
  13394. tg3_pwrsrc_switch_to_vmain(tp);
  13395. /* Derive initial jumbo mode from MTU assigned in
  13396. * ether_setup() via the alloc_etherdev() call
  13397. */
  13398. if (tp->dev->mtu > ETH_DATA_LEN && !tg3_flag(tp, 5780_CLASS))
  13399. tg3_flag_set(tp, JUMBO_RING_ENABLE);
  13400. /* Determine WakeOnLan speed to use. */
  13401. if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
  13402. tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0 ||
  13403. tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B0 ||
  13404. tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B2) {
  13405. tg3_flag_clear(tp, WOL_SPEED_100MB);
  13406. } else {
  13407. tg3_flag_set(tp, WOL_SPEED_100MB);
  13408. }
  13409. if (tg3_asic_rev(tp) == ASIC_REV_5906)
  13410. tp->phy_flags |= TG3_PHYFLG_IS_FET;
  13411. /* A few boards don't want Ethernet@WireSpeed phy feature */
  13412. if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
  13413. (tg3_asic_rev(tp) == ASIC_REV_5705 &&
  13414. (tg3_chip_rev_id(tp) != CHIPREV_ID_5705_A0) &&
  13415. (tg3_chip_rev_id(tp) != CHIPREV_ID_5705_A1)) ||
  13416. (tp->phy_flags & TG3_PHYFLG_IS_FET) ||
  13417. (tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  13418. tp->phy_flags |= TG3_PHYFLG_NO_ETH_WIRE_SPEED;
  13419. if (tg3_chip_rev(tp) == CHIPREV_5703_AX ||
  13420. tg3_chip_rev(tp) == CHIPREV_5704_AX)
  13421. tp->phy_flags |= TG3_PHYFLG_ADC_BUG;
  13422. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5704_A0)
  13423. tp->phy_flags |= TG3_PHYFLG_5704_A0_BUG;
  13424. if (tg3_flag(tp, 5705_PLUS) &&
  13425. !(tp->phy_flags & TG3_PHYFLG_IS_FET) &&
  13426. tg3_asic_rev(tp) != ASIC_REV_5785 &&
  13427. tg3_asic_rev(tp) != ASIC_REV_57780 &&
  13428. !tg3_flag(tp, 57765_PLUS)) {
  13429. if (tg3_asic_rev(tp) == ASIC_REV_5755 ||
  13430. tg3_asic_rev(tp) == ASIC_REV_5787 ||
  13431. tg3_asic_rev(tp) == ASIC_REV_5784 ||
  13432. tg3_asic_rev(tp) == ASIC_REV_5761) {
  13433. if (tp->pdev->device != PCI_DEVICE_ID_TIGON3_5756 &&
  13434. tp->pdev->device != PCI_DEVICE_ID_TIGON3_5722)
  13435. tp->phy_flags |= TG3_PHYFLG_JITTER_BUG;
  13436. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5755M)
  13437. tp->phy_flags |= TG3_PHYFLG_ADJUST_TRIM;
  13438. } else
  13439. tp->phy_flags |= TG3_PHYFLG_BER_BUG;
  13440. }
  13441. if (tg3_asic_rev(tp) == ASIC_REV_5784 &&
  13442. tg3_chip_rev(tp) != CHIPREV_5784_AX) {
  13443. tp->phy_otp = tg3_read_otp_phycfg(tp);
  13444. if (tp->phy_otp == 0)
  13445. tp->phy_otp = TG3_OTP_DEFAULT;
  13446. }
  13447. if (tg3_flag(tp, CPMU_PRESENT))
  13448. tp->mi_mode = MAC_MI_MODE_500KHZ_CONST;
  13449. else
  13450. tp->mi_mode = MAC_MI_MODE_BASE;
  13451. tp->coalesce_mode = 0;
  13452. if (tg3_chip_rev(tp) != CHIPREV_5700_AX &&
  13453. tg3_chip_rev(tp) != CHIPREV_5700_BX)
  13454. tp->coalesce_mode |= HOSTCC_MODE_32BYTE;
  13455. /* Set these bits to enable statistics workaround. */
  13456. if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
  13457. tg3_chip_rev_id(tp) == CHIPREV_ID_5719_A0 ||
  13458. tg3_chip_rev_id(tp) == CHIPREV_ID_5720_A0) {
  13459. tp->coalesce_mode |= HOSTCC_MODE_ATTN;
  13460. tp->grc_mode |= GRC_MODE_IRQ_ON_FLOW_ATTN;
  13461. }
  13462. if (tg3_asic_rev(tp) == ASIC_REV_5785 ||
  13463. tg3_asic_rev(tp) == ASIC_REV_57780)
  13464. tg3_flag_set(tp, USE_PHYLIB);
  13465. err = tg3_mdio_init(tp);
  13466. if (err)
  13467. return err;
  13468. /* Initialize data/descriptor byte/word swapping. */
  13469. val = tr32(GRC_MODE);
  13470. if (tg3_asic_rev(tp) == ASIC_REV_5720 ||
  13471. tg3_asic_rev(tp) == ASIC_REV_5762)
  13472. val &= (GRC_MODE_BYTE_SWAP_B2HRX_DATA |
  13473. GRC_MODE_WORD_SWAP_B2HRX_DATA |
  13474. GRC_MODE_B2HRX_ENABLE |
  13475. GRC_MODE_HTX2B_ENABLE |
  13476. GRC_MODE_HOST_STACKUP);
  13477. else
  13478. val &= GRC_MODE_HOST_STACKUP;
  13479. tw32(GRC_MODE, val | tp->grc_mode);
  13480. tg3_switch_clocks(tp);
  13481. /* Clear this out for sanity. */
  13482. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  13483. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  13484. &pci_state_reg);
  13485. if ((pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0 &&
  13486. !tg3_flag(tp, PCIX_TARGET_HWBUG)) {
  13487. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0 ||
  13488. tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B0 ||
  13489. tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B2 ||
  13490. tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B5) {
  13491. void __iomem *sram_base;
  13492. /* Write some dummy words into the SRAM status block
  13493. * area, see if it reads back correctly. If the return
  13494. * value is bad, force enable the PCIX workaround.
  13495. */
  13496. sram_base = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_STATS_BLK;
  13497. writel(0x00000000, sram_base);
  13498. writel(0x00000000, sram_base + 4);
  13499. writel(0xffffffff, sram_base + 4);
  13500. if (readl(sram_base) != 0x00000000)
  13501. tg3_flag_set(tp, PCIX_TARGET_HWBUG);
  13502. }
  13503. }
  13504. udelay(50);
  13505. tg3_nvram_init(tp);
  13506. /* If the device has an NVRAM, no need to load patch firmware */
  13507. if (tg3_asic_rev(tp) == ASIC_REV_57766 &&
  13508. !tg3_flag(tp, NO_NVRAM))
  13509. tp->fw_needed = NULL;
  13510. grc_misc_cfg = tr32(GRC_MISC_CFG);
  13511. grc_misc_cfg &= GRC_MISC_CFG_BOARD_ID_MASK;
  13512. if (tg3_asic_rev(tp) == ASIC_REV_5705 &&
  13513. (grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788 ||
  13514. grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788M))
  13515. tg3_flag_set(tp, IS_5788);
  13516. if (!tg3_flag(tp, IS_5788) &&
  13517. tg3_asic_rev(tp) != ASIC_REV_5700)
  13518. tg3_flag_set(tp, TAGGED_STATUS);
  13519. if (tg3_flag(tp, TAGGED_STATUS)) {
  13520. tp->coalesce_mode |= (HOSTCC_MODE_CLRTICK_RXBD |
  13521. HOSTCC_MODE_CLRTICK_TXBD);
  13522. tp->misc_host_ctrl |= MISC_HOST_CTRL_TAGGED_STATUS;
  13523. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  13524. tp->misc_host_ctrl);
  13525. }
  13526. /* Preserve the APE MAC_MODE bits */
  13527. if (tg3_flag(tp, ENABLE_APE))
  13528. tp->mac_mode = MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
  13529. else
  13530. tp->mac_mode = 0;
  13531. if (tg3_10_100_only_device(tp, ent))
  13532. tp->phy_flags |= TG3_PHYFLG_10_100_ONLY;
  13533. err = tg3_phy_probe(tp);
  13534. if (err) {
  13535. dev_err(&tp->pdev->dev, "phy probe failed, err %d\n", err);
  13536. /* ... but do not return immediately ... */
  13537. tg3_mdio_fini(tp);
  13538. }
  13539. tg3_read_vpd(tp);
  13540. tg3_read_fw_ver(tp);
  13541. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  13542. tp->phy_flags &= ~TG3_PHYFLG_USE_MI_INTERRUPT;
  13543. } else {
  13544. if (tg3_asic_rev(tp) == ASIC_REV_5700)
  13545. tp->phy_flags |= TG3_PHYFLG_USE_MI_INTERRUPT;
  13546. else
  13547. tp->phy_flags &= ~TG3_PHYFLG_USE_MI_INTERRUPT;
  13548. }
  13549. /* 5700 {AX,BX} chips have a broken status block link
  13550. * change bit implementation, so we must use the
  13551. * status register in those cases.
  13552. */
  13553. if (tg3_asic_rev(tp) == ASIC_REV_5700)
  13554. tg3_flag_set(tp, USE_LINKCHG_REG);
  13555. else
  13556. tg3_flag_clear(tp, USE_LINKCHG_REG);
  13557. /* The led_ctrl is set during tg3_phy_probe, here we might
  13558. * have to force the link status polling mechanism based
  13559. * upon subsystem IDs.
  13560. */
  13561. if (tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL &&
  13562. tg3_asic_rev(tp) == ASIC_REV_5701 &&
  13563. !(tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
  13564. tp->phy_flags |= TG3_PHYFLG_USE_MI_INTERRUPT;
  13565. tg3_flag_set(tp, USE_LINKCHG_REG);
  13566. }
  13567. /* For all SERDES we poll the MAC status register. */
  13568. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  13569. tg3_flag_set(tp, POLL_SERDES);
  13570. else
  13571. tg3_flag_clear(tp, POLL_SERDES);
  13572. tp->rx_offset = NET_SKB_PAD + NET_IP_ALIGN;
  13573. tp->rx_copy_thresh = TG3_RX_COPY_THRESHOLD;
  13574. if (tg3_asic_rev(tp) == ASIC_REV_5701 &&
  13575. tg3_flag(tp, PCIX_MODE)) {
  13576. tp->rx_offset = NET_SKB_PAD;
  13577. #ifndef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS
  13578. tp->rx_copy_thresh = ~(u16)0;
  13579. #endif
  13580. }
  13581. tp->rx_std_ring_mask = TG3_RX_STD_RING_SIZE(tp) - 1;
  13582. tp->rx_jmb_ring_mask = TG3_RX_JMB_RING_SIZE(tp) - 1;
  13583. tp->rx_ret_ring_mask = tg3_rx_ret_ring_size(tp) - 1;
  13584. tp->rx_std_max_post = tp->rx_std_ring_mask + 1;
  13585. /* Increment the rx prod index on the rx std ring by at most
  13586. * 8 for these chips to workaround hw errata.
  13587. */
  13588. if (tg3_asic_rev(tp) == ASIC_REV_5750 ||
  13589. tg3_asic_rev(tp) == ASIC_REV_5752 ||
  13590. tg3_asic_rev(tp) == ASIC_REV_5755)
  13591. tp->rx_std_max_post = 8;
  13592. if (tg3_flag(tp, ASPM_WORKAROUND))
  13593. tp->pwrmgmt_thresh = tr32(PCIE_PWR_MGMT_THRESH) &
  13594. PCIE_PWR_MGMT_L1_THRESH_MSK;
  13595. return err;
  13596. }
  13597. #ifdef CONFIG_SPARC
  13598. static int tg3_get_macaddr_sparc(struct tg3 *tp)
  13599. {
  13600. struct net_device *dev = tp->dev;
  13601. struct pci_dev *pdev = tp->pdev;
  13602. struct device_node *dp = pci_device_to_OF_node(pdev);
  13603. const unsigned char *addr;
  13604. int len;
  13605. addr = of_get_property(dp, "local-mac-address", &len);
  13606. if (addr && len == 6) {
  13607. memcpy(dev->dev_addr, addr, 6);
  13608. return 0;
  13609. }
  13610. return -ENODEV;
  13611. }
  13612. static int tg3_get_default_macaddr_sparc(struct tg3 *tp)
  13613. {
  13614. struct net_device *dev = tp->dev;
  13615. memcpy(dev->dev_addr, idprom->id_ethaddr, 6);
  13616. return 0;
  13617. }
  13618. #endif
  13619. static int tg3_get_device_address(struct tg3 *tp)
  13620. {
  13621. struct net_device *dev = tp->dev;
  13622. u32 hi, lo, mac_offset;
  13623. int addr_ok = 0;
  13624. int err;
  13625. #ifdef CONFIG_SPARC
  13626. if (!tg3_get_macaddr_sparc(tp))
  13627. return 0;
  13628. #endif
  13629. if (tg3_flag(tp, IS_SSB_CORE)) {
  13630. err = ssb_gige_get_macaddr(tp->pdev, &dev->dev_addr[0]);
  13631. if (!err && is_valid_ether_addr(&dev->dev_addr[0]))
  13632. return 0;
  13633. }
  13634. mac_offset = 0x7c;
  13635. if (tg3_asic_rev(tp) == ASIC_REV_5704 ||
  13636. tg3_flag(tp, 5780_CLASS)) {
  13637. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  13638. mac_offset = 0xcc;
  13639. if (tg3_nvram_lock(tp))
  13640. tw32_f(NVRAM_CMD, NVRAM_CMD_RESET);
  13641. else
  13642. tg3_nvram_unlock(tp);
  13643. } else if (tg3_flag(tp, 5717_PLUS)) {
  13644. if (tp->pci_fn & 1)
  13645. mac_offset = 0xcc;
  13646. if (tp->pci_fn > 1)
  13647. mac_offset += 0x18c;
  13648. } else if (tg3_asic_rev(tp) == ASIC_REV_5906)
  13649. mac_offset = 0x10;
  13650. /* First try to get it from MAC address mailbox. */
  13651. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_HIGH_MBOX, &hi);
  13652. if ((hi >> 16) == 0x484b) {
  13653. dev->dev_addr[0] = (hi >> 8) & 0xff;
  13654. dev->dev_addr[1] = (hi >> 0) & 0xff;
  13655. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_LOW_MBOX, &lo);
  13656. dev->dev_addr[2] = (lo >> 24) & 0xff;
  13657. dev->dev_addr[3] = (lo >> 16) & 0xff;
  13658. dev->dev_addr[4] = (lo >> 8) & 0xff;
  13659. dev->dev_addr[5] = (lo >> 0) & 0xff;
  13660. /* Some old bootcode may report a 0 MAC address in SRAM */
  13661. addr_ok = is_valid_ether_addr(&dev->dev_addr[0]);
  13662. }
  13663. if (!addr_ok) {
  13664. /* Next, try NVRAM. */
  13665. if (!tg3_flag(tp, NO_NVRAM) &&
  13666. !tg3_nvram_read_be32(tp, mac_offset + 0, &hi) &&
  13667. !tg3_nvram_read_be32(tp, mac_offset + 4, &lo)) {
  13668. memcpy(&dev->dev_addr[0], ((char *)&hi) + 2, 2);
  13669. memcpy(&dev->dev_addr[2], (char *)&lo, sizeof(lo));
  13670. }
  13671. /* Finally just fetch it out of the MAC control regs. */
  13672. else {
  13673. hi = tr32(MAC_ADDR_0_HIGH);
  13674. lo = tr32(MAC_ADDR_0_LOW);
  13675. dev->dev_addr[5] = lo & 0xff;
  13676. dev->dev_addr[4] = (lo >> 8) & 0xff;
  13677. dev->dev_addr[3] = (lo >> 16) & 0xff;
  13678. dev->dev_addr[2] = (lo >> 24) & 0xff;
  13679. dev->dev_addr[1] = hi & 0xff;
  13680. dev->dev_addr[0] = (hi >> 8) & 0xff;
  13681. }
  13682. }
  13683. if (!is_valid_ether_addr(&dev->dev_addr[0])) {
  13684. #ifdef CONFIG_SPARC
  13685. if (!tg3_get_default_macaddr_sparc(tp))
  13686. return 0;
  13687. #endif
  13688. return -EINVAL;
  13689. }
  13690. return 0;
  13691. }
  13692. #define BOUNDARY_SINGLE_CACHELINE 1
  13693. #define BOUNDARY_MULTI_CACHELINE 2
  13694. static u32 tg3_calc_dma_bndry(struct tg3 *tp, u32 val)
  13695. {
  13696. int cacheline_size;
  13697. u8 byte;
  13698. int goal;
  13699. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE, &byte);
  13700. if (byte == 0)
  13701. cacheline_size = 1024;
  13702. else
  13703. cacheline_size = (int) byte * 4;
  13704. /* On 5703 and later chips, the boundary bits have no
  13705. * effect.
  13706. */
  13707. if (tg3_asic_rev(tp) != ASIC_REV_5700 &&
  13708. tg3_asic_rev(tp) != ASIC_REV_5701 &&
  13709. !tg3_flag(tp, PCI_EXPRESS))
  13710. goto out;
  13711. #if defined(CONFIG_PPC64) || defined(CONFIG_IA64) || defined(CONFIG_PARISC)
  13712. goal = BOUNDARY_MULTI_CACHELINE;
  13713. #else
  13714. #if defined(CONFIG_SPARC64) || defined(CONFIG_ALPHA)
  13715. goal = BOUNDARY_SINGLE_CACHELINE;
  13716. #else
  13717. goal = 0;
  13718. #endif
  13719. #endif
  13720. if (tg3_flag(tp, 57765_PLUS)) {
  13721. val = goal ? 0 : DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
  13722. goto out;
  13723. }
  13724. if (!goal)
  13725. goto out;
  13726. /* PCI controllers on most RISC systems tend to disconnect
  13727. * when a device tries to burst across a cache-line boundary.
  13728. * Therefore, letting tg3 do so just wastes PCI bandwidth.
  13729. *
  13730. * Unfortunately, for PCI-E there are only limited
  13731. * write-side controls for this, and thus for reads
  13732. * we will still get the disconnects. We'll also waste
  13733. * these PCI cycles for both read and write for chips
  13734. * other than 5700 and 5701 which do not implement the
  13735. * boundary bits.
  13736. */
  13737. if (tg3_flag(tp, PCIX_MODE) && !tg3_flag(tp, PCI_EXPRESS)) {
  13738. switch (cacheline_size) {
  13739. case 16:
  13740. case 32:
  13741. case 64:
  13742. case 128:
  13743. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  13744. val |= (DMA_RWCTRL_READ_BNDRY_128_PCIX |
  13745. DMA_RWCTRL_WRITE_BNDRY_128_PCIX);
  13746. } else {
  13747. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  13748. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  13749. }
  13750. break;
  13751. case 256:
  13752. val |= (DMA_RWCTRL_READ_BNDRY_256_PCIX |
  13753. DMA_RWCTRL_WRITE_BNDRY_256_PCIX);
  13754. break;
  13755. default:
  13756. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  13757. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  13758. break;
  13759. }
  13760. } else if (tg3_flag(tp, PCI_EXPRESS)) {
  13761. switch (cacheline_size) {
  13762. case 16:
  13763. case 32:
  13764. case 64:
  13765. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  13766. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  13767. val |= DMA_RWCTRL_WRITE_BNDRY_64_PCIE;
  13768. break;
  13769. }
  13770. /* fallthrough */
  13771. case 128:
  13772. default:
  13773. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  13774. val |= DMA_RWCTRL_WRITE_BNDRY_128_PCIE;
  13775. break;
  13776. }
  13777. } else {
  13778. switch (cacheline_size) {
  13779. case 16:
  13780. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  13781. val |= (DMA_RWCTRL_READ_BNDRY_16 |
  13782. DMA_RWCTRL_WRITE_BNDRY_16);
  13783. break;
  13784. }
  13785. /* fallthrough */
  13786. case 32:
  13787. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  13788. val |= (DMA_RWCTRL_READ_BNDRY_32 |
  13789. DMA_RWCTRL_WRITE_BNDRY_32);
  13790. break;
  13791. }
  13792. /* fallthrough */
  13793. case 64:
  13794. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  13795. val |= (DMA_RWCTRL_READ_BNDRY_64 |
  13796. DMA_RWCTRL_WRITE_BNDRY_64);
  13797. break;
  13798. }
  13799. /* fallthrough */
  13800. case 128:
  13801. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  13802. val |= (DMA_RWCTRL_READ_BNDRY_128 |
  13803. DMA_RWCTRL_WRITE_BNDRY_128);
  13804. break;
  13805. }
  13806. /* fallthrough */
  13807. case 256:
  13808. val |= (DMA_RWCTRL_READ_BNDRY_256 |
  13809. DMA_RWCTRL_WRITE_BNDRY_256);
  13810. break;
  13811. case 512:
  13812. val |= (DMA_RWCTRL_READ_BNDRY_512 |
  13813. DMA_RWCTRL_WRITE_BNDRY_512);
  13814. break;
  13815. case 1024:
  13816. default:
  13817. val |= (DMA_RWCTRL_READ_BNDRY_1024 |
  13818. DMA_RWCTRL_WRITE_BNDRY_1024);
  13819. break;
  13820. }
  13821. }
  13822. out:
  13823. return val;
  13824. }
  13825. static int tg3_do_test_dma(struct tg3 *tp, u32 *buf, dma_addr_t buf_dma,
  13826. int size, bool to_device)
  13827. {
  13828. struct tg3_internal_buffer_desc test_desc;
  13829. u32 sram_dma_descs;
  13830. int i, ret;
  13831. sram_dma_descs = NIC_SRAM_DMA_DESC_POOL_BASE;
  13832. tw32(FTQ_RCVBD_COMP_FIFO_ENQDEQ, 0);
  13833. tw32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ, 0);
  13834. tw32(RDMAC_STATUS, 0);
  13835. tw32(WDMAC_STATUS, 0);
  13836. tw32(BUFMGR_MODE, 0);
  13837. tw32(FTQ_RESET, 0);
  13838. test_desc.addr_hi = ((u64) buf_dma) >> 32;
  13839. test_desc.addr_lo = buf_dma & 0xffffffff;
  13840. test_desc.nic_mbuf = 0x00002100;
  13841. test_desc.len = size;
  13842. /*
  13843. * HP ZX1 was seeing test failures for 5701 cards running at 33Mhz
  13844. * the *second* time the tg3 driver was getting loaded after an
  13845. * initial scan.
  13846. *
  13847. * Broadcom tells me:
  13848. * ...the DMA engine is connected to the GRC block and a DMA
  13849. * reset may affect the GRC block in some unpredictable way...
  13850. * The behavior of resets to individual blocks has not been tested.
  13851. *
  13852. * Broadcom noted the GRC reset will also reset all sub-components.
  13853. */
  13854. if (to_device) {
  13855. test_desc.cqid_sqid = (13 << 8) | 2;
  13856. tw32_f(RDMAC_MODE, RDMAC_MODE_ENABLE);
  13857. udelay(40);
  13858. } else {
  13859. test_desc.cqid_sqid = (16 << 8) | 7;
  13860. tw32_f(WDMAC_MODE, WDMAC_MODE_ENABLE);
  13861. udelay(40);
  13862. }
  13863. test_desc.flags = 0x00000005;
  13864. for (i = 0; i < (sizeof(test_desc) / sizeof(u32)); i++) {
  13865. u32 val;
  13866. val = *(((u32 *)&test_desc) + i);
  13867. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR,
  13868. sram_dma_descs + (i * sizeof(u32)));
  13869. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  13870. }
  13871. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  13872. if (to_device)
  13873. tw32(FTQ_DMA_HIGH_READ_FIFO_ENQDEQ, sram_dma_descs);
  13874. else
  13875. tw32(FTQ_DMA_HIGH_WRITE_FIFO_ENQDEQ, sram_dma_descs);
  13876. ret = -ENODEV;
  13877. for (i = 0; i < 40; i++) {
  13878. u32 val;
  13879. if (to_device)
  13880. val = tr32(FTQ_RCVBD_COMP_FIFO_ENQDEQ);
  13881. else
  13882. val = tr32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ);
  13883. if ((val & 0xffff) == sram_dma_descs) {
  13884. ret = 0;
  13885. break;
  13886. }
  13887. udelay(100);
  13888. }
  13889. return ret;
  13890. }
  13891. #define TEST_BUFFER_SIZE 0x2000
  13892. static DEFINE_PCI_DEVICE_TABLE(tg3_dma_wait_state_chipsets) = {
  13893. { PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_UNI_N_PCI15) },
  13894. { },
  13895. };
  13896. static int tg3_test_dma(struct tg3 *tp)
  13897. {
  13898. dma_addr_t buf_dma;
  13899. u32 *buf, saved_dma_rwctrl;
  13900. int ret = 0;
  13901. buf = dma_alloc_coherent(&tp->pdev->dev, TEST_BUFFER_SIZE,
  13902. &buf_dma, GFP_KERNEL);
  13903. if (!buf) {
  13904. ret = -ENOMEM;
  13905. goto out_nofree;
  13906. }
  13907. tp->dma_rwctrl = ((0x7 << DMA_RWCTRL_PCI_WRITE_CMD_SHIFT) |
  13908. (0x6 << DMA_RWCTRL_PCI_READ_CMD_SHIFT));
  13909. tp->dma_rwctrl = tg3_calc_dma_bndry(tp, tp->dma_rwctrl);
  13910. if (tg3_flag(tp, 57765_PLUS))
  13911. goto out;
  13912. if (tg3_flag(tp, PCI_EXPRESS)) {
  13913. /* DMA read watermark not used on PCIE */
  13914. tp->dma_rwctrl |= 0x00180000;
  13915. } else if (!tg3_flag(tp, PCIX_MODE)) {
  13916. if (tg3_asic_rev(tp) == ASIC_REV_5705 ||
  13917. tg3_asic_rev(tp) == ASIC_REV_5750)
  13918. tp->dma_rwctrl |= 0x003f0000;
  13919. else
  13920. tp->dma_rwctrl |= 0x003f000f;
  13921. } else {
  13922. if (tg3_asic_rev(tp) == ASIC_REV_5703 ||
  13923. tg3_asic_rev(tp) == ASIC_REV_5704) {
  13924. u32 ccval = (tr32(TG3PCI_CLOCK_CTRL) & 0x1f);
  13925. u32 read_water = 0x7;
  13926. /* If the 5704 is behind the EPB bridge, we can
  13927. * do the less restrictive ONE_DMA workaround for
  13928. * better performance.
  13929. */
  13930. if (tg3_flag(tp, 40BIT_DMA_BUG) &&
  13931. tg3_asic_rev(tp) == ASIC_REV_5704)
  13932. tp->dma_rwctrl |= 0x8000;
  13933. else if (ccval == 0x6 || ccval == 0x7)
  13934. tp->dma_rwctrl |= DMA_RWCTRL_ONE_DMA;
  13935. if (tg3_asic_rev(tp) == ASIC_REV_5703)
  13936. read_water = 4;
  13937. /* Set bit 23 to enable PCIX hw bug fix */
  13938. tp->dma_rwctrl |=
  13939. (read_water << DMA_RWCTRL_READ_WATER_SHIFT) |
  13940. (0x3 << DMA_RWCTRL_WRITE_WATER_SHIFT) |
  13941. (1 << 23);
  13942. } else if (tg3_asic_rev(tp) == ASIC_REV_5780) {
  13943. /* 5780 always in PCIX mode */
  13944. tp->dma_rwctrl |= 0x00144000;
  13945. } else if (tg3_asic_rev(tp) == ASIC_REV_5714) {
  13946. /* 5714 always in PCIX mode */
  13947. tp->dma_rwctrl |= 0x00148000;
  13948. } else {
  13949. tp->dma_rwctrl |= 0x001b000f;
  13950. }
  13951. }
  13952. if (tg3_flag(tp, ONE_DMA_AT_ONCE))
  13953. tp->dma_rwctrl |= DMA_RWCTRL_ONE_DMA;
  13954. if (tg3_asic_rev(tp) == ASIC_REV_5703 ||
  13955. tg3_asic_rev(tp) == ASIC_REV_5704)
  13956. tp->dma_rwctrl &= 0xfffffff0;
  13957. if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
  13958. tg3_asic_rev(tp) == ASIC_REV_5701) {
  13959. /* Remove this if it causes problems for some boards. */
  13960. tp->dma_rwctrl |= DMA_RWCTRL_USE_MEM_READ_MULT;
  13961. /* On 5700/5701 chips, we need to set this bit.
  13962. * Otherwise the chip will issue cacheline transactions
  13963. * to streamable DMA memory with not all the byte
  13964. * enables turned on. This is an error on several
  13965. * RISC PCI controllers, in particular sparc64.
  13966. *
  13967. * On 5703/5704 chips, this bit has been reassigned
  13968. * a different meaning. In particular, it is used
  13969. * on those chips to enable a PCI-X workaround.
  13970. */
  13971. tp->dma_rwctrl |= DMA_RWCTRL_ASSERT_ALL_BE;
  13972. }
  13973. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  13974. #if 0
  13975. /* Unneeded, already done by tg3_get_invariants. */
  13976. tg3_switch_clocks(tp);
  13977. #endif
  13978. if (tg3_asic_rev(tp) != ASIC_REV_5700 &&
  13979. tg3_asic_rev(tp) != ASIC_REV_5701)
  13980. goto out;
  13981. /* It is best to perform DMA test with maximum write burst size
  13982. * to expose the 5700/5701 write DMA bug.
  13983. */
  13984. saved_dma_rwctrl = tp->dma_rwctrl;
  13985. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  13986. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  13987. while (1) {
  13988. u32 *p = buf, i;
  13989. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++)
  13990. p[i] = i;
  13991. /* Send the buffer to the chip. */
  13992. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, true);
  13993. if (ret) {
  13994. dev_err(&tp->pdev->dev,
  13995. "%s: Buffer write failed. err = %d\n",
  13996. __func__, ret);
  13997. break;
  13998. }
  13999. #if 0
  14000. /* validate data reached card RAM correctly. */
  14001. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  14002. u32 val;
  14003. tg3_read_mem(tp, 0x2100 + (i*4), &val);
  14004. if (le32_to_cpu(val) != p[i]) {
  14005. dev_err(&tp->pdev->dev,
  14006. "%s: Buffer corrupted on device! "
  14007. "(%d != %d)\n", __func__, val, i);
  14008. /* ret = -ENODEV here? */
  14009. }
  14010. p[i] = 0;
  14011. }
  14012. #endif
  14013. /* Now read it back. */
  14014. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, false);
  14015. if (ret) {
  14016. dev_err(&tp->pdev->dev, "%s: Buffer read failed. "
  14017. "err = %d\n", __func__, ret);
  14018. break;
  14019. }
  14020. /* Verify it. */
  14021. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  14022. if (p[i] == i)
  14023. continue;
  14024. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  14025. DMA_RWCTRL_WRITE_BNDRY_16) {
  14026. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  14027. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  14028. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  14029. break;
  14030. } else {
  14031. dev_err(&tp->pdev->dev,
  14032. "%s: Buffer corrupted on read back! "
  14033. "(%d != %d)\n", __func__, p[i], i);
  14034. ret = -ENODEV;
  14035. goto out;
  14036. }
  14037. }
  14038. if (i == (TEST_BUFFER_SIZE / sizeof(u32))) {
  14039. /* Success. */
  14040. ret = 0;
  14041. break;
  14042. }
  14043. }
  14044. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  14045. DMA_RWCTRL_WRITE_BNDRY_16) {
  14046. /* DMA test passed without adjusting DMA boundary,
  14047. * now look for chipsets that are known to expose the
  14048. * DMA bug without failing the test.
  14049. */
  14050. if (pci_dev_present(tg3_dma_wait_state_chipsets)) {
  14051. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  14052. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  14053. } else {
  14054. /* Safe to use the calculated DMA boundary. */
  14055. tp->dma_rwctrl = saved_dma_rwctrl;
  14056. }
  14057. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  14058. }
  14059. out:
  14060. dma_free_coherent(&tp->pdev->dev, TEST_BUFFER_SIZE, buf, buf_dma);
  14061. out_nofree:
  14062. return ret;
  14063. }
  14064. static void tg3_init_bufmgr_config(struct tg3 *tp)
  14065. {
  14066. if (tg3_flag(tp, 57765_PLUS)) {
  14067. tp->bufmgr_config.mbuf_read_dma_low_water =
  14068. DEFAULT_MB_RDMA_LOW_WATER_5705;
  14069. tp->bufmgr_config.mbuf_mac_rx_low_water =
  14070. DEFAULT_MB_MACRX_LOW_WATER_57765;
  14071. tp->bufmgr_config.mbuf_high_water =
  14072. DEFAULT_MB_HIGH_WATER_57765;
  14073. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  14074. DEFAULT_MB_RDMA_LOW_WATER_5705;
  14075. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  14076. DEFAULT_MB_MACRX_LOW_WATER_JUMBO_57765;
  14077. tp->bufmgr_config.mbuf_high_water_jumbo =
  14078. DEFAULT_MB_HIGH_WATER_JUMBO_57765;
  14079. } else if (tg3_flag(tp, 5705_PLUS)) {
  14080. tp->bufmgr_config.mbuf_read_dma_low_water =
  14081. DEFAULT_MB_RDMA_LOW_WATER_5705;
  14082. tp->bufmgr_config.mbuf_mac_rx_low_water =
  14083. DEFAULT_MB_MACRX_LOW_WATER_5705;
  14084. tp->bufmgr_config.mbuf_high_water =
  14085. DEFAULT_MB_HIGH_WATER_5705;
  14086. if (tg3_asic_rev(tp) == ASIC_REV_5906) {
  14087. tp->bufmgr_config.mbuf_mac_rx_low_water =
  14088. DEFAULT_MB_MACRX_LOW_WATER_5906;
  14089. tp->bufmgr_config.mbuf_high_water =
  14090. DEFAULT_MB_HIGH_WATER_5906;
  14091. }
  14092. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  14093. DEFAULT_MB_RDMA_LOW_WATER_JUMBO_5780;
  14094. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  14095. DEFAULT_MB_MACRX_LOW_WATER_JUMBO_5780;
  14096. tp->bufmgr_config.mbuf_high_water_jumbo =
  14097. DEFAULT_MB_HIGH_WATER_JUMBO_5780;
  14098. } else {
  14099. tp->bufmgr_config.mbuf_read_dma_low_water =
  14100. DEFAULT_MB_RDMA_LOW_WATER;
  14101. tp->bufmgr_config.mbuf_mac_rx_low_water =
  14102. DEFAULT_MB_MACRX_LOW_WATER;
  14103. tp->bufmgr_config.mbuf_high_water =
  14104. DEFAULT_MB_HIGH_WATER;
  14105. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  14106. DEFAULT_MB_RDMA_LOW_WATER_JUMBO;
  14107. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  14108. DEFAULT_MB_MACRX_LOW_WATER_JUMBO;
  14109. tp->bufmgr_config.mbuf_high_water_jumbo =
  14110. DEFAULT_MB_HIGH_WATER_JUMBO;
  14111. }
  14112. tp->bufmgr_config.dma_low_water = DEFAULT_DMA_LOW_WATER;
  14113. tp->bufmgr_config.dma_high_water = DEFAULT_DMA_HIGH_WATER;
  14114. }
  14115. static char *tg3_phy_string(struct tg3 *tp)
  14116. {
  14117. switch (tp->phy_id & TG3_PHY_ID_MASK) {
  14118. case TG3_PHY_ID_BCM5400: return "5400";
  14119. case TG3_PHY_ID_BCM5401: return "5401";
  14120. case TG3_PHY_ID_BCM5411: return "5411";
  14121. case TG3_PHY_ID_BCM5701: return "5701";
  14122. case TG3_PHY_ID_BCM5703: return "5703";
  14123. case TG3_PHY_ID_BCM5704: return "5704";
  14124. case TG3_PHY_ID_BCM5705: return "5705";
  14125. case TG3_PHY_ID_BCM5750: return "5750";
  14126. case TG3_PHY_ID_BCM5752: return "5752";
  14127. case TG3_PHY_ID_BCM5714: return "5714";
  14128. case TG3_PHY_ID_BCM5780: return "5780";
  14129. case TG3_PHY_ID_BCM5755: return "5755";
  14130. case TG3_PHY_ID_BCM5787: return "5787";
  14131. case TG3_PHY_ID_BCM5784: return "5784";
  14132. case TG3_PHY_ID_BCM5756: return "5722/5756";
  14133. case TG3_PHY_ID_BCM5906: return "5906";
  14134. case TG3_PHY_ID_BCM5761: return "5761";
  14135. case TG3_PHY_ID_BCM5718C: return "5718C";
  14136. case TG3_PHY_ID_BCM5718S: return "5718S";
  14137. case TG3_PHY_ID_BCM57765: return "57765";
  14138. case TG3_PHY_ID_BCM5719C: return "5719C";
  14139. case TG3_PHY_ID_BCM5720C: return "5720C";
  14140. case TG3_PHY_ID_BCM5762: return "5762C";
  14141. case TG3_PHY_ID_BCM8002: return "8002/serdes";
  14142. case 0: return "serdes";
  14143. default: return "unknown";
  14144. }
  14145. }
  14146. static char *tg3_bus_string(struct tg3 *tp, char *str)
  14147. {
  14148. if (tg3_flag(tp, PCI_EXPRESS)) {
  14149. strcpy(str, "PCI Express");
  14150. return str;
  14151. } else if (tg3_flag(tp, PCIX_MODE)) {
  14152. u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL) & 0x1f;
  14153. strcpy(str, "PCIX:");
  14154. if ((clock_ctrl == 7) ||
  14155. ((tr32(GRC_MISC_CFG) & GRC_MISC_CFG_BOARD_ID_MASK) ==
  14156. GRC_MISC_CFG_BOARD_ID_5704CIOBE))
  14157. strcat(str, "133MHz");
  14158. else if (clock_ctrl == 0)
  14159. strcat(str, "33MHz");
  14160. else if (clock_ctrl == 2)
  14161. strcat(str, "50MHz");
  14162. else if (clock_ctrl == 4)
  14163. strcat(str, "66MHz");
  14164. else if (clock_ctrl == 6)
  14165. strcat(str, "100MHz");
  14166. } else {
  14167. strcpy(str, "PCI:");
  14168. if (tg3_flag(tp, PCI_HIGH_SPEED))
  14169. strcat(str, "66MHz");
  14170. else
  14171. strcat(str, "33MHz");
  14172. }
  14173. if (tg3_flag(tp, PCI_32BIT))
  14174. strcat(str, ":32-bit");
  14175. else
  14176. strcat(str, ":64-bit");
  14177. return str;
  14178. }
  14179. static void tg3_init_coal(struct tg3 *tp)
  14180. {
  14181. struct ethtool_coalesce *ec = &tp->coal;
  14182. memset(ec, 0, sizeof(*ec));
  14183. ec->cmd = ETHTOOL_GCOALESCE;
  14184. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS;
  14185. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS;
  14186. ec->rx_max_coalesced_frames = LOW_RXMAX_FRAMES;
  14187. ec->tx_max_coalesced_frames = LOW_TXMAX_FRAMES;
  14188. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT;
  14189. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT;
  14190. ec->rx_max_coalesced_frames_irq = DEFAULT_RXCOAL_MAXF_INT;
  14191. ec->tx_max_coalesced_frames_irq = DEFAULT_TXCOAL_MAXF_INT;
  14192. ec->stats_block_coalesce_usecs = DEFAULT_STAT_COAL_TICKS;
  14193. if (tp->coalesce_mode & (HOSTCC_MODE_CLRTICK_RXBD |
  14194. HOSTCC_MODE_CLRTICK_TXBD)) {
  14195. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS_CLRTCKS;
  14196. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT_CLRTCKS;
  14197. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS_CLRTCKS;
  14198. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT_CLRTCKS;
  14199. }
  14200. if (tg3_flag(tp, 5705_PLUS)) {
  14201. ec->rx_coalesce_usecs_irq = 0;
  14202. ec->tx_coalesce_usecs_irq = 0;
  14203. ec->stats_block_coalesce_usecs = 0;
  14204. }
  14205. }
  14206. static int tg3_init_one(struct pci_dev *pdev,
  14207. const struct pci_device_id *ent)
  14208. {
  14209. struct net_device *dev;
  14210. struct tg3 *tp;
  14211. int i, err, pm_cap;
  14212. u32 sndmbx, rcvmbx, intmbx;
  14213. char str[40];
  14214. u64 dma_mask, persist_dma_mask;
  14215. netdev_features_t features = 0;
  14216. printk_once(KERN_INFO "%s\n", version);
  14217. err = pci_enable_device(pdev);
  14218. if (err) {
  14219. dev_err(&pdev->dev, "Cannot enable PCI device, aborting\n");
  14220. return err;
  14221. }
  14222. err = pci_request_regions(pdev, DRV_MODULE_NAME);
  14223. if (err) {
  14224. dev_err(&pdev->dev, "Cannot obtain PCI resources, aborting\n");
  14225. goto err_out_disable_pdev;
  14226. }
  14227. pci_set_master(pdev);
  14228. /* Find power-management capability. */
  14229. pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
  14230. if (pm_cap == 0) {
  14231. dev_err(&pdev->dev,
  14232. "Cannot find Power Management capability, aborting\n");
  14233. err = -EIO;
  14234. goto err_out_free_res;
  14235. }
  14236. err = pci_set_power_state(pdev, PCI_D0);
  14237. if (err) {
  14238. dev_err(&pdev->dev, "Transition to D0 failed, aborting\n");
  14239. goto err_out_free_res;
  14240. }
  14241. dev = alloc_etherdev_mq(sizeof(*tp), TG3_IRQ_MAX_VECS);
  14242. if (!dev) {
  14243. err = -ENOMEM;
  14244. goto err_out_power_down;
  14245. }
  14246. SET_NETDEV_DEV(dev, &pdev->dev);
  14247. tp = netdev_priv(dev);
  14248. tp->pdev = pdev;
  14249. tp->dev = dev;
  14250. tp->pm_cap = pm_cap;
  14251. tp->rx_mode = TG3_DEF_RX_MODE;
  14252. tp->tx_mode = TG3_DEF_TX_MODE;
  14253. tp->irq_sync = 1;
  14254. if (tg3_debug > 0)
  14255. tp->msg_enable = tg3_debug;
  14256. else
  14257. tp->msg_enable = TG3_DEF_MSG_ENABLE;
  14258. if (pdev_is_ssb_gige_core(pdev)) {
  14259. tg3_flag_set(tp, IS_SSB_CORE);
  14260. if (ssb_gige_must_flush_posted_writes(pdev))
  14261. tg3_flag_set(tp, FLUSH_POSTED_WRITES);
  14262. if (ssb_gige_one_dma_at_once(pdev))
  14263. tg3_flag_set(tp, ONE_DMA_AT_ONCE);
  14264. if (ssb_gige_have_roboswitch(pdev))
  14265. tg3_flag_set(tp, ROBOSWITCH);
  14266. if (ssb_gige_is_rgmii(pdev))
  14267. tg3_flag_set(tp, RGMII_MODE);
  14268. }
  14269. /* The word/byte swap controls here control register access byte
  14270. * swapping. DMA data byte swapping is controlled in the GRC_MODE
  14271. * setting below.
  14272. */
  14273. tp->misc_host_ctrl =
  14274. MISC_HOST_CTRL_MASK_PCI_INT |
  14275. MISC_HOST_CTRL_WORD_SWAP |
  14276. MISC_HOST_CTRL_INDIR_ACCESS |
  14277. MISC_HOST_CTRL_PCISTATE_RW;
  14278. /* The NONFRM (non-frame) byte/word swap controls take effect
  14279. * on descriptor entries, anything which isn't packet data.
  14280. *
  14281. * The StrongARM chips on the board (one for tx, one for rx)
  14282. * are running in big-endian mode.
  14283. */
  14284. tp->grc_mode = (GRC_MODE_WSWAP_DATA | GRC_MODE_BSWAP_DATA |
  14285. GRC_MODE_WSWAP_NONFRM_DATA);
  14286. #ifdef __BIG_ENDIAN
  14287. tp->grc_mode |= GRC_MODE_BSWAP_NONFRM_DATA;
  14288. #endif
  14289. spin_lock_init(&tp->lock);
  14290. spin_lock_init(&tp->indirect_lock);
  14291. INIT_WORK(&tp->reset_task, tg3_reset_task);
  14292. tp->regs = pci_ioremap_bar(pdev, BAR_0);
  14293. if (!tp->regs) {
  14294. dev_err(&pdev->dev, "Cannot map device registers, aborting\n");
  14295. err = -ENOMEM;
  14296. goto err_out_free_dev;
  14297. }
  14298. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  14299. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761E ||
  14300. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S ||
  14301. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761SE ||
  14302. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
  14303. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717_C ||
  14304. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 ||
  14305. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5719 ||
  14306. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5720 ||
  14307. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5762 ||
  14308. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5725 ||
  14309. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5727) {
  14310. tg3_flag_set(tp, ENABLE_APE);
  14311. tp->aperegs = pci_ioremap_bar(pdev, BAR_2);
  14312. if (!tp->aperegs) {
  14313. dev_err(&pdev->dev,
  14314. "Cannot map APE registers, aborting\n");
  14315. err = -ENOMEM;
  14316. goto err_out_iounmap;
  14317. }
  14318. }
  14319. tp->rx_pending = TG3_DEF_RX_RING_PENDING;
  14320. tp->rx_jumbo_pending = TG3_DEF_RX_JUMBO_RING_PENDING;
  14321. dev->ethtool_ops = &tg3_ethtool_ops;
  14322. dev->watchdog_timeo = TG3_TX_TIMEOUT;
  14323. dev->netdev_ops = &tg3_netdev_ops;
  14324. dev->irq = pdev->irq;
  14325. err = tg3_get_invariants(tp, ent);
  14326. if (err) {
  14327. dev_err(&pdev->dev,
  14328. "Problem fetching invariants of chip, aborting\n");
  14329. goto err_out_apeunmap;
  14330. }
  14331. /* The EPB bridge inside 5714, 5715, and 5780 and any
  14332. * device behind the EPB cannot support DMA addresses > 40-bit.
  14333. * On 64-bit systems with IOMMU, use 40-bit dma_mask.
  14334. * On 64-bit systems without IOMMU, use 64-bit dma_mask and
  14335. * do DMA address check in tg3_start_xmit().
  14336. */
  14337. if (tg3_flag(tp, IS_5788))
  14338. persist_dma_mask = dma_mask = DMA_BIT_MASK(32);
  14339. else if (tg3_flag(tp, 40BIT_DMA_BUG)) {
  14340. persist_dma_mask = dma_mask = DMA_BIT_MASK(40);
  14341. #ifdef CONFIG_HIGHMEM
  14342. dma_mask = DMA_BIT_MASK(64);
  14343. #endif
  14344. } else
  14345. persist_dma_mask = dma_mask = DMA_BIT_MASK(64);
  14346. /* Configure DMA attributes. */
  14347. if (dma_mask > DMA_BIT_MASK(32)) {
  14348. err = pci_set_dma_mask(pdev, dma_mask);
  14349. if (!err) {
  14350. features |= NETIF_F_HIGHDMA;
  14351. err = pci_set_consistent_dma_mask(pdev,
  14352. persist_dma_mask);
  14353. if (err < 0) {
  14354. dev_err(&pdev->dev, "Unable to obtain 64 bit "
  14355. "DMA for consistent allocations\n");
  14356. goto err_out_apeunmap;
  14357. }
  14358. }
  14359. }
  14360. if (err || dma_mask == DMA_BIT_MASK(32)) {
  14361. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  14362. if (err) {
  14363. dev_err(&pdev->dev,
  14364. "No usable DMA configuration, aborting\n");
  14365. goto err_out_apeunmap;
  14366. }
  14367. }
  14368. tg3_init_bufmgr_config(tp);
  14369. features |= NETIF_F_HW_VLAN_CTAG_TX | NETIF_F_HW_VLAN_CTAG_RX;
  14370. /* 5700 B0 chips do not support checksumming correctly due
  14371. * to hardware bugs.
  14372. */
  14373. if (tg3_chip_rev_id(tp) != CHIPREV_ID_5700_B0) {
  14374. features |= NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_RXCSUM;
  14375. if (tg3_flag(tp, 5755_PLUS))
  14376. features |= NETIF_F_IPV6_CSUM;
  14377. }
  14378. /* TSO is on by default on chips that support hardware TSO.
  14379. * Firmware TSO on older chips gives lower performance, so it
  14380. * is off by default, but can be enabled using ethtool.
  14381. */
  14382. if ((tg3_flag(tp, HW_TSO_1) ||
  14383. tg3_flag(tp, HW_TSO_2) ||
  14384. tg3_flag(tp, HW_TSO_3)) &&
  14385. (features & NETIF_F_IP_CSUM))
  14386. features |= NETIF_F_TSO;
  14387. if (tg3_flag(tp, HW_TSO_2) || tg3_flag(tp, HW_TSO_3)) {
  14388. if (features & NETIF_F_IPV6_CSUM)
  14389. features |= NETIF_F_TSO6;
  14390. if (tg3_flag(tp, HW_TSO_3) ||
  14391. tg3_asic_rev(tp) == ASIC_REV_5761 ||
  14392. (tg3_asic_rev(tp) == ASIC_REV_5784 &&
  14393. tg3_chip_rev(tp) != CHIPREV_5784_AX) ||
  14394. tg3_asic_rev(tp) == ASIC_REV_5785 ||
  14395. tg3_asic_rev(tp) == ASIC_REV_57780)
  14396. features |= NETIF_F_TSO_ECN;
  14397. }
  14398. dev->features |= features;
  14399. dev->vlan_features |= features;
  14400. /*
  14401. * Add loopback capability only for a subset of devices that support
  14402. * MAC-LOOPBACK. Eventually this need to be enhanced to allow INT-PHY
  14403. * loopback for the remaining devices.
  14404. */
  14405. if (tg3_asic_rev(tp) != ASIC_REV_5780 &&
  14406. !tg3_flag(tp, CPMU_PRESENT))
  14407. /* Add the loopback capability */
  14408. features |= NETIF_F_LOOPBACK;
  14409. dev->hw_features |= features;
  14410. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5705_A1 &&
  14411. !tg3_flag(tp, TSO_CAPABLE) &&
  14412. !(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH)) {
  14413. tg3_flag_set(tp, MAX_RXPEND_64);
  14414. tp->rx_pending = 63;
  14415. }
  14416. err = tg3_get_device_address(tp);
  14417. if (err) {
  14418. dev_err(&pdev->dev,
  14419. "Could not obtain valid ethernet address, aborting\n");
  14420. goto err_out_apeunmap;
  14421. }
  14422. /*
  14423. * Reset chip in case UNDI or EFI driver did not shutdown
  14424. * DMA self test will enable WDMAC and we'll see (spurious)
  14425. * pending DMA on the PCI bus at that point.
  14426. */
  14427. if ((tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE) ||
  14428. (tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  14429. tw32(MEMARB_MODE, MEMARB_MODE_ENABLE);
  14430. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  14431. }
  14432. err = tg3_test_dma(tp);
  14433. if (err) {
  14434. dev_err(&pdev->dev, "DMA engine test failed, aborting\n");
  14435. goto err_out_apeunmap;
  14436. }
  14437. intmbx = MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW;
  14438. rcvmbx = MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW;
  14439. sndmbx = MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW;
  14440. for (i = 0; i < tp->irq_max; i++) {
  14441. struct tg3_napi *tnapi = &tp->napi[i];
  14442. tnapi->tp = tp;
  14443. tnapi->tx_pending = TG3_DEF_TX_RING_PENDING;
  14444. tnapi->int_mbox = intmbx;
  14445. if (i <= 4)
  14446. intmbx += 0x8;
  14447. else
  14448. intmbx += 0x4;
  14449. tnapi->consmbox = rcvmbx;
  14450. tnapi->prodmbox = sndmbx;
  14451. if (i)
  14452. tnapi->coal_now = HOSTCC_MODE_COAL_VEC1_NOW << (i - 1);
  14453. else
  14454. tnapi->coal_now = HOSTCC_MODE_NOW;
  14455. if (!tg3_flag(tp, SUPPORT_MSIX))
  14456. break;
  14457. /*
  14458. * If we support MSIX, we'll be using RSS. If we're using
  14459. * RSS, the first vector only handles link interrupts and the
  14460. * remaining vectors handle rx and tx interrupts. Reuse the
  14461. * mailbox values for the next iteration. The values we setup
  14462. * above are still useful for the single vectored mode.
  14463. */
  14464. if (!i)
  14465. continue;
  14466. rcvmbx += 0x8;
  14467. if (sndmbx & 0x4)
  14468. sndmbx -= 0x4;
  14469. else
  14470. sndmbx += 0xc;
  14471. }
  14472. tg3_init_coal(tp);
  14473. pci_set_drvdata(pdev, dev);
  14474. if (tg3_asic_rev(tp) == ASIC_REV_5719 ||
  14475. tg3_asic_rev(tp) == ASIC_REV_5720 ||
  14476. tg3_asic_rev(tp) == ASIC_REV_5762)
  14477. tg3_flag_set(tp, PTP_CAPABLE);
  14478. if (tg3_flag(tp, 5717_PLUS)) {
  14479. /* Resume a low-power mode */
  14480. tg3_frob_aux_power(tp, false);
  14481. }
  14482. tg3_timer_init(tp);
  14483. tg3_carrier_off(tp);
  14484. err = register_netdev(dev);
  14485. if (err) {
  14486. dev_err(&pdev->dev, "Cannot register net device, aborting\n");
  14487. goto err_out_apeunmap;
  14488. }
  14489. netdev_info(dev, "Tigon3 [partno(%s) rev %04x] (%s) MAC address %pM\n",
  14490. tp->board_part_number,
  14491. tg3_chip_rev_id(tp),
  14492. tg3_bus_string(tp, str),
  14493. dev->dev_addr);
  14494. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
  14495. struct phy_device *phydev;
  14496. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  14497. netdev_info(dev,
  14498. "attached PHY driver [%s] (mii_bus:phy_addr=%s)\n",
  14499. phydev->drv->name, dev_name(&phydev->dev));
  14500. } else {
  14501. char *ethtype;
  14502. if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
  14503. ethtype = "10/100Base-TX";
  14504. else if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
  14505. ethtype = "1000Base-SX";
  14506. else
  14507. ethtype = "10/100/1000Base-T";
  14508. netdev_info(dev, "attached PHY is %s (%s Ethernet) "
  14509. "(WireSpeed[%d], EEE[%d])\n",
  14510. tg3_phy_string(tp), ethtype,
  14511. (tp->phy_flags & TG3_PHYFLG_NO_ETH_WIRE_SPEED) == 0,
  14512. (tp->phy_flags & TG3_PHYFLG_EEE_CAP) != 0);
  14513. }
  14514. netdev_info(dev, "RXcsums[%d] LinkChgREG[%d] MIirq[%d] ASF[%d] TSOcap[%d]\n",
  14515. (dev->features & NETIF_F_RXCSUM) != 0,
  14516. tg3_flag(tp, USE_LINKCHG_REG) != 0,
  14517. (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT) != 0,
  14518. tg3_flag(tp, ENABLE_ASF) != 0,
  14519. tg3_flag(tp, TSO_CAPABLE) != 0);
  14520. netdev_info(dev, "dma_rwctrl[%08x] dma_mask[%d-bit]\n",
  14521. tp->dma_rwctrl,
  14522. pdev->dma_mask == DMA_BIT_MASK(32) ? 32 :
  14523. ((u64)pdev->dma_mask) == DMA_BIT_MASK(40) ? 40 : 64);
  14524. pci_save_state(pdev);
  14525. return 0;
  14526. err_out_apeunmap:
  14527. if (tp->aperegs) {
  14528. iounmap(tp->aperegs);
  14529. tp->aperegs = NULL;
  14530. }
  14531. err_out_iounmap:
  14532. if (tp->regs) {
  14533. iounmap(tp->regs);
  14534. tp->regs = NULL;
  14535. }
  14536. err_out_free_dev:
  14537. free_netdev(dev);
  14538. err_out_power_down:
  14539. pci_set_power_state(pdev, PCI_D3hot);
  14540. err_out_free_res:
  14541. pci_release_regions(pdev);
  14542. err_out_disable_pdev:
  14543. pci_disable_device(pdev);
  14544. pci_set_drvdata(pdev, NULL);
  14545. return err;
  14546. }
  14547. static void tg3_remove_one(struct pci_dev *pdev)
  14548. {
  14549. struct net_device *dev = pci_get_drvdata(pdev);
  14550. if (dev) {
  14551. struct tg3 *tp = netdev_priv(dev);
  14552. release_firmware(tp->fw);
  14553. tg3_reset_task_cancel(tp);
  14554. if (tg3_flag(tp, USE_PHYLIB)) {
  14555. tg3_phy_fini(tp);
  14556. tg3_mdio_fini(tp);
  14557. }
  14558. unregister_netdev(dev);
  14559. if (tp->aperegs) {
  14560. iounmap(tp->aperegs);
  14561. tp->aperegs = NULL;
  14562. }
  14563. if (tp->regs) {
  14564. iounmap(tp->regs);
  14565. tp->regs = NULL;
  14566. }
  14567. free_netdev(dev);
  14568. pci_release_regions(pdev);
  14569. pci_disable_device(pdev);
  14570. pci_set_drvdata(pdev, NULL);
  14571. }
  14572. }
  14573. #ifdef CONFIG_PM_SLEEP
  14574. static int tg3_suspend(struct device *device)
  14575. {
  14576. struct pci_dev *pdev = to_pci_dev(device);
  14577. struct net_device *dev = pci_get_drvdata(pdev);
  14578. struct tg3 *tp = netdev_priv(dev);
  14579. int err;
  14580. if (!netif_running(dev))
  14581. return 0;
  14582. tg3_reset_task_cancel(tp);
  14583. tg3_phy_stop(tp);
  14584. tg3_netif_stop(tp);
  14585. tg3_timer_stop(tp);
  14586. tg3_full_lock(tp, 1);
  14587. tg3_disable_ints(tp);
  14588. tg3_full_unlock(tp);
  14589. netif_device_detach(dev);
  14590. tg3_full_lock(tp, 0);
  14591. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  14592. tg3_flag_clear(tp, INIT_COMPLETE);
  14593. tg3_full_unlock(tp);
  14594. err = tg3_power_down_prepare(tp);
  14595. if (err) {
  14596. int err2;
  14597. tg3_full_lock(tp, 0);
  14598. tg3_flag_set(tp, INIT_COMPLETE);
  14599. err2 = tg3_restart_hw(tp, true);
  14600. if (err2)
  14601. goto out;
  14602. tg3_timer_start(tp);
  14603. netif_device_attach(dev);
  14604. tg3_netif_start(tp);
  14605. out:
  14606. tg3_full_unlock(tp);
  14607. if (!err2)
  14608. tg3_phy_start(tp);
  14609. }
  14610. return err;
  14611. }
  14612. static int tg3_resume(struct device *device)
  14613. {
  14614. struct pci_dev *pdev = to_pci_dev(device);
  14615. struct net_device *dev = pci_get_drvdata(pdev);
  14616. struct tg3 *tp = netdev_priv(dev);
  14617. int err;
  14618. if (!netif_running(dev))
  14619. return 0;
  14620. netif_device_attach(dev);
  14621. tg3_full_lock(tp, 0);
  14622. tg3_flag_set(tp, INIT_COMPLETE);
  14623. err = tg3_restart_hw(tp,
  14624. !(tp->phy_flags & TG3_PHYFLG_KEEP_LINK_ON_PWRDN));
  14625. if (err)
  14626. goto out;
  14627. tg3_timer_start(tp);
  14628. tg3_netif_start(tp);
  14629. out:
  14630. tg3_full_unlock(tp);
  14631. if (!err)
  14632. tg3_phy_start(tp);
  14633. return err;
  14634. }
  14635. #endif /* CONFIG_PM_SLEEP */
  14636. static SIMPLE_DEV_PM_OPS(tg3_pm_ops, tg3_suspend, tg3_resume);
  14637. /**
  14638. * tg3_io_error_detected - called when PCI error is detected
  14639. * @pdev: Pointer to PCI device
  14640. * @state: The current pci connection state
  14641. *
  14642. * This function is called after a PCI bus error affecting
  14643. * this device has been detected.
  14644. */
  14645. static pci_ers_result_t tg3_io_error_detected(struct pci_dev *pdev,
  14646. pci_channel_state_t state)
  14647. {
  14648. struct net_device *netdev = pci_get_drvdata(pdev);
  14649. struct tg3 *tp = netdev_priv(netdev);
  14650. pci_ers_result_t err = PCI_ERS_RESULT_NEED_RESET;
  14651. netdev_info(netdev, "PCI I/O error detected\n");
  14652. rtnl_lock();
  14653. if (!netif_running(netdev))
  14654. goto done;
  14655. tg3_phy_stop(tp);
  14656. tg3_netif_stop(tp);
  14657. tg3_timer_stop(tp);
  14658. /* Want to make sure that the reset task doesn't run */
  14659. tg3_reset_task_cancel(tp);
  14660. netif_device_detach(netdev);
  14661. /* Clean up software state, even if MMIO is blocked */
  14662. tg3_full_lock(tp, 0);
  14663. tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
  14664. tg3_full_unlock(tp);
  14665. done:
  14666. if (state == pci_channel_io_perm_failure)
  14667. err = PCI_ERS_RESULT_DISCONNECT;
  14668. else
  14669. pci_disable_device(pdev);
  14670. rtnl_unlock();
  14671. return err;
  14672. }
  14673. /**
  14674. * tg3_io_slot_reset - called after the pci bus has been reset.
  14675. * @pdev: Pointer to PCI device
  14676. *
  14677. * Restart the card from scratch, as if from a cold-boot.
  14678. * At this point, the card has exprienced a hard reset,
  14679. * followed by fixups by BIOS, and has its config space
  14680. * set up identically to what it was at cold boot.
  14681. */
  14682. static pci_ers_result_t tg3_io_slot_reset(struct pci_dev *pdev)
  14683. {
  14684. struct net_device *netdev = pci_get_drvdata(pdev);
  14685. struct tg3 *tp = netdev_priv(netdev);
  14686. pci_ers_result_t rc = PCI_ERS_RESULT_DISCONNECT;
  14687. int err;
  14688. rtnl_lock();
  14689. if (pci_enable_device(pdev)) {
  14690. netdev_err(netdev, "Cannot re-enable PCI device after reset.\n");
  14691. goto done;
  14692. }
  14693. pci_set_master(pdev);
  14694. pci_restore_state(pdev);
  14695. pci_save_state(pdev);
  14696. if (!netif_running(netdev)) {
  14697. rc = PCI_ERS_RESULT_RECOVERED;
  14698. goto done;
  14699. }
  14700. err = tg3_power_up(tp);
  14701. if (err)
  14702. goto done;
  14703. rc = PCI_ERS_RESULT_RECOVERED;
  14704. done:
  14705. rtnl_unlock();
  14706. return rc;
  14707. }
  14708. /**
  14709. * tg3_io_resume - called when traffic can start flowing again.
  14710. * @pdev: Pointer to PCI device
  14711. *
  14712. * This callback is called when the error recovery driver tells
  14713. * us that its OK to resume normal operation.
  14714. */
  14715. static void tg3_io_resume(struct pci_dev *pdev)
  14716. {
  14717. struct net_device *netdev = pci_get_drvdata(pdev);
  14718. struct tg3 *tp = netdev_priv(netdev);
  14719. int err;
  14720. rtnl_lock();
  14721. if (!netif_running(netdev))
  14722. goto done;
  14723. tg3_full_lock(tp, 0);
  14724. tg3_flag_set(tp, INIT_COMPLETE);
  14725. err = tg3_restart_hw(tp, true);
  14726. if (err) {
  14727. tg3_full_unlock(tp);
  14728. netdev_err(netdev, "Cannot restart hardware after reset.\n");
  14729. goto done;
  14730. }
  14731. netif_device_attach(netdev);
  14732. tg3_timer_start(tp);
  14733. tg3_netif_start(tp);
  14734. tg3_full_unlock(tp);
  14735. tg3_phy_start(tp);
  14736. done:
  14737. rtnl_unlock();
  14738. }
  14739. static const struct pci_error_handlers tg3_err_handler = {
  14740. .error_detected = tg3_io_error_detected,
  14741. .slot_reset = tg3_io_slot_reset,
  14742. .resume = tg3_io_resume
  14743. };
  14744. static struct pci_driver tg3_driver = {
  14745. .name = DRV_MODULE_NAME,
  14746. .id_table = tg3_pci_tbl,
  14747. .probe = tg3_init_one,
  14748. .remove = tg3_remove_one,
  14749. .err_handler = &tg3_err_handler,
  14750. .driver.pm = &tg3_pm_ops,
  14751. };
  14752. static int __init tg3_init(void)
  14753. {
  14754. return pci_register_driver(&tg3_driver);
  14755. }
  14756. static void __exit tg3_cleanup(void)
  14757. {
  14758. pci_unregister_driver(&tg3_driver);
  14759. }
  14760. module_init(tg3_init);
  14761. module_exit(tg3_cleanup);