io_apic.c 104 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330
  1. /*
  2. * Intel IO-APIC support for multi-Pentium hosts.
  3. *
  4. * Copyright (C) 1997, 1998, 1999, 2000, 2009 Ingo Molnar, Hajnalka Szabo
  5. *
  6. * Many thanks to Stig Venaas for trying out countless experimental
  7. * patches and reporting/debugging problems patiently!
  8. *
  9. * (c) 1999, Multiple IO-APIC support, developed by
  10. * Ken-ichi Yaku <yaku@css1.kbnes.nec.co.jp> and
  11. * Hidemi Kishimoto <kisimoto@css1.kbnes.nec.co.jp>,
  12. * further tested and cleaned up by Zach Brown <zab@redhat.com>
  13. * and Ingo Molnar <mingo@redhat.com>
  14. *
  15. * Fixes
  16. * Maciej W. Rozycki : Bits for genuine 82489DX APICs;
  17. * thanks to Eric Gilmore
  18. * and Rolf G. Tews
  19. * for testing these extensively
  20. * Paul Diefenbaugh : Added full ACPI support
  21. */
  22. #include <linux/mm.h>
  23. #include <linux/interrupt.h>
  24. #include <linux/init.h>
  25. #include <linux/delay.h>
  26. #include <linux/sched.h>
  27. #include <linux/pci.h>
  28. #include <linux/mc146818rtc.h>
  29. #include <linux/compiler.h>
  30. #include <linux/acpi.h>
  31. #include <linux/module.h>
  32. #include <linux/sysdev.h>
  33. #include <linux/msi.h>
  34. #include <linux/htirq.h>
  35. #include <linux/freezer.h>
  36. #include <linux/kthread.h>
  37. #include <linux/jiffies.h> /* time_after() */
  38. #include <linux/slab.h>
  39. #ifdef CONFIG_ACPI
  40. #include <acpi/acpi_bus.h>
  41. #endif
  42. #include <linux/bootmem.h>
  43. #include <linux/dmar.h>
  44. #include <linux/hpet.h>
  45. #include <asm/idle.h>
  46. #include <asm/io.h>
  47. #include <asm/smp.h>
  48. #include <asm/cpu.h>
  49. #include <asm/desc.h>
  50. #include <asm/proto.h>
  51. #include <asm/acpi.h>
  52. #include <asm/dma.h>
  53. #include <asm/timer.h>
  54. #include <asm/i8259.h>
  55. #include <asm/nmi.h>
  56. #include <asm/msidef.h>
  57. #include <asm/hypertransport.h>
  58. #include <asm/setup.h>
  59. #include <asm/irq_remapping.h>
  60. #include <asm/hpet.h>
  61. #include <asm/hw_irq.h>
  62. #include <asm/apic.h>
  63. #define __apicdebuginit(type) static type __init
  64. #define for_each_irq_pin(entry, head) \
  65. for (entry = head; entry; entry = entry->next)
  66. /*
  67. * Is the SiS APIC rmw bug present ?
  68. * -1 = don't know, 0 = no, 1 = yes
  69. */
  70. int sis_apic_bug = -1;
  71. static DEFINE_RAW_SPINLOCK(ioapic_lock);
  72. static DEFINE_RAW_SPINLOCK(vector_lock);
  73. /*
  74. * # of IRQ routing registers
  75. */
  76. int nr_ioapic_registers[MAX_IO_APICS];
  77. /* I/O APIC entries */
  78. struct mpc_ioapic mp_ioapics[MAX_IO_APICS];
  79. int nr_ioapics;
  80. /* IO APIC gsi routing info */
  81. struct mp_ioapic_gsi mp_gsi_routing[MAX_IO_APICS];
  82. /* The last gsi number used */
  83. u32 gsi_end;
  84. /* MP IRQ source entries */
  85. struct mpc_intsrc mp_irqs[MAX_IRQ_SOURCES];
  86. /* # of MP IRQ source entries */
  87. int mp_irq_entries;
  88. /* GSI interrupts */
  89. static int nr_irqs_gsi = NR_IRQS_LEGACY;
  90. #if defined (CONFIG_MCA) || defined (CONFIG_EISA)
  91. int mp_bus_id_to_type[MAX_MP_BUSSES];
  92. #endif
  93. DECLARE_BITMAP(mp_bus_not_pci, MAX_MP_BUSSES);
  94. int skip_ioapic_setup;
  95. void arch_disable_smp_support(void)
  96. {
  97. #ifdef CONFIG_PCI
  98. noioapicquirk = 1;
  99. noioapicreroute = -1;
  100. #endif
  101. skip_ioapic_setup = 1;
  102. }
  103. static int __init parse_noapic(char *str)
  104. {
  105. /* disable IO-APIC */
  106. arch_disable_smp_support();
  107. return 0;
  108. }
  109. early_param("noapic", parse_noapic);
  110. struct irq_pin_list {
  111. int apic, pin;
  112. struct irq_pin_list *next;
  113. };
  114. static struct irq_pin_list *get_one_free_irq_2_pin(int node)
  115. {
  116. struct irq_pin_list *pin;
  117. pin = kzalloc_node(sizeof(*pin), GFP_ATOMIC, node);
  118. return pin;
  119. }
  120. /* irq_cfg is indexed by the sum of all RTEs in all I/O APICs. */
  121. #ifdef CONFIG_SPARSE_IRQ
  122. static struct irq_cfg irq_cfgx[NR_IRQS_LEGACY];
  123. #else
  124. static struct irq_cfg irq_cfgx[NR_IRQS];
  125. #endif
  126. int __init arch_early_irq_init(void)
  127. {
  128. struct irq_cfg *cfg;
  129. struct irq_desc *desc;
  130. int count;
  131. int node;
  132. int i;
  133. if (!legacy_pic->nr_legacy_irqs) {
  134. nr_irqs_gsi = 0;
  135. io_apic_irqs = ~0UL;
  136. }
  137. cfg = irq_cfgx;
  138. count = ARRAY_SIZE(irq_cfgx);
  139. node= cpu_to_node(boot_cpu_id);
  140. for (i = 0; i < count; i++) {
  141. desc = irq_to_desc(i);
  142. desc->chip_data = &cfg[i];
  143. zalloc_cpumask_var_node(&cfg[i].domain, GFP_NOWAIT, node);
  144. zalloc_cpumask_var_node(&cfg[i].old_domain, GFP_NOWAIT, node);
  145. /*
  146. * For legacy IRQ's, start with assigning irq0 to irq15 to
  147. * IRQ0_VECTOR to IRQ15_VECTOR on cpu 0.
  148. */
  149. if (i < legacy_pic->nr_legacy_irqs) {
  150. cfg[i].vector = IRQ0_VECTOR + i;
  151. cpumask_set_cpu(0, cfg[i].domain);
  152. }
  153. }
  154. return 0;
  155. }
  156. #ifdef CONFIG_SPARSE_IRQ
  157. struct irq_cfg *irq_cfg(unsigned int irq)
  158. {
  159. struct irq_cfg *cfg = NULL;
  160. struct irq_desc *desc;
  161. desc = irq_to_desc(irq);
  162. if (desc)
  163. cfg = desc->chip_data;
  164. return cfg;
  165. }
  166. static struct irq_cfg *get_one_free_irq_cfg(int node)
  167. {
  168. struct irq_cfg *cfg;
  169. cfg = kzalloc_node(sizeof(*cfg), GFP_ATOMIC, node);
  170. if (cfg) {
  171. if (!zalloc_cpumask_var_node(&cfg->domain, GFP_ATOMIC, node)) {
  172. kfree(cfg);
  173. cfg = NULL;
  174. } else if (!zalloc_cpumask_var_node(&cfg->old_domain,
  175. GFP_ATOMIC, node)) {
  176. free_cpumask_var(cfg->domain);
  177. kfree(cfg);
  178. cfg = NULL;
  179. }
  180. }
  181. return cfg;
  182. }
  183. int arch_init_chip_data(struct irq_desc *desc, int node)
  184. {
  185. struct irq_cfg *cfg;
  186. cfg = desc->chip_data;
  187. if (!cfg) {
  188. desc->chip_data = get_one_free_irq_cfg(node);
  189. if (!desc->chip_data) {
  190. printk(KERN_ERR "can not alloc irq_cfg\n");
  191. BUG_ON(1);
  192. }
  193. }
  194. return 0;
  195. }
  196. /* for move_irq_desc */
  197. static void
  198. init_copy_irq_2_pin(struct irq_cfg *old_cfg, struct irq_cfg *cfg, int node)
  199. {
  200. struct irq_pin_list *old_entry, *head, *tail, *entry;
  201. cfg->irq_2_pin = NULL;
  202. old_entry = old_cfg->irq_2_pin;
  203. if (!old_entry)
  204. return;
  205. entry = get_one_free_irq_2_pin(node);
  206. if (!entry)
  207. return;
  208. entry->apic = old_entry->apic;
  209. entry->pin = old_entry->pin;
  210. head = entry;
  211. tail = entry;
  212. old_entry = old_entry->next;
  213. while (old_entry) {
  214. entry = get_one_free_irq_2_pin(node);
  215. if (!entry) {
  216. entry = head;
  217. while (entry) {
  218. head = entry->next;
  219. kfree(entry);
  220. entry = head;
  221. }
  222. /* still use the old one */
  223. return;
  224. }
  225. entry->apic = old_entry->apic;
  226. entry->pin = old_entry->pin;
  227. tail->next = entry;
  228. tail = entry;
  229. old_entry = old_entry->next;
  230. }
  231. tail->next = NULL;
  232. cfg->irq_2_pin = head;
  233. }
  234. static void free_irq_2_pin(struct irq_cfg *old_cfg, struct irq_cfg *cfg)
  235. {
  236. struct irq_pin_list *entry, *next;
  237. if (old_cfg->irq_2_pin == cfg->irq_2_pin)
  238. return;
  239. entry = old_cfg->irq_2_pin;
  240. while (entry) {
  241. next = entry->next;
  242. kfree(entry);
  243. entry = next;
  244. }
  245. old_cfg->irq_2_pin = NULL;
  246. }
  247. void arch_init_copy_chip_data(struct irq_desc *old_desc,
  248. struct irq_desc *desc, int node)
  249. {
  250. struct irq_cfg *cfg;
  251. struct irq_cfg *old_cfg;
  252. cfg = get_one_free_irq_cfg(node);
  253. if (!cfg)
  254. return;
  255. desc->chip_data = cfg;
  256. old_cfg = old_desc->chip_data;
  257. memcpy(cfg, old_cfg, sizeof(struct irq_cfg));
  258. init_copy_irq_2_pin(old_cfg, cfg, node);
  259. }
  260. static void free_irq_cfg(struct irq_cfg *old_cfg)
  261. {
  262. kfree(old_cfg);
  263. }
  264. void arch_free_chip_data(struct irq_desc *old_desc, struct irq_desc *desc)
  265. {
  266. struct irq_cfg *old_cfg, *cfg;
  267. old_cfg = old_desc->chip_data;
  268. cfg = desc->chip_data;
  269. if (old_cfg == cfg)
  270. return;
  271. if (old_cfg) {
  272. free_irq_2_pin(old_cfg, cfg);
  273. free_irq_cfg(old_cfg);
  274. old_desc->chip_data = NULL;
  275. }
  276. }
  277. /* end for move_irq_desc */
  278. #else
  279. struct irq_cfg *irq_cfg(unsigned int irq)
  280. {
  281. return irq < nr_irqs ? irq_cfgx + irq : NULL;
  282. }
  283. #endif
  284. struct io_apic {
  285. unsigned int index;
  286. unsigned int unused[3];
  287. unsigned int data;
  288. unsigned int unused2[11];
  289. unsigned int eoi;
  290. };
  291. static __attribute_const__ struct io_apic __iomem *io_apic_base(int idx)
  292. {
  293. return (void __iomem *) __fix_to_virt(FIX_IO_APIC_BASE_0 + idx)
  294. + (mp_ioapics[idx].apicaddr & ~PAGE_MASK);
  295. }
  296. static inline void io_apic_eoi(unsigned int apic, unsigned int vector)
  297. {
  298. struct io_apic __iomem *io_apic = io_apic_base(apic);
  299. writel(vector, &io_apic->eoi);
  300. }
  301. static inline unsigned int io_apic_read(unsigned int apic, unsigned int reg)
  302. {
  303. struct io_apic __iomem *io_apic = io_apic_base(apic);
  304. writel(reg, &io_apic->index);
  305. return readl(&io_apic->data);
  306. }
  307. static inline void io_apic_write(unsigned int apic, unsigned int reg, unsigned int value)
  308. {
  309. struct io_apic __iomem *io_apic = io_apic_base(apic);
  310. writel(reg, &io_apic->index);
  311. writel(value, &io_apic->data);
  312. }
  313. /*
  314. * Re-write a value: to be used for read-modify-write
  315. * cycles where the read already set up the index register.
  316. *
  317. * Older SiS APIC requires we rewrite the index register
  318. */
  319. static inline void io_apic_modify(unsigned int apic, unsigned int reg, unsigned int value)
  320. {
  321. struct io_apic __iomem *io_apic = io_apic_base(apic);
  322. if (sis_apic_bug)
  323. writel(reg, &io_apic->index);
  324. writel(value, &io_apic->data);
  325. }
  326. static bool io_apic_level_ack_pending(struct irq_cfg *cfg)
  327. {
  328. struct irq_pin_list *entry;
  329. unsigned long flags;
  330. raw_spin_lock_irqsave(&ioapic_lock, flags);
  331. for_each_irq_pin(entry, cfg->irq_2_pin) {
  332. unsigned int reg;
  333. int pin;
  334. pin = entry->pin;
  335. reg = io_apic_read(entry->apic, 0x10 + pin*2);
  336. /* Is the remote IRR bit set? */
  337. if (reg & IO_APIC_REDIR_REMOTE_IRR) {
  338. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  339. return true;
  340. }
  341. }
  342. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  343. return false;
  344. }
  345. union entry_union {
  346. struct { u32 w1, w2; };
  347. struct IO_APIC_route_entry entry;
  348. };
  349. static struct IO_APIC_route_entry ioapic_read_entry(int apic, int pin)
  350. {
  351. union entry_union eu;
  352. unsigned long flags;
  353. raw_spin_lock_irqsave(&ioapic_lock, flags);
  354. eu.w1 = io_apic_read(apic, 0x10 + 2 * pin);
  355. eu.w2 = io_apic_read(apic, 0x11 + 2 * pin);
  356. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  357. return eu.entry;
  358. }
  359. /*
  360. * When we write a new IO APIC routing entry, we need to write the high
  361. * word first! If the mask bit in the low word is clear, we will enable
  362. * the interrupt, and we need to make sure the entry is fully populated
  363. * before that happens.
  364. */
  365. static void
  366. __ioapic_write_entry(int apic, int pin, struct IO_APIC_route_entry e)
  367. {
  368. union entry_union eu = {{0, 0}};
  369. eu.entry = e;
  370. io_apic_write(apic, 0x11 + 2*pin, eu.w2);
  371. io_apic_write(apic, 0x10 + 2*pin, eu.w1);
  372. }
  373. void ioapic_write_entry(int apic, int pin, struct IO_APIC_route_entry e)
  374. {
  375. unsigned long flags;
  376. raw_spin_lock_irqsave(&ioapic_lock, flags);
  377. __ioapic_write_entry(apic, pin, e);
  378. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  379. }
  380. /*
  381. * When we mask an IO APIC routing entry, we need to write the low
  382. * word first, in order to set the mask bit before we change the
  383. * high bits!
  384. */
  385. static void ioapic_mask_entry(int apic, int pin)
  386. {
  387. unsigned long flags;
  388. union entry_union eu = { .entry.mask = 1 };
  389. raw_spin_lock_irqsave(&ioapic_lock, flags);
  390. io_apic_write(apic, 0x10 + 2*pin, eu.w1);
  391. io_apic_write(apic, 0x11 + 2*pin, eu.w2);
  392. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  393. }
  394. /*
  395. * The common case is 1:1 IRQ<->pin mappings. Sometimes there are
  396. * shared ISA-space IRQs, so we have to support them. We are super
  397. * fast in the common case, and fast for shared ISA-space IRQs.
  398. */
  399. static int
  400. add_pin_to_irq_node_nopanic(struct irq_cfg *cfg, int node, int apic, int pin)
  401. {
  402. struct irq_pin_list **last, *entry;
  403. /* don't allow duplicates */
  404. last = &cfg->irq_2_pin;
  405. for_each_irq_pin(entry, cfg->irq_2_pin) {
  406. if (entry->apic == apic && entry->pin == pin)
  407. return 0;
  408. last = &entry->next;
  409. }
  410. entry = get_one_free_irq_2_pin(node);
  411. if (!entry) {
  412. printk(KERN_ERR "can not alloc irq_pin_list (%d,%d,%d)\n",
  413. node, apic, pin);
  414. return -ENOMEM;
  415. }
  416. entry->apic = apic;
  417. entry->pin = pin;
  418. *last = entry;
  419. return 0;
  420. }
  421. static void add_pin_to_irq_node(struct irq_cfg *cfg, int node, int apic, int pin)
  422. {
  423. if (add_pin_to_irq_node_nopanic(cfg, node, apic, pin))
  424. panic("IO-APIC: failed to add irq-pin. Can not proceed\n");
  425. }
  426. /*
  427. * Reroute an IRQ to a different pin.
  428. */
  429. static void __init replace_pin_at_irq_node(struct irq_cfg *cfg, int node,
  430. int oldapic, int oldpin,
  431. int newapic, int newpin)
  432. {
  433. struct irq_pin_list *entry;
  434. for_each_irq_pin(entry, cfg->irq_2_pin) {
  435. if (entry->apic == oldapic && entry->pin == oldpin) {
  436. entry->apic = newapic;
  437. entry->pin = newpin;
  438. /* every one is different, right? */
  439. return;
  440. }
  441. }
  442. /* old apic/pin didn't exist, so just add new ones */
  443. add_pin_to_irq_node(cfg, node, newapic, newpin);
  444. }
  445. static void __io_apic_modify_irq(struct irq_pin_list *entry,
  446. int mask_and, int mask_or,
  447. void (*final)(struct irq_pin_list *entry))
  448. {
  449. unsigned int reg, pin;
  450. pin = entry->pin;
  451. reg = io_apic_read(entry->apic, 0x10 + pin * 2);
  452. reg &= mask_and;
  453. reg |= mask_or;
  454. io_apic_modify(entry->apic, 0x10 + pin * 2, reg);
  455. if (final)
  456. final(entry);
  457. }
  458. static void io_apic_modify_irq(struct irq_cfg *cfg,
  459. int mask_and, int mask_or,
  460. void (*final)(struct irq_pin_list *entry))
  461. {
  462. struct irq_pin_list *entry;
  463. for_each_irq_pin(entry, cfg->irq_2_pin)
  464. __io_apic_modify_irq(entry, mask_and, mask_or, final);
  465. }
  466. static void __mask_and_edge_IO_APIC_irq(struct irq_pin_list *entry)
  467. {
  468. __io_apic_modify_irq(entry, ~IO_APIC_REDIR_LEVEL_TRIGGER,
  469. IO_APIC_REDIR_MASKED, NULL);
  470. }
  471. static void __unmask_and_level_IO_APIC_irq(struct irq_pin_list *entry)
  472. {
  473. __io_apic_modify_irq(entry, ~IO_APIC_REDIR_MASKED,
  474. IO_APIC_REDIR_LEVEL_TRIGGER, NULL);
  475. }
  476. static void __unmask_IO_APIC_irq(struct irq_cfg *cfg)
  477. {
  478. io_apic_modify_irq(cfg, ~IO_APIC_REDIR_MASKED, 0, NULL);
  479. }
  480. static void io_apic_sync(struct irq_pin_list *entry)
  481. {
  482. /*
  483. * Synchronize the IO-APIC and the CPU by doing
  484. * a dummy read from the IO-APIC
  485. */
  486. struct io_apic __iomem *io_apic;
  487. io_apic = io_apic_base(entry->apic);
  488. readl(&io_apic->data);
  489. }
  490. static void __mask_IO_APIC_irq(struct irq_cfg *cfg)
  491. {
  492. io_apic_modify_irq(cfg, ~0, IO_APIC_REDIR_MASKED, &io_apic_sync);
  493. }
  494. static void mask_IO_APIC_irq_desc(struct irq_desc *desc)
  495. {
  496. struct irq_cfg *cfg = desc->chip_data;
  497. unsigned long flags;
  498. BUG_ON(!cfg);
  499. raw_spin_lock_irqsave(&ioapic_lock, flags);
  500. __mask_IO_APIC_irq(cfg);
  501. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  502. }
  503. static void unmask_IO_APIC_irq_desc(struct irq_desc *desc)
  504. {
  505. struct irq_cfg *cfg = desc->chip_data;
  506. unsigned long flags;
  507. raw_spin_lock_irqsave(&ioapic_lock, flags);
  508. __unmask_IO_APIC_irq(cfg);
  509. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  510. }
  511. static void mask_IO_APIC_irq(unsigned int irq)
  512. {
  513. struct irq_desc *desc = irq_to_desc(irq);
  514. mask_IO_APIC_irq_desc(desc);
  515. }
  516. static void unmask_IO_APIC_irq(unsigned int irq)
  517. {
  518. struct irq_desc *desc = irq_to_desc(irq);
  519. unmask_IO_APIC_irq_desc(desc);
  520. }
  521. static void clear_IO_APIC_pin(unsigned int apic, unsigned int pin)
  522. {
  523. struct IO_APIC_route_entry entry;
  524. /* Check delivery_mode to be sure we're not clearing an SMI pin */
  525. entry = ioapic_read_entry(apic, pin);
  526. if (entry.delivery_mode == dest_SMI)
  527. return;
  528. /*
  529. * Disable it in the IO-APIC irq-routing table:
  530. */
  531. ioapic_mask_entry(apic, pin);
  532. }
  533. static void clear_IO_APIC (void)
  534. {
  535. int apic, pin;
  536. for (apic = 0; apic < nr_ioapics; apic++)
  537. for (pin = 0; pin < nr_ioapic_registers[apic]; pin++)
  538. clear_IO_APIC_pin(apic, pin);
  539. }
  540. #ifdef CONFIG_X86_32
  541. /*
  542. * support for broken MP BIOSs, enables hand-redirection of PIRQ0-7 to
  543. * specific CPU-side IRQs.
  544. */
  545. #define MAX_PIRQS 8
  546. static int pirq_entries[MAX_PIRQS] = {
  547. [0 ... MAX_PIRQS - 1] = -1
  548. };
  549. static int __init ioapic_pirq_setup(char *str)
  550. {
  551. int i, max;
  552. int ints[MAX_PIRQS+1];
  553. get_options(str, ARRAY_SIZE(ints), ints);
  554. apic_printk(APIC_VERBOSE, KERN_INFO
  555. "PIRQ redirection, working around broken MP-BIOS.\n");
  556. max = MAX_PIRQS;
  557. if (ints[0] < MAX_PIRQS)
  558. max = ints[0];
  559. for (i = 0; i < max; i++) {
  560. apic_printk(APIC_VERBOSE, KERN_DEBUG
  561. "... PIRQ%d -> IRQ %d\n", i, ints[i+1]);
  562. /*
  563. * PIRQs are mapped upside down, usually.
  564. */
  565. pirq_entries[MAX_PIRQS-i-1] = ints[i+1];
  566. }
  567. return 1;
  568. }
  569. __setup("pirq=", ioapic_pirq_setup);
  570. #endif /* CONFIG_X86_32 */
  571. struct IO_APIC_route_entry **alloc_ioapic_entries(void)
  572. {
  573. int apic;
  574. struct IO_APIC_route_entry **ioapic_entries;
  575. ioapic_entries = kzalloc(sizeof(*ioapic_entries) * nr_ioapics,
  576. GFP_ATOMIC);
  577. if (!ioapic_entries)
  578. return 0;
  579. for (apic = 0; apic < nr_ioapics; apic++) {
  580. ioapic_entries[apic] =
  581. kzalloc(sizeof(struct IO_APIC_route_entry) *
  582. nr_ioapic_registers[apic], GFP_ATOMIC);
  583. if (!ioapic_entries[apic])
  584. goto nomem;
  585. }
  586. return ioapic_entries;
  587. nomem:
  588. while (--apic >= 0)
  589. kfree(ioapic_entries[apic]);
  590. kfree(ioapic_entries);
  591. return 0;
  592. }
  593. /*
  594. * Saves all the IO-APIC RTE's
  595. */
  596. int save_IO_APIC_setup(struct IO_APIC_route_entry **ioapic_entries)
  597. {
  598. int apic, pin;
  599. if (!ioapic_entries)
  600. return -ENOMEM;
  601. for (apic = 0; apic < nr_ioapics; apic++) {
  602. if (!ioapic_entries[apic])
  603. return -ENOMEM;
  604. for (pin = 0; pin < nr_ioapic_registers[apic]; pin++)
  605. ioapic_entries[apic][pin] =
  606. ioapic_read_entry(apic, pin);
  607. }
  608. return 0;
  609. }
  610. /*
  611. * Mask all IO APIC entries.
  612. */
  613. void mask_IO_APIC_setup(struct IO_APIC_route_entry **ioapic_entries)
  614. {
  615. int apic, pin;
  616. if (!ioapic_entries)
  617. return;
  618. for (apic = 0; apic < nr_ioapics; apic++) {
  619. if (!ioapic_entries[apic])
  620. break;
  621. for (pin = 0; pin < nr_ioapic_registers[apic]; pin++) {
  622. struct IO_APIC_route_entry entry;
  623. entry = ioapic_entries[apic][pin];
  624. if (!entry.mask) {
  625. entry.mask = 1;
  626. ioapic_write_entry(apic, pin, entry);
  627. }
  628. }
  629. }
  630. }
  631. /*
  632. * Restore IO APIC entries which was saved in ioapic_entries.
  633. */
  634. int restore_IO_APIC_setup(struct IO_APIC_route_entry **ioapic_entries)
  635. {
  636. int apic, pin;
  637. if (!ioapic_entries)
  638. return -ENOMEM;
  639. for (apic = 0; apic < nr_ioapics; apic++) {
  640. if (!ioapic_entries[apic])
  641. return -ENOMEM;
  642. for (pin = 0; pin < nr_ioapic_registers[apic]; pin++)
  643. ioapic_write_entry(apic, pin,
  644. ioapic_entries[apic][pin]);
  645. }
  646. return 0;
  647. }
  648. void free_ioapic_entries(struct IO_APIC_route_entry **ioapic_entries)
  649. {
  650. int apic;
  651. for (apic = 0; apic < nr_ioapics; apic++)
  652. kfree(ioapic_entries[apic]);
  653. kfree(ioapic_entries);
  654. }
  655. /*
  656. * Find the IRQ entry number of a certain pin.
  657. */
  658. static int find_irq_entry(int apic, int pin, int type)
  659. {
  660. int i;
  661. for (i = 0; i < mp_irq_entries; i++)
  662. if (mp_irqs[i].irqtype == type &&
  663. (mp_irqs[i].dstapic == mp_ioapics[apic].apicid ||
  664. mp_irqs[i].dstapic == MP_APIC_ALL) &&
  665. mp_irqs[i].dstirq == pin)
  666. return i;
  667. return -1;
  668. }
  669. /*
  670. * Find the pin to which IRQ[irq] (ISA) is connected
  671. */
  672. static int __init find_isa_irq_pin(int irq, int type)
  673. {
  674. int i;
  675. for (i = 0; i < mp_irq_entries; i++) {
  676. int lbus = mp_irqs[i].srcbus;
  677. if (test_bit(lbus, mp_bus_not_pci) &&
  678. (mp_irqs[i].irqtype == type) &&
  679. (mp_irqs[i].srcbusirq == irq))
  680. return mp_irqs[i].dstirq;
  681. }
  682. return -1;
  683. }
  684. static int __init find_isa_irq_apic(int irq, int type)
  685. {
  686. int i;
  687. for (i = 0; i < mp_irq_entries; i++) {
  688. int lbus = mp_irqs[i].srcbus;
  689. if (test_bit(lbus, mp_bus_not_pci) &&
  690. (mp_irqs[i].irqtype == type) &&
  691. (mp_irqs[i].srcbusirq == irq))
  692. break;
  693. }
  694. if (i < mp_irq_entries) {
  695. int apic;
  696. for(apic = 0; apic < nr_ioapics; apic++) {
  697. if (mp_ioapics[apic].apicid == mp_irqs[i].dstapic)
  698. return apic;
  699. }
  700. }
  701. return -1;
  702. }
  703. #if defined(CONFIG_EISA) || defined(CONFIG_MCA)
  704. /*
  705. * EISA Edge/Level control register, ELCR
  706. */
  707. static int EISA_ELCR(unsigned int irq)
  708. {
  709. if (irq < legacy_pic->nr_legacy_irqs) {
  710. unsigned int port = 0x4d0 + (irq >> 3);
  711. return (inb(port) >> (irq & 7)) & 1;
  712. }
  713. apic_printk(APIC_VERBOSE, KERN_INFO
  714. "Broken MPtable reports ISA irq %d\n", irq);
  715. return 0;
  716. }
  717. #endif
  718. /* ISA interrupts are always polarity zero edge triggered,
  719. * when listed as conforming in the MP table. */
  720. #define default_ISA_trigger(idx) (0)
  721. #define default_ISA_polarity(idx) (0)
  722. /* EISA interrupts are always polarity zero and can be edge or level
  723. * trigger depending on the ELCR value. If an interrupt is listed as
  724. * EISA conforming in the MP table, that means its trigger type must
  725. * be read in from the ELCR */
  726. #define default_EISA_trigger(idx) (EISA_ELCR(mp_irqs[idx].srcbusirq))
  727. #define default_EISA_polarity(idx) default_ISA_polarity(idx)
  728. /* PCI interrupts are always polarity one level triggered,
  729. * when listed as conforming in the MP table. */
  730. #define default_PCI_trigger(idx) (1)
  731. #define default_PCI_polarity(idx) (1)
  732. /* MCA interrupts are always polarity zero level triggered,
  733. * when listed as conforming in the MP table. */
  734. #define default_MCA_trigger(idx) (1)
  735. #define default_MCA_polarity(idx) default_ISA_polarity(idx)
  736. static int MPBIOS_polarity(int idx)
  737. {
  738. int bus = mp_irqs[idx].srcbus;
  739. int polarity;
  740. /*
  741. * Determine IRQ line polarity (high active or low active):
  742. */
  743. switch (mp_irqs[idx].irqflag & 3)
  744. {
  745. case 0: /* conforms, ie. bus-type dependent polarity */
  746. if (test_bit(bus, mp_bus_not_pci))
  747. polarity = default_ISA_polarity(idx);
  748. else
  749. polarity = default_PCI_polarity(idx);
  750. break;
  751. case 1: /* high active */
  752. {
  753. polarity = 0;
  754. break;
  755. }
  756. case 2: /* reserved */
  757. {
  758. printk(KERN_WARNING "broken BIOS!!\n");
  759. polarity = 1;
  760. break;
  761. }
  762. case 3: /* low active */
  763. {
  764. polarity = 1;
  765. break;
  766. }
  767. default: /* invalid */
  768. {
  769. printk(KERN_WARNING "broken BIOS!!\n");
  770. polarity = 1;
  771. break;
  772. }
  773. }
  774. return polarity;
  775. }
  776. static int MPBIOS_trigger(int idx)
  777. {
  778. int bus = mp_irqs[idx].srcbus;
  779. int trigger;
  780. /*
  781. * Determine IRQ trigger mode (edge or level sensitive):
  782. */
  783. switch ((mp_irqs[idx].irqflag>>2) & 3)
  784. {
  785. case 0: /* conforms, ie. bus-type dependent */
  786. if (test_bit(bus, mp_bus_not_pci))
  787. trigger = default_ISA_trigger(idx);
  788. else
  789. trigger = default_PCI_trigger(idx);
  790. #if defined(CONFIG_EISA) || defined(CONFIG_MCA)
  791. switch (mp_bus_id_to_type[bus]) {
  792. case MP_BUS_ISA: /* ISA pin */
  793. {
  794. /* set before the switch */
  795. break;
  796. }
  797. case MP_BUS_EISA: /* EISA pin */
  798. {
  799. trigger = default_EISA_trigger(idx);
  800. break;
  801. }
  802. case MP_BUS_PCI: /* PCI pin */
  803. {
  804. /* set before the switch */
  805. break;
  806. }
  807. case MP_BUS_MCA: /* MCA pin */
  808. {
  809. trigger = default_MCA_trigger(idx);
  810. break;
  811. }
  812. default:
  813. {
  814. printk(KERN_WARNING "broken BIOS!!\n");
  815. trigger = 1;
  816. break;
  817. }
  818. }
  819. #endif
  820. break;
  821. case 1: /* edge */
  822. {
  823. trigger = 0;
  824. break;
  825. }
  826. case 2: /* reserved */
  827. {
  828. printk(KERN_WARNING "broken BIOS!!\n");
  829. trigger = 1;
  830. break;
  831. }
  832. case 3: /* level */
  833. {
  834. trigger = 1;
  835. break;
  836. }
  837. default: /* invalid */
  838. {
  839. printk(KERN_WARNING "broken BIOS!!\n");
  840. trigger = 0;
  841. break;
  842. }
  843. }
  844. return trigger;
  845. }
  846. static inline int irq_polarity(int idx)
  847. {
  848. return MPBIOS_polarity(idx);
  849. }
  850. static inline int irq_trigger(int idx)
  851. {
  852. return MPBIOS_trigger(idx);
  853. }
  854. int (*ioapic_renumber_irq)(int ioapic, int irq);
  855. static int pin_2_irq(int idx, int apic, int pin)
  856. {
  857. int irq;
  858. int bus = mp_irqs[idx].srcbus;
  859. /*
  860. * Debugging check, we are in big trouble if this message pops up!
  861. */
  862. if (mp_irqs[idx].dstirq != pin)
  863. printk(KERN_ERR "broken BIOS or MPTABLE parser, ayiee!!\n");
  864. if (test_bit(bus, mp_bus_not_pci)) {
  865. irq = mp_irqs[idx].srcbusirq;
  866. } else {
  867. u32 gsi = mp_gsi_routing[apic].gsi_base + pin;
  868. /*
  869. * For MPS mode, so far only needed by ES7000 platform
  870. */
  871. if (ioapic_renumber_irq)
  872. gsi = ioapic_renumber_irq(apic, gsi);
  873. if (gsi >= NR_IRQS_LEGACY)
  874. irq = gsi;
  875. else
  876. irq = gsi_end + 1 + gsi;
  877. }
  878. #ifdef CONFIG_X86_32
  879. /*
  880. * PCI IRQ command line redirection. Yes, limits are hardcoded.
  881. */
  882. if ((pin >= 16) && (pin <= 23)) {
  883. if (pirq_entries[pin-16] != -1) {
  884. if (!pirq_entries[pin-16]) {
  885. apic_printk(APIC_VERBOSE, KERN_DEBUG
  886. "disabling PIRQ%d\n", pin-16);
  887. } else {
  888. irq = pirq_entries[pin-16];
  889. apic_printk(APIC_VERBOSE, KERN_DEBUG
  890. "using PIRQ%d -> IRQ %d\n",
  891. pin-16, irq);
  892. }
  893. }
  894. }
  895. #endif
  896. return irq;
  897. }
  898. /*
  899. * Find a specific PCI IRQ entry.
  900. * Not an __init, possibly needed by modules
  901. */
  902. int IO_APIC_get_PCI_irq_vector(int bus, int slot, int pin,
  903. struct io_apic_irq_attr *irq_attr)
  904. {
  905. int apic, i, best_guess = -1;
  906. apic_printk(APIC_DEBUG,
  907. "querying PCI -> IRQ mapping bus:%d, slot:%d, pin:%d.\n",
  908. bus, slot, pin);
  909. if (test_bit(bus, mp_bus_not_pci)) {
  910. apic_printk(APIC_VERBOSE,
  911. "PCI BIOS passed nonexistent PCI bus %d!\n", bus);
  912. return -1;
  913. }
  914. for (i = 0; i < mp_irq_entries; i++) {
  915. int lbus = mp_irqs[i].srcbus;
  916. for (apic = 0; apic < nr_ioapics; apic++)
  917. if (mp_ioapics[apic].apicid == mp_irqs[i].dstapic ||
  918. mp_irqs[i].dstapic == MP_APIC_ALL)
  919. break;
  920. if (!test_bit(lbus, mp_bus_not_pci) &&
  921. !mp_irqs[i].irqtype &&
  922. (bus == lbus) &&
  923. (slot == ((mp_irqs[i].srcbusirq >> 2) & 0x1f))) {
  924. int irq = pin_2_irq(i, apic, mp_irqs[i].dstirq);
  925. if (!(apic || IO_APIC_IRQ(irq)))
  926. continue;
  927. if (pin == (mp_irqs[i].srcbusirq & 3)) {
  928. set_io_apic_irq_attr(irq_attr, apic,
  929. mp_irqs[i].dstirq,
  930. irq_trigger(i),
  931. irq_polarity(i));
  932. return irq;
  933. }
  934. /*
  935. * Use the first all-but-pin matching entry as a
  936. * best-guess fuzzy result for broken mptables.
  937. */
  938. if (best_guess < 0) {
  939. set_io_apic_irq_attr(irq_attr, apic,
  940. mp_irqs[i].dstirq,
  941. irq_trigger(i),
  942. irq_polarity(i));
  943. best_guess = irq;
  944. }
  945. }
  946. }
  947. return best_guess;
  948. }
  949. EXPORT_SYMBOL(IO_APIC_get_PCI_irq_vector);
  950. void lock_vector_lock(void)
  951. {
  952. /* Used to the online set of cpus does not change
  953. * during assign_irq_vector.
  954. */
  955. raw_spin_lock(&vector_lock);
  956. }
  957. void unlock_vector_lock(void)
  958. {
  959. raw_spin_unlock(&vector_lock);
  960. }
  961. static int
  962. __assign_irq_vector(int irq, struct irq_cfg *cfg, const struct cpumask *mask)
  963. {
  964. /*
  965. * NOTE! The local APIC isn't very good at handling
  966. * multiple interrupts at the same interrupt level.
  967. * As the interrupt level is determined by taking the
  968. * vector number and shifting that right by 4, we
  969. * want to spread these out a bit so that they don't
  970. * all fall in the same interrupt level.
  971. *
  972. * Also, we've got to be careful not to trash gate
  973. * 0x80, because int 0x80 is hm, kind of importantish. ;)
  974. */
  975. static int current_vector = FIRST_EXTERNAL_VECTOR + VECTOR_OFFSET_START;
  976. static int current_offset = VECTOR_OFFSET_START % 8;
  977. unsigned int old_vector;
  978. int cpu, err;
  979. cpumask_var_t tmp_mask;
  980. if (cfg->move_in_progress)
  981. return -EBUSY;
  982. if (!alloc_cpumask_var(&tmp_mask, GFP_ATOMIC))
  983. return -ENOMEM;
  984. old_vector = cfg->vector;
  985. if (old_vector) {
  986. cpumask_and(tmp_mask, mask, cpu_online_mask);
  987. cpumask_and(tmp_mask, cfg->domain, tmp_mask);
  988. if (!cpumask_empty(tmp_mask)) {
  989. free_cpumask_var(tmp_mask);
  990. return 0;
  991. }
  992. }
  993. /* Only try and allocate irqs on cpus that are present */
  994. err = -ENOSPC;
  995. for_each_cpu_and(cpu, mask, cpu_online_mask) {
  996. int new_cpu;
  997. int vector, offset;
  998. apic->vector_allocation_domain(cpu, tmp_mask);
  999. vector = current_vector;
  1000. offset = current_offset;
  1001. next:
  1002. vector += 8;
  1003. if (vector >= first_system_vector) {
  1004. /* If out of vectors on large boxen, must share them. */
  1005. offset = (offset + 1) % 8;
  1006. vector = FIRST_EXTERNAL_VECTOR + offset;
  1007. }
  1008. if (unlikely(current_vector == vector))
  1009. continue;
  1010. if (test_bit(vector, used_vectors))
  1011. goto next;
  1012. for_each_cpu_and(new_cpu, tmp_mask, cpu_online_mask)
  1013. if (per_cpu(vector_irq, new_cpu)[vector] != -1)
  1014. goto next;
  1015. /* Found one! */
  1016. current_vector = vector;
  1017. current_offset = offset;
  1018. if (old_vector) {
  1019. cfg->move_in_progress = 1;
  1020. cpumask_copy(cfg->old_domain, cfg->domain);
  1021. }
  1022. for_each_cpu_and(new_cpu, tmp_mask, cpu_online_mask)
  1023. per_cpu(vector_irq, new_cpu)[vector] = irq;
  1024. cfg->vector = vector;
  1025. cpumask_copy(cfg->domain, tmp_mask);
  1026. err = 0;
  1027. break;
  1028. }
  1029. free_cpumask_var(tmp_mask);
  1030. return err;
  1031. }
  1032. int assign_irq_vector(int irq, struct irq_cfg *cfg, const struct cpumask *mask)
  1033. {
  1034. int err;
  1035. unsigned long flags;
  1036. raw_spin_lock_irqsave(&vector_lock, flags);
  1037. err = __assign_irq_vector(irq, cfg, mask);
  1038. raw_spin_unlock_irqrestore(&vector_lock, flags);
  1039. return err;
  1040. }
  1041. static void __clear_irq_vector(int irq, struct irq_cfg *cfg)
  1042. {
  1043. int cpu, vector;
  1044. BUG_ON(!cfg->vector);
  1045. vector = cfg->vector;
  1046. for_each_cpu_and(cpu, cfg->domain, cpu_online_mask)
  1047. per_cpu(vector_irq, cpu)[vector] = -1;
  1048. cfg->vector = 0;
  1049. cpumask_clear(cfg->domain);
  1050. if (likely(!cfg->move_in_progress))
  1051. return;
  1052. for_each_cpu_and(cpu, cfg->old_domain, cpu_online_mask) {
  1053. for (vector = FIRST_EXTERNAL_VECTOR; vector < NR_VECTORS;
  1054. vector++) {
  1055. if (per_cpu(vector_irq, cpu)[vector] != irq)
  1056. continue;
  1057. per_cpu(vector_irq, cpu)[vector] = -1;
  1058. break;
  1059. }
  1060. }
  1061. cfg->move_in_progress = 0;
  1062. }
  1063. void __setup_vector_irq(int cpu)
  1064. {
  1065. /* Initialize vector_irq on a new cpu */
  1066. int irq, vector;
  1067. struct irq_cfg *cfg;
  1068. struct irq_desc *desc;
  1069. /*
  1070. * vector_lock will make sure that we don't run into irq vector
  1071. * assignments that might be happening on another cpu in parallel,
  1072. * while we setup our initial vector to irq mappings.
  1073. */
  1074. raw_spin_lock(&vector_lock);
  1075. /* Mark the inuse vectors */
  1076. for_each_irq_desc(irq, desc) {
  1077. cfg = desc->chip_data;
  1078. /*
  1079. * If it is a legacy IRQ handled by the legacy PIC, this cpu
  1080. * will be part of the irq_cfg's domain.
  1081. */
  1082. if (irq < legacy_pic->nr_legacy_irqs && !IO_APIC_IRQ(irq))
  1083. cpumask_set_cpu(cpu, cfg->domain);
  1084. if (!cpumask_test_cpu(cpu, cfg->domain))
  1085. continue;
  1086. vector = cfg->vector;
  1087. per_cpu(vector_irq, cpu)[vector] = irq;
  1088. }
  1089. /* Mark the free vectors */
  1090. for (vector = 0; vector < NR_VECTORS; ++vector) {
  1091. irq = per_cpu(vector_irq, cpu)[vector];
  1092. if (irq < 0)
  1093. continue;
  1094. cfg = irq_cfg(irq);
  1095. if (!cpumask_test_cpu(cpu, cfg->domain))
  1096. per_cpu(vector_irq, cpu)[vector] = -1;
  1097. }
  1098. raw_spin_unlock(&vector_lock);
  1099. }
  1100. static struct irq_chip ioapic_chip;
  1101. static struct irq_chip ir_ioapic_chip;
  1102. #define IOAPIC_AUTO -1
  1103. #define IOAPIC_EDGE 0
  1104. #define IOAPIC_LEVEL 1
  1105. #ifdef CONFIG_X86_32
  1106. static inline int IO_APIC_irq_trigger(int irq)
  1107. {
  1108. int apic, idx, pin;
  1109. for (apic = 0; apic < nr_ioapics; apic++) {
  1110. for (pin = 0; pin < nr_ioapic_registers[apic]; pin++) {
  1111. idx = find_irq_entry(apic, pin, mp_INT);
  1112. if ((idx != -1) && (irq == pin_2_irq(idx, apic, pin)))
  1113. return irq_trigger(idx);
  1114. }
  1115. }
  1116. /*
  1117. * nonexistent IRQs are edge default
  1118. */
  1119. return 0;
  1120. }
  1121. #else
  1122. static inline int IO_APIC_irq_trigger(int irq)
  1123. {
  1124. return 1;
  1125. }
  1126. #endif
  1127. static void ioapic_register_intr(int irq, struct irq_desc *desc, unsigned long trigger)
  1128. {
  1129. if ((trigger == IOAPIC_AUTO && IO_APIC_irq_trigger(irq)) ||
  1130. trigger == IOAPIC_LEVEL)
  1131. desc->status |= IRQ_LEVEL;
  1132. else
  1133. desc->status &= ~IRQ_LEVEL;
  1134. if (irq_remapped(irq)) {
  1135. desc->status |= IRQ_MOVE_PCNTXT;
  1136. if (trigger)
  1137. set_irq_chip_and_handler_name(irq, &ir_ioapic_chip,
  1138. handle_fasteoi_irq,
  1139. "fasteoi");
  1140. else
  1141. set_irq_chip_and_handler_name(irq, &ir_ioapic_chip,
  1142. handle_edge_irq, "edge");
  1143. return;
  1144. }
  1145. if ((trigger == IOAPIC_AUTO && IO_APIC_irq_trigger(irq)) ||
  1146. trigger == IOAPIC_LEVEL)
  1147. set_irq_chip_and_handler_name(irq, &ioapic_chip,
  1148. handle_fasteoi_irq,
  1149. "fasteoi");
  1150. else
  1151. set_irq_chip_and_handler_name(irq, &ioapic_chip,
  1152. handle_edge_irq, "edge");
  1153. }
  1154. int setup_ioapic_entry(int apic_id, int irq,
  1155. struct IO_APIC_route_entry *entry,
  1156. unsigned int destination, int trigger,
  1157. int polarity, int vector, int pin)
  1158. {
  1159. /*
  1160. * add it to the IO-APIC irq-routing table:
  1161. */
  1162. memset(entry,0,sizeof(*entry));
  1163. if (intr_remapping_enabled) {
  1164. struct intel_iommu *iommu = map_ioapic_to_ir(apic_id);
  1165. struct irte irte;
  1166. struct IR_IO_APIC_route_entry *ir_entry =
  1167. (struct IR_IO_APIC_route_entry *) entry;
  1168. int index;
  1169. if (!iommu)
  1170. panic("No mapping iommu for ioapic %d\n", apic_id);
  1171. index = alloc_irte(iommu, irq, 1);
  1172. if (index < 0)
  1173. panic("Failed to allocate IRTE for ioapic %d\n", apic_id);
  1174. memset(&irte, 0, sizeof(irte));
  1175. irte.present = 1;
  1176. irte.dst_mode = apic->irq_dest_mode;
  1177. /*
  1178. * Trigger mode in the IRTE will always be edge, and the
  1179. * actual level or edge trigger will be setup in the IO-APIC
  1180. * RTE. This will help simplify level triggered irq migration.
  1181. * For more details, see the comments above explainig IO-APIC
  1182. * irq migration in the presence of interrupt-remapping.
  1183. */
  1184. irte.trigger_mode = 0;
  1185. irte.dlvry_mode = apic->irq_delivery_mode;
  1186. irte.vector = vector;
  1187. irte.dest_id = IRTE_DEST(destination);
  1188. /* Set source-id of interrupt request */
  1189. set_ioapic_sid(&irte, apic_id);
  1190. modify_irte(irq, &irte);
  1191. ir_entry->index2 = (index >> 15) & 0x1;
  1192. ir_entry->zero = 0;
  1193. ir_entry->format = 1;
  1194. ir_entry->index = (index & 0x7fff);
  1195. /*
  1196. * IO-APIC RTE will be configured with virtual vector.
  1197. * irq handler will do the explicit EOI to the io-apic.
  1198. */
  1199. ir_entry->vector = pin;
  1200. } else {
  1201. entry->delivery_mode = apic->irq_delivery_mode;
  1202. entry->dest_mode = apic->irq_dest_mode;
  1203. entry->dest = destination;
  1204. entry->vector = vector;
  1205. }
  1206. entry->mask = 0; /* enable IRQ */
  1207. entry->trigger = trigger;
  1208. entry->polarity = polarity;
  1209. /* Mask level triggered irqs.
  1210. * Use IRQ_DELAYED_DISABLE for edge triggered irqs.
  1211. */
  1212. if (trigger)
  1213. entry->mask = 1;
  1214. return 0;
  1215. }
  1216. static void setup_IO_APIC_irq(int apic_id, int pin, unsigned int irq, struct irq_desc *desc,
  1217. int trigger, int polarity)
  1218. {
  1219. struct irq_cfg *cfg;
  1220. struct IO_APIC_route_entry entry;
  1221. unsigned int dest;
  1222. if (!IO_APIC_IRQ(irq))
  1223. return;
  1224. cfg = desc->chip_data;
  1225. /*
  1226. * For legacy irqs, cfg->domain starts with cpu 0 for legacy
  1227. * controllers like 8259. Now that IO-APIC can handle this irq, update
  1228. * the cfg->domain.
  1229. */
  1230. if (irq < legacy_pic->nr_legacy_irqs && cpumask_test_cpu(0, cfg->domain))
  1231. apic->vector_allocation_domain(0, cfg->domain);
  1232. if (assign_irq_vector(irq, cfg, apic->target_cpus()))
  1233. return;
  1234. dest = apic->cpu_mask_to_apicid_and(cfg->domain, apic->target_cpus());
  1235. apic_printk(APIC_VERBOSE,KERN_DEBUG
  1236. "IOAPIC[%d]: Set routing entry (%d-%d -> 0x%x -> "
  1237. "IRQ %d Mode:%i Active:%i)\n",
  1238. apic_id, mp_ioapics[apic_id].apicid, pin, cfg->vector,
  1239. irq, trigger, polarity);
  1240. if (setup_ioapic_entry(mp_ioapics[apic_id].apicid, irq, &entry,
  1241. dest, trigger, polarity, cfg->vector, pin)) {
  1242. printk("Failed to setup ioapic entry for ioapic %d, pin %d\n",
  1243. mp_ioapics[apic_id].apicid, pin);
  1244. __clear_irq_vector(irq, cfg);
  1245. return;
  1246. }
  1247. ioapic_register_intr(irq, desc, trigger);
  1248. if (irq < legacy_pic->nr_legacy_irqs)
  1249. legacy_pic->chip->mask(irq);
  1250. ioapic_write_entry(apic_id, pin, entry);
  1251. }
  1252. static struct {
  1253. DECLARE_BITMAP(pin_programmed, MP_MAX_IOAPIC_PIN + 1);
  1254. } mp_ioapic_routing[MAX_IO_APICS];
  1255. static void __init setup_IO_APIC_irqs(void)
  1256. {
  1257. int apic_id, pin, idx, irq;
  1258. int notcon = 0;
  1259. struct irq_desc *desc;
  1260. struct irq_cfg *cfg;
  1261. int node = cpu_to_node(boot_cpu_id);
  1262. apic_printk(APIC_VERBOSE, KERN_DEBUG "init IO_APIC IRQs\n");
  1263. for (apic_id = 0; apic_id < nr_ioapics; apic_id++)
  1264. for (pin = 0; pin < nr_ioapic_registers[apic_id]; pin++) {
  1265. idx = find_irq_entry(apic_id, pin, mp_INT);
  1266. if (idx == -1) {
  1267. if (!notcon) {
  1268. notcon = 1;
  1269. apic_printk(APIC_VERBOSE,
  1270. KERN_DEBUG " %d-%d",
  1271. mp_ioapics[apic_id].apicid, pin);
  1272. } else
  1273. apic_printk(APIC_VERBOSE, " %d-%d",
  1274. mp_ioapics[apic_id].apicid, pin);
  1275. continue;
  1276. }
  1277. if (notcon) {
  1278. apic_printk(APIC_VERBOSE,
  1279. " (apicid-pin) not connected\n");
  1280. notcon = 0;
  1281. }
  1282. irq = pin_2_irq(idx, apic_id, pin);
  1283. if ((apic_id > 0) && (irq > 16))
  1284. continue;
  1285. /*
  1286. * Skip the timer IRQ if there's a quirk handler
  1287. * installed and if it returns 1:
  1288. */
  1289. if (apic->multi_timer_check &&
  1290. apic->multi_timer_check(apic_id, irq))
  1291. continue;
  1292. desc = irq_to_desc_alloc_node(irq, node);
  1293. if (!desc) {
  1294. printk(KERN_INFO "can not get irq_desc for %d\n", irq);
  1295. continue;
  1296. }
  1297. cfg = desc->chip_data;
  1298. add_pin_to_irq_node(cfg, node, apic_id, pin);
  1299. /*
  1300. * don't mark it in pin_programmed, so later acpi could
  1301. * set it correctly when irq < 16
  1302. */
  1303. setup_IO_APIC_irq(apic_id, pin, irq, desc,
  1304. irq_trigger(idx), irq_polarity(idx));
  1305. }
  1306. if (notcon)
  1307. apic_printk(APIC_VERBOSE,
  1308. " (apicid-pin) not connected\n");
  1309. }
  1310. /*
  1311. * for the gsit that is not in first ioapic
  1312. * but could not use acpi_register_gsi()
  1313. * like some special sci in IBM x3330
  1314. */
  1315. void setup_IO_APIC_irq_extra(u32 gsi)
  1316. {
  1317. int apic_id = 0, pin, idx, irq;
  1318. int node = cpu_to_node(boot_cpu_id);
  1319. struct irq_desc *desc;
  1320. struct irq_cfg *cfg;
  1321. /*
  1322. * Convert 'gsi' to 'ioapic.pin'.
  1323. */
  1324. apic_id = mp_find_ioapic(gsi);
  1325. if (apic_id < 0)
  1326. return;
  1327. pin = mp_find_ioapic_pin(apic_id, gsi);
  1328. idx = find_irq_entry(apic_id, pin, mp_INT);
  1329. if (idx == -1)
  1330. return;
  1331. irq = pin_2_irq(idx, apic_id, pin);
  1332. #ifdef CONFIG_SPARSE_IRQ
  1333. desc = irq_to_desc(irq);
  1334. if (desc)
  1335. return;
  1336. #endif
  1337. desc = irq_to_desc_alloc_node(irq, node);
  1338. if (!desc) {
  1339. printk(KERN_INFO "can not get irq_desc for %d\n", irq);
  1340. return;
  1341. }
  1342. cfg = desc->chip_data;
  1343. add_pin_to_irq_node(cfg, node, apic_id, pin);
  1344. if (test_bit(pin, mp_ioapic_routing[apic_id].pin_programmed)) {
  1345. pr_debug("Pin %d-%d already programmed\n",
  1346. mp_ioapics[apic_id].apicid, pin);
  1347. return;
  1348. }
  1349. set_bit(pin, mp_ioapic_routing[apic_id].pin_programmed);
  1350. setup_IO_APIC_irq(apic_id, pin, irq, desc,
  1351. irq_trigger(idx), irq_polarity(idx));
  1352. }
  1353. /*
  1354. * Set up the timer pin, possibly with the 8259A-master behind.
  1355. */
  1356. static void __init setup_timer_IRQ0_pin(unsigned int apic_id, unsigned int pin,
  1357. int vector)
  1358. {
  1359. struct IO_APIC_route_entry entry;
  1360. if (intr_remapping_enabled)
  1361. return;
  1362. memset(&entry, 0, sizeof(entry));
  1363. /*
  1364. * We use logical delivery to get the timer IRQ
  1365. * to the first CPU.
  1366. */
  1367. entry.dest_mode = apic->irq_dest_mode;
  1368. entry.mask = 0; /* don't mask IRQ for edge */
  1369. entry.dest = apic->cpu_mask_to_apicid(apic->target_cpus());
  1370. entry.delivery_mode = apic->irq_delivery_mode;
  1371. entry.polarity = 0;
  1372. entry.trigger = 0;
  1373. entry.vector = vector;
  1374. /*
  1375. * The timer IRQ doesn't have to know that behind the
  1376. * scene we may have a 8259A-master in AEOI mode ...
  1377. */
  1378. set_irq_chip_and_handler_name(0, &ioapic_chip, handle_edge_irq, "edge");
  1379. /*
  1380. * Add it to the IO-APIC irq-routing table:
  1381. */
  1382. ioapic_write_entry(apic_id, pin, entry);
  1383. }
  1384. __apicdebuginit(void) print_IO_APIC(void)
  1385. {
  1386. int apic, i;
  1387. union IO_APIC_reg_00 reg_00;
  1388. union IO_APIC_reg_01 reg_01;
  1389. union IO_APIC_reg_02 reg_02;
  1390. union IO_APIC_reg_03 reg_03;
  1391. unsigned long flags;
  1392. struct irq_cfg *cfg;
  1393. struct irq_desc *desc;
  1394. unsigned int irq;
  1395. printk(KERN_DEBUG "number of MP IRQ sources: %d.\n", mp_irq_entries);
  1396. for (i = 0; i < nr_ioapics; i++)
  1397. printk(KERN_DEBUG "number of IO-APIC #%d registers: %d.\n",
  1398. mp_ioapics[i].apicid, nr_ioapic_registers[i]);
  1399. /*
  1400. * We are a bit conservative about what we expect. We have to
  1401. * know about every hardware change ASAP.
  1402. */
  1403. printk(KERN_INFO "testing the IO APIC.......................\n");
  1404. for (apic = 0; apic < nr_ioapics; apic++) {
  1405. raw_spin_lock_irqsave(&ioapic_lock, flags);
  1406. reg_00.raw = io_apic_read(apic, 0);
  1407. reg_01.raw = io_apic_read(apic, 1);
  1408. if (reg_01.bits.version >= 0x10)
  1409. reg_02.raw = io_apic_read(apic, 2);
  1410. if (reg_01.bits.version >= 0x20)
  1411. reg_03.raw = io_apic_read(apic, 3);
  1412. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  1413. printk("\n");
  1414. printk(KERN_DEBUG "IO APIC #%d......\n", mp_ioapics[apic].apicid);
  1415. printk(KERN_DEBUG ".... register #00: %08X\n", reg_00.raw);
  1416. printk(KERN_DEBUG "....... : physical APIC id: %02X\n", reg_00.bits.ID);
  1417. printk(KERN_DEBUG "....... : Delivery Type: %X\n", reg_00.bits.delivery_type);
  1418. printk(KERN_DEBUG "....... : LTS : %X\n", reg_00.bits.LTS);
  1419. printk(KERN_DEBUG ".... register #01: %08X\n", *(int *)&reg_01);
  1420. printk(KERN_DEBUG "....... : max redirection entries: %04X\n", reg_01.bits.entries);
  1421. printk(KERN_DEBUG "....... : PRQ implemented: %X\n", reg_01.bits.PRQ);
  1422. printk(KERN_DEBUG "....... : IO APIC version: %04X\n", reg_01.bits.version);
  1423. /*
  1424. * Some Intel chipsets with IO APIC VERSION of 0x1? don't have reg_02,
  1425. * but the value of reg_02 is read as the previous read register
  1426. * value, so ignore it if reg_02 == reg_01.
  1427. */
  1428. if (reg_01.bits.version >= 0x10 && reg_02.raw != reg_01.raw) {
  1429. printk(KERN_DEBUG ".... register #02: %08X\n", reg_02.raw);
  1430. printk(KERN_DEBUG "....... : arbitration: %02X\n", reg_02.bits.arbitration);
  1431. }
  1432. /*
  1433. * Some Intel chipsets with IO APIC VERSION of 0x2? don't have reg_02
  1434. * or reg_03, but the value of reg_0[23] is read as the previous read
  1435. * register value, so ignore it if reg_03 == reg_0[12].
  1436. */
  1437. if (reg_01.bits.version >= 0x20 && reg_03.raw != reg_02.raw &&
  1438. reg_03.raw != reg_01.raw) {
  1439. printk(KERN_DEBUG ".... register #03: %08X\n", reg_03.raw);
  1440. printk(KERN_DEBUG "....... : Boot DT : %X\n", reg_03.bits.boot_DT);
  1441. }
  1442. printk(KERN_DEBUG ".... IRQ redirection table:\n");
  1443. printk(KERN_DEBUG " NR Dst Mask Trig IRR Pol"
  1444. " Stat Dmod Deli Vect:\n");
  1445. for (i = 0; i <= reg_01.bits.entries; i++) {
  1446. struct IO_APIC_route_entry entry;
  1447. entry = ioapic_read_entry(apic, i);
  1448. printk(KERN_DEBUG " %02x %03X ",
  1449. i,
  1450. entry.dest
  1451. );
  1452. printk("%1d %1d %1d %1d %1d %1d %1d %02X\n",
  1453. entry.mask,
  1454. entry.trigger,
  1455. entry.irr,
  1456. entry.polarity,
  1457. entry.delivery_status,
  1458. entry.dest_mode,
  1459. entry.delivery_mode,
  1460. entry.vector
  1461. );
  1462. }
  1463. }
  1464. printk(KERN_DEBUG "IRQ to pin mappings:\n");
  1465. for_each_irq_desc(irq, desc) {
  1466. struct irq_pin_list *entry;
  1467. cfg = desc->chip_data;
  1468. entry = cfg->irq_2_pin;
  1469. if (!entry)
  1470. continue;
  1471. printk(KERN_DEBUG "IRQ%d ", irq);
  1472. for_each_irq_pin(entry, cfg->irq_2_pin)
  1473. printk("-> %d:%d", entry->apic, entry->pin);
  1474. printk("\n");
  1475. }
  1476. printk(KERN_INFO ".................................... done.\n");
  1477. return;
  1478. }
  1479. __apicdebuginit(void) print_APIC_field(int base)
  1480. {
  1481. int i;
  1482. printk(KERN_DEBUG);
  1483. for (i = 0; i < 8; i++)
  1484. printk(KERN_CONT "%08x", apic_read(base + i*0x10));
  1485. printk(KERN_CONT "\n");
  1486. }
  1487. __apicdebuginit(void) print_local_APIC(void *dummy)
  1488. {
  1489. unsigned int i, v, ver, maxlvt;
  1490. u64 icr;
  1491. printk(KERN_DEBUG "printing local APIC contents on CPU#%d/%d:\n",
  1492. smp_processor_id(), hard_smp_processor_id());
  1493. v = apic_read(APIC_ID);
  1494. printk(KERN_INFO "... APIC ID: %08x (%01x)\n", v, read_apic_id());
  1495. v = apic_read(APIC_LVR);
  1496. printk(KERN_INFO "... APIC VERSION: %08x\n", v);
  1497. ver = GET_APIC_VERSION(v);
  1498. maxlvt = lapic_get_maxlvt();
  1499. v = apic_read(APIC_TASKPRI);
  1500. printk(KERN_DEBUG "... APIC TASKPRI: %08x (%02x)\n", v, v & APIC_TPRI_MASK);
  1501. if (APIC_INTEGRATED(ver)) { /* !82489DX */
  1502. if (!APIC_XAPIC(ver)) {
  1503. v = apic_read(APIC_ARBPRI);
  1504. printk(KERN_DEBUG "... APIC ARBPRI: %08x (%02x)\n", v,
  1505. v & APIC_ARBPRI_MASK);
  1506. }
  1507. v = apic_read(APIC_PROCPRI);
  1508. printk(KERN_DEBUG "... APIC PROCPRI: %08x\n", v);
  1509. }
  1510. /*
  1511. * Remote read supported only in the 82489DX and local APIC for
  1512. * Pentium processors.
  1513. */
  1514. if (!APIC_INTEGRATED(ver) || maxlvt == 3) {
  1515. v = apic_read(APIC_RRR);
  1516. printk(KERN_DEBUG "... APIC RRR: %08x\n", v);
  1517. }
  1518. v = apic_read(APIC_LDR);
  1519. printk(KERN_DEBUG "... APIC LDR: %08x\n", v);
  1520. if (!x2apic_enabled()) {
  1521. v = apic_read(APIC_DFR);
  1522. printk(KERN_DEBUG "... APIC DFR: %08x\n", v);
  1523. }
  1524. v = apic_read(APIC_SPIV);
  1525. printk(KERN_DEBUG "... APIC SPIV: %08x\n", v);
  1526. printk(KERN_DEBUG "... APIC ISR field:\n");
  1527. print_APIC_field(APIC_ISR);
  1528. printk(KERN_DEBUG "... APIC TMR field:\n");
  1529. print_APIC_field(APIC_TMR);
  1530. printk(KERN_DEBUG "... APIC IRR field:\n");
  1531. print_APIC_field(APIC_IRR);
  1532. if (APIC_INTEGRATED(ver)) { /* !82489DX */
  1533. if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
  1534. apic_write(APIC_ESR, 0);
  1535. v = apic_read(APIC_ESR);
  1536. printk(KERN_DEBUG "... APIC ESR: %08x\n", v);
  1537. }
  1538. icr = apic_icr_read();
  1539. printk(KERN_DEBUG "... APIC ICR: %08x\n", (u32)icr);
  1540. printk(KERN_DEBUG "... APIC ICR2: %08x\n", (u32)(icr >> 32));
  1541. v = apic_read(APIC_LVTT);
  1542. printk(KERN_DEBUG "... APIC LVTT: %08x\n", v);
  1543. if (maxlvt > 3) { /* PC is LVT#4. */
  1544. v = apic_read(APIC_LVTPC);
  1545. printk(KERN_DEBUG "... APIC LVTPC: %08x\n", v);
  1546. }
  1547. v = apic_read(APIC_LVT0);
  1548. printk(KERN_DEBUG "... APIC LVT0: %08x\n", v);
  1549. v = apic_read(APIC_LVT1);
  1550. printk(KERN_DEBUG "... APIC LVT1: %08x\n", v);
  1551. if (maxlvt > 2) { /* ERR is LVT#3. */
  1552. v = apic_read(APIC_LVTERR);
  1553. printk(KERN_DEBUG "... APIC LVTERR: %08x\n", v);
  1554. }
  1555. v = apic_read(APIC_TMICT);
  1556. printk(KERN_DEBUG "... APIC TMICT: %08x\n", v);
  1557. v = apic_read(APIC_TMCCT);
  1558. printk(KERN_DEBUG "... APIC TMCCT: %08x\n", v);
  1559. v = apic_read(APIC_TDCR);
  1560. printk(KERN_DEBUG "... APIC TDCR: %08x\n", v);
  1561. if (boot_cpu_has(X86_FEATURE_EXTAPIC)) {
  1562. v = apic_read(APIC_EFEAT);
  1563. maxlvt = (v >> 16) & 0xff;
  1564. printk(KERN_DEBUG "... APIC EFEAT: %08x\n", v);
  1565. v = apic_read(APIC_ECTRL);
  1566. printk(KERN_DEBUG "... APIC ECTRL: %08x\n", v);
  1567. for (i = 0; i < maxlvt; i++) {
  1568. v = apic_read(APIC_EILVTn(i));
  1569. printk(KERN_DEBUG "... APIC EILVT%d: %08x\n", i, v);
  1570. }
  1571. }
  1572. printk("\n");
  1573. }
  1574. __apicdebuginit(void) print_local_APICs(int maxcpu)
  1575. {
  1576. int cpu;
  1577. if (!maxcpu)
  1578. return;
  1579. preempt_disable();
  1580. for_each_online_cpu(cpu) {
  1581. if (cpu >= maxcpu)
  1582. break;
  1583. smp_call_function_single(cpu, print_local_APIC, NULL, 1);
  1584. }
  1585. preempt_enable();
  1586. }
  1587. __apicdebuginit(void) print_PIC(void)
  1588. {
  1589. unsigned int v;
  1590. unsigned long flags;
  1591. if (!legacy_pic->nr_legacy_irqs)
  1592. return;
  1593. printk(KERN_DEBUG "\nprinting PIC contents\n");
  1594. raw_spin_lock_irqsave(&i8259A_lock, flags);
  1595. v = inb(0xa1) << 8 | inb(0x21);
  1596. printk(KERN_DEBUG "... PIC IMR: %04x\n", v);
  1597. v = inb(0xa0) << 8 | inb(0x20);
  1598. printk(KERN_DEBUG "... PIC IRR: %04x\n", v);
  1599. outb(0x0b,0xa0);
  1600. outb(0x0b,0x20);
  1601. v = inb(0xa0) << 8 | inb(0x20);
  1602. outb(0x0a,0xa0);
  1603. outb(0x0a,0x20);
  1604. raw_spin_unlock_irqrestore(&i8259A_lock, flags);
  1605. printk(KERN_DEBUG "... PIC ISR: %04x\n", v);
  1606. v = inb(0x4d1) << 8 | inb(0x4d0);
  1607. printk(KERN_DEBUG "... PIC ELCR: %04x\n", v);
  1608. }
  1609. static int __initdata show_lapic = 1;
  1610. static __init int setup_show_lapic(char *arg)
  1611. {
  1612. int num = -1;
  1613. if (strcmp(arg, "all") == 0) {
  1614. show_lapic = CONFIG_NR_CPUS;
  1615. } else {
  1616. get_option(&arg, &num);
  1617. if (num >= 0)
  1618. show_lapic = num;
  1619. }
  1620. return 1;
  1621. }
  1622. __setup("show_lapic=", setup_show_lapic);
  1623. __apicdebuginit(int) print_ICs(void)
  1624. {
  1625. if (apic_verbosity == APIC_QUIET)
  1626. return 0;
  1627. print_PIC();
  1628. /* don't print out if apic is not there */
  1629. if (!cpu_has_apic && !apic_from_smp_config())
  1630. return 0;
  1631. print_local_APICs(show_lapic);
  1632. print_IO_APIC();
  1633. return 0;
  1634. }
  1635. fs_initcall(print_ICs);
  1636. /* Where if anywhere is the i8259 connect in external int mode */
  1637. static struct { int pin, apic; } ioapic_i8259 = { -1, -1 };
  1638. void __init enable_IO_APIC(void)
  1639. {
  1640. int i8259_apic, i8259_pin;
  1641. int apic;
  1642. if (!legacy_pic->nr_legacy_irqs)
  1643. return;
  1644. for(apic = 0; apic < nr_ioapics; apic++) {
  1645. int pin;
  1646. /* See if any of the pins is in ExtINT mode */
  1647. for (pin = 0; pin < nr_ioapic_registers[apic]; pin++) {
  1648. struct IO_APIC_route_entry entry;
  1649. entry = ioapic_read_entry(apic, pin);
  1650. /* If the interrupt line is enabled and in ExtInt mode
  1651. * I have found the pin where the i8259 is connected.
  1652. */
  1653. if ((entry.mask == 0) && (entry.delivery_mode == dest_ExtINT)) {
  1654. ioapic_i8259.apic = apic;
  1655. ioapic_i8259.pin = pin;
  1656. goto found_i8259;
  1657. }
  1658. }
  1659. }
  1660. found_i8259:
  1661. /* Look to see what if the MP table has reported the ExtINT */
  1662. /* If we could not find the appropriate pin by looking at the ioapic
  1663. * the i8259 probably is not connected the ioapic but give the
  1664. * mptable a chance anyway.
  1665. */
  1666. i8259_pin = find_isa_irq_pin(0, mp_ExtINT);
  1667. i8259_apic = find_isa_irq_apic(0, mp_ExtINT);
  1668. /* Trust the MP table if nothing is setup in the hardware */
  1669. if ((ioapic_i8259.pin == -1) && (i8259_pin >= 0)) {
  1670. printk(KERN_WARNING "ExtINT not setup in hardware but reported by MP table\n");
  1671. ioapic_i8259.pin = i8259_pin;
  1672. ioapic_i8259.apic = i8259_apic;
  1673. }
  1674. /* Complain if the MP table and the hardware disagree */
  1675. if (((ioapic_i8259.apic != i8259_apic) || (ioapic_i8259.pin != i8259_pin)) &&
  1676. (i8259_pin >= 0) && (ioapic_i8259.pin >= 0))
  1677. {
  1678. printk(KERN_WARNING "ExtINT in hardware and MP table differ\n");
  1679. }
  1680. /*
  1681. * Do not trust the IO-APIC being empty at bootup
  1682. */
  1683. clear_IO_APIC();
  1684. }
  1685. /*
  1686. * Not an __init, needed by the reboot code
  1687. */
  1688. void disable_IO_APIC(void)
  1689. {
  1690. /*
  1691. * Clear the IO-APIC before rebooting:
  1692. */
  1693. clear_IO_APIC();
  1694. if (!legacy_pic->nr_legacy_irqs)
  1695. return;
  1696. /*
  1697. * If the i8259 is routed through an IOAPIC
  1698. * Put that IOAPIC in virtual wire mode
  1699. * so legacy interrupts can be delivered.
  1700. *
  1701. * With interrupt-remapping, for now we will use virtual wire A mode,
  1702. * as virtual wire B is little complex (need to configure both
  1703. * IOAPIC RTE aswell as interrupt-remapping table entry).
  1704. * As this gets called during crash dump, keep this simple for now.
  1705. */
  1706. if (ioapic_i8259.pin != -1 && !intr_remapping_enabled) {
  1707. struct IO_APIC_route_entry entry;
  1708. memset(&entry, 0, sizeof(entry));
  1709. entry.mask = 0; /* Enabled */
  1710. entry.trigger = 0; /* Edge */
  1711. entry.irr = 0;
  1712. entry.polarity = 0; /* High */
  1713. entry.delivery_status = 0;
  1714. entry.dest_mode = 0; /* Physical */
  1715. entry.delivery_mode = dest_ExtINT; /* ExtInt */
  1716. entry.vector = 0;
  1717. entry.dest = read_apic_id();
  1718. /*
  1719. * Add it to the IO-APIC irq-routing table:
  1720. */
  1721. ioapic_write_entry(ioapic_i8259.apic, ioapic_i8259.pin, entry);
  1722. }
  1723. /*
  1724. * Use virtual wire A mode when interrupt remapping is enabled.
  1725. */
  1726. if (cpu_has_apic || apic_from_smp_config())
  1727. disconnect_bsp_APIC(!intr_remapping_enabled &&
  1728. ioapic_i8259.pin != -1);
  1729. }
  1730. #ifdef CONFIG_X86_32
  1731. /*
  1732. * function to set the IO-APIC physical IDs based on the
  1733. * values stored in the MPC table.
  1734. *
  1735. * by Matt Domsch <Matt_Domsch@dell.com> Tue Dec 21 12:25:05 CST 1999
  1736. */
  1737. void __init setup_ioapic_ids_from_mpc(void)
  1738. {
  1739. union IO_APIC_reg_00 reg_00;
  1740. physid_mask_t phys_id_present_map;
  1741. int apic_id;
  1742. int i;
  1743. unsigned char old_id;
  1744. unsigned long flags;
  1745. if (acpi_ioapic)
  1746. return;
  1747. /*
  1748. * Don't check I/O APIC IDs for xAPIC systems. They have
  1749. * no meaning without the serial APIC bus.
  1750. */
  1751. if (!(boot_cpu_data.x86_vendor == X86_VENDOR_INTEL)
  1752. || APIC_XAPIC(apic_version[boot_cpu_physical_apicid]))
  1753. return;
  1754. /*
  1755. * This is broken; anything with a real cpu count has to
  1756. * circumvent this idiocy regardless.
  1757. */
  1758. apic->ioapic_phys_id_map(&phys_cpu_present_map, &phys_id_present_map);
  1759. /*
  1760. * Set the IOAPIC ID to the value stored in the MPC table.
  1761. */
  1762. for (apic_id = 0; apic_id < nr_ioapics; apic_id++) {
  1763. /* Read the register 0 value */
  1764. raw_spin_lock_irqsave(&ioapic_lock, flags);
  1765. reg_00.raw = io_apic_read(apic_id, 0);
  1766. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  1767. old_id = mp_ioapics[apic_id].apicid;
  1768. if (mp_ioapics[apic_id].apicid >= get_physical_broadcast()) {
  1769. printk(KERN_ERR "BIOS bug, IO-APIC#%d ID is %d in the MPC table!...\n",
  1770. apic_id, mp_ioapics[apic_id].apicid);
  1771. printk(KERN_ERR "... fixing up to %d. (tell your hw vendor)\n",
  1772. reg_00.bits.ID);
  1773. mp_ioapics[apic_id].apicid = reg_00.bits.ID;
  1774. }
  1775. /*
  1776. * Sanity check, is the ID really free? Every APIC in a
  1777. * system must have a unique ID or we get lots of nice
  1778. * 'stuck on smp_invalidate_needed IPI wait' messages.
  1779. */
  1780. if (apic->check_apicid_used(&phys_id_present_map,
  1781. mp_ioapics[apic_id].apicid)) {
  1782. printk(KERN_ERR "BIOS bug, IO-APIC#%d ID %d is already used!...\n",
  1783. apic_id, mp_ioapics[apic_id].apicid);
  1784. for (i = 0; i < get_physical_broadcast(); i++)
  1785. if (!physid_isset(i, phys_id_present_map))
  1786. break;
  1787. if (i >= get_physical_broadcast())
  1788. panic("Max APIC ID exceeded!\n");
  1789. printk(KERN_ERR "... fixing up to %d. (tell your hw vendor)\n",
  1790. i);
  1791. physid_set(i, phys_id_present_map);
  1792. mp_ioapics[apic_id].apicid = i;
  1793. } else {
  1794. physid_mask_t tmp;
  1795. apic->apicid_to_cpu_present(mp_ioapics[apic_id].apicid, &tmp);
  1796. apic_printk(APIC_VERBOSE, "Setting %d in the "
  1797. "phys_id_present_map\n",
  1798. mp_ioapics[apic_id].apicid);
  1799. physids_or(phys_id_present_map, phys_id_present_map, tmp);
  1800. }
  1801. /*
  1802. * We need to adjust the IRQ routing table
  1803. * if the ID changed.
  1804. */
  1805. if (old_id != mp_ioapics[apic_id].apicid)
  1806. for (i = 0; i < mp_irq_entries; i++)
  1807. if (mp_irqs[i].dstapic == old_id)
  1808. mp_irqs[i].dstapic
  1809. = mp_ioapics[apic_id].apicid;
  1810. /*
  1811. * Read the right value from the MPC table and
  1812. * write it into the ID register.
  1813. */
  1814. apic_printk(APIC_VERBOSE, KERN_INFO
  1815. "...changing IO-APIC physical APIC ID to %d ...",
  1816. mp_ioapics[apic_id].apicid);
  1817. reg_00.bits.ID = mp_ioapics[apic_id].apicid;
  1818. raw_spin_lock_irqsave(&ioapic_lock, flags);
  1819. io_apic_write(apic_id, 0, reg_00.raw);
  1820. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  1821. /*
  1822. * Sanity check
  1823. */
  1824. raw_spin_lock_irqsave(&ioapic_lock, flags);
  1825. reg_00.raw = io_apic_read(apic_id, 0);
  1826. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  1827. if (reg_00.bits.ID != mp_ioapics[apic_id].apicid)
  1828. printk("could not set ID!\n");
  1829. else
  1830. apic_printk(APIC_VERBOSE, " ok.\n");
  1831. }
  1832. }
  1833. #endif
  1834. int no_timer_check __initdata;
  1835. static int __init notimercheck(char *s)
  1836. {
  1837. no_timer_check = 1;
  1838. return 1;
  1839. }
  1840. __setup("no_timer_check", notimercheck);
  1841. /*
  1842. * There is a nasty bug in some older SMP boards, their mptable lies
  1843. * about the timer IRQ. We do the following to work around the situation:
  1844. *
  1845. * - timer IRQ defaults to IO-APIC IRQ
  1846. * - if this function detects that timer IRQs are defunct, then we fall
  1847. * back to ISA timer IRQs
  1848. */
  1849. static int __init timer_irq_works(void)
  1850. {
  1851. unsigned long t1 = jiffies;
  1852. unsigned long flags;
  1853. if (no_timer_check)
  1854. return 1;
  1855. local_save_flags(flags);
  1856. local_irq_enable();
  1857. /* Let ten ticks pass... */
  1858. mdelay((10 * 1000) / HZ);
  1859. local_irq_restore(flags);
  1860. /*
  1861. * Expect a few ticks at least, to be sure some possible
  1862. * glue logic does not lock up after one or two first
  1863. * ticks in a non-ExtINT mode. Also the local APIC
  1864. * might have cached one ExtINT interrupt. Finally, at
  1865. * least one tick may be lost due to delays.
  1866. */
  1867. /* jiffies wrap? */
  1868. if (time_after(jiffies, t1 + 4))
  1869. return 1;
  1870. return 0;
  1871. }
  1872. /*
  1873. * In the SMP+IOAPIC case it might happen that there are an unspecified
  1874. * number of pending IRQ events unhandled. These cases are very rare,
  1875. * so we 'resend' these IRQs via IPIs, to the same CPU. It's much
  1876. * better to do it this way as thus we do not have to be aware of
  1877. * 'pending' interrupts in the IRQ path, except at this point.
  1878. */
  1879. /*
  1880. * Edge triggered needs to resend any interrupt
  1881. * that was delayed but this is now handled in the device
  1882. * independent code.
  1883. */
  1884. /*
  1885. * Starting up a edge-triggered IO-APIC interrupt is
  1886. * nasty - we need to make sure that we get the edge.
  1887. * If it is already asserted for some reason, we need
  1888. * return 1 to indicate that is was pending.
  1889. *
  1890. * This is not complete - we should be able to fake
  1891. * an edge even if it isn't on the 8259A...
  1892. */
  1893. static unsigned int startup_ioapic_irq(unsigned int irq)
  1894. {
  1895. int was_pending = 0;
  1896. unsigned long flags;
  1897. struct irq_cfg *cfg;
  1898. raw_spin_lock_irqsave(&ioapic_lock, flags);
  1899. if (irq < legacy_pic->nr_legacy_irqs) {
  1900. legacy_pic->chip->mask(irq);
  1901. if (legacy_pic->irq_pending(irq))
  1902. was_pending = 1;
  1903. }
  1904. cfg = irq_cfg(irq);
  1905. __unmask_IO_APIC_irq(cfg);
  1906. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  1907. return was_pending;
  1908. }
  1909. static int ioapic_retrigger_irq(unsigned int irq)
  1910. {
  1911. struct irq_cfg *cfg = irq_cfg(irq);
  1912. unsigned long flags;
  1913. raw_spin_lock_irqsave(&vector_lock, flags);
  1914. apic->send_IPI_mask(cpumask_of(cpumask_first(cfg->domain)), cfg->vector);
  1915. raw_spin_unlock_irqrestore(&vector_lock, flags);
  1916. return 1;
  1917. }
  1918. /*
  1919. * Level and edge triggered IO-APIC interrupts need different handling,
  1920. * so we use two separate IRQ descriptors. Edge triggered IRQs can be
  1921. * handled with the level-triggered descriptor, but that one has slightly
  1922. * more overhead. Level-triggered interrupts cannot be handled with the
  1923. * edge-triggered handler, without risking IRQ storms and other ugly
  1924. * races.
  1925. */
  1926. #ifdef CONFIG_SMP
  1927. void send_cleanup_vector(struct irq_cfg *cfg)
  1928. {
  1929. cpumask_var_t cleanup_mask;
  1930. if (unlikely(!alloc_cpumask_var(&cleanup_mask, GFP_ATOMIC))) {
  1931. unsigned int i;
  1932. for_each_cpu_and(i, cfg->old_domain, cpu_online_mask)
  1933. apic->send_IPI_mask(cpumask_of(i), IRQ_MOVE_CLEANUP_VECTOR);
  1934. } else {
  1935. cpumask_and(cleanup_mask, cfg->old_domain, cpu_online_mask);
  1936. apic->send_IPI_mask(cleanup_mask, IRQ_MOVE_CLEANUP_VECTOR);
  1937. free_cpumask_var(cleanup_mask);
  1938. }
  1939. cfg->move_in_progress = 0;
  1940. }
  1941. static void __target_IO_APIC_irq(unsigned int irq, unsigned int dest, struct irq_cfg *cfg)
  1942. {
  1943. int apic, pin;
  1944. struct irq_pin_list *entry;
  1945. u8 vector = cfg->vector;
  1946. for_each_irq_pin(entry, cfg->irq_2_pin) {
  1947. unsigned int reg;
  1948. apic = entry->apic;
  1949. pin = entry->pin;
  1950. /*
  1951. * With interrupt-remapping, destination information comes
  1952. * from interrupt-remapping table entry.
  1953. */
  1954. if (!irq_remapped(irq))
  1955. io_apic_write(apic, 0x11 + pin*2, dest);
  1956. reg = io_apic_read(apic, 0x10 + pin*2);
  1957. reg &= ~IO_APIC_REDIR_VECTOR_MASK;
  1958. reg |= vector;
  1959. io_apic_modify(apic, 0x10 + pin*2, reg);
  1960. }
  1961. }
  1962. /*
  1963. * Either sets desc->affinity to a valid value, and returns
  1964. * ->cpu_mask_to_apicid of that in dest_id, or returns -1 and
  1965. * leaves desc->affinity untouched.
  1966. */
  1967. unsigned int
  1968. set_desc_affinity(struct irq_desc *desc, const struct cpumask *mask,
  1969. unsigned int *dest_id)
  1970. {
  1971. struct irq_cfg *cfg;
  1972. unsigned int irq;
  1973. if (!cpumask_intersects(mask, cpu_online_mask))
  1974. return -1;
  1975. irq = desc->irq;
  1976. cfg = desc->chip_data;
  1977. if (assign_irq_vector(irq, cfg, mask))
  1978. return -1;
  1979. cpumask_copy(desc->affinity, mask);
  1980. *dest_id = apic->cpu_mask_to_apicid_and(desc->affinity, cfg->domain);
  1981. return 0;
  1982. }
  1983. static int
  1984. set_ioapic_affinity_irq_desc(struct irq_desc *desc, const struct cpumask *mask)
  1985. {
  1986. struct irq_cfg *cfg;
  1987. unsigned long flags;
  1988. unsigned int dest;
  1989. unsigned int irq;
  1990. int ret = -1;
  1991. irq = desc->irq;
  1992. cfg = desc->chip_data;
  1993. raw_spin_lock_irqsave(&ioapic_lock, flags);
  1994. ret = set_desc_affinity(desc, mask, &dest);
  1995. if (!ret) {
  1996. /* Only the high 8 bits are valid. */
  1997. dest = SET_APIC_LOGICAL_ID(dest);
  1998. __target_IO_APIC_irq(irq, dest, cfg);
  1999. }
  2000. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  2001. return ret;
  2002. }
  2003. static int
  2004. set_ioapic_affinity_irq(unsigned int irq, const struct cpumask *mask)
  2005. {
  2006. struct irq_desc *desc;
  2007. desc = irq_to_desc(irq);
  2008. return set_ioapic_affinity_irq_desc(desc, mask);
  2009. }
  2010. #ifdef CONFIG_INTR_REMAP
  2011. /*
  2012. * Migrate the IO-APIC irq in the presence of intr-remapping.
  2013. *
  2014. * For both level and edge triggered, irq migration is a simple atomic
  2015. * update(of vector and cpu destination) of IRTE and flush the hardware cache.
  2016. *
  2017. * For level triggered, we eliminate the io-apic RTE modification (with the
  2018. * updated vector information), by using a virtual vector (io-apic pin number).
  2019. * Real vector that is used for interrupting cpu will be coming from
  2020. * the interrupt-remapping table entry.
  2021. */
  2022. static int
  2023. migrate_ioapic_irq_desc(struct irq_desc *desc, const struct cpumask *mask)
  2024. {
  2025. struct irq_cfg *cfg;
  2026. struct irte irte;
  2027. unsigned int dest;
  2028. unsigned int irq;
  2029. int ret = -1;
  2030. if (!cpumask_intersects(mask, cpu_online_mask))
  2031. return ret;
  2032. irq = desc->irq;
  2033. if (get_irte(irq, &irte))
  2034. return ret;
  2035. cfg = desc->chip_data;
  2036. if (assign_irq_vector(irq, cfg, mask))
  2037. return ret;
  2038. dest = apic->cpu_mask_to_apicid_and(cfg->domain, mask);
  2039. irte.vector = cfg->vector;
  2040. irte.dest_id = IRTE_DEST(dest);
  2041. /*
  2042. * Modified the IRTE and flushes the Interrupt entry cache.
  2043. */
  2044. modify_irte(irq, &irte);
  2045. if (cfg->move_in_progress)
  2046. send_cleanup_vector(cfg);
  2047. cpumask_copy(desc->affinity, mask);
  2048. return 0;
  2049. }
  2050. /*
  2051. * Migrates the IRQ destination in the process context.
  2052. */
  2053. static int set_ir_ioapic_affinity_irq_desc(struct irq_desc *desc,
  2054. const struct cpumask *mask)
  2055. {
  2056. return migrate_ioapic_irq_desc(desc, mask);
  2057. }
  2058. static int set_ir_ioapic_affinity_irq(unsigned int irq,
  2059. const struct cpumask *mask)
  2060. {
  2061. struct irq_desc *desc = irq_to_desc(irq);
  2062. return set_ir_ioapic_affinity_irq_desc(desc, mask);
  2063. }
  2064. #else
  2065. static inline int set_ir_ioapic_affinity_irq_desc(struct irq_desc *desc,
  2066. const struct cpumask *mask)
  2067. {
  2068. return 0;
  2069. }
  2070. #endif
  2071. asmlinkage void smp_irq_move_cleanup_interrupt(void)
  2072. {
  2073. unsigned vector, me;
  2074. ack_APIC_irq();
  2075. exit_idle();
  2076. irq_enter();
  2077. me = smp_processor_id();
  2078. for (vector = FIRST_EXTERNAL_VECTOR; vector < NR_VECTORS; vector++) {
  2079. unsigned int irq;
  2080. unsigned int irr;
  2081. struct irq_desc *desc;
  2082. struct irq_cfg *cfg;
  2083. irq = __get_cpu_var(vector_irq)[vector];
  2084. if (irq == -1)
  2085. continue;
  2086. desc = irq_to_desc(irq);
  2087. if (!desc)
  2088. continue;
  2089. cfg = irq_cfg(irq);
  2090. raw_spin_lock(&desc->lock);
  2091. /*
  2092. * Check if the irq migration is in progress. If so, we
  2093. * haven't received the cleanup request yet for this irq.
  2094. */
  2095. if (cfg->move_in_progress)
  2096. goto unlock;
  2097. if (vector == cfg->vector && cpumask_test_cpu(me, cfg->domain))
  2098. goto unlock;
  2099. irr = apic_read(APIC_IRR + (vector / 32 * 0x10));
  2100. /*
  2101. * Check if the vector that needs to be cleanedup is
  2102. * registered at the cpu's IRR. If so, then this is not
  2103. * the best time to clean it up. Lets clean it up in the
  2104. * next attempt by sending another IRQ_MOVE_CLEANUP_VECTOR
  2105. * to myself.
  2106. */
  2107. if (irr & (1 << (vector % 32))) {
  2108. apic->send_IPI_self(IRQ_MOVE_CLEANUP_VECTOR);
  2109. goto unlock;
  2110. }
  2111. __get_cpu_var(vector_irq)[vector] = -1;
  2112. unlock:
  2113. raw_spin_unlock(&desc->lock);
  2114. }
  2115. irq_exit();
  2116. }
  2117. static void __irq_complete_move(struct irq_desc **descp, unsigned vector)
  2118. {
  2119. struct irq_desc *desc = *descp;
  2120. struct irq_cfg *cfg = desc->chip_data;
  2121. unsigned me;
  2122. if (likely(!cfg->move_in_progress))
  2123. return;
  2124. me = smp_processor_id();
  2125. if (vector == cfg->vector && cpumask_test_cpu(me, cfg->domain))
  2126. send_cleanup_vector(cfg);
  2127. }
  2128. static void irq_complete_move(struct irq_desc **descp)
  2129. {
  2130. __irq_complete_move(descp, ~get_irq_regs()->orig_ax);
  2131. }
  2132. void irq_force_complete_move(int irq)
  2133. {
  2134. struct irq_desc *desc = irq_to_desc(irq);
  2135. struct irq_cfg *cfg = desc->chip_data;
  2136. __irq_complete_move(&desc, cfg->vector);
  2137. }
  2138. #else
  2139. static inline void irq_complete_move(struct irq_desc **descp) {}
  2140. #endif
  2141. static void ack_apic_edge(unsigned int irq)
  2142. {
  2143. struct irq_desc *desc = irq_to_desc(irq);
  2144. irq_complete_move(&desc);
  2145. move_native_irq(irq);
  2146. ack_APIC_irq();
  2147. }
  2148. atomic_t irq_mis_count;
  2149. /*
  2150. * IO-APIC versions below 0x20 don't support EOI register.
  2151. * For the record, here is the information about various versions:
  2152. * 0Xh 82489DX
  2153. * 1Xh I/OAPIC or I/O(x)APIC which are not PCI 2.2 Compliant
  2154. * 2Xh I/O(x)APIC which is PCI 2.2 Compliant
  2155. * 30h-FFh Reserved
  2156. *
  2157. * Some of the Intel ICH Specs (ICH2 to ICH5) documents the io-apic
  2158. * version as 0x2. This is an error with documentation and these ICH chips
  2159. * use io-apic's of version 0x20.
  2160. *
  2161. * For IO-APIC's with EOI register, we use that to do an explicit EOI.
  2162. * Otherwise, we simulate the EOI message manually by changing the trigger
  2163. * mode to edge and then back to level, with RTE being masked during this.
  2164. */
  2165. static void __eoi_ioapic_irq(unsigned int irq, struct irq_cfg *cfg)
  2166. {
  2167. struct irq_pin_list *entry;
  2168. for_each_irq_pin(entry, cfg->irq_2_pin) {
  2169. if (mp_ioapics[entry->apic].apicver >= 0x20) {
  2170. /*
  2171. * Intr-remapping uses pin number as the virtual vector
  2172. * in the RTE. Actual vector is programmed in
  2173. * intr-remapping table entry. Hence for the io-apic
  2174. * EOI we use the pin number.
  2175. */
  2176. if (irq_remapped(irq))
  2177. io_apic_eoi(entry->apic, entry->pin);
  2178. else
  2179. io_apic_eoi(entry->apic, cfg->vector);
  2180. } else {
  2181. __mask_and_edge_IO_APIC_irq(entry);
  2182. __unmask_and_level_IO_APIC_irq(entry);
  2183. }
  2184. }
  2185. }
  2186. static void eoi_ioapic_irq(struct irq_desc *desc)
  2187. {
  2188. struct irq_cfg *cfg;
  2189. unsigned long flags;
  2190. unsigned int irq;
  2191. irq = desc->irq;
  2192. cfg = desc->chip_data;
  2193. raw_spin_lock_irqsave(&ioapic_lock, flags);
  2194. __eoi_ioapic_irq(irq, cfg);
  2195. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  2196. }
  2197. static void ack_apic_level(unsigned int irq)
  2198. {
  2199. struct irq_desc *desc = irq_to_desc(irq);
  2200. unsigned long v;
  2201. int i;
  2202. struct irq_cfg *cfg;
  2203. int do_unmask_irq = 0;
  2204. irq_complete_move(&desc);
  2205. #ifdef CONFIG_GENERIC_PENDING_IRQ
  2206. /* If we are moving the irq we need to mask it */
  2207. if (unlikely(desc->status & IRQ_MOVE_PENDING)) {
  2208. do_unmask_irq = 1;
  2209. mask_IO_APIC_irq_desc(desc);
  2210. }
  2211. #endif
  2212. /*
  2213. * It appears there is an erratum which affects at least version 0x11
  2214. * of I/O APIC (that's the 82093AA and cores integrated into various
  2215. * chipsets). Under certain conditions a level-triggered interrupt is
  2216. * erroneously delivered as edge-triggered one but the respective IRR
  2217. * bit gets set nevertheless. As a result the I/O unit expects an EOI
  2218. * message but it will never arrive and further interrupts are blocked
  2219. * from the source. The exact reason is so far unknown, but the
  2220. * phenomenon was observed when two consecutive interrupt requests
  2221. * from a given source get delivered to the same CPU and the source is
  2222. * temporarily disabled in between.
  2223. *
  2224. * A workaround is to simulate an EOI message manually. We achieve it
  2225. * by setting the trigger mode to edge and then to level when the edge
  2226. * trigger mode gets detected in the TMR of a local APIC for a
  2227. * level-triggered interrupt. We mask the source for the time of the
  2228. * operation to prevent an edge-triggered interrupt escaping meanwhile.
  2229. * The idea is from Manfred Spraul. --macro
  2230. *
  2231. * Also in the case when cpu goes offline, fixup_irqs() will forward
  2232. * any unhandled interrupt on the offlined cpu to the new cpu
  2233. * destination that is handling the corresponding interrupt. This
  2234. * interrupt forwarding is done via IPI's. Hence, in this case also
  2235. * level-triggered io-apic interrupt will be seen as an edge
  2236. * interrupt in the IRR. And we can't rely on the cpu's EOI
  2237. * to be broadcasted to the IO-APIC's which will clear the remoteIRR
  2238. * corresponding to the level-triggered interrupt. Hence on IO-APIC's
  2239. * supporting EOI register, we do an explicit EOI to clear the
  2240. * remote IRR and on IO-APIC's which don't have an EOI register,
  2241. * we use the above logic (mask+edge followed by unmask+level) from
  2242. * Manfred Spraul to clear the remote IRR.
  2243. */
  2244. cfg = desc->chip_data;
  2245. i = cfg->vector;
  2246. v = apic_read(APIC_TMR + ((i & ~0x1f) >> 1));
  2247. /*
  2248. * We must acknowledge the irq before we move it or the acknowledge will
  2249. * not propagate properly.
  2250. */
  2251. ack_APIC_irq();
  2252. /*
  2253. * Tail end of clearing remote IRR bit (either by delivering the EOI
  2254. * message via io-apic EOI register write or simulating it using
  2255. * mask+edge followed by unnask+level logic) manually when the
  2256. * level triggered interrupt is seen as the edge triggered interrupt
  2257. * at the cpu.
  2258. */
  2259. if (!(v & (1 << (i & 0x1f)))) {
  2260. atomic_inc(&irq_mis_count);
  2261. eoi_ioapic_irq(desc);
  2262. }
  2263. /* Now we can move and renable the irq */
  2264. if (unlikely(do_unmask_irq)) {
  2265. /* Only migrate the irq if the ack has been received.
  2266. *
  2267. * On rare occasions the broadcast level triggered ack gets
  2268. * delayed going to ioapics, and if we reprogram the
  2269. * vector while Remote IRR is still set the irq will never
  2270. * fire again.
  2271. *
  2272. * To prevent this scenario we read the Remote IRR bit
  2273. * of the ioapic. This has two effects.
  2274. * - On any sane system the read of the ioapic will
  2275. * flush writes (and acks) going to the ioapic from
  2276. * this cpu.
  2277. * - We get to see if the ACK has actually been delivered.
  2278. *
  2279. * Based on failed experiments of reprogramming the
  2280. * ioapic entry from outside of irq context starting
  2281. * with masking the ioapic entry and then polling until
  2282. * Remote IRR was clear before reprogramming the
  2283. * ioapic I don't trust the Remote IRR bit to be
  2284. * completey accurate.
  2285. *
  2286. * However there appears to be no other way to plug
  2287. * this race, so if the Remote IRR bit is not
  2288. * accurate and is causing problems then it is a hardware bug
  2289. * and you can go talk to the chipset vendor about it.
  2290. */
  2291. cfg = desc->chip_data;
  2292. if (!io_apic_level_ack_pending(cfg))
  2293. move_masked_irq(irq);
  2294. unmask_IO_APIC_irq_desc(desc);
  2295. }
  2296. }
  2297. #ifdef CONFIG_INTR_REMAP
  2298. static void ir_ack_apic_edge(unsigned int irq)
  2299. {
  2300. ack_APIC_irq();
  2301. }
  2302. static void ir_ack_apic_level(unsigned int irq)
  2303. {
  2304. struct irq_desc *desc = irq_to_desc(irq);
  2305. ack_APIC_irq();
  2306. eoi_ioapic_irq(desc);
  2307. }
  2308. #endif /* CONFIG_INTR_REMAP */
  2309. static struct irq_chip ioapic_chip __read_mostly = {
  2310. .name = "IO-APIC",
  2311. .startup = startup_ioapic_irq,
  2312. .mask = mask_IO_APIC_irq,
  2313. .unmask = unmask_IO_APIC_irq,
  2314. .ack = ack_apic_edge,
  2315. .eoi = ack_apic_level,
  2316. #ifdef CONFIG_SMP
  2317. .set_affinity = set_ioapic_affinity_irq,
  2318. #endif
  2319. .retrigger = ioapic_retrigger_irq,
  2320. };
  2321. static struct irq_chip ir_ioapic_chip __read_mostly = {
  2322. .name = "IR-IO-APIC",
  2323. .startup = startup_ioapic_irq,
  2324. .mask = mask_IO_APIC_irq,
  2325. .unmask = unmask_IO_APIC_irq,
  2326. #ifdef CONFIG_INTR_REMAP
  2327. .ack = ir_ack_apic_edge,
  2328. .eoi = ir_ack_apic_level,
  2329. #ifdef CONFIG_SMP
  2330. .set_affinity = set_ir_ioapic_affinity_irq,
  2331. #endif
  2332. #endif
  2333. .retrigger = ioapic_retrigger_irq,
  2334. };
  2335. static inline void init_IO_APIC_traps(void)
  2336. {
  2337. int irq;
  2338. struct irq_desc *desc;
  2339. struct irq_cfg *cfg;
  2340. /*
  2341. * NOTE! The local APIC isn't very good at handling
  2342. * multiple interrupts at the same interrupt level.
  2343. * As the interrupt level is determined by taking the
  2344. * vector number and shifting that right by 4, we
  2345. * want to spread these out a bit so that they don't
  2346. * all fall in the same interrupt level.
  2347. *
  2348. * Also, we've got to be careful not to trash gate
  2349. * 0x80, because int 0x80 is hm, kind of importantish. ;)
  2350. */
  2351. for_each_irq_desc(irq, desc) {
  2352. cfg = desc->chip_data;
  2353. if (IO_APIC_IRQ(irq) && cfg && !cfg->vector) {
  2354. /*
  2355. * Hmm.. We don't have an entry for this,
  2356. * so default to an old-fashioned 8259
  2357. * interrupt if we can..
  2358. */
  2359. if (irq < legacy_pic->nr_legacy_irqs)
  2360. legacy_pic->make_irq(irq);
  2361. else
  2362. /* Strange. Oh, well.. */
  2363. desc->chip = &no_irq_chip;
  2364. }
  2365. }
  2366. }
  2367. /*
  2368. * The local APIC irq-chip implementation:
  2369. */
  2370. static void mask_lapic_irq(unsigned int irq)
  2371. {
  2372. unsigned long v;
  2373. v = apic_read(APIC_LVT0);
  2374. apic_write(APIC_LVT0, v | APIC_LVT_MASKED);
  2375. }
  2376. static void unmask_lapic_irq(unsigned int irq)
  2377. {
  2378. unsigned long v;
  2379. v = apic_read(APIC_LVT0);
  2380. apic_write(APIC_LVT0, v & ~APIC_LVT_MASKED);
  2381. }
  2382. static void ack_lapic_irq(unsigned int irq)
  2383. {
  2384. ack_APIC_irq();
  2385. }
  2386. static struct irq_chip lapic_chip __read_mostly = {
  2387. .name = "local-APIC",
  2388. .mask = mask_lapic_irq,
  2389. .unmask = unmask_lapic_irq,
  2390. .ack = ack_lapic_irq,
  2391. };
  2392. static void lapic_register_intr(int irq, struct irq_desc *desc)
  2393. {
  2394. desc->status &= ~IRQ_LEVEL;
  2395. set_irq_chip_and_handler_name(irq, &lapic_chip, handle_edge_irq,
  2396. "edge");
  2397. }
  2398. static void __init setup_nmi(void)
  2399. {
  2400. /*
  2401. * Dirty trick to enable the NMI watchdog ...
  2402. * We put the 8259A master into AEOI mode and
  2403. * unmask on all local APICs LVT0 as NMI.
  2404. *
  2405. * The idea to use the 8259A in AEOI mode ('8259A Virtual Wire')
  2406. * is from Maciej W. Rozycki - so we do not have to EOI from
  2407. * the NMI handler or the timer interrupt.
  2408. */
  2409. apic_printk(APIC_VERBOSE, KERN_INFO "activating NMI Watchdog ...");
  2410. enable_NMI_through_LVT0();
  2411. apic_printk(APIC_VERBOSE, " done.\n");
  2412. }
  2413. /*
  2414. * This looks a bit hackish but it's about the only one way of sending
  2415. * a few INTA cycles to 8259As and any associated glue logic. ICR does
  2416. * not support the ExtINT mode, unfortunately. We need to send these
  2417. * cycles as some i82489DX-based boards have glue logic that keeps the
  2418. * 8259A interrupt line asserted until INTA. --macro
  2419. */
  2420. static inline void __init unlock_ExtINT_logic(void)
  2421. {
  2422. int apic, pin, i;
  2423. struct IO_APIC_route_entry entry0, entry1;
  2424. unsigned char save_control, save_freq_select;
  2425. pin = find_isa_irq_pin(8, mp_INT);
  2426. if (pin == -1) {
  2427. WARN_ON_ONCE(1);
  2428. return;
  2429. }
  2430. apic = find_isa_irq_apic(8, mp_INT);
  2431. if (apic == -1) {
  2432. WARN_ON_ONCE(1);
  2433. return;
  2434. }
  2435. entry0 = ioapic_read_entry(apic, pin);
  2436. clear_IO_APIC_pin(apic, pin);
  2437. memset(&entry1, 0, sizeof(entry1));
  2438. entry1.dest_mode = 0; /* physical delivery */
  2439. entry1.mask = 0; /* unmask IRQ now */
  2440. entry1.dest = hard_smp_processor_id();
  2441. entry1.delivery_mode = dest_ExtINT;
  2442. entry1.polarity = entry0.polarity;
  2443. entry1.trigger = 0;
  2444. entry1.vector = 0;
  2445. ioapic_write_entry(apic, pin, entry1);
  2446. save_control = CMOS_READ(RTC_CONTROL);
  2447. save_freq_select = CMOS_READ(RTC_FREQ_SELECT);
  2448. CMOS_WRITE((save_freq_select & ~RTC_RATE_SELECT) | 0x6,
  2449. RTC_FREQ_SELECT);
  2450. CMOS_WRITE(save_control | RTC_PIE, RTC_CONTROL);
  2451. i = 100;
  2452. while (i-- > 0) {
  2453. mdelay(10);
  2454. if ((CMOS_READ(RTC_INTR_FLAGS) & RTC_PF) == RTC_PF)
  2455. i -= 10;
  2456. }
  2457. CMOS_WRITE(save_control, RTC_CONTROL);
  2458. CMOS_WRITE(save_freq_select, RTC_FREQ_SELECT);
  2459. clear_IO_APIC_pin(apic, pin);
  2460. ioapic_write_entry(apic, pin, entry0);
  2461. }
  2462. static int disable_timer_pin_1 __initdata;
  2463. /* Actually the next is obsolete, but keep it for paranoid reasons -AK */
  2464. static int __init disable_timer_pin_setup(char *arg)
  2465. {
  2466. disable_timer_pin_1 = 1;
  2467. return 0;
  2468. }
  2469. early_param("disable_timer_pin_1", disable_timer_pin_setup);
  2470. int timer_through_8259 __initdata;
  2471. /*
  2472. * This code may look a bit paranoid, but it's supposed to cooperate with
  2473. * a wide range of boards and BIOS bugs. Fortunately only the timer IRQ
  2474. * is so screwy. Thanks to Brian Perkins for testing/hacking this beast
  2475. * fanatically on his truly buggy board.
  2476. *
  2477. * FIXME: really need to revamp this for all platforms.
  2478. */
  2479. static inline void __init check_timer(void)
  2480. {
  2481. struct irq_desc *desc = irq_to_desc(0);
  2482. struct irq_cfg *cfg = desc->chip_data;
  2483. int node = cpu_to_node(boot_cpu_id);
  2484. int apic1, pin1, apic2, pin2;
  2485. unsigned long flags;
  2486. int no_pin1 = 0;
  2487. local_irq_save(flags);
  2488. /*
  2489. * get/set the timer IRQ vector:
  2490. */
  2491. legacy_pic->chip->mask(0);
  2492. assign_irq_vector(0, cfg, apic->target_cpus());
  2493. /*
  2494. * As IRQ0 is to be enabled in the 8259A, the virtual
  2495. * wire has to be disabled in the local APIC. Also
  2496. * timer interrupts need to be acknowledged manually in
  2497. * the 8259A for the i82489DX when using the NMI
  2498. * watchdog as that APIC treats NMIs as level-triggered.
  2499. * The AEOI mode will finish them in the 8259A
  2500. * automatically.
  2501. */
  2502. apic_write(APIC_LVT0, APIC_LVT_MASKED | APIC_DM_EXTINT);
  2503. legacy_pic->init(1);
  2504. #ifdef CONFIG_X86_32
  2505. {
  2506. unsigned int ver;
  2507. ver = apic_read(APIC_LVR);
  2508. ver = GET_APIC_VERSION(ver);
  2509. timer_ack = (nmi_watchdog == NMI_IO_APIC && !APIC_INTEGRATED(ver));
  2510. }
  2511. #endif
  2512. pin1 = find_isa_irq_pin(0, mp_INT);
  2513. apic1 = find_isa_irq_apic(0, mp_INT);
  2514. pin2 = ioapic_i8259.pin;
  2515. apic2 = ioapic_i8259.apic;
  2516. apic_printk(APIC_QUIET, KERN_INFO "..TIMER: vector=0x%02X "
  2517. "apic1=%d pin1=%d apic2=%d pin2=%d\n",
  2518. cfg->vector, apic1, pin1, apic2, pin2);
  2519. /*
  2520. * Some BIOS writers are clueless and report the ExtINTA
  2521. * I/O APIC input from the cascaded 8259A as the timer
  2522. * interrupt input. So just in case, if only one pin
  2523. * was found above, try it both directly and through the
  2524. * 8259A.
  2525. */
  2526. if (pin1 == -1) {
  2527. if (intr_remapping_enabled)
  2528. panic("BIOS bug: timer not connected to IO-APIC");
  2529. pin1 = pin2;
  2530. apic1 = apic2;
  2531. no_pin1 = 1;
  2532. } else if (pin2 == -1) {
  2533. pin2 = pin1;
  2534. apic2 = apic1;
  2535. }
  2536. if (pin1 != -1) {
  2537. /*
  2538. * Ok, does IRQ0 through the IOAPIC work?
  2539. */
  2540. if (no_pin1) {
  2541. add_pin_to_irq_node(cfg, node, apic1, pin1);
  2542. setup_timer_IRQ0_pin(apic1, pin1, cfg->vector);
  2543. } else {
  2544. /* for edge trigger, setup_IO_APIC_irq already
  2545. * leave it unmasked.
  2546. * so only need to unmask if it is level-trigger
  2547. * do we really have level trigger timer?
  2548. */
  2549. int idx;
  2550. idx = find_irq_entry(apic1, pin1, mp_INT);
  2551. if (idx != -1 && irq_trigger(idx))
  2552. unmask_IO_APIC_irq_desc(desc);
  2553. }
  2554. if (timer_irq_works()) {
  2555. if (nmi_watchdog == NMI_IO_APIC) {
  2556. setup_nmi();
  2557. legacy_pic->chip->unmask(0);
  2558. }
  2559. if (disable_timer_pin_1 > 0)
  2560. clear_IO_APIC_pin(0, pin1);
  2561. goto out;
  2562. }
  2563. if (intr_remapping_enabled)
  2564. panic("timer doesn't work through Interrupt-remapped IO-APIC");
  2565. local_irq_disable();
  2566. clear_IO_APIC_pin(apic1, pin1);
  2567. if (!no_pin1)
  2568. apic_printk(APIC_QUIET, KERN_ERR "..MP-BIOS bug: "
  2569. "8254 timer not connected to IO-APIC\n");
  2570. apic_printk(APIC_QUIET, KERN_INFO "...trying to set up timer "
  2571. "(IRQ0) through the 8259A ...\n");
  2572. apic_printk(APIC_QUIET, KERN_INFO
  2573. "..... (found apic %d pin %d) ...\n", apic2, pin2);
  2574. /*
  2575. * legacy devices should be connected to IO APIC #0
  2576. */
  2577. replace_pin_at_irq_node(cfg, node, apic1, pin1, apic2, pin2);
  2578. setup_timer_IRQ0_pin(apic2, pin2, cfg->vector);
  2579. legacy_pic->chip->unmask(0);
  2580. if (timer_irq_works()) {
  2581. apic_printk(APIC_QUIET, KERN_INFO "....... works.\n");
  2582. timer_through_8259 = 1;
  2583. if (nmi_watchdog == NMI_IO_APIC) {
  2584. legacy_pic->chip->mask(0);
  2585. setup_nmi();
  2586. legacy_pic->chip->unmask(0);
  2587. }
  2588. goto out;
  2589. }
  2590. /*
  2591. * Cleanup, just in case ...
  2592. */
  2593. local_irq_disable();
  2594. legacy_pic->chip->mask(0);
  2595. clear_IO_APIC_pin(apic2, pin2);
  2596. apic_printk(APIC_QUIET, KERN_INFO "....... failed.\n");
  2597. }
  2598. if (nmi_watchdog == NMI_IO_APIC) {
  2599. apic_printk(APIC_QUIET, KERN_WARNING "timer doesn't work "
  2600. "through the IO-APIC - disabling NMI Watchdog!\n");
  2601. nmi_watchdog = NMI_NONE;
  2602. }
  2603. #ifdef CONFIG_X86_32
  2604. timer_ack = 0;
  2605. #endif
  2606. apic_printk(APIC_QUIET, KERN_INFO
  2607. "...trying to set up timer as Virtual Wire IRQ...\n");
  2608. lapic_register_intr(0, desc);
  2609. apic_write(APIC_LVT0, APIC_DM_FIXED | cfg->vector); /* Fixed mode */
  2610. legacy_pic->chip->unmask(0);
  2611. if (timer_irq_works()) {
  2612. apic_printk(APIC_QUIET, KERN_INFO "..... works.\n");
  2613. goto out;
  2614. }
  2615. local_irq_disable();
  2616. legacy_pic->chip->mask(0);
  2617. apic_write(APIC_LVT0, APIC_LVT_MASKED | APIC_DM_FIXED | cfg->vector);
  2618. apic_printk(APIC_QUIET, KERN_INFO "..... failed.\n");
  2619. apic_printk(APIC_QUIET, KERN_INFO
  2620. "...trying to set up timer as ExtINT IRQ...\n");
  2621. legacy_pic->init(0);
  2622. legacy_pic->make_irq(0);
  2623. apic_write(APIC_LVT0, APIC_DM_EXTINT);
  2624. unlock_ExtINT_logic();
  2625. if (timer_irq_works()) {
  2626. apic_printk(APIC_QUIET, KERN_INFO "..... works.\n");
  2627. goto out;
  2628. }
  2629. local_irq_disable();
  2630. apic_printk(APIC_QUIET, KERN_INFO "..... failed :(.\n");
  2631. panic("IO-APIC + timer doesn't work! Boot with apic=debug and send a "
  2632. "report. Then try booting with the 'noapic' option.\n");
  2633. out:
  2634. local_irq_restore(flags);
  2635. }
  2636. /*
  2637. * Traditionally ISA IRQ2 is the cascade IRQ, and is not available
  2638. * to devices. However there may be an I/O APIC pin available for
  2639. * this interrupt regardless. The pin may be left unconnected, but
  2640. * typically it will be reused as an ExtINT cascade interrupt for
  2641. * the master 8259A. In the MPS case such a pin will normally be
  2642. * reported as an ExtINT interrupt in the MP table. With ACPI
  2643. * there is no provision for ExtINT interrupts, and in the absence
  2644. * of an override it would be treated as an ordinary ISA I/O APIC
  2645. * interrupt, that is edge-triggered and unmasked by default. We
  2646. * used to do this, but it caused problems on some systems because
  2647. * of the NMI watchdog and sometimes IRQ0 of the 8254 timer using
  2648. * the same ExtINT cascade interrupt to drive the local APIC of the
  2649. * bootstrap processor. Therefore we refrain from routing IRQ2 to
  2650. * the I/O APIC in all cases now. No actual device should request
  2651. * it anyway. --macro
  2652. */
  2653. #define PIC_IRQS (1UL << PIC_CASCADE_IR)
  2654. void __init setup_IO_APIC(void)
  2655. {
  2656. /*
  2657. * calling enable_IO_APIC() is moved to setup_local_APIC for BP
  2658. */
  2659. io_apic_irqs = legacy_pic->nr_legacy_irqs ? ~PIC_IRQS : ~0UL;
  2660. apic_printk(APIC_VERBOSE, "ENABLING IO-APIC IRQs\n");
  2661. /*
  2662. * Set up IO-APIC IRQ routing.
  2663. */
  2664. x86_init.mpparse.setup_ioapic_ids();
  2665. sync_Arb_IDs();
  2666. setup_IO_APIC_irqs();
  2667. init_IO_APIC_traps();
  2668. if (legacy_pic->nr_legacy_irqs)
  2669. check_timer();
  2670. }
  2671. /*
  2672. * Called after all the initialization is done. If we didnt find any
  2673. * APIC bugs then we can allow the modify fast path
  2674. */
  2675. static int __init io_apic_bug_finalize(void)
  2676. {
  2677. if (sis_apic_bug == -1)
  2678. sis_apic_bug = 0;
  2679. return 0;
  2680. }
  2681. late_initcall(io_apic_bug_finalize);
  2682. struct sysfs_ioapic_data {
  2683. struct sys_device dev;
  2684. struct IO_APIC_route_entry entry[0];
  2685. };
  2686. static struct sysfs_ioapic_data * mp_ioapic_data[MAX_IO_APICS];
  2687. static int ioapic_suspend(struct sys_device *dev, pm_message_t state)
  2688. {
  2689. struct IO_APIC_route_entry *entry;
  2690. struct sysfs_ioapic_data *data;
  2691. int i;
  2692. data = container_of(dev, struct sysfs_ioapic_data, dev);
  2693. entry = data->entry;
  2694. for (i = 0; i < nr_ioapic_registers[dev->id]; i ++, entry ++ )
  2695. *entry = ioapic_read_entry(dev->id, i);
  2696. return 0;
  2697. }
  2698. static int ioapic_resume(struct sys_device *dev)
  2699. {
  2700. struct IO_APIC_route_entry *entry;
  2701. struct sysfs_ioapic_data *data;
  2702. unsigned long flags;
  2703. union IO_APIC_reg_00 reg_00;
  2704. int i;
  2705. data = container_of(dev, struct sysfs_ioapic_data, dev);
  2706. entry = data->entry;
  2707. raw_spin_lock_irqsave(&ioapic_lock, flags);
  2708. reg_00.raw = io_apic_read(dev->id, 0);
  2709. if (reg_00.bits.ID != mp_ioapics[dev->id].apicid) {
  2710. reg_00.bits.ID = mp_ioapics[dev->id].apicid;
  2711. io_apic_write(dev->id, 0, reg_00.raw);
  2712. }
  2713. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  2714. for (i = 0; i < nr_ioapic_registers[dev->id]; i++)
  2715. ioapic_write_entry(dev->id, i, entry[i]);
  2716. return 0;
  2717. }
  2718. static struct sysdev_class ioapic_sysdev_class = {
  2719. .name = "ioapic",
  2720. .suspend = ioapic_suspend,
  2721. .resume = ioapic_resume,
  2722. };
  2723. static int __init ioapic_init_sysfs(void)
  2724. {
  2725. struct sys_device * dev;
  2726. int i, size, error;
  2727. error = sysdev_class_register(&ioapic_sysdev_class);
  2728. if (error)
  2729. return error;
  2730. for (i = 0; i < nr_ioapics; i++ ) {
  2731. size = sizeof(struct sys_device) + nr_ioapic_registers[i]
  2732. * sizeof(struct IO_APIC_route_entry);
  2733. mp_ioapic_data[i] = kzalloc(size, GFP_KERNEL);
  2734. if (!mp_ioapic_data[i]) {
  2735. printk(KERN_ERR "Can't suspend/resume IOAPIC %d\n", i);
  2736. continue;
  2737. }
  2738. dev = &mp_ioapic_data[i]->dev;
  2739. dev->id = i;
  2740. dev->cls = &ioapic_sysdev_class;
  2741. error = sysdev_register(dev);
  2742. if (error) {
  2743. kfree(mp_ioapic_data[i]);
  2744. mp_ioapic_data[i] = NULL;
  2745. printk(KERN_ERR "Can't suspend/resume IOAPIC %d\n", i);
  2746. continue;
  2747. }
  2748. }
  2749. return 0;
  2750. }
  2751. device_initcall(ioapic_init_sysfs);
  2752. /*
  2753. * Dynamic irq allocate and deallocation
  2754. */
  2755. unsigned int create_irq_nr(unsigned int irq_want, int node)
  2756. {
  2757. /* Allocate an unused irq */
  2758. unsigned int irq;
  2759. unsigned int new;
  2760. unsigned long flags;
  2761. struct irq_cfg *cfg_new = NULL;
  2762. struct irq_desc *desc_new = NULL;
  2763. irq = 0;
  2764. if (irq_want < nr_irqs_gsi)
  2765. irq_want = nr_irqs_gsi;
  2766. raw_spin_lock_irqsave(&vector_lock, flags);
  2767. for (new = irq_want; new < nr_irqs; new++) {
  2768. desc_new = irq_to_desc_alloc_node(new, node);
  2769. if (!desc_new) {
  2770. printk(KERN_INFO "can not get irq_desc for %d\n", new);
  2771. continue;
  2772. }
  2773. cfg_new = desc_new->chip_data;
  2774. if (cfg_new->vector != 0)
  2775. continue;
  2776. desc_new = move_irq_desc(desc_new, node);
  2777. cfg_new = desc_new->chip_data;
  2778. if (__assign_irq_vector(new, cfg_new, apic->target_cpus()) == 0)
  2779. irq = new;
  2780. break;
  2781. }
  2782. raw_spin_unlock_irqrestore(&vector_lock, flags);
  2783. if (irq > 0)
  2784. dynamic_irq_init_keep_chip_data(irq);
  2785. return irq;
  2786. }
  2787. int create_irq(void)
  2788. {
  2789. int node = cpu_to_node(boot_cpu_id);
  2790. unsigned int irq_want;
  2791. int irq;
  2792. irq_want = nr_irqs_gsi;
  2793. irq = create_irq_nr(irq_want, node);
  2794. if (irq == 0)
  2795. irq = -1;
  2796. return irq;
  2797. }
  2798. void destroy_irq(unsigned int irq)
  2799. {
  2800. unsigned long flags;
  2801. dynamic_irq_cleanup_keep_chip_data(irq);
  2802. free_irte(irq);
  2803. raw_spin_lock_irqsave(&vector_lock, flags);
  2804. __clear_irq_vector(irq, get_irq_chip_data(irq));
  2805. raw_spin_unlock_irqrestore(&vector_lock, flags);
  2806. }
  2807. /*
  2808. * MSI message composition
  2809. */
  2810. #ifdef CONFIG_PCI_MSI
  2811. static int msi_compose_msg(struct pci_dev *pdev, unsigned int irq,
  2812. struct msi_msg *msg, u8 hpet_id)
  2813. {
  2814. struct irq_cfg *cfg;
  2815. int err;
  2816. unsigned dest;
  2817. if (disable_apic)
  2818. return -ENXIO;
  2819. cfg = irq_cfg(irq);
  2820. err = assign_irq_vector(irq, cfg, apic->target_cpus());
  2821. if (err)
  2822. return err;
  2823. dest = apic->cpu_mask_to_apicid_and(cfg->domain, apic->target_cpus());
  2824. if (irq_remapped(irq)) {
  2825. struct irte irte;
  2826. int ir_index;
  2827. u16 sub_handle;
  2828. ir_index = map_irq_to_irte_handle(irq, &sub_handle);
  2829. BUG_ON(ir_index == -1);
  2830. memset (&irte, 0, sizeof(irte));
  2831. irte.present = 1;
  2832. irte.dst_mode = apic->irq_dest_mode;
  2833. irte.trigger_mode = 0; /* edge */
  2834. irte.dlvry_mode = apic->irq_delivery_mode;
  2835. irte.vector = cfg->vector;
  2836. irte.dest_id = IRTE_DEST(dest);
  2837. /* Set source-id of interrupt request */
  2838. if (pdev)
  2839. set_msi_sid(&irte, pdev);
  2840. else
  2841. set_hpet_sid(&irte, hpet_id);
  2842. modify_irte(irq, &irte);
  2843. msg->address_hi = MSI_ADDR_BASE_HI;
  2844. msg->data = sub_handle;
  2845. msg->address_lo = MSI_ADDR_BASE_LO | MSI_ADDR_IR_EXT_INT |
  2846. MSI_ADDR_IR_SHV |
  2847. MSI_ADDR_IR_INDEX1(ir_index) |
  2848. MSI_ADDR_IR_INDEX2(ir_index);
  2849. } else {
  2850. if (x2apic_enabled())
  2851. msg->address_hi = MSI_ADDR_BASE_HI |
  2852. MSI_ADDR_EXT_DEST_ID(dest);
  2853. else
  2854. msg->address_hi = MSI_ADDR_BASE_HI;
  2855. msg->address_lo =
  2856. MSI_ADDR_BASE_LO |
  2857. ((apic->irq_dest_mode == 0) ?
  2858. MSI_ADDR_DEST_MODE_PHYSICAL:
  2859. MSI_ADDR_DEST_MODE_LOGICAL) |
  2860. ((apic->irq_delivery_mode != dest_LowestPrio) ?
  2861. MSI_ADDR_REDIRECTION_CPU:
  2862. MSI_ADDR_REDIRECTION_LOWPRI) |
  2863. MSI_ADDR_DEST_ID(dest);
  2864. msg->data =
  2865. MSI_DATA_TRIGGER_EDGE |
  2866. MSI_DATA_LEVEL_ASSERT |
  2867. ((apic->irq_delivery_mode != dest_LowestPrio) ?
  2868. MSI_DATA_DELIVERY_FIXED:
  2869. MSI_DATA_DELIVERY_LOWPRI) |
  2870. MSI_DATA_VECTOR(cfg->vector);
  2871. }
  2872. return err;
  2873. }
  2874. #ifdef CONFIG_SMP
  2875. static int set_msi_irq_affinity(unsigned int irq, const struct cpumask *mask)
  2876. {
  2877. struct irq_desc *desc = irq_to_desc(irq);
  2878. struct irq_cfg *cfg;
  2879. struct msi_msg msg;
  2880. unsigned int dest;
  2881. if (set_desc_affinity(desc, mask, &dest))
  2882. return -1;
  2883. cfg = desc->chip_data;
  2884. read_msi_msg_desc(desc, &msg);
  2885. msg.data &= ~MSI_DATA_VECTOR_MASK;
  2886. msg.data |= MSI_DATA_VECTOR(cfg->vector);
  2887. msg.address_lo &= ~MSI_ADDR_DEST_ID_MASK;
  2888. msg.address_lo |= MSI_ADDR_DEST_ID(dest);
  2889. write_msi_msg_desc(desc, &msg);
  2890. return 0;
  2891. }
  2892. #ifdef CONFIG_INTR_REMAP
  2893. /*
  2894. * Migrate the MSI irq to another cpumask. This migration is
  2895. * done in the process context using interrupt-remapping hardware.
  2896. */
  2897. static int
  2898. ir_set_msi_irq_affinity(unsigned int irq, const struct cpumask *mask)
  2899. {
  2900. struct irq_desc *desc = irq_to_desc(irq);
  2901. struct irq_cfg *cfg = desc->chip_data;
  2902. unsigned int dest;
  2903. struct irte irte;
  2904. if (get_irte(irq, &irte))
  2905. return -1;
  2906. if (set_desc_affinity(desc, mask, &dest))
  2907. return -1;
  2908. irte.vector = cfg->vector;
  2909. irte.dest_id = IRTE_DEST(dest);
  2910. /*
  2911. * atomically update the IRTE with the new destination and vector.
  2912. */
  2913. modify_irte(irq, &irte);
  2914. /*
  2915. * After this point, all the interrupts will start arriving
  2916. * at the new destination. So, time to cleanup the previous
  2917. * vector allocation.
  2918. */
  2919. if (cfg->move_in_progress)
  2920. send_cleanup_vector(cfg);
  2921. return 0;
  2922. }
  2923. #endif
  2924. #endif /* CONFIG_SMP */
  2925. /*
  2926. * IRQ Chip for MSI PCI/PCI-X/PCI-Express Devices,
  2927. * which implement the MSI or MSI-X Capability Structure.
  2928. */
  2929. static struct irq_chip msi_chip = {
  2930. .name = "PCI-MSI",
  2931. .unmask = unmask_msi_irq,
  2932. .mask = mask_msi_irq,
  2933. .ack = ack_apic_edge,
  2934. #ifdef CONFIG_SMP
  2935. .set_affinity = set_msi_irq_affinity,
  2936. #endif
  2937. .retrigger = ioapic_retrigger_irq,
  2938. };
  2939. static struct irq_chip msi_ir_chip = {
  2940. .name = "IR-PCI-MSI",
  2941. .unmask = unmask_msi_irq,
  2942. .mask = mask_msi_irq,
  2943. #ifdef CONFIG_INTR_REMAP
  2944. .ack = ir_ack_apic_edge,
  2945. #ifdef CONFIG_SMP
  2946. .set_affinity = ir_set_msi_irq_affinity,
  2947. #endif
  2948. #endif
  2949. .retrigger = ioapic_retrigger_irq,
  2950. };
  2951. /*
  2952. * Map the PCI dev to the corresponding remapping hardware unit
  2953. * and allocate 'nvec' consecutive interrupt-remapping table entries
  2954. * in it.
  2955. */
  2956. static int msi_alloc_irte(struct pci_dev *dev, int irq, int nvec)
  2957. {
  2958. struct intel_iommu *iommu;
  2959. int index;
  2960. iommu = map_dev_to_ir(dev);
  2961. if (!iommu) {
  2962. printk(KERN_ERR
  2963. "Unable to map PCI %s to iommu\n", pci_name(dev));
  2964. return -ENOENT;
  2965. }
  2966. index = alloc_irte(iommu, irq, nvec);
  2967. if (index < 0) {
  2968. printk(KERN_ERR
  2969. "Unable to allocate %d IRTE for PCI %s\n", nvec,
  2970. pci_name(dev));
  2971. return -ENOSPC;
  2972. }
  2973. return index;
  2974. }
  2975. static int setup_msi_irq(struct pci_dev *dev, struct msi_desc *msidesc, int irq)
  2976. {
  2977. int ret;
  2978. struct msi_msg msg;
  2979. ret = msi_compose_msg(dev, irq, &msg, -1);
  2980. if (ret < 0)
  2981. return ret;
  2982. set_irq_msi(irq, msidesc);
  2983. write_msi_msg(irq, &msg);
  2984. if (irq_remapped(irq)) {
  2985. struct irq_desc *desc = irq_to_desc(irq);
  2986. /*
  2987. * irq migration in process context
  2988. */
  2989. desc->status |= IRQ_MOVE_PCNTXT;
  2990. set_irq_chip_and_handler_name(irq, &msi_ir_chip, handle_edge_irq, "edge");
  2991. } else
  2992. set_irq_chip_and_handler_name(irq, &msi_chip, handle_edge_irq, "edge");
  2993. dev_printk(KERN_DEBUG, &dev->dev, "irq %d for MSI/MSI-X\n", irq);
  2994. return 0;
  2995. }
  2996. int arch_setup_msi_irqs(struct pci_dev *dev, int nvec, int type)
  2997. {
  2998. unsigned int irq;
  2999. int ret, sub_handle;
  3000. struct msi_desc *msidesc;
  3001. unsigned int irq_want;
  3002. struct intel_iommu *iommu = NULL;
  3003. int index = 0;
  3004. int node;
  3005. /* x86 doesn't support multiple MSI yet */
  3006. if (type == PCI_CAP_ID_MSI && nvec > 1)
  3007. return 1;
  3008. node = dev_to_node(&dev->dev);
  3009. irq_want = nr_irqs_gsi;
  3010. sub_handle = 0;
  3011. list_for_each_entry(msidesc, &dev->msi_list, list) {
  3012. irq = create_irq_nr(irq_want, node);
  3013. if (irq == 0)
  3014. return -1;
  3015. irq_want = irq + 1;
  3016. if (!intr_remapping_enabled)
  3017. goto no_ir;
  3018. if (!sub_handle) {
  3019. /*
  3020. * allocate the consecutive block of IRTE's
  3021. * for 'nvec'
  3022. */
  3023. index = msi_alloc_irte(dev, irq, nvec);
  3024. if (index < 0) {
  3025. ret = index;
  3026. goto error;
  3027. }
  3028. } else {
  3029. iommu = map_dev_to_ir(dev);
  3030. if (!iommu) {
  3031. ret = -ENOENT;
  3032. goto error;
  3033. }
  3034. /*
  3035. * setup the mapping between the irq and the IRTE
  3036. * base index, the sub_handle pointing to the
  3037. * appropriate interrupt remap table entry.
  3038. */
  3039. set_irte_irq(irq, iommu, index, sub_handle);
  3040. }
  3041. no_ir:
  3042. ret = setup_msi_irq(dev, msidesc, irq);
  3043. if (ret < 0)
  3044. goto error;
  3045. sub_handle++;
  3046. }
  3047. return 0;
  3048. error:
  3049. destroy_irq(irq);
  3050. return ret;
  3051. }
  3052. void arch_teardown_msi_irq(unsigned int irq)
  3053. {
  3054. destroy_irq(irq);
  3055. }
  3056. #if defined (CONFIG_DMAR) || defined (CONFIG_INTR_REMAP)
  3057. #ifdef CONFIG_SMP
  3058. static int dmar_msi_set_affinity(unsigned int irq, const struct cpumask *mask)
  3059. {
  3060. struct irq_desc *desc = irq_to_desc(irq);
  3061. struct irq_cfg *cfg;
  3062. struct msi_msg msg;
  3063. unsigned int dest;
  3064. if (set_desc_affinity(desc, mask, &dest))
  3065. return -1;
  3066. cfg = desc->chip_data;
  3067. dmar_msi_read(irq, &msg);
  3068. msg.data &= ~MSI_DATA_VECTOR_MASK;
  3069. msg.data |= MSI_DATA_VECTOR(cfg->vector);
  3070. msg.address_lo &= ~MSI_ADDR_DEST_ID_MASK;
  3071. msg.address_lo |= MSI_ADDR_DEST_ID(dest);
  3072. dmar_msi_write(irq, &msg);
  3073. return 0;
  3074. }
  3075. #endif /* CONFIG_SMP */
  3076. static struct irq_chip dmar_msi_type = {
  3077. .name = "DMAR_MSI",
  3078. .unmask = dmar_msi_unmask,
  3079. .mask = dmar_msi_mask,
  3080. .ack = ack_apic_edge,
  3081. #ifdef CONFIG_SMP
  3082. .set_affinity = dmar_msi_set_affinity,
  3083. #endif
  3084. .retrigger = ioapic_retrigger_irq,
  3085. };
  3086. int arch_setup_dmar_msi(unsigned int irq)
  3087. {
  3088. int ret;
  3089. struct msi_msg msg;
  3090. ret = msi_compose_msg(NULL, irq, &msg, -1);
  3091. if (ret < 0)
  3092. return ret;
  3093. dmar_msi_write(irq, &msg);
  3094. set_irq_chip_and_handler_name(irq, &dmar_msi_type, handle_edge_irq,
  3095. "edge");
  3096. return 0;
  3097. }
  3098. #endif
  3099. #ifdef CONFIG_HPET_TIMER
  3100. #ifdef CONFIG_SMP
  3101. static int hpet_msi_set_affinity(unsigned int irq, const struct cpumask *mask)
  3102. {
  3103. struct irq_desc *desc = irq_to_desc(irq);
  3104. struct irq_cfg *cfg;
  3105. struct msi_msg msg;
  3106. unsigned int dest;
  3107. if (set_desc_affinity(desc, mask, &dest))
  3108. return -1;
  3109. cfg = desc->chip_data;
  3110. hpet_msi_read(irq, &msg);
  3111. msg.data &= ~MSI_DATA_VECTOR_MASK;
  3112. msg.data |= MSI_DATA_VECTOR(cfg->vector);
  3113. msg.address_lo &= ~MSI_ADDR_DEST_ID_MASK;
  3114. msg.address_lo |= MSI_ADDR_DEST_ID(dest);
  3115. hpet_msi_write(irq, &msg);
  3116. return 0;
  3117. }
  3118. #endif /* CONFIG_SMP */
  3119. static struct irq_chip ir_hpet_msi_type = {
  3120. .name = "IR-HPET_MSI",
  3121. .unmask = hpet_msi_unmask,
  3122. .mask = hpet_msi_mask,
  3123. #ifdef CONFIG_INTR_REMAP
  3124. .ack = ir_ack_apic_edge,
  3125. #ifdef CONFIG_SMP
  3126. .set_affinity = ir_set_msi_irq_affinity,
  3127. #endif
  3128. #endif
  3129. .retrigger = ioapic_retrigger_irq,
  3130. };
  3131. static struct irq_chip hpet_msi_type = {
  3132. .name = "HPET_MSI",
  3133. .unmask = hpet_msi_unmask,
  3134. .mask = hpet_msi_mask,
  3135. .ack = ack_apic_edge,
  3136. #ifdef CONFIG_SMP
  3137. .set_affinity = hpet_msi_set_affinity,
  3138. #endif
  3139. .retrigger = ioapic_retrigger_irq,
  3140. };
  3141. int arch_setup_hpet_msi(unsigned int irq, unsigned int id)
  3142. {
  3143. int ret;
  3144. struct msi_msg msg;
  3145. struct irq_desc *desc = irq_to_desc(irq);
  3146. if (intr_remapping_enabled) {
  3147. struct intel_iommu *iommu = map_hpet_to_ir(id);
  3148. int index;
  3149. if (!iommu)
  3150. return -1;
  3151. index = alloc_irte(iommu, irq, 1);
  3152. if (index < 0)
  3153. return -1;
  3154. }
  3155. ret = msi_compose_msg(NULL, irq, &msg, id);
  3156. if (ret < 0)
  3157. return ret;
  3158. hpet_msi_write(irq, &msg);
  3159. desc->status |= IRQ_MOVE_PCNTXT;
  3160. if (irq_remapped(irq))
  3161. set_irq_chip_and_handler_name(irq, &ir_hpet_msi_type,
  3162. handle_edge_irq, "edge");
  3163. else
  3164. set_irq_chip_and_handler_name(irq, &hpet_msi_type,
  3165. handle_edge_irq, "edge");
  3166. return 0;
  3167. }
  3168. #endif
  3169. #endif /* CONFIG_PCI_MSI */
  3170. /*
  3171. * Hypertransport interrupt support
  3172. */
  3173. #ifdef CONFIG_HT_IRQ
  3174. #ifdef CONFIG_SMP
  3175. static void target_ht_irq(unsigned int irq, unsigned int dest, u8 vector)
  3176. {
  3177. struct ht_irq_msg msg;
  3178. fetch_ht_irq_msg(irq, &msg);
  3179. msg.address_lo &= ~(HT_IRQ_LOW_VECTOR_MASK | HT_IRQ_LOW_DEST_ID_MASK);
  3180. msg.address_hi &= ~(HT_IRQ_HIGH_DEST_ID_MASK);
  3181. msg.address_lo |= HT_IRQ_LOW_VECTOR(vector) | HT_IRQ_LOW_DEST_ID(dest);
  3182. msg.address_hi |= HT_IRQ_HIGH_DEST_ID(dest);
  3183. write_ht_irq_msg(irq, &msg);
  3184. }
  3185. static int set_ht_irq_affinity(unsigned int irq, const struct cpumask *mask)
  3186. {
  3187. struct irq_desc *desc = irq_to_desc(irq);
  3188. struct irq_cfg *cfg;
  3189. unsigned int dest;
  3190. if (set_desc_affinity(desc, mask, &dest))
  3191. return -1;
  3192. cfg = desc->chip_data;
  3193. target_ht_irq(irq, dest, cfg->vector);
  3194. return 0;
  3195. }
  3196. #endif
  3197. static struct irq_chip ht_irq_chip = {
  3198. .name = "PCI-HT",
  3199. .mask = mask_ht_irq,
  3200. .unmask = unmask_ht_irq,
  3201. .ack = ack_apic_edge,
  3202. #ifdef CONFIG_SMP
  3203. .set_affinity = set_ht_irq_affinity,
  3204. #endif
  3205. .retrigger = ioapic_retrigger_irq,
  3206. };
  3207. int arch_setup_ht_irq(unsigned int irq, struct pci_dev *dev)
  3208. {
  3209. struct irq_cfg *cfg;
  3210. int err;
  3211. if (disable_apic)
  3212. return -ENXIO;
  3213. cfg = irq_cfg(irq);
  3214. err = assign_irq_vector(irq, cfg, apic->target_cpus());
  3215. if (!err) {
  3216. struct ht_irq_msg msg;
  3217. unsigned dest;
  3218. dest = apic->cpu_mask_to_apicid_and(cfg->domain,
  3219. apic->target_cpus());
  3220. msg.address_hi = HT_IRQ_HIGH_DEST_ID(dest);
  3221. msg.address_lo =
  3222. HT_IRQ_LOW_BASE |
  3223. HT_IRQ_LOW_DEST_ID(dest) |
  3224. HT_IRQ_LOW_VECTOR(cfg->vector) |
  3225. ((apic->irq_dest_mode == 0) ?
  3226. HT_IRQ_LOW_DM_PHYSICAL :
  3227. HT_IRQ_LOW_DM_LOGICAL) |
  3228. HT_IRQ_LOW_RQEOI_EDGE |
  3229. ((apic->irq_delivery_mode != dest_LowestPrio) ?
  3230. HT_IRQ_LOW_MT_FIXED :
  3231. HT_IRQ_LOW_MT_ARBITRATED) |
  3232. HT_IRQ_LOW_IRQ_MASKED;
  3233. write_ht_irq_msg(irq, &msg);
  3234. set_irq_chip_and_handler_name(irq, &ht_irq_chip,
  3235. handle_edge_irq, "edge");
  3236. dev_printk(KERN_DEBUG, &dev->dev, "irq %d for HT\n", irq);
  3237. }
  3238. return err;
  3239. }
  3240. #endif /* CONFIG_HT_IRQ */
  3241. int __init io_apic_get_redir_entries (int ioapic)
  3242. {
  3243. union IO_APIC_reg_01 reg_01;
  3244. unsigned long flags;
  3245. raw_spin_lock_irqsave(&ioapic_lock, flags);
  3246. reg_01.raw = io_apic_read(ioapic, 1);
  3247. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  3248. /* The register returns the maximum index redir index
  3249. * supported, which is one less than the total number of redir
  3250. * entries.
  3251. */
  3252. return reg_01.bits.entries + 1;
  3253. }
  3254. void __init probe_nr_irqs_gsi(void)
  3255. {
  3256. int nr;
  3257. nr = gsi_end + 1 + NR_IRQS_LEGACY;
  3258. if (nr > nr_irqs_gsi)
  3259. nr_irqs_gsi = nr;
  3260. printk(KERN_DEBUG "nr_irqs_gsi: %d\n", nr_irqs_gsi);
  3261. }
  3262. #ifdef CONFIG_SPARSE_IRQ
  3263. int __init arch_probe_nr_irqs(void)
  3264. {
  3265. int nr;
  3266. if (nr_irqs > (NR_VECTORS * nr_cpu_ids))
  3267. nr_irqs = NR_VECTORS * nr_cpu_ids;
  3268. nr = nr_irqs_gsi + 8 * nr_cpu_ids;
  3269. #if defined(CONFIG_PCI_MSI) || defined(CONFIG_HT_IRQ)
  3270. /*
  3271. * for MSI and HT dyn irq
  3272. */
  3273. nr += nr_irqs_gsi * 16;
  3274. #endif
  3275. if (nr < nr_irqs)
  3276. nr_irqs = nr;
  3277. return 0;
  3278. }
  3279. #endif
  3280. static int __io_apic_set_pci_routing(struct device *dev, int irq,
  3281. struct io_apic_irq_attr *irq_attr)
  3282. {
  3283. struct irq_desc *desc;
  3284. struct irq_cfg *cfg;
  3285. int node;
  3286. int ioapic, pin;
  3287. int trigger, polarity;
  3288. ioapic = irq_attr->ioapic;
  3289. if (!IO_APIC_IRQ(irq)) {
  3290. apic_printk(APIC_QUIET,KERN_ERR "IOAPIC[%d]: Invalid reference to IRQ 0\n",
  3291. ioapic);
  3292. return -EINVAL;
  3293. }
  3294. if (dev)
  3295. node = dev_to_node(dev);
  3296. else
  3297. node = cpu_to_node(boot_cpu_id);
  3298. desc = irq_to_desc_alloc_node(irq, node);
  3299. if (!desc) {
  3300. printk(KERN_INFO "can not get irq_desc %d\n", irq);
  3301. return 0;
  3302. }
  3303. pin = irq_attr->ioapic_pin;
  3304. trigger = irq_attr->trigger;
  3305. polarity = irq_attr->polarity;
  3306. /*
  3307. * IRQs < 16 are already in the irq_2_pin[] map
  3308. */
  3309. if (irq >= legacy_pic->nr_legacy_irqs) {
  3310. cfg = desc->chip_data;
  3311. if (add_pin_to_irq_node_nopanic(cfg, node, ioapic, pin)) {
  3312. printk(KERN_INFO "can not add pin %d for irq %d\n",
  3313. pin, irq);
  3314. return 0;
  3315. }
  3316. }
  3317. setup_IO_APIC_irq(ioapic, pin, irq, desc, trigger, polarity);
  3318. return 0;
  3319. }
  3320. int io_apic_set_pci_routing(struct device *dev, int irq,
  3321. struct io_apic_irq_attr *irq_attr)
  3322. {
  3323. int ioapic, pin;
  3324. /*
  3325. * Avoid pin reprogramming. PRTs typically include entries
  3326. * with redundant pin->gsi mappings (but unique PCI devices);
  3327. * we only program the IOAPIC on the first.
  3328. */
  3329. ioapic = irq_attr->ioapic;
  3330. pin = irq_attr->ioapic_pin;
  3331. if (test_bit(pin, mp_ioapic_routing[ioapic].pin_programmed)) {
  3332. pr_debug("Pin %d-%d already programmed\n",
  3333. mp_ioapics[ioapic].apicid, pin);
  3334. return 0;
  3335. }
  3336. set_bit(pin, mp_ioapic_routing[ioapic].pin_programmed);
  3337. return __io_apic_set_pci_routing(dev, irq, irq_attr);
  3338. }
  3339. u8 __init io_apic_unique_id(u8 id)
  3340. {
  3341. #ifdef CONFIG_X86_32
  3342. if ((boot_cpu_data.x86_vendor == X86_VENDOR_INTEL) &&
  3343. !APIC_XAPIC(apic_version[boot_cpu_physical_apicid]))
  3344. return io_apic_get_unique_id(nr_ioapics, id);
  3345. else
  3346. return id;
  3347. #else
  3348. int i;
  3349. DECLARE_BITMAP(used, 256);
  3350. bitmap_zero(used, 256);
  3351. for (i = 0; i < nr_ioapics; i++) {
  3352. struct mpc_ioapic *ia = &mp_ioapics[i];
  3353. __set_bit(ia->apicid, used);
  3354. }
  3355. if (!test_bit(id, used))
  3356. return id;
  3357. return find_first_zero_bit(used, 256);
  3358. #endif
  3359. }
  3360. #ifdef CONFIG_X86_32
  3361. int __init io_apic_get_unique_id(int ioapic, int apic_id)
  3362. {
  3363. union IO_APIC_reg_00 reg_00;
  3364. static physid_mask_t apic_id_map = PHYSID_MASK_NONE;
  3365. physid_mask_t tmp;
  3366. unsigned long flags;
  3367. int i = 0;
  3368. /*
  3369. * The P4 platform supports up to 256 APIC IDs on two separate APIC
  3370. * buses (one for LAPICs, one for IOAPICs), where predecessors only
  3371. * supports up to 16 on one shared APIC bus.
  3372. *
  3373. * TBD: Expand LAPIC/IOAPIC support on P4-class systems to take full
  3374. * advantage of new APIC bus architecture.
  3375. */
  3376. if (physids_empty(apic_id_map))
  3377. apic->ioapic_phys_id_map(&phys_cpu_present_map, &apic_id_map);
  3378. raw_spin_lock_irqsave(&ioapic_lock, flags);
  3379. reg_00.raw = io_apic_read(ioapic, 0);
  3380. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  3381. if (apic_id >= get_physical_broadcast()) {
  3382. printk(KERN_WARNING "IOAPIC[%d]: Invalid apic_id %d, trying "
  3383. "%d\n", ioapic, apic_id, reg_00.bits.ID);
  3384. apic_id = reg_00.bits.ID;
  3385. }
  3386. /*
  3387. * Every APIC in a system must have a unique ID or we get lots of nice
  3388. * 'stuck on smp_invalidate_needed IPI wait' messages.
  3389. */
  3390. if (apic->check_apicid_used(&apic_id_map, apic_id)) {
  3391. for (i = 0; i < get_physical_broadcast(); i++) {
  3392. if (!apic->check_apicid_used(&apic_id_map, i))
  3393. break;
  3394. }
  3395. if (i == get_physical_broadcast())
  3396. panic("Max apic_id exceeded!\n");
  3397. printk(KERN_WARNING "IOAPIC[%d]: apic_id %d already used, "
  3398. "trying %d\n", ioapic, apic_id, i);
  3399. apic_id = i;
  3400. }
  3401. apic->apicid_to_cpu_present(apic_id, &tmp);
  3402. physids_or(apic_id_map, apic_id_map, tmp);
  3403. if (reg_00.bits.ID != apic_id) {
  3404. reg_00.bits.ID = apic_id;
  3405. raw_spin_lock_irqsave(&ioapic_lock, flags);
  3406. io_apic_write(ioapic, 0, reg_00.raw);
  3407. reg_00.raw = io_apic_read(ioapic, 0);
  3408. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  3409. /* Sanity check */
  3410. if (reg_00.bits.ID != apic_id) {
  3411. printk("IOAPIC[%d]: Unable to change apic_id!\n", ioapic);
  3412. return -1;
  3413. }
  3414. }
  3415. apic_printk(APIC_VERBOSE, KERN_INFO
  3416. "IOAPIC[%d]: Assigned apic_id %d\n", ioapic, apic_id);
  3417. return apic_id;
  3418. }
  3419. #endif
  3420. int __init io_apic_get_version(int ioapic)
  3421. {
  3422. union IO_APIC_reg_01 reg_01;
  3423. unsigned long flags;
  3424. raw_spin_lock_irqsave(&ioapic_lock, flags);
  3425. reg_01.raw = io_apic_read(ioapic, 1);
  3426. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  3427. return reg_01.bits.version;
  3428. }
  3429. int acpi_get_override_irq(u32 gsi, int *trigger, int *polarity)
  3430. {
  3431. int ioapic, pin, idx;
  3432. if (skip_ioapic_setup)
  3433. return -1;
  3434. ioapic = mp_find_ioapic(gsi);
  3435. if (ioapic < 0)
  3436. return -1;
  3437. pin = mp_find_ioapic_pin(ioapic, gsi);
  3438. if (pin < 0)
  3439. return -1;
  3440. idx = find_irq_entry(ioapic, pin, mp_INT);
  3441. if (idx < 0)
  3442. return -1;
  3443. *trigger = irq_trigger(idx);
  3444. *polarity = irq_polarity(idx);
  3445. return 0;
  3446. }
  3447. /*
  3448. * This function currently is only a helper for the i386 smp boot process where
  3449. * we need to reprogram the ioredtbls to cater for the cpus which have come online
  3450. * so mask in all cases should simply be apic->target_cpus()
  3451. */
  3452. #ifdef CONFIG_SMP
  3453. void __init setup_ioapic_dest(void)
  3454. {
  3455. int pin, ioapic, irq, irq_entry;
  3456. struct irq_desc *desc;
  3457. const struct cpumask *mask;
  3458. if (skip_ioapic_setup == 1)
  3459. return;
  3460. for (ioapic = 0; ioapic < nr_ioapics; ioapic++)
  3461. for (pin = 0; pin < nr_ioapic_registers[ioapic]; pin++) {
  3462. irq_entry = find_irq_entry(ioapic, pin, mp_INT);
  3463. if (irq_entry == -1)
  3464. continue;
  3465. irq = pin_2_irq(irq_entry, ioapic, pin);
  3466. if ((ioapic > 0) && (irq > 16))
  3467. continue;
  3468. desc = irq_to_desc(irq);
  3469. /*
  3470. * Honour affinities which have been set in early boot
  3471. */
  3472. if (desc->status &
  3473. (IRQ_NO_BALANCING | IRQ_AFFINITY_SET))
  3474. mask = desc->affinity;
  3475. else
  3476. mask = apic->target_cpus();
  3477. if (intr_remapping_enabled)
  3478. set_ir_ioapic_affinity_irq_desc(desc, mask);
  3479. else
  3480. set_ioapic_affinity_irq_desc(desc, mask);
  3481. }
  3482. }
  3483. #endif
  3484. #define IOAPIC_RESOURCE_NAME_SIZE 11
  3485. static struct resource *ioapic_resources;
  3486. static struct resource * __init ioapic_setup_resources(int nr_ioapics)
  3487. {
  3488. unsigned long n;
  3489. struct resource *res;
  3490. char *mem;
  3491. int i;
  3492. if (nr_ioapics <= 0)
  3493. return NULL;
  3494. n = IOAPIC_RESOURCE_NAME_SIZE + sizeof(struct resource);
  3495. n *= nr_ioapics;
  3496. mem = alloc_bootmem(n);
  3497. res = (void *)mem;
  3498. mem += sizeof(struct resource) * nr_ioapics;
  3499. for (i = 0; i < nr_ioapics; i++) {
  3500. res[i].name = mem;
  3501. res[i].flags = IORESOURCE_MEM | IORESOURCE_BUSY;
  3502. snprintf(mem, IOAPIC_RESOURCE_NAME_SIZE, "IOAPIC %u", i);
  3503. mem += IOAPIC_RESOURCE_NAME_SIZE;
  3504. }
  3505. ioapic_resources = res;
  3506. return res;
  3507. }
  3508. void __init ioapic_init_mappings(void)
  3509. {
  3510. unsigned long ioapic_phys, idx = FIX_IO_APIC_BASE_0;
  3511. struct resource *ioapic_res;
  3512. int i;
  3513. ioapic_res = ioapic_setup_resources(nr_ioapics);
  3514. for (i = 0; i < nr_ioapics; i++) {
  3515. if (smp_found_config) {
  3516. ioapic_phys = mp_ioapics[i].apicaddr;
  3517. #ifdef CONFIG_X86_32
  3518. if (!ioapic_phys) {
  3519. printk(KERN_ERR
  3520. "WARNING: bogus zero IO-APIC "
  3521. "address found in MPTABLE, "
  3522. "disabling IO/APIC support!\n");
  3523. smp_found_config = 0;
  3524. skip_ioapic_setup = 1;
  3525. goto fake_ioapic_page;
  3526. }
  3527. #endif
  3528. } else {
  3529. #ifdef CONFIG_X86_32
  3530. fake_ioapic_page:
  3531. #endif
  3532. ioapic_phys = (unsigned long)alloc_bootmem_pages(PAGE_SIZE);
  3533. ioapic_phys = __pa(ioapic_phys);
  3534. }
  3535. set_fixmap_nocache(idx, ioapic_phys);
  3536. apic_printk(APIC_VERBOSE, "mapped IOAPIC to %08lx (%08lx)\n",
  3537. __fix_to_virt(idx) + (ioapic_phys & ~PAGE_MASK),
  3538. ioapic_phys);
  3539. idx++;
  3540. ioapic_res->start = ioapic_phys;
  3541. ioapic_res->end = ioapic_phys + IO_APIC_SLOT_SIZE - 1;
  3542. ioapic_res++;
  3543. }
  3544. }
  3545. void __init ioapic_insert_resources(void)
  3546. {
  3547. int i;
  3548. struct resource *r = ioapic_resources;
  3549. if (!r) {
  3550. if (nr_ioapics > 0)
  3551. printk(KERN_ERR
  3552. "IO APIC resources couldn't be allocated.\n");
  3553. return;
  3554. }
  3555. for (i = 0; i < nr_ioapics; i++) {
  3556. insert_resource(&iomem_resource, r);
  3557. r++;
  3558. }
  3559. }
  3560. int mp_find_ioapic(u32 gsi)
  3561. {
  3562. int i = 0;
  3563. /* Find the IOAPIC that manages this GSI. */
  3564. for (i = 0; i < nr_ioapics; i++) {
  3565. if ((gsi >= mp_gsi_routing[i].gsi_base)
  3566. && (gsi <= mp_gsi_routing[i].gsi_end))
  3567. return i;
  3568. }
  3569. printk(KERN_ERR "ERROR: Unable to locate IOAPIC for GSI %d\n", gsi);
  3570. return -1;
  3571. }
  3572. int mp_find_ioapic_pin(int ioapic, u32 gsi)
  3573. {
  3574. if (WARN_ON(ioapic == -1))
  3575. return -1;
  3576. if (WARN_ON(gsi > mp_gsi_routing[ioapic].gsi_end))
  3577. return -1;
  3578. return gsi - mp_gsi_routing[ioapic].gsi_base;
  3579. }
  3580. static int bad_ioapic(unsigned long address)
  3581. {
  3582. if (nr_ioapics >= MAX_IO_APICS) {
  3583. printk(KERN_WARNING "WARING: Max # of I/O APICs (%d) exceeded "
  3584. "(found %d), skipping\n", MAX_IO_APICS, nr_ioapics);
  3585. return 1;
  3586. }
  3587. if (!address) {
  3588. printk(KERN_WARNING "WARNING: Bogus (zero) I/O APIC address"
  3589. " found in table, skipping!\n");
  3590. return 1;
  3591. }
  3592. return 0;
  3593. }
  3594. void __init mp_register_ioapic(int id, u32 address, u32 gsi_base)
  3595. {
  3596. int idx = 0;
  3597. int entries;
  3598. if (bad_ioapic(address))
  3599. return;
  3600. idx = nr_ioapics;
  3601. mp_ioapics[idx].type = MP_IOAPIC;
  3602. mp_ioapics[idx].flags = MPC_APIC_USABLE;
  3603. mp_ioapics[idx].apicaddr = address;
  3604. set_fixmap_nocache(FIX_IO_APIC_BASE_0 + idx, address);
  3605. mp_ioapics[idx].apicid = io_apic_unique_id(id);
  3606. mp_ioapics[idx].apicver = io_apic_get_version(idx);
  3607. /*
  3608. * Build basic GSI lookup table to facilitate gsi->io_apic lookups
  3609. * and to prevent reprogramming of IOAPIC pins (PCI GSIs).
  3610. */
  3611. entries = io_apic_get_redir_entries(idx);
  3612. mp_gsi_routing[idx].gsi_base = gsi_base;
  3613. mp_gsi_routing[idx].gsi_end = gsi_base + entries - 1;
  3614. /*
  3615. * The number of IO-APIC IRQ registers (== #pins):
  3616. */
  3617. nr_ioapic_registers[idx] = entries;
  3618. if (mp_gsi_routing[idx].gsi_end > gsi_end)
  3619. gsi_end = mp_gsi_routing[idx].gsi_end;
  3620. printk(KERN_INFO "IOAPIC[%d]: apic_id %d, version %d, address 0x%x, "
  3621. "GSI %d-%d\n", idx, mp_ioapics[idx].apicid,
  3622. mp_ioapics[idx].apicver, mp_ioapics[idx].apicaddr,
  3623. mp_gsi_routing[idx].gsi_base, mp_gsi_routing[idx].gsi_end);
  3624. nr_ioapics++;
  3625. }
  3626. /* Enable IOAPIC early just for system timer */
  3627. void __init pre_init_apic_IRQ0(void)
  3628. {
  3629. struct irq_cfg *cfg;
  3630. struct irq_desc *desc;
  3631. printk(KERN_INFO "Early APIC setup for system timer0\n");
  3632. #ifndef CONFIG_SMP
  3633. phys_cpu_present_map = physid_mask_of_physid(boot_cpu_physical_apicid);
  3634. #endif
  3635. desc = irq_to_desc_alloc_node(0, 0);
  3636. setup_local_APIC();
  3637. cfg = irq_cfg(0);
  3638. add_pin_to_irq_node(cfg, 0, 0, 0);
  3639. set_irq_chip_and_handler_name(0, &ioapic_chip, handle_edge_irq, "edge");
  3640. setup_IO_APIC_irq(0, 0, 0, desc, 0, 0);
  3641. }