amd64_edac.c 87 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062
  1. #include "amd64_edac.h"
  2. #include <asm/k8.h>
  3. static struct edac_pci_ctl_info *amd64_ctl_pci;
  4. static int report_gart_errors;
  5. module_param(report_gart_errors, int, 0644);
  6. /*
  7. * Set by command line parameter. If BIOS has enabled the ECC, this override is
  8. * cleared to prevent re-enabling the hardware by this driver.
  9. */
  10. static int ecc_enable_override;
  11. module_param(ecc_enable_override, int, 0644);
  12. /* Lookup table for all possible MC control instances */
  13. struct amd64_pvt;
  14. static struct mem_ctl_info *mci_lookup[EDAC_MAX_NUMNODES];
  15. static struct amd64_pvt *pvt_lookup[EDAC_MAX_NUMNODES];
  16. /*
  17. * Address to DRAM bank mapping: see F2x80 for K8 and F2x[1,0]80 for Fam10 and
  18. * later.
  19. */
  20. static int ddr2_dbam_revCG[] = {
  21. [0] = 32,
  22. [1] = 64,
  23. [2] = 128,
  24. [3] = 256,
  25. [4] = 512,
  26. [5] = 1024,
  27. [6] = 2048,
  28. };
  29. static int ddr2_dbam_revD[] = {
  30. [0] = 32,
  31. [1] = 64,
  32. [2 ... 3] = 128,
  33. [4] = 256,
  34. [5] = 512,
  35. [6] = 256,
  36. [7] = 512,
  37. [8 ... 9] = 1024,
  38. [10] = 2048,
  39. };
  40. static int ddr2_dbam[] = { [0] = 128,
  41. [1] = 256,
  42. [2 ... 4] = 512,
  43. [5 ... 6] = 1024,
  44. [7 ... 8] = 2048,
  45. [9 ... 10] = 4096,
  46. [11] = 8192,
  47. };
  48. static int ddr3_dbam[] = { [0] = -1,
  49. [1] = 256,
  50. [2] = 512,
  51. [3 ... 4] = -1,
  52. [5 ... 6] = 1024,
  53. [7 ... 8] = 2048,
  54. [9 ... 10] = 4096,
  55. [11] = 8192,
  56. };
  57. /*
  58. * Valid scrub rates for the K8 hardware memory scrubber. We map the scrubbing
  59. * bandwidth to a valid bit pattern. The 'set' operation finds the 'matching-
  60. * or higher value'.
  61. *
  62. *FIXME: Produce a better mapping/linearisation.
  63. */
  64. struct scrubrate scrubrates[] = {
  65. { 0x01, 1600000000UL},
  66. { 0x02, 800000000UL},
  67. { 0x03, 400000000UL},
  68. { 0x04, 200000000UL},
  69. { 0x05, 100000000UL},
  70. { 0x06, 50000000UL},
  71. { 0x07, 25000000UL},
  72. { 0x08, 12284069UL},
  73. { 0x09, 6274509UL},
  74. { 0x0A, 3121951UL},
  75. { 0x0B, 1560975UL},
  76. { 0x0C, 781440UL},
  77. { 0x0D, 390720UL},
  78. { 0x0E, 195300UL},
  79. { 0x0F, 97650UL},
  80. { 0x10, 48854UL},
  81. { 0x11, 24427UL},
  82. { 0x12, 12213UL},
  83. { 0x13, 6101UL},
  84. { 0x14, 3051UL},
  85. { 0x15, 1523UL},
  86. { 0x16, 761UL},
  87. { 0x00, 0UL}, /* scrubbing off */
  88. };
  89. /*
  90. * Memory scrubber control interface. For K8, memory scrubbing is handled by
  91. * hardware and can involve L2 cache, dcache as well as the main memory. With
  92. * F10, this is extended to L3 cache scrubbing on CPU models sporting that
  93. * functionality.
  94. *
  95. * This causes the "units" for the scrubbing speed to vary from 64 byte blocks
  96. * (dram) over to cache lines. This is nasty, so we will use bandwidth in
  97. * bytes/sec for the setting.
  98. *
  99. * Currently, we only do dram scrubbing. If the scrubbing is done in software on
  100. * other archs, we might not have access to the caches directly.
  101. */
  102. /*
  103. * scan the scrub rate mapping table for a close or matching bandwidth value to
  104. * issue. If requested is too big, then use last maximum value found.
  105. */
  106. static int amd64_search_set_scrub_rate(struct pci_dev *ctl, u32 new_bw,
  107. u32 min_scrubrate)
  108. {
  109. u32 scrubval;
  110. int i;
  111. /*
  112. * map the configured rate (new_bw) to a value specific to the AMD64
  113. * memory controller and apply to register. Search for the first
  114. * bandwidth entry that is greater or equal than the setting requested
  115. * and program that. If at last entry, turn off DRAM scrubbing.
  116. */
  117. for (i = 0; i < ARRAY_SIZE(scrubrates); i++) {
  118. /*
  119. * skip scrub rates which aren't recommended
  120. * (see F10 BKDG, F3x58)
  121. */
  122. if (scrubrates[i].scrubval < min_scrubrate)
  123. continue;
  124. if (scrubrates[i].bandwidth <= new_bw)
  125. break;
  126. /*
  127. * if no suitable bandwidth found, turn off DRAM scrubbing
  128. * entirely by falling back to the last element in the
  129. * scrubrates array.
  130. */
  131. }
  132. scrubval = scrubrates[i].scrubval;
  133. if (scrubval)
  134. edac_printk(KERN_DEBUG, EDAC_MC,
  135. "Setting scrub rate bandwidth: %u\n",
  136. scrubrates[i].bandwidth);
  137. else
  138. edac_printk(KERN_DEBUG, EDAC_MC, "Turning scrubbing off.\n");
  139. pci_write_bits32(ctl, K8_SCRCTRL, scrubval, 0x001F);
  140. return 0;
  141. }
  142. static int amd64_set_scrub_rate(struct mem_ctl_info *mci, u32 *bandwidth)
  143. {
  144. struct amd64_pvt *pvt = mci->pvt_info;
  145. u32 min_scrubrate = 0x0;
  146. switch (boot_cpu_data.x86) {
  147. case 0xf:
  148. min_scrubrate = K8_MIN_SCRUB_RATE_BITS;
  149. break;
  150. case 0x10:
  151. min_scrubrate = F10_MIN_SCRUB_RATE_BITS;
  152. break;
  153. case 0x11:
  154. min_scrubrate = F11_MIN_SCRUB_RATE_BITS;
  155. break;
  156. default:
  157. amd64_printk(KERN_ERR, "Unsupported family!\n");
  158. break;
  159. }
  160. return amd64_search_set_scrub_rate(pvt->misc_f3_ctl, *bandwidth,
  161. min_scrubrate);
  162. }
  163. static int amd64_get_scrub_rate(struct mem_ctl_info *mci, u32 *bw)
  164. {
  165. struct amd64_pvt *pvt = mci->pvt_info;
  166. u32 scrubval = 0;
  167. int status = -1, i;
  168. amd64_read_pci_cfg(pvt->misc_f3_ctl, K8_SCRCTRL, &scrubval);
  169. scrubval = scrubval & 0x001F;
  170. edac_printk(KERN_DEBUG, EDAC_MC,
  171. "pci-read, sdram scrub control value: %d \n", scrubval);
  172. for (i = 0; ARRAY_SIZE(scrubrates); i++) {
  173. if (scrubrates[i].scrubval == scrubval) {
  174. *bw = scrubrates[i].bandwidth;
  175. status = 0;
  176. break;
  177. }
  178. }
  179. return status;
  180. }
  181. /* Map from a CSROW entry to the mask entry that operates on it */
  182. static inline u32 amd64_map_to_dcs_mask(struct amd64_pvt *pvt, int csrow)
  183. {
  184. if (boot_cpu_data.x86 == 0xf && pvt->ext_model < K8_REV_F)
  185. return csrow;
  186. else
  187. return csrow >> 1;
  188. }
  189. /* return the 'base' address the i'th CS entry of the 'dct' DRAM controller */
  190. static u32 amd64_get_dct_base(struct amd64_pvt *pvt, int dct, int csrow)
  191. {
  192. if (dct == 0)
  193. return pvt->dcsb0[csrow];
  194. else
  195. return pvt->dcsb1[csrow];
  196. }
  197. /*
  198. * Return the 'mask' address the i'th CS entry. This function is needed because
  199. * there number of DCSM registers on Rev E and prior vs Rev F and later is
  200. * different.
  201. */
  202. static u32 amd64_get_dct_mask(struct amd64_pvt *pvt, int dct, int csrow)
  203. {
  204. if (dct == 0)
  205. return pvt->dcsm0[amd64_map_to_dcs_mask(pvt, csrow)];
  206. else
  207. return pvt->dcsm1[amd64_map_to_dcs_mask(pvt, csrow)];
  208. }
  209. /*
  210. * In *base and *limit, pass back the full 40-bit base and limit physical
  211. * addresses for the node given by node_id. This information is obtained from
  212. * DRAM Base (section 3.4.4.1) and DRAM Limit (section 3.4.4.2) registers. The
  213. * base and limit addresses are of type SysAddr, as defined at the start of
  214. * section 3.4.4 (p. 70). They are the lowest and highest physical addresses
  215. * in the address range they represent.
  216. */
  217. static void amd64_get_base_and_limit(struct amd64_pvt *pvt, int node_id,
  218. u64 *base, u64 *limit)
  219. {
  220. *base = pvt->dram_base[node_id];
  221. *limit = pvt->dram_limit[node_id];
  222. }
  223. /*
  224. * Return 1 if the SysAddr given by sys_addr matches the base/limit associated
  225. * with node_id
  226. */
  227. static int amd64_base_limit_match(struct amd64_pvt *pvt,
  228. u64 sys_addr, int node_id)
  229. {
  230. u64 base, limit, addr;
  231. amd64_get_base_and_limit(pvt, node_id, &base, &limit);
  232. /* The K8 treats this as a 40-bit value. However, bits 63-40 will be
  233. * all ones if the most significant implemented address bit is 1.
  234. * Here we discard bits 63-40. See section 3.4.2 of AMD publication
  235. * 24592: AMD x86-64 Architecture Programmer's Manual Volume 1
  236. * Application Programming.
  237. */
  238. addr = sys_addr & 0x000000ffffffffffull;
  239. return (addr >= base) && (addr <= limit);
  240. }
  241. /*
  242. * Attempt to map a SysAddr to a node. On success, return a pointer to the
  243. * mem_ctl_info structure for the node that the SysAddr maps to.
  244. *
  245. * On failure, return NULL.
  246. */
  247. static struct mem_ctl_info *find_mc_by_sys_addr(struct mem_ctl_info *mci,
  248. u64 sys_addr)
  249. {
  250. struct amd64_pvt *pvt;
  251. int node_id;
  252. u32 intlv_en, bits;
  253. /*
  254. * Here we use the DRAM Base (section 3.4.4.1) and DRAM Limit (section
  255. * 3.4.4.2) registers to map the SysAddr to a node ID.
  256. */
  257. pvt = mci->pvt_info;
  258. /*
  259. * The value of this field should be the same for all DRAM Base
  260. * registers. Therefore we arbitrarily choose to read it from the
  261. * register for node 0.
  262. */
  263. intlv_en = pvt->dram_IntlvEn[0];
  264. if (intlv_en == 0) {
  265. for (node_id = 0; node_id < DRAM_REG_COUNT; node_id++) {
  266. if (amd64_base_limit_match(pvt, sys_addr, node_id))
  267. goto found;
  268. }
  269. goto err_no_match;
  270. }
  271. if (unlikely((intlv_en != 0x01) &&
  272. (intlv_en != 0x03) &&
  273. (intlv_en != 0x07))) {
  274. amd64_printk(KERN_WARNING, "junk value of 0x%x extracted from "
  275. "IntlvEn field of DRAM Base Register for node 0: "
  276. "this probably indicates a BIOS bug.\n", intlv_en);
  277. return NULL;
  278. }
  279. bits = (((u32) sys_addr) >> 12) & intlv_en;
  280. for (node_id = 0; ; ) {
  281. if ((pvt->dram_IntlvSel[node_id] & intlv_en) == bits)
  282. break; /* intlv_sel field matches */
  283. if (++node_id >= DRAM_REG_COUNT)
  284. goto err_no_match;
  285. }
  286. /* sanity test for sys_addr */
  287. if (unlikely(!amd64_base_limit_match(pvt, sys_addr, node_id))) {
  288. amd64_printk(KERN_WARNING,
  289. "%s(): sys_addr 0x%llx falls outside base/limit "
  290. "address range for node %d with node interleaving "
  291. "enabled.\n",
  292. __func__, sys_addr, node_id);
  293. return NULL;
  294. }
  295. found:
  296. return edac_mc_find(node_id);
  297. err_no_match:
  298. debugf2("sys_addr 0x%lx doesn't match any node\n",
  299. (unsigned long)sys_addr);
  300. return NULL;
  301. }
  302. /*
  303. * Extract the DRAM CS base address from selected csrow register.
  304. */
  305. static u64 base_from_dct_base(struct amd64_pvt *pvt, int csrow)
  306. {
  307. return ((u64) (amd64_get_dct_base(pvt, 0, csrow) & pvt->dcsb_base)) <<
  308. pvt->dcs_shift;
  309. }
  310. /*
  311. * Extract the mask from the dcsb0[csrow] entry in a CPU revision-specific way.
  312. */
  313. static u64 mask_from_dct_mask(struct amd64_pvt *pvt, int csrow)
  314. {
  315. u64 dcsm_bits, other_bits;
  316. u64 mask;
  317. /* Extract bits from DRAM CS Mask. */
  318. dcsm_bits = amd64_get_dct_mask(pvt, 0, csrow) & pvt->dcsm_mask;
  319. other_bits = pvt->dcsm_mask;
  320. other_bits = ~(other_bits << pvt->dcs_shift);
  321. /*
  322. * The extracted bits from DCSM belong in the spaces represented by
  323. * the cleared bits in other_bits.
  324. */
  325. mask = (dcsm_bits << pvt->dcs_shift) | other_bits;
  326. return mask;
  327. }
  328. /*
  329. * @input_addr is an InputAddr associated with the node given by mci. Return the
  330. * csrow that input_addr maps to, or -1 on failure (no csrow claims input_addr).
  331. */
  332. static int input_addr_to_csrow(struct mem_ctl_info *mci, u64 input_addr)
  333. {
  334. struct amd64_pvt *pvt;
  335. int csrow;
  336. u64 base, mask;
  337. pvt = mci->pvt_info;
  338. /*
  339. * Here we use the DRAM CS Base and DRAM CS Mask registers. For each CS
  340. * base/mask register pair, test the condition shown near the start of
  341. * section 3.5.4 (p. 84, BKDG #26094, K8, revA-E).
  342. */
  343. for (csrow = 0; csrow < pvt->cs_count; csrow++) {
  344. /* This DRAM chip select is disabled on this node */
  345. if ((pvt->dcsb0[csrow] & K8_DCSB_CS_ENABLE) == 0)
  346. continue;
  347. base = base_from_dct_base(pvt, csrow);
  348. mask = ~mask_from_dct_mask(pvt, csrow);
  349. if ((input_addr & mask) == (base & mask)) {
  350. debugf2("InputAddr 0x%lx matches csrow %d (node %d)\n",
  351. (unsigned long)input_addr, csrow,
  352. pvt->mc_node_id);
  353. return csrow;
  354. }
  355. }
  356. debugf2("no matching csrow for InputAddr 0x%lx (MC node %d)\n",
  357. (unsigned long)input_addr, pvt->mc_node_id);
  358. return -1;
  359. }
  360. /*
  361. * Return the base value defined by the DRAM Base register for the node
  362. * represented by mci. This function returns the full 40-bit value despite the
  363. * fact that the register only stores bits 39-24 of the value. See section
  364. * 3.4.4.1 (BKDG #26094, K8, revA-E)
  365. */
  366. static inline u64 get_dram_base(struct mem_ctl_info *mci)
  367. {
  368. struct amd64_pvt *pvt = mci->pvt_info;
  369. return pvt->dram_base[pvt->mc_node_id];
  370. }
  371. /*
  372. * Obtain info from the DRAM Hole Address Register (section 3.4.8, pub #26094)
  373. * for the node represented by mci. Info is passed back in *hole_base,
  374. * *hole_offset, and *hole_size. Function returns 0 if info is valid or 1 if
  375. * info is invalid. Info may be invalid for either of the following reasons:
  376. *
  377. * - The revision of the node is not E or greater. In this case, the DRAM Hole
  378. * Address Register does not exist.
  379. *
  380. * - The DramHoleValid bit is cleared in the DRAM Hole Address Register,
  381. * indicating that its contents are not valid.
  382. *
  383. * The values passed back in *hole_base, *hole_offset, and *hole_size are
  384. * complete 32-bit values despite the fact that the bitfields in the DHAR
  385. * only represent bits 31-24 of the base and offset values.
  386. */
  387. int amd64_get_dram_hole_info(struct mem_ctl_info *mci, u64 *hole_base,
  388. u64 *hole_offset, u64 *hole_size)
  389. {
  390. struct amd64_pvt *pvt = mci->pvt_info;
  391. u64 base;
  392. /* only revE and later have the DRAM Hole Address Register */
  393. if (boot_cpu_data.x86 == 0xf && pvt->ext_model < K8_REV_E) {
  394. debugf1(" revision %d for node %d does not support DHAR\n",
  395. pvt->ext_model, pvt->mc_node_id);
  396. return 1;
  397. }
  398. /* only valid for Fam10h */
  399. if (boot_cpu_data.x86 == 0x10 &&
  400. (pvt->dhar & F10_DRAM_MEM_HOIST_VALID) == 0) {
  401. debugf1(" Dram Memory Hoisting is DISABLED on this system\n");
  402. return 1;
  403. }
  404. if ((pvt->dhar & DHAR_VALID) == 0) {
  405. debugf1(" Dram Memory Hoisting is DISABLED on this node %d\n",
  406. pvt->mc_node_id);
  407. return 1;
  408. }
  409. /* This node has Memory Hoisting */
  410. /* +------------------+--------------------+--------------------+-----
  411. * | memory | DRAM hole | relocated |
  412. * | [0, (x - 1)] | [x, 0xffffffff] | addresses from |
  413. * | | | DRAM hole |
  414. * | | | [0x100000000, |
  415. * | | | (0x100000000+ |
  416. * | | | (0xffffffff-x))] |
  417. * +------------------+--------------------+--------------------+-----
  418. *
  419. * Above is a diagram of physical memory showing the DRAM hole and the
  420. * relocated addresses from the DRAM hole. As shown, the DRAM hole
  421. * starts at address x (the base address) and extends through address
  422. * 0xffffffff. The DRAM Hole Address Register (DHAR) relocates the
  423. * addresses in the hole so that they start at 0x100000000.
  424. */
  425. base = dhar_base(pvt->dhar);
  426. *hole_base = base;
  427. *hole_size = (0x1ull << 32) - base;
  428. if (boot_cpu_data.x86 > 0xf)
  429. *hole_offset = f10_dhar_offset(pvt->dhar);
  430. else
  431. *hole_offset = k8_dhar_offset(pvt->dhar);
  432. debugf1(" DHAR info for node %d base 0x%lx offset 0x%lx size 0x%lx\n",
  433. pvt->mc_node_id, (unsigned long)*hole_base,
  434. (unsigned long)*hole_offset, (unsigned long)*hole_size);
  435. return 0;
  436. }
  437. EXPORT_SYMBOL_GPL(amd64_get_dram_hole_info);
  438. /*
  439. * Return the DramAddr that the SysAddr given by @sys_addr maps to. It is
  440. * assumed that sys_addr maps to the node given by mci.
  441. *
  442. * The first part of section 3.4.4 (p. 70) shows how the DRAM Base (section
  443. * 3.4.4.1) and DRAM Limit (section 3.4.4.2) registers are used to translate a
  444. * SysAddr to a DramAddr. If the DRAM Hole Address Register (DHAR) is enabled,
  445. * then it is also involved in translating a SysAddr to a DramAddr. Sections
  446. * 3.4.8 and 3.5.8.2 describe the DHAR and how it is used for memory hoisting.
  447. * These parts of the documentation are unclear. I interpret them as follows:
  448. *
  449. * When node n receives a SysAddr, it processes the SysAddr as follows:
  450. *
  451. * 1. It extracts the DRAMBase and DRAMLimit values from the DRAM Base and DRAM
  452. * Limit registers for node n. If the SysAddr is not within the range
  453. * specified by the base and limit values, then node n ignores the Sysaddr
  454. * (since it does not map to node n). Otherwise continue to step 2 below.
  455. *
  456. * 2. If the DramHoleValid bit of the DHAR for node n is clear, the DHAR is
  457. * disabled so skip to step 3 below. Otherwise see if the SysAddr is within
  458. * the range of relocated addresses (starting at 0x100000000) from the DRAM
  459. * hole. If not, skip to step 3 below. Else get the value of the
  460. * DramHoleOffset field from the DHAR. To obtain the DramAddr, subtract the
  461. * offset defined by this value from the SysAddr.
  462. *
  463. * 3. Obtain the base address for node n from the DRAMBase field of the DRAM
  464. * Base register for node n. To obtain the DramAddr, subtract the base
  465. * address from the SysAddr, as shown near the start of section 3.4.4 (p.70).
  466. */
  467. static u64 sys_addr_to_dram_addr(struct mem_ctl_info *mci, u64 sys_addr)
  468. {
  469. u64 dram_base, hole_base, hole_offset, hole_size, dram_addr;
  470. int ret = 0;
  471. dram_base = get_dram_base(mci);
  472. ret = amd64_get_dram_hole_info(mci, &hole_base, &hole_offset,
  473. &hole_size);
  474. if (!ret) {
  475. if ((sys_addr >= (1ull << 32)) &&
  476. (sys_addr < ((1ull << 32) + hole_size))) {
  477. /* use DHAR to translate SysAddr to DramAddr */
  478. dram_addr = sys_addr - hole_offset;
  479. debugf2("using DHAR to translate SysAddr 0x%lx to "
  480. "DramAddr 0x%lx\n",
  481. (unsigned long)sys_addr,
  482. (unsigned long)dram_addr);
  483. return dram_addr;
  484. }
  485. }
  486. /*
  487. * Translate the SysAddr to a DramAddr as shown near the start of
  488. * section 3.4.4 (p. 70). Although sys_addr is a 64-bit value, the k8
  489. * only deals with 40-bit values. Therefore we discard bits 63-40 of
  490. * sys_addr below. If bit 39 of sys_addr is 1 then the bits we
  491. * discard are all 1s. Otherwise the bits we discard are all 0s. See
  492. * section 3.4.2 of AMD publication 24592: AMD x86-64 Architecture
  493. * Programmer's Manual Volume 1 Application Programming.
  494. */
  495. dram_addr = (sys_addr & 0xffffffffffull) - dram_base;
  496. debugf2("using DRAM Base register to translate SysAddr 0x%lx to "
  497. "DramAddr 0x%lx\n", (unsigned long)sys_addr,
  498. (unsigned long)dram_addr);
  499. return dram_addr;
  500. }
  501. /*
  502. * @intlv_en is the value of the IntlvEn field from a DRAM Base register
  503. * (section 3.4.4.1). Return the number of bits from a SysAddr that are used
  504. * for node interleaving.
  505. */
  506. static int num_node_interleave_bits(unsigned intlv_en)
  507. {
  508. static const int intlv_shift_table[] = { 0, 1, 0, 2, 0, 0, 0, 3 };
  509. int n;
  510. BUG_ON(intlv_en > 7);
  511. n = intlv_shift_table[intlv_en];
  512. return n;
  513. }
  514. /* Translate the DramAddr given by @dram_addr to an InputAddr. */
  515. static u64 dram_addr_to_input_addr(struct mem_ctl_info *mci, u64 dram_addr)
  516. {
  517. struct amd64_pvt *pvt;
  518. int intlv_shift;
  519. u64 input_addr;
  520. pvt = mci->pvt_info;
  521. /*
  522. * See the start of section 3.4.4 (p. 70, BKDG #26094, K8, revA-E)
  523. * concerning translating a DramAddr to an InputAddr.
  524. */
  525. intlv_shift = num_node_interleave_bits(pvt->dram_IntlvEn[0]);
  526. input_addr = ((dram_addr >> intlv_shift) & 0xffffff000ull) +
  527. (dram_addr & 0xfff);
  528. debugf2(" Intlv Shift=%d DramAddr=0x%lx maps to InputAddr=0x%lx\n",
  529. intlv_shift, (unsigned long)dram_addr,
  530. (unsigned long)input_addr);
  531. return input_addr;
  532. }
  533. /*
  534. * Translate the SysAddr represented by @sys_addr to an InputAddr. It is
  535. * assumed that @sys_addr maps to the node given by mci.
  536. */
  537. static u64 sys_addr_to_input_addr(struct mem_ctl_info *mci, u64 sys_addr)
  538. {
  539. u64 input_addr;
  540. input_addr =
  541. dram_addr_to_input_addr(mci, sys_addr_to_dram_addr(mci, sys_addr));
  542. debugf2("SysAdddr 0x%lx translates to InputAddr 0x%lx\n",
  543. (unsigned long)sys_addr, (unsigned long)input_addr);
  544. return input_addr;
  545. }
  546. /*
  547. * @input_addr is an InputAddr associated with the node represented by mci.
  548. * Translate @input_addr to a DramAddr and return the result.
  549. */
  550. static u64 input_addr_to_dram_addr(struct mem_ctl_info *mci, u64 input_addr)
  551. {
  552. struct amd64_pvt *pvt;
  553. int node_id, intlv_shift;
  554. u64 bits, dram_addr;
  555. u32 intlv_sel;
  556. /*
  557. * Near the start of section 3.4.4 (p. 70, BKDG #26094, K8, revA-E)
  558. * shows how to translate a DramAddr to an InputAddr. Here we reverse
  559. * this procedure. When translating from a DramAddr to an InputAddr, the
  560. * bits used for node interleaving are discarded. Here we recover these
  561. * bits from the IntlvSel field of the DRAM Limit register (section
  562. * 3.4.4.2) for the node that input_addr is associated with.
  563. */
  564. pvt = mci->pvt_info;
  565. node_id = pvt->mc_node_id;
  566. BUG_ON((node_id < 0) || (node_id > 7));
  567. intlv_shift = num_node_interleave_bits(pvt->dram_IntlvEn[0]);
  568. if (intlv_shift == 0) {
  569. debugf1(" InputAddr 0x%lx translates to DramAddr of "
  570. "same value\n", (unsigned long)input_addr);
  571. return input_addr;
  572. }
  573. bits = ((input_addr & 0xffffff000ull) << intlv_shift) +
  574. (input_addr & 0xfff);
  575. intlv_sel = pvt->dram_IntlvSel[node_id] & ((1 << intlv_shift) - 1);
  576. dram_addr = bits + (intlv_sel << 12);
  577. debugf1("InputAddr 0x%lx translates to DramAddr 0x%lx "
  578. "(%d node interleave bits)\n", (unsigned long)input_addr,
  579. (unsigned long)dram_addr, intlv_shift);
  580. return dram_addr;
  581. }
  582. /*
  583. * @dram_addr is a DramAddr that maps to the node represented by mci. Convert
  584. * @dram_addr to a SysAddr.
  585. */
  586. static u64 dram_addr_to_sys_addr(struct mem_ctl_info *mci, u64 dram_addr)
  587. {
  588. struct amd64_pvt *pvt = mci->pvt_info;
  589. u64 hole_base, hole_offset, hole_size, base, limit, sys_addr;
  590. int ret = 0;
  591. ret = amd64_get_dram_hole_info(mci, &hole_base, &hole_offset,
  592. &hole_size);
  593. if (!ret) {
  594. if ((dram_addr >= hole_base) &&
  595. (dram_addr < (hole_base + hole_size))) {
  596. sys_addr = dram_addr + hole_offset;
  597. debugf1("using DHAR to translate DramAddr 0x%lx to "
  598. "SysAddr 0x%lx\n", (unsigned long)dram_addr,
  599. (unsigned long)sys_addr);
  600. return sys_addr;
  601. }
  602. }
  603. amd64_get_base_and_limit(pvt, pvt->mc_node_id, &base, &limit);
  604. sys_addr = dram_addr + base;
  605. /*
  606. * The sys_addr we have computed up to this point is a 40-bit value
  607. * because the k8 deals with 40-bit values. However, the value we are
  608. * supposed to return is a full 64-bit physical address. The AMD
  609. * x86-64 architecture specifies that the most significant implemented
  610. * address bit through bit 63 of a physical address must be either all
  611. * 0s or all 1s. Therefore we sign-extend the 40-bit sys_addr to a
  612. * 64-bit value below. See section 3.4.2 of AMD publication 24592:
  613. * AMD x86-64 Architecture Programmer's Manual Volume 1 Application
  614. * Programming.
  615. */
  616. sys_addr |= ~((sys_addr & (1ull << 39)) - 1);
  617. debugf1(" Node %d, DramAddr 0x%lx to SysAddr 0x%lx\n",
  618. pvt->mc_node_id, (unsigned long)dram_addr,
  619. (unsigned long)sys_addr);
  620. return sys_addr;
  621. }
  622. /*
  623. * @input_addr is an InputAddr associated with the node given by mci. Translate
  624. * @input_addr to a SysAddr.
  625. */
  626. static inline u64 input_addr_to_sys_addr(struct mem_ctl_info *mci,
  627. u64 input_addr)
  628. {
  629. return dram_addr_to_sys_addr(mci,
  630. input_addr_to_dram_addr(mci, input_addr));
  631. }
  632. /*
  633. * Find the minimum and maximum InputAddr values that map to the given @csrow.
  634. * Pass back these values in *input_addr_min and *input_addr_max.
  635. */
  636. static void find_csrow_limits(struct mem_ctl_info *mci, int csrow,
  637. u64 *input_addr_min, u64 *input_addr_max)
  638. {
  639. struct amd64_pvt *pvt;
  640. u64 base, mask;
  641. pvt = mci->pvt_info;
  642. BUG_ON((csrow < 0) || (csrow >= pvt->cs_count));
  643. base = base_from_dct_base(pvt, csrow);
  644. mask = mask_from_dct_mask(pvt, csrow);
  645. *input_addr_min = base & ~mask;
  646. *input_addr_max = base | mask | pvt->dcs_mask_notused;
  647. }
  648. /* Map the Error address to a PAGE and PAGE OFFSET. */
  649. static inline void error_address_to_page_and_offset(u64 error_address,
  650. u32 *page, u32 *offset)
  651. {
  652. *page = (u32) (error_address >> PAGE_SHIFT);
  653. *offset = ((u32) error_address) & ~PAGE_MASK;
  654. }
  655. /*
  656. * @sys_addr is an error address (a SysAddr) extracted from the MCA NB Address
  657. * Low (section 3.6.4.5) and MCA NB Address High (section 3.6.4.6) registers
  658. * of a node that detected an ECC memory error. mci represents the node that
  659. * the error address maps to (possibly different from the node that detected
  660. * the error). Return the number of the csrow that sys_addr maps to, or -1 on
  661. * error.
  662. */
  663. static int sys_addr_to_csrow(struct mem_ctl_info *mci, u64 sys_addr)
  664. {
  665. int csrow;
  666. csrow = input_addr_to_csrow(mci, sys_addr_to_input_addr(mci, sys_addr));
  667. if (csrow == -1)
  668. amd64_mc_printk(mci, KERN_ERR,
  669. "Failed to translate InputAddr to csrow for "
  670. "address 0x%lx\n", (unsigned long)sys_addr);
  671. return csrow;
  672. }
  673. static int get_channel_from_ecc_syndrome(unsigned short syndrome);
  674. static void amd64_cpu_display_info(struct amd64_pvt *pvt)
  675. {
  676. if (boot_cpu_data.x86 == 0x11)
  677. edac_printk(KERN_DEBUG, EDAC_MC, "F11h CPU detected\n");
  678. else if (boot_cpu_data.x86 == 0x10)
  679. edac_printk(KERN_DEBUG, EDAC_MC, "F10h CPU detected\n");
  680. else if (boot_cpu_data.x86 == 0xf)
  681. edac_printk(KERN_DEBUG, EDAC_MC, "%s detected\n",
  682. (pvt->ext_model >= K8_REV_F) ?
  683. "Rev F or later" : "Rev E or earlier");
  684. else
  685. /* we'll hardly ever ever get here */
  686. edac_printk(KERN_ERR, EDAC_MC, "Unknown cpu!\n");
  687. }
  688. /*
  689. * Determine if the DIMMs have ECC enabled. ECC is enabled ONLY if all the DIMMs
  690. * are ECC capable.
  691. */
  692. static enum edac_type amd64_determine_edac_cap(struct amd64_pvt *pvt)
  693. {
  694. int bit;
  695. enum dev_type edac_cap = EDAC_FLAG_NONE;
  696. bit = (boot_cpu_data.x86 > 0xf || pvt->ext_model >= K8_REV_F)
  697. ? 19
  698. : 17;
  699. if (pvt->dclr0 & BIT(bit))
  700. edac_cap = EDAC_FLAG_SECDED;
  701. return edac_cap;
  702. }
  703. static void amd64_debug_display_dimm_sizes(int ctrl, struct amd64_pvt *pvt);
  704. static void amd64_dump_dramcfg_low(u32 dclr, int chan)
  705. {
  706. debugf1("F2x%d90 (DRAM Cfg Low): 0x%08x\n", chan, dclr);
  707. debugf1(" DIMM type: %sbuffered; all DIMMs support ECC: %s\n",
  708. (dclr & BIT(16)) ? "un" : "",
  709. (dclr & BIT(19)) ? "yes" : "no");
  710. debugf1(" PAR/ERR parity: %s\n",
  711. (dclr & BIT(8)) ? "enabled" : "disabled");
  712. debugf1(" DCT 128bit mode width: %s\n",
  713. (dclr & BIT(11)) ? "128b" : "64b");
  714. debugf1(" x4 logical DIMMs present: L0: %s L1: %s L2: %s L3: %s\n",
  715. (dclr & BIT(12)) ? "yes" : "no",
  716. (dclr & BIT(13)) ? "yes" : "no",
  717. (dclr & BIT(14)) ? "yes" : "no",
  718. (dclr & BIT(15)) ? "yes" : "no");
  719. }
  720. /* Display and decode various NB registers for debug purposes. */
  721. static void amd64_dump_misc_regs(struct amd64_pvt *pvt)
  722. {
  723. int ganged;
  724. debugf1("F3xE8 (NB Cap): 0x%08x\n", pvt->nbcap);
  725. debugf1(" NB two channel DRAM capable: %s\n",
  726. (pvt->nbcap & K8_NBCAP_DCT_DUAL) ? "yes" : "no");
  727. debugf1(" ECC capable: %s, ChipKill ECC capable: %s\n",
  728. (pvt->nbcap & K8_NBCAP_SECDED) ? "yes" : "no",
  729. (pvt->nbcap & K8_NBCAP_CHIPKILL) ? "yes" : "no");
  730. amd64_dump_dramcfg_low(pvt->dclr0, 0);
  731. debugf1("F3xB0 (Online Spare): 0x%08x\n", pvt->online_spare);
  732. debugf1("F1xF0 (DRAM Hole Address): 0x%08x, base: 0x%08x, "
  733. "offset: 0x%08x\n",
  734. pvt->dhar,
  735. dhar_base(pvt->dhar),
  736. (boot_cpu_data.x86 == 0xf) ? k8_dhar_offset(pvt->dhar)
  737. : f10_dhar_offset(pvt->dhar));
  738. debugf1(" DramHoleValid: %s\n",
  739. (pvt->dhar & DHAR_VALID) ? "yes" : "no");
  740. /* everything below this point is Fam10h and above */
  741. if (boot_cpu_data.x86 == 0xf) {
  742. amd64_debug_display_dimm_sizes(0, pvt);
  743. return;
  744. }
  745. /* Only if NOT ganged does dclr1 have valid info */
  746. if (!dct_ganging_enabled(pvt))
  747. amd64_dump_dramcfg_low(pvt->dclr1, 1);
  748. /*
  749. * Determine if ganged and then dump memory sizes for first controller,
  750. * and if NOT ganged dump info for 2nd controller.
  751. */
  752. ganged = dct_ganging_enabled(pvt);
  753. amd64_debug_display_dimm_sizes(0, pvt);
  754. if (!ganged)
  755. amd64_debug_display_dimm_sizes(1, pvt);
  756. }
  757. /* Read in both of DBAM registers */
  758. static void amd64_read_dbam_reg(struct amd64_pvt *pvt)
  759. {
  760. amd64_read_pci_cfg(pvt->dram_f2_ctl, DBAM0, &pvt->dbam0);
  761. if (boot_cpu_data.x86 >= 0x10)
  762. amd64_read_pci_cfg(pvt->dram_f2_ctl, DBAM1, &pvt->dbam1);
  763. }
  764. /*
  765. * NOTE: CPU Revision Dependent code: Rev E and Rev F
  766. *
  767. * Set the DCSB and DCSM mask values depending on the CPU revision value. Also
  768. * set the shift factor for the DCSB and DCSM values.
  769. *
  770. * ->dcs_mask_notused, RevE:
  771. *
  772. * To find the max InputAddr for the csrow, start with the base address and set
  773. * all bits that are "don't care" bits in the test at the start of section
  774. * 3.5.4 (p. 84).
  775. *
  776. * The "don't care" bits are all set bits in the mask and all bits in the gaps
  777. * between bit ranges [35:25] and [19:13]. The value REV_E_DCS_NOTUSED_BITS
  778. * represents bits [24:20] and [12:0], which are all bits in the above-mentioned
  779. * gaps.
  780. *
  781. * ->dcs_mask_notused, RevF and later:
  782. *
  783. * To find the max InputAddr for the csrow, start with the base address and set
  784. * all bits that are "don't care" bits in the test at the start of NPT section
  785. * 4.5.4 (p. 87).
  786. *
  787. * The "don't care" bits are all set bits in the mask and all bits in the gaps
  788. * between bit ranges [36:27] and [21:13].
  789. *
  790. * The value REV_F_F1Xh_DCS_NOTUSED_BITS represents bits [26:22] and [12:0],
  791. * which are all bits in the above-mentioned gaps.
  792. */
  793. static void amd64_set_dct_base_and_mask(struct amd64_pvt *pvt)
  794. {
  795. if (boot_cpu_data.x86 == 0xf && pvt->ext_model < K8_REV_F) {
  796. pvt->dcsb_base = REV_E_DCSB_BASE_BITS;
  797. pvt->dcsm_mask = REV_E_DCSM_MASK_BITS;
  798. pvt->dcs_mask_notused = REV_E_DCS_NOTUSED_BITS;
  799. pvt->dcs_shift = REV_E_DCS_SHIFT;
  800. pvt->cs_count = 8;
  801. pvt->num_dcsm = 8;
  802. } else {
  803. pvt->dcsb_base = REV_F_F1Xh_DCSB_BASE_BITS;
  804. pvt->dcsm_mask = REV_F_F1Xh_DCSM_MASK_BITS;
  805. pvt->dcs_mask_notused = REV_F_F1Xh_DCS_NOTUSED_BITS;
  806. pvt->dcs_shift = REV_F_F1Xh_DCS_SHIFT;
  807. if (boot_cpu_data.x86 == 0x11) {
  808. pvt->cs_count = 4;
  809. pvt->num_dcsm = 2;
  810. } else {
  811. pvt->cs_count = 8;
  812. pvt->num_dcsm = 4;
  813. }
  814. }
  815. }
  816. /*
  817. * Function 2 Offset F10_DCSB0; read in the DCS Base and DCS Mask hw registers
  818. */
  819. static void amd64_read_dct_base_mask(struct amd64_pvt *pvt)
  820. {
  821. int cs, reg;
  822. amd64_set_dct_base_and_mask(pvt);
  823. for (cs = 0; cs < pvt->cs_count; cs++) {
  824. reg = K8_DCSB0 + (cs * 4);
  825. if (!amd64_read_pci_cfg(pvt->dram_f2_ctl, reg, &pvt->dcsb0[cs]))
  826. debugf0(" DCSB0[%d]=0x%08x reg: F2x%x\n",
  827. cs, pvt->dcsb0[cs], reg);
  828. /* If DCT are NOT ganged, then read in DCT1's base */
  829. if (boot_cpu_data.x86 >= 0x10 && !dct_ganging_enabled(pvt)) {
  830. reg = F10_DCSB1 + (cs * 4);
  831. if (!amd64_read_pci_cfg(pvt->dram_f2_ctl, reg,
  832. &pvt->dcsb1[cs]))
  833. debugf0(" DCSB1[%d]=0x%08x reg: F2x%x\n",
  834. cs, pvt->dcsb1[cs], reg);
  835. } else {
  836. pvt->dcsb1[cs] = 0;
  837. }
  838. }
  839. for (cs = 0; cs < pvt->num_dcsm; cs++) {
  840. reg = K8_DCSM0 + (cs * 4);
  841. if (!amd64_read_pci_cfg(pvt->dram_f2_ctl, reg, &pvt->dcsm0[cs]))
  842. debugf0(" DCSM0[%d]=0x%08x reg: F2x%x\n",
  843. cs, pvt->dcsm0[cs], reg);
  844. /* If DCT are NOT ganged, then read in DCT1's mask */
  845. if (boot_cpu_data.x86 >= 0x10 && !dct_ganging_enabled(pvt)) {
  846. reg = F10_DCSM1 + (cs * 4);
  847. if (!amd64_read_pci_cfg(pvt->dram_f2_ctl, reg,
  848. &pvt->dcsm1[cs]))
  849. debugf0(" DCSM1[%d]=0x%08x reg: F2x%x\n",
  850. cs, pvt->dcsm1[cs], reg);
  851. } else {
  852. pvt->dcsm1[cs] = 0;
  853. }
  854. }
  855. }
  856. static enum mem_type amd64_determine_memory_type(struct amd64_pvt *pvt)
  857. {
  858. enum mem_type type;
  859. if (boot_cpu_data.x86 >= 0x10 || pvt->ext_model >= K8_REV_F) {
  860. if (pvt->dchr0 & DDR3_MODE)
  861. type = (pvt->dclr0 & BIT(16)) ? MEM_DDR3 : MEM_RDDR3;
  862. else
  863. type = (pvt->dclr0 & BIT(16)) ? MEM_DDR2 : MEM_RDDR2;
  864. } else {
  865. type = (pvt->dclr0 & BIT(18)) ? MEM_DDR : MEM_RDDR;
  866. }
  867. debugf1(" Memory type is: %s\n", edac_mem_types[type]);
  868. return type;
  869. }
  870. /*
  871. * Read the DRAM Configuration Low register. It differs between CG, D & E revs
  872. * and the later RevF memory controllers (DDR vs DDR2)
  873. *
  874. * Return:
  875. * number of memory channels in operation
  876. * Pass back:
  877. * contents of the DCL0_LOW register
  878. */
  879. static int k8_early_channel_count(struct amd64_pvt *pvt)
  880. {
  881. int flag, err = 0;
  882. err = amd64_read_pci_cfg(pvt->dram_f2_ctl, F10_DCLR_0, &pvt->dclr0);
  883. if (err)
  884. return err;
  885. if ((boot_cpu_data.x86_model >> 4) >= K8_REV_F) {
  886. /* RevF (NPT) and later */
  887. flag = pvt->dclr0 & F10_WIDTH_128;
  888. } else {
  889. /* RevE and earlier */
  890. flag = pvt->dclr0 & REVE_WIDTH_128;
  891. }
  892. /* not used */
  893. pvt->dclr1 = 0;
  894. return (flag) ? 2 : 1;
  895. }
  896. /* extract the ERROR ADDRESS for the K8 CPUs */
  897. static u64 k8_get_error_address(struct mem_ctl_info *mci,
  898. struct err_regs *info)
  899. {
  900. return (((u64) (info->nbeah & 0xff)) << 32) +
  901. (info->nbeal & ~0x03);
  902. }
  903. /*
  904. * Read the Base and Limit registers for K8 based Memory controllers; extract
  905. * fields from the 'raw' reg into separate data fields
  906. *
  907. * Isolates: BASE, LIMIT, IntlvEn, IntlvSel, RW_EN
  908. */
  909. static void k8_read_dram_base_limit(struct amd64_pvt *pvt, int dram)
  910. {
  911. u32 low;
  912. u32 off = dram << 3; /* 8 bytes between DRAM entries */
  913. amd64_read_pci_cfg(pvt->addr_f1_ctl, K8_DRAM_BASE_LOW + off, &low);
  914. /* Extract parts into separate data entries */
  915. pvt->dram_base[dram] = ((u64) low & 0xFFFF0000) << 8;
  916. pvt->dram_IntlvEn[dram] = (low >> 8) & 0x7;
  917. pvt->dram_rw_en[dram] = (low & 0x3);
  918. amd64_read_pci_cfg(pvt->addr_f1_ctl, K8_DRAM_LIMIT_LOW + off, &low);
  919. /*
  920. * Extract parts into separate data entries. Limit is the HIGHEST memory
  921. * location of the region, so lower 24 bits need to be all ones
  922. */
  923. pvt->dram_limit[dram] = (((u64) low & 0xFFFF0000) << 8) | 0x00FFFFFF;
  924. pvt->dram_IntlvSel[dram] = (low >> 8) & 0x7;
  925. pvt->dram_DstNode[dram] = (low & 0x7);
  926. }
  927. static void k8_map_sysaddr_to_csrow(struct mem_ctl_info *mci,
  928. struct err_regs *info,
  929. u64 sys_addr)
  930. {
  931. struct mem_ctl_info *src_mci;
  932. unsigned short syndrome;
  933. int channel, csrow;
  934. u32 page, offset;
  935. /* Extract the syndrome parts and form a 16-bit syndrome */
  936. syndrome = HIGH_SYNDROME(info->nbsl) << 8;
  937. syndrome |= LOW_SYNDROME(info->nbsh);
  938. /* CHIPKILL enabled */
  939. if (info->nbcfg & K8_NBCFG_CHIPKILL) {
  940. channel = get_channel_from_ecc_syndrome(syndrome);
  941. if (channel < 0) {
  942. /*
  943. * Syndrome didn't map, so we don't know which of the
  944. * 2 DIMMs is in error. So we need to ID 'both' of them
  945. * as suspect.
  946. */
  947. amd64_mc_printk(mci, KERN_WARNING,
  948. "unknown syndrome 0x%x - possible error "
  949. "reporting race\n", syndrome);
  950. edac_mc_handle_ce_no_info(mci, EDAC_MOD_STR);
  951. return;
  952. }
  953. } else {
  954. /*
  955. * non-chipkill ecc mode
  956. *
  957. * The k8 documentation is unclear about how to determine the
  958. * channel number when using non-chipkill memory. This method
  959. * was obtained from email communication with someone at AMD.
  960. * (Wish the email was placed in this comment - norsk)
  961. */
  962. channel = ((sys_addr & BIT(3)) != 0);
  963. }
  964. /*
  965. * Find out which node the error address belongs to. This may be
  966. * different from the node that detected the error.
  967. */
  968. src_mci = find_mc_by_sys_addr(mci, sys_addr);
  969. if (!src_mci) {
  970. amd64_mc_printk(mci, KERN_ERR,
  971. "failed to map error address 0x%lx to a node\n",
  972. (unsigned long)sys_addr);
  973. edac_mc_handle_ce_no_info(mci, EDAC_MOD_STR);
  974. return;
  975. }
  976. /* Now map the sys_addr to a CSROW */
  977. csrow = sys_addr_to_csrow(src_mci, sys_addr);
  978. if (csrow < 0) {
  979. edac_mc_handle_ce_no_info(src_mci, EDAC_MOD_STR);
  980. } else {
  981. error_address_to_page_and_offset(sys_addr, &page, &offset);
  982. edac_mc_handle_ce(src_mci, page, offset, syndrome, csrow,
  983. channel, EDAC_MOD_STR);
  984. }
  985. }
  986. static int k8_dbam_to_chip_select(struct amd64_pvt *pvt, int cs_mode)
  987. {
  988. int *dbam_map;
  989. if (pvt->ext_model >= K8_REV_F)
  990. dbam_map = ddr2_dbam;
  991. else if (pvt->ext_model >= K8_REV_D)
  992. dbam_map = ddr2_dbam_revD;
  993. else
  994. dbam_map = ddr2_dbam_revCG;
  995. return dbam_map[cs_mode];
  996. }
  997. /*
  998. * Get the number of DCT channels in use.
  999. *
  1000. * Return:
  1001. * number of Memory Channels in operation
  1002. * Pass back:
  1003. * contents of the DCL0_LOW register
  1004. */
  1005. static int f10_early_channel_count(struct amd64_pvt *pvt)
  1006. {
  1007. int dbams[] = { DBAM0, DBAM1 };
  1008. int i, j, channels = 0;
  1009. u32 dbam;
  1010. /* If we are in 128 bit mode, then we are using 2 channels */
  1011. if (pvt->dclr0 & F10_WIDTH_128) {
  1012. channels = 2;
  1013. return channels;
  1014. }
  1015. /*
  1016. * Need to check if in unganged mode: In such, there are 2 channels,
  1017. * but they are not in 128 bit mode and thus the above 'dclr0' status
  1018. * bit will be OFF.
  1019. *
  1020. * Need to check DCT0[0] and DCT1[0] to see if only one of them has
  1021. * their CSEnable bit on. If so, then SINGLE DIMM case.
  1022. */
  1023. debugf0("Data width is not 128 bits - need more decoding\n");
  1024. /*
  1025. * Check DRAM Bank Address Mapping values for each DIMM to see if there
  1026. * is more than just one DIMM present in unganged mode. Need to check
  1027. * both controllers since DIMMs can be placed in either one.
  1028. */
  1029. for (i = 0; i < ARRAY_SIZE(dbams); i++) {
  1030. if (amd64_read_pci_cfg(pvt->dram_f2_ctl, dbams[i], &dbam))
  1031. goto err_reg;
  1032. for (j = 0; j < 4; j++) {
  1033. if (DBAM_DIMM(j, dbam) > 0) {
  1034. channels++;
  1035. break;
  1036. }
  1037. }
  1038. }
  1039. if (channels > 2)
  1040. channels = 2;
  1041. debugf0("MCT channel count: %d\n", channels);
  1042. return channels;
  1043. err_reg:
  1044. return -1;
  1045. }
  1046. static int f10_dbam_to_chip_select(struct amd64_pvt *pvt, int cs_mode)
  1047. {
  1048. int *dbam_map;
  1049. if (pvt->dchr0 & DDR3_MODE || pvt->dchr1 & DDR3_MODE)
  1050. dbam_map = ddr3_dbam;
  1051. else
  1052. dbam_map = ddr2_dbam;
  1053. return dbam_map[cs_mode];
  1054. }
  1055. /* Enable extended configuration access via 0xCF8 feature */
  1056. static void amd64_setup(struct amd64_pvt *pvt)
  1057. {
  1058. u32 reg;
  1059. amd64_read_pci_cfg(pvt->misc_f3_ctl, F10_NB_CFG_HIGH, &reg);
  1060. pvt->flags.cf8_extcfg = !!(reg & F10_NB_CFG_LOW_ENABLE_EXT_CFG);
  1061. reg |= F10_NB_CFG_LOW_ENABLE_EXT_CFG;
  1062. pci_write_config_dword(pvt->misc_f3_ctl, F10_NB_CFG_HIGH, reg);
  1063. }
  1064. /* Restore the extended configuration access via 0xCF8 feature */
  1065. static void amd64_teardown(struct amd64_pvt *pvt)
  1066. {
  1067. u32 reg;
  1068. amd64_read_pci_cfg(pvt->misc_f3_ctl, F10_NB_CFG_HIGH, &reg);
  1069. reg &= ~F10_NB_CFG_LOW_ENABLE_EXT_CFG;
  1070. if (pvt->flags.cf8_extcfg)
  1071. reg |= F10_NB_CFG_LOW_ENABLE_EXT_CFG;
  1072. pci_write_config_dword(pvt->misc_f3_ctl, F10_NB_CFG_HIGH, reg);
  1073. }
  1074. static u64 f10_get_error_address(struct mem_ctl_info *mci,
  1075. struct err_regs *info)
  1076. {
  1077. return (((u64) (info->nbeah & 0xffff)) << 32) +
  1078. (info->nbeal & ~0x01);
  1079. }
  1080. /*
  1081. * Read the Base and Limit registers for F10 based Memory controllers. Extract
  1082. * fields from the 'raw' reg into separate data fields.
  1083. *
  1084. * Isolates: BASE, LIMIT, IntlvEn, IntlvSel, RW_EN.
  1085. */
  1086. static void f10_read_dram_base_limit(struct amd64_pvt *pvt, int dram)
  1087. {
  1088. u32 high_offset, low_offset, high_base, low_base, high_limit, low_limit;
  1089. low_offset = K8_DRAM_BASE_LOW + (dram << 3);
  1090. high_offset = F10_DRAM_BASE_HIGH + (dram << 3);
  1091. /* read the 'raw' DRAM BASE Address register */
  1092. amd64_read_pci_cfg(pvt->addr_f1_ctl, low_offset, &low_base);
  1093. /* Read from the ECS data register */
  1094. amd64_read_pci_cfg(pvt->addr_f1_ctl, high_offset, &high_base);
  1095. /* Extract parts into separate data entries */
  1096. pvt->dram_rw_en[dram] = (low_base & 0x3);
  1097. if (pvt->dram_rw_en[dram] == 0)
  1098. return;
  1099. pvt->dram_IntlvEn[dram] = (low_base >> 8) & 0x7;
  1100. pvt->dram_base[dram] = (((u64)high_base & 0x000000FF) << 40) |
  1101. (((u64)low_base & 0xFFFF0000) << 8);
  1102. low_offset = K8_DRAM_LIMIT_LOW + (dram << 3);
  1103. high_offset = F10_DRAM_LIMIT_HIGH + (dram << 3);
  1104. /* read the 'raw' LIMIT registers */
  1105. amd64_read_pci_cfg(pvt->addr_f1_ctl, low_offset, &low_limit);
  1106. /* Read from the ECS data register for the HIGH portion */
  1107. amd64_read_pci_cfg(pvt->addr_f1_ctl, high_offset, &high_limit);
  1108. pvt->dram_DstNode[dram] = (low_limit & 0x7);
  1109. pvt->dram_IntlvSel[dram] = (low_limit >> 8) & 0x7;
  1110. /*
  1111. * Extract address values and form a LIMIT address. Limit is the HIGHEST
  1112. * memory location of the region, so low 24 bits need to be all ones.
  1113. */
  1114. pvt->dram_limit[dram] = (((u64)high_limit & 0x000000FF) << 40) |
  1115. (((u64) low_limit & 0xFFFF0000) << 8) |
  1116. 0x00FFFFFF;
  1117. }
  1118. static void f10_read_dram_ctl_register(struct amd64_pvt *pvt)
  1119. {
  1120. if (!amd64_read_pci_cfg(pvt->dram_f2_ctl, F10_DCTL_SEL_LOW,
  1121. &pvt->dram_ctl_select_low)) {
  1122. debugf0("F2x110 (DCTL Sel. Low): 0x%08x, "
  1123. "High range addresses at: 0x%x\n",
  1124. pvt->dram_ctl_select_low,
  1125. dct_sel_baseaddr(pvt));
  1126. debugf0(" DCT mode: %s, All DCTs on: %s\n",
  1127. (dct_ganging_enabled(pvt) ? "ganged" : "unganged"),
  1128. (dct_dram_enabled(pvt) ? "yes" : "no"));
  1129. if (!dct_ganging_enabled(pvt))
  1130. debugf0(" Address range split per DCT: %s\n",
  1131. (dct_high_range_enabled(pvt) ? "yes" : "no"));
  1132. debugf0(" DCT data interleave for ECC: %s, "
  1133. "DRAM cleared since last warm reset: %s\n",
  1134. (dct_data_intlv_enabled(pvt) ? "enabled" : "disabled"),
  1135. (dct_memory_cleared(pvt) ? "yes" : "no"));
  1136. debugf0(" DCT channel interleave: %s, "
  1137. "DCT interleave bits selector: 0x%x\n",
  1138. (dct_interleave_enabled(pvt) ? "enabled" : "disabled"),
  1139. dct_sel_interleave_addr(pvt));
  1140. }
  1141. amd64_read_pci_cfg(pvt->dram_f2_ctl, F10_DCTL_SEL_HIGH,
  1142. &pvt->dram_ctl_select_high);
  1143. }
  1144. /*
  1145. * determine channel based on the interleaving mode: F10h BKDG, 2.8.9 Memory
  1146. * Interleaving Modes.
  1147. */
  1148. static u32 f10_determine_channel(struct amd64_pvt *pvt, u64 sys_addr,
  1149. int hi_range_sel, u32 intlv_en)
  1150. {
  1151. u32 cs, temp, dct_sel_high = (pvt->dram_ctl_select_low >> 1) & 1;
  1152. if (dct_ganging_enabled(pvt))
  1153. cs = 0;
  1154. else if (hi_range_sel)
  1155. cs = dct_sel_high;
  1156. else if (dct_interleave_enabled(pvt)) {
  1157. /*
  1158. * see F2x110[DctSelIntLvAddr] - channel interleave mode
  1159. */
  1160. if (dct_sel_interleave_addr(pvt) == 0)
  1161. cs = sys_addr >> 6 & 1;
  1162. else if ((dct_sel_interleave_addr(pvt) >> 1) & 1) {
  1163. temp = hweight_long((u32) ((sys_addr >> 16) & 0x1F)) % 2;
  1164. if (dct_sel_interleave_addr(pvt) & 1)
  1165. cs = (sys_addr >> 9 & 1) ^ temp;
  1166. else
  1167. cs = (sys_addr >> 6 & 1) ^ temp;
  1168. } else if (intlv_en & 4)
  1169. cs = sys_addr >> 15 & 1;
  1170. else if (intlv_en & 2)
  1171. cs = sys_addr >> 14 & 1;
  1172. else if (intlv_en & 1)
  1173. cs = sys_addr >> 13 & 1;
  1174. else
  1175. cs = sys_addr >> 12 & 1;
  1176. } else if (dct_high_range_enabled(pvt) && !dct_ganging_enabled(pvt))
  1177. cs = ~dct_sel_high & 1;
  1178. else
  1179. cs = 0;
  1180. return cs;
  1181. }
  1182. static inline u32 f10_map_intlv_en_to_shift(u32 intlv_en)
  1183. {
  1184. if (intlv_en == 1)
  1185. return 1;
  1186. else if (intlv_en == 3)
  1187. return 2;
  1188. else if (intlv_en == 7)
  1189. return 3;
  1190. return 0;
  1191. }
  1192. /* See F10h BKDG, 2.8.10.2 DctSelBaseOffset Programming */
  1193. static inline u64 f10_get_base_addr_offset(u64 sys_addr, int hi_range_sel,
  1194. u32 dct_sel_base_addr,
  1195. u64 dct_sel_base_off,
  1196. u32 hole_valid, u32 hole_off,
  1197. u64 dram_base)
  1198. {
  1199. u64 chan_off;
  1200. if (hi_range_sel) {
  1201. if (!(dct_sel_base_addr & 0xFFFFF800) &&
  1202. hole_valid && (sys_addr >= 0x100000000ULL))
  1203. chan_off = hole_off << 16;
  1204. else
  1205. chan_off = dct_sel_base_off;
  1206. } else {
  1207. if (hole_valid && (sys_addr >= 0x100000000ULL))
  1208. chan_off = hole_off << 16;
  1209. else
  1210. chan_off = dram_base & 0xFFFFF8000000ULL;
  1211. }
  1212. return (sys_addr & 0x0000FFFFFFFFFFC0ULL) -
  1213. (chan_off & 0x0000FFFFFF800000ULL);
  1214. }
  1215. /* Hack for the time being - Can we get this from BIOS?? */
  1216. #define CH0SPARE_RANK 0
  1217. #define CH1SPARE_RANK 1
  1218. /*
  1219. * checks if the csrow passed in is marked as SPARED, if so returns the new
  1220. * spare row
  1221. */
  1222. static inline int f10_process_possible_spare(int csrow,
  1223. u32 cs, struct amd64_pvt *pvt)
  1224. {
  1225. u32 swap_done;
  1226. u32 bad_dram_cs;
  1227. /* Depending on channel, isolate respective SPARING info */
  1228. if (cs) {
  1229. swap_done = F10_ONLINE_SPARE_SWAPDONE1(pvt->online_spare);
  1230. bad_dram_cs = F10_ONLINE_SPARE_BADDRAM_CS1(pvt->online_spare);
  1231. if (swap_done && (csrow == bad_dram_cs))
  1232. csrow = CH1SPARE_RANK;
  1233. } else {
  1234. swap_done = F10_ONLINE_SPARE_SWAPDONE0(pvt->online_spare);
  1235. bad_dram_cs = F10_ONLINE_SPARE_BADDRAM_CS0(pvt->online_spare);
  1236. if (swap_done && (csrow == bad_dram_cs))
  1237. csrow = CH0SPARE_RANK;
  1238. }
  1239. return csrow;
  1240. }
  1241. /*
  1242. * Iterate over the DRAM DCT "base" and "mask" registers looking for a
  1243. * SystemAddr match on the specified 'ChannelSelect' and 'NodeID'
  1244. *
  1245. * Return:
  1246. * -EINVAL: NOT FOUND
  1247. * 0..csrow = Chip-Select Row
  1248. */
  1249. static int f10_lookup_addr_in_dct(u32 in_addr, u32 nid, u32 cs)
  1250. {
  1251. struct mem_ctl_info *mci;
  1252. struct amd64_pvt *pvt;
  1253. u32 cs_base, cs_mask;
  1254. int cs_found = -EINVAL;
  1255. int csrow;
  1256. mci = mci_lookup[nid];
  1257. if (!mci)
  1258. return cs_found;
  1259. pvt = mci->pvt_info;
  1260. debugf1("InputAddr=0x%x channelselect=%d\n", in_addr, cs);
  1261. for (csrow = 0; csrow < pvt->cs_count; csrow++) {
  1262. cs_base = amd64_get_dct_base(pvt, cs, csrow);
  1263. if (!(cs_base & K8_DCSB_CS_ENABLE))
  1264. continue;
  1265. /*
  1266. * We have an ENABLED CSROW, Isolate just the MASK bits of the
  1267. * target: [28:19] and [13:5], which map to [36:27] and [21:13]
  1268. * of the actual address.
  1269. */
  1270. cs_base &= REV_F_F1Xh_DCSB_BASE_BITS;
  1271. /*
  1272. * Get the DCT Mask, and ENABLE the reserved bits: [18:16] and
  1273. * [4:0] to become ON. Then mask off bits [28:0] ([36:8])
  1274. */
  1275. cs_mask = amd64_get_dct_mask(pvt, cs, csrow);
  1276. debugf1(" CSROW=%d CSBase=0x%x RAW CSMask=0x%x\n",
  1277. csrow, cs_base, cs_mask);
  1278. cs_mask = (cs_mask | 0x0007C01F) & 0x1FFFFFFF;
  1279. debugf1(" Final CSMask=0x%x\n", cs_mask);
  1280. debugf1(" (InputAddr & ~CSMask)=0x%x "
  1281. "(CSBase & ~CSMask)=0x%x\n",
  1282. (in_addr & ~cs_mask), (cs_base & ~cs_mask));
  1283. if ((in_addr & ~cs_mask) == (cs_base & ~cs_mask)) {
  1284. cs_found = f10_process_possible_spare(csrow, cs, pvt);
  1285. debugf1(" MATCH csrow=%d\n", cs_found);
  1286. break;
  1287. }
  1288. }
  1289. return cs_found;
  1290. }
  1291. /* For a given @dram_range, check if @sys_addr falls within it. */
  1292. static int f10_match_to_this_node(struct amd64_pvt *pvt, int dram_range,
  1293. u64 sys_addr, int *nid, int *chan_sel)
  1294. {
  1295. int node_id, cs_found = -EINVAL, high_range = 0;
  1296. u32 intlv_en, intlv_sel, intlv_shift, hole_off;
  1297. u32 hole_valid, tmp, dct_sel_base, channel;
  1298. u64 dram_base, chan_addr, dct_sel_base_off;
  1299. dram_base = pvt->dram_base[dram_range];
  1300. intlv_en = pvt->dram_IntlvEn[dram_range];
  1301. node_id = pvt->dram_DstNode[dram_range];
  1302. intlv_sel = pvt->dram_IntlvSel[dram_range];
  1303. debugf1("(dram=%d) Base=0x%llx SystemAddr= 0x%llx Limit=0x%llx\n",
  1304. dram_range, dram_base, sys_addr, pvt->dram_limit[dram_range]);
  1305. /*
  1306. * This assumes that one node's DHAR is the same as all the other
  1307. * nodes' DHAR.
  1308. */
  1309. hole_off = (pvt->dhar & 0x0000FF80);
  1310. hole_valid = (pvt->dhar & 0x1);
  1311. dct_sel_base_off = (pvt->dram_ctl_select_high & 0xFFFFFC00) << 16;
  1312. debugf1(" HoleOffset=0x%x HoleValid=0x%x IntlvSel=0x%x\n",
  1313. hole_off, hole_valid, intlv_sel);
  1314. if (intlv_en ||
  1315. (intlv_sel != ((sys_addr >> 12) & intlv_en)))
  1316. return -EINVAL;
  1317. dct_sel_base = dct_sel_baseaddr(pvt);
  1318. /*
  1319. * check whether addresses >= DctSelBaseAddr[47:27] are to be used to
  1320. * select between DCT0 and DCT1.
  1321. */
  1322. if (dct_high_range_enabled(pvt) &&
  1323. !dct_ganging_enabled(pvt) &&
  1324. ((sys_addr >> 27) >= (dct_sel_base >> 11)))
  1325. high_range = 1;
  1326. channel = f10_determine_channel(pvt, sys_addr, high_range, intlv_en);
  1327. chan_addr = f10_get_base_addr_offset(sys_addr, high_range, dct_sel_base,
  1328. dct_sel_base_off, hole_valid,
  1329. hole_off, dram_base);
  1330. intlv_shift = f10_map_intlv_en_to_shift(intlv_en);
  1331. /* remove Node ID (in case of memory interleaving) */
  1332. tmp = chan_addr & 0xFC0;
  1333. chan_addr = ((chan_addr >> intlv_shift) & 0xFFFFFFFFF000ULL) | tmp;
  1334. /* remove channel interleave and hash */
  1335. if (dct_interleave_enabled(pvt) &&
  1336. !dct_high_range_enabled(pvt) &&
  1337. !dct_ganging_enabled(pvt)) {
  1338. if (dct_sel_interleave_addr(pvt) != 1)
  1339. chan_addr = (chan_addr >> 1) & 0xFFFFFFFFFFFFFFC0ULL;
  1340. else {
  1341. tmp = chan_addr & 0xFC0;
  1342. chan_addr = ((chan_addr & 0xFFFFFFFFFFFFC000ULL) >> 1)
  1343. | tmp;
  1344. }
  1345. }
  1346. debugf1(" (ChannelAddrLong=0x%llx) >> 8 becomes InputAddr=0x%x\n",
  1347. chan_addr, (u32)(chan_addr >> 8));
  1348. cs_found = f10_lookup_addr_in_dct(chan_addr >> 8, node_id, channel);
  1349. if (cs_found >= 0) {
  1350. *nid = node_id;
  1351. *chan_sel = channel;
  1352. }
  1353. return cs_found;
  1354. }
  1355. static int f10_translate_sysaddr_to_cs(struct amd64_pvt *pvt, u64 sys_addr,
  1356. int *node, int *chan_sel)
  1357. {
  1358. int dram_range, cs_found = -EINVAL;
  1359. u64 dram_base, dram_limit;
  1360. for (dram_range = 0; dram_range < DRAM_REG_COUNT; dram_range++) {
  1361. if (!pvt->dram_rw_en[dram_range])
  1362. continue;
  1363. dram_base = pvt->dram_base[dram_range];
  1364. dram_limit = pvt->dram_limit[dram_range];
  1365. if ((dram_base <= sys_addr) && (sys_addr <= dram_limit)) {
  1366. cs_found = f10_match_to_this_node(pvt, dram_range,
  1367. sys_addr, node,
  1368. chan_sel);
  1369. if (cs_found >= 0)
  1370. break;
  1371. }
  1372. }
  1373. return cs_found;
  1374. }
  1375. /*
  1376. * This the F10h reference code from AMD to map a @sys_addr to NodeID,
  1377. * CSROW, Channel.
  1378. *
  1379. * The @sys_addr is usually an error address received from the hardware.
  1380. */
  1381. static void f10_map_sysaddr_to_csrow(struct mem_ctl_info *mci,
  1382. struct err_regs *info,
  1383. u64 sys_addr)
  1384. {
  1385. struct amd64_pvt *pvt = mci->pvt_info;
  1386. u32 page, offset;
  1387. unsigned short syndrome;
  1388. int nid, csrow, chan = 0;
  1389. csrow = f10_translate_sysaddr_to_cs(pvt, sys_addr, &nid, &chan);
  1390. if (csrow >= 0) {
  1391. error_address_to_page_and_offset(sys_addr, &page, &offset);
  1392. syndrome = HIGH_SYNDROME(info->nbsl) << 8;
  1393. syndrome |= LOW_SYNDROME(info->nbsh);
  1394. /*
  1395. * Is CHIPKILL on? If so, then we can attempt to use the
  1396. * syndrome to isolate which channel the error was on.
  1397. */
  1398. if (pvt->nbcfg & K8_NBCFG_CHIPKILL)
  1399. chan = get_channel_from_ecc_syndrome(syndrome);
  1400. if (chan >= 0) {
  1401. edac_mc_handle_ce(mci, page, offset, syndrome,
  1402. csrow, chan, EDAC_MOD_STR);
  1403. } else {
  1404. /*
  1405. * Channel unknown, report all channels on this
  1406. * CSROW as failed.
  1407. */
  1408. for (chan = 0; chan < mci->csrows[csrow].nr_channels;
  1409. chan++) {
  1410. edac_mc_handle_ce(mci, page, offset,
  1411. syndrome,
  1412. csrow, chan,
  1413. EDAC_MOD_STR);
  1414. }
  1415. }
  1416. } else {
  1417. edac_mc_handle_ce_no_info(mci, EDAC_MOD_STR);
  1418. }
  1419. }
  1420. /*
  1421. * debug routine to display the memory sizes of all logical DIMMs and its
  1422. * CSROWs as well
  1423. */
  1424. static void amd64_debug_display_dimm_sizes(int ctrl, struct amd64_pvt *pvt)
  1425. {
  1426. int dimm, size0, size1;
  1427. u32 dbam;
  1428. u32 *dcsb;
  1429. if (boot_cpu_data.x86 == 0xf) {
  1430. /* K8 families < revF not supported yet */
  1431. if (pvt->ext_model < K8_REV_F)
  1432. return;
  1433. else
  1434. WARN_ON(ctrl != 0);
  1435. }
  1436. debugf1("F2x%d80 (DRAM Bank Address Mapping): 0x%08x\n",
  1437. ctrl, ctrl ? pvt->dbam1 : pvt->dbam0);
  1438. dbam = ctrl ? pvt->dbam1 : pvt->dbam0;
  1439. dcsb = ctrl ? pvt->dcsb1 : pvt->dcsb0;
  1440. edac_printk(KERN_DEBUG, EDAC_MC, "DCT%d chip selects:\n", ctrl);
  1441. /* Dump memory sizes for DIMM and its CSROWs */
  1442. for (dimm = 0; dimm < 4; dimm++) {
  1443. size0 = 0;
  1444. if (dcsb[dimm*2] & K8_DCSB_CS_ENABLE)
  1445. size0 = pvt->ops->dbam_to_cs(pvt, DBAM_DIMM(dimm, dbam));
  1446. size1 = 0;
  1447. if (dcsb[dimm*2 + 1] & K8_DCSB_CS_ENABLE)
  1448. size1 = pvt->ops->dbam_to_cs(pvt, DBAM_DIMM(dimm, dbam));
  1449. edac_printk(KERN_DEBUG, EDAC_MC, " %d: %5dMB %d: %5dMB\n",
  1450. dimm * 2, size0, dimm * 2 + 1, size1);
  1451. }
  1452. }
  1453. /*
  1454. * There currently are 3 types type of MC devices for AMD Athlon/Opterons
  1455. * (as per PCI DEVICE_IDs):
  1456. *
  1457. * Family K8: That is the Athlon64 and Opteron CPUs. They all have the same PCI
  1458. * DEVICE ID, even though there is differences between the different Revisions
  1459. * (CG,D,E,F).
  1460. *
  1461. * Family F10h and F11h.
  1462. *
  1463. */
  1464. static struct amd64_family_type amd64_family_types[] = {
  1465. [K8_CPUS] = {
  1466. .ctl_name = "RevF",
  1467. .addr_f1_ctl = PCI_DEVICE_ID_AMD_K8_NB_ADDRMAP,
  1468. .misc_f3_ctl = PCI_DEVICE_ID_AMD_K8_NB_MISC,
  1469. .ops = {
  1470. .early_channel_count = k8_early_channel_count,
  1471. .get_error_address = k8_get_error_address,
  1472. .read_dram_base_limit = k8_read_dram_base_limit,
  1473. .map_sysaddr_to_csrow = k8_map_sysaddr_to_csrow,
  1474. .dbam_to_cs = k8_dbam_to_chip_select,
  1475. }
  1476. },
  1477. [F10_CPUS] = {
  1478. .ctl_name = "Family 10h",
  1479. .addr_f1_ctl = PCI_DEVICE_ID_AMD_10H_NB_MAP,
  1480. .misc_f3_ctl = PCI_DEVICE_ID_AMD_10H_NB_MISC,
  1481. .ops = {
  1482. .early_channel_count = f10_early_channel_count,
  1483. .get_error_address = f10_get_error_address,
  1484. .read_dram_base_limit = f10_read_dram_base_limit,
  1485. .read_dram_ctl_register = f10_read_dram_ctl_register,
  1486. .map_sysaddr_to_csrow = f10_map_sysaddr_to_csrow,
  1487. .dbam_to_cs = f10_dbam_to_chip_select,
  1488. }
  1489. },
  1490. [F11_CPUS] = {
  1491. .ctl_name = "Family 11h",
  1492. .addr_f1_ctl = PCI_DEVICE_ID_AMD_11H_NB_MAP,
  1493. .misc_f3_ctl = PCI_DEVICE_ID_AMD_11H_NB_MISC,
  1494. .ops = {
  1495. .early_channel_count = f10_early_channel_count,
  1496. .get_error_address = f10_get_error_address,
  1497. .read_dram_base_limit = f10_read_dram_base_limit,
  1498. .read_dram_ctl_register = f10_read_dram_ctl_register,
  1499. .map_sysaddr_to_csrow = f10_map_sysaddr_to_csrow,
  1500. .dbam_to_cs = f10_dbam_to_chip_select,
  1501. }
  1502. },
  1503. };
  1504. static struct pci_dev *pci_get_related_function(unsigned int vendor,
  1505. unsigned int device,
  1506. struct pci_dev *related)
  1507. {
  1508. struct pci_dev *dev = NULL;
  1509. dev = pci_get_device(vendor, device, dev);
  1510. while (dev) {
  1511. if ((dev->bus->number == related->bus->number) &&
  1512. (PCI_SLOT(dev->devfn) == PCI_SLOT(related->devfn)))
  1513. break;
  1514. dev = pci_get_device(vendor, device, dev);
  1515. }
  1516. return dev;
  1517. }
  1518. /*
  1519. * syndrome mapping table for ECC ChipKill devices
  1520. *
  1521. * The comment in each row is the token (nibble) number that is in error.
  1522. * The least significant nibble of the syndrome is the mask for the bits
  1523. * that are in error (need to be toggled) for the particular nibble.
  1524. *
  1525. * Each row contains 16 entries.
  1526. * The first entry (0th) is the channel number for that row of syndromes.
  1527. * The remaining 15 entries are the syndromes for the respective Error
  1528. * bit mask index.
  1529. *
  1530. * 1st index entry is 0x0001 mask, indicating that the rightmost bit is the
  1531. * bit in error.
  1532. * The 2nd index entry is 0x0010 that the second bit is damaged.
  1533. * The 3rd index entry is 0x0011 indicating that the rightmost 2 bits
  1534. * are damaged.
  1535. * Thus so on until index 15, 0x1111, whose entry has the syndrome
  1536. * indicating that all 4 bits are damaged.
  1537. *
  1538. * A search is performed on this table looking for a given syndrome.
  1539. *
  1540. * See the AMD documentation for ECC syndromes. This ECC table is valid
  1541. * across all the versions of the AMD64 processors.
  1542. *
  1543. * A fast lookup is to use the LAST four bits of the 16-bit syndrome as a
  1544. * COLUMN index, then search all ROWS of that column, looking for a match
  1545. * with the input syndrome. The ROW value will be the token number.
  1546. *
  1547. * The 0'th entry on that row, can be returned as the CHANNEL (0 or 1) of this
  1548. * error.
  1549. */
  1550. #define NUMBER_ECC_ROWS 36
  1551. static const unsigned short ecc_chipkill_syndromes[NUMBER_ECC_ROWS][16] = {
  1552. /* Channel 0 syndromes */
  1553. {/*0*/ 0, 0xe821, 0x7c32, 0x9413, 0xbb44, 0x5365, 0xc776, 0x2f57,
  1554. 0xdd88, 0x35a9, 0xa1ba, 0x499b, 0x66cc, 0x8eed, 0x1afe, 0xf2df },
  1555. {/*1*/ 0, 0x5d31, 0xa612, 0xfb23, 0x9584, 0xc8b5, 0x3396, 0x6ea7,
  1556. 0xeac8, 0xb7f9, 0x4cda, 0x11eb, 0x7f4c, 0x227d, 0xd95e, 0x846f },
  1557. {/*2*/ 0, 0x0001, 0x0002, 0x0003, 0x0004, 0x0005, 0x0006, 0x0007,
  1558. 0x0008, 0x0009, 0x000a, 0x000b, 0x000c, 0x000d, 0x000e, 0x000f },
  1559. {/*3*/ 0, 0x2021, 0x3032, 0x1013, 0x4044, 0x6065, 0x7076, 0x5057,
  1560. 0x8088, 0xa0a9, 0xb0ba, 0x909b, 0xc0cc, 0xe0ed, 0xf0fe, 0xd0df },
  1561. {/*4*/ 0, 0x5041, 0xa082, 0xf0c3, 0x9054, 0xc015, 0x30d6, 0x6097,
  1562. 0xe0a8, 0xb0e9, 0x402a, 0x106b, 0x70fc, 0x20bd, 0xd07e, 0x803f },
  1563. {/*5*/ 0, 0xbe21, 0xd732, 0x6913, 0x2144, 0x9f65, 0xf676, 0x4857,
  1564. 0x3288, 0x8ca9, 0xe5ba, 0x5b9b, 0x13cc, 0xaded, 0xc4fe, 0x7adf },
  1565. {/*6*/ 0, 0x4951, 0x8ea2, 0xc7f3, 0x5394, 0x1ac5, 0xdd36, 0x9467,
  1566. 0xa1e8, 0xe8b9, 0x2f4a, 0x661b, 0xf27c, 0xbb2d, 0x7cde, 0x358f },
  1567. {/*7*/ 0, 0x74e1, 0x9872, 0xec93, 0xd6b4, 0xa255, 0x4ec6, 0x3a27,
  1568. 0x6bd8, 0x1f39, 0xf3aa, 0x874b, 0xbd6c, 0xc98d, 0x251e, 0x51ff },
  1569. {/*8*/ 0, 0x15c1, 0x2a42, 0x3f83, 0xcef4, 0xdb35, 0xe4b6, 0xf177,
  1570. 0x4758, 0x5299, 0x6d1a, 0x78db, 0x89ac, 0x9c6d, 0xa3ee, 0xb62f },
  1571. {/*9*/ 0, 0x3d01, 0x1602, 0x2b03, 0x8504, 0xb805, 0x9306, 0xae07,
  1572. 0xca08, 0xf709, 0xdc0a, 0xe10b, 0x4f0c, 0x720d, 0x590e, 0x640f },
  1573. {/*a*/ 0, 0x9801, 0xec02, 0x7403, 0x6b04, 0xf305, 0x8706, 0x1f07,
  1574. 0xbd08, 0x2509, 0x510a, 0xc90b, 0xd60c, 0x4e0d, 0x3a0e, 0xa20f },
  1575. {/*b*/ 0, 0xd131, 0x6212, 0xb323, 0x3884, 0xe9b5, 0x5a96, 0x8ba7,
  1576. 0x1cc8, 0xcdf9, 0x7eda, 0xafeb, 0x244c, 0xf57d, 0x465e, 0x976f },
  1577. {/*c*/ 0, 0xe1d1, 0x7262, 0x93b3, 0xb834, 0x59e5, 0xca56, 0x2b87,
  1578. 0xdc18, 0x3dc9, 0xae7a, 0x4fab, 0x542c, 0x85fd, 0x164e, 0xf79f },
  1579. {/*d*/ 0, 0x6051, 0xb0a2, 0xd0f3, 0x1094, 0x70c5, 0xa036, 0xc067,
  1580. 0x20e8, 0x40b9, 0x904a, 0x601b, 0x307c, 0x502d, 0x80de, 0xe08f },
  1581. {/*e*/ 0, 0xa4c1, 0xf842, 0x5c83, 0xe6f4, 0x4235, 0x1eb6, 0xba77,
  1582. 0x7b58, 0xdf99, 0x831a, 0x27db, 0x9dac, 0x396d, 0x65ee, 0xc12f },
  1583. {/*f*/ 0, 0x11c1, 0x2242, 0x3383, 0xc8f4, 0xd935, 0xeab6, 0xfb77,
  1584. 0x4c58, 0x5d99, 0x6e1a, 0x7fdb, 0x84ac, 0x956d, 0xa6ee, 0xb72f },
  1585. /* Channel 1 syndromes */
  1586. {/*10*/ 1, 0x45d1, 0x8a62, 0xcfb3, 0x5e34, 0x1be5, 0xd456, 0x9187,
  1587. 0xa718, 0xe2c9, 0x2d7a, 0x68ab, 0xf92c, 0xbcfd, 0x734e, 0x369f },
  1588. {/*11*/ 1, 0x63e1, 0xb172, 0xd293, 0x14b4, 0x7755, 0xa5c6, 0xc627,
  1589. 0x28d8, 0x4b39, 0x99aa, 0xfa4b, 0x3c6c, 0x5f8d, 0x8d1e, 0xeeff },
  1590. {/*12*/ 1, 0xb741, 0xd982, 0x6ec3, 0x2254, 0x9515, 0xfbd6, 0x4c97,
  1591. 0x33a8, 0x84e9, 0xea2a, 0x5d6b, 0x11fc, 0xa6bd, 0xc87e, 0x7f3f },
  1592. {/*13*/ 1, 0xdd41, 0x6682, 0xbbc3, 0x3554, 0xe815, 0x53d6, 0xce97,
  1593. 0x1aa8, 0xc7e9, 0x7c2a, 0xa1fb, 0x2ffc, 0xf2bd, 0x497e, 0x943f },
  1594. {/*14*/ 1, 0x2bd1, 0x3d62, 0x16b3, 0x4f34, 0x64e5, 0x7256, 0x5987,
  1595. 0x8518, 0xaec9, 0xb87a, 0x93ab, 0xca2c, 0xe1fd, 0xf74e, 0xdc9f },
  1596. {/*15*/ 1, 0x83c1, 0xc142, 0x4283, 0xa4f4, 0x2735, 0x65b6, 0xe677,
  1597. 0xf858, 0x7b99, 0x391a, 0xbadb, 0x5cac, 0xdf6d, 0x9dee, 0x1e2f },
  1598. {/*16*/ 1, 0x8fd1, 0xc562, 0x4ab3, 0xa934, 0x26e5, 0x6c56, 0xe387,
  1599. 0xfe18, 0x71c9, 0x3b7a, 0xb4ab, 0x572c, 0xd8fd, 0x924e, 0x1d9f },
  1600. {/*17*/ 1, 0x4791, 0x89e2, 0xce73, 0x5264, 0x15f5, 0xdb86, 0x9c17,
  1601. 0xa3b8, 0xe429, 0x2a5a, 0x6dcb, 0xf1dc, 0xb64d, 0x783e, 0x3faf },
  1602. {/*18*/ 1, 0x5781, 0xa9c2, 0xfe43, 0x92a4, 0xc525, 0x3b66, 0x6ce7,
  1603. 0xe3f8, 0xb479, 0x4a3a, 0x1dbb, 0x715c, 0x26dd, 0xd89e, 0x8f1f },
  1604. {/*19*/ 1, 0xbf41, 0xd582, 0x6ac3, 0x2954, 0x9615, 0xfcd6, 0x4397,
  1605. 0x3ea8, 0x81e9, 0xeb2a, 0x546b, 0x17fc, 0xa8bd, 0xc27e, 0x7d3f },
  1606. {/*1a*/ 1, 0x9891, 0xe1e2, 0x7273, 0x6464, 0xf7f5, 0x8586, 0x1617,
  1607. 0xb8b8, 0x2b29, 0x595a, 0xcacb, 0xdcdc, 0x4f4d, 0x3d3e, 0xaeaf },
  1608. {/*1b*/ 1, 0xcce1, 0x4472, 0x8893, 0xfdb4, 0x3f55, 0xb9c6, 0x7527,
  1609. 0x56d8, 0x9a39, 0x12aa, 0xde4b, 0xab6c, 0x678d, 0xef1e, 0x23ff },
  1610. {/*1c*/ 1, 0xa761, 0xf9b2, 0x5ed3, 0xe214, 0x4575, 0x1ba6, 0xbcc7,
  1611. 0x7328, 0xd449, 0x8a9a, 0x2dfb, 0x913c, 0x365d, 0x688e, 0xcfef },
  1612. {/*1d*/ 1, 0xff61, 0x55b2, 0xaad3, 0x7914, 0x8675, 0x2ca6, 0xd3c7,
  1613. 0x9e28, 0x6149, 0xcb9a, 0x34fb, 0xe73c, 0x185d, 0xb28e, 0x4def },
  1614. {/*1e*/ 1, 0x5451, 0xa8a2, 0xfcf3, 0x9694, 0xc2c5, 0x3e36, 0x6a67,
  1615. 0xebe8, 0xbfb9, 0x434a, 0x171b, 0x7d7c, 0x292d, 0xd5de, 0x818f },
  1616. {/*1f*/ 1, 0x6fc1, 0xb542, 0xda83, 0x19f4, 0x7635, 0xacb6, 0xc377,
  1617. 0x2e58, 0x4199, 0x9b1a, 0xf4db, 0x37ac, 0x586d, 0x82ee, 0xed2f },
  1618. /* ECC bits are also in the set of tokens and they too can go bad
  1619. * first 2 cover channel 0, while the second 2 cover channel 1
  1620. */
  1621. {/*20*/ 0, 0xbe01, 0xd702, 0x6903, 0x2104, 0x9f05, 0xf606, 0x4807,
  1622. 0x3208, 0x8c09, 0xe50a, 0x5b0b, 0x130c, 0xad0d, 0xc40e, 0x7a0f },
  1623. {/*21*/ 0, 0x4101, 0x8202, 0xc303, 0x5804, 0x1905, 0xda06, 0x9b07,
  1624. 0xac08, 0xed09, 0x2e0a, 0x6f0b, 0x640c, 0xb50d, 0x760e, 0x370f },
  1625. {/*22*/ 1, 0xc441, 0x4882, 0x8cc3, 0xf654, 0x3215, 0xbed6, 0x7a97,
  1626. 0x5ba8, 0x9fe9, 0x132a, 0xd76b, 0xadfc, 0x69bd, 0xe57e, 0x213f },
  1627. {/*23*/ 1, 0x7621, 0x9b32, 0xed13, 0xda44, 0xac65, 0x4176, 0x3757,
  1628. 0x6f88, 0x19a9, 0xf4ba, 0x829b, 0xb5cc, 0xc3ed, 0x2efe, 0x58df }
  1629. };
  1630. /*
  1631. * Given the syndrome argument, scan each of the channel tables for a syndrome
  1632. * match. Depending on which table it is found, return the channel number.
  1633. */
  1634. static int get_channel_from_ecc_syndrome(unsigned short syndrome)
  1635. {
  1636. int row;
  1637. int column;
  1638. /* Determine column to scan */
  1639. column = syndrome & 0xF;
  1640. /* Scan all rows, looking for syndrome, or end of table */
  1641. for (row = 0; row < NUMBER_ECC_ROWS; row++) {
  1642. if (ecc_chipkill_syndromes[row][column] == syndrome)
  1643. return ecc_chipkill_syndromes[row][0];
  1644. }
  1645. debugf0("syndrome(%x) not found\n", syndrome);
  1646. return -1;
  1647. }
  1648. /*
  1649. * Check for valid error in the NB Status High register. If so, proceed to read
  1650. * NB Status Low, NB Address Low and NB Address High registers and store data
  1651. * into error structure.
  1652. *
  1653. * Returns:
  1654. * - 1: if hardware regs contains valid error info
  1655. * - 0: if no valid error is indicated
  1656. */
  1657. static int amd64_get_error_info_regs(struct mem_ctl_info *mci,
  1658. struct err_regs *regs)
  1659. {
  1660. struct amd64_pvt *pvt;
  1661. struct pci_dev *misc_f3_ctl;
  1662. pvt = mci->pvt_info;
  1663. misc_f3_ctl = pvt->misc_f3_ctl;
  1664. if (amd64_read_pci_cfg(misc_f3_ctl, K8_NBSH, &regs->nbsh))
  1665. return 0;
  1666. if (!(regs->nbsh & K8_NBSH_VALID_BIT))
  1667. return 0;
  1668. /* valid error, read remaining error information registers */
  1669. if (amd64_read_pci_cfg(misc_f3_ctl, K8_NBSL, &regs->nbsl) ||
  1670. amd64_read_pci_cfg(misc_f3_ctl, K8_NBEAL, &regs->nbeal) ||
  1671. amd64_read_pci_cfg(misc_f3_ctl, K8_NBEAH, &regs->nbeah) ||
  1672. amd64_read_pci_cfg(misc_f3_ctl, K8_NBCFG, &regs->nbcfg))
  1673. return 0;
  1674. return 1;
  1675. }
  1676. /*
  1677. * This function is called to retrieve the error data from hardware and store it
  1678. * in the info structure.
  1679. *
  1680. * Returns:
  1681. * - 1: if a valid error is found
  1682. * - 0: if no error is found
  1683. */
  1684. static int amd64_get_error_info(struct mem_ctl_info *mci,
  1685. struct err_regs *info)
  1686. {
  1687. struct amd64_pvt *pvt;
  1688. struct err_regs regs;
  1689. pvt = mci->pvt_info;
  1690. if (!amd64_get_error_info_regs(mci, info))
  1691. return 0;
  1692. /*
  1693. * Here's the problem with the K8's EDAC reporting: There are four
  1694. * registers which report pieces of error information. They are shared
  1695. * between CEs and UEs. Furthermore, contrary to what is stated in the
  1696. * BKDG, the overflow bit is never used! Every error always updates the
  1697. * reporting registers.
  1698. *
  1699. * Can you see the race condition? All four error reporting registers
  1700. * must be read before a new error updates them! There is no way to read
  1701. * all four registers atomically. The best than can be done is to detect
  1702. * that a race has occured and then report the error without any kind of
  1703. * precision.
  1704. *
  1705. * What is still positive is that errors are still reported and thus
  1706. * problems can still be detected - just not localized because the
  1707. * syndrome and address are spread out across registers.
  1708. *
  1709. * Grrrrr!!!!! Here's hoping that AMD fixes this in some future K8 rev.
  1710. * UEs and CEs should have separate register sets with proper overflow
  1711. * bits that are used! At very least the problem can be fixed by
  1712. * honoring the ErrValid bit in 'nbsh' and not updating registers - just
  1713. * set the overflow bit - unless the current error is CE and the new
  1714. * error is UE which would be the only situation for overwriting the
  1715. * current values.
  1716. */
  1717. regs = *info;
  1718. /* Use info from the second read - most current */
  1719. if (unlikely(!amd64_get_error_info_regs(mci, info)))
  1720. return 0;
  1721. /* clear the error bits in hardware */
  1722. pci_write_bits32(pvt->misc_f3_ctl, K8_NBSH, 0, K8_NBSH_VALID_BIT);
  1723. /* Check for the possible race condition */
  1724. if ((regs.nbsh != info->nbsh) ||
  1725. (regs.nbsl != info->nbsl) ||
  1726. (regs.nbeah != info->nbeah) ||
  1727. (regs.nbeal != info->nbeal)) {
  1728. amd64_mc_printk(mci, KERN_WARNING,
  1729. "hardware STATUS read access race condition "
  1730. "detected!\n");
  1731. return 0;
  1732. }
  1733. return 1;
  1734. }
  1735. /*
  1736. * Handle any Correctable Errors (CEs) that have occurred. Check for valid ERROR
  1737. * ADDRESS and process.
  1738. */
  1739. static void amd64_handle_ce(struct mem_ctl_info *mci,
  1740. struct err_regs *info)
  1741. {
  1742. struct amd64_pvt *pvt = mci->pvt_info;
  1743. u64 sys_addr;
  1744. /* Ensure that the Error Address is VALID */
  1745. if ((info->nbsh & K8_NBSH_VALID_ERROR_ADDR) == 0) {
  1746. amd64_mc_printk(mci, KERN_ERR,
  1747. "HW has no ERROR_ADDRESS available\n");
  1748. edac_mc_handle_ce_no_info(mci, EDAC_MOD_STR);
  1749. return;
  1750. }
  1751. sys_addr = pvt->ops->get_error_address(mci, info);
  1752. amd64_mc_printk(mci, KERN_ERR,
  1753. "CE ERROR_ADDRESS= 0x%llx\n", sys_addr);
  1754. pvt->ops->map_sysaddr_to_csrow(mci, info, sys_addr);
  1755. }
  1756. /* Handle any Un-correctable Errors (UEs) */
  1757. static void amd64_handle_ue(struct mem_ctl_info *mci,
  1758. struct err_regs *info)
  1759. {
  1760. struct amd64_pvt *pvt = mci->pvt_info;
  1761. struct mem_ctl_info *log_mci, *src_mci = NULL;
  1762. int csrow;
  1763. u64 sys_addr;
  1764. u32 page, offset;
  1765. log_mci = mci;
  1766. if ((info->nbsh & K8_NBSH_VALID_ERROR_ADDR) == 0) {
  1767. amd64_mc_printk(mci, KERN_CRIT,
  1768. "HW has no ERROR_ADDRESS available\n");
  1769. edac_mc_handle_ue_no_info(log_mci, EDAC_MOD_STR);
  1770. return;
  1771. }
  1772. sys_addr = pvt->ops->get_error_address(mci, info);
  1773. /*
  1774. * Find out which node the error address belongs to. This may be
  1775. * different from the node that detected the error.
  1776. */
  1777. src_mci = find_mc_by_sys_addr(mci, sys_addr);
  1778. if (!src_mci) {
  1779. amd64_mc_printk(mci, KERN_CRIT,
  1780. "ERROR ADDRESS (0x%lx) value NOT mapped to a MC\n",
  1781. (unsigned long)sys_addr);
  1782. edac_mc_handle_ue_no_info(log_mci, EDAC_MOD_STR);
  1783. return;
  1784. }
  1785. log_mci = src_mci;
  1786. csrow = sys_addr_to_csrow(log_mci, sys_addr);
  1787. if (csrow < 0) {
  1788. amd64_mc_printk(mci, KERN_CRIT,
  1789. "ERROR_ADDRESS (0x%lx) value NOT mapped to 'csrow'\n",
  1790. (unsigned long)sys_addr);
  1791. edac_mc_handle_ue_no_info(log_mci, EDAC_MOD_STR);
  1792. } else {
  1793. error_address_to_page_and_offset(sys_addr, &page, &offset);
  1794. edac_mc_handle_ue(log_mci, page, offset, csrow, EDAC_MOD_STR);
  1795. }
  1796. }
  1797. static inline void __amd64_decode_bus_error(struct mem_ctl_info *mci,
  1798. struct err_regs *info)
  1799. {
  1800. u32 ec = ERROR_CODE(info->nbsl);
  1801. u32 xec = EXT_ERROR_CODE(info->nbsl);
  1802. int ecc_type = (info->nbsh >> 13) & 0x3;
  1803. /* Bail early out if this was an 'observed' error */
  1804. if (PP(ec) == K8_NBSL_PP_OBS)
  1805. return;
  1806. /* Do only ECC errors */
  1807. if (xec && xec != F10_NBSL_EXT_ERR_ECC)
  1808. return;
  1809. if (ecc_type == 2)
  1810. amd64_handle_ce(mci, info);
  1811. else if (ecc_type == 1)
  1812. amd64_handle_ue(mci, info);
  1813. /*
  1814. * If main error is CE then overflow must be CE. If main error is UE
  1815. * then overflow is unknown. We'll call the overflow a CE - if
  1816. * panic_on_ue is set then we're already panic'ed and won't arrive
  1817. * here. Else, then apparently someone doesn't think that UE's are
  1818. * catastrophic.
  1819. */
  1820. if (info->nbsh & K8_NBSH_OVERFLOW)
  1821. edac_mc_handle_ce_no_info(mci, EDAC_MOD_STR "Error Overflow");
  1822. }
  1823. void amd64_decode_bus_error(int node_id, struct err_regs *regs)
  1824. {
  1825. struct mem_ctl_info *mci = mci_lookup[node_id];
  1826. __amd64_decode_bus_error(mci, regs);
  1827. /*
  1828. * Check the UE bit of the NB status high register, if set generate some
  1829. * logs. If NOT a GART error, then process the event as a NO-INFO event.
  1830. * If it was a GART error, skip that process.
  1831. *
  1832. * FIXME: this should go somewhere else, if at all.
  1833. */
  1834. if (regs->nbsh & K8_NBSH_UC_ERR && !report_gart_errors)
  1835. edac_mc_handle_ue_no_info(mci, "UE bit is set");
  1836. }
  1837. /*
  1838. * The main polling 'check' function, called FROM the edac core to perform the
  1839. * error checking and if an error is encountered, error processing.
  1840. */
  1841. static void amd64_check(struct mem_ctl_info *mci)
  1842. {
  1843. struct err_regs regs;
  1844. if (amd64_get_error_info(mci, &regs)) {
  1845. struct amd64_pvt *pvt = mci->pvt_info;
  1846. amd_decode_nb_mce(pvt->mc_node_id, &regs, 1);
  1847. }
  1848. }
  1849. /*
  1850. * Input:
  1851. * 1) struct amd64_pvt which contains pvt->dram_f2_ctl pointer
  1852. * 2) AMD Family index value
  1853. *
  1854. * Ouput:
  1855. * Upon return of 0, the following filled in:
  1856. *
  1857. * struct pvt->addr_f1_ctl
  1858. * struct pvt->misc_f3_ctl
  1859. *
  1860. * Filled in with related device funcitions of 'dram_f2_ctl'
  1861. * These devices are "reserved" via the pci_get_device()
  1862. *
  1863. * Upon return of 1 (error status):
  1864. *
  1865. * Nothing reserved
  1866. */
  1867. static int amd64_reserve_mc_sibling_devices(struct amd64_pvt *pvt, int mc_idx)
  1868. {
  1869. const struct amd64_family_type *amd64_dev = &amd64_family_types[mc_idx];
  1870. /* Reserve the ADDRESS MAP Device */
  1871. pvt->addr_f1_ctl = pci_get_related_function(pvt->dram_f2_ctl->vendor,
  1872. amd64_dev->addr_f1_ctl,
  1873. pvt->dram_f2_ctl);
  1874. if (!pvt->addr_f1_ctl) {
  1875. amd64_printk(KERN_ERR, "error address map device not found: "
  1876. "vendor %x device 0x%x (broken BIOS?)\n",
  1877. PCI_VENDOR_ID_AMD, amd64_dev->addr_f1_ctl);
  1878. return 1;
  1879. }
  1880. /* Reserve the MISC Device */
  1881. pvt->misc_f3_ctl = pci_get_related_function(pvt->dram_f2_ctl->vendor,
  1882. amd64_dev->misc_f3_ctl,
  1883. pvt->dram_f2_ctl);
  1884. if (!pvt->misc_f3_ctl) {
  1885. pci_dev_put(pvt->addr_f1_ctl);
  1886. pvt->addr_f1_ctl = NULL;
  1887. amd64_printk(KERN_ERR, "error miscellaneous device not found: "
  1888. "vendor %x device 0x%x (broken BIOS?)\n",
  1889. PCI_VENDOR_ID_AMD, amd64_dev->misc_f3_ctl);
  1890. return 1;
  1891. }
  1892. debugf1(" Addr Map device PCI Bus ID:\t%s\n",
  1893. pci_name(pvt->addr_f1_ctl));
  1894. debugf1(" DRAM MEM-CTL PCI Bus ID:\t%s\n",
  1895. pci_name(pvt->dram_f2_ctl));
  1896. debugf1(" Misc device PCI Bus ID:\t%s\n",
  1897. pci_name(pvt->misc_f3_ctl));
  1898. return 0;
  1899. }
  1900. static void amd64_free_mc_sibling_devices(struct amd64_pvt *pvt)
  1901. {
  1902. pci_dev_put(pvt->addr_f1_ctl);
  1903. pci_dev_put(pvt->misc_f3_ctl);
  1904. }
  1905. /*
  1906. * Retrieve the hardware registers of the memory controller (this includes the
  1907. * 'Address Map' and 'Misc' device regs)
  1908. */
  1909. static void amd64_read_mc_registers(struct amd64_pvt *pvt)
  1910. {
  1911. u64 msr_val;
  1912. int dram;
  1913. /*
  1914. * Retrieve TOP_MEM and TOP_MEM2; no masking off of reserved bits since
  1915. * those are Read-As-Zero
  1916. */
  1917. rdmsrl(MSR_K8_TOP_MEM1, pvt->top_mem);
  1918. debugf0(" TOP_MEM: 0x%016llx\n", pvt->top_mem);
  1919. /* check first whether TOP_MEM2 is enabled */
  1920. rdmsrl(MSR_K8_SYSCFG, msr_val);
  1921. if (msr_val & (1U << 21)) {
  1922. rdmsrl(MSR_K8_TOP_MEM2, pvt->top_mem2);
  1923. debugf0(" TOP_MEM2: 0x%016llx\n", pvt->top_mem2);
  1924. } else
  1925. debugf0(" TOP_MEM2 disabled.\n");
  1926. amd64_cpu_display_info(pvt);
  1927. amd64_read_pci_cfg(pvt->misc_f3_ctl, K8_NBCAP, &pvt->nbcap);
  1928. if (pvt->ops->read_dram_ctl_register)
  1929. pvt->ops->read_dram_ctl_register(pvt);
  1930. for (dram = 0; dram < DRAM_REG_COUNT; dram++) {
  1931. /*
  1932. * Call CPU specific READ function to get the DRAM Base and
  1933. * Limit values from the DCT.
  1934. */
  1935. pvt->ops->read_dram_base_limit(pvt, dram);
  1936. /*
  1937. * Only print out debug info on rows with both R and W Enabled.
  1938. * Normal processing, compiler should optimize this whole 'if'
  1939. * debug output block away.
  1940. */
  1941. if (pvt->dram_rw_en[dram] != 0) {
  1942. debugf1(" DRAM-BASE[%d]: 0x%016llx "
  1943. "DRAM-LIMIT: 0x%016llx\n",
  1944. dram,
  1945. pvt->dram_base[dram],
  1946. pvt->dram_limit[dram]);
  1947. debugf1(" IntlvEn=%s %s %s "
  1948. "IntlvSel=%d DstNode=%d\n",
  1949. pvt->dram_IntlvEn[dram] ?
  1950. "Enabled" : "Disabled",
  1951. (pvt->dram_rw_en[dram] & 0x2) ? "W" : "!W",
  1952. (pvt->dram_rw_en[dram] & 0x1) ? "R" : "!R",
  1953. pvt->dram_IntlvSel[dram],
  1954. pvt->dram_DstNode[dram]);
  1955. }
  1956. }
  1957. amd64_read_dct_base_mask(pvt);
  1958. amd64_read_pci_cfg(pvt->addr_f1_ctl, K8_DHAR, &pvt->dhar);
  1959. amd64_read_dbam_reg(pvt);
  1960. amd64_read_pci_cfg(pvt->misc_f3_ctl,
  1961. F10_ONLINE_SPARE, &pvt->online_spare);
  1962. amd64_read_pci_cfg(pvt->dram_f2_ctl, F10_DCLR_0, &pvt->dclr0);
  1963. amd64_read_pci_cfg(pvt->dram_f2_ctl, F10_DCHR_0, &pvt->dchr0);
  1964. if (!dct_ganging_enabled(pvt)) {
  1965. amd64_read_pci_cfg(pvt->dram_f2_ctl, F10_DCLR_1, &pvt->dclr1);
  1966. amd64_read_pci_cfg(pvt->dram_f2_ctl, F10_DCHR_1, &pvt->dchr1);
  1967. }
  1968. amd64_dump_misc_regs(pvt);
  1969. }
  1970. /*
  1971. * NOTE: CPU Revision Dependent code
  1972. *
  1973. * Input:
  1974. * @csrow_nr ChipSelect Row Number (0..pvt->cs_count-1)
  1975. * k8 private pointer to -->
  1976. * DRAM Bank Address mapping register
  1977. * node_id
  1978. * DCL register where dual_channel_active is
  1979. *
  1980. * The DBAM register consists of 4 sets of 4 bits each definitions:
  1981. *
  1982. * Bits: CSROWs
  1983. * 0-3 CSROWs 0 and 1
  1984. * 4-7 CSROWs 2 and 3
  1985. * 8-11 CSROWs 4 and 5
  1986. * 12-15 CSROWs 6 and 7
  1987. *
  1988. * Values range from: 0 to 15
  1989. * The meaning of the values depends on CPU revision and dual-channel state,
  1990. * see relevant BKDG more info.
  1991. *
  1992. * The memory controller provides for total of only 8 CSROWs in its current
  1993. * architecture. Each "pair" of CSROWs normally represents just one DIMM in
  1994. * single channel or two (2) DIMMs in dual channel mode.
  1995. *
  1996. * The following code logic collapses the various tables for CSROW based on CPU
  1997. * revision.
  1998. *
  1999. * Returns:
  2000. * The number of PAGE_SIZE pages on the specified CSROW number it
  2001. * encompasses
  2002. *
  2003. */
  2004. static u32 amd64_csrow_nr_pages(int csrow_nr, struct amd64_pvt *pvt)
  2005. {
  2006. u32 cs_mode, nr_pages;
  2007. /*
  2008. * The math on this doesn't look right on the surface because x/2*4 can
  2009. * be simplified to x*2 but this expression makes use of the fact that
  2010. * it is integral math where 1/2=0. This intermediate value becomes the
  2011. * number of bits to shift the DBAM register to extract the proper CSROW
  2012. * field.
  2013. */
  2014. cs_mode = (pvt->dbam0 >> ((csrow_nr / 2) * 4)) & 0xF;
  2015. nr_pages = pvt->ops->dbam_to_cs(pvt, cs_mode) << (20 - PAGE_SHIFT);
  2016. /*
  2017. * If dual channel then double the memory size of single channel.
  2018. * Channel count is 1 or 2
  2019. */
  2020. nr_pages <<= (pvt->channel_count - 1);
  2021. debugf0(" (csrow=%d) DBAM map index= %d\n", csrow_nr, cs_mode);
  2022. debugf0(" nr_pages= %u channel-count = %d\n",
  2023. nr_pages, pvt->channel_count);
  2024. return nr_pages;
  2025. }
  2026. /*
  2027. * Initialize the array of csrow attribute instances, based on the values
  2028. * from pci config hardware registers.
  2029. */
  2030. static int amd64_init_csrows(struct mem_ctl_info *mci)
  2031. {
  2032. struct csrow_info *csrow;
  2033. struct amd64_pvt *pvt;
  2034. u64 input_addr_min, input_addr_max, sys_addr;
  2035. int i, empty = 1;
  2036. pvt = mci->pvt_info;
  2037. amd64_read_pci_cfg(pvt->misc_f3_ctl, K8_NBCFG, &pvt->nbcfg);
  2038. debugf0("NBCFG= 0x%x CHIPKILL= %s DRAM ECC= %s\n", pvt->nbcfg,
  2039. (pvt->nbcfg & K8_NBCFG_CHIPKILL) ? "Enabled" : "Disabled",
  2040. (pvt->nbcfg & K8_NBCFG_ECC_ENABLE) ? "Enabled" : "Disabled"
  2041. );
  2042. for (i = 0; i < pvt->cs_count; i++) {
  2043. csrow = &mci->csrows[i];
  2044. if ((pvt->dcsb0[i] & K8_DCSB_CS_ENABLE) == 0) {
  2045. debugf1("----CSROW %d EMPTY for node %d\n", i,
  2046. pvt->mc_node_id);
  2047. continue;
  2048. }
  2049. debugf1("----CSROW %d VALID for MC node %d\n",
  2050. i, pvt->mc_node_id);
  2051. empty = 0;
  2052. csrow->nr_pages = amd64_csrow_nr_pages(i, pvt);
  2053. find_csrow_limits(mci, i, &input_addr_min, &input_addr_max);
  2054. sys_addr = input_addr_to_sys_addr(mci, input_addr_min);
  2055. csrow->first_page = (u32) (sys_addr >> PAGE_SHIFT);
  2056. sys_addr = input_addr_to_sys_addr(mci, input_addr_max);
  2057. csrow->last_page = (u32) (sys_addr >> PAGE_SHIFT);
  2058. csrow->page_mask = ~mask_from_dct_mask(pvt, i);
  2059. /* 8 bytes of resolution */
  2060. csrow->mtype = amd64_determine_memory_type(pvt);
  2061. debugf1(" for MC node %d csrow %d:\n", pvt->mc_node_id, i);
  2062. debugf1(" input_addr_min: 0x%lx input_addr_max: 0x%lx\n",
  2063. (unsigned long)input_addr_min,
  2064. (unsigned long)input_addr_max);
  2065. debugf1(" sys_addr: 0x%lx page_mask: 0x%lx\n",
  2066. (unsigned long)sys_addr, csrow->page_mask);
  2067. debugf1(" nr_pages: %u first_page: 0x%lx "
  2068. "last_page: 0x%lx\n",
  2069. (unsigned)csrow->nr_pages,
  2070. csrow->first_page, csrow->last_page);
  2071. /*
  2072. * determine whether CHIPKILL or JUST ECC or NO ECC is operating
  2073. */
  2074. if (pvt->nbcfg & K8_NBCFG_ECC_ENABLE)
  2075. csrow->edac_mode =
  2076. (pvt->nbcfg & K8_NBCFG_CHIPKILL) ?
  2077. EDAC_S4ECD4ED : EDAC_SECDED;
  2078. else
  2079. csrow->edac_mode = EDAC_NONE;
  2080. }
  2081. return empty;
  2082. }
  2083. /* get all cores on this DCT */
  2084. static void get_cpus_on_this_dct_cpumask(struct cpumask *mask, int nid)
  2085. {
  2086. int cpu;
  2087. for_each_online_cpu(cpu)
  2088. if (amd_get_nb_id(cpu) == nid)
  2089. cpumask_set_cpu(cpu, mask);
  2090. }
  2091. /* check MCG_CTL on all the cpus on this node */
  2092. static bool amd64_nb_mce_bank_enabled_on_node(int nid)
  2093. {
  2094. cpumask_var_t mask;
  2095. struct msr *msrs;
  2096. int cpu, nbe, idx = 0;
  2097. bool ret = false;
  2098. if (!zalloc_cpumask_var(&mask, GFP_KERNEL)) {
  2099. amd64_printk(KERN_WARNING, "%s: error allocating mask\n",
  2100. __func__);
  2101. return false;
  2102. }
  2103. get_cpus_on_this_dct_cpumask(mask, nid);
  2104. msrs = kzalloc(sizeof(struct msr) * cpumask_weight(mask), GFP_KERNEL);
  2105. if (!msrs) {
  2106. amd64_printk(KERN_WARNING, "%s: error allocating msrs\n",
  2107. __func__);
  2108. free_cpumask_var(mask);
  2109. return false;
  2110. }
  2111. rdmsr_on_cpus(mask, MSR_IA32_MCG_CTL, msrs);
  2112. for_each_cpu(cpu, mask) {
  2113. nbe = msrs[idx].l & K8_MSR_MCGCTL_NBE;
  2114. debugf0("core: %u, MCG_CTL: 0x%llx, NB MSR is %s\n",
  2115. cpu, msrs[idx].q,
  2116. (nbe ? "enabled" : "disabled"));
  2117. if (!nbe)
  2118. goto out;
  2119. idx++;
  2120. }
  2121. ret = true;
  2122. out:
  2123. kfree(msrs);
  2124. free_cpumask_var(mask);
  2125. return ret;
  2126. }
  2127. static int amd64_toggle_ecc_err_reporting(struct amd64_pvt *pvt, bool on)
  2128. {
  2129. cpumask_var_t cmask;
  2130. struct msr *msrs = NULL;
  2131. int cpu, idx = 0;
  2132. if (!zalloc_cpumask_var(&cmask, GFP_KERNEL)) {
  2133. amd64_printk(KERN_WARNING, "%s: error allocating mask\n",
  2134. __func__);
  2135. return false;
  2136. }
  2137. get_cpus_on_this_dct_cpumask(cmask, pvt->mc_node_id);
  2138. msrs = kzalloc(sizeof(struct msr) * cpumask_weight(cmask), GFP_KERNEL);
  2139. if (!msrs) {
  2140. amd64_printk(KERN_WARNING, "%s: error allocating msrs\n",
  2141. __func__);
  2142. return -ENOMEM;
  2143. }
  2144. rdmsr_on_cpus(cmask, MSR_IA32_MCG_CTL, msrs);
  2145. for_each_cpu(cpu, cmask) {
  2146. if (on) {
  2147. if (msrs[idx].l & K8_MSR_MCGCTL_NBE)
  2148. pvt->flags.ecc_report = 1;
  2149. msrs[idx].l |= K8_MSR_MCGCTL_NBE;
  2150. } else {
  2151. /*
  2152. * Turn off ECC reporting only when it was off before
  2153. */
  2154. if (!pvt->flags.ecc_report)
  2155. msrs[idx].l &= ~K8_MSR_MCGCTL_NBE;
  2156. }
  2157. idx++;
  2158. }
  2159. wrmsr_on_cpus(cmask, MSR_IA32_MCG_CTL, msrs);
  2160. kfree(msrs);
  2161. free_cpumask_var(cmask);
  2162. return 0;
  2163. }
  2164. /*
  2165. * Only if 'ecc_enable_override' is set AND BIOS had ECC disabled, do "we"
  2166. * enable it.
  2167. */
  2168. static void amd64_enable_ecc_error_reporting(struct mem_ctl_info *mci)
  2169. {
  2170. struct amd64_pvt *pvt = mci->pvt_info;
  2171. u32 value, mask = K8_NBCTL_CECCEn | K8_NBCTL_UECCEn;
  2172. if (!ecc_enable_override)
  2173. return;
  2174. amd64_printk(KERN_WARNING,
  2175. "'ecc_enable_override' parameter is active, "
  2176. "Enabling AMD ECC hardware now: CAUTION\n");
  2177. amd64_read_pci_cfg(pvt->misc_f3_ctl, K8_NBCTL, &value);
  2178. /* turn on UECCn and CECCEn bits */
  2179. pvt->old_nbctl = value & mask;
  2180. pvt->nbctl_mcgctl_saved = 1;
  2181. value |= mask;
  2182. pci_write_config_dword(pvt->misc_f3_ctl, K8_NBCTL, value);
  2183. if (amd64_toggle_ecc_err_reporting(pvt, ON))
  2184. amd64_printk(KERN_WARNING, "Error enabling ECC reporting over "
  2185. "MCGCTL!\n");
  2186. amd64_read_pci_cfg(pvt->misc_f3_ctl, K8_NBCFG, &value);
  2187. debugf0("NBCFG(1)= 0x%x CHIPKILL= %s ECC_ENABLE= %s\n", value,
  2188. (value & K8_NBCFG_CHIPKILL) ? "Enabled" : "Disabled",
  2189. (value & K8_NBCFG_ECC_ENABLE) ? "Enabled" : "Disabled");
  2190. if (!(value & K8_NBCFG_ECC_ENABLE)) {
  2191. amd64_printk(KERN_WARNING,
  2192. "This node reports that DRAM ECC is "
  2193. "currently Disabled; ENABLING now\n");
  2194. /* Attempt to turn on DRAM ECC Enable */
  2195. value |= K8_NBCFG_ECC_ENABLE;
  2196. pci_write_config_dword(pvt->misc_f3_ctl, K8_NBCFG, value);
  2197. amd64_read_pci_cfg(pvt->misc_f3_ctl, K8_NBCFG, &value);
  2198. if (!(value & K8_NBCFG_ECC_ENABLE)) {
  2199. amd64_printk(KERN_WARNING,
  2200. "Hardware rejects Enabling DRAM ECC checking\n"
  2201. "Check memory DIMM configuration\n");
  2202. } else {
  2203. amd64_printk(KERN_DEBUG,
  2204. "Hardware accepted DRAM ECC Enable\n");
  2205. }
  2206. }
  2207. debugf0("NBCFG(2)= 0x%x CHIPKILL= %s ECC_ENABLE= %s\n", value,
  2208. (value & K8_NBCFG_CHIPKILL) ? "Enabled" : "Disabled",
  2209. (value & K8_NBCFG_ECC_ENABLE) ? "Enabled" : "Disabled");
  2210. pvt->ctl_error_info.nbcfg = value;
  2211. }
  2212. static void amd64_restore_ecc_error_reporting(struct amd64_pvt *pvt)
  2213. {
  2214. u32 value, mask = K8_NBCTL_CECCEn | K8_NBCTL_UECCEn;
  2215. if (!pvt->nbctl_mcgctl_saved)
  2216. return;
  2217. amd64_read_pci_cfg(pvt->misc_f3_ctl, K8_NBCTL, &value);
  2218. value &= ~mask;
  2219. value |= pvt->old_nbctl;
  2220. /* restore the NB Enable MCGCTL bit */
  2221. pci_write_config_dword(pvt->misc_f3_ctl, K8_NBCTL, value);
  2222. if (amd64_toggle_ecc_err_reporting(pvt, OFF))
  2223. amd64_printk(KERN_WARNING, "Error restoring ECC reporting over "
  2224. "MCGCTL!\n");
  2225. }
  2226. /*
  2227. * EDAC requires that the BIOS have ECC enabled before taking over the
  2228. * processing of ECC errors. This is because the BIOS can properly initialize
  2229. * the memory system completely. A command line option allows to force-enable
  2230. * hardware ECC later in amd64_enable_ecc_error_reporting().
  2231. */
  2232. static const char *ecc_warning =
  2233. "WARNING: ECC is disabled by BIOS. Module will NOT be loaded.\n"
  2234. " Either Enable ECC in the BIOS, or set 'ecc_enable_override'.\n"
  2235. " Also, use of the override can cause unknown side effects.\n";
  2236. static int amd64_check_ecc_enabled(struct amd64_pvt *pvt)
  2237. {
  2238. u32 value;
  2239. u8 ecc_enabled = 0;
  2240. bool nb_mce_en = false;
  2241. amd64_read_pci_cfg(pvt->misc_f3_ctl, K8_NBCFG, &value);
  2242. ecc_enabled = !!(value & K8_NBCFG_ECC_ENABLE);
  2243. if (!ecc_enabled)
  2244. amd64_printk(KERN_WARNING, "This node reports that Memory ECC "
  2245. "is currently disabled, set F3x%x[22] (%s).\n",
  2246. K8_NBCFG, pci_name(pvt->misc_f3_ctl));
  2247. else
  2248. amd64_printk(KERN_INFO, "ECC is enabled by BIOS.\n");
  2249. nb_mce_en = amd64_nb_mce_bank_enabled_on_node(pvt->mc_node_id);
  2250. if (!nb_mce_en)
  2251. amd64_printk(KERN_WARNING, "NB MCE bank disabled, set MSR "
  2252. "0x%08x[4] on node %d to enable.\n",
  2253. MSR_IA32_MCG_CTL, pvt->mc_node_id);
  2254. if (!ecc_enabled || !nb_mce_en) {
  2255. if (!ecc_enable_override) {
  2256. amd64_printk(KERN_WARNING, "%s", ecc_warning);
  2257. return -ENODEV;
  2258. }
  2259. } else
  2260. /* CLEAR the override, since BIOS controlled it */
  2261. ecc_enable_override = 0;
  2262. return 0;
  2263. }
  2264. struct mcidev_sysfs_attribute sysfs_attrs[ARRAY_SIZE(amd64_dbg_attrs) +
  2265. ARRAY_SIZE(amd64_inj_attrs) +
  2266. 1];
  2267. struct mcidev_sysfs_attribute terminator = { .attr = { .name = NULL } };
  2268. static void amd64_set_mc_sysfs_attributes(struct mem_ctl_info *mci)
  2269. {
  2270. unsigned int i = 0, j = 0;
  2271. for (; i < ARRAY_SIZE(amd64_dbg_attrs); i++)
  2272. sysfs_attrs[i] = amd64_dbg_attrs[i];
  2273. for (j = 0; j < ARRAY_SIZE(amd64_inj_attrs); j++, i++)
  2274. sysfs_attrs[i] = amd64_inj_attrs[j];
  2275. sysfs_attrs[i] = terminator;
  2276. mci->mc_driver_sysfs_attributes = sysfs_attrs;
  2277. }
  2278. static void amd64_setup_mci_misc_attributes(struct mem_ctl_info *mci)
  2279. {
  2280. struct amd64_pvt *pvt = mci->pvt_info;
  2281. mci->mtype_cap = MEM_FLAG_DDR2 | MEM_FLAG_RDDR2;
  2282. mci->edac_ctl_cap = EDAC_FLAG_NONE;
  2283. if (pvt->nbcap & K8_NBCAP_SECDED)
  2284. mci->edac_ctl_cap |= EDAC_FLAG_SECDED;
  2285. if (pvt->nbcap & K8_NBCAP_CHIPKILL)
  2286. mci->edac_ctl_cap |= EDAC_FLAG_S4ECD4ED;
  2287. mci->edac_cap = amd64_determine_edac_cap(pvt);
  2288. mci->mod_name = EDAC_MOD_STR;
  2289. mci->mod_ver = EDAC_AMD64_VERSION;
  2290. mci->ctl_name = get_amd_family_name(pvt->mc_type_index);
  2291. mci->dev_name = pci_name(pvt->dram_f2_ctl);
  2292. mci->ctl_page_to_phys = NULL;
  2293. /* IMPORTANT: Set the polling 'check' function in this module */
  2294. mci->edac_check = amd64_check;
  2295. /* memory scrubber interface */
  2296. mci->set_sdram_scrub_rate = amd64_set_scrub_rate;
  2297. mci->get_sdram_scrub_rate = amd64_get_scrub_rate;
  2298. }
  2299. /*
  2300. * Init stuff for this DRAM Controller device.
  2301. *
  2302. * Due to a hardware feature on Fam10h CPUs, the Enable Extended Configuration
  2303. * Space feature MUST be enabled on ALL Processors prior to actually reading
  2304. * from the ECS registers. Since the loading of the module can occur on any
  2305. * 'core', and cores don't 'see' all the other processors ECS data when the
  2306. * others are NOT enabled. Our solution is to first enable ECS access in this
  2307. * routine on all processors, gather some data in a amd64_pvt structure and
  2308. * later come back in a finish-setup function to perform that final
  2309. * initialization. See also amd64_init_2nd_stage() for that.
  2310. */
  2311. static int amd64_probe_one_instance(struct pci_dev *dram_f2_ctl,
  2312. int mc_type_index)
  2313. {
  2314. struct amd64_pvt *pvt = NULL;
  2315. int err = 0, ret;
  2316. ret = -ENOMEM;
  2317. pvt = kzalloc(sizeof(struct amd64_pvt), GFP_KERNEL);
  2318. if (!pvt)
  2319. goto err_exit;
  2320. pvt->mc_node_id = get_node_id(dram_f2_ctl);
  2321. pvt->dram_f2_ctl = dram_f2_ctl;
  2322. pvt->ext_model = boot_cpu_data.x86_model >> 4;
  2323. pvt->mc_type_index = mc_type_index;
  2324. pvt->ops = family_ops(mc_type_index);
  2325. /*
  2326. * We have the dram_f2_ctl device as an argument, now go reserve its
  2327. * sibling devices from the PCI system.
  2328. */
  2329. ret = -ENODEV;
  2330. err = amd64_reserve_mc_sibling_devices(pvt, mc_type_index);
  2331. if (err)
  2332. goto err_free;
  2333. ret = -EINVAL;
  2334. err = amd64_check_ecc_enabled(pvt);
  2335. if (err)
  2336. goto err_put;
  2337. /*
  2338. * Key operation here: setup of HW prior to performing ops on it. Some
  2339. * setup is required to access ECS data. After this is performed, the
  2340. * 'teardown' function must be called upon error and normal exit paths.
  2341. */
  2342. if (boot_cpu_data.x86 >= 0x10)
  2343. amd64_setup(pvt);
  2344. /*
  2345. * Save the pointer to the private data for use in 2nd initialization
  2346. * stage
  2347. */
  2348. pvt_lookup[pvt->mc_node_id] = pvt;
  2349. return 0;
  2350. err_put:
  2351. amd64_free_mc_sibling_devices(pvt);
  2352. err_free:
  2353. kfree(pvt);
  2354. err_exit:
  2355. return ret;
  2356. }
  2357. /*
  2358. * This is the finishing stage of the init code. Needs to be performed after all
  2359. * MCs' hardware have been prepped for accessing extended config space.
  2360. */
  2361. static int amd64_init_2nd_stage(struct amd64_pvt *pvt)
  2362. {
  2363. int node_id = pvt->mc_node_id;
  2364. struct mem_ctl_info *mci;
  2365. int ret;
  2366. amd64_read_mc_registers(pvt);
  2367. /*
  2368. * We need to determine how many memory channels there are. Then use
  2369. * that information for calculating the size of the dynamic instance
  2370. * tables in the 'mci' structure
  2371. */
  2372. pvt->channel_count = pvt->ops->early_channel_count(pvt);
  2373. if (pvt->channel_count < 0)
  2374. goto err_exit;
  2375. ret = -ENOMEM;
  2376. mci = edac_mc_alloc(0, pvt->cs_count, pvt->channel_count, node_id);
  2377. if (!mci)
  2378. goto err_exit;
  2379. mci->pvt_info = pvt;
  2380. mci->dev = &pvt->dram_f2_ctl->dev;
  2381. amd64_setup_mci_misc_attributes(mci);
  2382. if (amd64_init_csrows(mci))
  2383. mci->edac_cap = EDAC_FLAG_NONE;
  2384. amd64_enable_ecc_error_reporting(mci);
  2385. amd64_set_mc_sysfs_attributes(mci);
  2386. ret = -ENODEV;
  2387. if (edac_mc_add_mc(mci)) {
  2388. debugf1("failed edac_mc_add_mc()\n");
  2389. goto err_add_mc;
  2390. }
  2391. mci_lookup[node_id] = mci;
  2392. pvt_lookup[node_id] = NULL;
  2393. /* register stuff with EDAC MCE */
  2394. if (report_gart_errors)
  2395. amd_report_gart_errors(true);
  2396. amd_register_ecc_decoder(amd64_decode_bus_error);
  2397. return 0;
  2398. err_add_mc:
  2399. edac_mc_free(mci);
  2400. err_exit:
  2401. debugf0("failure to init 2nd stage: ret=%d\n", ret);
  2402. amd64_restore_ecc_error_reporting(pvt);
  2403. if (boot_cpu_data.x86 > 0xf)
  2404. amd64_teardown(pvt);
  2405. amd64_free_mc_sibling_devices(pvt);
  2406. kfree(pvt_lookup[pvt->mc_node_id]);
  2407. pvt_lookup[node_id] = NULL;
  2408. return ret;
  2409. }
  2410. static int __devinit amd64_init_one_instance(struct pci_dev *pdev,
  2411. const struct pci_device_id *mc_type)
  2412. {
  2413. int ret = 0;
  2414. debugf0("(MC node=%d,mc_type='%s')\n", get_node_id(pdev),
  2415. get_amd_family_name(mc_type->driver_data));
  2416. ret = pci_enable_device(pdev);
  2417. if (ret < 0)
  2418. ret = -EIO;
  2419. else
  2420. ret = amd64_probe_one_instance(pdev, mc_type->driver_data);
  2421. if (ret < 0)
  2422. debugf0("ret=%d\n", ret);
  2423. return ret;
  2424. }
  2425. static void __devexit amd64_remove_one_instance(struct pci_dev *pdev)
  2426. {
  2427. struct mem_ctl_info *mci;
  2428. struct amd64_pvt *pvt;
  2429. /* Remove from EDAC CORE tracking list */
  2430. mci = edac_mc_del_mc(&pdev->dev);
  2431. if (!mci)
  2432. return;
  2433. pvt = mci->pvt_info;
  2434. amd64_restore_ecc_error_reporting(pvt);
  2435. if (boot_cpu_data.x86 > 0xf)
  2436. amd64_teardown(pvt);
  2437. amd64_free_mc_sibling_devices(pvt);
  2438. kfree(pvt);
  2439. mci->pvt_info = NULL;
  2440. mci_lookup[pvt->mc_node_id] = NULL;
  2441. /* unregister from EDAC MCE */
  2442. amd_report_gart_errors(false);
  2443. amd_unregister_ecc_decoder(amd64_decode_bus_error);
  2444. /* Free the EDAC CORE resources */
  2445. edac_mc_free(mci);
  2446. }
  2447. /*
  2448. * This table is part of the interface for loading drivers for PCI devices. The
  2449. * PCI core identifies what devices are on a system during boot, and then
  2450. * inquiry this table to see if this driver is for a given device found.
  2451. */
  2452. static const struct pci_device_id amd64_pci_table[] __devinitdata = {
  2453. {
  2454. .vendor = PCI_VENDOR_ID_AMD,
  2455. .device = PCI_DEVICE_ID_AMD_K8_NB_MEMCTL,
  2456. .subvendor = PCI_ANY_ID,
  2457. .subdevice = PCI_ANY_ID,
  2458. .class = 0,
  2459. .class_mask = 0,
  2460. .driver_data = K8_CPUS
  2461. },
  2462. {
  2463. .vendor = PCI_VENDOR_ID_AMD,
  2464. .device = PCI_DEVICE_ID_AMD_10H_NB_DRAM,
  2465. .subvendor = PCI_ANY_ID,
  2466. .subdevice = PCI_ANY_ID,
  2467. .class = 0,
  2468. .class_mask = 0,
  2469. .driver_data = F10_CPUS
  2470. },
  2471. {
  2472. .vendor = PCI_VENDOR_ID_AMD,
  2473. .device = PCI_DEVICE_ID_AMD_11H_NB_DRAM,
  2474. .subvendor = PCI_ANY_ID,
  2475. .subdevice = PCI_ANY_ID,
  2476. .class = 0,
  2477. .class_mask = 0,
  2478. .driver_data = F11_CPUS
  2479. },
  2480. {0, }
  2481. };
  2482. MODULE_DEVICE_TABLE(pci, amd64_pci_table);
  2483. static struct pci_driver amd64_pci_driver = {
  2484. .name = EDAC_MOD_STR,
  2485. .probe = amd64_init_one_instance,
  2486. .remove = __devexit_p(amd64_remove_one_instance),
  2487. .id_table = amd64_pci_table,
  2488. };
  2489. static void amd64_setup_pci_device(void)
  2490. {
  2491. struct mem_ctl_info *mci;
  2492. struct amd64_pvt *pvt;
  2493. if (amd64_ctl_pci)
  2494. return;
  2495. mci = mci_lookup[0];
  2496. if (mci) {
  2497. pvt = mci->pvt_info;
  2498. amd64_ctl_pci =
  2499. edac_pci_create_generic_ctl(&pvt->dram_f2_ctl->dev,
  2500. EDAC_MOD_STR);
  2501. if (!amd64_ctl_pci) {
  2502. pr_warning("%s(): Unable to create PCI control\n",
  2503. __func__);
  2504. pr_warning("%s(): PCI error report via EDAC not set\n",
  2505. __func__);
  2506. }
  2507. }
  2508. }
  2509. static int __init amd64_edac_init(void)
  2510. {
  2511. int nb, err = -ENODEV;
  2512. edac_printk(KERN_INFO, EDAC_MOD_STR, EDAC_AMD64_VERSION "\n");
  2513. opstate_init();
  2514. if (cache_k8_northbridges() < 0)
  2515. return err;
  2516. err = pci_register_driver(&amd64_pci_driver);
  2517. if (err)
  2518. return err;
  2519. /*
  2520. * At this point, the array 'pvt_lookup[]' contains pointers to alloc'd
  2521. * amd64_pvt structs. These will be used in the 2nd stage init function
  2522. * to finish initialization of the MC instances.
  2523. */
  2524. for (nb = 0; nb < num_k8_northbridges; nb++) {
  2525. if (!pvt_lookup[nb])
  2526. continue;
  2527. err = amd64_init_2nd_stage(pvt_lookup[nb]);
  2528. if (err)
  2529. goto err_2nd_stage;
  2530. }
  2531. amd64_setup_pci_device();
  2532. return 0;
  2533. err_2nd_stage:
  2534. debugf0("2nd stage failed\n");
  2535. pci_unregister_driver(&amd64_pci_driver);
  2536. return err;
  2537. }
  2538. static void __exit amd64_edac_exit(void)
  2539. {
  2540. if (amd64_ctl_pci)
  2541. edac_pci_release_generic_ctl(amd64_ctl_pci);
  2542. pci_unregister_driver(&amd64_pci_driver);
  2543. }
  2544. module_init(amd64_edac_init);
  2545. module_exit(amd64_edac_exit);
  2546. MODULE_LICENSE("GPL");
  2547. MODULE_AUTHOR("SoftwareBitMaker: Doug Thompson, "
  2548. "Dave Peterson, Thayne Harbaugh");
  2549. MODULE_DESCRIPTION("MC support for AMD64 memory controllers - "
  2550. EDAC_AMD64_VERSION);
  2551. module_param(edac_op_state, int, 0444);
  2552. MODULE_PARM_DESC(edac_op_state, "EDAC Error Reporting state: 0=Poll,1=NMI");