mga_dma.c 28 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140
  1. /* mga_dma.c -- DMA support for mga g200/g400 -*- linux-c -*-
  2. * Created: Mon Dec 13 01:50:01 1999 by jhartmann@precisioninsight.com
  3. *
  4. * Copyright 1999 Precision Insight, Inc., Cedar Park, Texas.
  5. * Copyright 2000 VA Linux Systems, Inc., Sunnyvale, California.
  6. * All Rights Reserved.
  7. *
  8. * Permission is hereby granted, free of charge, to any person obtaining a
  9. * copy of this software and associated documentation files (the "Software"),
  10. * to deal in the Software without restriction, including without limitation
  11. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  12. * and/or sell copies of the Software, and to permit persons to whom the
  13. * Software is furnished to do so, subject to the following conditions:
  14. *
  15. * The above copyright notice and this permission notice (including the next
  16. * paragraph) shall be included in all copies or substantial portions of the
  17. * Software.
  18. *
  19. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  20. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  21. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  22. * PRECISION INSIGHT AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
  23. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  24. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  25. * DEALINGS IN THE SOFTWARE.
  26. */
  27. /**
  28. * \file mga_dma.c
  29. * DMA support for MGA G200 / G400.
  30. *
  31. * \author Rickard E. (Rik) Faith <faith@valinux.com>
  32. * \author Jeff Hartmann <jhartmann@valinux.com>
  33. * \author Keith Whitwell <keith@tungstengraphics.com>
  34. * \author Gareth Hughes <gareth@valinux.com>
  35. */
  36. #include "drmP.h"
  37. #include "drm.h"
  38. #include "drm_sarea.h"
  39. #include "mga_drm.h"
  40. #include "mga_drv.h"
  41. #define MGA_DEFAULT_USEC_TIMEOUT 10000
  42. #define MGA_FREELIST_DEBUG 0
  43. static int mga_do_cleanup_dma( drm_device_t *dev );
  44. /* ================================================================
  45. * Engine control
  46. */
  47. int mga_do_wait_for_idle( drm_mga_private_t *dev_priv )
  48. {
  49. u32 status = 0;
  50. int i;
  51. DRM_DEBUG( "\n" );
  52. for ( i = 0 ; i < dev_priv->usec_timeout ; i++ ) {
  53. status = MGA_READ( MGA_STATUS ) & MGA_ENGINE_IDLE_MASK;
  54. if ( status == MGA_ENDPRDMASTS ) {
  55. MGA_WRITE8( MGA_CRTC_INDEX, 0 );
  56. return 0;
  57. }
  58. DRM_UDELAY( 1 );
  59. }
  60. #if MGA_DMA_DEBUG
  61. DRM_ERROR( "failed!\n" );
  62. DRM_INFO( " status=0x%08x\n", status );
  63. #endif
  64. return DRM_ERR(EBUSY);
  65. }
  66. static int mga_do_dma_reset( drm_mga_private_t *dev_priv )
  67. {
  68. drm_mga_sarea_t *sarea_priv = dev_priv->sarea_priv;
  69. drm_mga_primary_buffer_t *primary = &dev_priv->prim;
  70. DRM_DEBUG( "\n" );
  71. /* The primary DMA stream should look like new right about now.
  72. */
  73. primary->tail = 0;
  74. primary->space = primary->size;
  75. primary->last_flush = 0;
  76. sarea_priv->last_wrap = 0;
  77. /* FIXME: Reset counters, buffer ages etc...
  78. */
  79. /* FIXME: What else do we need to reinitialize? WARP stuff?
  80. */
  81. return 0;
  82. }
  83. /* ================================================================
  84. * Primary DMA stream
  85. */
  86. void mga_do_dma_flush( drm_mga_private_t *dev_priv )
  87. {
  88. drm_mga_primary_buffer_t *primary = &dev_priv->prim;
  89. u32 head, tail;
  90. u32 status = 0;
  91. int i;
  92. DMA_LOCALS;
  93. DRM_DEBUG( "\n" );
  94. /* We need to wait so that we can do an safe flush */
  95. for ( i = 0 ; i < dev_priv->usec_timeout ; i++ ) {
  96. status = MGA_READ( MGA_STATUS ) & MGA_ENGINE_IDLE_MASK;
  97. if ( status == MGA_ENDPRDMASTS ) break;
  98. DRM_UDELAY( 1 );
  99. }
  100. if ( primary->tail == primary->last_flush ) {
  101. DRM_DEBUG( " bailing out...\n" );
  102. return;
  103. }
  104. tail = primary->tail + dev_priv->primary->offset;
  105. /* We need to pad the stream between flushes, as the card
  106. * actually (partially?) reads the first of these commands.
  107. * See page 4-16 in the G400 manual, middle of the page or so.
  108. */
  109. BEGIN_DMA( 1 );
  110. DMA_BLOCK( MGA_DMAPAD, 0x00000000,
  111. MGA_DMAPAD, 0x00000000,
  112. MGA_DMAPAD, 0x00000000,
  113. MGA_DMAPAD, 0x00000000 );
  114. ADVANCE_DMA();
  115. primary->last_flush = primary->tail;
  116. head = MGA_READ( MGA_PRIMADDRESS );
  117. if ( head <= tail ) {
  118. primary->space = primary->size - primary->tail;
  119. } else {
  120. primary->space = head - tail;
  121. }
  122. DRM_DEBUG( " head = 0x%06lx\n", head - dev_priv->primary->offset );
  123. DRM_DEBUG( " tail = 0x%06lx\n", tail - dev_priv->primary->offset );
  124. DRM_DEBUG( " space = 0x%06x\n", primary->space );
  125. mga_flush_write_combine();
  126. MGA_WRITE(MGA_PRIMEND, tail | dev_priv->dma_access);
  127. DRM_DEBUG( "done.\n" );
  128. }
  129. void mga_do_dma_wrap_start( drm_mga_private_t *dev_priv )
  130. {
  131. drm_mga_primary_buffer_t *primary = &dev_priv->prim;
  132. u32 head, tail;
  133. DMA_LOCALS;
  134. DRM_DEBUG( "\n" );
  135. BEGIN_DMA_WRAP();
  136. DMA_BLOCK( MGA_DMAPAD, 0x00000000,
  137. MGA_DMAPAD, 0x00000000,
  138. MGA_DMAPAD, 0x00000000,
  139. MGA_DMAPAD, 0x00000000 );
  140. ADVANCE_DMA();
  141. tail = primary->tail + dev_priv->primary->offset;
  142. primary->tail = 0;
  143. primary->last_flush = 0;
  144. primary->last_wrap++;
  145. head = MGA_READ( MGA_PRIMADDRESS );
  146. if ( head == dev_priv->primary->offset ) {
  147. primary->space = primary->size;
  148. } else {
  149. primary->space = head - dev_priv->primary->offset;
  150. }
  151. DRM_DEBUG( " head = 0x%06lx\n",
  152. head - dev_priv->primary->offset );
  153. DRM_DEBUG( " tail = 0x%06x\n", primary->tail );
  154. DRM_DEBUG( " wrap = %d\n", primary->last_wrap );
  155. DRM_DEBUG( " space = 0x%06x\n", primary->space );
  156. mga_flush_write_combine();
  157. MGA_WRITE(MGA_PRIMEND, tail | dev_priv->dma_access);
  158. set_bit( 0, &primary->wrapped );
  159. DRM_DEBUG( "done.\n" );
  160. }
  161. void mga_do_dma_wrap_end( drm_mga_private_t *dev_priv )
  162. {
  163. drm_mga_primary_buffer_t *primary = &dev_priv->prim;
  164. drm_mga_sarea_t *sarea_priv = dev_priv->sarea_priv;
  165. u32 head = dev_priv->primary->offset;
  166. DRM_DEBUG( "\n" );
  167. sarea_priv->last_wrap++;
  168. DRM_DEBUG( " wrap = %d\n", sarea_priv->last_wrap );
  169. mga_flush_write_combine();
  170. MGA_WRITE( MGA_PRIMADDRESS, head | MGA_DMA_GENERAL );
  171. clear_bit( 0, &primary->wrapped );
  172. DRM_DEBUG( "done.\n" );
  173. }
  174. /* ================================================================
  175. * Freelist management
  176. */
  177. #define MGA_BUFFER_USED ~0
  178. #define MGA_BUFFER_FREE 0
  179. #if MGA_FREELIST_DEBUG
  180. static void mga_freelist_print( drm_device_t *dev )
  181. {
  182. drm_mga_private_t *dev_priv = dev->dev_private;
  183. drm_mga_freelist_t *entry;
  184. DRM_INFO( "\n" );
  185. DRM_INFO( "current dispatch: last=0x%x done=0x%x\n",
  186. dev_priv->sarea_priv->last_dispatch,
  187. (unsigned int)(MGA_READ( MGA_PRIMADDRESS ) -
  188. dev_priv->primary->offset) );
  189. DRM_INFO( "current freelist:\n" );
  190. for ( entry = dev_priv->head->next ; entry ; entry = entry->next ) {
  191. DRM_INFO( " %p idx=%2d age=0x%x 0x%06lx\n",
  192. entry, entry->buf->idx, entry->age.head,
  193. entry->age.head - dev_priv->primary->offset );
  194. }
  195. DRM_INFO( "\n" );
  196. }
  197. #endif
  198. static int mga_freelist_init( drm_device_t *dev, drm_mga_private_t *dev_priv )
  199. {
  200. drm_device_dma_t *dma = dev->dma;
  201. drm_buf_t *buf;
  202. drm_mga_buf_priv_t *buf_priv;
  203. drm_mga_freelist_t *entry;
  204. int i;
  205. DRM_DEBUG( "count=%d\n", dma->buf_count );
  206. dev_priv->head = drm_alloc( sizeof(drm_mga_freelist_t),
  207. DRM_MEM_DRIVER );
  208. if ( dev_priv->head == NULL )
  209. return DRM_ERR(ENOMEM);
  210. memset( dev_priv->head, 0, sizeof(drm_mga_freelist_t) );
  211. SET_AGE( &dev_priv->head->age, MGA_BUFFER_USED, 0 );
  212. for ( i = 0 ; i < dma->buf_count ; i++ ) {
  213. buf = dma->buflist[i];
  214. buf_priv = buf->dev_private;
  215. entry = drm_alloc( sizeof(drm_mga_freelist_t),
  216. DRM_MEM_DRIVER );
  217. if ( entry == NULL )
  218. return DRM_ERR(ENOMEM);
  219. memset( entry, 0, sizeof(drm_mga_freelist_t) );
  220. entry->next = dev_priv->head->next;
  221. entry->prev = dev_priv->head;
  222. SET_AGE( &entry->age, MGA_BUFFER_FREE, 0 );
  223. entry->buf = buf;
  224. if ( dev_priv->head->next != NULL )
  225. dev_priv->head->next->prev = entry;
  226. if ( entry->next == NULL )
  227. dev_priv->tail = entry;
  228. buf_priv->list_entry = entry;
  229. buf_priv->discard = 0;
  230. buf_priv->dispatched = 0;
  231. dev_priv->head->next = entry;
  232. }
  233. return 0;
  234. }
  235. static void mga_freelist_cleanup( drm_device_t *dev )
  236. {
  237. drm_mga_private_t *dev_priv = dev->dev_private;
  238. drm_mga_freelist_t *entry;
  239. drm_mga_freelist_t *next;
  240. DRM_DEBUG( "\n" );
  241. entry = dev_priv->head;
  242. while ( entry ) {
  243. next = entry->next;
  244. drm_free( entry, sizeof(drm_mga_freelist_t), DRM_MEM_DRIVER );
  245. entry = next;
  246. }
  247. dev_priv->head = dev_priv->tail = NULL;
  248. }
  249. #if 0
  250. /* FIXME: Still needed?
  251. */
  252. static void mga_freelist_reset( drm_device_t *dev )
  253. {
  254. drm_device_dma_t *dma = dev->dma;
  255. drm_buf_t *buf;
  256. drm_mga_buf_priv_t *buf_priv;
  257. int i;
  258. for ( i = 0 ; i < dma->buf_count ; i++ ) {
  259. buf = dma->buflist[i];
  260. buf_priv = buf->dev_private;
  261. SET_AGE( &buf_priv->list_entry->age,
  262. MGA_BUFFER_FREE, 0 );
  263. }
  264. }
  265. #endif
  266. static drm_buf_t *mga_freelist_get( drm_device_t *dev )
  267. {
  268. drm_mga_private_t *dev_priv = dev->dev_private;
  269. drm_mga_freelist_t *next;
  270. drm_mga_freelist_t *prev;
  271. drm_mga_freelist_t *tail = dev_priv->tail;
  272. u32 head, wrap;
  273. DRM_DEBUG( "\n" );
  274. head = MGA_READ( MGA_PRIMADDRESS );
  275. wrap = dev_priv->sarea_priv->last_wrap;
  276. DRM_DEBUG( " tail=0x%06lx %d\n",
  277. tail->age.head ?
  278. tail->age.head - dev_priv->primary->offset : 0,
  279. tail->age.wrap );
  280. DRM_DEBUG( " head=0x%06lx %d\n",
  281. head - dev_priv->primary->offset, wrap );
  282. if ( TEST_AGE( &tail->age, head, wrap ) ) {
  283. prev = dev_priv->tail->prev;
  284. next = dev_priv->tail;
  285. prev->next = NULL;
  286. next->prev = next->next = NULL;
  287. dev_priv->tail = prev;
  288. SET_AGE( &next->age, MGA_BUFFER_USED, 0 );
  289. return next->buf;
  290. }
  291. DRM_DEBUG( "returning NULL!\n" );
  292. return NULL;
  293. }
  294. int mga_freelist_put( drm_device_t *dev, drm_buf_t *buf )
  295. {
  296. drm_mga_private_t *dev_priv = dev->dev_private;
  297. drm_mga_buf_priv_t *buf_priv = buf->dev_private;
  298. drm_mga_freelist_t *head, *entry, *prev;
  299. DRM_DEBUG( "age=0x%06lx wrap=%d\n",
  300. buf_priv->list_entry->age.head -
  301. dev_priv->primary->offset,
  302. buf_priv->list_entry->age.wrap );
  303. entry = buf_priv->list_entry;
  304. head = dev_priv->head;
  305. if ( buf_priv->list_entry->age.head == MGA_BUFFER_USED ) {
  306. SET_AGE( &entry->age, MGA_BUFFER_FREE, 0 );
  307. prev = dev_priv->tail;
  308. prev->next = entry;
  309. entry->prev = prev;
  310. entry->next = NULL;
  311. } else {
  312. prev = head->next;
  313. head->next = entry;
  314. prev->prev = entry;
  315. entry->prev = head;
  316. entry->next = prev;
  317. }
  318. return 0;
  319. }
  320. /* ================================================================
  321. * DMA initialization, cleanup
  322. */
  323. int mga_driver_preinit(drm_device_t *dev, unsigned long flags)
  324. {
  325. drm_mga_private_t * dev_priv;
  326. dev_priv = drm_alloc(sizeof(drm_mga_private_t), DRM_MEM_DRIVER);
  327. if (!dev_priv)
  328. return DRM_ERR(ENOMEM);
  329. dev->dev_private = (void *)dev_priv;
  330. memset(dev_priv, 0, sizeof(drm_mga_private_t));
  331. dev_priv->usec_timeout = MGA_DEFAULT_USEC_TIMEOUT;
  332. dev_priv->chipset = flags;
  333. return 0;
  334. }
  335. /**
  336. * Bootstrap the driver for AGP DMA.
  337. *
  338. * \todo
  339. * Investigate whether there is any benifit to storing the WARP microcode in
  340. * AGP memory. If not, the microcode may as well always be put in PCI
  341. * memory.
  342. *
  343. * \todo
  344. * This routine needs to set dma_bs->agp_mode to the mode actually configured
  345. * in the hardware. Looking just at the Linux AGP driver code, I don't see
  346. * an easy way to determine this.
  347. *
  348. * \sa mga_do_dma_bootstrap, mga_do_pci_dma_bootstrap
  349. */
  350. static int mga_do_agp_dma_bootstrap(drm_device_t * dev,
  351. drm_mga_dma_bootstrap_t * dma_bs)
  352. {
  353. drm_mga_private_t * const dev_priv = (drm_mga_private_t *) dev->dev_private;
  354. const unsigned int warp_size = mga_warp_microcode_size(dev_priv);
  355. int err;
  356. unsigned offset;
  357. const unsigned secondary_size = dma_bs->secondary_bin_count
  358. * dma_bs->secondary_bin_size;
  359. const unsigned agp_size = (dma_bs->agp_size << 20);
  360. drm_buf_desc_t req;
  361. drm_agp_mode_t mode;
  362. drm_agp_info_t info;
  363. /* Acquire AGP. */
  364. err = drm_agp_acquire(dev);
  365. if (err) {
  366. DRM_ERROR("Unable to acquire AGP\n");
  367. return err;
  368. }
  369. err = drm_agp_info(dev, &info);
  370. if (err) {
  371. DRM_ERROR("Unable to get AGP info\n");
  372. return err;
  373. }
  374. mode.mode = (info.mode & ~0x07) | dma_bs->agp_mode;
  375. err = drm_agp_enable(dev, mode);
  376. if (err) {
  377. DRM_ERROR("Unable to enable AGP (mode = 0x%lx)\n", mode.mode);
  378. return err;
  379. }
  380. /* In addition to the usual AGP mode configuration, the G200 AGP cards
  381. * need to have the AGP mode "manually" set.
  382. */
  383. if (dev_priv->chipset == MGA_CARD_TYPE_G200) {
  384. if (mode.mode & 0x02) {
  385. MGA_WRITE(MGA_AGP_PLL, MGA_AGP2XPLL_ENABLE);
  386. }
  387. else {
  388. MGA_WRITE(MGA_AGP_PLL, MGA_AGP2XPLL_DISABLE);
  389. }
  390. }
  391. /* Allocate and bind AGP memory. */
  392. dev_priv->agp_pages = agp_size / PAGE_SIZE;
  393. dev_priv->agp_mem = drm_alloc_agp( dev, dev_priv->agp_pages, 0 );
  394. if (dev_priv->agp_mem == NULL) {
  395. dev_priv->agp_pages = 0;
  396. DRM_ERROR("Unable to allocate %uMB AGP memory\n",
  397. dma_bs->agp_size);
  398. return DRM_ERR(ENOMEM);
  399. }
  400. err = drm_bind_agp( dev_priv->agp_mem, 0 );
  401. if (err) {
  402. DRM_ERROR("Unable to bind AGP memory\n");
  403. return err;
  404. }
  405. offset = 0;
  406. err = drm_addmap( dev, offset, warp_size,
  407. _DRM_AGP, _DRM_READ_ONLY, & dev_priv->warp );
  408. if (err) {
  409. DRM_ERROR("Unable to map WARP microcode\n");
  410. return err;
  411. }
  412. offset += warp_size;
  413. err = drm_addmap( dev, offset, dma_bs->primary_size,
  414. _DRM_AGP, _DRM_READ_ONLY, & dev_priv->primary );
  415. if (err) {
  416. DRM_ERROR("Unable to map primary DMA region\n");
  417. return err;
  418. }
  419. offset += dma_bs->primary_size;
  420. err = drm_addmap( dev, offset, secondary_size,
  421. _DRM_AGP, 0, & dev->agp_buffer_map );
  422. if (err) {
  423. DRM_ERROR("Unable to map secondary DMA region\n");
  424. return err;
  425. }
  426. (void) memset( &req, 0, sizeof(req) );
  427. req.count = dma_bs->secondary_bin_count;
  428. req.size = dma_bs->secondary_bin_size;
  429. req.flags = _DRM_AGP_BUFFER;
  430. req.agp_start = offset;
  431. err = drm_addbufs_agp( dev, & req );
  432. if (err) {
  433. DRM_ERROR("Unable to add secondary DMA buffers\n");
  434. return err;
  435. }
  436. offset += secondary_size;
  437. err = drm_addmap( dev, offset, agp_size - offset,
  438. _DRM_AGP, 0, & dev_priv->agp_textures );
  439. if (err) {
  440. DRM_ERROR("Unable to map AGP texture region\n");
  441. return err;
  442. }
  443. drm_core_ioremap(dev_priv->warp, dev);
  444. drm_core_ioremap(dev_priv->primary, dev);
  445. drm_core_ioremap(dev->agp_buffer_map, dev);
  446. if (!dev_priv->warp->handle ||
  447. !dev_priv->primary->handle || !dev->agp_buffer_map->handle) {
  448. DRM_ERROR("failed to ioremap agp regions! (%p, %p, %p)\n",
  449. dev_priv->warp->handle, dev_priv->primary->handle,
  450. dev->agp_buffer_map->handle);
  451. return DRM_ERR(ENOMEM);
  452. }
  453. dev_priv->dma_access = MGA_PAGPXFER;
  454. dev_priv->wagp_enable = MGA_WAGP_ENABLE;
  455. DRM_INFO("Initialized card for AGP DMA.\n");
  456. return 0;
  457. }
  458. /**
  459. * Bootstrap the driver for PCI DMA.
  460. *
  461. * \todo
  462. * The algorithm for decreasing the size of the primary DMA buffer could be
  463. * better. The size should be rounded up to the nearest page size, then
  464. * decrease the request size by a single page each pass through the loop.
  465. *
  466. * \todo
  467. * Determine whether the maximum address passed to drm_pci_alloc is correct.
  468. * The same goes for drm_addbufs_pci.
  469. *
  470. * \sa mga_do_dma_bootstrap, mga_do_agp_dma_bootstrap
  471. */
  472. static int mga_do_pci_dma_bootstrap(drm_device_t * dev,
  473. drm_mga_dma_bootstrap_t * dma_bs)
  474. {
  475. drm_mga_private_t * const dev_priv = (drm_mga_private_t *) dev->dev_private;
  476. const unsigned int warp_size = mga_warp_microcode_size(dev_priv);
  477. unsigned int primary_size;
  478. unsigned int bin_count;
  479. int err;
  480. drm_buf_desc_t req;
  481. if (dev->dma == NULL) {
  482. DRM_ERROR("dev->dma is NULL\n");
  483. return DRM_ERR(EFAULT);
  484. }
  485. /* The proper alignment is 0x100 for this mapping */
  486. err = drm_addmap(dev, 0, warp_size, _DRM_CONSISTENT,
  487. _DRM_READ_ONLY, &dev_priv->warp);
  488. if (err != 0) {
  489. DRM_ERROR("Unable to create mapping for WARP microcode\n");
  490. return err;
  491. }
  492. /* Other than the bottom two bits being used to encode other
  493. * information, there don't appear to be any restrictions on the
  494. * alignment of the primary or secondary DMA buffers.
  495. */
  496. for ( primary_size = dma_bs->primary_size
  497. ; primary_size != 0
  498. ; primary_size >>= 1 ) {
  499. /* The proper alignment for this mapping is 0x04 */
  500. err = drm_addmap(dev, 0, primary_size, _DRM_CONSISTENT,
  501. _DRM_READ_ONLY, &dev_priv->primary);
  502. if (!err)
  503. break;
  504. }
  505. if (err != 0) {
  506. DRM_ERROR("Unable to allocate primary DMA region\n");
  507. return DRM_ERR(ENOMEM);
  508. }
  509. if (dev_priv->primary->size != dma_bs->primary_size) {
  510. DRM_INFO("Primary DMA buffer size reduced from %u to %u.\n",
  511. dma_bs->primary_size,
  512. (unsigned) dev_priv->primary->size);
  513. dma_bs->primary_size = dev_priv->primary->size;
  514. }
  515. for ( bin_count = dma_bs->secondary_bin_count
  516. ; bin_count > 0
  517. ; bin_count-- ) {
  518. (void) memset( &req, 0, sizeof(req) );
  519. req.count = bin_count;
  520. req.size = dma_bs->secondary_bin_size;
  521. err = drm_addbufs_pci( dev, & req );
  522. if (!err) {
  523. break;
  524. }
  525. }
  526. if (bin_count == 0) {
  527. DRM_ERROR("Unable to add secondary DMA buffers\n");
  528. return err;
  529. }
  530. if (bin_count != dma_bs->secondary_bin_count) {
  531. DRM_INFO("Secondary PCI DMA buffer bin count reduced from %u "
  532. "to %u.\n", dma_bs->secondary_bin_count, bin_count);
  533. dma_bs->secondary_bin_count = bin_count;
  534. }
  535. dev_priv->dma_access = 0;
  536. dev_priv->wagp_enable = 0;
  537. dma_bs->agp_mode = 0;
  538. DRM_INFO("Initialized card for PCI DMA.\n");
  539. return 0;
  540. }
  541. static int mga_do_dma_bootstrap(drm_device_t * dev,
  542. drm_mga_dma_bootstrap_t * dma_bs)
  543. {
  544. const int is_agp = (dma_bs->agp_mode != 0) && drm_device_is_agp(dev);
  545. int err;
  546. drm_mga_private_t * const dev_priv =
  547. (drm_mga_private_t *) dev->dev_private;
  548. dev_priv->used_new_dma_init = 1;
  549. /* The first steps are the same for both PCI and AGP based DMA. Map
  550. * the cards MMIO registers and map a status page.
  551. */
  552. err = drm_addmap( dev, dev_priv->mmio_base, dev_priv->mmio_size,
  553. _DRM_REGISTERS, _DRM_READ_ONLY, & dev_priv->mmio );
  554. if (err) {
  555. DRM_ERROR("Unable to map MMIO region\n");
  556. return err;
  557. }
  558. err = drm_addmap( dev, 0, SAREA_MAX, _DRM_SHM,
  559. _DRM_READ_ONLY | _DRM_LOCKED | _DRM_KERNEL,
  560. & dev_priv->status );
  561. if (err) {
  562. DRM_ERROR("Unable to map status region\n");
  563. return err;
  564. }
  565. /* The DMA initialization procedure is slightly different for PCI and
  566. * AGP cards. AGP cards just allocate a large block of AGP memory and
  567. * carve off portions of it for internal uses. The remaining memory
  568. * is returned to user-mode to be used for AGP textures.
  569. */
  570. if (is_agp) {
  571. err = mga_do_agp_dma_bootstrap(dev, dma_bs);
  572. }
  573. /* If we attempted to initialize the card for AGP DMA but failed,
  574. * clean-up any mess that may have been created.
  575. */
  576. if (err) {
  577. mga_do_cleanup_dma(dev);
  578. }
  579. /* Not only do we want to try and initialized PCI cards for PCI DMA,
  580. * but we also try to initialized AGP cards that could not be
  581. * initialized for AGP DMA. This covers the case where we have an AGP
  582. * card in a system with an unsupported AGP chipset. In that case the
  583. * card will be detected as AGP, but we won't be able to allocate any
  584. * AGP memory, etc.
  585. */
  586. if (!is_agp || err) {
  587. err = mga_do_pci_dma_bootstrap(dev, dma_bs);
  588. }
  589. return err;
  590. }
  591. int mga_dma_bootstrap(DRM_IOCTL_ARGS)
  592. {
  593. DRM_DEVICE;
  594. drm_mga_dma_bootstrap_t bootstrap;
  595. int err;
  596. DRM_COPY_FROM_USER_IOCTL(bootstrap,
  597. (drm_mga_dma_bootstrap_t __user *) data,
  598. sizeof(bootstrap));
  599. err = mga_do_dma_bootstrap(dev, & bootstrap);
  600. if (! err) {
  601. static const int modes[] = { 0, 1, 2, 2, 4, 4, 4, 4 };
  602. const drm_mga_private_t * const dev_priv =
  603. (drm_mga_private_t *) dev->dev_private;
  604. if (dev_priv->agp_textures != NULL) {
  605. bootstrap.texture_handle = dev_priv->agp_textures->offset;
  606. bootstrap.texture_size = dev_priv->agp_textures->size;
  607. }
  608. else {
  609. bootstrap.texture_handle = 0;
  610. bootstrap.texture_size = 0;
  611. }
  612. bootstrap.agp_mode = modes[ bootstrap.agp_mode & 0x07 ];
  613. if (DRM_COPY_TO_USER( (void __user *) data, & bootstrap,
  614. sizeof(bootstrap))) {
  615. err = DRM_ERR(EFAULT);
  616. }
  617. }
  618. else {
  619. mga_do_cleanup_dma(dev);
  620. }
  621. return err;
  622. }
  623. static int mga_do_init_dma( drm_device_t *dev, drm_mga_init_t *init )
  624. {
  625. drm_mga_private_t *dev_priv;
  626. int ret;
  627. DRM_DEBUG( "\n" );
  628. dev_priv = dev->dev_private;
  629. if (init->sgram) {
  630. dev_priv->clear_cmd = MGA_DWGCTL_CLEAR | MGA_ATYPE_BLK;
  631. } else {
  632. dev_priv->clear_cmd = MGA_DWGCTL_CLEAR | MGA_ATYPE_RSTR;
  633. }
  634. dev_priv->maccess = init->maccess;
  635. dev_priv->fb_cpp = init->fb_cpp;
  636. dev_priv->front_offset = init->front_offset;
  637. dev_priv->front_pitch = init->front_pitch;
  638. dev_priv->back_offset = init->back_offset;
  639. dev_priv->back_pitch = init->back_pitch;
  640. dev_priv->depth_cpp = init->depth_cpp;
  641. dev_priv->depth_offset = init->depth_offset;
  642. dev_priv->depth_pitch = init->depth_pitch;
  643. /* FIXME: Need to support AGP textures...
  644. */
  645. dev_priv->texture_offset = init->texture_offset[0];
  646. dev_priv->texture_size = init->texture_size[0];
  647. DRM_GETSAREA();
  648. if (!dev_priv->sarea) {
  649. DRM_ERROR("failed to find sarea!\n");
  650. return DRM_ERR(EINVAL);
  651. }
  652. if (! dev_priv->used_new_dma_init) {
  653. dev_priv->status = drm_core_findmap(dev, init->status_offset);
  654. if (!dev_priv->status) {
  655. DRM_ERROR("failed to find status page!\n");
  656. return DRM_ERR(EINVAL);
  657. }
  658. dev_priv->mmio = drm_core_findmap(dev, init->mmio_offset);
  659. if (!dev_priv->mmio) {
  660. DRM_ERROR("failed to find mmio region!\n");
  661. return DRM_ERR(EINVAL);
  662. }
  663. dev_priv->warp = drm_core_findmap(dev, init->warp_offset);
  664. if (!dev_priv->warp) {
  665. DRM_ERROR("failed to find warp microcode region!\n");
  666. return DRM_ERR(EINVAL);
  667. }
  668. dev_priv->primary = drm_core_findmap(dev, init->primary_offset);
  669. if (!dev_priv->primary) {
  670. DRM_ERROR("failed to find primary dma region!\n");
  671. return DRM_ERR(EINVAL);
  672. }
  673. dev->agp_buffer_token = init->buffers_offset;
  674. dev->agp_buffer_map = drm_core_findmap(dev, init->buffers_offset);
  675. if (!dev->agp_buffer_map) {
  676. DRM_ERROR("failed to find dma buffer region!\n");
  677. return DRM_ERR(EINVAL);
  678. }
  679. drm_core_ioremap(dev_priv->warp, dev);
  680. drm_core_ioremap(dev_priv->primary, dev);
  681. drm_core_ioremap(dev->agp_buffer_map, dev);
  682. }
  683. dev_priv->sarea_priv =
  684. (drm_mga_sarea_t *)((u8 *)dev_priv->sarea->handle +
  685. init->sarea_priv_offset);
  686. if (!dev_priv->warp->handle ||
  687. !dev_priv->primary->handle ||
  688. ((dev_priv->dma_access != 0) &&
  689. ((dev->agp_buffer_map == NULL) ||
  690. (dev->agp_buffer_map->handle == NULL)))) {
  691. DRM_ERROR("failed to ioremap agp regions!\n");
  692. return DRM_ERR(ENOMEM);
  693. }
  694. ret = mga_warp_install_microcode(dev_priv);
  695. if (ret < 0) {
  696. DRM_ERROR("failed to install WARP ucode!\n");
  697. return ret;
  698. }
  699. ret = mga_warp_init(dev_priv);
  700. if (ret < 0) {
  701. DRM_ERROR("failed to init WARP engine!\n");
  702. return ret;
  703. }
  704. dev_priv->prim.status = (u32 *)dev_priv->status->handle;
  705. mga_do_wait_for_idle( dev_priv );
  706. /* Init the primary DMA registers.
  707. */
  708. MGA_WRITE( MGA_PRIMADDRESS,
  709. dev_priv->primary->offset | MGA_DMA_GENERAL );
  710. #if 0
  711. MGA_WRITE( MGA_PRIMPTR,
  712. virt_to_bus((void *)dev_priv->prim.status) |
  713. MGA_PRIMPTREN0 | /* Soft trap, SECEND, SETUPEND */
  714. MGA_PRIMPTREN1 ); /* DWGSYNC */
  715. #endif
  716. dev_priv->prim.start = (u8 *)dev_priv->primary->handle;
  717. dev_priv->prim.end = ((u8 *)dev_priv->primary->handle
  718. + dev_priv->primary->size);
  719. dev_priv->prim.size = dev_priv->primary->size;
  720. dev_priv->prim.tail = 0;
  721. dev_priv->prim.space = dev_priv->prim.size;
  722. dev_priv->prim.wrapped = 0;
  723. dev_priv->prim.last_flush = 0;
  724. dev_priv->prim.last_wrap = 0;
  725. dev_priv->prim.high_mark = 256 * DMA_BLOCK_SIZE;
  726. dev_priv->prim.status[0] = dev_priv->primary->offset;
  727. dev_priv->prim.status[1] = 0;
  728. dev_priv->sarea_priv->last_wrap = 0;
  729. dev_priv->sarea_priv->last_frame.head = 0;
  730. dev_priv->sarea_priv->last_frame.wrap = 0;
  731. if (mga_freelist_init(dev, dev_priv) < 0) {
  732. DRM_ERROR("could not initialize freelist\n");
  733. return DRM_ERR(ENOMEM);
  734. }
  735. return 0;
  736. }
  737. static int mga_do_cleanup_dma( drm_device_t *dev )
  738. {
  739. int err = 0;
  740. DRM_DEBUG("\n");
  741. /* Make sure interrupts are disabled here because the uninstall ioctl
  742. * may not have been called from userspace and after dev_private
  743. * is freed, it's too late.
  744. */
  745. if ( dev->irq_enabled ) drm_irq_uninstall(dev);
  746. if ( dev->dev_private ) {
  747. drm_mga_private_t *dev_priv = dev->dev_private;
  748. if ((dev_priv->warp != NULL)
  749. && (dev_priv->mmio->type != _DRM_CONSISTENT))
  750. drm_core_ioremapfree(dev_priv->warp, dev);
  751. if ((dev_priv->primary != NULL)
  752. && (dev_priv->primary->type != _DRM_CONSISTENT))
  753. drm_core_ioremapfree(dev_priv->primary, dev);
  754. if (dev->agp_buffer_map != NULL)
  755. drm_core_ioremapfree(dev->agp_buffer_map, dev);
  756. if (dev_priv->used_new_dma_init) {
  757. if (dev_priv->agp_mem != NULL) {
  758. dev_priv->agp_textures = NULL;
  759. drm_unbind_agp(dev_priv->agp_mem);
  760. drm_free_agp(dev_priv->agp_mem, dev_priv->agp_pages);
  761. dev_priv->agp_pages = 0;
  762. dev_priv->agp_mem = NULL;
  763. }
  764. if ((dev->agp != NULL) && dev->agp->acquired) {
  765. err = drm_agp_release(dev);
  766. }
  767. dev_priv->used_new_dma_init = 0;
  768. }
  769. dev_priv->warp = NULL;
  770. dev_priv->primary = NULL;
  771. dev_priv->mmio = NULL;
  772. dev_priv->status = NULL;
  773. dev_priv->sarea = NULL;
  774. dev_priv->sarea_priv = NULL;
  775. dev->agp_buffer_map = NULL;
  776. memset(&dev_priv->prim, 0, sizeof(dev_priv->prim));
  777. dev_priv->warp_pipe = 0;
  778. memset(dev_priv->warp_pipe_phys, 0, sizeof(dev_priv->warp_pipe_phys));
  779. if (dev_priv->head != NULL) {
  780. mga_freelist_cleanup(dev);
  781. }
  782. }
  783. return 0;
  784. }
  785. int mga_dma_init( DRM_IOCTL_ARGS )
  786. {
  787. DRM_DEVICE;
  788. drm_mga_init_t init;
  789. int err;
  790. LOCK_TEST_WITH_RETURN( dev, filp );
  791. DRM_COPY_FROM_USER_IOCTL(init, (drm_mga_init_t __user *) data,
  792. sizeof(init));
  793. switch ( init.func ) {
  794. case MGA_INIT_DMA:
  795. err = mga_do_init_dma(dev, &init);
  796. if (err) {
  797. (void) mga_do_cleanup_dma(dev);
  798. }
  799. return err;
  800. case MGA_CLEANUP_DMA:
  801. return mga_do_cleanup_dma( dev );
  802. }
  803. return DRM_ERR(EINVAL);
  804. }
  805. /* ================================================================
  806. * Primary DMA stream management
  807. */
  808. int mga_dma_flush( DRM_IOCTL_ARGS )
  809. {
  810. DRM_DEVICE;
  811. drm_mga_private_t *dev_priv = (drm_mga_private_t *)dev->dev_private;
  812. drm_lock_t lock;
  813. LOCK_TEST_WITH_RETURN( dev, filp );
  814. DRM_COPY_FROM_USER_IOCTL( lock, (drm_lock_t __user *)data, sizeof(lock) );
  815. DRM_DEBUG( "%s%s%s\n",
  816. (lock.flags & _DRM_LOCK_FLUSH) ? "flush, " : "",
  817. (lock.flags & _DRM_LOCK_FLUSH_ALL) ? "flush all, " : "",
  818. (lock.flags & _DRM_LOCK_QUIESCENT) ? "idle, " : "" );
  819. WRAP_WAIT_WITH_RETURN( dev_priv );
  820. if ( lock.flags & (_DRM_LOCK_FLUSH | _DRM_LOCK_FLUSH_ALL) ) {
  821. mga_do_dma_flush( dev_priv );
  822. }
  823. if ( lock.flags & _DRM_LOCK_QUIESCENT ) {
  824. #if MGA_DMA_DEBUG
  825. int ret = mga_do_wait_for_idle( dev_priv );
  826. if ( ret < 0 )
  827. DRM_INFO( "%s: -EBUSY\n", __FUNCTION__ );
  828. return ret;
  829. #else
  830. return mga_do_wait_for_idle( dev_priv );
  831. #endif
  832. } else {
  833. return 0;
  834. }
  835. }
  836. int mga_dma_reset( DRM_IOCTL_ARGS )
  837. {
  838. DRM_DEVICE;
  839. drm_mga_private_t *dev_priv = (drm_mga_private_t *)dev->dev_private;
  840. LOCK_TEST_WITH_RETURN( dev, filp );
  841. return mga_do_dma_reset( dev_priv );
  842. }
  843. /* ================================================================
  844. * DMA buffer management
  845. */
  846. static int mga_dma_get_buffers( DRMFILE filp,
  847. drm_device_t *dev, drm_dma_t *d )
  848. {
  849. drm_buf_t *buf;
  850. int i;
  851. for ( i = d->granted_count ; i < d->request_count ; i++ ) {
  852. buf = mga_freelist_get( dev );
  853. if ( !buf ) return DRM_ERR(EAGAIN);
  854. buf->filp = filp;
  855. if ( DRM_COPY_TO_USER( &d->request_indices[i],
  856. &buf->idx, sizeof(buf->idx) ) )
  857. return DRM_ERR(EFAULT);
  858. if ( DRM_COPY_TO_USER( &d->request_sizes[i],
  859. &buf->total, sizeof(buf->total) ) )
  860. return DRM_ERR(EFAULT);
  861. d->granted_count++;
  862. }
  863. return 0;
  864. }
  865. int mga_dma_buffers( DRM_IOCTL_ARGS )
  866. {
  867. DRM_DEVICE;
  868. drm_device_dma_t *dma = dev->dma;
  869. drm_mga_private_t *dev_priv = (drm_mga_private_t *)dev->dev_private;
  870. drm_dma_t __user *argp = (void __user *)data;
  871. drm_dma_t d;
  872. int ret = 0;
  873. LOCK_TEST_WITH_RETURN( dev, filp );
  874. DRM_COPY_FROM_USER_IOCTL( d, argp, sizeof(d) );
  875. /* Please don't send us buffers.
  876. */
  877. if ( d.send_count != 0 ) {
  878. DRM_ERROR( "Process %d trying to send %d buffers via drmDMA\n",
  879. DRM_CURRENTPID, d.send_count );
  880. return DRM_ERR(EINVAL);
  881. }
  882. /* We'll send you buffers.
  883. */
  884. if ( d.request_count < 0 || d.request_count > dma->buf_count ) {
  885. DRM_ERROR( "Process %d trying to get %d buffers (of %d max)\n",
  886. DRM_CURRENTPID, d.request_count, dma->buf_count );
  887. return DRM_ERR(EINVAL);
  888. }
  889. WRAP_TEST_WITH_RETURN( dev_priv );
  890. d.granted_count = 0;
  891. if ( d.request_count ) {
  892. ret = mga_dma_get_buffers( filp, dev, &d );
  893. }
  894. DRM_COPY_TO_USER_IOCTL( argp, d, sizeof(d) );
  895. return ret;
  896. }
  897. /**
  898. * Called just before the module is unloaded.
  899. */
  900. int mga_driver_postcleanup(drm_device_t * dev)
  901. {
  902. drm_free(dev->dev_private, sizeof(drm_mga_private_t), DRM_MEM_DRIVER);
  903. dev->dev_private = NULL;
  904. return 0;
  905. }
  906. /**
  907. * Called when the last opener of the device is closed.
  908. */
  909. void mga_driver_pretakedown(drm_device_t * dev)
  910. {
  911. mga_do_cleanup_dma( dev );
  912. }
  913. int mga_driver_dma_quiescent(drm_device_t *dev)
  914. {
  915. drm_mga_private_t *dev_priv = dev->dev_private;
  916. return mga_do_wait_for_idle( dev_priv );
  917. }