4965-mac.c 177 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662566356645665566656675668566956705671567256735674567556765677567856795680568156825683568456855686568756885689569056915692569356945695569656975698569957005701570257035704570557065707570857095710571157125713571457155716571757185719572057215722572357245725572657275728572957305731573257335734573557365737573857395740574157425743574457455746574757485749575057515752575357545755575657575758575957605761576257635764576557665767576857695770577157725773577457755776577757785779578057815782578357845785578657875788578957905791579257935794579557965797579857995800580158025803580458055806580758085809581058115812581358145815581658175818581958205821582258235824582558265827582858295830583158325833583458355836583758385839584058415842584358445845584658475848584958505851585258535854585558565857585858595860586158625863586458655866586758685869587058715872587358745875587658775878587958805881588258835884588558865887588858895890589158925893589458955896589758985899590059015902590359045905590659075908590959105911591259135914591559165917591859195920592159225923592459255926592759285929593059315932593359345935593659375938593959405941594259435944594559465947594859495950595159525953595459555956595759585959596059615962596359645965596659675968596959705971597259735974597559765977597859795980598159825983598459855986598759885989599059915992599359945995599659975998599960006001600260036004600560066007600860096010601160126013601460156016601760186019602060216022602360246025602660276028602960306031603260336034603560366037603860396040604160426043604460456046604760486049605060516052605360546055605660576058605960606061606260636064606560666067606860696070607160726073607460756076607760786079608060816082608360846085608660876088608960906091609260936094609560966097609860996100610161026103610461056106610761086109611061116112611361146115611661176118611961206121612261236124612561266127612861296130613161326133613461356136613761386139614061416142614361446145614661476148614961506151615261536154615561566157615861596160616161626163616461656166616761686169617061716172617361746175617661776178617961806181618261836184618561866187618861896190619161926193619461956196619761986199620062016202620362046205620662076208620962106211621262136214621562166217621862196220622162226223622462256226622762286229623062316232623362346235623662376238623962406241624262436244624562466247624862496250625162526253625462556256625762586259626062616262626362646265626662676268626962706271627262736274627562766277627862796280628162826283628462856286628762886289629062916292629362946295629662976298629963006301630263036304630563066307630863096310631163126313631463156316631763186319632063216322632363246325632663276328632963306331633263336334633563366337633863396340634163426343634463456346634763486349635063516352635363546355635663576358635963606361636263636364636563666367636863696370637163726373637463756376637763786379638063816382638363846385638663876388638963906391639263936394639563966397639863996400640164026403640464056406640764086409641064116412641364146415641664176418641964206421642264236424642564266427642864296430643164326433643464356436643764386439644064416442644364446445644664476448644964506451645264536454645564566457645864596460646164626463646464656466646764686469647064716472647364746475647664776478647964806481648264836484648564866487648864896490649164926493649464956496649764986499650065016502650365046505650665076508650965106511651265136514651565166517651865196520652165226523652465256526652765286529653065316532653365346535653665376538653965406541654265436544654565466547654865496550655165526553655465556556655765586559656065616562656365646565656665676568656965706571657265736574657565766577657865796580658165826583
  1. /******************************************************************************
  2. *
  3. * Copyright(c) 2003 - 2011 Intel Corporation. All rights reserved.
  4. *
  5. * Portions of this file are derived from the ipw3945 project, as well
  6. * as portions of the ieee80211 subsystem header files.
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms of version 2 of the GNU General Public License as
  10. * published by the Free Software Foundation.
  11. *
  12. * This program is distributed in the hope that it will be useful, but WITHOUT
  13. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  14. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  15. * more details.
  16. *
  17. * You should have received a copy of the GNU General Public License along with
  18. * this program; if not, write to the Free Software Foundation, Inc.,
  19. * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
  20. *
  21. * The full GNU General Public License is included in this distribution in the
  22. * file called LICENSE.
  23. *
  24. * Contact Information:
  25. * Intel Linux Wireless <ilw@linux.intel.com>
  26. * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
  27. *
  28. *****************************************************************************/
  29. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  30. #include <linux/kernel.h>
  31. #include <linux/module.h>
  32. #include <linux/init.h>
  33. #include <linux/pci.h>
  34. #include <linux/pci-aspm.h>
  35. #include <linux/slab.h>
  36. #include <linux/dma-mapping.h>
  37. #include <linux/delay.h>
  38. #include <linux/sched.h>
  39. #include <linux/skbuff.h>
  40. #include <linux/netdevice.h>
  41. #include <linux/firmware.h>
  42. #include <linux/etherdevice.h>
  43. #include <linux/if_arp.h>
  44. #include <net/mac80211.h>
  45. #include <asm/div64.h>
  46. #define DRV_NAME "iwl4965"
  47. #include "iwl-eeprom.h"
  48. #include "iwl-dev.h"
  49. #include "common.h"
  50. #include "iwl-io.h"
  51. #include "iwl-helpers.h"
  52. #include "iwl-sta.h"
  53. #include "4965.h"
  54. /******************************************************************************
  55. *
  56. * module boiler plate
  57. *
  58. ******************************************************************************/
  59. /*
  60. * module name, copyright, version, etc.
  61. */
  62. #define DRV_DESCRIPTION "Intel(R) Wireless WiFi 4965 driver for Linux"
  63. #ifdef CONFIG_IWLEGACY_DEBUG
  64. #define VD "d"
  65. #else
  66. #define VD
  67. #endif
  68. #define DRV_VERSION IWLWIFI_VERSION VD
  69. MODULE_DESCRIPTION(DRV_DESCRIPTION);
  70. MODULE_VERSION(DRV_VERSION);
  71. MODULE_AUTHOR(DRV_COPYRIGHT " " DRV_AUTHOR);
  72. MODULE_LICENSE("GPL");
  73. MODULE_ALIAS("iwl4965");
  74. void il4965_check_abort_status(struct il_priv *il,
  75. u8 frame_count, u32 status)
  76. {
  77. if (frame_count == 1 && status == TX_STATUS_FAIL_RFKILL_FLUSH) {
  78. IL_ERR("Tx flush command to flush out all frames\n");
  79. if (!test_bit(S_EXIT_PENDING, &il->status))
  80. queue_work(il->workqueue, &il->tx_flush);
  81. }
  82. }
  83. /*
  84. * EEPROM
  85. */
  86. struct il_mod_params il4965_mod_params = {
  87. .amsdu_size_8K = 1,
  88. .restart_fw = 1,
  89. /* the rest are 0 by default */
  90. };
  91. void il4965_rx_queue_reset(struct il_priv *il, struct il_rx_queue *rxq)
  92. {
  93. unsigned long flags;
  94. int i;
  95. spin_lock_irqsave(&rxq->lock, flags);
  96. INIT_LIST_HEAD(&rxq->rx_free);
  97. INIT_LIST_HEAD(&rxq->rx_used);
  98. /* Fill the rx_used queue with _all_ of the Rx buffers */
  99. for (i = 0; i < RX_FREE_BUFFERS + RX_QUEUE_SIZE; i++) {
  100. /* In the reset function, these buffers may have been allocated
  101. * to an SKB, so we need to unmap and free potential storage */
  102. if (rxq->pool[i].page != NULL) {
  103. pci_unmap_page(il->pci_dev, rxq->pool[i].page_dma,
  104. PAGE_SIZE << il->hw_params.rx_page_order,
  105. PCI_DMA_FROMDEVICE);
  106. __il_free_pages(il, rxq->pool[i].page);
  107. rxq->pool[i].page = NULL;
  108. }
  109. list_add_tail(&rxq->pool[i].list, &rxq->rx_used);
  110. }
  111. for (i = 0; i < RX_QUEUE_SIZE; i++)
  112. rxq->queue[i] = NULL;
  113. /* Set us so that we have processed and used all buffers, but have
  114. * not restocked the Rx queue with fresh buffers */
  115. rxq->read = rxq->write = 0;
  116. rxq->write_actual = 0;
  117. rxq->free_count = 0;
  118. spin_unlock_irqrestore(&rxq->lock, flags);
  119. }
  120. int il4965_rx_init(struct il_priv *il, struct il_rx_queue *rxq)
  121. {
  122. u32 rb_size;
  123. const u32 rfdnlog = RX_QUEUE_SIZE_LOG; /* 256 RBDs */
  124. u32 rb_timeout = 0;
  125. if (il->cfg->mod_params->amsdu_size_8K)
  126. rb_size = FH_RCSR_RX_CONFIG_REG_VAL_RB_SIZE_8K;
  127. else
  128. rb_size = FH_RCSR_RX_CONFIG_REG_VAL_RB_SIZE_4K;
  129. /* Stop Rx DMA */
  130. il_wr(il, FH_MEM_RCSR_CHNL0_CONFIG_REG, 0);
  131. /* Reset driver's Rx queue write idx */
  132. il_wr(il, FH_RSCSR_CHNL0_RBDCB_WPTR_REG, 0);
  133. /* Tell device where to find RBD circular buffer in DRAM */
  134. il_wr(il, FH_RSCSR_CHNL0_RBDCB_BASE_REG,
  135. (u32)(rxq->bd_dma >> 8));
  136. /* Tell device where in DRAM to update its Rx status */
  137. il_wr(il, FH_RSCSR_CHNL0_STTS_WPTR_REG,
  138. rxq->rb_stts_dma >> 4);
  139. /* Enable Rx DMA
  140. * Direct rx interrupts to hosts
  141. * Rx buffer size 4 or 8k
  142. * RB timeout 0x10
  143. * 256 RBDs
  144. */
  145. il_wr(il, FH_MEM_RCSR_CHNL0_CONFIG_REG,
  146. FH_RCSR_RX_CONFIG_CHNL_EN_ENABLE_VAL |
  147. FH_RCSR_CHNL0_RX_CONFIG_IRQ_DEST_INT_HOST_VAL |
  148. FH_RCSR_CHNL0_RX_CONFIG_SINGLE_FRAME_MSK |
  149. rb_size|
  150. (rb_timeout << FH_RCSR_RX_CONFIG_REG_IRQ_RBTH_POS)|
  151. (rfdnlog << FH_RCSR_RX_CONFIG_RBDCB_SIZE_POS));
  152. /* Set interrupt coalescing timer to default (2048 usecs) */
  153. il_write8(il, CSR_INT_COALESCING, IL_HOST_INT_TIMEOUT_DEF);
  154. return 0;
  155. }
  156. static void il4965_set_pwr_vmain(struct il_priv *il)
  157. {
  158. /*
  159. * (for documentation purposes)
  160. * to set power to V_AUX, do:
  161. if (pci_pme_capable(il->pci_dev, PCI_D3cold))
  162. il_set_bits_mask_prph(il, APMG_PS_CTRL_REG,
  163. APMG_PS_CTRL_VAL_PWR_SRC_VAUX,
  164. ~APMG_PS_CTRL_MSK_PWR_SRC);
  165. */
  166. il_set_bits_mask_prph(il, APMG_PS_CTRL_REG,
  167. APMG_PS_CTRL_VAL_PWR_SRC_VMAIN,
  168. ~APMG_PS_CTRL_MSK_PWR_SRC);
  169. }
  170. int il4965_hw_nic_init(struct il_priv *il)
  171. {
  172. unsigned long flags;
  173. struct il_rx_queue *rxq = &il->rxq;
  174. int ret;
  175. /* nic_init */
  176. spin_lock_irqsave(&il->lock, flags);
  177. il->cfg->ops->lib->apm_ops.init(il);
  178. /* Set interrupt coalescing calibration timer to default (512 usecs) */
  179. il_write8(il, CSR_INT_COALESCING, IL_HOST_INT_CALIB_TIMEOUT_DEF);
  180. spin_unlock_irqrestore(&il->lock, flags);
  181. il4965_set_pwr_vmain(il);
  182. il->cfg->ops->lib->apm_ops.config(il);
  183. /* Allocate the RX queue, or reset if it is already allocated */
  184. if (!rxq->bd) {
  185. ret = il_rx_queue_alloc(il);
  186. if (ret) {
  187. IL_ERR("Unable to initialize Rx queue\n");
  188. return -ENOMEM;
  189. }
  190. } else
  191. il4965_rx_queue_reset(il, rxq);
  192. il4965_rx_replenish(il);
  193. il4965_rx_init(il, rxq);
  194. spin_lock_irqsave(&il->lock, flags);
  195. rxq->need_update = 1;
  196. il_rx_queue_update_write_ptr(il, rxq);
  197. spin_unlock_irqrestore(&il->lock, flags);
  198. /* Allocate or reset and init all Tx and Command queues */
  199. if (!il->txq) {
  200. ret = il4965_txq_ctx_alloc(il);
  201. if (ret)
  202. return ret;
  203. } else
  204. il4965_txq_ctx_reset(il);
  205. set_bit(S_INIT, &il->status);
  206. return 0;
  207. }
  208. /**
  209. * il4965_dma_addr2rbd_ptr - convert a DMA address to a uCode read buffer ptr
  210. */
  211. static inline __le32 il4965_dma_addr2rbd_ptr(struct il_priv *il,
  212. dma_addr_t dma_addr)
  213. {
  214. return cpu_to_le32((u32)(dma_addr >> 8));
  215. }
  216. /**
  217. * il4965_rx_queue_restock - refill RX queue from pre-allocated pool
  218. *
  219. * If there are slots in the RX queue that need to be restocked,
  220. * and we have free pre-allocated buffers, fill the ranks as much
  221. * as we can, pulling from rx_free.
  222. *
  223. * This moves the 'write' idx forward to catch up with 'processed', and
  224. * also updates the memory address in the firmware to reference the new
  225. * target buffer.
  226. */
  227. void il4965_rx_queue_restock(struct il_priv *il)
  228. {
  229. struct il_rx_queue *rxq = &il->rxq;
  230. struct list_head *element;
  231. struct il_rx_buf *rxb;
  232. unsigned long flags;
  233. spin_lock_irqsave(&rxq->lock, flags);
  234. while (il_rx_queue_space(rxq) > 0 && rxq->free_count) {
  235. /* The overwritten rxb must be a used one */
  236. rxb = rxq->queue[rxq->write];
  237. BUG_ON(rxb && rxb->page);
  238. /* Get next free Rx buffer, remove from free list */
  239. element = rxq->rx_free.next;
  240. rxb = list_entry(element, struct il_rx_buf, list);
  241. list_del(element);
  242. /* Point to Rx buffer via next RBD in circular buffer */
  243. rxq->bd[rxq->write] = il4965_dma_addr2rbd_ptr(il,
  244. rxb->page_dma);
  245. rxq->queue[rxq->write] = rxb;
  246. rxq->write = (rxq->write + 1) & RX_QUEUE_MASK;
  247. rxq->free_count--;
  248. }
  249. spin_unlock_irqrestore(&rxq->lock, flags);
  250. /* If the pre-allocated buffer pool is dropping low, schedule to
  251. * refill it */
  252. if (rxq->free_count <= RX_LOW_WATERMARK)
  253. queue_work(il->workqueue, &il->rx_replenish);
  254. /* If we've added more space for the firmware to place data, tell it.
  255. * Increment device's write pointer in multiples of 8. */
  256. if (rxq->write_actual != (rxq->write & ~0x7)) {
  257. spin_lock_irqsave(&rxq->lock, flags);
  258. rxq->need_update = 1;
  259. spin_unlock_irqrestore(&rxq->lock, flags);
  260. il_rx_queue_update_write_ptr(il, rxq);
  261. }
  262. }
  263. /**
  264. * il4965_rx_replenish - Move all used packet from rx_used to rx_free
  265. *
  266. * When moving to rx_free an SKB is allocated for the slot.
  267. *
  268. * Also restock the Rx queue via il_rx_queue_restock.
  269. * This is called as a scheduled work item (except for during initialization)
  270. */
  271. static void il4965_rx_allocate(struct il_priv *il, gfp_t priority)
  272. {
  273. struct il_rx_queue *rxq = &il->rxq;
  274. struct list_head *element;
  275. struct il_rx_buf *rxb;
  276. struct page *page;
  277. unsigned long flags;
  278. gfp_t gfp_mask = priority;
  279. while (1) {
  280. spin_lock_irqsave(&rxq->lock, flags);
  281. if (list_empty(&rxq->rx_used)) {
  282. spin_unlock_irqrestore(&rxq->lock, flags);
  283. return;
  284. }
  285. spin_unlock_irqrestore(&rxq->lock, flags);
  286. if (rxq->free_count > RX_LOW_WATERMARK)
  287. gfp_mask |= __GFP_NOWARN;
  288. if (il->hw_params.rx_page_order > 0)
  289. gfp_mask |= __GFP_COMP;
  290. /* Alloc a new receive buffer */
  291. page = alloc_pages(gfp_mask, il->hw_params.rx_page_order);
  292. if (!page) {
  293. if (net_ratelimit())
  294. D_INFO("alloc_pages failed, "
  295. "order: %d\n",
  296. il->hw_params.rx_page_order);
  297. if (rxq->free_count <= RX_LOW_WATERMARK &&
  298. net_ratelimit())
  299. IL_ERR(
  300. "Failed to alloc_pages with %s. "
  301. "Only %u free buffers remaining.\n",
  302. priority == GFP_ATOMIC ?
  303. "GFP_ATOMIC" : "GFP_KERNEL",
  304. rxq->free_count);
  305. /* We don't reschedule replenish work here -- we will
  306. * call the restock method and if it still needs
  307. * more buffers it will schedule replenish */
  308. return;
  309. }
  310. spin_lock_irqsave(&rxq->lock, flags);
  311. if (list_empty(&rxq->rx_used)) {
  312. spin_unlock_irqrestore(&rxq->lock, flags);
  313. __free_pages(page, il->hw_params.rx_page_order);
  314. return;
  315. }
  316. element = rxq->rx_used.next;
  317. rxb = list_entry(element, struct il_rx_buf, list);
  318. list_del(element);
  319. spin_unlock_irqrestore(&rxq->lock, flags);
  320. BUG_ON(rxb->page);
  321. rxb->page = page;
  322. /* Get physical address of the RB */
  323. rxb->page_dma = pci_map_page(il->pci_dev, page, 0,
  324. PAGE_SIZE << il->hw_params.rx_page_order,
  325. PCI_DMA_FROMDEVICE);
  326. /* dma address must be no more than 36 bits */
  327. BUG_ON(rxb->page_dma & ~DMA_BIT_MASK(36));
  328. /* and also 256 byte aligned! */
  329. BUG_ON(rxb->page_dma & DMA_BIT_MASK(8));
  330. spin_lock_irqsave(&rxq->lock, flags);
  331. list_add_tail(&rxb->list, &rxq->rx_free);
  332. rxq->free_count++;
  333. il->alloc_rxb_page++;
  334. spin_unlock_irqrestore(&rxq->lock, flags);
  335. }
  336. }
  337. void il4965_rx_replenish(struct il_priv *il)
  338. {
  339. unsigned long flags;
  340. il4965_rx_allocate(il, GFP_KERNEL);
  341. spin_lock_irqsave(&il->lock, flags);
  342. il4965_rx_queue_restock(il);
  343. spin_unlock_irqrestore(&il->lock, flags);
  344. }
  345. void il4965_rx_replenish_now(struct il_priv *il)
  346. {
  347. il4965_rx_allocate(il, GFP_ATOMIC);
  348. il4965_rx_queue_restock(il);
  349. }
  350. /* Assumes that the skb field of the buffers in 'pool' is kept accurate.
  351. * If an SKB has been detached, the POOL needs to have its SKB set to NULL
  352. * This free routine walks the list of POOL entries and if SKB is set to
  353. * non NULL it is unmapped and freed
  354. */
  355. void il4965_rx_queue_free(struct il_priv *il, struct il_rx_queue *rxq)
  356. {
  357. int i;
  358. for (i = 0; i < RX_QUEUE_SIZE + RX_FREE_BUFFERS; i++) {
  359. if (rxq->pool[i].page != NULL) {
  360. pci_unmap_page(il->pci_dev, rxq->pool[i].page_dma,
  361. PAGE_SIZE << il->hw_params.rx_page_order,
  362. PCI_DMA_FROMDEVICE);
  363. __il_free_pages(il, rxq->pool[i].page);
  364. rxq->pool[i].page = NULL;
  365. }
  366. }
  367. dma_free_coherent(&il->pci_dev->dev, 4 * RX_QUEUE_SIZE, rxq->bd,
  368. rxq->bd_dma);
  369. dma_free_coherent(&il->pci_dev->dev, sizeof(struct il_rb_status),
  370. rxq->rb_stts, rxq->rb_stts_dma);
  371. rxq->bd = NULL;
  372. rxq->rb_stts = NULL;
  373. }
  374. int il4965_rxq_stop(struct il_priv *il)
  375. {
  376. /* stop Rx DMA */
  377. il_wr(il, FH_MEM_RCSR_CHNL0_CONFIG_REG, 0);
  378. il_poll_bit(il, FH_MEM_RSSR_RX_STATUS_REG,
  379. FH_RSSR_CHNL0_RX_STATUS_CHNL_IDLE, 1000);
  380. return 0;
  381. }
  382. int il4965_hwrate_to_mac80211_idx(u32 rate_n_flags, enum ieee80211_band band)
  383. {
  384. int idx = 0;
  385. int band_offset = 0;
  386. /* HT rate format: mac80211 wants an MCS number, which is just LSB */
  387. if (rate_n_flags & RATE_MCS_HT_MSK) {
  388. idx = (rate_n_flags & 0xff);
  389. return idx;
  390. /* Legacy rate format, search for match in table */
  391. } else {
  392. if (band == IEEE80211_BAND_5GHZ)
  393. band_offset = IL_FIRST_OFDM_RATE;
  394. for (idx = band_offset; idx < RATE_COUNT_LEGACY; idx++)
  395. if (il_rates[idx].plcp == (rate_n_flags & 0xFF))
  396. return idx - band_offset;
  397. }
  398. return -1;
  399. }
  400. static int il4965_calc_rssi(struct il_priv *il,
  401. struct il_rx_phy_res *rx_resp)
  402. {
  403. /* data from PHY/DSP regarding signal strength, etc.,
  404. * contents are always there, not configurable by host. */
  405. struct il4965_rx_non_cfg_phy *ncphy =
  406. (struct il4965_rx_non_cfg_phy *)rx_resp->non_cfg_phy_buf;
  407. u32 agc = (le16_to_cpu(ncphy->agc_info) & IL49_AGC_DB_MASK)
  408. >> IL49_AGC_DB_POS;
  409. u32 valid_antennae =
  410. (le16_to_cpu(rx_resp->phy_flags) & IL49_RX_PHY_FLAGS_ANTENNAE_MASK)
  411. >> IL49_RX_PHY_FLAGS_ANTENNAE_OFFSET;
  412. u8 max_rssi = 0;
  413. u32 i;
  414. /* Find max rssi among 3 possible receivers.
  415. * These values are measured by the digital signal processor (DSP).
  416. * They should stay fairly constant even as the signal strength varies,
  417. * if the radio's automatic gain control (AGC) is working right.
  418. * AGC value (see below) will provide the "interesting" info. */
  419. for (i = 0; i < 3; i++)
  420. if (valid_antennae & (1 << i))
  421. max_rssi = max(ncphy->rssi_info[i << 1], max_rssi);
  422. D_STATS("Rssi In A %d B %d C %d Max %d AGC dB %d\n",
  423. ncphy->rssi_info[0], ncphy->rssi_info[2], ncphy->rssi_info[4],
  424. max_rssi, agc);
  425. /* dBm = max_rssi dB - agc dB - constant.
  426. * Higher AGC (higher radio gain) means lower signal. */
  427. return max_rssi - agc - IL4965_RSSI_OFFSET;
  428. }
  429. static u32 il4965_translate_rx_status(struct il_priv *il, u32 decrypt_in)
  430. {
  431. u32 decrypt_out = 0;
  432. if ((decrypt_in & RX_RES_STATUS_STATION_FOUND) ==
  433. RX_RES_STATUS_STATION_FOUND)
  434. decrypt_out |= (RX_RES_STATUS_STATION_FOUND |
  435. RX_RES_STATUS_NO_STATION_INFO_MISMATCH);
  436. decrypt_out |= (decrypt_in & RX_RES_STATUS_SEC_TYPE_MSK);
  437. /* packet was not encrypted */
  438. if ((decrypt_in & RX_RES_STATUS_SEC_TYPE_MSK) ==
  439. RX_RES_STATUS_SEC_TYPE_NONE)
  440. return decrypt_out;
  441. /* packet was encrypted with unknown alg */
  442. if ((decrypt_in & RX_RES_STATUS_SEC_TYPE_MSK) ==
  443. RX_RES_STATUS_SEC_TYPE_ERR)
  444. return decrypt_out;
  445. /* decryption was not done in HW */
  446. if ((decrypt_in & RX_MPDU_RES_STATUS_DEC_DONE_MSK) !=
  447. RX_MPDU_RES_STATUS_DEC_DONE_MSK)
  448. return decrypt_out;
  449. switch (decrypt_in & RX_RES_STATUS_SEC_TYPE_MSK) {
  450. case RX_RES_STATUS_SEC_TYPE_CCMP:
  451. /* alg is CCM: check MIC only */
  452. if (!(decrypt_in & RX_MPDU_RES_STATUS_MIC_OK))
  453. /* Bad MIC */
  454. decrypt_out |= RX_RES_STATUS_BAD_ICV_MIC;
  455. else
  456. decrypt_out |= RX_RES_STATUS_DECRYPT_OK;
  457. break;
  458. case RX_RES_STATUS_SEC_TYPE_TKIP:
  459. if (!(decrypt_in & RX_MPDU_RES_STATUS_TTAK_OK)) {
  460. /* Bad TTAK */
  461. decrypt_out |= RX_RES_STATUS_BAD_KEY_TTAK;
  462. break;
  463. }
  464. /* fall through if TTAK OK */
  465. default:
  466. if (!(decrypt_in & RX_MPDU_RES_STATUS_ICV_OK))
  467. decrypt_out |= RX_RES_STATUS_BAD_ICV_MIC;
  468. else
  469. decrypt_out |= RX_RES_STATUS_DECRYPT_OK;
  470. break;
  471. }
  472. D_RX("decrypt_in:0x%x decrypt_out = 0x%x\n",
  473. decrypt_in, decrypt_out);
  474. return decrypt_out;
  475. }
  476. static void il4965_pass_packet_to_mac80211(struct il_priv *il,
  477. struct ieee80211_hdr *hdr,
  478. u16 len,
  479. u32 ampdu_status,
  480. struct il_rx_buf *rxb,
  481. struct ieee80211_rx_status *stats)
  482. {
  483. struct sk_buff *skb;
  484. __le16 fc = hdr->frame_control;
  485. /* We only process data packets if the interface is open */
  486. if (unlikely(!il->is_open)) {
  487. D_DROP(
  488. "Dropping packet while interface is not open.\n");
  489. return;
  490. }
  491. /* In case of HW accelerated crypto and bad decryption, drop */
  492. if (!il->cfg->mod_params->sw_crypto &&
  493. il_set_decrypted_flag(il, hdr, ampdu_status, stats))
  494. return;
  495. skb = dev_alloc_skb(128);
  496. if (!skb) {
  497. IL_ERR("dev_alloc_skb failed\n");
  498. return;
  499. }
  500. skb_add_rx_frag(skb, 0, rxb->page, (void *)hdr - rxb_addr(rxb), len);
  501. il_update_stats(il, false, fc, len);
  502. memcpy(IEEE80211_SKB_RXCB(skb), stats, sizeof(*stats));
  503. ieee80211_rx(il->hw, skb);
  504. il->alloc_rxb_page--;
  505. rxb->page = NULL;
  506. }
  507. /* Called for N_RX (legacy ABG frames), or
  508. * N_RX_MPDU (HT high-throughput N frames). */
  509. void il4965_hdl_rx(struct il_priv *il,
  510. struct il_rx_buf *rxb)
  511. {
  512. struct ieee80211_hdr *header;
  513. struct ieee80211_rx_status rx_status;
  514. struct il_rx_pkt *pkt = rxb_addr(rxb);
  515. struct il_rx_phy_res *phy_res;
  516. __le32 rx_pkt_status;
  517. struct il_rx_mpdu_res_start *amsdu;
  518. u32 len;
  519. u32 ampdu_status;
  520. u32 rate_n_flags;
  521. /**
  522. * N_RX and N_RX_MPDU are handled differently.
  523. * N_RX: physical layer info is in this buffer
  524. * N_RX_MPDU: physical layer info was sent in separate
  525. * command and cached in il->last_phy_res
  526. *
  527. * Here we set up local variables depending on which command is
  528. * received.
  529. */
  530. if (pkt->hdr.cmd == N_RX) {
  531. phy_res = (struct il_rx_phy_res *)pkt->u.raw;
  532. header = (struct ieee80211_hdr *)(pkt->u.raw + sizeof(*phy_res)
  533. + phy_res->cfg_phy_cnt);
  534. len = le16_to_cpu(phy_res->byte_count);
  535. rx_pkt_status = *(__le32 *)(pkt->u.raw + sizeof(*phy_res) +
  536. phy_res->cfg_phy_cnt + len);
  537. ampdu_status = le32_to_cpu(rx_pkt_status);
  538. } else {
  539. if (!il->_4965.last_phy_res_valid) {
  540. IL_ERR("MPDU frame without cached PHY data\n");
  541. return;
  542. }
  543. phy_res = &il->_4965.last_phy_res;
  544. amsdu = (struct il_rx_mpdu_res_start *)pkt->u.raw;
  545. header = (struct ieee80211_hdr *)(pkt->u.raw + sizeof(*amsdu));
  546. len = le16_to_cpu(amsdu->byte_count);
  547. rx_pkt_status = *(__le32 *)(pkt->u.raw + sizeof(*amsdu) + len);
  548. ampdu_status = il4965_translate_rx_status(il,
  549. le32_to_cpu(rx_pkt_status));
  550. }
  551. if ((unlikely(phy_res->cfg_phy_cnt > 20))) {
  552. D_DROP("dsp size out of range [0,20]: %d/n",
  553. phy_res->cfg_phy_cnt);
  554. return;
  555. }
  556. if (!(rx_pkt_status & RX_RES_STATUS_NO_CRC32_ERROR) ||
  557. !(rx_pkt_status & RX_RES_STATUS_NO_RXE_OVERFLOW)) {
  558. D_RX("Bad CRC or FIFO: 0x%08X.\n",
  559. le32_to_cpu(rx_pkt_status));
  560. return;
  561. }
  562. /* This will be used in several places later */
  563. rate_n_flags = le32_to_cpu(phy_res->rate_n_flags);
  564. /* rx_status carries information about the packet to mac80211 */
  565. rx_status.mactime = le64_to_cpu(phy_res->timestamp);
  566. rx_status.band = (phy_res->phy_flags & RX_RES_PHY_FLAGS_BAND_24_MSK) ?
  567. IEEE80211_BAND_2GHZ : IEEE80211_BAND_5GHZ;
  568. rx_status.freq =
  569. ieee80211_channel_to_frequency(le16_to_cpu(phy_res->channel),
  570. rx_status.band);
  571. rx_status.rate_idx =
  572. il4965_hwrate_to_mac80211_idx(rate_n_flags, rx_status.band);
  573. rx_status.flag = 0;
  574. /* TSF isn't reliable. In order to allow smooth user experience,
  575. * this W/A doesn't propagate it to the mac80211 */
  576. /*rx_status.flag |= RX_FLAG_MACTIME_MPDU;*/
  577. il->ucode_beacon_time = le32_to_cpu(phy_res->beacon_time_stamp);
  578. /* Find max signal strength (dBm) among 3 antenna/receiver chains */
  579. rx_status.signal = il4965_calc_rssi(il, phy_res);
  580. il_dbg_log_rx_data_frame(il, len, header);
  581. D_STATS("Rssi %d, TSF %llu\n",
  582. rx_status.signal, (unsigned long long)rx_status.mactime);
  583. /*
  584. * "antenna number"
  585. *
  586. * It seems that the antenna field in the phy flags value
  587. * is actually a bit field. This is undefined by radiotap,
  588. * it wants an actual antenna number but I always get "7"
  589. * for most legacy frames I receive indicating that the
  590. * same frame was received on all three RX chains.
  591. *
  592. * I think this field should be removed in favor of a
  593. * new 802.11n radiotap field "RX chains" that is defined
  594. * as a bitmask.
  595. */
  596. rx_status.antenna =
  597. (le16_to_cpu(phy_res->phy_flags) & RX_RES_PHY_FLAGS_ANTENNA_MSK)
  598. >> RX_RES_PHY_FLAGS_ANTENNA_POS;
  599. /* set the preamble flag if appropriate */
  600. if (phy_res->phy_flags & RX_RES_PHY_FLAGS_SHORT_PREAMBLE_MSK)
  601. rx_status.flag |= RX_FLAG_SHORTPRE;
  602. /* Set up the HT phy flags */
  603. if (rate_n_flags & RATE_MCS_HT_MSK)
  604. rx_status.flag |= RX_FLAG_HT;
  605. if (rate_n_flags & RATE_MCS_HT40_MSK)
  606. rx_status.flag |= RX_FLAG_40MHZ;
  607. if (rate_n_flags & RATE_MCS_SGI_MSK)
  608. rx_status.flag |= RX_FLAG_SHORT_GI;
  609. il4965_pass_packet_to_mac80211(il, header, len, ampdu_status,
  610. rxb, &rx_status);
  611. }
  612. /* Cache phy data (Rx signal strength, etc) for HT frame (N_RX_PHY).
  613. * This will be used later in il_hdl_rx() for N_RX_MPDU. */
  614. void il4965_hdl_rx_phy(struct il_priv *il,
  615. struct il_rx_buf *rxb)
  616. {
  617. struct il_rx_pkt *pkt = rxb_addr(rxb);
  618. il->_4965.last_phy_res_valid = true;
  619. memcpy(&il->_4965.last_phy_res, pkt->u.raw,
  620. sizeof(struct il_rx_phy_res));
  621. }
  622. static int il4965_get_channels_for_scan(struct il_priv *il,
  623. struct ieee80211_vif *vif,
  624. enum ieee80211_band band,
  625. u8 is_active, u8 n_probes,
  626. struct il_scan_channel *scan_ch)
  627. {
  628. struct ieee80211_channel *chan;
  629. const struct ieee80211_supported_band *sband;
  630. const struct il_channel_info *ch_info;
  631. u16 passive_dwell = 0;
  632. u16 active_dwell = 0;
  633. int added, i;
  634. u16 channel;
  635. sband = il_get_hw_mode(il, band);
  636. if (!sband)
  637. return 0;
  638. active_dwell = il_get_active_dwell_time(il, band, n_probes);
  639. passive_dwell = il_get_passive_dwell_time(il, band, vif);
  640. if (passive_dwell <= active_dwell)
  641. passive_dwell = active_dwell + 1;
  642. for (i = 0, added = 0; i < il->scan_request->n_channels; i++) {
  643. chan = il->scan_request->channels[i];
  644. if (chan->band != band)
  645. continue;
  646. channel = chan->hw_value;
  647. scan_ch->channel = cpu_to_le16(channel);
  648. ch_info = il_get_channel_info(il, band, channel);
  649. if (!il_is_channel_valid(ch_info)) {
  650. D_SCAN(
  651. "Channel %d is INVALID for this band.\n",
  652. channel);
  653. continue;
  654. }
  655. if (!is_active || il_is_channel_passive(ch_info) ||
  656. (chan->flags & IEEE80211_CHAN_PASSIVE_SCAN))
  657. scan_ch->type = SCAN_CHANNEL_TYPE_PASSIVE;
  658. else
  659. scan_ch->type = SCAN_CHANNEL_TYPE_ACTIVE;
  660. if (n_probes)
  661. scan_ch->type |= IL_SCAN_PROBE_MASK(n_probes);
  662. scan_ch->active_dwell = cpu_to_le16(active_dwell);
  663. scan_ch->passive_dwell = cpu_to_le16(passive_dwell);
  664. /* Set txpower levels to defaults */
  665. scan_ch->dsp_atten = 110;
  666. /* NOTE: if we were doing 6Mb OFDM for scans we'd use
  667. * power level:
  668. * scan_ch->tx_gain = ((1 << 5) | (2 << 3)) | 3;
  669. */
  670. if (band == IEEE80211_BAND_5GHZ)
  671. scan_ch->tx_gain = ((1 << 5) | (3 << 3)) | 3;
  672. else
  673. scan_ch->tx_gain = ((1 << 5) | (5 << 3));
  674. D_SCAN("Scanning ch=%d prob=0x%X [%s %d]\n",
  675. channel, le32_to_cpu(scan_ch->type),
  676. (scan_ch->type & SCAN_CHANNEL_TYPE_ACTIVE) ?
  677. "ACTIVE" : "PASSIVE",
  678. (scan_ch->type & SCAN_CHANNEL_TYPE_ACTIVE) ?
  679. active_dwell : passive_dwell);
  680. scan_ch++;
  681. added++;
  682. }
  683. D_SCAN("total channels to scan %d\n", added);
  684. return added;
  685. }
  686. static inline u32 il4965_ant_idx_to_flags(u8 ant_idx)
  687. {
  688. return BIT(ant_idx) << RATE_MCS_ANT_POS;
  689. }
  690. int il4965_request_scan(struct il_priv *il, struct ieee80211_vif *vif)
  691. {
  692. struct il_host_cmd cmd = {
  693. .id = C_SCAN,
  694. .len = sizeof(struct il_scan_cmd),
  695. .flags = CMD_SIZE_HUGE,
  696. };
  697. struct il_scan_cmd *scan;
  698. struct il_rxon_context *ctx = &il->ctx;
  699. u32 rate_flags = 0;
  700. u16 cmd_len;
  701. u16 rx_chain = 0;
  702. enum ieee80211_band band;
  703. u8 n_probes = 0;
  704. u8 rx_ant = il->hw_params.valid_rx_ant;
  705. u8 rate;
  706. bool is_active = false;
  707. int chan_mod;
  708. u8 active_chains;
  709. u8 scan_tx_antennas = il->hw_params.valid_tx_ant;
  710. int ret;
  711. lockdep_assert_held(&il->mutex);
  712. if (vif)
  713. ctx = il_rxon_ctx_from_vif(vif);
  714. if (!il->scan_cmd) {
  715. il->scan_cmd = kmalloc(sizeof(struct il_scan_cmd) +
  716. IL_MAX_SCAN_SIZE, GFP_KERNEL);
  717. if (!il->scan_cmd) {
  718. D_SCAN(
  719. "fail to allocate memory for scan\n");
  720. return -ENOMEM;
  721. }
  722. }
  723. scan = il->scan_cmd;
  724. memset(scan, 0, sizeof(struct il_scan_cmd) + IL_MAX_SCAN_SIZE);
  725. scan->quiet_plcp_th = IL_PLCP_QUIET_THRESH;
  726. scan->quiet_time = IL_ACTIVE_QUIET_TIME;
  727. if (il_is_any_associated(il)) {
  728. u16 interval;
  729. u32 extra;
  730. u32 suspend_time = 100;
  731. u32 scan_suspend_time = 100;
  732. D_INFO("Scanning while associated...\n");
  733. interval = vif->bss_conf.beacon_int;
  734. scan->suspend_time = 0;
  735. scan->max_out_time = cpu_to_le32(200 * 1024);
  736. if (!interval)
  737. interval = suspend_time;
  738. extra = (suspend_time / interval) << 22;
  739. scan_suspend_time = (extra |
  740. ((suspend_time % interval) * 1024));
  741. scan->suspend_time = cpu_to_le32(scan_suspend_time);
  742. D_SCAN("suspend_time 0x%X beacon interval %d\n",
  743. scan_suspend_time, interval);
  744. }
  745. if (il->scan_request->n_ssids) {
  746. int i, p = 0;
  747. D_SCAN("Kicking off active scan\n");
  748. for (i = 0; i < il->scan_request->n_ssids; i++) {
  749. /* always does wildcard anyway */
  750. if (!il->scan_request->ssids[i].ssid_len)
  751. continue;
  752. scan->direct_scan[p].id = WLAN_EID_SSID;
  753. scan->direct_scan[p].len =
  754. il->scan_request->ssids[i].ssid_len;
  755. memcpy(scan->direct_scan[p].ssid,
  756. il->scan_request->ssids[i].ssid,
  757. il->scan_request->ssids[i].ssid_len);
  758. n_probes++;
  759. p++;
  760. }
  761. is_active = true;
  762. } else
  763. D_SCAN("Start passive scan.\n");
  764. scan->tx_cmd.tx_flags = TX_CMD_FLG_SEQ_CTL_MSK;
  765. scan->tx_cmd.sta_id = ctx->bcast_sta_id;
  766. scan->tx_cmd.stop_time.life_time = TX_CMD_LIFE_TIME_INFINITE;
  767. switch (il->scan_band) {
  768. case IEEE80211_BAND_2GHZ:
  769. scan->flags = RXON_FLG_BAND_24G_MSK | RXON_FLG_AUTO_DETECT_MSK;
  770. chan_mod = le32_to_cpu(
  771. il->ctx.active.flags &
  772. RXON_FLG_CHANNEL_MODE_MSK)
  773. >> RXON_FLG_CHANNEL_MODE_POS;
  774. if (chan_mod == CHANNEL_MODE_PURE_40) {
  775. rate = RATE_6M_PLCP;
  776. } else {
  777. rate = RATE_1M_PLCP;
  778. rate_flags = RATE_MCS_CCK_MSK;
  779. }
  780. break;
  781. case IEEE80211_BAND_5GHZ:
  782. rate = RATE_6M_PLCP;
  783. break;
  784. default:
  785. IL_WARN("Invalid scan band\n");
  786. return -EIO;
  787. }
  788. /*
  789. * If active scanning is requested but a certain channel is
  790. * marked passive, we can do active scanning if we detect
  791. * transmissions.
  792. *
  793. * There is an issue with some firmware versions that triggers
  794. * a sysassert on a "good CRC threshold" of zero (== disabled),
  795. * on a radar channel even though this means that we should NOT
  796. * send probes.
  797. *
  798. * The "good CRC threshold" is the number of frames that we
  799. * need to receive during our dwell time on a channel before
  800. * sending out probes -- setting this to a huge value will
  801. * mean we never reach it, but at the same time work around
  802. * the aforementioned issue. Thus use IL_GOOD_CRC_TH_NEVER
  803. * here instead of IL_GOOD_CRC_TH_DISABLED.
  804. */
  805. scan->good_CRC_th = is_active ? IL_GOOD_CRC_TH_DEFAULT :
  806. IL_GOOD_CRC_TH_NEVER;
  807. band = il->scan_band;
  808. if (il->cfg->scan_rx_antennas[band])
  809. rx_ant = il->cfg->scan_rx_antennas[band];
  810. il->scan_tx_ant[band] = il4965_toggle_tx_ant(il,
  811. il->scan_tx_ant[band],
  812. scan_tx_antennas);
  813. rate_flags |= il4965_ant_idx_to_flags(il->scan_tx_ant[band]);
  814. scan->tx_cmd.rate_n_flags = il4965_hw_set_rate_n_flags(rate, rate_flags);
  815. /* In power save mode use one chain, otherwise use all chains */
  816. if (test_bit(S_POWER_PMI, &il->status)) {
  817. /* rx_ant has been set to all valid chains previously */
  818. active_chains = rx_ant &
  819. ((u8)(il->chain_noise_data.active_chains));
  820. if (!active_chains)
  821. active_chains = rx_ant;
  822. D_SCAN("chain_noise_data.active_chains: %u\n",
  823. il->chain_noise_data.active_chains);
  824. rx_ant = il4965_first_antenna(active_chains);
  825. }
  826. /* MIMO is not used here, but value is required */
  827. rx_chain |= il->hw_params.valid_rx_ant << RXON_RX_CHAIN_VALID_POS;
  828. rx_chain |= rx_ant << RXON_RX_CHAIN_FORCE_MIMO_SEL_POS;
  829. rx_chain |= rx_ant << RXON_RX_CHAIN_FORCE_SEL_POS;
  830. rx_chain |= 0x1 << RXON_RX_CHAIN_DRIVER_FORCE_POS;
  831. scan->rx_chain = cpu_to_le16(rx_chain);
  832. cmd_len = il_fill_probe_req(il,
  833. (struct ieee80211_mgmt *)scan->data,
  834. vif->addr,
  835. il->scan_request->ie,
  836. il->scan_request->ie_len,
  837. IL_MAX_SCAN_SIZE - sizeof(*scan));
  838. scan->tx_cmd.len = cpu_to_le16(cmd_len);
  839. scan->filter_flags |= (RXON_FILTER_ACCEPT_GRP_MSK |
  840. RXON_FILTER_BCON_AWARE_MSK);
  841. scan->channel_count = il4965_get_channels_for_scan(il, vif, band,
  842. is_active, n_probes,
  843. (void *)&scan->data[cmd_len]);
  844. if (scan->channel_count == 0) {
  845. D_SCAN("channel count %d\n", scan->channel_count);
  846. return -EIO;
  847. }
  848. cmd.len += le16_to_cpu(scan->tx_cmd.len) +
  849. scan->channel_count * sizeof(struct il_scan_channel);
  850. cmd.data = scan;
  851. scan->len = cpu_to_le16(cmd.len);
  852. set_bit(S_SCAN_HW, &il->status);
  853. ret = il_send_cmd_sync(il, &cmd);
  854. if (ret)
  855. clear_bit(S_SCAN_HW, &il->status);
  856. return ret;
  857. }
  858. int il4965_manage_ibss_station(struct il_priv *il,
  859. struct ieee80211_vif *vif, bool add)
  860. {
  861. struct il_vif_priv *vif_priv = (void *)vif->drv_priv;
  862. if (add)
  863. return il4965_add_bssid_station(il, vif_priv->ctx,
  864. vif->bss_conf.bssid,
  865. &vif_priv->ibss_bssid_sta_id);
  866. return il_remove_station(il, vif_priv->ibss_bssid_sta_id,
  867. vif->bss_conf.bssid);
  868. }
  869. void il4965_free_tfds_in_queue(struct il_priv *il,
  870. int sta_id, int tid, int freed)
  871. {
  872. lockdep_assert_held(&il->sta_lock);
  873. if (il->stations[sta_id].tid[tid].tfds_in_queue >= freed)
  874. il->stations[sta_id].tid[tid].tfds_in_queue -= freed;
  875. else {
  876. D_TX("free more than tfds_in_queue (%u:%d)\n",
  877. il->stations[sta_id].tid[tid].tfds_in_queue,
  878. freed);
  879. il->stations[sta_id].tid[tid].tfds_in_queue = 0;
  880. }
  881. }
  882. #define IL_TX_QUEUE_MSK 0xfffff
  883. static bool il4965_is_single_rx_stream(struct il_priv *il)
  884. {
  885. return il->current_ht_config.smps == IEEE80211_SMPS_STATIC ||
  886. il->current_ht_config.single_chain_sufficient;
  887. }
  888. #define IL_NUM_RX_CHAINS_MULTIPLE 3
  889. #define IL_NUM_RX_CHAINS_SINGLE 2
  890. #define IL_NUM_IDLE_CHAINS_DUAL 2
  891. #define IL_NUM_IDLE_CHAINS_SINGLE 1
  892. /*
  893. * Determine how many receiver/antenna chains to use.
  894. *
  895. * More provides better reception via diversity. Fewer saves power
  896. * at the expense of throughput, but only when not in powersave to
  897. * start with.
  898. *
  899. * MIMO (dual stream) requires at least 2, but works better with 3.
  900. * This does not determine *which* chains to use, just how many.
  901. */
  902. static int il4965_get_active_rx_chain_count(struct il_priv *il)
  903. {
  904. /* # of Rx chains to use when expecting MIMO. */
  905. if (il4965_is_single_rx_stream(il))
  906. return IL_NUM_RX_CHAINS_SINGLE;
  907. else
  908. return IL_NUM_RX_CHAINS_MULTIPLE;
  909. }
  910. /*
  911. * When we are in power saving mode, unless device support spatial
  912. * multiplexing power save, use the active count for rx chain count.
  913. */
  914. static int
  915. il4965_get_idle_rx_chain_count(struct il_priv *il, int active_cnt)
  916. {
  917. /* # Rx chains when idling, depending on SMPS mode */
  918. switch (il->current_ht_config.smps) {
  919. case IEEE80211_SMPS_STATIC:
  920. case IEEE80211_SMPS_DYNAMIC:
  921. return IL_NUM_IDLE_CHAINS_SINGLE;
  922. case IEEE80211_SMPS_OFF:
  923. return active_cnt;
  924. default:
  925. WARN(1, "invalid SMPS mode %d",
  926. il->current_ht_config.smps);
  927. return active_cnt;
  928. }
  929. }
  930. /* up to 4 chains */
  931. static u8 il4965_count_chain_bitmap(u32 chain_bitmap)
  932. {
  933. u8 res;
  934. res = (chain_bitmap & BIT(0)) >> 0;
  935. res += (chain_bitmap & BIT(1)) >> 1;
  936. res += (chain_bitmap & BIT(2)) >> 2;
  937. res += (chain_bitmap & BIT(3)) >> 3;
  938. return res;
  939. }
  940. /**
  941. * il4965_set_rxon_chain - Set up Rx chain usage in "staging" RXON image
  942. *
  943. * Selects how many and which Rx receivers/antennas/chains to use.
  944. * This should not be used for scan command ... it puts data in wrong place.
  945. */
  946. void il4965_set_rxon_chain(struct il_priv *il, struct il_rxon_context *ctx)
  947. {
  948. bool is_single = il4965_is_single_rx_stream(il);
  949. bool is_cam = !test_bit(S_POWER_PMI, &il->status);
  950. u8 idle_rx_cnt, active_rx_cnt, valid_rx_cnt;
  951. u32 active_chains;
  952. u16 rx_chain;
  953. /* Tell uCode which antennas are actually connected.
  954. * Before first association, we assume all antennas are connected.
  955. * Just after first association, il4965_chain_noise_calibration()
  956. * checks which antennas actually *are* connected. */
  957. if (il->chain_noise_data.active_chains)
  958. active_chains = il->chain_noise_data.active_chains;
  959. else
  960. active_chains = il->hw_params.valid_rx_ant;
  961. rx_chain = active_chains << RXON_RX_CHAIN_VALID_POS;
  962. /* How many receivers should we use? */
  963. active_rx_cnt = il4965_get_active_rx_chain_count(il);
  964. idle_rx_cnt = il4965_get_idle_rx_chain_count(il, active_rx_cnt);
  965. /* correct rx chain count according hw settings
  966. * and chain noise calibration
  967. */
  968. valid_rx_cnt = il4965_count_chain_bitmap(active_chains);
  969. if (valid_rx_cnt < active_rx_cnt)
  970. active_rx_cnt = valid_rx_cnt;
  971. if (valid_rx_cnt < idle_rx_cnt)
  972. idle_rx_cnt = valid_rx_cnt;
  973. rx_chain |= active_rx_cnt << RXON_RX_CHAIN_MIMO_CNT_POS;
  974. rx_chain |= idle_rx_cnt << RXON_RX_CHAIN_CNT_POS;
  975. ctx->staging.rx_chain = cpu_to_le16(rx_chain);
  976. if (!is_single && active_rx_cnt >= IL_NUM_RX_CHAINS_SINGLE && is_cam)
  977. ctx->staging.rx_chain |= RXON_RX_CHAIN_MIMO_FORCE_MSK;
  978. else
  979. ctx->staging.rx_chain &= ~RXON_RX_CHAIN_MIMO_FORCE_MSK;
  980. D_ASSOC("rx_chain=0x%X active=%d idle=%d\n",
  981. ctx->staging.rx_chain,
  982. active_rx_cnt, idle_rx_cnt);
  983. WARN_ON(active_rx_cnt == 0 || idle_rx_cnt == 0 ||
  984. active_rx_cnt < idle_rx_cnt);
  985. }
  986. u8 il4965_toggle_tx_ant(struct il_priv *il, u8 ant, u8 valid)
  987. {
  988. int i;
  989. u8 ind = ant;
  990. for (i = 0; i < RATE_ANT_NUM - 1; i++) {
  991. ind = (ind + 1) < RATE_ANT_NUM ? ind + 1 : 0;
  992. if (valid & BIT(ind))
  993. return ind;
  994. }
  995. return ant;
  996. }
  997. static const char *il4965_get_fh_string(int cmd)
  998. {
  999. switch (cmd) {
  1000. IL_CMD(FH_RSCSR_CHNL0_STTS_WPTR_REG);
  1001. IL_CMD(FH_RSCSR_CHNL0_RBDCB_BASE_REG);
  1002. IL_CMD(FH_RSCSR_CHNL0_WPTR);
  1003. IL_CMD(FH_MEM_RCSR_CHNL0_CONFIG_REG);
  1004. IL_CMD(FH_MEM_RSSR_SHARED_CTRL_REG);
  1005. IL_CMD(FH_MEM_RSSR_RX_STATUS_REG);
  1006. IL_CMD(FH_MEM_RSSR_RX_ENABLE_ERR_IRQ2DRV);
  1007. IL_CMD(FH_TSSR_TX_STATUS_REG);
  1008. IL_CMD(FH_TSSR_TX_ERROR_REG);
  1009. default:
  1010. return "UNKNOWN";
  1011. }
  1012. }
  1013. int il4965_dump_fh(struct il_priv *il, char **buf, bool display)
  1014. {
  1015. int i;
  1016. #ifdef CONFIG_IWLEGACY_DEBUG
  1017. int pos = 0;
  1018. size_t bufsz = 0;
  1019. #endif
  1020. static const u32 fh_tbl[] = {
  1021. FH_RSCSR_CHNL0_STTS_WPTR_REG,
  1022. FH_RSCSR_CHNL0_RBDCB_BASE_REG,
  1023. FH_RSCSR_CHNL0_WPTR,
  1024. FH_MEM_RCSR_CHNL0_CONFIG_REG,
  1025. FH_MEM_RSSR_SHARED_CTRL_REG,
  1026. FH_MEM_RSSR_RX_STATUS_REG,
  1027. FH_MEM_RSSR_RX_ENABLE_ERR_IRQ2DRV,
  1028. FH_TSSR_TX_STATUS_REG,
  1029. FH_TSSR_TX_ERROR_REG
  1030. };
  1031. #ifdef CONFIG_IWLEGACY_DEBUG
  1032. if (display) {
  1033. bufsz = ARRAY_SIZE(fh_tbl) * 48 + 40;
  1034. *buf = kmalloc(bufsz, GFP_KERNEL);
  1035. if (!*buf)
  1036. return -ENOMEM;
  1037. pos += scnprintf(*buf + pos, bufsz - pos,
  1038. "FH register values:\n");
  1039. for (i = 0; i < ARRAY_SIZE(fh_tbl); i++) {
  1040. pos += scnprintf(*buf + pos, bufsz - pos,
  1041. " %34s: 0X%08x\n",
  1042. il4965_get_fh_string(fh_tbl[i]),
  1043. il_rd(il, fh_tbl[i]));
  1044. }
  1045. return pos;
  1046. }
  1047. #endif
  1048. IL_ERR("FH register values:\n");
  1049. for (i = 0; i < ARRAY_SIZE(fh_tbl); i++) {
  1050. IL_ERR(" %34s: 0X%08x\n",
  1051. il4965_get_fh_string(fh_tbl[i]),
  1052. il_rd(il, fh_tbl[i]));
  1053. }
  1054. return 0;
  1055. }
  1056. void il4965_hdl_missed_beacon(struct il_priv *il,
  1057. struct il_rx_buf *rxb)
  1058. {
  1059. struct il_rx_pkt *pkt = rxb_addr(rxb);
  1060. struct il_missed_beacon_notif *missed_beacon;
  1061. missed_beacon = &pkt->u.missed_beacon;
  1062. if (le32_to_cpu(missed_beacon->consecutive_missed_beacons) >
  1063. il->missed_beacon_threshold) {
  1064. D_CALIB(
  1065. "missed bcn cnsq %d totl %d rcd %d expctd %d\n",
  1066. le32_to_cpu(missed_beacon->consecutive_missed_beacons),
  1067. le32_to_cpu(missed_beacon->total_missed_becons),
  1068. le32_to_cpu(missed_beacon->num_recvd_beacons),
  1069. le32_to_cpu(missed_beacon->num_expected_beacons));
  1070. if (!test_bit(S_SCANNING, &il->status))
  1071. il4965_init_sensitivity(il);
  1072. }
  1073. }
  1074. /* Calculate noise level, based on measurements during network silence just
  1075. * before arriving beacon. This measurement can be done only if we know
  1076. * exactly when to expect beacons, therefore only when we're associated. */
  1077. static void il4965_rx_calc_noise(struct il_priv *il)
  1078. {
  1079. struct stats_rx_non_phy *rx_info;
  1080. int num_active_rx = 0;
  1081. int total_silence = 0;
  1082. int bcn_silence_a, bcn_silence_b, bcn_silence_c;
  1083. int last_rx_noise;
  1084. rx_info = &(il->_4965.stats.rx.general);
  1085. bcn_silence_a =
  1086. le32_to_cpu(rx_info->beacon_silence_rssi_a) & IN_BAND_FILTER;
  1087. bcn_silence_b =
  1088. le32_to_cpu(rx_info->beacon_silence_rssi_b) & IN_BAND_FILTER;
  1089. bcn_silence_c =
  1090. le32_to_cpu(rx_info->beacon_silence_rssi_c) & IN_BAND_FILTER;
  1091. if (bcn_silence_a) {
  1092. total_silence += bcn_silence_a;
  1093. num_active_rx++;
  1094. }
  1095. if (bcn_silence_b) {
  1096. total_silence += bcn_silence_b;
  1097. num_active_rx++;
  1098. }
  1099. if (bcn_silence_c) {
  1100. total_silence += bcn_silence_c;
  1101. num_active_rx++;
  1102. }
  1103. /* Average among active antennas */
  1104. if (num_active_rx)
  1105. last_rx_noise = (total_silence / num_active_rx) - 107;
  1106. else
  1107. last_rx_noise = IL_NOISE_MEAS_NOT_AVAILABLE;
  1108. D_CALIB("inband silence a %u, b %u, c %u, dBm %d\n",
  1109. bcn_silence_a, bcn_silence_b, bcn_silence_c,
  1110. last_rx_noise);
  1111. }
  1112. #ifdef CONFIG_IWLEGACY_DEBUGFS
  1113. /*
  1114. * based on the assumption of all stats counter are in DWORD
  1115. * FIXME: This function is for debugging, do not deal with
  1116. * the case of counters roll-over.
  1117. */
  1118. static void il4965_accumulative_stats(struct il_priv *il,
  1119. __le32 *stats)
  1120. {
  1121. int i, size;
  1122. __le32 *prev_stats;
  1123. u32 *accum_stats;
  1124. u32 *delta, *max_delta;
  1125. struct stats_general_common *general, *accum_general;
  1126. struct stats_tx *tx, *accum_tx;
  1127. prev_stats = (__le32 *)&il->_4965.stats;
  1128. accum_stats = (u32 *)&il->_4965.accum_stats;
  1129. size = sizeof(struct il_notif_stats);
  1130. general = &il->_4965.stats.general.common;
  1131. accum_general = &il->_4965.accum_stats.general.common;
  1132. tx = &il->_4965.stats.tx;
  1133. accum_tx = &il->_4965.accum_stats.tx;
  1134. delta = (u32 *)&il->_4965.delta_stats;
  1135. max_delta = (u32 *)&il->_4965.max_delta;
  1136. for (i = sizeof(__le32); i < size;
  1137. i += sizeof(__le32), stats++, prev_stats++, delta++,
  1138. max_delta++, accum_stats++) {
  1139. if (le32_to_cpu(*stats) > le32_to_cpu(*prev_stats)) {
  1140. *delta = (le32_to_cpu(*stats) -
  1141. le32_to_cpu(*prev_stats));
  1142. *accum_stats += *delta;
  1143. if (*delta > *max_delta)
  1144. *max_delta = *delta;
  1145. }
  1146. }
  1147. /* reset accumulative stats for "no-counter" type stats */
  1148. accum_general->temperature = general->temperature;
  1149. accum_general->ttl_timestamp = general->ttl_timestamp;
  1150. }
  1151. #endif
  1152. #define REG_RECALIB_PERIOD (60)
  1153. void il4965_hdl_stats(struct il_priv *il,
  1154. struct il_rx_buf *rxb)
  1155. {
  1156. int change;
  1157. struct il_rx_pkt *pkt = rxb_addr(rxb);
  1158. D_RX(
  1159. "Statistics notification received (%d vs %d).\n",
  1160. (int)sizeof(struct il_notif_stats),
  1161. le32_to_cpu(pkt->len_n_flags) &
  1162. FH_RSCSR_FRAME_SIZE_MSK);
  1163. change = ((il->_4965.stats.general.common.temperature !=
  1164. pkt->u.stats.general.common.temperature) ||
  1165. ((il->_4965.stats.flag &
  1166. STATS_REPLY_FLG_HT40_MODE_MSK) !=
  1167. (pkt->u.stats.flag &
  1168. STATS_REPLY_FLG_HT40_MODE_MSK)));
  1169. #ifdef CONFIG_IWLEGACY_DEBUGFS
  1170. il4965_accumulative_stats(il, (__le32 *)&pkt->u.stats);
  1171. #endif
  1172. /* TODO: reading some of stats is unneeded */
  1173. memcpy(&il->_4965.stats, &pkt->u.stats,
  1174. sizeof(il->_4965.stats));
  1175. set_bit(S_STATS, &il->status);
  1176. /* Reschedule the stats timer to occur in
  1177. * REG_RECALIB_PERIOD seconds to ensure we get a
  1178. * thermal update even if the uCode doesn't give
  1179. * us one */
  1180. mod_timer(&il->stats_periodic, jiffies +
  1181. msecs_to_jiffies(REG_RECALIB_PERIOD * 1000));
  1182. if (unlikely(!test_bit(S_SCANNING, &il->status)) &&
  1183. (pkt->hdr.cmd == N_STATS)) {
  1184. il4965_rx_calc_noise(il);
  1185. queue_work(il->workqueue, &il->run_time_calib_work);
  1186. }
  1187. if (il->cfg->ops->lib->temp_ops.temperature && change)
  1188. il->cfg->ops->lib->temp_ops.temperature(il);
  1189. }
  1190. void il4965_hdl_c_stats(struct il_priv *il,
  1191. struct il_rx_buf *rxb)
  1192. {
  1193. struct il_rx_pkt *pkt = rxb_addr(rxb);
  1194. if (le32_to_cpu(pkt->u.stats.flag) & UCODE_STATS_CLEAR_MSK) {
  1195. #ifdef CONFIG_IWLEGACY_DEBUGFS
  1196. memset(&il->_4965.accum_stats, 0,
  1197. sizeof(struct il_notif_stats));
  1198. memset(&il->_4965.delta_stats, 0,
  1199. sizeof(struct il_notif_stats));
  1200. memset(&il->_4965.max_delta, 0,
  1201. sizeof(struct il_notif_stats));
  1202. #endif
  1203. D_RX("Statistics have been cleared\n");
  1204. }
  1205. il4965_hdl_stats(il, rxb);
  1206. }
  1207. /*
  1208. * mac80211 queues, ACs, hardware queues, FIFOs.
  1209. *
  1210. * Cf. http://wireless.kernel.org/en/developers/Documentation/mac80211/queues
  1211. *
  1212. * Mac80211 uses the following numbers, which we get as from it
  1213. * by way of skb_get_queue_mapping(skb):
  1214. *
  1215. * VO 0
  1216. * VI 1
  1217. * BE 2
  1218. * BK 3
  1219. *
  1220. *
  1221. * Regular (not A-MPDU) frames are put into hardware queues corresponding
  1222. * to the FIFOs, see comments in iwl-prph.h. Aggregated frames get their
  1223. * own queue per aggregation session (RA/TID combination), such queues are
  1224. * set up to map into FIFOs too, for which we need an AC->FIFO mapping. In
  1225. * order to map frames to the right queue, we also need an AC->hw queue
  1226. * mapping. This is implemented here.
  1227. *
  1228. * Due to the way hw queues are set up (by the hw specific modules like
  1229. * 4965.c), the AC->hw queue mapping is the identity
  1230. * mapping.
  1231. */
  1232. static const u8 tid_to_ac[] = {
  1233. IEEE80211_AC_BE,
  1234. IEEE80211_AC_BK,
  1235. IEEE80211_AC_BK,
  1236. IEEE80211_AC_BE,
  1237. IEEE80211_AC_VI,
  1238. IEEE80211_AC_VI,
  1239. IEEE80211_AC_VO,
  1240. IEEE80211_AC_VO
  1241. };
  1242. static inline int il4965_get_ac_from_tid(u16 tid)
  1243. {
  1244. if (likely(tid < ARRAY_SIZE(tid_to_ac)))
  1245. return tid_to_ac[tid];
  1246. /* no support for TIDs 8-15 yet */
  1247. return -EINVAL;
  1248. }
  1249. static inline int
  1250. il4965_get_fifo_from_tid(struct il_rxon_context *ctx, u16 tid)
  1251. {
  1252. if (likely(tid < ARRAY_SIZE(tid_to_ac)))
  1253. return ctx->ac_to_fifo[tid_to_ac[tid]];
  1254. /* no support for TIDs 8-15 yet */
  1255. return -EINVAL;
  1256. }
  1257. /*
  1258. * handle build C_TX command notification.
  1259. */
  1260. static void il4965_tx_cmd_build_basic(struct il_priv *il,
  1261. struct sk_buff *skb,
  1262. struct il_tx_cmd *tx_cmd,
  1263. struct ieee80211_tx_info *info,
  1264. struct ieee80211_hdr *hdr,
  1265. u8 std_id)
  1266. {
  1267. __le16 fc = hdr->frame_control;
  1268. __le32 tx_flags = tx_cmd->tx_flags;
  1269. tx_cmd->stop_time.life_time = TX_CMD_LIFE_TIME_INFINITE;
  1270. if (!(info->flags & IEEE80211_TX_CTL_NO_ACK)) {
  1271. tx_flags |= TX_CMD_FLG_ACK_MSK;
  1272. if (ieee80211_is_mgmt(fc))
  1273. tx_flags |= TX_CMD_FLG_SEQ_CTL_MSK;
  1274. if (ieee80211_is_probe_resp(fc) &&
  1275. !(le16_to_cpu(hdr->seq_ctrl) & 0xf))
  1276. tx_flags |= TX_CMD_FLG_TSF_MSK;
  1277. } else {
  1278. tx_flags &= (~TX_CMD_FLG_ACK_MSK);
  1279. tx_flags |= TX_CMD_FLG_SEQ_CTL_MSK;
  1280. }
  1281. if (ieee80211_is_back_req(fc))
  1282. tx_flags |= TX_CMD_FLG_ACK_MSK | TX_CMD_FLG_IMM_BA_RSP_MASK;
  1283. tx_cmd->sta_id = std_id;
  1284. if (ieee80211_has_morefrags(fc))
  1285. tx_flags |= TX_CMD_FLG_MORE_FRAG_MSK;
  1286. if (ieee80211_is_data_qos(fc)) {
  1287. u8 *qc = ieee80211_get_qos_ctl(hdr);
  1288. tx_cmd->tid_tspec = qc[0] & 0xf;
  1289. tx_flags &= ~TX_CMD_FLG_SEQ_CTL_MSK;
  1290. } else {
  1291. tx_flags |= TX_CMD_FLG_SEQ_CTL_MSK;
  1292. }
  1293. il_tx_cmd_protection(il, info, fc, &tx_flags);
  1294. tx_flags &= ~(TX_CMD_FLG_ANT_SEL_MSK);
  1295. if (ieee80211_is_mgmt(fc)) {
  1296. if (ieee80211_is_assoc_req(fc) || ieee80211_is_reassoc_req(fc))
  1297. tx_cmd->timeout.pm_frame_timeout = cpu_to_le16(3);
  1298. else
  1299. tx_cmd->timeout.pm_frame_timeout = cpu_to_le16(2);
  1300. } else {
  1301. tx_cmd->timeout.pm_frame_timeout = 0;
  1302. }
  1303. tx_cmd->driver_txop = 0;
  1304. tx_cmd->tx_flags = tx_flags;
  1305. tx_cmd->next_frame_len = 0;
  1306. }
  1307. #define RTS_DFAULT_RETRY_LIMIT 60
  1308. static void il4965_tx_cmd_build_rate(struct il_priv *il,
  1309. struct il_tx_cmd *tx_cmd,
  1310. struct ieee80211_tx_info *info,
  1311. __le16 fc)
  1312. {
  1313. u32 rate_flags;
  1314. int rate_idx;
  1315. u8 rts_retry_limit;
  1316. u8 data_retry_limit;
  1317. u8 rate_plcp;
  1318. /* Set retry limit on DATA packets and Probe Responses*/
  1319. if (ieee80211_is_probe_resp(fc))
  1320. data_retry_limit = 3;
  1321. else
  1322. data_retry_limit = IL4965_DEFAULT_TX_RETRY;
  1323. tx_cmd->data_retry_limit = data_retry_limit;
  1324. /* Set retry limit on RTS packets */
  1325. rts_retry_limit = RTS_DFAULT_RETRY_LIMIT;
  1326. if (data_retry_limit < rts_retry_limit)
  1327. rts_retry_limit = data_retry_limit;
  1328. tx_cmd->rts_retry_limit = rts_retry_limit;
  1329. /* DATA packets will use the uCode station table for rate/antenna
  1330. * selection */
  1331. if (ieee80211_is_data(fc)) {
  1332. tx_cmd->initial_rate_idx = 0;
  1333. tx_cmd->tx_flags |= TX_CMD_FLG_STA_RATE_MSK;
  1334. return;
  1335. }
  1336. /**
  1337. * If the current TX rate stored in mac80211 has the MCS bit set, it's
  1338. * not really a TX rate. Thus, we use the lowest supported rate for
  1339. * this band. Also use the lowest supported rate if the stored rate
  1340. * idx is invalid.
  1341. */
  1342. rate_idx = info->control.rates[0].idx;
  1343. if ((info->control.rates[0].flags & IEEE80211_TX_RC_MCS) ||
  1344. rate_idx < 0 || rate_idx > RATE_COUNT_LEGACY)
  1345. rate_idx = rate_lowest_index(&il->bands[info->band],
  1346. info->control.sta);
  1347. /* For 5 GHZ band, remap mac80211 rate indices into driver indices */
  1348. if (info->band == IEEE80211_BAND_5GHZ)
  1349. rate_idx += IL_FIRST_OFDM_RATE;
  1350. /* Get PLCP rate for tx_cmd->rate_n_flags */
  1351. rate_plcp = il_rates[rate_idx].plcp;
  1352. /* Zero out flags for this packet */
  1353. rate_flags = 0;
  1354. /* Set CCK flag as needed */
  1355. if (rate_idx >= IL_FIRST_CCK_RATE && rate_idx <= IL_LAST_CCK_RATE)
  1356. rate_flags |= RATE_MCS_CCK_MSK;
  1357. /* Set up antennas */
  1358. il->mgmt_tx_ant = il4965_toggle_tx_ant(il, il->mgmt_tx_ant,
  1359. il->hw_params.valid_tx_ant);
  1360. rate_flags |= il4965_ant_idx_to_flags(il->mgmt_tx_ant);
  1361. /* Set the rate in the TX cmd */
  1362. tx_cmd->rate_n_flags = il4965_hw_set_rate_n_flags(rate_plcp, rate_flags);
  1363. }
  1364. static void il4965_tx_cmd_build_hwcrypto(struct il_priv *il,
  1365. struct ieee80211_tx_info *info,
  1366. struct il_tx_cmd *tx_cmd,
  1367. struct sk_buff *skb_frag,
  1368. int sta_id)
  1369. {
  1370. struct ieee80211_key_conf *keyconf = info->control.hw_key;
  1371. switch (keyconf->cipher) {
  1372. case WLAN_CIPHER_SUITE_CCMP:
  1373. tx_cmd->sec_ctl = TX_CMD_SEC_CCM;
  1374. memcpy(tx_cmd->key, keyconf->key, keyconf->keylen);
  1375. if (info->flags & IEEE80211_TX_CTL_AMPDU)
  1376. tx_cmd->tx_flags |= TX_CMD_FLG_AGG_CCMP_MSK;
  1377. D_TX("tx_cmd with AES hwcrypto\n");
  1378. break;
  1379. case WLAN_CIPHER_SUITE_TKIP:
  1380. tx_cmd->sec_ctl = TX_CMD_SEC_TKIP;
  1381. ieee80211_get_tkip_p2k(keyconf, skb_frag, tx_cmd->key);
  1382. D_TX("tx_cmd with tkip hwcrypto\n");
  1383. break;
  1384. case WLAN_CIPHER_SUITE_WEP104:
  1385. tx_cmd->sec_ctl |= TX_CMD_SEC_KEY128;
  1386. /* fall through */
  1387. case WLAN_CIPHER_SUITE_WEP40:
  1388. tx_cmd->sec_ctl |= (TX_CMD_SEC_WEP |
  1389. (keyconf->keyidx & TX_CMD_SEC_MSK) << TX_CMD_SEC_SHIFT);
  1390. memcpy(&tx_cmd->key[3], keyconf->key, keyconf->keylen);
  1391. D_TX("Configuring packet for WEP encryption "
  1392. "with key %d\n", keyconf->keyidx);
  1393. break;
  1394. default:
  1395. IL_ERR("Unknown encode cipher %x\n", keyconf->cipher);
  1396. break;
  1397. }
  1398. }
  1399. /*
  1400. * start C_TX command process
  1401. */
  1402. int il4965_tx_skb(struct il_priv *il, struct sk_buff *skb)
  1403. {
  1404. struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)skb->data;
  1405. struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
  1406. struct ieee80211_sta *sta = info->control.sta;
  1407. struct il_station_priv *sta_priv = NULL;
  1408. struct il_tx_queue *txq;
  1409. struct il_queue *q;
  1410. struct il_device_cmd *out_cmd;
  1411. struct il_cmd_meta *out_meta;
  1412. struct il_tx_cmd *tx_cmd;
  1413. struct il_rxon_context *ctx = &il->ctx;
  1414. int txq_id;
  1415. dma_addr_t phys_addr;
  1416. dma_addr_t txcmd_phys;
  1417. dma_addr_t scratch_phys;
  1418. u16 len, firstlen, secondlen;
  1419. u16 seq_number = 0;
  1420. __le16 fc;
  1421. u8 hdr_len;
  1422. u8 sta_id;
  1423. u8 wait_write_ptr = 0;
  1424. u8 tid = 0;
  1425. u8 *qc = NULL;
  1426. unsigned long flags;
  1427. bool is_agg = false;
  1428. if (info->control.vif)
  1429. ctx = il_rxon_ctx_from_vif(info->control.vif);
  1430. spin_lock_irqsave(&il->lock, flags);
  1431. if (il_is_rfkill(il)) {
  1432. D_DROP("Dropping - RF KILL\n");
  1433. goto drop_unlock;
  1434. }
  1435. fc = hdr->frame_control;
  1436. #ifdef CONFIG_IWLEGACY_DEBUG
  1437. if (ieee80211_is_auth(fc))
  1438. D_TX("Sending AUTH frame\n");
  1439. else if (ieee80211_is_assoc_req(fc))
  1440. D_TX("Sending ASSOC frame\n");
  1441. else if (ieee80211_is_reassoc_req(fc))
  1442. D_TX("Sending REASSOC frame\n");
  1443. #endif
  1444. hdr_len = ieee80211_hdrlen(fc);
  1445. /* For management frames use broadcast id to do not break aggregation */
  1446. if (!ieee80211_is_data(fc))
  1447. sta_id = ctx->bcast_sta_id;
  1448. else {
  1449. /* Find idx into station table for destination station */
  1450. sta_id = il_sta_id_or_broadcast(il, ctx, info->control.sta);
  1451. if (sta_id == IL_INVALID_STATION) {
  1452. D_DROP("Dropping - INVALID STATION: %pM\n",
  1453. hdr->addr1);
  1454. goto drop_unlock;
  1455. }
  1456. }
  1457. D_TX("station Id %d\n", sta_id);
  1458. if (sta)
  1459. sta_priv = (void *)sta->drv_priv;
  1460. if (sta_priv && sta_priv->asleep &&
  1461. (info->flags & IEEE80211_TX_CTL_POLL_RESPONSE)) {
  1462. /*
  1463. * This sends an asynchronous command to the device,
  1464. * but we can rely on it being processed before the
  1465. * next frame is processed -- and the next frame to
  1466. * this station is the one that will consume this
  1467. * counter.
  1468. * For now set the counter to just 1 since we do not
  1469. * support uAPSD yet.
  1470. */
  1471. il4965_sta_modify_sleep_tx_count(il, sta_id, 1);
  1472. }
  1473. /*
  1474. * Send this frame after DTIM -- there's a special queue
  1475. * reserved for this for contexts that support AP mode.
  1476. */
  1477. if (info->flags & IEEE80211_TX_CTL_SEND_AFTER_DTIM) {
  1478. txq_id = ctx->mcast_queue;
  1479. /*
  1480. * The microcode will clear the more data
  1481. * bit in the last frame it transmits.
  1482. */
  1483. hdr->frame_control |=
  1484. cpu_to_le16(IEEE80211_FCTL_MOREDATA);
  1485. } else
  1486. txq_id = ctx->ac_to_queue[skb_get_queue_mapping(skb)];
  1487. /* irqs already disabled/saved above when locking il->lock */
  1488. spin_lock(&il->sta_lock);
  1489. if (ieee80211_is_data_qos(fc)) {
  1490. qc = ieee80211_get_qos_ctl(hdr);
  1491. tid = qc[0] & IEEE80211_QOS_CTL_TID_MASK;
  1492. if (WARN_ON_ONCE(tid >= MAX_TID_COUNT)) {
  1493. spin_unlock(&il->sta_lock);
  1494. goto drop_unlock;
  1495. }
  1496. seq_number = il->stations[sta_id].tid[tid].seq_number;
  1497. seq_number &= IEEE80211_SCTL_SEQ;
  1498. hdr->seq_ctrl = hdr->seq_ctrl &
  1499. cpu_to_le16(IEEE80211_SCTL_FRAG);
  1500. hdr->seq_ctrl |= cpu_to_le16(seq_number);
  1501. seq_number += 0x10;
  1502. /* aggregation is on for this <sta,tid> */
  1503. if (info->flags & IEEE80211_TX_CTL_AMPDU &&
  1504. il->stations[sta_id].tid[tid].agg.state == IL_AGG_ON) {
  1505. txq_id = il->stations[sta_id].tid[tid].agg.txq_id;
  1506. is_agg = true;
  1507. }
  1508. }
  1509. txq = &il->txq[txq_id];
  1510. q = &txq->q;
  1511. if (unlikely(il_queue_space(q) < q->high_mark)) {
  1512. spin_unlock(&il->sta_lock);
  1513. goto drop_unlock;
  1514. }
  1515. if (ieee80211_is_data_qos(fc)) {
  1516. il->stations[sta_id].tid[tid].tfds_in_queue++;
  1517. if (!ieee80211_has_morefrags(fc))
  1518. il->stations[sta_id].tid[tid].seq_number = seq_number;
  1519. }
  1520. spin_unlock(&il->sta_lock);
  1521. /* Set up driver data for this TFD */
  1522. memset(&(txq->txb[q->write_ptr]), 0, sizeof(struct il_tx_info));
  1523. txq->txb[q->write_ptr].skb = skb;
  1524. txq->txb[q->write_ptr].ctx = ctx;
  1525. /* Set up first empty entry in queue's array of Tx/cmd buffers */
  1526. out_cmd = txq->cmd[q->write_ptr];
  1527. out_meta = &txq->meta[q->write_ptr];
  1528. tx_cmd = &out_cmd->cmd.tx;
  1529. memset(&out_cmd->hdr, 0, sizeof(out_cmd->hdr));
  1530. memset(tx_cmd, 0, sizeof(struct il_tx_cmd));
  1531. /*
  1532. * Set up the Tx-command (not MAC!) header.
  1533. * Store the chosen Tx queue and TFD idx within the sequence field;
  1534. * after Tx, uCode's Tx response will return this value so driver can
  1535. * locate the frame within the tx queue and do post-tx processing.
  1536. */
  1537. out_cmd->hdr.cmd = C_TX;
  1538. out_cmd->hdr.sequence = cpu_to_le16((u16)(QUEUE_TO_SEQ(txq_id) |
  1539. IDX_TO_SEQ(q->write_ptr)));
  1540. /* Copy MAC header from skb into command buffer */
  1541. memcpy(tx_cmd->hdr, hdr, hdr_len);
  1542. /* Total # bytes to be transmitted */
  1543. len = (u16)skb->len;
  1544. tx_cmd->len = cpu_to_le16(len);
  1545. if (info->control.hw_key)
  1546. il4965_tx_cmd_build_hwcrypto(il, info, tx_cmd, skb, sta_id);
  1547. /* TODO need this for burst mode later on */
  1548. il4965_tx_cmd_build_basic(il, skb, tx_cmd, info, hdr, sta_id);
  1549. il_dbg_log_tx_data_frame(il, len, hdr);
  1550. il4965_tx_cmd_build_rate(il, tx_cmd, info, fc);
  1551. il_update_stats(il, true, fc, len);
  1552. /*
  1553. * Use the first empty entry in this queue's command buffer array
  1554. * to contain the Tx command and MAC header concatenated together
  1555. * (payload data will be in another buffer).
  1556. * Size of this varies, due to varying MAC header length.
  1557. * If end is not dword aligned, we'll have 2 extra bytes at the end
  1558. * of the MAC header (device reads on dword boundaries).
  1559. * We'll tell device about this padding later.
  1560. */
  1561. len = sizeof(struct il_tx_cmd) +
  1562. sizeof(struct il_cmd_header) + hdr_len;
  1563. firstlen = (len + 3) & ~3;
  1564. /* Tell NIC about any 2-byte padding after MAC header */
  1565. if (firstlen != len)
  1566. tx_cmd->tx_flags |= TX_CMD_FLG_MH_PAD_MSK;
  1567. /* Physical address of this Tx command's header (not MAC header!),
  1568. * within command buffer array. */
  1569. txcmd_phys = pci_map_single(il->pci_dev,
  1570. &out_cmd->hdr, firstlen,
  1571. PCI_DMA_BIDIRECTIONAL);
  1572. dma_unmap_addr_set(out_meta, mapping, txcmd_phys);
  1573. dma_unmap_len_set(out_meta, len, firstlen);
  1574. /* Add buffer containing Tx command and MAC(!) header to TFD's
  1575. * first entry */
  1576. il->cfg->ops->lib->txq_attach_buf_to_tfd(il, txq,
  1577. txcmd_phys, firstlen, 1, 0);
  1578. if (!ieee80211_has_morefrags(hdr->frame_control)) {
  1579. txq->need_update = 1;
  1580. } else {
  1581. wait_write_ptr = 1;
  1582. txq->need_update = 0;
  1583. }
  1584. /* Set up TFD's 2nd entry to point directly to remainder of skb,
  1585. * if any (802.11 null frames have no payload). */
  1586. secondlen = skb->len - hdr_len;
  1587. if (secondlen > 0) {
  1588. phys_addr = pci_map_single(il->pci_dev, skb->data + hdr_len,
  1589. secondlen, PCI_DMA_TODEVICE);
  1590. il->cfg->ops->lib->txq_attach_buf_to_tfd(il, txq,
  1591. phys_addr, secondlen,
  1592. 0, 0);
  1593. }
  1594. scratch_phys = txcmd_phys + sizeof(struct il_cmd_header) +
  1595. offsetof(struct il_tx_cmd, scratch);
  1596. /* take back ownership of DMA buffer to enable update */
  1597. pci_dma_sync_single_for_cpu(il->pci_dev, txcmd_phys,
  1598. firstlen, PCI_DMA_BIDIRECTIONAL);
  1599. tx_cmd->dram_lsb_ptr = cpu_to_le32(scratch_phys);
  1600. tx_cmd->dram_msb_ptr = il_get_dma_hi_addr(scratch_phys);
  1601. D_TX("sequence nr = 0X%x\n",
  1602. le16_to_cpu(out_cmd->hdr.sequence));
  1603. D_TX("tx_flags = 0X%x\n", le32_to_cpu(tx_cmd->tx_flags));
  1604. il_print_hex_dump(il, IL_DL_TX, (u8 *)tx_cmd, sizeof(*tx_cmd));
  1605. il_print_hex_dump(il, IL_DL_TX, (u8 *)tx_cmd->hdr, hdr_len);
  1606. /* Set up entry for this TFD in Tx byte-count array */
  1607. if (info->flags & IEEE80211_TX_CTL_AMPDU)
  1608. il->cfg->ops->lib->txq_update_byte_cnt_tbl(il, txq,
  1609. le16_to_cpu(tx_cmd->len));
  1610. pci_dma_sync_single_for_device(il->pci_dev, txcmd_phys,
  1611. firstlen, PCI_DMA_BIDIRECTIONAL);
  1612. /* Tell device the write idx *just past* this latest filled TFD */
  1613. q->write_ptr = il_queue_inc_wrap(q->write_ptr, q->n_bd);
  1614. il_txq_update_write_ptr(il, txq);
  1615. spin_unlock_irqrestore(&il->lock, flags);
  1616. /*
  1617. * At this point the frame is "transmitted" successfully
  1618. * and we will get a TX status notification eventually,
  1619. * regardless of the value of ret. "ret" only indicates
  1620. * whether or not we should update the write pointer.
  1621. */
  1622. /*
  1623. * Avoid atomic ops if it isn't an associated client.
  1624. * Also, if this is a packet for aggregation, don't
  1625. * increase the counter because the ucode will stop
  1626. * aggregation queues when their respective station
  1627. * goes to sleep.
  1628. */
  1629. if (sta_priv && sta_priv->client && !is_agg)
  1630. atomic_inc(&sta_priv->pending_frames);
  1631. if (il_queue_space(q) < q->high_mark && il->mac80211_registered) {
  1632. if (wait_write_ptr) {
  1633. spin_lock_irqsave(&il->lock, flags);
  1634. txq->need_update = 1;
  1635. il_txq_update_write_ptr(il, txq);
  1636. spin_unlock_irqrestore(&il->lock, flags);
  1637. } else {
  1638. il_stop_queue(il, txq);
  1639. }
  1640. }
  1641. return 0;
  1642. drop_unlock:
  1643. spin_unlock_irqrestore(&il->lock, flags);
  1644. return -1;
  1645. }
  1646. static inline int il4965_alloc_dma_ptr(struct il_priv *il,
  1647. struct il_dma_ptr *ptr, size_t size)
  1648. {
  1649. ptr->addr = dma_alloc_coherent(&il->pci_dev->dev, size, &ptr->dma,
  1650. GFP_KERNEL);
  1651. if (!ptr->addr)
  1652. return -ENOMEM;
  1653. ptr->size = size;
  1654. return 0;
  1655. }
  1656. static inline void il4965_free_dma_ptr(struct il_priv *il,
  1657. struct il_dma_ptr *ptr)
  1658. {
  1659. if (unlikely(!ptr->addr))
  1660. return;
  1661. dma_free_coherent(&il->pci_dev->dev, ptr->size, ptr->addr, ptr->dma);
  1662. memset(ptr, 0, sizeof(*ptr));
  1663. }
  1664. /**
  1665. * il4965_hw_txq_ctx_free - Free TXQ Context
  1666. *
  1667. * Destroy all TX DMA queues and structures
  1668. */
  1669. void il4965_hw_txq_ctx_free(struct il_priv *il)
  1670. {
  1671. int txq_id;
  1672. /* Tx queues */
  1673. if (il->txq) {
  1674. for (txq_id = 0; txq_id < il->hw_params.max_txq_num; txq_id++)
  1675. if (txq_id == il->cmd_queue)
  1676. il_cmd_queue_free(il);
  1677. else
  1678. il_tx_queue_free(il, txq_id);
  1679. }
  1680. il4965_free_dma_ptr(il, &il->kw);
  1681. il4965_free_dma_ptr(il, &il->scd_bc_tbls);
  1682. /* free tx queue structure */
  1683. il_txq_mem(il);
  1684. }
  1685. /**
  1686. * il4965_txq_ctx_alloc - allocate TX queue context
  1687. * Allocate all Tx DMA structures and initialize them
  1688. *
  1689. * @param il
  1690. * @return error code
  1691. */
  1692. int il4965_txq_ctx_alloc(struct il_priv *il)
  1693. {
  1694. int ret;
  1695. int txq_id, slots_num;
  1696. unsigned long flags;
  1697. /* Free all tx/cmd queues and keep-warm buffer */
  1698. il4965_hw_txq_ctx_free(il);
  1699. ret = il4965_alloc_dma_ptr(il, &il->scd_bc_tbls,
  1700. il->hw_params.scd_bc_tbls_size);
  1701. if (ret) {
  1702. IL_ERR("Scheduler BC Table allocation failed\n");
  1703. goto error_bc_tbls;
  1704. }
  1705. /* Alloc keep-warm buffer */
  1706. ret = il4965_alloc_dma_ptr(il, &il->kw, IL_KW_SIZE);
  1707. if (ret) {
  1708. IL_ERR("Keep Warm allocation failed\n");
  1709. goto error_kw;
  1710. }
  1711. /* allocate tx queue structure */
  1712. ret = il_alloc_txq_mem(il);
  1713. if (ret)
  1714. goto error;
  1715. spin_lock_irqsave(&il->lock, flags);
  1716. /* Turn off all Tx DMA fifos */
  1717. il4965_txq_set_sched(il, 0);
  1718. /* Tell NIC where to find the "keep warm" buffer */
  1719. il_wr(il, FH_KW_MEM_ADDR_REG, il->kw.dma >> 4);
  1720. spin_unlock_irqrestore(&il->lock, flags);
  1721. /* Alloc and init all Tx queues, including the command queue (#4/#9) */
  1722. for (txq_id = 0; txq_id < il->hw_params.max_txq_num; txq_id++) {
  1723. slots_num = (txq_id == il->cmd_queue) ?
  1724. TFD_CMD_SLOTS : TFD_TX_CMD_SLOTS;
  1725. ret = il_tx_queue_init(il,
  1726. &il->txq[txq_id], slots_num,
  1727. txq_id);
  1728. if (ret) {
  1729. IL_ERR("Tx %d queue init failed\n", txq_id);
  1730. goto error;
  1731. }
  1732. }
  1733. return ret;
  1734. error:
  1735. il4965_hw_txq_ctx_free(il);
  1736. il4965_free_dma_ptr(il, &il->kw);
  1737. error_kw:
  1738. il4965_free_dma_ptr(il, &il->scd_bc_tbls);
  1739. error_bc_tbls:
  1740. return ret;
  1741. }
  1742. void il4965_txq_ctx_reset(struct il_priv *il)
  1743. {
  1744. int txq_id, slots_num;
  1745. unsigned long flags;
  1746. spin_lock_irqsave(&il->lock, flags);
  1747. /* Turn off all Tx DMA fifos */
  1748. il4965_txq_set_sched(il, 0);
  1749. /* Tell NIC where to find the "keep warm" buffer */
  1750. il_wr(il, FH_KW_MEM_ADDR_REG, il->kw.dma >> 4);
  1751. spin_unlock_irqrestore(&il->lock, flags);
  1752. /* Alloc and init all Tx queues, including the command queue (#4) */
  1753. for (txq_id = 0; txq_id < il->hw_params.max_txq_num; txq_id++) {
  1754. slots_num = txq_id == il->cmd_queue ?
  1755. TFD_CMD_SLOTS : TFD_TX_CMD_SLOTS;
  1756. il_tx_queue_reset(il, &il->txq[txq_id],
  1757. slots_num, txq_id);
  1758. }
  1759. }
  1760. /**
  1761. * il4965_txq_ctx_stop - Stop all Tx DMA channels
  1762. */
  1763. void il4965_txq_ctx_stop(struct il_priv *il)
  1764. {
  1765. int ch, txq_id;
  1766. unsigned long flags;
  1767. /* Turn off all Tx DMA fifos */
  1768. spin_lock_irqsave(&il->lock, flags);
  1769. il4965_txq_set_sched(il, 0);
  1770. /* Stop each Tx DMA channel, and wait for it to be idle */
  1771. for (ch = 0; ch < il->hw_params.dma_chnl_num; ch++) {
  1772. il_wr(il,
  1773. FH_TCSR_CHNL_TX_CONFIG_REG(ch), 0x0);
  1774. if (il_poll_bit(il, FH_TSSR_TX_STATUS_REG,
  1775. FH_TSSR_TX_STATUS_REG_MSK_CHNL_IDLE(ch),
  1776. 1000))
  1777. IL_ERR("Failing on timeout while stopping"
  1778. " DMA channel %d [0x%08x]", ch,
  1779. il_rd(il,
  1780. FH_TSSR_TX_STATUS_REG));
  1781. }
  1782. spin_unlock_irqrestore(&il->lock, flags);
  1783. if (!il->txq)
  1784. return;
  1785. /* Unmap DMA from host system and free skb's */
  1786. for (txq_id = 0; txq_id < il->hw_params.max_txq_num; txq_id++)
  1787. if (txq_id == il->cmd_queue)
  1788. il_cmd_queue_unmap(il);
  1789. else
  1790. il_tx_queue_unmap(il, txq_id);
  1791. }
  1792. /*
  1793. * Find first available (lowest unused) Tx Queue, mark it "active".
  1794. * Called only when finding queue for aggregation.
  1795. * Should never return anything < 7, because they should already
  1796. * be in use as EDCA AC (0-3), Command (4), reserved (5, 6)
  1797. */
  1798. static int il4965_txq_ctx_activate_free(struct il_priv *il)
  1799. {
  1800. int txq_id;
  1801. for (txq_id = 0; txq_id < il->hw_params.max_txq_num; txq_id++)
  1802. if (!test_and_set_bit(txq_id, &il->txq_ctx_active_msk))
  1803. return txq_id;
  1804. return -1;
  1805. }
  1806. /**
  1807. * il4965_tx_queue_stop_scheduler - Stop queue, but keep configuration
  1808. */
  1809. static void il4965_tx_queue_stop_scheduler(struct il_priv *il,
  1810. u16 txq_id)
  1811. {
  1812. /* Simply stop the queue, but don't change any configuration;
  1813. * the SCD_ACT_EN bit is the write-enable mask for the ACTIVE bit. */
  1814. il_wr_prph(il,
  1815. IL49_SCD_QUEUE_STATUS_BITS(txq_id),
  1816. (0 << IL49_SCD_QUEUE_STTS_REG_POS_ACTIVE)|
  1817. (1 << IL49_SCD_QUEUE_STTS_REG_POS_SCD_ACT_EN));
  1818. }
  1819. /**
  1820. * il4965_tx_queue_set_q2ratid - Map unique receiver/tid combination to a queue
  1821. */
  1822. static int il4965_tx_queue_set_q2ratid(struct il_priv *il, u16 ra_tid,
  1823. u16 txq_id)
  1824. {
  1825. u32 tbl_dw_addr;
  1826. u32 tbl_dw;
  1827. u16 scd_q2ratid;
  1828. scd_q2ratid = ra_tid & IL_SCD_QUEUE_RA_TID_MAP_RATID_MSK;
  1829. tbl_dw_addr = il->scd_base_addr +
  1830. IL49_SCD_TRANSLATE_TBL_OFFSET_QUEUE(txq_id);
  1831. tbl_dw = il_read_targ_mem(il, tbl_dw_addr);
  1832. if (txq_id & 0x1)
  1833. tbl_dw = (scd_q2ratid << 16) | (tbl_dw & 0x0000FFFF);
  1834. else
  1835. tbl_dw = scd_q2ratid | (tbl_dw & 0xFFFF0000);
  1836. il_write_targ_mem(il, tbl_dw_addr, tbl_dw);
  1837. return 0;
  1838. }
  1839. /**
  1840. * il4965_tx_queue_agg_enable - Set up & enable aggregation for selected queue
  1841. *
  1842. * NOTE: txq_id must be greater than IL49_FIRST_AMPDU_QUEUE,
  1843. * i.e. it must be one of the higher queues used for aggregation
  1844. */
  1845. static int il4965_txq_agg_enable(struct il_priv *il, int txq_id,
  1846. int tx_fifo, int sta_id, int tid, u16 ssn_idx)
  1847. {
  1848. unsigned long flags;
  1849. u16 ra_tid;
  1850. int ret;
  1851. if ((IL49_FIRST_AMPDU_QUEUE > txq_id) ||
  1852. (IL49_FIRST_AMPDU_QUEUE +
  1853. il->cfg->base_params->num_of_ampdu_queues <= txq_id)) {
  1854. IL_WARN(
  1855. "queue number out of range: %d, must be %d to %d\n",
  1856. txq_id, IL49_FIRST_AMPDU_QUEUE,
  1857. IL49_FIRST_AMPDU_QUEUE +
  1858. il->cfg->base_params->num_of_ampdu_queues - 1);
  1859. return -EINVAL;
  1860. }
  1861. ra_tid = BUILD_RAxTID(sta_id, tid);
  1862. /* Modify device's station table to Tx this TID */
  1863. ret = il4965_sta_tx_modify_enable_tid(il, sta_id, tid);
  1864. if (ret)
  1865. return ret;
  1866. spin_lock_irqsave(&il->lock, flags);
  1867. /* Stop this Tx queue before configuring it */
  1868. il4965_tx_queue_stop_scheduler(il, txq_id);
  1869. /* Map receiver-address / traffic-ID to this queue */
  1870. il4965_tx_queue_set_q2ratid(il, ra_tid, txq_id);
  1871. /* Set this queue as a chain-building queue */
  1872. il_set_bits_prph(il, IL49_SCD_QUEUECHAIN_SEL, (1 << txq_id));
  1873. /* Place first TFD at idx corresponding to start sequence number.
  1874. * Assumes that ssn_idx is valid (!= 0xFFF) */
  1875. il->txq[txq_id].q.read_ptr = (ssn_idx & 0xff);
  1876. il->txq[txq_id].q.write_ptr = (ssn_idx & 0xff);
  1877. il4965_set_wr_ptrs(il, txq_id, ssn_idx);
  1878. /* Set up Tx win size and frame limit for this queue */
  1879. il_write_targ_mem(il,
  1880. il->scd_base_addr + IL49_SCD_CONTEXT_QUEUE_OFFSET(txq_id),
  1881. (SCD_WIN_SIZE << IL49_SCD_QUEUE_CTX_REG1_WIN_SIZE_POS) &
  1882. IL49_SCD_QUEUE_CTX_REG1_WIN_SIZE_MSK);
  1883. il_write_targ_mem(il, il->scd_base_addr +
  1884. IL49_SCD_CONTEXT_QUEUE_OFFSET(txq_id) + sizeof(u32),
  1885. (SCD_FRAME_LIMIT << IL49_SCD_QUEUE_CTX_REG2_FRAME_LIMIT_POS)
  1886. & IL49_SCD_QUEUE_CTX_REG2_FRAME_LIMIT_MSK);
  1887. il_set_bits_prph(il, IL49_SCD_INTERRUPT_MASK, (1 << txq_id));
  1888. /* Set up Status area in SRAM, map to Tx DMA/FIFO, activate the queue */
  1889. il4965_tx_queue_set_status(il, &il->txq[txq_id], tx_fifo, 1);
  1890. spin_unlock_irqrestore(&il->lock, flags);
  1891. return 0;
  1892. }
  1893. int il4965_tx_agg_start(struct il_priv *il, struct ieee80211_vif *vif,
  1894. struct ieee80211_sta *sta, u16 tid, u16 *ssn)
  1895. {
  1896. int sta_id;
  1897. int tx_fifo;
  1898. int txq_id;
  1899. int ret;
  1900. unsigned long flags;
  1901. struct il_tid_data *tid_data;
  1902. tx_fifo = il4965_get_fifo_from_tid(il_rxon_ctx_from_vif(vif), tid);
  1903. if (unlikely(tx_fifo < 0))
  1904. return tx_fifo;
  1905. IL_WARN("%s on ra = %pM tid = %d\n",
  1906. __func__, sta->addr, tid);
  1907. sta_id = il_sta_id(sta);
  1908. if (sta_id == IL_INVALID_STATION) {
  1909. IL_ERR("Start AGG on invalid station\n");
  1910. return -ENXIO;
  1911. }
  1912. if (unlikely(tid >= MAX_TID_COUNT))
  1913. return -EINVAL;
  1914. if (il->stations[sta_id].tid[tid].agg.state != IL_AGG_OFF) {
  1915. IL_ERR("Start AGG when state is not IL_AGG_OFF !\n");
  1916. return -ENXIO;
  1917. }
  1918. txq_id = il4965_txq_ctx_activate_free(il);
  1919. if (txq_id == -1) {
  1920. IL_ERR("No free aggregation queue available\n");
  1921. return -ENXIO;
  1922. }
  1923. spin_lock_irqsave(&il->sta_lock, flags);
  1924. tid_data = &il->stations[sta_id].tid[tid];
  1925. *ssn = SEQ_TO_SN(tid_data->seq_number);
  1926. tid_data->agg.txq_id = txq_id;
  1927. il_set_swq_id(&il->txq[txq_id],
  1928. il4965_get_ac_from_tid(tid), txq_id);
  1929. spin_unlock_irqrestore(&il->sta_lock, flags);
  1930. ret = il4965_txq_agg_enable(il, txq_id, tx_fifo,
  1931. sta_id, tid, *ssn);
  1932. if (ret)
  1933. return ret;
  1934. spin_lock_irqsave(&il->sta_lock, flags);
  1935. tid_data = &il->stations[sta_id].tid[tid];
  1936. if (tid_data->tfds_in_queue == 0) {
  1937. D_HT("HW queue is empty\n");
  1938. tid_data->agg.state = IL_AGG_ON;
  1939. ieee80211_start_tx_ba_cb_irqsafe(vif, sta->addr, tid);
  1940. } else {
  1941. D_HT(
  1942. "HW queue is NOT empty: %d packets in HW queue\n",
  1943. tid_data->tfds_in_queue);
  1944. tid_data->agg.state = IL_EMPTYING_HW_QUEUE_ADDBA;
  1945. }
  1946. spin_unlock_irqrestore(&il->sta_lock, flags);
  1947. return ret;
  1948. }
  1949. /**
  1950. * txq_id must be greater than IL49_FIRST_AMPDU_QUEUE
  1951. * il->lock must be held by the caller
  1952. */
  1953. static int il4965_txq_agg_disable(struct il_priv *il, u16 txq_id,
  1954. u16 ssn_idx, u8 tx_fifo)
  1955. {
  1956. if ((IL49_FIRST_AMPDU_QUEUE > txq_id) ||
  1957. (IL49_FIRST_AMPDU_QUEUE +
  1958. il->cfg->base_params->num_of_ampdu_queues <= txq_id)) {
  1959. IL_WARN(
  1960. "queue number out of range: %d, must be %d to %d\n",
  1961. txq_id, IL49_FIRST_AMPDU_QUEUE,
  1962. IL49_FIRST_AMPDU_QUEUE +
  1963. il->cfg->base_params->num_of_ampdu_queues - 1);
  1964. return -EINVAL;
  1965. }
  1966. il4965_tx_queue_stop_scheduler(il, txq_id);
  1967. il_clear_bits_prph(il,
  1968. IL49_SCD_QUEUECHAIN_SEL, (1 << txq_id));
  1969. il->txq[txq_id].q.read_ptr = (ssn_idx & 0xff);
  1970. il->txq[txq_id].q.write_ptr = (ssn_idx & 0xff);
  1971. /* supposes that ssn_idx is valid (!= 0xFFF) */
  1972. il4965_set_wr_ptrs(il, txq_id, ssn_idx);
  1973. il_clear_bits_prph(il,
  1974. IL49_SCD_INTERRUPT_MASK, (1 << txq_id));
  1975. il_txq_ctx_deactivate(il, txq_id);
  1976. il4965_tx_queue_set_status(il, &il->txq[txq_id], tx_fifo, 0);
  1977. return 0;
  1978. }
  1979. int il4965_tx_agg_stop(struct il_priv *il, struct ieee80211_vif *vif,
  1980. struct ieee80211_sta *sta, u16 tid)
  1981. {
  1982. int tx_fifo_id, txq_id, sta_id, ssn;
  1983. struct il_tid_data *tid_data;
  1984. int write_ptr, read_ptr;
  1985. unsigned long flags;
  1986. tx_fifo_id = il4965_get_fifo_from_tid(il_rxon_ctx_from_vif(vif), tid);
  1987. if (unlikely(tx_fifo_id < 0))
  1988. return tx_fifo_id;
  1989. sta_id = il_sta_id(sta);
  1990. if (sta_id == IL_INVALID_STATION) {
  1991. IL_ERR("Invalid station for AGG tid %d\n", tid);
  1992. return -ENXIO;
  1993. }
  1994. spin_lock_irqsave(&il->sta_lock, flags);
  1995. tid_data = &il->stations[sta_id].tid[tid];
  1996. ssn = (tid_data->seq_number & IEEE80211_SCTL_SEQ) >> 4;
  1997. txq_id = tid_data->agg.txq_id;
  1998. switch (il->stations[sta_id].tid[tid].agg.state) {
  1999. case IL_EMPTYING_HW_QUEUE_ADDBA:
  2000. /*
  2001. * This can happen if the peer stops aggregation
  2002. * again before we've had a chance to drain the
  2003. * queue we selected previously, i.e. before the
  2004. * session was really started completely.
  2005. */
  2006. D_HT("AGG stop before setup done\n");
  2007. goto turn_off;
  2008. case IL_AGG_ON:
  2009. break;
  2010. default:
  2011. IL_WARN("Stopping AGG while state not ON or starting\n");
  2012. }
  2013. write_ptr = il->txq[txq_id].q.write_ptr;
  2014. read_ptr = il->txq[txq_id].q.read_ptr;
  2015. /* The queue is not empty */
  2016. if (write_ptr != read_ptr) {
  2017. D_HT("Stopping a non empty AGG HW QUEUE\n");
  2018. il->stations[sta_id].tid[tid].agg.state =
  2019. IL_EMPTYING_HW_QUEUE_DELBA;
  2020. spin_unlock_irqrestore(&il->sta_lock, flags);
  2021. return 0;
  2022. }
  2023. D_HT("HW queue is empty\n");
  2024. turn_off:
  2025. il->stations[sta_id].tid[tid].agg.state = IL_AGG_OFF;
  2026. /* do not restore/save irqs */
  2027. spin_unlock(&il->sta_lock);
  2028. spin_lock(&il->lock);
  2029. /*
  2030. * the only reason this call can fail is queue number out of range,
  2031. * which can happen if uCode is reloaded and all the station
  2032. * information are lost. if it is outside the range, there is no need
  2033. * to deactivate the uCode queue, just return "success" to allow
  2034. * mac80211 to clean up it own data.
  2035. */
  2036. il4965_txq_agg_disable(il, txq_id, ssn, tx_fifo_id);
  2037. spin_unlock_irqrestore(&il->lock, flags);
  2038. ieee80211_stop_tx_ba_cb_irqsafe(vif, sta->addr, tid);
  2039. return 0;
  2040. }
  2041. int il4965_txq_check_empty(struct il_priv *il,
  2042. int sta_id, u8 tid, int txq_id)
  2043. {
  2044. struct il_queue *q = &il->txq[txq_id].q;
  2045. u8 *addr = il->stations[sta_id].sta.sta.addr;
  2046. struct il_tid_data *tid_data = &il->stations[sta_id].tid[tid];
  2047. struct il_rxon_context *ctx;
  2048. ctx = &il->ctx;
  2049. lockdep_assert_held(&il->sta_lock);
  2050. switch (il->stations[sta_id].tid[tid].agg.state) {
  2051. case IL_EMPTYING_HW_QUEUE_DELBA:
  2052. /* We are reclaiming the last packet of the */
  2053. /* aggregated HW queue */
  2054. if (txq_id == tid_data->agg.txq_id &&
  2055. q->read_ptr == q->write_ptr) {
  2056. u16 ssn = SEQ_TO_SN(tid_data->seq_number);
  2057. int tx_fifo = il4965_get_fifo_from_tid(ctx, tid);
  2058. D_HT(
  2059. "HW queue empty: continue DELBA flow\n");
  2060. il4965_txq_agg_disable(il, txq_id, ssn, tx_fifo);
  2061. tid_data->agg.state = IL_AGG_OFF;
  2062. ieee80211_stop_tx_ba_cb_irqsafe(ctx->vif, addr, tid);
  2063. }
  2064. break;
  2065. case IL_EMPTYING_HW_QUEUE_ADDBA:
  2066. /* We are reclaiming the last packet of the queue */
  2067. if (tid_data->tfds_in_queue == 0) {
  2068. D_HT(
  2069. "HW queue empty: continue ADDBA flow\n");
  2070. tid_data->agg.state = IL_AGG_ON;
  2071. ieee80211_start_tx_ba_cb_irqsafe(ctx->vif, addr, tid);
  2072. }
  2073. break;
  2074. }
  2075. return 0;
  2076. }
  2077. static void il4965_non_agg_tx_status(struct il_priv *il,
  2078. struct il_rxon_context *ctx,
  2079. const u8 *addr1)
  2080. {
  2081. struct ieee80211_sta *sta;
  2082. struct il_station_priv *sta_priv;
  2083. rcu_read_lock();
  2084. sta = ieee80211_find_sta(ctx->vif, addr1);
  2085. if (sta) {
  2086. sta_priv = (void *)sta->drv_priv;
  2087. /* avoid atomic ops if this isn't a client */
  2088. if (sta_priv->client &&
  2089. atomic_dec_return(&sta_priv->pending_frames) == 0)
  2090. ieee80211_sta_block_awake(il->hw, sta, false);
  2091. }
  2092. rcu_read_unlock();
  2093. }
  2094. static void
  2095. il4965_tx_status(struct il_priv *il, struct il_tx_info *tx_info,
  2096. bool is_agg)
  2097. {
  2098. struct ieee80211_hdr *hdr = (struct ieee80211_hdr *) tx_info->skb->data;
  2099. if (!is_agg)
  2100. il4965_non_agg_tx_status(il, tx_info->ctx, hdr->addr1);
  2101. ieee80211_tx_status_irqsafe(il->hw, tx_info->skb);
  2102. }
  2103. int il4965_tx_queue_reclaim(struct il_priv *il, int txq_id, int idx)
  2104. {
  2105. struct il_tx_queue *txq = &il->txq[txq_id];
  2106. struct il_queue *q = &txq->q;
  2107. struct il_tx_info *tx_info;
  2108. int nfreed = 0;
  2109. struct ieee80211_hdr *hdr;
  2110. if (idx >= q->n_bd || il_queue_used(q, idx) == 0) {
  2111. IL_ERR("Read idx for DMA queue txq id (%d), idx %d, "
  2112. "is out of range [0-%d] %d %d.\n", txq_id,
  2113. idx, q->n_bd, q->write_ptr, q->read_ptr);
  2114. return 0;
  2115. }
  2116. for (idx = il_queue_inc_wrap(idx, q->n_bd);
  2117. q->read_ptr != idx;
  2118. q->read_ptr = il_queue_inc_wrap(q->read_ptr, q->n_bd)) {
  2119. tx_info = &txq->txb[txq->q.read_ptr];
  2120. if (WARN_ON_ONCE(tx_info->skb == NULL))
  2121. continue;
  2122. hdr = (struct ieee80211_hdr *)tx_info->skb->data;
  2123. if (ieee80211_is_data_qos(hdr->frame_control))
  2124. nfreed++;
  2125. il4965_tx_status(il, tx_info,
  2126. txq_id >= IL4965_FIRST_AMPDU_QUEUE);
  2127. tx_info->skb = NULL;
  2128. il->cfg->ops->lib->txq_free_tfd(il, txq);
  2129. }
  2130. return nfreed;
  2131. }
  2132. /**
  2133. * il4965_tx_status_reply_compressed_ba - Update tx status from block-ack
  2134. *
  2135. * Go through block-ack's bitmap of ACK'd frames, update driver's record of
  2136. * ACK vs. not. This gets sent to mac80211, then to rate scaling algo.
  2137. */
  2138. static int il4965_tx_status_reply_compressed_ba(struct il_priv *il,
  2139. struct il_ht_agg *agg,
  2140. struct il_compressed_ba_resp *ba_resp)
  2141. {
  2142. int i, sh, ack;
  2143. u16 seq_ctl = le16_to_cpu(ba_resp->seq_ctl);
  2144. u16 scd_flow = le16_to_cpu(ba_resp->scd_flow);
  2145. int successes = 0;
  2146. struct ieee80211_tx_info *info;
  2147. u64 bitmap, sent_bitmap;
  2148. if (unlikely(!agg->wait_for_ba)) {
  2149. if (unlikely(ba_resp->bitmap))
  2150. IL_ERR("Received BA when not expected\n");
  2151. return -EINVAL;
  2152. }
  2153. /* Mark that the expected block-ack response arrived */
  2154. agg->wait_for_ba = 0;
  2155. D_TX_REPLY("BA %d %d\n", agg->start_idx,
  2156. ba_resp->seq_ctl);
  2157. /* Calculate shift to align block-ack bits with our Tx win bits */
  2158. sh = agg->start_idx - SEQ_TO_IDX(seq_ctl >> 4);
  2159. if (sh < 0) /* tbw something is wrong with indices */
  2160. sh += 0x100;
  2161. if (agg->frame_count > (64 - sh)) {
  2162. D_TX_REPLY("more frames than bitmap size");
  2163. return -1;
  2164. }
  2165. /* don't use 64-bit values for now */
  2166. bitmap = le64_to_cpu(ba_resp->bitmap) >> sh;
  2167. /* check for success or failure according to the
  2168. * transmitted bitmap and block-ack bitmap */
  2169. sent_bitmap = bitmap & agg->bitmap;
  2170. /* For each frame attempted in aggregation,
  2171. * update driver's record of tx frame's status. */
  2172. i = 0;
  2173. while (sent_bitmap) {
  2174. ack = sent_bitmap & 1ULL;
  2175. successes += ack;
  2176. D_TX_REPLY("%s ON i=%d idx=%d raw=%d\n",
  2177. ack ? "ACK" : "NACK", i,
  2178. (agg->start_idx + i) & 0xff,
  2179. agg->start_idx + i);
  2180. sent_bitmap >>= 1;
  2181. ++i;
  2182. }
  2183. D_TX_REPLY("Bitmap %llx\n",
  2184. (unsigned long long)bitmap);
  2185. info = IEEE80211_SKB_CB(il->txq[scd_flow].txb[agg->start_idx].skb);
  2186. memset(&info->status, 0, sizeof(info->status));
  2187. info->flags |= IEEE80211_TX_STAT_ACK;
  2188. info->flags |= IEEE80211_TX_STAT_AMPDU;
  2189. info->status.ampdu_ack_len = successes;
  2190. info->status.ampdu_len = agg->frame_count;
  2191. il4965_hwrate_to_tx_control(il, agg->rate_n_flags, info);
  2192. return 0;
  2193. }
  2194. /**
  2195. * translate ucode response to mac80211 tx status control values
  2196. */
  2197. void il4965_hwrate_to_tx_control(struct il_priv *il, u32 rate_n_flags,
  2198. struct ieee80211_tx_info *info)
  2199. {
  2200. struct ieee80211_tx_rate *r = &info->control.rates[0];
  2201. info->antenna_sel_tx =
  2202. ((rate_n_flags & RATE_MCS_ANT_ABC_MSK) >> RATE_MCS_ANT_POS);
  2203. if (rate_n_flags & RATE_MCS_HT_MSK)
  2204. r->flags |= IEEE80211_TX_RC_MCS;
  2205. if (rate_n_flags & RATE_MCS_GF_MSK)
  2206. r->flags |= IEEE80211_TX_RC_GREEN_FIELD;
  2207. if (rate_n_flags & RATE_MCS_HT40_MSK)
  2208. r->flags |= IEEE80211_TX_RC_40_MHZ_WIDTH;
  2209. if (rate_n_flags & RATE_MCS_DUP_MSK)
  2210. r->flags |= IEEE80211_TX_RC_DUP_DATA;
  2211. if (rate_n_flags & RATE_MCS_SGI_MSK)
  2212. r->flags |= IEEE80211_TX_RC_SHORT_GI;
  2213. r->idx = il4965_hwrate_to_mac80211_idx(rate_n_flags, info->band);
  2214. }
  2215. /**
  2216. * il4965_hdl_compressed_ba - Handler for N_COMPRESSED_BA
  2217. *
  2218. * Handles block-acknowledge notification from device, which reports success
  2219. * of frames sent via aggregation.
  2220. */
  2221. void il4965_hdl_compressed_ba(struct il_priv *il,
  2222. struct il_rx_buf *rxb)
  2223. {
  2224. struct il_rx_pkt *pkt = rxb_addr(rxb);
  2225. struct il_compressed_ba_resp *ba_resp = &pkt->u.compressed_ba;
  2226. struct il_tx_queue *txq = NULL;
  2227. struct il_ht_agg *agg;
  2228. int idx;
  2229. int sta_id;
  2230. int tid;
  2231. unsigned long flags;
  2232. /* "flow" corresponds to Tx queue */
  2233. u16 scd_flow = le16_to_cpu(ba_resp->scd_flow);
  2234. /* "ssn" is start of block-ack Tx win, corresponds to idx
  2235. * (in Tx queue's circular buffer) of first TFD/frame in win */
  2236. u16 ba_resp_scd_ssn = le16_to_cpu(ba_resp->scd_ssn);
  2237. if (scd_flow >= il->hw_params.max_txq_num) {
  2238. IL_ERR(
  2239. "BUG_ON scd_flow is bigger than number of queues\n");
  2240. return;
  2241. }
  2242. txq = &il->txq[scd_flow];
  2243. sta_id = ba_resp->sta_id;
  2244. tid = ba_resp->tid;
  2245. agg = &il->stations[sta_id].tid[tid].agg;
  2246. if (unlikely(agg->txq_id != scd_flow)) {
  2247. /*
  2248. * FIXME: this is a uCode bug which need to be addressed,
  2249. * log the information and return for now!
  2250. * since it is possible happen very often and in order
  2251. * not to fill the syslog, don't enable the logging by default
  2252. */
  2253. D_TX_REPLY(
  2254. "BA scd_flow %d does not match txq_id %d\n",
  2255. scd_flow, agg->txq_id);
  2256. return;
  2257. }
  2258. /* Find idx just before block-ack win */
  2259. idx = il_queue_dec_wrap(ba_resp_scd_ssn & 0xff, txq->q.n_bd);
  2260. spin_lock_irqsave(&il->sta_lock, flags);
  2261. D_TX_REPLY("N_COMPRESSED_BA [%d] Received from %pM, "
  2262. "sta_id = %d\n",
  2263. agg->wait_for_ba,
  2264. (u8 *) &ba_resp->sta_addr_lo32,
  2265. ba_resp->sta_id);
  2266. D_TX_REPLY("TID = %d, SeqCtl = %d, bitmap = 0x%llx,"
  2267. "scd_flow = "
  2268. "%d, scd_ssn = %d\n",
  2269. ba_resp->tid,
  2270. ba_resp->seq_ctl,
  2271. (unsigned long long)le64_to_cpu(ba_resp->bitmap),
  2272. ba_resp->scd_flow,
  2273. ba_resp->scd_ssn);
  2274. D_TX_REPLY("DAT start_idx = %d, bitmap = 0x%llx\n",
  2275. agg->start_idx,
  2276. (unsigned long long)agg->bitmap);
  2277. /* Update driver's record of ACK vs. not for each frame in win */
  2278. il4965_tx_status_reply_compressed_ba(il, agg, ba_resp);
  2279. /* Release all TFDs before the SSN, i.e. all TFDs in front of
  2280. * block-ack win (we assume that they've been successfully
  2281. * transmitted ... if not, it's too late anyway). */
  2282. if (txq->q.read_ptr != (ba_resp_scd_ssn & 0xff)) {
  2283. /* calculate mac80211 ampdu sw queue to wake */
  2284. int freed = il4965_tx_queue_reclaim(il, scd_flow, idx);
  2285. il4965_free_tfds_in_queue(il, sta_id, tid, freed);
  2286. if (il_queue_space(&txq->q) > txq->q.low_mark &&
  2287. il->mac80211_registered &&
  2288. agg->state != IL_EMPTYING_HW_QUEUE_DELBA)
  2289. il_wake_queue(il, txq);
  2290. il4965_txq_check_empty(il, sta_id, tid, scd_flow);
  2291. }
  2292. spin_unlock_irqrestore(&il->sta_lock, flags);
  2293. }
  2294. #ifdef CONFIG_IWLEGACY_DEBUG
  2295. const char *il4965_get_tx_fail_reason(u32 status)
  2296. {
  2297. #define TX_STATUS_FAIL(x) case TX_STATUS_FAIL_ ## x: return #x
  2298. #define TX_STATUS_POSTPONE(x) case TX_STATUS_POSTPONE_ ## x: return #x
  2299. switch (status & TX_STATUS_MSK) {
  2300. case TX_STATUS_SUCCESS:
  2301. return "SUCCESS";
  2302. TX_STATUS_POSTPONE(DELAY);
  2303. TX_STATUS_POSTPONE(FEW_BYTES);
  2304. TX_STATUS_POSTPONE(QUIET_PERIOD);
  2305. TX_STATUS_POSTPONE(CALC_TTAK);
  2306. TX_STATUS_FAIL(INTERNAL_CROSSED_RETRY);
  2307. TX_STATUS_FAIL(SHORT_LIMIT);
  2308. TX_STATUS_FAIL(LONG_LIMIT);
  2309. TX_STATUS_FAIL(FIFO_UNDERRUN);
  2310. TX_STATUS_FAIL(DRAIN_FLOW);
  2311. TX_STATUS_FAIL(RFKILL_FLUSH);
  2312. TX_STATUS_FAIL(LIFE_EXPIRE);
  2313. TX_STATUS_FAIL(DEST_PS);
  2314. TX_STATUS_FAIL(HOST_ABORTED);
  2315. TX_STATUS_FAIL(BT_RETRY);
  2316. TX_STATUS_FAIL(STA_INVALID);
  2317. TX_STATUS_FAIL(FRAG_DROPPED);
  2318. TX_STATUS_FAIL(TID_DISABLE);
  2319. TX_STATUS_FAIL(FIFO_FLUSHED);
  2320. TX_STATUS_FAIL(INSUFFICIENT_CF_POLL);
  2321. TX_STATUS_FAIL(PASSIVE_NO_RX);
  2322. TX_STATUS_FAIL(NO_BEACON_ON_RADAR);
  2323. }
  2324. return "UNKNOWN";
  2325. #undef TX_STATUS_FAIL
  2326. #undef TX_STATUS_POSTPONE
  2327. }
  2328. #endif /* CONFIG_IWLEGACY_DEBUG */
  2329. static struct il_link_quality_cmd *
  2330. il4965_sta_alloc_lq(struct il_priv *il, u8 sta_id)
  2331. {
  2332. int i, r;
  2333. struct il_link_quality_cmd *link_cmd;
  2334. u32 rate_flags = 0;
  2335. __le32 rate_n_flags;
  2336. link_cmd = kzalloc(sizeof(struct il_link_quality_cmd), GFP_KERNEL);
  2337. if (!link_cmd) {
  2338. IL_ERR("Unable to allocate memory for LQ cmd.\n");
  2339. return NULL;
  2340. }
  2341. /* Set up the rate scaling to start at selected rate, fall back
  2342. * all the way down to 1M in IEEE order, and then spin on 1M */
  2343. if (il->band == IEEE80211_BAND_5GHZ)
  2344. r = RATE_6M_IDX;
  2345. else
  2346. r = RATE_1M_IDX;
  2347. if (r >= IL_FIRST_CCK_RATE && r <= IL_LAST_CCK_RATE)
  2348. rate_flags |= RATE_MCS_CCK_MSK;
  2349. rate_flags |= il4965_first_antenna(il->hw_params.valid_tx_ant) <<
  2350. RATE_MCS_ANT_POS;
  2351. rate_n_flags = il4965_hw_set_rate_n_flags(il_rates[r].plcp,
  2352. rate_flags);
  2353. for (i = 0; i < LINK_QUAL_MAX_RETRY_NUM; i++)
  2354. link_cmd->rs_table[i].rate_n_flags = rate_n_flags;
  2355. link_cmd->general_params.single_stream_ant_msk =
  2356. il4965_first_antenna(il->hw_params.valid_tx_ant);
  2357. link_cmd->general_params.dual_stream_ant_msk =
  2358. il->hw_params.valid_tx_ant &
  2359. ~il4965_first_antenna(il->hw_params.valid_tx_ant);
  2360. if (!link_cmd->general_params.dual_stream_ant_msk) {
  2361. link_cmd->general_params.dual_stream_ant_msk = ANT_AB;
  2362. } else if (il4965_num_of_ant(il->hw_params.valid_tx_ant) == 2) {
  2363. link_cmd->general_params.dual_stream_ant_msk =
  2364. il->hw_params.valid_tx_ant;
  2365. }
  2366. link_cmd->agg_params.agg_dis_start_th = LINK_QUAL_AGG_DISABLE_START_DEF;
  2367. link_cmd->agg_params.agg_time_limit =
  2368. cpu_to_le16(LINK_QUAL_AGG_TIME_LIMIT_DEF);
  2369. link_cmd->sta_id = sta_id;
  2370. return link_cmd;
  2371. }
  2372. /*
  2373. * il4965_add_bssid_station - Add the special IBSS BSSID station
  2374. *
  2375. * Function sleeps.
  2376. */
  2377. int
  2378. il4965_add_bssid_station(struct il_priv *il, struct il_rxon_context *ctx,
  2379. const u8 *addr, u8 *sta_id_r)
  2380. {
  2381. int ret;
  2382. u8 sta_id;
  2383. struct il_link_quality_cmd *link_cmd;
  2384. unsigned long flags;
  2385. if (sta_id_r)
  2386. *sta_id_r = IL_INVALID_STATION;
  2387. ret = il_add_station_common(il, ctx, addr, 0, NULL, &sta_id);
  2388. if (ret) {
  2389. IL_ERR("Unable to add station %pM\n", addr);
  2390. return ret;
  2391. }
  2392. if (sta_id_r)
  2393. *sta_id_r = sta_id;
  2394. spin_lock_irqsave(&il->sta_lock, flags);
  2395. il->stations[sta_id].used |= IL_STA_LOCAL;
  2396. spin_unlock_irqrestore(&il->sta_lock, flags);
  2397. /* Set up default rate scaling table in device's station table */
  2398. link_cmd = il4965_sta_alloc_lq(il, sta_id);
  2399. if (!link_cmd) {
  2400. IL_ERR(
  2401. "Unable to initialize rate scaling for station %pM.\n",
  2402. addr);
  2403. return -ENOMEM;
  2404. }
  2405. ret = il_send_lq_cmd(il, ctx, link_cmd, CMD_SYNC, true);
  2406. if (ret)
  2407. IL_ERR("Link quality command failed (%d)\n", ret);
  2408. spin_lock_irqsave(&il->sta_lock, flags);
  2409. il->stations[sta_id].lq = link_cmd;
  2410. spin_unlock_irqrestore(&il->sta_lock, flags);
  2411. return 0;
  2412. }
  2413. static int il4965_static_wepkey_cmd(struct il_priv *il,
  2414. struct il_rxon_context *ctx,
  2415. bool send_if_empty)
  2416. {
  2417. int i, not_empty = 0;
  2418. u8 buff[sizeof(struct il_wep_cmd) +
  2419. sizeof(struct il_wep_key) * WEP_KEYS_MAX];
  2420. struct il_wep_cmd *wep_cmd = (struct il_wep_cmd *)buff;
  2421. size_t cmd_size = sizeof(struct il_wep_cmd);
  2422. struct il_host_cmd cmd = {
  2423. .id = ctx->wep_key_cmd,
  2424. .data = wep_cmd,
  2425. .flags = CMD_SYNC,
  2426. };
  2427. might_sleep();
  2428. memset(wep_cmd, 0, cmd_size +
  2429. (sizeof(struct il_wep_key) * WEP_KEYS_MAX));
  2430. for (i = 0; i < WEP_KEYS_MAX ; i++) {
  2431. wep_cmd->key[i].key_idx = i;
  2432. if (ctx->wep_keys[i].key_size) {
  2433. wep_cmd->key[i].key_offset = i;
  2434. not_empty = 1;
  2435. } else {
  2436. wep_cmd->key[i].key_offset = WEP_INVALID_OFFSET;
  2437. }
  2438. wep_cmd->key[i].key_size = ctx->wep_keys[i].key_size;
  2439. memcpy(&wep_cmd->key[i].key[3], ctx->wep_keys[i].key,
  2440. ctx->wep_keys[i].key_size);
  2441. }
  2442. wep_cmd->global_key_type = WEP_KEY_WEP_TYPE;
  2443. wep_cmd->num_keys = WEP_KEYS_MAX;
  2444. cmd_size += sizeof(struct il_wep_key) * WEP_KEYS_MAX;
  2445. cmd.len = cmd_size;
  2446. if (not_empty || send_if_empty)
  2447. return il_send_cmd(il, &cmd);
  2448. else
  2449. return 0;
  2450. }
  2451. int il4965_restore_default_wep_keys(struct il_priv *il,
  2452. struct il_rxon_context *ctx)
  2453. {
  2454. lockdep_assert_held(&il->mutex);
  2455. return il4965_static_wepkey_cmd(il, ctx, false);
  2456. }
  2457. int il4965_remove_default_wep_key(struct il_priv *il,
  2458. struct il_rxon_context *ctx,
  2459. struct ieee80211_key_conf *keyconf)
  2460. {
  2461. int ret;
  2462. lockdep_assert_held(&il->mutex);
  2463. D_WEP("Removing default WEP key: idx=%d\n",
  2464. keyconf->keyidx);
  2465. memset(&ctx->wep_keys[keyconf->keyidx], 0, sizeof(ctx->wep_keys[0]));
  2466. if (il_is_rfkill(il)) {
  2467. D_WEP(
  2468. "Not sending C_WEPKEY command due to RFKILL.\n");
  2469. /* but keys in device are clear anyway so return success */
  2470. return 0;
  2471. }
  2472. ret = il4965_static_wepkey_cmd(il, ctx, 1);
  2473. D_WEP("Remove default WEP key: idx=%d ret=%d\n",
  2474. keyconf->keyidx, ret);
  2475. return ret;
  2476. }
  2477. int il4965_set_default_wep_key(struct il_priv *il,
  2478. struct il_rxon_context *ctx,
  2479. struct ieee80211_key_conf *keyconf)
  2480. {
  2481. int ret;
  2482. lockdep_assert_held(&il->mutex);
  2483. if (keyconf->keylen != WEP_KEY_LEN_128 &&
  2484. keyconf->keylen != WEP_KEY_LEN_64) {
  2485. D_WEP("Bad WEP key length %d\n", keyconf->keylen);
  2486. return -EINVAL;
  2487. }
  2488. keyconf->flags &= ~IEEE80211_KEY_FLAG_GENERATE_IV;
  2489. keyconf->hw_key_idx = HW_KEY_DEFAULT;
  2490. il->stations[ctx->ap_sta_id].keyinfo.cipher = keyconf->cipher;
  2491. ctx->wep_keys[keyconf->keyidx].key_size = keyconf->keylen;
  2492. memcpy(&ctx->wep_keys[keyconf->keyidx].key, &keyconf->key,
  2493. keyconf->keylen);
  2494. ret = il4965_static_wepkey_cmd(il, ctx, false);
  2495. D_WEP("Set default WEP key: len=%d idx=%d ret=%d\n",
  2496. keyconf->keylen, keyconf->keyidx, ret);
  2497. return ret;
  2498. }
  2499. static int il4965_set_wep_dynamic_key_info(struct il_priv *il,
  2500. struct il_rxon_context *ctx,
  2501. struct ieee80211_key_conf *keyconf,
  2502. u8 sta_id)
  2503. {
  2504. unsigned long flags;
  2505. __le16 key_flags = 0;
  2506. struct il_addsta_cmd sta_cmd;
  2507. lockdep_assert_held(&il->mutex);
  2508. keyconf->flags &= ~IEEE80211_KEY_FLAG_GENERATE_IV;
  2509. key_flags |= (STA_KEY_FLG_WEP | STA_KEY_FLG_MAP_KEY_MSK);
  2510. key_flags |= cpu_to_le16(keyconf->keyidx << STA_KEY_FLG_KEYID_POS);
  2511. key_flags &= ~STA_KEY_FLG_INVALID;
  2512. if (keyconf->keylen == WEP_KEY_LEN_128)
  2513. key_flags |= STA_KEY_FLG_KEY_SIZE_MSK;
  2514. if (sta_id == ctx->bcast_sta_id)
  2515. key_flags |= STA_KEY_MULTICAST_MSK;
  2516. spin_lock_irqsave(&il->sta_lock, flags);
  2517. il->stations[sta_id].keyinfo.cipher = keyconf->cipher;
  2518. il->stations[sta_id].keyinfo.keylen = keyconf->keylen;
  2519. il->stations[sta_id].keyinfo.keyidx = keyconf->keyidx;
  2520. memcpy(il->stations[sta_id].keyinfo.key,
  2521. keyconf->key, keyconf->keylen);
  2522. memcpy(&il->stations[sta_id].sta.key.key[3],
  2523. keyconf->key, keyconf->keylen);
  2524. if ((il->stations[sta_id].sta.key.key_flags & STA_KEY_FLG_ENCRYPT_MSK)
  2525. == STA_KEY_FLG_NO_ENC)
  2526. il->stations[sta_id].sta.key.key_offset =
  2527. il_get_free_ucode_key_idx(il);
  2528. /* else, we are overriding an existing key => no need to allocated room
  2529. * in uCode. */
  2530. WARN(il->stations[sta_id].sta.key.key_offset == WEP_INVALID_OFFSET,
  2531. "no space for a new key");
  2532. il->stations[sta_id].sta.key.key_flags = key_flags;
  2533. il->stations[sta_id].sta.sta.modify_mask = STA_MODIFY_KEY_MASK;
  2534. il->stations[sta_id].sta.mode = STA_CONTROL_MODIFY_MSK;
  2535. memcpy(&sta_cmd, &il->stations[sta_id].sta,
  2536. sizeof(struct il_addsta_cmd));
  2537. spin_unlock_irqrestore(&il->sta_lock, flags);
  2538. return il_send_add_sta(il, &sta_cmd, CMD_SYNC);
  2539. }
  2540. static int il4965_set_ccmp_dynamic_key_info(struct il_priv *il,
  2541. struct il_rxon_context *ctx,
  2542. struct ieee80211_key_conf *keyconf,
  2543. u8 sta_id)
  2544. {
  2545. unsigned long flags;
  2546. __le16 key_flags = 0;
  2547. struct il_addsta_cmd sta_cmd;
  2548. lockdep_assert_held(&il->mutex);
  2549. key_flags |= (STA_KEY_FLG_CCMP | STA_KEY_FLG_MAP_KEY_MSK);
  2550. key_flags |= cpu_to_le16(keyconf->keyidx << STA_KEY_FLG_KEYID_POS);
  2551. key_flags &= ~STA_KEY_FLG_INVALID;
  2552. if (sta_id == ctx->bcast_sta_id)
  2553. key_flags |= STA_KEY_MULTICAST_MSK;
  2554. keyconf->flags |= IEEE80211_KEY_FLAG_GENERATE_IV;
  2555. spin_lock_irqsave(&il->sta_lock, flags);
  2556. il->stations[sta_id].keyinfo.cipher = keyconf->cipher;
  2557. il->stations[sta_id].keyinfo.keylen = keyconf->keylen;
  2558. memcpy(il->stations[sta_id].keyinfo.key, keyconf->key,
  2559. keyconf->keylen);
  2560. memcpy(il->stations[sta_id].sta.key.key, keyconf->key,
  2561. keyconf->keylen);
  2562. if ((il->stations[sta_id].sta.key.key_flags & STA_KEY_FLG_ENCRYPT_MSK)
  2563. == STA_KEY_FLG_NO_ENC)
  2564. il->stations[sta_id].sta.key.key_offset =
  2565. il_get_free_ucode_key_idx(il);
  2566. /* else, we are overriding an existing key => no need to allocated room
  2567. * in uCode. */
  2568. WARN(il->stations[sta_id].sta.key.key_offset == WEP_INVALID_OFFSET,
  2569. "no space for a new key");
  2570. il->stations[sta_id].sta.key.key_flags = key_flags;
  2571. il->stations[sta_id].sta.sta.modify_mask = STA_MODIFY_KEY_MASK;
  2572. il->stations[sta_id].sta.mode = STA_CONTROL_MODIFY_MSK;
  2573. memcpy(&sta_cmd, &il->stations[sta_id].sta,
  2574. sizeof(struct il_addsta_cmd));
  2575. spin_unlock_irqrestore(&il->sta_lock, flags);
  2576. return il_send_add_sta(il, &sta_cmd, CMD_SYNC);
  2577. }
  2578. static int il4965_set_tkip_dynamic_key_info(struct il_priv *il,
  2579. struct il_rxon_context *ctx,
  2580. struct ieee80211_key_conf *keyconf,
  2581. u8 sta_id)
  2582. {
  2583. unsigned long flags;
  2584. int ret = 0;
  2585. __le16 key_flags = 0;
  2586. key_flags |= (STA_KEY_FLG_TKIP | STA_KEY_FLG_MAP_KEY_MSK);
  2587. key_flags |= cpu_to_le16(keyconf->keyidx << STA_KEY_FLG_KEYID_POS);
  2588. key_flags &= ~STA_KEY_FLG_INVALID;
  2589. if (sta_id == ctx->bcast_sta_id)
  2590. key_flags |= STA_KEY_MULTICAST_MSK;
  2591. keyconf->flags |= IEEE80211_KEY_FLAG_GENERATE_IV;
  2592. keyconf->flags |= IEEE80211_KEY_FLAG_GENERATE_MMIC;
  2593. spin_lock_irqsave(&il->sta_lock, flags);
  2594. il->stations[sta_id].keyinfo.cipher = keyconf->cipher;
  2595. il->stations[sta_id].keyinfo.keylen = 16;
  2596. if ((il->stations[sta_id].sta.key.key_flags & STA_KEY_FLG_ENCRYPT_MSK)
  2597. == STA_KEY_FLG_NO_ENC)
  2598. il->stations[sta_id].sta.key.key_offset =
  2599. il_get_free_ucode_key_idx(il);
  2600. /* else, we are overriding an existing key => no need to allocated room
  2601. * in uCode. */
  2602. WARN(il->stations[sta_id].sta.key.key_offset == WEP_INVALID_OFFSET,
  2603. "no space for a new key");
  2604. il->stations[sta_id].sta.key.key_flags = key_flags;
  2605. /* This copy is acutally not needed: we get the key with each TX */
  2606. memcpy(il->stations[sta_id].keyinfo.key, keyconf->key, 16);
  2607. memcpy(il->stations[sta_id].sta.key.key, keyconf->key, 16);
  2608. spin_unlock_irqrestore(&il->sta_lock, flags);
  2609. return ret;
  2610. }
  2611. void il4965_update_tkip_key(struct il_priv *il,
  2612. struct il_rxon_context *ctx,
  2613. struct ieee80211_key_conf *keyconf,
  2614. struct ieee80211_sta *sta, u32 iv32, u16 *phase1key)
  2615. {
  2616. u8 sta_id;
  2617. unsigned long flags;
  2618. int i;
  2619. if (il_scan_cancel(il)) {
  2620. /* cancel scan failed, just live w/ bad key and rely
  2621. briefly on SW decryption */
  2622. return;
  2623. }
  2624. sta_id = il_sta_id_or_broadcast(il, ctx, sta);
  2625. if (sta_id == IL_INVALID_STATION)
  2626. return;
  2627. spin_lock_irqsave(&il->sta_lock, flags);
  2628. il->stations[sta_id].sta.key.tkip_rx_tsc_byte2 = (u8) iv32;
  2629. for (i = 0; i < 5; i++)
  2630. il->stations[sta_id].sta.key.tkip_rx_ttak[i] =
  2631. cpu_to_le16(phase1key[i]);
  2632. il->stations[sta_id].sta.sta.modify_mask = STA_MODIFY_KEY_MASK;
  2633. il->stations[sta_id].sta.mode = STA_CONTROL_MODIFY_MSK;
  2634. il_send_add_sta(il, &il->stations[sta_id].sta, CMD_ASYNC);
  2635. spin_unlock_irqrestore(&il->sta_lock, flags);
  2636. }
  2637. int il4965_remove_dynamic_key(struct il_priv *il,
  2638. struct il_rxon_context *ctx,
  2639. struct ieee80211_key_conf *keyconf,
  2640. u8 sta_id)
  2641. {
  2642. unsigned long flags;
  2643. u16 key_flags;
  2644. u8 keyidx;
  2645. struct il_addsta_cmd sta_cmd;
  2646. lockdep_assert_held(&il->mutex);
  2647. ctx->key_mapping_keys--;
  2648. spin_lock_irqsave(&il->sta_lock, flags);
  2649. key_flags = le16_to_cpu(il->stations[sta_id].sta.key.key_flags);
  2650. keyidx = (key_flags >> STA_KEY_FLG_KEYID_POS) & 0x3;
  2651. D_WEP("Remove dynamic key: idx=%d sta=%d\n",
  2652. keyconf->keyidx, sta_id);
  2653. if (keyconf->keyidx != keyidx) {
  2654. /* We need to remove a key with idx different that the one
  2655. * in the uCode. This means that the key we need to remove has
  2656. * been replaced by another one with different idx.
  2657. * Don't do anything and return ok
  2658. */
  2659. spin_unlock_irqrestore(&il->sta_lock, flags);
  2660. return 0;
  2661. }
  2662. if (il->stations[sta_id].sta.key.key_offset == WEP_INVALID_OFFSET) {
  2663. IL_WARN("Removing wrong key %d 0x%x\n",
  2664. keyconf->keyidx, key_flags);
  2665. spin_unlock_irqrestore(&il->sta_lock, flags);
  2666. return 0;
  2667. }
  2668. if (!test_and_clear_bit(il->stations[sta_id].sta.key.key_offset,
  2669. &il->ucode_key_table))
  2670. IL_ERR("idx %d not used in uCode key table.\n",
  2671. il->stations[sta_id].sta.key.key_offset);
  2672. memset(&il->stations[sta_id].keyinfo, 0,
  2673. sizeof(struct il_hw_key));
  2674. memset(&il->stations[sta_id].sta.key, 0,
  2675. sizeof(struct il4965_keyinfo));
  2676. il->stations[sta_id].sta.key.key_flags =
  2677. STA_KEY_FLG_NO_ENC | STA_KEY_FLG_INVALID;
  2678. il->stations[sta_id].sta.key.key_offset = WEP_INVALID_OFFSET;
  2679. il->stations[sta_id].sta.sta.modify_mask = STA_MODIFY_KEY_MASK;
  2680. il->stations[sta_id].sta.mode = STA_CONTROL_MODIFY_MSK;
  2681. if (il_is_rfkill(il)) {
  2682. D_WEP(
  2683. "Not sending C_ADD_STA command because RFKILL enabled.\n");
  2684. spin_unlock_irqrestore(&il->sta_lock, flags);
  2685. return 0;
  2686. }
  2687. memcpy(&sta_cmd, &il->stations[sta_id].sta,
  2688. sizeof(struct il_addsta_cmd));
  2689. spin_unlock_irqrestore(&il->sta_lock, flags);
  2690. return il_send_add_sta(il, &sta_cmd, CMD_SYNC);
  2691. }
  2692. int il4965_set_dynamic_key(struct il_priv *il, struct il_rxon_context *ctx,
  2693. struct ieee80211_key_conf *keyconf, u8 sta_id)
  2694. {
  2695. int ret;
  2696. lockdep_assert_held(&il->mutex);
  2697. ctx->key_mapping_keys++;
  2698. keyconf->hw_key_idx = HW_KEY_DYNAMIC;
  2699. switch (keyconf->cipher) {
  2700. case WLAN_CIPHER_SUITE_CCMP:
  2701. ret = il4965_set_ccmp_dynamic_key_info(il, ctx,
  2702. keyconf, sta_id);
  2703. break;
  2704. case WLAN_CIPHER_SUITE_TKIP:
  2705. ret = il4965_set_tkip_dynamic_key_info(il, ctx,
  2706. keyconf, sta_id);
  2707. break;
  2708. case WLAN_CIPHER_SUITE_WEP40:
  2709. case WLAN_CIPHER_SUITE_WEP104:
  2710. ret = il4965_set_wep_dynamic_key_info(il, ctx,
  2711. keyconf, sta_id);
  2712. break;
  2713. default:
  2714. IL_ERR(
  2715. "Unknown alg: %s cipher = %x\n", __func__,
  2716. keyconf->cipher);
  2717. ret = -EINVAL;
  2718. }
  2719. D_WEP(
  2720. "Set dynamic key: cipher=%x len=%d idx=%d sta=%d ret=%d\n",
  2721. keyconf->cipher, keyconf->keylen, keyconf->keyidx,
  2722. sta_id, ret);
  2723. return ret;
  2724. }
  2725. /**
  2726. * il4965_alloc_bcast_station - add broadcast station into driver's station table.
  2727. *
  2728. * This adds the broadcast station into the driver's station table
  2729. * and marks it driver active, so that it will be restored to the
  2730. * device at the next best time.
  2731. */
  2732. int il4965_alloc_bcast_station(struct il_priv *il,
  2733. struct il_rxon_context *ctx)
  2734. {
  2735. struct il_link_quality_cmd *link_cmd;
  2736. unsigned long flags;
  2737. u8 sta_id;
  2738. spin_lock_irqsave(&il->sta_lock, flags);
  2739. sta_id = il_prep_station(il, ctx, il_bcast_addr,
  2740. false, NULL);
  2741. if (sta_id == IL_INVALID_STATION) {
  2742. IL_ERR("Unable to prepare broadcast station\n");
  2743. spin_unlock_irqrestore(&il->sta_lock, flags);
  2744. return -EINVAL;
  2745. }
  2746. il->stations[sta_id].used |= IL_STA_DRIVER_ACTIVE;
  2747. il->stations[sta_id].used |= IL_STA_BCAST;
  2748. spin_unlock_irqrestore(&il->sta_lock, flags);
  2749. link_cmd = il4965_sta_alloc_lq(il, sta_id);
  2750. if (!link_cmd) {
  2751. IL_ERR(
  2752. "Unable to initialize rate scaling for bcast station.\n");
  2753. return -ENOMEM;
  2754. }
  2755. spin_lock_irqsave(&il->sta_lock, flags);
  2756. il->stations[sta_id].lq = link_cmd;
  2757. spin_unlock_irqrestore(&il->sta_lock, flags);
  2758. return 0;
  2759. }
  2760. /**
  2761. * il4965_update_bcast_station - update broadcast station's LQ command
  2762. *
  2763. * Only used by iwl4965. Placed here to have all bcast station management
  2764. * code together.
  2765. */
  2766. static int il4965_update_bcast_station(struct il_priv *il,
  2767. struct il_rxon_context *ctx)
  2768. {
  2769. unsigned long flags;
  2770. struct il_link_quality_cmd *link_cmd;
  2771. u8 sta_id = ctx->bcast_sta_id;
  2772. link_cmd = il4965_sta_alloc_lq(il, sta_id);
  2773. if (!link_cmd) {
  2774. IL_ERR(
  2775. "Unable to initialize rate scaling for bcast station.\n");
  2776. return -ENOMEM;
  2777. }
  2778. spin_lock_irqsave(&il->sta_lock, flags);
  2779. if (il->stations[sta_id].lq)
  2780. kfree(il->stations[sta_id].lq);
  2781. else
  2782. D_INFO(
  2783. "Bcast station rate scaling has not been initialized yet.\n");
  2784. il->stations[sta_id].lq = link_cmd;
  2785. spin_unlock_irqrestore(&il->sta_lock, flags);
  2786. return 0;
  2787. }
  2788. int il4965_update_bcast_stations(struct il_priv *il)
  2789. {
  2790. return il4965_update_bcast_station(il, &il->ctx);
  2791. }
  2792. /**
  2793. * il4965_sta_tx_modify_enable_tid - Enable Tx for this TID in station table
  2794. */
  2795. int il4965_sta_tx_modify_enable_tid(struct il_priv *il, int sta_id, int tid)
  2796. {
  2797. unsigned long flags;
  2798. struct il_addsta_cmd sta_cmd;
  2799. lockdep_assert_held(&il->mutex);
  2800. /* Remove "disable" flag, to enable Tx for this TID */
  2801. spin_lock_irqsave(&il->sta_lock, flags);
  2802. il->stations[sta_id].sta.sta.modify_mask = STA_MODIFY_TID_DISABLE_TX;
  2803. il->stations[sta_id].sta.tid_disable_tx &= cpu_to_le16(~(1 << tid));
  2804. il->stations[sta_id].sta.mode = STA_CONTROL_MODIFY_MSK;
  2805. memcpy(&sta_cmd, &il->stations[sta_id].sta,
  2806. sizeof(struct il_addsta_cmd));
  2807. spin_unlock_irqrestore(&il->sta_lock, flags);
  2808. return il_send_add_sta(il, &sta_cmd, CMD_SYNC);
  2809. }
  2810. int il4965_sta_rx_agg_start(struct il_priv *il, struct ieee80211_sta *sta,
  2811. int tid, u16 ssn)
  2812. {
  2813. unsigned long flags;
  2814. int sta_id;
  2815. struct il_addsta_cmd sta_cmd;
  2816. lockdep_assert_held(&il->mutex);
  2817. sta_id = il_sta_id(sta);
  2818. if (sta_id == IL_INVALID_STATION)
  2819. return -ENXIO;
  2820. spin_lock_irqsave(&il->sta_lock, flags);
  2821. il->stations[sta_id].sta.station_flags_msk = 0;
  2822. il->stations[sta_id].sta.sta.modify_mask = STA_MODIFY_ADDBA_TID_MSK;
  2823. il->stations[sta_id].sta.add_immediate_ba_tid = (u8)tid;
  2824. il->stations[sta_id].sta.add_immediate_ba_ssn = cpu_to_le16(ssn);
  2825. il->stations[sta_id].sta.mode = STA_CONTROL_MODIFY_MSK;
  2826. memcpy(&sta_cmd, &il->stations[sta_id].sta,
  2827. sizeof(struct il_addsta_cmd));
  2828. spin_unlock_irqrestore(&il->sta_lock, flags);
  2829. return il_send_add_sta(il, &sta_cmd, CMD_SYNC);
  2830. }
  2831. int il4965_sta_rx_agg_stop(struct il_priv *il, struct ieee80211_sta *sta,
  2832. int tid)
  2833. {
  2834. unsigned long flags;
  2835. int sta_id;
  2836. struct il_addsta_cmd sta_cmd;
  2837. lockdep_assert_held(&il->mutex);
  2838. sta_id = il_sta_id(sta);
  2839. if (sta_id == IL_INVALID_STATION) {
  2840. IL_ERR("Invalid station for AGG tid %d\n", tid);
  2841. return -ENXIO;
  2842. }
  2843. spin_lock_irqsave(&il->sta_lock, flags);
  2844. il->stations[sta_id].sta.station_flags_msk = 0;
  2845. il->stations[sta_id].sta.sta.modify_mask = STA_MODIFY_DELBA_TID_MSK;
  2846. il->stations[sta_id].sta.remove_immediate_ba_tid = (u8)tid;
  2847. il->stations[sta_id].sta.mode = STA_CONTROL_MODIFY_MSK;
  2848. memcpy(&sta_cmd, &il->stations[sta_id].sta,
  2849. sizeof(struct il_addsta_cmd));
  2850. spin_unlock_irqrestore(&il->sta_lock, flags);
  2851. return il_send_add_sta(il, &sta_cmd, CMD_SYNC);
  2852. }
  2853. void
  2854. il4965_sta_modify_sleep_tx_count(struct il_priv *il, int sta_id, int cnt)
  2855. {
  2856. unsigned long flags;
  2857. spin_lock_irqsave(&il->sta_lock, flags);
  2858. il->stations[sta_id].sta.station_flags |= STA_FLG_PWR_SAVE_MSK;
  2859. il->stations[sta_id].sta.station_flags_msk = STA_FLG_PWR_SAVE_MSK;
  2860. il->stations[sta_id].sta.sta.modify_mask =
  2861. STA_MODIFY_SLEEP_TX_COUNT_MSK;
  2862. il->stations[sta_id].sta.sleep_tx_count = cpu_to_le16(cnt);
  2863. il->stations[sta_id].sta.mode = STA_CONTROL_MODIFY_MSK;
  2864. il_send_add_sta(il,
  2865. &il->stations[sta_id].sta, CMD_ASYNC);
  2866. spin_unlock_irqrestore(&il->sta_lock, flags);
  2867. }
  2868. void il4965_update_chain_flags(struct il_priv *il)
  2869. {
  2870. if (il->cfg->ops->hcmd->set_rxon_chain) {
  2871. il->cfg->ops->hcmd->set_rxon_chain(il, &il->ctx);
  2872. if (il->ctx.active.rx_chain != il->ctx.staging.rx_chain)
  2873. il_commit_rxon(il, &il->ctx);
  2874. }
  2875. }
  2876. static void il4965_clear_free_frames(struct il_priv *il)
  2877. {
  2878. struct list_head *element;
  2879. D_INFO("%d frames on pre-allocated heap on clear.\n",
  2880. il->frames_count);
  2881. while (!list_empty(&il->free_frames)) {
  2882. element = il->free_frames.next;
  2883. list_del(element);
  2884. kfree(list_entry(element, struct il_frame, list));
  2885. il->frames_count--;
  2886. }
  2887. if (il->frames_count) {
  2888. IL_WARN("%d frames still in use. Did we lose one?\n",
  2889. il->frames_count);
  2890. il->frames_count = 0;
  2891. }
  2892. }
  2893. static struct il_frame *il4965_get_free_frame(struct il_priv *il)
  2894. {
  2895. struct il_frame *frame;
  2896. struct list_head *element;
  2897. if (list_empty(&il->free_frames)) {
  2898. frame = kzalloc(sizeof(*frame), GFP_KERNEL);
  2899. if (!frame) {
  2900. IL_ERR("Could not allocate frame!\n");
  2901. return NULL;
  2902. }
  2903. il->frames_count++;
  2904. return frame;
  2905. }
  2906. element = il->free_frames.next;
  2907. list_del(element);
  2908. return list_entry(element, struct il_frame, list);
  2909. }
  2910. static void il4965_free_frame(struct il_priv *il, struct il_frame *frame)
  2911. {
  2912. memset(frame, 0, sizeof(*frame));
  2913. list_add(&frame->list, &il->free_frames);
  2914. }
  2915. static u32 il4965_fill_beacon_frame(struct il_priv *il,
  2916. struct ieee80211_hdr *hdr,
  2917. int left)
  2918. {
  2919. lockdep_assert_held(&il->mutex);
  2920. if (!il->beacon_skb)
  2921. return 0;
  2922. if (il->beacon_skb->len > left)
  2923. return 0;
  2924. memcpy(hdr, il->beacon_skb->data, il->beacon_skb->len);
  2925. return il->beacon_skb->len;
  2926. }
  2927. /* Parse the beacon frame to find the TIM element and set tim_idx & tim_size */
  2928. static void il4965_set_beacon_tim(struct il_priv *il,
  2929. struct il_tx_beacon_cmd *tx_beacon_cmd,
  2930. u8 *beacon, u32 frame_size)
  2931. {
  2932. u16 tim_idx;
  2933. struct ieee80211_mgmt *mgmt = (struct ieee80211_mgmt *)beacon;
  2934. /*
  2935. * The idx is relative to frame start but we start looking at the
  2936. * variable-length part of the beacon.
  2937. */
  2938. tim_idx = mgmt->u.beacon.variable - beacon;
  2939. /* Parse variable-length elements of beacon to find WLAN_EID_TIM */
  2940. while ((tim_idx < (frame_size - 2)) &&
  2941. (beacon[tim_idx] != WLAN_EID_TIM))
  2942. tim_idx += beacon[tim_idx+1] + 2;
  2943. /* If TIM field was found, set variables */
  2944. if ((tim_idx < (frame_size - 1)) && (beacon[tim_idx] == WLAN_EID_TIM)) {
  2945. tx_beacon_cmd->tim_idx = cpu_to_le16(tim_idx);
  2946. tx_beacon_cmd->tim_size = beacon[tim_idx+1];
  2947. } else
  2948. IL_WARN("Unable to find TIM Element in beacon\n");
  2949. }
  2950. static unsigned int il4965_hw_get_beacon_cmd(struct il_priv *il,
  2951. struct il_frame *frame)
  2952. {
  2953. struct il_tx_beacon_cmd *tx_beacon_cmd;
  2954. u32 frame_size;
  2955. u32 rate_flags;
  2956. u32 rate;
  2957. /*
  2958. * We have to set up the TX command, the TX Beacon command, and the
  2959. * beacon contents.
  2960. */
  2961. lockdep_assert_held(&il->mutex);
  2962. if (!il->beacon_ctx) {
  2963. IL_ERR("trying to build beacon w/o beacon context!\n");
  2964. return 0;
  2965. }
  2966. /* Initialize memory */
  2967. tx_beacon_cmd = &frame->u.beacon;
  2968. memset(tx_beacon_cmd, 0, sizeof(*tx_beacon_cmd));
  2969. /* Set up TX beacon contents */
  2970. frame_size = il4965_fill_beacon_frame(il, tx_beacon_cmd->frame,
  2971. sizeof(frame->u) - sizeof(*tx_beacon_cmd));
  2972. if (WARN_ON_ONCE(frame_size > MAX_MPDU_SIZE))
  2973. return 0;
  2974. if (!frame_size)
  2975. return 0;
  2976. /* Set up TX command fields */
  2977. tx_beacon_cmd->tx.len = cpu_to_le16((u16)frame_size);
  2978. tx_beacon_cmd->tx.sta_id = il->beacon_ctx->bcast_sta_id;
  2979. tx_beacon_cmd->tx.stop_time.life_time = TX_CMD_LIFE_TIME_INFINITE;
  2980. tx_beacon_cmd->tx.tx_flags = TX_CMD_FLG_SEQ_CTL_MSK |
  2981. TX_CMD_FLG_TSF_MSK | TX_CMD_FLG_STA_RATE_MSK;
  2982. /* Set up TX beacon command fields */
  2983. il4965_set_beacon_tim(il, tx_beacon_cmd, (u8 *)tx_beacon_cmd->frame,
  2984. frame_size);
  2985. /* Set up packet rate and flags */
  2986. rate = il_get_lowest_plcp(il, il->beacon_ctx);
  2987. il->mgmt_tx_ant = il4965_toggle_tx_ant(il, il->mgmt_tx_ant,
  2988. il->hw_params.valid_tx_ant);
  2989. rate_flags = il4965_ant_idx_to_flags(il->mgmt_tx_ant);
  2990. if ((rate >= IL_FIRST_CCK_RATE) && (rate <= IL_LAST_CCK_RATE))
  2991. rate_flags |= RATE_MCS_CCK_MSK;
  2992. tx_beacon_cmd->tx.rate_n_flags = il4965_hw_set_rate_n_flags(rate,
  2993. rate_flags);
  2994. return sizeof(*tx_beacon_cmd) + frame_size;
  2995. }
  2996. int il4965_send_beacon_cmd(struct il_priv *il)
  2997. {
  2998. struct il_frame *frame;
  2999. unsigned int frame_size;
  3000. int rc;
  3001. frame = il4965_get_free_frame(il);
  3002. if (!frame) {
  3003. IL_ERR("Could not obtain free frame buffer for beacon "
  3004. "command.\n");
  3005. return -ENOMEM;
  3006. }
  3007. frame_size = il4965_hw_get_beacon_cmd(il, frame);
  3008. if (!frame_size) {
  3009. IL_ERR("Error configuring the beacon command\n");
  3010. il4965_free_frame(il, frame);
  3011. return -EINVAL;
  3012. }
  3013. rc = il_send_cmd_pdu(il, C_TX_BEACON, frame_size,
  3014. &frame->u.cmd[0]);
  3015. il4965_free_frame(il, frame);
  3016. return rc;
  3017. }
  3018. static inline dma_addr_t il4965_tfd_tb_get_addr(struct il_tfd *tfd, u8 idx)
  3019. {
  3020. struct il_tfd_tb *tb = &tfd->tbs[idx];
  3021. dma_addr_t addr = get_unaligned_le32(&tb->lo);
  3022. if (sizeof(dma_addr_t) > sizeof(u32))
  3023. addr |=
  3024. ((dma_addr_t)(le16_to_cpu(tb->hi_n_len) & 0xF) << 16) << 16;
  3025. return addr;
  3026. }
  3027. static inline u16 il4965_tfd_tb_get_len(struct il_tfd *tfd, u8 idx)
  3028. {
  3029. struct il_tfd_tb *tb = &tfd->tbs[idx];
  3030. return le16_to_cpu(tb->hi_n_len) >> 4;
  3031. }
  3032. static inline void il4965_tfd_set_tb(struct il_tfd *tfd, u8 idx,
  3033. dma_addr_t addr, u16 len)
  3034. {
  3035. struct il_tfd_tb *tb = &tfd->tbs[idx];
  3036. u16 hi_n_len = len << 4;
  3037. put_unaligned_le32(addr, &tb->lo);
  3038. if (sizeof(dma_addr_t) > sizeof(u32))
  3039. hi_n_len |= ((addr >> 16) >> 16) & 0xF;
  3040. tb->hi_n_len = cpu_to_le16(hi_n_len);
  3041. tfd->num_tbs = idx + 1;
  3042. }
  3043. static inline u8 il4965_tfd_get_num_tbs(struct il_tfd *tfd)
  3044. {
  3045. return tfd->num_tbs & 0x1f;
  3046. }
  3047. /**
  3048. * il4965_hw_txq_free_tfd - Free all chunks referenced by TFD [txq->q.read_ptr]
  3049. * @il - driver ilate data
  3050. * @txq - tx queue
  3051. *
  3052. * Does NOT advance any TFD circular buffer read/write idxes
  3053. * Does NOT free the TFD itself (which is within circular buffer)
  3054. */
  3055. void il4965_hw_txq_free_tfd(struct il_priv *il, struct il_tx_queue *txq)
  3056. {
  3057. struct il_tfd *tfd_tmp = (struct il_tfd *)txq->tfds;
  3058. struct il_tfd *tfd;
  3059. struct pci_dev *dev = il->pci_dev;
  3060. int idx = txq->q.read_ptr;
  3061. int i;
  3062. int num_tbs;
  3063. tfd = &tfd_tmp[idx];
  3064. /* Sanity check on number of chunks */
  3065. num_tbs = il4965_tfd_get_num_tbs(tfd);
  3066. if (num_tbs >= IL_NUM_OF_TBS) {
  3067. IL_ERR("Too many chunks: %i\n", num_tbs);
  3068. /* @todo issue fatal error, it is quite serious situation */
  3069. return;
  3070. }
  3071. /* Unmap tx_cmd */
  3072. if (num_tbs)
  3073. pci_unmap_single(dev,
  3074. dma_unmap_addr(&txq->meta[idx], mapping),
  3075. dma_unmap_len(&txq->meta[idx], len),
  3076. PCI_DMA_BIDIRECTIONAL);
  3077. /* Unmap chunks, if any. */
  3078. for (i = 1; i < num_tbs; i++)
  3079. pci_unmap_single(dev, il4965_tfd_tb_get_addr(tfd, i),
  3080. il4965_tfd_tb_get_len(tfd, i),
  3081. PCI_DMA_TODEVICE);
  3082. /* free SKB */
  3083. if (txq->txb) {
  3084. struct sk_buff *skb;
  3085. skb = txq->txb[txq->q.read_ptr].skb;
  3086. /* can be called from irqs-disabled context */
  3087. if (skb) {
  3088. dev_kfree_skb_any(skb);
  3089. txq->txb[txq->q.read_ptr].skb = NULL;
  3090. }
  3091. }
  3092. }
  3093. int il4965_hw_txq_attach_buf_to_tfd(struct il_priv *il,
  3094. struct il_tx_queue *txq,
  3095. dma_addr_t addr, u16 len,
  3096. u8 reset, u8 pad)
  3097. {
  3098. struct il_queue *q;
  3099. struct il_tfd *tfd, *tfd_tmp;
  3100. u32 num_tbs;
  3101. q = &txq->q;
  3102. tfd_tmp = (struct il_tfd *)txq->tfds;
  3103. tfd = &tfd_tmp[q->write_ptr];
  3104. if (reset)
  3105. memset(tfd, 0, sizeof(*tfd));
  3106. num_tbs = il4965_tfd_get_num_tbs(tfd);
  3107. /* Each TFD can point to a maximum 20 Tx buffers */
  3108. if (num_tbs >= IL_NUM_OF_TBS) {
  3109. IL_ERR("Error can not send more than %d chunks\n",
  3110. IL_NUM_OF_TBS);
  3111. return -EINVAL;
  3112. }
  3113. BUG_ON(addr & ~DMA_BIT_MASK(36));
  3114. if (unlikely(addr & ~IL_TX_DMA_MASK))
  3115. IL_ERR("Unaligned address = %llx\n",
  3116. (unsigned long long)addr);
  3117. il4965_tfd_set_tb(tfd, num_tbs, addr, len);
  3118. return 0;
  3119. }
  3120. /*
  3121. * Tell nic where to find circular buffer of Tx Frame Descriptors for
  3122. * given Tx queue, and enable the DMA channel used for that queue.
  3123. *
  3124. * 4965 supports up to 16 Tx queues in DRAM, mapped to up to 8 Tx DMA
  3125. * channels supported in hardware.
  3126. */
  3127. int il4965_hw_tx_queue_init(struct il_priv *il,
  3128. struct il_tx_queue *txq)
  3129. {
  3130. int txq_id = txq->q.id;
  3131. /* Circular buffer (TFD queue in DRAM) physical base address */
  3132. il_wr(il, FH_MEM_CBBC_QUEUE(txq_id),
  3133. txq->q.dma_addr >> 8);
  3134. return 0;
  3135. }
  3136. /******************************************************************************
  3137. *
  3138. * Generic RX handler implementations
  3139. *
  3140. ******************************************************************************/
  3141. static void il4965_hdl_alive(struct il_priv *il,
  3142. struct il_rx_buf *rxb)
  3143. {
  3144. struct il_rx_pkt *pkt = rxb_addr(rxb);
  3145. struct il_alive_resp *palive;
  3146. struct delayed_work *pwork;
  3147. palive = &pkt->u.alive_frame;
  3148. D_INFO("Alive ucode status 0x%08X revision "
  3149. "0x%01X 0x%01X\n",
  3150. palive->is_valid, palive->ver_type,
  3151. palive->ver_subtype);
  3152. if (palive->ver_subtype == INITIALIZE_SUBTYPE) {
  3153. D_INFO("Initialization Alive received.\n");
  3154. memcpy(&il->card_alive_init,
  3155. &pkt->u.alive_frame,
  3156. sizeof(struct il_init_alive_resp));
  3157. pwork = &il->init_alive_start;
  3158. } else {
  3159. D_INFO("Runtime Alive received.\n");
  3160. memcpy(&il->card_alive, &pkt->u.alive_frame,
  3161. sizeof(struct il_alive_resp));
  3162. pwork = &il->alive_start;
  3163. }
  3164. /* We delay the ALIVE response by 5ms to
  3165. * give the HW RF Kill time to activate... */
  3166. if (palive->is_valid == UCODE_VALID_OK)
  3167. queue_delayed_work(il->workqueue, pwork,
  3168. msecs_to_jiffies(5));
  3169. else
  3170. IL_WARN("uCode did not respond OK.\n");
  3171. }
  3172. /**
  3173. * il4965_bg_stats_periodic - Timer callback to queue stats
  3174. *
  3175. * This callback is provided in order to send a stats request.
  3176. *
  3177. * This timer function is continually reset to execute within
  3178. * REG_RECALIB_PERIOD seconds since the last N_STATS
  3179. * was received. We need to ensure we receive the stats in order
  3180. * to update the temperature used for calibrating the TXPOWER.
  3181. */
  3182. static void il4965_bg_stats_periodic(unsigned long data)
  3183. {
  3184. struct il_priv *il = (struct il_priv *)data;
  3185. if (test_bit(S_EXIT_PENDING, &il->status))
  3186. return;
  3187. /* dont send host command if rf-kill is on */
  3188. if (!il_is_ready_rf(il))
  3189. return;
  3190. il_send_stats_request(il, CMD_ASYNC, false);
  3191. }
  3192. static void il4965_hdl_beacon(struct il_priv *il,
  3193. struct il_rx_buf *rxb)
  3194. {
  3195. struct il_rx_pkt *pkt = rxb_addr(rxb);
  3196. struct il4965_beacon_notif *beacon =
  3197. (struct il4965_beacon_notif *)pkt->u.raw;
  3198. #ifdef CONFIG_IWLEGACY_DEBUG
  3199. u8 rate = il4965_hw_get_rate(beacon->beacon_notify_hdr.rate_n_flags);
  3200. D_RX("beacon status %x retries %d iss %d "
  3201. "tsf %d %d rate %d\n",
  3202. le32_to_cpu(beacon->beacon_notify_hdr.u.status) & TX_STATUS_MSK,
  3203. beacon->beacon_notify_hdr.failure_frame,
  3204. le32_to_cpu(beacon->ibss_mgr_status),
  3205. le32_to_cpu(beacon->high_tsf),
  3206. le32_to_cpu(beacon->low_tsf), rate);
  3207. #endif
  3208. il->ibss_manager = le32_to_cpu(beacon->ibss_mgr_status);
  3209. }
  3210. static void il4965_perform_ct_kill_task(struct il_priv *il)
  3211. {
  3212. unsigned long flags;
  3213. D_POWER("Stop all queues\n");
  3214. if (il->mac80211_registered)
  3215. ieee80211_stop_queues(il->hw);
  3216. _il_wr(il, CSR_UCODE_DRV_GP1_SET,
  3217. CSR_UCODE_DRV_GP1_REG_BIT_CT_KILL_EXIT);
  3218. _il_rd(il, CSR_UCODE_DRV_GP1);
  3219. spin_lock_irqsave(&il->reg_lock, flags);
  3220. if (!_il_grab_nic_access(il))
  3221. _il_release_nic_access(il);
  3222. spin_unlock_irqrestore(&il->reg_lock, flags);
  3223. }
  3224. /* Handle notification from uCode that card's power state is changing
  3225. * due to software, hardware, or critical temperature RFKILL */
  3226. static void il4965_hdl_card_state(struct il_priv *il,
  3227. struct il_rx_buf *rxb)
  3228. {
  3229. struct il_rx_pkt *pkt = rxb_addr(rxb);
  3230. u32 flags = le32_to_cpu(pkt->u.card_state_notif.flags);
  3231. unsigned long status = il->status;
  3232. D_RF_KILL("Card state received: HW:%s SW:%s CT:%s\n",
  3233. (flags & HW_CARD_DISABLED) ? "Kill" : "On",
  3234. (flags & SW_CARD_DISABLED) ? "Kill" : "On",
  3235. (flags & CT_CARD_DISABLED) ?
  3236. "Reached" : "Not reached");
  3237. if (flags & (SW_CARD_DISABLED | HW_CARD_DISABLED |
  3238. CT_CARD_DISABLED)) {
  3239. _il_wr(il, CSR_UCODE_DRV_GP1_SET,
  3240. CSR_UCODE_DRV_GP1_BIT_CMD_BLOCKED);
  3241. il_wr(il, HBUS_TARG_MBX_C,
  3242. HBUS_TARG_MBX_C_REG_BIT_CMD_BLOCKED);
  3243. if (!(flags & RXON_CARD_DISABLED)) {
  3244. _il_wr(il, CSR_UCODE_DRV_GP1_CLR,
  3245. CSR_UCODE_DRV_GP1_BIT_CMD_BLOCKED);
  3246. il_wr(il, HBUS_TARG_MBX_C,
  3247. HBUS_TARG_MBX_C_REG_BIT_CMD_BLOCKED);
  3248. }
  3249. }
  3250. if (flags & CT_CARD_DISABLED)
  3251. il4965_perform_ct_kill_task(il);
  3252. if (flags & HW_CARD_DISABLED)
  3253. set_bit(S_RF_KILL_HW, &il->status);
  3254. else
  3255. clear_bit(S_RF_KILL_HW, &il->status);
  3256. if (!(flags & RXON_CARD_DISABLED))
  3257. il_scan_cancel(il);
  3258. if ((test_bit(S_RF_KILL_HW, &status) !=
  3259. test_bit(S_RF_KILL_HW, &il->status)))
  3260. wiphy_rfkill_set_hw_state(il->hw->wiphy,
  3261. test_bit(S_RF_KILL_HW, &il->status));
  3262. else
  3263. wake_up(&il->wait_command_queue);
  3264. }
  3265. /**
  3266. * il4965_setup_handlers - Initialize Rx handler callbacks
  3267. *
  3268. * Setup the RX handlers for each of the reply types sent from the uCode
  3269. * to the host.
  3270. *
  3271. * This function chains into the hardware specific files for them to setup
  3272. * any hardware specific handlers as well.
  3273. */
  3274. static void il4965_setup_handlers(struct il_priv *il)
  3275. {
  3276. il->handlers[N_ALIVE] = il4965_hdl_alive;
  3277. il->handlers[N_ERROR] = il_hdl_error;
  3278. il->handlers[N_CHANNEL_SWITCH] = il_hdl_csa;
  3279. il->handlers[N_SPECTRUM_MEASUREMENT] =
  3280. il_hdl_spectrum_measurement;
  3281. il->handlers[N_PM_SLEEP] = il_hdl_pm_sleep;
  3282. il->handlers[N_PM_DEBUG_STATS] =
  3283. il_hdl_pm_debug_stats;
  3284. il->handlers[N_BEACON] = il4965_hdl_beacon;
  3285. /*
  3286. * The same handler is used for both the REPLY to a discrete
  3287. * stats request from the host as well as for the periodic
  3288. * stats notifications (after received beacons) from the uCode.
  3289. */
  3290. il->handlers[C_STATS] = il4965_hdl_c_stats;
  3291. il->handlers[N_STATS] = il4965_hdl_stats;
  3292. il_setup_rx_scan_handlers(il);
  3293. /* status change handler */
  3294. il->handlers[N_CARD_STATE] =
  3295. il4965_hdl_card_state;
  3296. il->handlers[N_MISSED_BEACONS] =
  3297. il4965_hdl_missed_beacon;
  3298. /* Rx handlers */
  3299. il->handlers[N_RX_PHY] = il4965_hdl_rx_phy;
  3300. il->handlers[N_RX_MPDU] = il4965_hdl_rx;
  3301. /* block ack */
  3302. il->handlers[N_COMPRESSED_BA] = il4965_hdl_compressed_ba;
  3303. /* Set up hardware specific Rx handlers */
  3304. il->cfg->ops->lib->handler_setup(il);
  3305. }
  3306. /**
  3307. * il4965_rx_handle - Main entry function for receiving responses from uCode
  3308. *
  3309. * Uses the il->handlers callback function array to invoke
  3310. * the appropriate handlers, including command responses,
  3311. * frame-received notifications, and other notifications.
  3312. */
  3313. void il4965_rx_handle(struct il_priv *il)
  3314. {
  3315. struct il_rx_buf *rxb;
  3316. struct il_rx_pkt *pkt;
  3317. struct il_rx_queue *rxq = &il->rxq;
  3318. u32 r, i;
  3319. int reclaim;
  3320. unsigned long flags;
  3321. u8 fill_rx = 0;
  3322. u32 count = 8;
  3323. int total_empty;
  3324. /* uCode's read idx (stored in shared DRAM) indicates the last Rx
  3325. * buffer that the driver may process (last buffer filled by ucode). */
  3326. r = le16_to_cpu(rxq->rb_stts->closed_rb_num) & 0x0FFF;
  3327. i = rxq->read;
  3328. /* Rx interrupt, but nothing sent from uCode */
  3329. if (i == r)
  3330. D_RX("r = %d, i = %d\n", r, i);
  3331. /* calculate total frames need to be restock after handling RX */
  3332. total_empty = r - rxq->write_actual;
  3333. if (total_empty < 0)
  3334. total_empty += RX_QUEUE_SIZE;
  3335. if (total_empty > (RX_QUEUE_SIZE / 2))
  3336. fill_rx = 1;
  3337. while (i != r) {
  3338. int len;
  3339. rxb = rxq->queue[i];
  3340. /* If an RXB doesn't have a Rx queue slot associated with it,
  3341. * then a bug has been introduced in the queue refilling
  3342. * routines -- catch it here */
  3343. BUG_ON(rxb == NULL);
  3344. rxq->queue[i] = NULL;
  3345. pci_unmap_page(il->pci_dev, rxb->page_dma,
  3346. PAGE_SIZE << il->hw_params.rx_page_order,
  3347. PCI_DMA_FROMDEVICE);
  3348. pkt = rxb_addr(rxb);
  3349. len = le32_to_cpu(pkt->len_n_flags) & FH_RSCSR_FRAME_SIZE_MSK;
  3350. len += sizeof(u32); /* account for status word */
  3351. /* Reclaim a command buffer only if this packet is a response
  3352. * to a (driver-originated) command.
  3353. * If the packet (e.g. Rx frame) originated from uCode,
  3354. * there is no command buffer to reclaim.
  3355. * Ucode should set SEQ_RX_FRAME bit if ucode-originated,
  3356. * but apparently a few don't get set; catch them here. */
  3357. reclaim = !(pkt->hdr.sequence & SEQ_RX_FRAME) &&
  3358. (pkt->hdr.cmd != N_RX_PHY) &&
  3359. (pkt->hdr.cmd != N_RX) &&
  3360. (pkt->hdr.cmd != N_RX_MPDU) &&
  3361. (pkt->hdr.cmd != N_COMPRESSED_BA) &&
  3362. (pkt->hdr.cmd != N_STATS) &&
  3363. (pkt->hdr.cmd != C_TX);
  3364. /* Based on type of command response or notification,
  3365. * handle those that need handling via function in
  3366. * handlers table. See il4965_setup_handlers() */
  3367. if (il->handlers[pkt->hdr.cmd]) {
  3368. D_RX("r = %d, i = %d, %s, 0x%02x\n", r,
  3369. i, il_get_cmd_string(pkt->hdr.cmd),
  3370. pkt->hdr.cmd);
  3371. il->isr_stats.handlers[pkt->hdr.cmd]++;
  3372. il->handlers[pkt->hdr.cmd] (il, rxb);
  3373. } else {
  3374. /* No handling needed */
  3375. D_RX(
  3376. "r %d i %d No handler needed for %s, 0x%02x\n",
  3377. r, i, il_get_cmd_string(pkt->hdr.cmd),
  3378. pkt->hdr.cmd);
  3379. }
  3380. /*
  3381. * XXX: After here, we should always check rxb->page
  3382. * against NULL before touching it or its virtual
  3383. * memory (pkt). Because some handler might have
  3384. * already taken or freed the pages.
  3385. */
  3386. if (reclaim) {
  3387. /* Invoke any callbacks, transfer the buffer to caller,
  3388. * and fire off the (possibly) blocking il_send_cmd()
  3389. * as we reclaim the driver command queue */
  3390. if (rxb->page)
  3391. il_tx_cmd_complete(il, rxb);
  3392. else
  3393. IL_WARN("Claim null rxb?\n");
  3394. }
  3395. /* Reuse the page if possible. For notification packets and
  3396. * SKBs that fail to Rx correctly, add them back into the
  3397. * rx_free list for reuse later. */
  3398. spin_lock_irqsave(&rxq->lock, flags);
  3399. if (rxb->page != NULL) {
  3400. rxb->page_dma = pci_map_page(il->pci_dev, rxb->page,
  3401. 0, PAGE_SIZE << il->hw_params.rx_page_order,
  3402. PCI_DMA_FROMDEVICE);
  3403. list_add_tail(&rxb->list, &rxq->rx_free);
  3404. rxq->free_count++;
  3405. } else
  3406. list_add_tail(&rxb->list, &rxq->rx_used);
  3407. spin_unlock_irqrestore(&rxq->lock, flags);
  3408. i = (i + 1) & RX_QUEUE_MASK;
  3409. /* If there are a lot of unused frames,
  3410. * restock the Rx queue so ucode wont assert. */
  3411. if (fill_rx) {
  3412. count++;
  3413. if (count >= 8) {
  3414. rxq->read = i;
  3415. il4965_rx_replenish_now(il);
  3416. count = 0;
  3417. }
  3418. }
  3419. }
  3420. /* Backtrack one entry */
  3421. rxq->read = i;
  3422. if (fill_rx)
  3423. il4965_rx_replenish_now(il);
  3424. else
  3425. il4965_rx_queue_restock(il);
  3426. }
  3427. /* call this function to flush any scheduled tasklet */
  3428. static inline void il4965_synchronize_irq(struct il_priv *il)
  3429. {
  3430. /* wait to make sure we flush pending tasklet*/
  3431. synchronize_irq(il->pci_dev->irq);
  3432. tasklet_kill(&il->irq_tasklet);
  3433. }
  3434. static void il4965_irq_tasklet(struct il_priv *il)
  3435. {
  3436. u32 inta, handled = 0;
  3437. u32 inta_fh;
  3438. unsigned long flags;
  3439. u32 i;
  3440. #ifdef CONFIG_IWLEGACY_DEBUG
  3441. u32 inta_mask;
  3442. #endif
  3443. spin_lock_irqsave(&il->lock, flags);
  3444. /* Ack/clear/reset pending uCode interrupts.
  3445. * Note: Some bits in CSR_INT are "OR" of bits in CSR_FH_INT_STATUS,
  3446. * and will clear only when CSR_FH_INT_STATUS gets cleared. */
  3447. inta = _il_rd(il, CSR_INT);
  3448. _il_wr(il, CSR_INT, inta);
  3449. /* Ack/clear/reset pending flow-handler (DMA) interrupts.
  3450. * Any new interrupts that happen after this, either while we're
  3451. * in this tasklet, or later, will show up in next ISR/tasklet. */
  3452. inta_fh = _il_rd(il, CSR_FH_INT_STATUS);
  3453. _il_wr(il, CSR_FH_INT_STATUS, inta_fh);
  3454. #ifdef CONFIG_IWLEGACY_DEBUG
  3455. if (il_get_debug_level(il) & IL_DL_ISR) {
  3456. /* just for debug */
  3457. inta_mask = _il_rd(il, CSR_INT_MASK);
  3458. D_ISR("inta 0x%08x, enabled 0x%08x, fh 0x%08x\n",
  3459. inta, inta_mask, inta_fh);
  3460. }
  3461. #endif
  3462. spin_unlock_irqrestore(&il->lock, flags);
  3463. /* Since CSR_INT and CSR_FH_INT_STATUS reads and clears are not
  3464. * atomic, make sure that inta covers all the interrupts that
  3465. * we've discovered, even if FH interrupt came in just after
  3466. * reading CSR_INT. */
  3467. if (inta_fh & CSR49_FH_INT_RX_MASK)
  3468. inta |= CSR_INT_BIT_FH_RX;
  3469. if (inta_fh & CSR49_FH_INT_TX_MASK)
  3470. inta |= CSR_INT_BIT_FH_TX;
  3471. /* Now service all interrupt bits discovered above. */
  3472. if (inta & CSR_INT_BIT_HW_ERR) {
  3473. IL_ERR("Hardware error detected. Restarting.\n");
  3474. /* Tell the device to stop sending interrupts */
  3475. il_disable_interrupts(il);
  3476. il->isr_stats.hw++;
  3477. il_irq_handle_error(il);
  3478. handled |= CSR_INT_BIT_HW_ERR;
  3479. return;
  3480. }
  3481. #ifdef CONFIG_IWLEGACY_DEBUG
  3482. if (il_get_debug_level(il) & (IL_DL_ISR)) {
  3483. /* NIC fires this, but we don't use it, redundant with WAKEUP */
  3484. if (inta & CSR_INT_BIT_SCD) {
  3485. D_ISR("Scheduler finished to transmit "
  3486. "the frame/frames.\n");
  3487. il->isr_stats.sch++;
  3488. }
  3489. /* Alive notification via Rx interrupt will do the real work */
  3490. if (inta & CSR_INT_BIT_ALIVE) {
  3491. D_ISR("Alive interrupt\n");
  3492. il->isr_stats.alive++;
  3493. }
  3494. }
  3495. #endif
  3496. /* Safely ignore these bits for debug checks below */
  3497. inta &= ~(CSR_INT_BIT_SCD | CSR_INT_BIT_ALIVE);
  3498. /* HW RF KILL switch toggled */
  3499. if (inta & CSR_INT_BIT_RF_KILL) {
  3500. int hw_rf_kill = 0;
  3501. if (!(_il_rd(il, CSR_GP_CNTRL) &
  3502. CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW))
  3503. hw_rf_kill = 1;
  3504. IL_WARN("RF_KILL bit toggled to %s.\n",
  3505. hw_rf_kill ? "disable radio" : "enable radio");
  3506. il->isr_stats.rfkill++;
  3507. /* driver only loads ucode once setting the interface up.
  3508. * the driver allows loading the ucode even if the radio
  3509. * is killed. Hence update the killswitch state here. The
  3510. * rfkill handler will care about restarting if needed.
  3511. */
  3512. if (!test_bit(S_ALIVE, &il->status)) {
  3513. if (hw_rf_kill)
  3514. set_bit(S_RF_KILL_HW, &il->status);
  3515. else
  3516. clear_bit(S_RF_KILL_HW, &il->status);
  3517. wiphy_rfkill_set_hw_state(il->hw->wiphy, hw_rf_kill);
  3518. }
  3519. handled |= CSR_INT_BIT_RF_KILL;
  3520. }
  3521. /* Chip got too hot and stopped itself */
  3522. if (inta & CSR_INT_BIT_CT_KILL) {
  3523. IL_ERR("Microcode CT kill error detected.\n");
  3524. il->isr_stats.ctkill++;
  3525. handled |= CSR_INT_BIT_CT_KILL;
  3526. }
  3527. /* Error detected by uCode */
  3528. if (inta & CSR_INT_BIT_SW_ERR) {
  3529. IL_ERR("Microcode SW error detected. "
  3530. " Restarting 0x%X.\n", inta);
  3531. il->isr_stats.sw++;
  3532. il_irq_handle_error(il);
  3533. handled |= CSR_INT_BIT_SW_ERR;
  3534. }
  3535. /*
  3536. * uCode wakes up after power-down sleep.
  3537. * Tell device about any new tx or host commands enqueued,
  3538. * and about any Rx buffers made available while asleep.
  3539. */
  3540. if (inta & CSR_INT_BIT_WAKEUP) {
  3541. D_ISR("Wakeup interrupt\n");
  3542. il_rx_queue_update_write_ptr(il, &il->rxq);
  3543. for (i = 0; i < il->hw_params.max_txq_num; i++)
  3544. il_txq_update_write_ptr(il, &il->txq[i]);
  3545. il->isr_stats.wakeup++;
  3546. handled |= CSR_INT_BIT_WAKEUP;
  3547. }
  3548. /* All uCode command responses, including Tx command responses,
  3549. * Rx "responses" (frame-received notification), and other
  3550. * notifications from uCode come through here*/
  3551. if (inta & (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX)) {
  3552. il4965_rx_handle(il);
  3553. il->isr_stats.rx++;
  3554. handled |= (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX);
  3555. }
  3556. /* This "Tx" DMA channel is used only for loading uCode */
  3557. if (inta & CSR_INT_BIT_FH_TX) {
  3558. D_ISR("uCode load interrupt\n");
  3559. il->isr_stats.tx++;
  3560. handled |= CSR_INT_BIT_FH_TX;
  3561. /* Wake up uCode load routine, now that load is complete */
  3562. il->ucode_write_complete = 1;
  3563. wake_up(&il->wait_command_queue);
  3564. }
  3565. if (inta & ~handled) {
  3566. IL_ERR("Unhandled INTA bits 0x%08x\n", inta & ~handled);
  3567. il->isr_stats.unhandled++;
  3568. }
  3569. if (inta & ~(il->inta_mask)) {
  3570. IL_WARN("Disabled INTA bits 0x%08x were pending\n",
  3571. inta & ~il->inta_mask);
  3572. IL_WARN(" with FH_INT = 0x%08x\n", inta_fh);
  3573. }
  3574. /* Re-enable all interrupts */
  3575. /* only Re-enable if disabled by irq */
  3576. if (test_bit(S_INT_ENABLED, &il->status))
  3577. il_enable_interrupts(il);
  3578. /* Re-enable RF_KILL if it occurred */
  3579. else if (handled & CSR_INT_BIT_RF_KILL)
  3580. il_enable_rfkill_int(il);
  3581. #ifdef CONFIG_IWLEGACY_DEBUG
  3582. if (il_get_debug_level(il) & (IL_DL_ISR)) {
  3583. inta = _il_rd(il, CSR_INT);
  3584. inta_mask = _il_rd(il, CSR_INT_MASK);
  3585. inta_fh = _il_rd(il, CSR_FH_INT_STATUS);
  3586. D_ISR(
  3587. "End inta 0x%08x, enabled 0x%08x, fh 0x%08x, "
  3588. "flags 0x%08lx\n", inta, inta_mask, inta_fh, flags);
  3589. }
  3590. #endif
  3591. }
  3592. /*****************************************************************************
  3593. *
  3594. * sysfs attributes
  3595. *
  3596. *****************************************************************************/
  3597. #ifdef CONFIG_IWLEGACY_DEBUG
  3598. /*
  3599. * The following adds a new attribute to the sysfs representation
  3600. * of this device driver (i.e. a new file in /sys/class/net/wlan0/device/)
  3601. * used for controlling the debug level.
  3602. *
  3603. * See the level definitions in iwl for details.
  3604. *
  3605. * The debug_level being managed using sysfs below is a per device debug
  3606. * level that is used instead of the global debug level if it (the per
  3607. * device debug level) is set.
  3608. */
  3609. static ssize_t il4965_show_debug_level(struct device *d,
  3610. struct device_attribute *attr, char *buf)
  3611. {
  3612. struct il_priv *il = dev_get_drvdata(d);
  3613. return sprintf(buf, "0x%08X\n", il_get_debug_level(il));
  3614. }
  3615. static ssize_t il4965_store_debug_level(struct device *d,
  3616. struct device_attribute *attr,
  3617. const char *buf, size_t count)
  3618. {
  3619. struct il_priv *il = dev_get_drvdata(d);
  3620. unsigned long val;
  3621. int ret;
  3622. ret = strict_strtoul(buf, 0, &val);
  3623. if (ret)
  3624. IL_ERR("%s is not in hex or decimal form.\n", buf);
  3625. else {
  3626. il->debug_level = val;
  3627. if (il_alloc_traffic_mem(il))
  3628. IL_ERR(
  3629. "Not enough memory to generate traffic log\n");
  3630. }
  3631. return strnlen(buf, count);
  3632. }
  3633. static DEVICE_ATTR(debug_level, S_IWUSR | S_IRUGO,
  3634. il4965_show_debug_level, il4965_store_debug_level);
  3635. #endif /* CONFIG_IWLEGACY_DEBUG */
  3636. static ssize_t il4965_show_temperature(struct device *d,
  3637. struct device_attribute *attr, char *buf)
  3638. {
  3639. struct il_priv *il = dev_get_drvdata(d);
  3640. if (!il_is_alive(il))
  3641. return -EAGAIN;
  3642. return sprintf(buf, "%d\n", il->temperature);
  3643. }
  3644. static DEVICE_ATTR(temperature, S_IRUGO, il4965_show_temperature, NULL);
  3645. static ssize_t il4965_show_tx_power(struct device *d,
  3646. struct device_attribute *attr, char *buf)
  3647. {
  3648. struct il_priv *il = dev_get_drvdata(d);
  3649. if (!il_is_ready_rf(il))
  3650. return sprintf(buf, "off\n");
  3651. else
  3652. return sprintf(buf, "%d\n", il->tx_power_user_lmt);
  3653. }
  3654. static ssize_t il4965_store_tx_power(struct device *d,
  3655. struct device_attribute *attr,
  3656. const char *buf, size_t count)
  3657. {
  3658. struct il_priv *il = dev_get_drvdata(d);
  3659. unsigned long val;
  3660. int ret;
  3661. ret = strict_strtoul(buf, 10, &val);
  3662. if (ret)
  3663. IL_INFO("%s is not in decimal form.\n", buf);
  3664. else {
  3665. ret = il_set_tx_power(il, val, false);
  3666. if (ret)
  3667. IL_ERR("failed setting tx power (0x%d).\n",
  3668. ret);
  3669. else
  3670. ret = count;
  3671. }
  3672. return ret;
  3673. }
  3674. static DEVICE_ATTR(tx_power, S_IWUSR | S_IRUGO,
  3675. il4965_show_tx_power, il4965_store_tx_power);
  3676. static struct attribute *il_sysfs_entries[] = {
  3677. &dev_attr_temperature.attr,
  3678. &dev_attr_tx_power.attr,
  3679. #ifdef CONFIG_IWLEGACY_DEBUG
  3680. &dev_attr_debug_level.attr,
  3681. #endif
  3682. NULL
  3683. };
  3684. static struct attribute_group il_attribute_group = {
  3685. .name = NULL, /* put in device directory */
  3686. .attrs = il_sysfs_entries,
  3687. };
  3688. /******************************************************************************
  3689. *
  3690. * uCode download functions
  3691. *
  3692. ******************************************************************************/
  3693. static void il4965_dealloc_ucode_pci(struct il_priv *il)
  3694. {
  3695. il_free_fw_desc(il->pci_dev, &il->ucode_code);
  3696. il_free_fw_desc(il->pci_dev, &il->ucode_data);
  3697. il_free_fw_desc(il->pci_dev, &il->ucode_data_backup);
  3698. il_free_fw_desc(il->pci_dev, &il->ucode_init);
  3699. il_free_fw_desc(il->pci_dev, &il->ucode_init_data);
  3700. il_free_fw_desc(il->pci_dev, &il->ucode_boot);
  3701. }
  3702. static void il4965_nic_start(struct il_priv *il)
  3703. {
  3704. /* Remove all resets to allow NIC to operate */
  3705. _il_wr(il, CSR_RESET, 0);
  3706. }
  3707. static void il4965_ucode_callback(const struct firmware *ucode_raw,
  3708. void *context);
  3709. static int il4965_mac_setup_register(struct il_priv *il,
  3710. u32 max_probe_length);
  3711. static int __must_check il4965_request_firmware(struct il_priv *il, bool first)
  3712. {
  3713. const char *name_pre = il->cfg->fw_name_pre;
  3714. char tag[8];
  3715. if (first) {
  3716. il->fw_idx = il->cfg->ucode_api_max;
  3717. sprintf(tag, "%d", il->fw_idx);
  3718. } else {
  3719. il->fw_idx--;
  3720. sprintf(tag, "%d", il->fw_idx);
  3721. }
  3722. if (il->fw_idx < il->cfg->ucode_api_min) {
  3723. IL_ERR("no suitable firmware found!\n");
  3724. return -ENOENT;
  3725. }
  3726. sprintf(il->firmware_name, "%s%s%s", name_pre, tag, ".ucode");
  3727. D_INFO("attempting to load firmware '%s'\n",
  3728. il->firmware_name);
  3729. return request_firmware_nowait(THIS_MODULE, 1, il->firmware_name,
  3730. &il->pci_dev->dev, GFP_KERNEL, il,
  3731. il4965_ucode_callback);
  3732. }
  3733. struct il4965_firmware_pieces {
  3734. const void *inst, *data, *init, *init_data, *boot;
  3735. size_t inst_size, data_size, init_size, init_data_size, boot_size;
  3736. };
  3737. static int il4965_load_firmware(struct il_priv *il,
  3738. const struct firmware *ucode_raw,
  3739. struct il4965_firmware_pieces *pieces)
  3740. {
  3741. struct il_ucode_header *ucode = (void *)ucode_raw->data;
  3742. u32 api_ver, hdr_size;
  3743. const u8 *src;
  3744. il->ucode_ver = le32_to_cpu(ucode->ver);
  3745. api_ver = IL_UCODE_API(il->ucode_ver);
  3746. switch (api_ver) {
  3747. default:
  3748. case 0:
  3749. case 1:
  3750. case 2:
  3751. hdr_size = 24;
  3752. if (ucode_raw->size < hdr_size) {
  3753. IL_ERR("File size too small!\n");
  3754. return -EINVAL;
  3755. }
  3756. pieces->inst_size = le32_to_cpu(ucode->v1.inst_size);
  3757. pieces->data_size = le32_to_cpu(ucode->v1.data_size);
  3758. pieces->init_size = le32_to_cpu(ucode->v1.init_size);
  3759. pieces->init_data_size =
  3760. le32_to_cpu(ucode->v1.init_data_size);
  3761. pieces->boot_size = le32_to_cpu(ucode->v1.boot_size);
  3762. src = ucode->v1.data;
  3763. break;
  3764. }
  3765. /* Verify size of file vs. image size info in file's header */
  3766. if (ucode_raw->size != hdr_size + pieces->inst_size +
  3767. pieces->data_size + pieces->init_size +
  3768. pieces->init_data_size + pieces->boot_size) {
  3769. IL_ERR(
  3770. "uCode file size %d does not match expected size\n",
  3771. (int)ucode_raw->size);
  3772. return -EINVAL;
  3773. }
  3774. pieces->inst = src;
  3775. src += pieces->inst_size;
  3776. pieces->data = src;
  3777. src += pieces->data_size;
  3778. pieces->init = src;
  3779. src += pieces->init_size;
  3780. pieces->init_data = src;
  3781. src += pieces->init_data_size;
  3782. pieces->boot = src;
  3783. src += pieces->boot_size;
  3784. return 0;
  3785. }
  3786. /**
  3787. * il4965_ucode_callback - callback when firmware was loaded
  3788. *
  3789. * If loaded successfully, copies the firmware into buffers
  3790. * for the card to fetch (via DMA).
  3791. */
  3792. static void
  3793. il4965_ucode_callback(const struct firmware *ucode_raw, void *context)
  3794. {
  3795. struct il_priv *il = context;
  3796. struct il_ucode_header *ucode;
  3797. int err;
  3798. struct il4965_firmware_pieces pieces;
  3799. const unsigned int api_max = il->cfg->ucode_api_max;
  3800. const unsigned int api_min = il->cfg->ucode_api_min;
  3801. u32 api_ver;
  3802. u32 max_probe_length = 200;
  3803. u32 standard_phy_calibration_size =
  3804. IL_DEFAULT_STANDARD_PHY_CALIBRATE_TBL_SIZE;
  3805. memset(&pieces, 0, sizeof(pieces));
  3806. if (!ucode_raw) {
  3807. if (il->fw_idx <= il->cfg->ucode_api_max)
  3808. IL_ERR(
  3809. "request for firmware file '%s' failed.\n",
  3810. il->firmware_name);
  3811. goto try_again;
  3812. }
  3813. D_INFO("Loaded firmware file '%s' (%zd bytes).\n",
  3814. il->firmware_name, ucode_raw->size);
  3815. /* Make sure that we got at least the API version number */
  3816. if (ucode_raw->size < 4) {
  3817. IL_ERR("File size way too small!\n");
  3818. goto try_again;
  3819. }
  3820. /* Data from ucode file: header followed by uCode images */
  3821. ucode = (struct il_ucode_header *)ucode_raw->data;
  3822. err = il4965_load_firmware(il, ucode_raw, &pieces);
  3823. if (err)
  3824. goto try_again;
  3825. api_ver = IL_UCODE_API(il->ucode_ver);
  3826. /*
  3827. * api_ver should match the api version forming part of the
  3828. * firmware filename ... but we don't check for that and only rely
  3829. * on the API version read from firmware header from here on forward
  3830. */
  3831. if (api_ver < api_min || api_ver > api_max) {
  3832. IL_ERR(
  3833. "Driver unable to support your firmware API. "
  3834. "Driver supports v%u, firmware is v%u.\n",
  3835. api_max, api_ver);
  3836. goto try_again;
  3837. }
  3838. if (api_ver != api_max)
  3839. IL_ERR(
  3840. "Firmware has old API version. Expected v%u, "
  3841. "got v%u. New firmware can be obtained "
  3842. "from http://www.intellinuxwireless.org.\n",
  3843. api_max, api_ver);
  3844. IL_INFO("loaded firmware version %u.%u.%u.%u\n",
  3845. IL_UCODE_MAJOR(il->ucode_ver),
  3846. IL_UCODE_MINOR(il->ucode_ver),
  3847. IL_UCODE_API(il->ucode_ver),
  3848. IL_UCODE_SERIAL(il->ucode_ver));
  3849. snprintf(il->hw->wiphy->fw_version,
  3850. sizeof(il->hw->wiphy->fw_version),
  3851. "%u.%u.%u.%u",
  3852. IL_UCODE_MAJOR(il->ucode_ver),
  3853. IL_UCODE_MINOR(il->ucode_ver),
  3854. IL_UCODE_API(il->ucode_ver),
  3855. IL_UCODE_SERIAL(il->ucode_ver));
  3856. /*
  3857. * For any of the failures below (before allocating pci memory)
  3858. * we will try to load a version with a smaller API -- maybe the
  3859. * user just got a corrupted version of the latest API.
  3860. */
  3861. D_INFO("f/w package hdr ucode version raw = 0x%x\n",
  3862. il->ucode_ver);
  3863. D_INFO("f/w package hdr runtime inst size = %Zd\n",
  3864. pieces.inst_size);
  3865. D_INFO("f/w package hdr runtime data size = %Zd\n",
  3866. pieces.data_size);
  3867. D_INFO("f/w package hdr init inst size = %Zd\n",
  3868. pieces.init_size);
  3869. D_INFO("f/w package hdr init data size = %Zd\n",
  3870. pieces.init_data_size);
  3871. D_INFO("f/w package hdr boot inst size = %Zd\n",
  3872. pieces.boot_size);
  3873. /* Verify that uCode images will fit in card's SRAM */
  3874. if (pieces.inst_size > il->hw_params.max_inst_size) {
  3875. IL_ERR("uCode instr len %Zd too large to fit in\n",
  3876. pieces.inst_size);
  3877. goto try_again;
  3878. }
  3879. if (pieces.data_size > il->hw_params.max_data_size) {
  3880. IL_ERR("uCode data len %Zd too large to fit in\n",
  3881. pieces.data_size);
  3882. goto try_again;
  3883. }
  3884. if (pieces.init_size > il->hw_params.max_inst_size) {
  3885. IL_ERR("uCode init instr len %Zd too large to fit in\n",
  3886. pieces.init_size);
  3887. goto try_again;
  3888. }
  3889. if (pieces.init_data_size > il->hw_params.max_data_size) {
  3890. IL_ERR("uCode init data len %Zd too large to fit in\n",
  3891. pieces.init_data_size);
  3892. goto try_again;
  3893. }
  3894. if (pieces.boot_size > il->hw_params.max_bsm_size) {
  3895. IL_ERR("uCode boot instr len %Zd too large to fit in\n",
  3896. pieces.boot_size);
  3897. goto try_again;
  3898. }
  3899. /* Allocate ucode buffers for card's bus-master loading ... */
  3900. /* Runtime instructions and 2 copies of data:
  3901. * 1) unmodified from disk
  3902. * 2) backup cache for save/restore during power-downs */
  3903. il->ucode_code.len = pieces.inst_size;
  3904. il_alloc_fw_desc(il->pci_dev, &il->ucode_code);
  3905. il->ucode_data.len = pieces.data_size;
  3906. il_alloc_fw_desc(il->pci_dev, &il->ucode_data);
  3907. il->ucode_data_backup.len = pieces.data_size;
  3908. il_alloc_fw_desc(il->pci_dev, &il->ucode_data_backup);
  3909. if (!il->ucode_code.v_addr || !il->ucode_data.v_addr ||
  3910. !il->ucode_data_backup.v_addr)
  3911. goto err_pci_alloc;
  3912. /* Initialization instructions and data */
  3913. if (pieces.init_size && pieces.init_data_size) {
  3914. il->ucode_init.len = pieces.init_size;
  3915. il_alloc_fw_desc(il->pci_dev, &il->ucode_init);
  3916. il->ucode_init_data.len = pieces.init_data_size;
  3917. il_alloc_fw_desc(il->pci_dev, &il->ucode_init_data);
  3918. if (!il->ucode_init.v_addr || !il->ucode_init_data.v_addr)
  3919. goto err_pci_alloc;
  3920. }
  3921. /* Bootstrap (instructions only, no data) */
  3922. if (pieces.boot_size) {
  3923. il->ucode_boot.len = pieces.boot_size;
  3924. il_alloc_fw_desc(il->pci_dev, &il->ucode_boot);
  3925. if (!il->ucode_boot.v_addr)
  3926. goto err_pci_alloc;
  3927. }
  3928. /* Now that we can no longer fail, copy information */
  3929. il->sta_key_max_num = STA_KEY_MAX_NUM;
  3930. /* Copy images into buffers for card's bus-master reads ... */
  3931. /* Runtime instructions (first block of data in file) */
  3932. D_INFO("Copying (but not loading) uCode instr len %Zd\n",
  3933. pieces.inst_size);
  3934. memcpy(il->ucode_code.v_addr, pieces.inst, pieces.inst_size);
  3935. D_INFO("uCode instr buf vaddr = 0x%p, paddr = 0x%08x\n",
  3936. il->ucode_code.v_addr, (u32)il->ucode_code.p_addr);
  3937. /*
  3938. * Runtime data
  3939. * NOTE: Copy into backup buffer will be done in il_up()
  3940. */
  3941. D_INFO("Copying (but not loading) uCode data len %Zd\n",
  3942. pieces.data_size);
  3943. memcpy(il->ucode_data.v_addr, pieces.data, pieces.data_size);
  3944. memcpy(il->ucode_data_backup.v_addr, pieces.data, pieces.data_size);
  3945. /* Initialization instructions */
  3946. if (pieces.init_size) {
  3947. D_INFO(
  3948. "Copying (but not loading) init instr len %Zd\n",
  3949. pieces.init_size);
  3950. memcpy(il->ucode_init.v_addr, pieces.init, pieces.init_size);
  3951. }
  3952. /* Initialization data */
  3953. if (pieces.init_data_size) {
  3954. D_INFO(
  3955. "Copying (but not loading) init data len %Zd\n",
  3956. pieces.init_data_size);
  3957. memcpy(il->ucode_init_data.v_addr, pieces.init_data,
  3958. pieces.init_data_size);
  3959. }
  3960. /* Bootstrap instructions */
  3961. D_INFO("Copying (but not loading) boot instr len %Zd\n",
  3962. pieces.boot_size);
  3963. memcpy(il->ucode_boot.v_addr, pieces.boot, pieces.boot_size);
  3964. /*
  3965. * figure out the offset of chain noise reset and gain commands
  3966. * base on the size of standard phy calibration commands table size
  3967. */
  3968. il->_4965.phy_calib_chain_noise_reset_cmd =
  3969. standard_phy_calibration_size;
  3970. il->_4965.phy_calib_chain_noise_gain_cmd =
  3971. standard_phy_calibration_size + 1;
  3972. /**************************************************
  3973. * This is still part of probe() in a sense...
  3974. *
  3975. * 9. Setup and register with mac80211 and debugfs
  3976. **************************************************/
  3977. err = il4965_mac_setup_register(il, max_probe_length);
  3978. if (err)
  3979. goto out_unbind;
  3980. err = il_dbgfs_register(il, DRV_NAME);
  3981. if (err)
  3982. IL_ERR(
  3983. "failed to create debugfs files. Ignoring error: %d\n", err);
  3984. err = sysfs_create_group(&il->pci_dev->dev.kobj,
  3985. &il_attribute_group);
  3986. if (err) {
  3987. IL_ERR("failed to create sysfs device attributes\n");
  3988. goto out_unbind;
  3989. }
  3990. /* We have our copies now, allow OS release its copies */
  3991. release_firmware(ucode_raw);
  3992. complete(&il->_4965.firmware_loading_complete);
  3993. return;
  3994. try_again:
  3995. /* try next, if any */
  3996. if (il4965_request_firmware(il, false))
  3997. goto out_unbind;
  3998. release_firmware(ucode_raw);
  3999. return;
  4000. err_pci_alloc:
  4001. IL_ERR("failed to allocate pci memory\n");
  4002. il4965_dealloc_ucode_pci(il);
  4003. out_unbind:
  4004. complete(&il->_4965.firmware_loading_complete);
  4005. device_release_driver(&il->pci_dev->dev);
  4006. release_firmware(ucode_raw);
  4007. }
  4008. static const char * const desc_lookup_text[] = {
  4009. "OK",
  4010. "FAIL",
  4011. "BAD_PARAM",
  4012. "BAD_CHECKSUM",
  4013. "NMI_INTERRUPT_WDG",
  4014. "SYSASSERT",
  4015. "FATAL_ERROR",
  4016. "BAD_COMMAND",
  4017. "HW_ERROR_TUNE_LOCK",
  4018. "HW_ERROR_TEMPERATURE",
  4019. "ILLEGAL_CHAN_FREQ",
  4020. "VCC_NOT_STBL",
  4021. "FH_ERROR",
  4022. "NMI_INTERRUPT_HOST",
  4023. "NMI_INTERRUPT_ACTION_PT",
  4024. "NMI_INTERRUPT_UNKNOWN",
  4025. "UCODE_VERSION_MISMATCH",
  4026. "HW_ERROR_ABS_LOCK",
  4027. "HW_ERROR_CAL_LOCK_FAIL",
  4028. "NMI_INTERRUPT_INST_ACTION_PT",
  4029. "NMI_INTERRUPT_DATA_ACTION_PT",
  4030. "NMI_TRM_HW_ER",
  4031. "NMI_INTERRUPT_TRM",
  4032. "NMI_INTERRUPT_BREAK_POINT",
  4033. "DEBUG_0",
  4034. "DEBUG_1",
  4035. "DEBUG_2",
  4036. "DEBUG_3",
  4037. };
  4038. static struct { char *name; u8 num; } advanced_lookup[] = {
  4039. { "NMI_INTERRUPT_WDG", 0x34 },
  4040. { "SYSASSERT", 0x35 },
  4041. { "UCODE_VERSION_MISMATCH", 0x37 },
  4042. { "BAD_COMMAND", 0x38 },
  4043. { "NMI_INTERRUPT_DATA_ACTION_PT", 0x3C },
  4044. { "FATAL_ERROR", 0x3D },
  4045. { "NMI_TRM_HW_ERR", 0x46 },
  4046. { "NMI_INTERRUPT_TRM", 0x4C },
  4047. { "NMI_INTERRUPT_BREAK_POINT", 0x54 },
  4048. { "NMI_INTERRUPT_WDG_RXF_FULL", 0x5C },
  4049. { "NMI_INTERRUPT_WDG_NO_RBD_RXF_FULL", 0x64 },
  4050. { "NMI_INTERRUPT_HOST", 0x66 },
  4051. { "NMI_INTERRUPT_ACTION_PT", 0x7C },
  4052. { "NMI_INTERRUPT_UNKNOWN", 0x84 },
  4053. { "NMI_INTERRUPT_INST_ACTION_PT", 0x86 },
  4054. { "ADVANCED_SYSASSERT", 0 },
  4055. };
  4056. static const char *il4965_desc_lookup(u32 num)
  4057. {
  4058. int i;
  4059. int max = ARRAY_SIZE(desc_lookup_text);
  4060. if (num < max)
  4061. return desc_lookup_text[num];
  4062. max = ARRAY_SIZE(advanced_lookup) - 1;
  4063. for (i = 0; i < max; i++) {
  4064. if (advanced_lookup[i].num == num)
  4065. break;
  4066. }
  4067. return advanced_lookup[i].name;
  4068. }
  4069. #define ERROR_START_OFFSET (1 * sizeof(u32))
  4070. #define ERROR_ELEM_SIZE (7 * sizeof(u32))
  4071. void il4965_dump_nic_error_log(struct il_priv *il)
  4072. {
  4073. u32 data2, line;
  4074. u32 desc, time, count, base, data1;
  4075. u32 blink1, blink2, ilink1, ilink2;
  4076. u32 pc, hcmd;
  4077. if (il->ucode_type == UCODE_INIT) {
  4078. base = le32_to_cpu(il->card_alive_init.error_event_table_ptr);
  4079. } else {
  4080. base = le32_to_cpu(il->card_alive.error_event_table_ptr);
  4081. }
  4082. if (!il->cfg->ops->lib->is_valid_rtc_data_addr(base)) {
  4083. IL_ERR(
  4084. "Not valid error log pointer 0x%08X for %s uCode\n",
  4085. base, (il->ucode_type == UCODE_INIT) ? "Init" : "RT");
  4086. return;
  4087. }
  4088. count = il_read_targ_mem(il, base);
  4089. if (ERROR_START_OFFSET <= count * ERROR_ELEM_SIZE) {
  4090. IL_ERR("Start IWL Error Log Dump:\n");
  4091. IL_ERR("Status: 0x%08lX, count: %d\n",
  4092. il->status, count);
  4093. }
  4094. desc = il_read_targ_mem(il, base + 1 * sizeof(u32));
  4095. il->isr_stats.err_code = desc;
  4096. pc = il_read_targ_mem(il, base + 2 * sizeof(u32));
  4097. blink1 = il_read_targ_mem(il, base + 3 * sizeof(u32));
  4098. blink2 = il_read_targ_mem(il, base + 4 * sizeof(u32));
  4099. ilink1 = il_read_targ_mem(il, base + 5 * sizeof(u32));
  4100. ilink2 = il_read_targ_mem(il, base + 6 * sizeof(u32));
  4101. data1 = il_read_targ_mem(il, base + 7 * sizeof(u32));
  4102. data2 = il_read_targ_mem(il, base + 8 * sizeof(u32));
  4103. line = il_read_targ_mem(il, base + 9 * sizeof(u32));
  4104. time = il_read_targ_mem(il, base + 11 * sizeof(u32));
  4105. hcmd = il_read_targ_mem(il, base + 22 * sizeof(u32));
  4106. IL_ERR("Desc Time "
  4107. "data1 data2 line\n");
  4108. IL_ERR("%-28s (0x%04X) %010u 0x%08X 0x%08X %u\n",
  4109. il4965_desc_lookup(desc), desc, time, data1, data2, line);
  4110. IL_ERR("pc blink1 blink2 ilink1 ilink2 hcmd\n");
  4111. IL_ERR("0x%05X 0x%05X 0x%05X 0x%05X 0x%05X 0x%05X\n",
  4112. pc, blink1, blink2, ilink1, ilink2, hcmd);
  4113. }
  4114. static void il4965_rf_kill_ct_config(struct il_priv *il)
  4115. {
  4116. struct il_ct_kill_config cmd;
  4117. unsigned long flags;
  4118. int ret = 0;
  4119. spin_lock_irqsave(&il->lock, flags);
  4120. _il_wr(il, CSR_UCODE_DRV_GP1_CLR,
  4121. CSR_UCODE_DRV_GP1_REG_BIT_CT_KILL_EXIT);
  4122. spin_unlock_irqrestore(&il->lock, flags);
  4123. cmd.critical_temperature_R =
  4124. cpu_to_le32(il->hw_params.ct_kill_threshold);
  4125. ret = il_send_cmd_pdu(il, C_CT_KILL_CONFIG,
  4126. sizeof(cmd), &cmd);
  4127. if (ret)
  4128. IL_ERR("C_CT_KILL_CONFIG failed\n");
  4129. else
  4130. D_INFO("C_CT_KILL_CONFIG "
  4131. "succeeded, "
  4132. "critical temperature is %d\n",
  4133. il->hw_params.ct_kill_threshold);
  4134. }
  4135. static const s8 default_queue_to_tx_fifo[] = {
  4136. IL_TX_FIFO_VO,
  4137. IL_TX_FIFO_VI,
  4138. IL_TX_FIFO_BE,
  4139. IL_TX_FIFO_BK,
  4140. IL49_CMD_FIFO_NUM,
  4141. IL_TX_FIFO_UNUSED,
  4142. IL_TX_FIFO_UNUSED,
  4143. };
  4144. #define IL_MASK(lo, hi) ((1 << (hi)) | ((1 << (hi)) - (1 << (lo))))
  4145. static int il4965_alive_notify(struct il_priv *il)
  4146. {
  4147. u32 a;
  4148. unsigned long flags;
  4149. int i, chan;
  4150. u32 reg_val;
  4151. spin_lock_irqsave(&il->lock, flags);
  4152. /* Clear 4965's internal Tx Scheduler data base */
  4153. il->scd_base_addr = il_rd_prph(il,
  4154. IL49_SCD_SRAM_BASE_ADDR);
  4155. a = il->scd_base_addr + IL49_SCD_CONTEXT_DATA_OFFSET;
  4156. for (; a < il->scd_base_addr + IL49_SCD_TX_STTS_BITMAP_OFFSET; a += 4)
  4157. il_write_targ_mem(il, a, 0);
  4158. for (; a < il->scd_base_addr + IL49_SCD_TRANSLATE_TBL_OFFSET; a += 4)
  4159. il_write_targ_mem(il, a, 0);
  4160. for (; a < il->scd_base_addr +
  4161. IL49_SCD_TRANSLATE_TBL_OFFSET_QUEUE(il->hw_params.max_txq_num); a += 4)
  4162. il_write_targ_mem(il, a, 0);
  4163. /* Tel 4965 where to find Tx byte count tables */
  4164. il_wr_prph(il, IL49_SCD_DRAM_BASE_ADDR,
  4165. il->scd_bc_tbls.dma >> 10);
  4166. /* Enable DMA channel */
  4167. for (chan = 0; chan < FH49_TCSR_CHNL_NUM ; chan++)
  4168. il_wr(il,
  4169. FH_TCSR_CHNL_TX_CONFIG_REG(chan),
  4170. FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE |
  4171. FH_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_ENABLE);
  4172. /* Update FH chicken bits */
  4173. reg_val = il_rd(il, FH_TX_CHICKEN_BITS_REG);
  4174. il_wr(il, FH_TX_CHICKEN_BITS_REG,
  4175. reg_val | FH_TX_CHICKEN_BITS_SCD_AUTO_RETRY_EN);
  4176. /* Disable chain mode for all queues */
  4177. il_wr_prph(il, IL49_SCD_QUEUECHAIN_SEL, 0);
  4178. /* Initialize each Tx queue (including the command queue) */
  4179. for (i = 0; i < il->hw_params.max_txq_num; i++) {
  4180. /* TFD circular buffer read/write idxes */
  4181. il_wr_prph(il, IL49_SCD_QUEUE_RDPTR(i), 0);
  4182. il_wr(il, HBUS_TARG_WRPTR, 0 | (i << 8));
  4183. /* Max Tx Window size for Scheduler-ACK mode */
  4184. il_write_targ_mem(il, il->scd_base_addr +
  4185. IL49_SCD_CONTEXT_QUEUE_OFFSET(i),
  4186. (SCD_WIN_SIZE <<
  4187. IL49_SCD_QUEUE_CTX_REG1_WIN_SIZE_POS) &
  4188. IL49_SCD_QUEUE_CTX_REG1_WIN_SIZE_MSK);
  4189. /* Frame limit */
  4190. il_write_targ_mem(il, il->scd_base_addr +
  4191. IL49_SCD_CONTEXT_QUEUE_OFFSET(i) +
  4192. sizeof(u32),
  4193. (SCD_FRAME_LIMIT <<
  4194. IL49_SCD_QUEUE_CTX_REG2_FRAME_LIMIT_POS) &
  4195. IL49_SCD_QUEUE_CTX_REG2_FRAME_LIMIT_MSK);
  4196. }
  4197. il_wr_prph(il, IL49_SCD_INTERRUPT_MASK,
  4198. (1 << il->hw_params.max_txq_num) - 1);
  4199. /* Activate all Tx DMA/FIFO channels */
  4200. il4965_txq_set_sched(il, IL_MASK(0, 6));
  4201. il4965_set_wr_ptrs(il, IL_DEFAULT_CMD_QUEUE_NUM, 0);
  4202. /* make sure all queue are not stopped */
  4203. memset(&il->queue_stopped[0], 0, sizeof(il->queue_stopped));
  4204. for (i = 0; i < 4; i++)
  4205. atomic_set(&il->queue_stop_count[i], 0);
  4206. /* reset to 0 to enable all the queue first */
  4207. il->txq_ctx_active_msk = 0;
  4208. /* Map each Tx/cmd queue to its corresponding fifo */
  4209. BUILD_BUG_ON(ARRAY_SIZE(default_queue_to_tx_fifo) != 7);
  4210. for (i = 0; i < ARRAY_SIZE(default_queue_to_tx_fifo); i++) {
  4211. int ac = default_queue_to_tx_fifo[i];
  4212. il_txq_ctx_activate(il, i);
  4213. if (ac == IL_TX_FIFO_UNUSED)
  4214. continue;
  4215. il4965_tx_queue_set_status(il, &il->txq[i], ac, 0);
  4216. }
  4217. spin_unlock_irqrestore(&il->lock, flags);
  4218. return 0;
  4219. }
  4220. /**
  4221. * il4965_alive_start - called after N_ALIVE notification received
  4222. * from protocol/runtime uCode (initialization uCode's
  4223. * Alive gets handled by il_init_alive_start()).
  4224. */
  4225. static void il4965_alive_start(struct il_priv *il)
  4226. {
  4227. int ret = 0;
  4228. struct il_rxon_context *ctx = &il->ctx;
  4229. D_INFO("Runtime Alive received.\n");
  4230. if (il->card_alive.is_valid != UCODE_VALID_OK) {
  4231. /* We had an error bringing up the hardware, so take it
  4232. * all the way back down so we can try again */
  4233. D_INFO("Alive failed.\n");
  4234. goto restart;
  4235. }
  4236. /* Initialize uCode has loaded Runtime uCode ... verify inst image.
  4237. * This is a paranoid check, because we would not have gotten the
  4238. * "runtime" alive if code weren't properly loaded. */
  4239. if (il4965_verify_ucode(il)) {
  4240. /* Runtime instruction load was bad;
  4241. * take it all the way back down so we can try again */
  4242. D_INFO("Bad runtime uCode load.\n");
  4243. goto restart;
  4244. }
  4245. ret = il4965_alive_notify(il);
  4246. if (ret) {
  4247. IL_WARN(
  4248. "Could not complete ALIVE transition [ntf]: %d\n", ret);
  4249. goto restart;
  4250. }
  4251. /* After the ALIVE response, we can send host commands to the uCode */
  4252. set_bit(S_ALIVE, &il->status);
  4253. /* Enable watchdog to monitor the driver tx queues */
  4254. il_setup_watchdog(il);
  4255. if (il_is_rfkill(il))
  4256. return;
  4257. ieee80211_wake_queues(il->hw);
  4258. il->active_rate = RATES_MASK;
  4259. if (il_is_associated_ctx(ctx)) {
  4260. struct il_rxon_cmd *active_rxon =
  4261. (struct il_rxon_cmd *)&ctx->active;
  4262. /* apply any changes in staging */
  4263. ctx->staging.filter_flags |= RXON_FILTER_ASSOC_MSK;
  4264. active_rxon->filter_flags &= ~RXON_FILTER_ASSOC_MSK;
  4265. } else {
  4266. /* Initialize our rx_config data */
  4267. il_connection_init_rx_config(il, &il->ctx);
  4268. if (il->cfg->ops->hcmd->set_rxon_chain)
  4269. il->cfg->ops->hcmd->set_rxon_chain(il, ctx);
  4270. }
  4271. /* Configure bluetooth coexistence if enabled */
  4272. il_send_bt_config(il);
  4273. il4965_reset_run_time_calib(il);
  4274. set_bit(S_READY, &il->status);
  4275. /* Configure the adapter for unassociated operation */
  4276. il_commit_rxon(il, ctx);
  4277. /* At this point, the NIC is initialized and operational */
  4278. il4965_rf_kill_ct_config(il);
  4279. D_INFO("ALIVE processing complete.\n");
  4280. wake_up(&il->wait_command_queue);
  4281. il_power_update_mode(il, true);
  4282. D_INFO("Updated power mode\n");
  4283. return;
  4284. restart:
  4285. queue_work(il->workqueue, &il->restart);
  4286. }
  4287. static void il4965_cancel_deferred_work(struct il_priv *il);
  4288. static void __il4965_down(struct il_priv *il)
  4289. {
  4290. unsigned long flags;
  4291. int exit_pending;
  4292. D_INFO(DRV_NAME " is going down\n");
  4293. il_scan_cancel_timeout(il, 200);
  4294. exit_pending = test_and_set_bit(S_EXIT_PENDING, &il->status);
  4295. /* Stop TX queues watchdog. We need to have S_EXIT_PENDING bit set
  4296. * to prevent rearm timer */
  4297. del_timer_sync(&il->watchdog);
  4298. il_clear_ucode_stations(il, NULL);
  4299. il_dealloc_bcast_stations(il);
  4300. il_clear_driver_stations(il);
  4301. /* Unblock any waiting calls */
  4302. wake_up_all(&il->wait_command_queue);
  4303. /* Wipe out the EXIT_PENDING status bit if we are not actually
  4304. * exiting the module */
  4305. if (!exit_pending)
  4306. clear_bit(S_EXIT_PENDING, &il->status);
  4307. /* stop and reset the on-board processor */
  4308. _il_wr(il, CSR_RESET, CSR_RESET_REG_FLAG_NEVO_RESET);
  4309. /* tell the device to stop sending interrupts */
  4310. spin_lock_irqsave(&il->lock, flags);
  4311. il_disable_interrupts(il);
  4312. spin_unlock_irqrestore(&il->lock, flags);
  4313. il4965_synchronize_irq(il);
  4314. if (il->mac80211_registered)
  4315. ieee80211_stop_queues(il->hw);
  4316. /* If we have not previously called il_init() then
  4317. * clear all bits but the RF Kill bit and return */
  4318. if (!il_is_init(il)) {
  4319. il->status = test_bit(S_RF_KILL_HW, &il->status) <<
  4320. S_RF_KILL_HW |
  4321. test_bit(S_GEO_CONFIGURED, &il->status) <<
  4322. S_GEO_CONFIGURED |
  4323. test_bit(S_EXIT_PENDING, &il->status) <<
  4324. S_EXIT_PENDING;
  4325. goto exit;
  4326. }
  4327. /* ...otherwise clear out all the status bits but the RF Kill
  4328. * bit and continue taking the NIC down. */
  4329. il->status &= test_bit(S_RF_KILL_HW, &il->status) <<
  4330. S_RF_KILL_HW |
  4331. test_bit(S_GEO_CONFIGURED, &il->status) <<
  4332. S_GEO_CONFIGURED |
  4333. test_bit(S_FW_ERROR, &il->status) <<
  4334. S_FW_ERROR |
  4335. test_bit(S_EXIT_PENDING, &il->status) <<
  4336. S_EXIT_PENDING;
  4337. il4965_txq_ctx_stop(il);
  4338. il4965_rxq_stop(il);
  4339. /* Power-down device's busmaster DMA clocks */
  4340. il_wr_prph(il, APMG_CLK_DIS_REG, APMG_CLK_VAL_DMA_CLK_RQT);
  4341. udelay(5);
  4342. /* Make sure (redundant) we've released our request to stay awake */
  4343. il_clear_bit(il, CSR_GP_CNTRL,
  4344. CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
  4345. /* Stop the device, and put it in low power state */
  4346. il_apm_stop(il);
  4347. exit:
  4348. memset(&il->card_alive, 0, sizeof(struct il_alive_resp));
  4349. dev_kfree_skb(il->beacon_skb);
  4350. il->beacon_skb = NULL;
  4351. /* clear out any free frames */
  4352. il4965_clear_free_frames(il);
  4353. }
  4354. static void il4965_down(struct il_priv *il)
  4355. {
  4356. mutex_lock(&il->mutex);
  4357. __il4965_down(il);
  4358. mutex_unlock(&il->mutex);
  4359. il4965_cancel_deferred_work(il);
  4360. }
  4361. #define HW_READY_TIMEOUT (50)
  4362. static int il4965_set_hw_ready(struct il_priv *il)
  4363. {
  4364. int ret = 0;
  4365. il_set_bit(il, CSR_HW_IF_CONFIG_REG,
  4366. CSR_HW_IF_CONFIG_REG_BIT_NIC_READY);
  4367. /* See if we got it */
  4368. ret = _il_poll_bit(il, CSR_HW_IF_CONFIG_REG,
  4369. CSR_HW_IF_CONFIG_REG_BIT_NIC_READY,
  4370. CSR_HW_IF_CONFIG_REG_BIT_NIC_READY,
  4371. HW_READY_TIMEOUT);
  4372. if (ret != -ETIMEDOUT)
  4373. il->hw_ready = true;
  4374. else
  4375. il->hw_ready = false;
  4376. D_INFO("hardware %s\n",
  4377. (il->hw_ready == 1) ? "ready" : "not ready");
  4378. return ret;
  4379. }
  4380. static int il4965_prepare_card_hw(struct il_priv *il)
  4381. {
  4382. int ret = 0;
  4383. D_INFO("il4965_prepare_card_hw enter\n");
  4384. ret = il4965_set_hw_ready(il);
  4385. if (il->hw_ready)
  4386. return ret;
  4387. /* If HW is not ready, prepare the conditions to check again */
  4388. il_set_bit(il, CSR_HW_IF_CONFIG_REG,
  4389. CSR_HW_IF_CONFIG_REG_PREPARE);
  4390. ret = _il_poll_bit(il, CSR_HW_IF_CONFIG_REG,
  4391. ~CSR_HW_IF_CONFIG_REG_BIT_NIC_PREPARE_DONE,
  4392. CSR_HW_IF_CONFIG_REG_BIT_NIC_PREPARE_DONE, 150000);
  4393. /* HW should be ready by now, check again. */
  4394. if (ret != -ETIMEDOUT)
  4395. il4965_set_hw_ready(il);
  4396. return ret;
  4397. }
  4398. #define MAX_HW_RESTARTS 5
  4399. static int __il4965_up(struct il_priv *il)
  4400. {
  4401. int i;
  4402. int ret;
  4403. if (test_bit(S_EXIT_PENDING, &il->status)) {
  4404. IL_WARN("Exit pending; will not bring the NIC up\n");
  4405. return -EIO;
  4406. }
  4407. if (!il->ucode_data_backup.v_addr || !il->ucode_data.v_addr) {
  4408. IL_ERR("ucode not available for device bringup\n");
  4409. return -EIO;
  4410. }
  4411. ret = il4965_alloc_bcast_station(il, &il->ctx);
  4412. if (ret) {
  4413. il_dealloc_bcast_stations(il);
  4414. return ret;
  4415. }
  4416. il4965_prepare_card_hw(il);
  4417. if (!il->hw_ready) {
  4418. IL_WARN("Exit HW not ready\n");
  4419. return -EIO;
  4420. }
  4421. /* If platform's RF_KILL switch is NOT set to KILL */
  4422. if (_il_rd(il,
  4423. CSR_GP_CNTRL) & CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW)
  4424. clear_bit(S_RF_KILL_HW, &il->status);
  4425. else
  4426. set_bit(S_RF_KILL_HW, &il->status);
  4427. if (il_is_rfkill(il)) {
  4428. wiphy_rfkill_set_hw_state(il->hw->wiphy, true);
  4429. il_enable_interrupts(il);
  4430. IL_WARN("Radio disabled by HW RF Kill switch\n");
  4431. return 0;
  4432. }
  4433. _il_wr(il, CSR_INT, 0xFFFFFFFF);
  4434. /* must be initialised before il_hw_nic_init */
  4435. il->cmd_queue = IL_DEFAULT_CMD_QUEUE_NUM;
  4436. ret = il4965_hw_nic_init(il);
  4437. if (ret) {
  4438. IL_ERR("Unable to init nic\n");
  4439. return ret;
  4440. }
  4441. /* make sure rfkill handshake bits are cleared */
  4442. _il_wr(il, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
  4443. _il_wr(il, CSR_UCODE_DRV_GP1_CLR,
  4444. CSR_UCODE_DRV_GP1_BIT_CMD_BLOCKED);
  4445. /* clear (again), then enable host interrupts */
  4446. _il_wr(il, CSR_INT, 0xFFFFFFFF);
  4447. il_enable_interrupts(il);
  4448. /* really make sure rfkill handshake bits are cleared */
  4449. _il_wr(il, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
  4450. _il_wr(il, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
  4451. /* Copy original ucode data image from disk into backup cache.
  4452. * This will be used to initialize the on-board processor's
  4453. * data SRAM for a clean start when the runtime program first loads. */
  4454. memcpy(il->ucode_data_backup.v_addr, il->ucode_data.v_addr,
  4455. il->ucode_data.len);
  4456. for (i = 0; i < MAX_HW_RESTARTS; i++) {
  4457. /* load bootstrap state machine,
  4458. * load bootstrap program into processor's memory,
  4459. * prepare to load the "initialize" uCode */
  4460. ret = il->cfg->ops->lib->load_ucode(il);
  4461. if (ret) {
  4462. IL_ERR("Unable to set up bootstrap uCode: %d\n",
  4463. ret);
  4464. continue;
  4465. }
  4466. /* start card; "initialize" will load runtime ucode */
  4467. il4965_nic_start(il);
  4468. D_INFO(DRV_NAME " is coming up\n");
  4469. return 0;
  4470. }
  4471. set_bit(S_EXIT_PENDING, &il->status);
  4472. __il4965_down(il);
  4473. clear_bit(S_EXIT_PENDING, &il->status);
  4474. /* tried to restart and config the device for as long as our
  4475. * patience could withstand */
  4476. IL_ERR("Unable to initialize device after %d attempts.\n", i);
  4477. return -EIO;
  4478. }
  4479. /*****************************************************************************
  4480. *
  4481. * Workqueue callbacks
  4482. *
  4483. *****************************************************************************/
  4484. static void il4965_bg_init_alive_start(struct work_struct *data)
  4485. {
  4486. struct il_priv *il =
  4487. container_of(data, struct il_priv, init_alive_start.work);
  4488. mutex_lock(&il->mutex);
  4489. if (test_bit(S_EXIT_PENDING, &il->status))
  4490. goto out;
  4491. il->cfg->ops->lib->init_alive_start(il);
  4492. out:
  4493. mutex_unlock(&il->mutex);
  4494. }
  4495. static void il4965_bg_alive_start(struct work_struct *data)
  4496. {
  4497. struct il_priv *il =
  4498. container_of(data, struct il_priv, alive_start.work);
  4499. mutex_lock(&il->mutex);
  4500. if (test_bit(S_EXIT_PENDING, &il->status))
  4501. goto out;
  4502. il4965_alive_start(il);
  4503. out:
  4504. mutex_unlock(&il->mutex);
  4505. }
  4506. static void il4965_bg_run_time_calib_work(struct work_struct *work)
  4507. {
  4508. struct il_priv *il = container_of(work, struct il_priv,
  4509. run_time_calib_work);
  4510. mutex_lock(&il->mutex);
  4511. if (test_bit(S_EXIT_PENDING, &il->status) ||
  4512. test_bit(S_SCANNING, &il->status)) {
  4513. mutex_unlock(&il->mutex);
  4514. return;
  4515. }
  4516. if (il->start_calib) {
  4517. il4965_chain_noise_calibration(il,
  4518. (void *)&il->_4965.stats);
  4519. il4965_sensitivity_calibration(il,
  4520. (void *)&il->_4965.stats);
  4521. }
  4522. mutex_unlock(&il->mutex);
  4523. }
  4524. static void il4965_bg_restart(struct work_struct *data)
  4525. {
  4526. struct il_priv *il = container_of(data, struct il_priv, restart);
  4527. if (test_bit(S_EXIT_PENDING, &il->status))
  4528. return;
  4529. if (test_and_clear_bit(S_FW_ERROR, &il->status)) {
  4530. mutex_lock(&il->mutex);
  4531. il->ctx.vif = NULL;
  4532. il->is_open = 0;
  4533. __il4965_down(il);
  4534. mutex_unlock(&il->mutex);
  4535. il4965_cancel_deferred_work(il);
  4536. ieee80211_restart_hw(il->hw);
  4537. } else {
  4538. il4965_down(il);
  4539. mutex_lock(&il->mutex);
  4540. if (test_bit(S_EXIT_PENDING, &il->status)) {
  4541. mutex_unlock(&il->mutex);
  4542. return;
  4543. }
  4544. __il4965_up(il);
  4545. mutex_unlock(&il->mutex);
  4546. }
  4547. }
  4548. static void il4965_bg_rx_replenish(struct work_struct *data)
  4549. {
  4550. struct il_priv *il =
  4551. container_of(data, struct il_priv, rx_replenish);
  4552. if (test_bit(S_EXIT_PENDING, &il->status))
  4553. return;
  4554. mutex_lock(&il->mutex);
  4555. il4965_rx_replenish(il);
  4556. mutex_unlock(&il->mutex);
  4557. }
  4558. /*****************************************************************************
  4559. *
  4560. * mac80211 entry point functions
  4561. *
  4562. *****************************************************************************/
  4563. #define UCODE_READY_TIMEOUT (4 * HZ)
  4564. /*
  4565. * Not a mac80211 entry point function, but it fits in with all the
  4566. * other mac80211 functions grouped here.
  4567. */
  4568. static int il4965_mac_setup_register(struct il_priv *il,
  4569. u32 max_probe_length)
  4570. {
  4571. int ret;
  4572. struct ieee80211_hw *hw = il->hw;
  4573. hw->rate_control_algorithm = "iwl-4965-rs";
  4574. /* Tell mac80211 our characteristics */
  4575. hw->flags = IEEE80211_HW_SIGNAL_DBM |
  4576. IEEE80211_HW_AMPDU_AGGREGATION |
  4577. IEEE80211_HW_NEED_DTIM_PERIOD |
  4578. IEEE80211_HW_SPECTRUM_MGMT |
  4579. IEEE80211_HW_REPORTS_TX_ACK_STATUS;
  4580. if (il->cfg->sku & IL_SKU_N)
  4581. hw->flags |= IEEE80211_HW_SUPPORTS_DYNAMIC_SMPS |
  4582. IEEE80211_HW_SUPPORTS_STATIC_SMPS;
  4583. hw->sta_data_size = sizeof(struct il_station_priv);
  4584. hw->vif_data_size = sizeof(struct il_vif_priv);
  4585. hw->wiphy->interface_modes |= il->ctx.interface_modes;
  4586. hw->wiphy->interface_modes |= il->ctx.exclusive_interface_modes;
  4587. hw->wiphy->flags |= WIPHY_FLAG_CUSTOM_REGULATORY |
  4588. WIPHY_FLAG_DISABLE_BEACON_HINTS;
  4589. /*
  4590. * For now, disable PS by default because it affects
  4591. * RX performance significantly.
  4592. */
  4593. hw->wiphy->flags &= ~WIPHY_FLAG_PS_ON_BY_DEFAULT;
  4594. hw->wiphy->max_scan_ssids = PROBE_OPTION_MAX;
  4595. /* we create the 802.11 header and a zero-length SSID element */
  4596. hw->wiphy->max_scan_ie_len = max_probe_length - 24 - 2;
  4597. /* Default value; 4 EDCA QOS priorities */
  4598. hw->queues = 4;
  4599. hw->max_listen_interval = IL_CONN_MAX_LISTEN_INTERVAL;
  4600. if (il->bands[IEEE80211_BAND_2GHZ].n_channels)
  4601. il->hw->wiphy->bands[IEEE80211_BAND_2GHZ] =
  4602. &il->bands[IEEE80211_BAND_2GHZ];
  4603. if (il->bands[IEEE80211_BAND_5GHZ].n_channels)
  4604. il->hw->wiphy->bands[IEEE80211_BAND_5GHZ] =
  4605. &il->bands[IEEE80211_BAND_5GHZ];
  4606. il_leds_init(il);
  4607. ret = ieee80211_register_hw(il->hw);
  4608. if (ret) {
  4609. IL_ERR("Failed to register hw (error %d)\n", ret);
  4610. return ret;
  4611. }
  4612. il->mac80211_registered = 1;
  4613. return 0;
  4614. }
  4615. int il4965_mac_start(struct ieee80211_hw *hw)
  4616. {
  4617. struct il_priv *il = hw->priv;
  4618. int ret;
  4619. D_MAC80211("enter\n");
  4620. /* we should be verifying the device is ready to be opened */
  4621. mutex_lock(&il->mutex);
  4622. ret = __il4965_up(il);
  4623. mutex_unlock(&il->mutex);
  4624. if (ret)
  4625. return ret;
  4626. if (il_is_rfkill(il))
  4627. goto out;
  4628. D_INFO("Start UP work done.\n");
  4629. /* Wait for START_ALIVE from Run Time ucode. Otherwise callbacks from
  4630. * mac80211 will not be run successfully. */
  4631. ret = wait_event_timeout(il->wait_command_queue,
  4632. test_bit(S_READY, &il->status),
  4633. UCODE_READY_TIMEOUT);
  4634. if (!ret) {
  4635. if (!test_bit(S_READY, &il->status)) {
  4636. IL_ERR("START_ALIVE timeout after %dms.\n",
  4637. jiffies_to_msecs(UCODE_READY_TIMEOUT));
  4638. return -ETIMEDOUT;
  4639. }
  4640. }
  4641. il4965_led_enable(il);
  4642. out:
  4643. il->is_open = 1;
  4644. D_MAC80211("leave\n");
  4645. return 0;
  4646. }
  4647. void il4965_mac_stop(struct ieee80211_hw *hw)
  4648. {
  4649. struct il_priv *il = hw->priv;
  4650. D_MAC80211("enter\n");
  4651. if (!il->is_open)
  4652. return;
  4653. il->is_open = 0;
  4654. il4965_down(il);
  4655. flush_workqueue(il->workqueue);
  4656. /* User space software may expect getting rfkill changes
  4657. * even if interface is down */
  4658. _il_wr(il, CSR_INT, 0xFFFFFFFF);
  4659. il_enable_rfkill_int(il);
  4660. D_MAC80211("leave\n");
  4661. }
  4662. void il4965_mac_tx(struct ieee80211_hw *hw, struct sk_buff *skb)
  4663. {
  4664. struct il_priv *il = hw->priv;
  4665. D_MACDUMP("enter\n");
  4666. D_TX("dev->xmit(%d bytes) at rate 0x%02x\n", skb->len,
  4667. ieee80211_get_tx_rate(hw, IEEE80211_SKB_CB(skb))->bitrate);
  4668. if (il4965_tx_skb(il, skb))
  4669. dev_kfree_skb_any(skb);
  4670. D_MACDUMP("leave\n");
  4671. }
  4672. void il4965_mac_update_tkip_key(struct ieee80211_hw *hw,
  4673. struct ieee80211_vif *vif,
  4674. struct ieee80211_key_conf *keyconf,
  4675. struct ieee80211_sta *sta,
  4676. u32 iv32, u16 *phase1key)
  4677. {
  4678. struct il_priv *il = hw->priv;
  4679. struct il_vif_priv *vif_priv = (void *)vif->drv_priv;
  4680. D_MAC80211("enter\n");
  4681. il4965_update_tkip_key(il, vif_priv->ctx, keyconf, sta,
  4682. iv32, phase1key);
  4683. D_MAC80211("leave\n");
  4684. }
  4685. int il4965_mac_set_key(struct ieee80211_hw *hw, enum set_key_cmd cmd,
  4686. struct ieee80211_vif *vif, struct ieee80211_sta *sta,
  4687. struct ieee80211_key_conf *key)
  4688. {
  4689. struct il_priv *il = hw->priv;
  4690. struct il_vif_priv *vif_priv = (void *)vif->drv_priv;
  4691. struct il_rxon_context *ctx = vif_priv->ctx;
  4692. int ret;
  4693. u8 sta_id;
  4694. bool is_default_wep_key = false;
  4695. D_MAC80211("enter\n");
  4696. if (il->cfg->mod_params->sw_crypto) {
  4697. D_MAC80211("leave - hwcrypto disabled\n");
  4698. return -EOPNOTSUPP;
  4699. }
  4700. sta_id = il_sta_id_or_broadcast(il, vif_priv->ctx, sta);
  4701. if (sta_id == IL_INVALID_STATION)
  4702. return -EINVAL;
  4703. mutex_lock(&il->mutex);
  4704. il_scan_cancel_timeout(il, 100);
  4705. /*
  4706. * If we are getting WEP group key and we didn't receive any key mapping
  4707. * so far, we are in legacy wep mode (group key only), otherwise we are
  4708. * in 1X mode.
  4709. * In legacy wep mode, we use another host command to the uCode.
  4710. */
  4711. if ((key->cipher == WLAN_CIPHER_SUITE_WEP40 ||
  4712. key->cipher == WLAN_CIPHER_SUITE_WEP104) &&
  4713. !sta) {
  4714. if (cmd == SET_KEY)
  4715. is_default_wep_key = !ctx->key_mapping_keys;
  4716. else
  4717. is_default_wep_key =
  4718. (key->hw_key_idx == HW_KEY_DEFAULT);
  4719. }
  4720. switch (cmd) {
  4721. case SET_KEY:
  4722. if (is_default_wep_key)
  4723. ret = il4965_set_default_wep_key(il,
  4724. vif_priv->ctx, key);
  4725. else
  4726. ret = il4965_set_dynamic_key(il, vif_priv->ctx,
  4727. key, sta_id);
  4728. D_MAC80211("enable hwcrypto key\n");
  4729. break;
  4730. case DISABLE_KEY:
  4731. if (is_default_wep_key)
  4732. ret = il4965_remove_default_wep_key(il, ctx, key);
  4733. else
  4734. ret = il4965_remove_dynamic_key(il, ctx,
  4735. key, sta_id);
  4736. D_MAC80211("disable hwcrypto key\n");
  4737. break;
  4738. default:
  4739. ret = -EINVAL;
  4740. }
  4741. mutex_unlock(&il->mutex);
  4742. D_MAC80211("leave\n");
  4743. return ret;
  4744. }
  4745. int il4965_mac_ampdu_action(struct ieee80211_hw *hw,
  4746. struct ieee80211_vif *vif,
  4747. enum ieee80211_ampdu_mlme_action action,
  4748. struct ieee80211_sta *sta, u16 tid, u16 *ssn,
  4749. u8 buf_size)
  4750. {
  4751. struct il_priv *il = hw->priv;
  4752. int ret = -EINVAL;
  4753. D_HT("A-MPDU action on addr %pM tid %d\n",
  4754. sta->addr, tid);
  4755. if (!(il->cfg->sku & IL_SKU_N))
  4756. return -EACCES;
  4757. mutex_lock(&il->mutex);
  4758. switch (action) {
  4759. case IEEE80211_AMPDU_RX_START:
  4760. D_HT("start Rx\n");
  4761. ret = il4965_sta_rx_agg_start(il, sta, tid, *ssn);
  4762. break;
  4763. case IEEE80211_AMPDU_RX_STOP:
  4764. D_HT("stop Rx\n");
  4765. ret = il4965_sta_rx_agg_stop(il, sta, tid);
  4766. if (test_bit(S_EXIT_PENDING, &il->status))
  4767. ret = 0;
  4768. break;
  4769. case IEEE80211_AMPDU_TX_START:
  4770. D_HT("start Tx\n");
  4771. ret = il4965_tx_agg_start(il, vif, sta, tid, ssn);
  4772. break;
  4773. case IEEE80211_AMPDU_TX_STOP:
  4774. D_HT("stop Tx\n");
  4775. ret = il4965_tx_agg_stop(il, vif, sta, tid);
  4776. if (test_bit(S_EXIT_PENDING, &il->status))
  4777. ret = 0;
  4778. break;
  4779. case IEEE80211_AMPDU_TX_OPERATIONAL:
  4780. ret = 0;
  4781. break;
  4782. }
  4783. mutex_unlock(&il->mutex);
  4784. return ret;
  4785. }
  4786. int il4965_mac_sta_add(struct ieee80211_hw *hw,
  4787. struct ieee80211_vif *vif,
  4788. struct ieee80211_sta *sta)
  4789. {
  4790. struct il_priv *il = hw->priv;
  4791. struct il_station_priv *sta_priv = (void *)sta->drv_priv;
  4792. struct il_vif_priv *vif_priv = (void *)vif->drv_priv;
  4793. bool is_ap = vif->type == NL80211_IFTYPE_STATION;
  4794. int ret;
  4795. u8 sta_id;
  4796. D_INFO("received request to add station %pM\n",
  4797. sta->addr);
  4798. mutex_lock(&il->mutex);
  4799. D_INFO("proceeding to add station %pM\n",
  4800. sta->addr);
  4801. sta_priv->common.sta_id = IL_INVALID_STATION;
  4802. atomic_set(&sta_priv->pending_frames, 0);
  4803. ret = il_add_station_common(il, vif_priv->ctx, sta->addr,
  4804. is_ap, sta, &sta_id);
  4805. if (ret) {
  4806. IL_ERR("Unable to add station %pM (%d)\n",
  4807. sta->addr, ret);
  4808. /* Should we return success if return code is EEXIST ? */
  4809. mutex_unlock(&il->mutex);
  4810. return ret;
  4811. }
  4812. sta_priv->common.sta_id = sta_id;
  4813. /* Initialize rate scaling */
  4814. D_INFO("Initializing rate scaling for station %pM\n",
  4815. sta->addr);
  4816. il4965_rs_rate_init(il, sta, sta_id);
  4817. mutex_unlock(&il->mutex);
  4818. return 0;
  4819. }
  4820. void il4965_mac_channel_switch(struct ieee80211_hw *hw,
  4821. struct ieee80211_channel_switch *ch_switch)
  4822. {
  4823. struct il_priv *il = hw->priv;
  4824. const struct il_channel_info *ch_info;
  4825. struct ieee80211_conf *conf = &hw->conf;
  4826. struct ieee80211_channel *channel = ch_switch->channel;
  4827. struct il_ht_config *ht_conf = &il->current_ht_config;
  4828. struct il_rxon_context *ctx = &il->ctx;
  4829. u16 ch;
  4830. D_MAC80211("enter\n");
  4831. mutex_lock(&il->mutex);
  4832. if (il_is_rfkill(il))
  4833. goto out;
  4834. if (test_bit(S_EXIT_PENDING, &il->status) ||
  4835. test_bit(S_SCANNING, &il->status) ||
  4836. test_bit(S_CHANNEL_SWITCH_PENDING, &il->status))
  4837. goto out;
  4838. if (!il_is_associated_ctx(ctx))
  4839. goto out;
  4840. if (!il->cfg->ops->lib->set_channel_switch)
  4841. goto out;
  4842. ch = channel->hw_value;
  4843. if (le16_to_cpu(ctx->active.channel) == ch)
  4844. goto out;
  4845. ch_info = il_get_channel_info(il, channel->band, ch);
  4846. if (!il_is_channel_valid(ch_info)) {
  4847. D_MAC80211("invalid channel\n");
  4848. goto out;
  4849. }
  4850. spin_lock_irq(&il->lock);
  4851. il->current_ht_config.smps = conf->smps_mode;
  4852. /* Configure HT40 channels */
  4853. ctx->ht.enabled = conf_is_ht(conf);
  4854. if (ctx->ht.enabled) {
  4855. if (conf_is_ht40_minus(conf)) {
  4856. ctx->ht.extension_chan_offset =
  4857. IEEE80211_HT_PARAM_CHA_SEC_BELOW;
  4858. ctx->ht.is_40mhz = true;
  4859. } else if (conf_is_ht40_plus(conf)) {
  4860. ctx->ht.extension_chan_offset =
  4861. IEEE80211_HT_PARAM_CHA_SEC_ABOVE;
  4862. ctx->ht.is_40mhz = true;
  4863. } else {
  4864. ctx->ht.extension_chan_offset =
  4865. IEEE80211_HT_PARAM_CHA_SEC_NONE;
  4866. ctx->ht.is_40mhz = false;
  4867. }
  4868. } else
  4869. ctx->ht.is_40mhz = false;
  4870. if ((le16_to_cpu(ctx->staging.channel) != ch))
  4871. ctx->staging.flags = 0;
  4872. il_set_rxon_channel(il, channel, ctx);
  4873. il_set_rxon_ht(il, ht_conf);
  4874. il_set_flags_for_band(il, ctx, channel->band, ctx->vif);
  4875. spin_unlock_irq(&il->lock);
  4876. il_set_rate(il);
  4877. /*
  4878. * at this point, staging_rxon has the
  4879. * configuration for channel switch
  4880. */
  4881. set_bit(S_CHANNEL_SWITCH_PENDING, &il->status);
  4882. il->switch_channel = cpu_to_le16(ch);
  4883. if (il->cfg->ops->lib->set_channel_switch(il, ch_switch)) {
  4884. clear_bit(S_CHANNEL_SWITCH_PENDING, &il->status);
  4885. il->switch_channel = 0;
  4886. ieee80211_chswitch_done(ctx->vif, false);
  4887. }
  4888. out:
  4889. mutex_unlock(&il->mutex);
  4890. D_MAC80211("leave\n");
  4891. }
  4892. void il4965_configure_filter(struct ieee80211_hw *hw,
  4893. unsigned int changed_flags,
  4894. unsigned int *total_flags,
  4895. u64 multicast)
  4896. {
  4897. struct il_priv *il = hw->priv;
  4898. __le32 filter_or = 0, filter_nand = 0;
  4899. #define CHK(test, flag) do { \
  4900. if (*total_flags & (test)) \
  4901. filter_or |= (flag); \
  4902. else \
  4903. filter_nand |= (flag); \
  4904. } while (0)
  4905. D_MAC80211("Enter: changed: 0x%x, total: 0x%x\n",
  4906. changed_flags, *total_flags);
  4907. CHK(FIF_OTHER_BSS | FIF_PROMISC_IN_BSS, RXON_FILTER_PROMISC_MSK);
  4908. /* Setting _just_ RXON_FILTER_CTL2HOST_MSK causes FH errors */
  4909. CHK(FIF_CONTROL, RXON_FILTER_CTL2HOST_MSK | RXON_FILTER_PROMISC_MSK);
  4910. CHK(FIF_BCN_PRBRESP_PROMISC, RXON_FILTER_BCON_AWARE_MSK);
  4911. #undef CHK
  4912. mutex_lock(&il->mutex);
  4913. il->ctx.staging.filter_flags &= ~filter_nand;
  4914. il->ctx.staging.filter_flags |= filter_or;
  4915. /*
  4916. * Not committing directly because hardware can perform a scan,
  4917. * but we'll eventually commit the filter flags change anyway.
  4918. */
  4919. mutex_unlock(&il->mutex);
  4920. /*
  4921. * Receiving all multicast frames is always enabled by the
  4922. * default flags setup in il_connection_init_rx_config()
  4923. * since we currently do not support programming multicast
  4924. * filters into the device.
  4925. */
  4926. *total_flags &= FIF_OTHER_BSS | FIF_ALLMULTI | FIF_PROMISC_IN_BSS |
  4927. FIF_BCN_PRBRESP_PROMISC | FIF_CONTROL;
  4928. }
  4929. /*****************************************************************************
  4930. *
  4931. * driver setup and teardown
  4932. *
  4933. *****************************************************************************/
  4934. static void il4965_bg_txpower_work(struct work_struct *work)
  4935. {
  4936. struct il_priv *il = container_of(work, struct il_priv,
  4937. txpower_work);
  4938. mutex_lock(&il->mutex);
  4939. /* If a scan happened to start before we got here
  4940. * then just return; the stats notification will
  4941. * kick off another scheduled work to compensate for
  4942. * any temperature delta we missed here. */
  4943. if (test_bit(S_EXIT_PENDING, &il->status) ||
  4944. test_bit(S_SCANNING, &il->status))
  4945. goto out;
  4946. /* Regardless of if we are associated, we must reconfigure the
  4947. * TX power since frames can be sent on non-radar channels while
  4948. * not associated */
  4949. il->cfg->ops->lib->send_tx_power(il);
  4950. /* Update last_temperature to keep is_calib_needed from running
  4951. * when it isn't needed... */
  4952. il->last_temperature = il->temperature;
  4953. out:
  4954. mutex_unlock(&il->mutex);
  4955. }
  4956. static void il4965_setup_deferred_work(struct il_priv *il)
  4957. {
  4958. il->workqueue = create_singlethread_workqueue(DRV_NAME);
  4959. init_waitqueue_head(&il->wait_command_queue);
  4960. INIT_WORK(&il->restart, il4965_bg_restart);
  4961. INIT_WORK(&il->rx_replenish, il4965_bg_rx_replenish);
  4962. INIT_WORK(&il->run_time_calib_work, il4965_bg_run_time_calib_work);
  4963. INIT_DELAYED_WORK(&il->init_alive_start, il4965_bg_init_alive_start);
  4964. INIT_DELAYED_WORK(&il->alive_start, il4965_bg_alive_start);
  4965. il_setup_scan_deferred_work(il);
  4966. INIT_WORK(&il->txpower_work, il4965_bg_txpower_work);
  4967. init_timer(&il->stats_periodic);
  4968. il->stats_periodic.data = (unsigned long)il;
  4969. il->stats_periodic.function = il4965_bg_stats_periodic;
  4970. init_timer(&il->watchdog);
  4971. il->watchdog.data = (unsigned long)il;
  4972. il->watchdog.function = il_bg_watchdog;
  4973. tasklet_init(&il->irq_tasklet, (void (*)(unsigned long))
  4974. il4965_irq_tasklet, (unsigned long)il);
  4975. }
  4976. static void il4965_cancel_deferred_work(struct il_priv *il)
  4977. {
  4978. cancel_work_sync(&il->txpower_work);
  4979. cancel_delayed_work_sync(&il->init_alive_start);
  4980. cancel_delayed_work(&il->alive_start);
  4981. cancel_work_sync(&il->run_time_calib_work);
  4982. il_cancel_scan_deferred_work(il);
  4983. del_timer_sync(&il->stats_periodic);
  4984. }
  4985. static void il4965_init_hw_rates(struct il_priv *il,
  4986. struct ieee80211_rate *rates)
  4987. {
  4988. int i;
  4989. for (i = 0; i < RATE_COUNT_LEGACY; i++) {
  4990. rates[i].bitrate = il_rates[i].ieee * 5;
  4991. rates[i].hw_value = i; /* Rate scaling will work on idxes */
  4992. rates[i].hw_value_short = i;
  4993. rates[i].flags = 0;
  4994. if ((i >= IL_FIRST_CCK_RATE) && (i <= IL_LAST_CCK_RATE)) {
  4995. /*
  4996. * If CCK != 1M then set short preamble rate flag.
  4997. */
  4998. rates[i].flags |=
  4999. (il_rates[i].plcp == RATE_1M_PLCP) ?
  5000. 0 : IEEE80211_RATE_SHORT_PREAMBLE;
  5001. }
  5002. }
  5003. }
  5004. /*
  5005. * Acquire il->lock before calling this function !
  5006. */
  5007. void il4965_set_wr_ptrs(struct il_priv *il, int txq_id, u32 idx)
  5008. {
  5009. il_wr(il, HBUS_TARG_WRPTR,
  5010. (idx & 0xff) | (txq_id << 8));
  5011. il_wr_prph(il, IL49_SCD_QUEUE_RDPTR(txq_id), idx);
  5012. }
  5013. void il4965_tx_queue_set_status(struct il_priv *il,
  5014. struct il_tx_queue *txq,
  5015. int tx_fifo_id, int scd_retry)
  5016. {
  5017. int txq_id = txq->q.id;
  5018. /* Find out whether to activate Tx queue */
  5019. int active = test_bit(txq_id, &il->txq_ctx_active_msk) ? 1 : 0;
  5020. /* Set up and activate */
  5021. il_wr_prph(il, IL49_SCD_QUEUE_STATUS_BITS(txq_id),
  5022. (active << IL49_SCD_QUEUE_STTS_REG_POS_ACTIVE) |
  5023. (tx_fifo_id << IL49_SCD_QUEUE_STTS_REG_POS_TXF) |
  5024. (scd_retry << IL49_SCD_QUEUE_STTS_REG_POS_WSL) |
  5025. (scd_retry << IL49_SCD_QUEUE_STTS_REG_POS_SCD_ACK) |
  5026. IL49_SCD_QUEUE_STTS_REG_MSK);
  5027. txq->sched_retry = scd_retry;
  5028. D_INFO("%s %s Queue %d on AC %d\n",
  5029. active ? "Activate" : "Deactivate",
  5030. scd_retry ? "BA" : "AC", txq_id, tx_fifo_id);
  5031. }
  5032. static int il4965_init_drv(struct il_priv *il)
  5033. {
  5034. int ret;
  5035. spin_lock_init(&il->sta_lock);
  5036. spin_lock_init(&il->hcmd_lock);
  5037. INIT_LIST_HEAD(&il->free_frames);
  5038. mutex_init(&il->mutex);
  5039. il->ieee_channels = NULL;
  5040. il->ieee_rates = NULL;
  5041. il->band = IEEE80211_BAND_2GHZ;
  5042. il->iw_mode = NL80211_IFTYPE_STATION;
  5043. il->current_ht_config.smps = IEEE80211_SMPS_STATIC;
  5044. il->missed_beacon_threshold = IL_MISSED_BEACON_THRESHOLD_DEF;
  5045. /* initialize force reset */
  5046. il->force_reset.reset_duration = IL_DELAY_NEXT_FORCE_FW_RELOAD;
  5047. /* Choose which receivers/antennas to use */
  5048. if (il->cfg->ops->hcmd->set_rxon_chain)
  5049. il->cfg->ops->hcmd->set_rxon_chain(il,
  5050. &il->ctx);
  5051. il_init_scan_params(il);
  5052. ret = il_init_channel_map(il);
  5053. if (ret) {
  5054. IL_ERR("initializing regulatory failed: %d\n", ret);
  5055. goto err;
  5056. }
  5057. ret = il_init_geos(il);
  5058. if (ret) {
  5059. IL_ERR("initializing geos failed: %d\n", ret);
  5060. goto err_free_channel_map;
  5061. }
  5062. il4965_init_hw_rates(il, il->ieee_rates);
  5063. return 0;
  5064. err_free_channel_map:
  5065. il_free_channel_map(il);
  5066. err:
  5067. return ret;
  5068. }
  5069. static void il4965_uninit_drv(struct il_priv *il)
  5070. {
  5071. il4965_calib_free_results(il);
  5072. il_free_geos(il);
  5073. il_free_channel_map(il);
  5074. kfree(il->scan_cmd);
  5075. }
  5076. static void il4965_hw_detect(struct il_priv *il)
  5077. {
  5078. il->hw_rev = _il_rd(il, CSR_HW_REV);
  5079. il->hw_wa_rev = _il_rd(il, CSR_HW_REV_WA_REG);
  5080. il->rev_id = il->pci_dev->revision;
  5081. D_INFO("HW Revision ID = 0x%X\n", il->rev_id);
  5082. }
  5083. static int il4965_set_hw_params(struct il_priv *il)
  5084. {
  5085. il->hw_params.max_rxq_size = RX_QUEUE_SIZE;
  5086. il->hw_params.max_rxq_log = RX_QUEUE_SIZE_LOG;
  5087. if (il->cfg->mod_params->amsdu_size_8K)
  5088. il->hw_params.rx_page_order = get_order(IL_RX_BUF_SIZE_8K);
  5089. else
  5090. il->hw_params.rx_page_order = get_order(IL_RX_BUF_SIZE_4K);
  5091. il->hw_params.max_beacon_itrvl = IL_MAX_UCODE_BEACON_INTERVAL;
  5092. if (il->cfg->mod_params->disable_11n)
  5093. il->cfg->sku &= ~IL_SKU_N;
  5094. /* Device-specific setup */
  5095. return il->cfg->ops->lib->set_hw_params(il);
  5096. }
  5097. static const u8 il4965_bss_ac_to_fifo[] = {
  5098. IL_TX_FIFO_VO,
  5099. IL_TX_FIFO_VI,
  5100. IL_TX_FIFO_BE,
  5101. IL_TX_FIFO_BK,
  5102. };
  5103. static const u8 il4965_bss_ac_to_queue[] = {
  5104. 0, 1, 2, 3,
  5105. };
  5106. static int
  5107. il4965_pci_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
  5108. {
  5109. int err = 0;
  5110. struct il_priv *il;
  5111. struct ieee80211_hw *hw;
  5112. struct il_cfg *cfg = (struct il_cfg *)(ent->driver_data);
  5113. unsigned long flags;
  5114. u16 pci_cmd;
  5115. /************************
  5116. * 1. Allocating HW data
  5117. ************************/
  5118. hw = il_alloc_all(cfg);
  5119. if (!hw) {
  5120. err = -ENOMEM;
  5121. goto out;
  5122. }
  5123. il = hw->priv;
  5124. /* At this point both hw and il are allocated. */
  5125. il->ctx.ctxid = 0;
  5126. il->ctx.always_active = true;
  5127. il->ctx.is_active = true;
  5128. il->ctx.rxon_cmd = C_RXON;
  5129. il->ctx.rxon_timing_cmd = C_RXON_TIMING;
  5130. il->ctx.rxon_assoc_cmd = C_RXON_ASSOC;
  5131. il->ctx.qos_cmd = C_QOS_PARAM;
  5132. il->ctx.ap_sta_id = IL_AP_ID;
  5133. il->ctx.wep_key_cmd = C_WEPKEY;
  5134. il->ctx.ac_to_fifo = il4965_bss_ac_to_fifo;
  5135. il->ctx.ac_to_queue = il4965_bss_ac_to_queue;
  5136. il->ctx.exclusive_interface_modes =
  5137. BIT(NL80211_IFTYPE_ADHOC);
  5138. il->ctx.interface_modes =
  5139. BIT(NL80211_IFTYPE_STATION);
  5140. il->ctx.ap_devtype = RXON_DEV_TYPE_AP;
  5141. il->ctx.ibss_devtype = RXON_DEV_TYPE_IBSS;
  5142. il->ctx.station_devtype = RXON_DEV_TYPE_ESS;
  5143. il->ctx.unused_devtype = RXON_DEV_TYPE_ESS;
  5144. SET_IEEE80211_DEV(hw, &pdev->dev);
  5145. D_INFO("*** LOAD DRIVER ***\n");
  5146. il->cfg = cfg;
  5147. il->pci_dev = pdev;
  5148. il->inta_mask = CSR_INI_SET_MASK;
  5149. if (il_alloc_traffic_mem(il))
  5150. IL_ERR("Not enough memory to generate traffic log\n");
  5151. /**************************
  5152. * 2. Initializing PCI bus
  5153. **************************/
  5154. pci_disable_link_state(pdev, PCIE_LINK_STATE_L0S | PCIE_LINK_STATE_L1 |
  5155. PCIE_LINK_STATE_CLKPM);
  5156. if (pci_enable_device(pdev)) {
  5157. err = -ENODEV;
  5158. goto out_ieee80211_free_hw;
  5159. }
  5160. pci_set_master(pdev);
  5161. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(36));
  5162. if (!err)
  5163. err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(36));
  5164. if (err) {
  5165. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  5166. if (!err)
  5167. err = pci_set_consistent_dma_mask(pdev,
  5168. DMA_BIT_MASK(32));
  5169. /* both attempts failed: */
  5170. if (err) {
  5171. IL_WARN("No suitable DMA available.\n");
  5172. goto out_pci_disable_device;
  5173. }
  5174. }
  5175. err = pci_request_regions(pdev, DRV_NAME);
  5176. if (err)
  5177. goto out_pci_disable_device;
  5178. pci_set_drvdata(pdev, il);
  5179. /***********************
  5180. * 3. Read REV register
  5181. ***********************/
  5182. il->hw_base = pci_iomap(pdev, 0, 0);
  5183. if (!il->hw_base) {
  5184. err = -ENODEV;
  5185. goto out_pci_release_regions;
  5186. }
  5187. D_INFO("pci_resource_len = 0x%08llx\n",
  5188. (unsigned long long) pci_resource_len(pdev, 0));
  5189. D_INFO("pci_resource_base = %p\n", il->hw_base);
  5190. /* these spin locks will be used in apm_ops.init and EEPROM access
  5191. * we should init now
  5192. */
  5193. spin_lock_init(&il->reg_lock);
  5194. spin_lock_init(&il->lock);
  5195. /*
  5196. * stop and reset the on-board processor just in case it is in a
  5197. * strange state ... like being left stranded by a primary kernel
  5198. * and this is now the kdump kernel trying to start up
  5199. */
  5200. _il_wr(il, CSR_RESET, CSR_RESET_REG_FLAG_NEVO_RESET);
  5201. il4965_hw_detect(il);
  5202. IL_INFO("Detected %s, REV=0x%X\n",
  5203. il->cfg->name, il->hw_rev);
  5204. /* We disable the RETRY_TIMEOUT register (0x41) to keep
  5205. * PCI Tx retries from interfering with C3 CPU state */
  5206. pci_write_config_byte(pdev, PCI_CFG_RETRY_TIMEOUT, 0x00);
  5207. il4965_prepare_card_hw(il);
  5208. if (!il->hw_ready) {
  5209. IL_WARN("Failed, HW not ready\n");
  5210. goto out_iounmap;
  5211. }
  5212. /*****************
  5213. * 4. Read EEPROM
  5214. *****************/
  5215. /* Read the EEPROM */
  5216. err = il_eeprom_init(il);
  5217. if (err) {
  5218. IL_ERR("Unable to init EEPROM\n");
  5219. goto out_iounmap;
  5220. }
  5221. err = il4965_eeprom_check_version(il);
  5222. if (err)
  5223. goto out_free_eeprom;
  5224. if (err)
  5225. goto out_free_eeprom;
  5226. /* extract MAC Address */
  5227. il4965_eeprom_get_mac(il, il->addresses[0].addr);
  5228. D_INFO("MAC address: %pM\n", il->addresses[0].addr);
  5229. il->hw->wiphy->addresses = il->addresses;
  5230. il->hw->wiphy->n_addresses = 1;
  5231. /************************
  5232. * 5. Setup HW constants
  5233. ************************/
  5234. if (il4965_set_hw_params(il)) {
  5235. IL_ERR("failed to set hw parameters\n");
  5236. goto out_free_eeprom;
  5237. }
  5238. /*******************
  5239. * 6. Setup il
  5240. *******************/
  5241. err = il4965_init_drv(il);
  5242. if (err)
  5243. goto out_free_eeprom;
  5244. /* At this point both hw and il are initialized. */
  5245. /********************
  5246. * 7. Setup services
  5247. ********************/
  5248. spin_lock_irqsave(&il->lock, flags);
  5249. il_disable_interrupts(il);
  5250. spin_unlock_irqrestore(&il->lock, flags);
  5251. pci_enable_msi(il->pci_dev);
  5252. err = request_irq(il->pci_dev->irq, il_isr,
  5253. IRQF_SHARED, DRV_NAME, il);
  5254. if (err) {
  5255. IL_ERR("Error allocating IRQ %d\n", il->pci_dev->irq);
  5256. goto out_disable_msi;
  5257. }
  5258. il4965_setup_deferred_work(il);
  5259. il4965_setup_handlers(il);
  5260. /*********************************************
  5261. * 8. Enable interrupts and read RFKILL state
  5262. *********************************************/
  5263. /* enable rfkill interrupt: hw bug w/a */
  5264. pci_read_config_word(il->pci_dev, PCI_COMMAND, &pci_cmd);
  5265. if (pci_cmd & PCI_COMMAND_INTX_DISABLE) {
  5266. pci_cmd &= ~PCI_COMMAND_INTX_DISABLE;
  5267. pci_write_config_word(il->pci_dev, PCI_COMMAND, pci_cmd);
  5268. }
  5269. il_enable_rfkill_int(il);
  5270. /* If platform's RF_KILL switch is NOT set to KILL */
  5271. if (_il_rd(il, CSR_GP_CNTRL) &
  5272. CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW)
  5273. clear_bit(S_RF_KILL_HW, &il->status);
  5274. else
  5275. set_bit(S_RF_KILL_HW, &il->status);
  5276. wiphy_rfkill_set_hw_state(il->hw->wiphy,
  5277. test_bit(S_RF_KILL_HW, &il->status));
  5278. il_power_initialize(il);
  5279. init_completion(&il->_4965.firmware_loading_complete);
  5280. err = il4965_request_firmware(il, true);
  5281. if (err)
  5282. goto out_destroy_workqueue;
  5283. return 0;
  5284. out_destroy_workqueue:
  5285. destroy_workqueue(il->workqueue);
  5286. il->workqueue = NULL;
  5287. free_irq(il->pci_dev->irq, il);
  5288. out_disable_msi:
  5289. pci_disable_msi(il->pci_dev);
  5290. il4965_uninit_drv(il);
  5291. out_free_eeprom:
  5292. il_eeprom_free(il);
  5293. out_iounmap:
  5294. pci_iounmap(pdev, il->hw_base);
  5295. out_pci_release_regions:
  5296. pci_set_drvdata(pdev, NULL);
  5297. pci_release_regions(pdev);
  5298. out_pci_disable_device:
  5299. pci_disable_device(pdev);
  5300. out_ieee80211_free_hw:
  5301. il_free_traffic_mem(il);
  5302. ieee80211_free_hw(il->hw);
  5303. out:
  5304. return err;
  5305. }
  5306. static void __devexit il4965_pci_remove(struct pci_dev *pdev)
  5307. {
  5308. struct il_priv *il = pci_get_drvdata(pdev);
  5309. unsigned long flags;
  5310. if (!il)
  5311. return;
  5312. wait_for_completion(&il->_4965.firmware_loading_complete);
  5313. D_INFO("*** UNLOAD DRIVER ***\n");
  5314. il_dbgfs_unregister(il);
  5315. sysfs_remove_group(&pdev->dev.kobj, &il_attribute_group);
  5316. /* ieee80211_unregister_hw call wil cause il_mac_stop to
  5317. * to be called and il4965_down since we are removing the device
  5318. * we need to set S_EXIT_PENDING bit.
  5319. */
  5320. set_bit(S_EXIT_PENDING, &il->status);
  5321. il_leds_exit(il);
  5322. if (il->mac80211_registered) {
  5323. ieee80211_unregister_hw(il->hw);
  5324. il->mac80211_registered = 0;
  5325. } else {
  5326. il4965_down(il);
  5327. }
  5328. /*
  5329. * Make sure device is reset to low power before unloading driver.
  5330. * This may be redundant with il4965_down(), but there are paths to
  5331. * run il4965_down() without calling apm_ops.stop(), and there are
  5332. * paths to avoid running il4965_down() at all before leaving driver.
  5333. * This (inexpensive) call *makes sure* device is reset.
  5334. */
  5335. il_apm_stop(il);
  5336. /* make sure we flush any pending irq or
  5337. * tasklet for the driver
  5338. */
  5339. spin_lock_irqsave(&il->lock, flags);
  5340. il_disable_interrupts(il);
  5341. spin_unlock_irqrestore(&il->lock, flags);
  5342. il4965_synchronize_irq(il);
  5343. il4965_dealloc_ucode_pci(il);
  5344. if (il->rxq.bd)
  5345. il4965_rx_queue_free(il, &il->rxq);
  5346. il4965_hw_txq_ctx_free(il);
  5347. il_eeprom_free(il);
  5348. /*netif_stop_queue(dev); */
  5349. flush_workqueue(il->workqueue);
  5350. /* ieee80211_unregister_hw calls il_mac_stop, which flushes
  5351. * il->workqueue... so we can't take down the workqueue
  5352. * until now... */
  5353. destroy_workqueue(il->workqueue);
  5354. il->workqueue = NULL;
  5355. il_free_traffic_mem(il);
  5356. free_irq(il->pci_dev->irq, il);
  5357. pci_disable_msi(il->pci_dev);
  5358. pci_iounmap(pdev, il->hw_base);
  5359. pci_release_regions(pdev);
  5360. pci_disable_device(pdev);
  5361. pci_set_drvdata(pdev, NULL);
  5362. il4965_uninit_drv(il);
  5363. dev_kfree_skb(il->beacon_skb);
  5364. ieee80211_free_hw(il->hw);
  5365. }
  5366. /*
  5367. * Activate/Deactivate Tx DMA/FIFO channels according tx fifos mask
  5368. * must be called under il->lock and mac access
  5369. */
  5370. void il4965_txq_set_sched(struct il_priv *il, u32 mask)
  5371. {
  5372. il_wr_prph(il, IL49_SCD_TXFACT, mask);
  5373. }
  5374. /*****************************************************************************
  5375. *
  5376. * driver and module entry point
  5377. *
  5378. *****************************************************************************/
  5379. /* Hardware specific file defines the PCI IDs table for that hardware module */
  5380. static DEFINE_PCI_DEVICE_TABLE(il4965_hw_card_ids) = {
  5381. {IL_PCI_DEVICE(0x4229, PCI_ANY_ID, il4965_cfg)},
  5382. {IL_PCI_DEVICE(0x4230, PCI_ANY_ID, il4965_cfg)},
  5383. {0}
  5384. };
  5385. MODULE_DEVICE_TABLE(pci, il4965_hw_card_ids);
  5386. static struct pci_driver il4965_driver = {
  5387. .name = DRV_NAME,
  5388. .id_table = il4965_hw_card_ids,
  5389. .probe = il4965_pci_probe,
  5390. .remove = __devexit_p(il4965_pci_remove),
  5391. .driver.pm = IL_LEGACY_PM_OPS,
  5392. };
  5393. static int __init il4965_init(void)
  5394. {
  5395. int ret;
  5396. pr_info(DRV_DESCRIPTION ", " DRV_VERSION "\n");
  5397. pr_info(DRV_COPYRIGHT "\n");
  5398. ret = il4965_rate_control_register();
  5399. if (ret) {
  5400. pr_err("Unable to register rate control algorithm: %d\n", ret);
  5401. return ret;
  5402. }
  5403. ret = pci_register_driver(&il4965_driver);
  5404. if (ret) {
  5405. pr_err("Unable to initialize PCI module\n");
  5406. goto error_register;
  5407. }
  5408. return ret;
  5409. error_register:
  5410. il4965_rate_control_unregister();
  5411. return ret;
  5412. }
  5413. static void __exit il4965_exit(void)
  5414. {
  5415. pci_unregister_driver(&il4965_driver);
  5416. il4965_rate_control_unregister();
  5417. }
  5418. module_exit(il4965_exit);
  5419. module_init(il4965_init);
  5420. #ifdef CONFIG_IWLEGACY_DEBUG
  5421. module_param_named(debug, il_debug_level, uint, S_IRUGO | S_IWUSR);
  5422. MODULE_PARM_DESC(debug, "debug output mask");
  5423. #endif
  5424. module_param_named(swcrypto, il4965_mod_params.sw_crypto, int, S_IRUGO);
  5425. MODULE_PARM_DESC(swcrypto, "using crypto in software (default 0 [hardware])");
  5426. module_param_named(queues_num, il4965_mod_params.num_of_queues, int, S_IRUGO);
  5427. MODULE_PARM_DESC(queues_num, "number of hw queues.");
  5428. module_param_named(11n_disable, il4965_mod_params.disable_11n, int, S_IRUGO);
  5429. MODULE_PARM_DESC(11n_disable, "disable 11n functionality");
  5430. module_param_named(amsdu_size_8K, il4965_mod_params.amsdu_size_8K,
  5431. int, S_IRUGO);
  5432. MODULE_PARM_DESC(amsdu_size_8K, "enable 8K amsdu size");
  5433. module_param_named(fw_restart, il4965_mod_params.restart_fw, int, S_IRUGO);
  5434. MODULE_PARM_DESC(fw_restart, "restart firmware in case of error");