setup-r8a73a4.c 6.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177
  1. /*
  2. * r8a73a4 processor support
  3. *
  4. * Copyright (C) 2013 Renesas Solutions Corp.
  5. * Copyright (C) 2013 Magnus Damm
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License as published by
  9. * the Free Software Foundation; version 2 of the License.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
  19. */
  20. #include <linux/irq.h>
  21. #include <linux/irqchip.h>
  22. #include <linux/kernel.h>
  23. #include <linux/of_platform.h>
  24. #include <linux/platform_data/irq-renesas-irqc.h>
  25. #include <linux/serial_sci.h>
  26. #include <mach/common.h>
  27. #include <mach/irqs.h>
  28. #include <mach/r8a73a4.h>
  29. #include <asm/mach/arch.h>
  30. #define SCIF_COMMON(scif_type, baseaddr, irq) \
  31. .type = scif_type, \
  32. .mapbase = baseaddr, \
  33. .flags = UPF_BOOT_AUTOCONF | UPF_IOREMAP, \
  34. .scbrr_algo_id = SCBRR_ALGO_4, \
  35. .irqs = SCIx_IRQ_MUXED(irq)
  36. #define SCIFA_DATA(index, baseaddr, irq) \
  37. [index] = { \
  38. SCIF_COMMON(PORT_SCIFA, baseaddr, irq), \
  39. .scscr = SCSCR_RE | SCSCR_TE | SCSCR_CKE0, \
  40. }
  41. #define SCIFB_DATA(index, baseaddr, irq) \
  42. [index] = { \
  43. SCIF_COMMON(PORT_SCIFB, baseaddr, irq), \
  44. .scscr = SCSCR_RE | SCSCR_TE, \
  45. }
  46. enum { SCIFA0, SCIFA1, SCIFB0, SCIFB1, SCIFB2, SCIFB3 };
  47. static const struct plat_sci_port scif[] = {
  48. SCIFA_DATA(SCIFA0, 0xe6c40000, gic_spi(144)), /* SCIFA0 */
  49. SCIFA_DATA(SCIFA1, 0xe6c50000, gic_spi(145)), /* SCIFA1 */
  50. SCIFB_DATA(SCIFB0, 0xe6c50000, gic_spi(145)), /* SCIFB0 */
  51. SCIFB_DATA(SCIFB1, 0xe6c30000, gic_spi(149)), /* SCIFB1 */
  52. SCIFB_DATA(SCIFB2, 0xe6ce0000, gic_spi(150)), /* SCIFB2 */
  53. SCIFB_DATA(SCIFB3, 0xe6cf0000, gic_spi(151)), /* SCIFB3 */
  54. };
  55. static inline void r8a73a4_register_scif(int idx)
  56. {
  57. platform_device_register_data(&platform_bus, "sh-sci", idx, &scif[idx],
  58. sizeof(struct plat_sci_port));
  59. }
  60. static const struct renesas_irqc_config irqc0_data = {
  61. .irq_base = irq_pin(0), /* IRQ0 -> IRQ31 */
  62. };
  63. static const struct resource irqc0_resources[] = {
  64. DEFINE_RES_MEM(0xe61c0000, 0x200), /* IRQC Event Detector Block_0 */
  65. DEFINE_RES_IRQ(gic_spi(0)), /* IRQ0 */
  66. DEFINE_RES_IRQ(gic_spi(1)), /* IRQ1 */
  67. DEFINE_RES_IRQ(gic_spi(2)), /* IRQ2 */
  68. DEFINE_RES_IRQ(gic_spi(3)), /* IRQ3 */
  69. DEFINE_RES_IRQ(gic_spi(4)), /* IRQ4 */
  70. DEFINE_RES_IRQ(gic_spi(5)), /* IRQ5 */
  71. DEFINE_RES_IRQ(gic_spi(6)), /* IRQ6 */
  72. DEFINE_RES_IRQ(gic_spi(7)), /* IRQ7 */
  73. DEFINE_RES_IRQ(gic_spi(8)), /* IRQ8 */
  74. DEFINE_RES_IRQ(gic_spi(9)), /* IRQ9 */
  75. DEFINE_RES_IRQ(gic_spi(10)), /* IRQ10 */
  76. DEFINE_RES_IRQ(gic_spi(11)), /* IRQ11 */
  77. DEFINE_RES_IRQ(gic_spi(12)), /* IRQ12 */
  78. DEFINE_RES_IRQ(gic_spi(13)), /* IRQ13 */
  79. DEFINE_RES_IRQ(gic_spi(14)), /* IRQ14 */
  80. DEFINE_RES_IRQ(gic_spi(15)), /* IRQ15 */
  81. DEFINE_RES_IRQ(gic_spi(16)), /* IRQ16 */
  82. DEFINE_RES_IRQ(gic_spi(17)), /* IRQ17 */
  83. DEFINE_RES_IRQ(gic_spi(18)), /* IRQ18 */
  84. DEFINE_RES_IRQ(gic_spi(19)), /* IRQ19 */
  85. DEFINE_RES_IRQ(gic_spi(20)), /* IRQ20 */
  86. DEFINE_RES_IRQ(gic_spi(21)), /* IRQ21 */
  87. DEFINE_RES_IRQ(gic_spi(22)), /* IRQ22 */
  88. DEFINE_RES_IRQ(gic_spi(23)), /* IRQ23 */
  89. DEFINE_RES_IRQ(gic_spi(24)), /* IRQ24 */
  90. DEFINE_RES_IRQ(gic_spi(25)), /* IRQ25 */
  91. DEFINE_RES_IRQ(gic_spi(26)), /* IRQ26 */
  92. DEFINE_RES_IRQ(gic_spi(27)), /* IRQ27 */
  93. DEFINE_RES_IRQ(gic_spi(28)), /* IRQ28 */
  94. DEFINE_RES_IRQ(gic_spi(29)), /* IRQ29 */
  95. DEFINE_RES_IRQ(gic_spi(30)), /* IRQ30 */
  96. DEFINE_RES_IRQ(gic_spi(31)), /* IRQ31 */
  97. };
  98. static const struct renesas_irqc_config irqc1_data = {
  99. .irq_base = irq_pin(32), /* IRQ32 -> IRQ57 */
  100. };
  101. static const struct resource irqc1_resources[] = {
  102. DEFINE_RES_MEM(0xe61c0200, 0x200), /* IRQC Event Detector Block_1 */
  103. DEFINE_RES_IRQ(gic_spi(32)), /* IRQ32 */
  104. DEFINE_RES_IRQ(gic_spi(33)), /* IRQ33 */
  105. DEFINE_RES_IRQ(gic_spi(34)), /* IRQ34 */
  106. DEFINE_RES_IRQ(gic_spi(35)), /* IRQ35 */
  107. DEFINE_RES_IRQ(gic_spi(36)), /* IRQ36 */
  108. DEFINE_RES_IRQ(gic_spi(37)), /* IRQ37 */
  109. DEFINE_RES_IRQ(gic_spi(38)), /* IRQ38 */
  110. DEFINE_RES_IRQ(gic_spi(39)), /* IRQ39 */
  111. DEFINE_RES_IRQ(gic_spi(40)), /* IRQ40 */
  112. DEFINE_RES_IRQ(gic_spi(41)), /* IRQ41 */
  113. DEFINE_RES_IRQ(gic_spi(42)), /* IRQ42 */
  114. DEFINE_RES_IRQ(gic_spi(43)), /* IRQ43 */
  115. DEFINE_RES_IRQ(gic_spi(44)), /* IRQ44 */
  116. DEFINE_RES_IRQ(gic_spi(45)), /* IRQ45 */
  117. DEFINE_RES_IRQ(gic_spi(46)), /* IRQ46 */
  118. DEFINE_RES_IRQ(gic_spi(47)), /* IRQ47 */
  119. DEFINE_RES_IRQ(gic_spi(48)), /* IRQ48 */
  120. DEFINE_RES_IRQ(gic_spi(49)), /* IRQ49 */
  121. DEFINE_RES_IRQ(gic_spi(50)), /* IRQ50 */
  122. DEFINE_RES_IRQ(gic_spi(51)), /* IRQ51 */
  123. DEFINE_RES_IRQ(gic_spi(52)), /* IRQ52 */
  124. DEFINE_RES_IRQ(gic_spi(53)), /* IRQ53 */
  125. DEFINE_RES_IRQ(gic_spi(54)), /* IRQ54 */
  126. DEFINE_RES_IRQ(gic_spi(55)), /* IRQ55 */
  127. DEFINE_RES_IRQ(gic_spi(56)), /* IRQ56 */
  128. DEFINE_RES_IRQ(gic_spi(57)), /* IRQ57 */
  129. };
  130. #define r8a73a4_register_irqc(idx) \
  131. platform_device_register_resndata(&platform_bus, "renesas_irqc", \
  132. idx, irqc##idx##_resources, \
  133. ARRAY_SIZE(irqc##idx##_resources), \
  134. &irqc##idx##_data, \
  135. sizeof(struct renesas_irqc_config))
  136. void __init r8a73a4_add_standard_devices(void)
  137. {
  138. r8a73a4_register_scif(SCIFA0);
  139. r8a73a4_register_scif(SCIFA1);
  140. r8a73a4_register_scif(SCIFB0);
  141. r8a73a4_register_scif(SCIFB1);
  142. r8a73a4_register_scif(SCIFB2);
  143. r8a73a4_register_scif(SCIFB3);
  144. r8a73a4_register_irqc(0);
  145. r8a73a4_register_irqc(1);
  146. }
  147. #ifdef CONFIG_USE_OF
  148. void __init r8a73a4_add_standard_devices_dt(void)
  149. {
  150. of_platform_populate(NULL, of_default_bus_match_table, NULL, NULL);
  151. }
  152. static const char *r8a73a4_boards_compat_dt[] __initdata = {
  153. "renesas,r8a73a4",
  154. NULL,
  155. };
  156. DT_MACHINE_START(R8A73A4_DT, "Generic R8A73A4 (Flattened Device Tree)")
  157. .init_irq = irqchip_init,
  158. .init_machine = r8a73a4_add_standard_devices_dt,
  159. .init_time = shmobile_timer_init,
  160. .dt_compat = r8a73a4_boards_compat_dt,
  161. MACHINE_END
  162. #endif /* CONFIG_USE_OF */