rtc-at91sam9.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491
  1. /*
  2. * "RTT as Real Time Clock" driver for AT91SAM9 SoC family
  3. *
  4. * (C) 2007 Michel Benoit
  5. *
  6. * Based on rtc-at91rm9200.c by Rick Bronson
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License
  10. * as published by the Free Software Foundation; either version
  11. * 2 of the License, or (at your option) any later version.
  12. */
  13. #include <linux/module.h>
  14. #include <linux/kernel.h>
  15. #include <linux/platform_device.h>
  16. #include <linux/time.h>
  17. #include <linux/rtc.h>
  18. #include <linux/interrupt.h>
  19. #include <linux/ioctl.h>
  20. #include <linux/slab.h>
  21. #include <mach/board.h>
  22. #include <mach/at91_rtt.h>
  23. #include <mach/cpu.h>
  24. /*
  25. * This driver uses two configurable hardware resources that live in the
  26. * AT91SAM9 backup power domain (intended to be powered at all times)
  27. * to implement the Real Time Clock interfaces
  28. *
  29. * - A "Real-time Timer" (RTT) counts up in seconds from a base time.
  30. * We can't assign the counter value (CRTV) ... but we can reset it.
  31. *
  32. * - One of the "General Purpose Backup Registers" (GPBRs) holds the
  33. * base time, normally an offset from the beginning of the POSIX
  34. * epoch (1970-Jan-1 00:00:00 UTC). Some systems also include the
  35. * local timezone's offset.
  36. *
  37. * The RTC's value is the RTT counter plus that offset. The RTC's alarm
  38. * is likewise a base (ALMV) plus that offset.
  39. *
  40. * Not all RTTs will be used as RTCs; some systems have multiple RTTs to
  41. * choose from, or a "real" RTC module. All systems have multiple GPBR
  42. * registers available, likewise usable for more than "RTC" support.
  43. */
  44. /*
  45. * We store ALARM_DISABLED in ALMV to record that no alarm is set.
  46. * It's also the reset value for that field.
  47. */
  48. #define ALARM_DISABLED ((u32)~0)
  49. struct sam9_rtc {
  50. void __iomem *rtt;
  51. struct rtc_device *rtcdev;
  52. u32 imr;
  53. void __iomem *gpbr;
  54. int irq;
  55. };
  56. #define rtt_readl(rtc, field) \
  57. __raw_readl((rtc)->rtt + AT91_RTT_ ## field)
  58. #define rtt_writel(rtc, field, val) \
  59. __raw_writel((val), (rtc)->rtt + AT91_RTT_ ## field)
  60. #define gpbr_readl(rtc) \
  61. __raw_readl((rtc)->gpbr)
  62. #define gpbr_writel(rtc, val) \
  63. __raw_writel((val), (rtc)->gpbr)
  64. /*
  65. * Read current time and date in RTC
  66. */
  67. static int at91_rtc_readtime(struct device *dev, struct rtc_time *tm)
  68. {
  69. struct sam9_rtc *rtc = dev_get_drvdata(dev);
  70. u32 secs, secs2;
  71. u32 offset;
  72. /* read current time offset */
  73. offset = gpbr_readl(rtc);
  74. if (offset == 0)
  75. return -EILSEQ;
  76. /* reread the counter to help sync the two clock domains */
  77. secs = rtt_readl(rtc, VR);
  78. secs2 = rtt_readl(rtc, VR);
  79. if (secs != secs2)
  80. secs = rtt_readl(rtc, VR);
  81. rtc_time_to_tm(offset + secs, tm);
  82. dev_dbg(dev, "%s: %4d-%02d-%02d %02d:%02d:%02d\n", "readtime",
  83. 1900 + tm->tm_year, tm->tm_mon, tm->tm_mday,
  84. tm->tm_hour, tm->tm_min, tm->tm_sec);
  85. return 0;
  86. }
  87. /*
  88. * Set current time and date in RTC
  89. */
  90. static int at91_rtc_settime(struct device *dev, struct rtc_time *tm)
  91. {
  92. struct sam9_rtc *rtc = dev_get_drvdata(dev);
  93. int err;
  94. u32 offset, alarm, mr;
  95. unsigned long secs;
  96. dev_dbg(dev, "%s: %4d-%02d-%02d %02d:%02d:%02d\n", "settime",
  97. 1900 + tm->tm_year, tm->tm_mon, tm->tm_mday,
  98. tm->tm_hour, tm->tm_min, tm->tm_sec);
  99. err = rtc_tm_to_time(tm, &secs);
  100. if (err != 0)
  101. return err;
  102. mr = rtt_readl(rtc, MR);
  103. /* disable interrupts */
  104. rtt_writel(rtc, MR, mr & ~(AT91_RTT_ALMIEN | AT91_RTT_RTTINCIEN));
  105. /* read current time offset */
  106. offset = gpbr_readl(rtc);
  107. /* store the new base time in a battery backup register */
  108. secs += 1;
  109. gpbr_writel(rtc, secs);
  110. /* adjust the alarm time for the new base */
  111. alarm = rtt_readl(rtc, AR);
  112. if (alarm != ALARM_DISABLED) {
  113. if (offset > secs) {
  114. /* time jumped backwards, increase time until alarm */
  115. alarm += (offset - secs);
  116. } else if ((alarm + offset) > secs) {
  117. /* time jumped forwards, decrease time until alarm */
  118. alarm -= (secs - offset);
  119. } else {
  120. /* time jumped past the alarm, disable alarm */
  121. alarm = ALARM_DISABLED;
  122. mr &= ~AT91_RTT_ALMIEN;
  123. }
  124. rtt_writel(rtc, AR, alarm);
  125. }
  126. /* reset the timer, and re-enable interrupts */
  127. rtt_writel(rtc, MR, mr | AT91_RTT_RTTRST);
  128. return 0;
  129. }
  130. static int at91_rtc_readalarm(struct device *dev, struct rtc_wkalrm *alrm)
  131. {
  132. struct sam9_rtc *rtc = dev_get_drvdata(dev);
  133. struct rtc_time *tm = &alrm->time;
  134. u32 alarm = rtt_readl(rtc, AR);
  135. u32 offset;
  136. offset = gpbr_readl(rtc);
  137. if (offset == 0)
  138. return -EILSEQ;
  139. memset(alrm, 0, sizeof(*alrm));
  140. if (alarm != ALARM_DISABLED && offset != 0) {
  141. rtc_time_to_tm(offset + alarm, tm);
  142. dev_dbg(dev, "%s: %4d-%02d-%02d %02d:%02d:%02d\n", "readalarm",
  143. 1900 + tm->tm_year, tm->tm_mon, tm->tm_mday,
  144. tm->tm_hour, tm->tm_min, tm->tm_sec);
  145. if (rtt_readl(rtc, MR) & AT91_RTT_ALMIEN)
  146. alrm->enabled = 1;
  147. }
  148. return 0;
  149. }
  150. static int at91_rtc_setalarm(struct device *dev, struct rtc_wkalrm *alrm)
  151. {
  152. struct sam9_rtc *rtc = dev_get_drvdata(dev);
  153. struct rtc_time *tm = &alrm->time;
  154. unsigned long secs;
  155. u32 offset;
  156. u32 mr;
  157. int err;
  158. err = rtc_tm_to_time(tm, &secs);
  159. if (err != 0)
  160. return err;
  161. offset = gpbr_readl(rtc);
  162. if (offset == 0) {
  163. /* time is not set */
  164. return -EILSEQ;
  165. }
  166. mr = rtt_readl(rtc, MR);
  167. rtt_writel(rtc, MR, mr & ~AT91_RTT_ALMIEN);
  168. /* alarm in the past? finish and leave disabled */
  169. if (secs <= offset) {
  170. rtt_writel(rtc, AR, ALARM_DISABLED);
  171. return 0;
  172. }
  173. /* else set alarm and maybe enable it */
  174. rtt_writel(rtc, AR, secs - offset);
  175. if (alrm->enabled)
  176. rtt_writel(rtc, MR, mr | AT91_RTT_ALMIEN);
  177. dev_dbg(dev, "%s: %4d-%02d-%02d %02d:%02d:%02d\n", "setalarm",
  178. tm->tm_year, tm->tm_mon, tm->tm_mday, tm->tm_hour,
  179. tm->tm_min, tm->tm_sec);
  180. return 0;
  181. }
  182. static int at91_rtc_alarm_irq_enable(struct device *dev, unsigned int enabled)
  183. {
  184. struct sam9_rtc *rtc = dev_get_drvdata(dev);
  185. u32 mr = rtt_readl(rtc, MR);
  186. dev_dbg(dev, "alarm_irq_enable: enabled=%08x, mr %08x\n", enabled, mr);
  187. if (enabled)
  188. rtt_writel(rtc, MR, mr | AT91_RTT_ALMIEN);
  189. else
  190. rtt_writel(rtc, MR, mr & ~AT91_RTT_ALMIEN);
  191. return 0;
  192. }
  193. /*
  194. * Provide additional RTC information in /proc/driver/rtc
  195. */
  196. static int at91_rtc_proc(struct device *dev, struct seq_file *seq)
  197. {
  198. struct sam9_rtc *rtc = dev_get_drvdata(dev);
  199. u32 mr = mr = rtt_readl(rtc, MR);
  200. seq_printf(seq, "update_IRQ\t: %s\n",
  201. (mr & AT91_RTT_RTTINCIEN) ? "yes" : "no");
  202. return 0;
  203. }
  204. /*
  205. * IRQ handler for the RTC
  206. */
  207. static irqreturn_t at91_rtc_interrupt(int irq, void *_rtc)
  208. {
  209. struct sam9_rtc *rtc = _rtc;
  210. u32 sr, mr;
  211. unsigned long events = 0;
  212. /* Shared interrupt may be for another device. Note: reading
  213. * SR clears it, so we must only read it in this irq handler!
  214. */
  215. mr = rtt_readl(rtc, MR) & (AT91_RTT_ALMIEN | AT91_RTT_RTTINCIEN);
  216. sr = rtt_readl(rtc, SR) & (mr >> 16);
  217. if (!sr)
  218. return IRQ_NONE;
  219. /* alarm status */
  220. if (sr & AT91_RTT_ALMS)
  221. events |= (RTC_AF | RTC_IRQF);
  222. /* timer update/increment */
  223. if (sr & AT91_RTT_RTTINC)
  224. events |= (RTC_UF | RTC_IRQF);
  225. rtc_update_irq(rtc->rtcdev, 1, events);
  226. pr_debug("%s: num=%ld, events=0x%02lx\n", __func__,
  227. events >> 8, events & 0x000000FF);
  228. return IRQ_HANDLED;
  229. }
  230. static const struct rtc_class_ops at91_rtc_ops = {
  231. .read_time = at91_rtc_readtime,
  232. .set_time = at91_rtc_settime,
  233. .read_alarm = at91_rtc_readalarm,
  234. .set_alarm = at91_rtc_setalarm,
  235. .proc = at91_rtc_proc,
  236. .alarm_irq_enable = at91_rtc_alarm_irq_enable,
  237. };
  238. /*
  239. * Initialize and install RTC driver
  240. */
  241. static int __devinit at91_rtc_probe(struct platform_device *pdev)
  242. {
  243. struct resource *r, *r_gpbr;
  244. struct sam9_rtc *rtc;
  245. int ret, irq;
  246. u32 mr;
  247. r = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  248. r_gpbr = platform_get_resource(pdev, IORESOURCE_MEM, 1);
  249. if (!r || !r_gpbr) {
  250. dev_err(&pdev->dev, "need 2 ressources\n");
  251. return -ENODEV;
  252. }
  253. irq = platform_get_irq(pdev, 0);
  254. if (irq < 0) {
  255. dev_err(&pdev->dev, "failed to get interrupt resource\n");
  256. return irq;
  257. }
  258. rtc = kzalloc(sizeof *rtc, GFP_KERNEL);
  259. if (!rtc)
  260. return -ENOMEM;
  261. rtc->irq = irq;
  262. /* platform setup code should have handled this; sigh */
  263. if (!device_can_wakeup(&pdev->dev))
  264. device_init_wakeup(&pdev->dev, 1);
  265. platform_set_drvdata(pdev, rtc);
  266. rtc->rtt = ioremap(r->start, resource_size(r));
  267. if (!rtc->rtt) {
  268. dev_err(&pdev->dev, "failed to map registers, aborting.\n");
  269. ret = -ENOMEM;
  270. goto fail;
  271. }
  272. rtc->gpbr = ioremap(r_gpbr->start, resource_size(r_gpbr));
  273. if (!rtc->gpbr) {
  274. dev_err(&pdev->dev, "failed to map gpbr registers, aborting.\n");
  275. ret = -ENOMEM;
  276. goto fail_gpbr;
  277. }
  278. mr = rtt_readl(rtc, MR);
  279. /* unless RTT is counting at 1 Hz, re-initialize it */
  280. if ((mr & AT91_RTT_RTPRES) != AT91_SLOW_CLOCK) {
  281. mr = AT91_RTT_RTTRST | (AT91_SLOW_CLOCK & AT91_RTT_RTPRES);
  282. gpbr_writel(rtc, 0);
  283. }
  284. /* disable all interrupts (same as on shutdown path) */
  285. mr &= ~(AT91_RTT_ALMIEN | AT91_RTT_RTTINCIEN);
  286. rtt_writel(rtc, MR, mr);
  287. rtc->rtcdev = rtc_device_register(pdev->name, &pdev->dev,
  288. &at91_rtc_ops, THIS_MODULE);
  289. if (IS_ERR(rtc->rtcdev)) {
  290. ret = PTR_ERR(rtc->rtcdev);
  291. goto fail_register;
  292. }
  293. /* register irq handler after we know what name we'll use */
  294. ret = request_irq(rtc->irq, at91_rtc_interrupt, IRQF_SHARED,
  295. dev_name(&rtc->rtcdev->dev), rtc);
  296. if (ret) {
  297. dev_dbg(&pdev->dev, "can't share IRQ %d?\n", rtc->irq);
  298. rtc_device_unregister(rtc->rtcdev);
  299. goto fail_register;
  300. }
  301. /* NOTE: sam9260 rev A silicon has a ROM bug which resets the
  302. * RTT on at least some reboots. If you have that chip, you must
  303. * initialize the time from some external source like a GPS, wall
  304. * clock, discrete RTC, etc
  305. */
  306. if (gpbr_readl(rtc) == 0)
  307. dev_warn(&pdev->dev, "%s: SET TIME!\n",
  308. dev_name(&rtc->rtcdev->dev));
  309. return 0;
  310. fail_register:
  311. iounmap(rtc->gpbr);
  312. fail_gpbr:
  313. iounmap(rtc->rtt);
  314. fail:
  315. platform_set_drvdata(pdev, NULL);
  316. kfree(rtc);
  317. return ret;
  318. }
  319. /*
  320. * Disable and remove the RTC driver
  321. */
  322. static int __devexit at91_rtc_remove(struct platform_device *pdev)
  323. {
  324. struct sam9_rtc *rtc = platform_get_drvdata(pdev);
  325. u32 mr = rtt_readl(rtc, MR);
  326. /* disable all interrupts */
  327. rtt_writel(rtc, MR, mr & ~(AT91_RTT_ALMIEN | AT91_RTT_RTTINCIEN));
  328. free_irq(rtc->irq, rtc);
  329. rtc_device_unregister(rtc->rtcdev);
  330. iounmap(rtc->gpbr);
  331. iounmap(rtc->rtt);
  332. platform_set_drvdata(pdev, NULL);
  333. kfree(rtc);
  334. return 0;
  335. }
  336. static void at91_rtc_shutdown(struct platform_device *pdev)
  337. {
  338. struct sam9_rtc *rtc = platform_get_drvdata(pdev);
  339. u32 mr = rtt_readl(rtc, MR);
  340. rtc->imr = mr & (AT91_RTT_ALMIEN | AT91_RTT_RTTINCIEN);
  341. rtt_writel(rtc, MR, mr & ~rtc->imr);
  342. }
  343. #ifdef CONFIG_PM
  344. /* AT91SAM9 RTC Power management control */
  345. static int at91_rtc_suspend(struct platform_device *pdev,
  346. pm_message_t state)
  347. {
  348. struct sam9_rtc *rtc = platform_get_drvdata(pdev);
  349. u32 mr = rtt_readl(rtc, MR);
  350. /*
  351. * This IRQ is shared with DBGU and other hardware which isn't
  352. * necessarily a wakeup event source.
  353. */
  354. rtc->imr = mr & (AT91_RTT_ALMIEN | AT91_RTT_RTTINCIEN);
  355. if (rtc->imr) {
  356. if (device_may_wakeup(&pdev->dev) && (mr & AT91_RTT_ALMIEN)) {
  357. enable_irq_wake(rtc->irq);
  358. /* don't let RTTINC cause wakeups */
  359. if (mr & AT91_RTT_RTTINCIEN)
  360. rtt_writel(rtc, MR, mr & ~AT91_RTT_RTTINCIEN);
  361. } else
  362. rtt_writel(rtc, MR, mr & ~rtc->imr);
  363. }
  364. return 0;
  365. }
  366. static int at91_rtc_resume(struct platform_device *pdev)
  367. {
  368. struct sam9_rtc *rtc = platform_get_drvdata(pdev);
  369. u32 mr;
  370. if (rtc->imr) {
  371. if (device_may_wakeup(&pdev->dev))
  372. disable_irq_wake(rtc->irq);
  373. mr = rtt_readl(rtc, MR);
  374. rtt_writel(rtc, MR, mr | rtc->imr);
  375. }
  376. return 0;
  377. }
  378. #else
  379. #define at91_rtc_suspend NULL
  380. #define at91_rtc_resume NULL
  381. #endif
  382. static struct platform_driver at91_rtc_driver = {
  383. .probe = at91_rtc_probe,
  384. .remove = __devexit_p(at91_rtc_remove),
  385. .shutdown = at91_rtc_shutdown,
  386. .suspend = at91_rtc_suspend,
  387. .resume = at91_rtc_resume,
  388. .driver = {
  389. .name = "rtc-at91sam9",
  390. .owner = THIS_MODULE,
  391. },
  392. };
  393. static int __init at91_rtc_init(void)
  394. {
  395. return platform_driver_register(&at91_rtc_driver);
  396. }
  397. module_init(at91_rtc_init);
  398. static void __exit at91_rtc_exit(void)
  399. {
  400. platform_driver_unregister(&at91_rtc_driver);
  401. }
  402. module_exit(at91_rtc_exit);
  403. MODULE_AUTHOR("Michel Benoit");
  404. MODULE_DESCRIPTION("RTC driver for Atmel AT91SAM9x");
  405. MODULE_LICENSE("GPL");