common.c 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819
  1. /*
  2. * arch/arm/mach-kirkwood/common.c
  3. *
  4. * Core functions for Marvell Kirkwood SoCs
  5. *
  6. * This file is licensed under the terms of the GNU General Public
  7. * License version 2. This program is licensed "as is" without any
  8. * warranty of any kind, whether express or implied.
  9. */
  10. #include <linux/kernel.h>
  11. #include <linux/init.h>
  12. #include <linux/platform_device.h>
  13. #include <linux/serial_8250.h>
  14. #include <linux/mbus.h>
  15. #include <linux/ata_platform.h>
  16. #include <linux/mtd/nand.h>
  17. #include <net/dsa.h>
  18. #include <asm/page.h>
  19. #include <asm/timex.h>
  20. #include <asm/kexec.h>
  21. #include <asm/mach/map.h>
  22. #include <asm/mach/time.h>
  23. #include <mach/kirkwood.h>
  24. #include <mach/bridge-regs.h>
  25. #include <plat/audio.h>
  26. #include <plat/cache-feroceon-l2.h>
  27. #include <plat/ehci-orion.h>
  28. #include <plat/mvsdio.h>
  29. #include <plat/mv_xor.h>
  30. #include <plat/orion_nand.h>
  31. #include <plat/orion_wdt.h>
  32. #include <plat/common.h>
  33. #include <plat/time.h>
  34. #include "common.h"
  35. /*****************************************************************************
  36. * I/O Address Mapping
  37. ****************************************************************************/
  38. static struct map_desc kirkwood_io_desc[] __initdata = {
  39. {
  40. .virtual = KIRKWOOD_PCIE_IO_VIRT_BASE,
  41. .pfn = __phys_to_pfn(KIRKWOOD_PCIE_IO_PHYS_BASE),
  42. .length = KIRKWOOD_PCIE_IO_SIZE,
  43. .type = MT_DEVICE,
  44. }, {
  45. .virtual = KIRKWOOD_PCIE1_IO_VIRT_BASE,
  46. .pfn = __phys_to_pfn(KIRKWOOD_PCIE1_IO_PHYS_BASE),
  47. .length = KIRKWOOD_PCIE1_IO_SIZE,
  48. .type = MT_DEVICE,
  49. }, {
  50. .virtual = KIRKWOOD_REGS_VIRT_BASE,
  51. .pfn = __phys_to_pfn(KIRKWOOD_REGS_PHYS_BASE),
  52. .length = KIRKWOOD_REGS_SIZE,
  53. .type = MT_DEVICE,
  54. },
  55. };
  56. void __init kirkwood_map_io(void)
  57. {
  58. iotable_init(kirkwood_io_desc, ARRAY_SIZE(kirkwood_io_desc));
  59. }
  60. /*
  61. * Default clock control bits. Any bit _not_ set in this variable
  62. * will be cleared from the hardware after platform devices have been
  63. * registered. Some reserved bits must be set to 1.
  64. */
  65. unsigned int kirkwood_clk_ctrl = CGC_DUNIT | CGC_RESERVED;
  66. /*****************************************************************************
  67. * EHCI
  68. ****************************************************************************/
  69. static struct orion_ehci_data kirkwood_ehci_data = {
  70. .dram = &kirkwood_mbus_dram_info,
  71. .phy_version = EHCI_PHY_NA,
  72. };
  73. static u64 ehci_dmamask = DMA_BIT_MASK(32);
  74. /*****************************************************************************
  75. * EHCI0
  76. ****************************************************************************/
  77. static struct resource kirkwood_ehci_resources[] = {
  78. {
  79. .start = USB_PHYS_BASE,
  80. .end = USB_PHYS_BASE + SZ_4K - 1,
  81. .flags = IORESOURCE_MEM,
  82. }, {
  83. .start = IRQ_KIRKWOOD_USB,
  84. .end = IRQ_KIRKWOOD_USB,
  85. .flags = IORESOURCE_IRQ,
  86. },
  87. };
  88. static struct platform_device kirkwood_ehci = {
  89. .name = "orion-ehci",
  90. .id = 0,
  91. .dev = {
  92. .dma_mask = &ehci_dmamask,
  93. .coherent_dma_mask = DMA_BIT_MASK(32),
  94. .platform_data = &kirkwood_ehci_data,
  95. },
  96. .resource = kirkwood_ehci_resources,
  97. .num_resources = ARRAY_SIZE(kirkwood_ehci_resources),
  98. };
  99. void __init kirkwood_ehci_init(void)
  100. {
  101. kirkwood_clk_ctrl |= CGC_USB0;
  102. platform_device_register(&kirkwood_ehci);
  103. }
  104. /*****************************************************************************
  105. * GE00
  106. ****************************************************************************/
  107. void __init kirkwood_ge00_init(struct mv643xx_eth_platform_data *eth_data)
  108. {
  109. kirkwood_clk_ctrl |= CGC_GE0;
  110. orion_ge00_init(eth_data, &kirkwood_mbus_dram_info,
  111. GE00_PHYS_BASE, IRQ_KIRKWOOD_GE00_SUM,
  112. IRQ_KIRKWOOD_GE00_ERR, kirkwood_tclk);
  113. }
  114. /*****************************************************************************
  115. * GE01
  116. ****************************************************************************/
  117. void __init kirkwood_ge01_init(struct mv643xx_eth_platform_data *eth_data)
  118. {
  119. kirkwood_clk_ctrl |= CGC_GE1;
  120. orion_ge01_init(eth_data, &kirkwood_mbus_dram_info,
  121. GE01_PHYS_BASE, IRQ_KIRKWOOD_GE01_SUM,
  122. IRQ_KIRKWOOD_GE01_ERR, kirkwood_tclk);
  123. }
  124. /*****************************************************************************
  125. * Ethernet switch
  126. ****************************************************************************/
  127. void __init kirkwood_ge00_switch_init(struct dsa_platform_data *d, int irq)
  128. {
  129. orion_ge00_switch_init(d, irq);
  130. }
  131. /*****************************************************************************
  132. * NAND flash
  133. ****************************************************************************/
  134. static struct resource kirkwood_nand_resource = {
  135. .flags = IORESOURCE_MEM,
  136. .start = KIRKWOOD_NAND_MEM_PHYS_BASE,
  137. .end = KIRKWOOD_NAND_MEM_PHYS_BASE +
  138. KIRKWOOD_NAND_MEM_SIZE - 1,
  139. };
  140. static struct orion_nand_data kirkwood_nand_data = {
  141. .cle = 0,
  142. .ale = 1,
  143. .width = 8,
  144. };
  145. static struct platform_device kirkwood_nand_flash = {
  146. .name = "orion_nand",
  147. .id = -1,
  148. .dev = {
  149. .platform_data = &kirkwood_nand_data,
  150. },
  151. .resource = &kirkwood_nand_resource,
  152. .num_resources = 1,
  153. };
  154. void __init kirkwood_nand_init(struct mtd_partition *parts, int nr_parts,
  155. int chip_delay)
  156. {
  157. kirkwood_clk_ctrl |= CGC_RUNIT;
  158. kirkwood_nand_data.parts = parts;
  159. kirkwood_nand_data.nr_parts = nr_parts;
  160. kirkwood_nand_data.chip_delay = chip_delay;
  161. platform_device_register(&kirkwood_nand_flash);
  162. }
  163. void __init kirkwood_nand_init_rnb(struct mtd_partition *parts, int nr_parts,
  164. int (*dev_ready)(struct mtd_info *))
  165. {
  166. kirkwood_clk_ctrl |= CGC_RUNIT;
  167. kirkwood_nand_data.parts = parts;
  168. kirkwood_nand_data.nr_parts = nr_parts;
  169. kirkwood_nand_data.dev_ready = dev_ready;
  170. platform_device_register(&kirkwood_nand_flash);
  171. }
  172. /*****************************************************************************
  173. * SoC RTC
  174. ****************************************************************************/
  175. static void __init kirkwood_rtc_init(void)
  176. {
  177. orion_rtc_init(RTC_PHYS_BASE, IRQ_KIRKWOOD_RTC);
  178. }
  179. /*****************************************************************************
  180. * SATA
  181. ****************************************************************************/
  182. static struct resource kirkwood_sata_resources[] = {
  183. {
  184. .name = "sata base",
  185. .start = SATA_PHYS_BASE,
  186. .end = SATA_PHYS_BASE + 0x5000 - 1,
  187. .flags = IORESOURCE_MEM,
  188. }, {
  189. .name = "sata irq",
  190. .start = IRQ_KIRKWOOD_SATA,
  191. .end = IRQ_KIRKWOOD_SATA,
  192. .flags = IORESOURCE_IRQ,
  193. },
  194. };
  195. static struct platform_device kirkwood_sata = {
  196. .name = "sata_mv",
  197. .id = 0,
  198. .dev = {
  199. .coherent_dma_mask = DMA_BIT_MASK(32),
  200. },
  201. .num_resources = ARRAY_SIZE(kirkwood_sata_resources),
  202. .resource = kirkwood_sata_resources,
  203. };
  204. void __init kirkwood_sata_init(struct mv_sata_platform_data *sata_data)
  205. {
  206. kirkwood_clk_ctrl |= CGC_SATA0;
  207. if (sata_data->n_ports > 1)
  208. kirkwood_clk_ctrl |= CGC_SATA1;
  209. sata_data->dram = &kirkwood_mbus_dram_info;
  210. kirkwood_sata.dev.platform_data = sata_data;
  211. platform_device_register(&kirkwood_sata);
  212. }
  213. /*****************************************************************************
  214. * SD/SDIO/MMC
  215. ****************************************************************************/
  216. static struct resource mvsdio_resources[] = {
  217. [0] = {
  218. .start = SDIO_PHYS_BASE,
  219. .end = SDIO_PHYS_BASE + SZ_1K - 1,
  220. .flags = IORESOURCE_MEM,
  221. },
  222. [1] = {
  223. .start = IRQ_KIRKWOOD_SDIO,
  224. .end = IRQ_KIRKWOOD_SDIO,
  225. .flags = IORESOURCE_IRQ,
  226. },
  227. };
  228. static u64 mvsdio_dmamask = DMA_BIT_MASK(32);
  229. static struct platform_device kirkwood_sdio = {
  230. .name = "mvsdio",
  231. .id = -1,
  232. .dev = {
  233. .dma_mask = &mvsdio_dmamask,
  234. .coherent_dma_mask = DMA_BIT_MASK(32),
  235. },
  236. .num_resources = ARRAY_SIZE(mvsdio_resources),
  237. .resource = mvsdio_resources,
  238. };
  239. void __init kirkwood_sdio_init(struct mvsdio_platform_data *mvsdio_data)
  240. {
  241. u32 dev, rev;
  242. kirkwood_pcie_id(&dev, &rev);
  243. if (rev == 0 && dev != MV88F6282_DEV_ID) /* catch all Kirkwood Z0's */
  244. mvsdio_data->clock = 100000000;
  245. else
  246. mvsdio_data->clock = 200000000;
  247. mvsdio_data->dram = &kirkwood_mbus_dram_info;
  248. kirkwood_clk_ctrl |= CGC_SDIO;
  249. kirkwood_sdio.dev.platform_data = mvsdio_data;
  250. platform_device_register(&kirkwood_sdio);
  251. }
  252. /*****************************************************************************
  253. * SPI
  254. ****************************************************************************/
  255. void __init kirkwood_spi_init()
  256. {
  257. kirkwood_clk_ctrl |= CGC_RUNIT;
  258. orion_spi_init(SPI_PHYS_BASE, kirkwood_tclk);
  259. }
  260. /*****************************************************************************
  261. * I2C
  262. ****************************************************************************/
  263. void __init kirkwood_i2c_init(void)
  264. {
  265. orion_i2c_init(I2C_PHYS_BASE, IRQ_KIRKWOOD_TWSI, 8);
  266. }
  267. /*****************************************************************************
  268. * UART0
  269. ****************************************************************************/
  270. void __init kirkwood_uart0_init(void)
  271. {
  272. orion_uart0_init(UART0_VIRT_BASE, UART0_PHYS_BASE,
  273. IRQ_KIRKWOOD_UART_0, kirkwood_tclk);
  274. }
  275. /*****************************************************************************
  276. * UART1
  277. ****************************************************************************/
  278. void __init kirkwood_uart1_init(void)
  279. {
  280. orion_uart1_init(UART1_VIRT_BASE, UART1_PHYS_BASE,
  281. IRQ_KIRKWOOD_UART_1, kirkwood_tclk);
  282. }
  283. /*****************************************************************************
  284. * Cryptographic Engines and Security Accelerator (CESA)
  285. ****************************************************************************/
  286. static struct resource kirkwood_crypto_res[] = {
  287. {
  288. .name = "regs",
  289. .start = CRYPTO_PHYS_BASE,
  290. .end = CRYPTO_PHYS_BASE + 0xffff,
  291. .flags = IORESOURCE_MEM,
  292. }, {
  293. .name = "sram",
  294. .start = KIRKWOOD_SRAM_PHYS_BASE,
  295. .end = KIRKWOOD_SRAM_PHYS_BASE + KIRKWOOD_SRAM_SIZE - 1,
  296. .flags = IORESOURCE_MEM,
  297. }, {
  298. .name = "crypto interrupt",
  299. .start = IRQ_KIRKWOOD_CRYPTO,
  300. .end = IRQ_KIRKWOOD_CRYPTO,
  301. .flags = IORESOURCE_IRQ,
  302. },
  303. };
  304. static struct platform_device kirkwood_crypto_device = {
  305. .name = "mv_crypto",
  306. .id = -1,
  307. .num_resources = ARRAY_SIZE(kirkwood_crypto_res),
  308. .resource = kirkwood_crypto_res,
  309. };
  310. void __init kirkwood_crypto_init(void)
  311. {
  312. kirkwood_clk_ctrl |= CGC_CRYPTO;
  313. platform_device_register(&kirkwood_crypto_device);
  314. }
  315. /*****************************************************************************
  316. * XOR
  317. ****************************************************************************/
  318. static struct mv_xor_platform_shared_data kirkwood_xor_shared_data = {
  319. .dram = &kirkwood_mbus_dram_info,
  320. };
  321. /*****************************************************************************
  322. * XOR0
  323. ****************************************************************************/
  324. static struct resource kirkwood_xor0_shared_resources[] = {
  325. {
  326. .name = "xor 0 low",
  327. .start = XOR0_PHYS_BASE,
  328. .end = XOR0_PHYS_BASE + 0xff,
  329. .flags = IORESOURCE_MEM,
  330. }, {
  331. .name = "xor 0 high",
  332. .start = XOR0_HIGH_PHYS_BASE,
  333. .end = XOR0_HIGH_PHYS_BASE + 0xff,
  334. .flags = IORESOURCE_MEM,
  335. },
  336. };
  337. static struct platform_device kirkwood_xor0_shared = {
  338. .name = MV_XOR_SHARED_NAME,
  339. .id = 0,
  340. .dev = {
  341. .platform_data = &kirkwood_xor_shared_data,
  342. },
  343. .num_resources = ARRAY_SIZE(kirkwood_xor0_shared_resources),
  344. .resource = kirkwood_xor0_shared_resources,
  345. };
  346. static u64 kirkwood_xor_dmamask = DMA_BIT_MASK(32);
  347. static struct resource kirkwood_xor00_resources[] = {
  348. [0] = {
  349. .start = IRQ_KIRKWOOD_XOR_00,
  350. .end = IRQ_KIRKWOOD_XOR_00,
  351. .flags = IORESOURCE_IRQ,
  352. },
  353. };
  354. static struct mv_xor_platform_data kirkwood_xor00_data = {
  355. .shared = &kirkwood_xor0_shared,
  356. .hw_id = 0,
  357. .pool_size = PAGE_SIZE,
  358. };
  359. static struct platform_device kirkwood_xor00_channel = {
  360. .name = MV_XOR_NAME,
  361. .id = 0,
  362. .num_resources = ARRAY_SIZE(kirkwood_xor00_resources),
  363. .resource = kirkwood_xor00_resources,
  364. .dev = {
  365. .dma_mask = &kirkwood_xor_dmamask,
  366. .coherent_dma_mask = DMA_BIT_MASK(64),
  367. .platform_data = &kirkwood_xor00_data,
  368. },
  369. };
  370. static struct resource kirkwood_xor01_resources[] = {
  371. [0] = {
  372. .start = IRQ_KIRKWOOD_XOR_01,
  373. .end = IRQ_KIRKWOOD_XOR_01,
  374. .flags = IORESOURCE_IRQ,
  375. },
  376. };
  377. static struct mv_xor_platform_data kirkwood_xor01_data = {
  378. .shared = &kirkwood_xor0_shared,
  379. .hw_id = 1,
  380. .pool_size = PAGE_SIZE,
  381. };
  382. static struct platform_device kirkwood_xor01_channel = {
  383. .name = MV_XOR_NAME,
  384. .id = 1,
  385. .num_resources = ARRAY_SIZE(kirkwood_xor01_resources),
  386. .resource = kirkwood_xor01_resources,
  387. .dev = {
  388. .dma_mask = &kirkwood_xor_dmamask,
  389. .coherent_dma_mask = DMA_BIT_MASK(64),
  390. .platform_data = &kirkwood_xor01_data,
  391. },
  392. };
  393. static void __init kirkwood_xor0_init(void)
  394. {
  395. kirkwood_clk_ctrl |= CGC_XOR0;
  396. platform_device_register(&kirkwood_xor0_shared);
  397. /*
  398. * two engines can't do memset simultaneously, this limitation
  399. * satisfied by removing memset support from one of the engines.
  400. */
  401. dma_cap_set(DMA_MEMCPY, kirkwood_xor00_data.cap_mask);
  402. dma_cap_set(DMA_XOR, kirkwood_xor00_data.cap_mask);
  403. platform_device_register(&kirkwood_xor00_channel);
  404. dma_cap_set(DMA_MEMCPY, kirkwood_xor01_data.cap_mask);
  405. dma_cap_set(DMA_MEMSET, kirkwood_xor01_data.cap_mask);
  406. dma_cap_set(DMA_XOR, kirkwood_xor01_data.cap_mask);
  407. platform_device_register(&kirkwood_xor01_channel);
  408. }
  409. /*****************************************************************************
  410. * XOR1
  411. ****************************************************************************/
  412. static struct resource kirkwood_xor1_shared_resources[] = {
  413. {
  414. .name = "xor 1 low",
  415. .start = XOR1_PHYS_BASE,
  416. .end = XOR1_PHYS_BASE + 0xff,
  417. .flags = IORESOURCE_MEM,
  418. }, {
  419. .name = "xor 1 high",
  420. .start = XOR1_HIGH_PHYS_BASE,
  421. .end = XOR1_HIGH_PHYS_BASE + 0xff,
  422. .flags = IORESOURCE_MEM,
  423. },
  424. };
  425. static struct platform_device kirkwood_xor1_shared = {
  426. .name = MV_XOR_SHARED_NAME,
  427. .id = 1,
  428. .dev = {
  429. .platform_data = &kirkwood_xor_shared_data,
  430. },
  431. .num_resources = ARRAY_SIZE(kirkwood_xor1_shared_resources),
  432. .resource = kirkwood_xor1_shared_resources,
  433. };
  434. static struct resource kirkwood_xor10_resources[] = {
  435. [0] = {
  436. .start = IRQ_KIRKWOOD_XOR_10,
  437. .end = IRQ_KIRKWOOD_XOR_10,
  438. .flags = IORESOURCE_IRQ,
  439. },
  440. };
  441. static struct mv_xor_platform_data kirkwood_xor10_data = {
  442. .shared = &kirkwood_xor1_shared,
  443. .hw_id = 0,
  444. .pool_size = PAGE_SIZE,
  445. };
  446. static struct platform_device kirkwood_xor10_channel = {
  447. .name = MV_XOR_NAME,
  448. .id = 2,
  449. .num_resources = ARRAY_SIZE(kirkwood_xor10_resources),
  450. .resource = kirkwood_xor10_resources,
  451. .dev = {
  452. .dma_mask = &kirkwood_xor_dmamask,
  453. .coherent_dma_mask = DMA_BIT_MASK(64),
  454. .platform_data = &kirkwood_xor10_data,
  455. },
  456. };
  457. static struct resource kirkwood_xor11_resources[] = {
  458. [0] = {
  459. .start = IRQ_KIRKWOOD_XOR_11,
  460. .end = IRQ_KIRKWOOD_XOR_11,
  461. .flags = IORESOURCE_IRQ,
  462. },
  463. };
  464. static struct mv_xor_platform_data kirkwood_xor11_data = {
  465. .shared = &kirkwood_xor1_shared,
  466. .hw_id = 1,
  467. .pool_size = PAGE_SIZE,
  468. };
  469. static struct platform_device kirkwood_xor11_channel = {
  470. .name = MV_XOR_NAME,
  471. .id = 3,
  472. .num_resources = ARRAY_SIZE(kirkwood_xor11_resources),
  473. .resource = kirkwood_xor11_resources,
  474. .dev = {
  475. .dma_mask = &kirkwood_xor_dmamask,
  476. .coherent_dma_mask = DMA_BIT_MASK(64),
  477. .platform_data = &kirkwood_xor11_data,
  478. },
  479. };
  480. static void __init kirkwood_xor1_init(void)
  481. {
  482. kirkwood_clk_ctrl |= CGC_XOR1;
  483. platform_device_register(&kirkwood_xor1_shared);
  484. /*
  485. * two engines can't do memset simultaneously, this limitation
  486. * satisfied by removing memset support from one of the engines.
  487. */
  488. dma_cap_set(DMA_MEMCPY, kirkwood_xor10_data.cap_mask);
  489. dma_cap_set(DMA_XOR, kirkwood_xor10_data.cap_mask);
  490. platform_device_register(&kirkwood_xor10_channel);
  491. dma_cap_set(DMA_MEMCPY, kirkwood_xor11_data.cap_mask);
  492. dma_cap_set(DMA_MEMSET, kirkwood_xor11_data.cap_mask);
  493. dma_cap_set(DMA_XOR, kirkwood_xor11_data.cap_mask);
  494. platform_device_register(&kirkwood_xor11_channel);
  495. }
  496. /*****************************************************************************
  497. * Watchdog
  498. ****************************************************************************/
  499. static struct orion_wdt_platform_data kirkwood_wdt_data = {
  500. .tclk = 0,
  501. };
  502. static struct platform_device kirkwood_wdt_device = {
  503. .name = "orion_wdt",
  504. .id = -1,
  505. .dev = {
  506. .platform_data = &kirkwood_wdt_data,
  507. },
  508. .num_resources = 0,
  509. };
  510. static void __init kirkwood_wdt_init(void)
  511. {
  512. kirkwood_wdt_data.tclk = kirkwood_tclk;
  513. platform_device_register(&kirkwood_wdt_device);
  514. }
  515. /*****************************************************************************
  516. * Time handling
  517. ****************************************************************************/
  518. void __init kirkwood_init_early(void)
  519. {
  520. orion_time_set_base(TIMER_VIRT_BASE);
  521. }
  522. int kirkwood_tclk;
  523. static int __init kirkwood_find_tclk(void)
  524. {
  525. u32 dev, rev;
  526. kirkwood_pcie_id(&dev, &rev);
  527. if (dev == MV88F6281_DEV_ID || dev == MV88F6282_DEV_ID)
  528. if (((readl(SAMPLE_AT_RESET) >> 21) & 1) == 0)
  529. return 200000000;
  530. return 166666667;
  531. }
  532. static void __init kirkwood_timer_init(void)
  533. {
  534. kirkwood_tclk = kirkwood_find_tclk();
  535. orion_time_init(BRIDGE_VIRT_BASE, BRIDGE_INT_TIMER1_CLR,
  536. IRQ_KIRKWOOD_BRIDGE, kirkwood_tclk);
  537. }
  538. struct sys_timer kirkwood_timer = {
  539. .init = kirkwood_timer_init,
  540. };
  541. /*****************************************************************************
  542. * Audio
  543. ****************************************************************************/
  544. static struct resource kirkwood_i2s_resources[] = {
  545. [0] = {
  546. .start = AUDIO_PHYS_BASE,
  547. .end = AUDIO_PHYS_BASE + SZ_16K - 1,
  548. .flags = IORESOURCE_MEM,
  549. },
  550. [1] = {
  551. .start = IRQ_KIRKWOOD_I2S,
  552. .end = IRQ_KIRKWOOD_I2S,
  553. .flags = IORESOURCE_IRQ,
  554. },
  555. };
  556. static struct kirkwood_asoc_platform_data kirkwood_i2s_data = {
  557. .dram = &kirkwood_mbus_dram_info,
  558. .burst = 128,
  559. };
  560. static struct platform_device kirkwood_i2s_device = {
  561. .name = "kirkwood-i2s",
  562. .id = -1,
  563. .num_resources = ARRAY_SIZE(kirkwood_i2s_resources),
  564. .resource = kirkwood_i2s_resources,
  565. .dev = {
  566. .platform_data = &kirkwood_i2s_data,
  567. },
  568. };
  569. static struct platform_device kirkwood_pcm_device = {
  570. .name = "kirkwood-pcm-audio",
  571. .id = -1,
  572. };
  573. void __init kirkwood_audio_init(void)
  574. {
  575. kirkwood_clk_ctrl |= CGC_AUDIO;
  576. platform_device_register(&kirkwood_i2s_device);
  577. platform_device_register(&kirkwood_pcm_device);
  578. }
  579. /*****************************************************************************
  580. * General
  581. ****************************************************************************/
  582. /*
  583. * Identify device ID and revision.
  584. */
  585. static char * __init kirkwood_id(void)
  586. {
  587. u32 dev, rev;
  588. kirkwood_pcie_id(&dev, &rev);
  589. if (dev == MV88F6281_DEV_ID) {
  590. if (rev == MV88F6281_REV_Z0)
  591. return "MV88F6281-Z0";
  592. else if (rev == MV88F6281_REV_A0)
  593. return "MV88F6281-A0";
  594. else if (rev == MV88F6281_REV_A1)
  595. return "MV88F6281-A1";
  596. else
  597. return "MV88F6281-Rev-Unsupported";
  598. } else if (dev == MV88F6192_DEV_ID) {
  599. if (rev == MV88F6192_REV_Z0)
  600. return "MV88F6192-Z0";
  601. else if (rev == MV88F6192_REV_A0)
  602. return "MV88F6192-A0";
  603. else if (rev == MV88F6192_REV_A1)
  604. return "MV88F6192-A1";
  605. else
  606. return "MV88F6192-Rev-Unsupported";
  607. } else if (dev == MV88F6180_DEV_ID) {
  608. if (rev == MV88F6180_REV_A0)
  609. return "MV88F6180-Rev-A0";
  610. else if (rev == MV88F6180_REV_A1)
  611. return "MV88F6180-Rev-A1";
  612. else
  613. return "MV88F6180-Rev-Unsupported";
  614. } else if (dev == MV88F6282_DEV_ID) {
  615. if (rev == MV88F6282_REV_A0)
  616. return "MV88F6282-Rev-A0";
  617. else
  618. return "MV88F6282-Rev-Unsupported";
  619. } else {
  620. return "Device-Unknown";
  621. }
  622. }
  623. static void __init kirkwood_l2_init(void)
  624. {
  625. #ifdef CONFIG_CACHE_FEROCEON_L2_WRITETHROUGH
  626. writel(readl(L2_CONFIG_REG) | L2_WRITETHROUGH, L2_CONFIG_REG);
  627. feroceon_l2_init(1);
  628. #else
  629. writel(readl(L2_CONFIG_REG) & ~L2_WRITETHROUGH, L2_CONFIG_REG);
  630. feroceon_l2_init(0);
  631. #endif
  632. }
  633. void __init kirkwood_init(void)
  634. {
  635. printk(KERN_INFO "Kirkwood: %s, TCLK=%d.\n",
  636. kirkwood_id(), kirkwood_tclk);
  637. kirkwood_i2s_data.tclk = kirkwood_tclk;
  638. /*
  639. * Disable propagation of mbus errors to the CPU local bus,
  640. * as this causes mbus errors (which can occur for example
  641. * for PCI aborts) to throw CPU aborts, which we're not set
  642. * up to deal with.
  643. */
  644. writel(readl(CPU_CONFIG) & ~CPU_CONFIG_ERROR_PROP, CPU_CONFIG);
  645. kirkwood_setup_cpu_mbus();
  646. #ifdef CONFIG_CACHE_FEROCEON_L2
  647. kirkwood_l2_init();
  648. #endif
  649. /* internal devices that every board has */
  650. kirkwood_rtc_init();
  651. kirkwood_wdt_init();
  652. kirkwood_xor0_init();
  653. kirkwood_xor1_init();
  654. kirkwood_crypto_init();
  655. #ifdef CONFIG_KEXEC
  656. kexec_reinit = kirkwood_enable_pcie;
  657. #endif
  658. }
  659. static int __init kirkwood_clock_gate(void)
  660. {
  661. unsigned int curr = readl(CLOCK_GATING_CTRL);
  662. u32 dev, rev;
  663. kirkwood_pcie_id(&dev, &rev);
  664. printk(KERN_DEBUG "Gating clock of unused units\n");
  665. printk(KERN_DEBUG "before: 0x%08x\n", curr);
  666. /* Make sure those units are accessible */
  667. writel(curr | CGC_SATA0 | CGC_SATA1 | CGC_PEX0 | CGC_PEX1, CLOCK_GATING_CTRL);
  668. /* For SATA: first shutdown the phy */
  669. if (!(kirkwood_clk_ctrl & CGC_SATA0)) {
  670. /* Disable PLL and IVREF */
  671. writel(readl(SATA0_PHY_MODE_2) & ~0xf, SATA0_PHY_MODE_2);
  672. /* Disable PHY */
  673. writel(readl(SATA0_IF_CTRL) | 0x200, SATA0_IF_CTRL);
  674. }
  675. if (!(kirkwood_clk_ctrl & CGC_SATA1)) {
  676. /* Disable PLL and IVREF */
  677. writel(readl(SATA1_PHY_MODE_2) & ~0xf, SATA1_PHY_MODE_2);
  678. /* Disable PHY */
  679. writel(readl(SATA1_IF_CTRL) | 0x200, SATA1_IF_CTRL);
  680. }
  681. /* For PCIe: first shutdown the phy */
  682. if (!(kirkwood_clk_ctrl & CGC_PEX0)) {
  683. writel(readl(PCIE_LINK_CTRL) | 0x10, PCIE_LINK_CTRL);
  684. while (1)
  685. if (readl(PCIE_STATUS) & 0x1)
  686. break;
  687. writel(readl(PCIE_LINK_CTRL) & ~0x10, PCIE_LINK_CTRL);
  688. }
  689. /* For PCIe 1: first shutdown the phy */
  690. if (dev == MV88F6282_DEV_ID) {
  691. if (!(kirkwood_clk_ctrl & CGC_PEX1)) {
  692. writel(readl(PCIE1_LINK_CTRL) | 0x10, PCIE1_LINK_CTRL);
  693. while (1)
  694. if (readl(PCIE1_STATUS) & 0x1)
  695. break;
  696. writel(readl(PCIE1_LINK_CTRL) & ~0x10, PCIE1_LINK_CTRL);
  697. }
  698. } else /* keep this bit set for devices that don't have PCIe1 */
  699. kirkwood_clk_ctrl |= CGC_PEX1;
  700. /* Now gate clock the required units */
  701. writel(kirkwood_clk_ctrl, CLOCK_GATING_CTRL);
  702. printk(KERN_DEBUG " after: 0x%08x\n", readl(CLOCK_GATING_CTRL));
  703. return 0;
  704. }
  705. late_initcall(kirkwood_clock_gate);