setup.c 27 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010
  1. /*
  2. * Architecture-specific setup.
  3. *
  4. * Copyright (C) 1998-2001, 2003-2004 Hewlett-Packard Co
  5. * David Mosberger-Tang <davidm@hpl.hp.com>
  6. * Stephane Eranian <eranian@hpl.hp.com>
  7. * Copyright (C) 2000, 2004 Intel Corp
  8. * Rohit Seth <rohit.seth@intel.com>
  9. * Suresh Siddha <suresh.b.siddha@intel.com>
  10. * Gordon Jin <gordon.jin@intel.com>
  11. * Copyright (C) 1999 VA Linux Systems
  12. * Copyright (C) 1999 Walt Drummond <drummond@valinux.com>
  13. *
  14. * 12/26/04 S.Siddha, G.Jin, R.Seth
  15. * Add multi-threading and multi-core detection
  16. * 11/12/01 D.Mosberger Convert get_cpuinfo() to seq_file based show_cpuinfo().
  17. * 04/04/00 D.Mosberger renamed cpu_initialized to cpu_online_map
  18. * 03/31/00 R.Seth cpu_initialized and current->processor fixes
  19. * 02/04/00 D.Mosberger some more get_cpuinfo fixes...
  20. * 02/01/00 R.Seth fixed get_cpuinfo for SMP
  21. * 01/07/99 S.Eranian added the support for command line argument
  22. * 06/24/99 W.Drummond added boot_cpu_data.
  23. * 05/28/05 Z. Menyhart Dynamic stride size for "flush_icache_range()"
  24. */
  25. #include <linux/module.h>
  26. #include <linux/init.h>
  27. #include <linux/acpi.h>
  28. #include <linux/bootmem.h>
  29. #include <linux/console.h>
  30. #include <linux/delay.h>
  31. #include <linux/kernel.h>
  32. #include <linux/reboot.h>
  33. #include <linux/sched.h>
  34. #include <linux/seq_file.h>
  35. #include <linux/string.h>
  36. #include <linux/threads.h>
  37. #include <linux/screen_info.h>
  38. #include <linux/dmi.h>
  39. #include <linux/serial.h>
  40. #include <linux/serial_core.h>
  41. #include <linux/efi.h>
  42. #include <linux/initrd.h>
  43. #include <linux/pm.h>
  44. #include <linux/cpufreq.h>
  45. #include <linux/kexec.h>
  46. #include <linux/crash_dump.h>
  47. #include <asm/ia32.h>
  48. #include <asm/machvec.h>
  49. #include <asm/mca.h>
  50. #include <asm/meminit.h>
  51. #include <asm/page.h>
  52. #include <asm/patch.h>
  53. #include <asm/pgtable.h>
  54. #include <asm/processor.h>
  55. #include <asm/sal.h>
  56. #include <asm/sections.h>
  57. #include <asm/setup.h>
  58. #include <asm/smp.h>
  59. #include <asm/system.h>
  60. #include <asm/unistd.h>
  61. #include <asm/hpsim.h>
  62. #if defined(CONFIG_SMP) && (IA64_CPU_SIZE > PAGE_SIZE)
  63. # error "struct cpuinfo_ia64 too big!"
  64. #endif
  65. #ifdef CONFIG_SMP
  66. unsigned long __per_cpu_offset[NR_CPUS];
  67. EXPORT_SYMBOL(__per_cpu_offset);
  68. #endif
  69. DEFINE_PER_CPU(struct cpuinfo_ia64, cpu_info);
  70. DEFINE_PER_CPU(unsigned long, local_per_cpu_offset);
  71. unsigned long ia64_cycles_per_usec;
  72. struct ia64_boot_param *ia64_boot_param;
  73. struct screen_info screen_info;
  74. unsigned long vga_console_iobase;
  75. unsigned long vga_console_membase;
  76. static struct resource data_resource = {
  77. .name = "Kernel data",
  78. .flags = IORESOURCE_BUSY | IORESOURCE_MEM
  79. };
  80. static struct resource code_resource = {
  81. .name = "Kernel code",
  82. .flags = IORESOURCE_BUSY | IORESOURCE_MEM
  83. };
  84. static struct resource bss_resource = {
  85. .name = "Kernel bss",
  86. .flags = IORESOURCE_BUSY | IORESOURCE_MEM
  87. };
  88. unsigned long ia64_max_cacheline_size;
  89. int dma_get_cache_alignment(void)
  90. {
  91. return ia64_max_cacheline_size;
  92. }
  93. EXPORT_SYMBOL(dma_get_cache_alignment);
  94. unsigned long ia64_iobase; /* virtual address for I/O accesses */
  95. EXPORT_SYMBOL(ia64_iobase);
  96. struct io_space io_space[MAX_IO_SPACES];
  97. EXPORT_SYMBOL(io_space);
  98. unsigned int num_io_spaces;
  99. /*
  100. * "flush_icache_range()" needs to know what processor dependent stride size to use
  101. * when it makes i-cache(s) coherent with d-caches.
  102. */
  103. #define I_CACHE_STRIDE_SHIFT 5 /* Safest way to go: 32 bytes by 32 bytes */
  104. unsigned long ia64_i_cache_stride_shift = ~0;
  105. /*
  106. * The merge_mask variable needs to be set to (max(iommu_page_size(iommu)) - 1). This
  107. * mask specifies a mask of address bits that must be 0 in order for two buffers to be
  108. * mergeable by the I/O MMU (i.e., the end address of the first buffer and the start
  109. * address of the second buffer must be aligned to (merge_mask+1) in order to be
  110. * mergeable). By default, we assume there is no I/O MMU which can merge physically
  111. * discontiguous buffers, so we set the merge_mask to ~0UL, which corresponds to a iommu
  112. * page-size of 2^64.
  113. */
  114. unsigned long ia64_max_iommu_merge_mask = ~0UL;
  115. EXPORT_SYMBOL(ia64_max_iommu_merge_mask);
  116. /*
  117. * We use a special marker for the end of memory and it uses the extra (+1) slot
  118. */
  119. struct rsvd_region rsvd_region[IA64_MAX_RSVD_REGIONS + 1] __initdata;
  120. int num_rsvd_regions __initdata;
  121. /*
  122. * Filter incoming memory segments based on the primitive map created from the boot
  123. * parameters. Segments contained in the map are removed from the memory ranges. A
  124. * caller-specified function is called with the memory ranges that remain after filtering.
  125. * This routine does not assume the incoming segments are sorted.
  126. */
  127. int __init
  128. filter_rsvd_memory (unsigned long start, unsigned long end, void *arg)
  129. {
  130. unsigned long range_start, range_end, prev_start;
  131. void (*func)(unsigned long, unsigned long, int);
  132. int i;
  133. #if IGNORE_PFN0
  134. if (start == PAGE_OFFSET) {
  135. printk(KERN_WARNING "warning: skipping physical page 0\n");
  136. start += PAGE_SIZE;
  137. if (start >= end) return 0;
  138. }
  139. #endif
  140. /*
  141. * lowest possible address(walker uses virtual)
  142. */
  143. prev_start = PAGE_OFFSET;
  144. func = arg;
  145. for (i = 0; i < num_rsvd_regions; ++i) {
  146. range_start = max(start, prev_start);
  147. range_end = min(end, rsvd_region[i].start);
  148. if (range_start < range_end)
  149. call_pernode_memory(__pa(range_start), range_end - range_start, func);
  150. /* nothing more available in this segment */
  151. if (range_end == end) return 0;
  152. prev_start = rsvd_region[i].end;
  153. }
  154. /* end of memory marker allows full processing inside loop body */
  155. return 0;
  156. }
  157. /*
  158. * Similar to "filter_rsvd_memory()", but the reserved memory ranges
  159. * are not filtered out.
  160. */
  161. int __init
  162. filter_memory(unsigned long start, unsigned long end, void *arg)
  163. {
  164. void (*func)(unsigned long, unsigned long, int);
  165. #if IGNORE_PFN0
  166. if (start == PAGE_OFFSET) {
  167. printk(KERN_WARNING "warning: skipping physical page 0\n");
  168. start += PAGE_SIZE;
  169. if (start >= end)
  170. return 0;
  171. }
  172. #endif
  173. func = arg;
  174. if (start < end)
  175. call_pernode_memory(__pa(start), end - start, func);
  176. return 0;
  177. }
  178. static void __init
  179. sort_regions (struct rsvd_region *rsvd_region, int max)
  180. {
  181. int j;
  182. /* simple bubble sorting */
  183. while (max--) {
  184. for (j = 0; j < max; ++j) {
  185. if (rsvd_region[j].start > rsvd_region[j+1].start) {
  186. struct rsvd_region tmp;
  187. tmp = rsvd_region[j];
  188. rsvd_region[j] = rsvd_region[j + 1];
  189. rsvd_region[j + 1] = tmp;
  190. }
  191. }
  192. }
  193. }
  194. /*
  195. * Request address space for all standard resources
  196. */
  197. static int __init register_memory(void)
  198. {
  199. code_resource.start = ia64_tpa(_text);
  200. code_resource.end = ia64_tpa(_etext) - 1;
  201. data_resource.start = ia64_tpa(_etext);
  202. data_resource.end = ia64_tpa(_edata) - 1;
  203. bss_resource.start = ia64_tpa(__bss_start);
  204. bss_resource.end = ia64_tpa(_end) - 1;
  205. efi_initialize_iomem_resources(&code_resource, &data_resource,
  206. &bss_resource);
  207. return 0;
  208. }
  209. __initcall(register_memory);
  210. #ifdef CONFIG_KEXEC
  211. static void __init setup_crashkernel(unsigned long total, int *n)
  212. {
  213. unsigned long long base = 0, size = 0;
  214. int ret;
  215. ret = parse_crashkernel(boot_command_line, total,
  216. &size, &base);
  217. if (ret == 0 && size > 0) {
  218. if (!base) {
  219. sort_regions(rsvd_region, *n);
  220. base = kdump_find_rsvd_region(size,
  221. rsvd_region, *n);
  222. }
  223. if (base != ~0UL) {
  224. printk(KERN_INFO "Reserving %ldMB of memory at %ldMB "
  225. "for crashkernel (System RAM: %ldMB)\n",
  226. (unsigned long)(size >> 20),
  227. (unsigned long)(base >> 20),
  228. (unsigned long)(total >> 20));
  229. rsvd_region[*n].start =
  230. (unsigned long)__va(base);
  231. rsvd_region[*n].end =
  232. (unsigned long)__va(base + size);
  233. (*n)++;
  234. crashk_res.start = base;
  235. crashk_res.end = base + size - 1;
  236. }
  237. }
  238. efi_memmap_res.start = ia64_boot_param->efi_memmap;
  239. efi_memmap_res.end = efi_memmap_res.start +
  240. ia64_boot_param->efi_memmap_size;
  241. boot_param_res.start = __pa(ia64_boot_param);
  242. boot_param_res.end = boot_param_res.start +
  243. sizeof(*ia64_boot_param);
  244. }
  245. #else
  246. static inline void __init setup_crashkernel(unsigned long total, int *n)
  247. {}
  248. #endif
  249. /**
  250. * reserve_memory - setup reserved memory areas
  251. *
  252. * Setup the reserved memory areas set aside for the boot parameters,
  253. * initrd, etc. There are currently %IA64_MAX_RSVD_REGIONS defined,
  254. * see include/asm-ia64/meminit.h if you need to define more.
  255. */
  256. void __init
  257. reserve_memory (void)
  258. {
  259. int n = 0;
  260. unsigned long total_memory;
  261. /*
  262. * none of the entries in this table overlap
  263. */
  264. rsvd_region[n].start = (unsigned long) ia64_boot_param;
  265. rsvd_region[n].end = rsvd_region[n].start + sizeof(*ia64_boot_param);
  266. n++;
  267. rsvd_region[n].start = (unsigned long) __va(ia64_boot_param->efi_memmap);
  268. rsvd_region[n].end = rsvd_region[n].start + ia64_boot_param->efi_memmap_size;
  269. n++;
  270. rsvd_region[n].start = (unsigned long) __va(ia64_boot_param->command_line);
  271. rsvd_region[n].end = (rsvd_region[n].start
  272. + strlen(__va(ia64_boot_param->command_line)) + 1);
  273. n++;
  274. rsvd_region[n].start = (unsigned long) ia64_imva((void *)KERNEL_START);
  275. rsvd_region[n].end = (unsigned long) ia64_imva(_end);
  276. n++;
  277. #ifdef CONFIG_BLK_DEV_INITRD
  278. if (ia64_boot_param->initrd_start) {
  279. rsvd_region[n].start = (unsigned long)__va(ia64_boot_param->initrd_start);
  280. rsvd_region[n].end = rsvd_region[n].start + ia64_boot_param->initrd_size;
  281. n++;
  282. }
  283. #endif
  284. #ifdef CONFIG_PROC_VMCORE
  285. if (reserve_elfcorehdr(&rsvd_region[n].start,
  286. &rsvd_region[n].end) == 0)
  287. n++;
  288. #endif
  289. total_memory = efi_memmap_init(&rsvd_region[n].start, &rsvd_region[n].end);
  290. n++;
  291. setup_crashkernel(total_memory, &n);
  292. /* end of memory marker */
  293. rsvd_region[n].start = ~0UL;
  294. rsvd_region[n].end = ~0UL;
  295. n++;
  296. num_rsvd_regions = n;
  297. BUG_ON(IA64_MAX_RSVD_REGIONS + 1 < n);
  298. sort_regions(rsvd_region, num_rsvd_regions);
  299. }
  300. /**
  301. * find_initrd - get initrd parameters from the boot parameter structure
  302. *
  303. * Grab the initrd start and end from the boot parameter struct given us by
  304. * the boot loader.
  305. */
  306. void __init
  307. find_initrd (void)
  308. {
  309. #ifdef CONFIG_BLK_DEV_INITRD
  310. if (ia64_boot_param->initrd_start) {
  311. initrd_start = (unsigned long)__va(ia64_boot_param->initrd_start);
  312. initrd_end = initrd_start+ia64_boot_param->initrd_size;
  313. printk(KERN_INFO "Initial ramdisk at: 0x%lx (%lu bytes)\n",
  314. initrd_start, ia64_boot_param->initrd_size);
  315. }
  316. #endif
  317. }
  318. static void __init
  319. io_port_init (void)
  320. {
  321. unsigned long phys_iobase;
  322. /*
  323. * Set `iobase' based on the EFI memory map or, failing that, the
  324. * value firmware left in ar.k0.
  325. *
  326. * Note that in ia32 mode, IN/OUT instructions use ar.k0 to compute
  327. * the port's virtual address, so ia32_load_state() loads it with a
  328. * user virtual address. But in ia64 mode, glibc uses the
  329. * *physical* address in ar.k0 to mmap the appropriate area from
  330. * /dev/mem, and the inX()/outX() interfaces use MMIO. In both
  331. * cases, user-mode can only use the legacy 0-64K I/O port space.
  332. *
  333. * ar.k0 is not involved in kernel I/O port accesses, which can use
  334. * any of the I/O port spaces and are done via MMIO using the
  335. * virtual mmio_base from the appropriate io_space[].
  336. */
  337. phys_iobase = efi_get_iobase();
  338. if (!phys_iobase) {
  339. phys_iobase = ia64_get_kr(IA64_KR_IO_BASE);
  340. printk(KERN_INFO "No I/O port range found in EFI memory map, "
  341. "falling back to AR.KR0 (0x%lx)\n", phys_iobase);
  342. }
  343. ia64_iobase = (unsigned long) ioremap(phys_iobase, 0);
  344. ia64_set_kr(IA64_KR_IO_BASE, __pa(ia64_iobase));
  345. /* setup legacy IO port space */
  346. io_space[0].mmio_base = ia64_iobase;
  347. io_space[0].sparse = 1;
  348. num_io_spaces = 1;
  349. }
  350. /**
  351. * early_console_setup - setup debugging console
  352. *
  353. * Consoles started here require little enough setup that we can start using
  354. * them very early in the boot process, either right after the machine
  355. * vector initialization, or even before if the drivers can detect their hw.
  356. *
  357. * Returns non-zero if a console couldn't be setup.
  358. */
  359. static inline int __init
  360. early_console_setup (char *cmdline)
  361. {
  362. int earlycons = 0;
  363. #ifdef CONFIG_SERIAL_SGI_L1_CONSOLE
  364. {
  365. extern int sn_serial_console_early_setup(void);
  366. if (!sn_serial_console_early_setup())
  367. earlycons++;
  368. }
  369. #endif
  370. #ifdef CONFIG_EFI_PCDP
  371. if (!efi_setup_pcdp_console(cmdline))
  372. earlycons++;
  373. #endif
  374. if (!simcons_register())
  375. earlycons++;
  376. return (earlycons) ? 0 : -1;
  377. }
  378. static inline void
  379. mark_bsp_online (void)
  380. {
  381. #ifdef CONFIG_SMP
  382. /* If we register an early console, allow CPU 0 to printk */
  383. cpu_set(smp_processor_id(), cpu_online_map);
  384. #endif
  385. }
  386. static __initdata int nomca;
  387. static __init int setup_nomca(char *s)
  388. {
  389. nomca = 1;
  390. return 0;
  391. }
  392. early_param("nomca", setup_nomca);
  393. #ifdef CONFIG_PROC_VMCORE
  394. /* elfcorehdr= specifies the location of elf core header
  395. * stored by the crashed kernel.
  396. */
  397. static int __init parse_elfcorehdr(char *arg)
  398. {
  399. if (!arg)
  400. return -EINVAL;
  401. elfcorehdr_addr = memparse(arg, &arg);
  402. return 0;
  403. }
  404. early_param("elfcorehdr", parse_elfcorehdr);
  405. int __init reserve_elfcorehdr(unsigned long *start, unsigned long *end)
  406. {
  407. unsigned long length;
  408. /* We get the address using the kernel command line,
  409. * but the size is extracted from the EFI tables.
  410. * Both address and size are required for reservation
  411. * to work properly.
  412. */
  413. if (elfcorehdr_addr >= ELFCORE_ADDR_MAX)
  414. return -EINVAL;
  415. if ((length = vmcore_find_descriptor_size(elfcorehdr_addr)) == 0) {
  416. elfcorehdr_addr = ELFCORE_ADDR_MAX;
  417. return -EINVAL;
  418. }
  419. *start = (unsigned long)__va(elfcorehdr_addr);
  420. *end = *start + length;
  421. return 0;
  422. }
  423. #endif /* CONFIG_PROC_VMCORE */
  424. void __init
  425. setup_arch (char **cmdline_p)
  426. {
  427. unw_init();
  428. ia64_patch_vtop((u64) __start___vtop_patchlist, (u64) __end___vtop_patchlist);
  429. *cmdline_p = __va(ia64_boot_param->command_line);
  430. strlcpy(boot_command_line, *cmdline_p, COMMAND_LINE_SIZE);
  431. efi_init();
  432. io_port_init();
  433. #ifdef CONFIG_IA64_GENERIC
  434. /* machvec needs to be parsed from the command line
  435. * before parse_early_param() is called to ensure
  436. * that ia64_mv is initialised before any command line
  437. * settings may cause console setup to occur
  438. */
  439. machvec_init_from_cmdline(*cmdline_p);
  440. #endif
  441. parse_early_param();
  442. if (early_console_setup(*cmdline_p) == 0)
  443. mark_bsp_online();
  444. #ifdef CONFIG_ACPI
  445. /* Initialize the ACPI boot-time table parser */
  446. acpi_table_init();
  447. # ifdef CONFIG_ACPI_NUMA
  448. acpi_numa_init();
  449. # endif
  450. #else
  451. # ifdef CONFIG_SMP
  452. smp_build_cpu_map(); /* happens, e.g., with the Ski simulator */
  453. # endif
  454. #endif /* CONFIG_APCI_BOOT */
  455. find_memory();
  456. /* process SAL system table: */
  457. ia64_sal_init(__va(efi.sal_systab));
  458. #ifdef CONFIG_SMP
  459. cpu_physical_id(0) = hard_smp_processor_id();
  460. #endif
  461. cpu_init(); /* initialize the bootstrap CPU */
  462. mmu_context_init(); /* initialize context_id bitmap */
  463. check_sal_cache_flush();
  464. #ifdef CONFIG_ACPI
  465. acpi_boot_init();
  466. #endif
  467. #ifdef CONFIG_VT
  468. if (!conswitchp) {
  469. # if defined(CONFIG_DUMMY_CONSOLE)
  470. conswitchp = &dummy_con;
  471. # endif
  472. # if defined(CONFIG_VGA_CONSOLE)
  473. /*
  474. * Non-legacy systems may route legacy VGA MMIO range to system
  475. * memory. vga_con probes the MMIO hole, so memory looks like
  476. * a VGA device to it. The EFI memory map can tell us if it's
  477. * memory so we can avoid this problem.
  478. */
  479. if (efi_mem_type(0xA0000) != EFI_CONVENTIONAL_MEMORY)
  480. conswitchp = &vga_con;
  481. # endif
  482. }
  483. #endif
  484. /* enable IA-64 Machine Check Abort Handling unless disabled */
  485. if (!nomca)
  486. ia64_mca_init();
  487. platform_setup(cmdline_p);
  488. paging_init();
  489. }
  490. /*
  491. * Display cpu info for all CPUs.
  492. */
  493. static int
  494. show_cpuinfo (struct seq_file *m, void *v)
  495. {
  496. #ifdef CONFIG_SMP
  497. # define lpj c->loops_per_jiffy
  498. # define cpunum c->cpu
  499. #else
  500. # define lpj loops_per_jiffy
  501. # define cpunum 0
  502. #endif
  503. static struct {
  504. unsigned long mask;
  505. const char *feature_name;
  506. } feature_bits[] = {
  507. { 1UL << 0, "branchlong" },
  508. { 1UL << 1, "spontaneous deferral"},
  509. { 1UL << 2, "16-byte atomic ops" }
  510. };
  511. char features[128], *cp, *sep;
  512. struct cpuinfo_ia64 *c = v;
  513. unsigned long mask;
  514. unsigned long proc_freq;
  515. int i, size;
  516. mask = c->features;
  517. /* build the feature string: */
  518. memcpy(features, "standard", 9);
  519. cp = features;
  520. size = sizeof(features);
  521. sep = "";
  522. for (i = 0; i < ARRAY_SIZE(feature_bits) && size > 1; ++i) {
  523. if (mask & feature_bits[i].mask) {
  524. cp += snprintf(cp, size, "%s%s", sep,
  525. feature_bits[i].feature_name),
  526. sep = ", ";
  527. mask &= ~feature_bits[i].mask;
  528. size = sizeof(features) - (cp - features);
  529. }
  530. }
  531. if (mask && size > 1) {
  532. /* print unknown features as a hex value */
  533. snprintf(cp, size, "%s0x%lx", sep, mask);
  534. }
  535. proc_freq = cpufreq_quick_get(cpunum);
  536. if (!proc_freq)
  537. proc_freq = c->proc_freq / 1000;
  538. seq_printf(m,
  539. "processor : %d\n"
  540. "vendor : %s\n"
  541. "arch : IA-64\n"
  542. "family : %u\n"
  543. "model : %u\n"
  544. "model name : %s\n"
  545. "revision : %u\n"
  546. "archrev : %u\n"
  547. "features : %s\n"
  548. "cpu number : %lu\n"
  549. "cpu regs : %u\n"
  550. "cpu MHz : %lu.%03lu\n"
  551. "itc MHz : %lu.%06lu\n"
  552. "BogoMIPS : %lu.%02lu\n",
  553. cpunum, c->vendor, c->family, c->model,
  554. c->model_name, c->revision, c->archrev,
  555. features, c->ppn, c->number,
  556. proc_freq / 1000, proc_freq % 1000,
  557. c->itc_freq / 1000000, c->itc_freq % 1000000,
  558. lpj*HZ/500000, (lpj*HZ/5000) % 100);
  559. #ifdef CONFIG_SMP
  560. seq_printf(m, "siblings : %u\n", cpus_weight(cpu_core_map[cpunum]));
  561. if (c->socket_id != -1)
  562. seq_printf(m, "physical id: %u\n", c->socket_id);
  563. if (c->threads_per_core > 1 || c->cores_per_socket > 1)
  564. seq_printf(m,
  565. "core id : %u\n"
  566. "thread id : %u\n",
  567. c->core_id, c->thread_id);
  568. #endif
  569. seq_printf(m,"\n");
  570. return 0;
  571. }
  572. static void *
  573. c_start (struct seq_file *m, loff_t *pos)
  574. {
  575. #ifdef CONFIG_SMP
  576. while (*pos < NR_CPUS && !cpu_isset(*pos, cpu_online_map))
  577. ++*pos;
  578. #endif
  579. return *pos < NR_CPUS ? cpu_data(*pos) : NULL;
  580. }
  581. static void *
  582. c_next (struct seq_file *m, void *v, loff_t *pos)
  583. {
  584. ++*pos;
  585. return c_start(m, pos);
  586. }
  587. static void
  588. c_stop (struct seq_file *m, void *v)
  589. {
  590. }
  591. const struct seq_operations cpuinfo_op = {
  592. .start = c_start,
  593. .next = c_next,
  594. .stop = c_stop,
  595. .show = show_cpuinfo
  596. };
  597. #define MAX_BRANDS 8
  598. static char brandname[MAX_BRANDS][128];
  599. static char * __cpuinit
  600. get_model_name(__u8 family, __u8 model)
  601. {
  602. static int overflow;
  603. char brand[128];
  604. int i;
  605. memcpy(brand, "Unknown", 8);
  606. if (ia64_pal_get_brand_info(brand)) {
  607. if (family == 0x7)
  608. memcpy(brand, "Merced", 7);
  609. else if (family == 0x1f) switch (model) {
  610. case 0: memcpy(brand, "McKinley", 9); break;
  611. case 1: memcpy(brand, "Madison", 8); break;
  612. case 2: memcpy(brand, "Madison up to 9M cache", 23); break;
  613. }
  614. }
  615. for (i = 0; i < MAX_BRANDS; i++)
  616. if (strcmp(brandname[i], brand) == 0)
  617. return brandname[i];
  618. for (i = 0; i < MAX_BRANDS; i++)
  619. if (brandname[i][0] == '\0')
  620. return strcpy(brandname[i], brand);
  621. if (overflow++ == 0)
  622. printk(KERN_ERR
  623. "%s: Table overflow. Some processor model information will be missing\n",
  624. __func__);
  625. return "Unknown";
  626. }
  627. static void __cpuinit
  628. identify_cpu (struct cpuinfo_ia64 *c)
  629. {
  630. union {
  631. unsigned long bits[5];
  632. struct {
  633. /* id 0 & 1: */
  634. char vendor[16];
  635. /* id 2 */
  636. u64 ppn; /* processor serial number */
  637. /* id 3: */
  638. unsigned number : 8;
  639. unsigned revision : 8;
  640. unsigned model : 8;
  641. unsigned family : 8;
  642. unsigned archrev : 8;
  643. unsigned reserved : 24;
  644. /* id 4: */
  645. u64 features;
  646. } field;
  647. } cpuid;
  648. pal_vm_info_1_u_t vm1;
  649. pal_vm_info_2_u_t vm2;
  650. pal_status_t status;
  651. unsigned long impl_va_msb = 50, phys_addr_size = 44; /* Itanium defaults */
  652. int i;
  653. for (i = 0; i < 5; ++i)
  654. cpuid.bits[i] = ia64_get_cpuid(i);
  655. memcpy(c->vendor, cpuid.field.vendor, 16);
  656. #ifdef CONFIG_SMP
  657. c->cpu = smp_processor_id();
  658. /* below default values will be overwritten by identify_siblings()
  659. * for Multi-Threading/Multi-Core capable CPUs
  660. */
  661. c->threads_per_core = c->cores_per_socket = c->num_log = 1;
  662. c->socket_id = -1;
  663. identify_siblings(c);
  664. if (c->threads_per_core > smp_num_siblings)
  665. smp_num_siblings = c->threads_per_core;
  666. #endif
  667. c->ppn = cpuid.field.ppn;
  668. c->number = cpuid.field.number;
  669. c->revision = cpuid.field.revision;
  670. c->model = cpuid.field.model;
  671. c->family = cpuid.field.family;
  672. c->archrev = cpuid.field.archrev;
  673. c->features = cpuid.field.features;
  674. c->model_name = get_model_name(c->family, c->model);
  675. status = ia64_pal_vm_summary(&vm1, &vm2);
  676. if (status == PAL_STATUS_SUCCESS) {
  677. impl_va_msb = vm2.pal_vm_info_2_s.impl_va_msb;
  678. phys_addr_size = vm1.pal_vm_info_1_s.phys_add_size;
  679. }
  680. c->unimpl_va_mask = ~((7L<<61) | ((1L << (impl_va_msb + 1)) - 1));
  681. c->unimpl_pa_mask = ~((1L<<63) | ((1L << phys_addr_size) - 1));
  682. }
  683. void __init
  684. setup_per_cpu_areas (void)
  685. {
  686. /* start_kernel() requires this... */
  687. #ifdef CONFIG_ACPI_HOTPLUG_CPU
  688. prefill_possible_map();
  689. #endif
  690. }
  691. /*
  692. * Calculate the max. cache line size.
  693. *
  694. * In addition, the minimum of the i-cache stride sizes is calculated for
  695. * "flush_icache_range()".
  696. */
  697. static void __cpuinit
  698. get_max_cacheline_size (void)
  699. {
  700. unsigned long line_size, max = 1;
  701. u64 l, levels, unique_caches;
  702. pal_cache_config_info_t cci;
  703. s64 status;
  704. status = ia64_pal_cache_summary(&levels, &unique_caches);
  705. if (status != 0) {
  706. printk(KERN_ERR "%s: ia64_pal_cache_summary() failed (status=%ld)\n",
  707. __func__, status);
  708. max = SMP_CACHE_BYTES;
  709. /* Safest setup for "flush_icache_range()" */
  710. ia64_i_cache_stride_shift = I_CACHE_STRIDE_SHIFT;
  711. goto out;
  712. }
  713. for (l = 0; l < levels; ++l) {
  714. status = ia64_pal_cache_config_info(l, /* cache_type (data_or_unified)= */ 2,
  715. &cci);
  716. if (status != 0) {
  717. printk(KERN_ERR
  718. "%s: ia64_pal_cache_config_info(l=%lu, 2) failed (status=%ld)\n",
  719. __func__, l, status);
  720. max = SMP_CACHE_BYTES;
  721. /* The safest setup for "flush_icache_range()" */
  722. cci.pcci_stride = I_CACHE_STRIDE_SHIFT;
  723. cci.pcci_unified = 1;
  724. }
  725. line_size = 1 << cci.pcci_line_size;
  726. if (line_size > max)
  727. max = line_size;
  728. if (!cci.pcci_unified) {
  729. status = ia64_pal_cache_config_info(l,
  730. /* cache_type (instruction)= */ 1,
  731. &cci);
  732. if (status != 0) {
  733. printk(KERN_ERR
  734. "%s: ia64_pal_cache_config_info(l=%lu, 1) failed (status=%ld)\n",
  735. __func__, l, status);
  736. /* The safest setup for "flush_icache_range()" */
  737. cci.pcci_stride = I_CACHE_STRIDE_SHIFT;
  738. }
  739. }
  740. if (cci.pcci_stride < ia64_i_cache_stride_shift)
  741. ia64_i_cache_stride_shift = cci.pcci_stride;
  742. }
  743. out:
  744. if (max > ia64_max_cacheline_size)
  745. ia64_max_cacheline_size = max;
  746. }
  747. /*
  748. * cpu_init() initializes state that is per-CPU. This function acts
  749. * as a 'CPU state barrier', nothing should get across.
  750. */
  751. void __cpuinit
  752. cpu_init (void)
  753. {
  754. extern void __cpuinit ia64_mmu_init (void *);
  755. static unsigned long max_num_phys_stacked = IA64_NUM_PHYS_STACK_REG;
  756. unsigned long num_phys_stacked;
  757. pal_vm_info_2_u_t vmi;
  758. unsigned int max_ctx;
  759. struct cpuinfo_ia64 *cpu_info;
  760. void *cpu_data;
  761. cpu_data = per_cpu_init();
  762. #ifdef CONFIG_SMP
  763. /*
  764. * insert boot cpu into sibling and core mapes
  765. * (must be done after per_cpu area is setup)
  766. */
  767. if (smp_processor_id() == 0) {
  768. cpu_set(0, per_cpu(cpu_sibling_map, 0));
  769. cpu_set(0, cpu_core_map[0]);
  770. }
  771. #endif
  772. /*
  773. * We set ar.k3 so that assembly code in MCA handler can compute
  774. * physical addresses of per cpu variables with a simple:
  775. * phys = ar.k3 + &per_cpu_var
  776. */
  777. ia64_set_kr(IA64_KR_PER_CPU_DATA,
  778. ia64_tpa(cpu_data) - (long) __per_cpu_start);
  779. get_max_cacheline_size();
  780. /*
  781. * We can't pass "local_cpu_data" to identify_cpu() because we haven't called
  782. * ia64_mmu_init() yet. And we can't call ia64_mmu_init() first because it
  783. * depends on the data returned by identify_cpu(). We break the dependency by
  784. * accessing cpu_data() through the canonical per-CPU address.
  785. */
  786. cpu_info = cpu_data + ((char *) &__ia64_per_cpu_var(cpu_info) - __per_cpu_start);
  787. identify_cpu(cpu_info);
  788. #ifdef CONFIG_MCKINLEY
  789. {
  790. # define FEATURE_SET 16
  791. struct ia64_pal_retval iprv;
  792. if (cpu_info->family == 0x1f) {
  793. PAL_CALL_PHYS(iprv, PAL_PROC_GET_FEATURES, 0, FEATURE_SET, 0);
  794. if ((iprv.status == 0) && (iprv.v0 & 0x80) && (iprv.v2 & 0x80))
  795. PAL_CALL_PHYS(iprv, PAL_PROC_SET_FEATURES,
  796. (iprv.v1 | 0x80), FEATURE_SET, 0);
  797. }
  798. }
  799. #endif
  800. /* Clear the stack memory reserved for pt_regs: */
  801. memset(task_pt_regs(current), 0, sizeof(struct pt_regs));
  802. ia64_set_kr(IA64_KR_FPU_OWNER, 0);
  803. /*
  804. * Initialize the page-table base register to a global
  805. * directory with all zeroes. This ensure that we can handle
  806. * TLB-misses to user address-space even before we created the
  807. * first user address-space. This may happen, e.g., due to
  808. * aggressive use of lfetch.fault.
  809. */
  810. ia64_set_kr(IA64_KR_PT_BASE, __pa(ia64_imva(empty_zero_page)));
  811. /*
  812. * Initialize default control register to defer speculative faults except
  813. * for those arising from TLB misses, which are not deferred. The
  814. * kernel MUST NOT depend on a particular setting of these bits (in other words,
  815. * the kernel must have recovery code for all speculative accesses). Turn on
  816. * dcr.lc as per recommendation by the architecture team. Most IA-32 apps
  817. * shouldn't be affected by this (moral: keep your ia32 locks aligned and you'll
  818. * be fine).
  819. */
  820. ia64_setreg(_IA64_REG_CR_DCR, ( IA64_DCR_DP | IA64_DCR_DK | IA64_DCR_DX | IA64_DCR_DR
  821. | IA64_DCR_DA | IA64_DCR_DD | IA64_DCR_LC));
  822. atomic_inc(&init_mm.mm_count);
  823. current->active_mm = &init_mm;
  824. if (current->mm)
  825. BUG();
  826. ia64_mmu_init(ia64_imva(cpu_data));
  827. ia64_mca_cpu_init(ia64_imva(cpu_data));
  828. #ifdef CONFIG_IA32_SUPPORT
  829. ia32_cpu_init();
  830. #endif
  831. /* Clear ITC to eliminate sched_clock() overflows in human time. */
  832. ia64_set_itc(0);
  833. /* disable all local interrupt sources: */
  834. ia64_set_itv(1 << 16);
  835. ia64_set_lrr0(1 << 16);
  836. ia64_set_lrr1(1 << 16);
  837. ia64_setreg(_IA64_REG_CR_PMV, 1 << 16);
  838. ia64_setreg(_IA64_REG_CR_CMCV, 1 << 16);
  839. /* clear TPR & XTP to enable all interrupt classes: */
  840. ia64_setreg(_IA64_REG_CR_TPR, 0);
  841. /* Clear any pending interrupts left by SAL/EFI */
  842. while (ia64_get_ivr() != IA64_SPURIOUS_INT_VECTOR)
  843. ia64_eoi();
  844. #ifdef CONFIG_SMP
  845. normal_xtp();
  846. #endif
  847. /* set ia64_ctx.max_rid to the maximum RID that is supported by all CPUs: */
  848. if (ia64_pal_vm_summary(NULL, &vmi) == 0)
  849. max_ctx = (1U << (vmi.pal_vm_info_2_s.rid_size - 3)) - 1;
  850. else {
  851. printk(KERN_WARNING "cpu_init: PAL VM summary failed, assuming 18 RID bits\n");
  852. max_ctx = (1U << 15) - 1; /* use architected minimum */
  853. }
  854. while (max_ctx < ia64_ctx.max_ctx) {
  855. unsigned int old = ia64_ctx.max_ctx;
  856. if (cmpxchg(&ia64_ctx.max_ctx, old, max_ctx) == old)
  857. break;
  858. }
  859. if (ia64_pal_rse_info(&num_phys_stacked, NULL) != 0) {
  860. printk(KERN_WARNING "cpu_init: PAL RSE info failed; assuming 96 physical "
  861. "stacked regs\n");
  862. num_phys_stacked = 96;
  863. }
  864. /* size of physical stacked register partition plus 8 bytes: */
  865. if (num_phys_stacked > max_num_phys_stacked) {
  866. ia64_patch_phys_stack_reg(num_phys_stacked*8 + 8);
  867. max_num_phys_stacked = num_phys_stacked;
  868. }
  869. platform_cpu_init();
  870. pm_idle = default_idle;
  871. }
  872. void __init
  873. check_bugs (void)
  874. {
  875. ia64_patch_mckinley_e9((unsigned long) __start___mckinley_e9_bundles,
  876. (unsigned long) __end___mckinley_e9_bundles);
  877. }
  878. static int __init run_dmi_scan(void)
  879. {
  880. dmi_scan_machine();
  881. return 0;
  882. }
  883. core_initcall(run_dmi_scan);