mthca_cmd.c 50 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697
  1. /*
  2. * Copyright (c) 2004, 2005 Topspin Communications. All rights reserved.
  3. * Copyright (c) 2005 Mellanox Technologies. All rights reserved.
  4. *
  5. * This software is available to you under a choice of one of two
  6. * licenses. You may choose to be licensed under the terms of the GNU
  7. * General Public License (GPL) Version 2, available from the file
  8. * COPYING in the main directory of this source tree, or the
  9. * OpenIB.org BSD license below:
  10. *
  11. * Redistribution and use in source and binary forms, with or
  12. * without modification, are permitted provided that the following
  13. * conditions are met:
  14. *
  15. * - Redistributions of source code must retain the above
  16. * copyright notice, this list of conditions and the following
  17. * disclaimer.
  18. *
  19. * - Redistributions in binary form must reproduce the above
  20. * copyright notice, this list of conditions and the following
  21. * disclaimer in the documentation and/or other materials
  22. * provided with the distribution.
  23. *
  24. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  25. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  26. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  27. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  28. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  29. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  30. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  31. * SOFTWARE.
  32. *
  33. * $Id: mthca_cmd.c 1349 2004-12-16 21:09:43Z roland $
  34. */
  35. #include <linux/sched.h>
  36. #include <linux/pci.h>
  37. #include <linux/errno.h>
  38. #include <asm/io.h>
  39. #include <ib_mad.h>
  40. #include "mthca_dev.h"
  41. #include "mthca_config_reg.h"
  42. #include "mthca_cmd.h"
  43. #include "mthca_memfree.h"
  44. #define CMD_POLL_TOKEN 0xffff
  45. enum {
  46. HCR_IN_PARAM_OFFSET = 0x00,
  47. HCR_IN_MODIFIER_OFFSET = 0x08,
  48. HCR_OUT_PARAM_OFFSET = 0x0c,
  49. HCR_TOKEN_OFFSET = 0x14,
  50. HCR_STATUS_OFFSET = 0x18,
  51. HCR_OPMOD_SHIFT = 12,
  52. HCA_E_BIT = 22,
  53. HCR_GO_BIT = 23
  54. };
  55. enum {
  56. /* initialization and general commands */
  57. CMD_SYS_EN = 0x1,
  58. CMD_SYS_DIS = 0x2,
  59. CMD_MAP_FA = 0xfff,
  60. CMD_UNMAP_FA = 0xffe,
  61. CMD_RUN_FW = 0xff6,
  62. CMD_MOD_STAT_CFG = 0x34,
  63. CMD_QUERY_DEV_LIM = 0x3,
  64. CMD_QUERY_FW = 0x4,
  65. CMD_ENABLE_LAM = 0xff8,
  66. CMD_DISABLE_LAM = 0xff7,
  67. CMD_QUERY_DDR = 0x5,
  68. CMD_QUERY_ADAPTER = 0x6,
  69. CMD_INIT_HCA = 0x7,
  70. CMD_CLOSE_HCA = 0x8,
  71. CMD_INIT_IB = 0x9,
  72. CMD_CLOSE_IB = 0xa,
  73. CMD_QUERY_HCA = 0xb,
  74. CMD_SET_IB = 0xc,
  75. CMD_ACCESS_DDR = 0x2e,
  76. CMD_MAP_ICM = 0xffa,
  77. CMD_UNMAP_ICM = 0xff9,
  78. CMD_MAP_ICM_AUX = 0xffc,
  79. CMD_UNMAP_ICM_AUX = 0xffb,
  80. CMD_SET_ICM_SIZE = 0xffd,
  81. /* TPT commands */
  82. CMD_SW2HW_MPT = 0xd,
  83. CMD_QUERY_MPT = 0xe,
  84. CMD_HW2SW_MPT = 0xf,
  85. CMD_READ_MTT = 0x10,
  86. CMD_WRITE_MTT = 0x11,
  87. CMD_SYNC_TPT = 0x2f,
  88. /* EQ commands */
  89. CMD_MAP_EQ = 0x12,
  90. CMD_SW2HW_EQ = 0x13,
  91. CMD_HW2SW_EQ = 0x14,
  92. CMD_QUERY_EQ = 0x15,
  93. /* CQ commands */
  94. CMD_SW2HW_CQ = 0x16,
  95. CMD_HW2SW_CQ = 0x17,
  96. CMD_QUERY_CQ = 0x18,
  97. CMD_RESIZE_CQ = 0x2c,
  98. /* SRQ commands */
  99. CMD_SW2HW_SRQ = 0x35,
  100. CMD_HW2SW_SRQ = 0x36,
  101. CMD_QUERY_SRQ = 0x37,
  102. /* QP/EE commands */
  103. CMD_RST2INIT_QPEE = 0x19,
  104. CMD_INIT2RTR_QPEE = 0x1a,
  105. CMD_RTR2RTS_QPEE = 0x1b,
  106. CMD_RTS2RTS_QPEE = 0x1c,
  107. CMD_SQERR2RTS_QPEE = 0x1d,
  108. CMD_2ERR_QPEE = 0x1e,
  109. CMD_RTS2SQD_QPEE = 0x1f,
  110. CMD_SQD2SQD_QPEE = 0x38,
  111. CMD_SQD2RTS_QPEE = 0x20,
  112. CMD_ERR2RST_QPEE = 0x21,
  113. CMD_QUERY_QPEE = 0x22,
  114. CMD_INIT2INIT_QPEE = 0x2d,
  115. CMD_SUSPEND_QPEE = 0x32,
  116. CMD_UNSUSPEND_QPEE = 0x33,
  117. /* special QPs and management commands */
  118. CMD_CONF_SPECIAL_QP = 0x23,
  119. CMD_MAD_IFC = 0x24,
  120. /* multicast commands */
  121. CMD_READ_MGM = 0x25,
  122. CMD_WRITE_MGM = 0x26,
  123. CMD_MGID_HASH = 0x27,
  124. /* miscellaneous commands */
  125. CMD_DIAG_RPRT = 0x30,
  126. CMD_NOP = 0x31,
  127. /* debug commands */
  128. CMD_QUERY_DEBUG_MSG = 0x2a,
  129. CMD_SET_DEBUG_MSG = 0x2b,
  130. };
  131. /*
  132. * According to Mellanox code, FW may be starved and never complete
  133. * commands. So we can't use strict timeouts described in PRM -- we
  134. * just arbitrarily select 60 seconds for now.
  135. */
  136. #if 0
  137. /*
  138. * Round up and add 1 to make sure we get the full wait time (since we
  139. * will be starting in the middle of a jiffy)
  140. */
  141. enum {
  142. CMD_TIME_CLASS_A = (HZ + 999) / 1000 + 1,
  143. CMD_TIME_CLASS_B = (HZ + 99) / 100 + 1,
  144. CMD_TIME_CLASS_C = (HZ + 9) / 10 + 1
  145. };
  146. #else
  147. enum {
  148. CMD_TIME_CLASS_A = 60 * HZ,
  149. CMD_TIME_CLASS_B = 60 * HZ,
  150. CMD_TIME_CLASS_C = 60 * HZ
  151. };
  152. #endif
  153. enum {
  154. GO_BIT_TIMEOUT = HZ * 10
  155. };
  156. struct mthca_cmd_context {
  157. struct completion done;
  158. struct timer_list timer;
  159. int result;
  160. int next;
  161. u64 out_param;
  162. u16 token;
  163. u8 status;
  164. };
  165. static inline int go_bit(struct mthca_dev *dev)
  166. {
  167. return readl(dev->hcr + HCR_STATUS_OFFSET) &
  168. swab32(1 << HCR_GO_BIT);
  169. }
  170. static int mthca_cmd_post(struct mthca_dev *dev,
  171. u64 in_param,
  172. u64 out_param,
  173. u32 in_modifier,
  174. u8 op_modifier,
  175. u16 op,
  176. u16 token,
  177. int event)
  178. {
  179. int err = 0;
  180. if (down_interruptible(&dev->cmd.hcr_sem))
  181. return -EINTR;
  182. if (event) {
  183. unsigned long end = jiffies + GO_BIT_TIMEOUT;
  184. while (go_bit(dev) && time_before(jiffies, end)) {
  185. set_current_state(TASK_RUNNING);
  186. schedule();
  187. }
  188. }
  189. if (go_bit(dev)) {
  190. err = -EAGAIN;
  191. goto out;
  192. }
  193. /*
  194. * We use writel (instead of something like memcpy_toio)
  195. * because writes of less than 32 bits to the HCR don't work
  196. * (and some architectures such as ia64 implement memcpy_toio
  197. * in terms of writeb).
  198. */
  199. __raw_writel((__force u32) cpu_to_be32(in_param >> 32), dev->hcr + 0 * 4);
  200. __raw_writel((__force u32) cpu_to_be32(in_param & 0xfffffffful), dev->hcr + 1 * 4);
  201. __raw_writel((__force u32) cpu_to_be32(in_modifier), dev->hcr + 2 * 4);
  202. __raw_writel((__force u32) cpu_to_be32(out_param >> 32), dev->hcr + 3 * 4);
  203. __raw_writel((__force u32) cpu_to_be32(out_param & 0xfffffffful), dev->hcr + 4 * 4);
  204. __raw_writel((__force u32) cpu_to_be32(token << 16), dev->hcr + 5 * 4);
  205. /* __raw_writel may not order writes. */
  206. wmb();
  207. __raw_writel((__force u32) cpu_to_be32((1 << HCR_GO_BIT) |
  208. (event ? (1 << HCA_E_BIT) : 0) |
  209. (op_modifier << HCR_OPMOD_SHIFT) |
  210. op), dev->hcr + 6 * 4);
  211. out:
  212. up(&dev->cmd.hcr_sem);
  213. return err;
  214. }
  215. static int mthca_cmd_poll(struct mthca_dev *dev,
  216. u64 in_param,
  217. u64 *out_param,
  218. int out_is_imm,
  219. u32 in_modifier,
  220. u8 op_modifier,
  221. u16 op,
  222. unsigned long timeout,
  223. u8 *status)
  224. {
  225. int err = 0;
  226. unsigned long end;
  227. if (down_interruptible(&dev->cmd.poll_sem))
  228. return -EINTR;
  229. err = mthca_cmd_post(dev, in_param,
  230. out_param ? *out_param : 0,
  231. in_modifier, op_modifier,
  232. op, CMD_POLL_TOKEN, 0);
  233. if (err)
  234. goto out;
  235. end = timeout + jiffies;
  236. while (go_bit(dev) && time_before(jiffies, end)) {
  237. set_current_state(TASK_RUNNING);
  238. schedule();
  239. }
  240. if (go_bit(dev)) {
  241. err = -EBUSY;
  242. goto out;
  243. }
  244. if (out_is_imm)
  245. *out_param =
  246. (u64) be32_to_cpu((__force __be32)
  247. __raw_readl(dev->hcr + HCR_OUT_PARAM_OFFSET)) << 32 |
  248. (u64) be32_to_cpu((__force __be32)
  249. __raw_readl(dev->hcr + HCR_OUT_PARAM_OFFSET + 4));
  250. *status = be32_to_cpu((__force __be32) __raw_readl(dev->hcr + HCR_STATUS_OFFSET)) >> 24;
  251. out:
  252. up(&dev->cmd.poll_sem);
  253. return err;
  254. }
  255. void mthca_cmd_event(struct mthca_dev *dev,
  256. u16 token,
  257. u8 status,
  258. u64 out_param)
  259. {
  260. struct mthca_cmd_context *context =
  261. &dev->cmd.context[token & dev->cmd.token_mask];
  262. /* previously timed out command completing at long last */
  263. if (token != context->token)
  264. return;
  265. context->result = 0;
  266. context->status = status;
  267. context->out_param = out_param;
  268. context->token += dev->cmd.token_mask + 1;
  269. complete(&context->done);
  270. }
  271. static void event_timeout(unsigned long context_ptr)
  272. {
  273. struct mthca_cmd_context *context =
  274. (struct mthca_cmd_context *) context_ptr;
  275. context->result = -EBUSY;
  276. complete(&context->done);
  277. }
  278. static int mthca_cmd_wait(struct mthca_dev *dev,
  279. u64 in_param,
  280. u64 *out_param,
  281. int out_is_imm,
  282. u32 in_modifier,
  283. u8 op_modifier,
  284. u16 op,
  285. unsigned long timeout,
  286. u8 *status)
  287. {
  288. int err = 0;
  289. struct mthca_cmd_context *context;
  290. if (down_interruptible(&dev->cmd.event_sem))
  291. return -EINTR;
  292. spin_lock(&dev->cmd.context_lock);
  293. BUG_ON(dev->cmd.free_head < 0);
  294. context = &dev->cmd.context[dev->cmd.free_head];
  295. dev->cmd.free_head = context->next;
  296. spin_unlock(&dev->cmd.context_lock);
  297. init_completion(&context->done);
  298. err = mthca_cmd_post(dev, in_param,
  299. out_param ? *out_param : 0,
  300. in_modifier, op_modifier,
  301. op, context->token, 1);
  302. if (err)
  303. goto out;
  304. context->timer.expires = jiffies + timeout;
  305. add_timer(&context->timer);
  306. wait_for_completion(&context->done);
  307. del_timer_sync(&context->timer);
  308. err = context->result;
  309. if (err)
  310. goto out;
  311. *status = context->status;
  312. if (*status)
  313. mthca_dbg(dev, "Command %02x completed with status %02x\n",
  314. op, *status);
  315. if (out_is_imm)
  316. *out_param = context->out_param;
  317. out:
  318. spin_lock(&dev->cmd.context_lock);
  319. context->next = dev->cmd.free_head;
  320. dev->cmd.free_head = context - dev->cmd.context;
  321. spin_unlock(&dev->cmd.context_lock);
  322. up(&dev->cmd.event_sem);
  323. return err;
  324. }
  325. /* Invoke a command with an output mailbox */
  326. static int mthca_cmd_box(struct mthca_dev *dev,
  327. u64 in_param,
  328. u64 out_param,
  329. u32 in_modifier,
  330. u8 op_modifier,
  331. u16 op,
  332. unsigned long timeout,
  333. u8 *status)
  334. {
  335. if (dev->cmd.use_events)
  336. return mthca_cmd_wait(dev, in_param, &out_param, 0,
  337. in_modifier, op_modifier, op,
  338. timeout, status);
  339. else
  340. return mthca_cmd_poll(dev, in_param, &out_param, 0,
  341. in_modifier, op_modifier, op,
  342. timeout, status);
  343. }
  344. /* Invoke a command with no output parameter */
  345. static int mthca_cmd(struct mthca_dev *dev,
  346. u64 in_param,
  347. u32 in_modifier,
  348. u8 op_modifier,
  349. u16 op,
  350. unsigned long timeout,
  351. u8 *status)
  352. {
  353. return mthca_cmd_box(dev, in_param, 0, in_modifier,
  354. op_modifier, op, timeout, status);
  355. }
  356. /*
  357. * Invoke a command with an immediate output parameter (and copy the
  358. * output into the caller's out_param pointer after the command
  359. * executes).
  360. */
  361. static int mthca_cmd_imm(struct mthca_dev *dev,
  362. u64 in_param,
  363. u64 *out_param,
  364. u32 in_modifier,
  365. u8 op_modifier,
  366. u16 op,
  367. unsigned long timeout,
  368. u8 *status)
  369. {
  370. if (dev->cmd.use_events)
  371. return mthca_cmd_wait(dev, in_param, out_param, 1,
  372. in_modifier, op_modifier, op,
  373. timeout, status);
  374. else
  375. return mthca_cmd_poll(dev, in_param, out_param, 1,
  376. in_modifier, op_modifier, op,
  377. timeout, status);
  378. }
  379. int mthca_cmd_init(struct mthca_dev *dev)
  380. {
  381. sema_init(&dev->cmd.hcr_sem, 1);
  382. sema_init(&dev->cmd.poll_sem, 1);
  383. dev->cmd.use_events = 0;
  384. dev->hcr = ioremap(pci_resource_start(dev->pdev, 0) + MTHCA_HCR_BASE,
  385. MTHCA_HCR_SIZE);
  386. if (!dev->hcr) {
  387. mthca_err(dev, "Couldn't map command register.");
  388. return -ENOMEM;
  389. }
  390. dev->cmd.pool = pci_pool_create("mthca_cmd", dev->pdev,
  391. MTHCA_MAILBOX_SIZE,
  392. MTHCA_MAILBOX_SIZE, 0);
  393. if (!dev->cmd.pool) {
  394. iounmap(dev->hcr);
  395. return -ENOMEM;
  396. }
  397. return 0;
  398. }
  399. void mthca_cmd_cleanup(struct mthca_dev *dev)
  400. {
  401. pci_pool_destroy(dev->cmd.pool);
  402. iounmap(dev->hcr);
  403. }
  404. /*
  405. * Switch to using events to issue FW commands (should be called after
  406. * event queue to command events has been initialized).
  407. */
  408. int mthca_cmd_use_events(struct mthca_dev *dev)
  409. {
  410. int i;
  411. dev->cmd.context = kmalloc(dev->cmd.max_cmds *
  412. sizeof (struct mthca_cmd_context),
  413. GFP_KERNEL);
  414. if (!dev->cmd.context)
  415. return -ENOMEM;
  416. for (i = 0; i < dev->cmd.max_cmds; ++i) {
  417. dev->cmd.context[i].token = i;
  418. dev->cmd.context[i].next = i + 1;
  419. init_timer(&dev->cmd.context[i].timer);
  420. dev->cmd.context[i].timer.data =
  421. (unsigned long) &dev->cmd.context[i];
  422. dev->cmd.context[i].timer.function = event_timeout;
  423. }
  424. dev->cmd.context[dev->cmd.max_cmds - 1].next = -1;
  425. dev->cmd.free_head = 0;
  426. sema_init(&dev->cmd.event_sem, dev->cmd.max_cmds);
  427. spin_lock_init(&dev->cmd.context_lock);
  428. for (dev->cmd.token_mask = 1;
  429. dev->cmd.token_mask < dev->cmd.max_cmds;
  430. dev->cmd.token_mask <<= 1)
  431. ; /* nothing */
  432. --dev->cmd.token_mask;
  433. dev->cmd.use_events = 1;
  434. down(&dev->cmd.poll_sem);
  435. return 0;
  436. }
  437. /*
  438. * Switch back to polling (used when shutting down the device)
  439. */
  440. void mthca_cmd_use_polling(struct mthca_dev *dev)
  441. {
  442. int i;
  443. dev->cmd.use_events = 0;
  444. for (i = 0; i < dev->cmd.max_cmds; ++i)
  445. down(&dev->cmd.event_sem);
  446. kfree(dev->cmd.context);
  447. up(&dev->cmd.poll_sem);
  448. }
  449. struct mthca_mailbox *mthca_alloc_mailbox(struct mthca_dev *dev,
  450. unsigned int gfp_mask)
  451. {
  452. struct mthca_mailbox *mailbox;
  453. mailbox = kmalloc(sizeof *mailbox, gfp_mask);
  454. if (!mailbox)
  455. return ERR_PTR(-ENOMEM);
  456. mailbox->buf = pci_pool_alloc(dev->cmd.pool, gfp_mask, &mailbox->dma);
  457. if (!mailbox->buf) {
  458. kfree(mailbox);
  459. return ERR_PTR(-ENOMEM);
  460. }
  461. return mailbox;
  462. }
  463. void mthca_free_mailbox(struct mthca_dev *dev, struct mthca_mailbox *mailbox)
  464. {
  465. if (!mailbox)
  466. return;
  467. pci_pool_free(dev->cmd.pool, mailbox->buf, mailbox->dma);
  468. kfree(mailbox);
  469. }
  470. int mthca_SYS_EN(struct mthca_dev *dev, u8 *status)
  471. {
  472. u64 out;
  473. int ret;
  474. ret = mthca_cmd_imm(dev, 0, &out, 0, 0, CMD_SYS_EN, HZ, status);
  475. if (*status == MTHCA_CMD_STAT_DDR_MEM_ERR)
  476. mthca_warn(dev, "SYS_EN DDR error: syn=%x, sock=%d, "
  477. "sladdr=%d, SPD source=%s\n",
  478. (int) (out >> 6) & 0xf, (int) (out >> 4) & 3,
  479. (int) (out >> 1) & 7, (int) out & 1 ? "NVMEM" : "DIMM");
  480. return ret;
  481. }
  482. int mthca_SYS_DIS(struct mthca_dev *dev, u8 *status)
  483. {
  484. return mthca_cmd(dev, 0, 0, 0, CMD_SYS_DIS, HZ, status);
  485. }
  486. static int mthca_map_cmd(struct mthca_dev *dev, u16 op, struct mthca_icm *icm,
  487. u64 virt, u8 *status)
  488. {
  489. struct mthca_mailbox *mailbox;
  490. struct mthca_icm_iter iter;
  491. __be64 *pages;
  492. int lg;
  493. int nent = 0;
  494. int i;
  495. int err = 0;
  496. int ts = 0, tc = 0;
  497. mailbox = mthca_alloc_mailbox(dev, GFP_KERNEL);
  498. if (IS_ERR(mailbox))
  499. return PTR_ERR(mailbox);
  500. memset(mailbox->buf, 0, MTHCA_MAILBOX_SIZE);
  501. pages = mailbox->buf;
  502. for (mthca_icm_first(icm, &iter);
  503. !mthca_icm_last(&iter);
  504. mthca_icm_next(&iter)) {
  505. /*
  506. * We have to pass pages that are aligned to their
  507. * size, so find the least significant 1 in the
  508. * address or size and use that as our log2 size.
  509. */
  510. lg = ffs(mthca_icm_addr(&iter) | mthca_icm_size(&iter)) - 1;
  511. if (lg < 12) {
  512. mthca_warn(dev, "Got FW area not aligned to 4K (%llx/%lx).\n",
  513. (unsigned long long) mthca_icm_addr(&iter),
  514. mthca_icm_size(&iter));
  515. err = -EINVAL;
  516. goto out;
  517. }
  518. for (i = 0; i < mthca_icm_size(&iter) / (1 << lg); ++i, ++nent) {
  519. if (virt != -1) {
  520. pages[nent * 2] = cpu_to_be64(virt);
  521. virt += 1 << lg;
  522. }
  523. pages[nent * 2 + 1] = cpu_to_be64((mthca_icm_addr(&iter) +
  524. (i << lg)) | (lg - 12));
  525. ts += 1 << (lg - 10);
  526. ++tc;
  527. if (nent == MTHCA_MAILBOX_SIZE / 16) {
  528. err = mthca_cmd(dev, mailbox->dma, nent, 0, op,
  529. CMD_TIME_CLASS_B, status);
  530. if (err || *status)
  531. goto out;
  532. nent = 0;
  533. }
  534. }
  535. }
  536. if (nent)
  537. err = mthca_cmd(dev, mailbox->dma, nent, 0, op,
  538. CMD_TIME_CLASS_B, status);
  539. switch (op) {
  540. case CMD_MAP_FA:
  541. mthca_dbg(dev, "Mapped %d chunks/%d KB for FW.\n", tc, ts);
  542. break;
  543. case CMD_MAP_ICM_AUX:
  544. mthca_dbg(dev, "Mapped %d chunks/%d KB for ICM aux.\n", tc, ts);
  545. break;
  546. case CMD_MAP_ICM:
  547. mthca_dbg(dev, "Mapped %d chunks/%d KB at %llx for ICM.\n",
  548. tc, ts, (unsigned long long) virt - (ts << 10));
  549. break;
  550. }
  551. out:
  552. mthca_free_mailbox(dev, mailbox);
  553. return err;
  554. }
  555. int mthca_MAP_FA(struct mthca_dev *dev, struct mthca_icm *icm, u8 *status)
  556. {
  557. return mthca_map_cmd(dev, CMD_MAP_FA, icm, -1, status);
  558. }
  559. int mthca_UNMAP_FA(struct mthca_dev *dev, u8 *status)
  560. {
  561. return mthca_cmd(dev, 0, 0, 0, CMD_UNMAP_FA, CMD_TIME_CLASS_B, status);
  562. }
  563. int mthca_RUN_FW(struct mthca_dev *dev, u8 *status)
  564. {
  565. return mthca_cmd(dev, 0, 0, 0, CMD_RUN_FW, CMD_TIME_CLASS_A, status);
  566. }
  567. int mthca_QUERY_FW(struct mthca_dev *dev, u8 *status)
  568. {
  569. struct mthca_mailbox *mailbox;
  570. u32 *outbox;
  571. int err = 0;
  572. u8 lg;
  573. #define QUERY_FW_OUT_SIZE 0x100
  574. #define QUERY_FW_VER_OFFSET 0x00
  575. #define QUERY_FW_MAX_CMD_OFFSET 0x0f
  576. #define QUERY_FW_ERR_START_OFFSET 0x30
  577. #define QUERY_FW_ERR_SIZE_OFFSET 0x38
  578. #define QUERY_FW_START_OFFSET 0x20
  579. #define QUERY_FW_END_OFFSET 0x28
  580. #define QUERY_FW_SIZE_OFFSET 0x00
  581. #define QUERY_FW_CLR_INT_BASE_OFFSET 0x20
  582. #define QUERY_FW_EQ_ARM_BASE_OFFSET 0x40
  583. #define QUERY_FW_EQ_SET_CI_BASE_OFFSET 0x48
  584. mailbox = mthca_alloc_mailbox(dev, GFP_KERNEL);
  585. if (IS_ERR(mailbox))
  586. return PTR_ERR(mailbox);
  587. outbox = mailbox->buf;
  588. err = mthca_cmd_box(dev, 0, mailbox->dma, 0, 0, CMD_QUERY_FW,
  589. CMD_TIME_CLASS_A, status);
  590. if (err)
  591. goto out;
  592. MTHCA_GET(dev->fw_ver, outbox, QUERY_FW_VER_OFFSET);
  593. /*
  594. * FW subminor version is at more signifant bits than minor
  595. * version, so swap here.
  596. */
  597. dev->fw_ver = (dev->fw_ver & 0xffff00000000ull) |
  598. ((dev->fw_ver & 0xffff0000ull) >> 16) |
  599. ((dev->fw_ver & 0x0000ffffull) << 16);
  600. MTHCA_GET(lg, outbox, QUERY_FW_MAX_CMD_OFFSET);
  601. dev->cmd.max_cmds = 1 << lg;
  602. mthca_dbg(dev, "FW version %012llx, max commands %d\n",
  603. (unsigned long long) dev->fw_ver, dev->cmd.max_cmds);
  604. if (mthca_is_memfree(dev)) {
  605. MTHCA_GET(dev->fw.arbel.fw_pages, outbox, QUERY_FW_SIZE_OFFSET);
  606. MTHCA_GET(dev->fw.arbel.clr_int_base, outbox, QUERY_FW_CLR_INT_BASE_OFFSET);
  607. MTHCA_GET(dev->fw.arbel.eq_arm_base, outbox, QUERY_FW_EQ_ARM_BASE_OFFSET);
  608. MTHCA_GET(dev->fw.arbel.eq_set_ci_base, outbox, QUERY_FW_EQ_SET_CI_BASE_OFFSET);
  609. mthca_dbg(dev, "FW size %d KB\n", dev->fw.arbel.fw_pages << 2);
  610. /*
  611. * Arbel page size is always 4 KB; round up number of
  612. * system pages needed.
  613. */
  614. dev->fw.arbel.fw_pages =
  615. (dev->fw.arbel.fw_pages + (1 << (PAGE_SHIFT - 12)) - 1) >>
  616. (PAGE_SHIFT - 12);
  617. mthca_dbg(dev, "Clear int @ %llx, EQ arm @ %llx, EQ set CI @ %llx\n",
  618. (unsigned long long) dev->fw.arbel.clr_int_base,
  619. (unsigned long long) dev->fw.arbel.eq_arm_base,
  620. (unsigned long long) dev->fw.arbel.eq_set_ci_base);
  621. } else {
  622. MTHCA_GET(dev->fw.tavor.fw_start, outbox, QUERY_FW_START_OFFSET);
  623. MTHCA_GET(dev->fw.tavor.fw_end, outbox, QUERY_FW_END_OFFSET);
  624. mthca_dbg(dev, "FW size %d KB (start %llx, end %llx)\n",
  625. (int) ((dev->fw.tavor.fw_end - dev->fw.tavor.fw_start) >> 10),
  626. (unsigned long long) dev->fw.tavor.fw_start,
  627. (unsigned long long) dev->fw.tavor.fw_end);
  628. }
  629. out:
  630. mthca_free_mailbox(dev, mailbox);
  631. return err;
  632. }
  633. int mthca_ENABLE_LAM(struct mthca_dev *dev, u8 *status)
  634. {
  635. struct mthca_mailbox *mailbox;
  636. u8 info;
  637. u32 *outbox;
  638. int err = 0;
  639. #define ENABLE_LAM_OUT_SIZE 0x100
  640. #define ENABLE_LAM_START_OFFSET 0x00
  641. #define ENABLE_LAM_END_OFFSET 0x08
  642. #define ENABLE_LAM_INFO_OFFSET 0x13
  643. #define ENABLE_LAM_INFO_HIDDEN_FLAG (1 << 4)
  644. #define ENABLE_LAM_INFO_ECC_MASK 0x3
  645. mailbox = mthca_alloc_mailbox(dev, GFP_KERNEL);
  646. if (IS_ERR(mailbox))
  647. return PTR_ERR(mailbox);
  648. outbox = mailbox->buf;
  649. err = mthca_cmd_box(dev, 0, mailbox->dma, 0, 0, CMD_ENABLE_LAM,
  650. CMD_TIME_CLASS_C, status);
  651. if (err)
  652. goto out;
  653. if (*status == MTHCA_CMD_STAT_LAM_NOT_PRE)
  654. goto out;
  655. MTHCA_GET(dev->ddr_start, outbox, ENABLE_LAM_START_OFFSET);
  656. MTHCA_GET(dev->ddr_end, outbox, ENABLE_LAM_END_OFFSET);
  657. MTHCA_GET(info, outbox, ENABLE_LAM_INFO_OFFSET);
  658. if (!!(info & ENABLE_LAM_INFO_HIDDEN_FLAG) !=
  659. !!(dev->mthca_flags & MTHCA_FLAG_DDR_HIDDEN)) {
  660. mthca_info(dev, "FW reports that HCA-attached memory "
  661. "is %s hidden; does not match PCI config\n",
  662. (info & ENABLE_LAM_INFO_HIDDEN_FLAG) ?
  663. "" : "not");
  664. }
  665. if (info & ENABLE_LAM_INFO_HIDDEN_FLAG)
  666. mthca_dbg(dev, "HCA-attached memory is hidden.\n");
  667. mthca_dbg(dev, "HCA memory size %d KB (start %llx, end %llx)\n",
  668. (int) ((dev->ddr_end - dev->ddr_start) >> 10),
  669. (unsigned long long) dev->ddr_start,
  670. (unsigned long long) dev->ddr_end);
  671. out:
  672. mthca_free_mailbox(dev, mailbox);
  673. return err;
  674. }
  675. int mthca_DISABLE_LAM(struct mthca_dev *dev, u8 *status)
  676. {
  677. return mthca_cmd(dev, 0, 0, 0, CMD_SYS_DIS, CMD_TIME_CLASS_C, status);
  678. }
  679. int mthca_QUERY_DDR(struct mthca_dev *dev, u8 *status)
  680. {
  681. struct mthca_mailbox *mailbox;
  682. u8 info;
  683. u32 *outbox;
  684. int err = 0;
  685. #define QUERY_DDR_OUT_SIZE 0x100
  686. #define QUERY_DDR_START_OFFSET 0x00
  687. #define QUERY_DDR_END_OFFSET 0x08
  688. #define QUERY_DDR_INFO_OFFSET 0x13
  689. #define QUERY_DDR_INFO_HIDDEN_FLAG (1 << 4)
  690. #define QUERY_DDR_INFO_ECC_MASK 0x3
  691. mailbox = mthca_alloc_mailbox(dev, GFP_KERNEL);
  692. if (IS_ERR(mailbox))
  693. return PTR_ERR(mailbox);
  694. outbox = mailbox->buf;
  695. err = mthca_cmd_box(dev, 0, mailbox->dma, 0, 0, CMD_QUERY_DDR,
  696. CMD_TIME_CLASS_A, status);
  697. if (err)
  698. goto out;
  699. MTHCA_GET(dev->ddr_start, outbox, QUERY_DDR_START_OFFSET);
  700. MTHCA_GET(dev->ddr_end, outbox, QUERY_DDR_END_OFFSET);
  701. MTHCA_GET(info, outbox, QUERY_DDR_INFO_OFFSET);
  702. if (!!(info & QUERY_DDR_INFO_HIDDEN_FLAG) !=
  703. !!(dev->mthca_flags & MTHCA_FLAG_DDR_HIDDEN)) {
  704. mthca_info(dev, "FW reports that HCA-attached memory "
  705. "is %s hidden; does not match PCI config\n",
  706. (info & QUERY_DDR_INFO_HIDDEN_FLAG) ?
  707. "" : "not");
  708. }
  709. if (info & QUERY_DDR_INFO_HIDDEN_FLAG)
  710. mthca_dbg(dev, "HCA-attached memory is hidden.\n");
  711. mthca_dbg(dev, "HCA memory size %d KB (start %llx, end %llx)\n",
  712. (int) ((dev->ddr_end - dev->ddr_start) >> 10),
  713. (unsigned long long) dev->ddr_start,
  714. (unsigned long long) dev->ddr_end);
  715. out:
  716. mthca_free_mailbox(dev, mailbox);
  717. return err;
  718. }
  719. int mthca_QUERY_DEV_LIM(struct mthca_dev *dev,
  720. struct mthca_dev_lim *dev_lim, u8 *status)
  721. {
  722. struct mthca_mailbox *mailbox;
  723. u32 *outbox;
  724. u8 field;
  725. u16 size;
  726. int err;
  727. #define QUERY_DEV_LIM_OUT_SIZE 0x100
  728. #define QUERY_DEV_LIM_MAX_SRQ_SZ_OFFSET 0x10
  729. #define QUERY_DEV_LIM_MAX_QP_SZ_OFFSET 0x11
  730. #define QUERY_DEV_LIM_RSVD_QP_OFFSET 0x12
  731. #define QUERY_DEV_LIM_MAX_QP_OFFSET 0x13
  732. #define QUERY_DEV_LIM_RSVD_SRQ_OFFSET 0x14
  733. #define QUERY_DEV_LIM_MAX_SRQ_OFFSET 0x15
  734. #define QUERY_DEV_LIM_RSVD_EEC_OFFSET 0x16
  735. #define QUERY_DEV_LIM_MAX_EEC_OFFSET 0x17
  736. #define QUERY_DEV_LIM_MAX_CQ_SZ_OFFSET 0x19
  737. #define QUERY_DEV_LIM_RSVD_CQ_OFFSET 0x1a
  738. #define QUERY_DEV_LIM_MAX_CQ_OFFSET 0x1b
  739. #define QUERY_DEV_LIM_MAX_MPT_OFFSET 0x1d
  740. #define QUERY_DEV_LIM_RSVD_EQ_OFFSET 0x1e
  741. #define QUERY_DEV_LIM_MAX_EQ_OFFSET 0x1f
  742. #define QUERY_DEV_LIM_RSVD_MTT_OFFSET 0x20
  743. #define QUERY_DEV_LIM_MAX_MRW_SZ_OFFSET 0x21
  744. #define QUERY_DEV_LIM_RSVD_MRW_OFFSET 0x22
  745. #define QUERY_DEV_LIM_MAX_MTT_SEG_OFFSET 0x23
  746. #define QUERY_DEV_LIM_MAX_AV_OFFSET 0x27
  747. #define QUERY_DEV_LIM_MAX_REQ_QP_OFFSET 0x29
  748. #define QUERY_DEV_LIM_MAX_RES_QP_OFFSET 0x2b
  749. #define QUERY_DEV_LIM_MAX_RDMA_OFFSET 0x2f
  750. #define QUERY_DEV_LIM_RSZ_SRQ_OFFSET 0x33
  751. #define QUERY_DEV_LIM_ACK_DELAY_OFFSET 0x35
  752. #define QUERY_DEV_LIM_MTU_WIDTH_OFFSET 0x36
  753. #define QUERY_DEV_LIM_VL_PORT_OFFSET 0x37
  754. #define QUERY_DEV_LIM_MAX_GID_OFFSET 0x3b
  755. #define QUERY_DEV_LIM_MAX_PKEY_OFFSET 0x3f
  756. #define QUERY_DEV_LIM_FLAGS_OFFSET 0x44
  757. #define QUERY_DEV_LIM_RSVD_UAR_OFFSET 0x48
  758. #define QUERY_DEV_LIM_UAR_SZ_OFFSET 0x49
  759. #define QUERY_DEV_LIM_PAGE_SZ_OFFSET 0x4b
  760. #define QUERY_DEV_LIM_MAX_SG_OFFSET 0x51
  761. #define QUERY_DEV_LIM_MAX_DESC_SZ_OFFSET 0x52
  762. #define QUERY_DEV_LIM_MAX_SG_RQ_OFFSET 0x55
  763. #define QUERY_DEV_LIM_MAX_DESC_SZ_RQ_OFFSET 0x56
  764. #define QUERY_DEV_LIM_MAX_QP_MCG_OFFSET 0x61
  765. #define QUERY_DEV_LIM_RSVD_MCG_OFFSET 0x62
  766. #define QUERY_DEV_LIM_MAX_MCG_OFFSET 0x63
  767. #define QUERY_DEV_LIM_RSVD_PD_OFFSET 0x64
  768. #define QUERY_DEV_LIM_MAX_PD_OFFSET 0x65
  769. #define QUERY_DEV_LIM_RSVD_RDD_OFFSET 0x66
  770. #define QUERY_DEV_LIM_MAX_RDD_OFFSET 0x67
  771. #define QUERY_DEV_LIM_EEC_ENTRY_SZ_OFFSET 0x80
  772. #define QUERY_DEV_LIM_QPC_ENTRY_SZ_OFFSET 0x82
  773. #define QUERY_DEV_LIM_EEEC_ENTRY_SZ_OFFSET 0x84
  774. #define QUERY_DEV_LIM_EQPC_ENTRY_SZ_OFFSET 0x86
  775. #define QUERY_DEV_LIM_EQC_ENTRY_SZ_OFFSET 0x88
  776. #define QUERY_DEV_LIM_CQC_ENTRY_SZ_OFFSET 0x8a
  777. #define QUERY_DEV_LIM_SRQ_ENTRY_SZ_OFFSET 0x8c
  778. #define QUERY_DEV_LIM_UAR_ENTRY_SZ_OFFSET 0x8e
  779. #define QUERY_DEV_LIM_MTT_ENTRY_SZ_OFFSET 0x90
  780. #define QUERY_DEV_LIM_MPT_ENTRY_SZ_OFFSET 0x92
  781. #define QUERY_DEV_LIM_PBL_SZ_OFFSET 0x96
  782. #define QUERY_DEV_LIM_BMME_FLAGS_OFFSET 0x97
  783. #define QUERY_DEV_LIM_RSVD_LKEY_OFFSET 0x98
  784. #define QUERY_DEV_LIM_LAMR_OFFSET 0x9f
  785. #define QUERY_DEV_LIM_MAX_ICM_SZ_OFFSET 0xa0
  786. mailbox = mthca_alloc_mailbox(dev, GFP_KERNEL);
  787. if (IS_ERR(mailbox))
  788. return PTR_ERR(mailbox);
  789. outbox = mailbox->buf;
  790. err = mthca_cmd_box(dev, 0, mailbox->dma, 0, 0, CMD_QUERY_DEV_LIM,
  791. CMD_TIME_CLASS_A, status);
  792. if (err)
  793. goto out;
  794. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_SRQ_SZ_OFFSET);
  795. dev_lim->max_srq_sz = 1 << field;
  796. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_QP_SZ_OFFSET);
  797. dev_lim->max_qp_sz = 1 << field;
  798. MTHCA_GET(field, outbox, QUERY_DEV_LIM_RSVD_QP_OFFSET);
  799. dev_lim->reserved_qps = 1 << (field & 0xf);
  800. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_QP_OFFSET);
  801. dev_lim->max_qps = 1 << (field & 0x1f);
  802. MTHCA_GET(field, outbox, QUERY_DEV_LIM_RSVD_SRQ_OFFSET);
  803. dev_lim->reserved_srqs = 1 << (field >> 4);
  804. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_SRQ_OFFSET);
  805. dev_lim->max_srqs = 1 << (field & 0x1f);
  806. MTHCA_GET(field, outbox, QUERY_DEV_LIM_RSVD_EEC_OFFSET);
  807. dev_lim->reserved_eecs = 1 << (field & 0xf);
  808. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_EEC_OFFSET);
  809. dev_lim->max_eecs = 1 << (field & 0x1f);
  810. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_CQ_SZ_OFFSET);
  811. dev_lim->max_cq_sz = 1 << field;
  812. MTHCA_GET(field, outbox, QUERY_DEV_LIM_RSVD_CQ_OFFSET);
  813. dev_lim->reserved_cqs = 1 << (field & 0xf);
  814. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_CQ_OFFSET);
  815. dev_lim->max_cqs = 1 << (field & 0x1f);
  816. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_MPT_OFFSET);
  817. dev_lim->max_mpts = 1 << (field & 0x3f);
  818. MTHCA_GET(field, outbox, QUERY_DEV_LIM_RSVD_EQ_OFFSET);
  819. dev_lim->reserved_eqs = 1 << (field & 0xf);
  820. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_EQ_OFFSET);
  821. dev_lim->max_eqs = 1 << (field & 0x7);
  822. MTHCA_GET(field, outbox, QUERY_DEV_LIM_RSVD_MTT_OFFSET);
  823. dev_lim->reserved_mtts = 1 << (field >> 4);
  824. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_MRW_SZ_OFFSET);
  825. dev_lim->max_mrw_sz = 1 << field;
  826. MTHCA_GET(field, outbox, QUERY_DEV_LIM_RSVD_MRW_OFFSET);
  827. dev_lim->reserved_mrws = 1 << (field & 0xf);
  828. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_MTT_SEG_OFFSET);
  829. dev_lim->max_mtt_seg = 1 << (field & 0x3f);
  830. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_REQ_QP_OFFSET);
  831. dev_lim->max_requester_per_qp = 1 << (field & 0x3f);
  832. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_RES_QP_OFFSET);
  833. dev_lim->max_responder_per_qp = 1 << (field & 0x3f);
  834. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_RDMA_OFFSET);
  835. dev_lim->max_rdma_global = 1 << (field & 0x3f);
  836. MTHCA_GET(field, outbox, QUERY_DEV_LIM_ACK_DELAY_OFFSET);
  837. dev_lim->local_ca_ack_delay = field & 0x1f;
  838. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MTU_WIDTH_OFFSET);
  839. dev_lim->max_mtu = field >> 4;
  840. dev_lim->max_port_width = field & 0xf;
  841. MTHCA_GET(field, outbox, QUERY_DEV_LIM_VL_PORT_OFFSET);
  842. dev_lim->max_vl = field >> 4;
  843. dev_lim->num_ports = field & 0xf;
  844. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_GID_OFFSET);
  845. dev_lim->max_gids = 1 << (field & 0xf);
  846. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_PKEY_OFFSET);
  847. dev_lim->max_pkeys = 1 << (field & 0xf);
  848. MTHCA_GET(dev_lim->flags, outbox, QUERY_DEV_LIM_FLAGS_OFFSET);
  849. MTHCA_GET(field, outbox, QUERY_DEV_LIM_RSVD_UAR_OFFSET);
  850. dev_lim->reserved_uars = field >> 4;
  851. MTHCA_GET(field, outbox, QUERY_DEV_LIM_UAR_SZ_OFFSET);
  852. dev_lim->uar_size = 1 << ((field & 0x3f) + 20);
  853. MTHCA_GET(field, outbox, QUERY_DEV_LIM_PAGE_SZ_OFFSET);
  854. dev_lim->min_page_sz = 1 << field;
  855. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_SG_OFFSET);
  856. dev_lim->max_sg = field;
  857. MTHCA_GET(size, outbox, QUERY_DEV_LIM_MAX_DESC_SZ_OFFSET);
  858. dev_lim->max_desc_sz = size;
  859. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_QP_MCG_OFFSET);
  860. dev_lim->max_qp_per_mcg = 1 << field;
  861. MTHCA_GET(field, outbox, QUERY_DEV_LIM_RSVD_MCG_OFFSET);
  862. dev_lim->reserved_mgms = field & 0xf;
  863. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_MCG_OFFSET);
  864. dev_lim->max_mcgs = 1 << field;
  865. MTHCA_GET(field, outbox, QUERY_DEV_LIM_RSVD_PD_OFFSET);
  866. dev_lim->reserved_pds = field >> 4;
  867. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_PD_OFFSET);
  868. dev_lim->max_pds = 1 << (field & 0x3f);
  869. MTHCA_GET(field, outbox, QUERY_DEV_LIM_RSVD_RDD_OFFSET);
  870. dev_lim->reserved_rdds = field >> 4;
  871. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_RDD_OFFSET);
  872. dev_lim->max_rdds = 1 << (field & 0x3f);
  873. MTHCA_GET(size, outbox, QUERY_DEV_LIM_EEC_ENTRY_SZ_OFFSET);
  874. dev_lim->eec_entry_sz = size;
  875. MTHCA_GET(size, outbox, QUERY_DEV_LIM_QPC_ENTRY_SZ_OFFSET);
  876. dev_lim->qpc_entry_sz = size;
  877. MTHCA_GET(size, outbox, QUERY_DEV_LIM_EEEC_ENTRY_SZ_OFFSET);
  878. dev_lim->eeec_entry_sz = size;
  879. MTHCA_GET(size, outbox, QUERY_DEV_LIM_EQPC_ENTRY_SZ_OFFSET);
  880. dev_lim->eqpc_entry_sz = size;
  881. MTHCA_GET(size, outbox, QUERY_DEV_LIM_EQC_ENTRY_SZ_OFFSET);
  882. dev_lim->eqc_entry_sz = size;
  883. MTHCA_GET(size, outbox, QUERY_DEV_LIM_CQC_ENTRY_SZ_OFFSET);
  884. dev_lim->cqc_entry_sz = size;
  885. MTHCA_GET(size, outbox, QUERY_DEV_LIM_SRQ_ENTRY_SZ_OFFSET);
  886. dev_lim->srq_entry_sz = size;
  887. MTHCA_GET(size, outbox, QUERY_DEV_LIM_UAR_ENTRY_SZ_OFFSET);
  888. dev_lim->uar_scratch_entry_sz = size;
  889. mthca_dbg(dev, "Max QPs: %d, reserved QPs: %d, entry size: %d\n",
  890. dev_lim->max_qps, dev_lim->reserved_qps, dev_lim->qpc_entry_sz);
  891. mthca_dbg(dev, "Max CQs: %d, reserved CQs: %d, entry size: %d\n",
  892. dev_lim->max_cqs, dev_lim->reserved_cqs, dev_lim->cqc_entry_sz);
  893. mthca_dbg(dev, "Max EQs: %d, reserved EQs: %d, entry size: %d\n",
  894. dev_lim->max_eqs, dev_lim->reserved_eqs, dev_lim->eqc_entry_sz);
  895. mthca_dbg(dev, "reserved MPTs: %d, reserved MTTs: %d\n",
  896. dev_lim->reserved_mrws, dev_lim->reserved_mtts);
  897. mthca_dbg(dev, "Max PDs: %d, reserved PDs: %d, reserved UARs: %d\n",
  898. dev_lim->max_pds, dev_lim->reserved_pds, dev_lim->reserved_uars);
  899. mthca_dbg(dev, "Max QP/MCG: %d, reserved MGMs: %d\n",
  900. dev_lim->max_pds, dev_lim->reserved_mgms);
  901. mthca_dbg(dev, "Flags: %08x\n", dev_lim->flags);
  902. if (mthca_is_memfree(dev)) {
  903. MTHCA_GET(field, outbox, QUERY_DEV_LIM_RSZ_SRQ_OFFSET);
  904. dev_lim->hca.arbel.resize_srq = field & 1;
  905. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_SG_RQ_OFFSET);
  906. dev_lim->max_sg = min_t(int, field, dev_lim->max_sg);
  907. MTHCA_GET(size, outbox, QUERY_DEV_LIM_MPT_ENTRY_SZ_OFFSET);
  908. dev_lim->mpt_entry_sz = size;
  909. MTHCA_GET(field, outbox, QUERY_DEV_LIM_PBL_SZ_OFFSET);
  910. dev_lim->hca.arbel.max_pbl_sz = 1 << (field & 0x3f);
  911. MTHCA_GET(dev_lim->hca.arbel.bmme_flags, outbox,
  912. QUERY_DEV_LIM_BMME_FLAGS_OFFSET);
  913. MTHCA_GET(dev_lim->hca.arbel.reserved_lkey, outbox,
  914. QUERY_DEV_LIM_RSVD_LKEY_OFFSET);
  915. MTHCA_GET(field, outbox, QUERY_DEV_LIM_LAMR_OFFSET);
  916. dev_lim->hca.arbel.lam_required = field & 1;
  917. MTHCA_GET(dev_lim->hca.arbel.max_icm_sz, outbox,
  918. QUERY_DEV_LIM_MAX_ICM_SZ_OFFSET);
  919. if (dev_lim->hca.arbel.bmme_flags & 1)
  920. mthca_dbg(dev, "Base MM extensions: yes "
  921. "(flags %d, max PBL %d, rsvd L_Key %08x)\n",
  922. dev_lim->hca.arbel.bmme_flags,
  923. dev_lim->hca.arbel.max_pbl_sz,
  924. dev_lim->hca.arbel.reserved_lkey);
  925. else
  926. mthca_dbg(dev, "Base MM extensions: no\n");
  927. mthca_dbg(dev, "Max ICM size %lld MB\n",
  928. (unsigned long long) dev_lim->hca.arbel.max_icm_sz >> 20);
  929. } else {
  930. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_AV_OFFSET);
  931. dev_lim->hca.tavor.max_avs = 1 << (field & 0x3f);
  932. dev_lim->mpt_entry_sz = MTHCA_MPT_ENTRY_SIZE;
  933. }
  934. out:
  935. mthca_free_mailbox(dev, mailbox);
  936. return err;
  937. }
  938. int mthca_QUERY_ADAPTER(struct mthca_dev *dev,
  939. struct mthca_adapter *adapter, u8 *status)
  940. {
  941. struct mthca_mailbox *mailbox;
  942. u32 *outbox;
  943. int err;
  944. #define QUERY_ADAPTER_OUT_SIZE 0x100
  945. #define QUERY_ADAPTER_VENDOR_ID_OFFSET 0x00
  946. #define QUERY_ADAPTER_DEVICE_ID_OFFSET 0x04
  947. #define QUERY_ADAPTER_REVISION_ID_OFFSET 0x08
  948. #define QUERY_ADAPTER_INTA_PIN_OFFSET 0x10
  949. mailbox = mthca_alloc_mailbox(dev, GFP_KERNEL);
  950. if (IS_ERR(mailbox))
  951. return PTR_ERR(mailbox);
  952. outbox = mailbox->buf;
  953. err = mthca_cmd_box(dev, 0, mailbox->dma, 0, 0, CMD_QUERY_ADAPTER,
  954. CMD_TIME_CLASS_A, status);
  955. if (err)
  956. goto out;
  957. MTHCA_GET(adapter->vendor_id, outbox, QUERY_ADAPTER_VENDOR_ID_OFFSET);
  958. MTHCA_GET(adapter->device_id, outbox, QUERY_ADAPTER_DEVICE_ID_OFFSET);
  959. MTHCA_GET(adapter->revision_id, outbox, QUERY_ADAPTER_REVISION_ID_OFFSET);
  960. MTHCA_GET(adapter->inta_pin, outbox, QUERY_ADAPTER_INTA_PIN_OFFSET);
  961. out:
  962. mthca_free_mailbox(dev, mailbox);
  963. return err;
  964. }
  965. int mthca_INIT_HCA(struct mthca_dev *dev,
  966. struct mthca_init_hca_param *param,
  967. u8 *status)
  968. {
  969. struct mthca_mailbox *mailbox;
  970. __be32 *inbox;
  971. int err;
  972. #define INIT_HCA_IN_SIZE 0x200
  973. #define INIT_HCA_FLAGS_OFFSET 0x014
  974. #define INIT_HCA_QPC_OFFSET 0x020
  975. #define INIT_HCA_QPC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x10)
  976. #define INIT_HCA_LOG_QP_OFFSET (INIT_HCA_QPC_OFFSET + 0x17)
  977. #define INIT_HCA_EEC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x20)
  978. #define INIT_HCA_LOG_EEC_OFFSET (INIT_HCA_QPC_OFFSET + 0x27)
  979. #define INIT_HCA_SRQC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x28)
  980. #define INIT_HCA_LOG_SRQ_OFFSET (INIT_HCA_QPC_OFFSET + 0x2f)
  981. #define INIT_HCA_CQC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x30)
  982. #define INIT_HCA_LOG_CQ_OFFSET (INIT_HCA_QPC_OFFSET + 0x37)
  983. #define INIT_HCA_EQPC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x40)
  984. #define INIT_HCA_EEEC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x50)
  985. #define INIT_HCA_EQC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x60)
  986. #define INIT_HCA_LOG_EQ_OFFSET (INIT_HCA_QPC_OFFSET + 0x67)
  987. #define INIT_HCA_RDB_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x70)
  988. #define INIT_HCA_UDAV_OFFSET 0x0b0
  989. #define INIT_HCA_UDAV_LKEY_OFFSET (INIT_HCA_UDAV_OFFSET + 0x0)
  990. #define INIT_HCA_UDAV_PD_OFFSET (INIT_HCA_UDAV_OFFSET + 0x4)
  991. #define INIT_HCA_MCAST_OFFSET 0x0c0
  992. #define INIT_HCA_MC_BASE_OFFSET (INIT_HCA_MCAST_OFFSET + 0x00)
  993. #define INIT_HCA_LOG_MC_ENTRY_SZ_OFFSET (INIT_HCA_MCAST_OFFSET + 0x12)
  994. #define INIT_HCA_MC_HASH_SZ_OFFSET (INIT_HCA_MCAST_OFFSET + 0x16)
  995. #define INIT_HCA_LOG_MC_TABLE_SZ_OFFSET (INIT_HCA_MCAST_OFFSET + 0x1b)
  996. #define INIT_HCA_TPT_OFFSET 0x0f0
  997. #define INIT_HCA_MPT_BASE_OFFSET (INIT_HCA_TPT_OFFSET + 0x00)
  998. #define INIT_HCA_MTT_SEG_SZ_OFFSET (INIT_HCA_TPT_OFFSET + 0x09)
  999. #define INIT_HCA_LOG_MPT_SZ_OFFSET (INIT_HCA_TPT_OFFSET + 0x0b)
  1000. #define INIT_HCA_MTT_BASE_OFFSET (INIT_HCA_TPT_OFFSET + 0x10)
  1001. #define INIT_HCA_UAR_OFFSET 0x120
  1002. #define INIT_HCA_UAR_BASE_OFFSET (INIT_HCA_UAR_OFFSET + 0x00)
  1003. #define INIT_HCA_UARC_SZ_OFFSET (INIT_HCA_UAR_OFFSET + 0x09)
  1004. #define INIT_HCA_LOG_UAR_SZ_OFFSET (INIT_HCA_UAR_OFFSET + 0x0a)
  1005. #define INIT_HCA_UAR_PAGE_SZ_OFFSET (INIT_HCA_UAR_OFFSET + 0x0b)
  1006. #define INIT_HCA_UAR_SCATCH_BASE_OFFSET (INIT_HCA_UAR_OFFSET + 0x10)
  1007. #define INIT_HCA_UAR_CTX_BASE_OFFSET (INIT_HCA_UAR_OFFSET + 0x18)
  1008. mailbox = mthca_alloc_mailbox(dev, GFP_KERNEL);
  1009. if (IS_ERR(mailbox))
  1010. return PTR_ERR(mailbox);
  1011. inbox = mailbox->buf;
  1012. memset(inbox, 0, INIT_HCA_IN_SIZE);
  1013. #if defined(__LITTLE_ENDIAN)
  1014. *(inbox + INIT_HCA_FLAGS_OFFSET / 4) &= ~cpu_to_be32(1 << 1);
  1015. #elif defined(__BIG_ENDIAN)
  1016. *(inbox + INIT_HCA_FLAGS_OFFSET / 4) |= cpu_to_be32(1 << 1);
  1017. #else
  1018. #error Host endianness not defined
  1019. #endif
  1020. /* Check port for UD address vector: */
  1021. *(inbox + INIT_HCA_FLAGS_OFFSET / 4) |= cpu_to_be32(1);
  1022. /* We leave wqe_quota, responder_exu, etc as 0 (default) */
  1023. /* QPC/EEC/CQC/EQC/RDB attributes */
  1024. MTHCA_PUT(inbox, param->qpc_base, INIT_HCA_QPC_BASE_OFFSET);
  1025. MTHCA_PUT(inbox, param->log_num_qps, INIT_HCA_LOG_QP_OFFSET);
  1026. MTHCA_PUT(inbox, param->eec_base, INIT_HCA_EEC_BASE_OFFSET);
  1027. MTHCA_PUT(inbox, param->log_num_eecs, INIT_HCA_LOG_EEC_OFFSET);
  1028. MTHCA_PUT(inbox, param->srqc_base, INIT_HCA_SRQC_BASE_OFFSET);
  1029. MTHCA_PUT(inbox, param->log_num_srqs, INIT_HCA_LOG_SRQ_OFFSET);
  1030. MTHCA_PUT(inbox, param->cqc_base, INIT_HCA_CQC_BASE_OFFSET);
  1031. MTHCA_PUT(inbox, param->log_num_cqs, INIT_HCA_LOG_CQ_OFFSET);
  1032. MTHCA_PUT(inbox, param->eqpc_base, INIT_HCA_EQPC_BASE_OFFSET);
  1033. MTHCA_PUT(inbox, param->eeec_base, INIT_HCA_EEEC_BASE_OFFSET);
  1034. MTHCA_PUT(inbox, param->eqc_base, INIT_HCA_EQC_BASE_OFFSET);
  1035. MTHCA_PUT(inbox, param->log_num_eqs, INIT_HCA_LOG_EQ_OFFSET);
  1036. MTHCA_PUT(inbox, param->rdb_base, INIT_HCA_RDB_BASE_OFFSET);
  1037. /* UD AV attributes */
  1038. /* multicast attributes */
  1039. MTHCA_PUT(inbox, param->mc_base, INIT_HCA_MC_BASE_OFFSET);
  1040. MTHCA_PUT(inbox, param->log_mc_entry_sz, INIT_HCA_LOG_MC_ENTRY_SZ_OFFSET);
  1041. MTHCA_PUT(inbox, param->mc_hash_sz, INIT_HCA_MC_HASH_SZ_OFFSET);
  1042. MTHCA_PUT(inbox, param->log_mc_table_sz, INIT_HCA_LOG_MC_TABLE_SZ_OFFSET);
  1043. /* TPT attributes */
  1044. MTHCA_PUT(inbox, param->mpt_base, INIT_HCA_MPT_BASE_OFFSET);
  1045. if (!mthca_is_memfree(dev))
  1046. MTHCA_PUT(inbox, param->mtt_seg_sz, INIT_HCA_MTT_SEG_SZ_OFFSET);
  1047. MTHCA_PUT(inbox, param->log_mpt_sz, INIT_HCA_LOG_MPT_SZ_OFFSET);
  1048. MTHCA_PUT(inbox, param->mtt_base, INIT_HCA_MTT_BASE_OFFSET);
  1049. /* UAR attributes */
  1050. {
  1051. u8 uar_page_sz = PAGE_SHIFT - 12;
  1052. MTHCA_PUT(inbox, uar_page_sz, INIT_HCA_UAR_PAGE_SZ_OFFSET);
  1053. }
  1054. MTHCA_PUT(inbox, param->uar_scratch_base, INIT_HCA_UAR_SCATCH_BASE_OFFSET);
  1055. if (mthca_is_memfree(dev)) {
  1056. MTHCA_PUT(inbox, param->log_uarc_sz, INIT_HCA_UARC_SZ_OFFSET);
  1057. MTHCA_PUT(inbox, param->log_uar_sz, INIT_HCA_LOG_UAR_SZ_OFFSET);
  1058. MTHCA_PUT(inbox, param->uarc_base, INIT_HCA_UAR_CTX_BASE_OFFSET);
  1059. }
  1060. err = mthca_cmd(dev, mailbox->dma, 0, 0, CMD_INIT_HCA, HZ, status);
  1061. mthca_free_mailbox(dev, mailbox);
  1062. return err;
  1063. }
  1064. int mthca_INIT_IB(struct mthca_dev *dev,
  1065. struct mthca_init_ib_param *param,
  1066. int port, u8 *status)
  1067. {
  1068. struct mthca_mailbox *mailbox;
  1069. u32 *inbox;
  1070. int err;
  1071. u32 flags;
  1072. #define INIT_IB_IN_SIZE 56
  1073. #define INIT_IB_FLAGS_OFFSET 0x00
  1074. #define INIT_IB_FLAG_SIG (1 << 18)
  1075. #define INIT_IB_FLAG_NG (1 << 17)
  1076. #define INIT_IB_FLAG_G0 (1 << 16)
  1077. #define INIT_IB_FLAG_1X (1 << 8)
  1078. #define INIT_IB_FLAG_4X (1 << 9)
  1079. #define INIT_IB_FLAG_12X (1 << 11)
  1080. #define INIT_IB_VL_SHIFT 4
  1081. #define INIT_IB_MTU_SHIFT 12
  1082. #define INIT_IB_MAX_GID_OFFSET 0x06
  1083. #define INIT_IB_MAX_PKEY_OFFSET 0x0a
  1084. #define INIT_IB_GUID0_OFFSET 0x10
  1085. #define INIT_IB_NODE_GUID_OFFSET 0x18
  1086. #define INIT_IB_SI_GUID_OFFSET 0x20
  1087. mailbox = mthca_alloc_mailbox(dev, GFP_KERNEL);
  1088. if (IS_ERR(mailbox))
  1089. return PTR_ERR(mailbox);
  1090. inbox = mailbox->buf;
  1091. memset(inbox, 0, INIT_IB_IN_SIZE);
  1092. flags = 0;
  1093. flags |= param->enable_1x ? INIT_IB_FLAG_1X : 0;
  1094. flags |= param->enable_4x ? INIT_IB_FLAG_4X : 0;
  1095. flags |= param->set_guid0 ? INIT_IB_FLAG_G0 : 0;
  1096. flags |= param->set_node_guid ? INIT_IB_FLAG_NG : 0;
  1097. flags |= param->set_si_guid ? INIT_IB_FLAG_SIG : 0;
  1098. flags |= param->vl_cap << INIT_IB_VL_SHIFT;
  1099. flags |= param->mtu_cap << INIT_IB_MTU_SHIFT;
  1100. MTHCA_PUT(inbox, flags, INIT_IB_FLAGS_OFFSET);
  1101. MTHCA_PUT(inbox, param->gid_cap, INIT_IB_MAX_GID_OFFSET);
  1102. MTHCA_PUT(inbox, param->pkey_cap, INIT_IB_MAX_PKEY_OFFSET);
  1103. MTHCA_PUT(inbox, param->guid0, INIT_IB_GUID0_OFFSET);
  1104. MTHCA_PUT(inbox, param->node_guid, INIT_IB_NODE_GUID_OFFSET);
  1105. MTHCA_PUT(inbox, param->si_guid, INIT_IB_SI_GUID_OFFSET);
  1106. err = mthca_cmd(dev, mailbox->dma, port, 0, CMD_INIT_IB,
  1107. CMD_TIME_CLASS_A, status);
  1108. mthca_free_mailbox(dev, mailbox);
  1109. return err;
  1110. }
  1111. int mthca_CLOSE_IB(struct mthca_dev *dev, int port, u8 *status)
  1112. {
  1113. return mthca_cmd(dev, 0, port, 0, CMD_CLOSE_IB, HZ, status);
  1114. }
  1115. int mthca_CLOSE_HCA(struct mthca_dev *dev, int panic, u8 *status)
  1116. {
  1117. return mthca_cmd(dev, 0, 0, panic, CMD_CLOSE_HCA, HZ, status);
  1118. }
  1119. int mthca_SET_IB(struct mthca_dev *dev, struct mthca_set_ib_param *param,
  1120. int port, u8 *status)
  1121. {
  1122. struct mthca_mailbox *mailbox;
  1123. u32 *inbox;
  1124. int err;
  1125. u32 flags = 0;
  1126. #define SET_IB_IN_SIZE 0x40
  1127. #define SET_IB_FLAGS_OFFSET 0x00
  1128. #define SET_IB_FLAG_SIG (1 << 18)
  1129. #define SET_IB_FLAG_RQK (1 << 0)
  1130. #define SET_IB_CAP_MASK_OFFSET 0x04
  1131. #define SET_IB_SI_GUID_OFFSET 0x08
  1132. mailbox = mthca_alloc_mailbox(dev, GFP_KERNEL);
  1133. if (IS_ERR(mailbox))
  1134. return PTR_ERR(mailbox);
  1135. inbox = mailbox->buf;
  1136. memset(inbox, 0, SET_IB_IN_SIZE);
  1137. flags |= param->set_si_guid ? SET_IB_FLAG_SIG : 0;
  1138. flags |= param->reset_qkey_viol ? SET_IB_FLAG_RQK : 0;
  1139. MTHCA_PUT(inbox, flags, SET_IB_FLAGS_OFFSET);
  1140. MTHCA_PUT(inbox, param->cap_mask, SET_IB_CAP_MASK_OFFSET);
  1141. MTHCA_PUT(inbox, param->si_guid, SET_IB_SI_GUID_OFFSET);
  1142. err = mthca_cmd(dev, mailbox->dma, port, 0, CMD_SET_IB,
  1143. CMD_TIME_CLASS_B, status);
  1144. mthca_free_mailbox(dev, mailbox);
  1145. return err;
  1146. }
  1147. int mthca_MAP_ICM(struct mthca_dev *dev, struct mthca_icm *icm, u64 virt, u8 *status)
  1148. {
  1149. return mthca_map_cmd(dev, CMD_MAP_ICM, icm, virt, status);
  1150. }
  1151. int mthca_MAP_ICM_page(struct mthca_dev *dev, u64 dma_addr, u64 virt, u8 *status)
  1152. {
  1153. struct mthca_mailbox *mailbox;
  1154. __be64 *inbox;
  1155. int err;
  1156. mailbox = mthca_alloc_mailbox(dev, GFP_KERNEL);
  1157. if (IS_ERR(mailbox))
  1158. return PTR_ERR(mailbox);
  1159. inbox = mailbox->buf;
  1160. inbox[0] = cpu_to_be64(virt);
  1161. inbox[1] = cpu_to_be64(dma_addr);
  1162. err = mthca_cmd(dev, mailbox->dma, 1, 0, CMD_MAP_ICM,
  1163. CMD_TIME_CLASS_B, status);
  1164. mthca_free_mailbox(dev, mailbox);
  1165. if (!err)
  1166. mthca_dbg(dev, "Mapped page at %llx to %llx for ICM.\n",
  1167. (unsigned long long) dma_addr, (unsigned long long) virt);
  1168. return err;
  1169. }
  1170. int mthca_UNMAP_ICM(struct mthca_dev *dev, u64 virt, u32 page_count, u8 *status)
  1171. {
  1172. mthca_dbg(dev, "Unmapping %d pages at %llx from ICM.\n",
  1173. page_count, (unsigned long long) virt);
  1174. return mthca_cmd(dev, virt, page_count, 0, CMD_UNMAP_ICM, CMD_TIME_CLASS_B, status);
  1175. }
  1176. int mthca_MAP_ICM_AUX(struct mthca_dev *dev, struct mthca_icm *icm, u8 *status)
  1177. {
  1178. return mthca_map_cmd(dev, CMD_MAP_ICM_AUX, icm, -1, status);
  1179. }
  1180. int mthca_UNMAP_ICM_AUX(struct mthca_dev *dev, u8 *status)
  1181. {
  1182. return mthca_cmd(dev, 0, 0, 0, CMD_UNMAP_ICM_AUX, CMD_TIME_CLASS_B, status);
  1183. }
  1184. int mthca_SET_ICM_SIZE(struct mthca_dev *dev, u64 icm_size, u64 *aux_pages,
  1185. u8 *status)
  1186. {
  1187. int ret = mthca_cmd_imm(dev, icm_size, aux_pages, 0, 0, CMD_SET_ICM_SIZE,
  1188. CMD_TIME_CLASS_A, status);
  1189. if (ret || status)
  1190. return ret;
  1191. /*
  1192. * Arbel page size is always 4 KB; round up number of system
  1193. * pages needed.
  1194. */
  1195. *aux_pages = (*aux_pages + (1 << (PAGE_SHIFT - 12)) - 1) >> (PAGE_SHIFT - 12);
  1196. return 0;
  1197. }
  1198. int mthca_SW2HW_MPT(struct mthca_dev *dev, struct mthca_mailbox *mailbox,
  1199. int mpt_index, u8 *status)
  1200. {
  1201. return mthca_cmd(dev, mailbox->dma, mpt_index, 0, CMD_SW2HW_MPT,
  1202. CMD_TIME_CLASS_B, status);
  1203. }
  1204. int mthca_HW2SW_MPT(struct mthca_dev *dev, struct mthca_mailbox *mailbox,
  1205. int mpt_index, u8 *status)
  1206. {
  1207. return mthca_cmd_box(dev, 0, mailbox ? mailbox->dma : 0, mpt_index,
  1208. !mailbox, CMD_HW2SW_MPT,
  1209. CMD_TIME_CLASS_B, status);
  1210. }
  1211. int mthca_WRITE_MTT(struct mthca_dev *dev, struct mthca_mailbox *mailbox,
  1212. int num_mtt, u8 *status)
  1213. {
  1214. return mthca_cmd(dev, mailbox->dma, num_mtt, 0, CMD_WRITE_MTT,
  1215. CMD_TIME_CLASS_B, status);
  1216. }
  1217. int mthca_SYNC_TPT(struct mthca_dev *dev, u8 *status)
  1218. {
  1219. return mthca_cmd(dev, 0, 0, 0, CMD_SYNC_TPT, CMD_TIME_CLASS_B, status);
  1220. }
  1221. int mthca_MAP_EQ(struct mthca_dev *dev, u64 event_mask, int unmap,
  1222. int eq_num, u8 *status)
  1223. {
  1224. mthca_dbg(dev, "%s mask %016llx for eqn %d\n",
  1225. unmap ? "Clearing" : "Setting",
  1226. (unsigned long long) event_mask, eq_num);
  1227. return mthca_cmd(dev, event_mask, (unmap << 31) | eq_num,
  1228. 0, CMD_MAP_EQ, CMD_TIME_CLASS_B, status);
  1229. }
  1230. int mthca_SW2HW_EQ(struct mthca_dev *dev, struct mthca_mailbox *mailbox,
  1231. int eq_num, u8 *status)
  1232. {
  1233. return mthca_cmd(dev, mailbox->dma, eq_num, 0, CMD_SW2HW_EQ,
  1234. CMD_TIME_CLASS_A, status);
  1235. }
  1236. int mthca_HW2SW_EQ(struct mthca_dev *dev, struct mthca_mailbox *mailbox,
  1237. int eq_num, u8 *status)
  1238. {
  1239. return mthca_cmd_box(dev, 0, mailbox->dma, eq_num, 0,
  1240. CMD_HW2SW_EQ,
  1241. CMD_TIME_CLASS_A, status);
  1242. }
  1243. int mthca_SW2HW_CQ(struct mthca_dev *dev, struct mthca_mailbox *mailbox,
  1244. int cq_num, u8 *status)
  1245. {
  1246. return mthca_cmd(dev, mailbox->dma, cq_num, 0, CMD_SW2HW_CQ,
  1247. CMD_TIME_CLASS_A, status);
  1248. }
  1249. int mthca_HW2SW_CQ(struct mthca_dev *dev, struct mthca_mailbox *mailbox,
  1250. int cq_num, u8 *status)
  1251. {
  1252. return mthca_cmd_box(dev, 0, mailbox->dma, cq_num, 0,
  1253. CMD_HW2SW_CQ,
  1254. CMD_TIME_CLASS_A, status);
  1255. }
  1256. int mthca_MODIFY_QP(struct mthca_dev *dev, int trans, u32 num,
  1257. int is_ee, struct mthca_mailbox *mailbox, u32 optmask,
  1258. u8 *status)
  1259. {
  1260. static const u16 op[] = {
  1261. [MTHCA_TRANS_RST2INIT] = CMD_RST2INIT_QPEE,
  1262. [MTHCA_TRANS_INIT2INIT] = CMD_INIT2INIT_QPEE,
  1263. [MTHCA_TRANS_INIT2RTR] = CMD_INIT2RTR_QPEE,
  1264. [MTHCA_TRANS_RTR2RTS] = CMD_RTR2RTS_QPEE,
  1265. [MTHCA_TRANS_RTS2RTS] = CMD_RTS2RTS_QPEE,
  1266. [MTHCA_TRANS_SQERR2RTS] = CMD_SQERR2RTS_QPEE,
  1267. [MTHCA_TRANS_ANY2ERR] = CMD_2ERR_QPEE,
  1268. [MTHCA_TRANS_RTS2SQD] = CMD_RTS2SQD_QPEE,
  1269. [MTHCA_TRANS_SQD2SQD] = CMD_SQD2SQD_QPEE,
  1270. [MTHCA_TRANS_SQD2RTS] = CMD_SQD2RTS_QPEE,
  1271. [MTHCA_TRANS_ANY2RST] = CMD_ERR2RST_QPEE
  1272. };
  1273. u8 op_mod = 0;
  1274. int my_mailbox = 0;
  1275. int err;
  1276. if (trans < 0 || trans >= ARRAY_SIZE(op))
  1277. return -EINVAL;
  1278. if (trans == MTHCA_TRANS_ANY2RST) {
  1279. op_mod = 3; /* don't write outbox, any->reset */
  1280. /* For debugging */
  1281. if (!mailbox) {
  1282. mailbox = mthca_alloc_mailbox(dev, GFP_KERNEL);
  1283. if (!IS_ERR(mailbox)) {
  1284. my_mailbox = 1;
  1285. op_mod = 2; /* write outbox, any->reset */
  1286. } else
  1287. mailbox = NULL;
  1288. }
  1289. } else {
  1290. if (0) {
  1291. int i;
  1292. mthca_dbg(dev, "Dumping QP context:\n");
  1293. printk(" opt param mask: %08x\n", be32_to_cpup(mailbox->buf));
  1294. for (i = 0; i < 0x100 / 4; ++i) {
  1295. if (i % 8 == 0)
  1296. printk(" [%02x] ", i * 4);
  1297. printk(" %08x",
  1298. be32_to_cpu(((__be32 *) mailbox->buf)[i + 2]));
  1299. if ((i + 1) % 8 == 0)
  1300. printk("\n");
  1301. }
  1302. }
  1303. }
  1304. if (trans == MTHCA_TRANS_ANY2RST) {
  1305. err = mthca_cmd_box(dev, 0, mailbox ? mailbox->dma : 0,
  1306. (!!is_ee << 24) | num, op_mod,
  1307. op[trans], CMD_TIME_CLASS_C, status);
  1308. if (0 && mailbox) {
  1309. int i;
  1310. mthca_dbg(dev, "Dumping QP context:\n");
  1311. printk(" %08x\n", be32_to_cpup(mailbox->buf));
  1312. for (i = 0; i < 0x100 / 4; ++i) {
  1313. if (i % 8 == 0)
  1314. printk("[%02x] ", i * 4);
  1315. printk(" %08x",
  1316. be32_to_cpu(((__be32 *) mailbox->buf)[i + 2]));
  1317. if ((i + 1) % 8 == 0)
  1318. printk("\n");
  1319. }
  1320. }
  1321. } else
  1322. err = mthca_cmd(dev, mailbox->dma, (!!is_ee << 24) | num,
  1323. op_mod, op[trans], CMD_TIME_CLASS_C, status);
  1324. if (my_mailbox)
  1325. mthca_free_mailbox(dev, mailbox);
  1326. return err;
  1327. }
  1328. int mthca_QUERY_QP(struct mthca_dev *dev, u32 num, int is_ee,
  1329. struct mthca_mailbox *mailbox, u8 *status)
  1330. {
  1331. return mthca_cmd_box(dev, 0, mailbox->dma, (!!is_ee << 24) | num, 0,
  1332. CMD_QUERY_QPEE, CMD_TIME_CLASS_A, status);
  1333. }
  1334. int mthca_CONF_SPECIAL_QP(struct mthca_dev *dev, int type, u32 qpn,
  1335. u8 *status)
  1336. {
  1337. u8 op_mod;
  1338. switch (type) {
  1339. case IB_QPT_SMI:
  1340. op_mod = 0;
  1341. break;
  1342. case IB_QPT_GSI:
  1343. op_mod = 1;
  1344. break;
  1345. case IB_QPT_RAW_IPV6:
  1346. op_mod = 2;
  1347. break;
  1348. case IB_QPT_RAW_ETY:
  1349. op_mod = 3;
  1350. break;
  1351. default:
  1352. return -EINVAL;
  1353. }
  1354. return mthca_cmd(dev, 0, qpn, op_mod, CMD_CONF_SPECIAL_QP,
  1355. CMD_TIME_CLASS_B, status);
  1356. }
  1357. int mthca_MAD_IFC(struct mthca_dev *dev, int ignore_mkey, int ignore_bkey,
  1358. int port, struct ib_wc *in_wc, struct ib_grh *in_grh,
  1359. void *in_mad, void *response_mad, u8 *status)
  1360. {
  1361. struct mthca_mailbox *inmailbox, *outmailbox;
  1362. void *inbox;
  1363. int err;
  1364. u32 in_modifier = port;
  1365. u8 op_modifier = 0;
  1366. #define MAD_IFC_BOX_SIZE 0x400
  1367. #define MAD_IFC_MY_QPN_OFFSET 0x100
  1368. #define MAD_IFC_RQPN_OFFSET 0x104
  1369. #define MAD_IFC_SL_OFFSET 0x108
  1370. #define MAD_IFC_G_PATH_OFFSET 0x109
  1371. #define MAD_IFC_RLID_OFFSET 0x10a
  1372. #define MAD_IFC_PKEY_OFFSET 0x10e
  1373. #define MAD_IFC_GRH_OFFSET 0x140
  1374. inmailbox = mthca_alloc_mailbox(dev, GFP_KERNEL);
  1375. if (IS_ERR(inmailbox))
  1376. return PTR_ERR(inmailbox);
  1377. inbox = inmailbox->buf;
  1378. outmailbox = mthca_alloc_mailbox(dev, GFP_KERNEL);
  1379. if (IS_ERR(outmailbox)) {
  1380. mthca_free_mailbox(dev, inmailbox);
  1381. return PTR_ERR(outmailbox);
  1382. }
  1383. memcpy(inbox, in_mad, 256);
  1384. /*
  1385. * Key check traps can't be generated unless we have in_wc to
  1386. * tell us where to send the trap.
  1387. */
  1388. if (ignore_mkey || !in_wc)
  1389. op_modifier |= 0x1;
  1390. if (ignore_bkey || !in_wc)
  1391. op_modifier |= 0x2;
  1392. if (in_wc) {
  1393. u8 val;
  1394. memset(inbox + 256, 0, 256);
  1395. MTHCA_PUT(inbox, in_wc->qp_num, MAD_IFC_MY_QPN_OFFSET);
  1396. MTHCA_PUT(inbox, in_wc->src_qp, MAD_IFC_RQPN_OFFSET);
  1397. val = in_wc->sl << 4;
  1398. MTHCA_PUT(inbox, val, MAD_IFC_SL_OFFSET);
  1399. val = in_wc->dlid_path_bits |
  1400. (in_wc->wc_flags & IB_WC_GRH ? 0x80 : 0);
  1401. MTHCA_PUT(inbox, val, MAD_IFC_GRH_OFFSET);
  1402. MTHCA_PUT(inbox, in_wc->slid, MAD_IFC_RLID_OFFSET);
  1403. MTHCA_PUT(inbox, in_wc->pkey_index, MAD_IFC_PKEY_OFFSET);
  1404. if (in_grh)
  1405. memcpy(inbox + MAD_IFC_GRH_OFFSET, in_grh, 40);
  1406. op_modifier |= 0x10;
  1407. in_modifier |= in_wc->slid << 16;
  1408. }
  1409. err = mthca_cmd_box(dev, inmailbox->dma, outmailbox->dma,
  1410. in_modifier, op_modifier,
  1411. CMD_MAD_IFC, CMD_TIME_CLASS_C, status);
  1412. if (!err && !*status)
  1413. memcpy(response_mad, outmailbox->buf, 256);
  1414. mthca_free_mailbox(dev, inmailbox);
  1415. mthca_free_mailbox(dev, outmailbox);
  1416. return err;
  1417. }
  1418. int mthca_READ_MGM(struct mthca_dev *dev, int index,
  1419. struct mthca_mailbox *mailbox, u8 *status)
  1420. {
  1421. return mthca_cmd_box(dev, 0, mailbox->dma, index, 0,
  1422. CMD_READ_MGM, CMD_TIME_CLASS_A, status);
  1423. }
  1424. int mthca_WRITE_MGM(struct mthca_dev *dev, int index,
  1425. struct mthca_mailbox *mailbox, u8 *status)
  1426. {
  1427. return mthca_cmd(dev, mailbox->dma, index, 0, CMD_WRITE_MGM,
  1428. CMD_TIME_CLASS_A, status);
  1429. }
  1430. int mthca_MGID_HASH(struct mthca_dev *dev, struct mthca_mailbox *mailbox,
  1431. u16 *hash, u8 *status)
  1432. {
  1433. u64 imm;
  1434. int err;
  1435. err = mthca_cmd_imm(dev, mailbox->dma, &imm, 0, 0, CMD_MGID_HASH,
  1436. CMD_TIME_CLASS_A, status);
  1437. *hash = imm;
  1438. return err;
  1439. }
  1440. int mthca_NOP(struct mthca_dev *dev, u8 *status)
  1441. {
  1442. return mthca_cmd(dev, 0, 0x1f, 0, CMD_NOP, msecs_to_jiffies(100), status);
  1443. }