lpc32xx_hs.c 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807
  1. /*
  2. * High Speed Serial Ports on NXP LPC32xx SoC
  3. *
  4. * Authors: Kevin Wells <kevin.wells@nxp.com>
  5. * Roland Stigge <stigge@antcom.de>
  6. *
  7. * Copyright (C) 2010 NXP Semiconductors
  8. * Copyright (C) 2012 Roland Stigge
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License as published by
  12. * the Free Software Foundation; either version 2 of the License, or
  13. * (at your option) any later version.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. */
  20. #include <linux/module.h>
  21. #include <linux/ioport.h>
  22. #include <linux/init.h>
  23. #include <linux/console.h>
  24. #include <linux/sysrq.h>
  25. #include <linux/tty.h>
  26. #include <linux/tty_flip.h>
  27. #include <linux/serial_core.h>
  28. #include <linux/serial.h>
  29. #include <linux/platform_device.h>
  30. #include <linux/delay.h>
  31. #include <linux/nmi.h>
  32. #include <linux/io.h>
  33. #include <linux/irq.h>
  34. #include <linux/gpio.h>
  35. #include <linux/of.h>
  36. #include <mach/platform.h>
  37. #include <mach/hardware.h>
  38. /*
  39. * High Speed UART register offsets
  40. */
  41. #define LPC32XX_HSUART_FIFO(x) ((x) + 0x00)
  42. #define LPC32XX_HSUART_LEVEL(x) ((x) + 0x04)
  43. #define LPC32XX_HSUART_IIR(x) ((x) + 0x08)
  44. #define LPC32XX_HSUART_CTRL(x) ((x) + 0x0C)
  45. #define LPC32XX_HSUART_RATE(x) ((x) + 0x10)
  46. #define LPC32XX_HSU_BREAK_DATA (1 << 10)
  47. #define LPC32XX_HSU_ERROR_DATA (1 << 9)
  48. #define LPC32XX_HSU_RX_EMPTY (1 << 8)
  49. #define LPC32XX_HSU_TX_LEV(n) (((n) >> 8) & 0xFF)
  50. #define LPC32XX_HSU_RX_LEV(n) ((n) & 0xFF)
  51. #define LPC32XX_HSU_TX_INT_SET (1 << 6)
  52. #define LPC32XX_HSU_RX_OE_INT (1 << 5)
  53. #define LPC32XX_HSU_BRK_INT (1 << 4)
  54. #define LPC32XX_HSU_FE_INT (1 << 3)
  55. #define LPC32XX_HSU_RX_TIMEOUT_INT (1 << 2)
  56. #define LPC32XX_HSU_RX_TRIG_INT (1 << 1)
  57. #define LPC32XX_HSU_TX_INT (1 << 0)
  58. #define LPC32XX_HSU_HRTS_INV (1 << 21)
  59. #define LPC32XX_HSU_HRTS_TRIG_8B (0x0 << 19)
  60. #define LPC32XX_HSU_HRTS_TRIG_16B (0x1 << 19)
  61. #define LPC32XX_HSU_HRTS_TRIG_32B (0x2 << 19)
  62. #define LPC32XX_HSU_HRTS_TRIG_48B (0x3 << 19)
  63. #define LPC32XX_HSU_HRTS_EN (1 << 18)
  64. #define LPC32XX_HSU_TMO_DISABLED (0x0 << 16)
  65. #define LPC32XX_HSU_TMO_INACT_4B (0x1 << 16)
  66. #define LPC32XX_HSU_TMO_INACT_8B (0x2 << 16)
  67. #define LPC32XX_HSU_TMO_INACT_16B (0x3 << 16)
  68. #define LPC32XX_HSU_HCTS_INV (1 << 15)
  69. #define LPC32XX_HSU_HCTS_EN (1 << 14)
  70. #define LPC32XX_HSU_OFFSET(n) ((n) << 9)
  71. #define LPC32XX_HSU_BREAK (1 << 8)
  72. #define LPC32XX_HSU_ERR_INT_EN (1 << 7)
  73. #define LPC32XX_HSU_RX_INT_EN (1 << 6)
  74. #define LPC32XX_HSU_TX_INT_EN (1 << 5)
  75. #define LPC32XX_HSU_RX_TL1B (0x0 << 2)
  76. #define LPC32XX_HSU_RX_TL4B (0x1 << 2)
  77. #define LPC32XX_HSU_RX_TL8B (0x2 << 2)
  78. #define LPC32XX_HSU_RX_TL16B (0x3 << 2)
  79. #define LPC32XX_HSU_RX_TL32B (0x4 << 2)
  80. #define LPC32XX_HSU_RX_TL48B (0x5 << 2)
  81. #define LPC32XX_HSU_TX_TLEMPTY (0x0 << 0)
  82. #define LPC32XX_HSU_TX_TL0B (0x0 << 0)
  83. #define LPC32XX_HSU_TX_TL4B (0x1 << 0)
  84. #define LPC32XX_HSU_TX_TL8B (0x2 << 0)
  85. #define LPC32XX_HSU_TX_TL16B (0x3 << 0)
  86. #define MODNAME "lpc32xx_hsuart"
  87. struct lpc32xx_hsuart_port {
  88. struct uart_port port;
  89. };
  90. #define FIFO_READ_LIMIT 128
  91. #define MAX_PORTS 3
  92. #define LPC32XX_TTY_NAME "ttyTX"
  93. static struct lpc32xx_hsuart_port lpc32xx_hs_ports[MAX_PORTS];
  94. #ifdef CONFIG_SERIAL_HS_LPC32XX_CONSOLE
  95. static void wait_for_xmit_empty(struct uart_port *port)
  96. {
  97. unsigned int timeout = 10000;
  98. do {
  99. if (LPC32XX_HSU_TX_LEV(readl(LPC32XX_HSUART_LEVEL(
  100. port->membase))) == 0)
  101. break;
  102. if (--timeout == 0)
  103. break;
  104. udelay(1);
  105. } while (1);
  106. }
  107. static void wait_for_xmit_ready(struct uart_port *port)
  108. {
  109. unsigned int timeout = 10000;
  110. while (1) {
  111. if (LPC32XX_HSU_TX_LEV(readl(LPC32XX_HSUART_LEVEL(
  112. port->membase))) < 32)
  113. break;
  114. if (--timeout == 0)
  115. break;
  116. udelay(1);
  117. }
  118. }
  119. static void lpc32xx_hsuart_console_putchar(struct uart_port *port, int ch)
  120. {
  121. wait_for_xmit_ready(port);
  122. writel((u32)ch, LPC32XX_HSUART_FIFO(port->membase));
  123. }
  124. static void lpc32xx_hsuart_console_write(struct console *co, const char *s,
  125. unsigned int count)
  126. {
  127. struct lpc32xx_hsuart_port *up = &lpc32xx_hs_ports[co->index];
  128. unsigned long flags;
  129. int locked = 1;
  130. touch_nmi_watchdog();
  131. local_irq_save(flags);
  132. if (up->port.sysrq)
  133. locked = 0;
  134. else if (oops_in_progress)
  135. locked = spin_trylock(&up->port.lock);
  136. else
  137. spin_lock(&up->port.lock);
  138. uart_console_write(&up->port, s, count, lpc32xx_hsuart_console_putchar);
  139. wait_for_xmit_empty(&up->port);
  140. if (locked)
  141. spin_unlock(&up->port.lock);
  142. local_irq_restore(flags);
  143. }
  144. static int __init lpc32xx_hsuart_console_setup(struct console *co,
  145. char *options)
  146. {
  147. struct uart_port *port;
  148. int baud = 115200;
  149. int bits = 8;
  150. int parity = 'n';
  151. int flow = 'n';
  152. if (co->index >= MAX_PORTS)
  153. co->index = 0;
  154. port = &lpc32xx_hs_ports[co->index].port;
  155. if (!port->membase)
  156. return -ENODEV;
  157. if (options)
  158. uart_parse_options(options, &baud, &parity, &bits, &flow);
  159. return uart_set_options(port, co, baud, parity, bits, flow);
  160. }
  161. static struct uart_driver lpc32xx_hsuart_reg;
  162. static struct console lpc32xx_hsuart_console = {
  163. .name = LPC32XX_TTY_NAME,
  164. .write = lpc32xx_hsuart_console_write,
  165. .device = uart_console_device,
  166. .setup = lpc32xx_hsuart_console_setup,
  167. .flags = CON_PRINTBUFFER,
  168. .index = -1,
  169. .data = &lpc32xx_hsuart_reg,
  170. };
  171. static int __init lpc32xx_hsuart_console_init(void)
  172. {
  173. register_console(&lpc32xx_hsuart_console);
  174. return 0;
  175. }
  176. console_initcall(lpc32xx_hsuart_console_init);
  177. #define LPC32XX_HSUART_CONSOLE (&lpc32xx_hsuart_console)
  178. #else
  179. #define LPC32XX_HSUART_CONSOLE NULL
  180. #endif
  181. static struct uart_driver lpc32xx_hs_reg = {
  182. .owner = THIS_MODULE,
  183. .driver_name = MODNAME,
  184. .dev_name = LPC32XX_TTY_NAME,
  185. .nr = MAX_PORTS,
  186. .cons = LPC32XX_HSUART_CONSOLE,
  187. };
  188. static int uarts_registered;
  189. static unsigned int __serial_get_clock_div(unsigned long uartclk,
  190. unsigned long rate)
  191. {
  192. u32 div, goodrate, hsu_rate, l_hsu_rate, comprate;
  193. u32 rate_diff;
  194. /* Find the closest divider to get the desired clock rate */
  195. div = uartclk / rate;
  196. goodrate = hsu_rate = (div / 14) - 1;
  197. if (hsu_rate != 0)
  198. hsu_rate--;
  199. /* Tweak divider */
  200. l_hsu_rate = hsu_rate + 3;
  201. rate_diff = 0xFFFFFFFF;
  202. while (hsu_rate < l_hsu_rate) {
  203. comprate = uartclk / ((hsu_rate + 1) * 14);
  204. if (abs(comprate - rate) < rate_diff) {
  205. goodrate = hsu_rate;
  206. rate_diff = abs(comprate - rate);
  207. }
  208. hsu_rate++;
  209. }
  210. if (hsu_rate > 0xFF)
  211. hsu_rate = 0xFF;
  212. return goodrate;
  213. }
  214. static void __serial_uart_flush(struct uart_port *port)
  215. {
  216. u32 tmp;
  217. int cnt = 0;
  218. while ((readl(LPC32XX_HSUART_LEVEL(port->membase)) > 0) &&
  219. (cnt++ < FIFO_READ_LIMIT))
  220. tmp = readl(LPC32XX_HSUART_FIFO(port->membase));
  221. }
  222. static void __serial_lpc32xx_rx(struct uart_port *port)
  223. {
  224. struct tty_port *tport = &port->state->port;
  225. unsigned int tmp, flag;
  226. /* Read data from FIFO and push into terminal */
  227. tmp = readl(LPC32XX_HSUART_FIFO(port->membase));
  228. while (!(tmp & LPC32XX_HSU_RX_EMPTY)) {
  229. flag = TTY_NORMAL;
  230. port->icount.rx++;
  231. if (tmp & LPC32XX_HSU_ERROR_DATA) {
  232. /* Framing error */
  233. writel(LPC32XX_HSU_FE_INT,
  234. LPC32XX_HSUART_IIR(port->membase));
  235. port->icount.frame++;
  236. flag = TTY_FRAME;
  237. tty_insert_flip_char(tport, 0, TTY_FRAME);
  238. }
  239. tty_insert_flip_char(tport, (tmp & 0xFF), flag);
  240. tmp = readl(LPC32XX_HSUART_FIFO(port->membase));
  241. }
  242. tty_flip_buffer_push(tport);
  243. }
  244. static void __serial_lpc32xx_tx(struct uart_port *port)
  245. {
  246. struct circ_buf *xmit = &port->state->xmit;
  247. unsigned int tmp;
  248. if (port->x_char) {
  249. writel((u32)port->x_char, LPC32XX_HSUART_FIFO(port->membase));
  250. port->icount.tx++;
  251. port->x_char = 0;
  252. return;
  253. }
  254. if (uart_circ_empty(xmit) || uart_tx_stopped(port))
  255. goto exit_tx;
  256. /* Transfer data */
  257. while (LPC32XX_HSU_TX_LEV(readl(
  258. LPC32XX_HSUART_LEVEL(port->membase))) < 64) {
  259. writel((u32) xmit->buf[xmit->tail],
  260. LPC32XX_HSUART_FIFO(port->membase));
  261. xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
  262. port->icount.tx++;
  263. if (uart_circ_empty(xmit))
  264. break;
  265. }
  266. if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
  267. uart_write_wakeup(port);
  268. exit_tx:
  269. if (uart_circ_empty(xmit)) {
  270. tmp = readl(LPC32XX_HSUART_CTRL(port->membase));
  271. tmp &= ~LPC32XX_HSU_TX_INT_EN;
  272. writel(tmp, LPC32XX_HSUART_CTRL(port->membase));
  273. }
  274. }
  275. static irqreturn_t serial_lpc32xx_interrupt(int irq, void *dev_id)
  276. {
  277. struct uart_port *port = dev_id;
  278. struct tty_port *tport = &port->state->port;
  279. u32 status;
  280. spin_lock(&port->lock);
  281. /* Read UART status and clear latched interrupts */
  282. status = readl(LPC32XX_HSUART_IIR(port->membase));
  283. if (status & LPC32XX_HSU_BRK_INT) {
  284. /* Break received */
  285. writel(LPC32XX_HSU_BRK_INT, LPC32XX_HSUART_IIR(port->membase));
  286. port->icount.brk++;
  287. uart_handle_break(port);
  288. }
  289. /* Framing error */
  290. if (status & LPC32XX_HSU_FE_INT)
  291. writel(LPC32XX_HSU_FE_INT, LPC32XX_HSUART_IIR(port->membase));
  292. if (status & LPC32XX_HSU_RX_OE_INT) {
  293. /* Receive FIFO overrun */
  294. writel(LPC32XX_HSU_RX_OE_INT,
  295. LPC32XX_HSUART_IIR(port->membase));
  296. port->icount.overrun++;
  297. tty_insert_flip_char(tport, 0, TTY_OVERRUN);
  298. tty_schedule_flip(tport);
  299. }
  300. /* Data received? */
  301. if (status & (LPC32XX_HSU_RX_TIMEOUT_INT | LPC32XX_HSU_RX_TRIG_INT))
  302. __serial_lpc32xx_rx(port);
  303. /* Transmit data request? */
  304. if ((status & LPC32XX_HSU_TX_INT) && (!uart_tx_stopped(port))) {
  305. writel(LPC32XX_HSU_TX_INT, LPC32XX_HSUART_IIR(port->membase));
  306. __serial_lpc32xx_tx(port);
  307. }
  308. spin_unlock(&port->lock);
  309. return IRQ_HANDLED;
  310. }
  311. /* port->lock is not held. */
  312. static unsigned int serial_lpc32xx_tx_empty(struct uart_port *port)
  313. {
  314. unsigned int ret = 0;
  315. if (LPC32XX_HSU_TX_LEV(readl(LPC32XX_HSUART_LEVEL(port->membase))) == 0)
  316. ret = TIOCSER_TEMT;
  317. return ret;
  318. }
  319. /* port->lock held by caller. */
  320. static void serial_lpc32xx_set_mctrl(struct uart_port *port,
  321. unsigned int mctrl)
  322. {
  323. /* No signals are supported on HS UARTs */
  324. }
  325. /* port->lock is held by caller and interrupts are disabled. */
  326. static unsigned int serial_lpc32xx_get_mctrl(struct uart_port *port)
  327. {
  328. /* No signals are supported on HS UARTs */
  329. return TIOCM_CAR | TIOCM_DSR | TIOCM_CTS;
  330. }
  331. /* port->lock held by caller. */
  332. static void serial_lpc32xx_stop_tx(struct uart_port *port)
  333. {
  334. u32 tmp;
  335. tmp = readl(LPC32XX_HSUART_CTRL(port->membase));
  336. tmp &= ~LPC32XX_HSU_TX_INT_EN;
  337. writel(tmp, LPC32XX_HSUART_CTRL(port->membase));
  338. }
  339. /* port->lock held by caller. */
  340. static void serial_lpc32xx_start_tx(struct uart_port *port)
  341. {
  342. u32 tmp;
  343. __serial_lpc32xx_tx(port);
  344. tmp = readl(LPC32XX_HSUART_CTRL(port->membase));
  345. tmp |= LPC32XX_HSU_TX_INT_EN;
  346. writel(tmp, LPC32XX_HSUART_CTRL(port->membase));
  347. }
  348. /* port->lock held by caller. */
  349. static void serial_lpc32xx_stop_rx(struct uart_port *port)
  350. {
  351. u32 tmp;
  352. tmp = readl(LPC32XX_HSUART_CTRL(port->membase));
  353. tmp &= ~(LPC32XX_HSU_RX_INT_EN | LPC32XX_HSU_ERR_INT_EN);
  354. writel(tmp, LPC32XX_HSUART_CTRL(port->membase));
  355. writel((LPC32XX_HSU_BRK_INT | LPC32XX_HSU_RX_OE_INT |
  356. LPC32XX_HSU_FE_INT), LPC32XX_HSUART_IIR(port->membase));
  357. }
  358. /* port->lock held by caller. */
  359. static void serial_lpc32xx_enable_ms(struct uart_port *port)
  360. {
  361. /* Modem status is not supported */
  362. }
  363. /* port->lock is not held. */
  364. static void serial_lpc32xx_break_ctl(struct uart_port *port,
  365. int break_state)
  366. {
  367. unsigned long flags;
  368. u32 tmp;
  369. spin_lock_irqsave(&port->lock, flags);
  370. tmp = readl(LPC32XX_HSUART_CTRL(port->membase));
  371. if (break_state != 0)
  372. tmp |= LPC32XX_HSU_BREAK;
  373. else
  374. tmp &= ~LPC32XX_HSU_BREAK;
  375. writel(tmp, LPC32XX_HSUART_CTRL(port->membase));
  376. spin_unlock_irqrestore(&port->lock, flags);
  377. }
  378. /* LPC3250 Errata HSUART.1: Hang workaround via loopback mode on inactivity */
  379. static void lpc32xx_loopback_set(resource_size_t mapbase, int state)
  380. {
  381. int bit;
  382. u32 tmp;
  383. switch (mapbase) {
  384. case LPC32XX_HS_UART1_BASE:
  385. bit = 0;
  386. break;
  387. case LPC32XX_HS_UART2_BASE:
  388. bit = 1;
  389. break;
  390. case LPC32XX_HS_UART7_BASE:
  391. bit = 6;
  392. break;
  393. default:
  394. WARN(1, "lpc32xx_hs: Warning: Unknown port at %08x\n", mapbase);
  395. return;
  396. }
  397. tmp = readl(LPC32XX_UARTCTL_CLOOP);
  398. if (state)
  399. tmp |= (1 << bit);
  400. else
  401. tmp &= ~(1 << bit);
  402. writel(tmp, LPC32XX_UARTCTL_CLOOP);
  403. }
  404. /* port->lock is not held. */
  405. static int serial_lpc32xx_startup(struct uart_port *port)
  406. {
  407. int retval;
  408. unsigned long flags;
  409. u32 tmp;
  410. spin_lock_irqsave(&port->lock, flags);
  411. __serial_uart_flush(port);
  412. writel((LPC32XX_HSU_TX_INT | LPC32XX_HSU_FE_INT |
  413. LPC32XX_HSU_BRK_INT | LPC32XX_HSU_RX_OE_INT),
  414. LPC32XX_HSUART_IIR(port->membase));
  415. writel(0xFF, LPC32XX_HSUART_RATE(port->membase));
  416. /*
  417. * Set receiver timeout, HSU offset of 20, no break, no interrupts,
  418. * and default FIFO trigger levels
  419. */
  420. tmp = LPC32XX_HSU_TX_TL8B | LPC32XX_HSU_RX_TL32B |
  421. LPC32XX_HSU_OFFSET(20) | LPC32XX_HSU_TMO_INACT_4B;
  422. writel(tmp, LPC32XX_HSUART_CTRL(port->membase));
  423. lpc32xx_loopback_set(port->mapbase, 0); /* get out of loopback mode */
  424. spin_unlock_irqrestore(&port->lock, flags);
  425. retval = request_irq(port->irq, serial_lpc32xx_interrupt,
  426. 0, MODNAME, port);
  427. if (!retval)
  428. writel((tmp | LPC32XX_HSU_RX_INT_EN | LPC32XX_HSU_ERR_INT_EN),
  429. LPC32XX_HSUART_CTRL(port->membase));
  430. return retval;
  431. }
  432. /* port->lock is not held. */
  433. static void serial_lpc32xx_shutdown(struct uart_port *port)
  434. {
  435. u32 tmp;
  436. unsigned long flags;
  437. spin_lock_irqsave(&port->lock, flags);
  438. tmp = LPC32XX_HSU_TX_TL8B | LPC32XX_HSU_RX_TL32B |
  439. LPC32XX_HSU_OFFSET(20) | LPC32XX_HSU_TMO_INACT_4B;
  440. writel(tmp, LPC32XX_HSUART_CTRL(port->membase));
  441. lpc32xx_loopback_set(port->mapbase, 1); /* go to loopback mode */
  442. spin_unlock_irqrestore(&port->lock, flags);
  443. free_irq(port->irq, port);
  444. }
  445. /* port->lock is not held. */
  446. static void serial_lpc32xx_set_termios(struct uart_port *port,
  447. struct ktermios *termios,
  448. struct ktermios *old)
  449. {
  450. unsigned long flags;
  451. unsigned int baud, quot;
  452. u32 tmp;
  453. /* Always 8-bit, no parity, 1 stop bit */
  454. termios->c_cflag &= ~(CSIZE | CSTOPB | PARENB | PARODD);
  455. termios->c_cflag |= CS8;
  456. termios->c_cflag &= ~(HUPCL | CMSPAR | CLOCAL | CRTSCTS);
  457. baud = uart_get_baud_rate(port, termios, old, 0,
  458. port->uartclk / 14);
  459. quot = __serial_get_clock_div(port->uartclk, baud);
  460. spin_lock_irqsave(&port->lock, flags);
  461. /* Ignore characters? */
  462. tmp = readl(LPC32XX_HSUART_CTRL(port->membase));
  463. if ((termios->c_cflag & CREAD) == 0)
  464. tmp &= ~(LPC32XX_HSU_RX_INT_EN | LPC32XX_HSU_ERR_INT_EN);
  465. else
  466. tmp |= LPC32XX_HSU_RX_INT_EN | LPC32XX_HSU_ERR_INT_EN;
  467. writel(tmp, LPC32XX_HSUART_CTRL(port->membase));
  468. writel(quot, LPC32XX_HSUART_RATE(port->membase));
  469. uart_update_timeout(port, termios->c_cflag, baud);
  470. spin_unlock_irqrestore(&port->lock, flags);
  471. /* Don't rewrite B0 */
  472. if (tty_termios_baud_rate(termios))
  473. tty_termios_encode_baud_rate(termios, baud, baud);
  474. }
  475. static const char *serial_lpc32xx_type(struct uart_port *port)
  476. {
  477. return MODNAME;
  478. }
  479. static void serial_lpc32xx_release_port(struct uart_port *port)
  480. {
  481. if ((port->iotype == UPIO_MEM32) && (port->mapbase)) {
  482. if (port->flags & UPF_IOREMAP) {
  483. iounmap(port->membase);
  484. port->membase = NULL;
  485. }
  486. release_mem_region(port->mapbase, SZ_4K);
  487. }
  488. }
  489. static int serial_lpc32xx_request_port(struct uart_port *port)
  490. {
  491. int ret = -ENODEV;
  492. if ((port->iotype == UPIO_MEM32) && (port->mapbase)) {
  493. ret = 0;
  494. if (!request_mem_region(port->mapbase, SZ_4K, MODNAME))
  495. ret = -EBUSY;
  496. else if (port->flags & UPF_IOREMAP) {
  497. port->membase = ioremap(port->mapbase, SZ_4K);
  498. if (!port->membase) {
  499. release_mem_region(port->mapbase, SZ_4K);
  500. ret = -ENOMEM;
  501. }
  502. }
  503. }
  504. return ret;
  505. }
  506. static void serial_lpc32xx_config_port(struct uart_port *port, int uflags)
  507. {
  508. int ret;
  509. ret = serial_lpc32xx_request_port(port);
  510. if (ret < 0)
  511. return;
  512. port->type = PORT_UART00;
  513. port->fifosize = 64;
  514. __serial_uart_flush(port);
  515. writel((LPC32XX_HSU_TX_INT | LPC32XX_HSU_FE_INT |
  516. LPC32XX_HSU_BRK_INT | LPC32XX_HSU_RX_OE_INT),
  517. LPC32XX_HSUART_IIR(port->membase));
  518. writel(0xFF, LPC32XX_HSUART_RATE(port->membase));
  519. /* Set receiver timeout, HSU offset of 20, no break, no interrupts,
  520. and default FIFO trigger levels */
  521. writel(LPC32XX_HSU_TX_TL8B | LPC32XX_HSU_RX_TL32B |
  522. LPC32XX_HSU_OFFSET(20) | LPC32XX_HSU_TMO_INACT_4B,
  523. LPC32XX_HSUART_CTRL(port->membase));
  524. }
  525. static int serial_lpc32xx_verify_port(struct uart_port *port,
  526. struct serial_struct *ser)
  527. {
  528. int ret = 0;
  529. if (ser->type != PORT_UART00)
  530. ret = -EINVAL;
  531. return ret;
  532. }
  533. static struct uart_ops serial_lpc32xx_pops = {
  534. .tx_empty = serial_lpc32xx_tx_empty,
  535. .set_mctrl = serial_lpc32xx_set_mctrl,
  536. .get_mctrl = serial_lpc32xx_get_mctrl,
  537. .stop_tx = serial_lpc32xx_stop_tx,
  538. .start_tx = serial_lpc32xx_start_tx,
  539. .stop_rx = serial_lpc32xx_stop_rx,
  540. .enable_ms = serial_lpc32xx_enable_ms,
  541. .break_ctl = serial_lpc32xx_break_ctl,
  542. .startup = serial_lpc32xx_startup,
  543. .shutdown = serial_lpc32xx_shutdown,
  544. .set_termios = serial_lpc32xx_set_termios,
  545. .type = serial_lpc32xx_type,
  546. .release_port = serial_lpc32xx_release_port,
  547. .request_port = serial_lpc32xx_request_port,
  548. .config_port = serial_lpc32xx_config_port,
  549. .verify_port = serial_lpc32xx_verify_port,
  550. };
  551. /*
  552. * Register a set of serial devices attached to a platform device
  553. */
  554. static int serial_hs_lpc32xx_probe(struct platform_device *pdev)
  555. {
  556. struct lpc32xx_hsuart_port *p = &lpc32xx_hs_ports[uarts_registered];
  557. int ret = 0;
  558. struct resource *res;
  559. if (uarts_registered >= MAX_PORTS) {
  560. dev_err(&pdev->dev,
  561. "Error: Number of possible ports exceeded (%d)!\n",
  562. uarts_registered + 1);
  563. return -ENXIO;
  564. }
  565. memset(p, 0, sizeof(*p));
  566. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  567. if (!res) {
  568. dev_err(&pdev->dev,
  569. "Error getting mem resource for HS UART port %d\n",
  570. uarts_registered);
  571. return -ENXIO;
  572. }
  573. p->port.mapbase = res->start;
  574. p->port.membase = NULL;
  575. p->port.irq = platform_get_irq(pdev, 0);
  576. if (p->port.irq < 0) {
  577. dev_err(&pdev->dev, "Error getting irq for HS UART port %d\n",
  578. uarts_registered);
  579. return p->port.irq;
  580. }
  581. p->port.iotype = UPIO_MEM32;
  582. p->port.uartclk = LPC32XX_MAIN_OSC_FREQ;
  583. p->port.regshift = 2;
  584. p->port.flags = UPF_BOOT_AUTOCONF | UPF_FIXED_PORT | UPF_IOREMAP;
  585. p->port.dev = &pdev->dev;
  586. p->port.ops = &serial_lpc32xx_pops;
  587. p->port.line = uarts_registered++;
  588. spin_lock_init(&p->port.lock);
  589. /* send port to loopback mode by default */
  590. lpc32xx_loopback_set(p->port.mapbase, 1);
  591. ret = uart_add_one_port(&lpc32xx_hs_reg, &p->port);
  592. platform_set_drvdata(pdev, p);
  593. return ret;
  594. }
  595. /*
  596. * Remove serial ports registered against a platform device.
  597. */
  598. static int serial_hs_lpc32xx_remove(struct platform_device *pdev)
  599. {
  600. struct lpc32xx_hsuart_port *p = platform_get_drvdata(pdev);
  601. uart_remove_one_port(&lpc32xx_hs_reg, &p->port);
  602. return 0;
  603. }
  604. #ifdef CONFIG_PM
  605. static int serial_hs_lpc32xx_suspend(struct platform_device *pdev,
  606. pm_message_t state)
  607. {
  608. struct lpc32xx_hsuart_port *p = platform_get_drvdata(pdev);
  609. uart_suspend_port(&lpc32xx_hs_reg, &p->port);
  610. return 0;
  611. }
  612. static int serial_hs_lpc32xx_resume(struct platform_device *pdev)
  613. {
  614. struct lpc32xx_hsuart_port *p = platform_get_drvdata(pdev);
  615. uart_resume_port(&lpc32xx_hs_reg, &p->port);
  616. return 0;
  617. }
  618. #else
  619. #define serial_hs_lpc32xx_suspend NULL
  620. #define serial_hs_lpc32xx_resume NULL
  621. #endif
  622. static const struct of_device_id serial_hs_lpc32xx_dt_ids[] = {
  623. { .compatible = "nxp,lpc3220-hsuart" },
  624. { /* sentinel */ }
  625. };
  626. MODULE_DEVICE_TABLE(of, serial_hs_lpc32xx_dt_ids);
  627. static struct platform_driver serial_hs_lpc32xx_driver = {
  628. .probe = serial_hs_lpc32xx_probe,
  629. .remove = serial_hs_lpc32xx_remove,
  630. .suspend = serial_hs_lpc32xx_suspend,
  631. .resume = serial_hs_lpc32xx_resume,
  632. .driver = {
  633. .name = MODNAME,
  634. .owner = THIS_MODULE,
  635. .of_match_table = serial_hs_lpc32xx_dt_ids,
  636. },
  637. };
  638. static int __init lpc32xx_hsuart_init(void)
  639. {
  640. int ret;
  641. ret = uart_register_driver(&lpc32xx_hs_reg);
  642. if (ret)
  643. return ret;
  644. ret = platform_driver_register(&serial_hs_lpc32xx_driver);
  645. if (ret)
  646. uart_unregister_driver(&lpc32xx_hs_reg);
  647. return ret;
  648. }
  649. static void __exit lpc32xx_hsuart_exit(void)
  650. {
  651. platform_driver_unregister(&serial_hs_lpc32xx_driver);
  652. uart_unregister_driver(&lpc32xx_hs_reg);
  653. }
  654. module_init(lpc32xx_hsuart_init);
  655. module_exit(lpc32xx_hsuart_exit);
  656. MODULE_AUTHOR("Kevin Wells <kevin.wells@nxp.com>");
  657. MODULE_AUTHOR("Roland Stigge <stigge@antcom.de>");
  658. MODULE_DESCRIPTION("NXP LPC32XX High Speed UART driver");
  659. MODULE_LICENSE("GPL");