b44.c 52 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146
  1. /* b44.c: Broadcom 4400 device driver.
  2. *
  3. * Copyright (C) 2002 David S. Miller (davem@redhat.com)
  4. * Fixed by Pekka Pietikainen (pp@ee.oulu.fi)
  5. *
  6. * Distribute under GPL.
  7. */
  8. #include <linux/kernel.h>
  9. #include <linux/module.h>
  10. #include <linux/moduleparam.h>
  11. #include <linux/types.h>
  12. #include <linux/netdevice.h>
  13. #include <linux/ethtool.h>
  14. #include <linux/mii.h>
  15. #include <linux/if_ether.h>
  16. #include <linux/etherdevice.h>
  17. #include <linux/pci.h>
  18. #include <linux/delay.h>
  19. #include <linux/init.h>
  20. #include <linux/dma-mapping.h>
  21. #include <asm/uaccess.h>
  22. #include <asm/io.h>
  23. #include <asm/irq.h>
  24. #include "b44.h"
  25. #define DRV_MODULE_NAME "b44"
  26. #define PFX DRV_MODULE_NAME ": "
  27. #define DRV_MODULE_VERSION "0.96"
  28. #define DRV_MODULE_RELDATE "Nov 8, 2005"
  29. #define B44_DEF_MSG_ENABLE \
  30. (NETIF_MSG_DRV | \
  31. NETIF_MSG_PROBE | \
  32. NETIF_MSG_LINK | \
  33. NETIF_MSG_TIMER | \
  34. NETIF_MSG_IFDOWN | \
  35. NETIF_MSG_IFUP | \
  36. NETIF_MSG_RX_ERR | \
  37. NETIF_MSG_TX_ERR)
  38. /* length of time before we decide the hardware is borked,
  39. * and dev->tx_timeout() should be called to fix the problem
  40. */
  41. #define B44_TX_TIMEOUT (5 * HZ)
  42. /* hardware minimum and maximum for a single frame's data payload */
  43. #define B44_MIN_MTU 60
  44. #define B44_MAX_MTU 1500
  45. #define B44_RX_RING_SIZE 512
  46. #define B44_DEF_RX_RING_PENDING 200
  47. #define B44_RX_RING_BYTES (sizeof(struct dma_desc) * \
  48. B44_RX_RING_SIZE)
  49. #define B44_TX_RING_SIZE 512
  50. #define B44_DEF_TX_RING_PENDING (B44_TX_RING_SIZE - 1)
  51. #define B44_TX_RING_BYTES (sizeof(struct dma_desc) * \
  52. B44_TX_RING_SIZE)
  53. #define B44_DMA_MASK 0x3fffffff
  54. #define TX_RING_GAP(BP) \
  55. (B44_TX_RING_SIZE - (BP)->tx_pending)
  56. #define TX_BUFFS_AVAIL(BP) \
  57. (((BP)->tx_cons <= (BP)->tx_prod) ? \
  58. (BP)->tx_cons + (BP)->tx_pending - (BP)->tx_prod : \
  59. (BP)->tx_cons - (BP)->tx_prod - TX_RING_GAP(BP))
  60. #define NEXT_TX(N) (((N) + 1) & (B44_TX_RING_SIZE - 1))
  61. #define RX_PKT_BUF_SZ (1536 + bp->rx_offset + 64)
  62. #define TX_PKT_BUF_SZ (B44_MAX_MTU + ETH_HLEN + 8)
  63. /* minimum number of free TX descriptors required to wake up TX process */
  64. #define B44_TX_WAKEUP_THRESH (B44_TX_RING_SIZE / 4)
  65. static char version[] __devinitdata =
  66. DRV_MODULE_NAME ".c:v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")\n";
  67. MODULE_AUTHOR("Florian Schirmer, Pekka Pietikainen, David S. Miller");
  68. MODULE_DESCRIPTION("Broadcom 4400 10/100 PCI ethernet driver");
  69. MODULE_LICENSE("GPL");
  70. MODULE_VERSION(DRV_MODULE_VERSION);
  71. static int b44_debug = -1; /* -1 == use B44_DEF_MSG_ENABLE as value */
  72. module_param(b44_debug, int, 0);
  73. MODULE_PARM_DESC(b44_debug, "B44 bitmapped debugging message enable value");
  74. static struct pci_device_id b44_pci_tbl[] = {
  75. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_BCM4401,
  76. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  77. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_BCM4401B0,
  78. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  79. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_BCM4401B1,
  80. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  81. { } /* terminate list with empty entry */
  82. };
  83. MODULE_DEVICE_TABLE(pci, b44_pci_tbl);
  84. static void b44_halt(struct b44 *);
  85. static void b44_init_rings(struct b44 *);
  86. static void b44_init_hw(struct b44 *);
  87. static int dma_desc_align_mask;
  88. static int dma_desc_sync_size;
  89. static const char b44_gstrings[][ETH_GSTRING_LEN] = {
  90. #define _B44(x...) # x,
  91. B44_STAT_REG_DECLARE
  92. #undef _B44
  93. };
  94. static inline void b44_sync_dma_desc_for_device(struct pci_dev *pdev,
  95. dma_addr_t dma_base,
  96. unsigned long offset,
  97. enum dma_data_direction dir)
  98. {
  99. dma_sync_single_range_for_device(&pdev->dev, dma_base,
  100. offset & dma_desc_align_mask,
  101. dma_desc_sync_size, dir);
  102. }
  103. static inline void b44_sync_dma_desc_for_cpu(struct pci_dev *pdev,
  104. dma_addr_t dma_base,
  105. unsigned long offset,
  106. enum dma_data_direction dir)
  107. {
  108. dma_sync_single_range_for_cpu(&pdev->dev, dma_base,
  109. offset & dma_desc_align_mask,
  110. dma_desc_sync_size, dir);
  111. }
  112. static inline unsigned long br32(const struct b44 *bp, unsigned long reg)
  113. {
  114. return readl(bp->regs + reg);
  115. }
  116. static inline void bw32(const struct b44 *bp,
  117. unsigned long reg, unsigned long val)
  118. {
  119. writel(val, bp->regs + reg);
  120. }
  121. static int b44_wait_bit(struct b44 *bp, unsigned long reg,
  122. u32 bit, unsigned long timeout, const int clear)
  123. {
  124. unsigned long i;
  125. for (i = 0; i < timeout; i++) {
  126. u32 val = br32(bp, reg);
  127. if (clear && !(val & bit))
  128. break;
  129. if (!clear && (val & bit))
  130. break;
  131. udelay(10);
  132. }
  133. if (i == timeout) {
  134. printk(KERN_ERR PFX "%s: BUG! Timeout waiting for bit %08x of register "
  135. "%lx to %s.\n",
  136. bp->dev->name,
  137. bit, reg,
  138. (clear ? "clear" : "set"));
  139. return -ENODEV;
  140. }
  141. return 0;
  142. }
  143. /* Sonics SiliconBackplane support routines. ROFL, you should see all the
  144. * buzz words used on this company's website :-)
  145. *
  146. * All of these routines must be invoked with bp->lock held and
  147. * interrupts disabled.
  148. */
  149. #define SB_PCI_DMA 0x40000000 /* Client Mode PCI memory access space (1 GB) */
  150. #define BCM4400_PCI_CORE_ADDR 0x18002000 /* Address of PCI core on BCM4400 cards */
  151. static u32 ssb_get_core_rev(struct b44 *bp)
  152. {
  153. return (br32(bp, B44_SBIDHIGH) & SBIDHIGH_RC_MASK);
  154. }
  155. static u32 ssb_pci_setup(struct b44 *bp, u32 cores)
  156. {
  157. u32 bar_orig, pci_rev, val;
  158. pci_read_config_dword(bp->pdev, SSB_BAR0_WIN, &bar_orig);
  159. pci_write_config_dword(bp->pdev, SSB_BAR0_WIN, BCM4400_PCI_CORE_ADDR);
  160. pci_rev = ssb_get_core_rev(bp);
  161. val = br32(bp, B44_SBINTVEC);
  162. val |= cores;
  163. bw32(bp, B44_SBINTVEC, val);
  164. val = br32(bp, SSB_PCI_TRANS_2);
  165. val |= SSB_PCI_PREF | SSB_PCI_BURST;
  166. bw32(bp, SSB_PCI_TRANS_2, val);
  167. pci_write_config_dword(bp->pdev, SSB_BAR0_WIN, bar_orig);
  168. return pci_rev;
  169. }
  170. static void ssb_core_disable(struct b44 *bp)
  171. {
  172. if (br32(bp, B44_SBTMSLOW) & SBTMSLOW_RESET)
  173. return;
  174. bw32(bp, B44_SBTMSLOW, (SBTMSLOW_REJECT | SBTMSLOW_CLOCK));
  175. b44_wait_bit(bp, B44_SBTMSLOW, SBTMSLOW_REJECT, 100000, 0);
  176. b44_wait_bit(bp, B44_SBTMSHIGH, SBTMSHIGH_BUSY, 100000, 1);
  177. bw32(bp, B44_SBTMSLOW, (SBTMSLOW_FGC | SBTMSLOW_CLOCK |
  178. SBTMSLOW_REJECT | SBTMSLOW_RESET));
  179. br32(bp, B44_SBTMSLOW);
  180. udelay(1);
  181. bw32(bp, B44_SBTMSLOW, (SBTMSLOW_REJECT | SBTMSLOW_RESET));
  182. br32(bp, B44_SBTMSLOW);
  183. udelay(1);
  184. }
  185. static void ssb_core_reset(struct b44 *bp)
  186. {
  187. u32 val;
  188. ssb_core_disable(bp);
  189. bw32(bp, B44_SBTMSLOW, (SBTMSLOW_RESET | SBTMSLOW_CLOCK | SBTMSLOW_FGC));
  190. br32(bp, B44_SBTMSLOW);
  191. udelay(1);
  192. /* Clear SERR if set, this is a hw bug workaround. */
  193. if (br32(bp, B44_SBTMSHIGH) & SBTMSHIGH_SERR)
  194. bw32(bp, B44_SBTMSHIGH, 0);
  195. val = br32(bp, B44_SBIMSTATE);
  196. if (val & (SBIMSTATE_IBE | SBIMSTATE_TO))
  197. bw32(bp, B44_SBIMSTATE, val & ~(SBIMSTATE_IBE | SBIMSTATE_TO));
  198. bw32(bp, B44_SBTMSLOW, (SBTMSLOW_CLOCK | SBTMSLOW_FGC));
  199. br32(bp, B44_SBTMSLOW);
  200. udelay(1);
  201. bw32(bp, B44_SBTMSLOW, (SBTMSLOW_CLOCK));
  202. br32(bp, B44_SBTMSLOW);
  203. udelay(1);
  204. }
  205. static int ssb_core_unit(struct b44 *bp)
  206. {
  207. #if 0
  208. u32 val = br32(bp, B44_SBADMATCH0);
  209. u32 base;
  210. type = val & SBADMATCH0_TYPE_MASK;
  211. switch (type) {
  212. case 0:
  213. base = val & SBADMATCH0_BS0_MASK;
  214. break;
  215. case 1:
  216. base = val & SBADMATCH0_BS1_MASK;
  217. break;
  218. case 2:
  219. default:
  220. base = val & SBADMATCH0_BS2_MASK;
  221. break;
  222. };
  223. #endif
  224. return 0;
  225. }
  226. static int ssb_is_core_up(struct b44 *bp)
  227. {
  228. return ((br32(bp, B44_SBTMSLOW) & (SBTMSLOW_RESET | SBTMSLOW_REJECT | SBTMSLOW_CLOCK))
  229. == SBTMSLOW_CLOCK);
  230. }
  231. static void __b44_cam_write(struct b44 *bp, unsigned char *data, int index)
  232. {
  233. u32 val;
  234. val = ((u32) data[2]) << 24;
  235. val |= ((u32) data[3]) << 16;
  236. val |= ((u32) data[4]) << 8;
  237. val |= ((u32) data[5]) << 0;
  238. bw32(bp, B44_CAM_DATA_LO, val);
  239. val = (CAM_DATA_HI_VALID |
  240. (((u32) data[0]) << 8) |
  241. (((u32) data[1]) << 0));
  242. bw32(bp, B44_CAM_DATA_HI, val);
  243. bw32(bp, B44_CAM_CTRL, (CAM_CTRL_WRITE |
  244. (index << CAM_CTRL_INDEX_SHIFT)));
  245. b44_wait_bit(bp, B44_CAM_CTRL, CAM_CTRL_BUSY, 100, 1);
  246. }
  247. static inline void __b44_disable_ints(struct b44 *bp)
  248. {
  249. bw32(bp, B44_IMASK, 0);
  250. }
  251. static void b44_disable_ints(struct b44 *bp)
  252. {
  253. __b44_disable_ints(bp);
  254. /* Flush posted writes. */
  255. br32(bp, B44_IMASK);
  256. }
  257. static void b44_enable_ints(struct b44 *bp)
  258. {
  259. bw32(bp, B44_IMASK, bp->imask);
  260. }
  261. static int b44_readphy(struct b44 *bp, int reg, u32 *val)
  262. {
  263. int err;
  264. bw32(bp, B44_EMAC_ISTAT, EMAC_INT_MII);
  265. bw32(bp, B44_MDIO_DATA, (MDIO_DATA_SB_START |
  266. (MDIO_OP_READ << MDIO_DATA_OP_SHIFT) |
  267. (bp->phy_addr << MDIO_DATA_PMD_SHIFT) |
  268. (reg << MDIO_DATA_RA_SHIFT) |
  269. (MDIO_TA_VALID << MDIO_DATA_TA_SHIFT)));
  270. err = b44_wait_bit(bp, B44_EMAC_ISTAT, EMAC_INT_MII, 100, 0);
  271. *val = br32(bp, B44_MDIO_DATA) & MDIO_DATA_DATA;
  272. return err;
  273. }
  274. static int b44_writephy(struct b44 *bp, int reg, u32 val)
  275. {
  276. bw32(bp, B44_EMAC_ISTAT, EMAC_INT_MII);
  277. bw32(bp, B44_MDIO_DATA, (MDIO_DATA_SB_START |
  278. (MDIO_OP_WRITE << MDIO_DATA_OP_SHIFT) |
  279. (bp->phy_addr << MDIO_DATA_PMD_SHIFT) |
  280. (reg << MDIO_DATA_RA_SHIFT) |
  281. (MDIO_TA_VALID << MDIO_DATA_TA_SHIFT) |
  282. (val & MDIO_DATA_DATA)));
  283. return b44_wait_bit(bp, B44_EMAC_ISTAT, EMAC_INT_MII, 100, 0);
  284. }
  285. /* miilib interface */
  286. /* FIXME FIXME: phy_id is ignored, bp->phy_addr use is unconditional
  287. * due to code existing before miilib use was added to this driver.
  288. * Someone should remove this artificial driver limitation in
  289. * b44_{read,write}phy. bp->phy_addr itself is fine (and needed).
  290. */
  291. static int b44_mii_read(struct net_device *dev, int phy_id, int location)
  292. {
  293. u32 val;
  294. struct b44 *bp = netdev_priv(dev);
  295. int rc = b44_readphy(bp, location, &val);
  296. if (rc)
  297. return 0xffffffff;
  298. return val;
  299. }
  300. static void b44_mii_write(struct net_device *dev, int phy_id, int location,
  301. int val)
  302. {
  303. struct b44 *bp = netdev_priv(dev);
  304. b44_writephy(bp, location, val);
  305. }
  306. static int b44_phy_reset(struct b44 *bp)
  307. {
  308. u32 val;
  309. int err;
  310. err = b44_writephy(bp, MII_BMCR, BMCR_RESET);
  311. if (err)
  312. return err;
  313. udelay(100);
  314. err = b44_readphy(bp, MII_BMCR, &val);
  315. if (!err) {
  316. if (val & BMCR_RESET) {
  317. printk(KERN_ERR PFX "%s: PHY Reset would not complete.\n",
  318. bp->dev->name);
  319. err = -ENODEV;
  320. }
  321. }
  322. return 0;
  323. }
  324. static void __b44_set_flow_ctrl(struct b44 *bp, u32 pause_flags)
  325. {
  326. u32 val;
  327. bp->flags &= ~(B44_FLAG_TX_PAUSE | B44_FLAG_RX_PAUSE);
  328. bp->flags |= pause_flags;
  329. val = br32(bp, B44_RXCONFIG);
  330. if (pause_flags & B44_FLAG_RX_PAUSE)
  331. val |= RXCONFIG_FLOW;
  332. else
  333. val &= ~RXCONFIG_FLOW;
  334. bw32(bp, B44_RXCONFIG, val);
  335. val = br32(bp, B44_MAC_FLOW);
  336. if (pause_flags & B44_FLAG_TX_PAUSE)
  337. val |= (MAC_FLOW_PAUSE_ENAB |
  338. (0xc0 & MAC_FLOW_RX_HI_WATER));
  339. else
  340. val &= ~MAC_FLOW_PAUSE_ENAB;
  341. bw32(bp, B44_MAC_FLOW, val);
  342. }
  343. static void b44_set_flow_ctrl(struct b44 *bp, u32 local, u32 remote)
  344. {
  345. u32 pause_enab = bp->flags & (B44_FLAG_TX_PAUSE |
  346. B44_FLAG_RX_PAUSE);
  347. if (local & ADVERTISE_PAUSE_CAP) {
  348. if (local & ADVERTISE_PAUSE_ASYM) {
  349. if (remote & LPA_PAUSE_CAP)
  350. pause_enab |= (B44_FLAG_TX_PAUSE |
  351. B44_FLAG_RX_PAUSE);
  352. else if (remote & LPA_PAUSE_ASYM)
  353. pause_enab |= B44_FLAG_RX_PAUSE;
  354. } else {
  355. if (remote & LPA_PAUSE_CAP)
  356. pause_enab |= (B44_FLAG_TX_PAUSE |
  357. B44_FLAG_RX_PAUSE);
  358. }
  359. } else if (local & ADVERTISE_PAUSE_ASYM) {
  360. if ((remote & LPA_PAUSE_CAP) &&
  361. (remote & LPA_PAUSE_ASYM))
  362. pause_enab |= B44_FLAG_TX_PAUSE;
  363. }
  364. __b44_set_flow_ctrl(bp, pause_enab);
  365. }
  366. static int b44_setup_phy(struct b44 *bp)
  367. {
  368. u32 val;
  369. int err;
  370. if ((err = b44_readphy(bp, B44_MII_ALEDCTRL, &val)) != 0)
  371. goto out;
  372. if ((err = b44_writephy(bp, B44_MII_ALEDCTRL,
  373. val & MII_ALEDCTRL_ALLMSK)) != 0)
  374. goto out;
  375. if ((err = b44_readphy(bp, B44_MII_TLEDCTRL, &val)) != 0)
  376. goto out;
  377. if ((err = b44_writephy(bp, B44_MII_TLEDCTRL,
  378. val | MII_TLEDCTRL_ENABLE)) != 0)
  379. goto out;
  380. if (!(bp->flags & B44_FLAG_FORCE_LINK)) {
  381. u32 adv = ADVERTISE_CSMA;
  382. if (bp->flags & B44_FLAG_ADV_10HALF)
  383. adv |= ADVERTISE_10HALF;
  384. if (bp->flags & B44_FLAG_ADV_10FULL)
  385. adv |= ADVERTISE_10FULL;
  386. if (bp->flags & B44_FLAG_ADV_100HALF)
  387. adv |= ADVERTISE_100HALF;
  388. if (bp->flags & B44_FLAG_ADV_100FULL)
  389. adv |= ADVERTISE_100FULL;
  390. if (bp->flags & B44_FLAG_PAUSE_AUTO)
  391. adv |= ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
  392. if ((err = b44_writephy(bp, MII_ADVERTISE, adv)) != 0)
  393. goto out;
  394. if ((err = b44_writephy(bp, MII_BMCR, (BMCR_ANENABLE |
  395. BMCR_ANRESTART))) != 0)
  396. goto out;
  397. } else {
  398. u32 bmcr;
  399. if ((err = b44_readphy(bp, MII_BMCR, &bmcr)) != 0)
  400. goto out;
  401. bmcr &= ~(BMCR_FULLDPLX | BMCR_ANENABLE | BMCR_SPEED100);
  402. if (bp->flags & B44_FLAG_100_BASE_T)
  403. bmcr |= BMCR_SPEED100;
  404. if (bp->flags & B44_FLAG_FULL_DUPLEX)
  405. bmcr |= BMCR_FULLDPLX;
  406. if ((err = b44_writephy(bp, MII_BMCR, bmcr)) != 0)
  407. goto out;
  408. /* Since we will not be negotiating there is no safe way
  409. * to determine if the link partner supports flow control
  410. * or not. So just disable it completely in this case.
  411. */
  412. b44_set_flow_ctrl(bp, 0, 0);
  413. }
  414. out:
  415. return err;
  416. }
  417. static void b44_stats_update(struct b44 *bp)
  418. {
  419. unsigned long reg;
  420. u32 *val;
  421. val = &bp->hw_stats.tx_good_octets;
  422. for (reg = B44_TX_GOOD_O; reg <= B44_TX_PAUSE; reg += 4UL) {
  423. *val++ += br32(bp, reg);
  424. }
  425. /* Pad */
  426. reg += 8*4UL;
  427. for (reg = B44_RX_GOOD_O; reg <= B44_RX_NPAUSE; reg += 4UL) {
  428. *val++ += br32(bp, reg);
  429. }
  430. }
  431. static void b44_link_report(struct b44 *bp)
  432. {
  433. if (!netif_carrier_ok(bp->dev)) {
  434. printk(KERN_INFO PFX "%s: Link is down.\n", bp->dev->name);
  435. } else {
  436. printk(KERN_INFO PFX "%s: Link is up at %d Mbps, %s duplex.\n",
  437. bp->dev->name,
  438. (bp->flags & B44_FLAG_100_BASE_T) ? 100 : 10,
  439. (bp->flags & B44_FLAG_FULL_DUPLEX) ? "full" : "half");
  440. printk(KERN_INFO PFX "%s: Flow control is %s for TX and "
  441. "%s for RX.\n",
  442. bp->dev->name,
  443. (bp->flags & B44_FLAG_TX_PAUSE) ? "on" : "off",
  444. (bp->flags & B44_FLAG_RX_PAUSE) ? "on" : "off");
  445. }
  446. }
  447. static void b44_check_phy(struct b44 *bp)
  448. {
  449. u32 bmsr, aux;
  450. if (!b44_readphy(bp, MII_BMSR, &bmsr) &&
  451. !b44_readphy(bp, B44_MII_AUXCTRL, &aux) &&
  452. (bmsr != 0xffff)) {
  453. if (aux & MII_AUXCTRL_SPEED)
  454. bp->flags |= B44_FLAG_100_BASE_T;
  455. else
  456. bp->flags &= ~B44_FLAG_100_BASE_T;
  457. if (aux & MII_AUXCTRL_DUPLEX)
  458. bp->flags |= B44_FLAG_FULL_DUPLEX;
  459. else
  460. bp->flags &= ~B44_FLAG_FULL_DUPLEX;
  461. if (!netif_carrier_ok(bp->dev) &&
  462. (bmsr & BMSR_LSTATUS)) {
  463. u32 val = br32(bp, B44_TX_CTRL);
  464. u32 local_adv, remote_adv;
  465. if (bp->flags & B44_FLAG_FULL_DUPLEX)
  466. val |= TX_CTRL_DUPLEX;
  467. else
  468. val &= ~TX_CTRL_DUPLEX;
  469. bw32(bp, B44_TX_CTRL, val);
  470. if (!(bp->flags & B44_FLAG_FORCE_LINK) &&
  471. !b44_readphy(bp, MII_ADVERTISE, &local_adv) &&
  472. !b44_readphy(bp, MII_LPA, &remote_adv))
  473. b44_set_flow_ctrl(bp, local_adv, remote_adv);
  474. /* Link now up */
  475. netif_carrier_on(bp->dev);
  476. b44_link_report(bp);
  477. } else if (netif_carrier_ok(bp->dev) && !(bmsr & BMSR_LSTATUS)) {
  478. /* Link now down */
  479. netif_carrier_off(bp->dev);
  480. b44_link_report(bp);
  481. }
  482. if (bmsr & BMSR_RFAULT)
  483. printk(KERN_WARNING PFX "%s: Remote fault detected in PHY\n",
  484. bp->dev->name);
  485. if (bmsr & BMSR_JCD)
  486. printk(KERN_WARNING PFX "%s: Jabber detected in PHY\n",
  487. bp->dev->name);
  488. }
  489. }
  490. static void b44_timer(unsigned long __opaque)
  491. {
  492. struct b44 *bp = (struct b44 *) __opaque;
  493. spin_lock_irq(&bp->lock);
  494. b44_check_phy(bp);
  495. b44_stats_update(bp);
  496. spin_unlock_irq(&bp->lock);
  497. bp->timer.expires = jiffies + HZ;
  498. add_timer(&bp->timer);
  499. }
  500. static void b44_tx(struct b44 *bp)
  501. {
  502. u32 cur, cons;
  503. cur = br32(bp, B44_DMATX_STAT) & DMATX_STAT_CDMASK;
  504. cur /= sizeof(struct dma_desc);
  505. /* XXX needs updating when NETIF_F_SG is supported */
  506. for (cons = bp->tx_cons; cons != cur; cons = NEXT_TX(cons)) {
  507. struct ring_info *rp = &bp->tx_buffers[cons];
  508. struct sk_buff *skb = rp->skb;
  509. if (unlikely(skb == NULL))
  510. BUG();
  511. pci_unmap_single(bp->pdev,
  512. pci_unmap_addr(rp, mapping),
  513. skb->len,
  514. PCI_DMA_TODEVICE);
  515. rp->skb = NULL;
  516. dev_kfree_skb_irq(skb);
  517. }
  518. bp->tx_cons = cons;
  519. if (netif_queue_stopped(bp->dev) &&
  520. TX_BUFFS_AVAIL(bp) > B44_TX_WAKEUP_THRESH)
  521. netif_wake_queue(bp->dev);
  522. bw32(bp, B44_GPTIMER, 0);
  523. }
  524. /* Works like this. This chip writes a 'struct rx_header" 30 bytes
  525. * before the DMA address you give it. So we allocate 30 more bytes
  526. * for the RX buffer, DMA map all of it, skb_reserve the 30 bytes, then
  527. * point the chip at 30 bytes past where the rx_header will go.
  528. */
  529. static int b44_alloc_rx_skb(struct b44 *bp, int src_idx, u32 dest_idx_unmasked)
  530. {
  531. struct dma_desc *dp;
  532. struct ring_info *src_map, *map;
  533. struct rx_header *rh;
  534. struct sk_buff *skb;
  535. dma_addr_t mapping;
  536. int dest_idx;
  537. u32 ctrl;
  538. src_map = NULL;
  539. if (src_idx >= 0)
  540. src_map = &bp->rx_buffers[src_idx];
  541. dest_idx = dest_idx_unmasked & (B44_RX_RING_SIZE - 1);
  542. map = &bp->rx_buffers[dest_idx];
  543. skb = dev_alloc_skb(RX_PKT_BUF_SZ);
  544. if (skb == NULL)
  545. return -ENOMEM;
  546. mapping = pci_map_single(bp->pdev, skb->data,
  547. RX_PKT_BUF_SZ,
  548. PCI_DMA_FROMDEVICE);
  549. /* Hardware bug work-around, the chip is unable to do PCI DMA
  550. to/from anything above 1GB :-( */
  551. if (mapping + RX_PKT_BUF_SZ > B44_DMA_MASK) {
  552. /* Sigh... */
  553. pci_unmap_single(bp->pdev, mapping, RX_PKT_BUF_SZ,PCI_DMA_FROMDEVICE);
  554. dev_kfree_skb_any(skb);
  555. skb = __dev_alloc_skb(RX_PKT_BUF_SZ,GFP_DMA);
  556. if (skb == NULL)
  557. return -ENOMEM;
  558. mapping = pci_map_single(bp->pdev, skb->data,
  559. RX_PKT_BUF_SZ,
  560. PCI_DMA_FROMDEVICE);
  561. if (mapping + RX_PKT_BUF_SZ > B44_DMA_MASK) {
  562. pci_unmap_single(bp->pdev, mapping, RX_PKT_BUF_SZ,PCI_DMA_FROMDEVICE);
  563. dev_kfree_skb_any(skb);
  564. return -ENOMEM;
  565. }
  566. }
  567. skb->dev = bp->dev;
  568. skb_reserve(skb, bp->rx_offset);
  569. rh = (struct rx_header *)
  570. (skb->data - bp->rx_offset);
  571. rh->len = 0;
  572. rh->flags = 0;
  573. map->skb = skb;
  574. pci_unmap_addr_set(map, mapping, mapping);
  575. if (src_map != NULL)
  576. src_map->skb = NULL;
  577. ctrl = (DESC_CTRL_LEN & (RX_PKT_BUF_SZ - bp->rx_offset));
  578. if (dest_idx == (B44_RX_RING_SIZE - 1))
  579. ctrl |= DESC_CTRL_EOT;
  580. dp = &bp->rx_ring[dest_idx];
  581. dp->ctrl = cpu_to_le32(ctrl);
  582. dp->addr = cpu_to_le32((u32) mapping + bp->rx_offset + bp->dma_offset);
  583. if (bp->flags & B44_FLAG_RX_RING_HACK)
  584. b44_sync_dma_desc_for_device(bp->pdev, bp->rx_ring_dma,
  585. dest_idx * sizeof(dp),
  586. DMA_BIDIRECTIONAL);
  587. return RX_PKT_BUF_SZ;
  588. }
  589. static void b44_recycle_rx(struct b44 *bp, int src_idx, u32 dest_idx_unmasked)
  590. {
  591. struct dma_desc *src_desc, *dest_desc;
  592. struct ring_info *src_map, *dest_map;
  593. struct rx_header *rh;
  594. int dest_idx;
  595. u32 ctrl;
  596. dest_idx = dest_idx_unmasked & (B44_RX_RING_SIZE - 1);
  597. dest_desc = &bp->rx_ring[dest_idx];
  598. dest_map = &bp->rx_buffers[dest_idx];
  599. src_desc = &bp->rx_ring[src_idx];
  600. src_map = &bp->rx_buffers[src_idx];
  601. dest_map->skb = src_map->skb;
  602. rh = (struct rx_header *) src_map->skb->data;
  603. rh->len = 0;
  604. rh->flags = 0;
  605. pci_unmap_addr_set(dest_map, mapping,
  606. pci_unmap_addr(src_map, mapping));
  607. if (bp->flags & B44_FLAG_RX_RING_HACK)
  608. b44_sync_dma_desc_for_cpu(bp->pdev, bp->rx_ring_dma,
  609. src_idx * sizeof(src_desc),
  610. DMA_BIDIRECTIONAL);
  611. ctrl = src_desc->ctrl;
  612. if (dest_idx == (B44_RX_RING_SIZE - 1))
  613. ctrl |= cpu_to_le32(DESC_CTRL_EOT);
  614. else
  615. ctrl &= cpu_to_le32(~DESC_CTRL_EOT);
  616. dest_desc->ctrl = ctrl;
  617. dest_desc->addr = src_desc->addr;
  618. src_map->skb = NULL;
  619. if (bp->flags & B44_FLAG_RX_RING_HACK)
  620. b44_sync_dma_desc_for_device(bp->pdev, bp->rx_ring_dma,
  621. dest_idx * sizeof(dest_desc),
  622. DMA_BIDIRECTIONAL);
  623. pci_dma_sync_single_for_device(bp->pdev, src_desc->addr,
  624. RX_PKT_BUF_SZ,
  625. PCI_DMA_FROMDEVICE);
  626. }
  627. static int b44_rx(struct b44 *bp, int budget)
  628. {
  629. int received;
  630. u32 cons, prod;
  631. received = 0;
  632. prod = br32(bp, B44_DMARX_STAT) & DMARX_STAT_CDMASK;
  633. prod /= sizeof(struct dma_desc);
  634. cons = bp->rx_cons;
  635. while (cons != prod && budget > 0) {
  636. struct ring_info *rp = &bp->rx_buffers[cons];
  637. struct sk_buff *skb = rp->skb;
  638. dma_addr_t map = pci_unmap_addr(rp, mapping);
  639. struct rx_header *rh;
  640. u16 len;
  641. pci_dma_sync_single_for_cpu(bp->pdev, map,
  642. RX_PKT_BUF_SZ,
  643. PCI_DMA_FROMDEVICE);
  644. rh = (struct rx_header *) skb->data;
  645. len = cpu_to_le16(rh->len);
  646. if ((len > (RX_PKT_BUF_SZ - bp->rx_offset)) ||
  647. (rh->flags & cpu_to_le16(RX_FLAG_ERRORS))) {
  648. drop_it:
  649. b44_recycle_rx(bp, cons, bp->rx_prod);
  650. drop_it_no_recycle:
  651. bp->stats.rx_dropped++;
  652. goto next_pkt;
  653. }
  654. if (len == 0) {
  655. int i = 0;
  656. do {
  657. udelay(2);
  658. barrier();
  659. len = cpu_to_le16(rh->len);
  660. } while (len == 0 && i++ < 5);
  661. if (len == 0)
  662. goto drop_it;
  663. }
  664. /* Omit CRC. */
  665. len -= 4;
  666. if (len > RX_COPY_THRESHOLD) {
  667. int skb_size;
  668. skb_size = b44_alloc_rx_skb(bp, cons, bp->rx_prod);
  669. if (skb_size < 0)
  670. goto drop_it;
  671. pci_unmap_single(bp->pdev, map,
  672. skb_size, PCI_DMA_FROMDEVICE);
  673. /* Leave out rx_header */
  674. skb_put(skb, len+bp->rx_offset);
  675. skb_pull(skb,bp->rx_offset);
  676. } else {
  677. struct sk_buff *copy_skb;
  678. b44_recycle_rx(bp, cons, bp->rx_prod);
  679. copy_skb = dev_alloc_skb(len + 2);
  680. if (copy_skb == NULL)
  681. goto drop_it_no_recycle;
  682. copy_skb->dev = bp->dev;
  683. skb_reserve(copy_skb, 2);
  684. skb_put(copy_skb, len);
  685. /* DMA sync done above, copy just the actual packet */
  686. memcpy(copy_skb->data, skb->data+bp->rx_offset, len);
  687. skb = copy_skb;
  688. }
  689. skb->ip_summed = CHECKSUM_NONE;
  690. skb->protocol = eth_type_trans(skb, bp->dev);
  691. netif_receive_skb(skb);
  692. bp->dev->last_rx = jiffies;
  693. received++;
  694. budget--;
  695. next_pkt:
  696. bp->rx_prod = (bp->rx_prod + 1) &
  697. (B44_RX_RING_SIZE - 1);
  698. cons = (cons + 1) & (B44_RX_RING_SIZE - 1);
  699. }
  700. bp->rx_cons = cons;
  701. bw32(bp, B44_DMARX_PTR, cons * sizeof(struct dma_desc));
  702. return received;
  703. }
  704. static int b44_poll(struct net_device *netdev, int *budget)
  705. {
  706. struct b44 *bp = netdev_priv(netdev);
  707. int done;
  708. spin_lock_irq(&bp->lock);
  709. if (bp->istat & (ISTAT_TX | ISTAT_TO)) {
  710. /* spin_lock(&bp->tx_lock); */
  711. b44_tx(bp);
  712. /* spin_unlock(&bp->tx_lock); */
  713. }
  714. spin_unlock_irq(&bp->lock);
  715. done = 1;
  716. if (bp->istat & ISTAT_RX) {
  717. int orig_budget = *budget;
  718. int work_done;
  719. if (orig_budget > netdev->quota)
  720. orig_budget = netdev->quota;
  721. work_done = b44_rx(bp, orig_budget);
  722. *budget -= work_done;
  723. netdev->quota -= work_done;
  724. if (work_done >= orig_budget)
  725. done = 0;
  726. }
  727. if (bp->istat & ISTAT_ERRORS) {
  728. spin_lock_irq(&bp->lock);
  729. b44_halt(bp);
  730. b44_init_rings(bp);
  731. b44_init_hw(bp);
  732. netif_wake_queue(bp->dev);
  733. spin_unlock_irq(&bp->lock);
  734. done = 1;
  735. }
  736. if (done) {
  737. netif_rx_complete(netdev);
  738. b44_enable_ints(bp);
  739. }
  740. return (done ? 0 : 1);
  741. }
  742. static irqreturn_t b44_interrupt(int irq, void *dev_id, struct pt_regs *regs)
  743. {
  744. struct net_device *dev = dev_id;
  745. struct b44 *bp = netdev_priv(dev);
  746. u32 istat, imask;
  747. int handled = 0;
  748. spin_lock(&bp->lock);
  749. istat = br32(bp, B44_ISTAT);
  750. imask = br32(bp, B44_IMASK);
  751. /* ??? What the fuck is the purpose of the interrupt mask
  752. * ??? register if we have to mask it out by hand anyways?
  753. */
  754. istat &= imask;
  755. if (istat) {
  756. handled = 1;
  757. if (unlikely(!netif_running(dev))) {
  758. printk(KERN_INFO "%s: late interrupt.\n", dev->name);
  759. goto irq_ack;
  760. }
  761. if (netif_rx_schedule_prep(dev)) {
  762. /* NOTE: These writes are posted by the readback of
  763. * the ISTAT register below.
  764. */
  765. bp->istat = istat;
  766. __b44_disable_ints(bp);
  767. __netif_rx_schedule(dev);
  768. } else {
  769. printk(KERN_ERR PFX "%s: Error, poll already scheduled\n",
  770. dev->name);
  771. }
  772. irq_ack:
  773. bw32(bp, B44_ISTAT, istat);
  774. br32(bp, B44_ISTAT);
  775. }
  776. spin_unlock(&bp->lock);
  777. return IRQ_RETVAL(handled);
  778. }
  779. static void b44_tx_timeout(struct net_device *dev)
  780. {
  781. struct b44 *bp = netdev_priv(dev);
  782. printk(KERN_ERR PFX "%s: transmit timed out, resetting\n",
  783. dev->name);
  784. spin_lock_irq(&bp->lock);
  785. b44_halt(bp);
  786. b44_init_rings(bp);
  787. b44_init_hw(bp);
  788. spin_unlock_irq(&bp->lock);
  789. b44_enable_ints(bp);
  790. netif_wake_queue(dev);
  791. }
  792. static int b44_start_xmit(struct sk_buff *skb, struct net_device *dev)
  793. {
  794. struct b44 *bp = netdev_priv(dev);
  795. struct sk_buff *bounce_skb;
  796. int rc = NETDEV_TX_OK;
  797. dma_addr_t mapping;
  798. u32 len, entry, ctrl;
  799. len = skb->len;
  800. spin_lock_irq(&bp->lock);
  801. /* This is a hard error, log it. */
  802. if (unlikely(TX_BUFFS_AVAIL(bp) < 1)) {
  803. netif_stop_queue(dev);
  804. printk(KERN_ERR PFX "%s: BUG! Tx Ring full when queue awake!\n",
  805. dev->name);
  806. goto err_out;
  807. }
  808. mapping = pci_map_single(bp->pdev, skb->data, len, PCI_DMA_TODEVICE);
  809. if (mapping + len > B44_DMA_MASK) {
  810. /* Chip can't handle DMA to/from >1GB, use bounce buffer */
  811. pci_unmap_single(bp->pdev, mapping, len, PCI_DMA_TODEVICE);
  812. bounce_skb = __dev_alloc_skb(TX_PKT_BUF_SZ,
  813. GFP_ATOMIC|GFP_DMA);
  814. if (!bounce_skb)
  815. goto err_out;
  816. mapping = pci_map_single(bp->pdev, bounce_skb->data,
  817. len, PCI_DMA_TODEVICE);
  818. if (mapping + len > B44_DMA_MASK) {
  819. pci_unmap_single(bp->pdev, mapping,
  820. len, PCI_DMA_TODEVICE);
  821. dev_kfree_skb_any(bounce_skb);
  822. goto err_out;
  823. }
  824. memcpy(skb_put(bounce_skb, len), skb->data, skb->len);
  825. dev_kfree_skb_any(skb);
  826. skb = bounce_skb;
  827. }
  828. entry = bp->tx_prod;
  829. bp->tx_buffers[entry].skb = skb;
  830. pci_unmap_addr_set(&bp->tx_buffers[entry], mapping, mapping);
  831. ctrl = (len & DESC_CTRL_LEN);
  832. ctrl |= DESC_CTRL_IOC | DESC_CTRL_SOF | DESC_CTRL_EOF;
  833. if (entry == (B44_TX_RING_SIZE - 1))
  834. ctrl |= DESC_CTRL_EOT;
  835. bp->tx_ring[entry].ctrl = cpu_to_le32(ctrl);
  836. bp->tx_ring[entry].addr = cpu_to_le32((u32) mapping+bp->dma_offset);
  837. if (bp->flags & B44_FLAG_TX_RING_HACK)
  838. b44_sync_dma_desc_for_device(bp->pdev, bp->tx_ring_dma,
  839. entry * sizeof(bp->tx_ring[0]),
  840. DMA_TO_DEVICE);
  841. entry = NEXT_TX(entry);
  842. bp->tx_prod = entry;
  843. wmb();
  844. bw32(bp, B44_DMATX_PTR, entry * sizeof(struct dma_desc));
  845. if (bp->flags & B44_FLAG_BUGGY_TXPTR)
  846. bw32(bp, B44_DMATX_PTR, entry * sizeof(struct dma_desc));
  847. if (bp->flags & B44_FLAG_REORDER_BUG)
  848. br32(bp, B44_DMATX_PTR);
  849. if (TX_BUFFS_AVAIL(bp) < 1)
  850. netif_stop_queue(dev);
  851. dev->trans_start = jiffies;
  852. out_unlock:
  853. spin_unlock_irq(&bp->lock);
  854. return rc;
  855. err_out:
  856. rc = NETDEV_TX_BUSY;
  857. goto out_unlock;
  858. }
  859. static int b44_change_mtu(struct net_device *dev, int new_mtu)
  860. {
  861. struct b44 *bp = netdev_priv(dev);
  862. if (new_mtu < B44_MIN_MTU || new_mtu > B44_MAX_MTU)
  863. return -EINVAL;
  864. if (!netif_running(dev)) {
  865. /* We'll just catch it later when the
  866. * device is up'd.
  867. */
  868. dev->mtu = new_mtu;
  869. return 0;
  870. }
  871. spin_lock_irq(&bp->lock);
  872. b44_halt(bp);
  873. dev->mtu = new_mtu;
  874. b44_init_rings(bp);
  875. b44_init_hw(bp);
  876. spin_unlock_irq(&bp->lock);
  877. b44_enable_ints(bp);
  878. return 0;
  879. }
  880. /* Free up pending packets in all rx/tx rings.
  881. *
  882. * The chip has been shut down and the driver detached from
  883. * the networking, so no interrupts or new tx packets will
  884. * end up in the driver. bp->lock is not held and we are not
  885. * in an interrupt context and thus may sleep.
  886. */
  887. static void b44_free_rings(struct b44 *bp)
  888. {
  889. struct ring_info *rp;
  890. int i;
  891. for (i = 0; i < B44_RX_RING_SIZE; i++) {
  892. rp = &bp->rx_buffers[i];
  893. if (rp->skb == NULL)
  894. continue;
  895. pci_unmap_single(bp->pdev,
  896. pci_unmap_addr(rp, mapping),
  897. RX_PKT_BUF_SZ,
  898. PCI_DMA_FROMDEVICE);
  899. dev_kfree_skb_any(rp->skb);
  900. rp->skb = NULL;
  901. }
  902. /* XXX needs changes once NETIF_F_SG is set... */
  903. for (i = 0; i < B44_TX_RING_SIZE; i++) {
  904. rp = &bp->tx_buffers[i];
  905. if (rp->skb == NULL)
  906. continue;
  907. pci_unmap_single(bp->pdev,
  908. pci_unmap_addr(rp, mapping),
  909. rp->skb->len,
  910. PCI_DMA_TODEVICE);
  911. dev_kfree_skb_any(rp->skb);
  912. rp->skb = NULL;
  913. }
  914. }
  915. /* Initialize tx/rx rings for packet processing.
  916. *
  917. * The chip has been shut down and the driver detached from
  918. * the networking, so no interrupts or new tx packets will
  919. * end up in the driver.
  920. */
  921. static void b44_init_rings(struct b44 *bp)
  922. {
  923. int i;
  924. b44_free_rings(bp);
  925. memset(bp->rx_ring, 0, B44_RX_RING_BYTES);
  926. memset(bp->tx_ring, 0, B44_TX_RING_BYTES);
  927. if (bp->flags & B44_FLAG_RX_RING_HACK)
  928. dma_sync_single_for_device(&bp->pdev->dev, bp->rx_ring_dma,
  929. DMA_TABLE_BYTES,
  930. PCI_DMA_BIDIRECTIONAL);
  931. if (bp->flags & B44_FLAG_TX_RING_HACK)
  932. dma_sync_single_for_device(&bp->pdev->dev, bp->tx_ring_dma,
  933. DMA_TABLE_BYTES,
  934. PCI_DMA_TODEVICE);
  935. for (i = 0; i < bp->rx_pending; i++) {
  936. if (b44_alloc_rx_skb(bp, -1, i) < 0)
  937. break;
  938. }
  939. }
  940. /*
  941. * Must not be invoked with interrupt sources disabled and
  942. * the hardware shutdown down.
  943. */
  944. static void b44_free_consistent(struct b44 *bp)
  945. {
  946. kfree(bp->rx_buffers);
  947. bp->rx_buffers = NULL;
  948. kfree(bp->tx_buffers);
  949. bp->tx_buffers = NULL;
  950. if (bp->rx_ring) {
  951. if (bp->flags & B44_FLAG_RX_RING_HACK) {
  952. dma_unmap_single(&bp->pdev->dev, bp->rx_ring_dma,
  953. DMA_TABLE_BYTES,
  954. DMA_BIDIRECTIONAL);
  955. kfree(bp->rx_ring);
  956. } else
  957. pci_free_consistent(bp->pdev, DMA_TABLE_BYTES,
  958. bp->rx_ring, bp->rx_ring_dma);
  959. bp->rx_ring = NULL;
  960. bp->flags &= ~B44_FLAG_RX_RING_HACK;
  961. }
  962. if (bp->tx_ring) {
  963. if (bp->flags & B44_FLAG_TX_RING_HACK) {
  964. dma_unmap_single(&bp->pdev->dev, bp->tx_ring_dma,
  965. DMA_TABLE_BYTES,
  966. DMA_TO_DEVICE);
  967. kfree(bp->tx_ring);
  968. } else
  969. pci_free_consistent(bp->pdev, DMA_TABLE_BYTES,
  970. bp->tx_ring, bp->tx_ring_dma);
  971. bp->tx_ring = NULL;
  972. bp->flags &= ~B44_FLAG_TX_RING_HACK;
  973. }
  974. }
  975. /*
  976. * Must not be invoked with interrupt sources disabled and
  977. * the hardware shutdown down. Can sleep.
  978. */
  979. static int b44_alloc_consistent(struct b44 *bp)
  980. {
  981. int size;
  982. size = B44_RX_RING_SIZE * sizeof(struct ring_info);
  983. bp->rx_buffers = kzalloc(size, GFP_KERNEL);
  984. if (!bp->rx_buffers)
  985. goto out_err;
  986. size = B44_TX_RING_SIZE * sizeof(struct ring_info);
  987. bp->tx_buffers = kzalloc(size, GFP_KERNEL);
  988. if (!bp->tx_buffers)
  989. goto out_err;
  990. size = DMA_TABLE_BYTES;
  991. bp->rx_ring = pci_alloc_consistent(bp->pdev, size, &bp->rx_ring_dma);
  992. if (!bp->rx_ring) {
  993. /* Allocation may have failed due to pci_alloc_consistent
  994. insisting on use of GFP_DMA, which is more restrictive
  995. than necessary... */
  996. struct dma_desc *rx_ring;
  997. dma_addr_t rx_ring_dma;
  998. rx_ring = kzalloc(size, GFP_KERNEL);
  999. if (!rx_ring)
  1000. goto out_err;
  1001. rx_ring_dma = dma_map_single(&bp->pdev->dev, rx_ring,
  1002. DMA_TABLE_BYTES,
  1003. DMA_BIDIRECTIONAL);
  1004. if (rx_ring_dma + size > B44_DMA_MASK) {
  1005. kfree(rx_ring);
  1006. goto out_err;
  1007. }
  1008. bp->rx_ring = rx_ring;
  1009. bp->rx_ring_dma = rx_ring_dma;
  1010. bp->flags |= B44_FLAG_RX_RING_HACK;
  1011. }
  1012. bp->tx_ring = pci_alloc_consistent(bp->pdev, size, &bp->tx_ring_dma);
  1013. if (!bp->tx_ring) {
  1014. /* Allocation may have failed due to pci_alloc_consistent
  1015. insisting on use of GFP_DMA, which is more restrictive
  1016. than necessary... */
  1017. struct dma_desc *tx_ring;
  1018. dma_addr_t tx_ring_dma;
  1019. tx_ring = kzalloc(size, GFP_KERNEL);
  1020. if (!tx_ring)
  1021. goto out_err;
  1022. tx_ring_dma = dma_map_single(&bp->pdev->dev, tx_ring,
  1023. DMA_TABLE_BYTES,
  1024. DMA_TO_DEVICE);
  1025. if (tx_ring_dma + size > B44_DMA_MASK) {
  1026. kfree(tx_ring);
  1027. goto out_err;
  1028. }
  1029. bp->tx_ring = tx_ring;
  1030. bp->tx_ring_dma = tx_ring_dma;
  1031. bp->flags |= B44_FLAG_TX_RING_HACK;
  1032. }
  1033. return 0;
  1034. out_err:
  1035. b44_free_consistent(bp);
  1036. return -ENOMEM;
  1037. }
  1038. /* bp->lock is held. */
  1039. static void b44_clear_stats(struct b44 *bp)
  1040. {
  1041. unsigned long reg;
  1042. bw32(bp, B44_MIB_CTRL, MIB_CTRL_CLR_ON_READ);
  1043. for (reg = B44_TX_GOOD_O; reg <= B44_TX_PAUSE; reg += 4UL)
  1044. br32(bp, reg);
  1045. for (reg = B44_RX_GOOD_O; reg <= B44_RX_NPAUSE; reg += 4UL)
  1046. br32(bp, reg);
  1047. }
  1048. /* bp->lock is held. */
  1049. static void b44_chip_reset(struct b44 *bp)
  1050. {
  1051. if (ssb_is_core_up(bp)) {
  1052. bw32(bp, B44_RCV_LAZY, 0);
  1053. bw32(bp, B44_ENET_CTRL, ENET_CTRL_DISABLE);
  1054. b44_wait_bit(bp, B44_ENET_CTRL, ENET_CTRL_DISABLE, 100, 1);
  1055. bw32(bp, B44_DMATX_CTRL, 0);
  1056. bp->tx_prod = bp->tx_cons = 0;
  1057. if (br32(bp, B44_DMARX_STAT) & DMARX_STAT_EMASK) {
  1058. b44_wait_bit(bp, B44_DMARX_STAT, DMARX_STAT_SIDLE,
  1059. 100, 0);
  1060. }
  1061. bw32(bp, B44_DMARX_CTRL, 0);
  1062. bp->rx_prod = bp->rx_cons = 0;
  1063. } else {
  1064. ssb_pci_setup(bp, (bp->core_unit == 0 ?
  1065. SBINTVEC_ENET0 :
  1066. SBINTVEC_ENET1));
  1067. }
  1068. ssb_core_reset(bp);
  1069. b44_clear_stats(bp);
  1070. /* Make PHY accessible. */
  1071. bw32(bp, B44_MDIO_CTRL, (MDIO_CTRL_PREAMBLE |
  1072. (0x0d & MDIO_CTRL_MAXF_MASK)));
  1073. br32(bp, B44_MDIO_CTRL);
  1074. if (!(br32(bp, B44_DEVCTRL) & DEVCTRL_IPP)) {
  1075. bw32(bp, B44_ENET_CTRL, ENET_CTRL_EPSEL);
  1076. br32(bp, B44_ENET_CTRL);
  1077. bp->flags &= ~B44_FLAG_INTERNAL_PHY;
  1078. } else {
  1079. u32 val = br32(bp, B44_DEVCTRL);
  1080. if (val & DEVCTRL_EPR) {
  1081. bw32(bp, B44_DEVCTRL, (val & ~DEVCTRL_EPR));
  1082. br32(bp, B44_DEVCTRL);
  1083. udelay(100);
  1084. }
  1085. bp->flags |= B44_FLAG_INTERNAL_PHY;
  1086. }
  1087. }
  1088. /* bp->lock is held. */
  1089. static void b44_halt(struct b44 *bp)
  1090. {
  1091. b44_disable_ints(bp);
  1092. b44_chip_reset(bp);
  1093. }
  1094. /* bp->lock is held. */
  1095. static void __b44_set_mac_addr(struct b44 *bp)
  1096. {
  1097. bw32(bp, B44_CAM_CTRL, 0);
  1098. if (!(bp->dev->flags & IFF_PROMISC)) {
  1099. u32 val;
  1100. __b44_cam_write(bp, bp->dev->dev_addr, 0);
  1101. val = br32(bp, B44_CAM_CTRL);
  1102. bw32(bp, B44_CAM_CTRL, val | CAM_CTRL_ENABLE);
  1103. }
  1104. }
  1105. static int b44_set_mac_addr(struct net_device *dev, void *p)
  1106. {
  1107. struct b44 *bp = netdev_priv(dev);
  1108. struct sockaddr *addr = p;
  1109. if (netif_running(dev))
  1110. return -EBUSY;
  1111. memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
  1112. spin_lock_irq(&bp->lock);
  1113. __b44_set_mac_addr(bp);
  1114. spin_unlock_irq(&bp->lock);
  1115. return 0;
  1116. }
  1117. /* Called at device open time to get the chip ready for
  1118. * packet processing. Invoked with bp->lock held.
  1119. */
  1120. static void __b44_set_rx_mode(struct net_device *);
  1121. static void b44_init_hw(struct b44 *bp)
  1122. {
  1123. u32 val;
  1124. b44_chip_reset(bp);
  1125. b44_phy_reset(bp);
  1126. b44_setup_phy(bp);
  1127. /* Enable CRC32, set proper LED modes and power on PHY */
  1128. bw32(bp, B44_MAC_CTRL, MAC_CTRL_CRC32_ENAB | MAC_CTRL_PHY_LEDCTRL);
  1129. bw32(bp, B44_RCV_LAZY, (1 << RCV_LAZY_FC_SHIFT));
  1130. /* This sets the MAC address too. */
  1131. __b44_set_rx_mode(bp->dev);
  1132. /* MTU + eth header + possible VLAN tag + struct rx_header */
  1133. bw32(bp, B44_RXMAXLEN, bp->dev->mtu + ETH_HLEN + 8 + RX_HEADER_LEN);
  1134. bw32(bp, B44_TXMAXLEN, bp->dev->mtu + ETH_HLEN + 8 + RX_HEADER_LEN);
  1135. bw32(bp, B44_TX_WMARK, 56); /* XXX magic */
  1136. bw32(bp, B44_DMATX_CTRL, DMATX_CTRL_ENABLE);
  1137. bw32(bp, B44_DMATX_ADDR, bp->tx_ring_dma + bp->dma_offset);
  1138. bw32(bp, B44_DMARX_CTRL, (DMARX_CTRL_ENABLE |
  1139. (bp->rx_offset << DMARX_CTRL_ROSHIFT)));
  1140. bw32(bp, B44_DMARX_ADDR, bp->rx_ring_dma + bp->dma_offset);
  1141. bw32(bp, B44_DMARX_PTR, bp->rx_pending);
  1142. bp->rx_prod = bp->rx_pending;
  1143. bw32(bp, B44_MIB_CTRL, MIB_CTRL_CLR_ON_READ);
  1144. val = br32(bp, B44_ENET_CTRL);
  1145. bw32(bp, B44_ENET_CTRL, (val | ENET_CTRL_ENABLE));
  1146. }
  1147. static int b44_open(struct net_device *dev)
  1148. {
  1149. struct b44 *bp = netdev_priv(dev);
  1150. int err;
  1151. err = b44_alloc_consistent(bp);
  1152. if (err)
  1153. goto out;
  1154. b44_init_rings(bp);
  1155. b44_init_hw(bp);
  1156. netif_carrier_off(dev);
  1157. b44_check_phy(bp);
  1158. err = request_irq(dev->irq, b44_interrupt, SA_SHIRQ, dev->name, dev);
  1159. if (unlikely(err < 0)) {
  1160. b44_chip_reset(bp);
  1161. b44_free_rings(bp);
  1162. b44_free_consistent(bp);
  1163. goto out;
  1164. }
  1165. init_timer(&bp->timer);
  1166. bp->timer.expires = jiffies + HZ;
  1167. bp->timer.data = (unsigned long) bp;
  1168. bp->timer.function = b44_timer;
  1169. add_timer(&bp->timer);
  1170. b44_enable_ints(bp);
  1171. out:
  1172. return err;
  1173. }
  1174. #if 0
  1175. /*static*/ void b44_dump_state(struct b44 *bp)
  1176. {
  1177. u32 val32, val32_2, val32_3, val32_4, val32_5;
  1178. u16 val16;
  1179. pci_read_config_word(bp->pdev, PCI_STATUS, &val16);
  1180. printk("DEBUG: PCI status [%04x] \n", val16);
  1181. }
  1182. #endif
  1183. #ifdef CONFIG_NET_POLL_CONTROLLER
  1184. /*
  1185. * Polling receive - used by netconsole and other diagnostic tools
  1186. * to allow network i/o with interrupts disabled.
  1187. */
  1188. static void b44_poll_controller(struct net_device *dev)
  1189. {
  1190. disable_irq(dev->irq);
  1191. b44_interrupt(dev->irq, dev, NULL);
  1192. enable_irq(dev->irq);
  1193. }
  1194. #endif
  1195. static int b44_close(struct net_device *dev)
  1196. {
  1197. struct b44 *bp = netdev_priv(dev);
  1198. netif_stop_queue(dev);
  1199. netif_poll_disable(dev);
  1200. del_timer_sync(&bp->timer);
  1201. spin_lock_irq(&bp->lock);
  1202. #if 0
  1203. b44_dump_state(bp);
  1204. #endif
  1205. b44_halt(bp);
  1206. b44_free_rings(bp);
  1207. netif_carrier_off(bp->dev);
  1208. spin_unlock_irq(&bp->lock);
  1209. free_irq(dev->irq, dev);
  1210. netif_poll_enable(dev);
  1211. b44_free_consistent(bp);
  1212. return 0;
  1213. }
  1214. static struct net_device_stats *b44_get_stats(struct net_device *dev)
  1215. {
  1216. struct b44 *bp = netdev_priv(dev);
  1217. struct net_device_stats *nstat = &bp->stats;
  1218. struct b44_hw_stats *hwstat = &bp->hw_stats;
  1219. /* Convert HW stats into netdevice stats. */
  1220. nstat->rx_packets = hwstat->rx_pkts;
  1221. nstat->tx_packets = hwstat->tx_pkts;
  1222. nstat->rx_bytes = hwstat->rx_octets;
  1223. nstat->tx_bytes = hwstat->tx_octets;
  1224. nstat->tx_errors = (hwstat->tx_jabber_pkts +
  1225. hwstat->tx_oversize_pkts +
  1226. hwstat->tx_underruns +
  1227. hwstat->tx_excessive_cols +
  1228. hwstat->tx_late_cols);
  1229. nstat->multicast = hwstat->tx_multicast_pkts;
  1230. nstat->collisions = hwstat->tx_total_cols;
  1231. nstat->rx_length_errors = (hwstat->rx_oversize_pkts +
  1232. hwstat->rx_undersize);
  1233. nstat->rx_over_errors = hwstat->rx_missed_pkts;
  1234. nstat->rx_frame_errors = hwstat->rx_align_errs;
  1235. nstat->rx_crc_errors = hwstat->rx_crc_errs;
  1236. nstat->rx_errors = (hwstat->rx_jabber_pkts +
  1237. hwstat->rx_oversize_pkts +
  1238. hwstat->rx_missed_pkts +
  1239. hwstat->rx_crc_align_errs +
  1240. hwstat->rx_undersize +
  1241. hwstat->rx_crc_errs +
  1242. hwstat->rx_align_errs +
  1243. hwstat->rx_symbol_errs);
  1244. nstat->tx_aborted_errors = hwstat->tx_underruns;
  1245. #if 0
  1246. /* Carrier lost counter seems to be broken for some devices */
  1247. nstat->tx_carrier_errors = hwstat->tx_carrier_lost;
  1248. #endif
  1249. return nstat;
  1250. }
  1251. static int __b44_load_mcast(struct b44 *bp, struct net_device *dev)
  1252. {
  1253. struct dev_mc_list *mclist;
  1254. int i, num_ents;
  1255. num_ents = min_t(int, dev->mc_count, B44_MCAST_TABLE_SIZE);
  1256. mclist = dev->mc_list;
  1257. for (i = 0; mclist && i < num_ents; i++, mclist = mclist->next) {
  1258. __b44_cam_write(bp, mclist->dmi_addr, i + 1);
  1259. }
  1260. return i+1;
  1261. }
  1262. static void __b44_set_rx_mode(struct net_device *dev)
  1263. {
  1264. struct b44 *bp = netdev_priv(dev);
  1265. u32 val;
  1266. val = br32(bp, B44_RXCONFIG);
  1267. val &= ~(RXCONFIG_PROMISC | RXCONFIG_ALLMULTI);
  1268. if (dev->flags & IFF_PROMISC) {
  1269. val |= RXCONFIG_PROMISC;
  1270. bw32(bp, B44_RXCONFIG, val);
  1271. } else {
  1272. unsigned char zero[6] = {0, 0, 0, 0, 0, 0};
  1273. int i = 0;
  1274. __b44_set_mac_addr(bp);
  1275. if (dev->flags & IFF_ALLMULTI)
  1276. val |= RXCONFIG_ALLMULTI;
  1277. else
  1278. i = __b44_load_mcast(bp, dev);
  1279. for (; i < 64; i++) {
  1280. __b44_cam_write(bp, zero, i);
  1281. }
  1282. bw32(bp, B44_RXCONFIG, val);
  1283. val = br32(bp, B44_CAM_CTRL);
  1284. bw32(bp, B44_CAM_CTRL, val | CAM_CTRL_ENABLE);
  1285. }
  1286. }
  1287. static void b44_set_rx_mode(struct net_device *dev)
  1288. {
  1289. struct b44 *bp = netdev_priv(dev);
  1290. spin_lock_irq(&bp->lock);
  1291. __b44_set_rx_mode(dev);
  1292. spin_unlock_irq(&bp->lock);
  1293. }
  1294. static u32 b44_get_msglevel(struct net_device *dev)
  1295. {
  1296. struct b44 *bp = netdev_priv(dev);
  1297. return bp->msg_enable;
  1298. }
  1299. static void b44_set_msglevel(struct net_device *dev, u32 value)
  1300. {
  1301. struct b44 *bp = netdev_priv(dev);
  1302. bp->msg_enable = value;
  1303. }
  1304. static void b44_get_drvinfo (struct net_device *dev, struct ethtool_drvinfo *info)
  1305. {
  1306. struct b44 *bp = netdev_priv(dev);
  1307. struct pci_dev *pci_dev = bp->pdev;
  1308. strcpy (info->driver, DRV_MODULE_NAME);
  1309. strcpy (info->version, DRV_MODULE_VERSION);
  1310. strcpy (info->bus_info, pci_name(pci_dev));
  1311. }
  1312. static int b44_nway_reset(struct net_device *dev)
  1313. {
  1314. struct b44 *bp = netdev_priv(dev);
  1315. u32 bmcr;
  1316. int r;
  1317. spin_lock_irq(&bp->lock);
  1318. b44_readphy(bp, MII_BMCR, &bmcr);
  1319. b44_readphy(bp, MII_BMCR, &bmcr);
  1320. r = -EINVAL;
  1321. if (bmcr & BMCR_ANENABLE) {
  1322. b44_writephy(bp, MII_BMCR,
  1323. bmcr | BMCR_ANRESTART);
  1324. r = 0;
  1325. }
  1326. spin_unlock_irq(&bp->lock);
  1327. return r;
  1328. }
  1329. static int b44_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  1330. {
  1331. struct b44 *bp = netdev_priv(dev);
  1332. if (!netif_running(dev))
  1333. return -EAGAIN;
  1334. cmd->supported = (SUPPORTED_Autoneg);
  1335. cmd->supported |= (SUPPORTED_100baseT_Half |
  1336. SUPPORTED_100baseT_Full |
  1337. SUPPORTED_10baseT_Half |
  1338. SUPPORTED_10baseT_Full |
  1339. SUPPORTED_MII);
  1340. cmd->advertising = 0;
  1341. if (bp->flags & B44_FLAG_ADV_10HALF)
  1342. cmd->advertising |= ADVERTISED_10baseT_Half;
  1343. if (bp->flags & B44_FLAG_ADV_10FULL)
  1344. cmd->advertising |= ADVERTISED_10baseT_Full;
  1345. if (bp->flags & B44_FLAG_ADV_100HALF)
  1346. cmd->advertising |= ADVERTISED_100baseT_Half;
  1347. if (bp->flags & B44_FLAG_ADV_100FULL)
  1348. cmd->advertising |= ADVERTISED_100baseT_Full;
  1349. cmd->advertising |= ADVERTISED_Pause | ADVERTISED_Asym_Pause;
  1350. cmd->speed = (bp->flags & B44_FLAG_100_BASE_T) ?
  1351. SPEED_100 : SPEED_10;
  1352. cmd->duplex = (bp->flags & B44_FLAG_FULL_DUPLEX) ?
  1353. DUPLEX_FULL : DUPLEX_HALF;
  1354. cmd->port = 0;
  1355. cmd->phy_address = bp->phy_addr;
  1356. cmd->transceiver = (bp->flags & B44_FLAG_INTERNAL_PHY) ?
  1357. XCVR_INTERNAL : XCVR_EXTERNAL;
  1358. cmd->autoneg = (bp->flags & B44_FLAG_FORCE_LINK) ?
  1359. AUTONEG_DISABLE : AUTONEG_ENABLE;
  1360. cmd->maxtxpkt = 0;
  1361. cmd->maxrxpkt = 0;
  1362. return 0;
  1363. }
  1364. static int b44_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  1365. {
  1366. struct b44 *bp = netdev_priv(dev);
  1367. if (!netif_running(dev))
  1368. return -EAGAIN;
  1369. /* We do not support gigabit. */
  1370. if (cmd->autoneg == AUTONEG_ENABLE) {
  1371. if (cmd->advertising &
  1372. (ADVERTISED_1000baseT_Half |
  1373. ADVERTISED_1000baseT_Full))
  1374. return -EINVAL;
  1375. } else if ((cmd->speed != SPEED_100 &&
  1376. cmd->speed != SPEED_10) ||
  1377. (cmd->duplex != DUPLEX_HALF &&
  1378. cmd->duplex != DUPLEX_FULL)) {
  1379. return -EINVAL;
  1380. }
  1381. spin_lock_irq(&bp->lock);
  1382. if (cmd->autoneg == AUTONEG_ENABLE) {
  1383. bp->flags &= ~B44_FLAG_FORCE_LINK;
  1384. bp->flags &= ~(B44_FLAG_ADV_10HALF |
  1385. B44_FLAG_ADV_10FULL |
  1386. B44_FLAG_ADV_100HALF |
  1387. B44_FLAG_ADV_100FULL);
  1388. if (cmd->advertising & ADVERTISE_10HALF)
  1389. bp->flags |= B44_FLAG_ADV_10HALF;
  1390. if (cmd->advertising & ADVERTISE_10FULL)
  1391. bp->flags |= B44_FLAG_ADV_10FULL;
  1392. if (cmd->advertising & ADVERTISE_100HALF)
  1393. bp->flags |= B44_FLAG_ADV_100HALF;
  1394. if (cmd->advertising & ADVERTISE_100FULL)
  1395. bp->flags |= B44_FLAG_ADV_100FULL;
  1396. } else {
  1397. bp->flags |= B44_FLAG_FORCE_LINK;
  1398. if (cmd->speed == SPEED_100)
  1399. bp->flags |= B44_FLAG_100_BASE_T;
  1400. if (cmd->duplex == DUPLEX_FULL)
  1401. bp->flags |= B44_FLAG_FULL_DUPLEX;
  1402. }
  1403. b44_setup_phy(bp);
  1404. spin_unlock_irq(&bp->lock);
  1405. return 0;
  1406. }
  1407. static void b44_get_ringparam(struct net_device *dev,
  1408. struct ethtool_ringparam *ering)
  1409. {
  1410. struct b44 *bp = netdev_priv(dev);
  1411. ering->rx_max_pending = B44_RX_RING_SIZE - 1;
  1412. ering->rx_pending = bp->rx_pending;
  1413. /* XXX ethtool lacks a tx_max_pending, oops... */
  1414. }
  1415. static int b44_set_ringparam(struct net_device *dev,
  1416. struct ethtool_ringparam *ering)
  1417. {
  1418. struct b44 *bp = netdev_priv(dev);
  1419. if ((ering->rx_pending > B44_RX_RING_SIZE - 1) ||
  1420. (ering->rx_mini_pending != 0) ||
  1421. (ering->rx_jumbo_pending != 0) ||
  1422. (ering->tx_pending > B44_TX_RING_SIZE - 1))
  1423. return -EINVAL;
  1424. spin_lock_irq(&bp->lock);
  1425. bp->rx_pending = ering->rx_pending;
  1426. bp->tx_pending = ering->tx_pending;
  1427. b44_halt(bp);
  1428. b44_init_rings(bp);
  1429. b44_init_hw(bp);
  1430. netif_wake_queue(bp->dev);
  1431. spin_unlock_irq(&bp->lock);
  1432. b44_enable_ints(bp);
  1433. return 0;
  1434. }
  1435. static void b44_get_pauseparam(struct net_device *dev,
  1436. struct ethtool_pauseparam *epause)
  1437. {
  1438. struct b44 *bp = netdev_priv(dev);
  1439. epause->autoneg =
  1440. (bp->flags & B44_FLAG_PAUSE_AUTO) != 0;
  1441. epause->rx_pause =
  1442. (bp->flags & B44_FLAG_RX_PAUSE) != 0;
  1443. epause->tx_pause =
  1444. (bp->flags & B44_FLAG_TX_PAUSE) != 0;
  1445. }
  1446. static int b44_set_pauseparam(struct net_device *dev,
  1447. struct ethtool_pauseparam *epause)
  1448. {
  1449. struct b44 *bp = netdev_priv(dev);
  1450. spin_lock_irq(&bp->lock);
  1451. if (epause->autoneg)
  1452. bp->flags |= B44_FLAG_PAUSE_AUTO;
  1453. else
  1454. bp->flags &= ~B44_FLAG_PAUSE_AUTO;
  1455. if (epause->rx_pause)
  1456. bp->flags |= B44_FLAG_RX_PAUSE;
  1457. else
  1458. bp->flags &= ~B44_FLAG_RX_PAUSE;
  1459. if (epause->tx_pause)
  1460. bp->flags |= B44_FLAG_TX_PAUSE;
  1461. else
  1462. bp->flags &= ~B44_FLAG_TX_PAUSE;
  1463. if (bp->flags & B44_FLAG_PAUSE_AUTO) {
  1464. b44_halt(bp);
  1465. b44_init_rings(bp);
  1466. b44_init_hw(bp);
  1467. } else {
  1468. __b44_set_flow_ctrl(bp, bp->flags);
  1469. }
  1470. spin_unlock_irq(&bp->lock);
  1471. b44_enable_ints(bp);
  1472. return 0;
  1473. }
  1474. static void b44_get_strings(struct net_device *dev, u32 stringset, u8 *data)
  1475. {
  1476. switch(stringset) {
  1477. case ETH_SS_STATS:
  1478. memcpy(data, *b44_gstrings, sizeof(b44_gstrings));
  1479. break;
  1480. }
  1481. }
  1482. static int b44_get_stats_count(struct net_device *dev)
  1483. {
  1484. return ARRAY_SIZE(b44_gstrings);
  1485. }
  1486. static void b44_get_ethtool_stats(struct net_device *dev,
  1487. struct ethtool_stats *stats, u64 *data)
  1488. {
  1489. struct b44 *bp = netdev_priv(dev);
  1490. u32 *val = &bp->hw_stats.tx_good_octets;
  1491. u32 i;
  1492. spin_lock_irq(&bp->lock);
  1493. b44_stats_update(bp);
  1494. for (i = 0; i < ARRAY_SIZE(b44_gstrings); i++)
  1495. *data++ = *val++;
  1496. spin_unlock_irq(&bp->lock);
  1497. }
  1498. static struct ethtool_ops b44_ethtool_ops = {
  1499. .get_drvinfo = b44_get_drvinfo,
  1500. .get_settings = b44_get_settings,
  1501. .set_settings = b44_set_settings,
  1502. .nway_reset = b44_nway_reset,
  1503. .get_link = ethtool_op_get_link,
  1504. .get_ringparam = b44_get_ringparam,
  1505. .set_ringparam = b44_set_ringparam,
  1506. .get_pauseparam = b44_get_pauseparam,
  1507. .set_pauseparam = b44_set_pauseparam,
  1508. .get_msglevel = b44_get_msglevel,
  1509. .set_msglevel = b44_set_msglevel,
  1510. .get_strings = b44_get_strings,
  1511. .get_stats_count = b44_get_stats_count,
  1512. .get_ethtool_stats = b44_get_ethtool_stats,
  1513. .get_perm_addr = ethtool_op_get_perm_addr,
  1514. };
  1515. static int b44_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  1516. {
  1517. struct mii_ioctl_data *data = if_mii(ifr);
  1518. struct b44 *bp = netdev_priv(dev);
  1519. int err;
  1520. spin_lock_irq(&bp->lock);
  1521. err = generic_mii_ioctl(&bp->mii_if, data, cmd, NULL);
  1522. spin_unlock_irq(&bp->lock);
  1523. return err;
  1524. }
  1525. /* Read 128-bytes of EEPROM. */
  1526. static int b44_read_eeprom(struct b44 *bp, u8 *data)
  1527. {
  1528. long i;
  1529. u16 *ptr = (u16 *) data;
  1530. for (i = 0; i < 128; i += 2)
  1531. ptr[i / 2] = readw(bp->regs + 4096 + i);
  1532. return 0;
  1533. }
  1534. static int __devinit b44_get_invariants(struct b44 *bp)
  1535. {
  1536. u8 eeprom[128];
  1537. int err;
  1538. err = b44_read_eeprom(bp, &eeprom[0]);
  1539. if (err)
  1540. goto out;
  1541. bp->dev->dev_addr[0] = eeprom[79];
  1542. bp->dev->dev_addr[1] = eeprom[78];
  1543. bp->dev->dev_addr[2] = eeprom[81];
  1544. bp->dev->dev_addr[3] = eeprom[80];
  1545. bp->dev->dev_addr[4] = eeprom[83];
  1546. bp->dev->dev_addr[5] = eeprom[82];
  1547. memcpy(bp->dev->perm_addr, bp->dev->dev_addr, bp->dev->addr_len);
  1548. bp->phy_addr = eeprom[90] & 0x1f;
  1549. /* With this, plus the rx_header prepended to the data by the
  1550. * hardware, we'll land the ethernet header on a 2-byte boundary.
  1551. */
  1552. bp->rx_offset = 30;
  1553. bp->imask = IMASK_DEF;
  1554. bp->core_unit = ssb_core_unit(bp);
  1555. bp->dma_offset = SB_PCI_DMA;
  1556. /* XXX - really required?
  1557. bp->flags |= B44_FLAG_BUGGY_TXPTR;
  1558. */
  1559. out:
  1560. return err;
  1561. }
  1562. static int __devinit b44_init_one(struct pci_dev *pdev,
  1563. const struct pci_device_id *ent)
  1564. {
  1565. static int b44_version_printed = 0;
  1566. unsigned long b44reg_base, b44reg_len;
  1567. struct net_device *dev;
  1568. struct b44 *bp;
  1569. int err, i;
  1570. if (b44_version_printed++ == 0)
  1571. printk(KERN_INFO "%s", version);
  1572. err = pci_enable_device(pdev);
  1573. if (err) {
  1574. printk(KERN_ERR PFX "Cannot enable PCI device, "
  1575. "aborting.\n");
  1576. return err;
  1577. }
  1578. if (!(pci_resource_flags(pdev, 0) & IORESOURCE_MEM)) {
  1579. printk(KERN_ERR PFX "Cannot find proper PCI device "
  1580. "base address, aborting.\n");
  1581. err = -ENODEV;
  1582. goto err_out_disable_pdev;
  1583. }
  1584. err = pci_request_regions(pdev, DRV_MODULE_NAME);
  1585. if (err) {
  1586. printk(KERN_ERR PFX "Cannot obtain PCI resources, "
  1587. "aborting.\n");
  1588. goto err_out_disable_pdev;
  1589. }
  1590. pci_set_master(pdev);
  1591. err = pci_set_dma_mask(pdev, (u64) B44_DMA_MASK);
  1592. if (err) {
  1593. printk(KERN_ERR PFX "No usable DMA configuration, "
  1594. "aborting.\n");
  1595. goto err_out_free_res;
  1596. }
  1597. err = pci_set_consistent_dma_mask(pdev, (u64) B44_DMA_MASK);
  1598. if (err) {
  1599. printk(KERN_ERR PFX "No usable DMA configuration, "
  1600. "aborting.\n");
  1601. goto err_out_free_res;
  1602. }
  1603. b44reg_base = pci_resource_start(pdev, 0);
  1604. b44reg_len = pci_resource_len(pdev, 0);
  1605. dev = alloc_etherdev(sizeof(*bp));
  1606. if (!dev) {
  1607. printk(KERN_ERR PFX "Etherdev alloc failed, aborting.\n");
  1608. err = -ENOMEM;
  1609. goto err_out_free_res;
  1610. }
  1611. SET_MODULE_OWNER(dev);
  1612. SET_NETDEV_DEV(dev,&pdev->dev);
  1613. /* No interesting netdevice features in this card... */
  1614. dev->features |= 0;
  1615. bp = netdev_priv(dev);
  1616. bp->pdev = pdev;
  1617. bp->dev = dev;
  1618. bp->msg_enable = netif_msg_init(b44_debug, B44_DEF_MSG_ENABLE);
  1619. spin_lock_init(&bp->lock);
  1620. bp->regs = ioremap(b44reg_base, b44reg_len);
  1621. if (bp->regs == 0UL) {
  1622. printk(KERN_ERR PFX "Cannot map device registers, "
  1623. "aborting.\n");
  1624. err = -ENOMEM;
  1625. goto err_out_free_dev;
  1626. }
  1627. bp->rx_pending = B44_DEF_RX_RING_PENDING;
  1628. bp->tx_pending = B44_DEF_TX_RING_PENDING;
  1629. dev->open = b44_open;
  1630. dev->stop = b44_close;
  1631. dev->hard_start_xmit = b44_start_xmit;
  1632. dev->get_stats = b44_get_stats;
  1633. dev->set_multicast_list = b44_set_rx_mode;
  1634. dev->set_mac_address = b44_set_mac_addr;
  1635. dev->do_ioctl = b44_ioctl;
  1636. dev->tx_timeout = b44_tx_timeout;
  1637. dev->poll = b44_poll;
  1638. dev->weight = 64;
  1639. dev->watchdog_timeo = B44_TX_TIMEOUT;
  1640. #ifdef CONFIG_NET_POLL_CONTROLLER
  1641. dev->poll_controller = b44_poll_controller;
  1642. #endif
  1643. dev->change_mtu = b44_change_mtu;
  1644. dev->irq = pdev->irq;
  1645. SET_ETHTOOL_OPS(dev, &b44_ethtool_ops);
  1646. err = b44_get_invariants(bp);
  1647. if (err) {
  1648. printk(KERN_ERR PFX "Problem fetching invariants of chip, "
  1649. "aborting.\n");
  1650. goto err_out_iounmap;
  1651. }
  1652. bp->mii_if.dev = dev;
  1653. bp->mii_if.mdio_read = b44_mii_read;
  1654. bp->mii_if.mdio_write = b44_mii_write;
  1655. bp->mii_if.phy_id = bp->phy_addr;
  1656. bp->mii_if.phy_id_mask = 0x1f;
  1657. bp->mii_if.reg_num_mask = 0x1f;
  1658. /* By default, advertise all speed/duplex settings. */
  1659. bp->flags |= (B44_FLAG_ADV_10HALF | B44_FLAG_ADV_10FULL |
  1660. B44_FLAG_ADV_100HALF | B44_FLAG_ADV_100FULL);
  1661. /* By default, auto-negotiate PAUSE. */
  1662. bp->flags |= B44_FLAG_PAUSE_AUTO;
  1663. err = register_netdev(dev);
  1664. if (err) {
  1665. printk(KERN_ERR PFX "Cannot register net device, "
  1666. "aborting.\n");
  1667. goto err_out_iounmap;
  1668. }
  1669. pci_set_drvdata(pdev, dev);
  1670. pci_save_state(bp->pdev);
  1671. printk(KERN_INFO "%s: Broadcom 4400 10/100BaseT Ethernet ", dev->name);
  1672. for (i = 0; i < 6; i++)
  1673. printk("%2.2x%c", dev->dev_addr[i],
  1674. i == 5 ? '\n' : ':');
  1675. return 0;
  1676. err_out_iounmap:
  1677. iounmap(bp->regs);
  1678. err_out_free_dev:
  1679. free_netdev(dev);
  1680. err_out_free_res:
  1681. pci_release_regions(pdev);
  1682. err_out_disable_pdev:
  1683. pci_disable_device(pdev);
  1684. pci_set_drvdata(pdev, NULL);
  1685. return err;
  1686. }
  1687. static void __devexit b44_remove_one(struct pci_dev *pdev)
  1688. {
  1689. struct net_device *dev = pci_get_drvdata(pdev);
  1690. struct b44 *bp = netdev_priv(dev);
  1691. unregister_netdev(dev);
  1692. iounmap(bp->regs);
  1693. free_netdev(dev);
  1694. pci_release_regions(pdev);
  1695. pci_disable_device(pdev);
  1696. pci_set_drvdata(pdev, NULL);
  1697. }
  1698. static int b44_suspend(struct pci_dev *pdev, pm_message_t state)
  1699. {
  1700. struct net_device *dev = pci_get_drvdata(pdev);
  1701. struct b44 *bp = netdev_priv(dev);
  1702. if (!netif_running(dev))
  1703. return 0;
  1704. del_timer_sync(&bp->timer);
  1705. spin_lock_irq(&bp->lock);
  1706. b44_halt(bp);
  1707. netif_carrier_off(bp->dev);
  1708. netif_device_detach(bp->dev);
  1709. b44_free_rings(bp);
  1710. spin_unlock_irq(&bp->lock);
  1711. free_irq(dev->irq, dev);
  1712. pci_disable_device(pdev);
  1713. return 0;
  1714. }
  1715. static int b44_resume(struct pci_dev *pdev)
  1716. {
  1717. struct net_device *dev = pci_get_drvdata(pdev);
  1718. struct b44 *bp = netdev_priv(dev);
  1719. pci_restore_state(pdev);
  1720. pci_enable_device(pdev);
  1721. pci_set_master(pdev);
  1722. if (!netif_running(dev))
  1723. return 0;
  1724. if (request_irq(dev->irq, b44_interrupt, SA_SHIRQ, dev->name, dev))
  1725. printk(KERN_ERR PFX "%s: request_irq failed\n", dev->name);
  1726. spin_lock_irq(&bp->lock);
  1727. b44_init_rings(bp);
  1728. b44_init_hw(bp);
  1729. netif_device_attach(bp->dev);
  1730. spin_unlock_irq(&bp->lock);
  1731. bp->timer.expires = jiffies + HZ;
  1732. add_timer(&bp->timer);
  1733. b44_enable_ints(bp);
  1734. return 0;
  1735. }
  1736. static struct pci_driver b44_driver = {
  1737. .name = DRV_MODULE_NAME,
  1738. .id_table = b44_pci_tbl,
  1739. .probe = b44_init_one,
  1740. .remove = __devexit_p(b44_remove_one),
  1741. .suspend = b44_suspend,
  1742. .resume = b44_resume,
  1743. };
  1744. static int __init b44_init(void)
  1745. {
  1746. unsigned int dma_desc_align_size = dma_get_cache_alignment();
  1747. /* Setup paramaters for syncing RX/TX DMA descriptors */
  1748. dma_desc_align_mask = ~(dma_desc_align_size - 1);
  1749. dma_desc_sync_size = max(dma_desc_align_size, sizeof(struct dma_desc));
  1750. return pci_module_init(&b44_driver);
  1751. }
  1752. static void __exit b44_cleanup(void)
  1753. {
  1754. pci_unregister_driver(&b44_driver);
  1755. }
  1756. module_init(b44_init);
  1757. module_exit(b44_cleanup);