Kconfig 66 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327
  1. config ARM
  2. bool
  3. default y
  4. select ARCH_BINFMT_ELF_RANDOMIZE_PIE
  5. select ARCH_HAS_ATOMIC64_DEC_IF_POSITIVE
  6. select ARCH_HAVE_CUSTOM_GPIO_H
  7. select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
  8. select ARCH_WANT_IPC_PARSE_VERSION
  9. select BUILDTIME_EXTABLE_SORT if MMU
  10. select CPU_PM if (SUSPEND || CPU_IDLE)
  11. select DCACHE_WORD_ACCESS if (CPU_V6 || CPU_V6K || CPU_V7) && !CPU_BIG_ENDIAN && MMU
  12. select GENERIC_ATOMIC64 if (CPU_V6 || !CPU_32v6K || !AEABI)
  13. select GENERIC_CLOCKEVENTS_BROADCAST if SMP
  14. select GENERIC_IRQ_PROBE
  15. select GENERIC_IRQ_SHOW
  16. select GENERIC_PCI_IOMAP
  17. select GENERIC_SMP_IDLE_THREAD
  18. select GENERIC_IDLE_POLL_SETUP
  19. select GENERIC_STRNCPY_FROM_USER
  20. select GENERIC_STRNLEN_USER
  21. select HARDIRQS_SW_RESEND
  22. select HAVE_AOUT
  23. select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL
  24. select HAVE_ARCH_KGDB
  25. select HAVE_ARCH_SECCOMP_FILTER
  26. select HAVE_ARCH_TRACEHOOK
  27. select HAVE_BPF_JIT
  28. select HAVE_C_RECORDMCOUNT
  29. select HAVE_DEBUG_KMEMLEAK
  30. select HAVE_DMA_API_DEBUG
  31. select HAVE_DMA_ATTRS
  32. select HAVE_DMA_CONTIGUOUS if MMU
  33. select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL)
  34. select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL)
  35. select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL)
  36. select HAVE_FUNCTION_TRACER if (!XIP_KERNEL)
  37. select HAVE_GENERIC_DMA_COHERENT
  38. select HAVE_GENERIC_HARDIRQS
  39. select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7))
  40. select HAVE_IDE if PCI || ISA || PCMCIA
  41. select HAVE_KERNEL_GZIP
  42. select HAVE_KERNEL_LZMA
  43. select HAVE_KERNEL_LZO
  44. select HAVE_KERNEL_XZ
  45. select HAVE_KPROBES if !XIP_KERNEL
  46. select HAVE_KRETPROBES if (HAVE_KPROBES)
  47. select HAVE_MEMBLOCK
  48. select HAVE_OPROFILE if (HAVE_PERF_EVENTS)
  49. select HAVE_PERF_EVENTS
  50. select HAVE_REGS_AND_STACK_ACCESS_API
  51. select HAVE_SYSCALL_TRACEPOINTS
  52. select HAVE_UID16
  53. select KTIME_SCALAR
  54. select PERF_USE_VMALLOC
  55. select RTC_LIB
  56. select SYS_SUPPORTS_APM_EMULATION
  57. select HAVE_MOD_ARCH_SPECIFIC if ARM_UNWIND
  58. select MODULES_USE_ELF_REL
  59. select CLONE_BACKWARDS
  60. select OLD_SIGSUSPEND3
  61. select OLD_SIGACTION
  62. help
  63. The ARM series is a line of low-power-consumption RISC chip designs
  64. licensed by ARM Ltd and targeted at embedded applications and
  65. handhelds such as the Compaq IPAQ. ARM-based PCs are no longer
  66. manufactured, but legacy ARM-based PC hardware remains popular in
  67. Europe. There is an ARM Linux project with a web page at
  68. <http://www.arm.linux.org.uk/>.
  69. config ARM_HAS_SG_CHAIN
  70. bool
  71. config NEED_SG_DMA_LENGTH
  72. bool
  73. config ARM_DMA_USE_IOMMU
  74. bool
  75. select ARM_HAS_SG_CHAIN
  76. select NEED_SG_DMA_LENGTH
  77. if ARM_DMA_USE_IOMMU
  78. config ARM_DMA_IOMMU_ALIGNMENT
  79. int "Maximum PAGE_SIZE order of alignment for DMA IOMMU buffers"
  80. range 4 9
  81. default 8
  82. help
  83. DMA mapping framework by default aligns all buffers to the smallest
  84. PAGE_SIZE order which is greater than or equal to the requested buffer
  85. size. This works well for buffers up to a few hundreds kilobytes, but
  86. for larger buffers it just a waste of address space. Drivers which has
  87. relatively small addressing window (like 64Mib) might run out of
  88. virtual space with just a few allocations.
  89. With this parameter you can specify the maximum PAGE_SIZE order for
  90. DMA IOMMU buffers. Larger buffers will be aligned only to this
  91. specified order. The order is expressed as a power of two multiplied
  92. by the PAGE_SIZE.
  93. endif
  94. config HAVE_PWM
  95. bool
  96. config MIGHT_HAVE_PCI
  97. bool
  98. config SYS_SUPPORTS_APM_EMULATION
  99. bool
  100. config GENERIC_GPIO
  101. bool
  102. config HAVE_TCM
  103. bool
  104. select GENERIC_ALLOCATOR
  105. config HAVE_PROC_CPU
  106. bool
  107. config NO_IOPORT
  108. bool
  109. config EISA
  110. bool
  111. ---help---
  112. The Extended Industry Standard Architecture (EISA) bus was
  113. developed as an open alternative to the IBM MicroChannel bus.
  114. The EISA bus provided some of the features of the IBM MicroChannel
  115. bus while maintaining backward compatibility with cards made for
  116. the older ISA bus. The EISA bus saw limited use between 1988 and
  117. 1995 when it was made obsolete by the PCI bus.
  118. Say Y here if you are building a kernel for an EISA-based machine.
  119. Otherwise, say N.
  120. config SBUS
  121. bool
  122. config STACKTRACE_SUPPORT
  123. bool
  124. default y
  125. config HAVE_LATENCYTOP_SUPPORT
  126. bool
  127. depends on !SMP
  128. default y
  129. config LOCKDEP_SUPPORT
  130. bool
  131. default y
  132. config TRACE_IRQFLAGS_SUPPORT
  133. bool
  134. default y
  135. config RWSEM_GENERIC_SPINLOCK
  136. bool
  137. default y
  138. config RWSEM_XCHGADD_ALGORITHM
  139. bool
  140. config ARCH_HAS_ILOG2_U32
  141. bool
  142. config ARCH_HAS_ILOG2_U64
  143. bool
  144. config ARCH_HAS_CPUFREQ
  145. bool
  146. help
  147. Internal node to signify that the ARCH has CPUFREQ support
  148. and that the relevant menu configurations are displayed for
  149. it.
  150. config GENERIC_HWEIGHT
  151. bool
  152. default y
  153. config GENERIC_CALIBRATE_DELAY
  154. bool
  155. default y
  156. config ARCH_MAY_HAVE_PC_FDC
  157. bool
  158. config ZONE_DMA
  159. bool
  160. config NEED_DMA_MAP_STATE
  161. def_bool y
  162. config ARCH_HAS_DMA_SET_COHERENT_MASK
  163. bool
  164. config GENERIC_ISA_DMA
  165. bool
  166. config FIQ
  167. bool
  168. config NEED_RET_TO_USER
  169. bool
  170. config ARCH_MTD_XIP
  171. bool
  172. config VECTORS_BASE
  173. hex
  174. default 0xffff0000 if MMU || CPU_HIGH_VECTOR
  175. default DRAM_BASE if REMAP_VECTORS_TO_RAM
  176. default 0x00000000
  177. help
  178. The base address of exception vectors.
  179. config ARM_PATCH_PHYS_VIRT
  180. bool "Patch physical to virtual translations at runtime" if EMBEDDED
  181. default y
  182. depends on !XIP_KERNEL && MMU
  183. depends on !ARCH_REALVIEW || !SPARSEMEM
  184. help
  185. Patch phys-to-virt and virt-to-phys translation functions at
  186. boot and module load time according to the position of the
  187. kernel in system memory.
  188. This can only be used with non-XIP MMU kernels where the base
  189. of physical memory is at a 16MB boundary.
  190. Only disable this option if you know that you do not require
  191. this feature (eg, building a kernel for a single machine) and
  192. you need to shrink the kernel to the minimal size.
  193. config NEED_MACH_GPIO_H
  194. bool
  195. help
  196. Select this when mach/gpio.h is required to provide special
  197. definitions for this platform. The need for mach/gpio.h should
  198. be avoided when possible.
  199. config NEED_MACH_IO_H
  200. bool
  201. help
  202. Select this when mach/io.h is required to provide special
  203. definitions for this platform. The need for mach/io.h should
  204. be avoided when possible.
  205. config NEED_MACH_MEMORY_H
  206. bool
  207. help
  208. Select this when mach/memory.h is required to provide special
  209. definitions for this platform. The need for mach/memory.h should
  210. be avoided when possible.
  211. config PHYS_OFFSET
  212. hex "Physical address of main memory" if MMU
  213. depends on !ARM_PATCH_PHYS_VIRT && !NEED_MACH_MEMORY_H
  214. default DRAM_BASE if !MMU
  215. help
  216. Please provide the physical address corresponding to the
  217. location of main memory in your system.
  218. config GENERIC_BUG
  219. def_bool y
  220. depends on BUG
  221. source "init/Kconfig"
  222. source "kernel/Kconfig.freezer"
  223. menu "System Type"
  224. config MMU
  225. bool "MMU-based Paged Memory Management Support"
  226. default y
  227. help
  228. Select if you want MMU-based virtualised addressing space
  229. support by paged memory management. If unsure, say 'Y'.
  230. #
  231. # The "ARM system type" choice list is ordered alphabetically by option
  232. # text. Please add new entries in the option alphabetic order.
  233. #
  234. choice
  235. prompt "ARM system type"
  236. default ARCH_VERSATILE if !MMU
  237. default ARCH_MULTIPLATFORM if MMU
  238. config ARCH_MULTIPLATFORM
  239. bool "Allow multiple platforms to be selected"
  240. depends on MMU
  241. select ARM_PATCH_PHYS_VIRT
  242. select AUTO_ZRELADDR
  243. select COMMON_CLK
  244. select MULTI_IRQ_HANDLER
  245. select SPARSE_IRQ
  246. select USE_OF
  247. config ARCH_INTEGRATOR
  248. bool "ARM Ltd. Integrator family"
  249. select ARCH_HAS_CPUFREQ
  250. select ARM_AMBA
  251. select COMMON_CLK
  252. select COMMON_CLK_VERSATILE
  253. select GENERIC_CLOCKEVENTS
  254. select HAVE_TCM
  255. select ICST
  256. select MULTI_IRQ_HANDLER
  257. select NEED_MACH_MEMORY_H
  258. select PLAT_VERSATILE
  259. select SPARSE_IRQ
  260. select VERSATILE_FPGA_IRQ
  261. help
  262. Support for ARM's Integrator platform.
  263. config ARCH_REALVIEW
  264. bool "ARM Ltd. RealView family"
  265. select ARCH_WANT_OPTIONAL_GPIOLIB
  266. select ARM_AMBA
  267. select ARM_TIMER_SP804
  268. select COMMON_CLK
  269. select COMMON_CLK_VERSATILE
  270. select GENERIC_CLOCKEVENTS
  271. select GPIO_PL061 if GPIOLIB
  272. select ICST
  273. select NEED_MACH_MEMORY_H
  274. select PLAT_VERSATILE
  275. select PLAT_VERSATILE_CLCD
  276. help
  277. This enables support for ARM Ltd RealView boards.
  278. config ARCH_VERSATILE
  279. bool "ARM Ltd. Versatile family"
  280. select ARCH_WANT_OPTIONAL_GPIOLIB
  281. select ARM_AMBA
  282. select ARM_TIMER_SP804
  283. select ARM_VIC
  284. select CLKDEV_LOOKUP
  285. select GENERIC_CLOCKEVENTS
  286. select HAVE_MACH_CLKDEV
  287. select ICST
  288. select PLAT_VERSATILE
  289. select PLAT_VERSATILE_CLCD
  290. select PLAT_VERSATILE_CLOCK
  291. select VERSATILE_FPGA_IRQ
  292. help
  293. This enables support for ARM Ltd Versatile board.
  294. config ARCH_AT91
  295. bool "Atmel AT91"
  296. select ARCH_REQUIRE_GPIOLIB
  297. select CLKDEV_LOOKUP
  298. select HAVE_CLK
  299. select IRQ_DOMAIN
  300. select NEED_MACH_GPIO_H
  301. select NEED_MACH_IO_H if PCCARD
  302. select PINCTRL
  303. select PINCTRL_AT91 if USE_OF
  304. help
  305. This enables support for systems based on Atmel
  306. AT91RM9200 and AT91SAM9* processors.
  307. config ARCH_BCM2835
  308. bool "Broadcom BCM2835 family"
  309. select ARCH_REQUIRE_GPIOLIB
  310. select ARM_AMBA
  311. select ARM_ERRATA_411920
  312. select ARM_TIMER_SP804
  313. select CLKDEV_LOOKUP
  314. select CLKSRC_OF
  315. select COMMON_CLK
  316. select CPU_V6
  317. select GENERIC_CLOCKEVENTS
  318. select MULTI_IRQ_HANDLER
  319. select PINCTRL
  320. select PINCTRL_BCM2835
  321. select SPARSE_IRQ
  322. select USE_OF
  323. help
  324. This enables support for the Broadcom BCM2835 SoC. This SoC is
  325. use in the Raspberry Pi, and Roku 2 devices.
  326. config ARCH_CNS3XXX
  327. bool "Cavium Networks CNS3XXX family"
  328. select ARM_GIC
  329. select CPU_V6K
  330. select GENERIC_CLOCKEVENTS
  331. select MIGHT_HAVE_CACHE_L2X0
  332. select MIGHT_HAVE_PCI
  333. select PCI_DOMAINS if PCI
  334. help
  335. Support for Cavium Networks CNS3XXX platform.
  336. config ARCH_CLPS711X
  337. bool "Cirrus Logic CLPS711x/EP721x/EP731x-based"
  338. select ARCH_REQUIRE_GPIOLIB
  339. select AUTO_ZRELADDR
  340. select CLKDEV_LOOKUP
  341. select COMMON_CLK
  342. select CPU_ARM720T
  343. select GENERIC_CLOCKEVENTS
  344. select MULTI_IRQ_HANDLER
  345. select NEED_MACH_MEMORY_H
  346. select SPARSE_IRQ
  347. help
  348. Support for Cirrus Logic 711x/721x/731x based boards.
  349. config ARCH_GEMINI
  350. bool "Cortina Systems Gemini"
  351. select ARCH_REQUIRE_GPIOLIB
  352. select ARCH_USES_GETTIMEOFFSET
  353. select NEED_MACH_GPIO_H
  354. select CPU_FA526
  355. help
  356. Support for the Cortina Systems Gemini family SoCs
  357. config ARCH_SIRF
  358. bool "CSR SiRF"
  359. select ARCH_REQUIRE_GPIOLIB
  360. select AUTO_ZRELADDR
  361. select COMMON_CLK
  362. select GENERIC_CLOCKEVENTS
  363. select GENERIC_IRQ_CHIP
  364. select MIGHT_HAVE_CACHE_L2X0
  365. select NO_IOPORT
  366. select PINCTRL
  367. select PINCTRL_SIRF
  368. select USE_OF
  369. help
  370. Support for CSR SiRFprimaII/Marco/Polo platforms
  371. config ARCH_EBSA110
  372. bool "EBSA-110"
  373. select ARCH_USES_GETTIMEOFFSET
  374. select CPU_SA110
  375. select ISA
  376. select NEED_MACH_IO_H
  377. select NEED_MACH_MEMORY_H
  378. select NO_IOPORT
  379. help
  380. This is an evaluation board for the StrongARM processor available
  381. from Digital. It has limited hardware on-board, including an
  382. Ethernet interface, two PCMCIA sockets, two serial ports and a
  383. parallel port.
  384. config ARCH_EP93XX
  385. bool "EP93xx-based"
  386. select ARCH_HAS_HOLES_MEMORYMODEL
  387. select ARCH_REQUIRE_GPIOLIB
  388. select ARCH_USES_GETTIMEOFFSET
  389. select ARM_AMBA
  390. select ARM_VIC
  391. select CLKDEV_LOOKUP
  392. select CPU_ARM920T
  393. select NEED_MACH_MEMORY_H
  394. help
  395. This enables support for the Cirrus EP93xx series of CPUs.
  396. config ARCH_FOOTBRIDGE
  397. bool "FootBridge"
  398. select CPU_SA110
  399. select FOOTBRIDGE
  400. select GENERIC_CLOCKEVENTS
  401. select HAVE_IDE
  402. select NEED_MACH_IO_H if !MMU
  403. select NEED_MACH_MEMORY_H
  404. help
  405. Support for systems based on the DC21285 companion chip
  406. ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder.
  407. config ARCH_MXS
  408. bool "Freescale MXS-based"
  409. select ARCH_REQUIRE_GPIOLIB
  410. select CLKDEV_LOOKUP
  411. select CLKSRC_MMIO
  412. select CLKSRC_OF
  413. select COMMON_CLK
  414. select GENERIC_CLOCKEVENTS
  415. select HAVE_CLK_PREPARE
  416. select MULTI_IRQ_HANDLER
  417. select PINCTRL
  418. select SPARSE_IRQ
  419. select STMP_DEVICE
  420. select USE_OF
  421. help
  422. Support for Freescale MXS-based family of processors
  423. config ARCH_NETX
  424. bool "Hilscher NetX based"
  425. select ARM_VIC
  426. select CLKSRC_MMIO
  427. select CPU_ARM926T
  428. select GENERIC_CLOCKEVENTS
  429. help
  430. This enables support for systems based on the Hilscher NetX Soc
  431. config ARCH_IOP13XX
  432. bool "IOP13xx-based"
  433. depends on MMU
  434. select ARCH_SUPPORTS_MSI
  435. select CPU_XSC3
  436. select NEED_MACH_MEMORY_H
  437. select NEED_RET_TO_USER
  438. select PCI
  439. select PLAT_IOP
  440. select VMSPLIT_1G
  441. help
  442. Support for Intel's IOP13XX (XScale) family of processors.
  443. config ARCH_IOP32X
  444. bool "IOP32x-based"
  445. depends on MMU
  446. select ARCH_REQUIRE_GPIOLIB
  447. select CPU_XSCALE
  448. select NEED_MACH_GPIO_H
  449. select NEED_RET_TO_USER
  450. select PCI
  451. select PLAT_IOP
  452. help
  453. Support for Intel's 80219 and IOP32X (XScale) family of
  454. processors.
  455. config ARCH_IOP33X
  456. bool "IOP33x-based"
  457. depends on MMU
  458. select ARCH_REQUIRE_GPIOLIB
  459. select CPU_XSCALE
  460. select NEED_MACH_GPIO_H
  461. select NEED_RET_TO_USER
  462. select PCI
  463. select PLAT_IOP
  464. help
  465. Support for Intel's IOP33X (XScale) family of processors.
  466. config ARCH_IXP4XX
  467. bool "IXP4xx-based"
  468. depends on MMU
  469. select ARCH_HAS_DMA_SET_COHERENT_MASK
  470. select ARCH_REQUIRE_GPIOLIB
  471. select CLKSRC_MMIO
  472. select CPU_XSCALE
  473. select DMABOUNCE if PCI
  474. select GENERIC_CLOCKEVENTS
  475. select MIGHT_HAVE_PCI
  476. select NEED_MACH_IO_H
  477. select USB_EHCI_BIG_ENDIAN_MMIO
  478. select USB_EHCI_BIG_ENDIAN_DESC
  479. help
  480. Support for Intel's IXP4XX (XScale) family of processors.
  481. config ARCH_DOVE
  482. bool "Marvell Dove"
  483. select ARCH_REQUIRE_GPIOLIB
  484. select CPU_V7
  485. select GENERIC_CLOCKEVENTS
  486. select MIGHT_HAVE_PCI
  487. select PINCTRL
  488. select PINCTRL_DOVE
  489. select PLAT_ORION_LEGACY
  490. select USB_ARCH_HAS_EHCI
  491. help
  492. Support for the Marvell Dove SoC 88AP510
  493. config ARCH_KIRKWOOD
  494. bool "Marvell Kirkwood"
  495. select ARCH_REQUIRE_GPIOLIB
  496. select CPU_FEROCEON
  497. select GENERIC_CLOCKEVENTS
  498. select PCI
  499. select PCI_QUIRKS
  500. select PINCTRL
  501. select PINCTRL_KIRKWOOD
  502. select PLAT_ORION_LEGACY
  503. help
  504. Support for the following Marvell Kirkwood series SoCs:
  505. 88F6180, 88F6192 and 88F6281.
  506. config ARCH_MV78XX0
  507. bool "Marvell MV78xx0"
  508. select ARCH_REQUIRE_GPIOLIB
  509. select CPU_FEROCEON
  510. select GENERIC_CLOCKEVENTS
  511. select PCI
  512. select PLAT_ORION_LEGACY
  513. help
  514. Support for the following Marvell MV78xx0 series SoCs:
  515. MV781x0, MV782x0.
  516. config ARCH_ORION5X
  517. bool "Marvell Orion"
  518. depends on MMU
  519. select ARCH_REQUIRE_GPIOLIB
  520. select CPU_FEROCEON
  521. select GENERIC_CLOCKEVENTS
  522. select PCI
  523. select PLAT_ORION_LEGACY
  524. help
  525. Support for the following Marvell Orion 5x series SoCs:
  526. Orion-1 (5181), Orion-VoIP (5181L), Orion-NAS (5182),
  527. Orion-2 (5281), Orion-1-90 (6183).
  528. config ARCH_MMP
  529. bool "Marvell PXA168/910/MMP2"
  530. depends on MMU
  531. select ARCH_REQUIRE_GPIOLIB
  532. select CLKDEV_LOOKUP
  533. select GENERIC_ALLOCATOR
  534. select GENERIC_CLOCKEVENTS
  535. select GPIO_PXA
  536. select IRQ_DOMAIN
  537. select NEED_MACH_GPIO_H
  538. select PINCTRL
  539. select PLAT_PXA
  540. select SPARSE_IRQ
  541. help
  542. Support for Marvell's PXA168/PXA910(MMP) and MMP2 processor line.
  543. config ARCH_KS8695
  544. bool "Micrel/Kendin KS8695"
  545. select ARCH_REQUIRE_GPIOLIB
  546. select CLKSRC_MMIO
  547. select CPU_ARM922T
  548. select GENERIC_CLOCKEVENTS
  549. select NEED_MACH_MEMORY_H
  550. help
  551. Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based
  552. System-on-Chip devices.
  553. config ARCH_W90X900
  554. bool "Nuvoton W90X900 CPU"
  555. select ARCH_REQUIRE_GPIOLIB
  556. select CLKDEV_LOOKUP
  557. select CLKSRC_MMIO
  558. select CPU_ARM926T
  559. select GENERIC_CLOCKEVENTS
  560. help
  561. Support for Nuvoton (Winbond logic dept.) ARM9 processor,
  562. At present, the w90x900 has been renamed nuc900, regarding
  563. the ARM series product line, you can login the following
  564. link address to know more.
  565. <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/
  566. ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller>
  567. config ARCH_LPC32XX
  568. bool "NXP LPC32XX"
  569. select ARCH_REQUIRE_GPIOLIB
  570. select ARM_AMBA
  571. select CLKDEV_LOOKUP
  572. select CLKSRC_MMIO
  573. select CPU_ARM926T
  574. select GENERIC_CLOCKEVENTS
  575. select HAVE_IDE
  576. select HAVE_PWM
  577. select USB_ARCH_HAS_OHCI
  578. select USE_OF
  579. help
  580. Support for the NXP LPC32XX family of processors
  581. config ARCH_TEGRA
  582. bool "NVIDIA Tegra"
  583. select ARCH_HAS_CPUFREQ
  584. select ARCH_REQUIRE_GPIOLIB
  585. select CLKDEV_LOOKUP
  586. select CLKSRC_MMIO
  587. select CLKSRC_OF
  588. select COMMON_CLK
  589. select GENERIC_CLOCKEVENTS
  590. select HAVE_CLK
  591. select HAVE_SMP
  592. select MIGHT_HAVE_CACHE_L2X0
  593. select SOC_BUS
  594. select SPARSE_IRQ
  595. select USE_OF
  596. help
  597. This enables support for NVIDIA Tegra based systems (Tegra APX,
  598. Tegra 6xx and Tegra 2 series).
  599. config ARCH_PXA
  600. bool "PXA2xx/PXA3xx-based"
  601. depends on MMU
  602. select ARCH_HAS_CPUFREQ
  603. select ARCH_MTD_XIP
  604. select ARCH_REQUIRE_GPIOLIB
  605. select ARM_CPU_SUSPEND if PM
  606. select AUTO_ZRELADDR
  607. select CLKDEV_LOOKUP
  608. select CLKSRC_MMIO
  609. select GENERIC_CLOCKEVENTS
  610. select GPIO_PXA
  611. select HAVE_IDE
  612. select MULTI_IRQ_HANDLER
  613. select NEED_MACH_GPIO_H
  614. select PLAT_PXA
  615. select SPARSE_IRQ
  616. help
  617. Support for Intel/Marvell's PXA2xx/PXA3xx processor line.
  618. config ARCH_MSM
  619. bool "Qualcomm MSM"
  620. select ARCH_REQUIRE_GPIOLIB
  621. select CLKDEV_LOOKUP
  622. select GENERIC_CLOCKEVENTS
  623. select HAVE_CLK
  624. help
  625. Support for Qualcomm MSM/QSD based systems. This runs on the
  626. apps processor of the MSM/QSD and depends on a shared memory
  627. interface to the modem processor which runs the baseband
  628. stack and controls some vital subsystems
  629. (clock and power control, etc).
  630. config ARCH_SHMOBILE
  631. bool "Renesas SH-Mobile / R-Mobile"
  632. select CLKDEV_LOOKUP
  633. select GENERIC_CLOCKEVENTS
  634. select HAVE_CLK
  635. select HAVE_MACH_CLKDEV
  636. select HAVE_SMP
  637. select MIGHT_HAVE_CACHE_L2X0
  638. select MULTI_IRQ_HANDLER
  639. select NEED_MACH_MEMORY_H
  640. select NO_IOPORT
  641. select PINCTRL
  642. select PM_GENERIC_DOMAINS if PM
  643. select SPARSE_IRQ
  644. help
  645. Support for Renesas's SH-Mobile and R-Mobile ARM platforms.
  646. config ARCH_RPC
  647. bool "RiscPC"
  648. select ARCH_ACORN
  649. select ARCH_MAY_HAVE_PC_FDC
  650. select ARCH_SPARSEMEM_ENABLE
  651. select ARCH_USES_GETTIMEOFFSET
  652. select FIQ
  653. select HAVE_IDE
  654. select HAVE_PATA_PLATFORM
  655. select ISA_DMA_API
  656. select NEED_MACH_IO_H
  657. select NEED_MACH_MEMORY_H
  658. select NO_IOPORT
  659. select VIRT_TO_BUS
  660. help
  661. On the Acorn Risc-PC, Linux can support the internal IDE disk and
  662. CD-ROM interface, serial and parallel port, and the floppy drive.
  663. config ARCH_SA1100
  664. bool "SA1100-based"
  665. select ARCH_HAS_CPUFREQ
  666. select ARCH_MTD_XIP
  667. select ARCH_REQUIRE_GPIOLIB
  668. select ARCH_SPARSEMEM_ENABLE
  669. select CLKDEV_LOOKUP
  670. select CLKSRC_MMIO
  671. select CPU_FREQ
  672. select CPU_SA1100
  673. select GENERIC_CLOCKEVENTS
  674. select HAVE_IDE
  675. select ISA
  676. select NEED_MACH_GPIO_H
  677. select NEED_MACH_MEMORY_H
  678. select SPARSE_IRQ
  679. help
  680. Support for StrongARM 11x0 based boards.
  681. config ARCH_S3C24XX
  682. bool "Samsung S3C24XX SoCs"
  683. select ARCH_HAS_CPUFREQ
  684. select ARCH_USES_GETTIMEOFFSET
  685. select CLKDEV_LOOKUP
  686. select HAVE_CLK
  687. select HAVE_S3C2410_I2C if I2C
  688. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  689. select HAVE_S3C_RTC if RTC_CLASS
  690. select NEED_MACH_GPIO_H
  691. select NEED_MACH_IO_H
  692. help
  693. Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443
  694. and S3C2450 SoCs based systems, such as the Simtec Electronics BAST
  695. (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the
  696. Samsung SMDK2410 development board (and derivatives).
  697. config ARCH_S3C64XX
  698. bool "Samsung S3C64XX"
  699. select ARCH_HAS_CPUFREQ
  700. select ARCH_REQUIRE_GPIOLIB
  701. select ARCH_USES_GETTIMEOFFSET
  702. select ARM_VIC
  703. select CLKDEV_LOOKUP
  704. select CPU_V6
  705. select HAVE_CLK
  706. select HAVE_S3C2410_I2C if I2C
  707. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  708. select HAVE_TCM
  709. select NEED_MACH_GPIO_H
  710. select NO_IOPORT
  711. select PLAT_SAMSUNG
  712. select S3C_DEV_NAND
  713. select S3C_GPIO_TRACK
  714. select SAMSUNG_CLKSRC
  715. select SAMSUNG_GPIOLIB_4BIT
  716. select SAMSUNG_IRQ_VIC_TIMER
  717. select USB_ARCH_HAS_OHCI
  718. help
  719. Samsung S3C64XX series based systems
  720. config ARCH_S5P64X0
  721. bool "Samsung S5P6440 S5P6450"
  722. select CLKDEV_LOOKUP
  723. select CLKSRC_MMIO
  724. select CPU_V6
  725. select GENERIC_CLOCKEVENTS
  726. select HAVE_CLK
  727. select HAVE_S3C2410_I2C if I2C
  728. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  729. select HAVE_S3C_RTC if RTC_CLASS
  730. select NEED_MACH_GPIO_H
  731. help
  732. Samsung S5P64X0 CPU based systems, such as the Samsung SMDK6440,
  733. SMDK6450.
  734. config ARCH_S5PC100
  735. bool "Samsung S5PC100"
  736. select ARCH_USES_GETTIMEOFFSET
  737. select CLKDEV_LOOKUP
  738. select CPU_V7
  739. select HAVE_CLK
  740. select HAVE_S3C2410_I2C if I2C
  741. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  742. select HAVE_S3C_RTC if RTC_CLASS
  743. select NEED_MACH_GPIO_H
  744. help
  745. Samsung S5PC100 series based systems
  746. config ARCH_S5PV210
  747. bool "Samsung S5PV210/S5PC110"
  748. select ARCH_HAS_CPUFREQ
  749. select ARCH_HAS_HOLES_MEMORYMODEL
  750. select ARCH_SPARSEMEM_ENABLE
  751. select CLKDEV_LOOKUP
  752. select CLKSRC_MMIO
  753. select CPU_V7
  754. select GENERIC_CLOCKEVENTS
  755. select HAVE_CLK
  756. select HAVE_S3C2410_I2C if I2C
  757. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  758. select HAVE_S3C_RTC if RTC_CLASS
  759. select NEED_MACH_GPIO_H
  760. select NEED_MACH_MEMORY_H
  761. help
  762. Samsung S5PV210/S5PC110 series based systems
  763. config ARCH_EXYNOS
  764. bool "Samsung EXYNOS"
  765. select ARCH_HAS_CPUFREQ
  766. select ARCH_HAS_HOLES_MEMORYMODEL
  767. select ARCH_SPARSEMEM_ENABLE
  768. select CLKDEV_LOOKUP
  769. select CPU_V7
  770. select GENERIC_CLOCKEVENTS
  771. select HAVE_CLK
  772. select HAVE_S3C2410_I2C if I2C
  773. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  774. select HAVE_S3C_RTC if RTC_CLASS
  775. select NEED_MACH_GPIO_H
  776. select NEED_MACH_MEMORY_H
  777. help
  778. Support for SAMSUNG's EXYNOS SoCs (EXYNOS4/5)
  779. config ARCH_SHARK
  780. bool "Shark"
  781. select ARCH_USES_GETTIMEOFFSET
  782. select CPU_SA110
  783. select ISA
  784. select ISA_DMA
  785. select NEED_MACH_MEMORY_H
  786. select PCI
  787. select VIRT_TO_BUS
  788. select ZONE_DMA
  789. help
  790. Support for the StrongARM based Digital DNARD machine, also known
  791. as "Shark" (<http://www.shark-linux.de/shark.html>).
  792. config ARCH_U300
  793. bool "ST-Ericsson U300 Series"
  794. depends on MMU
  795. select ARCH_REQUIRE_GPIOLIB
  796. select ARM_AMBA
  797. select ARM_PATCH_PHYS_VIRT
  798. select ARM_VIC
  799. select CLKDEV_LOOKUP
  800. select CLKSRC_MMIO
  801. select COMMON_CLK
  802. select CPU_ARM926T
  803. select GENERIC_CLOCKEVENTS
  804. select HAVE_TCM
  805. select SPARSE_IRQ
  806. help
  807. Support for ST-Ericsson U300 series mobile platforms.
  808. config ARCH_U8500
  809. bool "ST-Ericsson U8500 Series"
  810. depends on MMU
  811. select ARCH_HAS_CPUFREQ
  812. select ARCH_REQUIRE_GPIOLIB
  813. select ARM_AMBA
  814. select CLKDEV_LOOKUP
  815. select CPU_V7
  816. select GENERIC_CLOCKEVENTS
  817. select HAVE_SMP
  818. select MIGHT_HAVE_CACHE_L2X0
  819. select SPARSE_IRQ
  820. help
  821. Support for ST-Ericsson's Ux500 architecture
  822. config ARCH_NOMADIK
  823. bool "STMicroelectronics Nomadik"
  824. select ARCH_REQUIRE_GPIOLIB
  825. select ARM_AMBA
  826. select ARM_VIC
  827. select CLKSRC_NOMADIK_MTU
  828. select COMMON_CLK
  829. select CPU_ARM926T
  830. select GENERIC_CLOCKEVENTS
  831. select MIGHT_HAVE_CACHE_L2X0
  832. select USE_OF
  833. select PINCTRL
  834. select PINCTRL_STN8815
  835. select SPARSE_IRQ
  836. help
  837. Support for the Nomadik platform by ST-Ericsson
  838. config PLAT_SPEAR
  839. bool "ST SPEAr"
  840. select ARCH_HAS_CPUFREQ
  841. select ARCH_REQUIRE_GPIOLIB
  842. select ARM_AMBA
  843. select CLKDEV_LOOKUP
  844. select CLKSRC_MMIO
  845. select COMMON_CLK
  846. select GENERIC_CLOCKEVENTS
  847. select HAVE_CLK
  848. help
  849. Support for ST's SPEAr platform (SPEAr3xx, SPEAr6xx and SPEAr13xx).
  850. config ARCH_DAVINCI
  851. bool "TI DaVinci"
  852. select ARCH_HAS_HOLES_MEMORYMODEL
  853. select ARCH_REQUIRE_GPIOLIB
  854. select CLKDEV_LOOKUP
  855. select GENERIC_ALLOCATOR
  856. select GENERIC_CLOCKEVENTS
  857. select GENERIC_IRQ_CHIP
  858. select HAVE_IDE
  859. select NEED_MACH_GPIO_H
  860. select USE_OF
  861. select ZONE_DMA
  862. help
  863. Support for TI's DaVinci platform.
  864. config ARCH_OMAP1
  865. bool "TI OMAP1"
  866. depends on MMU
  867. select ARCH_HAS_CPUFREQ
  868. select ARCH_HAS_HOLES_MEMORYMODEL
  869. select ARCH_OMAP
  870. select ARCH_REQUIRE_GPIOLIB
  871. select CLKDEV_LOOKUP
  872. select CLKSRC_MMIO
  873. select GENERIC_CLOCKEVENTS
  874. select GENERIC_IRQ_CHIP
  875. select HAVE_CLK
  876. select HAVE_IDE
  877. select IRQ_DOMAIN
  878. select NEED_MACH_IO_H if PCCARD
  879. select NEED_MACH_MEMORY_H
  880. help
  881. Support for older TI OMAP1 (omap7xx, omap15xx or omap16xx)
  882. endchoice
  883. menu "Multiple platform selection"
  884. depends on ARCH_MULTIPLATFORM
  885. comment "CPU Core family selection"
  886. config ARCH_MULTI_V4
  887. bool "ARMv4 based platforms (FA526, StrongARM)"
  888. depends on !ARCH_MULTI_V6_V7
  889. select ARCH_MULTI_V4_V5
  890. config ARCH_MULTI_V4T
  891. bool "ARMv4T based platforms (ARM720T, ARM920T, ...)"
  892. depends on !ARCH_MULTI_V6_V7
  893. select ARCH_MULTI_V4_V5
  894. config ARCH_MULTI_V5
  895. bool "ARMv5 based platforms (ARM926T, XSCALE, PJ1, ...)"
  896. depends on !ARCH_MULTI_V6_V7
  897. select ARCH_MULTI_V4_V5
  898. config ARCH_MULTI_V4_V5
  899. bool
  900. config ARCH_MULTI_V6
  901. bool "ARMv6 based platforms (ARM11)"
  902. select ARCH_MULTI_V6_V7
  903. select CPU_V6
  904. config ARCH_MULTI_V7
  905. bool "ARMv7 based platforms (Cortex-A, PJ4, Scorpion, Krait)"
  906. default y
  907. select ARCH_MULTI_V6_V7
  908. select ARCH_VEXPRESS
  909. select CPU_V7
  910. config ARCH_MULTI_V6_V7
  911. bool
  912. config ARCH_MULTI_CPU_AUTO
  913. def_bool !(ARCH_MULTI_V4 || ARCH_MULTI_V4T || ARCH_MULTI_V6_V7)
  914. select ARCH_MULTI_V5
  915. endmenu
  916. #
  917. # This is sorted alphabetically by mach-* pathname. However, plat-*
  918. # Kconfigs may be included either alphabetically (according to the
  919. # plat- suffix) or along side the corresponding mach-* source.
  920. #
  921. source "arch/arm/mach-mvebu/Kconfig"
  922. source "arch/arm/mach-at91/Kconfig"
  923. source "arch/arm/mach-bcm/Kconfig"
  924. source "arch/arm/mach-clps711x/Kconfig"
  925. source "arch/arm/mach-cns3xxx/Kconfig"
  926. source "arch/arm/mach-davinci/Kconfig"
  927. source "arch/arm/mach-dove/Kconfig"
  928. source "arch/arm/mach-ep93xx/Kconfig"
  929. source "arch/arm/mach-footbridge/Kconfig"
  930. source "arch/arm/mach-gemini/Kconfig"
  931. source "arch/arm/mach-highbank/Kconfig"
  932. source "arch/arm/mach-integrator/Kconfig"
  933. source "arch/arm/mach-iop32x/Kconfig"
  934. source "arch/arm/mach-iop33x/Kconfig"
  935. source "arch/arm/mach-iop13xx/Kconfig"
  936. source "arch/arm/mach-ixp4xx/Kconfig"
  937. source "arch/arm/mach-kirkwood/Kconfig"
  938. source "arch/arm/mach-ks8695/Kconfig"
  939. source "arch/arm/mach-msm/Kconfig"
  940. source "arch/arm/mach-mv78xx0/Kconfig"
  941. source "arch/arm/mach-imx/Kconfig"
  942. source "arch/arm/mach-mxs/Kconfig"
  943. source "arch/arm/mach-netx/Kconfig"
  944. source "arch/arm/mach-nomadik/Kconfig"
  945. source "arch/arm/plat-omap/Kconfig"
  946. source "arch/arm/mach-omap1/Kconfig"
  947. source "arch/arm/mach-omap2/Kconfig"
  948. source "arch/arm/mach-orion5x/Kconfig"
  949. source "arch/arm/mach-picoxcell/Kconfig"
  950. source "arch/arm/mach-pxa/Kconfig"
  951. source "arch/arm/plat-pxa/Kconfig"
  952. source "arch/arm/mach-mmp/Kconfig"
  953. source "arch/arm/mach-realview/Kconfig"
  954. source "arch/arm/mach-sa1100/Kconfig"
  955. source "arch/arm/plat-samsung/Kconfig"
  956. source "arch/arm/mach-socfpga/Kconfig"
  957. source "arch/arm/plat-spear/Kconfig"
  958. source "arch/arm/mach-s3c24xx/Kconfig"
  959. if ARCH_S3C64XX
  960. source "arch/arm/mach-s3c64xx/Kconfig"
  961. endif
  962. source "arch/arm/mach-s5p64x0/Kconfig"
  963. source "arch/arm/mach-s5pc100/Kconfig"
  964. source "arch/arm/mach-s5pv210/Kconfig"
  965. source "arch/arm/mach-exynos/Kconfig"
  966. source "arch/arm/mach-shmobile/Kconfig"
  967. source "arch/arm/mach-sunxi/Kconfig"
  968. source "arch/arm/mach-prima2/Kconfig"
  969. source "arch/arm/mach-tegra/Kconfig"
  970. source "arch/arm/mach-u300/Kconfig"
  971. source "arch/arm/mach-ux500/Kconfig"
  972. source "arch/arm/mach-versatile/Kconfig"
  973. source "arch/arm/mach-vexpress/Kconfig"
  974. source "arch/arm/plat-versatile/Kconfig"
  975. source "arch/arm/mach-virt/Kconfig"
  976. source "arch/arm/mach-vt8500/Kconfig"
  977. source "arch/arm/mach-w90x900/Kconfig"
  978. source "arch/arm/mach-zynq/Kconfig"
  979. # Definitions to make life easier
  980. config ARCH_ACORN
  981. bool
  982. config PLAT_IOP
  983. bool
  984. select GENERIC_CLOCKEVENTS
  985. config PLAT_ORION
  986. bool
  987. select CLKSRC_MMIO
  988. select COMMON_CLK
  989. select GENERIC_IRQ_CHIP
  990. select IRQ_DOMAIN
  991. config PLAT_ORION_LEGACY
  992. bool
  993. select PLAT_ORION
  994. config PLAT_PXA
  995. bool
  996. config PLAT_VERSATILE
  997. bool
  998. config ARM_TIMER_SP804
  999. bool
  1000. select CLKSRC_MMIO
  1001. source arch/arm/mm/Kconfig
  1002. config ARM_NR_BANKS
  1003. int
  1004. default 16 if ARCH_EP93XX
  1005. default 8
  1006. config IWMMXT
  1007. bool "Enable iWMMXt support" if !CPU_PJ4
  1008. depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4
  1009. default y if PXA27x || PXA3xx || ARCH_MMP || CPU_PJ4
  1010. help
  1011. Enable support for iWMMXt context switching at run time if
  1012. running on a CPU that supports it.
  1013. config XSCALE_PMU
  1014. bool
  1015. depends on CPU_XSCALE
  1016. default y
  1017. config MULTI_IRQ_HANDLER
  1018. bool
  1019. help
  1020. Allow each machine to specify it's own IRQ handler at run time.
  1021. if !MMU
  1022. source "arch/arm/Kconfig-nommu"
  1023. endif
  1024. config ARM_ERRATA_326103
  1025. bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory"
  1026. depends on CPU_V6
  1027. help
  1028. Executing a SWP instruction to read-only memory does not set bit 11
  1029. of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to
  1030. treat the access as a read, preventing a COW from occurring and
  1031. causing the faulting task to livelock.
  1032. config ARM_ERRATA_411920
  1033. bool "ARM errata: Invalidation of the Instruction Cache operation can fail"
  1034. depends on CPU_V6 || CPU_V6K
  1035. help
  1036. Invalidation of the Instruction Cache operation can
  1037. fail. This erratum is present in 1136 (before r1p4), 1156 and 1176.
  1038. It does not affect the MPCore. This option enables the ARM Ltd.
  1039. recommended workaround.
  1040. config ARM_ERRATA_430973
  1041. bool "ARM errata: Stale prediction on replaced interworking branch"
  1042. depends on CPU_V7
  1043. help
  1044. This option enables the workaround for the 430973 Cortex-A8
  1045. (r1p0..r1p2) erratum. If a code sequence containing an ARM/Thumb
  1046. interworking branch is replaced with another code sequence at the
  1047. same virtual address, whether due to self-modifying code or virtual
  1048. to physical address re-mapping, Cortex-A8 does not recover from the
  1049. stale interworking branch prediction. This results in Cortex-A8
  1050. executing the new code sequence in the incorrect ARM or Thumb state.
  1051. The workaround enables the BTB/BTAC operations by setting ACTLR.IBE
  1052. and also flushes the branch target cache at every context switch.
  1053. Note that setting specific bits in the ACTLR register may not be
  1054. available in non-secure mode.
  1055. config ARM_ERRATA_458693
  1056. bool "ARM errata: Processor deadlock when a false hazard is created"
  1057. depends on CPU_V7
  1058. depends on !ARCH_MULTIPLATFORM
  1059. help
  1060. This option enables the workaround for the 458693 Cortex-A8 (r2p0)
  1061. erratum. For very specific sequences of memory operations, it is
  1062. possible for a hazard condition intended for a cache line to instead
  1063. be incorrectly associated with a different cache line. This false
  1064. hazard might then cause a processor deadlock. The workaround enables
  1065. the L1 caching of the NEON accesses and disables the PLD instruction
  1066. in the ACTLR register. Note that setting specific bits in the ACTLR
  1067. register may not be available in non-secure mode.
  1068. config ARM_ERRATA_460075
  1069. bool "ARM errata: Data written to the L2 cache can be overwritten with stale data"
  1070. depends on CPU_V7
  1071. depends on !ARCH_MULTIPLATFORM
  1072. help
  1073. This option enables the workaround for the 460075 Cortex-A8 (r2p0)
  1074. erratum. Any asynchronous access to the L2 cache may encounter a
  1075. situation in which recent store transactions to the L2 cache are lost
  1076. and overwritten with stale memory contents from external memory. The
  1077. workaround disables the write-allocate mode for the L2 cache via the
  1078. ACTLR register. Note that setting specific bits in the ACTLR register
  1079. may not be available in non-secure mode.
  1080. config ARM_ERRATA_742230
  1081. bool "ARM errata: DMB operation may be faulty"
  1082. depends on CPU_V7 && SMP
  1083. depends on !ARCH_MULTIPLATFORM
  1084. help
  1085. This option enables the workaround for the 742230 Cortex-A9
  1086. (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction
  1087. between two write operations may not ensure the correct visibility
  1088. ordering of the two writes. This workaround sets a specific bit in
  1089. the diagnostic register of the Cortex-A9 which causes the DMB
  1090. instruction to behave as a DSB, ensuring the correct behaviour of
  1091. the two writes.
  1092. config ARM_ERRATA_742231
  1093. bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption"
  1094. depends on CPU_V7 && SMP
  1095. depends on !ARCH_MULTIPLATFORM
  1096. help
  1097. This option enables the workaround for the 742231 Cortex-A9
  1098. (r2p0..r2p2) erratum. Under certain conditions, specific to the
  1099. Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode,
  1100. accessing some data located in the same cache line, may get corrupted
  1101. data due to bad handling of the address hazard when the line gets
  1102. replaced from one of the CPUs at the same time as another CPU is
  1103. accessing it. This workaround sets specific bits in the diagnostic
  1104. register of the Cortex-A9 which reduces the linefill issuing
  1105. capabilities of the processor.
  1106. config PL310_ERRATA_588369
  1107. bool "PL310 errata: Clean & Invalidate maintenance operations do not invalidate clean lines"
  1108. depends on CACHE_L2X0
  1109. help
  1110. The PL310 L2 cache controller implements three types of Clean &
  1111. Invalidate maintenance operations: by Physical Address
  1112. (offset 0x7F0), by Index/Way (0x7F8) and by Way (0x7FC).
  1113. They are architecturally defined to behave as the execution of a
  1114. clean operation followed immediately by an invalidate operation,
  1115. both performing to the same memory location. This functionality
  1116. is not correctly implemented in PL310 as clean lines are not
  1117. invalidated as a result of these operations.
  1118. config ARM_ERRATA_720789
  1119. bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID"
  1120. depends on CPU_V7
  1121. help
  1122. This option enables the workaround for the 720789 Cortex-A9 (prior to
  1123. r2p0) erratum. A faulty ASID can be sent to the other CPUs for the
  1124. broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS.
  1125. As a consequence of this erratum, some TLB entries which should be
  1126. invalidated are not, resulting in an incoherency in the system page
  1127. tables. The workaround changes the TLB flushing routines to invalidate
  1128. entries regardless of the ASID.
  1129. config PL310_ERRATA_727915
  1130. bool "PL310 errata: Background Clean & Invalidate by Way operation can cause data corruption"
  1131. depends on CACHE_L2X0
  1132. help
  1133. PL310 implements the Clean & Invalidate by Way L2 cache maintenance
  1134. operation (offset 0x7FC). This operation runs in background so that
  1135. PL310 can handle normal accesses while it is in progress. Under very
  1136. rare circumstances, due to this erratum, write data can be lost when
  1137. PL310 treats a cacheable write transaction during a Clean &
  1138. Invalidate by Way operation.
  1139. config ARM_ERRATA_743622
  1140. bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption"
  1141. depends on CPU_V7
  1142. depends on !ARCH_MULTIPLATFORM
  1143. help
  1144. This option enables the workaround for the 743622 Cortex-A9
  1145. (r2p*) erratum. Under very rare conditions, a faulty
  1146. optimisation in the Cortex-A9 Store Buffer may lead to data
  1147. corruption. This workaround sets a specific bit in the diagnostic
  1148. register of the Cortex-A9 which disables the Store Buffer
  1149. optimisation, preventing the defect from occurring. This has no
  1150. visible impact on the overall performance or power consumption of the
  1151. processor.
  1152. config ARM_ERRATA_751472
  1153. bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation"
  1154. depends on CPU_V7
  1155. depends on !ARCH_MULTIPLATFORM
  1156. help
  1157. This option enables the workaround for the 751472 Cortex-A9 (prior
  1158. to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the
  1159. completion of a following broadcasted operation if the second
  1160. operation is received by a CPU before the ICIALLUIS has completed,
  1161. potentially leading to corrupted entries in the cache or TLB.
  1162. config PL310_ERRATA_753970
  1163. bool "PL310 errata: cache sync operation may be faulty"
  1164. depends on CACHE_PL310
  1165. help
  1166. This option enables the workaround for the 753970 PL310 (r3p0) erratum.
  1167. Under some condition the effect of cache sync operation on
  1168. the store buffer still remains when the operation completes.
  1169. This means that the store buffer is always asked to drain and
  1170. this prevents it from merging any further writes. The workaround
  1171. is to replace the normal offset of cache sync operation (0x730)
  1172. by another offset targeting an unmapped PL310 register 0x740.
  1173. This has the same effect as the cache sync operation: store buffer
  1174. drain and waiting for all buffers empty.
  1175. config ARM_ERRATA_754322
  1176. bool "ARM errata: possible faulty MMU translations following an ASID switch"
  1177. depends on CPU_V7
  1178. help
  1179. This option enables the workaround for the 754322 Cortex-A9 (r2p*,
  1180. r3p*) erratum. A speculative memory access may cause a page table walk
  1181. which starts prior to an ASID switch but completes afterwards. This
  1182. can populate the micro-TLB with a stale entry which may be hit with
  1183. the new ASID. This workaround places two dsb instructions in the mm
  1184. switching code so that no page table walks can cross the ASID switch.
  1185. config ARM_ERRATA_754327
  1186. bool "ARM errata: no automatic Store Buffer drain"
  1187. depends on CPU_V7 && SMP
  1188. help
  1189. This option enables the workaround for the 754327 Cortex-A9 (prior to
  1190. r2p0) erratum. The Store Buffer does not have any automatic draining
  1191. mechanism and therefore a livelock may occur if an external agent
  1192. continuously polls a memory location waiting to observe an update.
  1193. This workaround defines cpu_relax() as smp_mb(), preventing correctly
  1194. written polling loops from denying visibility of updates to memory.
  1195. config ARM_ERRATA_364296
  1196. bool "ARM errata: Possible cache data corruption with hit-under-miss enabled"
  1197. depends on CPU_V6 && !SMP
  1198. help
  1199. This options enables the workaround for the 364296 ARM1136
  1200. r0p2 erratum (possible cache data corruption with
  1201. hit-under-miss enabled). It sets the undocumented bit 31 in
  1202. the auxiliary control register and the FI bit in the control
  1203. register, thus disabling hit-under-miss without putting the
  1204. processor into full low interrupt latency mode. ARM11MPCore
  1205. is not affected.
  1206. config ARM_ERRATA_764369
  1207. bool "ARM errata: Data cache line maintenance operation by MVA may not succeed"
  1208. depends on CPU_V7 && SMP
  1209. help
  1210. This option enables the workaround for erratum 764369
  1211. affecting Cortex-A9 MPCore with two or more processors (all
  1212. current revisions). Under certain timing circumstances, a data
  1213. cache line maintenance operation by MVA targeting an Inner
  1214. Shareable memory region may fail to proceed up to either the
  1215. Point of Coherency or to the Point of Unification of the
  1216. system. This workaround adds a DSB instruction before the
  1217. relevant cache maintenance functions and sets a specific bit
  1218. in the diagnostic control register of the SCU.
  1219. config PL310_ERRATA_769419
  1220. bool "PL310 errata: no automatic Store Buffer drain"
  1221. depends on CACHE_L2X0
  1222. help
  1223. On revisions of the PL310 prior to r3p2, the Store Buffer does
  1224. not automatically drain. This can cause normal, non-cacheable
  1225. writes to be retained when the memory system is idle, leading
  1226. to suboptimal I/O performance for drivers using coherent DMA.
  1227. This option adds a write barrier to the cpu_idle loop so that,
  1228. on systems with an outer cache, the store buffer is drained
  1229. explicitly.
  1230. config ARM_ERRATA_775420
  1231. bool "ARM errata: A data cache maintenance operation which aborts, might lead to deadlock"
  1232. depends on CPU_V7
  1233. help
  1234. This option enables the workaround for the 775420 Cortex-A9 (r2p2,
  1235. r2p6,r2p8,r2p10,r3p0) erratum. In case a date cache maintenance
  1236. operation aborts with MMU exception, it might cause the processor
  1237. to deadlock. This workaround puts DSB before executing ISB if
  1238. an abort may occur on cache maintenance.
  1239. config ARM_ERRATA_798181
  1240. bool "ARM errata: TLBI/DSB failure on Cortex-A15"
  1241. depends on CPU_V7 && SMP
  1242. help
  1243. On Cortex-A15 (r0p0..r3p2) the TLBI*IS/DSB operations are not
  1244. adequately shooting down all use of the old entries. This
  1245. option enables the Linux kernel workaround for this erratum
  1246. which sends an IPI to the CPUs that are running the same ASID
  1247. as the one being invalidated.
  1248. endmenu
  1249. source "arch/arm/common/Kconfig"
  1250. menu "Bus support"
  1251. config ARM_AMBA
  1252. bool
  1253. config ISA
  1254. bool
  1255. help
  1256. Find out whether you have ISA slots on your motherboard. ISA is the
  1257. name of a bus system, i.e. the way the CPU talks to the other stuff
  1258. inside your box. Other bus systems are PCI, EISA, MicroChannel
  1259. (MCA) or VESA. ISA is an older system, now being displaced by PCI;
  1260. newer boards don't support it. If you have ISA, say Y, otherwise N.
  1261. # Select ISA DMA controller support
  1262. config ISA_DMA
  1263. bool
  1264. select ISA_DMA_API
  1265. # Select ISA DMA interface
  1266. config ISA_DMA_API
  1267. bool
  1268. config PCI
  1269. bool "PCI support" if MIGHT_HAVE_PCI
  1270. help
  1271. Find out whether you have a PCI motherboard. PCI is the name of a
  1272. bus system, i.e. the way the CPU talks to the other stuff inside
  1273. your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or
  1274. VESA. If you have PCI, say Y, otherwise N.
  1275. config PCI_DOMAINS
  1276. bool
  1277. depends on PCI
  1278. config PCI_NANOENGINE
  1279. bool "BSE nanoEngine PCI support"
  1280. depends on SA1100_NANOENGINE
  1281. help
  1282. Enable PCI on the BSE nanoEngine board.
  1283. config PCI_SYSCALL
  1284. def_bool PCI
  1285. # Select the host bridge type
  1286. config PCI_HOST_VIA82C505
  1287. bool
  1288. depends on PCI && ARCH_SHARK
  1289. default y
  1290. config PCI_HOST_ITE8152
  1291. bool
  1292. depends on PCI && MACH_ARMCORE
  1293. default y
  1294. select DMABOUNCE
  1295. source "drivers/pci/Kconfig"
  1296. source "drivers/pcmcia/Kconfig"
  1297. endmenu
  1298. menu "Kernel Features"
  1299. config HAVE_SMP
  1300. bool
  1301. help
  1302. This option should be selected by machines which have an SMP-
  1303. capable CPU.
  1304. The only effect of this option is to make the SMP-related
  1305. options available to the user for configuration.
  1306. config SMP
  1307. bool "Symmetric Multi-Processing"
  1308. depends on CPU_V6K || CPU_V7
  1309. depends on GENERIC_CLOCKEVENTS
  1310. depends on HAVE_SMP
  1311. depends on MMU
  1312. select HAVE_ARM_SCU if !ARCH_MSM_SCORPIONMP
  1313. select USE_GENERIC_SMP_HELPERS
  1314. help
  1315. This enables support for systems with more than one CPU. If you have
  1316. a system with only one CPU, like most personal computers, say N. If
  1317. you have a system with more than one CPU, say Y.
  1318. If you say N here, the kernel will run on single and multiprocessor
  1319. machines, but will use only one CPU of a multiprocessor machine. If
  1320. you say Y here, the kernel will run on many, but not all, single
  1321. processor machines. On a single processor machine, the kernel will
  1322. run faster if you say N here.
  1323. See also <file:Documentation/x86/i386/IO-APIC.txt>,
  1324. <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at
  1325. <http://tldp.org/HOWTO/SMP-HOWTO.html>.
  1326. If you don't know what to do here, say N.
  1327. config SMP_ON_UP
  1328. bool "Allow booting SMP kernel on uniprocessor systems (EXPERIMENTAL)"
  1329. depends on SMP && !XIP_KERNEL
  1330. default y
  1331. help
  1332. SMP kernels contain instructions which fail on non-SMP processors.
  1333. Enabling this option allows the kernel to modify itself to make
  1334. these instructions safe. Disabling it allows about 1K of space
  1335. savings.
  1336. If you don't know what to do here, say Y.
  1337. config ARM_CPU_TOPOLOGY
  1338. bool "Support cpu topology definition"
  1339. depends on SMP && CPU_V7
  1340. default y
  1341. help
  1342. Support ARM cpu topology definition. The MPIDR register defines
  1343. affinity between processors which is then used to describe the cpu
  1344. topology of an ARM System.
  1345. config SCHED_MC
  1346. bool "Multi-core scheduler support"
  1347. depends on ARM_CPU_TOPOLOGY
  1348. help
  1349. Multi-core scheduler support improves the CPU scheduler's decision
  1350. making when dealing with multi-core CPU chips at a cost of slightly
  1351. increased overhead in some places. If unsure say N here.
  1352. config SCHED_SMT
  1353. bool "SMT scheduler support"
  1354. depends on ARM_CPU_TOPOLOGY
  1355. help
  1356. Improves the CPU scheduler's decision making when dealing with
  1357. MultiThreading at a cost of slightly increased overhead in some
  1358. places. If unsure say N here.
  1359. config HAVE_ARM_SCU
  1360. bool
  1361. help
  1362. This option enables support for the ARM system coherency unit
  1363. config HAVE_ARM_ARCH_TIMER
  1364. bool "Architected timer support"
  1365. depends on CPU_V7
  1366. select ARM_ARCH_TIMER
  1367. help
  1368. This option enables support for the ARM architected timer
  1369. config HAVE_ARM_TWD
  1370. bool
  1371. depends on SMP
  1372. select CLKSRC_OF if OF
  1373. help
  1374. This options enables support for the ARM timer and watchdog unit
  1375. choice
  1376. prompt "Memory split"
  1377. default VMSPLIT_3G
  1378. help
  1379. Select the desired split between kernel and user memory.
  1380. If you are not absolutely sure what you are doing, leave this
  1381. option alone!
  1382. config VMSPLIT_3G
  1383. bool "3G/1G user/kernel split"
  1384. config VMSPLIT_2G
  1385. bool "2G/2G user/kernel split"
  1386. config VMSPLIT_1G
  1387. bool "1G/3G user/kernel split"
  1388. endchoice
  1389. config PAGE_OFFSET
  1390. hex
  1391. default 0x40000000 if VMSPLIT_1G
  1392. default 0x80000000 if VMSPLIT_2G
  1393. default 0xC0000000
  1394. config NR_CPUS
  1395. int "Maximum number of CPUs (2-32)"
  1396. range 2 32
  1397. depends on SMP
  1398. default "4"
  1399. config HOTPLUG_CPU
  1400. bool "Support for hot-pluggable CPUs"
  1401. depends on SMP && HOTPLUG
  1402. help
  1403. Say Y here to experiment with turning CPUs off and on. CPUs
  1404. can be controlled through /sys/devices/system/cpu.
  1405. config ARM_PSCI
  1406. bool "Support for the ARM Power State Coordination Interface (PSCI)"
  1407. depends on CPU_V7
  1408. help
  1409. Say Y here if you want Linux to communicate with system firmware
  1410. implementing the PSCI specification for CPU-centric power
  1411. management operations described in ARM document number ARM DEN
  1412. 0022A ("Power State Coordination Interface System Software on
  1413. ARM processors").
  1414. config LOCAL_TIMERS
  1415. bool "Use local timer interrupts"
  1416. depends on SMP
  1417. default y
  1418. select HAVE_ARM_TWD if (!ARCH_MSM_SCORPIONMP && !EXYNOS4_MCT)
  1419. help
  1420. Enable support for local timers on SMP platforms, rather then the
  1421. legacy IPI broadcast method. Local timers allows the system
  1422. accounting to be spread across the timer interval, preventing a
  1423. "thundering herd" at every timer tick.
  1424. # The GPIO number here must be sorted by descending number. In case of
  1425. # a multiplatform kernel, we just want the highest value required by the
  1426. # selected platforms.
  1427. config ARCH_NR_GPIO
  1428. int
  1429. default 1024 if ARCH_SHMOBILE || ARCH_TEGRA
  1430. default 512 if SOC_OMAP5
  1431. default 392 if ARCH_U8500
  1432. default 288 if ARCH_VT8500 || ARCH_SUNXI
  1433. default 264 if MACH_H4700
  1434. default 0
  1435. help
  1436. Maximum number of GPIOs in the system.
  1437. If unsure, leave the default value.
  1438. source kernel/Kconfig.preempt
  1439. config HZ
  1440. int
  1441. default 200 if ARCH_EBSA110 || ARCH_S3C24XX || ARCH_S5P64X0 || \
  1442. ARCH_S5PV210 || ARCH_EXYNOS4
  1443. default AT91_TIMER_HZ if ARCH_AT91
  1444. default SHMOBILE_TIMER_HZ if ARCH_SHMOBILE
  1445. default 100
  1446. config SCHED_HRTICK
  1447. def_bool HIGH_RES_TIMERS
  1448. config THUMB2_KERNEL
  1449. bool "Compile the kernel in Thumb-2 mode"
  1450. depends on CPU_V7 && !CPU_V6 && !CPU_V6K
  1451. select AEABI
  1452. select ARM_ASM_UNIFIED
  1453. select ARM_UNWIND
  1454. help
  1455. By enabling this option, the kernel will be compiled in
  1456. Thumb-2 mode. A compiler/assembler that understand the unified
  1457. ARM-Thumb syntax is needed.
  1458. If unsure, say N.
  1459. config THUMB2_AVOID_R_ARM_THM_JUMP11
  1460. bool "Work around buggy Thumb-2 short branch relocations in gas"
  1461. depends on THUMB2_KERNEL && MODULES
  1462. default y
  1463. help
  1464. Various binutils versions can resolve Thumb-2 branches to
  1465. locally-defined, preemptible global symbols as short-range "b.n"
  1466. branch instructions.
  1467. This is a problem, because there's no guarantee the final
  1468. destination of the symbol, or any candidate locations for a
  1469. trampoline, are within range of the branch. For this reason, the
  1470. kernel does not support fixing up the R_ARM_THM_JUMP11 (102)
  1471. relocation in modules at all, and it makes little sense to add
  1472. support.
  1473. The symptom is that the kernel fails with an "unsupported
  1474. relocation" error when loading some modules.
  1475. Until fixed tools are available, passing
  1476. -fno-optimize-sibling-calls to gcc should prevent gcc generating
  1477. code which hits this problem, at the cost of a bit of extra runtime
  1478. stack usage in some cases.
  1479. The problem is described in more detail at:
  1480. https://bugs.launchpad.net/binutils-linaro/+bug/725126
  1481. Only Thumb-2 kernels are affected.
  1482. Unless you are sure your tools don't have this problem, say Y.
  1483. config ARM_ASM_UNIFIED
  1484. bool
  1485. config AEABI
  1486. bool "Use the ARM EABI to compile the kernel"
  1487. help
  1488. This option allows for the kernel to be compiled using the latest
  1489. ARM ABI (aka EABI). This is only useful if you are using a user
  1490. space environment that is also compiled with EABI.
  1491. Since there are major incompatibilities between the legacy ABI and
  1492. EABI, especially with regard to structure member alignment, this
  1493. option also changes the kernel syscall calling convention to
  1494. disambiguate both ABIs and allow for backward compatibility support
  1495. (selected with CONFIG_OABI_COMPAT).
  1496. To use this you need GCC version 4.0.0 or later.
  1497. config OABI_COMPAT
  1498. bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)"
  1499. depends on AEABI && !THUMB2_KERNEL
  1500. default y
  1501. help
  1502. This option preserves the old syscall interface along with the
  1503. new (ARM EABI) one. It also provides a compatibility layer to
  1504. intercept syscalls that have structure arguments which layout
  1505. in memory differs between the legacy ABI and the new ARM EABI
  1506. (only for non "thumb" binaries). This option adds a tiny
  1507. overhead to all syscalls and produces a slightly larger kernel.
  1508. If you know you'll be using only pure EABI user space then you
  1509. can say N here. If this option is not selected and you attempt
  1510. to execute a legacy ABI binary then the result will be
  1511. UNPREDICTABLE (in fact it can be predicted that it won't work
  1512. at all). If in doubt say Y.
  1513. config ARCH_HAS_HOLES_MEMORYMODEL
  1514. bool
  1515. config ARCH_SPARSEMEM_ENABLE
  1516. bool
  1517. config ARCH_SPARSEMEM_DEFAULT
  1518. def_bool ARCH_SPARSEMEM_ENABLE
  1519. config ARCH_SELECT_MEMORY_MODEL
  1520. def_bool ARCH_SPARSEMEM_ENABLE
  1521. config HAVE_ARCH_PFN_VALID
  1522. def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
  1523. config HIGHMEM
  1524. bool "High Memory Support"
  1525. depends on MMU
  1526. help
  1527. The address space of ARM processors is only 4 Gigabytes large
  1528. and it has to accommodate user address space, kernel address
  1529. space as well as some memory mapped IO. That means that, if you
  1530. have a large amount of physical memory and/or IO, not all of the
  1531. memory can be "permanently mapped" by the kernel. The physical
  1532. memory that is not permanently mapped is called "high memory".
  1533. Depending on the selected kernel/user memory split, minimum
  1534. vmalloc space and actual amount of RAM, you may not need this
  1535. option which should result in a slightly faster kernel.
  1536. If unsure, say n.
  1537. config HIGHPTE
  1538. bool "Allocate 2nd-level pagetables from highmem"
  1539. depends on HIGHMEM
  1540. config HW_PERF_EVENTS
  1541. bool "Enable hardware performance counter support for perf events"
  1542. depends on PERF_EVENTS
  1543. default y
  1544. help
  1545. Enable hardware performance counter support for perf events. If
  1546. disabled, perf events will use software events only.
  1547. source "mm/Kconfig"
  1548. config FORCE_MAX_ZONEORDER
  1549. int "Maximum zone order" if ARCH_SHMOBILE
  1550. range 11 64 if ARCH_SHMOBILE
  1551. default "12" if SOC_AM33XX
  1552. default "9" if SA1111
  1553. default "11"
  1554. help
  1555. The kernel memory allocator divides physically contiguous memory
  1556. blocks into "zones", where each zone is a power of two number of
  1557. pages. This option selects the largest power of two that the kernel
  1558. keeps in the memory allocator. If you need to allocate very large
  1559. blocks of physically contiguous memory, then you may need to
  1560. increase this value.
  1561. This config option is actually maximum order plus one. For example,
  1562. a value of 11 means that the largest free memory block is 2^10 pages.
  1563. config ALIGNMENT_TRAP
  1564. bool
  1565. depends on CPU_CP15_MMU
  1566. default y if !ARCH_EBSA110
  1567. select HAVE_PROC_CPU if PROC_FS
  1568. help
  1569. ARM processors cannot fetch/store information which is not
  1570. naturally aligned on the bus, i.e., a 4 byte fetch must start at an
  1571. address divisible by 4. On 32-bit ARM processors, these non-aligned
  1572. fetch/store instructions will be emulated in software if you say
  1573. here, which has a severe performance impact. This is necessary for
  1574. correct operation of some network protocols. With an IP-only
  1575. configuration it is safe to say N, otherwise say Y.
  1576. config UACCESS_WITH_MEMCPY
  1577. bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user()"
  1578. depends on MMU
  1579. default y if CPU_FEROCEON
  1580. help
  1581. Implement faster copy_to_user and clear_user methods for CPU
  1582. cores where a 8-word STM instruction give significantly higher
  1583. memory write throughput than a sequence of individual 32bit stores.
  1584. A possible side effect is a slight increase in scheduling latency
  1585. between threads sharing the same address space if they invoke
  1586. such copy operations with large buffers.
  1587. However, if the CPU data cache is using a write-allocate mode,
  1588. this option is unlikely to provide any performance gain.
  1589. config SECCOMP
  1590. bool
  1591. prompt "Enable seccomp to safely compute untrusted bytecode"
  1592. ---help---
  1593. This kernel feature is useful for number crunching applications
  1594. that may need to compute untrusted bytecode during their
  1595. execution. By using pipes or other transports made available to
  1596. the process as file descriptors supporting the read/write
  1597. syscalls, it's possible to isolate those applications in
  1598. their own address space using seccomp. Once seccomp is
  1599. enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
  1600. and the task is only allowed to execute a few safe syscalls
  1601. defined by each seccomp mode.
  1602. config CC_STACKPROTECTOR
  1603. bool "Enable -fstack-protector buffer overflow detection (EXPERIMENTAL)"
  1604. help
  1605. This option turns on the -fstack-protector GCC feature. This
  1606. feature puts, at the beginning of functions, a canary value on
  1607. the stack just before the return address, and validates
  1608. the value just before actually returning. Stack based buffer
  1609. overflows (that need to overwrite this return address) now also
  1610. overwrite the canary, which gets detected and the attack is then
  1611. neutralized via a kernel panic.
  1612. This feature requires gcc version 4.2 or above.
  1613. config XEN_DOM0
  1614. def_bool y
  1615. depends on XEN
  1616. config XEN
  1617. bool "Xen guest support on ARM (EXPERIMENTAL)"
  1618. depends on ARM && AEABI && OF
  1619. depends on CPU_V7 && !CPU_V6
  1620. depends on !GENERIC_ATOMIC64
  1621. help
  1622. Say Y if you want to run Linux in a Virtual Machine on Xen on ARM.
  1623. endmenu
  1624. menu "Boot options"
  1625. config USE_OF
  1626. bool "Flattened Device Tree support"
  1627. select IRQ_DOMAIN
  1628. select OF
  1629. select OF_EARLY_FLATTREE
  1630. help
  1631. Include support for flattened device tree machine descriptions.
  1632. config ATAGS
  1633. bool "Support for the traditional ATAGS boot data passing" if USE_OF
  1634. default y
  1635. help
  1636. This is the traditional way of passing data to the kernel at boot
  1637. time. If you are solely relying on the flattened device tree (or
  1638. the ARM_ATAG_DTB_COMPAT option) then you may unselect this option
  1639. to remove ATAGS support from your kernel binary. If unsure,
  1640. leave this to y.
  1641. config DEPRECATED_PARAM_STRUCT
  1642. bool "Provide old way to pass kernel parameters"
  1643. depends on ATAGS
  1644. help
  1645. This was deprecated in 2001 and announced to live on for 5 years.
  1646. Some old boot loaders still use this way.
  1647. # Compressed boot loader in ROM. Yes, we really want to ask about
  1648. # TEXT and BSS so we preserve their values in the config files.
  1649. config ZBOOT_ROM_TEXT
  1650. hex "Compressed ROM boot loader base address"
  1651. default "0"
  1652. help
  1653. The physical address at which the ROM-able zImage is to be
  1654. placed in the target. Platforms which normally make use of
  1655. ROM-able zImage formats normally set this to a suitable
  1656. value in their defconfig file.
  1657. If ZBOOT_ROM is not enabled, this has no effect.
  1658. config ZBOOT_ROM_BSS
  1659. hex "Compressed ROM boot loader BSS address"
  1660. default "0"
  1661. help
  1662. The base address of an area of read/write memory in the target
  1663. for the ROM-able zImage which must be available while the
  1664. decompressor is running. It must be large enough to hold the
  1665. entire decompressed kernel plus an additional 128 KiB.
  1666. Platforms which normally make use of ROM-able zImage formats
  1667. normally set this to a suitable value in their defconfig file.
  1668. If ZBOOT_ROM is not enabled, this has no effect.
  1669. config ZBOOT_ROM
  1670. bool "Compressed boot loader in ROM/flash"
  1671. depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS
  1672. help
  1673. Say Y here if you intend to execute your compressed kernel image
  1674. (zImage) directly from ROM or flash. If unsure, say N.
  1675. choice
  1676. prompt "Include SD/MMC loader in zImage (EXPERIMENTAL)"
  1677. depends on ZBOOT_ROM && ARCH_SH7372
  1678. default ZBOOT_ROM_NONE
  1679. help
  1680. Include experimental SD/MMC loading code in the ROM-able zImage.
  1681. With this enabled it is possible to write the ROM-able zImage
  1682. kernel image to an MMC or SD card and boot the kernel straight
  1683. from the reset vector. At reset the processor Mask ROM will load
  1684. the first part of the ROM-able zImage which in turn loads the
  1685. rest the kernel image to RAM.
  1686. config ZBOOT_ROM_NONE
  1687. bool "No SD/MMC loader in zImage (EXPERIMENTAL)"
  1688. help
  1689. Do not load image from SD or MMC
  1690. config ZBOOT_ROM_MMCIF
  1691. bool "Include MMCIF loader in zImage (EXPERIMENTAL)"
  1692. help
  1693. Load image from MMCIF hardware block.
  1694. config ZBOOT_ROM_SH_MOBILE_SDHI
  1695. bool "Include SuperH Mobile SDHI loader in zImage (EXPERIMENTAL)"
  1696. help
  1697. Load image from SDHI hardware block
  1698. endchoice
  1699. config ARM_APPENDED_DTB
  1700. bool "Use appended device tree blob to zImage (EXPERIMENTAL)"
  1701. depends on OF && !ZBOOT_ROM
  1702. help
  1703. With this option, the boot code will look for a device tree binary
  1704. (DTB) appended to zImage
  1705. (e.g. cat zImage <filename>.dtb > zImage_w_dtb).
  1706. This is meant as a backward compatibility convenience for those
  1707. systems with a bootloader that can't be upgraded to accommodate
  1708. the documented boot protocol using a device tree.
  1709. Beware that there is very little in terms of protection against
  1710. this option being confused by leftover garbage in memory that might
  1711. look like a DTB header after a reboot if no actual DTB is appended
  1712. to zImage. Do not leave this option active in a production kernel
  1713. if you don't intend to always append a DTB. Proper passing of the
  1714. location into r2 of a bootloader provided DTB is always preferable
  1715. to this option.
  1716. config ARM_ATAG_DTB_COMPAT
  1717. bool "Supplement the appended DTB with traditional ATAG information"
  1718. depends on ARM_APPENDED_DTB
  1719. help
  1720. Some old bootloaders can't be updated to a DTB capable one, yet
  1721. they provide ATAGs with memory configuration, the ramdisk address,
  1722. the kernel cmdline string, etc. Such information is dynamically
  1723. provided by the bootloader and can't always be stored in a static
  1724. DTB. To allow a device tree enabled kernel to be used with such
  1725. bootloaders, this option allows zImage to extract the information
  1726. from the ATAG list and store it at run time into the appended DTB.
  1727. choice
  1728. prompt "Kernel command line type" if ARM_ATAG_DTB_COMPAT
  1729. default ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
  1730. config ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
  1731. bool "Use bootloader kernel arguments if available"
  1732. help
  1733. Uses the command-line options passed by the boot loader instead of
  1734. the device tree bootargs property. If the boot loader doesn't provide
  1735. any, the device tree bootargs property will be used.
  1736. config ARM_ATAG_DTB_COMPAT_CMDLINE_EXTEND
  1737. bool "Extend with bootloader kernel arguments"
  1738. help
  1739. The command-line arguments provided by the boot loader will be
  1740. appended to the the device tree bootargs property.
  1741. endchoice
  1742. config CMDLINE
  1743. string "Default kernel command string"
  1744. default ""
  1745. help
  1746. On some architectures (EBSA110 and CATS), there is currently no way
  1747. for the boot loader to pass arguments to the kernel. For these
  1748. architectures, you should supply some command-line options at build
  1749. time by entering them here. As a minimum, you should specify the
  1750. memory size and the root device (e.g., mem=64M root=/dev/nfs).
  1751. choice
  1752. prompt "Kernel command line type" if CMDLINE != ""
  1753. default CMDLINE_FROM_BOOTLOADER
  1754. depends on ATAGS
  1755. config CMDLINE_FROM_BOOTLOADER
  1756. bool "Use bootloader kernel arguments if available"
  1757. help
  1758. Uses the command-line options passed by the boot loader. If
  1759. the boot loader doesn't provide any, the default kernel command
  1760. string provided in CMDLINE will be used.
  1761. config CMDLINE_EXTEND
  1762. bool "Extend bootloader kernel arguments"
  1763. help
  1764. The command-line arguments provided by the boot loader will be
  1765. appended to the default kernel command string.
  1766. config CMDLINE_FORCE
  1767. bool "Always use the default kernel command string"
  1768. help
  1769. Always use the default kernel command string, even if the boot
  1770. loader passes other arguments to the kernel.
  1771. This is useful if you cannot or don't want to change the
  1772. command-line options your boot loader passes to the kernel.
  1773. endchoice
  1774. config XIP_KERNEL
  1775. bool "Kernel Execute-In-Place from ROM"
  1776. depends on !ZBOOT_ROM && !ARM_LPAE && !ARCH_MULTIPLATFORM
  1777. help
  1778. Execute-In-Place allows the kernel to run from non-volatile storage
  1779. directly addressable by the CPU, such as NOR flash. This saves RAM
  1780. space since the text section of the kernel is not loaded from flash
  1781. to RAM. Read-write sections, such as the data section and stack,
  1782. are still copied to RAM. The XIP kernel is not compressed since
  1783. it has to run directly from flash, so it will take more space to
  1784. store it. The flash address used to link the kernel object files,
  1785. and for storing it, is configuration dependent. Therefore, if you
  1786. say Y here, you must know the proper physical address where to
  1787. store the kernel image depending on your own flash memory usage.
  1788. Also note that the make target becomes "make xipImage" rather than
  1789. "make zImage" or "make Image". The final kernel binary to put in
  1790. ROM memory will be arch/arm/boot/xipImage.
  1791. If unsure, say N.
  1792. config XIP_PHYS_ADDR
  1793. hex "XIP Kernel Physical Location"
  1794. depends on XIP_KERNEL
  1795. default "0x00080000"
  1796. help
  1797. This is the physical address in your flash memory the kernel will
  1798. be linked for and stored to. This address is dependent on your
  1799. own flash usage.
  1800. config KEXEC
  1801. bool "Kexec system call (EXPERIMENTAL)"
  1802. depends on (!SMP || HOTPLUG_CPU)
  1803. help
  1804. kexec is a system call that implements the ability to shutdown your
  1805. current kernel, and to start another kernel. It is like a reboot
  1806. but it is independent of the system firmware. And like a reboot
  1807. you can start any kernel with it, not just Linux.
  1808. It is an ongoing process to be certain the hardware in a machine
  1809. is properly shutdown, so do not be surprised if this code does not
  1810. initially work for you. It may help to enable device hotplugging
  1811. support.
  1812. config ATAGS_PROC
  1813. bool "Export atags in procfs"
  1814. depends on ATAGS && KEXEC
  1815. default y
  1816. help
  1817. Should the atags used to boot the kernel be exported in an "atags"
  1818. file in procfs. Useful with kexec.
  1819. config CRASH_DUMP
  1820. bool "Build kdump crash kernel (EXPERIMENTAL)"
  1821. help
  1822. Generate crash dump after being started by kexec. This should
  1823. be normally only set in special crash dump kernels which are
  1824. loaded in the main kernel with kexec-tools into a specially
  1825. reserved region and then later executed after a crash by
  1826. kdump/kexec. The crash dump kernel must be compiled to a
  1827. memory address not used by the main kernel
  1828. For more details see Documentation/kdump/kdump.txt
  1829. config AUTO_ZRELADDR
  1830. bool "Auto calculation of the decompressed kernel image address"
  1831. depends on !ZBOOT_ROM && !ARCH_U300
  1832. help
  1833. ZRELADDR is the physical address where the decompressed kernel
  1834. image will be placed. If AUTO_ZRELADDR is selected, the address
  1835. will be determined at run-time by masking the current IP with
  1836. 0xf8000000. This assumes the zImage being placed in the first 128MB
  1837. from start of memory.
  1838. endmenu
  1839. menu "CPU Power Management"
  1840. if ARCH_HAS_CPUFREQ
  1841. source "drivers/cpufreq/Kconfig"
  1842. config CPU_FREQ_S3C
  1843. bool
  1844. help
  1845. Internal configuration node for common cpufreq on Samsung SoC
  1846. config CPU_FREQ_S3C24XX
  1847. bool "CPUfreq driver for Samsung S3C24XX series CPUs (EXPERIMENTAL)"
  1848. depends on ARCH_S3C24XX && CPU_FREQ
  1849. select CPU_FREQ_S3C
  1850. help
  1851. This enables the CPUfreq driver for the Samsung S3C24XX family
  1852. of CPUs.
  1853. For details, take a look at <file:Documentation/cpu-freq>.
  1854. If in doubt, say N.
  1855. config CPU_FREQ_S3C24XX_PLL
  1856. bool "Support CPUfreq changing of PLL frequency (EXPERIMENTAL)"
  1857. depends on CPU_FREQ_S3C24XX
  1858. help
  1859. Compile in support for changing the PLL frequency from the
  1860. S3C24XX series CPUfreq driver. The PLL takes time to settle
  1861. after a frequency change, so by default it is not enabled.
  1862. This also means that the PLL tables for the selected CPU(s) will
  1863. be built which may increase the size of the kernel image.
  1864. config CPU_FREQ_S3C24XX_DEBUG
  1865. bool "Debug CPUfreq Samsung driver core"
  1866. depends on CPU_FREQ_S3C24XX
  1867. help
  1868. Enable s3c_freq_dbg for the Samsung S3C CPUfreq core
  1869. config CPU_FREQ_S3C24XX_IODEBUG
  1870. bool "Debug CPUfreq Samsung driver IO timing"
  1871. depends on CPU_FREQ_S3C24XX
  1872. help
  1873. Enable s3c_freq_iodbg for the Samsung S3C CPUfreq core
  1874. config CPU_FREQ_S3C24XX_DEBUGFS
  1875. bool "Export debugfs for CPUFreq"
  1876. depends on CPU_FREQ_S3C24XX && DEBUG_FS
  1877. help
  1878. Export status information via debugfs.
  1879. endif
  1880. source "drivers/cpuidle/Kconfig"
  1881. endmenu
  1882. menu "Floating point emulation"
  1883. comment "At least one emulation must be selected"
  1884. config FPE_NWFPE
  1885. bool "NWFPE math emulation"
  1886. depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL
  1887. ---help---
  1888. Say Y to include the NWFPE floating point emulator in the kernel.
  1889. This is necessary to run most binaries. Linux does not currently
  1890. support floating point hardware so you need to say Y here even if
  1891. your machine has an FPA or floating point co-processor podule.
  1892. You may say N here if you are going to load the Acorn FPEmulator
  1893. early in the bootup.
  1894. config FPE_NWFPE_XP
  1895. bool "Support extended precision"
  1896. depends on FPE_NWFPE
  1897. help
  1898. Say Y to include 80-bit support in the kernel floating-point
  1899. emulator. Otherwise, only 32 and 64-bit support is compiled in.
  1900. Note that gcc does not generate 80-bit operations by default,
  1901. so in most cases this option only enlarges the size of the
  1902. floating point emulator without any good reason.
  1903. You almost surely want to say N here.
  1904. config FPE_FASTFPE
  1905. bool "FastFPE math emulation (EXPERIMENTAL)"
  1906. depends on (!AEABI || OABI_COMPAT) && !CPU_32v3
  1907. ---help---
  1908. Say Y here to include the FAST floating point emulator in the kernel.
  1909. This is an experimental much faster emulator which now also has full
  1910. precision for the mantissa. It does not support any exceptions.
  1911. It is very simple, and approximately 3-6 times faster than NWFPE.
  1912. It should be sufficient for most programs. It may be not suitable
  1913. for scientific calculations, but you have to check this for yourself.
  1914. If you do not feel you need a faster FP emulation you should better
  1915. choose NWFPE.
  1916. config VFP
  1917. bool "VFP-format floating point maths"
  1918. depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON
  1919. help
  1920. Say Y to include VFP support code in the kernel. This is needed
  1921. if your hardware includes a VFP unit.
  1922. Please see <file:Documentation/arm/VFP/release-notes.txt> for
  1923. release notes and additional status information.
  1924. Say N if your target does not have VFP hardware.
  1925. config VFPv3
  1926. bool
  1927. depends on VFP
  1928. default y if CPU_V7
  1929. config NEON
  1930. bool "Advanced SIMD (NEON) Extension support"
  1931. depends on VFPv3 && CPU_V7
  1932. help
  1933. Say Y to include support code for NEON, the ARMv7 Advanced SIMD
  1934. Extension.
  1935. endmenu
  1936. menu "Userspace binary formats"
  1937. source "fs/Kconfig.binfmt"
  1938. config ARTHUR
  1939. tristate "RISC OS personality"
  1940. depends on !AEABI
  1941. help
  1942. Say Y here to include the kernel code necessary if you want to run
  1943. Acorn RISC OS/Arthur binaries under Linux. This code is still very
  1944. experimental; if this sounds frightening, say N and sleep in peace.
  1945. You can also say M here to compile this support as a module (which
  1946. will be called arthur).
  1947. endmenu
  1948. menu "Power management options"
  1949. source "kernel/power/Kconfig"
  1950. config ARCH_SUSPEND_POSSIBLE
  1951. depends on !ARCH_S5PC100
  1952. depends on CPU_ARM920T || CPU_ARM926T || CPU_SA1100 || \
  1953. CPU_V6 || CPU_V6K || CPU_V7 || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK
  1954. def_bool y
  1955. config ARM_CPU_SUSPEND
  1956. def_bool PM_SLEEP
  1957. endmenu
  1958. source "net/Kconfig"
  1959. source "drivers/Kconfig"
  1960. source "fs/Kconfig"
  1961. source "arch/arm/Kconfig.debug"
  1962. source "security/Kconfig"
  1963. source "crypto/Kconfig"
  1964. source "lib/Kconfig"
  1965. source "arch/arm/kvm/Kconfig"