omap_hwmod.c 115 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036
  1. /*
  2. * omap_hwmod implementation for OMAP2/3/4
  3. *
  4. * Copyright (C) 2009-2011 Nokia Corporation
  5. * Copyright (C) 2011-2012 Texas Instruments, Inc.
  6. *
  7. * Paul Walmsley, Benoît Cousson, Kevin Hilman
  8. *
  9. * Created in collaboration with (alphabetical order): Thara Gopinath,
  10. * Tony Lindgren, Rajendra Nayak, Vikram Pandita, Sakari Poussa, Anand
  11. * Sawant, Santosh Shilimkar, Richard Woodruff
  12. *
  13. * This program is free software; you can redistribute it and/or modify
  14. * it under the terms of the GNU General Public License version 2 as
  15. * published by the Free Software Foundation.
  16. *
  17. * Introduction
  18. * ------------
  19. * One way to view an OMAP SoC is as a collection of largely unrelated
  20. * IP blocks connected by interconnects. The IP blocks include
  21. * devices such as ARM processors, audio serial interfaces, UARTs,
  22. * etc. Some of these devices, like the DSP, are created by TI;
  23. * others, like the SGX, largely originate from external vendors. In
  24. * TI's documentation, on-chip devices are referred to as "OMAP
  25. * modules." Some of these IP blocks are identical across several
  26. * OMAP versions. Others are revised frequently.
  27. *
  28. * These OMAP modules are tied together by various interconnects.
  29. * Most of the address and data flow between modules is via OCP-based
  30. * interconnects such as the L3 and L4 buses; but there are other
  31. * interconnects that distribute the hardware clock tree, handle idle
  32. * and reset signaling, supply power, and connect the modules to
  33. * various pads or balls on the OMAP package.
  34. *
  35. * OMAP hwmod provides a consistent way to describe the on-chip
  36. * hardware blocks and their integration into the rest of the chip.
  37. * This description can be automatically generated from the TI
  38. * hardware database. OMAP hwmod provides a standard, consistent API
  39. * to reset, enable, idle, and disable these hardware blocks. And
  40. * hwmod provides a way for other core code, such as the Linux device
  41. * code or the OMAP power management and address space mapping code,
  42. * to query the hardware database.
  43. *
  44. * Using hwmod
  45. * -----------
  46. * Drivers won't call hwmod functions directly. That is done by the
  47. * omap_device code, and in rare occasions, by custom integration code
  48. * in arch/arm/ *omap*. The omap_device code includes functions to
  49. * build a struct platform_device using omap_hwmod data, and that is
  50. * currently how hwmod data is communicated to drivers and to the
  51. * Linux driver model. Most drivers will call omap_hwmod functions only
  52. * indirectly, via pm_runtime*() functions.
  53. *
  54. * From a layering perspective, here is where the OMAP hwmod code
  55. * fits into the kernel software stack:
  56. *
  57. * +-------------------------------+
  58. * | Device driver code |
  59. * | (e.g., drivers/) |
  60. * +-------------------------------+
  61. * | Linux driver model |
  62. * | (platform_device / |
  63. * | platform_driver data/code) |
  64. * +-------------------------------+
  65. * | OMAP core-driver integration |
  66. * |(arch/arm/mach-omap2/devices.c)|
  67. * +-------------------------------+
  68. * | omap_device code |
  69. * | (../plat-omap/omap_device.c) |
  70. * +-------------------------------+
  71. * ----> | omap_hwmod code/data | <-----
  72. * | (../mach-omap2/omap_hwmod*) |
  73. * +-------------------------------+
  74. * | OMAP clock/PRCM/register fns |
  75. * | (__raw_{read,write}l, clk*) |
  76. * +-------------------------------+
  77. *
  78. * Device drivers should not contain any OMAP-specific code or data in
  79. * them. They should only contain code to operate the IP block that
  80. * the driver is responsible for. This is because these IP blocks can
  81. * also appear in other SoCs, either from TI (such as DaVinci) or from
  82. * other manufacturers; and drivers should be reusable across other
  83. * platforms.
  84. *
  85. * The OMAP hwmod code also will attempt to reset and idle all on-chip
  86. * devices upon boot. The goal here is for the kernel to be
  87. * completely self-reliant and independent from bootloaders. This is
  88. * to ensure a repeatable configuration, both to ensure consistent
  89. * runtime behavior, and to make it easier for others to reproduce
  90. * bugs.
  91. *
  92. * OMAP module activity states
  93. * ---------------------------
  94. * The hwmod code considers modules to be in one of several activity
  95. * states. IP blocks start out in an UNKNOWN state, then once they
  96. * are registered via the hwmod code, proceed to the REGISTERED state.
  97. * Once their clock names are resolved to clock pointers, the module
  98. * enters the CLKS_INITED state; and finally, once the module has been
  99. * reset and the integration registers programmed, the INITIALIZED state
  100. * is entered. The hwmod code will then place the module into either
  101. * the IDLE state to save power, or in the case of a critical system
  102. * module, the ENABLED state.
  103. *
  104. * OMAP core integration code can then call omap_hwmod*() functions
  105. * directly to move the module between the IDLE, ENABLED, and DISABLED
  106. * states, as needed. This is done during both the PM idle loop, and
  107. * in the OMAP core integration code's implementation of the PM runtime
  108. * functions.
  109. *
  110. * References
  111. * ----------
  112. * This is a partial list.
  113. * - OMAP2420 Multimedia Processor Silicon Revision 2.1.1, 2.2 (SWPU064)
  114. * - OMAP2430 Multimedia Device POP Silicon Revision 2.1 (SWPU090)
  115. * - OMAP34xx Multimedia Device Silicon Revision 3.1 (SWPU108)
  116. * - OMAP4430 Multimedia Device Silicon Revision 1.0 (SWPU140)
  117. * - Open Core Protocol Specification 2.2
  118. *
  119. * To do:
  120. * - handle IO mapping
  121. * - bus throughput & module latency measurement code
  122. *
  123. * XXX add tests at the beginning of each function to ensure the hwmod is
  124. * in the appropriate state
  125. * XXX error return values should be checked to ensure that they are
  126. * appropriate
  127. */
  128. #undef DEBUG
  129. #include <linux/kernel.h>
  130. #include <linux/errno.h>
  131. #include <linux/io.h>
  132. #include <linux/clk.h>
  133. #include <linux/delay.h>
  134. #include <linux/err.h>
  135. #include <linux/list.h>
  136. #include <linux/mutex.h>
  137. #include <linux/spinlock.h>
  138. #include <linux/slab.h>
  139. #include <linux/bootmem.h>
  140. #include "clock.h"
  141. #include "omap_hwmod.h"
  142. #include <plat/prcm.h>
  143. #include "soc.h"
  144. #include "common.h"
  145. #include "clockdomain.h"
  146. #include "powerdomain.h"
  147. #include "cm2xxx.h"
  148. #include "cm3xxx.h"
  149. #include "cminst44xx.h"
  150. #include "cm33xx.h"
  151. #include "prm3xxx.h"
  152. #include "prm44xx.h"
  153. #include "prm33xx.h"
  154. #include "prminst44xx.h"
  155. #include "mux.h"
  156. #include "pm.h"
  157. /* Maximum microseconds to wait for OMAP module to softreset */
  158. #define MAX_MODULE_SOFTRESET_WAIT 10000
  159. /* Name of the OMAP hwmod for the MPU */
  160. #define MPU_INITIATOR_NAME "mpu"
  161. /*
  162. * Number of struct omap_hwmod_link records per struct
  163. * omap_hwmod_ocp_if record (master->slave and slave->master)
  164. */
  165. #define LINKS_PER_OCP_IF 2
  166. /**
  167. * struct omap_hwmod_soc_ops - fn ptrs for some SoC-specific operations
  168. * @enable_module: function to enable a module (via MODULEMODE)
  169. * @disable_module: function to disable a module (via MODULEMODE)
  170. *
  171. * XXX Eventually this functionality will be hidden inside the PRM/CM
  172. * device drivers. Until then, this should avoid huge blocks of cpu_is_*()
  173. * conditionals in this code.
  174. */
  175. struct omap_hwmod_soc_ops {
  176. void (*enable_module)(struct omap_hwmod *oh);
  177. int (*disable_module)(struct omap_hwmod *oh);
  178. int (*wait_target_ready)(struct omap_hwmod *oh);
  179. int (*assert_hardreset)(struct omap_hwmod *oh,
  180. struct omap_hwmod_rst_info *ohri);
  181. int (*deassert_hardreset)(struct omap_hwmod *oh,
  182. struct omap_hwmod_rst_info *ohri);
  183. int (*is_hardreset_asserted)(struct omap_hwmod *oh,
  184. struct omap_hwmod_rst_info *ohri);
  185. int (*init_clkdm)(struct omap_hwmod *oh);
  186. };
  187. /* soc_ops: adapts the omap_hwmod code to the currently-booted SoC */
  188. static struct omap_hwmod_soc_ops soc_ops;
  189. /* omap_hwmod_list contains all registered struct omap_hwmods */
  190. static LIST_HEAD(omap_hwmod_list);
  191. /* mpu_oh: used to add/remove MPU initiator from sleepdep list */
  192. static struct omap_hwmod *mpu_oh;
  193. /* io_chain_lock: used to serialize reconfigurations of the I/O chain */
  194. static DEFINE_SPINLOCK(io_chain_lock);
  195. /*
  196. * linkspace: ptr to a buffer that struct omap_hwmod_link records are
  197. * allocated from - used to reduce the number of small memory
  198. * allocations, which has a significant impact on performance
  199. */
  200. static struct omap_hwmod_link *linkspace;
  201. /*
  202. * free_ls, max_ls: array indexes into linkspace; representing the
  203. * next free struct omap_hwmod_link index, and the maximum number of
  204. * struct omap_hwmod_link records allocated (respectively)
  205. */
  206. static unsigned short free_ls, max_ls, ls_supp;
  207. /* inited: set to true once the hwmod code is initialized */
  208. static bool inited;
  209. /* Private functions */
  210. /**
  211. * _fetch_next_ocp_if - return the next OCP interface in a list
  212. * @p: ptr to a ptr to the list_head inside the ocp_if to return
  213. * @i: pointer to the index of the element pointed to by @p in the list
  214. *
  215. * Return a pointer to the struct omap_hwmod_ocp_if record
  216. * containing the struct list_head pointed to by @p, and increment
  217. * @p such that a future call to this routine will return the next
  218. * record.
  219. */
  220. static struct omap_hwmod_ocp_if *_fetch_next_ocp_if(struct list_head **p,
  221. int *i)
  222. {
  223. struct omap_hwmod_ocp_if *oi;
  224. oi = list_entry(*p, struct omap_hwmod_link, node)->ocp_if;
  225. *p = (*p)->next;
  226. *i = *i + 1;
  227. return oi;
  228. }
  229. /**
  230. * _update_sysc_cache - return the module OCP_SYSCONFIG register, keep copy
  231. * @oh: struct omap_hwmod *
  232. *
  233. * Load the current value of the hwmod OCP_SYSCONFIG register into the
  234. * struct omap_hwmod for later use. Returns -EINVAL if the hwmod has no
  235. * OCP_SYSCONFIG register or 0 upon success.
  236. */
  237. static int _update_sysc_cache(struct omap_hwmod *oh)
  238. {
  239. if (!oh->class->sysc) {
  240. WARN(1, "omap_hwmod: %s: cannot read OCP_SYSCONFIG: not defined on hwmod's class\n", oh->name);
  241. return -EINVAL;
  242. }
  243. /* XXX ensure module interface clock is up */
  244. oh->_sysc_cache = omap_hwmod_read(oh, oh->class->sysc->sysc_offs);
  245. if (!(oh->class->sysc->sysc_flags & SYSC_NO_CACHE))
  246. oh->_int_flags |= _HWMOD_SYSCONFIG_LOADED;
  247. return 0;
  248. }
  249. /**
  250. * _write_sysconfig - write a value to the module's OCP_SYSCONFIG register
  251. * @v: OCP_SYSCONFIG value to write
  252. * @oh: struct omap_hwmod *
  253. *
  254. * Write @v into the module class' OCP_SYSCONFIG register, if it has
  255. * one. No return value.
  256. */
  257. static void _write_sysconfig(u32 v, struct omap_hwmod *oh)
  258. {
  259. if (!oh->class->sysc) {
  260. WARN(1, "omap_hwmod: %s: cannot write OCP_SYSCONFIG: not defined on hwmod's class\n", oh->name);
  261. return;
  262. }
  263. /* XXX ensure module interface clock is up */
  264. /* Module might have lost context, always update cache and register */
  265. oh->_sysc_cache = v;
  266. omap_hwmod_write(v, oh, oh->class->sysc->sysc_offs);
  267. }
  268. /**
  269. * _set_master_standbymode: set the OCP_SYSCONFIG MIDLEMODE field in @v
  270. * @oh: struct omap_hwmod *
  271. * @standbymode: MIDLEMODE field bits
  272. * @v: pointer to register contents to modify
  273. *
  274. * Update the master standby mode bits in @v to be @standbymode for
  275. * the @oh hwmod. Does not write to the hardware. Returns -EINVAL
  276. * upon error or 0 upon success.
  277. */
  278. static int _set_master_standbymode(struct omap_hwmod *oh, u8 standbymode,
  279. u32 *v)
  280. {
  281. u32 mstandby_mask;
  282. u8 mstandby_shift;
  283. if (!oh->class->sysc ||
  284. !(oh->class->sysc->sysc_flags & SYSC_HAS_MIDLEMODE))
  285. return -EINVAL;
  286. if (!oh->class->sysc->sysc_fields) {
  287. WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
  288. return -EINVAL;
  289. }
  290. mstandby_shift = oh->class->sysc->sysc_fields->midle_shift;
  291. mstandby_mask = (0x3 << mstandby_shift);
  292. *v &= ~mstandby_mask;
  293. *v |= __ffs(standbymode) << mstandby_shift;
  294. return 0;
  295. }
  296. /**
  297. * _set_slave_idlemode: set the OCP_SYSCONFIG SIDLEMODE field in @v
  298. * @oh: struct omap_hwmod *
  299. * @idlemode: SIDLEMODE field bits
  300. * @v: pointer to register contents to modify
  301. *
  302. * Update the slave idle mode bits in @v to be @idlemode for the @oh
  303. * hwmod. Does not write to the hardware. Returns -EINVAL upon error
  304. * or 0 upon success.
  305. */
  306. static int _set_slave_idlemode(struct omap_hwmod *oh, u8 idlemode, u32 *v)
  307. {
  308. u32 sidle_mask;
  309. u8 sidle_shift;
  310. if (!oh->class->sysc ||
  311. !(oh->class->sysc->sysc_flags & SYSC_HAS_SIDLEMODE))
  312. return -EINVAL;
  313. if (!oh->class->sysc->sysc_fields) {
  314. WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
  315. return -EINVAL;
  316. }
  317. sidle_shift = oh->class->sysc->sysc_fields->sidle_shift;
  318. sidle_mask = (0x3 << sidle_shift);
  319. *v &= ~sidle_mask;
  320. *v |= __ffs(idlemode) << sidle_shift;
  321. return 0;
  322. }
  323. /**
  324. * _set_clockactivity: set OCP_SYSCONFIG.CLOCKACTIVITY bits in @v
  325. * @oh: struct omap_hwmod *
  326. * @clockact: CLOCKACTIVITY field bits
  327. * @v: pointer to register contents to modify
  328. *
  329. * Update the clockactivity mode bits in @v to be @clockact for the
  330. * @oh hwmod. Used for additional powersaving on some modules. Does
  331. * not write to the hardware. Returns -EINVAL upon error or 0 upon
  332. * success.
  333. */
  334. static int _set_clockactivity(struct omap_hwmod *oh, u8 clockact, u32 *v)
  335. {
  336. u32 clkact_mask;
  337. u8 clkact_shift;
  338. if (!oh->class->sysc ||
  339. !(oh->class->sysc->sysc_flags & SYSC_HAS_CLOCKACTIVITY))
  340. return -EINVAL;
  341. if (!oh->class->sysc->sysc_fields) {
  342. WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
  343. return -EINVAL;
  344. }
  345. clkact_shift = oh->class->sysc->sysc_fields->clkact_shift;
  346. clkact_mask = (0x3 << clkact_shift);
  347. *v &= ~clkact_mask;
  348. *v |= clockact << clkact_shift;
  349. return 0;
  350. }
  351. /**
  352. * _set_softreset: set OCP_SYSCONFIG.CLOCKACTIVITY bits in @v
  353. * @oh: struct omap_hwmod *
  354. * @v: pointer to register contents to modify
  355. *
  356. * Set the SOFTRESET bit in @v for hwmod @oh. Returns -EINVAL upon
  357. * error or 0 upon success.
  358. */
  359. static int _set_softreset(struct omap_hwmod *oh, u32 *v)
  360. {
  361. u32 softrst_mask;
  362. if (!oh->class->sysc ||
  363. !(oh->class->sysc->sysc_flags & SYSC_HAS_SOFTRESET))
  364. return -EINVAL;
  365. if (!oh->class->sysc->sysc_fields) {
  366. WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
  367. return -EINVAL;
  368. }
  369. softrst_mask = (0x1 << oh->class->sysc->sysc_fields->srst_shift);
  370. *v |= softrst_mask;
  371. return 0;
  372. }
  373. /**
  374. * _set_dmadisable: set OCP_SYSCONFIG.DMADISABLE bit in @v
  375. * @oh: struct omap_hwmod *
  376. *
  377. * The DMADISABLE bit is a semi-automatic bit present in sysconfig register
  378. * of some modules. When the DMA must perform read/write accesses, the
  379. * DMADISABLE bit is cleared by the hardware. But when the DMA must stop
  380. * for power management, software must set the DMADISABLE bit back to 1.
  381. *
  382. * Set the DMADISABLE bit in @v for hwmod @oh. Returns -EINVAL upon
  383. * error or 0 upon success.
  384. */
  385. static int _set_dmadisable(struct omap_hwmod *oh)
  386. {
  387. u32 v;
  388. u32 dmadisable_mask;
  389. if (!oh->class->sysc ||
  390. !(oh->class->sysc->sysc_flags & SYSC_HAS_DMADISABLE))
  391. return -EINVAL;
  392. if (!oh->class->sysc->sysc_fields) {
  393. WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
  394. return -EINVAL;
  395. }
  396. /* clocks must be on for this operation */
  397. if (oh->_state != _HWMOD_STATE_ENABLED) {
  398. pr_warn("omap_hwmod: %s: dma can be disabled only from enabled state\n", oh->name);
  399. return -EINVAL;
  400. }
  401. pr_debug("omap_hwmod: %s: setting DMADISABLE\n", oh->name);
  402. v = oh->_sysc_cache;
  403. dmadisable_mask =
  404. (0x1 << oh->class->sysc->sysc_fields->dmadisable_shift);
  405. v |= dmadisable_mask;
  406. _write_sysconfig(v, oh);
  407. return 0;
  408. }
  409. /**
  410. * _set_module_autoidle: set the OCP_SYSCONFIG AUTOIDLE field in @v
  411. * @oh: struct omap_hwmod *
  412. * @autoidle: desired AUTOIDLE bitfield value (0 or 1)
  413. * @v: pointer to register contents to modify
  414. *
  415. * Update the module autoidle bit in @v to be @autoidle for the @oh
  416. * hwmod. The autoidle bit controls whether the module can gate
  417. * internal clocks automatically when it isn't doing anything; the
  418. * exact function of this bit varies on a per-module basis. This
  419. * function does not write to the hardware. Returns -EINVAL upon
  420. * error or 0 upon success.
  421. */
  422. static int _set_module_autoidle(struct omap_hwmod *oh, u8 autoidle,
  423. u32 *v)
  424. {
  425. u32 autoidle_mask;
  426. u8 autoidle_shift;
  427. if (!oh->class->sysc ||
  428. !(oh->class->sysc->sysc_flags & SYSC_HAS_AUTOIDLE))
  429. return -EINVAL;
  430. if (!oh->class->sysc->sysc_fields) {
  431. WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
  432. return -EINVAL;
  433. }
  434. autoidle_shift = oh->class->sysc->sysc_fields->autoidle_shift;
  435. autoidle_mask = (0x1 << autoidle_shift);
  436. *v &= ~autoidle_mask;
  437. *v |= autoidle << autoidle_shift;
  438. return 0;
  439. }
  440. /**
  441. * _set_idle_ioring_wakeup - enable/disable IO pad wakeup on hwmod idle for mux
  442. * @oh: struct omap_hwmod *
  443. * @set_wake: bool value indicating to set (true) or clear (false) wakeup enable
  444. *
  445. * Set or clear the I/O pad wakeup flag in the mux entries for the
  446. * hwmod @oh. This function changes the @oh->mux->pads_dynamic array
  447. * in memory. If the hwmod is currently idled, and the new idle
  448. * values don't match the previous ones, this function will also
  449. * update the SCM PADCTRL registers. Otherwise, if the hwmod is not
  450. * currently idled, this function won't touch the hardware: the new
  451. * mux settings are written to the SCM PADCTRL registers when the
  452. * hwmod is idled. No return value.
  453. */
  454. static void _set_idle_ioring_wakeup(struct omap_hwmod *oh, bool set_wake)
  455. {
  456. struct omap_device_pad *pad;
  457. bool change = false;
  458. u16 prev_idle;
  459. int j;
  460. if (!oh->mux || !oh->mux->enabled)
  461. return;
  462. for (j = 0; j < oh->mux->nr_pads_dynamic; j++) {
  463. pad = oh->mux->pads_dynamic[j];
  464. if (!(pad->flags & OMAP_DEVICE_PAD_WAKEUP))
  465. continue;
  466. prev_idle = pad->idle;
  467. if (set_wake)
  468. pad->idle |= OMAP_WAKEUP_EN;
  469. else
  470. pad->idle &= ~OMAP_WAKEUP_EN;
  471. if (prev_idle != pad->idle)
  472. change = true;
  473. }
  474. if (change && oh->_state == _HWMOD_STATE_IDLE)
  475. omap_hwmod_mux(oh->mux, _HWMOD_STATE_IDLE);
  476. }
  477. /**
  478. * _enable_wakeup: set OCP_SYSCONFIG.ENAWAKEUP bit in the hardware
  479. * @oh: struct omap_hwmod *
  480. *
  481. * Allow the hardware module @oh to send wakeups. Returns -EINVAL
  482. * upon error or 0 upon success.
  483. */
  484. static int _enable_wakeup(struct omap_hwmod *oh, u32 *v)
  485. {
  486. if (!oh->class->sysc ||
  487. !((oh->class->sysc->sysc_flags & SYSC_HAS_ENAWAKEUP) ||
  488. (oh->class->sysc->idlemodes & SIDLE_SMART_WKUP) ||
  489. (oh->class->sysc->idlemodes & MSTANDBY_SMART_WKUP)))
  490. return -EINVAL;
  491. if (!oh->class->sysc->sysc_fields) {
  492. WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
  493. return -EINVAL;
  494. }
  495. if (oh->class->sysc->sysc_flags & SYSC_HAS_ENAWAKEUP)
  496. *v |= 0x1 << oh->class->sysc->sysc_fields->enwkup_shift;
  497. if (oh->class->sysc->idlemodes & SIDLE_SMART_WKUP)
  498. _set_slave_idlemode(oh, HWMOD_IDLEMODE_SMART_WKUP, v);
  499. if (oh->class->sysc->idlemodes & MSTANDBY_SMART_WKUP)
  500. _set_master_standbymode(oh, HWMOD_IDLEMODE_SMART_WKUP, v);
  501. /* XXX test pwrdm_get_wken for this hwmod's subsystem */
  502. oh->_int_flags |= _HWMOD_WAKEUP_ENABLED;
  503. return 0;
  504. }
  505. /**
  506. * _disable_wakeup: clear OCP_SYSCONFIG.ENAWAKEUP bit in the hardware
  507. * @oh: struct omap_hwmod *
  508. *
  509. * Prevent the hardware module @oh to send wakeups. Returns -EINVAL
  510. * upon error or 0 upon success.
  511. */
  512. static int _disable_wakeup(struct omap_hwmod *oh, u32 *v)
  513. {
  514. if (!oh->class->sysc ||
  515. !((oh->class->sysc->sysc_flags & SYSC_HAS_ENAWAKEUP) ||
  516. (oh->class->sysc->idlemodes & SIDLE_SMART_WKUP) ||
  517. (oh->class->sysc->idlemodes & MSTANDBY_SMART_WKUP)))
  518. return -EINVAL;
  519. if (!oh->class->sysc->sysc_fields) {
  520. WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
  521. return -EINVAL;
  522. }
  523. if (oh->class->sysc->sysc_flags & SYSC_HAS_ENAWAKEUP)
  524. *v &= ~(0x1 << oh->class->sysc->sysc_fields->enwkup_shift);
  525. if (oh->class->sysc->idlemodes & SIDLE_SMART_WKUP)
  526. _set_slave_idlemode(oh, HWMOD_IDLEMODE_SMART, v);
  527. if (oh->class->sysc->idlemodes & MSTANDBY_SMART_WKUP)
  528. _set_master_standbymode(oh, HWMOD_IDLEMODE_SMART, v);
  529. /* XXX test pwrdm_get_wken for this hwmod's subsystem */
  530. oh->_int_flags &= ~_HWMOD_WAKEUP_ENABLED;
  531. return 0;
  532. }
  533. /**
  534. * _add_initiator_dep: prevent @oh from smart-idling while @init_oh is active
  535. * @oh: struct omap_hwmod *
  536. *
  537. * Prevent the hardware module @oh from entering idle while the
  538. * hardare module initiator @init_oh is active. Useful when a module
  539. * will be accessed by a particular initiator (e.g., if a module will
  540. * be accessed by the IVA, there should be a sleepdep between the IVA
  541. * initiator and the module). Only applies to modules in smart-idle
  542. * mode. If the clockdomain is marked as not needing autodeps, return
  543. * 0 without doing anything. Otherwise, returns -EINVAL upon error or
  544. * passes along clkdm_add_sleepdep() value upon success.
  545. */
  546. static int _add_initiator_dep(struct omap_hwmod *oh, struct omap_hwmod *init_oh)
  547. {
  548. if (!oh->_clk)
  549. return -EINVAL;
  550. if (oh->_clk->clkdm && oh->_clk->clkdm->flags & CLKDM_NO_AUTODEPS)
  551. return 0;
  552. return clkdm_add_sleepdep(oh->_clk->clkdm, init_oh->_clk->clkdm);
  553. }
  554. /**
  555. * _del_initiator_dep: allow @oh to smart-idle even if @init_oh is active
  556. * @oh: struct omap_hwmod *
  557. *
  558. * Allow the hardware module @oh to enter idle while the hardare
  559. * module initiator @init_oh is active. Useful when a module will not
  560. * be accessed by a particular initiator (e.g., if a module will not
  561. * be accessed by the IVA, there should be no sleepdep between the IVA
  562. * initiator and the module). Only applies to modules in smart-idle
  563. * mode. If the clockdomain is marked as not needing autodeps, return
  564. * 0 without doing anything. Returns -EINVAL upon error or passes
  565. * along clkdm_del_sleepdep() value upon success.
  566. */
  567. static int _del_initiator_dep(struct omap_hwmod *oh, struct omap_hwmod *init_oh)
  568. {
  569. if (!oh->_clk)
  570. return -EINVAL;
  571. if (oh->_clk->clkdm && oh->_clk->clkdm->flags & CLKDM_NO_AUTODEPS)
  572. return 0;
  573. return clkdm_del_sleepdep(oh->_clk->clkdm, init_oh->_clk->clkdm);
  574. }
  575. /**
  576. * _init_main_clk - get a struct clk * for the the hwmod's main functional clk
  577. * @oh: struct omap_hwmod *
  578. *
  579. * Called from _init_clocks(). Populates the @oh _clk (main
  580. * functional clock pointer) if a main_clk is present. Returns 0 on
  581. * success or -EINVAL on error.
  582. */
  583. static int _init_main_clk(struct omap_hwmod *oh)
  584. {
  585. int ret = 0;
  586. if (!oh->main_clk)
  587. return 0;
  588. oh->_clk = clk_get(NULL, oh->main_clk);
  589. if (IS_ERR(oh->_clk)) {
  590. pr_warning("omap_hwmod: %s: cannot clk_get main_clk %s\n",
  591. oh->name, oh->main_clk);
  592. return -EINVAL;
  593. }
  594. /*
  595. * HACK: This needs a re-visit once clk_prepare() is implemented
  596. * to do something meaningful. Today its just a no-op.
  597. * If clk_prepare() is used at some point to do things like
  598. * voltage scaling etc, then this would have to be moved to
  599. * some point where subsystems like i2c and pmic become
  600. * available.
  601. */
  602. clk_prepare(oh->_clk);
  603. if (!oh->_clk->clkdm)
  604. pr_debug("omap_hwmod: %s: missing clockdomain for %s.\n",
  605. oh->name, oh->main_clk);
  606. return ret;
  607. }
  608. /**
  609. * _init_interface_clks - get a struct clk * for the the hwmod's interface clks
  610. * @oh: struct omap_hwmod *
  611. *
  612. * Called from _init_clocks(). Populates the @oh OCP slave interface
  613. * clock pointers. Returns 0 on success or -EINVAL on error.
  614. */
  615. static int _init_interface_clks(struct omap_hwmod *oh)
  616. {
  617. struct omap_hwmod_ocp_if *os;
  618. struct list_head *p;
  619. struct clk *c;
  620. int i = 0;
  621. int ret = 0;
  622. p = oh->slave_ports.next;
  623. while (i < oh->slaves_cnt) {
  624. os = _fetch_next_ocp_if(&p, &i);
  625. if (!os->clk)
  626. continue;
  627. c = clk_get(NULL, os->clk);
  628. if (IS_ERR(c)) {
  629. pr_warning("omap_hwmod: %s: cannot clk_get interface_clk %s\n",
  630. oh->name, os->clk);
  631. ret = -EINVAL;
  632. }
  633. os->_clk = c;
  634. /*
  635. * HACK: This needs a re-visit once clk_prepare() is implemented
  636. * to do something meaningful. Today its just a no-op.
  637. * If clk_prepare() is used at some point to do things like
  638. * voltage scaling etc, then this would have to be moved to
  639. * some point where subsystems like i2c and pmic become
  640. * available.
  641. */
  642. clk_prepare(os->_clk);
  643. }
  644. return ret;
  645. }
  646. /**
  647. * _init_opt_clk - get a struct clk * for the the hwmod's optional clocks
  648. * @oh: struct omap_hwmod *
  649. *
  650. * Called from _init_clocks(). Populates the @oh omap_hwmod_opt_clk
  651. * clock pointers. Returns 0 on success or -EINVAL on error.
  652. */
  653. static int _init_opt_clks(struct omap_hwmod *oh)
  654. {
  655. struct omap_hwmod_opt_clk *oc;
  656. struct clk *c;
  657. int i;
  658. int ret = 0;
  659. for (i = oh->opt_clks_cnt, oc = oh->opt_clks; i > 0; i--, oc++) {
  660. c = clk_get(NULL, oc->clk);
  661. if (IS_ERR(c)) {
  662. pr_warning("omap_hwmod: %s: cannot clk_get opt_clk %s\n",
  663. oh->name, oc->clk);
  664. ret = -EINVAL;
  665. }
  666. oc->_clk = c;
  667. /*
  668. * HACK: This needs a re-visit once clk_prepare() is implemented
  669. * to do something meaningful. Today its just a no-op.
  670. * If clk_prepare() is used at some point to do things like
  671. * voltage scaling etc, then this would have to be moved to
  672. * some point where subsystems like i2c and pmic become
  673. * available.
  674. */
  675. clk_prepare(oc->_clk);
  676. }
  677. return ret;
  678. }
  679. /**
  680. * _enable_clocks - enable hwmod main clock and interface clocks
  681. * @oh: struct omap_hwmod *
  682. *
  683. * Enables all clocks necessary for register reads and writes to succeed
  684. * on the hwmod @oh. Returns 0.
  685. */
  686. static int _enable_clocks(struct omap_hwmod *oh)
  687. {
  688. struct omap_hwmod_ocp_if *os;
  689. struct list_head *p;
  690. int i = 0;
  691. pr_debug("omap_hwmod: %s: enabling clocks\n", oh->name);
  692. if (oh->_clk)
  693. clk_enable(oh->_clk);
  694. p = oh->slave_ports.next;
  695. while (i < oh->slaves_cnt) {
  696. os = _fetch_next_ocp_if(&p, &i);
  697. if (os->_clk && (os->flags & OCPIF_SWSUP_IDLE))
  698. clk_enable(os->_clk);
  699. }
  700. /* The opt clocks are controlled by the device driver. */
  701. return 0;
  702. }
  703. /**
  704. * _disable_clocks - disable hwmod main clock and interface clocks
  705. * @oh: struct omap_hwmod *
  706. *
  707. * Disables the hwmod @oh main functional and interface clocks. Returns 0.
  708. */
  709. static int _disable_clocks(struct omap_hwmod *oh)
  710. {
  711. struct omap_hwmod_ocp_if *os;
  712. struct list_head *p;
  713. int i = 0;
  714. pr_debug("omap_hwmod: %s: disabling clocks\n", oh->name);
  715. if (oh->_clk)
  716. clk_disable(oh->_clk);
  717. p = oh->slave_ports.next;
  718. while (i < oh->slaves_cnt) {
  719. os = _fetch_next_ocp_if(&p, &i);
  720. if (os->_clk && (os->flags & OCPIF_SWSUP_IDLE))
  721. clk_disable(os->_clk);
  722. }
  723. /* The opt clocks are controlled by the device driver. */
  724. return 0;
  725. }
  726. static void _enable_optional_clocks(struct omap_hwmod *oh)
  727. {
  728. struct omap_hwmod_opt_clk *oc;
  729. int i;
  730. pr_debug("omap_hwmod: %s: enabling optional clocks\n", oh->name);
  731. for (i = oh->opt_clks_cnt, oc = oh->opt_clks; i > 0; i--, oc++)
  732. if (oc->_clk) {
  733. pr_debug("omap_hwmod: enable %s:%s\n", oc->role,
  734. __clk_get_name(oc->_clk));
  735. clk_enable(oc->_clk);
  736. }
  737. }
  738. static void _disable_optional_clocks(struct omap_hwmod *oh)
  739. {
  740. struct omap_hwmod_opt_clk *oc;
  741. int i;
  742. pr_debug("omap_hwmod: %s: disabling optional clocks\n", oh->name);
  743. for (i = oh->opt_clks_cnt, oc = oh->opt_clks; i > 0; i--, oc++)
  744. if (oc->_clk) {
  745. pr_debug("omap_hwmod: disable %s:%s\n", oc->role,
  746. __clk_get_name(oc->_clk));
  747. clk_disable(oc->_clk);
  748. }
  749. }
  750. /**
  751. * _omap4_enable_module - enable CLKCTRL modulemode on OMAP4
  752. * @oh: struct omap_hwmod *
  753. *
  754. * Enables the PRCM module mode related to the hwmod @oh.
  755. * No return value.
  756. */
  757. static void _omap4_enable_module(struct omap_hwmod *oh)
  758. {
  759. if (!oh->clkdm || !oh->prcm.omap4.modulemode)
  760. return;
  761. pr_debug("omap_hwmod: %s: %s: %d\n",
  762. oh->name, __func__, oh->prcm.omap4.modulemode);
  763. omap4_cminst_module_enable(oh->prcm.omap4.modulemode,
  764. oh->clkdm->prcm_partition,
  765. oh->clkdm->cm_inst,
  766. oh->clkdm->clkdm_offs,
  767. oh->prcm.omap4.clkctrl_offs);
  768. }
  769. /**
  770. * _am33xx_enable_module - enable CLKCTRL modulemode on AM33XX
  771. * @oh: struct omap_hwmod *
  772. *
  773. * Enables the PRCM module mode related to the hwmod @oh.
  774. * No return value.
  775. */
  776. static void _am33xx_enable_module(struct omap_hwmod *oh)
  777. {
  778. if (!oh->clkdm || !oh->prcm.omap4.modulemode)
  779. return;
  780. pr_debug("omap_hwmod: %s: %s: %d\n",
  781. oh->name, __func__, oh->prcm.omap4.modulemode);
  782. am33xx_cm_module_enable(oh->prcm.omap4.modulemode, oh->clkdm->cm_inst,
  783. oh->clkdm->clkdm_offs,
  784. oh->prcm.omap4.clkctrl_offs);
  785. }
  786. /**
  787. * _omap4_wait_target_disable - wait for a module to be disabled on OMAP4
  788. * @oh: struct omap_hwmod *
  789. *
  790. * Wait for a module @oh to enter slave idle. Returns 0 if the module
  791. * does not have an IDLEST bit or if the module successfully enters
  792. * slave idle; otherwise, pass along the return value of the
  793. * appropriate *_cm*_wait_module_idle() function.
  794. */
  795. static int _omap4_wait_target_disable(struct omap_hwmod *oh)
  796. {
  797. if (!oh)
  798. return -EINVAL;
  799. if (oh->_int_flags & _HWMOD_NO_MPU_PORT || !oh->clkdm)
  800. return 0;
  801. if (oh->flags & HWMOD_NO_IDLEST)
  802. return 0;
  803. return omap4_cminst_wait_module_idle(oh->clkdm->prcm_partition,
  804. oh->clkdm->cm_inst,
  805. oh->clkdm->clkdm_offs,
  806. oh->prcm.omap4.clkctrl_offs);
  807. }
  808. /**
  809. * _am33xx_wait_target_disable - wait for a module to be disabled on AM33XX
  810. * @oh: struct omap_hwmod *
  811. *
  812. * Wait for a module @oh to enter slave idle. Returns 0 if the module
  813. * does not have an IDLEST bit or if the module successfully enters
  814. * slave idle; otherwise, pass along the return value of the
  815. * appropriate *_cm*_wait_module_idle() function.
  816. */
  817. static int _am33xx_wait_target_disable(struct omap_hwmod *oh)
  818. {
  819. if (!oh)
  820. return -EINVAL;
  821. if (oh->_int_flags & _HWMOD_NO_MPU_PORT)
  822. return 0;
  823. if (oh->flags & HWMOD_NO_IDLEST)
  824. return 0;
  825. return am33xx_cm_wait_module_idle(oh->clkdm->cm_inst,
  826. oh->clkdm->clkdm_offs,
  827. oh->prcm.omap4.clkctrl_offs);
  828. }
  829. /**
  830. * _count_mpu_irqs - count the number of MPU IRQ lines associated with @oh
  831. * @oh: struct omap_hwmod *oh
  832. *
  833. * Count and return the number of MPU IRQs associated with the hwmod
  834. * @oh. Used to allocate struct resource data. Returns 0 if @oh is
  835. * NULL.
  836. */
  837. static int _count_mpu_irqs(struct omap_hwmod *oh)
  838. {
  839. struct omap_hwmod_irq_info *ohii;
  840. int i = 0;
  841. if (!oh || !oh->mpu_irqs)
  842. return 0;
  843. do {
  844. ohii = &oh->mpu_irqs[i++];
  845. } while (ohii->irq != -1);
  846. return i-1;
  847. }
  848. /**
  849. * _count_sdma_reqs - count the number of SDMA request lines associated with @oh
  850. * @oh: struct omap_hwmod *oh
  851. *
  852. * Count and return the number of SDMA request lines associated with
  853. * the hwmod @oh. Used to allocate struct resource data. Returns 0
  854. * if @oh is NULL.
  855. */
  856. static int _count_sdma_reqs(struct omap_hwmod *oh)
  857. {
  858. struct omap_hwmod_dma_info *ohdi;
  859. int i = 0;
  860. if (!oh || !oh->sdma_reqs)
  861. return 0;
  862. do {
  863. ohdi = &oh->sdma_reqs[i++];
  864. } while (ohdi->dma_req != -1);
  865. return i-1;
  866. }
  867. /**
  868. * _count_ocp_if_addr_spaces - count the number of address space entries for @oh
  869. * @oh: struct omap_hwmod *oh
  870. *
  871. * Count and return the number of address space ranges associated with
  872. * the hwmod @oh. Used to allocate struct resource data. Returns 0
  873. * if @oh is NULL.
  874. */
  875. static int _count_ocp_if_addr_spaces(struct omap_hwmod_ocp_if *os)
  876. {
  877. struct omap_hwmod_addr_space *mem;
  878. int i = 0;
  879. if (!os || !os->addr)
  880. return 0;
  881. do {
  882. mem = &os->addr[i++];
  883. } while (mem->pa_start != mem->pa_end);
  884. return i-1;
  885. }
  886. /**
  887. * _get_mpu_irq_by_name - fetch MPU interrupt line number by name
  888. * @oh: struct omap_hwmod * to operate on
  889. * @name: pointer to the name of the MPU interrupt number to fetch (optional)
  890. * @irq: pointer to an unsigned int to store the MPU IRQ number to
  891. *
  892. * Retrieve a MPU hardware IRQ line number named by @name associated
  893. * with the IP block pointed to by @oh. The IRQ number will be filled
  894. * into the address pointed to by @dma. When @name is non-null, the
  895. * IRQ line number associated with the named entry will be returned.
  896. * If @name is null, the first matching entry will be returned. Data
  897. * order is not meaningful in hwmod data, so callers are strongly
  898. * encouraged to use a non-null @name whenever possible to avoid
  899. * unpredictable effects if hwmod data is later added that causes data
  900. * ordering to change. Returns 0 upon success or a negative error
  901. * code upon error.
  902. */
  903. static int _get_mpu_irq_by_name(struct omap_hwmod *oh, const char *name,
  904. unsigned int *irq)
  905. {
  906. int i;
  907. bool found = false;
  908. if (!oh->mpu_irqs)
  909. return -ENOENT;
  910. i = 0;
  911. while (oh->mpu_irqs[i].irq != -1) {
  912. if (name == oh->mpu_irqs[i].name ||
  913. !strcmp(name, oh->mpu_irqs[i].name)) {
  914. found = true;
  915. break;
  916. }
  917. i++;
  918. }
  919. if (!found)
  920. return -ENOENT;
  921. *irq = oh->mpu_irqs[i].irq;
  922. return 0;
  923. }
  924. /**
  925. * _get_sdma_req_by_name - fetch SDMA request line ID by name
  926. * @oh: struct omap_hwmod * to operate on
  927. * @name: pointer to the name of the SDMA request line to fetch (optional)
  928. * @dma: pointer to an unsigned int to store the request line ID to
  929. *
  930. * Retrieve an SDMA request line ID named by @name on the IP block
  931. * pointed to by @oh. The ID will be filled into the address pointed
  932. * to by @dma. When @name is non-null, the request line ID associated
  933. * with the named entry will be returned. If @name is null, the first
  934. * matching entry will be returned. Data order is not meaningful in
  935. * hwmod data, so callers are strongly encouraged to use a non-null
  936. * @name whenever possible to avoid unpredictable effects if hwmod
  937. * data is later added that causes data ordering to change. Returns 0
  938. * upon success or a negative error code upon error.
  939. */
  940. static int _get_sdma_req_by_name(struct omap_hwmod *oh, const char *name,
  941. unsigned int *dma)
  942. {
  943. int i;
  944. bool found = false;
  945. if (!oh->sdma_reqs)
  946. return -ENOENT;
  947. i = 0;
  948. while (oh->sdma_reqs[i].dma_req != -1) {
  949. if (name == oh->sdma_reqs[i].name ||
  950. !strcmp(name, oh->sdma_reqs[i].name)) {
  951. found = true;
  952. break;
  953. }
  954. i++;
  955. }
  956. if (!found)
  957. return -ENOENT;
  958. *dma = oh->sdma_reqs[i].dma_req;
  959. return 0;
  960. }
  961. /**
  962. * _get_addr_space_by_name - fetch address space start & end by name
  963. * @oh: struct omap_hwmod * to operate on
  964. * @name: pointer to the name of the address space to fetch (optional)
  965. * @pa_start: pointer to a u32 to store the starting address to
  966. * @pa_end: pointer to a u32 to store the ending address to
  967. *
  968. * Retrieve address space start and end addresses for the IP block
  969. * pointed to by @oh. The data will be filled into the addresses
  970. * pointed to by @pa_start and @pa_end. When @name is non-null, the
  971. * address space data associated with the named entry will be
  972. * returned. If @name is null, the first matching entry will be
  973. * returned. Data order is not meaningful in hwmod data, so callers
  974. * are strongly encouraged to use a non-null @name whenever possible
  975. * to avoid unpredictable effects if hwmod data is later added that
  976. * causes data ordering to change. Returns 0 upon success or a
  977. * negative error code upon error.
  978. */
  979. static int _get_addr_space_by_name(struct omap_hwmod *oh, const char *name,
  980. u32 *pa_start, u32 *pa_end)
  981. {
  982. int i, j;
  983. struct omap_hwmod_ocp_if *os;
  984. struct list_head *p = NULL;
  985. bool found = false;
  986. p = oh->slave_ports.next;
  987. i = 0;
  988. while (i < oh->slaves_cnt) {
  989. os = _fetch_next_ocp_if(&p, &i);
  990. if (!os->addr)
  991. return -ENOENT;
  992. j = 0;
  993. while (os->addr[j].pa_start != os->addr[j].pa_end) {
  994. if (name == os->addr[j].name ||
  995. !strcmp(name, os->addr[j].name)) {
  996. found = true;
  997. break;
  998. }
  999. j++;
  1000. }
  1001. if (found)
  1002. break;
  1003. }
  1004. if (!found)
  1005. return -ENOENT;
  1006. *pa_start = os->addr[j].pa_start;
  1007. *pa_end = os->addr[j].pa_end;
  1008. return 0;
  1009. }
  1010. /**
  1011. * _save_mpu_port_index - find and save the index to @oh's MPU port
  1012. * @oh: struct omap_hwmod *
  1013. *
  1014. * Determines the array index of the OCP slave port that the MPU uses
  1015. * to address the device, and saves it into the struct omap_hwmod.
  1016. * Intended to be called during hwmod registration only. No return
  1017. * value.
  1018. */
  1019. static void __init _save_mpu_port_index(struct omap_hwmod *oh)
  1020. {
  1021. struct omap_hwmod_ocp_if *os = NULL;
  1022. struct list_head *p;
  1023. int i = 0;
  1024. if (!oh)
  1025. return;
  1026. oh->_int_flags |= _HWMOD_NO_MPU_PORT;
  1027. p = oh->slave_ports.next;
  1028. while (i < oh->slaves_cnt) {
  1029. os = _fetch_next_ocp_if(&p, &i);
  1030. if (os->user & OCP_USER_MPU) {
  1031. oh->_mpu_port = os;
  1032. oh->_int_flags &= ~_HWMOD_NO_MPU_PORT;
  1033. break;
  1034. }
  1035. }
  1036. return;
  1037. }
  1038. /**
  1039. * _find_mpu_rt_port - return omap_hwmod_ocp_if accessible by the MPU
  1040. * @oh: struct omap_hwmod *
  1041. *
  1042. * Given a pointer to a struct omap_hwmod record @oh, return a pointer
  1043. * to the struct omap_hwmod_ocp_if record that is used by the MPU to
  1044. * communicate with the IP block. This interface need not be directly
  1045. * connected to the MPU (and almost certainly is not), but is directly
  1046. * connected to the IP block represented by @oh. Returns a pointer
  1047. * to the struct omap_hwmod_ocp_if * upon success, or returns NULL upon
  1048. * error or if there does not appear to be a path from the MPU to this
  1049. * IP block.
  1050. */
  1051. static struct omap_hwmod_ocp_if *_find_mpu_rt_port(struct omap_hwmod *oh)
  1052. {
  1053. if (!oh || oh->_int_flags & _HWMOD_NO_MPU_PORT || oh->slaves_cnt == 0)
  1054. return NULL;
  1055. return oh->_mpu_port;
  1056. };
  1057. /**
  1058. * _find_mpu_rt_addr_space - return MPU register target address space for @oh
  1059. * @oh: struct omap_hwmod *
  1060. *
  1061. * Returns a pointer to the struct omap_hwmod_addr_space record representing
  1062. * the register target MPU address space; or returns NULL upon error.
  1063. */
  1064. static struct omap_hwmod_addr_space * __init _find_mpu_rt_addr_space(struct omap_hwmod *oh)
  1065. {
  1066. struct omap_hwmod_ocp_if *os;
  1067. struct omap_hwmod_addr_space *mem;
  1068. int found = 0, i = 0;
  1069. os = _find_mpu_rt_port(oh);
  1070. if (!os || !os->addr)
  1071. return NULL;
  1072. do {
  1073. mem = &os->addr[i++];
  1074. if (mem->flags & ADDR_TYPE_RT)
  1075. found = 1;
  1076. } while (!found && mem->pa_start != mem->pa_end);
  1077. return (found) ? mem : NULL;
  1078. }
  1079. /**
  1080. * _enable_sysc - try to bring a module out of idle via OCP_SYSCONFIG
  1081. * @oh: struct omap_hwmod *
  1082. *
  1083. * Ensure that the OCP_SYSCONFIG register for the IP block represented
  1084. * by @oh is set to indicate to the PRCM that the IP block is active.
  1085. * Usually this means placing the module into smart-idle mode and
  1086. * smart-standby, but if there is a bug in the automatic idle handling
  1087. * for the IP block, it may need to be placed into the force-idle or
  1088. * no-idle variants of these modes. No return value.
  1089. */
  1090. static void _enable_sysc(struct omap_hwmod *oh)
  1091. {
  1092. u8 idlemode, sf;
  1093. u32 v;
  1094. bool clkdm_act;
  1095. if (!oh->class->sysc)
  1096. return;
  1097. v = oh->_sysc_cache;
  1098. sf = oh->class->sysc->sysc_flags;
  1099. if (sf & SYSC_HAS_SIDLEMODE) {
  1100. clkdm_act = ((oh->clkdm &&
  1101. oh->clkdm->flags & CLKDM_ACTIVE_WITH_MPU) ||
  1102. (oh->_clk && oh->_clk->clkdm &&
  1103. oh->_clk->clkdm->flags & CLKDM_ACTIVE_WITH_MPU));
  1104. if (clkdm_act && !(oh->class->sysc->idlemodes &
  1105. (SIDLE_SMART | SIDLE_SMART_WKUP)))
  1106. idlemode = HWMOD_IDLEMODE_FORCE;
  1107. else
  1108. idlemode = (oh->flags & HWMOD_SWSUP_SIDLE) ?
  1109. HWMOD_IDLEMODE_NO : HWMOD_IDLEMODE_SMART;
  1110. _set_slave_idlemode(oh, idlemode, &v);
  1111. }
  1112. if (sf & SYSC_HAS_MIDLEMODE) {
  1113. if (oh->flags & HWMOD_SWSUP_MSTANDBY) {
  1114. idlemode = HWMOD_IDLEMODE_NO;
  1115. } else {
  1116. if (sf & SYSC_HAS_ENAWAKEUP)
  1117. _enable_wakeup(oh, &v);
  1118. if (oh->class->sysc->idlemodes & MSTANDBY_SMART_WKUP)
  1119. idlemode = HWMOD_IDLEMODE_SMART_WKUP;
  1120. else
  1121. idlemode = HWMOD_IDLEMODE_SMART;
  1122. }
  1123. _set_master_standbymode(oh, idlemode, &v);
  1124. }
  1125. /*
  1126. * XXX The clock framework should handle this, by
  1127. * calling into this code. But this must wait until the
  1128. * clock structures are tagged with omap_hwmod entries
  1129. */
  1130. if ((oh->flags & HWMOD_SET_DEFAULT_CLOCKACT) &&
  1131. (sf & SYSC_HAS_CLOCKACTIVITY))
  1132. _set_clockactivity(oh, oh->class->sysc->clockact, &v);
  1133. /* If slave is in SMARTIDLE, also enable wakeup */
  1134. if ((sf & SYSC_HAS_SIDLEMODE) && !(oh->flags & HWMOD_SWSUP_SIDLE))
  1135. _enable_wakeup(oh, &v);
  1136. _write_sysconfig(v, oh);
  1137. /*
  1138. * Set the autoidle bit only after setting the smartidle bit
  1139. * Setting this will not have any impact on the other modules.
  1140. */
  1141. if (sf & SYSC_HAS_AUTOIDLE) {
  1142. idlemode = (oh->flags & HWMOD_NO_OCP_AUTOIDLE) ?
  1143. 0 : 1;
  1144. _set_module_autoidle(oh, idlemode, &v);
  1145. _write_sysconfig(v, oh);
  1146. }
  1147. }
  1148. /**
  1149. * _idle_sysc - try to put a module into idle via OCP_SYSCONFIG
  1150. * @oh: struct omap_hwmod *
  1151. *
  1152. * If module is marked as SWSUP_SIDLE, force the module into slave
  1153. * idle; otherwise, configure it for smart-idle. If module is marked
  1154. * as SWSUP_MSUSPEND, force the module into master standby; otherwise,
  1155. * configure it for smart-standby. No return value.
  1156. */
  1157. static void _idle_sysc(struct omap_hwmod *oh)
  1158. {
  1159. u8 idlemode, sf;
  1160. u32 v;
  1161. if (!oh->class->sysc)
  1162. return;
  1163. v = oh->_sysc_cache;
  1164. sf = oh->class->sysc->sysc_flags;
  1165. if (sf & SYSC_HAS_SIDLEMODE) {
  1166. /* XXX What about HWMOD_IDLEMODE_SMART_WKUP? */
  1167. if (oh->flags & HWMOD_SWSUP_SIDLE ||
  1168. !(oh->class->sysc->idlemodes &
  1169. (SIDLE_SMART | SIDLE_SMART_WKUP)))
  1170. idlemode = HWMOD_IDLEMODE_FORCE;
  1171. else
  1172. idlemode = HWMOD_IDLEMODE_SMART;
  1173. _set_slave_idlemode(oh, idlemode, &v);
  1174. }
  1175. if (sf & SYSC_HAS_MIDLEMODE) {
  1176. if (oh->flags & HWMOD_SWSUP_MSTANDBY) {
  1177. idlemode = HWMOD_IDLEMODE_FORCE;
  1178. } else {
  1179. if (sf & SYSC_HAS_ENAWAKEUP)
  1180. _enable_wakeup(oh, &v);
  1181. if (oh->class->sysc->idlemodes & MSTANDBY_SMART_WKUP)
  1182. idlemode = HWMOD_IDLEMODE_SMART_WKUP;
  1183. else
  1184. idlemode = HWMOD_IDLEMODE_SMART;
  1185. }
  1186. _set_master_standbymode(oh, idlemode, &v);
  1187. }
  1188. /* If slave is in SMARTIDLE, also enable wakeup */
  1189. if ((sf & SYSC_HAS_SIDLEMODE) && !(oh->flags & HWMOD_SWSUP_SIDLE))
  1190. _enable_wakeup(oh, &v);
  1191. _write_sysconfig(v, oh);
  1192. }
  1193. /**
  1194. * _shutdown_sysc - force a module into idle via OCP_SYSCONFIG
  1195. * @oh: struct omap_hwmod *
  1196. *
  1197. * Force the module into slave idle and master suspend. No return
  1198. * value.
  1199. */
  1200. static void _shutdown_sysc(struct omap_hwmod *oh)
  1201. {
  1202. u32 v;
  1203. u8 sf;
  1204. if (!oh->class->sysc)
  1205. return;
  1206. v = oh->_sysc_cache;
  1207. sf = oh->class->sysc->sysc_flags;
  1208. if (sf & SYSC_HAS_SIDLEMODE)
  1209. _set_slave_idlemode(oh, HWMOD_IDLEMODE_FORCE, &v);
  1210. if (sf & SYSC_HAS_MIDLEMODE)
  1211. _set_master_standbymode(oh, HWMOD_IDLEMODE_FORCE, &v);
  1212. if (sf & SYSC_HAS_AUTOIDLE)
  1213. _set_module_autoidle(oh, 1, &v);
  1214. _write_sysconfig(v, oh);
  1215. }
  1216. /**
  1217. * _lookup - find an omap_hwmod by name
  1218. * @name: find an omap_hwmod by name
  1219. *
  1220. * Return a pointer to an omap_hwmod by name, or NULL if not found.
  1221. */
  1222. static struct omap_hwmod *_lookup(const char *name)
  1223. {
  1224. struct omap_hwmod *oh, *temp_oh;
  1225. oh = NULL;
  1226. list_for_each_entry(temp_oh, &omap_hwmod_list, node) {
  1227. if (!strcmp(name, temp_oh->name)) {
  1228. oh = temp_oh;
  1229. break;
  1230. }
  1231. }
  1232. return oh;
  1233. }
  1234. /**
  1235. * _init_clkdm - look up a clockdomain name, store pointer in omap_hwmod
  1236. * @oh: struct omap_hwmod *
  1237. *
  1238. * Convert a clockdomain name stored in a struct omap_hwmod into a
  1239. * clockdomain pointer, and save it into the struct omap_hwmod.
  1240. * Return -EINVAL if the clkdm_name lookup failed.
  1241. */
  1242. static int _init_clkdm(struct omap_hwmod *oh)
  1243. {
  1244. if (!oh->clkdm_name) {
  1245. pr_debug("omap_hwmod: %s: missing clockdomain\n", oh->name);
  1246. return 0;
  1247. }
  1248. oh->clkdm = clkdm_lookup(oh->clkdm_name);
  1249. if (!oh->clkdm) {
  1250. pr_warning("omap_hwmod: %s: could not associate to clkdm %s\n",
  1251. oh->name, oh->clkdm_name);
  1252. return -EINVAL;
  1253. }
  1254. pr_debug("omap_hwmod: %s: associated to clkdm %s\n",
  1255. oh->name, oh->clkdm_name);
  1256. return 0;
  1257. }
  1258. /**
  1259. * _init_clocks - clk_get() all clocks associated with this hwmod. Retrieve as
  1260. * well the clockdomain.
  1261. * @oh: struct omap_hwmod *
  1262. * @data: not used; pass NULL
  1263. *
  1264. * Called by omap_hwmod_setup_*() (after omap2_clk_init()).
  1265. * Resolves all clock names embedded in the hwmod. Returns 0 on
  1266. * success, or a negative error code on failure.
  1267. */
  1268. static int _init_clocks(struct omap_hwmod *oh, void *data)
  1269. {
  1270. int ret = 0;
  1271. if (oh->_state != _HWMOD_STATE_REGISTERED)
  1272. return 0;
  1273. pr_debug("omap_hwmod: %s: looking up clocks\n", oh->name);
  1274. ret |= _init_main_clk(oh);
  1275. ret |= _init_interface_clks(oh);
  1276. ret |= _init_opt_clks(oh);
  1277. if (soc_ops.init_clkdm)
  1278. ret |= soc_ops.init_clkdm(oh);
  1279. if (!ret)
  1280. oh->_state = _HWMOD_STATE_CLKS_INITED;
  1281. else
  1282. pr_warning("omap_hwmod: %s: cannot _init_clocks\n", oh->name);
  1283. return ret;
  1284. }
  1285. /**
  1286. * _lookup_hardreset - fill register bit info for this hwmod/reset line
  1287. * @oh: struct omap_hwmod *
  1288. * @name: name of the reset line in the context of this hwmod
  1289. * @ohri: struct omap_hwmod_rst_info * that this function will fill in
  1290. *
  1291. * Return the bit position of the reset line that match the
  1292. * input name. Return -ENOENT if not found.
  1293. */
  1294. static int _lookup_hardreset(struct omap_hwmod *oh, const char *name,
  1295. struct omap_hwmod_rst_info *ohri)
  1296. {
  1297. int i;
  1298. for (i = 0; i < oh->rst_lines_cnt; i++) {
  1299. const char *rst_line = oh->rst_lines[i].name;
  1300. if (!strcmp(rst_line, name)) {
  1301. ohri->rst_shift = oh->rst_lines[i].rst_shift;
  1302. ohri->st_shift = oh->rst_lines[i].st_shift;
  1303. pr_debug("omap_hwmod: %s: %s: %s: rst %d st %d\n",
  1304. oh->name, __func__, rst_line, ohri->rst_shift,
  1305. ohri->st_shift);
  1306. return 0;
  1307. }
  1308. }
  1309. return -ENOENT;
  1310. }
  1311. /**
  1312. * _assert_hardreset - assert the HW reset line of submodules
  1313. * contained in the hwmod module.
  1314. * @oh: struct omap_hwmod *
  1315. * @name: name of the reset line to lookup and assert
  1316. *
  1317. * Some IP like dsp, ipu or iva contain processor that require an HW
  1318. * reset line to be assert / deassert in order to enable fully the IP.
  1319. * Returns -EINVAL if @oh is null, -ENOSYS if we have no way of
  1320. * asserting the hardreset line on the currently-booted SoC, or passes
  1321. * along the return value from _lookup_hardreset() or the SoC's
  1322. * assert_hardreset code.
  1323. */
  1324. static int _assert_hardreset(struct omap_hwmod *oh, const char *name)
  1325. {
  1326. struct omap_hwmod_rst_info ohri;
  1327. int ret = -EINVAL;
  1328. if (!oh)
  1329. return -EINVAL;
  1330. if (!soc_ops.assert_hardreset)
  1331. return -ENOSYS;
  1332. ret = _lookup_hardreset(oh, name, &ohri);
  1333. if (ret < 0)
  1334. return ret;
  1335. ret = soc_ops.assert_hardreset(oh, &ohri);
  1336. return ret;
  1337. }
  1338. /**
  1339. * _deassert_hardreset - deassert the HW reset line of submodules contained
  1340. * in the hwmod module.
  1341. * @oh: struct omap_hwmod *
  1342. * @name: name of the reset line to look up and deassert
  1343. *
  1344. * Some IP like dsp, ipu or iva contain processor that require an HW
  1345. * reset line to be assert / deassert in order to enable fully the IP.
  1346. * Returns -EINVAL if @oh is null, -ENOSYS if we have no way of
  1347. * deasserting the hardreset line on the currently-booted SoC, or passes
  1348. * along the return value from _lookup_hardreset() or the SoC's
  1349. * deassert_hardreset code.
  1350. */
  1351. static int _deassert_hardreset(struct omap_hwmod *oh, const char *name)
  1352. {
  1353. struct omap_hwmod_rst_info ohri;
  1354. int ret = -EINVAL;
  1355. int hwsup = 0;
  1356. if (!oh)
  1357. return -EINVAL;
  1358. if (!soc_ops.deassert_hardreset)
  1359. return -ENOSYS;
  1360. ret = _lookup_hardreset(oh, name, &ohri);
  1361. if (IS_ERR_VALUE(ret))
  1362. return ret;
  1363. if (oh->clkdm) {
  1364. /*
  1365. * A clockdomain must be in SW_SUP otherwise reset
  1366. * might not be completed. The clockdomain can be set
  1367. * in HW_AUTO only when the module become ready.
  1368. */
  1369. hwsup = clkdm_in_hwsup(oh->clkdm);
  1370. ret = clkdm_hwmod_enable(oh->clkdm, oh);
  1371. if (ret) {
  1372. WARN(1, "omap_hwmod: %s: could not enable clockdomain %s: %d\n",
  1373. oh->name, oh->clkdm->name, ret);
  1374. return ret;
  1375. }
  1376. }
  1377. _enable_clocks(oh);
  1378. if (soc_ops.enable_module)
  1379. soc_ops.enable_module(oh);
  1380. ret = soc_ops.deassert_hardreset(oh, &ohri);
  1381. if (soc_ops.disable_module)
  1382. soc_ops.disable_module(oh);
  1383. _disable_clocks(oh);
  1384. if (ret == -EBUSY)
  1385. pr_warning("omap_hwmod: %s: failed to hardreset\n", oh->name);
  1386. if (!ret) {
  1387. /*
  1388. * Set the clockdomain to HW_AUTO, assuming that the
  1389. * previous state was HW_AUTO.
  1390. */
  1391. if (oh->clkdm && hwsup)
  1392. clkdm_allow_idle(oh->clkdm);
  1393. } else {
  1394. if (oh->clkdm)
  1395. clkdm_hwmod_disable(oh->clkdm, oh);
  1396. }
  1397. return ret;
  1398. }
  1399. /**
  1400. * _read_hardreset - read the HW reset line state of submodules
  1401. * contained in the hwmod module
  1402. * @oh: struct omap_hwmod *
  1403. * @name: name of the reset line to look up and read
  1404. *
  1405. * Return the state of the reset line. Returns -EINVAL if @oh is
  1406. * null, -ENOSYS if we have no way of reading the hardreset line
  1407. * status on the currently-booted SoC, or passes along the return
  1408. * value from _lookup_hardreset() or the SoC's is_hardreset_asserted
  1409. * code.
  1410. */
  1411. static int _read_hardreset(struct omap_hwmod *oh, const char *name)
  1412. {
  1413. struct omap_hwmod_rst_info ohri;
  1414. int ret = -EINVAL;
  1415. if (!oh)
  1416. return -EINVAL;
  1417. if (!soc_ops.is_hardreset_asserted)
  1418. return -ENOSYS;
  1419. ret = _lookup_hardreset(oh, name, &ohri);
  1420. if (ret < 0)
  1421. return ret;
  1422. return soc_ops.is_hardreset_asserted(oh, &ohri);
  1423. }
  1424. /**
  1425. * _are_all_hardreset_lines_asserted - return true if the @oh is hard-reset
  1426. * @oh: struct omap_hwmod *
  1427. *
  1428. * If all hardreset lines associated with @oh are asserted, then return true.
  1429. * Otherwise, if part of @oh is out hardreset or if no hardreset lines
  1430. * associated with @oh are asserted, then return false.
  1431. * This function is used to avoid executing some parts of the IP block
  1432. * enable/disable sequence if its hardreset line is set.
  1433. */
  1434. static bool _are_all_hardreset_lines_asserted(struct omap_hwmod *oh)
  1435. {
  1436. int i, rst_cnt = 0;
  1437. if (oh->rst_lines_cnt == 0)
  1438. return false;
  1439. for (i = 0; i < oh->rst_lines_cnt; i++)
  1440. if (_read_hardreset(oh, oh->rst_lines[i].name) > 0)
  1441. rst_cnt++;
  1442. if (oh->rst_lines_cnt == rst_cnt)
  1443. return true;
  1444. return false;
  1445. }
  1446. /**
  1447. * _are_any_hardreset_lines_asserted - return true if any part of @oh is
  1448. * hard-reset
  1449. * @oh: struct omap_hwmod *
  1450. *
  1451. * If any hardreset lines associated with @oh are asserted, then
  1452. * return true. Otherwise, if no hardreset lines associated with @oh
  1453. * are asserted, or if @oh has no hardreset lines, then return false.
  1454. * This function is used to avoid executing some parts of the IP block
  1455. * enable/disable sequence if any hardreset line is set.
  1456. */
  1457. static bool _are_any_hardreset_lines_asserted(struct omap_hwmod *oh)
  1458. {
  1459. int rst_cnt = 0;
  1460. int i;
  1461. for (i = 0; i < oh->rst_lines_cnt && rst_cnt == 0; i++)
  1462. if (_read_hardreset(oh, oh->rst_lines[i].name) > 0)
  1463. rst_cnt++;
  1464. return (rst_cnt) ? true : false;
  1465. }
  1466. /**
  1467. * _omap4_disable_module - enable CLKCTRL modulemode on OMAP4
  1468. * @oh: struct omap_hwmod *
  1469. *
  1470. * Disable the PRCM module mode related to the hwmod @oh.
  1471. * Return EINVAL if the modulemode is not supported and 0 in case of success.
  1472. */
  1473. static int _omap4_disable_module(struct omap_hwmod *oh)
  1474. {
  1475. int v;
  1476. if (!oh->clkdm || !oh->prcm.omap4.modulemode)
  1477. return -EINVAL;
  1478. /*
  1479. * Since integration code might still be doing something, only
  1480. * disable if all lines are under hardreset.
  1481. */
  1482. if (_are_any_hardreset_lines_asserted(oh))
  1483. return 0;
  1484. pr_debug("omap_hwmod: %s: %s\n", oh->name, __func__);
  1485. omap4_cminst_module_disable(oh->clkdm->prcm_partition,
  1486. oh->clkdm->cm_inst,
  1487. oh->clkdm->clkdm_offs,
  1488. oh->prcm.omap4.clkctrl_offs);
  1489. v = _omap4_wait_target_disable(oh);
  1490. if (v)
  1491. pr_warn("omap_hwmod: %s: _wait_target_disable failed\n",
  1492. oh->name);
  1493. return 0;
  1494. }
  1495. /**
  1496. * _am33xx_disable_module - enable CLKCTRL modulemode on AM33XX
  1497. * @oh: struct omap_hwmod *
  1498. *
  1499. * Disable the PRCM module mode related to the hwmod @oh.
  1500. * Return EINVAL if the modulemode is not supported and 0 in case of success.
  1501. */
  1502. static int _am33xx_disable_module(struct omap_hwmod *oh)
  1503. {
  1504. int v;
  1505. if (!oh->clkdm || !oh->prcm.omap4.modulemode)
  1506. return -EINVAL;
  1507. pr_debug("omap_hwmod: %s: %s\n", oh->name, __func__);
  1508. if (_are_any_hardreset_lines_asserted(oh))
  1509. return 0;
  1510. am33xx_cm_module_disable(oh->clkdm->cm_inst, oh->clkdm->clkdm_offs,
  1511. oh->prcm.omap4.clkctrl_offs);
  1512. v = _am33xx_wait_target_disable(oh);
  1513. if (v)
  1514. pr_warn("omap_hwmod: %s: _wait_target_disable failed\n",
  1515. oh->name);
  1516. return 0;
  1517. }
  1518. /**
  1519. * _ocp_softreset - reset an omap_hwmod via the OCP_SYSCONFIG bit
  1520. * @oh: struct omap_hwmod *
  1521. *
  1522. * Resets an omap_hwmod @oh via the OCP_SYSCONFIG bit. hwmod must be
  1523. * enabled for this to work. Returns -ENOENT if the hwmod cannot be
  1524. * reset this way, -EINVAL if the hwmod is in the wrong state,
  1525. * -ETIMEDOUT if the module did not reset in time, or 0 upon success.
  1526. *
  1527. * In OMAP3 a specific SYSSTATUS register is used to get the reset status.
  1528. * Starting in OMAP4, some IPs do not have SYSSTATUS registers and instead
  1529. * use the SYSCONFIG softreset bit to provide the status.
  1530. *
  1531. * Note that some IP like McBSP do have reset control but don't have
  1532. * reset status.
  1533. */
  1534. static int _ocp_softreset(struct omap_hwmod *oh)
  1535. {
  1536. u32 v, softrst_mask;
  1537. int c = 0;
  1538. int ret = 0;
  1539. if (!oh->class->sysc ||
  1540. !(oh->class->sysc->sysc_flags & SYSC_HAS_SOFTRESET))
  1541. return -ENOENT;
  1542. /* clocks must be on for this operation */
  1543. if (oh->_state != _HWMOD_STATE_ENABLED) {
  1544. pr_warn("omap_hwmod: %s: reset can only be entered from enabled state\n",
  1545. oh->name);
  1546. return -EINVAL;
  1547. }
  1548. /* For some modules, all optionnal clocks need to be enabled as well */
  1549. if (oh->flags & HWMOD_CONTROL_OPT_CLKS_IN_RESET)
  1550. _enable_optional_clocks(oh);
  1551. pr_debug("omap_hwmod: %s: resetting via OCP SOFTRESET\n", oh->name);
  1552. v = oh->_sysc_cache;
  1553. ret = _set_softreset(oh, &v);
  1554. if (ret)
  1555. goto dis_opt_clks;
  1556. _write_sysconfig(v, oh);
  1557. if (oh->class->sysc->srst_udelay)
  1558. udelay(oh->class->sysc->srst_udelay);
  1559. if (oh->class->sysc->sysc_flags & SYSS_HAS_RESET_STATUS)
  1560. omap_test_timeout((omap_hwmod_read(oh,
  1561. oh->class->sysc->syss_offs)
  1562. & SYSS_RESETDONE_MASK),
  1563. MAX_MODULE_SOFTRESET_WAIT, c);
  1564. else if (oh->class->sysc->sysc_flags & SYSC_HAS_RESET_STATUS) {
  1565. softrst_mask = (0x1 << oh->class->sysc->sysc_fields->srst_shift);
  1566. omap_test_timeout(!(omap_hwmod_read(oh,
  1567. oh->class->sysc->sysc_offs)
  1568. & softrst_mask),
  1569. MAX_MODULE_SOFTRESET_WAIT, c);
  1570. }
  1571. if (c == MAX_MODULE_SOFTRESET_WAIT)
  1572. pr_warning("omap_hwmod: %s: softreset failed (waited %d usec)\n",
  1573. oh->name, MAX_MODULE_SOFTRESET_WAIT);
  1574. else
  1575. pr_debug("omap_hwmod: %s: softreset in %d usec\n", oh->name, c);
  1576. /*
  1577. * XXX add _HWMOD_STATE_WEDGED for modules that don't come back from
  1578. * _wait_target_ready() or _reset()
  1579. */
  1580. ret = (c == MAX_MODULE_SOFTRESET_WAIT) ? -ETIMEDOUT : 0;
  1581. dis_opt_clks:
  1582. if (oh->flags & HWMOD_CONTROL_OPT_CLKS_IN_RESET)
  1583. _disable_optional_clocks(oh);
  1584. return ret;
  1585. }
  1586. /**
  1587. * _reset - reset an omap_hwmod
  1588. * @oh: struct omap_hwmod *
  1589. *
  1590. * Resets an omap_hwmod @oh. If the module has a custom reset
  1591. * function pointer defined, then call it to reset the IP block, and
  1592. * pass along its return value to the caller. Otherwise, if the IP
  1593. * block has an OCP_SYSCONFIG register with a SOFTRESET bitfield
  1594. * associated with it, call a function to reset the IP block via that
  1595. * method, and pass along the return value to the caller. Finally, if
  1596. * the IP block has some hardreset lines associated with it, assert
  1597. * all of those, but do _not_ deassert them. (This is because driver
  1598. * authors have expressed an apparent requirement to control the
  1599. * deassertion of the hardreset lines themselves.)
  1600. *
  1601. * The default software reset mechanism for most OMAP IP blocks is
  1602. * triggered via the OCP_SYSCONFIG.SOFTRESET bit. However, some
  1603. * hwmods cannot be reset via this method. Some are not targets and
  1604. * therefore have no OCP header registers to access. Others (like the
  1605. * IVA) have idiosyncratic reset sequences. So for these relatively
  1606. * rare cases, custom reset code can be supplied in the struct
  1607. * omap_hwmod_class .reset function pointer.
  1608. *
  1609. * _set_dmadisable() is called to set the DMADISABLE bit so that it
  1610. * does not prevent idling of the system. This is necessary for cases
  1611. * where ROMCODE/BOOTLOADER uses dma and transfers control to the
  1612. * kernel without disabling dma.
  1613. *
  1614. * Passes along the return value from either _ocp_softreset() or the
  1615. * custom reset function - these must return -EINVAL if the hwmod
  1616. * cannot be reset this way or if the hwmod is in the wrong state,
  1617. * -ETIMEDOUT if the module did not reset in time, or 0 upon success.
  1618. */
  1619. static int _reset(struct omap_hwmod *oh)
  1620. {
  1621. int i, r;
  1622. pr_debug("omap_hwmod: %s: resetting\n", oh->name);
  1623. if (oh->class->reset) {
  1624. r = oh->class->reset(oh);
  1625. } else {
  1626. if (oh->rst_lines_cnt > 0) {
  1627. for (i = 0; i < oh->rst_lines_cnt; i++)
  1628. _assert_hardreset(oh, oh->rst_lines[i].name);
  1629. return 0;
  1630. } else {
  1631. r = _ocp_softreset(oh);
  1632. if (r == -ENOENT)
  1633. r = 0;
  1634. }
  1635. }
  1636. _set_dmadisable(oh);
  1637. /*
  1638. * OCP_SYSCONFIG bits need to be reprogrammed after a
  1639. * softreset. The _enable() function should be split to avoid
  1640. * the rewrite of the OCP_SYSCONFIG register.
  1641. */
  1642. if (oh->class->sysc) {
  1643. _update_sysc_cache(oh);
  1644. _enable_sysc(oh);
  1645. }
  1646. return r;
  1647. }
  1648. /**
  1649. * _reconfigure_io_chain - clear any I/O chain wakeups and reconfigure chain
  1650. *
  1651. * Call the appropriate PRM function to clear any logged I/O chain
  1652. * wakeups and to reconfigure the chain. This apparently needs to be
  1653. * done upon every mux change. Since hwmods can be concurrently
  1654. * enabled and idled, hold a spinlock around the I/O chain
  1655. * reconfiguration sequence. No return value.
  1656. *
  1657. * XXX When the PRM code is moved to drivers, this function can be removed,
  1658. * as the PRM infrastructure should abstract this.
  1659. */
  1660. static void _reconfigure_io_chain(void)
  1661. {
  1662. unsigned long flags;
  1663. spin_lock_irqsave(&io_chain_lock, flags);
  1664. if (cpu_is_omap34xx() && omap3_has_io_chain_ctrl())
  1665. omap3xxx_prm_reconfigure_io_chain();
  1666. else if (cpu_is_omap44xx())
  1667. omap44xx_prm_reconfigure_io_chain();
  1668. spin_unlock_irqrestore(&io_chain_lock, flags);
  1669. }
  1670. /**
  1671. * _enable - enable an omap_hwmod
  1672. * @oh: struct omap_hwmod *
  1673. *
  1674. * Enables an omap_hwmod @oh such that the MPU can access the hwmod's
  1675. * register target. Returns -EINVAL if the hwmod is in the wrong
  1676. * state or passes along the return value of _wait_target_ready().
  1677. */
  1678. static int _enable(struct omap_hwmod *oh)
  1679. {
  1680. int r;
  1681. int hwsup = 0;
  1682. pr_debug("omap_hwmod: %s: enabling\n", oh->name);
  1683. /*
  1684. * hwmods with HWMOD_INIT_NO_IDLE flag set are left in enabled
  1685. * state at init. Now that someone is really trying to enable
  1686. * them, just ensure that the hwmod mux is set.
  1687. */
  1688. if (oh->_int_flags & _HWMOD_SKIP_ENABLE) {
  1689. /*
  1690. * If the caller has mux data populated, do the mux'ing
  1691. * which wouldn't have been done as part of the _enable()
  1692. * done during setup.
  1693. */
  1694. if (oh->mux)
  1695. omap_hwmod_mux(oh->mux, _HWMOD_STATE_ENABLED);
  1696. oh->_int_flags &= ~_HWMOD_SKIP_ENABLE;
  1697. return 0;
  1698. }
  1699. if (oh->_state != _HWMOD_STATE_INITIALIZED &&
  1700. oh->_state != _HWMOD_STATE_IDLE &&
  1701. oh->_state != _HWMOD_STATE_DISABLED) {
  1702. WARN(1, "omap_hwmod: %s: enabled state can only be entered from initialized, idle, or disabled state\n",
  1703. oh->name);
  1704. return -EINVAL;
  1705. }
  1706. /*
  1707. * If an IP block contains HW reset lines and all of them are
  1708. * asserted, we let integration code associated with that
  1709. * block handle the enable. We've received very little
  1710. * information on what those driver authors need, and until
  1711. * detailed information is provided and the driver code is
  1712. * posted to the public lists, this is probably the best we
  1713. * can do.
  1714. */
  1715. if (_are_all_hardreset_lines_asserted(oh))
  1716. return 0;
  1717. /* Mux pins for device runtime if populated */
  1718. if (oh->mux && (!oh->mux->enabled ||
  1719. ((oh->_state == _HWMOD_STATE_IDLE) &&
  1720. oh->mux->pads_dynamic))) {
  1721. omap_hwmod_mux(oh->mux, _HWMOD_STATE_ENABLED);
  1722. _reconfigure_io_chain();
  1723. }
  1724. _add_initiator_dep(oh, mpu_oh);
  1725. if (oh->clkdm) {
  1726. /*
  1727. * A clockdomain must be in SW_SUP before enabling
  1728. * completely the module. The clockdomain can be set
  1729. * in HW_AUTO only when the module become ready.
  1730. */
  1731. hwsup = clkdm_in_hwsup(oh->clkdm) &&
  1732. !clkdm_missing_idle_reporting(oh->clkdm);
  1733. r = clkdm_hwmod_enable(oh->clkdm, oh);
  1734. if (r) {
  1735. WARN(1, "omap_hwmod: %s: could not enable clockdomain %s: %d\n",
  1736. oh->name, oh->clkdm->name, r);
  1737. return r;
  1738. }
  1739. }
  1740. _enable_clocks(oh);
  1741. if (soc_ops.enable_module)
  1742. soc_ops.enable_module(oh);
  1743. r = (soc_ops.wait_target_ready) ? soc_ops.wait_target_ready(oh) :
  1744. -EINVAL;
  1745. if (!r) {
  1746. /*
  1747. * Set the clockdomain to HW_AUTO only if the target is ready,
  1748. * assuming that the previous state was HW_AUTO
  1749. */
  1750. if (oh->clkdm && hwsup)
  1751. clkdm_allow_idle(oh->clkdm);
  1752. oh->_state = _HWMOD_STATE_ENABLED;
  1753. /* Access the sysconfig only if the target is ready */
  1754. if (oh->class->sysc) {
  1755. if (!(oh->_int_flags & _HWMOD_SYSCONFIG_LOADED))
  1756. _update_sysc_cache(oh);
  1757. _enable_sysc(oh);
  1758. }
  1759. } else {
  1760. _omap4_disable_module(oh);
  1761. _disable_clocks(oh);
  1762. pr_debug("omap_hwmod: %s: _wait_target_ready: %d\n",
  1763. oh->name, r);
  1764. if (oh->clkdm)
  1765. clkdm_hwmod_disable(oh->clkdm, oh);
  1766. }
  1767. return r;
  1768. }
  1769. /**
  1770. * _idle - idle an omap_hwmod
  1771. * @oh: struct omap_hwmod *
  1772. *
  1773. * Idles an omap_hwmod @oh. This should be called once the hwmod has
  1774. * no further work. Returns -EINVAL if the hwmod is in the wrong
  1775. * state or returns 0.
  1776. */
  1777. static int _idle(struct omap_hwmod *oh)
  1778. {
  1779. pr_debug("omap_hwmod: %s: idling\n", oh->name);
  1780. if (oh->_state != _HWMOD_STATE_ENABLED) {
  1781. WARN(1, "omap_hwmod: %s: idle state can only be entered from enabled state\n",
  1782. oh->name);
  1783. return -EINVAL;
  1784. }
  1785. if (_are_all_hardreset_lines_asserted(oh))
  1786. return 0;
  1787. if (oh->class->sysc)
  1788. _idle_sysc(oh);
  1789. _del_initiator_dep(oh, mpu_oh);
  1790. if (soc_ops.disable_module)
  1791. soc_ops.disable_module(oh);
  1792. /*
  1793. * The module must be in idle mode before disabling any parents
  1794. * clocks. Otherwise, the parent clock might be disabled before
  1795. * the module transition is done, and thus will prevent the
  1796. * transition to complete properly.
  1797. */
  1798. _disable_clocks(oh);
  1799. if (oh->clkdm)
  1800. clkdm_hwmod_disable(oh->clkdm, oh);
  1801. /* Mux pins for device idle if populated */
  1802. if (oh->mux && oh->mux->pads_dynamic) {
  1803. omap_hwmod_mux(oh->mux, _HWMOD_STATE_IDLE);
  1804. _reconfigure_io_chain();
  1805. }
  1806. oh->_state = _HWMOD_STATE_IDLE;
  1807. return 0;
  1808. }
  1809. /**
  1810. * omap_hwmod_set_ocp_autoidle - set the hwmod's OCP autoidle bit
  1811. * @oh: struct omap_hwmod *
  1812. * @autoidle: desired AUTOIDLE bitfield value (0 or 1)
  1813. *
  1814. * Sets the IP block's OCP autoidle bit in hardware, and updates our
  1815. * local copy. Intended to be used by drivers that require
  1816. * direct manipulation of the AUTOIDLE bits.
  1817. * Returns -EINVAL if @oh is null or is not in the ENABLED state, or passes
  1818. * along the return value from _set_module_autoidle().
  1819. *
  1820. * Any users of this function should be scrutinized carefully.
  1821. */
  1822. int omap_hwmod_set_ocp_autoidle(struct omap_hwmod *oh, u8 autoidle)
  1823. {
  1824. u32 v;
  1825. int retval = 0;
  1826. unsigned long flags;
  1827. if (!oh || oh->_state != _HWMOD_STATE_ENABLED)
  1828. return -EINVAL;
  1829. spin_lock_irqsave(&oh->_lock, flags);
  1830. v = oh->_sysc_cache;
  1831. retval = _set_module_autoidle(oh, autoidle, &v);
  1832. if (!retval)
  1833. _write_sysconfig(v, oh);
  1834. spin_unlock_irqrestore(&oh->_lock, flags);
  1835. return retval;
  1836. }
  1837. /**
  1838. * _shutdown - shutdown an omap_hwmod
  1839. * @oh: struct omap_hwmod *
  1840. *
  1841. * Shut down an omap_hwmod @oh. This should be called when the driver
  1842. * used for the hwmod is removed or unloaded or if the driver is not
  1843. * used by the system. Returns -EINVAL if the hwmod is in the wrong
  1844. * state or returns 0.
  1845. */
  1846. static int _shutdown(struct omap_hwmod *oh)
  1847. {
  1848. int ret, i;
  1849. u8 prev_state;
  1850. if (oh->_state != _HWMOD_STATE_IDLE &&
  1851. oh->_state != _HWMOD_STATE_ENABLED) {
  1852. WARN(1, "omap_hwmod: %s: disabled state can only be entered from idle, or enabled state\n",
  1853. oh->name);
  1854. return -EINVAL;
  1855. }
  1856. if (_are_all_hardreset_lines_asserted(oh))
  1857. return 0;
  1858. pr_debug("omap_hwmod: %s: disabling\n", oh->name);
  1859. if (oh->class->pre_shutdown) {
  1860. prev_state = oh->_state;
  1861. if (oh->_state == _HWMOD_STATE_IDLE)
  1862. _enable(oh);
  1863. ret = oh->class->pre_shutdown(oh);
  1864. if (ret) {
  1865. if (prev_state == _HWMOD_STATE_IDLE)
  1866. _idle(oh);
  1867. return ret;
  1868. }
  1869. }
  1870. if (oh->class->sysc) {
  1871. if (oh->_state == _HWMOD_STATE_IDLE)
  1872. _enable(oh);
  1873. _shutdown_sysc(oh);
  1874. }
  1875. /* clocks and deps are already disabled in idle */
  1876. if (oh->_state == _HWMOD_STATE_ENABLED) {
  1877. _del_initiator_dep(oh, mpu_oh);
  1878. /* XXX what about the other system initiators here? dma, dsp */
  1879. if (soc_ops.disable_module)
  1880. soc_ops.disable_module(oh);
  1881. _disable_clocks(oh);
  1882. if (oh->clkdm)
  1883. clkdm_hwmod_disable(oh->clkdm, oh);
  1884. }
  1885. /* XXX Should this code also force-disable the optional clocks? */
  1886. for (i = 0; i < oh->rst_lines_cnt; i++)
  1887. _assert_hardreset(oh, oh->rst_lines[i].name);
  1888. /* Mux pins to safe mode or use populated off mode values */
  1889. if (oh->mux)
  1890. omap_hwmod_mux(oh->mux, _HWMOD_STATE_DISABLED);
  1891. oh->_state = _HWMOD_STATE_DISABLED;
  1892. return 0;
  1893. }
  1894. /**
  1895. * _init_mpu_rt_base - populate the virtual address for a hwmod
  1896. * @oh: struct omap_hwmod * to locate the virtual address
  1897. *
  1898. * Cache the virtual address used by the MPU to access this IP block's
  1899. * registers. This address is needed early so the OCP registers that
  1900. * are part of the device's address space can be ioremapped properly.
  1901. * No return value.
  1902. */
  1903. static void __init _init_mpu_rt_base(struct omap_hwmod *oh, void *data)
  1904. {
  1905. struct omap_hwmod_addr_space *mem;
  1906. void __iomem *va_start;
  1907. if (!oh)
  1908. return;
  1909. _save_mpu_port_index(oh);
  1910. if (oh->_int_flags & _HWMOD_NO_MPU_PORT)
  1911. return;
  1912. mem = _find_mpu_rt_addr_space(oh);
  1913. if (!mem) {
  1914. pr_debug("omap_hwmod: %s: no MPU register target found\n",
  1915. oh->name);
  1916. return;
  1917. }
  1918. va_start = ioremap(mem->pa_start, mem->pa_end - mem->pa_start);
  1919. if (!va_start) {
  1920. pr_err("omap_hwmod: %s: Could not ioremap\n", oh->name);
  1921. return;
  1922. }
  1923. pr_debug("omap_hwmod: %s: MPU register target at va %p\n",
  1924. oh->name, va_start);
  1925. oh->_mpu_rt_va = va_start;
  1926. }
  1927. /**
  1928. * _init - initialize internal data for the hwmod @oh
  1929. * @oh: struct omap_hwmod *
  1930. * @n: (unused)
  1931. *
  1932. * Look up the clocks and the address space used by the MPU to access
  1933. * registers belonging to the hwmod @oh. @oh must already be
  1934. * registered at this point. This is the first of two phases for
  1935. * hwmod initialization. Code called here does not touch any hardware
  1936. * registers, it simply prepares internal data structures. Returns 0
  1937. * upon success or if the hwmod isn't registered, or -EINVAL upon
  1938. * failure.
  1939. */
  1940. static int __init _init(struct omap_hwmod *oh, void *data)
  1941. {
  1942. int r;
  1943. if (oh->_state != _HWMOD_STATE_REGISTERED)
  1944. return 0;
  1945. _init_mpu_rt_base(oh, NULL);
  1946. r = _init_clocks(oh, NULL);
  1947. if (IS_ERR_VALUE(r)) {
  1948. WARN(1, "omap_hwmod: %s: couldn't init clocks\n", oh->name);
  1949. return -EINVAL;
  1950. }
  1951. oh->_state = _HWMOD_STATE_INITIALIZED;
  1952. return 0;
  1953. }
  1954. /**
  1955. * _setup_iclk_autoidle - configure an IP block's interface clocks
  1956. * @oh: struct omap_hwmod *
  1957. *
  1958. * Set up the module's interface clocks. XXX This function is still mostly
  1959. * a stub; implementing this properly requires iclk autoidle usecounting in
  1960. * the clock code. No return value.
  1961. */
  1962. static void __init _setup_iclk_autoidle(struct omap_hwmod *oh)
  1963. {
  1964. struct omap_hwmod_ocp_if *os;
  1965. struct list_head *p;
  1966. int i = 0;
  1967. if (oh->_state != _HWMOD_STATE_INITIALIZED)
  1968. return;
  1969. p = oh->slave_ports.next;
  1970. while (i < oh->slaves_cnt) {
  1971. os = _fetch_next_ocp_if(&p, &i);
  1972. if (!os->_clk)
  1973. continue;
  1974. if (os->flags & OCPIF_SWSUP_IDLE) {
  1975. /* XXX omap_iclk_deny_idle(c); */
  1976. } else {
  1977. /* XXX omap_iclk_allow_idle(c); */
  1978. clk_enable(os->_clk);
  1979. }
  1980. }
  1981. return;
  1982. }
  1983. /**
  1984. * _setup_reset - reset an IP block during the setup process
  1985. * @oh: struct omap_hwmod *
  1986. *
  1987. * Reset the IP block corresponding to the hwmod @oh during the setup
  1988. * process. The IP block is first enabled so it can be successfully
  1989. * reset. Returns 0 upon success or a negative error code upon
  1990. * failure.
  1991. */
  1992. static int __init _setup_reset(struct omap_hwmod *oh)
  1993. {
  1994. int r;
  1995. if (oh->_state != _HWMOD_STATE_INITIALIZED)
  1996. return -EINVAL;
  1997. if (oh->rst_lines_cnt == 0) {
  1998. r = _enable(oh);
  1999. if (r) {
  2000. pr_warning("omap_hwmod: %s: cannot be enabled for reset (%d)\n",
  2001. oh->name, oh->_state);
  2002. return -EINVAL;
  2003. }
  2004. }
  2005. if (!(oh->flags & HWMOD_INIT_NO_RESET))
  2006. r = _reset(oh);
  2007. return r;
  2008. }
  2009. /**
  2010. * _setup_postsetup - transition to the appropriate state after _setup
  2011. * @oh: struct omap_hwmod *
  2012. *
  2013. * Place an IP block represented by @oh into a "post-setup" state --
  2014. * either IDLE, ENABLED, or DISABLED. ("post-setup" simply means that
  2015. * this function is called at the end of _setup().) The postsetup
  2016. * state for an IP block can be changed by calling
  2017. * omap_hwmod_enter_postsetup_state() early in the boot process,
  2018. * before one of the omap_hwmod_setup*() functions are called for the
  2019. * IP block.
  2020. *
  2021. * The IP block stays in this state until a PM runtime-based driver is
  2022. * loaded for that IP block. A post-setup state of IDLE is
  2023. * appropriate for almost all IP blocks with runtime PM-enabled
  2024. * drivers, since those drivers are able to enable the IP block. A
  2025. * post-setup state of ENABLED is appropriate for kernels with PM
  2026. * runtime disabled. The DISABLED state is appropriate for unusual IP
  2027. * blocks such as the MPU WDTIMER on kernels without WDTIMER drivers
  2028. * included, since the WDTIMER starts running on reset and will reset
  2029. * the MPU if left active.
  2030. *
  2031. * This post-setup mechanism is deprecated. Once all of the OMAP
  2032. * drivers have been converted to use PM runtime, and all of the IP
  2033. * block data and interconnect data is available to the hwmod code, it
  2034. * should be possible to replace this mechanism with a "lazy reset"
  2035. * arrangement. In a "lazy reset" setup, each IP block is enabled
  2036. * when the driver first probes, then all remaining IP blocks without
  2037. * drivers are either shut down or enabled after the drivers have
  2038. * loaded. However, this cannot take place until the above
  2039. * preconditions have been met, since otherwise the late reset code
  2040. * has no way of knowing which IP blocks are in use by drivers, and
  2041. * which ones are unused.
  2042. *
  2043. * No return value.
  2044. */
  2045. static void __init _setup_postsetup(struct omap_hwmod *oh)
  2046. {
  2047. u8 postsetup_state;
  2048. if (oh->rst_lines_cnt > 0)
  2049. return;
  2050. postsetup_state = oh->_postsetup_state;
  2051. if (postsetup_state == _HWMOD_STATE_UNKNOWN)
  2052. postsetup_state = _HWMOD_STATE_ENABLED;
  2053. /*
  2054. * XXX HWMOD_INIT_NO_IDLE does not belong in hwmod data -
  2055. * it should be set by the core code as a runtime flag during startup
  2056. */
  2057. if ((oh->flags & HWMOD_INIT_NO_IDLE) &&
  2058. (postsetup_state == _HWMOD_STATE_IDLE)) {
  2059. oh->_int_flags |= _HWMOD_SKIP_ENABLE;
  2060. postsetup_state = _HWMOD_STATE_ENABLED;
  2061. }
  2062. if (postsetup_state == _HWMOD_STATE_IDLE)
  2063. _idle(oh);
  2064. else if (postsetup_state == _HWMOD_STATE_DISABLED)
  2065. _shutdown(oh);
  2066. else if (postsetup_state != _HWMOD_STATE_ENABLED)
  2067. WARN(1, "hwmod: %s: unknown postsetup state %d! defaulting to enabled\n",
  2068. oh->name, postsetup_state);
  2069. return;
  2070. }
  2071. /**
  2072. * _setup - prepare IP block hardware for use
  2073. * @oh: struct omap_hwmod *
  2074. * @n: (unused, pass NULL)
  2075. *
  2076. * Configure the IP block represented by @oh. This may include
  2077. * enabling the IP block, resetting it, and placing it into a
  2078. * post-setup state, depending on the type of IP block and applicable
  2079. * flags. IP blocks are reset to prevent any previous configuration
  2080. * by the bootloader or previous operating system from interfering
  2081. * with power management or other parts of the system. The reset can
  2082. * be avoided; see omap_hwmod_no_setup_reset(). This is the second of
  2083. * two phases for hwmod initialization. Code called here generally
  2084. * affects the IP block hardware, or system integration hardware
  2085. * associated with the IP block. Returns 0.
  2086. */
  2087. static int __init _setup(struct omap_hwmod *oh, void *data)
  2088. {
  2089. if (oh->_state != _HWMOD_STATE_INITIALIZED)
  2090. return 0;
  2091. _setup_iclk_autoidle(oh);
  2092. if (!_setup_reset(oh))
  2093. _setup_postsetup(oh);
  2094. return 0;
  2095. }
  2096. /**
  2097. * _register - register a struct omap_hwmod
  2098. * @oh: struct omap_hwmod *
  2099. *
  2100. * Registers the omap_hwmod @oh. Returns -EEXIST if an omap_hwmod
  2101. * already has been registered by the same name; -EINVAL if the
  2102. * omap_hwmod is in the wrong state, if @oh is NULL, if the
  2103. * omap_hwmod's class field is NULL; if the omap_hwmod is missing a
  2104. * name, or if the omap_hwmod's class is missing a name; or 0 upon
  2105. * success.
  2106. *
  2107. * XXX The data should be copied into bootmem, so the original data
  2108. * should be marked __initdata and freed after init. This would allow
  2109. * unneeded omap_hwmods to be freed on multi-OMAP configurations. Note
  2110. * that the copy process would be relatively complex due to the large number
  2111. * of substructures.
  2112. */
  2113. static int __init _register(struct omap_hwmod *oh)
  2114. {
  2115. if (!oh || !oh->name || !oh->class || !oh->class->name ||
  2116. (oh->_state != _HWMOD_STATE_UNKNOWN))
  2117. return -EINVAL;
  2118. pr_debug("omap_hwmod: %s: registering\n", oh->name);
  2119. if (_lookup(oh->name))
  2120. return -EEXIST;
  2121. list_add_tail(&oh->node, &omap_hwmod_list);
  2122. INIT_LIST_HEAD(&oh->master_ports);
  2123. INIT_LIST_HEAD(&oh->slave_ports);
  2124. spin_lock_init(&oh->_lock);
  2125. oh->_state = _HWMOD_STATE_REGISTERED;
  2126. /*
  2127. * XXX Rather than doing a strcmp(), this should test a flag
  2128. * set in the hwmod data, inserted by the autogenerator code.
  2129. */
  2130. if (!strcmp(oh->name, MPU_INITIATOR_NAME))
  2131. mpu_oh = oh;
  2132. return 0;
  2133. }
  2134. /**
  2135. * _alloc_links - return allocated memory for hwmod links
  2136. * @ml: pointer to a struct omap_hwmod_link * for the master link
  2137. * @sl: pointer to a struct omap_hwmod_link * for the slave link
  2138. *
  2139. * Return pointers to two struct omap_hwmod_link records, via the
  2140. * addresses pointed to by @ml and @sl. Will first attempt to return
  2141. * memory allocated as part of a large initial block, but if that has
  2142. * been exhausted, will allocate memory itself. Since ideally this
  2143. * second allocation path will never occur, the number of these
  2144. * 'supplemental' allocations will be logged when debugging is
  2145. * enabled. Returns 0.
  2146. */
  2147. static int __init _alloc_links(struct omap_hwmod_link **ml,
  2148. struct omap_hwmod_link **sl)
  2149. {
  2150. unsigned int sz;
  2151. if ((free_ls + LINKS_PER_OCP_IF) <= max_ls) {
  2152. *ml = &linkspace[free_ls++];
  2153. *sl = &linkspace[free_ls++];
  2154. return 0;
  2155. }
  2156. sz = sizeof(struct omap_hwmod_link) * LINKS_PER_OCP_IF;
  2157. *sl = NULL;
  2158. *ml = alloc_bootmem(sz);
  2159. memset(*ml, 0, sz);
  2160. *sl = (void *)(*ml) + sizeof(struct omap_hwmod_link);
  2161. ls_supp++;
  2162. pr_debug("omap_hwmod: supplemental link allocations needed: %d\n",
  2163. ls_supp * LINKS_PER_OCP_IF);
  2164. return 0;
  2165. };
  2166. /**
  2167. * _add_link - add an interconnect between two IP blocks
  2168. * @oi: pointer to a struct omap_hwmod_ocp_if record
  2169. *
  2170. * Add struct omap_hwmod_link records connecting the master IP block
  2171. * specified in @oi->master to @oi, and connecting the slave IP block
  2172. * specified in @oi->slave to @oi. This code is assumed to run before
  2173. * preemption or SMP has been enabled, thus avoiding the need for
  2174. * locking in this code. Changes to this assumption will require
  2175. * additional locking. Returns 0.
  2176. */
  2177. static int __init _add_link(struct omap_hwmod_ocp_if *oi)
  2178. {
  2179. struct omap_hwmod_link *ml, *sl;
  2180. pr_debug("omap_hwmod: %s -> %s: adding link\n", oi->master->name,
  2181. oi->slave->name);
  2182. _alloc_links(&ml, &sl);
  2183. ml->ocp_if = oi;
  2184. INIT_LIST_HEAD(&ml->node);
  2185. list_add(&ml->node, &oi->master->master_ports);
  2186. oi->master->masters_cnt++;
  2187. sl->ocp_if = oi;
  2188. INIT_LIST_HEAD(&sl->node);
  2189. list_add(&sl->node, &oi->slave->slave_ports);
  2190. oi->slave->slaves_cnt++;
  2191. return 0;
  2192. }
  2193. /**
  2194. * _register_link - register a struct omap_hwmod_ocp_if
  2195. * @oi: struct omap_hwmod_ocp_if *
  2196. *
  2197. * Registers the omap_hwmod_ocp_if record @oi. Returns -EEXIST if it
  2198. * has already been registered; -EINVAL if @oi is NULL or if the
  2199. * record pointed to by @oi is missing required fields; or 0 upon
  2200. * success.
  2201. *
  2202. * XXX The data should be copied into bootmem, so the original data
  2203. * should be marked __initdata and freed after init. This would allow
  2204. * unneeded omap_hwmods to be freed on multi-OMAP configurations.
  2205. */
  2206. static int __init _register_link(struct omap_hwmod_ocp_if *oi)
  2207. {
  2208. if (!oi || !oi->master || !oi->slave || !oi->user)
  2209. return -EINVAL;
  2210. if (oi->_int_flags & _OCPIF_INT_FLAGS_REGISTERED)
  2211. return -EEXIST;
  2212. pr_debug("omap_hwmod: registering link from %s to %s\n",
  2213. oi->master->name, oi->slave->name);
  2214. /*
  2215. * Register the connected hwmods, if they haven't been
  2216. * registered already
  2217. */
  2218. if (oi->master->_state != _HWMOD_STATE_REGISTERED)
  2219. _register(oi->master);
  2220. if (oi->slave->_state != _HWMOD_STATE_REGISTERED)
  2221. _register(oi->slave);
  2222. _add_link(oi);
  2223. oi->_int_flags |= _OCPIF_INT_FLAGS_REGISTERED;
  2224. return 0;
  2225. }
  2226. /**
  2227. * _alloc_linkspace - allocate large block of hwmod links
  2228. * @ois: pointer to an array of struct omap_hwmod_ocp_if records to count
  2229. *
  2230. * Allocate a large block of struct omap_hwmod_link records. This
  2231. * improves boot time significantly by avoiding the need to allocate
  2232. * individual records one by one. If the number of records to
  2233. * allocate in the block hasn't been manually specified, this function
  2234. * will count the number of struct omap_hwmod_ocp_if records in @ois
  2235. * and use that to determine the allocation size. For SoC families
  2236. * that require multiple list registrations, such as OMAP3xxx, this
  2237. * estimation process isn't optimal, so manual estimation is advised
  2238. * in those cases. Returns -EEXIST if the allocation has already occurred
  2239. * or 0 upon success.
  2240. */
  2241. static int __init _alloc_linkspace(struct omap_hwmod_ocp_if **ois)
  2242. {
  2243. unsigned int i = 0;
  2244. unsigned int sz;
  2245. if (linkspace) {
  2246. WARN(1, "linkspace already allocated\n");
  2247. return -EEXIST;
  2248. }
  2249. if (max_ls == 0)
  2250. while (ois[i++])
  2251. max_ls += LINKS_PER_OCP_IF;
  2252. sz = sizeof(struct omap_hwmod_link) * max_ls;
  2253. pr_debug("omap_hwmod: %s: allocating %d byte linkspace (%d links)\n",
  2254. __func__, sz, max_ls);
  2255. linkspace = alloc_bootmem(sz);
  2256. memset(linkspace, 0, sz);
  2257. return 0;
  2258. }
  2259. /* Static functions intended only for use in soc_ops field function pointers */
  2260. /**
  2261. * _omap2xxx_wait_target_ready - wait for a module to leave slave idle
  2262. * @oh: struct omap_hwmod *
  2263. *
  2264. * Wait for a module @oh to leave slave idle. Returns 0 if the module
  2265. * does not have an IDLEST bit or if the module successfully leaves
  2266. * slave idle; otherwise, pass along the return value of the
  2267. * appropriate *_cm*_wait_module_ready() function.
  2268. */
  2269. static int _omap2xxx_wait_target_ready(struct omap_hwmod *oh)
  2270. {
  2271. if (!oh)
  2272. return -EINVAL;
  2273. if (oh->flags & HWMOD_NO_IDLEST)
  2274. return 0;
  2275. if (!_find_mpu_rt_port(oh))
  2276. return 0;
  2277. /* XXX check module SIDLEMODE, hardreset status, enabled clocks */
  2278. return omap2xxx_cm_wait_module_ready(oh->prcm.omap2.module_offs,
  2279. oh->prcm.omap2.idlest_reg_id,
  2280. oh->prcm.omap2.idlest_idle_bit);
  2281. }
  2282. /**
  2283. * _omap3xxx_wait_target_ready - wait for a module to leave slave idle
  2284. * @oh: struct omap_hwmod *
  2285. *
  2286. * Wait for a module @oh to leave slave idle. Returns 0 if the module
  2287. * does not have an IDLEST bit or if the module successfully leaves
  2288. * slave idle; otherwise, pass along the return value of the
  2289. * appropriate *_cm*_wait_module_ready() function.
  2290. */
  2291. static int _omap3xxx_wait_target_ready(struct omap_hwmod *oh)
  2292. {
  2293. if (!oh)
  2294. return -EINVAL;
  2295. if (oh->flags & HWMOD_NO_IDLEST)
  2296. return 0;
  2297. if (!_find_mpu_rt_port(oh))
  2298. return 0;
  2299. /* XXX check module SIDLEMODE, hardreset status, enabled clocks */
  2300. return omap3xxx_cm_wait_module_ready(oh->prcm.omap2.module_offs,
  2301. oh->prcm.omap2.idlest_reg_id,
  2302. oh->prcm.omap2.idlest_idle_bit);
  2303. }
  2304. /**
  2305. * _omap4_wait_target_ready - wait for a module to leave slave idle
  2306. * @oh: struct omap_hwmod *
  2307. *
  2308. * Wait for a module @oh to leave slave idle. Returns 0 if the module
  2309. * does not have an IDLEST bit or if the module successfully leaves
  2310. * slave idle; otherwise, pass along the return value of the
  2311. * appropriate *_cm*_wait_module_ready() function.
  2312. */
  2313. static int _omap4_wait_target_ready(struct omap_hwmod *oh)
  2314. {
  2315. if (!oh)
  2316. return -EINVAL;
  2317. if (oh->flags & HWMOD_NO_IDLEST || !oh->clkdm)
  2318. return 0;
  2319. if (!_find_mpu_rt_port(oh))
  2320. return 0;
  2321. /* XXX check module SIDLEMODE, hardreset status */
  2322. return omap4_cminst_wait_module_ready(oh->clkdm->prcm_partition,
  2323. oh->clkdm->cm_inst,
  2324. oh->clkdm->clkdm_offs,
  2325. oh->prcm.omap4.clkctrl_offs);
  2326. }
  2327. /**
  2328. * _am33xx_wait_target_ready - wait for a module to leave slave idle
  2329. * @oh: struct omap_hwmod *
  2330. *
  2331. * Wait for a module @oh to leave slave idle. Returns 0 if the module
  2332. * does not have an IDLEST bit or if the module successfully leaves
  2333. * slave idle; otherwise, pass along the return value of the
  2334. * appropriate *_cm*_wait_module_ready() function.
  2335. */
  2336. static int _am33xx_wait_target_ready(struct omap_hwmod *oh)
  2337. {
  2338. if (!oh || !oh->clkdm)
  2339. return -EINVAL;
  2340. if (oh->flags & HWMOD_NO_IDLEST)
  2341. return 0;
  2342. if (!_find_mpu_rt_port(oh))
  2343. return 0;
  2344. /* XXX check module SIDLEMODE, hardreset status */
  2345. return am33xx_cm_wait_module_ready(oh->clkdm->cm_inst,
  2346. oh->clkdm->clkdm_offs,
  2347. oh->prcm.omap4.clkctrl_offs);
  2348. }
  2349. /**
  2350. * _omap2_assert_hardreset - call OMAP2 PRM hardreset fn with hwmod args
  2351. * @oh: struct omap_hwmod * to assert hardreset
  2352. * @ohri: hardreset line data
  2353. *
  2354. * Call omap2_prm_assert_hardreset() with parameters extracted from
  2355. * the hwmod @oh and the hardreset line data @ohri. Only intended for
  2356. * use as an soc_ops function pointer. Passes along the return value
  2357. * from omap2_prm_assert_hardreset(). XXX This function is scheduled
  2358. * for removal when the PRM code is moved into drivers/.
  2359. */
  2360. static int _omap2_assert_hardreset(struct omap_hwmod *oh,
  2361. struct omap_hwmod_rst_info *ohri)
  2362. {
  2363. return omap2_prm_assert_hardreset(oh->prcm.omap2.module_offs,
  2364. ohri->rst_shift);
  2365. }
  2366. /**
  2367. * _omap2_deassert_hardreset - call OMAP2 PRM hardreset fn with hwmod args
  2368. * @oh: struct omap_hwmod * to deassert hardreset
  2369. * @ohri: hardreset line data
  2370. *
  2371. * Call omap2_prm_deassert_hardreset() with parameters extracted from
  2372. * the hwmod @oh and the hardreset line data @ohri. Only intended for
  2373. * use as an soc_ops function pointer. Passes along the return value
  2374. * from omap2_prm_deassert_hardreset(). XXX This function is
  2375. * scheduled for removal when the PRM code is moved into drivers/.
  2376. */
  2377. static int _omap2_deassert_hardreset(struct omap_hwmod *oh,
  2378. struct omap_hwmod_rst_info *ohri)
  2379. {
  2380. return omap2_prm_deassert_hardreset(oh->prcm.omap2.module_offs,
  2381. ohri->rst_shift,
  2382. ohri->st_shift);
  2383. }
  2384. /**
  2385. * _omap2_is_hardreset_asserted - call OMAP2 PRM hardreset fn with hwmod args
  2386. * @oh: struct omap_hwmod * to test hardreset
  2387. * @ohri: hardreset line data
  2388. *
  2389. * Call omap2_prm_is_hardreset_asserted() with parameters extracted
  2390. * from the hwmod @oh and the hardreset line data @ohri. Only
  2391. * intended for use as an soc_ops function pointer. Passes along the
  2392. * return value from omap2_prm_is_hardreset_asserted(). XXX This
  2393. * function is scheduled for removal when the PRM code is moved into
  2394. * drivers/.
  2395. */
  2396. static int _omap2_is_hardreset_asserted(struct omap_hwmod *oh,
  2397. struct omap_hwmod_rst_info *ohri)
  2398. {
  2399. return omap2_prm_is_hardreset_asserted(oh->prcm.omap2.module_offs,
  2400. ohri->st_shift);
  2401. }
  2402. /**
  2403. * _omap4_assert_hardreset - call OMAP4 PRM hardreset fn with hwmod args
  2404. * @oh: struct omap_hwmod * to assert hardreset
  2405. * @ohri: hardreset line data
  2406. *
  2407. * Call omap4_prminst_assert_hardreset() with parameters extracted
  2408. * from the hwmod @oh and the hardreset line data @ohri. Only
  2409. * intended for use as an soc_ops function pointer. Passes along the
  2410. * return value from omap4_prminst_assert_hardreset(). XXX This
  2411. * function is scheduled for removal when the PRM code is moved into
  2412. * drivers/.
  2413. */
  2414. static int _omap4_assert_hardreset(struct omap_hwmod *oh,
  2415. struct omap_hwmod_rst_info *ohri)
  2416. {
  2417. if (!oh->clkdm)
  2418. return -EINVAL;
  2419. return omap4_prminst_assert_hardreset(ohri->rst_shift,
  2420. oh->clkdm->pwrdm.ptr->prcm_partition,
  2421. oh->clkdm->pwrdm.ptr->prcm_offs,
  2422. oh->prcm.omap4.rstctrl_offs);
  2423. }
  2424. /**
  2425. * _omap4_deassert_hardreset - call OMAP4 PRM hardreset fn with hwmod args
  2426. * @oh: struct omap_hwmod * to deassert hardreset
  2427. * @ohri: hardreset line data
  2428. *
  2429. * Call omap4_prminst_deassert_hardreset() with parameters extracted
  2430. * from the hwmod @oh and the hardreset line data @ohri. Only
  2431. * intended for use as an soc_ops function pointer. Passes along the
  2432. * return value from omap4_prminst_deassert_hardreset(). XXX This
  2433. * function is scheduled for removal when the PRM code is moved into
  2434. * drivers/.
  2435. */
  2436. static int _omap4_deassert_hardreset(struct omap_hwmod *oh,
  2437. struct omap_hwmod_rst_info *ohri)
  2438. {
  2439. if (!oh->clkdm)
  2440. return -EINVAL;
  2441. if (ohri->st_shift)
  2442. pr_err("omap_hwmod: %s: %s: hwmod data error: OMAP4 does not support st_shift\n",
  2443. oh->name, ohri->name);
  2444. return omap4_prminst_deassert_hardreset(ohri->rst_shift,
  2445. oh->clkdm->pwrdm.ptr->prcm_partition,
  2446. oh->clkdm->pwrdm.ptr->prcm_offs,
  2447. oh->prcm.omap4.rstctrl_offs);
  2448. }
  2449. /**
  2450. * _omap4_is_hardreset_asserted - call OMAP4 PRM hardreset fn with hwmod args
  2451. * @oh: struct omap_hwmod * to test hardreset
  2452. * @ohri: hardreset line data
  2453. *
  2454. * Call omap4_prminst_is_hardreset_asserted() with parameters
  2455. * extracted from the hwmod @oh and the hardreset line data @ohri.
  2456. * Only intended for use as an soc_ops function pointer. Passes along
  2457. * the return value from omap4_prminst_is_hardreset_asserted(). XXX
  2458. * This function is scheduled for removal when the PRM code is moved
  2459. * into drivers/.
  2460. */
  2461. static int _omap4_is_hardreset_asserted(struct omap_hwmod *oh,
  2462. struct omap_hwmod_rst_info *ohri)
  2463. {
  2464. if (!oh->clkdm)
  2465. return -EINVAL;
  2466. return omap4_prminst_is_hardreset_asserted(ohri->rst_shift,
  2467. oh->clkdm->pwrdm.ptr->prcm_partition,
  2468. oh->clkdm->pwrdm.ptr->prcm_offs,
  2469. oh->prcm.omap4.rstctrl_offs);
  2470. }
  2471. /**
  2472. * _am33xx_assert_hardreset - call AM33XX PRM hardreset fn with hwmod args
  2473. * @oh: struct omap_hwmod * to assert hardreset
  2474. * @ohri: hardreset line data
  2475. *
  2476. * Call am33xx_prminst_assert_hardreset() with parameters extracted
  2477. * from the hwmod @oh and the hardreset line data @ohri. Only
  2478. * intended for use as an soc_ops function pointer. Passes along the
  2479. * return value from am33xx_prminst_assert_hardreset(). XXX This
  2480. * function is scheduled for removal when the PRM code is moved into
  2481. * drivers/.
  2482. */
  2483. static int _am33xx_assert_hardreset(struct omap_hwmod *oh,
  2484. struct omap_hwmod_rst_info *ohri)
  2485. {
  2486. return am33xx_prm_assert_hardreset(ohri->rst_shift,
  2487. oh->clkdm->pwrdm.ptr->prcm_offs,
  2488. oh->prcm.omap4.rstctrl_offs);
  2489. }
  2490. /**
  2491. * _am33xx_deassert_hardreset - call AM33XX PRM hardreset fn with hwmod args
  2492. * @oh: struct omap_hwmod * to deassert hardreset
  2493. * @ohri: hardreset line data
  2494. *
  2495. * Call am33xx_prminst_deassert_hardreset() with parameters extracted
  2496. * from the hwmod @oh and the hardreset line data @ohri. Only
  2497. * intended for use as an soc_ops function pointer. Passes along the
  2498. * return value from am33xx_prminst_deassert_hardreset(). XXX This
  2499. * function is scheduled for removal when the PRM code is moved into
  2500. * drivers/.
  2501. */
  2502. static int _am33xx_deassert_hardreset(struct omap_hwmod *oh,
  2503. struct omap_hwmod_rst_info *ohri)
  2504. {
  2505. if (ohri->st_shift)
  2506. pr_err("omap_hwmod: %s: %s: hwmod data error: OMAP4 does not support st_shift\n",
  2507. oh->name, ohri->name);
  2508. return am33xx_prm_deassert_hardreset(ohri->rst_shift,
  2509. oh->clkdm->pwrdm.ptr->prcm_offs,
  2510. oh->prcm.omap4.rstctrl_offs,
  2511. oh->prcm.omap4.rstst_offs);
  2512. }
  2513. /**
  2514. * _am33xx_is_hardreset_asserted - call AM33XX PRM hardreset fn with hwmod args
  2515. * @oh: struct omap_hwmod * to test hardreset
  2516. * @ohri: hardreset line data
  2517. *
  2518. * Call am33xx_prminst_is_hardreset_asserted() with parameters
  2519. * extracted from the hwmod @oh and the hardreset line data @ohri.
  2520. * Only intended for use as an soc_ops function pointer. Passes along
  2521. * the return value from am33xx_prminst_is_hardreset_asserted(). XXX
  2522. * This function is scheduled for removal when the PRM code is moved
  2523. * into drivers/.
  2524. */
  2525. static int _am33xx_is_hardreset_asserted(struct omap_hwmod *oh,
  2526. struct omap_hwmod_rst_info *ohri)
  2527. {
  2528. return am33xx_prm_is_hardreset_asserted(ohri->rst_shift,
  2529. oh->clkdm->pwrdm.ptr->prcm_offs,
  2530. oh->prcm.omap4.rstctrl_offs);
  2531. }
  2532. /* Public functions */
  2533. u32 omap_hwmod_read(struct omap_hwmod *oh, u16 reg_offs)
  2534. {
  2535. if (oh->flags & HWMOD_16BIT_REG)
  2536. return __raw_readw(oh->_mpu_rt_va + reg_offs);
  2537. else
  2538. return __raw_readl(oh->_mpu_rt_va + reg_offs);
  2539. }
  2540. void omap_hwmod_write(u32 v, struct omap_hwmod *oh, u16 reg_offs)
  2541. {
  2542. if (oh->flags & HWMOD_16BIT_REG)
  2543. __raw_writew(v, oh->_mpu_rt_va + reg_offs);
  2544. else
  2545. __raw_writel(v, oh->_mpu_rt_va + reg_offs);
  2546. }
  2547. /**
  2548. * omap_hwmod_softreset - reset a module via SYSCONFIG.SOFTRESET bit
  2549. * @oh: struct omap_hwmod *
  2550. *
  2551. * This is a public function exposed to drivers. Some drivers may need to do
  2552. * some settings before and after resetting the device. Those drivers after
  2553. * doing the necessary settings could use this function to start a reset by
  2554. * setting the SYSCONFIG.SOFTRESET bit.
  2555. */
  2556. int omap_hwmod_softreset(struct omap_hwmod *oh)
  2557. {
  2558. u32 v;
  2559. int ret;
  2560. if (!oh || !(oh->_sysc_cache))
  2561. return -EINVAL;
  2562. v = oh->_sysc_cache;
  2563. ret = _set_softreset(oh, &v);
  2564. if (ret)
  2565. goto error;
  2566. _write_sysconfig(v, oh);
  2567. error:
  2568. return ret;
  2569. }
  2570. /**
  2571. * omap_hwmod_set_slave_idlemode - set the hwmod's OCP slave idlemode
  2572. * @oh: struct omap_hwmod *
  2573. * @idlemode: SIDLEMODE field bits (shifted to bit 0)
  2574. *
  2575. * Sets the IP block's OCP slave idlemode in hardware, and updates our
  2576. * local copy. Intended to be used by drivers that have some erratum
  2577. * that requires direct manipulation of the SIDLEMODE bits. Returns
  2578. * -EINVAL if @oh is null, or passes along the return value from
  2579. * _set_slave_idlemode().
  2580. *
  2581. * XXX Does this function have any current users? If not, we should
  2582. * remove it; it is better to let the rest of the hwmod code handle this.
  2583. * Any users of this function should be scrutinized carefully.
  2584. */
  2585. int omap_hwmod_set_slave_idlemode(struct omap_hwmod *oh, u8 idlemode)
  2586. {
  2587. u32 v;
  2588. int retval = 0;
  2589. if (!oh)
  2590. return -EINVAL;
  2591. v = oh->_sysc_cache;
  2592. retval = _set_slave_idlemode(oh, idlemode, &v);
  2593. if (!retval)
  2594. _write_sysconfig(v, oh);
  2595. return retval;
  2596. }
  2597. /**
  2598. * omap_hwmod_lookup - look up a registered omap_hwmod by name
  2599. * @name: name of the omap_hwmod to look up
  2600. *
  2601. * Given a @name of an omap_hwmod, return a pointer to the registered
  2602. * struct omap_hwmod *, or NULL upon error.
  2603. */
  2604. struct omap_hwmod *omap_hwmod_lookup(const char *name)
  2605. {
  2606. struct omap_hwmod *oh;
  2607. if (!name)
  2608. return NULL;
  2609. oh = _lookup(name);
  2610. return oh;
  2611. }
  2612. /**
  2613. * omap_hwmod_for_each - call function for each registered omap_hwmod
  2614. * @fn: pointer to a callback function
  2615. * @data: void * data to pass to callback function
  2616. *
  2617. * Call @fn for each registered omap_hwmod, passing @data to each
  2618. * function. @fn must return 0 for success or any other value for
  2619. * failure. If @fn returns non-zero, the iteration across omap_hwmods
  2620. * will stop and the non-zero return value will be passed to the
  2621. * caller of omap_hwmod_for_each(). @fn is called with
  2622. * omap_hwmod_for_each() held.
  2623. */
  2624. int omap_hwmod_for_each(int (*fn)(struct omap_hwmod *oh, void *data),
  2625. void *data)
  2626. {
  2627. struct omap_hwmod *temp_oh;
  2628. int ret = 0;
  2629. if (!fn)
  2630. return -EINVAL;
  2631. list_for_each_entry(temp_oh, &omap_hwmod_list, node) {
  2632. ret = (*fn)(temp_oh, data);
  2633. if (ret)
  2634. break;
  2635. }
  2636. return ret;
  2637. }
  2638. /**
  2639. * omap_hwmod_register_links - register an array of hwmod links
  2640. * @ois: pointer to an array of omap_hwmod_ocp_if to register
  2641. *
  2642. * Intended to be called early in boot before the clock framework is
  2643. * initialized. If @ois is not null, will register all omap_hwmods
  2644. * listed in @ois that are valid for this chip. Returns -EINVAL if
  2645. * omap_hwmod_init() hasn't been called before calling this function,
  2646. * -ENOMEM if the link memory area can't be allocated, or 0 upon
  2647. * success.
  2648. */
  2649. int __init omap_hwmod_register_links(struct omap_hwmod_ocp_if **ois)
  2650. {
  2651. int r, i;
  2652. if (!inited)
  2653. return -EINVAL;
  2654. if (!ois)
  2655. return 0;
  2656. if (!linkspace) {
  2657. if (_alloc_linkspace(ois)) {
  2658. pr_err("omap_hwmod: could not allocate link space\n");
  2659. return -ENOMEM;
  2660. }
  2661. }
  2662. i = 0;
  2663. do {
  2664. r = _register_link(ois[i]);
  2665. WARN(r && r != -EEXIST,
  2666. "omap_hwmod: _register_link(%s -> %s) returned %d\n",
  2667. ois[i]->master->name, ois[i]->slave->name, r);
  2668. } while (ois[++i]);
  2669. return 0;
  2670. }
  2671. /**
  2672. * _ensure_mpu_hwmod_is_setup - ensure the MPU SS hwmod is init'ed and set up
  2673. * @oh: pointer to the hwmod currently being set up (usually not the MPU)
  2674. *
  2675. * If the hwmod data corresponding to the MPU subsystem IP block
  2676. * hasn't been initialized and set up yet, do so now. This must be
  2677. * done first since sleep dependencies may be added from other hwmods
  2678. * to the MPU. Intended to be called only by omap_hwmod_setup*(). No
  2679. * return value.
  2680. */
  2681. static void __init _ensure_mpu_hwmod_is_setup(struct omap_hwmod *oh)
  2682. {
  2683. if (!mpu_oh || mpu_oh->_state == _HWMOD_STATE_UNKNOWN)
  2684. pr_err("omap_hwmod: %s: MPU initiator hwmod %s not yet registered\n",
  2685. __func__, MPU_INITIATOR_NAME);
  2686. else if (mpu_oh->_state == _HWMOD_STATE_REGISTERED && oh != mpu_oh)
  2687. omap_hwmod_setup_one(MPU_INITIATOR_NAME);
  2688. }
  2689. /**
  2690. * omap_hwmod_setup_one - set up a single hwmod
  2691. * @oh_name: const char * name of the already-registered hwmod to set up
  2692. *
  2693. * Initialize and set up a single hwmod. Intended to be used for a
  2694. * small number of early devices, such as the timer IP blocks used for
  2695. * the scheduler clock. Must be called after omap2_clk_init().
  2696. * Resolves the struct clk names to struct clk pointers for each
  2697. * registered omap_hwmod. Also calls _setup() on each hwmod. Returns
  2698. * -EINVAL upon error or 0 upon success.
  2699. */
  2700. int __init omap_hwmod_setup_one(const char *oh_name)
  2701. {
  2702. struct omap_hwmod *oh;
  2703. pr_debug("omap_hwmod: %s: %s\n", oh_name, __func__);
  2704. oh = _lookup(oh_name);
  2705. if (!oh) {
  2706. WARN(1, "omap_hwmod: %s: hwmod not yet registered\n", oh_name);
  2707. return -EINVAL;
  2708. }
  2709. _ensure_mpu_hwmod_is_setup(oh);
  2710. _init(oh, NULL);
  2711. _setup(oh, NULL);
  2712. return 0;
  2713. }
  2714. /**
  2715. * omap_hwmod_setup_all - set up all registered IP blocks
  2716. *
  2717. * Initialize and set up all IP blocks registered with the hwmod code.
  2718. * Must be called after omap2_clk_init(). Resolves the struct clk
  2719. * names to struct clk pointers for each registered omap_hwmod. Also
  2720. * calls _setup() on each hwmod. Returns 0 upon success.
  2721. */
  2722. static int __init omap_hwmod_setup_all(void)
  2723. {
  2724. _ensure_mpu_hwmod_is_setup(NULL);
  2725. omap_hwmod_for_each(_init, NULL);
  2726. omap_hwmod_for_each(_setup, NULL);
  2727. return 0;
  2728. }
  2729. core_initcall(omap_hwmod_setup_all);
  2730. /**
  2731. * omap_hwmod_enable - enable an omap_hwmod
  2732. * @oh: struct omap_hwmod *
  2733. *
  2734. * Enable an omap_hwmod @oh. Intended to be called by omap_device_enable().
  2735. * Returns -EINVAL on error or passes along the return value from _enable().
  2736. */
  2737. int omap_hwmod_enable(struct omap_hwmod *oh)
  2738. {
  2739. int r;
  2740. unsigned long flags;
  2741. if (!oh)
  2742. return -EINVAL;
  2743. spin_lock_irqsave(&oh->_lock, flags);
  2744. r = _enable(oh);
  2745. spin_unlock_irqrestore(&oh->_lock, flags);
  2746. return r;
  2747. }
  2748. /**
  2749. * omap_hwmod_idle - idle an omap_hwmod
  2750. * @oh: struct omap_hwmod *
  2751. *
  2752. * Idle an omap_hwmod @oh. Intended to be called by omap_device_idle().
  2753. * Returns -EINVAL on error or passes along the return value from _idle().
  2754. */
  2755. int omap_hwmod_idle(struct omap_hwmod *oh)
  2756. {
  2757. unsigned long flags;
  2758. if (!oh)
  2759. return -EINVAL;
  2760. spin_lock_irqsave(&oh->_lock, flags);
  2761. _idle(oh);
  2762. spin_unlock_irqrestore(&oh->_lock, flags);
  2763. return 0;
  2764. }
  2765. /**
  2766. * omap_hwmod_shutdown - shutdown an omap_hwmod
  2767. * @oh: struct omap_hwmod *
  2768. *
  2769. * Shutdown an omap_hwmod @oh. Intended to be called by
  2770. * omap_device_shutdown(). Returns -EINVAL on error or passes along
  2771. * the return value from _shutdown().
  2772. */
  2773. int omap_hwmod_shutdown(struct omap_hwmod *oh)
  2774. {
  2775. unsigned long flags;
  2776. if (!oh)
  2777. return -EINVAL;
  2778. spin_lock_irqsave(&oh->_lock, flags);
  2779. _shutdown(oh);
  2780. spin_unlock_irqrestore(&oh->_lock, flags);
  2781. return 0;
  2782. }
  2783. /**
  2784. * omap_hwmod_enable_clocks - enable main_clk, all interface clocks
  2785. * @oh: struct omap_hwmod *oh
  2786. *
  2787. * Intended to be called by the omap_device code.
  2788. */
  2789. int omap_hwmod_enable_clocks(struct omap_hwmod *oh)
  2790. {
  2791. unsigned long flags;
  2792. spin_lock_irqsave(&oh->_lock, flags);
  2793. _enable_clocks(oh);
  2794. spin_unlock_irqrestore(&oh->_lock, flags);
  2795. return 0;
  2796. }
  2797. /**
  2798. * omap_hwmod_disable_clocks - disable main_clk, all interface clocks
  2799. * @oh: struct omap_hwmod *oh
  2800. *
  2801. * Intended to be called by the omap_device code.
  2802. */
  2803. int omap_hwmod_disable_clocks(struct omap_hwmod *oh)
  2804. {
  2805. unsigned long flags;
  2806. spin_lock_irqsave(&oh->_lock, flags);
  2807. _disable_clocks(oh);
  2808. spin_unlock_irqrestore(&oh->_lock, flags);
  2809. return 0;
  2810. }
  2811. /**
  2812. * omap_hwmod_ocp_barrier - wait for posted writes against the hwmod to complete
  2813. * @oh: struct omap_hwmod *oh
  2814. *
  2815. * Intended to be called by drivers and core code when all posted
  2816. * writes to a device must complete before continuing further
  2817. * execution (for example, after clearing some device IRQSTATUS
  2818. * register bits)
  2819. *
  2820. * XXX what about targets with multiple OCP threads?
  2821. */
  2822. void omap_hwmod_ocp_barrier(struct omap_hwmod *oh)
  2823. {
  2824. BUG_ON(!oh);
  2825. if (!oh->class->sysc || !oh->class->sysc->sysc_flags) {
  2826. WARN(1, "omap_device: %s: OCP barrier impossible due to device configuration\n",
  2827. oh->name);
  2828. return;
  2829. }
  2830. /*
  2831. * Forces posted writes to complete on the OCP thread handling
  2832. * register writes
  2833. */
  2834. omap_hwmod_read(oh, oh->class->sysc->sysc_offs);
  2835. }
  2836. /**
  2837. * omap_hwmod_reset - reset the hwmod
  2838. * @oh: struct omap_hwmod *
  2839. *
  2840. * Under some conditions, a driver may wish to reset the entire device.
  2841. * Called from omap_device code. Returns -EINVAL on error or passes along
  2842. * the return value from _reset().
  2843. */
  2844. int omap_hwmod_reset(struct omap_hwmod *oh)
  2845. {
  2846. int r;
  2847. unsigned long flags;
  2848. if (!oh)
  2849. return -EINVAL;
  2850. spin_lock_irqsave(&oh->_lock, flags);
  2851. r = _reset(oh);
  2852. spin_unlock_irqrestore(&oh->_lock, flags);
  2853. return r;
  2854. }
  2855. /*
  2856. * IP block data retrieval functions
  2857. */
  2858. /**
  2859. * omap_hwmod_count_resources - count number of struct resources needed by hwmod
  2860. * @oh: struct omap_hwmod *
  2861. * @res: pointer to the first element of an array of struct resource to fill
  2862. *
  2863. * Count the number of struct resource array elements necessary to
  2864. * contain omap_hwmod @oh resources. Intended to be called by code
  2865. * that registers omap_devices. Intended to be used to determine the
  2866. * size of a dynamically-allocated struct resource array, before
  2867. * calling omap_hwmod_fill_resources(). Returns the number of struct
  2868. * resource array elements needed.
  2869. *
  2870. * XXX This code is not optimized. It could attempt to merge adjacent
  2871. * resource IDs.
  2872. *
  2873. */
  2874. int omap_hwmod_count_resources(struct omap_hwmod *oh)
  2875. {
  2876. struct omap_hwmod_ocp_if *os;
  2877. struct list_head *p;
  2878. int ret;
  2879. int i = 0;
  2880. ret = _count_mpu_irqs(oh) + _count_sdma_reqs(oh);
  2881. p = oh->slave_ports.next;
  2882. while (i < oh->slaves_cnt) {
  2883. os = _fetch_next_ocp_if(&p, &i);
  2884. ret += _count_ocp_if_addr_spaces(os);
  2885. }
  2886. return ret;
  2887. }
  2888. /**
  2889. * omap_hwmod_fill_resources - fill struct resource array with hwmod data
  2890. * @oh: struct omap_hwmod *
  2891. * @res: pointer to the first element of an array of struct resource to fill
  2892. *
  2893. * Fill the struct resource array @res with resource data from the
  2894. * omap_hwmod @oh. Intended to be called by code that registers
  2895. * omap_devices. See also omap_hwmod_count_resources(). Returns the
  2896. * number of array elements filled.
  2897. */
  2898. int omap_hwmod_fill_resources(struct omap_hwmod *oh, struct resource *res)
  2899. {
  2900. struct omap_hwmod_ocp_if *os;
  2901. struct list_head *p;
  2902. int i, j, mpu_irqs_cnt, sdma_reqs_cnt, addr_cnt;
  2903. int r = 0;
  2904. /* For each IRQ, DMA, memory area, fill in array.*/
  2905. mpu_irqs_cnt = _count_mpu_irqs(oh);
  2906. for (i = 0; i < mpu_irqs_cnt; i++) {
  2907. (res + r)->name = (oh->mpu_irqs + i)->name;
  2908. (res + r)->start = (oh->mpu_irqs + i)->irq;
  2909. (res + r)->end = (oh->mpu_irqs + i)->irq;
  2910. (res + r)->flags = IORESOURCE_IRQ;
  2911. r++;
  2912. }
  2913. sdma_reqs_cnt = _count_sdma_reqs(oh);
  2914. for (i = 0; i < sdma_reqs_cnt; i++) {
  2915. (res + r)->name = (oh->sdma_reqs + i)->name;
  2916. (res + r)->start = (oh->sdma_reqs + i)->dma_req;
  2917. (res + r)->end = (oh->sdma_reqs + i)->dma_req;
  2918. (res + r)->flags = IORESOURCE_DMA;
  2919. r++;
  2920. }
  2921. p = oh->slave_ports.next;
  2922. i = 0;
  2923. while (i < oh->slaves_cnt) {
  2924. os = _fetch_next_ocp_if(&p, &i);
  2925. addr_cnt = _count_ocp_if_addr_spaces(os);
  2926. for (j = 0; j < addr_cnt; j++) {
  2927. (res + r)->name = (os->addr + j)->name;
  2928. (res + r)->start = (os->addr + j)->pa_start;
  2929. (res + r)->end = (os->addr + j)->pa_end;
  2930. (res + r)->flags = IORESOURCE_MEM;
  2931. r++;
  2932. }
  2933. }
  2934. return r;
  2935. }
  2936. /**
  2937. * omap_hwmod_fill_dma_resources - fill struct resource array with dma data
  2938. * @oh: struct omap_hwmod *
  2939. * @res: pointer to the array of struct resource to fill
  2940. *
  2941. * Fill the struct resource array @res with dma resource data from the
  2942. * omap_hwmod @oh. Intended to be called by code that registers
  2943. * omap_devices. See also omap_hwmod_count_resources(). Returns the
  2944. * number of array elements filled.
  2945. */
  2946. int omap_hwmod_fill_dma_resources(struct omap_hwmod *oh, struct resource *res)
  2947. {
  2948. int i, sdma_reqs_cnt;
  2949. int r = 0;
  2950. sdma_reqs_cnt = _count_sdma_reqs(oh);
  2951. for (i = 0; i < sdma_reqs_cnt; i++) {
  2952. (res + r)->name = (oh->sdma_reqs + i)->name;
  2953. (res + r)->start = (oh->sdma_reqs + i)->dma_req;
  2954. (res + r)->end = (oh->sdma_reqs + i)->dma_req;
  2955. (res + r)->flags = IORESOURCE_DMA;
  2956. r++;
  2957. }
  2958. return r;
  2959. }
  2960. /**
  2961. * omap_hwmod_get_resource_byname - fetch IP block integration data by name
  2962. * @oh: struct omap_hwmod * to operate on
  2963. * @type: one of the IORESOURCE_* constants from include/linux/ioport.h
  2964. * @name: pointer to the name of the data to fetch (optional)
  2965. * @rsrc: pointer to a struct resource, allocated by the caller
  2966. *
  2967. * Retrieve MPU IRQ, SDMA request line, or address space start/end
  2968. * data for the IP block pointed to by @oh. The data will be filled
  2969. * into a struct resource record pointed to by @rsrc. The struct
  2970. * resource must be allocated by the caller. When @name is non-null,
  2971. * the data associated with the matching entry in the IRQ/SDMA/address
  2972. * space hwmod data arrays will be returned. If @name is null, the
  2973. * first array entry will be returned. Data order is not meaningful
  2974. * in hwmod data, so callers are strongly encouraged to use a non-null
  2975. * @name whenever possible to avoid unpredictable effects if hwmod
  2976. * data is later added that causes data ordering to change. This
  2977. * function is only intended for use by OMAP core code. Device
  2978. * drivers should not call this function - the appropriate bus-related
  2979. * data accessor functions should be used instead. Returns 0 upon
  2980. * success or a negative error code upon error.
  2981. */
  2982. int omap_hwmod_get_resource_byname(struct omap_hwmod *oh, unsigned int type,
  2983. const char *name, struct resource *rsrc)
  2984. {
  2985. int r;
  2986. unsigned int irq, dma;
  2987. u32 pa_start, pa_end;
  2988. if (!oh || !rsrc)
  2989. return -EINVAL;
  2990. if (type == IORESOURCE_IRQ) {
  2991. r = _get_mpu_irq_by_name(oh, name, &irq);
  2992. if (r)
  2993. return r;
  2994. rsrc->start = irq;
  2995. rsrc->end = irq;
  2996. } else if (type == IORESOURCE_DMA) {
  2997. r = _get_sdma_req_by_name(oh, name, &dma);
  2998. if (r)
  2999. return r;
  3000. rsrc->start = dma;
  3001. rsrc->end = dma;
  3002. } else if (type == IORESOURCE_MEM) {
  3003. r = _get_addr_space_by_name(oh, name, &pa_start, &pa_end);
  3004. if (r)
  3005. return r;
  3006. rsrc->start = pa_start;
  3007. rsrc->end = pa_end;
  3008. } else {
  3009. return -EINVAL;
  3010. }
  3011. rsrc->flags = type;
  3012. rsrc->name = name;
  3013. return 0;
  3014. }
  3015. /**
  3016. * omap_hwmod_get_pwrdm - return pointer to this module's main powerdomain
  3017. * @oh: struct omap_hwmod *
  3018. *
  3019. * Return the powerdomain pointer associated with the OMAP module
  3020. * @oh's main clock. If @oh does not have a main clk, return the
  3021. * powerdomain associated with the interface clock associated with the
  3022. * module's MPU port. (XXX Perhaps this should use the SDMA port
  3023. * instead?) Returns NULL on error, or a struct powerdomain * on
  3024. * success.
  3025. */
  3026. struct powerdomain *omap_hwmod_get_pwrdm(struct omap_hwmod *oh)
  3027. {
  3028. struct clk *c;
  3029. struct omap_hwmod_ocp_if *oi;
  3030. if (!oh)
  3031. return NULL;
  3032. if (oh->_clk) {
  3033. c = oh->_clk;
  3034. } else {
  3035. oi = _find_mpu_rt_port(oh);
  3036. if (!oi)
  3037. return NULL;
  3038. c = oi->_clk;
  3039. }
  3040. if (!c->clkdm)
  3041. return NULL;
  3042. return c->clkdm->pwrdm.ptr;
  3043. }
  3044. /**
  3045. * omap_hwmod_get_mpu_rt_va - return the module's base address (for the MPU)
  3046. * @oh: struct omap_hwmod *
  3047. *
  3048. * Returns the virtual address corresponding to the beginning of the
  3049. * module's register target, in the address range that is intended to
  3050. * be used by the MPU. Returns the virtual address upon success or NULL
  3051. * upon error.
  3052. */
  3053. void __iomem *omap_hwmod_get_mpu_rt_va(struct omap_hwmod *oh)
  3054. {
  3055. if (!oh)
  3056. return NULL;
  3057. if (oh->_int_flags & _HWMOD_NO_MPU_PORT)
  3058. return NULL;
  3059. if (oh->_state == _HWMOD_STATE_UNKNOWN)
  3060. return NULL;
  3061. return oh->_mpu_rt_va;
  3062. }
  3063. /**
  3064. * omap_hwmod_add_initiator_dep - add sleepdep from @init_oh to @oh
  3065. * @oh: struct omap_hwmod *
  3066. * @init_oh: struct omap_hwmod * (initiator)
  3067. *
  3068. * Add a sleep dependency between the initiator @init_oh and @oh.
  3069. * Intended to be called by DSP/Bridge code via platform_data for the
  3070. * DSP case; and by the DMA code in the sDMA case. DMA code, *Bridge
  3071. * code needs to add/del initiator dependencies dynamically
  3072. * before/after accessing a device. Returns the return value from
  3073. * _add_initiator_dep().
  3074. *
  3075. * XXX Keep a usecount in the clockdomain code
  3076. */
  3077. int omap_hwmod_add_initiator_dep(struct omap_hwmod *oh,
  3078. struct omap_hwmod *init_oh)
  3079. {
  3080. return _add_initiator_dep(oh, init_oh);
  3081. }
  3082. /*
  3083. * XXX what about functions for drivers to save/restore ocp_sysconfig
  3084. * for context save/restore operations?
  3085. */
  3086. /**
  3087. * omap_hwmod_del_initiator_dep - remove sleepdep from @init_oh to @oh
  3088. * @oh: struct omap_hwmod *
  3089. * @init_oh: struct omap_hwmod * (initiator)
  3090. *
  3091. * Remove a sleep dependency between the initiator @init_oh and @oh.
  3092. * Intended to be called by DSP/Bridge code via platform_data for the
  3093. * DSP case; and by the DMA code in the sDMA case. DMA code, *Bridge
  3094. * code needs to add/del initiator dependencies dynamically
  3095. * before/after accessing a device. Returns the return value from
  3096. * _del_initiator_dep().
  3097. *
  3098. * XXX Keep a usecount in the clockdomain code
  3099. */
  3100. int omap_hwmod_del_initiator_dep(struct omap_hwmod *oh,
  3101. struct omap_hwmod *init_oh)
  3102. {
  3103. return _del_initiator_dep(oh, init_oh);
  3104. }
  3105. /**
  3106. * omap_hwmod_enable_wakeup - allow device to wake up the system
  3107. * @oh: struct omap_hwmod *
  3108. *
  3109. * Sets the module OCP socket ENAWAKEUP bit to allow the module to
  3110. * send wakeups to the PRCM, and enable I/O ring wakeup events for
  3111. * this IP block if it has dynamic mux entries. Eventually this
  3112. * should set PRCM wakeup registers to cause the PRCM to receive
  3113. * wakeup events from the module. Does not set any wakeup routing
  3114. * registers beyond this point - if the module is to wake up any other
  3115. * module or subsystem, that must be set separately. Called by
  3116. * omap_device code. Returns -EINVAL on error or 0 upon success.
  3117. */
  3118. int omap_hwmod_enable_wakeup(struct omap_hwmod *oh)
  3119. {
  3120. unsigned long flags;
  3121. u32 v;
  3122. spin_lock_irqsave(&oh->_lock, flags);
  3123. if (oh->class->sysc &&
  3124. (oh->class->sysc->sysc_flags & SYSC_HAS_ENAWAKEUP)) {
  3125. v = oh->_sysc_cache;
  3126. _enable_wakeup(oh, &v);
  3127. _write_sysconfig(v, oh);
  3128. }
  3129. _set_idle_ioring_wakeup(oh, true);
  3130. spin_unlock_irqrestore(&oh->_lock, flags);
  3131. return 0;
  3132. }
  3133. /**
  3134. * omap_hwmod_disable_wakeup - prevent device from waking the system
  3135. * @oh: struct omap_hwmod *
  3136. *
  3137. * Clears the module OCP socket ENAWAKEUP bit to prevent the module
  3138. * from sending wakeups to the PRCM, and disable I/O ring wakeup
  3139. * events for this IP block if it has dynamic mux entries. Eventually
  3140. * this should clear PRCM wakeup registers to cause the PRCM to ignore
  3141. * wakeup events from the module. Does not set any wakeup routing
  3142. * registers beyond this point - if the module is to wake up any other
  3143. * module or subsystem, that must be set separately. Called by
  3144. * omap_device code. Returns -EINVAL on error or 0 upon success.
  3145. */
  3146. int omap_hwmod_disable_wakeup(struct omap_hwmod *oh)
  3147. {
  3148. unsigned long flags;
  3149. u32 v;
  3150. spin_lock_irqsave(&oh->_lock, flags);
  3151. if (oh->class->sysc &&
  3152. (oh->class->sysc->sysc_flags & SYSC_HAS_ENAWAKEUP)) {
  3153. v = oh->_sysc_cache;
  3154. _disable_wakeup(oh, &v);
  3155. _write_sysconfig(v, oh);
  3156. }
  3157. _set_idle_ioring_wakeup(oh, false);
  3158. spin_unlock_irqrestore(&oh->_lock, flags);
  3159. return 0;
  3160. }
  3161. /**
  3162. * omap_hwmod_assert_hardreset - assert the HW reset line of submodules
  3163. * contained in the hwmod module.
  3164. * @oh: struct omap_hwmod *
  3165. * @name: name of the reset line to lookup and assert
  3166. *
  3167. * Some IP like dsp, ipu or iva contain processor that require
  3168. * an HW reset line to be assert / deassert in order to enable fully
  3169. * the IP. Returns -EINVAL if @oh is null or if the operation is not
  3170. * yet supported on this OMAP; otherwise, passes along the return value
  3171. * from _assert_hardreset().
  3172. */
  3173. int omap_hwmod_assert_hardreset(struct omap_hwmod *oh, const char *name)
  3174. {
  3175. int ret;
  3176. unsigned long flags;
  3177. if (!oh)
  3178. return -EINVAL;
  3179. spin_lock_irqsave(&oh->_lock, flags);
  3180. ret = _assert_hardreset(oh, name);
  3181. spin_unlock_irqrestore(&oh->_lock, flags);
  3182. return ret;
  3183. }
  3184. /**
  3185. * omap_hwmod_deassert_hardreset - deassert the HW reset line of submodules
  3186. * contained in the hwmod module.
  3187. * @oh: struct omap_hwmod *
  3188. * @name: name of the reset line to look up and deassert
  3189. *
  3190. * Some IP like dsp, ipu or iva contain processor that require
  3191. * an HW reset line to be assert / deassert in order to enable fully
  3192. * the IP. Returns -EINVAL if @oh is null or if the operation is not
  3193. * yet supported on this OMAP; otherwise, passes along the return value
  3194. * from _deassert_hardreset().
  3195. */
  3196. int omap_hwmod_deassert_hardreset(struct omap_hwmod *oh, const char *name)
  3197. {
  3198. int ret;
  3199. unsigned long flags;
  3200. if (!oh)
  3201. return -EINVAL;
  3202. spin_lock_irqsave(&oh->_lock, flags);
  3203. ret = _deassert_hardreset(oh, name);
  3204. spin_unlock_irqrestore(&oh->_lock, flags);
  3205. return ret;
  3206. }
  3207. /**
  3208. * omap_hwmod_read_hardreset - read the HW reset line state of submodules
  3209. * contained in the hwmod module
  3210. * @oh: struct omap_hwmod *
  3211. * @name: name of the reset line to look up and read
  3212. *
  3213. * Return the current state of the hwmod @oh's reset line named @name:
  3214. * returns -EINVAL upon parameter error or if this operation
  3215. * is unsupported on the current OMAP; otherwise, passes along the return
  3216. * value from _read_hardreset().
  3217. */
  3218. int omap_hwmod_read_hardreset(struct omap_hwmod *oh, const char *name)
  3219. {
  3220. int ret;
  3221. unsigned long flags;
  3222. if (!oh)
  3223. return -EINVAL;
  3224. spin_lock_irqsave(&oh->_lock, flags);
  3225. ret = _read_hardreset(oh, name);
  3226. spin_unlock_irqrestore(&oh->_lock, flags);
  3227. return ret;
  3228. }
  3229. /**
  3230. * omap_hwmod_for_each_by_class - call @fn for each hwmod of class @classname
  3231. * @classname: struct omap_hwmod_class name to search for
  3232. * @fn: callback function pointer to call for each hwmod in class @classname
  3233. * @user: arbitrary context data to pass to the callback function
  3234. *
  3235. * For each omap_hwmod of class @classname, call @fn.
  3236. * If the callback function returns something other than
  3237. * zero, the iterator is terminated, and the callback function's return
  3238. * value is passed back to the caller. Returns 0 upon success, -EINVAL
  3239. * if @classname or @fn are NULL, or passes back the error code from @fn.
  3240. */
  3241. int omap_hwmod_for_each_by_class(const char *classname,
  3242. int (*fn)(struct omap_hwmod *oh,
  3243. void *user),
  3244. void *user)
  3245. {
  3246. struct omap_hwmod *temp_oh;
  3247. int ret = 0;
  3248. if (!classname || !fn)
  3249. return -EINVAL;
  3250. pr_debug("omap_hwmod: %s: looking for modules of class %s\n",
  3251. __func__, classname);
  3252. list_for_each_entry(temp_oh, &omap_hwmod_list, node) {
  3253. if (!strcmp(temp_oh->class->name, classname)) {
  3254. pr_debug("omap_hwmod: %s: %s: calling callback fn\n",
  3255. __func__, temp_oh->name);
  3256. ret = (*fn)(temp_oh, user);
  3257. if (ret)
  3258. break;
  3259. }
  3260. }
  3261. if (ret)
  3262. pr_debug("omap_hwmod: %s: iterator terminated early: %d\n",
  3263. __func__, ret);
  3264. return ret;
  3265. }
  3266. /**
  3267. * omap_hwmod_set_postsetup_state - set the post-_setup() state for this hwmod
  3268. * @oh: struct omap_hwmod *
  3269. * @state: state that _setup() should leave the hwmod in
  3270. *
  3271. * Sets the hwmod state that @oh will enter at the end of _setup()
  3272. * (called by omap_hwmod_setup_*()). See also the documentation
  3273. * for _setup_postsetup(), above. Returns 0 upon success or
  3274. * -EINVAL if there is a problem with the arguments or if the hwmod is
  3275. * in the wrong state.
  3276. */
  3277. int omap_hwmod_set_postsetup_state(struct omap_hwmod *oh, u8 state)
  3278. {
  3279. int ret;
  3280. unsigned long flags;
  3281. if (!oh)
  3282. return -EINVAL;
  3283. if (state != _HWMOD_STATE_DISABLED &&
  3284. state != _HWMOD_STATE_ENABLED &&
  3285. state != _HWMOD_STATE_IDLE)
  3286. return -EINVAL;
  3287. spin_lock_irqsave(&oh->_lock, flags);
  3288. if (oh->_state != _HWMOD_STATE_REGISTERED) {
  3289. ret = -EINVAL;
  3290. goto ohsps_unlock;
  3291. }
  3292. oh->_postsetup_state = state;
  3293. ret = 0;
  3294. ohsps_unlock:
  3295. spin_unlock_irqrestore(&oh->_lock, flags);
  3296. return ret;
  3297. }
  3298. /**
  3299. * omap_hwmod_get_context_loss_count - get lost context count
  3300. * @oh: struct omap_hwmod *
  3301. *
  3302. * Query the powerdomain of of @oh to get the context loss
  3303. * count for this device.
  3304. *
  3305. * Returns the context loss count of the powerdomain assocated with @oh
  3306. * upon success, or zero if no powerdomain exists for @oh.
  3307. */
  3308. int omap_hwmod_get_context_loss_count(struct omap_hwmod *oh)
  3309. {
  3310. struct powerdomain *pwrdm;
  3311. int ret = 0;
  3312. pwrdm = omap_hwmod_get_pwrdm(oh);
  3313. if (pwrdm)
  3314. ret = pwrdm_get_context_loss_count(pwrdm);
  3315. return ret;
  3316. }
  3317. /**
  3318. * omap_hwmod_no_setup_reset - prevent a hwmod from being reset upon setup
  3319. * @oh: struct omap_hwmod *
  3320. *
  3321. * Prevent the hwmod @oh from being reset during the setup process.
  3322. * Intended for use by board-*.c files on boards with devices that
  3323. * cannot tolerate being reset. Must be called before the hwmod has
  3324. * been set up. Returns 0 upon success or negative error code upon
  3325. * failure.
  3326. */
  3327. int omap_hwmod_no_setup_reset(struct omap_hwmod *oh)
  3328. {
  3329. if (!oh)
  3330. return -EINVAL;
  3331. if (oh->_state != _HWMOD_STATE_REGISTERED) {
  3332. pr_err("omap_hwmod: %s: cannot prevent setup reset; in wrong state\n",
  3333. oh->name);
  3334. return -EINVAL;
  3335. }
  3336. oh->flags |= HWMOD_INIT_NO_RESET;
  3337. return 0;
  3338. }
  3339. /**
  3340. * omap_hwmod_pad_route_irq - route an I/O pad wakeup to a particular MPU IRQ
  3341. * @oh: struct omap_hwmod * containing hwmod mux entries
  3342. * @pad_idx: array index in oh->mux of the hwmod mux entry to route wakeup
  3343. * @irq_idx: the hwmod mpu_irqs array index of the IRQ to trigger on wakeup
  3344. *
  3345. * When an I/O pad wakeup arrives for the dynamic or wakeup hwmod mux
  3346. * entry number @pad_idx for the hwmod @oh, trigger the interrupt
  3347. * service routine for the hwmod's mpu_irqs array index @irq_idx. If
  3348. * this function is not called for a given pad_idx, then the ISR
  3349. * associated with @oh's first MPU IRQ will be triggered when an I/O
  3350. * pad wakeup occurs on that pad. Note that @pad_idx is the index of
  3351. * the _dynamic or wakeup_ entry: if there are other entries not
  3352. * marked with OMAP_DEVICE_PAD_WAKEUP or OMAP_DEVICE_PAD_REMUX, these
  3353. * entries are NOT COUNTED in the dynamic pad index. This function
  3354. * must be called separately for each pad that requires its interrupt
  3355. * to be re-routed this way. Returns -EINVAL if there is an argument
  3356. * problem or if @oh does not have hwmod mux entries or MPU IRQs;
  3357. * returns -ENOMEM if memory cannot be allocated; or 0 upon success.
  3358. *
  3359. * XXX This function interface is fragile. Rather than using array
  3360. * indexes, which are subject to unpredictable change, it should be
  3361. * using hwmod IRQ names, and some other stable key for the hwmod mux
  3362. * pad records.
  3363. */
  3364. int omap_hwmod_pad_route_irq(struct omap_hwmod *oh, int pad_idx, int irq_idx)
  3365. {
  3366. int nr_irqs;
  3367. might_sleep();
  3368. if (!oh || !oh->mux || !oh->mpu_irqs || pad_idx < 0 ||
  3369. pad_idx >= oh->mux->nr_pads_dynamic)
  3370. return -EINVAL;
  3371. /* Check the number of available mpu_irqs */
  3372. for (nr_irqs = 0; oh->mpu_irqs[nr_irqs].irq >= 0; nr_irqs++)
  3373. ;
  3374. if (irq_idx >= nr_irqs)
  3375. return -EINVAL;
  3376. if (!oh->mux->irqs) {
  3377. /* XXX What frees this? */
  3378. oh->mux->irqs = kzalloc(sizeof(int) * oh->mux->nr_pads_dynamic,
  3379. GFP_KERNEL);
  3380. if (!oh->mux->irqs)
  3381. return -ENOMEM;
  3382. }
  3383. oh->mux->irqs[pad_idx] = irq_idx;
  3384. return 0;
  3385. }
  3386. /**
  3387. * omap_hwmod_init - initialize the hwmod code
  3388. *
  3389. * Sets up some function pointers needed by the hwmod code to operate on the
  3390. * currently-booted SoC. Intended to be called once during kernel init
  3391. * before any hwmods are registered. No return value.
  3392. */
  3393. void __init omap_hwmod_init(void)
  3394. {
  3395. if (cpu_is_omap24xx()) {
  3396. soc_ops.wait_target_ready = _omap2xxx_wait_target_ready;
  3397. soc_ops.assert_hardreset = _omap2_assert_hardreset;
  3398. soc_ops.deassert_hardreset = _omap2_deassert_hardreset;
  3399. soc_ops.is_hardreset_asserted = _omap2_is_hardreset_asserted;
  3400. } else if (cpu_is_omap34xx()) {
  3401. soc_ops.wait_target_ready = _omap3xxx_wait_target_ready;
  3402. soc_ops.assert_hardreset = _omap2_assert_hardreset;
  3403. soc_ops.deassert_hardreset = _omap2_deassert_hardreset;
  3404. soc_ops.is_hardreset_asserted = _omap2_is_hardreset_asserted;
  3405. } else if (cpu_is_omap44xx() || soc_is_omap54xx()) {
  3406. soc_ops.enable_module = _omap4_enable_module;
  3407. soc_ops.disable_module = _omap4_disable_module;
  3408. soc_ops.wait_target_ready = _omap4_wait_target_ready;
  3409. soc_ops.assert_hardreset = _omap4_assert_hardreset;
  3410. soc_ops.deassert_hardreset = _omap4_deassert_hardreset;
  3411. soc_ops.is_hardreset_asserted = _omap4_is_hardreset_asserted;
  3412. soc_ops.init_clkdm = _init_clkdm;
  3413. } else if (soc_is_am33xx()) {
  3414. soc_ops.enable_module = _am33xx_enable_module;
  3415. soc_ops.disable_module = _am33xx_disable_module;
  3416. soc_ops.wait_target_ready = _am33xx_wait_target_ready;
  3417. soc_ops.assert_hardreset = _am33xx_assert_hardreset;
  3418. soc_ops.deassert_hardreset = _am33xx_deassert_hardreset;
  3419. soc_ops.is_hardreset_asserted = _am33xx_is_hardreset_asserted;
  3420. soc_ops.init_clkdm = _init_clkdm;
  3421. } else {
  3422. WARN(1, "omap_hwmod: unknown SoC type\n");
  3423. }
  3424. inited = true;
  3425. }
  3426. /**
  3427. * omap_hwmod_get_main_clk - get pointer to main clock name
  3428. * @oh: struct omap_hwmod *
  3429. *
  3430. * Returns the main clock name assocated with @oh upon success,
  3431. * or NULL if @oh is NULL.
  3432. */
  3433. const char *omap_hwmod_get_main_clk(struct omap_hwmod *oh)
  3434. {
  3435. if (!oh)
  3436. return NULL;
  3437. return oh->main_clk;
  3438. }