sata_sil24.c 32 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187
  1. /*
  2. * sata_sil24.c - Driver for Silicon Image 3124/3132 SATA-2 controllers
  3. *
  4. * Copyright 2005 Tejun Heo
  5. *
  6. * Based on preview driver from Silicon Image.
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms of the GNU General Public License as published by the
  10. * Free Software Foundation; either version 2, or (at your option) any
  11. * later version.
  12. *
  13. * This program is distributed in the hope that it will be useful, but
  14. * WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  16. * General Public License for more details.
  17. *
  18. */
  19. #include <linux/kernel.h>
  20. #include <linux/module.h>
  21. #include <linux/pci.h>
  22. #include <linux/blkdev.h>
  23. #include <linux/delay.h>
  24. #include <linux/interrupt.h>
  25. #include <linux/dma-mapping.h>
  26. #include <linux/device.h>
  27. #include <scsi/scsi_host.h>
  28. #include <scsi/scsi_cmnd.h>
  29. #include <linux/libata.h>
  30. #define DRV_NAME "sata_sil24"
  31. #define DRV_VERSION "0.9"
  32. /*
  33. * Port request block (PRB) 32 bytes
  34. */
  35. struct sil24_prb {
  36. __le16 ctrl;
  37. __le16 prot;
  38. __le32 rx_cnt;
  39. u8 fis[6 * 4];
  40. };
  41. /*
  42. * Scatter gather entry (SGE) 16 bytes
  43. */
  44. struct sil24_sge {
  45. __le64 addr;
  46. __le32 cnt;
  47. __le32 flags;
  48. };
  49. /*
  50. * Port multiplier
  51. */
  52. struct sil24_port_multiplier {
  53. __le32 diag;
  54. __le32 sactive;
  55. };
  56. enum {
  57. SIL24_HOST_BAR = 0,
  58. SIL24_PORT_BAR = 2,
  59. /*
  60. * Global controller registers (128 bytes @ BAR0)
  61. */
  62. /* 32 bit regs */
  63. HOST_SLOT_STAT = 0x00, /* 32 bit slot stat * 4 */
  64. HOST_CTRL = 0x40,
  65. HOST_IRQ_STAT = 0x44,
  66. HOST_PHY_CFG = 0x48,
  67. HOST_BIST_CTRL = 0x50,
  68. HOST_BIST_PTRN = 0x54,
  69. HOST_BIST_STAT = 0x58,
  70. HOST_MEM_BIST_STAT = 0x5c,
  71. HOST_FLASH_CMD = 0x70,
  72. /* 8 bit regs */
  73. HOST_FLASH_DATA = 0x74,
  74. HOST_TRANSITION_DETECT = 0x75,
  75. HOST_GPIO_CTRL = 0x76,
  76. HOST_I2C_ADDR = 0x78, /* 32 bit */
  77. HOST_I2C_DATA = 0x7c,
  78. HOST_I2C_XFER_CNT = 0x7e,
  79. HOST_I2C_CTRL = 0x7f,
  80. /* HOST_SLOT_STAT bits */
  81. HOST_SSTAT_ATTN = (1 << 31),
  82. /* HOST_CTRL bits */
  83. HOST_CTRL_M66EN = (1 << 16), /* M66EN PCI bus signal */
  84. HOST_CTRL_TRDY = (1 << 17), /* latched PCI TRDY */
  85. HOST_CTRL_STOP = (1 << 18), /* latched PCI STOP */
  86. HOST_CTRL_DEVSEL = (1 << 19), /* latched PCI DEVSEL */
  87. HOST_CTRL_REQ64 = (1 << 20), /* latched PCI REQ64 */
  88. HOST_CTRL_GLOBAL_RST = (1 << 31), /* global reset */
  89. /*
  90. * Port registers
  91. * (8192 bytes @ +0x0000, +0x2000, +0x4000 and +0x6000 @ BAR2)
  92. */
  93. PORT_REGS_SIZE = 0x2000,
  94. PORT_LRAM = 0x0000, /* 31 LRAM slots and PMP regs */
  95. PORT_LRAM_SLOT_SZ = 0x0080, /* 32 bytes PRB + 2 SGE, ACT... */
  96. PORT_PMP = 0x0f80, /* 8 bytes PMP * 16 (128 bytes) */
  97. PORT_PMP_STATUS = 0x0000, /* port device status offset */
  98. PORT_PMP_QACTIVE = 0x0004, /* port device QActive offset */
  99. PORT_PMP_SIZE = 0x0008, /* 8 bytes per PMP */
  100. /* 32 bit regs */
  101. PORT_CTRL_STAT = 0x1000, /* write: ctrl-set, read: stat */
  102. PORT_CTRL_CLR = 0x1004, /* write: ctrl-clear */
  103. PORT_IRQ_STAT = 0x1008, /* high: status, low: interrupt */
  104. PORT_IRQ_ENABLE_SET = 0x1010, /* write: enable-set */
  105. PORT_IRQ_ENABLE_CLR = 0x1014, /* write: enable-clear */
  106. PORT_ACTIVATE_UPPER_ADDR= 0x101c,
  107. PORT_EXEC_FIFO = 0x1020, /* command execution fifo */
  108. PORT_CMD_ERR = 0x1024, /* command error number */
  109. PORT_FIS_CFG = 0x1028,
  110. PORT_FIFO_THRES = 0x102c,
  111. /* 16 bit regs */
  112. PORT_DECODE_ERR_CNT = 0x1040,
  113. PORT_DECODE_ERR_THRESH = 0x1042,
  114. PORT_CRC_ERR_CNT = 0x1044,
  115. PORT_CRC_ERR_THRESH = 0x1046,
  116. PORT_HSHK_ERR_CNT = 0x1048,
  117. PORT_HSHK_ERR_THRESH = 0x104a,
  118. /* 32 bit regs */
  119. PORT_PHY_CFG = 0x1050,
  120. PORT_SLOT_STAT = 0x1800,
  121. PORT_CMD_ACTIVATE = 0x1c00, /* 64 bit cmd activate * 31 (248 bytes) */
  122. PORT_CONTEXT = 0x1e04,
  123. PORT_EXEC_DIAG = 0x1e00, /* 32bit exec diag * 16 (64 bytes, 0-10 used on 3124) */
  124. PORT_PSD_DIAG = 0x1e40, /* 32bit psd diag * 16 (64 bytes, 0-8 used on 3124) */
  125. PORT_SCONTROL = 0x1f00,
  126. PORT_SSTATUS = 0x1f04,
  127. PORT_SERROR = 0x1f08,
  128. PORT_SACTIVE = 0x1f0c,
  129. /* PORT_CTRL_STAT bits */
  130. PORT_CS_PORT_RST = (1 << 0), /* port reset */
  131. PORT_CS_DEV_RST = (1 << 1), /* device reset */
  132. PORT_CS_INIT = (1 << 2), /* port initialize */
  133. PORT_CS_IRQ_WOC = (1 << 3), /* interrupt write one to clear */
  134. PORT_CS_CDB16 = (1 << 5), /* 0=12b cdb, 1=16b cdb */
  135. PORT_CS_PMP_RESUME = (1 << 6), /* PMP resume */
  136. PORT_CS_32BIT_ACTV = (1 << 10), /* 32-bit activation */
  137. PORT_CS_PMP_EN = (1 << 13), /* port multiplier enable */
  138. PORT_CS_RDY = (1 << 31), /* port ready to accept commands */
  139. /* PORT_IRQ_STAT/ENABLE_SET/CLR */
  140. /* bits[11:0] are masked */
  141. PORT_IRQ_COMPLETE = (1 << 0), /* command(s) completed */
  142. PORT_IRQ_ERROR = (1 << 1), /* command execution error */
  143. PORT_IRQ_PORTRDY_CHG = (1 << 2), /* port ready change */
  144. PORT_IRQ_PWR_CHG = (1 << 3), /* power management change */
  145. PORT_IRQ_PHYRDY_CHG = (1 << 4), /* PHY ready change */
  146. PORT_IRQ_COMWAKE = (1 << 5), /* COMWAKE received */
  147. PORT_IRQ_UNK_FIS = (1 << 6), /* unknown FIS received */
  148. PORT_IRQ_DEV_XCHG = (1 << 7), /* device exchanged */
  149. PORT_IRQ_8B10B = (1 << 8), /* 8b/10b decode error threshold */
  150. PORT_IRQ_CRC = (1 << 9), /* CRC error threshold */
  151. PORT_IRQ_HANDSHAKE = (1 << 10), /* handshake error threshold */
  152. PORT_IRQ_SDB_NOTIFY = (1 << 11), /* SDB notify received */
  153. DEF_PORT_IRQ = PORT_IRQ_COMPLETE | PORT_IRQ_ERROR |
  154. PORT_IRQ_PHYRDY_CHG | PORT_IRQ_DEV_XCHG |
  155. PORT_IRQ_UNK_FIS,
  156. /* bits[27:16] are unmasked (raw) */
  157. PORT_IRQ_RAW_SHIFT = 16,
  158. PORT_IRQ_MASKED_MASK = 0x7ff,
  159. PORT_IRQ_RAW_MASK = (0x7ff << PORT_IRQ_RAW_SHIFT),
  160. /* ENABLE_SET/CLR specific, intr steering - 2 bit field */
  161. PORT_IRQ_STEER_SHIFT = 30,
  162. PORT_IRQ_STEER_MASK = (3 << PORT_IRQ_STEER_SHIFT),
  163. /* PORT_CMD_ERR constants */
  164. PORT_CERR_DEV = 1, /* Error bit in D2H Register FIS */
  165. PORT_CERR_SDB = 2, /* Error bit in SDB FIS */
  166. PORT_CERR_DATA = 3, /* Error in data FIS not detected by dev */
  167. PORT_CERR_SEND = 4, /* Initial cmd FIS transmission failure */
  168. PORT_CERR_INCONSISTENT = 5, /* Protocol mismatch */
  169. PORT_CERR_DIRECTION = 6, /* Data direction mismatch */
  170. PORT_CERR_UNDERRUN = 7, /* Ran out of SGEs while writing */
  171. PORT_CERR_OVERRUN = 8, /* Ran out of SGEs while reading */
  172. PORT_CERR_PKT_PROT = 11, /* DIR invalid in 1st PIO setup of ATAPI */
  173. PORT_CERR_SGT_BOUNDARY = 16, /* PLD ecode 00 - SGT not on qword boundary */
  174. PORT_CERR_SGT_TGTABRT = 17, /* PLD ecode 01 - target abort */
  175. PORT_CERR_SGT_MSTABRT = 18, /* PLD ecode 10 - master abort */
  176. PORT_CERR_SGT_PCIPERR = 19, /* PLD ecode 11 - PCI parity err while fetching SGT */
  177. PORT_CERR_CMD_BOUNDARY = 24, /* ctrl[15:13] 001 - PRB not on qword boundary */
  178. PORT_CERR_CMD_TGTABRT = 25, /* ctrl[15:13] 010 - target abort */
  179. PORT_CERR_CMD_MSTABRT = 26, /* ctrl[15:13] 100 - master abort */
  180. PORT_CERR_CMD_PCIPERR = 27, /* ctrl[15:13] 110 - PCI parity err while fetching PRB */
  181. PORT_CERR_XFR_UNDEF = 32, /* PSD ecode 00 - undefined */
  182. PORT_CERR_XFR_TGTABRT = 33, /* PSD ecode 01 - target abort */
  183. PORT_CERR_XFR_MSTABRT = 34, /* PSD ecode 10 - master abort */
  184. PORT_CERR_XFR_PCIPERR = 35, /* PSD ecode 11 - PCI prity err during transfer */
  185. PORT_CERR_SENDSERVICE = 36, /* FIS received while sending service */
  186. /* bits of PRB control field */
  187. PRB_CTRL_PROTOCOL = (1 << 0), /* override def. ATA protocol */
  188. PRB_CTRL_PACKET_READ = (1 << 4), /* PACKET cmd read */
  189. PRB_CTRL_PACKET_WRITE = (1 << 5), /* PACKET cmd write */
  190. PRB_CTRL_NIEN = (1 << 6), /* Mask completion irq */
  191. PRB_CTRL_SRST = (1 << 7), /* Soft reset request (ign BSY?) */
  192. /* PRB protocol field */
  193. PRB_PROT_PACKET = (1 << 0),
  194. PRB_PROT_TCQ = (1 << 1),
  195. PRB_PROT_NCQ = (1 << 2),
  196. PRB_PROT_READ = (1 << 3),
  197. PRB_PROT_WRITE = (1 << 4),
  198. PRB_PROT_TRANSPARENT = (1 << 5),
  199. /*
  200. * Other constants
  201. */
  202. SGE_TRM = (1 << 31), /* Last SGE in chain */
  203. SGE_LNK = (1 << 30), /* linked list
  204. Points to SGT, not SGE */
  205. SGE_DRD = (1 << 29), /* discard data read (/dev/null)
  206. data address ignored */
  207. SIL24_MAX_CMDS = 31,
  208. /* board id */
  209. BID_SIL3124 = 0,
  210. BID_SIL3132 = 1,
  211. BID_SIL3131 = 2,
  212. /* host flags */
  213. SIL24_COMMON_FLAGS = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
  214. ATA_FLAG_MMIO | ATA_FLAG_PIO_DMA |
  215. ATA_FLAG_NCQ | ATA_FLAG_SKIP_D2H_BSY |
  216. ATA_FLAG_ACPI_SATA,
  217. SIL24_FLAG_PCIX_IRQ_WOC = (1 << 24), /* IRQ loss errata on PCI-X */
  218. IRQ_STAT_4PORTS = 0xf,
  219. };
  220. struct sil24_ata_block {
  221. struct sil24_prb prb;
  222. struct sil24_sge sge[LIBATA_MAX_PRD];
  223. };
  224. struct sil24_atapi_block {
  225. struct sil24_prb prb;
  226. u8 cdb[16];
  227. struct sil24_sge sge[LIBATA_MAX_PRD - 1];
  228. };
  229. union sil24_cmd_block {
  230. struct sil24_ata_block ata;
  231. struct sil24_atapi_block atapi;
  232. };
  233. static struct sil24_cerr_info {
  234. unsigned int err_mask, action;
  235. const char *desc;
  236. } sil24_cerr_db[] = {
  237. [0] = { AC_ERR_DEV, ATA_EH_REVALIDATE,
  238. "device error" },
  239. [PORT_CERR_DEV] = { AC_ERR_DEV, ATA_EH_REVALIDATE,
  240. "device error via D2H FIS" },
  241. [PORT_CERR_SDB] = { AC_ERR_DEV, ATA_EH_REVALIDATE,
  242. "device error via SDB FIS" },
  243. [PORT_CERR_DATA] = { AC_ERR_ATA_BUS, ATA_EH_SOFTRESET,
  244. "error in data FIS" },
  245. [PORT_CERR_SEND] = { AC_ERR_ATA_BUS, ATA_EH_SOFTRESET,
  246. "failed to transmit command FIS" },
  247. [PORT_CERR_INCONSISTENT] = { AC_ERR_HSM, ATA_EH_SOFTRESET,
  248. "protocol mismatch" },
  249. [PORT_CERR_DIRECTION] = { AC_ERR_HSM, ATA_EH_SOFTRESET,
  250. "data directon mismatch" },
  251. [PORT_CERR_UNDERRUN] = { AC_ERR_HSM, ATA_EH_SOFTRESET,
  252. "ran out of SGEs while writing" },
  253. [PORT_CERR_OVERRUN] = { AC_ERR_HSM, ATA_EH_SOFTRESET,
  254. "ran out of SGEs while reading" },
  255. [PORT_CERR_PKT_PROT] = { AC_ERR_HSM, ATA_EH_SOFTRESET,
  256. "invalid data directon for ATAPI CDB" },
  257. [PORT_CERR_SGT_BOUNDARY] = { AC_ERR_SYSTEM, ATA_EH_SOFTRESET,
  258. "SGT no on qword boundary" },
  259. [PORT_CERR_SGT_TGTABRT] = { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
  260. "PCI target abort while fetching SGT" },
  261. [PORT_CERR_SGT_MSTABRT] = { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
  262. "PCI master abort while fetching SGT" },
  263. [PORT_CERR_SGT_PCIPERR] = { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
  264. "PCI parity error while fetching SGT" },
  265. [PORT_CERR_CMD_BOUNDARY] = { AC_ERR_SYSTEM, ATA_EH_SOFTRESET,
  266. "PRB not on qword boundary" },
  267. [PORT_CERR_CMD_TGTABRT] = { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
  268. "PCI target abort while fetching PRB" },
  269. [PORT_CERR_CMD_MSTABRT] = { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
  270. "PCI master abort while fetching PRB" },
  271. [PORT_CERR_CMD_PCIPERR] = { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
  272. "PCI parity error while fetching PRB" },
  273. [PORT_CERR_XFR_UNDEF] = { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
  274. "undefined error while transferring data" },
  275. [PORT_CERR_XFR_TGTABRT] = { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
  276. "PCI target abort while transferring data" },
  277. [PORT_CERR_XFR_MSTABRT] = { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
  278. "PCI master abort while transferring data" },
  279. [PORT_CERR_XFR_PCIPERR] = { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
  280. "PCI parity error while transferring data" },
  281. [PORT_CERR_SENDSERVICE] = { AC_ERR_HSM, ATA_EH_SOFTRESET,
  282. "FIS received while sending service FIS" },
  283. };
  284. /*
  285. * ap->private_data
  286. *
  287. * The preview driver always returned 0 for status. We emulate it
  288. * here from the previous interrupt.
  289. */
  290. struct sil24_port_priv {
  291. union sil24_cmd_block *cmd_block; /* 32 cmd blocks */
  292. dma_addr_t cmd_block_dma; /* DMA base addr for them */
  293. struct ata_taskfile tf; /* Cached taskfile registers */
  294. };
  295. static void sil24_dev_config(struct ata_device *dev);
  296. static u8 sil24_check_status(struct ata_port *ap);
  297. static u32 sil24_scr_read(struct ata_port *ap, unsigned sc_reg);
  298. static void sil24_scr_write(struct ata_port *ap, unsigned sc_reg, u32 val);
  299. static void sil24_tf_read(struct ata_port *ap, struct ata_taskfile *tf);
  300. static void sil24_qc_prep(struct ata_queued_cmd *qc);
  301. static unsigned int sil24_qc_issue(struct ata_queued_cmd *qc);
  302. static void sil24_irq_clear(struct ata_port *ap);
  303. static void sil24_freeze(struct ata_port *ap);
  304. static void sil24_thaw(struct ata_port *ap);
  305. static void sil24_error_handler(struct ata_port *ap);
  306. static void sil24_post_internal_cmd(struct ata_queued_cmd *qc);
  307. static int sil24_port_start(struct ata_port *ap);
  308. static int sil24_init_one(struct pci_dev *pdev, const struct pci_device_id *ent);
  309. #ifdef CONFIG_PM
  310. static int sil24_pci_device_resume(struct pci_dev *pdev);
  311. #endif
  312. static const struct pci_device_id sil24_pci_tbl[] = {
  313. { PCI_VDEVICE(CMD, 0x3124), BID_SIL3124 },
  314. { PCI_VDEVICE(INTEL, 0x3124), BID_SIL3124 },
  315. { PCI_VDEVICE(CMD, 0x3132), BID_SIL3132 },
  316. { PCI_VDEVICE(CMD, 0x0242), BID_SIL3132 },
  317. { PCI_VDEVICE(CMD, 0x3131), BID_SIL3131 },
  318. { PCI_VDEVICE(CMD, 0x3531), BID_SIL3131 },
  319. { } /* terminate list */
  320. };
  321. static struct pci_driver sil24_pci_driver = {
  322. .name = DRV_NAME,
  323. .id_table = sil24_pci_tbl,
  324. .probe = sil24_init_one,
  325. .remove = ata_pci_remove_one,
  326. #ifdef CONFIG_PM
  327. .suspend = ata_pci_device_suspend,
  328. .resume = sil24_pci_device_resume,
  329. #endif
  330. };
  331. static struct scsi_host_template sil24_sht = {
  332. .module = THIS_MODULE,
  333. .name = DRV_NAME,
  334. .ioctl = ata_scsi_ioctl,
  335. .queuecommand = ata_scsi_queuecmd,
  336. .change_queue_depth = ata_scsi_change_queue_depth,
  337. .can_queue = SIL24_MAX_CMDS,
  338. .this_id = ATA_SHT_THIS_ID,
  339. .sg_tablesize = LIBATA_MAX_PRD,
  340. .cmd_per_lun = ATA_SHT_CMD_PER_LUN,
  341. .emulated = ATA_SHT_EMULATED,
  342. .use_clustering = ATA_SHT_USE_CLUSTERING,
  343. .proc_name = DRV_NAME,
  344. .dma_boundary = ATA_DMA_BOUNDARY,
  345. .slave_configure = ata_scsi_slave_config,
  346. .slave_destroy = ata_scsi_slave_destroy,
  347. .bios_param = ata_std_bios_param,
  348. };
  349. static const struct ata_port_operations sil24_ops = {
  350. .port_disable = ata_port_disable,
  351. .dev_config = sil24_dev_config,
  352. .check_status = sil24_check_status,
  353. .check_altstatus = sil24_check_status,
  354. .dev_select = ata_noop_dev_select,
  355. .tf_read = sil24_tf_read,
  356. .qc_prep = sil24_qc_prep,
  357. .qc_issue = sil24_qc_issue,
  358. .irq_clear = sil24_irq_clear,
  359. .irq_on = ata_dummy_irq_on,
  360. .irq_ack = ata_dummy_irq_ack,
  361. .scr_read = sil24_scr_read,
  362. .scr_write = sil24_scr_write,
  363. .freeze = sil24_freeze,
  364. .thaw = sil24_thaw,
  365. .error_handler = sil24_error_handler,
  366. .post_internal_cmd = sil24_post_internal_cmd,
  367. .port_start = sil24_port_start,
  368. };
  369. /*
  370. * Use bits 30-31 of port_flags to encode available port numbers.
  371. * Current maxium is 4.
  372. */
  373. #define SIL24_NPORTS2FLAG(nports) ((((unsigned)(nports) - 1) & 0x3) << 30)
  374. #define SIL24_FLAG2NPORTS(flag) ((((flag) >> 30) & 0x3) + 1)
  375. static const struct ata_port_info sil24_port_info[] = {
  376. /* sil_3124 */
  377. {
  378. .flags = SIL24_COMMON_FLAGS | SIL24_NPORTS2FLAG(4) |
  379. SIL24_FLAG_PCIX_IRQ_WOC,
  380. .pio_mask = 0x1f, /* pio0-4 */
  381. .mwdma_mask = 0x07, /* mwdma0-2 */
  382. .udma_mask = ATA_UDMA5, /* udma0-5 */
  383. .port_ops = &sil24_ops,
  384. },
  385. /* sil_3132 */
  386. {
  387. .flags = SIL24_COMMON_FLAGS | SIL24_NPORTS2FLAG(2),
  388. .pio_mask = 0x1f, /* pio0-4 */
  389. .mwdma_mask = 0x07, /* mwdma0-2 */
  390. .udma_mask = ATA_UDMA5, /* udma0-5 */
  391. .port_ops = &sil24_ops,
  392. },
  393. /* sil_3131/sil_3531 */
  394. {
  395. .flags = SIL24_COMMON_FLAGS | SIL24_NPORTS2FLAG(1),
  396. .pio_mask = 0x1f, /* pio0-4 */
  397. .mwdma_mask = 0x07, /* mwdma0-2 */
  398. .udma_mask = ATA_UDMA5, /* udma0-5 */
  399. .port_ops = &sil24_ops,
  400. },
  401. };
  402. static int sil24_tag(int tag)
  403. {
  404. if (unlikely(ata_tag_internal(tag)))
  405. return 0;
  406. return tag;
  407. }
  408. static void sil24_dev_config(struct ata_device *dev)
  409. {
  410. void __iomem *port = dev->ap->ioaddr.cmd_addr;
  411. if (dev->cdb_len == 16)
  412. writel(PORT_CS_CDB16, port + PORT_CTRL_STAT);
  413. else
  414. writel(PORT_CS_CDB16, port + PORT_CTRL_CLR);
  415. }
  416. static void sil24_read_tf(struct ata_port *ap, int tag, struct ata_taskfile *tf)
  417. {
  418. void __iomem *port = ap->ioaddr.cmd_addr;
  419. struct sil24_prb __iomem *prb;
  420. u8 fis[6 * 4];
  421. prb = port + PORT_LRAM + sil24_tag(tag) * PORT_LRAM_SLOT_SZ;
  422. memcpy_fromio(fis, prb->fis, sizeof(fis));
  423. ata_tf_from_fis(fis, tf);
  424. }
  425. static u8 sil24_check_status(struct ata_port *ap)
  426. {
  427. struct sil24_port_priv *pp = ap->private_data;
  428. return pp->tf.command;
  429. }
  430. static int sil24_scr_map[] = {
  431. [SCR_CONTROL] = 0,
  432. [SCR_STATUS] = 1,
  433. [SCR_ERROR] = 2,
  434. [SCR_ACTIVE] = 3,
  435. };
  436. static u32 sil24_scr_read(struct ata_port *ap, unsigned sc_reg)
  437. {
  438. void __iomem *scr_addr = ap->ioaddr.scr_addr;
  439. if (sc_reg < ARRAY_SIZE(sil24_scr_map)) {
  440. void __iomem *addr;
  441. addr = scr_addr + sil24_scr_map[sc_reg] * 4;
  442. return readl(scr_addr + sil24_scr_map[sc_reg] * 4);
  443. }
  444. return 0xffffffffU;
  445. }
  446. static void sil24_scr_write(struct ata_port *ap, unsigned sc_reg, u32 val)
  447. {
  448. void __iomem *scr_addr = ap->ioaddr.scr_addr;
  449. if (sc_reg < ARRAY_SIZE(sil24_scr_map)) {
  450. void __iomem *addr;
  451. addr = scr_addr + sil24_scr_map[sc_reg] * 4;
  452. writel(val, scr_addr + sil24_scr_map[sc_reg] * 4);
  453. }
  454. }
  455. static void sil24_tf_read(struct ata_port *ap, struct ata_taskfile *tf)
  456. {
  457. struct sil24_port_priv *pp = ap->private_data;
  458. *tf = pp->tf;
  459. }
  460. static int sil24_init_port(struct ata_port *ap)
  461. {
  462. void __iomem *port = ap->ioaddr.cmd_addr;
  463. u32 tmp;
  464. writel(PORT_CS_INIT, port + PORT_CTRL_STAT);
  465. ata_wait_register(port + PORT_CTRL_STAT,
  466. PORT_CS_INIT, PORT_CS_INIT, 10, 100);
  467. tmp = ata_wait_register(port + PORT_CTRL_STAT,
  468. PORT_CS_RDY, 0, 10, 100);
  469. if ((tmp & (PORT_CS_INIT | PORT_CS_RDY)) != PORT_CS_RDY)
  470. return -EIO;
  471. return 0;
  472. }
  473. static int sil24_exec_polled_cmd(struct ata_port *ap, int pmp,
  474. const struct ata_taskfile *tf,
  475. int is_cmd, u32 ctrl,
  476. unsigned long timeout_msec)
  477. {
  478. void __iomem *port = ap->ioaddr.cmd_addr;
  479. struct sil24_port_priv *pp = ap->private_data;
  480. struct sil24_prb *prb = &pp->cmd_block[0].ata.prb;
  481. dma_addr_t paddr = pp->cmd_block_dma;
  482. u32 irq_enabled, irq_mask, irq_stat;
  483. int rc;
  484. prb->ctrl = cpu_to_le16(ctrl);
  485. ata_tf_to_fis(tf, pmp, is_cmd, prb->fis);
  486. /* temporarily plug completion and error interrupts */
  487. irq_enabled = readl(port + PORT_IRQ_ENABLE_SET);
  488. writel(PORT_IRQ_COMPLETE | PORT_IRQ_ERROR, port + PORT_IRQ_ENABLE_CLR);
  489. writel((u32)paddr, port + PORT_CMD_ACTIVATE);
  490. writel((u64)paddr >> 32, port + PORT_CMD_ACTIVATE + 4);
  491. irq_mask = (PORT_IRQ_COMPLETE | PORT_IRQ_ERROR) << PORT_IRQ_RAW_SHIFT;
  492. irq_stat = ata_wait_register(port + PORT_IRQ_STAT, irq_mask, 0x0,
  493. 10, timeout_msec);
  494. writel(irq_mask, port + PORT_IRQ_STAT); /* clear IRQs */
  495. irq_stat >>= PORT_IRQ_RAW_SHIFT;
  496. if (irq_stat & PORT_IRQ_COMPLETE)
  497. rc = 0;
  498. else {
  499. /* force port into known state */
  500. sil24_init_port(ap);
  501. if (irq_stat & PORT_IRQ_ERROR)
  502. rc = -EIO;
  503. else
  504. rc = -EBUSY;
  505. }
  506. /* restore IRQ enabled */
  507. writel(irq_enabled, port + PORT_IRQ_ENABLE_SET);
  508. return rc;
  509. }
  510. static int sil24_do_softreset(struct ata_port *ap, unsigned int *class,
  511. int pmp, unsigned long deadline)
  512. {
  513. unsigned long timeout_msec = 0;
  514. struct ata_taskfile tf;
  515. const char *reason;
  516. int rc;
  517. DPRINTK("ENTER\n");
  518. if (ata_port_offline(ap)) {
  519. DPRINTK("PHY reports no device\n");
  520. *class = ATA_DEV_NONE;
  521. goto out;
  522. }
  523. /* put the port into known state */
  524. if (sil24_init_port(ap)) {
  525. reason ="port not ready";
  526. goto err;
  527. }
  528. /* do SRST */
  529. if (time_after(deadline, jiffies))
  530. timeout_msec = jiffies_to_msecs(deadline - jiffies);
  531. ata_tf_init(ap->device, &tf); /* doesn't really matter */
  532. rc = sil24_exec_polled_cmd(ap, pmp, &tf, 0, PRB_CTRL_SRST,
  533. timeout_msec);
  534. if (rc == -EBUSY) {
  535. reason = "timeout";
  536. goto err;
  537. } else if (rc) {
  538. reason = "SRST command error";
  539. goto err;
  540. }
  541. sil24_read_tf(ap, 0, &tf);
  542. *class = ata_dev_classify(&tf);
  543. if (*class == ATA_DEV_UNKNOWN)
  544. *class = ATA_DEV_NONE;
  545. out:
  546. DPRINTK("EXIT, class=%u\n", *class);
  547. return 0;
  548. err:
  549. ata_port_printk(ap, KERN_ERR, "softreset failed (%s)\n", reason);
  550. return -EIO;
  551. }
  552. static int sil24_softreset(struct ata_port *ap, unsigned int *class,
  553. unsigned long deadline)
  554. {
  555. return sil24_do_softreset(ap, class, 0, deadline);
  556. }
  557. static int sil24_hardreset(struct ata_port *ap, unsigned int *class,
  558. unsigned long deadline)
  559. {
  560. void __iomem *port = ap->ioaddr.cmd_addr;
  561. const char *reason;
  562. int tout_msec, rc;
  563. u32 tmp;
  564. /* sil24 does the right thing(tm) without any protection */
  565. sata_set_spd(ap);
  566. tout_msec = 100;
  567. if (ata_port_online(ap))
  568. tout_msec = 5000;
  569. writel(PORT_CS_DEV_RST, port + PORT_CTRL_STAT);
  570. tmp = ata_wait_register(port + PORT_CTRL_STAT,
  571. PORT_CS_DEV_RST, PORT_CS_DEV_RST, 10, tout_msec);
  572. /* SStatus oscillates between zero and valid status after
  573. * DEV_RST, debounce it.
  574. */
  575. rc = sata_phy_debounce(ap, sata_deb_timing_long, deadline);
  576. if (rc) {
  577. reason = "PHY debouncing failed";
  578. goto err;
  579. }
  580. if (tmp & PORT_CS_DEV_RST) {
  581. if (ata_port_offline(ap))
  582. return 0;
  583. reason = "link not ready";
  584. goto err;
  585. }
  586. /* Sil24 doesn't store signature FIS after hardreset, so we
  587. * can't wait for BSY to clear. Some devices take a long time
  588. * to get ready and those devices will choke if we don't wait
  589. * for BSY clearance here. Tell libata to perform follow-up
  590. * softreset.
  591. */
  592. return -EAGAIN;
  593. err:
  594. ata_port_printk(ap, KERN_ERR, "hardreset failed (%s)\n", reason);
  595. return -EIO;
  596. }
  597. static inline void sil24_fill_sg(struct ata_queued_cmd *qc,
  598. struct sil24_sge *sge)
  599. {
  600. struct scatterlist *sg;
  601. ata_for_each_sg(sg, qc) {
  602. sge->addr = cpu_to_le64(sg_dma_address(sg));
  603. sge->cnt = cpu_to_le32(sg_dma_len(sg));
  604. if (ata_sg_is_last(sg, qc))
  605. sge->flags = cpu_to_le32(SGE_TRM);
  606. else
  607. sge->flags = 0;
  608. sge++;
  609. }
  610. }
  611. static void sil24_qc_prep(struct ata_queued_cmd *qc)
  612. {
  613. struct ata_port *ap = qc->ap;
  614. struct sil24_port_priv *pp = ap->private_data;
  615. union sil24_cmd_block *cb;
  616. struct sil24_prb *prb;
  617. struct sil24_sge *sge;
  618. u16 ctrl = 0;
  619. cb = &pp->cmd_block[sil24_tag(qc->tag)];
  620. switch (qc->tf.protocol) {
  621. case ATA_PROT_PIO:
  622. case ATA_PROT_DMA:
  623. case ATA_PROT_NCQ:
  624. case ATA_PROT_NODATA:
  625. prb = &cb->ata.prb;
  626. sge = cb->ata.sge;
  627. break;
  628. case ATA_PROT_ATAPI:
  629. case ATA_PROT_ATAPI_DMA:
  630. case ATA_PROT_ATAPI_NODATA:
  631. prb = &cb->atapi.prb;
  632. sge = cb->atapi.sge;
  633. memset(cb->atapi.cdb, 0, 32);
  634. memcpy(cb->atapi.cdb, qc->cdb, qc->dev->cdb_len);
  635. if (qc->tf.protocol != ATA_PROT_ATAPI_NODATA) {
  636. if (qc->tf.flags & ATA_TFLAG_WRITE)
  637. ctrl = PRB_CTRL_PACKET_WRITE;
  638. else
  639. ctrl = PRB_CTRL_PACKET_READ;
  640. }
  641. break;
  642. default:
  643. prb = NULL; /* shut up, gcc */
  644. sge = NULL;
  645. BUG();
  646. }
  647. prb->ctrl = cpu_to_le16(ctrl);
  648. ata_tf_to_fis(&qc->tf, 0, 1, prb->fis);
  649. if (qc->flags & ATA_QCFLAG_DMAMAP)
  650. sil24_fill_sg(qc, sge);
  651. }
  652. static unsigned int sil24_qc_issue(struct ata_queued_cmd *qc)
  653. {
  654. struct ata_port *ap = qc->ap;
  655. struct sil24_port_priv *pp = ap->private_data;
  656. void __iomem *port = ap->ioaddr.cmd_addr;
  657. unsigned int tag = sil24_tag(qc->tag);
  658. dma_addr_t paddr;
  659. void __iomem *activate;
  660. paddr = pp->cmd_block_dma + tag * sizeof(*pp->cmd_block);
  661. activate = port + PORT_CMD_ACTIVATE + tag * 8;
  662. writel((u32)paddr, activate);
  663. writel((u64)paddr >> 32, activate + 4);
  664. return 0;
  665. }
  666. static void sil24_irq_clear(struct ata_port *ap)
  667. {
  668. /* unused */
  669. }
  670. static void sil24_freeze(struct ata_port *ap)
  671. {
  672. void __iomem *port = ap->ioaddr.cmd_addr;
  673. /* Port-wide IRQ mask in HOST_CTRL doesn't really work, clear
  674. * PORT_IRQ_ENABLE instead.
  675. */
  676. writel(0xffff, port + PORT_IRQ_ENABLE_CLR);
  677. }
  678. static void sil24_thaw(struct ata_port *ap)
  679. {
  680. void __iomem *port = ap->ioaddr.cmd_addr;
  681. u32 tmp;
  682. /* clear IRQ */
  683. tmp = readl(port + PORT_IRQ_STAT);
  684. writel(tmp, port + PORT_IRQ_STAT);
  685. /* turn IRQ back on */
  686. writel(DEF_PORT_IRQ, port + PORT_IRQ_ENABLE_SET);
  687. }
  688. static void sil24_error_intr(struct ata_port *ap)
  689. {
  690. void __iomem *port = ap->ioaddr.cmd_addr;
  691. struct sil24_port_priv *pp = ap->private_data;
  692. struct ata_eh_info *ehi = &ap->eh_info;
  693. int freeze = 0;
  694. u32 irq_stat;
  695. /* on error, we need to clear IRQ explicitly */
  696. irq_stat = readl(port + PORT_IRQ_STAT);
  697. writel(irq_stat, port + PORT_IRQ_STAT);
  698. /* first, analyze and record host port events */
  699. ata_ehi_clear_desc(ehi);
  700. ata_ehi_push_desc(ehi, "irq_stat 0x%08x", irq_stat);
  701. if (irq_stat & (PORT_IRQ_PHYRDY_CHG | PORT_IRQ_DEV_XCHG)) {
  702. ata_ehi_hotplugged(ehi);
  703. ata_ehi_push_desc(ehi, ", %s",
  704. irq_stat & PORT_IRQ_PHYRDY_CHG ?
  705. "PHY RDY changed" : "device exchanged");
  706. freeze = 1;
  707. }
  708. if (irq_stat & PORT_IRQ_UNK_FIS) {
  709. ehi->err_mask |= AC_ERR_HSM;
  710. ehi->action |= ATA_EH_SOFTRESET;
  711. ata_ehi_push_desc(ehi , ", unknown FIS");
  712. freeze = 1;
  713. }
  714. /* deal with command error */
  715. if (irq_stat & PORT_IRQ_ERROR) {
  716. struct sil24_cerr_info *ci = NULL;
  717. unsigned int err_mask = 0, action = 0;
  718. struct ata_queued_cmd *qc;
  719. u32 cerr;
  720. /* analyze CMD_ERR */
  721. cerr = readl(port + PORT_CMD_ERR);
  722. if (cerr < ARRAY_SIZE(sil24_cerr_db))
  723. ci = &sil24_cerr_db[cerr];
  724. if (ci && ci->desc) {
  725. err_mask |= ci->err_mask;
  726. action |= ci->action;
  727. ata_ehi_push_desc(ehi, ", %s", ci->desc);
  728. } else {
  729. err_mask |= AC_ERR_OTHER;
  730. action |= ATA_EH_SOFTRESET;
  731. ata_ehi_push_desc(ehi, ", unknown command error %d",
  732. cerr);
  733. }
  734. /* record error info */
  735. qc = ata_qc_from_tag(ap, ap->active_tag);
  736. if (qc) {
  737. sil24_read_tf(ap, qc->tag, &pp->tf);
  738. qc->err_mask |= err_mask;
  739. } else
  740. ehi->err_mask |= err_mask;
  741. ehi->action |= action;
  742. }
  743. /* freeze or abort */
  744. if (freeze)
  745. ata_port_freeze(ap);
  746. else
  747. ata_port_abort(ap);
  748. }
  749. static void sil24_finish_qc(struct ata_queued_cmd *qc)
  750. {
  751. struct ata_port *ap = qc->ap;
  752. struct sil24_port_priv *pp = ap->private_data;
  753. if (qc->flags & ATA_QCFLAG_RESULT_TF)
  754. sil24_read_tf(ap, qc->tag, &pp->tf);
  755. }
  756. static inline void sil24_host_intr(struct ata_port *ap)
  757. {
  758. void __iomem *port = ap->ioaddr.cmd_addr;
  759. u32 slot_stat, qc_active;
  760. int rc;
  761. slot_stat = readl(port + PORT_SLOT_STAT);
  762. if (unlikely(slot_stat & HOST_SSTAT_ATTN)) {
  763. sil24_error_intr(ap);
  764. return;
  765. }
  766. if (ap->flags & SIL24_FLAG_PCIX_IRQ_WOC)
  767. writel(PORT_IRQ_COMPLETE, port + PORT_IRQ_STAT);
  768. qc_active = slot_stat & ~HOST_SSTAT_ATTN;
  769. rc = ata_qc_complete_multiple(ap, qc_active, sil24_finish_qc);
  770. if (rc > 0)
  771. return;
  772. if (rc < 0) {
  773. struct ata_eh_info *ehi = &ap->eh_info;
  774. ehi->err_mask |= AC_ERR_HSM;
  775. ehi->action |= ATA_EH_SOFTRESET;
  776. ata_port_freeze(ap);
  777. return;
  778. }
  779. if (ata_ratelimit())
  780. ata_port_printk(ap, KERN_INFO, "spurious interrupt "
  781. "(slot_stat 0x%x active_tag %d sactive 0x%x)\n",
  782. slot_stat, ap->active_tag, ap->sactive);
  783. }
  784. static irqreturn_t sil24_interrupt(int irq, void *dev_instance)
  785. {
  786. struct ata_host *host = dev_instance;
  787. void __iomem *host_base = host->iomap[SIL24_HOST_BAR];
  788. unsigned handled = 0;
  789. u32 status;
  790. int i;
  791. status = readl(host_base + HOST_IRQ_STAT);
  792. if (status == 0xffffffff) {
  793. printk(KERN_ERR DRV_NAME ": IRQ status == 0xffffffff, "
  794. "PCI fault or device removal?\n");
  795. goto out;
  796. }
  797. if (!(status & IRQ_STAT_4PORTS))
  798. goto out;
  799. spin_lock(&host->lock);
  800. for (i = 0; i < host->n_ports; i++)
  801. if (status & (1 << i)) {
  802. struct ata_port *ap = host->ports[i];
  803. if (ap && !(ap->flags & ATA_FLAG_DISABLED)) {
  804. sil24_host_intr(ap);
  805. handled++;
  806. } else
  807. printk(KERN_ERR DRV_NAME
  808. ": interrupt from disabled port %d\n", i);
  809. }
  810. spin_unlock(&host->lock);
  811. out:
  812. return IRQ_RETVAL(handled);
  813. }
  814. static void sil24_error_handler(struct ata_port *ap)
  815. {
  816. struct ata_eh_context *ehc = &ap->eh_context;
  817. if (sil24_init_port(ap)) {
  818. ata_eh_freeze_port(ap);
  819. ehc->i.action |= ATA_EH_HARDRESET;
  820. }
  821. /* perform recovery */
  822. ata_do_eh(ap, ata_std_prereset, sil24_softreset, sil24_hardreset,
  823. ata_std_postreset);
  824. }
  825. static void sil24_post_internal_cmd(struct ata_queued_cmd *qc)
  826. {
  827. struct ata_port *ap = qc->ap;
  828. /* make DMA engine forget about the failed command */
  829. if (qc->flags & ATA_QCFLAG_FAILED)
  830. sil24_init_port(ap);
  831. }
  832. static int sil24_port_start(struct ata_port *ap)
  833. {
  834. struct device *dev = ap->host->dev;
  835. struct sil24_port_priv *pp;
  836. union sil24_cmd_block *cb;
  837. size_t cb_size = sizeof(*cb) * SIL24_MAX_CMDS;
  838. dma_addr_t cb_dma;
  839. int rc;
  840. pp = devm_kzalloc(dev, sizeof(*pp), GFP_KERNEL);
  841. if (!pp)
  842. return -ENOMEM;
  843. pp->tf.command = ATA_DRDY;
  844. cb = dmam_alloc_coherent(dev, cb_size, &cb_dma, GFP_KERNEL);
  845. if (!cb)
  846. return -ENOMEM;
  847. memset(cb, 0, cb_size);
  848. rc = ata_pad_alloc(ap, dev);
  849. if (rc)
  850. return rc;
  851. pp->cmd_block = cb;
  852. pp->cmd_block_dma = cb_dma;
  853. ap->private_data = pp;
  854. return 0;
  855. }
  856. static void sil24_init_controller(struct ata_host *host)
  857. {
  858. void __iomem *host_base = host->iomap[SIL24_HOST_BAR];
  859. void __iomem *port_base = host->iomap[SIL24_PORT_BAR];
  860. u32 tmp;
  861. int i;
  862. /* GPIO off */
  863. writel(0, host_base + HOST_FLASH_CMD);
  864. /* clear global reset & mask interrupts during initialization */
  865. writel(0, host_base + HOST_CTRL);
  866. /* init ports */
  867. for (i = 0; i < host->n_ports; i++) {
  868. void __iomem *port = port_base + i * PORT_REGS_SIZE;
  869. /* Initial PHY setting */
  870. writel(0x20c, port + PORT_PHY_CFG);
  871. /* Clear port RST */
  872. tmp = readl(port + PORT_CTRL_STAT);
  873. if (tmp & PORT_CS_PORT_RST) {
  874. writel(PORT_CS_PORT_RST, port + PORT_CTRL_CLR);
  875. tmp = ata_wait_register(port + PORT_CTRL_STAT,
  876. PORT_CS_PORT_RST,
  877. PORT_CS_PORT_RST, 10, 100);
  878. if (tmp & PORT_CS_PORT_RST)
  879. dev_printk(KERN_ERR, host->dev,
  880. "failed to clear port RST\n");
  881. }
  882. /* Configure IRQ WoC */
  883. if (host->ports[0]->flags & SIL24_FLAG_PCIX_IRQ_WOC)
  884. writel(PORT_CS_IRQ_WOC, port + PORT_CTRL_STAT);
  885. else
  886. writel(PORT_CS_IRQ_WOC, port + PORT_CTRL_CLR);
  887. /* Zero error counters. */
  888. writel(0x8000, port + PORT_DECODE_ERR_THRESH);
  889. writel(0x8000, port + PORT_CRC_ERR_THRESH);
  890. writel(0x8000, port + PORT_HSHK_ERR_THRESH);
  891. writel(0x0000, port + PORT_DECODE_ERR_CNT);
  892. writel(0x0000, port + PORT_CRC_ERR_CNT);
  893. writel(0x0000, port + PORT_HSHK_ERR_CNT);
  894. /* Always use 64bit activation */
  895. writel(PORT_CS_32BIT_ACTV, port + PORT_CTRL_CLR);
  896. /* Clear port multiplier enable and resume bits */
  897. writel(PORT_CS_PMP_EN | PORT_CS_PMP_RESUME,
  898. port + PORT_CTRL_CLR);
  899. }
  900. /* Turn on interrupts */
  901. writel(IRQ_STAT_4PORTS, host_base + HOST_CTRL);
  902. }
  903. static int sil24_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
  904. {
  905. static int printed_version = 0;
  906. struct ata_port_info pi = sil24_port_info[ent->driver_data];
  907. const struct ata_port_info *ppi[] = { &pi, NULL };
  908. void __iomem * const *iomap;
  909. struct ata_host *host;
  910. int i, rc;
  911. u32 tmp;
  912. if (!printed_version++)
  913. dev_printk(KERN_DEBUG, &pdev->dev, "version " DRV_VERSION "\n");
  914. /* acquire resources */
  915. rc = pcim_enable_device(pdev);
  916. if (rc)
  917. return rc;
  918. rc = pcim_iomap_regions(pdev,
  919. (1 << SIL24_HOST_BAR) | (1 << SIL24_PORT_BAR),
  920. DRV_NAME);
  921. if (rc)
  922. return rc;
  923. iomap = pcim_iomap_table(pdev);
  924. /* apply workaround for completion IRQ loss on PCI-X errata */
  925. if (pi.flags & SIL24_FLAG_PCIX_IRQ_WOC) {
  926. tmp = readl(iomap[SIL24_HOST_BAR] + HOST_CTRL);
  927. if (tmp & (HOST_CTRL_TRDY | HOST_CTRL_STOP | HOST_CTRL_DEVSEL))
  928. dev_printk(KERN_INFO, &pdev->dev,
  929. "Applying completion IRQ loss on PCI-X "
  930. "errata fix\n");
  931. else
  932. pi.flags &= ~SIL24_FLAG_PCIX_IRQ_WOC;
  933. }
  934. /* allocate and fill host */
  935. host = ata_host_alloc_pinfo(&pdev->dev, ppi,
  936. SIL24_FLAG2NPORTS(ppi[0]->flags));
  937. if (!host)
  938. return -ENOMEM;
  939. host->iomap = iomap;
  940. for (i = 0; i < host->n_ports; i++) {
  941. void __iomem *port = iomap[SIL24_PORT_BAR] + i * PORT_REGS_SIZE;
  942. host->ports[i]->ioaddr.cmd_addr = port;
  943. host->ports[i]->ioaddr.scr_addr = port + PORT_SCONTROL;
  944. ata_std_ports(&host->ports[i]->ioaddr);
  945. }
  946. /* configure and activate the device */
  947. if (!pci_set_dma_mask(pdev, DMA_64BIT_MASK)) {
  948. rc = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
  949. if (rc) {
  950. rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
  951. if (rc) {
  952. dev_printk(KERN_ERR, &pdev->dev,
  953. "64-bit DMA enable failed\n");
  954. return rc;
  955. }
  956. }
  957. } else {
  958. rc = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
  959. if (rc) {
  960. dev_printk(KERN_ERR, &pdev->dev,
  961. "32-bit DMA enable failed\n");
  962. return rc;
  963. }
  964. rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
  965. if (rc) {
  966. dev_printk(KERN_ERR, &pdev->dev,
  967. "32-bit consistent DMA enable failed\n");
  968. return rc;
  969. }
  970. }
  971. sil24_init_controller(host);
  972. pci_set_master(pdev);
  973. return ata_host_activate(host, pdev->irq, sil24_interrupt, IRQF_SHARED,
  974. &sil24_sht);
  975. }
  976. #ifdef CONFIG_PM
  977. static int sil24_pci_device_resume(struct pci_dev *pdev)
  978. {
  979. struct ata_host *host = dev_get_drvdata(&pdev->dev);
  980. void __iomem *host_base = host->iomap[SIL24_HOST_BAR];
  981. int rc;
  982. rc = ata_pci_device_do_resume(pdev);
  983. if (rc)
  984. return rc;
  985. if (pdev->dev.power.power_state.event == PM_EVENT_SUSPEND)
  986. writel(HOST_CTRL_GLOBAL_RST, host_base + HOST_CTRL);
  987. sil24_init_controller(host);
  988. ata_host_resume(host);
  989. return 0;
  990. }
  991. #endif
  992. static int __init sil24_init(void)
  993. {
  994. return pci_register_driver(&sil24_pci_driver);
  995. }
  996. static void __exit sil24_exit(void)
  997. {
  998. pci_unregister_driver(&sil24_pci_driver);
  999. }
  1000. MODULE_AUTHOR("Tejun Heo");
  1001. MODULE_DESCRIPTION("Silicon Image 3124/3132 SATA low-level driver");
  1002. MODULE_LICENSE("GPL");
  1003. MODULE_DEVICE_TABLE(pci, sil24_pci_tbl);
  1004. module_init(sil24_init);
  1005. module_exit(sil24_exit);