sh_mobile_meram.c 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733
  1. /*
  2. * SuperH Mobile MERAM Driver for SuperH Mobile LCDC Driver
  3. *
  4. * Copyright (c) 2011 Damian Hobson-Garcia <dhobsong@igel.co.jp>
  5. * Takanari Hayama <taki@igel.co.jp>
  6. *
  7. * This file is subject to the terms and conditions of the GNU General Public
  8. * License. See the file "COPYING" in the main directory of this archive
  9. * for more details.
  10. */
  11. #include <linux/device.h>
  12. #include <linux/genalloc.h>
  13. #include <linux/io.h>
  14. #include <linux/kernel.h>
  15. #include <linux/module.h>
  16. #include <linux/platform_device.h>
  17. #include <linux/pm_runtime.h>
  18. #include <linux/slab.h>
  19. #include <video/sh_mobile_meram.h>
  20. /* -----------------------------------------------------------------------------
  21. * MERAM registers
  22. */
  23. #define MEVCR1 0x4
  24. #define MEVCR1_RST (1 << 31)
  25. #define MEVCR1_WD (1 << 30)
  26. #define MEVCR1_AMD1 (1 << 29)
  27. #define MEVCR1_AMD0 (1 << 28)
  28. #define MEQSEL1 0x40
  29. #define MEQSEL2 0x44
  30. #define MExxCTL 0x400
  31. #define MExxCTL_BV (1 << 31)
  32. #define MExxCTL_BSZ_SHIFT 28
  33. #define MExxCTL_MSAR_MASK (0x7ff << MExxCTL_MSAR_SHIFT)
  34. #define MExxCTL_MSAR_SHIFT 16
  35. #define MExxCTL_NXT_MASK (0x1f << MExxCTL_NXT_SHIFT)
  36. #define MExxCTL_NXT_SHIFT 11
  37. #define MExxCTL_WD1 (1 << 10)
  38. #define MExxCTL_WD0 (1 << 9)
  39. #define MExxCTL_WS (1 << 8)
  40. #define MExxCTL_CB (1 << 7)
  41. #define MExxCTL_WBF (1 << 6)
  42. #define MExxCTL_WF (1 << 5)
  43. #define MExxCTL_RF (1 << 4)
  44. #define MExxCTL_CM (1 << 3)
  45. #define MExxCTL_MD_READ (1 << 0)
  46. #define MExxCTL_MD_WRITE (2 << 0)
  47. #define MExxCTL_MD_ICB_WB (3 << 0)
  48. #define MExxCTL_MD_ICB (4 << 0)
  49. #define MExxCTL_MD_FB (7 << 0)
  50. #define MExxCTL_MD_MASK (7 << 0)
  51. #define MExxBSIZE 0x404
  52. #define MExxBSIZE_RCNT_SHIFT 28
  53. #define MExxBSIZE_YSZM1_SHIFT 16
  54. #define MExxBSIZE_XSZM1_SHIFT 0
  55. #define MExxMNCF 0x408
  56. #define MExxMNCF_KWBNM_SHIFT 28
  57. #define MExxMNCF_KRBNM_SHIFT 24
  58. #define MExxMNCF_BNM_SHIFT 16
  59. #define MExxMNCF_XBV (1 << 15)
  60. #define MExxMNCF_CPL_YCBCR444 (1 << 12)
  61. #define MExxMNCF_CPL_YCBCR420 (2 << 12)
  62. #define MExxMNCF_CPL_YCBCR422 (3 << 12)
  63. #define MExxMNCF_CPL_MSK (3 << 12)
  64. #define MExxMNCF_BL (1 << 2)
  65. #define MExxMNCF_LNM_SHIFT 0
  66. #define MExxSARA 0x410
  67. #define MExxSARB 0x414
  68. #define MExxSBSIZE 0x418
  69. #define MExxSBSIZE_HDV (1 << 31)
  70. #define MExxSBSIZE_HSZ16 (0 << 28)
  71. #define MExxSBSIZE_HSZ32 (1 << 28)
  72. #define MExxSBSIZE_HSZ64 (2 << 28)
  73. #define MExxSBSIZE_HSZ128 (3 << 28)
  74. #define MExxSBSIZE_SBSIZZ_SHIFT 0
  75. #define MERAM_MExxCTL_VAL(next, addr) \
  76. ((((next) << MExxCTL_NXT_SHIFT) & MExxCTL_NXT_MASK) | \
  77. (((addr) << MExxCTL_MSAR_SHIFT) & MExxCTL_MSAR_MASK))
  78. #define MERAM_MExxBSIZE_VAL(rcnt, yszm1, xszm1) \
  79. (((rcnt) << MExxBSIZE_RCNT_SHIFT) | \
  80. ((yszm1) << MExxBSIZE_YSZM1_SHIFT) | \
  81. ((xszm1) << MExxBSIZE_XSZM1_SHIFT))
  82. static const unsigned long common_regs[] = {
  83. MEVCR1,
  84. MEQSEL1,
  85. MEQSEL2,
  86. };
  87. #define MERAM_REGS_SIZE ARRAY_SIZE(common_regs)
  88. static const unsigned long icb_regs[] = {
  89. MExxCTL,
  90. MExxBSIZE,
  91. MExxMNCF,
  92. MExxSARA,
  93. MExxSARB,
  94. MExxSBSIZE,
  95. };
  96. #define ICB_REGS_SIZE ARRAY_SIZE(icb_regs)
  97. /*
  98. * sh_mobile_meram_icb - MERAM ICB information
  99. * @regs: Registers cache
  100. * @offset: MERAM block offset
  101. * @size: MERAM block size in bytes
  102. * @cache_unit: Bytes to cache per ICB
  103. * @pixelformat: Video pixel format of the data stored in the ICB
  104. * @current_reg: Which of Start Address Register A (0) or B (1) is in use
  105. */
  106. struct sh_mobile_meram_icb {
  107. unsigned long regs[ICB_REGS_SIZE];
  108. unsigned long offset;
  109. unsigned int size;
  110. unsigned int cache_unit;
  111. unsigned int pixelformat;
  112. unsigned int current_reg;
  113. };
  114. #define MERAM_ICB_NUM 32
  115. /*
  116. * sh_mobile_meram_priv - MERAM device
  117. * @base: Registers base address
  118. * @meram: MERAM physical address
  119. * @regs: Registers cache
  120. * @lock: Protects used_icb and icbs
  121. * @used_icb: Bitmask of used ICBs
  122. * @icbs: ICBs
  123. * @pool: Allocation pool to manage the MERAM
  124. */
  125. struct sh_mobile_meram_priv {
  126. void __iomem *base;
  127. unsigned long meram;
  128. unsigned long regs[MERAM_REGS_SIZE];
  129. struct mutex lock;
  130. unsigned long used_icb;
  131. struct sh_mobile_meram_icb icbs[MERAM_ICB_NUM];
  132. struct gen_pool *pool;
  133. };
  134. /* settings */
  135. #define MERAM_GRANULARITY 1024
  136. #define MERAM_SEC_LINE 15
  137. #define MERAM_LINE_WIDTH 2048
  138. /* -----------------------------------------------------------------------------
  139. * Registers access
  140. */
  141. #define MERAM_ICB_OFFSET(base, idx, off) ((base) + (off) + (idx) * 0x20)
  142. static inline void meram_write_icb(void __iomem *base, unsigned int idx,
  143. unsigned int off, unsigned long val)
  144. {
  145. iowrite32(val, MERAM_ICB_OFFSET(base, idx, off));
  146. }
  147. static inline unsigned long meram_read_icb(void __iomem *base, unsigned int idx,
  148. unsigned int off)
  149. {
  150. return ioread32(MERAM_ICB_OFFSET(base, idx, off));
  151. }
  152. static inline void meram_write_reg(void __iomem *base, unsigned int off,
  153. unsigned long val)
  154. {
  155. iowrite32(val, base + off);
  156. }
  157. static inline unsigned long meram_read_reg(void __iomem *base, unsigned int off)
  158. {
  159. return ioread32(base + off);
  160. }
  161. /* -----------------------------------------------------------------------------
  162. * Allocation
  163. */
  164. /* Check if there's no overlaps in MERAM allocation. */
  165. static int meram_check_overlap(struct sh_mobile_meram_priv *priv,
  166. const struct sh_mobile_meram_icb_cfg *new)
  167. {
  168. /* valid ICB? */
  169. if (new->marker_icb & ~0x1f || new->cache_icb & ~0x1f)
  170. return 1;
  171. if (test_bit(new->marker_icb, &priv->used_icb) ||
  172. test_bit(new->cache_icb, &priv->used_icb))
  173. return 1;
  174. return 0;
  175. }
  176. /* Allocate memory for the ICBs and mark them as used. */
  177. static int meram_alloc(struct sh_mobile_meram_priv *priv,
  178. const struct sh_mobile_meram_icb_cfg *new,
  179. int pixelformat)
  180. {
  181. struct sh_mobile_meram_icb *marker = &priv->icbs[new->marker_icb];
  182. unsigned long mem;
  183. mem = gen_pool_alloc(priv->pool, new->meram_size * 1024);
  184. if (mem == 0)
  185. return -ENOMEM;
  186. __set_bit(new->marker_icb, &priv->used_icb);
  187. __set_bit(new->cache_icb, &priv->used_icb);
  188. marker->offset = mem - priv->meram;
  189. marker->size = new->meram_size * 1024;
  190. marker->current_reg = 1;
  191. marker->pixelformat = pixelformat;
  192. return 0;
  193. }
  194. /* Unmark the specified ICB as used. */
  195. static void meram_free(struct sh_mobile_meram_priv *priv,
  196. const struct sh_mobile_meram_icb_cfg *icb)
  197. {
  198. struct sh_mobile_meram_icb *marker = &priv->icbs[icb->marker_icb];
  199. gen_pool_free(priv->pool, priv->meram + marker->offset, marker->size);
  200. __clear_bit(icb->marker_icb, &priv->used_icb);
  201. __clear_bit(icb->cache_icb, &priv->used_icb);
  202. }
  203. /* Is this a YCbCr(NV12, NV16 or NV24) colorspace? */
  204. static int is_nvcolor(int cspace)
  205. {
  206. if (cspace == SH_MOBILE_MERAM_PF_NV ||
  207. cspace == SH_MOBILE_MERAM_PF_NV24)
  208. return 1;
  209. return 0;
  210. }
  211. /* Set the next address to fetch. */
  212. static void meram_set_next_addr(struct sh_mobile_meram_priv *priv,
  213. const struct sh_mobile_meram_cfg *cfg,
  214. unsigned long base_addr_y,
  215. unsigned long base_addr_c)
  216. {
  217. struct sh_mobile_meram_icb *icb = &priv->icbs[cfg->icb[0].marker_icb];
  218. unsigned long target;
  219. icb->current_reg ^= 1;
  220. target = icb->current_reg ? MExxSARB : MExxSARA;
  221. /* set the next address to fetch */
  222. meram_write_icb(priv->base, cfg->icb[0].cache_icb, target,
  223. base_addr_y);
  224. meram_write_icb(priv->base, cfg->icb[0].marker_icb, target,
  225. base_addr_y +
  226. priv->icbs[cfg->icb[0].marker_icb].cache_unit);
  227. if (is_nvcolor(icb->pixelformat)) {
  228. meram_write_icb(priv->base, cfg->icb[1].cache_icb, target,
  229. base_addr_c);
  230. meram_write_icb(priv->base, cfg->icb[1].marker_icb, target,
  231. base_addr_c +
  232. priv->icbs[cfg->icb[1].marker_icb].cache_unit);
  233. }
  234. }
  235. /* Get the next ICB address. */
  236. static void
  237. meram_get_next_icb_addr(struct sh_mobile_meram_info *pdata,
  238. const struct sh_mobile_meram_cfg *cfg,
  239. unsigned long *icb_addr_y, unsigned long *icb_addr_c)
  240. {
  241. struct sh_mobile_meram_priv *priv = pdata->priv;
  242. struct sh_mobile_meram_icb *icb = &priv->icbs[cfg->icb[0].marker_icb];
  243. unsigned long icb_offset;
  244. if (pdata->addr_mode == SH_MOBILE_MERAM_MODE0)
  245. icb_offset = 0x80000000 | (icb->current_reg << 29);
  246. else
  247. icb_offset = 0xc0000000 | (icb->current_reg << 23);
  248. *icb_addr_y = icb_offset | (cfg->icb[0].marker_icb << 24);
  249. if (is_nvcolor(icb->pixelformat))
  250. *icb_addr_c = icb_offset | (cfg->icb[1].marker_icb << 24);
  251. }
  252. #define MERAM_CALC_BYTECOUNT(x, y) \
  253. (((x) * (y) + (MERAM_LINE_WIDTH - 1)) & ~(MERAM_LINE_WIDTH - 1))
  254. /* Initialize MERAM. */
  255. static int meram_init(struct sh_mobile_meram_priv *priv,
  256. const struct sh_mobile_meram_icb_cfg *icb,
  257. unsigned int xres, unsigned int yres,
  258. unsigned int *out_pitch)
  259. {
  260. struct sh_mobile_meram_icb *marker = &priv->icbs[icb->marker_icb];
  261. unsigned long total_byte_count = MERAM_CALC_BYTECOUNT(xres, yres);
  262. unsigned long bnm;
  263. unsigned int lcdc_pitch;
  264. unsigned int xpitch;
  265. unsigned int line_cnt;
  266. unsigned int save_lines;
  267. /* adjust pitch to 1024, 2048, 4096 or 8192 */
  268. lcdc_pitch = (xres - 1) | 1023;
  269. lcdc_pitch = lcdc_pitch | (lcdc_pitch >> 1);
  270. lcdc_pitch = lcdc_pitch | (lcdc_pitch >> 2);
  271. lcdc_pitch += 1;
  272. /* derive settings */
  273. if (lcdc_pitch == 8192 && yres >= 1024) {
  274. lcdc_pitch = xpitch = MERAM_LINE_WIDTH;
  275. line_cnt = total_byte_count >> 11;
  276. *out_pitch = xres;
  277. save_lines = (icb->meram_size / 16 / MERAM_SEC_LINE);
  278. save_lines *= MERAM_SEC_LINE;
  279. } else {
  280. xpitch = xres;
  281. line_cnt = yres;
  282. *out_pitch = lcdc_pitch;
  283. save_lines = icb->meram_size / (lcdc_pitch >> 10) / 2;
  284. save_lines &= 0xff;
  285. }
  286. bnm = (save_lines - 1) << 16;
  287. /* TODO: we better to check if we have enough MERAM buffer size */
  288. /* set up ICB */
  289. meram_write_icb(priv->base, icb->cache_icb, MExxBSIZE,
  290. MERAM_MExxBSIZE_VAL(0x0, line_cnt - 1, xpitch - 1));
  291. meram_write_icb(priv->base, icb->marker_icb, MExxBSIZE,
  292. MERAM_MExxBSIZE_VAL(0xf, line_cnt - 1, xpitch - 1));
  293. meram_write_icb(priv->base, icb->cache_icb, MExxMNCF, bnm);
  294. meram_write_icb(priv->base, icb->marker_icb, MExxMNCF, bnm);
  295. meram_write_icb(priv->base, icb->cache_icb, MExxSBSIZE, xpitch);
  296. meram_write_icb(priv->base, icb->marker_icb, MExxSBSIZE, xpitch);
  297. /* save a cache unit size */
  298. priv->icbs[icb->cache_icb].cache_unit = xres * save_lines;
  299. priv->icbs[icb->marker_icb].cache_unit = xres * save_lines;
  300. /*
  301. * Set MERAM for framebuffer
  302. *
  303. * we also chain the cache_icb and the marker_icb.
  304. * we also split the allocated MERAM buffer between two ICBs.
  305. */
  306. meram_write_icb(priv->base, icb->cache_icb, MExxCTL,
  307. MERAM_MExxCTL_VAL(icb->marker_icb, marker->offset) |
  308. MExxCTL_WD1 | MExxCTL_WD0 | MExxCTL_WS | MExxCTL_CM |
  309. MExxCTL_MD_FB);
  310. meram_write_icb(priv->base, icb->marker_icb, MExxCTL,
  311. MERAM_MExxCTL_VAL(icb->cache_icb, marker->offset +
  312. icb->meram_size / 2) |
  313. MExxCTL_WD1 | MExxCTL_WD0 | MExxCTL_WS | MExxCTL_CM |
  314. MExxCTL_MD_FB);
  315. return 0;
  316. }
  317. static void meram_deinit(struct sh_mobile_meram_priv *priv,
  318. const struct sh_mobile_meram_icb_cfg *icb)
  319. {
  320. /* disable ICB */
  321. meram_write_icb(priv->base, icb->cache_icb, MExxCTL,
  322. MExxCTL_WBF | MExxCTL_WF | MExxCTL_RF);
  323. meram_write_icb(priv->base, icb->marker_icb, MExxCTL,
  324. MExxCTL_WBF | MExxCTL_WF | MExxCTL_RF);
  325. priv->icbs[icb->cache_icb].cache_unit = 0;
  326. priv->icbs[icb->marker_icb].cache_unit = 0;
  327. }
  328. /* -----------------------------------------------------------------------------
  329. * Registration/unregistration
  330. */
  331. static int sh_mobile_meram_register(struct sh_mobile_meram_info *pdata,
  332. const struct sh_mobile_meram_cfg *cfg,
  333. unsigned int xres, unsigned int yres,
  334. unsigned int pixelformat,
  335. unsigned long base_addr_y,
  336. unsigned long base_addr_c,
  337. unsigned long *icb_addr_y,
  338. unsigned long *icb_addr_c,
  339. unsigned int *pitch)
  340. {
  341. struct platform_device *pdev;
  342. struct sh_mobile_meram_priv *priv;
  343. unsigned int out_pitch;
  344. unsigned int n;
  345. int error = 0;
  346. if (!pdata || !pdata->priv || !pdata->pdev || !cfg)
  347. return -EINVAL;
  348. if (pixelformat != SH_MOBILE_MERAM_PF_NV &&
  349. pixelformat != SH_MOBILE_MERAM_PF_NV24 &&
  350. pixelformat != SH_MOBILE_MERAM_PF_RGB)
  351. return -EINVAL;
  352. priv = pdata->priv;
  353. pdev = pdata->pdev;
  354. dev_dbg(&pdev->dev, "registering %dx%d (%s) (y=%08lx, c=%08lx)",
  355. xres, yres, (!pixelformat) ? "yuv" : "rgb",
  356. base_addr_y, base_addr_c);
  357. /* we can't handle wider than 8192px */
  358. if (xres > 8192) {
  359. dev_err(&pdev->dev, "width exceeding the limit (> 8192).");
  360. return -EINVAL;
  361. }
  362. /* do we have at least one ICB config? */
  363. if (cfg->icb[0].marker_icb < 0 || cfg->icb[0].cache_icb < 0) {
  364. dev_err(&pdev->dev, "at least one ICB is required.");
  365. return -EINVAL;
  366. }
  367. mutex_lock(&priv->lock);
  368. /* make sure that there's no overlaps */
  369. if (meram_check_overlap(priv, &cfg->icb[0])) {
  370. dev_err(&pdev->dev, "conflicting config detected.");
  371. error = -EINVAL;
  372. goto err;
  373. }
  374. n = 1;
  375. /* do the same if we have the second ICB set */
  376. if (cfg->icb[1].marker_icb >= 0 && cfg->icb[1].cache_icb >= 0) {
  377. if (meram_check_overlap(priv, &cfg->icb[1])) {
  378. dev_err(&pdev->dev, "conflicting config detected.");
  379. error = -EINVAL;
  380. goto err;
  381. }
  382. n = 2;
  383. }
  384. if (is_nvcolor(pixelformat) && n != 2) {
  385. dev_err(&pdev->dev, "requires two ICB sets for planar Y/C.");
  386. error = -EINVAL;
  387. goto err;
  388. }
  389. /* We now register the ICBs and allocate the MERAM regions. */
  390. error = meram_alloc(priv, &cfg->icb[0], pixelformat);
  391. if (error < 0)
  392. goto err;
  393. if (is_nvcolor(pixelformat)) {
  394. error = meram_alloc(priv, &cfg->icb[1], pixelformat);
  395. if (error < 0) {
  396. meram_free(priv, &cfg->icb[0]);
  397. goto err;
  398. }
  399. }
  400. /* initialize MERAM */
  401. meram_init(priv, &cfg->icb[0], xres, yres, &out_pitch);
  402. *pitch = out_pitch;
  403. if (pixelformat == SH_MOBILE_MERAM_PF_NV)
  404. meram_init(priv, &cfg->icb[1], xres, (yres + 1) / 2,
  405. &out_pitch);
  406. else if (pixelformat == SH_MOBILE_MERAM_PF_NV24)
  407. meram_init(priv, &cfg->icb[1], 2 * xres, (yres + 1) / 2,
  408. &out_pitch);
  409. meram_set_next_addr(priv, cfg, base_addr_y, base_addr_c);
  410. meram_get_next_icb_addr(pdata, cfg, icb_addr_y, icb_addr_c);
  411. dev_dbg(&pdev->dev, "registered - can access via y=%08lx, c=%08lx",
  412. *icb_addr_y, *icb_addr_c);
  413. err:
  414. mutex_unlock(&priv->lock);
  415. return error;
  416. }
  417. static int sh_mobile_meram_unregister(struct sh_mobile_meram_info *pdata,
  418. const struct sh_mobile_meram_cfg *cfg)
  419. {
  420. struct sh_mobile_meram_priv *priv;
  421. struct sh_mobile_meram_icb *icb;
  422. if (!pdata || !pdata->priv || !cfg)
  423. return -EINVAL;
  424. priv = pdata->priv;
  425. icb = &priv->icbs[cfg->icb[0].marker_icb];
  426. mutex_lock(&priv->lock);
  427. /* deinit & unmark */
  428. if (is_nvcolor(icb->pixelformat)) {
  429. meram_deinit(priv, &cfg->icb[1]);
  430. meram_free(priv, &cfg->icb[1]);
  431. }
  432. meram_deinit(priv, &cfg->icb[0]);
  433. meram_free(priv, &cfg->icb[0]);
  434. mutex_unlock(&priv->lock);
  435. return 0;
  436. }
  437. static int sh_mobile_meram_update(struct sh_mobile_meram_info *pdata,
  438. const struct sh_mobile_meram_cfg *cfg,
  439. unsigned long base_addr_y,
  440. unsigned long base_addr_c,
  441. unsigned long *icb_addr_y,
  442. unsigned long *icb_addr_c)
  443. {
  444. struct sh_mobile_meram_priv *priv;
  445. if (!pdata || !pdata->priv || !cfg)
  446. return -EINVAL;
  447. priv = pdata->priv;
  448. mutex_lock(&priv->lock);
  449. meram_set_next_addr(priv, cfg, base_addr_y, base_addr_c);
  450. meram_get_next_icb_addr(pdata, cfg, icb_addr_y, icb_addr_c);
  451. mutex_unlock(&priv->lock);
  452. return 0;
  453. }
  454. static struct sh_mobile_meram_ops sh_mobile_meram_ops = {
  455. .module = THIS_MODULE,
  456. .meram_register = sh_mobile_meram_register,
  457. .meram_unregister = sh_mobile_meram_unregister,
  458. .meram_update = sh_mobile_meram_update,
  459. };
  460. /* -----------------------------------------------------------------------------
  461. * Power management
  462. */
  463. static int sh_mobile_meram_runtime_suspend(struct device *dev)
  464. {
  465. struct platform_device *pdev = to_platform_device(dev);
  466. struct sh_mobile_meram_priv *priv = platform_get_drvdata(pdev);
  467. unsigned int i, j;
  468. for (i = 0; i < MERAM_REGS_SIZE; i++)
  469. priv->regs[i] = meram_read_reg(priv->base, common_regs[i]);
  470. for (i = 0; i < 32; i++) {
  471. if (!test_bit(i, &priv->used_icb))
  472. continue;
  473. for (j = 0; j < ICB_REGS_SIZE; j++) {
  474. priv->icbs[i].regs[j] =
  475. meram_read_icb(priv->base, i, icb_regs[j]);
  476. /* Reset ICB on resume */
  477. if (icb_regs[j] == MExxCTL)
  478. priv->icbs[i].regs[j] |=
  479. MExxCTL_WBF | MExxCTL_WF | MExxCTL_RF;
  480. }
  481. }
  482. return 0;
  483. }
  484. static int sh_mobile_meram_runtime_resume(struct device *dev)
  485. {
  486. struct platform_device *pdev = to_platform_device(dev);
  487. struct sh_mobile_meram_priv *priv = platform_get_drvdata(pdev);
  488. unsigned int i, j;
  489. for (i = 0; i < 32; i++) {
  490. if (!test_bit(i, &priv->used_icb))
  491. continue;
  492. for (j = 0; j < ICB_REGS_SIZE; j++)
  493. meram_write_icb(priv->base, i, icb_regs[j],
  494. priv->icbs[i].regs[j]);
  495. }
  496. for (i = 0; i < MERAM_REGS_SIZE; i++)
  497. meram_write_reg(priv->base, common_regs[i], priv->regs[i]);
  498. return 0;
  499. }
  500. static const struct dev_pm_ops sh_mobile_meram_dev_pm_ops = {
  501. .runtime_suspend = sh_mobile_meram_runtime_suspend,
  502. .runtime_resume = sh_mobile_meram_runtime_resume,
  503. };
  504. /* -----------------------------------------------------------------------------
  505. * Probe/remove and driver init/exit
  506. */
  507. static int __devinit sh_mobile_meram_probe(struct platform_device *pdev)
  508. {
  509. struct sh_mobile_meram_priv *priv;
  510. struct sh_mobile_meram_info *pdata = pdev->dev.platform_data;
  511. struct resource *regs;
  512. struct resource *meram;
  513. int error;
  514. if (!pdata) {
  515. dev_err(&pdev->dev, "no platform data defined\n");
  516. return -EINVAL;
  517. }
  518. regs = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  519. meram = platform_get_resource(pdev, IORESOURCE_MEM, 1);
  520. if (regs == NULL || meram == NULL) {
  521. dev_err(&pdev->dev, "cannot get platform resources\n");
  522. return -ENOENT;
  523. }
  524. priv = kzalloc(sizeof(*priv), GFP_KERNEL);
  525. if (!priv) {
  526. dev_err(&pdev->dev, "cannot allocate device data\n");
  527. return -ENOMEM;
  528. }
  529. /* initialize private data */
  530. mutex_init(&priv->lock);
  531. pdata->ops = &sh_mobile_meram_ops;
  532. pdata->priv = priv;
  533. pdata->pdev = pdev;
  534. /* Request memory regions and remap the registers. */
  535. if (!request_mem_region(regs->start, resource_size(regs), pdev->name)) {
  536. dev_err(&pdev->dev, "MERAM registers region already claimed\n");
  537. error = -EBUSY;
  538. goto err_req_regs;
  539. }
  540. if (!request_mem_region(meram->start, resource_size(meram),
  541. pdev->name)) {
  542. dev_err(&pdev->dev, "MERAM memory region already claimed\n");
  543. error = -EBUSY;
  544. goto err_req_meram;
  545. }
  546. priv->base = ioremap_nocache(regs->start, resource_size(regs));
  547. if (!priv->base) {
  548. dev_err(&pdev->dev, "ioremap failed\n");
  549. error = -EFAULT;
  550. goto err_ioremap;
  551. }
  552. priv->meram = meram->start;
  553. /* Create and initialize the MERAM memory pool. */
  554. priv->pool = gen_pool_create(ilog2(MERAM_GRANULARITY), -1);
  555. if (priv->pool == NULL) {
  556. error = -ENOMEM;
  557. goto err_genpool;
  558. }
  559. error = gen_pool_add(priv->pool, meram->start, resource_size(meram),
  560. -1);
  561. if (error < 0)
  562. goto err_genpool;
  563. /* initialize ICB addressing mode */
  564. if (pdata->addr_mode == SH_MOBILE_MERAM_MODE1)
  565. meram_write_reg(priv->base, MEVCR1, MEVCR1_AMD1);
  566. platform_set_drvdata(pdev, priv);
  567. pm_runtime_enable(&pdev->dev);
  568. dev_info(&pdev->dev, "sh_mobile_meram initialized.");
  569. return 0;
  570. err_genpool:
  571. if (priv->pool)
  572. gen_pool_destroy(priv->pool);
  573. iounmap(priv->base);
  574. err_ioremap:
  575. release_mem_region(meram->start, resource_size(meram));
  576. err_req_meram:
  577. release_mem_region(regs->start, resource_size(regs));
  578. err_req_regs:
  579. mutex_destroy(&priv->lock);
  580. kfree(priv);
  581. return error;
  582. }
  583. static int sh_mobile_meram_remove(struct platform_device *pdev)
  584. {
  585. struct sh_mobile_meram_priv *priv = platform_get_drvdata(pdev);
  586. struct resource *regs = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  587. struct resource *meram = platform_get_resource(pdev, IORESOURCE_MEM, 1);
  588. pm_runtime_disable(&pdev->dev);
  589. gen_pool_destroy(priv->pool);
  590. iounmap(priv->base);
  591. release_mem_region(meram->start, resource_size(meram));
  592. release_mem_region(regs->start, resource_size(regs));
  593. mutex_destroy(&priv->lock);
  594. kfree(priv);
  595. return 0;
  596. }
  597. static struct platform_driver sh_mobile_meram_driver = {
  598. .driver = {
  599. .name = "sh_mobile_meram",
  600. .owner = THIS_MODULE,
  601. .pm = &sh_mobile_meram_dev_pm_ops,
  602. },
  603. .probe = sh_mobile_meram_probe,
  604. .remove = sh_mobile_meram_remove,
  605. };
  606. module_platform_driver(sh_mobile_meram_driver);
  607. MODULE_DESCRIPTION("SuperH Mobile MERAM driver");
  608. MODULE_AUTHOR("Damian Hobson-Garcia / Takanari Hayama");
  609. MODULE_LICENSE("GPL v2");