r600.c 50 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/seq_file.h>
  29. #include <linux/firmware.h>
  30. #include <linux/platform_device.h>
  31. #include "drmP.h"
  32. #include "radeon_drm.h"
  33. #include "radeon.h"
  34. #include "radeon_mode.h"
  35. #include "r600d.h"
  36. #include "avivod.h"
  37. #include "atom.h"
  38. #define PFP_UCODE_SIZE 576
  39. #define PM4_UCODE_SIZE 1792
  40. #define R700_PFP_UCODE_SIZE 848
  41. #define R700_PM4_UCODE_SIZE 1360
  42. /* Firmware Names */
  43. MODULE_FIRMWARE("radeon/R600_pfp.bin");
  44. MODULE_FIRMWARE("radeon/R600_me.bin");
  45. MODULE_FIRMWARE("radeon/RV610_pfp.bin");
  46. MODULE_FIRMWARE("radeon/RV610_me.bin");
  47. MODULE_FIRMWARE("radeon/RV630_pfp.bin");
  48. MODULE_FIRMWARE("radeon/RV630_me.bin");
  49. MODULE_FIRMWARE("radeon/RV620_pfp.bin");
  50. MODULE_FIRMWARE("radeon/RV620_me.bin");
  51. MODULE_FIRMWARE("radeon/RV635_pfp.bin");
  52. MODULE_FIRMWARE("radeon/RV635_me.bin");
  53. MODULE_FIRMWARE("radeon/RV670_pfp.bin");
  54. MODULE_FIRMWARE("radeon/RV670_me.bin");
  55. MODULE_FIRMWARE("radeon/RS780_pfp.bin");
  56. MODULE_FIRMWARE("radeon/RS780_me.bin");
  57. MODULE_FIRMWARE("radeon/RV770_pfp.bin");
  58. MODULE_FIRMWARE("radeon/RV770_me.bin");
  59. MODULE_FIRMWARE("radeon/RV730_pfp.bin");
  60. MODULE_FIRMWARE("radeon/RV730_me.bin");
  61. MODULE_FIRMWARE("radeon/RV710_pfp.bin");
  62. MODULE_FIRMWARE("radeon/RV710_me.bin");
  63. int r600_debugfs_mc_info_init(struct radeon_device *rdev);
  64. /* This files gather functions specifics to:
  65. * r600,rv610,rv630,rv620,rv635,rv670
  66. *
  67. * Some of these functions might be used by newer ASICs.
  68. */
  69. int r600_mc_wait_for_idle(struct radeon_device *rdev);
  70. void r600_gpu_init(struct radeon_device *rdev);
  71. void r600_fini(struct radeon_device *rdev);
  72. /*
  73. * R600 PCIE GART
  74. */
  75. int r600_gart_clear_page(struct radeon_device *rdev, int i)
  76. {
  77. void __iomem *ptr = (void *)rdev->gart.table.vram.ptr;
  78. u64 pte;
  79. if (i < 0 || i > rdev->gart.num_gpu_pages)
  80. return -EINVAL;
  81. pte = 0;
  82. writeq(pte, ((void __iomem *)ptr) + (i * 8));
  83. return 0;
  84. }
  85. void r600_pcie_gart_tlb_flush(struct radeon_device *rdev)
  86. {
  87. unsigned i;
  88. u32 tmp;
  89. WREG32(VM_CONTEXT0_INVALIDATION_LOW_ADDR, rdev->mc.gtt_start >> 12);
  90. WREG32(VM_CONTEXT0_INVALIDATION_HIGH_ADDR, (rdev->mc.gtt_end - 1) >> 12);
  91. WREG32(VM_CONTEXT0_REQUEST_RESPONSE, REQUEST_TYPE(1));
  92. for (i = 0; i < rdev->usec_timeout; i++) {
  93. /* read MC_STATUS */
  94. tmp = RREG32(VM_CONTEXT0_REQUEST_RESPONSE);
  95. tmp = (tmp & RESPONSE_TYPE_MASK) >> RESPONSE_TYPE_SHIFT;
  96. if (tmp == 2) {
  97. printk(KERN_WARNING "[drm] r600 flush TLB failed\n");
  98. return;
  99. }
  100. if (tmp) {
  101. return;
  102. }
  103. udelay(1);
  104. }
  105. }
  106. int r600_pcie_gart_init(struct radeon_device *rdev)
  107. {
  108. int r;
  109. if (rdev->gart.table.vram.robj) {
  110. WARN(1, "R600 PCIE GART already initialized.\n");
  111. return 0;
  112. }
  113. /* Initialize common gart structure */
  114. r = radeon_gart_init(rdev);
  115. if (r)
  116. return r;
  117. rdev->gart.table_size = rdev->gart.num_gpu_pages * 8;
  118. return radeon_gart_table_vram_alloc(rdev);
  119. }
  120. int r600_pcie_gart_enable(struct radeon_device *rdev)
  121. {
  122. u32 tmp;
  123. int r, i;
  124. if (rdev->gart.table.vram.robj == NULL) {
  125. dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
  126. return -EINVAL;
  127. }
  128. r = radeon_gart_table_vram_pin(rdev);
  129. if (r)
  130. return r;
  131. /* Setup L2 cache */
  132. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  133. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  134. EFFECTIVE_L2_QUEUE_SIZE(7));
  135. WREG32(VM_L2_CNTL2, 0);
  136. WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
  137. /* Setup TLB control */
  138. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  139. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  140. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
  141. ENABLE_WAIT_L2_QUERY;
  142. WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
  143. WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
  144. WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp | ENABLE_L1_STRICT_ORDERING);
  145. WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
  146. WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
  147. WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
  148. WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
  149. WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
  150. WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
  151. WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
  152. WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
  153. WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
  154. WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
  155. WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
  156. WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR, rdev->mc.gtt_start >> 12);
  157. WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR, (rdev->mc.gtt_end - 1) >> 12);
  158. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, rdev->gart.table_addr >> 12);
  159. WREG32(VM_CONTEXT0_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
  160. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT);
  161. WREG32(VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
  162. (u32)(rdev->dummy_page.addr >> 12));
  163. for (i = 1; i < 7; i++)
  164. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  165. r600_pcie_gart_tlb_flush(rdev);
  166. rdev->gart.ready = true;
  167. return 0;
  168. }
  169. void r600_pcie_gart_disable(struct radeon_device *rdev)
  170. {
  171. u32 tmp;
  172. int i;
  173. /* Disable all tables */
  174. for (i = 0; i < 7; i++)
  175. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  176. /* Disable L2 cache */
  177. WREG32(VM_L2_CNTL, ENABLE_L2_FRAGMENT_PROCESSING |
  178. EFFECTIVE_L2_QUEUE_SIZE(7));
  179. WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
  180. /* Setup L1 TLB control */
  181. tmp = EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
  182. ENABLE_WAIT_L2_QUERY;
  183. WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
  184. WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
  185. WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
  186. WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
  187. WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
  188. WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
  189. WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
  190. WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
  191. WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp);
  192. WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp);
  193. WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
  194. WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
  195. WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp);
  196. WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
  197. if (rdev->gart.table.vram.robj) {
  198. radeon_object_kunmap(rdev->gart.table.vram.robj);
  199. radeon_object_unpin(rdev->gart.table.vram.robj);
  200. }
  201. }
  202. void r600_pcie_gart_fini(struct radeon_device *rdev)
  203. {
  204. r600_pcie_gart_disable(rdev);
  205. radeon_gart_table_vram_free(rdev);
  206. radeon_gart_fini(rdev);
  207. }
  208. int r600_mc_wait_for_idle(struct radeon_device *rdev)
  209. {
  210. unsigned i;
  211. u32 tmp;
  212. for (i = 0; i < rdev->usec_timeout; i++) {
  213. /* read MC_STATUS */
  214. tmp = RREG32(R_000E50_SRBM_STATUS) & 0x3F00;
  215. if (!tmp)
  216. return 0;
  217. udelay(1);
  218. }
  219. return -1;
  220. }
  221. static void r600_mc_resume(struct radeon_device *rdev)
  222. {
  223. u32 d1vga_control, d2vga_control;
  224. u32 vga_render_control, vga_hdp_control;
  225. u32 d1crtc_control, d2crtc_control;
  226. u32 new_d1grph_primary, new_d1grph_secondary;
  227. u32 new_d2grph_primary, new_d2grph_secondary;
  228. u64 old_vram_start;
  229. u32 tmp;
  230. int i, j;
  231. /* Initialize HDP */
  232. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  233. WREG32((0x2c14 + j), 0x00000000);
  234. WREG32((0x2c18 + j), 0x00000000);
  235. WREG32((0x2c1c + j), 0x00000000);
  236. WREG32((0x2c20 + j), 0x00000000);
  237. WREG32((0x2c24 + j), 0x00000000);
  238. }
  239. WREG32(HDP_REG_COHERENCY_FLUSH_CNTL, 0);
  240. d1vga_control = RREG32(D1VGA_CONTROL);
  241. d2vga_control = RREG32(D2VGA_CONTROL);
  242. vga_render_control = RREG32(VGA_RENDER_CONTROL);
  243. vga_hdp_control = RREG32(VGA_HDP_CONTROL);
  244. d1crtc_control = RREG32(D1CRTC_CONTROL);
  245. d2crtc_control = RREG32(D2CRTC_CONTROL);
  246. old_vram_start = (u64)(RREG32(MC_VM_FB_LOCATION) & 0xFFFF) << 24;
  247. new_d1grph_primary = RREG32(D1GRPH_PRIMARY_SURFACE_ADDRESS);
  248. new_d1grph_secondary = RREG32(D1GRPH_SECONDARY_SURFACE_ADDRESS);
  249. new_d1grph_primary += rdev->mc.vram_start - old_vram_start;
  250. new_d1grph_secondary += rdev->mc.vram_start - old_vram_start;
  251. new_d2grph_primary = RREG32(D2GRPH_PRIMARY_SURFACE_ADDRESS);
  252. new_d2grph_secondary = RREG32(D2GRPH_SECONDARY_SURFACE_ADDRESS);
  253. new_d2grph_primary += rdev->mc.vram_start - old_vram_start;
  254. new_d2grph_secondary += rdev->mc.vram_start - old_vram_start;
  255. /* Stop all video */
  256. WREG32(D1VGA_CONTROL, 0);
  257. WREG32(D2VGA_CONTROL, 0);
  258. WREG32(VGA_RENDER_CONTROL, 0);
  259. WREG32(D1CRTC_UPDATE_LOCK, 1);
  260. WREG32(D2CRTC_UPDATE_LOCK, 1);
  261. WREG32(D1CRTC_CONTROL, 0);
  262. WREG32(D2CRTC_CONTROL, 0);
  263. WREG32(D1CRTC_UPDATE_LOCK, 0);
  264. WREG32(D2CRTC_UPDATE_LOCK, 0);
  265. mdelay(1);
  266. if (r600_mc_wait_for_idle(rdev)) {
  267. printk(KERN_WARNING "[drm] MC not idle !\n");
  268. }
  269. /* Lockout access through VGA aperture*/
  270. WREG32(VGA_HDP_CONTROL, VGA_MEMORY_DISABLE);
  271. /* Update configuration */
  272. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR, rdev->mc.vram_start >> 12);
  273. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR, (rdev->mc.vram_end - 1) >> 12);
  274. WREG32(MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR, 0);
  275. tmp = (((rdev->mc.vram_end - 1) >> 24) & 0xFFFF) << 16;
  276. tmp |= ((rdev->mc.vram_start >> 24) & 0xFFFF);
  277. WREG32(MC_VM_FB_LOCATION, tmp);
  278. WREG32(HDP_NONSURFACE_BASE, (rdev->mc.vram_start >> 8));
  279. WREG32(HDP_NONSURFACE_INFO, (2 << 7));
  280. WREG32(HDP_NONSURFACE_SIZE, (rdev->mc.mc_vram_size - 1) | 0x3FF);
  281. if (rdev->flags & RADEON_IS_AGP) {
  282. WREG32(MC_VM_AGP_TOP, (rdev->mc.gtt_end - 1) >> 16);
  283. WREG32(MC_VM_AGP_BOT, rdev->mc.gtt_start >> 16);
  284. WREG32(MC_VM_AGP_BASE, rdev->mc.agp_base >> 22);
  285. } else {
  286. WREG32(MC_VM_AGP_BASE, 0);
  287. WREG32(MC_VM_AGP_TOP, 0x0FFFFFFF);
  288. WREG32(MC_VM_AGP_BOT, 0x0FFFFFFF);
  289. }
  290. WREG32(D1GRPH_PRIMARY_SURFACE_ADDRESS, new_d1grph_primary);
  291. WREG32(D1GRPH_SECONDARY_SURFACE_ADDRESS, new_d1grph_secondary);
  292. WREG32(D2GRPH_PRIMARY_SURFACE_ADDRESS, new_d2grph_primary);
  293. WREG32(D2GRPH_SECONDARY_SURFACE_ADDRESS, new_d2grph_secondary);
  294. WREG32(VGA_MEMORY_BASE_ADDRESS, rdev->mc.vram_start);
  295. /* Unlock host access */
  296. WREG32(VGA_HDP_CONTROL, vga_hdp_control);
  297. mdelay(1);
  298. if (r600_mc_wait_for_idle(rdev)) {
  299. printk(KERN_WARNING "[drm] MC not idle !\n");
  300. }
  301. /* Restore video state */
  302. WREG32(D1CRTC_UPDATE_LOCK, 1);
  303. WREG32(D2CRTC_UPDATE_LOCK, 1);
  304. WREG32(D1CRTC_CONTROL, d1crtc_control);
  305. WREG32(D2CRTC_CONTROL, d2crtc_control);
  306. WREG32(D1CRTC_UPDATE_LOCK, 0);
  307. WREG32(D2CRTC_UPDATE_LOCK, 0);
  308. WREG32(D1VGA_CONTROL, d1vga_control);
  309. WREG32(D2VGA_CONTROL, d2vga_control);
  310. WREG32(VGA_RENDER_CONTROL, vga_render_control);
  311. /* we need to own VRAM, so turn off the VGA renderer here
  312. * to stop it overwriting our objects */
  313. radeon_avivo_vga_render_disable(rdev);
  314. }
  315. int r600_mc_init(struct radeon_device *rdev)
  316. {
  317. fixed20_12 a;
  318. u32 tmp;
  319. int chansize;
  320. int r;
  321. /* Get VRAM informations */
  322. rdev->mc.vram_width = 128;
  323. rdev->mc.vram_is_ddr = true;
  324. tmp = RREG32(RAMCFG);
  325. if (tmp & CHANSIZE_OVERRIDE) {
  326. chansize = 16;
  327. } else if (tmp & CHANSIZE_MASK) {
  328. chansize = 64;
  329. } else {
  330. chansize = 32;
  331. }
  332. if (rdev->family == CHIP_R600) {
  333. rdev->mc.vram_width = 8 * chansize;
  334. } else if (rdev->family == CHIP_RV670) {
  335. rdev->mc.vram_width = 4 * chansize;
  336. } else if ((rdev->family == CHIP_RV610) ||
  337. (rdev->family == CHIP_RV620)) {
  338. rdev->mc.vram_width = chansize;
  339. } else if ((rdev->family == CHIP_RV630) ||
  340. (rdev->family == CHIP_RV635)) {
  341. rdev->mc.vram_width = 2 * chansize;
  342. }
  343. /* Could aper size report 0 ? */
  344. rdev->mc.aper_base = drm_get_resource_start(rdev->ddev, 0);
  345. rdev->mc.aper_size = drm_get_resource_len(rdev->ddev, 0);
  346. /* Setup GPU memory space */
  347. rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE);
  348. rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE);
  349. if (rdev->mc.mc_vram_size > rdev->mc.aper_size)
  350. rdev->mc.mc_vram_size = rdev->mc.aper_size;
  351. if (rdev->mc.real_vram_size > rdev->mc.aper_size)
  352. rdev->mc.real_vram_size = rdev->mc.aper_size;
  353. if (rdev->flags & RADEON_IS_AGP) {
  354. r = radeon_agp_init(rdev);
  355. if (r)
  356. return r;
  357. /* gtt_size is setup by radeon_agp_init */
  358. rdev->mc.gtt_location = rdev->mc.agp_base;
  359. tmp = 0xFFFFFFFFUL - rdev->mc.agp_base - rdev->mc.gtt_size;
  360. /* Try to put vram before or after AGP because we
  361. * we want SYSTEM_APERTURE to cover both VRAM and
  362. * AGP so that GPU can catch out of VRAM/AGP access
  363. */
  364. if (rdev->mc.gtt_location > rdev->mc.mc_vram_size) {
  365. /* Enought place before */
  366. rdev->mc.vram_location = rdev->mc.gtt_location -
  367. rdev->mc.mc_vram_size;
  368. } else if (tmp > rdev->mc.mc_vram_size) {
  369. /* Enought place after */
  370. rdev->mc.vram_location = rdev->mc.gtt_location +
  371. rdev->mc.gtt_size;
  372. } else {
  373. /* Try to setup VRAM then AGP might not
  374. * not work on some card
  375. */
  376. rdev->mc.vram_location = 0x00000000UL;
  377. rdev->mc.gtt_location = rdev->mc.mc_vram_size;
  378. }
  379. } else {
  380. if (rdev->family == CHIP_RS780 || rdev->family == CHIP_RS880) {
  381. rdev->mc.vram_location = (RREG32(MC_VM_FB_LOCATION) &
  382. 0xFFFF) << 24;
  383. rdev->mc.gtt_size = radeon_gart_size * 1024 * 1024;
  384. tmp = rdev->mc.vram_location + rdev->mc.mc_vram_size;
  385. if ((0xFFFFFFFFUL - tmp) >= rdev->mc.gtt_size) {
  386. /* Enough place after vram */
  387. rdev->mc.gtt_location = tmp;
  388. } else if (rdev->mc.vram_location >= rdev->mc.gtt_size) {
  389. /* Enough place before vram */
  390. rdev->mc.gtt_location = 0;
  391. } else {
  392. /* Not enough place after or before shrink
  393. * gart size
  394. */
  395. if (rdev->mc.vram_location > (0xFFFFFFFFUL - tmp)) {
  396. rdev->mc.gtt_location = 0;
  397. rdev->mc.gtt_size = rdev->mc.vram_location;
  398. } else {
  399. rdev->mc.gtt_location = tmp;
  400. rdev->mc.gtt_size = 0xFFFFFFFFUL - tmp;
  401. }
  402. }
  403. rdev->mc.gtt_location = rdev->mc.mc_vram_size;
  404. } else {
  405. rdev->mc.vram_location = 0x00000000UL;
  406. rdev->mc.gtt_location = rdev->mc.mc_vram_size;
  407. rdev->mc.gtt_size = radeon_gart_size * 1024 * 1024;
  408. }
  409. }
  410. rdev->mc.vram_start = rdev->mc.vram_location;
  411. rdev->mc.vram_end = rdev->mc.vram_location + rdev->mc.mc_vram_size;
  412. rdev->mc.gtt_start = rdev->mc.gtt_location;
  413. rdev->mc.gtt_end = rdev->mc.gtt_location + rdev->mc.gtt_size;
  414. /* FIXME: we should enforce default clock in case GPU is not in
  415. * default setup
  416. */
  417. a.full = rfixed_const(100);
  418. rdev->pm.sclk.full = rfixed_const(rdev->clock.default_sclk);
  419. rdev->pm.sclk.full = rfixed_div(rdev->pm.sclk, a);
  420. return 0;
  421. }
  422. /* We doesn't check that the GPU really needs a reset we simply do the
  423. * reset, it's up to the caller to determine if the GPU needs one. We
  424. * might add an helper function to check that.
  425. */
  426. int r600_gpu_soft_reset(struct radeon_device *rdev)
  427. {
  428. u32 grbm_busy_mask = S_008010_VC_BUSY(1) | S_008010_VGT_BUSY_NO_DMA(1) |
  429. S_008010_VGT_BUSY(1) | S_008010_TA03_BUSY(1) |
  430. S_008010_TC_BUSY(1) | S_008010_SX_BUSY(1) |
  431. S_008010_SH_BUSY(1) | S_008010_SPI03_BUSY(1) |
  432. S_008010_SMX_BUSY(1) | S_008010_SC_BUSY(1) |
  433. S_008010_PA_BUSY(1) | S_008010_DB03_BUSY(1) |
  434. S_008010_CR_BUSY(1) | S_008010_CB03_BUSY(1) |
  435. S_008010_GUI_ACTIVE(1);
  436. u32 grbm2_busy_mask = S_008014_SPI0_BUSY(1) | S_008014_SPI1_BUSY(1) |
  437. S_008014_SPI2_BUSY(1) | S_008014_SPI3_BUSY(1) |
  438. S_008014_TA0_BUSY(1) | S_008014_TA1_BUSY(1) |
  439. S_008014_TA2_BUSY(1) | S_008014_TA3_BUSY(1) |
  440. S_008014_DB0_BUSY(1) | S_008014_DB1_BUSY(1) |
  441. S_008014_DB2_BUSY(1) | S_008014_DB3_BUSY(1) |
  442. S_008014_CB0_BUSY(1) | S_008014_CB1_BUSY(1) |
  443. S_008014_CB2_BUSY(1) | S_008014_CB3_BUSY(1);
  444. u32 srbm_reset = 0;
  445. /* Disable CP parsing/prefetching */
  446. WREG32(R_0086D8_CP_ME_CNTL, S_0086D8_CP_ME_HALT(0xff));
  447. /* Check if any of the rendering block is busy and reset it */
  448. if ((RREG32(R_008010_GRBM_STATUS) & grbm_busy_mask) ||
  449. (RREG32(R_008014_GRBM_STATUS2) & grbm2_busy_mask)) {
  450. WREG32(R_008020_GRBM_SOFT_RESET, S_008020_SOFT_RESET_CR(1) |
  451. S_008020_SOFT_RESET_DB(1) |
  452. S_008020_SOFT_RESET_CB(1) |
  453. S_008020_SOFT_RESET_PA(1) |
  454. S_008020_SOFT_RESET_SC(1) |
  455. S_008020_SOFT_RESET_SMX(1) |
  456. S_008020_SOFT_RESET_SPI(1) |
  457. S_008020_SOFT_RESET_SX(1) |
  458. S_008020_SOFT_RESET_SH(1) |
  459. S_008020_SOFT_RESET_TC(1) |
  460. S_008020_SOFT_RESET_TA(1) |
  461. S_008020_SOFT_RESET_VC(1) |
  462. S_008020_SOFT_RESET_VGT(1));
  463. (void)RREG32(R_008020_GRBM_SOFT_RESET);
  464. udelay(50);
  465. WREG32(R_008020_GRBM_SOFT_RESET, 0);
  466. (void)RREG32(R_008020_GRBM_SOFT_RESET);
  467. }
  468. /* Reset CP (we always reset CP) */
  469. WREG32(R_008020_GRBM_SOFT_RESET, S_008020_SOFT_RESET_CP(1));
  470. (void)RREG32(R_008020_GRBM_SOFT_RESET);
  471. udelay(50);
  472. WREG32(R_008020_GRBM_SOFT_RESET, 0);
  473. (void)RREG32(R_008020_GRBM_SOFT_RESET);
  474. /* Reset others GPU block if necessary */
  475. if (G_000E50_RLC_BUSY(RREG32(R_000E50_SRBM_STATUS)))
  476. srbm_reset |= S_000E60_SOFT_RESET_RLC(1);
  477. if (G_000E50_GRBM_RQ_PENDING(RREG32(R_000E50_SRBM_STATUS)))
  478. srbm_reset |= S_000E60_SOFT_RESET_GRBM(1);
  479. if (G_000E50_HI_RQ_PENDING(RREG32(R_000E50_SRBM_STATUS)))
  480. srbm_reset |= S_000E60_SOFT_RESET_IH(1);
  481. if (G_000E50_VMC_BUSY(RREG32(R_000E50_SRBM_STATUS)))
  482. srbm_reset |= S_000E60_SOFT_RESET_VMC(1);
  483. if (G_000E50_MCB_BUSY(RREG32(R_000E50_SRBM_STATUS)))
  484. srbm_reset |= S_000E60_SOFT_RESET_MC(1);
  485. if (G_000E50_MCDZ_BUSY(RREG32(R_000E50_SRBM_STATUS)))
  486. srbm_reset |= S_000E60_SOFT_RESET_MC(1);
  487. if (G_000E50_MCDY_BUSY(RREG32(R_000E50_SRBM_STATUS)))
  488. srbm_reset |= S_000E60_SOFT_RESET_MC(1);
  489. if (G_000E50_MCDX_BUSY(RREG32(R_000E50_SRBM_STATUS)))
  490. srbm_reset |= S_000E60_SOFT_RESET_MC(1);
  491. if (G_000E50_MCDW_BUSY(RREG32(R_000E50_SRBM_STATUS)))
  492. srbm_reset |= S_000E60_SOFT_RESET_MC(1);
  493. if (G_000E50_RLC_BUSY(RREG32(R_000E50_SRBM_STATUS)))
  494. srbm_reset |= S_000E60_SOFT_RESET_RLC(1);
  495. if (G_000E50_SEM_BUSY(RREG32(R_000E50_SRBM_STATUS)))
  496. srbm_reset |= S_000E60_SOFT_RESET_SEM(1);
  497. WREG32(R_000E60_SRBM_SOFT_RESET, srbm_reset);
  498. (void)RREG32(R_000E60_SRBM_SOFT_RESET);
  499. udelay(50);
  500. WREG32(R_000E60_SRBM_SOFT_RESET, 0);
  501. (void)RREG32(R_000E60_SRBM_SOFT_RESET);
  502. /* Wait a little for things to settle down */
  503. udelay(50);
  504. return 0;
  505. }
  506. int r600_gpu_reset(struct radeon_device *rdev)
  507. {
  508. return r600_gpu_soft_reset(rdev);
  509. }
  510. static u32 r600_get_tile_pipe_to_backend_map(u32 num_tile_pipes,
  511. u32 num_backends,
  512. u32 backend_disable_mask)
  513. {
  514. u32 backend_map = 0;
  515. u32 enabled_backends_mask;
  516. u32 enabled_backends_count;
  517. u32 cur_pipe;
  518. u32 swizzle_pipe[R6XX_MAX_PIPES];
  519. u32 cur_backend;
  520. u32 i;
  521. if (num_tile_pipes > R6XX_MAX_PIPES)
  522. num_tile_pipes = R6XX_MAX_PIPES;
  523. if (num_tile_pipes < 1)
  524. num_tile_pipes = 1;
  525. if (num_backends > R6XX_MAX_BACKENDS)
  526. num_backends = R6XX_MAX_BACKENDS;
  527. if (num_backends < 1)
  528. num_backends = 1;
  529. enabled_backends_mask = 0;
  530. enabled_backends_count = 0;
  531. for (i = 0; i < R6XX_MAX_BACKENDS; ++i) {
  532. if (((backend_disable_mask >> i) & 1) == 0) {
  533. enabled_backends_mask |= (1 << i);
  534. ++enabled_backends_count;
  535. }
  536. if (enabled_backends_count == num_backends)
  537. break;
  538. }
  539. if (enabled_backends_count == 0) {
  540. enabled_backends_mask = 1;
  541. enabled_backends_count = 1;
  542. }
  543. if (enabled_backends_count != num_backends)
  544. num_backends = enabled_backends_count;
  545. memset((uint8_t *)&swizzle_pipe[0], 0, sizeof(u32) * R6XX_MAX_PIPES);
  546. switch (num_tile_pipes) {
  547. case 1:
  548. swizzle_pipe[0] = 0;
  549. break;
  550. case 2:
  551. swizzle_pipe[0] = 0;
  552. swizzle_pipe[1] = 1;
  553. break;
  554. case 3:
  555. swizzle_pipe[0] = 0;
  556. swizzle_pipe[1] = 1;
  557. swizzle_pipe[2] = 2;
  558. break;
  559. case 4:
  560. swizzle_pipe[0] = 0;
  561. swizzle_pipe[1] = 1;
  562. swizzle_pipe[2] = 2;
  563. swizzle_pipe[3] = 3;
  564. break;
  565. case 5:
  566. swizzle_pipe[0] = 0;
  567. swizzle_pipe[1] = 1;
  568. swizzle_pipe[2] = 2;
  569. swizzle_pipe[3] = 3;
  570. swizzle_pipe[4] = 4;
  571. break;
  572. case 6:
  573. swizzle_pipe[0] = 0;
  574. swizzle_pipe[1] = 2;
  575. swizzle_pipe[2] = 4;
  576. swizzle_pipe[3] = 5;
  577. swizzle_pipe[4] = 1;
  578. swizzle_pipe[5] = 3;
  579. break;
  580. case 7:
  581. swizzle_pipe[0] = 0;
  582. swizzle_pipe[1] = 2;
  583. swizzle_pipe[2] = 4;
  584. swizzle_pipe[3] = 6;
  585. swizzle_pipe[4] = 1;
  586. swizzle_pipe[5] = 3;
  587. swizzle_pipe[6] = 5;
  588. break;
  589. case 8:
  590. swizzle_pipe[0] = 0;
  591. swizzle_pipe[1] = 2;
  592. swizzle_pipe[2] = 4;
  593. swizzle_pipe[3] = 6;
  594. swizzle_pipe[4] = 1;
  595. swizzle_pipe[5] = 3;
  596. swizzle_pipe[6] = 5;
  597. swizzle_pipe[7] = 7;
  598. break;
  599. }
  600. cur_backend = 0;
  601. for (cur_pipe = 0; cur_pipe < num_tile_pipes; ++cur_pipe) {
  602. while (((1 << cur_backend) & enabled_backends_mask) == 0)
  603. cur_backend = (cur_backend + 1) % R6XX_MAX_BACKENDS;
  604. backend_map |= (u32)(((cur_backend & 3) << (swizzle_pipe[cur_pipe] * 2)));
  605. cur_backend = (cur_backend + 1) % R6XX_MAX_BACKENDS;
  606. }
  607. return backend_map;
  608. }
  609. int r600_count_pipe_bits(uint32_t val)
  610. {
  611. int i, ret = 0;
  612. for (i = 0; i < 32; i++) {
  613. ret += val & 1;
  614. val >>= 1;
  615. }
  616. return ret;
  617. }
  618. void r600_gpu_init(struct radeon_device *rdev)
  619. {
  620. u32 tiling_config;
  621. u32 ramcfg;
  622. u32 tmp;
  623. int i, j;
  624. u32 sq_config;
  625. u32 sq_gpr_resource_mgmt_1 = 0;
  626. u32 sq_gpr_resource_mgmt_2 = 0;
  627. u32 sq_thread_resource_mgmt = 0;
  628. u32 sq_stack_resource_mgmt_1 = 0;
  629. u32 sq_stack_resource_mgmt_2 = 0;
  630. /* FIXME: implement */
  631. switch (rdev->family) {
  632. case CHIP_R600:
  633. rdev->config.r600.max_pipes = 4;
  634. rdev->config.r600.max_tile_pipes = 8;
  635. rdev->config.r600.max_simds = 4;
  636. rdev->config.r600.max_backends = 4;
  637. rdev->config.r600.max_gprs = 256;
  638. rdev->config.r600.max_threads = 192;
  639. rdev->config.r600.max_stack_entries = 256;
  640. rdev->config.r600.max_hw_contexts = 8;
  641. rdev->config.r600.max_gs_threads = 16;
  642. rdev->config.r600.sx_max_export_size = 128;
  643. rdev->config.r600.sx_max_export_pos_size = 16;
  644. rdev->config.r600.sx_max_export_smx_size = 128;
  645. rdev->config.r600.sq_num_cf_insts = 2;
  646. break;
  647. case CHIP_RV630:
  648. case CHIP_RV635:
  649. rdev->config.r600.max_pipes = 2;
  650. rdev->config.r600.max_tile_pipes = 2;
  651. rdev->config.r600.max_simds = 3;
  652. rdev->config.r600.max_backends = 1;
  653. rdev->config.r600.max_gprs = 128;
  654. rdev->config.r600.max_threads = 192;
  655. rdev->config.r600.max_stack_entries = 128;
  656. rdev->config.r600.max_hw_contexts = 8;
  657. rdev->config.r600.max_gs_threads = 4;
  658. rdev->config.r600.sx_max_export_size = 128;
  659. rdev->config.r600.sx_max_export_pos_size = 16;
  660. rdev->config.r600.sx_max_export_smx_size = 128;
  661. rdev->config.r600.sq_num_cf_insts = 2;
  662. break;
  663. case CHIP_RV610:
  664. case CHIP_RV620:
  665. case CHIP_RS780:
  666. case CHIP_RS880:
  667. rdev->config.r600.max_pipes = 1;
  668. rdev->config.r600.max_tile_pipes = 1;
  669. rdev->config.r600.max_simds = 2;
  670. rdev->config.r600.max_backends = 1;
  671. rdev->config.r600.max_gprs = 128;
  672. rdev->config.r600.max_threads = 192;
  673. rdev->config.r600.max_stack_entries = 128;
  674. rdev->config.r600.max_hw_contexts = 4;
  675. rdev->config.r600.max_gs_threads = 4;
  676. rdev->config.r600.sx_max_export_size = 128;
  677. rdev->config.r600.sx_max_export_pos_size = 16;
  678. rdev->config.r600.sx_max_export_smx_size = 128;
  679. rdev->config.r600.sq_num_cf_insts = 1;
  680. break;
  681. case CHIP_RV670:
  682. rdev->config.r600.max_pipes = 4;
  683. rdev->config.r600.max_tile_pipes = 4;
  684. rdev->config.r600.max_simds = 4;
  685. rdev->config.r600.max_backends = 4;
  686. rdev->config.r600.max_gprs = 192;
  687. rdev->config.r600.max_threads = 192;
  688. rdev->config.r600.max_stack_entries = 256;
  689. rdev->config.r600.max_hw_contexts = 8;
  690. rdev->config.r600.max_gs_threads = 16;
  691. rdev->config.r600.sx_max_export_size = 128;
  692. rdev->config.r600.sx_max_export_pos_size = 16;
  693. rdev->config.r600.sx_max_export_smx_size = 128;
  694. rdev->config.r600.sq_num_cf_insts = 2;
  695. break;
  696. default:
  697. break;
  698. }
  699. /* Initialize HDP */
  700. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  701. WREG32((0x2c14 + j), 0x00000000);
  702. WREG32((0x2c18 + j), 0x00000000);
  703. WREG32((0x2c1c + j), 0x00000000);
  704. WREG32((0x2c20 + j), 0x00000000);
  705. WREG32((0x2c24 + j), 0x00000000);
  706. }
  707. WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff));
  708. /* Setup tiling */
  709. tiling_config = 0;
  710. ramcfg = RREG32(RAMCFG);
  711. switch (rdev->config.r600.max_tile_pipes) {
  712. case 1:
  713. tiling_config |= PIPE_TILING(0);
  714. break;
  715. case 2:
  716. tiling_config |= PIPE_TILING(1);
  717. break;
  718. case 4:
  719. tiling_config |= PIPE_TILING(2);
  720. break;
  721. case 8:
  722. tiling_config |= PIPE_TILING(3);
  723. break;
  724. default:
  725. break;
  726. }
  727. tiling_config |= BANK_TILING((ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT);
  728. tiling_config |= GROUP_SIZE(0);
  729. tmp = (ramcfg & NOOFROWS_MASK) >> NOOFROWS_SHIFT;
  730. if (tmp > 3) {
  731. tiling_config |= ROW_TILING(3);
  732. tiling_config |= SAMPLE_SPLIT(3);
  733. } else {
  734. tiling_config |= ROW_TILING(tmp);
  735. tiling_config |= SAMPLE_SPLIT(tmp);
  736. }
  737. tiling_config |= BANK_SWAPS(1);
  738. tmp = r600_get_tile_pipe_to_backend_map(rdev->config.r600.max_tile_pipes,
  739. rdev->config.r600.max_backends,
  740. (0xff << rdev->config.r600.max_backends) & 0xff);
  741. tiling_config |= BACKEND_MAP(tmp);
  742. WREG32(GB_TILING_CONFIG, tiling_config);
  743. WREG32(DCP_TILING_CONFIG, tiling_config & 0xffff);
  744. WREG32(HDP_TILING_CONFIG, tiling_config & 0xffff);
  745. tmp = BACKEND_DISABLE((R6XX_MAX_BACKENDS_MASK << rdev->config.r600.max_backends) & R6XX_MAX_BACKENDS_MASK);
  746. WREG32(CC_RB_BACKEND_DISABLE, tmp);
  747. /* Setup pipes */
  748. tmp = INACTIVE_QD_PIPES((R6XX_MAX_PIPES_MASK << rdev->config.r600.max_pipes) & R6XX_MAX_PIPES_MASK);
  749. tmp |= INACTIVE_SIMDS((R6XX_MAX_SIMDS_MASK << rdev->config.r600.max_simds) & R6XX_MAX_SIMDS_MASK);
  750. WREG32(CC_GC_SHADER_PIPE_CONFIG, tmp);
  751. WREG32(GC_USER_SHADER_PIPE_CONFIG, tmp);
  752. tmp = R6XX_MAX_BACKENDS - r600_count_pipe_bits(tmp & INACTIVE_QD_PIPES_MASK);
  753. WREG32(VGT_OUT_DEALLOC_CNTL, (tmp * 4) & DEALLOC_DIST_MASK);
  754. WREG32(VGT_VERTEX_REUSE_BLOCK_CNTL, ((tmp * 4) - 2) & VTX_REUSE_DEPTH_MASK);
  755. /* Setup some CP states */
  756. WREG32(CP_QUEUE_THRESHOLDS, (ROQ_IB1_START(0x16) | ROQ_IB2_START(0x2b)));
  757. WREG32(CP_MEQ_THRESHOLDS, (MEQ_END(0x40) | ROQ_END(0x40)));
  758. WREG32(TA_CNTL_AUX, (DISABLE_CUBE_ANISO | SYNC_GRADIENT |
  759. SYNC_WALKER | SYNC_ALIGNER));
  760. /* Setup various GPU states */
  761. if (rdev->family == CHIP_RV670)
  762. WREG32(ARB_GDEC_RD_CNTL, 0x00000021);
  763. tmp = RREG32(SX_DEBUG_1);
  764. tmp |= SMX_EVENT_RELEASE;
  765. if ((rdev->family > CHIP_R600))
  766. tmp |= ENABLE_NEW_SMX_ADDRESS;
  767. WREG32(SX_DEBUG_1, tmp);
  768. if (((rdev->family) == CHIP_R600) ||
  769. ((rdev->family) == CHIP_RV630) ||
  770. ((rdev->family) == CHIP_RV610) ||
  771. ((rdev->family) == CHIP_RV620) ||
  772. ((rdev->family) == CHIP_RS780)) {
  773. WREG32(DB_DEBUG, PREZ_MUST_WAIT_FOR_POSTZ_DONE);
  774. } else {
  775. WREG32(DB_DEBUG, 0);
  776. }
  777. WREG32(DB_WATERMARKS, (DEPTH_FREE(4) | DEPTH_CACHELINE_FREE(16) |
  778. DEPTH_FLUSH(16) | DEPTH_PENDING_FREE(4)));
  779. WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
  780. WREG32(VGT_NUM_INSTANCES, 0);
  781. WREG32(SPI_CONFIG_CNTL, GPR_WRITE_PRIORITY(0));
  782. WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(0));
  783. tmp = RREG32(SQ_MS_FIFO_SIZES);
  784. if (((rdev->family) == CHIP_RV610) ||
  785. ((rdev->family) == CHIP_RV620) ||
  786. ((rdev->family) == CHIP_RS780)) {
  787. tmp = (CACHE_FIFO_SIZE(0xa) |
  788. FETCH_FIFO_HIWATER(0xa) |
  789. DONE_FIFO_HIWATER(0xe0) |
  790. ALU_UPDATE_FIFO_HIWATER(0x8));
  791. } else if (((rdev->family) == CHIP_R600) ||
  792. ((rdev->family) == CHIP_RV630)) {
  793. tmp &= ~DONE_FIFO_HIWATER(0xff);
  794. tmp |= DONE_FIFO_HIWATER(0x4);
  795. }
  796. WREG32(SQ_MS_FIFO_SIZES, tmp);
  797. /* SQ_CONFIG, SQ_GPR_RESOURCE_MGMT, SQ_THREAD_RESOURCE_MGMT, SQ_STACK_RESOURCE_MGMT
  798. * should be adjusted as needed by the 2D/3D drivers. This just sets default values
  799. */
  800. sq_config = RREG32(SQ_CONFIG);
  801. sq_config &= ~(PS_PRIO(3) |
  802. VS_PRIO(3) |
  803. GS_PRIO(3) |
  804. ES_PRIO(3));
  805. sq_config |= (DX9_CONSTS |
  806. VC_ENABLE |
  807. PS_PRIO(0) |
  808. VS_PRIO(1) |
  809. GS_PRIO(2) |
  810. ES_PRIO(3));
  811. if ((rdev->family) == CHIP_R600) {
  812. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(124) |
  813. NUM_VS_GPRS(124) |
  814. NUM_CLAUSE_TEMP_GPRS(4));
  815. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(0) |
  816. NUM_ES_GPRS(0));
  817. sq_thread_resource_mgmt = (NUM_PS_THREADS(136) |
  818. NUM_VS_THREADS(48) |
  819. NUM_GS_THREADS(4) |
  820. NUM_ES_THREADS(4));
  821. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(128) |
  822. NUM_VS_STACK_ENTRIES(128));
  823. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(0) |
  824. NUM_ES_STACK_ENTRIES(0));
  825. } else if (((rdev->family) == CHIP_RV610) ||
  826. ((rdev->family) == CHIP_RV620) ||
  827. ((rdev->family) == CHIP_RS780)) {
  828. /* no vertex cache */
  829. sq_config &= ~VC_ENABLE;
  830. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
  831. NUM_VS_GPRS(44) |
  832. NUM_CLAUSE_TEMP_GPRS(2));
  833. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(17) |
  834. NUM_ES_GPRS(17));
  835. sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
  836. NUM_VS_THREADS(78) |
  837. NUM_GS_THREADS(4) |
  838. NUM_ES_THREADS(31));
  839. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(40) |
  840. NUM_VS_STACK_ENTRIES(40));
  841. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(32) |
  842. NUM_ES_STACK_ENTRIES(16));
  843. } else if (((rdev->family) == CHIP_RV630) ||
  844. ((rdev->family) == CHIP_RV635)) {
  845. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
  846. NUM_VS_GPRS(44) |
  847. NUM_CLAUSE_TEMP_GPRS(2));
  848. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(18) |
  849. NUM_ES_GPRS(18));
  850. sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
  851. NUM_VS_THREADS(78) |
  852. NUM_GS_THREADS(4) |
  853. NUM_ES_THREADS(31));
  854. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(40) |
  855. NUM_VS_STACK_ENTRIES(40));
  856. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(32) |
  857. NUM_ES_STACK_ENTRIES(16));
  858. } else if ((rdev->family) == CHIP_RV670) {
  859. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
  860. NUM_VS_GPRS(44) |
  861. NUM_CLAUSE_TEMP_GPRS(2));
  862. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(17) |
  863. NUM_ES_GPRS(17));
  864. sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
  865. NUM_VS_THREADS(78) |
  866. NUM_GS_THREADS(4) |
  867. NUM_ES_THREADS(31));
  868. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(64) |
  869. NUM_VS_STACK_ENTRIES(64));
  870. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(64) |
  871. NUM_ES_STACK_ENTRIES(64));
  872. }
  873. WREG32(SQ_CONFIG, sq_config);
  874. WREG32(SQ_GPR_RESOURCE_MGMT_1, sq_gpr_resource_mgmt_1);
  875. WREG32(SQ_GPR_RESOURCE_MGMT_2, sq_gpr_resource_mgmt_2);
  876. WREG32(SQ_THREAD_RESOURCE_MGMT, sq_thread_resource_mgmt);
  877. WREG32(SQ_STACK_RESOURCE_MGMT_1, sq_stack_resource_mgmt_1);
  878. WREG32(SQ_STACK_RESOURCE_MGMT_2, sq_stack_resource_mgmt_2);
  879. if (((rdev->family) == CHIP_RV610) ||
  880. ((rdev->family) == CHIP_RV620) ||
  881. ((rdev->family) == CHIP_RS780)) {
  882. WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(TC_ONLY));
  883. } else {
  884. WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(VC_AND_TC));
  885. }
  886. /* More default values. 2D/3D driver should adjust as needed */
  887. WREG32(PA_SC_AA_SAMPLE_LOCS_2S, (S0_X(0xc) | S0_Y(0x4) |
  888. S1_X(0x4) | S1_Y(0xc)));
  889. WREG32(PA_SC_AA_SAMPLE_LOCS_4S, (S0_X(0xe) | S0_Y(0xe) |
  890. S1_X(0x2) | S1_Y(0x2) |
  891. S2_X(0xa) | S2_Y(0x6) |
  892. S3_X(0x6) | S3_Y(0xa)));
  893. WREG32(PA_SC_AA_SAMPLE_LOCS_8S_WD0, (S0_X(0xe) | S0_Y(0xb) |
  894. S1_X(0x4) | S1_Y(0xc) |
  895. S2_X(0x1) | S2_Y(0x6) |
  896. S3_X(0xa) | S3_Y(0xe)));
  897. WREG32(PA_SC_AA_SAMPLE_LOCS_8S_WD1, (S4_X(0x6) | S4_Y(0x1) |
  898. S5_X(0x0) | S5_Y(0x0) |
  899. S6_X(0xb) | S6_Y(0x4) |
  900. S7_X(0x7) | S7_Y(0x8)));
  901. WREG32(VGT_STRMOUT_EN, 0);
  902. tmp = rdev->config.r600.max_pipes * 16;
  903. switch (rdev->family) {
  904. case CHIP_RV610:
  905. case CHIP_RS780:
  906. case CHIP_RV620:
  907. tmp += 32;
  908. break;
  909. case CHIP_RV670:
  910. tmp += 128;
  911. break;
  912. default:
  913. break;
  914. }
  915. if (tmp > 256) {
  916. tmp = 256;
  917. }
  918. WREG32(VGT_ES_PER_GS, 128);
  919. WREG32(VGT_GS_PER_ES, tmp);
  920. WREG32(VGT_GS_PER_VS, 2);
  921. WREG32(VGT_GS_VERTEX_REUSE, 16);
  922. /* more default values. 2D/3D driver should adjust as needed */
  923. WREG32(PA_SC_LINE_STIPPLE_STATE, 0);
  924. WREG32(VGT_STRMOUT_EN, 0);
  925. WREG32(SX_MISC, 0);
  926. WREG32(PA_SC_MODE_CNTL, 0);
  927. WREG32(PA_SC_AA_CONFIG, 0);
  928. WREG32(PA_SC_LINE_STIPPLE, 0);
  929. WREG32(SPI_INPUT_Z, 0);
  930. WREG32(SPI_PS_IN_CONTROL_0, NUM_INTERP(2));
  931. WREG32(CB_COLOR7_FRAG, 0);
  932. /* Clear render buffer base addresses */
  933. WREG32(CB_COLOR0_BASE, 0);
  934. WREG32(CB_COLOR1_BASE, 0);
  935. WREG32(CB_COLOR2_BASE, 0);
  936. WREG32(CB_COLOR3_BASE, 0);
  937. WREG32(CB_COLOR4_BASE, 0);
  938. WREG32(CB_COLOR5_BASE, 0);
  939. WREG32(CB_COLOR6_BASE, 0);
  940. WREG32(CB_COLOR7_BASE, 0);
  941. WREG32(CB_COLOR7_FRAG, 0);
  942. switch (rdev->family) {
  943. case CHIP_RV610:
  944. case CHIP_RS780:
  945. case CHIP_RV620:
  946. tmp = TC_L2_SIZE(8);
  947. break;
  948. case CHIP_RV630:
  949. case CHIP_RV635:
  950. tmp = TC_L2_SIZE(4);
  951. break;
  952. case CHIP_R600:
  953. tmp = TC_L2_SIZE(0) | L2_DISABLE_LATE_HIT;
  954. break;
  955. default:
  956. tmp = TC_L2_SIZE(0);
  957. break;
  958. }
  959. WREG32(TC_CNTL, tmp);
  960. tmp = RREG32(HDP_HOST_PATH_CNTL);
  961. WREG32(HDP_HOST_PATH_CNTL, tmp);
  962. tmp = RREG32(ARB_POP);
  963. tmp |= ENABLE_TC128;
  964. WREG32(ARB_POP, tmp);
  965. WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
  966. WREG32(PA_CL_ENHANCE, (CLIP_VTX_REORDER_ENA |
  967. NUM_CLIP_SEQ(3)));
  968. WREG32(PA_SC_ENHANCE, FORCE_EOV_MAX_CLK_CNT(4095));
  969. }
  970. /*
  971. * Indirect registers accessor
  972. */
  973. u32 r600_pciep_rreg(struct radeon_device *rdev, u32 reg)
  974. {
  975. u32 r;
  976. WREG32(PCIE_PORT_INDEX, ((reg) & 0xff));
  977. (void)RREG32(PCIE_PORT_INDEX);
  978. r = RREG32(PCIE_PORT_DATA);
  979. return r;
  980. }
  981. void r600_pciep_wreg(struct radeon_device *rdev, u32 reg, u32 v)
  982. {
  983. WREG32(PCIE_PORT_INDEX, ((reg) & 0xff));
  984. (void)RREG32(PCIE_PORT_INDEX);
  985. WREG32(PCIE_PORT_DATA, (v));
  986. (void)RREG32(PCIE_PORT_DATA);
  987. }
  988. /*
  989. * CP & Ring
  990. */
  991. void r600_cp_stop(struct radeon_device *rdev)
  992. {
  993. WREG32(R_0086D8_CP_ME_CNTL, S_0086D8_CP_ME_HALT(1));
  994. }
  995. int r600_cp_init_microcode(struct radeon_device *rdev)
  996. {
  997. struct platform_device *pdev;
  998. const char *chip_name;
  999. size_t pfp_req_size, me_req_size;
  1000. char fw_name[30];
  1001. int err;
  1002. DRM_DEBUG("\n");
  1003. pdev = platform_device_register_simple("radeon_cp", 0, NULL, 0);
  1004. err = IS_ERR(pdev);
  1005. if (err) {
  1006. printk(KERN_ERR "radeon_cp: Failed to register firmware\n");
  1007. return -EINVAL;
  1008. }
  1009. switch (rdev->family) {
  1010. case CHIP_R600: chip_name = "R600"; break;
  1011. case CHIP_RV610: chip_name = "RV610"; break;
  1012. case CHIP_RV630: chip_name = "RV630"; break;
  1013. case CHIP_RV620: chip_name = "RV620"; break;
  1014. case CHIP_RV635: chip_name = "RV635"; break;
  1015. case CHIP_RV670: chip_name = "RV670"; break;
  1016. case CHIP_RS780:
  1017. case CHIP_RS880: chip_name = "RS780"; break;
  1018. case CHIP_RV770: chip_name = "RV770"; break;
  1019. case CHIP_RV730:
  1020. case CHIP_RV740: chip_name = "RV730"; break;
  1021. case CHIP_RV710: chip_name = "RV710"; break;
  1022. default: BUG();
  1023. }
  1024. if (rdev->family >= CHIP_RV770) {
  1025. pfp_req_size = R700_PFP_UCODE_SIZE * 4;
  1026. me_req_size = R700_PM4_UCODE_SIZE * 4;
  1027. } else {
  1028. pfp_req_size = PFP_UCODE_SIZE * 4;
  1029. me_req_size = PM4_UCODE_SIZE * 12;
  1030. }
  1031. DRM_INFO("Loading %s CP Microcode\n", chip_name);
  1032. snprintf(fw_name, sizeof(fw_name), "radeon/%s_pfp.bin", chip_name);
  1033. err = request_firmware(&rdev->pfp_fw, fw_name, &pdev->dev);
  1034. if (err)
  1035. goto out;
  1036. if (rdev->pfp_fw->size != pfp_req_size) {
  1037. printk(KERN_ERR
  1038. "r600_cp: Bogus length %zu in firmware \"%s\"\n",
  1039. rdev->pfp_fw->size, fw_name);
  1040. err = -EINVAL;
  1041. goto out;
  1042. }
  1043. snprintf(fw_name, sizeof(fw_name), "radeon/%s_me.bin", chip_name);
  1044. err = request_firmware(&rdev->me_fw, fw_name, &pdev->dev);
  1045. if (err)
  1046. goto out;
  1047. if (rdev->me_fw->size != me_req_size) {
  1048. printk(KERN_ERR
  1049. "r600_cp: Bogus length %zu in firmware \"%s\"\n",
  1050. rdev->me_fw->size, fw_name);
  1051. err = -EINVAL;
  1052. }
  1053. out:
  1054. platform_device_unregister(pdev);
  1055. if (err) {
  1056. if (err != -EINVAL)
  1057. printk(KERN_ERR
  1058. "r600_cp: Failed to load firmware \"%s\"\n",
  1059. fw_name);
  1060. release_firmware(rdev->pfp_fw);
  1061. rdev->pfp_fw = NULL;
  1062. release_firmware(rdev->me_fw);
  1063. rdev->me_fw = NULL;
  1064. }
  1065. return err;
  1066. }
  1067. static int r600_cp_load_microcode(struct radeon_device *rdev)
  1068. {
  1069. const __be32 *fw_data;
  1070. int i;
  1071. if (!rdev->me_fw || !rdev->pfp_fw)
  1072. return -EINVAL;
  1073. r600_cp_stop(rdev);
  1074. WREG32(CP_RB_CNTL, RB_NO_UPDATE | RB_BLKSZ(15) | RB_BUFSZ(3));
  1075. /* Reset cp */
  1076. WREG32(GRBM_SOFT_RESET, SOFT_RESET_CP);
  1077. RREG32(GRBM_SOFT_RESET);
  1078. mdelay(15);
  1079. WREG32(GRBM_SOFT_RESET, 0);
  1080. WREG32(CP_ME_RAM_WADDR, 0);
  1081. fw_data = (const __be32 *)rdev->me_fw->data;
  1082. WREG32(CP_ME_RAM_WADDR, 0);
  1083. for (i = 0; i < PM4_UCODE_SIZE * 3; i++)
  1084. WREG32(CP_ME_RAM_DATA,
  1085. be32_to_cpup(fw_data++));
  1086. fw_data = (const __be32 *)rdev->pfp_fw->data;
  1087. WREG32(CP_PFP_UCODE_ADDR, 0);
  1088. for (i = 0; i < PFP_UCODE_SIZE; i++)
  1089. WREG32(CP_PFP_UCODE_DATA,
  1090. be32_to_cpup(fw_data++));
  1091. WREG32(CP_PFP_UCODE_ADDR, 0);
  1092. WREG32(CP_ME_RAM_WADDR, 0);
  1093. WREG32(CP_ME_RAM_RADDR, 0);
  1094. return 0;
  1095. }
  1096. int r600_cp_start(struct radeon_device *rdev)
  1097. {
  1098. int r;
  1099. uint32_t cp_me;
  1100. r = radeon_ring_lock(rdev, 7);
  1101. if (r) {
  1102. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  1103. return r;
  1104. }
  1105. radeon_ring_write(rdev, PACKET3(PACKET3_ME_INITIALIZE, 5));
  1106. radeon_ring_write(rdev, 0x1);
  1107. if (rdev->family < CHIP_RV770) {
  1108. radeon_ring_write(rdev, 0x3);
  1109. radeon_ring_write(rdev, rdev->config.r600.max_hw_contexts - 1);
  1110. } else {
  1111. radeon_ring_write(rdev, 0x0);
  1112. radeon_ring_write(rdev, rdev->config.rv770.max_hw_contexts - 1);
  1113. }
  1114. radeon_ring_write(rdev, PACKET3_ME_INITIALIZE_DEVICE_ID(1));
  1115. radeon_ring_write(rdev, 0);
  1116. radeon_ring_write(rdev, 0);
  1117. radeon_ring_unlock_commit(rdev);
  1118. cp_me = 0xff;
  1119. WREG32(R_0086D8_CP_ME_CNTL, cp_me);
  1120. return 0;
  1121. }
  1122. int r600_cp_resume(struct radeon_device *rdev)
  1123. {
  1124. u32 tmp;
  1125. u32 rb_bufsz;
  1126. int r;
  1127. /* Reset cp */
  1128. WREG32(GRBM_SOFT_RESET, SOFT_RESET_CP);
  1129. RREG32(GRBM_SOFT_RESET);
  1130. mdelay(15);
  1131. WREG32(GRBM_SOFT_RESET, 0);
  1132. /* Set ring buffer size */
  1133. rb_bufsz = drm_order(rdev->cp.ring_size / 8);
  1134. #ifdef __BIG_ENDIAN
  1135. WREG32(CP_RB_CNTL, BUF_SWAP_32BIT | RB_NO_UPDATE |
  1136. (drm_order(4096/8) << 8) | rb_bufsz);
  1137. #else
  1138. WREG32(CP_RB_CNTL, RB_NO_UPDATE | (drm_order(4096/8) << 8) | rb_bufsz);
  1139. #endif
  1140. WREG32(CP_SEM_WAIT_TIMER, 0x4);
  1141. /* Set the write pointer delay */
  1142. WREG32(CP_RB_WPTR_DELAY, 0);
  1143. /* Initialize the ring buffer's read and write pointers */
  1144. tmp = RREG32(CP_RB_CNTL);
  1145. WREG32(CP_RB_CNTL, tmp | RB_RPTR_WR_ENA);
  1146. WREG32(CP_RB_RPTR_WR, 0);
  1147. WREG32(CP_RB_WPTR, 0);
  1148. WREG32(CP_RB_RPTR_ADDR, rdev->cp.gpu_addr & 0xFFFFFFFF);
  1149. WREG32(CP_RB_RPTR_ADDR_HI, upper_32_bits(rdev->cp.gpu_addr));
  1150. mdelay(1);
  1151. WREG32(CP_RB_CNTL, tmp);
  1152. WREG32(CP_RB_BASE, rdev->cp.gpu_addr >> 8);
  1153. WREG32(CP_DEBUG, (1 << 27) | (1 << 28));
  1154. rdev->cp.rptr = RREG32(CP_RB_RPTR);
  1155. rdev->cp.wptr = RREG32(CP_RB_WPTR);
  1156. r600_cp_start(rdev);
  1157. rdev->cp.ready = true;
  1158. r = radeon_ring_test(rdev);
  1159. if (r) {
  1160. rdev->cp.ready = false;
  1161. return r;
  1162. }
  1163. return 0;
  1164. }
  1165. void r600_cp_commit(struct radeon_device *rdev)
  1166. {
  1167. WREG32(CP_RB_WPTR, rdev->cp.wptr);
  1168. (void)RREG32(CP_RB_WPTR);
  1169. }
  1170. void r600_ring_init(struct radeon_device *rdev, unsigned ring_size)
  1171. {
  1172. u32 rb_bufsz;
  1173. /* Align ring size */
  1174. rb_bufsz = drm_order(ring_size / 8);
  1175. ring_size = (1 << (rb_bufsz + 1)) * 4;
  1176. rdev->cp.ring_size = ring_size;
  1177. rdev->cp.align_mask = 16 - 1;
  1178. }
  1179. /*
  1180. * GPU scratch registers helpers function.
  1181. */
  1182. void r600_scratch_init(struct radeon_device *rdev)
  1183. {
  1184. int i;
  1185. rdev->scratch.num_reg = 7;
  1186. for (i = 0; i < rdev->scratch.num_reg; i++) {
  1187. rdev->scratch.free[i] = true;
  1188. rdev->scratch.reg[i] = SCRATCH_REG0 + (i * 4);
  1189. }
  1190. }
  1191. int r600_ring_test(struct radeon_device *rdev)
  1192. {
  1193. uint32_t scratch;
  1194. uint32_t tmp = 0;
  1195. unsigned i;
  1196. int r;
  1197. r = radeon_scratch_get(rdev, &scratch);
  1198. if (r) {
  1199. DRM_ERROR("radeon: cp failed to get scratch reg (%d).\n", r);
  1200. return r;
  1201. }
  1202. WREG32(scratch, 0xCAFEDEAD);
  1203. r = radeon_ring_lock(rdev, 3);
  1204. if (r) {
  1205. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  1206. radeon_scratch_free(rdev, scratch);
  1207. return r;
  1208. }
  1209. radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  1210. radeon_ring_write(rdev, ((scratch - PACKET3_SET_CONFIG_REG_OFFSET) >> 2));
  1211. radeon_ring_write(rdev, 0xDEADBEEF);
  1212. radeon_ring_unlock_commit(rdev);
  1213. for (i = 0; i < rdev->usec_timeout; i++) {
  1214. tmp = RREG32(scratch);
  1215. if (tmp == 0xDEADBEEF)
  1216. break;
  1217. DRM_UDELAY(1);
  1218. }
  1219. if (i < rdev->usec_timeout) {
  1220. DRM_INFO("ring test succeeded in %d usecs\n", i);
  1221. } else {
  1222. DRM_ERROR("radeon: ring test failed (scratch(0x%04X)=0x%08X)\n",
  1223. scratch, tmp);
  1224. r = -EINVAL;
  1225. }
  1226. radeon_scratch_free(rdev, scratch);
  1227. return r;
  1228. }
  1229. /*
  1230. * Writeback
  1231. */
  1232. int r600_wb_init(struct radeon_device *rdev)
  1233. {
  1234. int r;
  1235. if (rdev->wb.wb_obj == NULL) {
  1236. r = radeon_object_create(rdev, NULL, 4096,
  1237. true,
  1238. RADEON_GEM_DOMAIN_GTT,
  1239. false, &rdev->wb.wb_obj);
  1240. if (r) {
  1241. DRM_ERROR("radeon: failed to create WB buffer (%d).\n", r);
  1242. return r;
  1243. }
  1244. r = radeon_object_pin(rdev->wb.wb_obj,
  1245. RADEON_GEM_DOMAIN_GTT,
  1246. &rdev->wb.gpu_addr);
  1247. if (r) {
  1248. DRM_ERROR("radeon: failed to pin WB buffer (%d).\n", r);
  1249. return r;
  1250. }
  1251. r = radeon_object_kmap(rdev->wb.wb_obj, (void **)&rdev->wb.wb);
  1252. if (r) {
  1253. DRM_ERROR("radeon: failed to map WB buffer (%d).\n", r);
  1254. return r;
  1255. }
  1256. }
  1257. WREG32(SCRATCH_ADDR, (rdev->wb.gpu_addr >> 8) & 0xFFFFFFFF);
  1258. WREG32(CP_RB_RPTR_ADDR, (rdev->wb.gpu_addr + 1024) & 0xFFFFFFFC);
  1259. WREG32(CP_RB_RPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + 1024) & 0xFF);
  1260. WREG32(SCRATCH_UMSK, 0xff);
  1261. return 0;
  1262. }
  1263. void r600_wb_fini(struct radeon_device *rdev)
  1264. {
  1265. if (rdev->wb.wb_obj) {
  1266. radeon_object_kunmap(rdev->wb.wb_obj);
  1267. radeon_object_unpin(rdev->wb.wb_obj);
  1268. radeon_object_unref(&rdev->wb.wb_obj);
  1269. rdev->wb.wb = NULL;
  1270. rdev->wb.wb_obj = NULL;
  1271. }
  1272. }
  1273. /*
  1274. * CS
  1275. */
  1276. void r600_fence_ring_emit(struct radeon_device *rdev,
  1277. struct radeon_fence *fence)
  1278. {
  1279. /* Emit fence sequence & fire IRQ */
  1280. radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  1281. radeon_ring_write(rdev, ((rdev->fence_drv.scratch_reg - PACKET3_SET_CONFIG_REG_OFFSET) >> 2));
  1282. radeon_ring_write(rdev, fence->seq);
  1283. }
  1284. int r600_copy_dma(struct radeon_device *rdev,
  1285. uint64_t src_offset,
  1286. uint64_t dst_offset,
  1287. unsigned num_pages,
  1288. struct radeon_fence *fence)
  1289. {
  1290. /* FIXME: implement */
  1291. return 0;
  1292. }
  1293. int r600_copy_blit(struct radeon_device *rdev,
  1294. uint64_t src_offset, uint64_t dst_offset,
  1295. unsigned num_pages, struct radeon_fence *fence)
  1296. {
  1297. r600_blit_prepare_copy(rdev, num_pages * 4096);
  1298. r600_kms_blit_copy(rdev, src_offset, dst_offset, num_pages * 4096);
  1299. r600_blit_done_copy(rdev, fence);
  1300. return 0;
  1301. }
  1302. int r600_irq_process(struct radeon_device *rdev)
  1303. {
  1304. /* FIXME: implement */
  1305. return 0;
  1306. }
  1307. int r600_irq_set(struct radeon_device *rdev)
  1308. {
  1309. /* FIXME: implement */
  1310. return 0;
  1311. }
  1312. int r600_set_surface_reg(struct radeon_device *rdev, int reg,
  1313. uint32_t tiling_flags, uint32_t pitch,
  1314. uint32_t offset, uint32_t obj_size)
  1315. {
  1316. /* FIXME: implement */
  1317. return 0;
  1318. }
  1319. void r600_clear_surface_reg(struct radeon_device *rdev, int reg)
  1320. {
  1321. /* FIXME: implement */
  1322. }
  1323. bool r600_card_posted(struct radeon_device *rdev)
  1324. {
  1325. uint32_t reg;
  1326. /* first check CRTCs */
  1327. reg = RREG32(D1CRTC_CONTROL) |
  1328. RREG32(D2CRTC_CONTROL);
  1329. if (reg & CRTC_EN)
  1330. return true;
  1331. /* then check MEM_SIZE, in case the crtcs are off */
  1332. if (RREG32(CONFIG_MEMSIZE))
  1333. return true;
  1334. return false;
  1335. }
  1336. int r600_startup(struct radeon_device *rdev)
  1337. {
  1338. int r;
  1339. r600_gpu_reset(rdev);
  1340. r600_mc_resume(rdev);
  1341. r = r600_pcie_gart_enable(rdev);
  1342. if (r)
  1343. return r;
  1344. r600_gpu_init(rdev);
  1345. r = radeon_object_pin(rdev->r600_blit.shader_obj, RADEON_GEM_DOMAIN_VRAM,
  1346. &rdev->r600_blit.shader_gpu_addr);
  1347. if (r) {
  1348. DRM_ERROR("failed to pin blit object %d\n", r);
  1349. return r;
  1350. }
  1351. r = radeon_ring_init(rdev, rdev->cp.ring_size);
  1352. if (r)
  1353. return r;
  1354. r = r600_cp_load_microcode(rdev);
  1355. if (r)
  1356. return r;
  1357. r = r600_cp_resume(rdev);
  1358. if (r)
  1359. return r;
  1360. r = r600_wb_init(rdev);
  1361. if (r)
  1362. return r;
  1363. return 0;
  1364. }
  1365. int r600_resume(struct radeon_device *rdev)
  1366. {
  1367. int r;
  1368. if (radeon_gpu_reset(rdev)) {
  1369. /* FIXME: what do we want to do here ? */
  1370. }
  1371. /* post card */
  1372. if (rdev->is_atom_bios) {
  1373. atom_asic_init(rdev->mode_info.atom_context);
  1374. } else {
  1375. radeon_combios_asic_init(rdev->ddev);
  1376. }
  1377. /* Initialize clocks */
  1378. r = radeon_clocks_init(rdev);
  1379. if (r) {
  1380. return r;
  1381. }
  1382. r = r600_startup(rdev);
  1383. if (r) {
  1384. DRM_ERROR("r600 startup failed on resume\n");
  1385. return r;
  1386. }
  1387. r = radeon_ib_test(rdev);
  1388. if (r) {
  1389. DRM_ERROR("radeon: failled testing IB (%d).\n", r);
  1390. return r;
  1391. }
  1392. return r;
  1393. }
  1394. int r600_suspend(struct radeon_device *rdev)
  1395. {
  1396. /* FIXME: we should wait for ring to be empty */
  1397. r600_cp_stop(rdev);
  1398. rdev->cp.ready = false;
  1399. r600_pcie_gart_disable(rdev);
  1400. /* unpin shaders bo */
  1401. radeon_object_unpin(rdev->r600_blit.shader_obj);
  1402. return 0;
  1403. }
  1404. /* Plan is to move initialization in that function and use
  1405. * helper function so that radeon_device_init pretty much
  1406. * do nothing more than calling asic specific function. This
  1407. * should also allow to remove a bunch of callback function
  1408. * like vram_info.
  1409. */
  1410. int r600_init(struct radeon_device *rdev)
  1411. {
  1412. int r;
  1413. rdev->new_init_path = true;
  1414. r = radeon_dummy_page_init(rdev);
  1415. if (r)
  1416. return r;
  1417. if (r600_debugfs_mc_info_init(rdev)) {
  1418. DRM_ERROR("Failed to register debugfs file for mc !\n");
  1419. }
  1420. /* This don't do much */
  1421. r = radeon_gem_init(rdev);
  1422. if (r)
  1423. return r;
  1424. /* Read BIOS */
  1425. if (!radeon_get_bios(rdev)) {
  1426. if (ASIC_IS_AVIVO(rdev))
  1427. return -EINVAL;
  1428. }
  1429. /* Must be an ATOMBIOS */
  1430. if (!rdev->is_atom_bios)
  1431. return -EINVAL;
  1432. r = radeon_atombios_init(rdev);
  1433. if (r)
  1434. return r;
  1435. /* Post card if necessary */
  1436. if (!r600_card_posted(rdev) && rdev->bios) {
  1437. DRM_INFO("GPU not posted. posting now...\n");
  1438. atom_asic_init(rdev->mode_info.atom_context);
  1439. }
  1440. /* Initialize scratch registers */
  1441. r600_scratch_init(rdev);
  1442. /* Initialize surface registers */
  1443. radeon_surface_init(rdev);
  1444. radeon_get_clock_info(rdev->ddev);
  1445. r = radeon_clocks_init(rdev);
  1446. if (r)
  1447. return r;
  1448. /* Fence driver */
  1449. r = radeon_fence_driver_init(rdev);
  1450. if (r)
  1451. return r;
  1452. r = r600_mc_init(rdev);
  1453. if (r) {
  1454. if (rdev->flags & RADEON_IS_AGP) {
  1455. /* Retry with disabling AGP */
  1456. r600_fini(rdev);
  1457. rdev->flags &= ~RADEON_IS_AGP;
  1458. return r600_init(rdev);
  1459. }
  1460. return r;
  1461. }
  1462. /* Memory manager */
  1463. r = radeon_object_init(rdev);
  1464. if (r)
  1465. return r;
  1466. rdev->cp.ring_obj = NULL;
  1467. r600_ring_init(rdev, 1024 * 1024);
  1468. if (!rdev->me_fw || !rdev->pfp_fw) {
  1469. r = r600_cp_init_microcode(rdev);
  1470. if (r) {
  1471. DRM_ERROR("Failed to load firmware!\n");
  1472. return r;
  1473. }
  1474. }
  1475. r = r600_pcie_gart_init(rdev);
  1476. if (r)
  1477. return r;
  1478. rdev->accel_working = true;
  1479. r = r600_blit_init(rdev);
  1480. if (r) {
  1481. DRM_ERROR("radeon: failled blitter (%d).\n", r);
  1482. return r;
  1483. }
  1484. r = r600_startup(rdev);
  1485. if (r) {
  1486. if (rdev->flags & RADEON_IS_AGP) {
  1487. /* Retry with disabling AGP */
  1488. r600_fini(rdev);
  1489. rdev->flags &= ~RADEON_IS_AGP;
  1490. return r600_init(rdev);
  1491. }
  1492. rdev->accel_working = false;
  1493. }
  1494. if (rdev->accel_working) {
  1495. r = radeon_ib_pool_init(rdev);
  1496. if (r) {
  1497. DRM_ERROR("radeon: failled initializing IB pool (%d).\n", r);
  1498. rdev->accel_working = false;
  1499. }
  1500. r = radeon_ib_test(rdev);
  1501. if (r) {
  1502. DRM_ERROR("radeon: failled testing IB (%d).\n", r);
  1503. rdev->accel_working = false;
  1504. }
  1505. }
  1506. return 0;
  1507. }
  1508. void r600_fini(struct radeon_device *rdev)
  1509. {
  1510. /* Suspend operations */
  1511. r600_suspend(rdev);
  1512. r600_blit_fini(rdev);
  1513. radeon_ring_fini(rdev);
  1514. r600_pcie_gart_fini(rdev);
  1515. radeon_gem_fini(rdev);
  1516. radeon_fence_driver_fini(rdev);
  1517. radeon_clocks_fini(rdev);
  1518. #if __OS_HAS_AGP
  1519. if (rdev->flags & RADEON_IS_AGP)
  1520. radeon_agp_fini(rdev);
  1521. #endif
  1522. radeon_object_fini(rdev);
  1523. if (rdev->is_atom_bios)
  1524. radeon_atombios_fini(rdev);
  1525. else
  1526. radeon_combios_fini(rdev);
  1527. kfree(rdev->bios);
  1528. rdev->bios = NULL;
  1529. radeon_dummy_page_fini(rdev);
  1530. }
  1531. /*
  1532. * CS stuff
  1533. */
  1534. void r600_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
  1535. {
  1536. /* FIXME: implement */
  1537. radeon_ring_write(rdev, PACKET3(PACKET3_INDIRECT_BUFFER, 2));
  1538. radeon_ring_write(rdev, ib->gpu_addr & 0xFFFFFFFC);
  1539. radeon_ring_write(rdev, upper_32_bits(ib->gpu_addr) & 0xFF);
  1540. radeon_ring_write(rdev, ib->length_dw);
  1541. }
  1542. int r600_ib_test(struct radeon_device *rdev)
  1543. {
  1544. struct radeon_ib *ib;
  1545. uint32_t scratch;
  1546. uint32_t tmp = 0;
  1547. unsigned i;
  1548. int r;
  1549. r = radeon_scratch_get(rdev, &scratch);
  1550. if (r) {
  1551. DRM_ERROR("radeon: failed to get scratch reg (%d).\n", r);
  1552. return r;
  1553. }
  1554. WREG32(scratch, 0xCAFEDEAD);
  1555. r = radeon_ib_get(rdev, &ib);
  1556. if (r) {
  1557. DRM_ERROR("radeon: failed to get ib (%d).\n", r);
  1558. return r;
  1559. }
  1560. ib->ptr[0] = PACKET3(PACKET3_SET_CONFIG_REG, 1);
  1561. ib->ptr[1] = ((scratch - PACKET3_SET_CONFIG_REG_OFFSET) >> 2);
  1562. ib->ptr[2] = 0xDEADBEEF;
  1563. ib->ptr[3] = PACKET2(0);
  1564. ib->ptr[4] = PACKET2(0);
  1565. ib->ptr[5] = PACKET2(0);
  1566. ib->ptr[6] = PACKET2(0);
  1567. ib->ptr[7] = PACKET2(0);
  1568. ib->ptr[8] = PACKET2(0);
  1569. ib->ptr[9] = PACKET2(0);
  1570. ib->ptr[10] = PACKET2(0);
  1571. ib->ptr[11] = PACKET2(0);
  1572. ib->ptr[12] = PACKET2(0);
  1573. ib->ptr[13] = PACKET2(0);
  1574. ib->ptr[14] = PACKET2(0);
  1575. ib->ptr[15] = PACKET2(0);
  1576. ib->length_dw = 16;
  1577. r = radeon_ib_schedule(rdev, ib);
  1578. if (r) {
  1579. radeon_scratch_free(rdev, scratch);
  1580. radeon_ib_free(rdev, &ib);
  1581. DRM_ERROR("radeon: failed to schedule ib (%d).\n", r);
  1582. return r;
  1583. }
  1584. r = radeon_fence_wait(ib->fence, false);
  1585. if (r) {
  1586. DRM_ERROR("radeon: fence wait failed (%d).\n", r);
  1587. return r;
  1588. }
  1589. for (i = 0; i < rdev->usec_timeout; i++) {
  1590. tmp = RREG32(scratch);
  1591. if (tmp == 0xDEADBEEF)
  1592. break;
  1593. DRM_UDELAY(1);
  1594. }
  1595. if (i < rdev->usec_timeout) {
  1596. DRM_INFO("ib test succeeded in %u usecs\n", i);
  1597. } else {
  1598. DRM_ERROR("radeon: ib test failed (sracth(0x%04X)=0x%08X)\n",
  1599. scratch, tmp);
  1600. r = -EINVAL;
  1601. }
  1602. radeon_scratch_free(rdev, scratch);
  1603. radeon_ib_free(rdev, &ib);
  1604. return r;
  1605. }
  1606. /*
  1607. * Debugfs info
  1608. */
  1609. #if defined(CONFIG_DEBUG_FS)
  1610. static int r600_debugfs_cp_ring_info(struct seq_file *m, void *data)
  1611. {
  1612. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1613. struct drm_device *dev = node->minor->dev;
  1614. struct radeon_device *rdev = dev->dev_private;
  1615. uint32_t rdp, wdp;
  1616. unsigned count, i, j;
  1617. radeon_ring_free_size(rdev);
  1618. rdp = RREG32(CP_RB_RPTR);
  1619. wdp = RREG32(CP_RB_WPTR);
  1620. count = (rdp + rdev->cp.ring_size - wdp) & rdev->cp.ptr_mask;
  1621. seq_printf(m, "CP_STAT 0x%08x\n", RREG32(CP_STAT));
  1622. seq_printf(m, "CP_RB_WPTR 0x%08x\n", wdp);
  1623. seq_printf(m, "CP_RB_RPTR 0x%08x\n", rdp);
  1624. seq_printf(m, "%u free dwords in ring\n", rdev->cp.ring_free_dw);
  1625. seq_printf(m, "%u dwords in ring\n", count);
  1626. for (j = 0; j <= count; j++) {
  1627. i = (rdp + j) & rdev->cp.ptr_mask;
  1628. seq_printf(m, "r[%04d]=0x%08x\n", i, rdev->cp.ring[i]);
  1629. }
  1630. return 0;
  1631. }
  1632. static int r600_debugfs_mc_info(struct seq_file *m, void *data)
  1633. {
  1634. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1635. struct drm_device *dev = node->minor->dev;
  1636. struct radeon_device *rdev = dev->dev_private;
  1637. DREG32_SYS(m, rdev, R_000E50_SRBM_STATUS);
  1638. DREG32_SYS(m, rdev, VM_L2_STATUS);
  1639. return 0;
  1640. }
  1641. static struct drm_info_list r600_mc_info_list[] = {
  1642. {"r600_mc_info", r600_debugfs_mc_info, 0, NULL},
  1643. {"r600_ring_info", r600_debugfs_cp_ring_info, 0, NULL},
  1644. };
  1645. #endif
  1646. int r600_debugfs_mc_info_init(struct radeon_device *rdev)
  1647. {
  1648. #if defined(CONFIG_DEBUG_FS)
  1649. return radeon_debugfs_add_files(rdev, r600_mc_info_list, ARRAY_SIZE(r600_mc_info_list));
  1650. #else
  1651. return 0;
  1652. #endif
  1653. }