mach-mxs.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527
  1. /*
  2. * Copyright 2012 Freescale Semiconductor, Inc.
  3. * Copyright 2012 Linaro Ltd.
  4. *
  5. * The code contained herein is licensed under the GNU General Public
  6. * License. You may obtain a copy of the GNU General Public License
  7. * Version 2 or later at the following locations:
  8. *
  9. * http://www.opensource.org/licenses/gpl-license.html
  10. * http://www.gnu.org/copyleft/gpl.html
  11. */
  12. #include <linux/clk.h>
  13. #include <linux/clkdev.h>
  14. #include <linux/clocksource.h>
  15. #include <linux/can/platform/flexcan.h>
  16. #include <linux/delay.h>
  17. #include <linux/err.h>
  18. #include <linux/gpio.h>
  19. #include <linux/init.h>
  20. #include <linux/irqchip.h>
  21. #include <linux/irqchip/mxs.h>
  22. #include <linux/micrel_phy.h>
  23. #include <linux/mxsfb.h>
  24. #include <linux/of_address.h>
  25. #include <linux/of_platform.h>
  26. #include <linux/phy.h>
  27. #include <linux/pinctrl/consumer.h>
  28. #include <asm/mach/arch.h>
  29. #include <asm/mach/time.h>
  30. #include <asm/system_misc.h>
  31. #include <mach/common.h>
  32. #include <mach/digctl.h>
  33. #include <mach/mxs.h>
  34. static struct fb_videomode mx23evk_video_modes[] = {
  35. {
  36. .name = "Samsung-LMS430HF02",
  37. .refresh = 60,
  38. .xres = 480,
  39. .yres = 272,
  40. .pixclock = 108096, /* picosecond (9.2 MHz) */
  41. .left_margin = 15,
  42. .right_margin = 8,
  43. .upper_margin = 12,
  44. .lower_margin = 4,
  45. .hsync_len = 1,
  46. .vsync_len = 1,
  47. },
  48. };
  49. static struct fb_videomode mx28evk_video_modes[] = {
  50. {
  51. .name = "Seiko-43WVF1G",
  52. .refresh = 60,
  53. .xres = 800,
  54. .yres = 480,
  55. .pixclock = 29851, /* picosecond (33.5 MHz) */
  56. .left_margin = 89,
  57. .right_margin = 164,
  58. .upper_margin = 23,
  59. .lower_margin = 10,
  60. .hsync_len = 10,
  61. .vsync_len = 10,
  62. },
  63. };
  64. static struct fb_videomode m28evk_video_modes[] = {
  65. {
  66. .name = "Ampire AM-800480R2TMQW-T01H",
  67. .refresh = 60,
  68. .xres = 800,
  69. .yres = 480,
  70. .pixclock = 30066, /* picosecond (33.26 MHz) */
  71. .left_margin = 0,
  72. .right_margin = 256,
  73. .upper_margin = 0,
  74. .lower_margin = 45,
  75. .hsync_len = 1,
  76. .vsync_len = 1,
  77. },
  78. };
  79. static struct fb_videomode apx4devkit_video_modes[] = {
  80. {
  81. .name = "HannStar PJ70112A",
  82. .refresh = 60,
  83. .xres = 800,
  84. .yres = 480,
  85. .pixclock = 33333, /* picosecond (30.00 MHz) */
  86. .left_margin = 88,
  87. .right_margin = 40,
  88. .upper_margin = 32,
  89. .lower_margin = 13,
  90. .hsync_len = 48,
  91. .vsync_len = 3,
  92. .sync = FB_SYNC_HOR_HIGH_ACT | FB_SYNC_VERT_HIGH_ACT,
  93. },
  94. };
  95. static struct fb_videomode apf28dev_video_modes[] = {
  96. {
  97. .name = "LW700",
  98. .refresh = 60,
  99. .xres = 800,
  100. .yres = 480,
  101. .pixclock = 30303, /* picosecond */
  102. .left_margin = 96,
  103. .right_margin = 96, /* at least 3 & 1 */
  104. .upper_margin = 0x14,
  105. .lower_margin = 0x15,
  106. .hsync_len = 64,
  107. .vsync_len = 4,
  108. .sync = FB_SYNC_HOR_HIGH_ACT | FB_SYNC_VERT_HIGH_ACT,
  109. },
  110. };
  111. static struct fb_videomode cfa10049_video_modes[] = {
  112. {
  113. .name = "Himax HX8357-B",
  114. .refresh = 60,
  115. .xres = 320,
  116. .yres = 480,
  117. .pixclock = 108506, /* picosecond (9.216 MHz) */
  118. .left_margin = 2,
  119. .right_margin = 2,
  120. .upper_margin = 2,
  121. .lower_margin = 2,
  122. .hsync_len = 15,
  123. .vsync_len = 15,
  124. },
  125. };
  126. static struct mxsfb_platform_data mxsfb_pdata __initdata;
  127. /*
  128. * MX28EVK_FLEXCAN_SWITCH is shared between both flexcan controllers
  129. */
  130. #define MX28EVK_FLEXCAN_SWITCH MXS_GPIO_NR(2, 13)
  131. static int flexcan0_en, flexcan1_en;
  132. static void mx28evk_flexcan_switch(void)
  133. {
  134. if (flexcan0_en || flexcan1_en)
  135. gpio_set_value(MX28EVK_FLEXCAN_SWITCH, 1);
  136. else
  137. gpio_set_value(MX28EVK_FLEXCAN_SWITCH, 0);
  138. }
  139. static void mx28evk_flexcan0_switch(int enable)
  140. {
  141. flexcan0_en = enable;
  142. mx28evk_flexcan_switch();
  143. }
  144. static void mx28evk_flexcan1_switch(int enable)
  145. {
  146. flexcan1_en = enable;
  147. mx28evk_flexcan_switch();
  148. }
  149. static struct flexcan_platform_data flexcan_pdata[2];
  150. static struct of_dev_auxdata mxs_auxdata_lookup[] __initdata = {
  151. OF_DEV_AUXDATA("fsl,imx23-lcdif", 0x80030000, NULL, &mxsfb_pdata),
  152. OF_DEV_AUXDATA("fsl,imx28-lcdif", 0x80030000, NULL, &mxsfb_pdata),
  153. OF_DEV_AUXDATA("fsl,imx28-flexcan", 0x80032000, NULL, &flexcan_pdata[0]),
  154. OF_DEV_AUXDATA("fsl,imx28-flexcan", 0x80034000, NULL, &flexcan_pdata[1]),
  155. { /* sentinel */ }
  156. };
  157. static void __init imx23_timer_init(void)
  158. {
  159. mx23_clocks_init();
  160. clocksource_of_init();
  161. }
  162. static void __init imx28_timer_init(void)
  163. {
  164. mx28_clocks_init();
  165. clocksource_of_init();
  166. }
  167. enum mac_oui {
  168. OUI_FSL,
  169. OUI_DENX,
  170. OUI_CRYSTALFONTZ,
  171. };
  172. static void __init update_fec_mac_prop(enum mac_oui oui)
  173. {
  174. struct device_node *np, *from = NULL;
  175. struct property *newmac;
  176. const u32 *ocotp = mxs_get_ocotp();
  177. u8 *macaddr;
  178. u32 val;
  179. int i;
  180. for (i = 0; i < 2; i++) {
  181. np = of_find_compatible_node(from, NULL, "fsl,imx28-fec");
  182. if (!np)
  183. return;
  184. from = np;
  185. if (of_get_property(np, "local-mac-address", NULL))
  186. continue;
  187. newmac = kzalloc(sizeof(*newmac) + 6, GFP_KERNEL);
  188. if (!newmac)
  189. return;
  190. newmac->value = newmac + 1;
  191. newmac->length = 6;
  192. newmac->name = kstrdup("local-mac-address", GFP_KERNEL);
  193. if (!newmac->name) {
  194. kfree(newmac);
  195. return;
  196. }
  197. /*
  198. * OCOTP only stores the last 4 octets for each mac address,
  199. * so hard-code OUI here.
  200. */
  201. macaddr = newmac->value;
  202. switch (oui) {
  203. case OUI_FSL:
  204. macaddr[0] = 0x00;
  205. macaddr[1] = 0x04;
  206. macaddr[2] = 0x9f;
  207. break;
  208. case OUI_DENX:
  209. macaddr[0] = 0xc0;
  210. macaddr[1] = 0xe5;
  211. macaddr[2] = 0x4e;
  212. break;
  213. case OUI_CRYSTALFONTZ:
  214. macaddr[0] = 0x58;
  215. macaddr[1] = 0xb9;
  216. macaddr[2] = 0xe1;
  217. break;
  218. }
  219. val = ocotp[i];
  220. macaddr[3] = (val >> 16) & 0xff;
  221. macaddr[4] = (val >> 8) & 0xff;
  222. macaddr[5] = (val >> 0) & 0xff;
  223. of_update_property(np, newmac);
  224. }
  225. }
  226. static void __init imx23_evk_init(void)
  227. {
  228. mxsfb_pdata.mode_list = mx23evk_video_modes;
  229. mxsfb_pdata.mode_count = ARRAY_SIZE(mx23evk_video_modes);
  230. mxsfb_pdata.default_bpp = 32;
  231. mxsfb_pdata.ld_intf_width = STMLCDIF_24BIT;
  232. mxsfb_pdata.sync = MXSFB_SYNC_DATA_ENABLE_HIGH_ACT |
  233. MXSFB_SYNC_DOTCLK_FAILING_ACT;
  234. }
  235. static inline void enable_clk_enet_out(void)
  236. {
  237. struct clk *clk = clk_get_sys("enet_out", NULL);
  238. if (!IS_ERR(clk))
  239. clk_prepare_enable(clk);
  240. }
  241. static void __init imx28_evk_init(void)
  242. {
  243. enable_clk_enet_out();
  244. update_fec_mac_prop(OUI_FSL);
  245. mxsfb_pdata.mode_list = mx28evk_video_modes;
  246. mxsfb_pdata.mode_count = ARRAY_SIZE(mx28evk_video_modes);
  247. mxsfb_pdata.default_bpp = 32;
  248. mxsfb_pdata.ld_intf_width = STMLCDIF_24BIT;
  249. mxsfb_pdata.sync = MXSFB_SYNC_DATA_ENABLE_HIGH_ACT |
  250. MXSFB_SYNC_DOTCLK_FAILING_ACT;
  251. mxs_saif_clkmux_select(MXS_DIGCTL_SAIF_CLKMUX_EXTMSTR0);
  252. }
  253. static void __init imx28_evk_post_init(void)
  254. {
  255. if (!gpio_request_one(MX28EVK_FLEXCAN_SWITCH, GPIOF_DIR_OUT,
  256. "flexcan-switch")) {
  257. flexcan_pdata[0].transceiver_switch = mx28evk_flexcan0_switch;
  258. flexcan_pdata[1].transceiver_switch = mx28evk_flexcan1_switch;
  259. }
  260. }
  261. static void __init m28evk_init(void)
  262. {
  263. mxsfb_pdata.mode_list = m28evk_video_modes;
  264. mxsfb_pdata.mode_count = ARRAY_SIZE(m28evk_video_modes);
  265. mxsfb_pdata.default_bpp = 16;
  266. mxsfb_pdata.ld_intf_width = STMLCDIF_18BIT;
  267. mxsfb_pdata.sync = MXSFB_SYNC_DATA_ENABLE_HIGH_ACT;
  268. }
  269. static void __init sc_sps1_init(void)
  270. {
  271. enable_clk_enet_out();
  272. }
  273. static int apx4devkit_phy_fixup(struct phy_device *phy)
  274. {
  275. phy->dev_flags |= MICREL_PHY_50MHZ_CLK;
  276. return 0;
  277. }
  278. static void __init apx4devkit_init(void)
  279. {
  280. enable_clk_enet_out();
  281. if (IS_BUILTIN(CONFIG_PHYLIB))
  282. phy_register_fixup_for_uid(PHY_ID_KSZ8051, MICREL_PHY_ID_MASK,
  283. apx4devkit_phy_fixup);
  284. mxsfb_pdata.mode_list = apx4devkit_video_modes;
  285. mxsfb_pdata.mode_count = ARRAY_SIZE(apx4devkit_video_modes);
  286. mxsfb_pdata.default_bpp = 32;
  287. mxsfb_pdata.ld_intf_width = STMLCDIF_24BIT;
  288. mxsfb_pdata.sync = MXSFB_SYNC_DATA_ENABLE_HIGH_ACT |
  289. MXSFB_SYNC_DOTCLK_FAILING_ACT;
  290. }
  291. #define ENET0_MDC__GPIO_4_0 MXS_GPIO_NR(4, 0)
  292. #define ENET0_MDIO__GPIO_4_1 MXS_GPIO_NR(4, 1)
  293. #define ENET0_RX_EN__GPIO_4_2 MXS_GPIO_NR(4, 2)
  294. #define ENET0_RXD0__GPIO_4_3 MXS_GPIO_NR(4, 3)
  295. #define ENET0_RXD1__GPIO_4_4 MXS_GPIO_NR(4, 4)
  296. #define ENET0_TX_EN__GPIO_4_6 MXS_GPIO_NR(4, 6)
  297. #define ENET0_TXD0__GPIO_4_7 MXS_GPIO_NR(4, 7)
  298. #define ENET0_TXD1__GPIO_4_8 MXS_GPIO_NR(4, 8)
  299. #define ENET_CLK__GPIO_4_16 MXS_GPIO_NR(4, 16)
  300. #define TX28_FEC_PHY_POWER MXS_GPIO_NR(3, 29)
  301. #define TX28_FEC_PHY_RESET MXS_GPIO_NR(4, 13)
  302. #define TX28_FEC_nINT MXS_GPIO_NR(4, 5)
  303. static const struct gpio tx28_gpios[] __initconst = {
  304. { ENET0_MDC__GPIO_4_0, GPIOF_OUT_INIT_LOW, "GPIO_4_0" },
  305. { ENET0_MDIO__GPIO_4_1, GPIOF_OUT_INIT_LOW, "GPIO_4_1" },
  306. { ENET0_RX_EN__GPIO_4_2, GPIOF_OUT_INIT_LOW, "GPIO_4_2" },
  307. { ENET0_RXD0__GPIO_4_3, GPIOF_OUT_INIT_LOW, "GPIO_4_3" },
  308. { ENET0_RXD1__GPIO_4_4, GPIOF_OUT_INIT_LOW, "GPIO_4_4" },
  309. { ENET0_TX_EN__GPIO_4_6, GPIOF_OUT_INIT_LOW, "GPIO_4_6" },
  310. { ENET0_TXD0__GPIO_4_7, GPIOF_OUT_INIT_LOW, "GPIO_4_7" },
  311. { ENET0_TXD1__GPIO_4_8, GPIOF_OUT_INIT_LOW, "GPIO_4_8" },
  312. { ENET_CLK__GPIO_4_16, GPIOF_OUT_INIT_LOW, "GPIO_4_16" },
  313. { TX28_FEC_PHY_POWER, GPIOF_OUT_INIT_LOW, "fec-phy-power" },
  314. { TX28_FEC_PHY_RESET, GPIOF_OUT_INIT_LOW, "fec-phy-reset" },
  315. { TX28_FEC_nINT, GPIOF_DIR_IN, "fec-int" },
  316. };
  317. static void __init tx28_post_init(void)
  318. {
  319. struct device_node *np;
  320. struct platform_device *pdev;
  321. struct pinctrl *pctl;
  322. int ret;
  323. enable_clk_enet_out();
  324. np = of_find_compatible_node(NULL, NULL, "fsl,imx28-fec");
  325. pdev = of_find_device_by_node(np);
  326. if (!pdev) {
  327. pr_err("%s: failed to find fec device\n", __func__);
  328. return;
  329. }
  330. pctl = pinctrl_get_select(&pdev->dev, "gpio_mode");
  331. if (IS_ERR(pctl)) {
  332. pr_err("%s: failed to get pinctrl state\n", __func__);
  333. return;
  334. }
  335. ret = gpio_request_array(tx28_gpios, ARRAY_SIZE(tx28_gpios));
  336. if (ret) {
  337. pr_err("%s: failed to request gpios: %d\n", __func__, ret);
  338. return;
  339. }
  340. /* Power up fec phy */
  341. gpio_set_value(TX28_FEC_PHY_POWER, 1);
  342. msleep(26); /* 25ms according to data sheet */
  343. /* Mode strap pins */
  344. gpio_set_value(ENET0_RX_EN__GPIO_4_2, 1);
  345. gpio_set_value(ENET0_RXD0__GPIO_4_3, 1);
  346. gpio_set_value(ENET0_RXD1__GPIO_4_4, 1);
  347. udelay(100); /* minimum assertion time for nRST */
  348. /* Deasserting FEC PHY RESET */
  349. gpio_set_value(TX28_FEC_PHY_RESET, 1);
  350. pinctrl_put(pctl);
  351. }
  352. static void __init cfa10049_init(void)
  353. {
  354. enable_clk_enet_out();
  355. update_fec_mac_prop(OUI_CRYSTALFONTZ);
  356. mxsfb_pdata.mode_list = cfa10049_video_modes;
  357. mxsfb_pdata.mode_count = ARRAY_SIZE(cfa10049_video_modes);
  358. mxsfb_pdata.default_bpp = 32;
  359. mxsfb_pdata.ld_intf_width = STMLCDIF_18BIT;
  360. mxsfb_pdata.sync = MXSFB_SYNC_DATA_ENABLE_HIGH_ACT;
  361. }
  362. static void __init cfa10037_init(void)
  363. {
  364. enable_clk_enet_out();
  365. update_fec_mac_prop(OUI_CRYSTALFONTZ);
  366. }
  367. static void __init apf28_init(void)
  368. {
  369. enable_clk_enet_out();
  370. mxsfb_pdata.mode_list = apf28dev_video_modes;
  371. mxsfb_pdata.mode_count = ARRAY_SIZE(apf28dev_video_modes);
  372. mxsfb_pdata.default_bpp = 16;
  373. mxsfb_pdata.ld_intf_width = STMLCDIF_16BIT;
  374. mxsfb_pdata.sync = MXSFB_SYNC_DATA_ENABLE_HIGH_ACT |
  375. MXSFB_SYNC_DOTCLK_FAILING_ACT;
  376. }
  377. static void __init mxs_machine_init(void)
  378. {
  379. if (of_machine_is_compatible("fsl,imx28-evk"))
  380. imx28_evk_init();
  381. else if (of_machine_is_compatible("fsl,imx23-evk"))
  382. imx23_evk_init();
  383. else if (of_machine_is_compatible("denx,m28evk"))
  384. m28evk_init();
  385. else if (of_machine_is_compatible("bluegiga,apx4devkit"))
  386. apx4devkit_init();
  387. else if (of_machine_is_compatible("crystalfontz,cfa10037"))
  388. cfa10037_init();
  389. else if (of_machine_is_compatible("crystalfontz,cfa10049"))
  390. cfa10049_init();
  391. else if (of_machine_is_compatible("armadeus,imx28-apf28"))
  392. apf28_init();
  393. else if (of_machine_is_compatible("schulercontrol,imx28-sps1"))
  394. sc_sps1_init();
  395. of_platform_populate(NULL, of_default_bus_match_table,
  396. mxs_auxdata_lookup, NULL);
  397. if (of_machine_is_compatible("karo,tx28"))
  398. tx28_post_init();
  399. if (of_machine_is_compatible("fsl,imx28-evk"))
  400. imx28_evk_post_init();
  401. }
  402. #define MX23_CLKCTRL_RESET_OFFSET 0x120
  403. #define MX28_CLKCTRL_RESET_OFFSET 0x1e0
  404. #define MXS_CLKCTRL_RESET_CHIP (1 << 1)
  405. /*
  406. * Reset the system. It is called by machine_restart().
  407. */
  408. static void mxs_restart(char mode, const char *cmd)
  409. {
  410. struct device_node *np;
  411. void __iomem *reset_addr;
  412. np = of_find_compatible_node(NULL, NULL, "fsl,clkctrl");
  413. reset_addr = of_iomap(np, 0);
  414. if (!reset_addr)
  415. goto soft;
  416. if (of_device_is_compatible(np, "fsl,imx23-clkctrl"))
  417. reset_addr += MX23_CLKCTRL_RESET_OFFSET;
  418. else
  419. reset_addr += MX28_CLKCTRL_RESET_OFFSET;
  420. /* reset the chip */
  421. __mxs_setl(MXS_CLKCTRL_RESET_CHIP, reset_addr);
  422. pr_err("Failed to assert the chip reset\n");
  423. /* Delay to allow the serial port to show the message */
  424. mdelay(50);
  425. soft:
  426. /* We'll take a jump through zero as a poor second */
  427. soft_restart(0);
  428. }
  429. static const char *imx23_dt_compat[] __initdata = {
  430. "fsl,imx23",
  431. NULL,
  432. };
  433. static const char *imx28_dt_compat[] __initdata = {
  434. "fsl,imx28",
  435. NULL,
  436. };
  437. DT_MACHINE_START(IMX23, "Freescale i.MX23 (Device Tree)")
  438. .map_io = mx23_map_io,
  439. .init_irq = irqchip_init,
  440. .handle_irq = icoll_handle_irq,
  441. .init_time = imx23_timer_init,
  442. .init_machine = mxs_machine_init,
  443. .dt_compat = imx23_dt_compat,
  444. .restart = mxs_restart,
  445. MACHINE_END
  446. DT_MACHINE_START(IMX28, "Freescale i.MX28 (Device Tree)")
  447. .map_io = mx28_map_io,
  448. .init_irq = irqchip_init,
  449. .handle_irq = icoll_handle_irq,
  450. .init_time = imx28_timer_init,
  451. .init_machine = mxs_machine_init,
  452. .dt_compat = imx28_dt_compat,
  453. .restart = mxs_restart,
  454. MACHINE_END