paravirt.h 40 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509
  1. #ifndef __ASM_PARAVIRT_H
  2. #define __ASM_PARAVIRT_H
  3. /* Various instructions on x86 need to be replaced for
  4. * para-virtualization: those hooks are defined here. */
  5. #ifdef CONFIG_PARAVIRT
  6. #include <asm/page.h>
  7. #include <asm/asm.h>
  8. /* Bitmask of what can be clobbered: usually at least eax. */
  9. #define CLBR_NONE 0
  10. #define CLBR_EAX (1 << 0)
  11. #define CLBR_ECX (1 << 1)
  12. #define CLBR_EDX (1 << 2)
  13. #ifdef CONFIG_X86_64
  14. #define CLBR_RSI (1 << 3)
  15. #define CLBR_RDI (1 << 4)
  16. #define CLBR_R8 (1 << 5)
  17. #define CLBR_R9 (1 << 6)
  18. #define CLBR_R10 (1 << 7)
  19. #define CLBR_R11 (1 << 8)
  20. #define CLBR_ANY ((1 << 9) - 1)
  21. #include <asm/desc_defs.h>
  22. #else
  23. /* CLBR_ANY should match all regs platform has. For i386, that's just it */
  24. #define CLBR_ANY ((1 << 3) - 1)
  25. #endif /* X86_64 */
  26. #ifndef __ASSEMBLY__
  27. #include <linux/types.h>
  28. #include <linux/cpumask.h>
  29. #include <asm/kmap_types.h>
  30. #include <asm/desc_defs.h>
  31. struct page;
  32. struct thread_struct;
  33. struct desc_ptr;
  34. struct tss_struct;
  35. struct mm_struct;
  36. struct desc_struct;
  37. /* general info */
  38. struct pv_info {
  39. unsigned int kernel_rpl;
  40. int shared_kernel_pmd;
  41. int paravirt_enabled;
  42. const char *name;
  43. };
  44. struct pv_init_ops {
  45. /*
  46. * Patch may replace one of the defined code sequences with
  47. * arbitrary code, subject to the same register constraints.
  48. * This generally means the code is not free to clobber any
  49. * registers other than EAX. The patch function should return
  50. * the number of bytes of code generated, as we nop pad the
  51. * rest in generic code.
  52. */
  53. unsigned (*patch)(u8 type, u16 clobber, void *insnbuf,
  54. unsigned long addr, unsigned len);
  55. /* Basic arch-specific setup */
  56. void (*arch_setup)(void);
  57. char *(*memory_setup)(void);
  58. void (*post_allocator_init)(void);
  59. /* Print a banner to identify the environment */
  60. void (*banner)(void);
  61. };
  62. struct pv_lazy_ops {
  63. /* Set deferred update mode, used for batching operations. */
  64. void (*enter)(void);
  65. void (*leave)(void);
  66. };
  67. struct pv_time_ops {
  68. void (*time_init)(void);
  69. /* Set and set time of day */
  70. unsigned long (*get_wallclock)(void);
  71. int (*set_wallclock)(unsigned long);
  72. unsigned long long (*sched_clock)(void);
  73. unsigned long (*get_cpu_khz)(void);
  74. };
  75. struct pv_cpu_ops {
  76. /* hooks for various privileged instructions */
  77. unsigned long (*get_debugreg)(int regno);
  78. void (*set_debugreg)(int regno, unsigned long value);
  79. void (*clts)(void);
  80. unsigned long (*read_cr0)(void);
  81. void (*write_cr0)(unsigned long);
  82. unsigned long (*read_cr4_safe)(void);
  83. unsigned long (*read_cr4)(void);
  84. void (*write_cr4)(unsigned long);
  85. #ifdef CONFIG_X86_64
  86. unsigned long (*read_cr8)(void);
  87. void (*write_cr8)(unsigned long);
  88. #endif
  89. /* Segment descriptor handling */
  90. void (*load_tr_desc)(void);
  91. void (*load_gdt)(const struct desc_ptr *);
  92. void (*load_idt)(const struct desc_ptr *);
  93. void (*store_gdt)(struct desc_ptr *);
  94. void (*store_idt)(struct desc_ptr *);
  95. void (*set_ldt)(const void *desc, unsigned entries);
  96. unsigned long (*store_tr)(void);
  97. void (*load_tls)(struct thread_struct *t, unsigned int cpu);
  98. void (*write_ldt_entry)(struct desc_struct *ldt, int entrynum,
  99. const void *desc);
  100. void (*write_gdt_entry)(struct desc_struct *,
  101. int entrynum, const void *desc, int size);
  102. void (*write_idt_entry)(gate_desc *,
  103. int entrynum, const gate_desc *gate);
  104. void (*load_sp0)(struct tss_struct *tss, struct thread_struct *t);
  105. void (*set_iopl_mask)(unsigned mask);
  106. void (*wbinvd)(void);
  107. void (*io_delay)(void);
  108. /* cpuid emulation, mostly so that caps bits can be disabled */
  109. void (*cpuid)(unsigned int *eax, unsigned int *ebx,
  110. unsigned int *ecx, unsigned int *edx);
  111. /* MSR, PMC and TSR operations.
  112. err = 0/-EFAULT. wrmsr returns 0/-EFAULT. */
  113. u64 (*read_msr)(unsigned int msr, int *err);
  114. int (*write_msr)(unsigned int msr, unsigned low, unsigned high);
  115. u64 (*read_tsc)(void);
  116. u64 (*read_pmc)(int counter);
  117. unsigned long long (*read_tscp)(unsigned int *aux);
  118. /* These two are jmp to, not actually called. */
  119. void (*irq_enable_syscall_ret)(void);
  120. void (*iret)(void);
  121. void (*swapgs)(void);
  122. struct pv_lazy_ops lazy_mode;
  123. };
  124. struct pv_irq_ops {
  125. void (*init_IRQ)(void);
  126. /*
  127. * Get/set interrupt state. save_fl and restore_fl are only
  128. * expected to use X86_EFLAGS_IF; all other bits
  129. * returned from save_fl are undefined, and may be ignored by
  130. * restore_fl.
  131. */
  132. unsigned long (*save_fl)(void);
  133. void (*restore_fl)(unsigned long);
  134. void (*irq_disable)(void);
  135. void (*irq_enable)(void);
  136. void (*safe_halt)(void);
  137. void (*halt)(void);
  138. };
  139. struct pv_apic_ops {
  140. #ifdef CONFIG_X86_LOCAL_APIC
  141. /*
  142. * Direct APIC operations, principally for VMI. Ideally
  143. * these shouldn't be in this interface.
  144. */
  145. void (*apic_write)(unsigned long reg, u32 v);
  146. void (*apic_write_atomic)(unsigned long reg, u32 v);
  147. u32 (*apic_read)(unsigned long reg);
  148. void (*setup_boot_clock)(void);
  149. void (*setup_secondary_clock)(void);
  150. void (*startup_ipi_hook)(int phys_apicid,
  151. unsigned long start_eip,
  152. unsigned long start_esp);
  153. #endif
  154. };
  155. struct pv_mmu_ops {
  156. /*
  157. * Called before/after init_mm pagetable setup. setup_start
  158. * may reset %cr3, and may pre-install parts of the pagetable;
  159. * pagetable setup is expected to preserve any existing
  160. * mapping.
  161. */
  162. void (*pagetable_setup_start)(pgd_t *pgd_base);
  163. void (*pagetable_setup_done)(pgd_t *pgd_base);
  164. unsigned long (*read_cr2)(void);
  165. void (*write_cr2)(unsigned long);
  166. unsigned long (*read_cr3)(void);
  167. void (*write_cr3)(unsigned long);
  168. /*
  169. * Hooks for intercepting the creation/use/destruction of an
  170. * mm_struct.
  171. */
  172. void (*activate_mm)(struct mm_struct *prev,
  173. struct mm_struct *next);
  174. void (*dup_mmap)(struct mm_struct *oldmm,
  175. struct mm_struct *mm);
  176. void (*exit_mmap)(struct mm_struct *mm);
  177. /* TLB operations */
  178. void (*flush_tlb_user)(void);
  179. void (*flush_tlb_kernel)(void);
  180. void (*flush_tlb_single)(unsigned long addr);
  181. void (*flush_tlb_others)(const cpumask_t *cpus, struct mm_struct *mm,
  182. unsigned long va);
  183. /* Hooks for allocating and freeing a pagetable top-level */
  184. int (*pgd_alloc)(struct mm_struct *mm);
  185. void (*pgd_free)(struct mm_struct *mm, pgd_t *pgd);
  186. /*
  187. * Hooks for allocating/releasing pagetable pages when they're
  188. * attached to a pagetable
  189. */
  190. void (*alloc_pte)(struct mm_struct *mm, u32 pfn);
  191. void (*alloc_pmd)(struct mm_struct *mm, u32 pfn);
  192. void (*alloc_pmd_clone)(u32 pfn, u32 clonepfn, u32 start, u32 count);
  193. void (*alloc_pud)(struct mm_struct *mm, u32 pfn);
  194. void (*release_pte)(u32 pfn);
  195. void (*release_pmd)(u32 pfn);
  196. void (*release_pud)(u32 pfn);
  197. /* Pagetable manipulation functions */
  198. void (*set_pte)(pte_t *ptep, pte_t pteval);
  199. void (*set_pte_at)(struct mm_struct *mm, unsigned long addr,
  200. pte_t *ptep, pte_t pteval);
  201. void (*set_pmd)(pmd_t *pmdp, pmd_t pmdval);
  202. void (*pte_update)(struct mm_struct *mm, unsigned long addr,
  203. pte_t *ptep);
  204. void (*pte_update_defer)(struct mm_struct *mm,
  205. unsigned long addr, pte_t *ptep);
  206. pte_t (*ptep_modify_prot_start)(struct mm_struct *mm, unsigned long addr,
  207. pte_t *ptep);
  208. void (*ptep_modify_prot_commit)(struct mm_struct *mm, unsigned long addr,
  209. pte_t *ptep, pte_t pte);
  210. pteval_t (*pte_val)(pte_t);
  211. pteval_t (*pte_flags)(pte_t);
  212. pte_t (*make_pte)(pteval_t pte);
  213. pgdval_t (*pgd_val)(pgd_t);
  214. pgd_t (*make_pgd)(pgdval_t pgd);
  215. #if PAGETABLE_LEVELS >= 3
  216. #ifdef CONFIG_X86_PAE
  217. void (*set_pte_atomic)(pte_t *ptep, pte_t pteval);
  218. void (*set_pte_present)(struct mm_struct *mm, unsigned long addr,
  219. pte_t *ptep, pte_t pte);
  220. void (*pte_clear)(struct mm_struct *mm, unsigned long addr,
  221. pte_t *ptep);
  222. void (*pmd_clear)(pmd_t *pmdp);
  223. #endif /* CONFIG_X86_PAE */
  224. void (*set_pud)(pud_t *pudp, pud_t pudval);
  225. pmdval_t (*pmd_val)(pmd_t);
  226. pmd_t (*make_pmd)(pmdval_t pmd);
  227. #if PAGETABLE_LEVELS == 4
  228. pudval_t (*pud_val)(pud_t);
  229. pud_t (*make_pud)(pudval_t pud);
  230. void (*set_pgd)(pgd_t *pudp, pgd_t pgdval);
  231. #endif /* PAGETABLE_LEVELS == 4 */
  232. #endif /* PAGETABLE_LEVELS >= 3 */
  233. #ifdef CONFIG_HIGHPTE
  234. void *(*kmap_atomic_pte)(struct page *page, enum km_type type);
  235. #endif
  236. struct pv_lazy_ops lazy_mode;
  237. /* dom0 ops */
  238. /* Sometimes the physical address is a pfn, and sometimes its
  239. an mfn. We can tell which is which from the index. */
  240. void (*set_fixmap)(unsigned /* enum fixed_addresses */ idx,
  241. unsigned long phys, pgprot_t flags);
  242. };
  243. /* This contains all the paravirt structures: we get a convenient
  244. * number for each function using the offset which we use to indicate
  245. * what to patch. */
  246. struct paravirt_patch_template {
  247. struct pv_init_ops pv_init_ops;
  248. struct pv_time_ops pv_time_ops;
  249. struct pv_cpu_ops pv_cpu_ops;
  250. struct pv_irq_ops pv_irq_ops;
  251. struct pv_apic_ops pv_apic_ops;
  252. struct pv_mmu_ops pv_mmu_ops;
  253. };
  254. extern struct pv_info pv_info;
  255. extern struct pv_init_ops pv_init_ops;
  256. extern struct pv_time_ops pv_time_ops;
  257. extern struct pv_cpu_ops pv_cpu_ops;
  258. extern struct pv_irq_ops pv_irq_ops;
  259. extern struct pv_apic_ops pv_apic_ops;
  260. extern struct pv_mmu_ops pv_mmu_ops;
  261. #define PARAVIRT_PATCH(x) \
  262. (offsetof(struct paravirt_patch_template, x) / sizeof(void *))
  263. #define paravirt_type(op) \
  264. [paravirt_typenum] "i" (PARAVIRT_PATCH(op)), \
  265. [paravirt_opptr] "m" (op)
  266. #define paravirt_clobber(clobber) \
  267. [paravirt_clobber] "i" (clobber)
  268. /*
  269. * Generate some code, and mark it as patchable by the
  270. * apply_paravirt() alternate instruction patcher.
  271. */
  272. #define _paravirt_alt(insn_string, type, clobber) \
  273. "771:\n\t" insn_string "\n" "772:\n" \
  274. ".pushsection .parainstructions,\"a\"\n" \
  275. _ASM_ALIGN "\n" \
  276. _ASM_PTR " 771b\n" \
  277. " .byte " type "\n" \
  278. " .byte 772b-771b\n" \
  279. " .short " clobber "\n" \
  280. ".popsection\n"
  281. /* Generate patchable code, with the default asm parameters. */
  282. #define paravirt_alt(insn_string) \
  283. _paravirt_alt(insn_string, "%c[paravirt_typenum]", "%c[paravirt_clobber]")
  284. /* Simple instruction patching code. */
  285. #define DEF_NATIVE(ops, name, code) \
  286. extern const char start_##ops##_##name[], end_##ops##_##name[]; \
  287. asm("start_" #ops "_" #name ": " code "; end_" #ops "_" #name ":")
  288. unsigned paravirt_patch_nop(void);
  289. unsigned paravirt_patch_ignore(unsigned len);
  290. unsigned paravirt_patch_call(void *insnbuf,
  291. const void *target, u16 tgt_clobbers,
  292. unsigned long addr, u16 site_clobbers,
  293. unsigned len);
  294. unsigned paravirt_patch_jmp(void *insnbuf, const void *target,
  295. unsigned long addr, unsigned len);
  296. unsigned paravirt_patch_default(u8 type, u16 clobbers, void *insnbuf,
  297. unsigned long addr, unsigned len);
  298. unsigned paravirt_patch_insns(void *insnbuf, unsigned len,
  299. const char *start, const char *end);
  300. unsigned native_patch(u8 type, u16 clobbers, void *ibuf,
  301. unsigned long addr, unsigned len);
  302. int paravirt_disable_iospace(void);
  303. /*
  304. * This generates an indirect call based on the operation type number.
  305. * The type number, computed in PARAVIRT_PATCH, is derived from the
  306. * offset into the paravirt_patch_template structure, and can therefore be
  307. * freely converted back into a structure offset.
  308. */
  309. #define PARAVIRT_CALL "call *%[paravirt_opptr];"
  310. /*
  311. * These macros are intended to wrap calls through one of the paravirt
  312. * ops structs, so that they can be later identified and patched at
  313. * runtime.
  314. *
  315. * Normally, a call to a pv_op function is a simple indirect call:
  316. * (pv_op_struct.operations)(args...).
  317. *
  318. * Unfortunately, this is a relatively slow operation for modern CPUs,
  319. * because it cannot necessarily determine what the destination
  320. * address is. In this case, the address is a runtime constant, so at
  321. * the very least we can patch the call to e a simple direct call, or
  322. * ideally, patch an inline implementation into the callsite. (Direct
  323. * calls are essentially free, because the call and return addresses
  324. * are completely predictable.)
  325. *
  326. * For i386, these macros rely on the standard gcc "regparm(3)" calling
  327. * convention, in which the first three arguments are placed in %eax,
  328. * %edx, %ecx (in that order), and the remaining arguments are placed
  329. * on the stack. All caller-save registers (eax,edx,ecx) are expected
  330. * to be modified (either clobbered or used for return values).
  331. * X86_64, on the other hand, already specifies a register-based calling
  332. * conventions, returning at %rax, with parameteres going on %rdi, %rsi,
  333. * %rdx, and %rcx. Note that for this reason, x86_64 does not need any
  334. * special handling for dealing with 4 arguments, unlike i386.
  335. * However, x86_64 also have to clobber all caller saved registers, which
  336. * unfortunately, are quite a bit (r8 - r11)
  337. *
  338. * The call instruction itself is marked by placing its start address
  339. * and size into the .parainstructions section, so that
  340. * apply_paravirt() in arch/i386/kernel/alternative.c can do the
  341. * appropriate patching under the control of the backend pv_init_ops
  342. * implementation.
  343. *
  344. * Unfortunately there's no way to get gcc to generate the args setup
  345. * for the call, and then allow the call itself to be generated by an
  346. * inline asm. Because of this, we must do the complete arg setup and
  347. * return value handling from within these macros. This is fairly
  348. * cumbersome.
  349. *
  350. * There are 5 sets of PVOP_* macros for dealing with 0-4 arguments.
  351. * It could be extended to more arguments, but there would be little
  352. * to be gained from that. For each number of arguments, there are
  353. * the two VCALL and CALL variants for void and non-void functions.
  354. *
  355. * When there is a return value, the invoker of the macro must specify
  356. * the return type. The macro then uses sizeof() on that type to
  357. * determine whether its a 32 or 64 bit value, and places the return
  358. * in the right register(s) (just %eax for 32-bit, and %edx:%eax for
  359. * 64-bit). For x86_64 machines, it just returns at %rax regardless of
  360. * the return value size.
  361. *
  362. * 64-bit arguments are passed as a pair of adjacent 32-bit arguments
  363. * i386 also passes 64-bit arguments as a pair of adjacent 32-bit arguments
  364. * in low,high order
  365. *
  366. * Small structures are passed and returned in registers. The macro
  367. * calling convention can't directly deal with this, so the wrapper
  368. * functions must do this.
  369. *
  370. * These PVOP_* macros are only defined within this header. This
  371. * means that all uses must be wrapped in inline functions. This also
  372. * makes sure the incoming and outgoing types are always correct.
  373. */
  374. #ifdef CONFIG_X86_32
  375. #define PVOP_VCALL_ARGS unsigned long __eax, __edx, __ecx
  376. #define PVOP_CALL_ARGS PVOP_VCALL_ARGS
  377. #define PVOP_VCALL_CLOBBERS "=a" (__eax), "=d" (__edx), \
  378. "=c" (__ecx)
  379. #define PVOP_CALL_CLOBBERS PVOP_VCALL_CLOBBERS
  380. #define EXTRA_CLOBBERS
  381. #define VEXTRA_CLOBBERS
  382. #else
  383. #define PVOP_VCALL_ARGS unsigned long __edi, __esi, __edx, __ecx
  384. #define PVOP_CALL_ARGS PVOP_VCALL_ARGS, __eax
  385. #define PVOP_VCALL_CLOBBERS "=D" (__edi), \
  386. "=S" (__esi), "=d" (__edx), \
  387. "=c" (__ecx)
  388. #define PVOP_CALL_CLOBBERS PVOP_VCALL_CLOBBERS, "=a" (__eax)
  389. #define EXTRA_CLOBBERS , "r8", "r9", "r10", "r11"
  390. #define VEXTRA_CLOBBERS , "rax", "r8", "r9", "r10", "r11"
  391. #endif
  392. #ifdef CONFIG_PARAVIRT_DEBUG
  393. #define PVOP_TEST_NULL(op) BUG_ON(op == NULL)
  394. #else
  395. #define PVOP_TEST_NULL(op) ((void)op)
  396. #endif
  397. #define __PVOP_CALL(rettype, op, pre, post, ...) \
  398. ({ \
  399. rettype __ret; \
  400. PVOP_CALL_ARGS; \
  401. PVOP_TEST_NULL(op); \
  402. /* This is 32-bit specific, but is okay in 64-bit */ \
  403. /* since this condition will never hold */ \
  404. if (sizeof(rettype) > sizeof(unsigned long)) { \
  405. asm volatile(pre \
  406. paravirt_alt(PARAVIRT_CALL) \
  407. post \
  408. : PVOP_CALL_CLOBBERS \
  409. : paravirt_type(op), \
  410. paravirt_clobber(CLBR_ANY), \
  411. ##__VA_ARGS__ \
  412. : "memory", "cc" EXTRA_CLOBBERS); \
  413. __ret = (rettype)((((u64)__edx) << 32) | __eax); \
  414. } else { \
  415. asm volatile(pre \
  416. paravirt_alt(PARAVIRT_CALL) \
  417. post \
  418. : PVOP_CALL_CLOBBERS \
  419. : paravirt_type(op), \
  420. paravirt_clobber(CLBR_ANY), \
  421. ##__VA_ARGS__ \
  422. : "memory", "cc" EXTRA_CLOBBERS); \
  423. __ret = (rettype)__eax; \
  424. } \
  425. __ret; \
  426. })
  427. #define __PVOP_VCALL(op, pre, post, ...) \
  428. ({ \
  429. PVOP_VCALL_ARGS; \
  430. PVOP_TEST_NULL(op); \
  431. asm volatile(pre \
  432. paravirt_alt(PARAVIRT_CALL) \
  433. post \
  434. : PVOP_VCALL_CLOBBERS \
  435. : paravirt_type(op), \
  436. paravirt_clobber(CLBR_ANY), \
  437. ##__VA_ARGS__ \
  438. : "memory", "cc" VEXTRA_CLOBBERS); \
  439. })
  440. #define PVOP_CALL0(rettype, op) \
  441. __PVOP_CALL(rettype, op, "", "")
  442. #define PVOP_VCALL0(op) \
  443. __PVOP_VCALL(op, "", "")
  444. #define PVOP_CALL1(rettype, op, arg1) \
  445. __PVOP_CALL(rettype, op, "", "", "0" ((unsigned long)(arg1)))
  446. #define PVOP_VCALL1(op, arg1) \
  447. __PVOP_VCALL(op, "", "", "0" ((unsigned long)(arg1)))
  448. #define PVOP_CALL2(rettype, op, arg1, arg2) \
  449. __PVOP_CALL(rettype, op, "", "", "0" ((unsigned long)(arg1)), \
  450. "1" ((unsigned long)(arg2)))
  451. #define PVOP_VCALL2(op, arg1, arg2) \
  452. __PVOP_VCALL(op, "", "", "0" ((unsigned long)(arg1)), \
  453. "1" ((unsigned long)(arg2)))
  454. #define PVOP_CALL3(rettype, op, arg1, arg2, arg3) \
  455. __PVOP_CALL(rettype, op, "", "", "0" ((unsigned long)(arg1)), \
  456. "1"((unsigned long)(arg2)), "2"((unsigned long)(arg3)))
  457. #define PVOP_VCALL3(op, arg1, arg2, arg3) \
  458. __PVOP_VCALL(op, "", "", "0" ((unsigned long)(arg1)), \
  459. "1"((unsigned long)(arg2)), "2"((unsigned long)(arg3)))
  460. /* This is the only difference in x86_64. We can make it much simpler */
  461. #ifdef CONFIG_X86_32
  462. #define PVOP_CALL4(rettype, op, arg1, arg2, arg3, arg4) \
  463. __PVOP_CALL(rettype, op, \
  464. "push %[_arg4];", "lea 4(%%esp),%%esp;", \
  465. "0" ((u32)(arg1)), "1" ((u32)(arg2)), \
  466. "2" ((u32)(arg3)), [_arg4] "mr" ((u32)(arg4)))
  467. #define PVOP_VCALL4(op, arg1, arg2, arg3, arg4) \
  468. __PVOP_VCALL(op, \
  469. "push %[_arg4];", "lea 4(%%esp),%%esp;", \
  470. "0" ((u32)(arg1)), "1" ((u32)(arg2)), \
  471. "2" ((u32)(arg3)), [_arg4] "mr" ((u32)(arg4)))
  472. #else
  473. #define PVOP_CALL4(rettype, op, arg1, arg2, arg3, arg4) \
  474. __PVOP_CALL(rettype, op, "", "", "0" ((unsigned long)(arg1)), \
  475. "1"((unsigned long)(arg2)), "2"((unsigned long)(arg3)), \
  476. "3"((unsigned long)(arg4)))
  477. #define PVOP_VCALL4(op, arg1, arg2, arg3, arg4) \
  478. __PVOP_VCALL(op, "", "", "0" ((unsigned long)(arg1)), \
  479. "1"((unsigned long)(arg2)), "2"((unsigned long)(arg3)), \
  480. "3"((unsigned long)(arg4)))
  481. #endif
  482. static inline int paravirt_enabled(void)
  483. {
  484. return pv_info.paravirt_enabled;
  485. }
  486. static inline void load_sp0(struct tss_struct *tss,
  487. struct thread_struct *thread)
  488. {
  489. PVOP_VCALL2(pv_cpu_ops.load_sp0, tss, thread);
  490. }
  491. #define ARCH_SETUP pv_init_ops.arch_setup();
  492. static inline unsigned long get_wallclock(void)
  493. {
  494. return PVOP_CALL0(unsigned long, pv_time_ops.get_wallclock);
  495. }
  496. static inline int set_wallclock(unsigned long nowtime)
  497. {
  498. return PVOP_CALL1(int, pv_time_ops.set_wallclock, nowtime);
  499. }
  500. static inline void (*choose_time_init(void))(void)
  501. {
  502. return pv_time_ops.time_init;
  503. }
  504. /* The paravirtualized CPUID instruction. */
  505. static inline void __cpuid(unsigned int *eax, unsigned int *ebx,
  506. unsigned int *ecx, unsigned int *edx)
  507. {
  508. PVOP_VCALL4(pv_cpu_ops.cpuid, eax, ebx, ecx, edx);
  509. }
  510. /*
  511. * These special macros can be used to get or set a debugging register
  512. */
  513. static inline unsigned long paravirt_get_debugreg(int reg)
  514. {
  515. return PVOP_CALL1(unsigned long, pv_cpu_ops.get_debugreg, reg);
  516. }
  517. #define get_debugreg(var, reg) var = paravirt_get_debugreg(reg)
  518. static inline void set_debugreg(unsigned long val, int reg)
  519. {
  520. PVOP_VCALL2(pv_cpu_ops.set_debugreg, reg, val);
  521. }
  522. static inline void clts(void)
  523. {
  524. PVOP_VCALL0(pv_cpu_ops.clts);
  525. }
  526. static inline unsigned long read_cr0(void)
  527. {
  528. return PVOP_CALL0(unsigned long, pv_cpu_ops.read_cr0);
  529. }
  530. static inline void write_cr0(unsigned long x)
  531. {
  532. PVOP_VCALL1(pv_cpu_ops.write_cr0, x);
  533. }
  534. static inline unsigned long read_cr2(void)
  535. {
  536. return PVOP_CALL0(unsigned long, pv_mmu_ops.read_cr2);
  537. }
  538. static inline void write_cr2(unsigned long x)
  539. {
  540. PVOP_VCALL1(pv_mmu_ops.write_cr2, x);
  541. }
  542. static inline unsigned long read_cr3(void)
  543. {
  544. return PVOP_CALL0(unsigned long, pv_mmu_ops.read_cr3);
  545. }
  546. static inline void write_cr3(unsigned long x)
  547. {
  548. PVOP_VCALL1(pv_mmu_ops.write_cr3, x);
  549. }
  550. static inline unsigned long read_cr4(void)
  551. {
  552. return PVOP_CALL0(unsigned long, pv_cpu_ops.read_cr4);
  553. }
  554. static inline unsigned long read_cr4_safe(void)
  555. {
  556. return PVOP_CALL0(unsigned long, pv_cpu_ops.read_cr4_safe);
  557. }
  558. static inline void write_cr4(unsigned long x)
  559. {
  560. PVOP_VCALL1(pv_cpu_ops.write_cr4, x);
  561. }
  562. #ifdef CONFIG_X86_64
  563. static inline unsigned long read_cr8(void)
  564. {
  565. return PVOP_CALL0(unsigned long, pv_cpu_ops.read_cr8);
  566. }
  567. static inline void write_cr8(unsigned long x)
  568. {
  569. PVOP_VCALL1(pv_cpu_ops.write_cr8, x);
  570. }
  571. #endif
  572. static inline void raw_safe_halt(void)
  573. {
  574. PVOP_VCALL0(pv_irq_ops.safe_halt);
  575. }
  576. static inline void halt(void)
  577. {
  578. PVOP_VCALL0(pv_irq_ops.safe_halt);
  579. }
  580. static inline void wbinvd(void)
  581. {
  582. PVOP_VCALL0(pv_cpu_ops.wbinvd);
  583. }
  584. #define get_kernel_rpl() (pv_info.kernel_rpl)
  585. static inline u64 paravirt_read_msr(unsigned msr, int *err)
  586. {
  587. return PVOP_CALL2(u64, pv_cpu_ops.read_msr, msr, err);
  588. }
  589. static inline int paravirt_write_msr(unsigned msr, unsigned low, unsigned high)
  590. {
  591. return PVOP_CALL3(int, pv_cpu_ops.write_msr, msr, low, high);
  592. }
  593. /* These should all do BUG_ON(_err), but our headers are too tangled. */
  594. #define rdmsr(msr, val1, val2) \
  595. do { \
  596. int _err; \
  597. u64 _l = paravirt_read_msr(msr, &_err); \
  598. val1 = (u32)_l; \
  599. val2 = _l >> 32; \
  600. } while (0)
  601. #define wrmsr(msr, val1, val2) \
  602. do { \
  603. paravirt_write_msr(msr, val1, val2); \
  604. } while (0)
  605. #define rdmsrl(msr, val) \
  606. do { \
  607. int _err; \
  608. val = paravirt_read_msr(msr, &_err); \
  609. } while (0)
  610. #define wrmsrl(msr, val) wrmsr(msr, (u32)((u64)(val)), ((u64)(val))>>32)
  611. #define wrmsr_safe(msr, a, b) paravirt_write_msr(msr, a, b)
  612. /* rdmsr with exception handling */
  613. #define rdmsr_safe(msr, a, b) \
  614. ({ \
  615. int _err; \
  616. u64 _l = paravirt_read_msr(msr, &_err); \
  617. (*a) = (u32)_l; \
  618. (*b) = _l >> 32; \
  619. _err; \
  620. })
  621. static inline int rdmsrl_safe(unsigned msr, unsigned long long *p)
  622. {
  623. int err;
  624. *p = paravirt_read_msr(msr, &err);
  625. return err;
  626. }
  627. static inline u64 paravirt_read_tsc(void)
  628. {
  629. return PVOP_CALL0(u64, pv_cpu_ops.read_tsc);
  630. }
  631. #define rdtscl(low) \
  632. do { \
  633. u64 _l = paravirt_read_tsc(); \
  634. low = (int)_l; \
  635. } while (0)
  636. #define rdtscll(val) (val = paravirt_read_tsc())
  637. static inline unsigned long long paravirt_sched_clock(void)
  638. {
  639. return PVOP_CALL0(unsigned long long, pv_time_ops.sched_clock);
  640. }
  641. #define calculate_cpu_khz() (pv_time_ops.get_cpu_khz())
  642. static inline unsigned long long paravirt_read_pmc(int counter)
  643. {
  644. return PVOP_CALL1(u64, pv_cpu_ops.read_pmc, counter);
  645. }
  646. #define rdpmc(counter, low, high) \
  647. do { \
  648. u64 _l = paravirt_read_pmc(counter); \
  649. low = (u32)_l; \
  650. high = _l >> 32; \
  651. } while (0)
  652. static inline unsigned long long paravirt_rdtscp(unsigned int *aux)
  653. {
  654. return PVOP_CALL1(u64, pv_cpu_ops.read_tscp, aux);
  655. }
  656. #define rdtscp(low, high, aux) \
  657. do { \
  658. int __aux; \
  659. unsigned long __val = paravirt_rdtscp(&__aux); \
  660. (low) = (u32)__val; \
  661. (high) = (u32)(__val >> 32); \
  662. (aux) = __aux; \
  663. } while (0)
  664. #define rdtscpll(val, aux) \
  665. do { \
  666. unsigned long __aux; \
  667. val = paravirt_rdtscp(&__aux); \
  668. (aux) = __aux; \
  669. } while (0)
  670. static inline void load_TR_desc(void)
  671. {
  672. PVOP_VCALL0(pv_cpu_ops.load_tr_desc);
  673. }
  674. static inline void load_gdt(const struct desc_ptr *dtr)
  675. {
  676. PVOP_VCALL1(pv_cpu_ops.load_gdt, dtr);
  677. }
  678. static inline void load_idt(const struct desc_ptr *dtr)
  679. {
  680. PVOP_VCALL1(pv_cpu_ops.load_idt, dtr);
  681. }
  682. static inline void set_ldt(const void *addr, unsigned entries)
  683. {
  684. PVOP_VCALL2(pv_cpu_ops.set_ldt, addr, entries);
  685. }
  686. static inline void store_gdt(struct desc_ptr *dtr)
  687. {
  688. PVOP_VCALL1(pv_cpu_ops.store_gdt, dtr);
  689. }
  690. static inline void store_idt(struct desc_ptr *dtr)
  691. {
  692. PVOP_VCALL1(pv_cpu_ops.store_idt, dtr);
  693. }
  694. static inline unsigned long paravirt_store_tr(void)
  695. {
  696. return PVOP_CALL0(unsigned long, pv_cpu_ops.store_tr);
  697. }
  698. #define store_tr(tr) ((tr) = paravirt_store_tr())
  699. static inline void load_TLS(struct thread_struct *t, unsigned cpu)
  700. {
  701. PVOP_VCALL2(pv_cpu_ops.load_tls, t, cpu);
  702. }
  703. static inline void write_ldt_entry(struct desc_struct *dt, int entry,
  704. const void *desc)
  705. {
  706. PVOP_VCALL3(pv_cpu_ops.write_ldt_entry, dt, entry, desc);
  707. }
  708. static inline void write_gdt_entry(struct desc_struct *dt, int entry,
  709. void *desc, int type)
  710. {
  711. PVOP_VCALL4(pv_cpu_ops.write_gdt_entry, dt, entry, desc, type);
  712. }
  713. static inline void write_idt_entry(gate_desc *dt, int entry, const gate_desc *g)
  714. {
  715. PVOP_VCALL3(pv_cpu_ops.write_idt_entry, dt, entry, g);
  716. }
  717. static inline void set_iopl_mask(unsigned mask)
  718. {
  719. PVOP_VCALL1(pv_cpu_ops.set_iopl_mask, mask);
  720. }
  721. /* The paravirtualized I/O functions */
  722. static inline void slow_down_io(void)
  723. {
  724. pv_cpu_ops.io_delay();
  725. #ifdef REALLY_SLOW_IO
  726. pv_cpu_ops.io_delay();
  727. pv_cpu_ops.io_delay();
  728. pv_cpu_ops.io_delay();
  729. #endif
  730. }
  731. #ifdef CONFIG_X86_LOCAL_APIC
  732. /*
  733. * Basic functions accessing APICs.
  734. */
  735. static inline void apic_write(unsigned long reg, u32 v)
  736. {
  737. PVOP_VCALL2(pv_apic_ops.apic_write, reg, v);
  738. }
  739. static inline void apic_write_atomic(unsigned long reg, u32 v)
  740. {
  741. PVOP_VCALL2(pv_apic_ops.apic_write_atomic, reg, v);
  742. }
  743. static inline u32 apic_read(unsigned long reg)
  744. {
  745. return PVOP_CALL1(unsigned long, pv_apic_ops.apic_read, reg);
  746. }
  747. static inline void setup_boot_clock(void)
  748. {
  749. PVOP_VCALL0(pv_apic_ops.setup_boot_clock);
  750. }
  751. static inline void setup_secondary_clock(void)
  752. {
  753. PVOP_VCALL0(pv_apic_ops.setup_secondary_clock);
  754. }
  755. #endif
  756. static inline void paravirt_post_allocator_init(void)
  757. {
  758. if (pv_init_ops.post_allocator_init)
  759. (*pv_init_ops.post_allocator_init)();
  760. }
  761. static inline void paravirt_pagetable_setup_start(pgd_t *base)
  762. {
  763. (*pv_mmu_ops.pagetable_setup_start)(base);
  764. }
  765. static inline void paravirt_pagetable_setup_done(pgd_t *base)
  766. {
  767. (*pv_mmu_ops.pagetable_setup_done)(base);
  768. }
  769. #ifdef CONFIG_SMP
  770. static inline void startup_ipi_hook(int phys_apicid, unsigned long start_eip,
  771. unsigned long start_esp)
  772. {
  773. PVOP_VCALL3(pv_apic_ops.startup_ipi_hook,
  774. phys_apicid, start_eip, start_esp);
  775. }
  776. #endif
  777. static inline void paravirt_activate_mm(struct mm_struct *prev,
  778. struct mm_struct *next)
  779. {
  780. PVOP_VCALL2(pv_mmu_ops.activate_mm, prev, next);
  781. }
  782. static inline void arch_dup_mmap(struct mm_struct *oldmm,
  783. struct mm_struct *mm)
  784. {
  785. PVOP_VCALL2(pv_mmu_ops.dup_mmap, oldmm, mm);
  786. }
  787. static inline void arch_exit_mmap(struct mm_struct *mm)
  788. {
  789. PVOP_VCALL1(pv_mmu_ops.exit_mmap, mm);
  790. }
  791. static inline void __flush_tlb(void)
  792. {
  793. PVOP_VCALL0(pv_mmu_ops.flush_tlb_user);
  794. }
  795. static inline void __flush_tlb_global(void)
  796. {
  797. PVOP_VCALL0(pv_mmu_ops.flush_tlb_kernel);
  798. }
  799. static inline void __flush_tlb_single(unsigned long addr)
  800. {
  801. PVOP_VCALL1(pv_mmu_ops.flush_tlb_single, addr);
  802. }
  803. static inline void flush_tlb_others(cpumask_t cpumask, struct mm_struct *mm,
  804. unsigned long va)
  805. {
  806. PVOP_VCALL3(pv_mmu_ops.flush_tlb_others, &cpumask, mm, va);
  807. }
  808. static inline int paravirt_pgd_alloc(struct mm_struct *mm)
  809. {
  810. return PVOP_CALL1(int, pv_mmu_ops.pgd_alloc, mm);
  811. }
  812. static inline void paravirt_pgd_free(struct mm_struct *mm, pgd_t *pgd)
  813. {
  814. PVOP_VCALL2(pv_mmu_ops.pgd_free, mm, pgd);
  815. }
  816. static inline void paravirt_alloc_pte(struct mm_struct *mm, unsigned pfn)
  817. {
  818. PVOP_VCALL2(pv_mmu_ops.alloc_pte, mm, pfn);
  819. }
  820. static inline void paravirt_release_pte(unsigned pfn)
  821. {
  822. PVOP_VCALL1(pv_mmu_ops.release_pte, pfn);
  823. }
  824. static inline void paravirt_alloc_pmd(struct mm_struct *mm, unsigned pfn)
  825. {
  826. PVOP_VCALL2(pv_mmu_ops.alloc_pmd, mm, pfn);
  827. }
  828. static inline void paravirt_alloc_pmd_clone(unsigned pfn, unsigned clonepfn,
  829. unsigned start, unsigned count)
  830. {
  831. PVOP_VCALL4(pv_mmu_ops.alloc_pmd_clone, pfn, clonepfn, start, count);
  832. }
  833. static inline void paravirt_release_pmd(unsigned pfn)
  834. {
  835. PVOP_VCALL1(pv_mmu_ops.release_pmd, pfn);
  836. }
  837. static inline void paravirt_alloc_pud(struct mm_struct *mm, unsigned pfn)
  838. {
  839. PVOP_VCALL2(pv_mmu_ops.alloc_pud, mm, pfn);
  840. }
  841. static inline void paravirt_release_pud(unsigned pfn)
  842. {
  843. PVOP_VCALL1(pv_mmu_ops.release_pud, pfn);
  844. }
  845. #ifdef CONFIG_HIGHPTE
  846. static inline void *kmap_atomic_pte(struct page *page, enum km_type type)
  847. {
  848. unsigned long ret;
  849. ret = PVOP_CALL2(unsigned long, pv_mmu_ops.kmap_atomic_pte, page, type);
  850. return (void *)ret;
  851. }
  852. #endif
  853. static inline void pte_update(struct mm_struct *mm, unsigned long addr,
  854. pte_t *ptep)
  855. {
  856. PVOP_VCALL3(pv_mmu_ops.pte_update, mm, addr, ptep);
  857. }
  858. static inline void pte_update_defer(struct mm_struct *mm, unsigned long addr,
  859. pte_t *ptep)
  860. {
  861. PVOP_VCALL3(pv_mmu_ops.pte_update_defer, mm, addr, ptep);
  862. }
  863. static inline pte_t __pte(pteval_t val)
  864. {
  865. pteval_t ret;
  866. if (sizeof(pteval_t) > sizeof(long))
  867. ret = PVOP_CALL2(pteval_t,
  868. pv_mmu_ops.make_pte,
  869. val, (u64)val >> 32);
  870. else
  871. ret = PVOP_CALL1(pteval_t,
  872. pv_mmu_ops.make_pte,
  873. val);
  874. return (pte_t) { .pte = ret };
  875. }
  876. static inline pteval_t pte_val(pte_t pte)
  877. {
  878. pteval_t ret;
  879. if (sizeof(pteval_t) > sizeof(long))
  880. ret = PVOP_CALL2(pteval_t, pv_mmu_ops.pte_val,
  881. pte.pte, (u64)pte.pte >> 32);
  882. else
  883. ret = PVOP_CALL1(pteval_t, pv_mmu_ops.pte_val,
  884. pte.pte);
  885. return ret;
  886. }
  887. static inline pteval_t pte_flags(pte_t pte)
  888. {
  889. pteval_t ret;
  890. if (sizeof(pteval_t) > sizeof(long))
  891. ret = PVOP_CALL2(pteval_t, pv_mmu_ops.pte_flags,
  892. pte.pte, (u64)pte.pte >> 32);
  893. else
  894. ret = PVOP_CALL1(pteval_t, pv_mmu_ops.pte_flags,
  895. pte.pte);
  896. return ret;
  897. }
  898. static inline pgd_t __pgd(pgdval_t val)
  899. {
  900. pgdval_t ret;
  901. if (sizeof(pgdval_t) > sizeof(long))
  902. ret = PVOP_CALL2(pgdval_t, pv_mmu_ops.make_pgd,
  903. val, (u64)val >> 32);
  904. else
  905. ret = PVOP_CALL1(pgdval_t, pv_mmu_ops.make_pgd,
  906. val);
  907. return (pgd_t) { ret };
  908. }
  909. static inline pgdval_t pgd_val(pgd_t pgd)
  910. {
  911. pgdval_t ret;
  912. if (sizeof(pgdval_t) > sizeof(long))
  913. ret = PVOP_CALL2(pgdval_t, pv_mmu_ops.pgd_val,
  914. pgd.pgd, (u64)pgd.pgd >> 32);
  915. else
  916. ret = PVOP_CALL1(pgdval_t, pv_mmu_ops.pgd_val,
  917. pgd.pgd);
  918. return ret;
  919. }
  920. #define __HAVE_ARCH_PTEP_MODIFY_PROT_TRANSACTION
  921. static inline pte_t ptep_modify_prot_start(struct mm_struct *mm, unsigned long addr,
  922. pte_t *ptep)
  923. {
  924. pteval_t ret;
  925. ret = PVOP_CALL3(pteval_t, pv_mmu_ops.ptep_modify_prot_start,
  926. mm, addr, ptep);
  927. return (pte_t) { .pte = ret };
  928. }
  929. static inline void ptep_modify_prot_commit(struct mm_struct *mm, unsigned long addr,
  930. pte_t *ptep, pte_t pte)
  931. {
  932. if (sizeof(pteval_t) > sizeof(long))
  933. /* 5 arg words */
  934. pv_mmu_ops.ptep_modify_prot_commit(mm, addr, ptep, pte);
  935. else
  936. PVOP_VCALL4(pv_mmu_ops.ptep_modify_prot_commit,
  937. mm, addr, ptep, pte.pte);
  938. }
  939. static inline void set_pte(pte_t *ptep, pte_t pte)
  940. {
  941. if (sizeof(pteval_t) > sizeof(long))
  942. PVOP_VCALL3(pv_mmu_ops.set_pte, ptep,
  943. pte.pte, (u64)pte.pte >> 32);
  944. else
  945. PVOP_VCALL2(pv_mmu_ops.set_pte, ptep,
  946. pte.pte);
  947. }
  948. static inline void set_pte_at(struct mm_struct *mm, unsigned long addr,
  949. pte_t *ptep, pte_t pte)
  950. {
  951. if (sizeof(pteval_t) > sizeof(long))
  952. /* 5 arg words */
  953. pv_mmu_ops.set_pte_at(mm, addr, ptep, pte);
  954. else
  955. PVOP_VCALL4(pv_mmu_ops.set_pte_at, mm, addr, ptep, pte.pte);
  956. }
  957. static inline void set_pmd(pmd_t *pmdp, pmd_t pmd)
  958. {
  959. pmdval_t val = native_pmd_val(pmd);
  960. if (sizeof(pmdval_t) > sizeof(long))
  961. PVOP_VCALL3(pv_mmu_ops.set_pmd, pmdp, val, (u64)val >> 32);
  962. else
  963. PVOP_VCALL2(pv_mmu_ops.set_pmd, pmdp, val);
  964. }
  965. #if PAGETABLE_LEVELS >= 3
  966. static inline pmd_t __pmd(pmdval_t val)
  967. {
  968. pmdval_t ret;
  969. if (sizeof(pmdval_t) > sizeof(long))
  970. ret = PVOP_CALL2(pmdval_t, pv_mmu_ops.make_pmd,
  971. val, (u64)val >> 32);
  972. else
  973. ret = PVOP_CALL1(pmdval_t, pv_mmu_ops.make_pmd,
  974. val);
  975. return (pmd_t) { ret };
  976. }
  977. static inline pmdval_t pmd_val(pmd_t pmd)
  978. {
  979. pmdval_t ret;
  980. if (sizeof(pmdval_t) > sizeof(long))
  981. ret = PVOP_CALL2(pmdval_t, pv_mmu_ops.pmd_val,
  982. pmd.pmd, (u64)pmd.pmd >> 32);
  983. else
  984. ret = PVOP_CALL1(pmdval_t, pv_mmu_ops.pmd_val,
  985. pmd.pmd);
  986. return ret;
  987. }
  988. static inline void set_pud(pud_t *pudp, pud_t pud)
  989. {
  990. pudval_t val = native_pud_val(pud);
  991. if (sizeof(pudval_t) > sizeof(long))
  992. PVOP_VCALL3(pv_mmu_ops.set_pud, pudp,
  993. val, (u64)val >> 32);
  994. else
  995. PVOP_VCALL2(pv_mmu_ops.set_pud, pudp,
  996. val);
  997. }
  998. #if PAGETABLE_LEVELS == 4
  999. static inline pud_t __pud(pudval_t val)
  1000. {
  1001. pudval_t ret;
  1002. if (sizeof(pudval_t) > sizeof(long))
  1003. ret = PVOP_CALL2(pudval_t, pv_mmu_ops.make_pud,
  1004. val, (u64)val >> 32);
  1005. else
  1006. ret = PVOP_CALL1(pudval_t, pv_mmu_ops.make_pud,
  1007. val);
  1008. return (pud_t) { ret };
  1009. }
  1010. static inline pudval_t pud_val(pud_t pud)
  1011. {
  1012. pudval_t ret;
  1013. if (sizeof(pudval_t) > sizeof(long))
  1014. ret = PVOP_CALL2(pudval_t, pv_mmu_ops.pud_val,
  1015. pud.pud, (u64)pud.pud >> 32);
  1016. else
  1017. ret = PVOP_CALL1(pudval_t, pv_mmu_ops.pud_val,
  1018. pud.pud);
  1019. return ret;
  1020. }
  1021. static inline void set_pgd(pgd_t *pgdp, pgd_t pgd)
  1022. {
  1023. pgdval_t val = native_pgd_val(pgd);
  1024. if (sizeof(pgdval_t) > sizeof(long))
  1025. PVOP_VCALL3(pv_mmu_ops.set_pgd, pgdp,
  1026. val, (u64)val >> 32);
  1027. else
  1028. PVOP_VCALL2(pv_mmu_ops.set_pgd, pgdp,
  1029. val);
  1030. }
  1031. static inline void pgd_clear(pgd_t *pgdp)
  1032. {
  1033. set_pgd(pgdp, __pgd(0));
  1034. }
  1035. static inline void pud_clear(pud_t *pudp)
  1036. {
  1037. set_pud(pudp, __pud(0));
  1038. }
  1039. #endif /* PAGETABLE_LEVELS == 4 */
  1040. #endif /* PAGETABLE_LEVELS >= 3 */
  1041. #ifdef CONFIG_X86_PAE
  1042. /* Special-case pte-setting operations for PAE, which can't update a
  1043. 64-bit pte atomically */
  1044. static inline void set_pte_atomic(pte_t *ptep, pte_t pte)
  1045. {
  1046. PVOP_VCALL3(pv_mmu_ops.set_pte_atomic, ptep,
  1047. pte.pte, pte.pte >> 32);
  1048. }
  1049. static inline void set_pte_present(struct mm_struct *mm, unsigned long addr,
  1050. pte_t *ptep, pte_t pte)
  1051. {
  1052. /* 5 arg words */
  1053. pv_mmu_ops.set_pte_present(mm, addr, ptep, pte);
  1054. }
  1055. static inline void pte_clear(struct mm_struct *mm, unsigned long addr,
  1056. pte_t *ptep)
  1057. {
  1058. PVOP_VCALL3(pv_mmu_ops.pte_clear, mm, addr, ptep);
  1059. }
  1060. static inline void pmd_clear(pmd_t *pmdp)
  1061. {
  1062. PVOP_VCALL1(pv_mmu_ops.pmd_clear, pmdp);
  1063. }
  1064. #else /* !CONFIG_X86_PAE */
  1065. static inline void set_pte_atomic(pte_t *ptep, pte_t pte)
  1066. {
  1067. set_pte(ptep, pte);
  1068. }
  1069. static inline void set_pte_present(struct mm_struct *mm, unsigned long addr,
  1070. pte_t *ptep, pte_t pte)
  1071. {
  1072. set_pte(ptep, pte);
  1073. }
  1074. static inline void pte_clear(struct mm_struct *mm, unsigned long addr,
  1075. pte_t *ptep)
  1076. {
  1077. set_pte_at(mm, addr, ptep, __pte(0));
  1078. }
  1079. static inline void pmd_clear(pmd_t *pmdp)
  1080. {
  1081. set_pmd(pmdp, __pmd(0));
  1082. }
  1083. #endif /* CONFIG_X86_PAE */
  1084. /* Lazy mode for batching updates / context switch */
  1085. enum paravirt_lazy_mode {
  1086. PARAVIRT_LAZY_NONE,
  1087. PARAVIRT_LAZY_MMU,
  1088. PARAVIRT_LAZY_CPU,
  1089. };
  1090. enum paravirt_lazy_mode paravirt_get_lazy_mode(void);
  1091. void paravirt_enter_lazy_cpu(void);
  1092. void paravirt_leave_lazy_cpu(void);
  1093. void paravirt_enter_lazy_mmu(void);
  1094. void paravirt_leave_lazy_mmu(void);
  1095. void paravirt_leave_lazy(enum paravirt_lazy_mode mode);
  1096. #define __HAVE_ARCH_ENTER_LAZY_CPU_MODE
  1097. static inline void arch_enter_lazy_cpu_mode(void)
  1098. {
  1099. PVOP_VCALL0(pv_cpu_ops.lazy_mode.enter);
  1100. }
  1101. static inline void arch_leave_lazy_cpu_mode(void)
  1102. {
  1103. PVOP_VCALL0(pv_cpu_ops.lazy_mode.leave);
  1104. }
  1105. static inline void arch_flush_lazy_cpu_mode(void)
  1106. {
  1107. if (unlikely(paravirt_get_lazy_mode() == PARAVIRT_LAZY_CPU)) {
  1108. arch_leave_lazy_cpu_mode();
  1109. arch_enter_lazy_cpu_mode();
  1110. }
  1111. }
  1112. #define __HAVE_ARCH_ENTER_LAZY_MMU_MODE
  1113. static inline void arch_enter_lazy_mmu_mode(void)
  1114. {
  1115. PVOP_VCALL0(pv_mmu_ops.lazy_mode.enter);
  1116. }
  1117. static inline void arch_leave_lazy_mmu_mode(void)
  1118. {
  1119. PVOP_VCALL0(pv_mmu_ops.lazy_mode.leave);
  1120. }
  1121. static inline void arch_flush_lazy_mmu_mode(void)
  1122. {
  1123. if (unlikely(paravirt_get_lazy_mode() == PARAVIRT_LAZY_MMU)) {
  1124. arch_leave_lazy_mmu_mode();
  1125. arch_enter_lazy_mmu_mode();
  1126. }
  1127. }
  1128. static inline void __set_fixmap(unsigned /* enum fixed_addresses */ idx,
  1129. unsigned long phys, pgprot_t flags)
  1130. {
  1131. pv_mmu_ops.set_fixmap(idx, phys, flags);
  1132. }
  1133. void _paravirt_nop(void);
  1134. #define paravirt_nop ((void *)_paravirt_nop)
  1135. /* These all sit in the .parainstructions section to tell us what to patch. */
  1136. struct paravirt_patch_site {
  1137. u8 *instr; /* original instructions */
  1138. u8 instrtype; /* type of this instruction */
  1139. u8 len; /* length of original instruction */
  1140. u16 clobbers; /* what registers you may clobber */
  1141. };
  1142. extern struct paravirt_patch_site __parainstructions[],
  1143. __parainstructions_end[];
  1144. #ifdef CONFIG_X86_32
  1145. #define PV_SAVE_REGS "pushl %%ecx; pushl %%edx;"
  1146. #define PV_RESTORE_REGS "popl %%edx; popl %%ecx"
  1147. #define PV_FLAGS_ARG "0"
  1148. #define PV_EXTRA_CLOBBERS
  1149. #define PV_VEXTRA_CLOBBERS
  1150. #else
  1151. /* We save some registers, but all of them, that's too much. We clobber all
  1152. * caller saved registers but the argument parameter */
  1153. #define PV_SAVE_REGS "pushq %%rdi;"
  1154. #define PV_RESTORE_REGS "popq %%rdi;"
  1155. #define PV_EXTRA_CLOBBERS EXTRA_CLOBBERS, "rcx" , "rdx"
  1156. #define PV_VEXTRA_CLOBBERS EXTRA_CLOBBERS, "rdi", "rcx" , "rdx"
  1157. #define PV_FLAGS_ARG "D"
  1158. #endif
  1159. static inline unsigned long __raw_local_save_flags(void)
  1160. {
  1161. unsigned long f;
  1162. asm volatile(paravirt_alt(PV_SAVE_REGS
  1163. PARAVIRT_CALL
  1164. PV_RESTORE_REGS)
  1165. : "=a"(f)
  1166. : paravirt_type(pv_irq_ops.save_fl),
  1167. paravirt_clobber(CLBR_EAX)
  1168. : "memory", "cc" PV_VEXTRA_CLOBBERS);
  1169. return f;
  1170. }
  1171. static inline void raw_local_irq_restore(unsigned long f)
  1172. {
  1173. asm volatile(paravirt_alt(PV_SAVE_REGS
  1174. PARAVIRT_CALL
  1175. PV_RESTORE_REGS)
  1176. : "=a"(f)
  1177. : PV_FLAGS_ARG(f),
  1178. paravirt_type(pv_irq_ops.restore_fl),
  1179. paravirt_clobber(CLBR_EAX)
  1180. : "memory", "cc" PV_EXTRA_CLOBBERS);
  1181. }
  1182. static inline void raw_local_irq_disable(void)
  1183. {
  1184. asm volatile(paravirt_alt(PV_SAVE_REGS
  1185. PARAVIRT_CALL
  1186. PV_RESTORE_REGS)
  1187. :
  1188. : paravirt_type(pv_irq_ops.irq_disable),
  1189. paravirt_clobber(CLBR_EAX)
  1190. : "memory", "eax", "cc" PV_EXTRA_CLOBBERS);
  1191. }
  1192. static inline void raw_local_irq_enable(void)
  1193. {
  1194. asm volatile(paravirt_alt(PV_SAVE_REGS
  1195. PARAVIRT_CALL
  1196. PV_RESTORE_REGS)
  1197. :
  1198. : paravirt_type(pv_irq_ops.irq_enable),
  1199. paravirt_clobber(CLBR_EAX)
  1200. : "memory", "eax", "cc" PV_EXTRA_CLOBBERS);
  1201. }
  1202. static inline unsigned long __raw_local_irq_save(void)
  1203. {
  1204. unsigned long f;
  1205. f = __raw_local_save_flags();
  1206. raw_local_irq_disable();
  1207. return f;
  1208. }
  1209. /* Make sure as little as possible of this mess escapes. */
  1210. #undef PARAVIRT_CALL
  1211. #undef __PVOP_CALL
  1212. #undef __PVOP_VCALL
  1213. #undef PVOP_VCALL0
  1214. #undef PVOP_CALL0
  1215. #undef PVOP_VCALL1
  1216. #undef PVOP_CALL1
  1217. #undef PVOP_VCALL2
  1218. #undef PVOP_CALL2
  1219. #undef PVOP_VCALL3
  1220. #undef PVOP_CALL3
  1221. #undef PVOP_VCALL4
  1222. #undef PVOP_CALL4
  1223. #else /* __ASSEMBLY__ */
  1224. #define _PVSITE(ptype, clobbers, ops, word, algn) \
  1225. 771:; \
  1226. ops; \
  1227. 772:; \
  1228. .pushsection .parainstructions,"a"; \
  1229. .align algn; \
  1230. word 771b; \
  1231. .byte ptype; \
  1232. .byte 772b-771b; \
  1233. .short clobbers; \
  1234. .popsection
  1235. #ifdef CONFIG_X86_64
  1236. #define PV_SAVE_REGS pushq %rax; pushq %rdi; pushq %rcx; pushq %rdx
  1237. #define PV_RESTORE_REGS popq %rdx; popq %rcx; popq %rdi; popq %rax
  1238. #define PARA_PATCH(struct, off) ((PARAVIRT_PATCH_##struct + (off)) / 8)
  1239. #define PARA_SITE(ptype, clobbers, ops) _PVSITE(ptype, clobbers, ops, .quad, 8)
  1240. #else
  1241. #define PV_SAVE_REGS pushl %eax; pushl %edi; pushl %ecx; pushl %edx
  1242. #define PV_RESTORE_REGS popl %edx; popl %ecx; popl %edi; popl %eax
  1243. #define PARA_PATCH(struct, off) ((PARAVIRT_PATCH_##struct + (off)) / 4)
  1244. #define PARA_SITE(ptype, clobbers, ops) _PVSITE(ptype, clobbers, ops, .long, 4)
  1245. #endif
  1246. #define INTERRUPT_RETURN \
  1247. PARA_SITE(PARA_PATCH(pv_cpu_ops, PV_CPU_iret), CLBR_NONE, \
  1248. jmp *%cs:pv_cpu_ops+PV_CPU_iret)
  1249. #define DISABLE_INTERRUPTS(clobbers) \
  1250. PARA_SITE(PARA_PATCH(pv_irq_ops, PV_IRQ_irq_disable), clobbers, \
  1251. PV_SAVE_REGS; \
  1252. call *%cs:pv_irq_ops+PV_IRQ_irq_disable; \
  1253. PV_RESTORE_REGS;) \
  1254. #define ENABLE_INTERRUPTS(clobbers) \
  1255. PARA_SITE(PARA_PATCH(pv_irq_ops, PV_IRQ_irq_enable), clobbers, \
  1256. PV_SAVE_REGS; \
  1257. call *%cs:pv_irq_ops+PV_IRQ_irq_enable; \
  1258. PV_RESTORE_REGS;)
  1259. #define ENABLE_INTERRUPTS_SYSCALL_RET \
  1260. PARA_SITE(PARA_PATCH(pv_cpu_ops, PV_CPU_irq_enable_syscall_ret),\
  1261. CLBR_NONE, \
  1262. jmp *%cs:pv_cpu_ops+PV_CPU_irq_enable_syscall_ret)
  1263. #ifdef CONFIG_X86_32
  1264. #define GET_CR0_INTO_EAX \
  1265. push %ecx; push %edx; \
  1266. call *pv_cpu_ops+PV_CPU_read_cr0; \
  1267. pop %edx; pop %ecx
  1268. #else
  1269. #define SWAPGS \
  1270. PARA_SITE(PARA_PATCH(pv_cpu_ops, PV_CPU_swapgs), CLBR_NONE, \
  1271. PV_SAVE_REGS; \
  1272. call *pv_cpu_ops+PV_CPU_swapgs; \
  1273. PV_RESTORE_REGS \
  1274. )
  1275. #define GET_CR2_INTO_RCX \
  1276. call *pv_mmu_ops+PV_MMU_read_cr2; \
  1277. movq %rax, %rcx; \
  1278. xorq %rax, %rax;
  1279. #endif
  1280. #endif /* __ASSEMBLY__ */
  1281. #endif /* CONFIG_PARAVIRT */
  1282. #endif /* __ASM_PARAVIRT_H */