clock44xx_data.c 82 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759
  1. /*
  2. * OMAP4 Clock data
  3. *
  4. * Copyright (C) 2009 Texas Instruments, Inc.
  5. * Copyright (C) 2009 Nokia Corporation
  6. *
  7. * Paul Walmsley (paul@pwsan.com)
  8. * Rajendra Nayak (rnayak@ti.com)
  9. * Benoit Cousson (b-cousson@ti.com)
  10. *
  11. * This file is automatically generated from the OMAP hardware databases.
  12. * We respectfully ask that any modifications to this file be coordinated
  13. * with the public linux-omap@vger.kernel.org mailing list and the
  14. * authors above to ensure that the autogeneration scripts are kept
  15. * up-to-date with the file contents.
  16. *
  17. * This program is free software; you can redistribute it and/or modify
  18. * it under the terms of the GNU General Public License version 2 as
  19. * published by the Free Software Foundation.
  20. */
  21. #include <linux/kernel.h>
  22. #include <linux/module.h>
  23. #include <linux/clk.h>
  24. #include <plat/control.h>
  25. #include <plat/clkdev_omap.h>
  26. #include "clock.h"
  27. #include "clock44xx.h"
  28. #include "cm.h"
  29. #include "cm-regbits-44xx.h"
  30. #include "prm.h"
  31. #include "prm-regbits-44xx.h"
  32. /* Root clocks */
  33. static struct clk extalt_clkin_ck = {
  34. .name = "extalt_clkin_ck",
  35. .rate = 59000000,
  36. .ops = &clkops_null,
  37. .flags = CLOCK_IN_OMAP4430 | ALWAYS_ENABLED,
  38. };
  39. static struct clk pad_clks_ck = {
  40. .name = "pad_clks_ck",
  41. .rate = 12000000,
  42. .ops = &clkops_null,
  43. .flags = CLOCK_IN_OMAP4430 | ALWAYS_ENABLED,
  44. };
  45. static struct clk pad_slimbus_core_clks_ck = {
  46. .name = "pad_slimbus_core_clks_ck",
  47. .rate = 12000000,
  48. .ops = &clkops_null,
  49. .flags = CLOCK_IN_OMAP4430 | ALWAYS_ENABLED,
  50. };
  51. static struct clk secure_32k_clk_src_ck = {
  52. .name = "secure_32k_clk_src_ck",
  53. .rate = 32768,
  54. .ops = &clkops_null,
  55. .flags = CLOCK_IN_OMAP4430 | ALWAYS_ENABLED,
  56. };
  57. static struct clk slimbus_clk = {
  58. .name = "slimbus_clk",
  59. .rate = 12000000,
  60. .ops = &clkops_null,
  61. .flags = CLOCK_IN_OMAP4430 | ALWAYS_ENABLED,
  62. };
  63. static struct clk sys_32k_ck = {
  64. .name = "sys_32k_ck",
  65. .rate = 32768,
  66. .ops = &clkops_null,
  67. .flags = CLOCK_IN_OMAP4430 | ALWAYS_ENABLED,
  68. };
  69. static struct clk virt_12000000_ck = {
  70. .name = "virt_12000000_ck",
  71. .ops = &clkops_null,
  72. .rate = 12000000,
  73. };
  74. static struct clk virt_13000000_ck = {
  75. .name = "virt_13000000_ck",
  76. .ops = &clkops_null,
  77. .rate = 13000000,
  78. };
  79. static struct clk virt_16800000_ck = {
  80. .name = "virt_16800000_ck",
  81. .ops = &clkops_null,
  82. .rate = 16800000,
  83. };
  84. static struct clk virt_19200000_ck = {
  85. .name = "virt_19200000_ck",
  86. .ops = &clkops_null,
  87. .rate = 19200000,
  88. };
  89. static struct clk virt_26000000_ck = {
  90. .name = "virt_26000000_ck",
  91. .ops = &clkops_null,
  92. .rate = 26000000,
  93. };
  94. static struct clk virt_27000000_ck = {
  95. .name = "virt_27000000_ck",
  96. .ops = &clkops_null,
  97. .rate = 27000000,
  98. };
  99. static struct clk virt_38400000_ck = {
  100. .name = "virt_38400000_ck",
  101. .ops = &clkops_null,
  102. .rate = 38400000,
  103. };
  104. static const struct clksel_rate div_1_0_rates[] = {
  105. { .div = 1, .val = 0, .flags = RATE_IN_4430 },
  106. { .div = 0 },
  107. };
  108. static const struct clksel_rate div_1_1_rates[] = {
  109. { .div = 1, .val = 1, .flags = RATE_IN_4430 },
  110. { .div = 0 },
  111. };
  112. static const struct clksel_rate div_1_2_rates[] = {
  113. { .div = 1, .val = 2, .flags = RATE_IN_4430 },
  114. { .div = 0 },
  115. };
  116. static const struct clksel_rate div_1_3_rates[] = {
  117. { .div = 1, .val = 3, .flags = RATE_IN_4430 },
  118. { .div = 0 },
  119. };
  120. static const struct clksel_rate div_1_4_rates[] = {
  121. { .div = 1, .val = 4, .flags = RATE_IN_4430 },
  122. { .div = 0 },
  123. };
  124. static const struct clksel_rate div_1_5_rates[] = {
  125. { .div = 1, .val = 5, .flags = RATE_IN_4430 },
  126. { .div = 0 },
  127. };
  128. static const struct clksel_rate div_1_6_rates[] = {
  129. { .div = 1, .val = 6, .flags = RATE_IN_4430 },
  130. { .div = 0 },
  131. };
  132. static const struct clksel_rate div_1_7_rates[] = {
  133. { .div = 1, .val = 7, .flags = RATE_IN_4430 },
  134. { .div = 0 },
  135. };
  136. static const struct clksel sys_clkin_sel[] = {
  137. { .parent = &virt_12000000_ck, .rates = div_1_1_rates },
  138. { .parent = &virt_13000000_ck, .rates = div_1_2_rates },
  139. { .parent = &virt_16800000_ck, .rates = div_1_3_rates },
  140. { .parent = &virt_19200000_ck, .rates = div_1_4_rates },
  141. { .parent = &virt_26000000_ck, .rates = div_1_5_rates },
  142. { .parent = &virt_27000000_ck, .rates = div_1_6_rates },
  143. { .parent = &virt_38400000_ck, .rates = div_1_7_rates },
  144. { .parent = NULL },
  145. };
  146. static struct clk sys_clkin_ck = {
  147. .name = "sys_clkin_ck",
  148. .rate = 38400000,
  149. .clksel = sys_clkin_sel,
  150. .init = &omap2_init_clksel_parent,
  151. .clksel_reg = OMAP4430_CM_SYS_CLKSEL,
  152. .clksel_mask = OMAP4430_SYS_CLKSEL_MASK,
  153. .ops = &clkops_null,
  154. .recalc = &omap2_clksel_recalc,
  155. .flags = CLOCK_IN_OMAP4430 | ALWAYS_ENABLED,
  156. };
  157. static struct clk utmi_phy_clkout_ck = {
  158. .name = "utmi_phy_clkout_ck",
  159. .rate = 12000000,
  160. .ops = &clkops_null,
  161. .flags = CLOCK_IN_OMAP4430 | ALWAYS_ENABLED,
  162. };
  163. static struct clk xclk60mhsp1_ck = {
  164. .name = "xclk60mhsp1_ck",
  165. .rate = 12000000,
  166. .ops = &clkops_null,
  167. .flags = CLOCK_IN_OMAP4430 | ALWAYS_ENABLED,
  168. };
  169. static struct clk xclk60mhsp2_ck = {
  170. .name = "xclk60mhsp2_ck",
  171. .rate = 12000000,
  172. .ops = &clkops_null,
  173. .flags = CLOCK_IN_OMAP4430 | ALWAYS_ENABLED,
  174. };
  175. static struct clk xclk60motg_ck = {
  176. .name = "xclk60motg_ck",
  177. .rate = 60000000,
  178. .ops = &clkops_null,
  179. .flags = CLOCK_IN_OMAP4430 | ALWAYS_ENABLED,
  180. };
  181. /* Module clocks and DPLL outputs */
  182. static const struct clksel_rate div2_1to2_rates[] = {
  183. { .div = 1, .val = 0, .flags = RATE_IN_4430 },
  184. { .div = 2, .val = 1, .flags = RATE_IN_4430 },
  185. { .div = 0 },
  186. };
  187. static const struct clksel dpll_sys_ref_clk_div[] = {
  188. { .parent = &sys_clkin_ck, .rates = div2_1to2_rates },
  189. { .parent = NULL },
  190. };
  191. static struct clk dpll_sys_ref_clk = {
  192. .name = "dpll_sys_ref_clk",
  193. .parent = &sys_clkin_ck,
  194. .clksel = dpll_sys_ref_clk_div,
  195. .clksel_reg = OMAP4430_CM_DPLL_SYS_REF_CLKSEL,
  196. .clksel_mask = OMAP4430_CLKSEL_0_0_MASK,
  197. .ops = &clkops_null,
  198. .recalc = &omap2_clksel_recalc,
  199. .round_rate = &omap2_clksel_round_rate,
  200. .set_rate = &omap2_clksel_set_rate,
  201. .flags = CLOCK_IN_OMAP4430,
  202. };
  203. static const struct clksel abe_dpll_refclk_mux_sel[] = {
  204. { .parent = &dpll_sys_ref_clk, .rates = div_1_0_rates },
  205. { .parent = &sys_32k_ck, .rates = div_1_1_rates },
  206. { .parent = NULL },
  207. };
  208. static struct clk abe_dpll_refclk_mux_ck = {
  209. .name = "abe_dpll_refclk_mux_ck",
  210. .parent = &dpll_sys_ref_clk,
  211. .clksel = abe_dpll_refclk_mux_sel,
  212. .init = &omap2_init_clksel_parent,
  213. .clksel_reg = OMAP4430_CM_ABE_PLL_REF_CLKSEL,
  214. .clksel_mask = OMAP4430_CLKSEL_0_0_MASK,
  215. .ops = &clkops_null,
  216. .recalc = &omap2_clksel_recalc,
  217. .flags = CLOCK_IN_OMAP4430,
  218. };
  219. /* DPLL_ABE */
  220. static struct dpll_data dpll_abe_dd = {
  221. .mult_div1_reg = OMAP4430_CM_CLKSEL_DPLL_ABE,
  222. .clk_bypass = &sys_clkin_ck,
  223. .clk_ref = &abe_dpll_refclk_mux_ck,
  224. .control_reg = OMAP4430_CM_CLKMODE_DPLL_ABE,
  225. .modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
  226. .autoidle_reg = OMAP4430_CM_AUTOIDLE_DPLL_ABE,
  227. .idlest_reg = OMAP4430_CM_IDLEST_DPLL_ABE,
  228. .mult_mask = OMAP4430_DPLL_MULT_MASK,
  229. .div1_mask = OMAP4430_DPLL_DIV_MASK,
  230. .enable_mask = OMAP4430_DPLL_EN_MASK,
  231. .autoidle_mask = OMAP4430_AUTO_DPLL_MODE_MASK,
  232. .idlest_mask = OMAP4430_ST_DPLL_CLK_MASK,
  233. .max_multiplier = OMAP4430_MAX_DPLL_MULT,
  234. .max_divider = OMAP4430_MAX_DPLL_DIV,
  235. .min_divider = 1,
  236. };
  237. static struct clk dpll_abe_ck = {
  238. .name = "dpll_abe_ck",
  239. .parent = &abe_dpll_refclk_mux_ck,
  240. .dpll_data = &dpll_abe_dd,
  241. .ops = &clkops_noncore_dpll_ops,
  242. .recalc = &omap3_dpll_recalc,
  243. .round_rate = &omap2_dpll_round_rate,
  244. .set_rate = &omap3_noncore_dpll_set_rate,
  245. .flags = CLOCK_IN_OMAP4430,
  246. };
  247. static struct clk dpll_abe_m2x2_ck = {
  248. .name = "dpll_abe_m2x2_ck",
  249. .parent = &dpll_abe_ck,
  250. .ops = &clkops_null,
  251. .recalc = &followparent_recalc,
  252. .flags = CLOCK_IN_OMAP4430,
  253. };
  254. static struct clk abe_24m_fclk = {
  255. .name = "abe_24m_fclk",
  256. .parent = &dpll_abe_m2x2_ck,
  257. .ops = &clkops_null,
  258. .recalc = &followparent_recalc,
  259. .flags = CLOCK_IN_OMAP4430,
  260. };
  261. static const struct clksel_rate div3_1to4_rates[] = {
  262. { .div = 1, .val = 0, .flags = RATE_IN_4430 },
  263. { .div = 2, .val = 1, .flags = RATE_IN_4430 },
  264. { .div = 4, .val = 2, .flags = RATE_IN_4430 },
  265. { .div = 0 },
  266. };
  267. static const struct clksel abe_clk_div[] = {
  268. { .parent = &dpll_abe_m2x2_ck, .rates = div3_1to4_rates },
  269. { .parent = NULL },
  270. };
  271. static struct clk abe_clk = {
  272. .name = "abe_clk",
  273. .parent = &dpll_abe_m2x2_ck,
  274. .clksel = abe_clk_div,
  275. .clksel_reg = OMAP4430_CM_CLKSEL_ABE,
  276. .clksel_mask = OMAP4430_CLKSEL_OPP_MASK,
  277. .ops = &clkops_null,
  278. .recalc = &omap2_clksel_recalc,
  279. .round_rate = &omap2_clksel_round_rate,
  280. .set_rate = &omap2_clksel_set_rate,
  281. .flags = CLOCK_IN_OMAP4430,
  282. };
  283. static const struct clksel aess_fclk_div[] = {
  284. { .parent = &abe_clk, .rates = div2_1to2_rates },
  285. { .parent = NULL },
  286. };
  287. static struct clk aess_fclk = {
  288. .name = "aess_fclk",
  289. .parent = &abe_clk,
  290. .clksel = aess_fclk_div,
  291. .clksel_reg = OMAP4430_CM1_ABE_AESS_CLKCTRL,
  292. .clksel_mask = OMAP4430_CLKSEL_AESS_FCLK_MASK,
  293. .ops = &clkops_null,
  294. .recalc = &omap2_clksel_recalc,
  295. .round_rate = &omap2_clksel_round_rate,
  296. .set_rate = &omap2_clksel_set_rate,
  297. .flags = CLOCK_IN_OMAP4430,
  298. };
  299. static const struct clksel_rate div31_1to31_rates[] = {
  300. { .div = 1, .val = 0, .flags = RATE_IN_4430 },
  301. { .div = 2, .val = 1, .flags = RATE_IN_4430 },
  302. { .div = 3, .val = 2, .flags = RATE_IN_4430 },
  303. { .div = 4, .val = 3, .flags = RATE_IN_4430 },
  304. { .div = 5, .val = 4, .flags = RATE_IN_4430 },
  305. { .div = 6, .val = 5, .flags = RATE_IN_4430 },
  306. { .div = 7, .val = 6, .flags = RATE_IN_4430 },
  307. { .div = 8, .val = 7, .flags = RATE_IN_4430 },
  308. { .div = 9, .val = 8, .flags = RATE_IN_4430 },
  309. { .div = 10, .val = 9, .flags = RATE_IN_4430 },
  310. { .div = 11, .val = 10, .flags = RATE_IN_4430 },
  311. { .div = 12, .val = 11, .flags = RATE_IN_4430 },
  312. { .div = 13, .val = 12, .flags = RATE_IN_4430 },
  313. { .div = 14, .val = 13, .flags = RATE_IN_4430 },
  314. { .div = 15, .val = 14, .flags = RATE_IN_4430 },
  315. { .div = 16, .val = 15, .flags = RATE_IN_4430 },
  316. { .div = 17, .val = 16, .flags = RATE_IN_4430 },
  317. { .div = 18, .val = 17, .flags = RATE_IN_4430 },
  318. { .div = 19, .val = 18, .flags = RATE_IN_4430 },
  319. { .div = 20, .val = 19, .flags = RATE_IN_4430 },
  320. { .div = 21, .val = 20, .flags = RATE_IN_4430 },
  321. { .div = 22, .val = 21, .flags = RATE_IN_4430 },
  322. { .div = 23, .val = 22, .flags = RATE_IN_4430 },
  323. { .div = 24, .val = 23, .flags = RATE_IN_4430 },
  324. { .div = 25, .val = 24, .flags = RATE_IN_4430 },
  325. { .div = 26, .val = 25, .flags = RATE_IN_4430 },
  326. { .div = 27, .val = 26, .flags = RATE_IN_4430 },
  327. { .div = 28, .val = 27, .flags = RATE_IN_4430 },
  328. { .div = 29, .val = 28, .flags = RATE_IN_4430 },
  329. { .div = 30, .val = 29, .flags = RATE_IN_4430 },
  330. { .div = 31, .val = 30, .flags = RATE_IN_4430 },
  331. { .div = 0 },
  332. };
  333. static const struct clksel dpll_abe_m3_div[] = {
  334. { .parent = &dpll_abe_ck, .rates = div31_1to31_rates },
  335. { .parent = NULL },
  336. };
  337. static struct clk dpll_abe_m3_ck = {
  338. .name = "dpll_abe_m3_ck",
  339. .parent = &dpll_abe_ck,
  340. .clksel = dpll_abe_m3_div,
  341. .clksel_reg = OMAP4430_CM_DIV_M3_DPLL_ABE,
  342. .clksel_mask = OMAP4430_DPLL_CLKOUTHIF_DIV_MASK,
  343. .ops = &clkops_null,
  344. .recalc = &omap2_clksel_recalc,
  345. .round_rate = &omap2_clksel_round_rate,
  346. .set_rate = &omap2_clksel_set_rate,
  347. .flags = CLOCK_IN_OMAP4430,
  348. };
  349. static const struct clksel core_hsd_byp_clk_mux_sel[] = {
  350. { .parent = &dpll_sys_ref_clk, .rates = div_1_0_rates },
  351. { .parent = &dpll_abe_m3_ck, .rates = div_1_1_rates },
  352. { .parent = NULL },
  353. };
  354. static struct clk core_hsd_byp_clk_mux_ck = {
  355. .name = "core_hsd_byp_clk_mux_ck",
  356. .parent = &dpll_sys_ref_clk,
  357. .clksel = core_hsd_byp_clk_mux_sel,
  358. .init = &omap2_init_clksel_parent,
  359. .clksel_reg = OMAP4430_CM_CLKSEL_DPLL_CORE,
  360. .clksel_mask = OMAP4430_DPLL_BYP_CLKSEL_MASK,
  361. .ops = &clkops_null,
  362. .recalc = &omap2_clksel_recalc,
  363. .flags = CLOCK_IN_OMAP4430,
  364. };
  365. /* DPLL_CORE */
  366. static struct dpll_data dpll_core_dd = {
  367. .mult_div1_reg = OMAP4430_CM_CLKSEL_DPLL_CORE,
  368. .clk_bypass = &core_hsd_byp_clk_mux_ck,
  369. .clk_ref = &dpll_sys_ref_clk,
  370. .control_reg = OMAP4430_CM_CLKMODE_DPLL_CORE,
  371. .modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
  372. .autoidle_reg = OMAP4430_CM_AUTOIDLE_DPLL_CORE,
  373. .idlest_reg = OMAP4430_CM_IDLEST_DPLL_CORE,
  374. .mult_mask = OMAP4430_DPLL_MULT_MASK,
  375. .div1_mask = OMAP4430_DPLL_DIV_MASK,
  376. .enable_mask = OMAP4430_DPLL_EN_MASK,
  377. .autoidle_mask = OMAP4430_AUTO_DPLL_MODE_MASK,
  378. .idlest_mask = OMAP4430_ST_DPLL_CLK_MASK,
  379. .max_multiplier = OMAP4430_MAX_DPLL_MULT,
  380. .max_divider = OMAP4430_MAX_DPLL_DIV,
  381. .min_divider = 1,
  382. };
  383. static struct clk dpll_core_ck = {
  384. .name = "dpll_core_ck",
  385. .parent = &dpll_sys_ref_clk,
  386. .dpll_data = &dpll_core_dd,
  387. .ops = &clkops_null,
  388. .recalc = &omap3_dpll_recalc,
  389. .flags = CLOCK_IN_OMAP4430,
  390. };
  391. static const struct clksel dpll_core_m6_div[] = {
  392. { .parent = &dpll_core_ck, .rates = div31_1to31_rates },
  393. { .parent = NULL },
  394. };
  395. static struct clk dpll_core_m6_ck = {
  396. .name = "dpll_core_m6_ck",
  397. .parent = &dpll_core_ck,
  398. .clksel = dpll_core_m6_div,
  399. .clksel_reg = OMAP4430_CM_DIV_M6_DPLL_CORE,
  400. .clksel_mask = OMAP4430_HSDIVIDER_CLKOUT3_DIV_MASK,
  401. .ops = &clkops_null,
  402. .recalc = &omap2_clksel_recalc,
  403. .round_rate = &omap2_clksel_round_rate,
  404. .set_rate = &omap2_clksel_set_rate,
  405. .flags = CLOCK_IN_OMAP4430,
  406. };
  407. static const struct clksel dbgclk_mux_sel[] = {
  408. { .parent = &sys_clkin_ck, .rates = div_1_0_rates },
  409. { .parent = &dpll_core_m6_ck, .rates = div_1_1_rates },
  410. { .parent = NULL },
  411. };
  412. static struct clk dbgclk_mux_ck = {
  413. .name = "dbgclk_mux_ck",
  414. .parent = &sys_clkin_ck,
  415. .ops = &clkops_null,
  416. .recalc = &followparent_recalc,
  417. .flags = CLOCK_IN_OMAP4430,
  418. };
  419. static struct clk dpll_core_m2_ck = {
  420. .name = "dpll_core_m2_ck",
  421. .parent = &dpll_core_ck,
  422. .clksel = dpll_core_m6_div,
  423. .clksel_reg = OMAP4430_CM_DIV_M2_DPLL_CORE,
  424. .clksel_mask = OMAP4430_DPLL_CLKOUT_DIV_MASK,
  425. .ops = &clkops_null,
  426. .recalc = &omap2_clksel_recalc,
  427. .round_rate = &omap2_clksel_round_rate,
  428. .set_rate = &omap2_clksel_set_rate,
  429. .flags = CLOCK_IN_OMAP4430,
  430. };
  431. static struct clk ddrphy_ck = {
  432. .name = "ddrphy_ck",
  433. .parent = &dpll_core_m2_ck,
  434. .ops = &clkops_null,
  435. .recalc = &followparent_recalc,
  436. .flags = CLOCK_IN_OMAP4430,
  437. };
  438. static struct clk dpll_core_m5_ck = {
  439. .name = "dpll_core_m5_ck",
  440. .parent = &dpll_core_ck,
  441. .clksel = dpll_core_m6_div,
  442. .clksel_reg = OMAP4430_CM_DIV_M5_DPLL_CORE,
  443. .clksel_mask = OMAP4430_HSDIVIDER_CLKOUT2_DIV_MASK,
  444. .ops = &clkops_null,
  445. .recalc = &omap2_clksel_recalc,
  446. .round_rate = &omap2_clksel_round_rate,
  447. .set_rate = &omap2_clksel_set_rate,
  448. .flags = CLOCK_IN_OMAP4430,
  449. };
  450. static const struct clksel div_core_div[] = {
  451. { .parent = &dpll_core_m5_ck, .rates = div2_1to2_rates },
  452. { .parent = NULL },
  453. };
  454. static struct clk div_core_ck = {
  455. .name = "div_core_ck",
  456. .parent = &dpll_core_m5_ck,
  457. .clksel = div_core_div,
  458. .clksel_reg = OMAP4430_CM_CLKSEL_CORE,
  459. .clksel_mask = OMAP4430_CLKSEL_CORE_MASK,
  460. .ops = &clkops_null,
  461. .recalc = &omap2_clksel_recalc,
  462. .round_rate = &omap2_clksel_round_rate,
  463. .set_rate = &omap2_clksel_set_rate,
  464. .flags = CLOCK_IN_OMAP4430,
  465. };
  466. static const struct clksel_rate div4_1to8_rates[] = {
  467. { .div = 1, .val = 0, .flags = RATE_IN_4430 },
  468. { .div = 2, .val = 1, .flags = RATE_IN_4430 },
  469. { .div = 4, .val = 2, .flags = RATE_IN_4430 },
  470. { .div = 8, .val = 3, .flags = RATE_IN_4430 },
  471. { .div = 0 },
  472. };
  473. static const struct clksel div_iva_hs_clk_div[] = {
  474. { .parent = &dpll_core_m5_ck, .rates = div4_1to8_rates },
  475. { .parent = NULL },
  476. };
  477. static struct clk div_iva_hs_clk = {
  478. .name = "div_iva_hs_clk",
  479. .parent = &dpll_core_m5_ck,
  480. .clksel = div_iva_hs_clk_div,
  481. .clksel_reg = OMAP4430_CM_BYPCLK_DPLL_IVA,
  482. .clksel_mask = OMAP4430_CLKSEL_0_1_MASK,
  483. .ops = &clkops_null,
  484. .recalc = &omap2_clksel_recalc,
  485. .round_rate = &omap2_clksel_round_rate,
  486. .set_rate = &omap2_clksel_set_rate,
  487. .flags = CLOCK_IN_OMAP4430,
  488. };
  489. static struct clk div_mpu_hs_clk = {
  490. .name = "div_mpu_hs_clk",
  491. .parent = &dpll_core_m5_ck,
  492. .clksel = div_iva_hs_clk_div,
  493. .clksel_reg = OMAP4430_CM_BYPCLK_DPLL_MPU,
  494. .clksel_mask = OMAP4430_CLKSEL_0_1_MASK,
  495. .ops = &clkops_null,
  496. .recalc = &omap2_clksel_recalc,
  497. .round_rate = &omap2_clksel_round_rate,
  498. .set_rate = &omap2_clksel_set_rate,
  499. .flags = CLOCK_IN_OMAP4430,
  500. };
  501. static struct clk dpll_core_m4_ck = {
  502. .name = "dpll_core_m4_ck",
  503. .parent = &dpll_core_ck,
  504. .clksel = dpll_core_m6_div,
  505. .clksel_reg = OMAP4430_CM_DIV_M4_DPLL_CORE,
  506. .clksel_mask = OMAP4430_HSDIVIDER_CLKOUT1_DIV_MASK,
  507. .ops = &clkops_null,
  508. .recalc = &omap2_clksel_recalc,
  509. .round_rate = &omap2_clksel_round_rate,
  510. .set_rate = &omap2_clksel_set_rate,
  511. .flags = CLOCK_IN_OMAP4430,
  512. };
  513. static struct clk dll_clk_div_ck = {
  514. .name = "dll_clk_div_ck",
  515. .parent = &dpll_core_m4_ck,
  516. .ops = &clkops_null,
  517. .recalc = &followparent_recalc,
  518. .flags = CLOCK_IN_OMAP4430,
  519. };
  520. static struct clk dpll_abe_m2_ck = {
  521. .name = "dpll_abe_m2_ck",
  522. .parent = &dpll_abe_ck,
  523. .clksel = dpll_abe_m3_div,
  524. .clksel_reg = OMAP4430_CM_DIV_M2_DPLL_ABE,
  525. .clksel_mask = OMAP4430_DPLL_CLKOUT_DIV_MASK,
  526. .ops = &clkops_null,
  527. .recalc = &omap2_clksel_recalc,
  528. .round_rate = &omap2_clksel_round_rate,
  529. .set_rate = &omap2_clksel_set_rate,
  530. .flags = CLOCK_IN_OMAP4430,
  531. };
  532. static struct clk dpll_core_m3_ck = {
  533. .name = "dpll_core_m3_ck",
  534. .parent = &dpll_core_ck,
  535. .clksel = dpll_core_m6_div,
  536. .clksel_reg = OMAP4430_CM_DIV_M3_DPLL_CORE,
  537. .clksel_mask = OMAP4430_DPLL_CLKOUTHIF_DIV_MASK,
  538. .ops = &clkops_null,
  539. .recalc = &omap2_clksel_recalc,
  540. .round_rate = &omap2_clksel_round_rate,
  541. .set_rate = &omap2_clksel_set_rate,
  542. .flags = CLOCK_IN_OMAP4430,
  543. };
  544. static struct clk dpll_core_m7_ck = {
  545. .name = "dpll_core_m7_ck",
  546. .parent = &dpll_core_ck,
  547. .clksel = dpll_core_m6_div,
  548. .clksel_reg = OMAP4430_CM_DIV_M7_DPLL_CORE,
  549. .clksel_mask = OMAP4430_HSDIVIDER_CLKOUT4_DIV_MASK,
  550. .ops = &clkops_null,
  551. .recalc = &omap2_clksel_recalc,
  552. .round_rate = &omap2_clksel_round_rate,
  553. .set_rate = &omap2_clksel_set_rate,
  554. .flags = CLOCK_IN_OMAP4430,
  555. };
  556. static const struct clksel iva_hsd_byp_clk_mux_sel[] = {
  557. { .parent = &dpll_sys_ref_clk, .rates = div_1_0_rates },
  558. { .parent = &div_iva_hs_clk, .rates = div_1_1_rates },
  559. { .parent = NULL },
  560. };
  561. static struct clk iva_hsd_byp_clk_mux_ck = {
  562. .name = "iva_hsd_byp_clk_mux_ck",
  563. .parent = &dpll_sys_ref_clk,
  564. .ops = &clkops_null,
  565. .recalc = &followparent_recalc,
  566. .flags = CLOCK_IN_OMAP4430,
  567. };
  568. /* DPLL_IVA */
  569. static struct dpll_data dpll_iva_dd = {
  570. .mult_div1_reg = OMAP4430_CM_CLKSEL_DPLL_IVA,
  571. .clk_bypass = &iva_hsd_byp_clk_mux_ck,
  572. .clk_ref = &dpll_sys_ref_clk,
  573. .control_reg = OMAP4430_CM_CLKMODE_DPLL_IVA,
  574. .modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
  575. .autoidle_reg = OMAP4430_CM_AUTOIDLE_DPLL_IVA,
  576. .idlest_reg = OMAP4430_CM_IDLEST_DPLL_IVA,
  577. .mult_mask = OMAP4430_DPLL_MULT_MASK,
  578. .div1_mask = OMAP4430_DPLL_DIV_MASK,
  579. .enable_mask = OMAP4430_DPLL_EN_MASK,
  580. .autoidle_mask = OMAP4430_AUTO_DPLL_MODE_MASK,
  581. .idlest_mask = OMAP4430_ST_DPLL_CLK_MASK,
  582. .max_multiplier = OMAP4430_MAX_DPLL_MULT,
  583. .max_divider = OMAP4430_MAX_DPLL_DIV,
  584. .min_divider = 1,
  585. };
  586. static struct clk dpll_iva_ck = {
  587. .name = "dpll_iva_ck",
  588. .parent = &dpll_sys_ref_clk,
  589. .dpll_data = &dpll_iva_dd,
  590. .ops = &clkops_noncore_dpll_ops,
  591. .recalc = &omap3_dpll_recalc,
  592. .round_rate = &omap2_dpll_round_rate,
  593. .set_rate = &omap3_noncore_dpll_set_rate,
  594. .flags = CLOCK_IN_OMAP4430,
  595. };
  596. static const struct clksel dpll_iva_m4_div[] = {
  597. { .parent = &dpll_iva_ck, .rates = div31_1to31_rates },
  598. { .parent = NULL },
  599. };
  600. static struct clk dpll_iva_m4_ck = {
  601. .name = "dpll_iva_m4_ck",
  602. .parent = &dpll_iva_ck,
  603. .clksel = dpll_iva_m4_div,
  604. .clksel_reg = OMAP4430_CM_DIV_M4_DPLL_IVA,
  605. .clksel_mask = OMAP4430_HSDIVIDER_CLKOUT1_DIV_MASK,
  606. .ops = &clkops_null,
  607. .recalc = &omap2_clksel_recalc,
  608. .round_rate = &omap2_clksel_round_rate,
  609. .set_rate = &omap2_clksel_set_rate,
  610. .flags = CLOCK_IN_OMAP4430,
  611. };
  612. static struct clk dpll_iva_m5_ck = {
  613. .name = "dpll_iva_m5_ck",
  614. .parent = &dpll_iva_ck,
  615. .clksel = dpll_iva_m4_div,
  616. .clksel_reg = OMAP4430_CM_DIV_M5_DPLL_IVA,
  617. .clksel_mask = OMAP4430_HSDIVIDER_CLKOUT2_DIV_MASK,
  618. .ops = &clkops_null,
  619. .recalc = &omap2_clksel_recalc,
  620. .round_rate = &omap2_clksel_round_rate,
  621. .set_rate = &omap2_clksel_set_rate,
  622. .flags = CLOCK_IN_OMAP4430,
  623. };
  624. /* DPLL_MPU */
  625. static struct dpll_data dpll_mpu_dd = {
  626. .mult_div1_reg = OMAP4430_CM_CLKSEL_DPLL_MPU,
  627. .clk_bypass = &div_mpu_hs_clk,
  628. .clk_ref = &dpll_sys_ref_clk,
  629. .control_reg = OMAP4430_CM_CLKMODE_DPLL_MPU,
  630. .modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
  631. .autoidle_reg = OMAP4430_CM_AUTOIDLE_DPLL_MPU,
  632. .idlest_reg = OMAP4430_CM_IDLEST_DPLL_MPU,
  633. .mult_mask = OMAP4430_DPLL_MULT_MASK,
  634. .div1_mask = OMAP4430_DPLL_DIV_MASK,
  635. .enable_mask = OMAP4430_DPLL_EN_MASK,
  636. .autoidle_mask = OMAP4430_AUTO_DPLL_MODE_MASK,
  637. .idlest_mask = OMAP4430_ST_DPLL_CLK_MASK,
  638. .max_multiplier = OMAP4430_MAX_DPLL_MULT,
  639. .max_divider = OMAP4430_MAX_DPLL_DIV,
  640. .min_divider = 1,
  641. };
  642. static struct clk dpll_mpu_ck = {
  643. .name = "dpll_mpu_ck",
  644. .parent = &dpll_sys_ref_clk,
  645. .dpll_data = &dpll_mpu_dd,
  646. .ops = &clkops_noncore_dpll_ops,
  647. .recalc = &omap3_dpll_recalc,
  648. .round_rate = &omap2_dpll_round_rate,
  649. .set_rate = &omap3_noncore_dpll_set_rate,
  650. .flags = CLOCK_IN_OMAP4430,
  651. };
  652. static const struct clksel dpll_mpu_m2_div[] = {
  653. { .parent = &dpll_mpu_ck, .rates = div31_1to31_rates },
  654. { .parent = NULL },
  655. };
  656. static struct clk dpll_mpu_m2_ck = {
  657. .name = "dpll_mpu_m2_ck",
  658. .parent = &dpll_mpu_ck,
  659. .clksel = dpll_mpu_m2_div,
  660. .clksel_reg = OMAP4430_CM_DIV_M2_DPLL_MPU,
  661. .clksel_mask = OMAP4430_DPLL_CLKOUT_DIV_MASK,
  662. .ops = &clkops_null,
  663. .recalc = &omap2_clksel_recalc,
  664. .round_rate = &omap2_clksel_round_rate,
  665. .set_rate = &omap2_clksel_set_rate,
  666. .flags = CLOCK_IN_OMAP4430,
  667. };
  668. static struct clk per_hs_clk_div_ck = {
  669. .name = "per_hs_clk_div_ck",
  670. .parent = &dpll_abe_m3_ck,
  671. .ops = &clkops_null,
  672. .recalc = &followparent_recalc,
  673. .flags = CLOCK_IN_OMAP4430,
  674. };
  675. static const struct clksel per_hsd_byp_clk_mux_sel[] = {
  676. { .parent = &dpll_sys_ref_clk, .rates = div_1_0_rates },
  677. { .parent = &per_hs_clk_div_ck, .rates = div_1_1_rates },
  678. { .parent = NULL },
  679. };
  680. static struct clk per_hsd_byp_clk_mux_ck = {
  681. .name = "per_hsd_byp_clk_mux_ck",
  682. .parent = &dpll_sys_ref_clk,
  683. .clksel = per_hsd_byp_clk_mux_sel,
  684. .init = &omap2_init_clksel_parent,
  685. .clksel_reg = OMAP4430_CM_CLKSEL_DPLL_PER,
  686. .clksel_mask = OMAP4430_DPLL_BYP_CLKSEL_MASK,
  687. .ops = &clkops_null,
  688. .recalc = &omap2_clksel_recalc,
  689. .flags = CLOCK_IN_OMAP4430,
  690. };
  691. /* DPLL_PER */
  692. static struct dpll_data dpll_per_dd = {
  693. .mult_div1_reg = OMAP4430_CM_CLKSEL_DPLL_PER,
  694. .clk_bypass = &per_hsd_byp_clk_mux_ck,
  695. .clk_ref = &dpll_sys_ref_clk,
  696. .control_reg = OMAP4430_CM_CLKMODE_DPLL_PER,
  697. .modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
  698. .autoidle_reg = OMAP4430_CM_AUTOIDLE_DPLL_PER,
  699. .idlest_reg = OMAP4430_CM_IDLEST_DPLL_PER,
  700. .mult_mask = OMAP4430_DPLL_MULT_MASK,
  701. .div1_mask = OMAP4430_DPLL_DIV_MASK,
  702. .enable_mask = OMAP4430_DPLL_EN_MASK,
  703. .autoidle_mask = OMAP4430_AUTO_DPLL_MODE_MASK,
  704. .idlest_mask = OMAP4430_ST_DPLL_CLK_MASK,
  705. .max_multiplier = OMAP4430_MAX_DPLL_MULT,
  706. .max_divider = OMAP4430_MAX_DPLL_DIV,
  707. .min_divider = 1,
  708. };
  709. static struct clk dpll_per_ck = {
  710. .name = "dpll_per_ck",
  711. .parent = &dpll_sys_ref_clk,
  712. .dpll_data = &dpll_per_dd,
  713. .ops = &clkops_noncore_dpll_ops,
  714. .recalc = &omap3_dpll_recalc,
  715. .round_rate = &omap2_dpll_round_rate,
  716. .set_rate = &omap3_noncore_dpll_set_rate,
  717. .flags = CLOCK_IN_OMAP4430,
  718. };
  719. static const struct clksel dpll_per_m2_div[] = {
  720. { .parent = &dpll_per_ck, .rates = div31_1to31_rates },
  721. { .parent = NULL },
  722. };
  723. static struct clk dpll_per_m2_ck = {
  724. .name = "dpll_per_m2_ck",
  725. .parent = &dpll_per_ck,
  726. .clksel = dpll_per_m2_div,
  727. .clksel_reg = OMAP4430_CM_DIV_M2_DPLL_PER,
  728. .clksel_mask = OMAP4430_DPLL_CLKOUT_DIV_MASK,
  729. .ops = &clkops_null,
  730. .recalc = &omap2_clksel_recalc,
  731. .round_rate = &omap2_clksel_round_rate,
  732. .set_rate = &omap2_clksel_set_rate,
  733. .flags = CLOCK_IN_OMAP4430,
  734. };
  735. static struct clk dpll_per_m2x2_ck = {
  736. .name = "dpll_per_m2x2_ck",
  737. .parent = &dpll_per_ck,
  738. .ops = &clkops_null,
  739. .recalc = &followparent_recalc,
  740. .flags = CLOCK_IN_OMAP4430,
  741. };
  742. static struct clk dpll_per_m3_ck = {
  743. .name = "dpll_per_m3_ck",
  744. .parent = &dpll_per_ck,
  745. .clksel = dpll_per_m2_div,
  746. .clksel_reg = OMAP4430_CM_DIV_M3_DPLL_PER,
  747. .clksel_mask = OMAP4430_DPLL_CLKOUTHIF_DIV_MASK,
  748. .ops = &clkops_null,
  749. .recalc = &omap2_clksel_recalc,
  750. .round_rate = &omap2_clksel_round_rate,
  751. .set_rate = &omap2_clksel_set_rate,
  752. .flags = CLOCK_IN_OMAP4430,
  753. };
  754. static struct clk dpll_per_m4_ck = {
  755. .name = "dpll_per_m4_ck",
  756. .parent = &dpll_per_ck,
  757. .clksel = dpll_per_m2_div,
  758. .clksel_reg = OMAP4430_CM_DIV_M4_DPLL_PER,
  759. .clksel_mask = OMAP4430_HSDIVIDER_CLKOUT1_DIV_MASK,
  760. .ops = &clkops_null,
  761. .recalc = &omap2_clksel_recalc,
  762. .round_rate = &omap2_clksel_round_rate,
  763. .set_rate = &omap2_clksel_set_rate,
  764. .flags = CLOCK_IN_OMAP4430,
  765. };
  766. static struct clk dpll_per_m5_ck = {
  767. .name = "dpll_per_m5_ck",
  768. .parent = &dpll_per_ck,
  769. .clksel = dpll_per_m2_div,
  770. .clksel_reg = OMAP4430_CM_DIV_M5_DPLL_PER,
  771. .clksel_mask = OMAP4430_HSDIVIDER_CLKOUT2_DIV_MASK,
  772. .ops = &clkops_null,
  773. .recalc = &omap2_clksel_recalc,
  774. .round_rate = &omap2_clksel_round_rate,
  775. .set_rate = &omap2_clksel_set_rate,
  776. .flags = CLOCK_IN_OMAP4430,
  777. };
  778. static struct clk dpll_per_m6_ck = {
  779. .name = "dpll_per_m6_ck",
  780. .parent = &dpll_per_ck,
  781. .clksel = dpll_per_m2_div,
  782. .clksel_reg = OMAP4430_CM_DIV_M6_DPLL_PER,
  783. .clksel_mask = OMAP4430_HSDIVIDER_CLKOUT3_DIV_MASK,
  784. .ops = &clkops_null,
  785. .recalc = &omap2_clksel_recalc,
  786. .round_rate = &omap2_clksel_round_rate,
  787. .set_rate = &omap2_clksel_set_rate,
  788. .flags = CLOCK_IN_OMAP4430,
  789. };
  790. static struct clk dpll_per_m7_ck = {
  791. .name = "dpll_per_m7_ck",
  792. .parent = &dpll_per_ck,
  793. .clksel = dpll_per_m2_div,
  794. .clksel_reg = OMAP4430_CM_DIV_M7_DPLL_PER,
  795. .clksel_mask = OMAP4430_HSDIVIDER_CLKOUT4_DIV_MASK,
  796. .ops = &clkops_null,
  797. .recalc = &omap2_clksel_recalc,
  798. .round_rate = &omap2_clksel_round_rate,
  799. .set_rate = &omap2_clksel_set_rate,
  800. .flags = CLOCK_IN_OMAP4430,
  801. };
  802. /* DPLL_UNIPRO */
  803. static struct dpll_data dpll_unipro_dd = {
  804. .mult_div1_reg = OMAP4430_CM_CLKSEL_DPLL_UNIPRO,
  805. .clk_bypass = &dpll_sys_ref_clk,
  806. .clk_ref = &dpll_sys_ref_clk,
  807. .control_reg = OMAP4430_CM_CLKMODE_DPLL_UNIPRO,
  808. .modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
  809. .autoidle_reg = OMAP4430_CM_AUTOIDLE_DPLL_UNIPRO,
  810. .idlest_reg = OMAP4430_CM_IDLEST_DPLL_UNIPRO,
  811. .mult_mask = OMAP4430_DPLL_MULT_MASK,
  812. .div1_mask = OMAP4430_DPLL_DIV_MASK,
  813. .enable_mask = OMAP4430_DPLL_EN_MASK,
  814. .autoidle_mask = OMAP4430_AUTO_DPLL_MODE_MASK,
  815. .idlest_mask = OMAP4430_ST_DPLL_CLK_MASK,
  816. .max_multiplier = OMAP4430_MAX_DPLL_MULT,
  817. .max_divider = OMAP4430_MAX_DPLL_DIV,
  818. .min_divider = 1,
  819. };
  820. static struct clk dpll_unipro_ck = {
  821. .name = "dpll_unipro_ck",
  822. .parent = &dpll_sys_ref_clk,
  823. .dpll_data = &dpll_unipro_dd,
  824. .ops = &clkops_noncore_dpll_ops,
  825. .recalc = &omap3_dpll_recalc,
  826. .round_rate = &omap2_dpll_round_rate,
  827. .set_rate = &omap3_noncore_dpll_set_rate,
  828. .flags = CLOCK_IN_OMAP4430,
  829. };
  830. static const struct clksel dpll_unipro_m2x2_div[] = {
  831. { .parent = &dpll_unipro_ck, .rates = div31_1to31_rates },
  832. { .parent = NULL },
  833. };
  834. static struct clk dpll_unipro_m2x2_ck = {
  835. .name = "dpll_unipro_m2x2_ck",
  836. .parent = &dpll_unipro_ck,
  837. .clksel = dpll_unipro_m2x2_div,
  838. .clksel_reg = OMAP4430_CM_DIV_M2_DPLL_UNIPRO,
  839. .clksel_mask = OMAP4430_DPLL_CLKOUT_DIV_MASK,
  840. .ops = &clkops_null,
  841. .recalc = &omap2_clksel_recalc,
  842. .round_rate = &omap2_clksel_round_rate,
  843. .set_rate = &omap2_clksel_set_rate,
  844. .flags = CLOCK_IN_OMAP4430,
  845. };
  846. static struct clk usb_hs_clk_div_ck = {
  847. .name = "usb_hs_clk_div_ck",
  848. .parent = &dpll_abe_m3_ck,
  849. .ops = &clkops_null,
  850. .recalc = &followparent_recalc,
  851. .flags = CLOCK_IN_OMAP4430,
  852. };
  853. /* DPLL_USB */
  854. static struct dpll_data dpll_usb_dd = {
  855. .mult_div1_reg = OMAP4430_CM_CLKSEL_DPLL_USB,
  856. .clk_bypass = &usb_hs_clk_div_ck,
  857. .clk_ref = &dpll_sys_ref_clk,
  858. .control_reg = OMAP4430_CM_CLKMODE_DPLL_USB,
  859. .modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
  860. .autoidle_reg = OMAP4430_CM_AUTOIDLE_DPLL_USB,
  861. .idlest_reg = OMAP4430_CM_IDLEST_DPLL_USB,
  862. .mult_mask = OMAP4430_DPLL_MULT_MASK,
  863. .div1_mask = OMAP4430_DPLL_DIV_MASK,
  864. .enable_mask = OMAP4430_DPLL_EN_MASK,
  865. .autoidle_mask = OMAP4430_AUTO_DPLL_MODE_MASK,
  866. .idlest_mask = OMAP4430_ST_DPLL_CLK_MASK,
  867. .max_multiplier = OMAP4430_MAX_DPLL_MULT,
  868. .max_divider = OMAP4430_MAX_DPLL_DIV,
  869. .min_divider = 1,
  870. };
  871. static struct clk dpll_usb_ck = {
  872. .name = "dpll_usb_ck",
  873. .parent = &dpll_sys_ref_clk,
  874. .dpll_data = &dpll_usb_dd,
  875. .ops = &clkops_noncore_dpll_ops,
  876. .recalc = &omap3_dpll_recalc,
  877. .round_rate = &omap2_dpll_round_rate,
  878. .set_rate = &omap3_noncore_dpll_set_rate,
  879. .flags = CLOCK_IN_OMAP4430,
  880. };
  881. static struct clk dpll_usb_clkdcoldo_ck = {
  882. .name = "dpll_usb_clkdcoldo_ck",
  883. .parent = &dpll_usb_ck,
  884. .ops = &clkops_null,
  885. .recalc = &followparent_recalc,
  886. .flags = CLOCK_IN_OMAP4430,
  887. };
  888. static const struct clksel dpll_usb_m2_div[] = {
  889. { .parent = &dpll_usb_ck, .rates = div31_1to31_rates },
  890. { .parent = NULL },
  891. };
  892. static struct clk dpll_usb_m2_ck = {
  893. .name = "dpll_usb_m2_ck",
  894. .parent = &dpll_usb_ck,
  895. .clksel = dpll_usb_m2_div,
  896. .clksel_reg = OMAP4430_CM_DIV_M2_DPLL_USB,
  897. .clksel_mask = OMAP4430_DPLL_CLKOUT_DIV_0_6_MASK,
  898. .ops = &clkops_null,
  899. .recalc = &omap2_clksel_recalc,
  900. .round_rate = &omap2_clksel_round_rate,
  901. .set_rate = &omap2_clksel_set_rate,
  902. .flags = CLOCK_IN_OMAP4430,
  903. };
  904. static const struct clksel ducati_clk_mux_sel[] = {
  905. { .parent = &div_core_ck, .rates = div_1_0_rates },
  906. { .parent = &dpll_per_m6_ck, .rates = div_1_1_rates },
  907. { .parent = NULL },
  908. };
  909. static struct clk ducati_clk_mux_ck = {
  910. .name = "ducati_clk_mux_ck",
  911. .parent = &div_core_ck,
  912. .clksel = ducati_clk_mux_sel,
  913. .init = &omap2_init_clksel_parent,
  914. .clksel_reg = OMAP4430_CM_CLKSEL_DUCATI_ISS_ROOT,
  915. .clksel_mask = OMAP4430_CLKSEL_0_0_MASK,
  916. .ops = &clkops_null,
  917. .recalc = &omap2_clksel_recalc,
  918. .flags = CLOCK_IN_OMAP4430,
  919. };
  920. static struct clk func_12m_fclk = {
  921. .name = "func_12m_fclk",
  922. .parent = &dpll_per_m2x2_ck,
  923. .ops = &clkops_null,
  924. .recalc = &followparent_recalc,
  925. .flags = CLOCK_IN_OMAP4430,
  926. };
  927. static struct clk func_24m_clk = {
  928. .name = "func_24m_clk",
  929. .parent = &dpll_per_m2_ck,
  930. .ops = &clkops_null,
  931. .recalc = &followparent_recalc,
  932. .flags = CLOCK_IN_OMAP4430,
  933. };
  934. static struct clk func_24mc_fclk = {
  935. .name = "func_24mc_fclk",
  936. .parent = &dpll_per_m2x2_ck,
  937. .ops = &clkops_null,
  938. .recalc = &followparent_recalc,
  939. .flags = CLOCK_IN_OMAP4430,
  940. };
  941. static const struct clksel_rate div2_4to8_rates[] = {
  942. { .div = 4, .val = 0, .flags = RATE_IN_4430 },
  943. { .div = 8, .val = 1, .flags = RATE_IN_4430 },
  944. { .div = 0 },
  945. };
  946. static const struct clksel func_48m_fclk_div[] = {
  947. { .parent = &dpll_per_m2x2_ck, .rates = div2_4to8_rates },
  948. { .parent = NULL },
  949. };
  950. static struct clk func_48m_fclk = {
  951. .name = "func_48m_fclk",
  952. .parent = &dpll_per_m2x2_ck,
  953. .clksel = func_48m_fclk_div,
  954. .clksel_reg = OMAP4430_CM_SCALE_FCLK,
  955. .clksel_mask = OMAP4430_SCALE_FCLK_MASK,
  956. .ops = &clkops_null,
  957. .recalc = &omap2_clksel_recalc,
  958. .round_rate = &omap2_clksel_round_rate,
  959. .set_rate = &omap2_clksel_set_rate,
  960. .flags = CLOCK_IN_OMAP4430,
  961. };
  962. static struct clk func_48mc_fclk = {
  963. .name = "func_48mc_fclk",
  964. .parent = &dpll_per_m2x2_ck,
  965. .ops = &clkops_null,
  966. .recalc = &followparent_recalc,
  967. .flags = CLOCK_IN_OMAP4430,
  968. };
  969. static const struct clksel_rate div2_2to4_rates[] = {
  970. { .div = 2, .val = 0, .flags = RATE_IN_4430 },
  971. { .div = 4, .val = 1, .flags = RATE_IN_4430 },
  972. { .div = 0 },
  973. };
  974. static const struct clksel func_64m_fclk_div[] = {
  975. { .parent = &dpll_per_m4_ck, .rates = div2_2to4_rates },
  976. { .parent = NULL },
  977. };
  978. static struct clk func_64m_fclk = {
  979. .name = "func_64m_fclk",
  980. .parent = &dpll_per_m4_ck,
  981. .clksel = func_64m_fclk_div,
  982. .clksel_reg = OMAP4430_CM_SCALE_FCLK,
  983. .clksel_mask = OMAP4430_SCALE_FCLK_MASK,
  984. .ops = &clkops_null,
  985. .recalc = &omap2_clksel_recalc,
  986. .round_rate = &omap2_clksel_round_rate,
  987. .set_rate = &omap2_clksel_set_rate,
  988. .flags = CLOCK_IN_OMAP4430,
  989. };
  990. static const struct clksel func_96m_fclk_div[] = {
  991. { .parent = &dpll_per_m2x2_ck, .rates = div2_2to4_rates },
  992. { .parent = NULL },
  993. };
  994. static struct clk func_96m_fclk = {
  995. .name = "func_96m_fclk",
  996. .parent = &dpll_per_m2x2_ck,
  997. .clksel = func_96m_fclk_div,
  998. .clksel_reg = OMAP4430_CM_SCALE_FCLK,
  999. .clksel_mask = OMAP4430_SCALE_FCLK_MASK,
  1000. .ops = &clkops_null,
  1001. .recalc = &omap2_clksel_recalc,
  1002. .round_rate = &omap2_clksel_round_rate,
  1003. .set_rate = &omap2_clksel_set_rate,
  1004. .flags = CLOCK_IN_OMAP4430,
  1005. };
  1006. static const struct clksel hsmmc6_fclk_sel[] = {
  1007. { .parent = &func_64m_fclk, .rates = div_1_0_rates },
  1008. { .parent = &func_96m_fclk, .rates = div_1_1_rates },
  1009. { .parent = NULL },
  1010. };
  1011. static struct clk hsmmc6_fclk = {
  1012. .name = "hsmmc6_fclk",
  1013. .parent = &func_64m_fclk,
  1014. .ops = &clkops_null,
  1015. .recalc = &followparent_recalc,
  1016. .flags = CLOCK_IN_OMAP4430,
  1017. };
  1018. static const struct clksel_rate div2_1to8_rates[] = {
  1019. { .div = 1, .val = 0, .flags = RATE_IN_4430 },
  1020. { .div = 8, .val = 1, .flags = RATE_IN_4430 },
  1021. { .div = 0 },
  1022. };
  1023. static const struct clksel init_60m_fclk_div[] = {
  1024. { .parent = &dpll_usb_m2_ck, .rates = div2_1to8_rates },
  1025. { .parent = NULL },
  1026. };
  1027. static struct clk init_60m_fclk = {
  1028. .name = "init_60m_fclk",
  1029. .parent = &dpll_usb_m2_ck,
  1030. .clksel = init_60m_fclk_div,
  1031. .clksel_reg = OMAP4430_CM_CLKSEL_USB_60MHZ,
  1032. .clksel_mask = OMAP4430_CLKSEL_0_0_MASK,
  1033. .ops = &clkops_null,
  1034. .recalc = &omap2_clksel_recalc,
  1035. .round_rate = &omap2_clksel_round_rate,
  1036. .set_rate = &omap2_clksel_set_rate,
  1037. .flags = CLOCK_IN_OMAP4430,
  1038. };
  1039. static const struct clksel l3_div_div[] = {
  1040. { .parent = &div_core_ck, .rates = div2_1to2_rates },
  1041. { .parent = NULL },
  1042. };
  1043. static struct clk l3_div_ck = {
  1044. .name = "l3_div_ck",
  1045. .parent = &div_core_ck,
  1046. .clksel = l3_div_div,
  1047. .clksel_reg = OMAP4430_CM_CLKSEL_CORE,
  1048. .clksel_mask = OMAP4430_CLKSEL_L3_MASK,
  1049. .ops = &clkops_null,
  1050. .recalc = &omap2_clksel_recalc,
  1051. .round_rate = &omap2_clksel_round_rate,
  1052. .set_rate = &omap2_clksel_set_rate,
  1053. .flags = CLOCK_IN_OMAP4430,
  1054. };
  1055. static const struct clksel l4_div_div[] = {
  1056. { .parent = &l3_div_ck, .rates = div2_1to2_rates },
  1057. { .parent = NULL },
  1058. };
  1059. static struct clk l4_div_ck = {
  1060. .name = "l4_div_ck",
  1061. .parent = &l3_div_ck,
  1062. .clksel = l4_div_div,
  1063. .clksel_reg = OMAP4430_CM_CLKSEL_CORE,
  1064. .clksel_mask = OMAP4430_CLKSEL_L4_MASK,
  1065. .ops = &clkops_null,
  1066. .recalc = &omap2_clksel_recalc,
  1067. .round_rate = &omap2_clksel_round_rate,
  1068. .set_rate = &omap2_clksel_set_rate,
  1069. .flags = CLOCK_IN_OMAP4430,
  1070. };
  1071. static struct clk lp_clk_div_ck = {
  1072. .name = "lp_clk_div_ck",
  1073. .parent = &dpll_abe_m2x2_ck,
  1074. .ops = &clkops_null,
  1075. .recalc = &followparent_recalc,
  1076. .flags = CLOCK_IN_OMAP4430,
  1077. };
  1078. static const struct clksel l4_wkup_clk_mux_sel[] = {
  1079. { .parent = &sys_clkin_ck, .rates = div_1_0_rates },
  1080. { .parent = &lp_clk_div_ck, .rates = div_1_1_rates },
  1081. { .parent = NULL },
  1082. };
  1083. static struct clk l4_wkup_clk_mux_ck = {
  1084. .name = "l4_wkup_clk_mux_ck",
  1085. .parent = &sys_clkin_ck,
  1086. .clksel = l4_wkup_clk_mux_sel,
  1087. .init = &omap2_init_clksel_parent,
  1088. .clksel_reg = OMAP4430_CM_L4_WKUP_CLKSEL,
  1089. .clksel_mask = OMAP4430_CLKSEL_0_0_MASK,
  1090. .ops = &clkops_null,
  1091. .recalc = &omap2_clksel_recalc,
  1092. .flags = CLOCK_IN_OMAP4430,
  1093. };
  1094. static const struct clksel per_abe_nc_fclk_div[] = {
  1095. { .parent = &dpll_abe_m2_ck, .rates = div2_1to2_rates },
  1096. { .parent = NULL },
  1097. };
  1098. static struct clk per_abe_nc_fclk = {
  1099. .name = "per_abe_nc_fclk",
  1100. .parent = &dpll_abe_m2_ck,
  1101. .clksel = per_abe_nc_fclk_div,
  1102. .clksel_reg = OMAP4430_CM_SCALE_FCLK,
  1103. .clksel_mask = OMAP4430_SCALE_FCLK_MASK,
  1104. .ops = &clkops_null,
  1105. .recalc = &omap2_clksel_recalc,
  1106. .round_rate = &omap2_clksel_round_rate,
  1107. .set_rate = &omap2_clksel_set_rate,
  1108. .flags = CLOCK_IN_OMAP4430,
  1109. };
  1110. static const struct clksel mcasp2_fclk_sel[] = {
  1111. { .parent = &func_96m_fclk, .rates = div_1_0_rates },
  1112. { .parent = &per_abe_nc_fclk, .rates = div_1_1_rates },
  1113. { .parent = NULL },
  1114. };
  1115. static struct clk mcasp2_fclk = {
  1116. .name = "mcasp2_fclk",
  1117. .parent = &func_96m_fclk,
  1118. .ops = &clkops_null,
  1119. .recalc = &followparent_recalc,
  1120. .flags = CLOCK_IN_OMAP4430,
  1121. };
  1122. static struct clk mcasp3_fclk = {
  1123. .name = "mcasp3_fclk",
  1124. .parent = &func_96m_fclk,
  1125. .ops = &clkops_null,
  1126. .recalc = &followparent_recalc,
  1127. .flags = CLOCK_IN_OMAP4430,
  1128. };
  1129. static struct clk ocp_abe_iclk = {
  1130. .name = "ocp_abe_iclk",
  1131. .parent = &aess_fclk,
  1132. .ops = &clkops_null,
  1133. .recalc = &followparent_recalc,
  1134. .flags = CLOCK_IN_OMAP4430,
  1135. };
  1136. static struct clk per_abe_24m_fclk = {
  1137. .name = "per_abe_24m_fclk",
  1138. .parent = &dpll_abe_m2_ck,
  1139. .ops = &clkops_null,
  1140. .recalc = &followparent_recalc,
  1141. .flags = CLOCK_IN_OMAP4430,
  1142. };
  1143. static const struct clksel pmd_stm_clock_mux_sel[] = {
  1144. { .parent = &sys_clkin_ck, .rates = div_1_0_rates },
  1145. { .parent = &dpll_core_m6_ck, .rates = div_1_1_rates },
  1146. { .parent = &dpll_per_m7_ck, .rates = div_1_2_rates },
  1147. { .parent = NULL },
  1148. };
  1149. static struct clk pmd_stm_clock_mux_ck = {
  1150. .name = "pmd_stm_clock_mux_ck",
  1151. .parent = &sys_clkin_ck,
  1152. .ops = &clkops_null,
  1153. .recalc = &followparent_recalc,
  1154. .flags = CLOCK_IN_OMAP4430,
  1155. };
  1156. static struct clk pmd_trace_clk_mux_ck = {
  1157. .name = "pmd_trace_clk_mux_ck",
  1158. .parent = &sys_clkin_ck,
  1159. .ops = &clkops_null,
  1160. .recalc = &followparent_recalc,
  1161. .flags = CLOCK_IN_OMAP4430,
  1162. };
  1163. static struct clk syc_clk_div_ck = {
  1164. .name = "syc_clk_div_ck",
  1165. .parent = &sys_clkin_ck,
  1166. .clksel = dpll_sys_ref_clk_div,
  1167. .clksel_reg = OMAP4430_CM_ABE_DSS_SYS_CLKSEL,
  1168. .clksel_mask = OMAP4430_CLKSEL_0_0_MASK,
  1169. .ops = &clkops_null,
  1170. .recalc = &omap2_clksel_recalc,
  1171. .round_rate = &omap2_clksel_round_rate,
  1172. .set_rate = &omap2_clksel_set_rate,
  1173. .flags = CLOCK_IN_OMAP4430,
  1174. };
  1175. /* Leaf clocks controlled by modules */
  1176. static struct clk aes1_ck = {
  1177. .name = "aes1_ck",
  1178. .ops = &clkops_omap2_dflt,
  1179. .enable_reg = OMAP4430_CM_L4SEC_AES1_CLKCTRL,
  1180. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1181. .clkdm_name = "l4_secure_clkdm",
  1182. .parent = &l3_div_ck,
  1183. .recalc = &followparent_recalc,
  1184. };
  1185. static struct clk aes2_ck = {
  1186. .name = "aes2_ck",
  1187. .ops = &clkops_omap2_dflt,
  1188. .enable_reg = OMAP4430_CM_L4SEC_AES2_CLKCTRL,
  1189. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1190. .clkdm_name = "l4_secure_clkdm",
  1191. .parent = &l3_div_ck,
  1192. .recalc = &followparent_recalc,
  1193. };
  1194. static struct clk aess_ck = {
  1195. .name = "aess_ck",
  1196. .ops = &clkops_omap2_dflt,
  1197. .enable_reg = OMAP4430_CM1_ABE_AESS_CLKCTRL,
  1198. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1199. .clkdm_name = "abe_clkdm",
  1200. .parent = &aess_fclk,
  1201. .recalc = &followparent_recalc,
  1202. };
  1203. static struct clk cust_efuse_ck = {
  1204. .name = "cust_efuse_ck",
  1205. .ops = &clkops_omap2_dflt,
  1206. .enable_reg = OMAP4430_CM_CEFUSE_CEFUSE_CLKCTRL,
  1207. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1208. .clkdm_name = "l4_cefuse_clkdm",
  1209. .parent = &sys_clkin_ck,
  1210. .recalc = &followparent_recalc,
  1211. };
  1212. static struct clk des3des_ck = {
  1213. .name = "des3des_ck",
  1214. .ops = &clkops_omap2_dflt,
  1215. .enable_reg = OMAP4430_CM_L4SEC_DES3DES_CLKCTRL,
  1216. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1217. .clkdm_name = "l4_secure_clkdm",
  1218. .parent = &l4_div_ck,
  1219. .recalc = &followparent_recalc,
  1220. };
  1221. static const struct clksel dmic_sync_mux_sel[] = {
  1222. { .parent = &abe_24m_fclk, .rates = div_1_0_rates },
  1223. { .parent = &syc_clk_div_ck, .rates = div_1_1_rates },
  1224. { .parent = &func_24m_clk, .rates = div_1_2_rates },
  1225. { .parent = NULL },
  1226. };
  1227. static struct clk dmic_sync_mux_ck = {
  1228. .name = "dmic_sync_mux_ck",
  1229. .parent = &abe_24m_fclk,
  1230. .clksel = dmic_sync_mux_sel,
  1231. .init = &omap2_init_clksel_parent,
  1232. .clksel_reg = OMAP4430_CM1_ABE_DMIC_CLKCTRL,
  1233. .clksel_mask = OMAP4430_CLKSEL_INTERNAL_SOURCE_MASK,
  1234. .ops = &clkops_null,
  1235. .recalc = &omap2_clksel_recalc,
  1236. .flags = CLOCK_IN_OMAP4430,
  1237. };
  1238. static const struct clksel func_dmic_abe_gfclk_sel[] = {
  1239. { .parent = &dmic_sync_mux_ck, .rates = div_1_0_rates },
  1240. { .parent = &pad_clks_ck, .rates = div_1_1_rates },
  1241. { .parent = &slimbus_clk, .rates = div_1_2_rates },
  1242. { .parent = NULL },
  1243. };
  1244. /* Merged func_dmic_abe_gfclk into dmic_ck */
  1245. static struct clk dmic_ck = {
  1246. .name = "dmic_ck",
  1247. .parent = &dmic_sync_mux_ck,
  1248. .clksel = func_dmic_abe_gfclk_sel,
  1249. .init = &omap2_init_clksel_parent,
  1250. .clksel_reg = OMAP4430_CM1_ABE_DMIC_CLKCTRL,
  1251. .clksel_mask = OMAP4430_CLKSEL_SOURCE_MASK,
  1252. .ops = &clkops_omap2_dflt,
  1253. .recalc = &omap2_clksel_recalc,
  1254. .flags = CLOCK_IN_OMAP4430,
  1255. .enable_reg = OMAP4430_CM1_ABE_DMIC_CLKCTRL,
  1256. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1257. .clkdm_name = "abe_clkdm",
  1258. };
  1259. static struct clk dss_ck = {
  1260. .name = "dss_ck",
  1261. .ops = &clkops_omap2_dflt,
  1262. .enable_reg = OMAP4430_CM_DSS_DSS_CLKCTRL,
  1263. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1264. .clkdm_name = "l3_dss_clkdm",
  1265. .parent = &l3_div_ck,
  1266. .recalc = &followparent_recalc,
  1267. };
  1268. static struct clk ducati_ck = {
  1269. .name = "ducati_ck",
  1270. .ops = &clkops_omap2_dflt,
  1271. .enable_reg = OMAP4430_CM_DUCATI_DUCATI_CLKCTRL,
  1272. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1273. .clkdm_name = "ducati_clkdm",
  1274. .parent = &ducati_clk_mux_ck,
  1275. .recalc = &followparent_recalc,
  1276. };
  1277. static struct clk emif1_ck = {
  1278. .name = "emif1_ck",
  1279. .ops = &clkops_omap2_dflt,
  1280. .enable_reg = OMAP4430_CM_MEMIF_EMIF_1_CLKCTRL,
  1281. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1282. .clkdm_name = "l3_emif_clkdm",
  1283. .parent = &ddrphy_ck,
  1284. .recalc = &followparent_recalc,
  1285. };
  1286. static struct clk emif2_ck = {
  1287. .name = "emif2_ck",
  1288. .ops = &clkops_omap2_dflt,
  1289. .enable_reg = OMAP4430_CM_MEMIF_EMIF_2_CLKCTRL,
  1290. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1291. .clkdm_name = "l3_emif_clkdm",
  1292. .parent = &ddrphy_ck,
  1293. .recalc = &followparent_recalc,
  1294. };
  1295. static const struct clksel fdif_fclk_div[] = {
  1296. { .parent = &dpll_per_m4_ck, .rates = div3_1to4_rates },
  1297. { .parent = NULL },
  1298. };
  1299. /* Merged fdif_fclk into fdif_ck */
  1300. static struct clk fdif_ck = {
  1301. .name = "fdif_ck",
  1302. .parent = &dpll_per_m4_ck,
  1303. .clksel = fdif_fclk_div,
  1304. .clksel_reg = OMAP4430_CM_CAM_FDIF_CLKCTRL,
  1305. .clksel_mask = OMAP4430_CLKSEL_FCLK_MASK,
  1306. .ops = &clkops_omap2_dflt,
  1307. .recalc = &omap2_clksel_recalc,
  1308. .round_rate = &omap2_clksel_round_rate,
  1309. .set_rate = &omap2_clksel_set_rate,
  1310. .flags = CLOCK_IN_OMAP4430,
  1311. .enable_reg = OMAP4430_CM_CAM_FDIF_CLKCTRL,
  1312. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1313. .clkdm_name = "iss_clkdm",
  1314. };
  1315. static const struct clksel per_sgx_fclk_div[] = {
  1316. { .parent = &dpll_per_m2x2_ck, .rates = div3_1to4_rates },
  1317. { .parent = NULL },
  1318. };
  1319. static struct clk per_sgx_fclk = {
  1320. .name = "per_sgx_fclk",
  1321. .parent = &dpll_per_m2x2_ck,
  1322. .clksel = per_sgx_fclk_div,
  1323. .clksel_reg = OMAP4430_CM_GFX_GFX_CLKCTRL,
  1324. .clksel_mask = OMAP4430_CLKSEL_PER_192M_MASK,
  1325. .ops = &clkops_null,
  1326. .recalc = &omap2_clksel_recalc,
  1327. .round_rate = &omap2_clksel_round_rate,
  1328. .set_rate = &omap2_clksel_set_rate,
  1329. .flags = CLOCK_IN_OMAP4430,
  1330. };
  1331. static const struct clksel sgx_clk_mux_sel[] = {
  1332. { .parent = &dpll_core_m7_ck, .rates = div_1_0_rates },
  1333. { .parent = &per_sgx_fclk, .rates = div_1_1_rates },
  1334. { .parent = NULL },
  1335. };
  1336. /* Merged sgx_clk_mux into gfx_ck */
  1337. static struct clk gfx_ck = {
  1338. .name = "gfx_ck",
  1339. .parent = &dpll_core_m7_ck,
  1340. .clksel = sgx_clk_mux_sel,
  1341. .init = &omap2_init_clksel_parent,
  1342. .clksel_reg = OMAP4430_CM_GFX_GFX_CLKCTRL,
  1343. .clksel_mask = OMAP4430_CLKSEL_SGX_FCLK_MASK,
  1344. .ops = &clkops_omap2_dflt,
  1345. .recalc = &omap2_clksel_recalc,
  1346. .flags = CLOCK_IN_OMAP4430,
  1347. .enable_reg = OMAP4430_CM_GFX_GFX_CLKCTRL,
  1348. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1349. .clkdm_name = "l3_gfx_clkdm",
  1350. };
  1351. static struct clk gpio1_ck = {
  1352. .name = "gpio1_ck",
  1353. .ops = &clkops_omap2_dflt,
  1354. .enable_reg = OMAP4430_CM_WKUP_GPIO1_CLKCTRL,
  1355. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1356. .clkdm_name = "l4_wkup_clkdm",
  1357. .parent = &l4_wkup_clk_mux_ck,
  1358. .recalc = &followparent_recalc,
  1359. };
  1360. static struct clk gpio2_ck = {
  1361. .name = "gpio2_ck",
  1362. .ops = &clkops_omap2_dflt,
  1363. .enable_reg = OMAP4430_CM_L4PER_GPIO2_CLKCTRL,
  1364. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1365. .clkdm_name = "l4_per_clkdm",
  1366. .parent = &l4_div_ck,
  1367. .recalc = &followparent_recalc,
  1368. };
  1369. static struct clk gpio3_ck = {
  1370. .name = "gpio3_ck",
  1371. .ops = &clkops_omap2_dflt,
  1372. .enable_reg = OMAP4430_CM_L4PER_GPIO3_CLKCTRL,
  1373. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1374. .clkdm_name = "l4_per_clkdm",
  1375. .parent = &l4_div_ck,
  1376. .recalc = &followparent_recalc,
  1377. };
  1378. static struct clk gpio4_ck = {
  1379. .name = "gpio4_ck",
  1380. .ops = &clkops_omap2_dflt,
  1381. .enable_reg = OMAP4430_CM_L4PER_GPIO4_CLKCTRL,
  1382. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1383. .clkdm_name = "l4_per_clkdm",
  1384. .parent = &l4_div_ck,
  1385. .recalc = &followparent_recalc,
  1386. };
  1387. static struct clk gpio5_ck = {
  1388. .name = "gpio5_ck",
  1389. .ops = &clkops_omap2_dflt,
  1390. .enable_reg = OMAP4430_CM_L4PER_GPIO5_CLKCTRL,
  1391. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1392. .clkdm_name = "l4_per_clkdm",
  1393. .parent = &l4_div_ck,
  1394. .recalc = &followparent_recalc,
  1395. };
  1396. static struct clk gpio6_ck = {
  1397. .name = "gpio6_ck",
  1398. .ops = &clkops_omap2_dflt,
  1399. .enable_reg = OMAP4430_CM_L4PER_GPIO6_CLKCTRL,
  1400. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1401. .clkdm_name = "l4_per_clkdm",
  1402. .parent = &l4_div_ck,
  1403. .recalc = &followparent_recalc,
  1404. };
  1405. static struct clk gpmc_ck = {
  1406. .name = "gpmc_ck",
  1407. .ops = &clkops_omap2_dflt,
  1408. .enable_reg = OMAP4430_CM_L3_2_GPMC_CLKCTRL,
  1409. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1410. .clkdm_name = "l3_2_clkdm",
  1411. .parent = &l3_div_ck,
  1412. .recalc = &followparent_recalc,
  1413. };
  1414. static const struct clksel dmt1_clk_mux_sel[] = {
  1415. { .parent = &sys_clkin_ck, .rates = div_1_0_rates },
  1416. { .parent = &sys_32k_ck, .rates = div_1_1_rates },
  1417. { .parent = NULL },
  1418. };
  1419. /* Merged dmt1_clk_mux into gptimer1_ck */
  1420. static struct clk gptimer1_ck = {
  1421. .name = "gptimer1_ck",
  1422. .parent = &sys_clkin_ck,
  1423. .clksel = dmt1_clk_mux_sel,
  1424. .init = &omap2_init_clksel_parent,
  1425. .clksel_reg = OMAP4430_CM_WKUP_TIMER1_CLKCTRL,
  1426. .clksel_mask = OMAP4430_CLKSEL_MASK,
  1427. .ops = &clkops_omap2_dflt,
  1428. .recalc = &omap2_clksel_recalc,
  1429. .flags = CLOCK_IN_OMAP4430,
  1430. .enable_reg = OMAP4430_CM_WKUP_TIMER1_CLKCTRL,
  1431. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1432. .clkdm_name = "l4_wkup_clkdm",
  1433. };
  1434. /* Merged cm2_dm10_mux into gptimer10_ck */
  1435. static struct clk gptimer10_ck = {
  1436. .name = "gptimer10_ck",
  1437. .parent = &sys_clkin_ck,
  1438. .clksel = dmt1_clk_mux_sel,
  1439. .init = &omap2_init_clksel_parent,
  1440. .clksel_reg = OMAP4430_CM_L4PER_DMTIMER10_CLKCTRL,
  1441. .clksel_mask = OMAP4430_CLKSEL_MASK,
  1442. .ops = &clkops_omap2_dflt,
  1443. .recalc = &omap2_clksel_recalc,
  1444. .flags = CLOCK_IN_OMAP4430,
  1445. .enable_reg = OMAP4430_CM_L4PER_DMTIMER10_CLKCTRL,
  1446. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1447. .clkdm_name = "l4_per_clkdm",
  1448. };
  1449. /* Merged cm2_dm11_mux into gptimer11_ck */
  1450. static struct clk gptimer11_ck = {
  1451. .name = "gptimer11_ck",
  1452. .parent = &sys_clkin_ck,
  1453. .clksel = dmt1_clk_mux_sel,
  1454. .init = &omap2_init_clksel_parent,
  1455. .clksel_reg = OMAP4430_CM_L4PER_DMTIMER11_CLKCTRL,
  1456. .clksel_mask = OMAP4430_CLKSEL_MASK,
  1457. .ops = &clkops_omap2_dflt,
  1458. .recalc = &omap2_clksel_recalc,
  1459. .flags = CLOCK_IN_OMAP4430,
  1460. .enable_reg = OMAP4430_CM_L4PER_DMTIMER11_CLKCTRL,
  1461. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1462. .clkdm_name = "l4_per_clkdm",
  1463. };
  1464. /* Merged cm2_dm2_mux into gptimer2_ck */
  1465. static struct clk gptimer2_ck = {
  1466. .name = "gptimer2_ck",
  1467. .parent = &sys_clkin_ck,
  1468. .clksel = dmt1_clk_mux_sel,
  1469. .init = &omap2_init_clksel_parent,
  1470. .clksel_reg = OMAP4430_CM_L4PER_DMTIMER2_CLKCTRL,
  1471. .clksel_mask = OMAP4430_CLKSEL_MASK,
  1472. .ops = &clkops_omap2_dflt,
  1473. .recalc = &omap2_clksel_recalc,
  1474. .flags = CLOCK_IN_OMAP4430,
  1475. .enable_reg = OMAP4430_CM_L4PER_DMTIMER2_CLKCTRL,
  1476. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1477. .clkdm_name = "l4_per_clkdm",
  1478. };
  1479. /* Merged cm2_dm3_mux into gptimer3_ck */
  1480. static struct clk gptimer3_ck = {
  1481. .name = "gptimer3_ck",
  1482. .parent = &sys_clkin_ck,
  1483. .clksel = dmt1_clk_mux_sel,
  1484. .init = &omap2_init_clksel_parent,
  1485. .clksel_reg = OMAP4430_CM_L4PER_DMTIMER3_CLKCTRL,
  1486. .clksel_mask = OMAP4430_CLKSEL_MASK,
  1487. .ops = &clkops_omap2_dflt,
  1488. .recalc = &omap2_clksel_recalc,
  1489. .flags = CLOCK_IN_OMAP4430,
  1490. .enable_reg = OMAP4430_CM_L4PER_DMTIMER3_CLKCTRL,
  1491. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1492. .clkdm_name = "l4_per_clkdm",
  1493. };
  1494. /* Merged cm2_dm4_mux into gptimer4_ck */
  1495. static struct clk gptimer4_ck = {
  1496. .name = "gptimer4_ck",
  1497. .parent = &sys_clkin_ck,
  1498. .clksel = dmt1_clk_mux_sel,
  1499. .init = &omap2_init_clksel_parent,
  1500. .clksel_reg = OMAP4430_CM_L4PER_DMTIMER4_CLKCTRL,
  1501. .clksel_mask = OMAP4430_CLKSEL_MASK,
  1502. .ops = &clkops_omap2_dflt,
  1503. .recalc = &omap2_clksel_recalc,
  1504. .flags = CLOCK_IN_OMAP4430,
  1505. .enable_reg = OMAP4430_CM_L4PER_DMTIMER4_CLKCTRL,
  1506. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1507. .clkdm_name = "l4_per_clkdm",
  1508. };
  1509. static const struct clksel timer5_sync_mux_sel[] = {
  1510. { .parent = &syc_clk_div_ck, .rates = div_1_0_rates },
  1511. { .parent = &sys_32k_ck, .rates = div_1_1_rates },
  1512. { .parent = NULL },
  1513. };
  1514. /* Merged timer5_sync_mux into gptimer5_ck */
  1515. static struct clk gptimer5_ck = {
  1516. .name = "gptimer5_ck",
  1517. .parent = &syc_clk_div_ck,
  1518. .clksel = timer5_sync_mux_sel,
  1519. .init = &omap2_init_clksel_parent,
  1520. .clksel_reg = OMAP4430_CM1_ABE_TIMER5_CLKCTRL,
  1521. .clksel_mask = OMAP4430_CLKSEL_MASK,
  1522. .ops = &clkops_omap2_dflt,
  1523. .recalc = &omap2_clksel_recalc,
  1524. .flags = CLOCK_IN_OMAP4430,
  1525. .enable_reg = OMAP4430_CM1_ABE_TIMER5_CLKCTRL,
  1526. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1527. .clkdm_name = "abe_clkdm",
  1528. };
  1529. /* Merged timer6_sync_mux into gptimer6_ck */
  1530. static struct clk gptimer6_ck = {
  1531. .name = "gptimer6_ck",
  1532. .parent = &syc_clk_div_ck,
  1533. .clksel = timer5_sync_mux_sel,
  1534. .init = &omap2_init_clksel_parent,
  1535. .clksel_reg = OMAP4430_CM1_ABE_TIMER6_CLKCTRL,
  1536. .clksel_mask = OMAP4430_CLKSEL_MASK,
  1537. .ops = &clkops_omap2_dflt,
  1538. .recalc = &omap2_clksel_recalc,
  1539. .flags = CLOCK_IN_OMAP4430,
  1540. .enable_reg = OMAP4430_CM1_ABE_TIMER6_CLKCTRL,
  1541. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1542. .clkdm_name = "abe_clkdm",
  1543. };
  1544. /* Merged timer7_sync_mux into gptimer7_ck */
  1545. static struct clk gptimer7_ck = {
  1546. .name = "gptimer7_ck",
  1547. .parent = &syc_clk_div_ck,
  1548. .clksel = timer5_sync_mux_sel,
  1549. .init = &omap2_init_clksel_parent,
  1550. .clksel_reg = OMAP4430_CM1_ABE_TIMER7_CLKCTRL,
  1551. .clksel_mask = OMAP4430_CLKSEL_MASK,
  1552. .ops = &clkops_omap2_dflt,
  1553. .recalc = &omap2_clksel_recalc,
  1554. .flags = CLOCK_IN_OMAP4430,
  1555. .enable_reg = OMAP4430_CM1_ABE_TIMER7_CLKCTRL,
  1556. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1557. .clkdm_name = "abe_clkdm",
  1558. };
  1559. /* Merged timer8_sync_mux into gptimer8_ck */
  1560. static struct clk gptimer8_ck = {
  1561. .name = "gptimer8_ck",
  1562. .parent = &syc_clk_div_ck,
  1563. .clksel = timer5_sync_mux_sel,
  1564. .init = &omap2_init_clksel_parent,
  1565. .clksel_reg = OMAP4430_CM1_ABE_TIMER8_CLKCTRL,
  1566. .clksel_mask = OMAP4430_CLKSEL_MASK,
  1567. .ops = &clkops_omap2_dflt,
  1568. .recalc = &omap2_clksel_recalc,
  1569. .flags = CLOCK_IN_OMAP4430,
  1570. .enable_reg = OMAP4430_CM1_ABE_TIMER8_CLKCTRL,
  1571. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1572. .clkdm_name = "abe_clkdm",
  1573. };
  1574. /* Merged cm2_dm9_mux into gptimer9_ck */
  1575. static struct clk gptimer9_ck = {
  1576. .name = "gptimer9_ck",
  1577. .parent = &sys_clkin_ck,
  1578. .clksel = dmt1_clk_mux_sel,
  1579. .init = &omap2_init_clksel_parent,
  1580. .clksel_reg = OMAP4430_CM_L4PER_DMTIMER9_CLKCTRL,
  1581. .clksel_mask = OMAP4430_CLKSEL_MASK,
  1582. .ops = &clkops_omap2_dflt,
  1583. .recalc = &omap2_clksel_recalc,
  1584. .flags = CLOCK_IN_OMAP4430,
  1585. .enable_reg = OMAP4430_CM_L4PER_DMTIMER9_CLKCTRL,
  1586. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1587. .clkdm_name = "l4_per_clkdm",
  1588. };
  1589. static struct clk hdq1w_ck = {
  1590. .name = "hdq1w_ck",
  1591. .ops = &clkops_omap2_dflt,
  1592. .enable_reg = OMAP4430_CM_L4PER_HDQ1W_CLKCTRL,
  1593. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1594. .clkdm_name = "l4_per_clkdm",
  1595. .parent = &func_12m_fclk,
  1596. .recalc = &followparent_recalc,
  1597. };
  1598. /* Merged hsi_fclk into hsi_ck */
  1599. static struct clk hsi_ck = {
  1600. .name = "hsi_ck",
  1601. .parent = &dpll_per_m2x2_ck,
  1602. .clksel = per_sgx_fclk_div,
  1603. .clksel_reg = OMAP4430_CM_L3INIT_HSI_CLKCTRL,
  1604. .clksel_mask = OMAP4430_CLKSEL_24_25_MASK,
  1605. .ops = &clkops_omap2_dflt,
  1606. .recalc = &omap2_clksel_recalc,
  1607. .round_rate = &omap2_clksel_round_rate,
  1608. .set_rate = &omap2_clksel_set_rate,
  1609. .flags = CLOCK_IN_OMAP4430,
  1610. .enable_reg = OMAP4430_CM_L3INIT_HSI_CLKCTRL,
  1611. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1612. .clkdm_name = "l3_init_clkdm",
  1613. };
  1614. static struct clk i2c1_ck = {
  1615. .name = "i2c1_ck",
  1616. .ops = &clkops_omap2_dflt,
  1617. .enable_reg = OMAP4430_CM_L4PER_I2C1_CLKCTRL,
  1618. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1619. .clkdm_name = "l4_per_clkdm",
  1620. .parent = &func_96m_fclk,
  1621. .recalc = &followparent_recalc,
  1622. };
  1623. static struct clk i2c2_ck = {
  1624. .name = "i2c2_ck",
  1625. .ops = &clkops_omap2_dflt,
  1626. .enable_reg = OMAP4430_CM_L4PER_I2C2_CLKCTRL,
  1627. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1628. .clkdm_name = "l4_per_clkdm",
  1629. .parent = &func_96m_fclk,
  1630. .recalc = &followparent_recalc,
  1631. };
  1632. static struct clk i2c3_ck = {
  1633. .name = "i2c3_ck",
  1634. .ops = &clkops_omap2_dflt,
  1635. .enable_reg = OMAP4430_CM_L4PER_I2C3_CLKCTRL,
  1636. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1637. .clkdm_name = "l4_per_clkdm",
  1638. .parent = &func_96m_fclk,
  1639. .recalc = &followparent_recalc,
  1640. };
  1641. static struct clk i2c4_ck = {
  1642. .name = "i2c4_ck",
  1643. .ops = &clkops_omap2_dflt,
  1644. .enable_reg = OMAP4430_CM_L4PER_I2C4_CLKCTRL,
  1645. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1646. .clkdm_name = "l4_per_clkdm",
  1647. .parent = &func_96m_fclk,
  1648. .recalc = &followparent_recalc,
  1649. };
  1650. static struct clk iss_ck = {
  1651. .name = "iss_ck",
  1652. .ops = &clkops_omap2_dflt,
  1653. .enable_reg = OMAP4430_CM_CAM_ISS_CLKCTRL,
  1654. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1655. .clkdm_name = "iss_clkdm",
  1656. .parent = &ducati_clk_mux_ck,
  1657. .recalc = &followparent_recalc,
  1658. };
  1659. static struct clk ivahd_ck = {
  1660. .name = "ivahd_ck",
  1661. .ops = &clkops_omap2_dflt,
  1662. .enable_reg = OMAP4430_CM_IVAHD_IVAHD_CLKCTRL,
  1663. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1664. .clkdm_name = "ivahd_clkdm",
  1665. .parent = &dpll_iva_m5_ck,
  1666. .recalc = &followparent_recalc,
  1667. };
  1668. static struct clk keyboard_ck = {
  1669. .name = "keyboard_ck",
  1670. .ops = &clkops_omap2_dflt,
  1671. .enable_reg = OMAP4430_CM_WKUP_KEYBOARD_CLKCTRL,
  1672. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1673. .clkdm_name = "l4_wkup_clkdm",
  1674. .parent = &sys_32k_ck,
  1675. .recalc = &followparent_recalc,
  1676. };
  1677. static struct clk l3_instr_interconnect_ck = {
  1678. .name = "l3_instr_interconnect_ck",
  1679. .ops = &clkops_omap2_dflt,
  1680. .enable_reg = OMAP4430_CM_L3INSTR_L3_INSTR_CLKCTRL,
  1681. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1682. .clkdm_name = "l3_instr_clkdm",
  1683. .parent = &l3_div_ck,
  1684. .recalc = &followparent_recalc,
  1685. };
  1686. static struct clk l3_interconnect_3_ck = {
  1687. .name = "l3_interconnect_3_ck",
  1688. .ops = &clkops_omap2_dflt,
  1689. .enable_reg = OMAP4430_CM_L3INSTR_L3_3_CLKCTRL,
  1690. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1691. .clkdm_name = "l3_instr_clkdm",
  1692. .parent = &l3_div_ck,
  1693. .recalc = &followparent_recalc,
  1694. };
  1695. static struct clk mcasp_sync_mux_ck = {
  1696. .name = "mcasp_sync_mux_ck",
  1697. .parent = &abe_24m_fclk,
  1698. .clksel = dmic_sync_mux_sel,
  1699. .init = &omap2_init_clksel_parent,
  1700. .clksel_reg = OMAP4430_CM1_ABE_MCASP_CLKCTRL,
  1701. .clksel_mask = OMAP4430_CLKSEL_INTERNAL_SOURCE_MASK,
  1702. .ops = &clkops_null,
  1703. .recalc = &omap2_clksel_recalc,
  1704. .flags = CLOCK_IN_OMAP4430,
  1705. };
  1706. static const struct clksel func_mcasp_abe_gfclk_sel[] = {
  1707. { .parent = &mcasp_sync_mux_ck, .rates = div_1_0_rates },
  1708. { .parent = &pad_clks_ck, .rates = div_1_1_rates },
  1709. { .parent = &slimbus_clk, .rates = div_1_2_rates },
  1710. { .parent = NULL },
  1711. };
  1712. /* Merged func_mcasp_abe_gfclk into mcasp_ck */
  1713. static struct clk mcasp_ck = {
  1714. .name = "mcasp_ck",
  1715. .parent = &mcasp_sync_mux_ck,
  1716. .clksel = func_mcasp_abe_gfclk_sel,
  1717. .init = &omap2_init_clksel_parent,
  1718. .clksel_reg = OMAP4430_CM1_ABE_MCASP_CLKCTRL,
  1719. .clksel_mask = OMAP4430_CLKSEL_SOURCE_MASK,
  1720. .ops = &clkops_omap2_dflt,
  1721. .recalc = &omap2_clksel_recalc,
  1722. .flags = CLOCK_IN_OMAP4430,
  1723. .enable_reg = OMAP4430_CM1_ABE_MCASP_CLKCTRL,
  1724. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1725. .clkdm_name = "abe_clkdm",
  1726. };
  1727. static struct clk mcbsp1_sync_mux_ck = {
  1728. .name = "mcbsp1_sync_mux_ck",
  1729. .parent = &abe_24m_fclk,
  1730. .clksel = dmic_sync_mux_sel,
  1731. .init = &omap2_init_clksel_parent,
  1732. .clksel_reg = OMAP4430_CM1_ABE_MCBSP1_CLKCTRL,
  1733. .clksel_mask = OMAP4430_CLKSEL_INTERNAL_SOURCE_MASK,
  1734. .ops = &clkops_null,
  1735. .recalc = &omap2_clksel_recalc,
  1736. .flags = CLOCK_IN_OMAP4430,
  1737. };
  1738. static const struct clksel func_mcbsp1_gfclk_sel[] = {
  1739. { .parent = &mcbsp1_sync_mux_ck, .rates = div_1_0_rates },
  1740. { .parent = &pad_clks_ck, .rates = div_1_1_rates },
  1741. { .parent = &slimbus_clk, .rates = div_1_2_rates },
  1742. { .parent = NULL },
  1743. };
  1744. /* Merged func_mcbsp1_gfclk into mcbsp1_ck */
  1745. static struct clk mcbsp1_ck = {
  1746. .name = "mcbsp1_ck",
  1747. .parent = &mcbsp1_sync_mux_ck,
  1748. .clksel = func_mcbsp1_gfclk_sel,
  1749. .init = &omap2_init_clksel_parent,
  1750. .clksel_reg = OMAP4430_CM1_ABE_MCBSP1_CLKCTRL,
  1751. .clksel_mask = OMAP4430_CLKSEL_SOURCE_MASK,
  1752. .ops = &clkops_omap2_dflt,
  1753. .recalc = &omap2_clksel_recalc,
  1754. .flags = CLOCK_IN_OMAP4430,
  1755. .enable_reg = OMAP4430_CM1_ABE_MCBSP1_CLKCTRL,
  1756. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1757. .clkdm_name = "abe_clkdm",
  1758. };
  1759. static struct clk mcbsp2_sync_mux_ck = {
  1760. .name = "mcbsp2_sync_mux_ck",
  1761. .parent = &abe_24m_fclk,
  1762. .clksel = dmic_sync_mux_sel,
  1763. .init = &omap2_init_clksel_parent,
  1764. .clksel_reg = OMAP4430_CM1_ABE_MCBSP2_CLKCTRL,
  1765. .clksel_mask = OMAP4430_CLKSEL_INTERNAL_SOURCE_MASK,
  1766. .ops = &clkops_null,
  1767. .recalc = &omap2_clksel_recalc,
  1768. .flags = CLOCK_IN_OMAP4430,
  1769. };
  1770. static const struct clksel func_mcbsp2_gfclk_sel[] = {
  1771. { .parent = &mcbsp2_sync_mux_ck, .rates = div_1_0_rates },
  1772. { .parent = &pad_clks_ck, .rates = div_1_1_rates },
  1773. { .parent = &slimbus_clk, .rates = div_1_2_rates },
  1774. { .parent = NULL },
  1775. };
  1776. /* Merged func_mcbsp2_gfclk into mcbsp2_ck */
  1777. static struct clk mcbsp2_ck = {
  1778. .name = "mcbsp2_ck",
  1779. .parent = &mcbsp2_sync_mux_ck,
  1780. .clksel = func_mcbsp2_gfclk_sel,
  1781. .init = &omap2_init_clksel_parent,
  1782. .clksel_reg = OMAP4430_CM1_ABE_MCBSP2_CLKCTRL,
  1783. .clksel_mask = OMAP4430_CLKSEL_SOURCE_MASK,
  1784. .ops = &clkops_omap2_dflt,
  1785. .recalc = &omap2_clksel_recalc,
  1786. .flags = CLOCK_IN_OMAP4430,
  1787. .enable_reg = OMAP4430_CM1_ABE_MCBSP2_CLKCTRL,
  1788. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1789. .clkdm_name = "abe_clkdm",
  1790. };
  1791. static struct clk mcbsp3_sync_mux_ck = {
  1792. .name = "mcbsp3_sync_mux_ck",
  1793. .parent = &abe_24m_fclk,
  1794. .clksel = dmic_sync_mux_sel,
  1795. .init = &omap2_init_clksel_parent,
  1796. .clksel_reg = OMAP4430_CM1_ABE_MCBSP3_CLKCTRL,
  1797. .clksel_mask = OMAP4430_CLKSEL_INTERNAL_SOURCE_MASK,
  1798. .ops = &clkops_null,
  1799. .recalc = &omap2_clksel_recalc,
  1800. .flags = CLOCK_IN_OMAP4430,
  1801. };
  1802. static const struct clksel func_mcbsp3_gfclk_sel[] = {
  1803. { .parent = &mcbsp3_sync_mux_ck, .rates = div_1_0_rates },
  1804. { .parent = &pad_clks_ck, .rates = div_1_1_rates },
  1805. { .parent = &slimbus_clk, .rates = div_1_2_rates },
  1806. { .parent = NULL },
  1807. };
  1808. /* Merged func_mcbsp3_gfclk into mcbsp3_ck */
  1809. static struct clk mcbsp3_ck = {
  1810. .name = "mcbsp3_ck",
  1811. .parent = &mcbsp3_sync_mux_ck,
  1812. .clksel = func_mcbsp3_gfclk_sel,
  1813. .init = &omap2_init_clksel_parent,
  1814. .clksel_reg = OMAP4430_CM1_ABE_MCBSP3_CLKCTRL,
  1815. .clksel_mask = OMAP4430_CLKSEL_SOURCE_MASK,
  1816. .ops = &clkops_omap2_dflt,
  1817. .recalc = &omap2_clksel_recalc,
  1818. .flags = CLOCK_IN_OMAP4430,
  1819. .enable_reg = OMAP4430_CM1_ABE_MCBSP3_CLKCTRL,
  1820. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1821. .clkdm_name = "abe_clkdm",
  1822. };
  1823. static struct clk mcbsp4_sync_mux_ck = {
  1824. .name = "mcbsp4_sync_mux_ck",
  1825. .parent = &func_96m_fclk,
  1826. .clksel = mcasp2_fclk_sel,
  1827. .init = &omap2_init_clksel_parent,
  1828. .clksel_reg = OMAP4430_CM_L4PER_MCBSP4_CLKCTRL,
  1829. .clksel_mask = OMAP4430_CLKSEL_INTERNAL_SOURCE_MASK,
  1830. .ops = &clkops_null,
  1831. .recalc = &omap2_clksel_recalc,
  1832. .flags = CLOCK_IN_OMAP4430,
  1833. };
  1834. static const struct clksel per_mcbsp4_gfclk_sel[] = {
  1835. { .parent = &mcbsp4_sync_mux_ck, .rates = div_1_0_rates },
  1836. { .parent = &pad_clks_ck, .rates = div_1_1_rates },
  1837. { .parent = NULL },
  1838. };
  1839. /* Merged per_mcbsp4_gfclk into mcbsp4_ck */
  1840. static struct clk mcbsp4_ck = {
  1841. .name = "mcbsp4_ck",
  1842. .parent = &mcbsp4_sync_mux_ck,
  1843. .clksel = per_mcbsp4_gfclk_sel,
  1844. .init = &omap2_init_clksel_parent,
  1845. .clksel_reg = OMAP4430_CM_L4PER_MCBSP4_CLKCTRL,
  1846. .clksel_mask = OMAP4430_CLKSEL_SOURCE_24_24_MASK,
  1847. .ops = &clkops_omap2_dflt,
  1848. .recalc = &omap2_clksel_recalc,
  1849. .flags = CLOCK_IN_OMAP4430,
  1850. .enable_reg = OMAP4430_CM_L4PER_MCBSP4_CLKCTRL,
  1851. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1852. .clkdm_name = "l4_per_clkdm",
  1853. };
  1854. static struct clk mcspi1_ck = {
  1855. .name = "mcspi1_ck",
  1856. .ops = &clkops_omap2_dflt,
  1857. .enable_reg = OMAP4430_CM_L4PER_MCSPI1_CLKCTRL,
  1858. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1859. .clkdm_name = "l4_per_clkdm",
  1860. .parent = &func_48m_fclk,
  1861. .recalc = &followparent_recalc,
  1862. };
  1863. static struct clk mcspi2_ck = {
  1864. .name = "mcspi2_ck",
  1865. .ops = &clkops_omap2_dflt,
  1866. .enable_reg = OMAP4430_CM_L4PER_MCSPI2_CLKCTRL,
  1867. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1868. .clkdm_name = "l4_per_clkdm",
  1869. .parent = &func_48m_fclk,
  1870. .recalc = &followparent_recalc,
  1871. };
  1872. static struct clk mcspi3_ck = {
  1873. .name = "mcspi3_ck",
  1874. .ops = &clkops_omap2_dflt,
  1875. .enable_reg = OMAP4430_CM_L4PER_MCSPI3_CLKCTRL,
  1876. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1877. .clkdm_name = "l4_per_clkdm",
  1878. .parent = &func_48m_fclk,
  1879. .recalc = &followparent_recalc,
  1880. };
  1881. static struct clk mcspi4_ck = {
  1882. .name = "mcspi4_ck",
  1883. .ops = &clkops_omap2_dflt,
  1884. .enable_reg = OMAP4430_CM_L4PER_MCSPI4_CLKCTRL,
  1885. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1886. .clkdm_name = "l4_per_clkdm",
  1887. .parent = &func_48m_fclk,
  1888. .recalc = &followparent_recalc,
  1889. };
  1890. /* Merged hsmmc1_fclk into mmc1_ck */
  1891. static struct clk mmc1_ck = {
  1892. .name = "mmc1_ck",
  1893. .parent = &func_64m_fclk,
  1894. .clksel = hsmmc6_fclk_sel,
  1895. .init = &omap2_init_clksel_parent,
  1896. .clksel_reg = OMAP4430_CM_L3INIT_MMC1_CLKCTRL,
  1897. .clksel_mask = OMAP4430_CLKSEL_MASK,
  1898. .ops = &clkops_omap2_dflt,
  1899. .recalc = &omap2_clksel_recalc,
  1900. .flags = CLOCK_IN_OMAP4430,
  1901. .enable_reg = OMAP4430_CM_L3INIT_MMC1_CLKCTRL,
  1902. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1903. .clkdm_name = "l3_init_clkdm",
  1904. };
  1905. /* Merged hsmmc2_fclk into mmc2_ck */
  1906. static struct clk mmc2_ck = {
  1907. .name = "mmc2_ck",
  1908. .parent = &func_64m_fclk,
  1909. .clksel = hsmmc6_fclk_sel,
  1910. .init = &omap2_init_clksel_parent,
  1911. .clksel_reg = OMAP4430_CM_L3INIT_MMC2_CLKCTRL,
  1912. .clksel_mask = OMAP4430_CLKSEL_MASK,
  1913. .ops = &clkops_omap2_dflt,
  1914. .recalc = &omap2_clksel_recalc,
  1915. .flags = CLOCK_IN_OMAP4430,
  1916. .enable_reg = OMAP4430_CM_L3INIT_MMC2_CLKCTRL,
  1917. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1918. .clkdm_name = "l3_init_clkdm",
  1919. };
  1920. static struct clk mmc3_ck = {
  1921. .name = "mmc3_ck",
  1922. .ops = &clkops_omap2_dflt,
  1923. .enable_reg = OMAP4430_CM_L4PER_MMCSD3_CLKCTRL,
  1924. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1925. .clkdm_name = "l4_per_clkdm",
  1926. .parent = &func_48m_fclk,
  1927. .recalc = &followparent_recalc,
  1928. };
  1929. static struct clk mmc4_ck = {
  1930. .name = "mmc4_ck",
  1931. .ops = &clkops_omap2_dflt,
  1932. .enable_reg = OMAP4430_CM_L4PER_MMCSD4_CLKCTRL,
  1933. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1934. .clkdm_name = "l4_per_clkdm",
  1935. .parent = &func_48m_fclk,
  1936. .recalc = &followparent_recalc,
  1937. };
  1938. static struct clk mmc5_ck = {
  1939. .name = "mmc5_ck",
  1940. .ops = &clkops_omap2_dflt,
  1941. .enable_reg = OMAP4430_CM_L4PER_MMCSD5_CLKCTRL,
  1942. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1943. .clkdm_name = "l4_per_clkdm",
  1944. .parent = &func_48m_fclk,
  1945. .recalc = &followparent_recalc,
  1946. };
  1947. static struct clk ocp_wp1_ck = {
  1948. .name = "ocp_wp1_ck",
  1949. .ops = &clkops_omap2_dflt,
  1950. .enable_reg = OMAP4430_CM_L3INSTR_OCP_WP1_CLKCTRL,
  1951. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1952. .clkdm_name = "l3_instr_clkdm",
  1953. .parent = &l3_div_ck,
  1954. .recalc = &followparent_recalc,
  1955. };
  1956. static struct clk pdm_ck = {
  1957. .name = "pdm_ck",
  1958. .ops = &clkops_omap2_dflt,
  1959. .enable_reg = OMAP4430_CM1_ABE_PDM_CLKCTRL,
  1960. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1961. .clkdm_name = "abe_clkdm",
  1962. .parent = &pad_clks_ck,
  1963. .recalc = &followparent_recalc,
  1964. };
  1965. static struct clk pkaeip29_ck = {
  1966. .name = "pkaeip29_ck",
  1967. .ops = &clkops_omap2_dflt,
  1968. .enable_reg = OMAP4430_CM_L4SEC_PKAEIP29_CLKCTRL,
  1969. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1970. .clkdm_name = "l4_secure_clkdm",
  1971. .parent = &l4_div_ck,
  1972. .recalc = &followparent_recalc,
  1973. };
  1974. static struct clk rng_ck = {
  1975. .name = "rng_ck",
  1976. .ops = &clkops_omap2_dflt,
  1977. .enable_reg = OMAP4430_CM_L4SEC_RNG_CLKCTRL,
  1978. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1979. .clkdm_name = "l4_secure_clkdm",
  1980. .parent = &l4_div_ck,
  1981. .recalc = &followparent_recalc,
  1982. };
  1983. static struct clk sha2md51_ck = {
  1984. .name = "sha2md51_ck",
  1985. .ops = &clkops_omap2_dflt,
  1986. .enable_reg = OMAP4430_CM_L4SEC_SHA2MD51_CLKCTRL,
  1987. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1988. .clkdm_name = "l4_secure_clkdm",
  1989. .parent = &l3_div_ck,
  1990. .recalc = &followparent_recalc,
  1991. };
  1992. static struct clk sl2_ck = {
  1993. .name = "sl2_ck",
  1994. .ops = &clkops_omap2_dflt,
  1995. .enable_reg = OMAP4430_CM_IVAHD_SL2_CLKCTRL,
  1996. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1997. .clkdm_name = "ivahd_clkdm",
  1998. .parent = &dpll_iva_m5_ck,
  1999. .recalc = &followparent_recalc,
  2000. };
  2001. static struct clk slimbus1_ck = {
  2002. .name = "slimbus1_ck",
  2003. .ops = &clkops_omap2_dflt,
  2004. .enable_reg = OMAP4430_CM1_ABE_SLIMBUS_CLKCTRL,
  2005. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2006. .clkdm_name = "abe_clkdm",
  2007. .parent = &ocp_abe_iclk,
  2008. .recalc = &followparent_recalc,
  2009. };
  2010. static struct clk slimbus2_ck = {
  2011. .name = "slimbus2_ck",
  2012. .ops = &clkops_omap2_dflt,
  2013. .enable_reg = OMAP4430_CM_L4PER_SLIMBUS2_CLKCTRL,
  2014. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2015. .clkdm_name = "l4_per_clkdm",
  2016. .parent = &l4_div_ck,
  2017. .recalc = &followparent_recalc,
  2018. };
  2019. static struct clk sr_core_ck = {
  2020. .name = "sr_core_ck",
  2021. .ops = &clkops_omap2_dflt,
  2022. .enable_reg = OMAP4430_CM_ALWON_SR_CORE_CLKCTRL,
  2023. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2024. .clkdm_name = "l4_ao_clkdm",
  2025. .parent = &l4_wkup_clk_mux_ck,
  2026. .recalc = &followparent_recalc,
  2027. };
  2028. static struct clk sr_iva_ck = {
  2029. .name = "sr_iva_ck",
  2030. .ops = &clkops_omap2_dflt,
  2031. .enable_reg = OMAP4430_CM_ALWON_SR_IVA_CLKCTRL,
  2032. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2033. .clkdm_name = "l4_ao_clkdm",
  2034. .parent = &l4_wkup_clk_mux_ck,
  2035. .recalc = &followparent_recalc,
  2036. };
  2037. static struct clk sr_mpu_ck = {
  2038. .name = "sr_mpu_ck",
  2039. .ops = &clkops_omap2_dflt,
  2040. .enable_reg = OMAP4430_CM_ALWON_SR_MPU_CLKCTRL,
  2041. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2042. .clkdm_name = "l4_ao_clkdm",
  2043. .parent = &l4_wkup_clk_mux_ck,
  2044. .recalc = &followparent_recalc,
  2045. };
  2046. static struct clk tesla_ck = {
  2047. .name = "tesla_ck",
  2048. .ops = &clkops_omap2_dflt,
  2049. .enable_reg = OMAP4430_CM_TESLA_TESLA_CLKCTRL,
  2050. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  2051. .clkdm_name = "tesla_clkdm",
  2052. .parent = &dpll_iva_m4_ck,
  2053. .recalc = &followparent_recalc,
  2054. };
  2055. static struct clk uart1_ck = {
  2056. .name = "uart1_ck",
  2057. .ops = &clkops_omap2_dflt,
  2058. .enable_reg = OMAP4430_CM_L4PER_UART1_CLKCTRL,
  2059. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2060. .clkdm_name = "l4_per_clkdm",
  2061. .parent = &func_48m_fclk,
  2062. .recalc = &followparent_recalc,
  2063. };
  2064. static struct clk uart2_ck = {
  2065. .name = "uart2_ck",
  2066. .ops = &clkops_omap2_dflt,
  2067. .enable_reg = OMAP4430_CM_L4PER_UART2_CLKCTRL,
  2068. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2069. .clkdm_name = "l4_per_clkdm",
  2070. .parent = &func_48m_fclk,
  2071. .recalc = &followparent_recalc,
  2072. };
  2073. static struct clk uart3_ck = {
  2074. .name = "uart3_ck",
  2075. .ops = &clkops_omap2_dflt,
  2076. .enable_reg = OMAP4430_CM_L4PER_UART3_CLKCTRL,
  2077. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2078. .clkdm_name = "l4_per_clkdm",
  2079. .parent = &func_48m_fclk,
  2080. .recalc = &followparent_recalc,
  2081. };
  2082. static struct clk uart4_ck = {
  2083. .name = "uart4_ck",
  2084. .ops = &clkops_omap2_dflt,
  2085. .enable_reg = OMAP4430_CM_L4PER_UART4_CLKCTRL,
  2086. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2087. .clkdm_name = "l4_per_clkdm",
  2088. .parent = &func_48m_fclk,
  2089. .recalc = &followparent_recalc,
  2090. };
  2091. static struct clk unipro1_ck = {
  2092. .name = "unipro1_ck",
  2093. .ops = &clkops_omap2_dflt,
  2094. .enable_reg = OMAP4430_CM_L3INIT_UNIPRO1_CLKCTRL,
  2095. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2096. .clkdm_name = "l3_init_clkdm",
  2097. .parent = &func_96m_fclk,
  2098. .recalc = &followparent_recalc,
  2099. };
  2100. static struct clk usb_host_ck = {
  2101. .name = "usb_host_ck",
  2102. .ops = &clkops_omap2_dflt,
  2103. .enable_reg = OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
  2104. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2105. .clkdm_name = "l3_init_clkdm",
  2106. .parent = &init_60m_fclk,
  2107. .recalc = &followparent_recalc,
  2108. };
  2109. static struct clk usb_host_fs_ck = {
  2110. .name = "usb_host_fs_ck",
  2111. .ops = &clkops_omap2_dflt,
  2112. .enable_reg = OMAP4430_CM_L3INIT_USB_HOST_FS_CLKCTRL,
  2113. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2114. .clkdm_name = "l3_init_clkdm",
  2115. .parent = &func_48mc_fclk,
  2116. .recalc = &followparent_recalc,
  2117. };
  2118. static struct clk usb_otg_ck = {
  2119. .name = "usb_otg_ck",
  2120. .ops = &clkops_omap2_dflt,
  2121. .enable_reg = OMAP4430_CM_L3INIT_USB_OTG_CLKCTRL,
  2122. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  2123. .clkdm_name = "l3_init_clkdm",
  2124. .parent = &l3_div_ck,
  2125. .recalc = &followparent_recalc,
  2126. };
  2127. static struct clk usb_tll_ck = {
  2128. .name = "usb_tll_ck",
  2129. .ops = &clkops_omap2_dflt,
  2130. .enable_reg = OMAP4430_CM_L3INIT_USB_TLL_CLKCTRL,
  2131. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  2132. .clkdm_name = "l3_init_clkdm",
  2133. .parent = &l4_div_ck,
  2134. .recalc = &followparent_recalc,
  2135. };
  2136. static struct clk usbphyocp2scp_ck = {
  2137. .name = "usbphyocp2scp_ck",
  2138. .ops = &clkops_omap2_dflt,
  2139. .enable_reg = OMAP4430_CM_L3INIT_USBPHYOCP2SCP_CLKCTRL,
  2140. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  2141. .clkdm_name = "l3_init_clkdm",
  2142. .parent = &l4_div_ck,
  2143. .recalc = &followparent_recalc,
  2144. };
  2145. static struct clk usim_ck = {
  2146. .name = "usim_ck",
  2147. .ops = &clkops_omap2_dflt,
  2148. .enable_reg = OMAP4430_CM_WKUP_USIM_CLKCTRL,
  2149. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2150. .clkdm_name = "l4_wkup_clkdm",
  2151. .parent = &sys_32k_ck,
  2152. .recalc = &followparent_recalc,
  2153. };
  2154. static struct clk wdt2_ck = {
  2155. .name = "wdt2_ck",
  2156. .ops = &clkops_omap2_dflt,
  2157. .enable_reg = OMAP4430_CM_WKUP_WDT2_CLKCTRL,
  2158. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2159. .clkdm_name = "l4_wkup_clkdm",
  2160. .parent = &sys_32k_ck,
  2161. .recalc = &followparent_recalc,
  2162. };
  2163. static struct clk wdt3_ck = {
  2164. .name = "wdt3_ck",
  2165. .ops = &clkops_omap2_dflt,
  2166. .enable_reg = OMAP4430_CM1_ABE_WDT3_CLKCTRL,
  2167. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2168. .clkdm_name = "abe_clkdm",
  2169. .parent = &sys_32k_ck,
  2170. .recalc = &followparent_recalc,
  2171. };
  2172. /* Remaining optional clocks */
  2173. static const struct clksel otg_60m_gfclk_sel[] = {
  2174. { .parent = &utmi_phy_clkout_ck, .rates = div_1_0_rates },
  2175. { .parent = &xclk60motg_ck, .rates = div_1_1_rates },
  2176. { .parent = NULL },
  2177. };
  2178. static struct clk otg_60m_gfclk_ck = {
  2179. .name = "otg_60m_gfclk_ck",
  2180. .parent = &utmi_phy_clkout_ck,
  2181. .clksel = otg_60m_gfclk_sel,
  2182. .init = &omap2_init_clksel_parent,
  2183. .clksel_reg = OMAP4430_CM_L3INIT_USB_OTG_CLKCTRL,
  2184. .clksel_mask = OMAP4430_CLKSEL_60M_MASK,
  2185. .ops = &clkops_null,
  2186. .recalc = &omap2_clksel_recalc,
  2187. .flags = CLOCK_IN_OMAP4430,
  2188. };
  2189. static const struct clksel stm_clk_div_div[] = {
  2190. { .parent = &pmd_stm_clock_mux_ck, .rates = div3_1to4_rates },
  2191. { .parent = NULL },
  2192. };
  2193. static struct clk stm_clk_div_ck = {
  2194. .name = "stm_clk_div_ck",
  2195. .parent = &pmd_stm_clock_mux_ck,
  2196. .clksel = stm_clk_div_div,
  2197. .clksel_reg = OMAP4430_CM_EMU_DEBUGSS_CLKCTRL,
  2198. .clksel_mask = OMAP4430_CLKSEL_PMD_STM_CLK_MASK,
  2199. .ops = &clkops_null,
  2200. .recalc = &omap2_clksel_recalc,
  2201. .round_rate = &omap2_clksel_round_rate,
  2202. .set_rate = &omap2_clksel_set_rate,
  2203. .flags = CLOCK_IN_OMAP4430,
  2204. };
  2205. static const struct clksel trace_clk_div_div[] = {
  2206. { .parent = &pmd_trace_clk_mux_ck, .rates = div3_1to4_rates },
  2207. { .parent = NULL },
  2208. };
  2209. static struct clk trace_clk_div_ck = {
  2210. .name = "trace_clk_div_ck",
  2211. .parent = &pmd_trace_clk_mux_ck,
  2212. .clksel = trace_clk_div_div,
  2213. .clksel_reg = OMAP4430_CM_EMU_DEBUGSS_CLKCTRL,
  2214. .clksel_mask = OMAP4430_CLKSEL_PMD_TRACE_CLK_MASK,
  2215. .ops = &clkops_null,
  2216. .recalc = &omap2_clksel_recalc,
  2217. .round_rate = &omap2_clksel_round_rate,
  2218. .set_rate = &omap2_clksel_set_rate,
  2219. .flags = CLOCK_IN_OMAP4430,
  2220. };
  2221. static const struct clksel_rate div2_14to18_rates[] = {
  2222. { .div = 14, .val = 0, .flags = RATE_IN_4430 },
  2223. { .div = 18, .val = 1, .flags = RATE_IN_4430 },
  2224. { .div = 0 },
  2225. };
  2226. static const struct clksel usim_fclk_div[] = {
  2227. { .parent = &dpll_per_m4_ck, .rates = div2_14to18_rates },
  2228. { .parent = NULL },
  2229. };
  2230. static struct clk usim_fclk = {
  2231. .name = "usim_fclk",
  2232. .parent = &dpll_per_m4_ck,
  2233. .clksel = usim_fclk_div,
  2234. .clksel_reg = OMAP4430_CM_WKUP_USIM_CLKCTRL,
  2235. .clksel_mask = OMAP4430_CLKSEL_DIV_MASK,
  2236. .ops = &clkops_null,
  2237. .recalc = &omap2_clksel_recalc,
  2238. .round_rate = &omap2_clksel_round_rate,
  2239. .set_rate = &omap2_clksel_set_rate,
  2240. .flags = CLOCK_IN_OMAP4430,
  2241. };
  2242. static const struct clksel utmi_p1_gfclk_sel[] = {
  2243. { .parent = &init_60m_fclk, .rates = div_1_0_rates },
  2244. { .parent = &xclk60mhsp1_ck, .rates = div_1_1_rates },
  2245. { .parent = NULL },
  2246. };
  2247. static struct clk utmi_p1_gfclk_ck = {
  2248. .name = "utmi_p1_gfclk_ck",
  2249. .parent = &init_60m_fclk,
  2250. .clksel = utmi_p1_gfclk_sel,
  2251. .init = &omap2_init_clksel_parent,
  2252. .clksel_reg = OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
  2253. .clksel_mask = OMAP4430_CLKSEL_UTMI_P1_MASK,
  2254. .ops = &clkops_null,
  2255. .recalc = &omap2_clksel_recalc,
  2256. .flags = CLOCK_IN_OMAP4430,
  2257. };
  2258. static const struct clksel utmi_p2_gfclk_sel[] = {
  2259. { .parent = &init_60m_fclk, .rates = div_1_0_rates },
  2260. { .parent = &xclk60mhsp2_ck, .rates = div_1_1_rates },
  2261. { .parent = NULL },
  2262. };
  2263. static struct clk utmi_p2_gfclk_ck = {
  2264. .name = "utmi_p2_gfclk_ck",
  2265. .parent = &init_60m_fclk,
  2266. .clksel = utmi_p2_gfclk_sel,
  2267. .init = &omap2_init_clksel_parent,
  2268. .clksel_reg = OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
  2269. .clksel_mask = OMAP4430_CLKSEL_UTMI_P2_MASK,
  2270. .ops = &clkops_null,
  2271. .recalc = &omap2_clksel_recalc,
  2272. .flags = CLOCK_IN_OMAP4430,
  2273. };
  2274. /*
  2275. * clkdev
  2276. */
  2277. static struct omap_clk omap44xx_clks[] = {
  2278. CLK(NULL, "extalt_clkin_ck", &extalt_clkin_ck, CK_443X),
  2279. CLK(NULL, "pad_clks_ck", &pad_clks_ck, CK_443X),
  2280. CLK(NULL, "pad_slimbus_core_clks_ck", &pad_slimbus_core_clks_ck, CK_443X),
  2281. CLK(NULL, "secure_32k_clk_src_ck", &secure_32k_clk_src_ck, CK_443X),
  2282. CLK(NULL, "slimbus_clk", &slimbus_clk, CK_443X),
  2283. CLK(NULL, "sys_32k_ck", &sys_32k_ck, CK_443X),
  2284. CLK(NULL, "virt_12000000_ck", &virt_12000000_ck, CK_443X),
  2285. CLK(NULL, "virt_13000000_ck", &virt_13000000_ck, CK_443X),
  2286. CLK(NULL, "virt_16800000_ck", &virt_16800000_ck, CK_443X),
  2287. CLK(NULL, "virt_19200000_ck", &virt_19200000_ck, CK_443X),
  2288. CLK(NULL, "virt_26000000_ck", &virt_26000000_ck, CK_443X),
  2289. CLK(NULL, "virt_27000000_ck", &virt_27000000_ck, CK_443X),
  2290. CLK(NULL, "virt_38400000_ck", &virt_38400000_ck, CK_443X),
  2291. CLK(NULL, "sys_clkin_ck", &sys_clkin_ck, CK_443X),
  2292. CLK(NULL, "utmi_phy_clkout_ck", &utmi_phy_clkout_ck, CK_443X),
  2293. CLK(NULL, "xclk60mhsp1_ck", &xclk60mhsp1_ck, CK_443X),
  2294. CLK(NULL, "xclk60mhsp2_ck", &xclk60mhsp2_ck, CK_443X),
  2295. CLK(NULL, "xclk60motg_ck", &xclk60motg_ck, CK_443X),
  2296. CLK(NULL, "dpll_sys_ref_clk", &dpll_sys_ref_clk, CK_443X),
  2297. CLK(NULL, "abe_dpll_refclk_mux_ck", &abe_dpll_refclk_mux_ck, CK_443X),
  2298. CLK(NULL, "dpll_abe_ck", &dpll_abe_ck, CK_443X),
  2299. CLK(NULL, "dpll_abe_m2x2_ck", &dpll_abe_m2x2_ck, CK_443X),
  2300. CLK(NULL, "abe_24m_fclk", &abe_24m_fclk, CK_443X),
  2301. CLK(NULL, "abe_clk", &abe_clk, CK_443X),
  2302. CLK(NULL, "aess_fclk", &aess_fclk, CK_443X),
  2303. CLK(NULL, "dpll_abe_m3_ck", &dpll_abe_m3_ck, CK_443X),
  2304. CLK(NULL, "core_hsd_byp_clk_mux_ck", &core_hsd_byp_clk_mux_ck, CK_443X),
  2305. CLK(NULL, "dpll_core_ck", &dpll_core_ck, CK_443X),
  2306. CLK(NULL, "dpll_core_m6_ck", &dpll_core_m6_ck, CK_443X),
  2307. CLK(NULL, "dbgclk_mux_ck", &dbgclk_mux_ck, CK_443X),
  2308. CLK(NULL, "dpll_core_m2_ck", &dpll_core_m2_ck, CK_443X),
  2309. CLK(NULL, "ddrphy_ck", &ddrphy_ck, CK_443X),
  2310. CLK(NULL, "dpll_core_m5_ck", &dpll_core_m5_ck, CK_443X),
  2311. CLK(NULL, "div_core_ck", &div_core_ck, CK_443X),
  2312. CLK(NULL, "div_iva_hs_clk", &div_iva_hs_clk, CK_443X),
  2313. CLK(NULL, "div_mpu_hs_clk", &div_mpu_hs_clk, CK_443X),
  2314. CLK(NULL, "dpll_core_m4_ck", &dpll_core_m4_ck, CK_443X),
  2315. CLK(NULL, "dll_clk_div_ck", &dll_clk_div_ck, CK_443X),
  2316. CLK(NULL, "dpll_abe_m2_ck", &dpll_abe_m2_ck, CK_443X),
  2317. CLK(NULL, "dpll_core_m3_ck", &dpll_core_m3_ck, CK_443X),
  2318. CLK(NULL, "dpll_core_m7_ck", &dpll_core_m7_ck, CK_443X),
  2319. CLK(NULL, "iva_hsd_byp_clk_mux_ck", &iva_hsd_byp_clk_mux_ck, CK_443X),
  2320. CLK(NULL, "dpll_iva_ck", &dpll_iva_ck, CK_443X),
  2321. CLK(NULL, "dpll_iva_m4_ck", &dpll_iva_m4_ck, CK_443X),
  2322. CLK(NULL, "dpll_iva_m5_ck", &dpll_iva_m5_ck, CK_443X),
  2323. CLK(NULL, "dpll_mpu_ck", &dpll_mpu_ck, CK_443X),
  2324. CLK(NULL, "dpll_mpu_m2_ck", &dpll_mpu_m2_ck, CK_443X),
  2325. CLK(NULL, "per_hs_clk_div_ck", &per_hs_clk_div_ck, CK_443X),
  2326. CLK(NULL, "per_hsd_byp_clk_mux_ck", &per_hsd_byp_clk_mux_ck, CK_443X),
  2327. CLK(NULL, "dpll_per_ck", &dpll_per_ck, CK_443X),
  2328. CLK(NULL, "dpll_per_m2_ck", &dpll_per_m2_ck, CK_443X),
  2329. CLK(NULL, "dpll_per_m2x2_ck", &dpll_per_m2x2_ck, CK_443X),
  2330. CLK(NULL, "dpll_per_m3_ck", &dpll_per_m3_ck, CK_443X),
  2331. CLK(NULL, "dpll_per_m4_ck", &dpll_per_m4_ck, CK_443X),
  2332. CLK(NULL, "dpll_per_m5_ck", &dpll_per_m5_ck, CK_443X),
  2333. CLK(NULL, "dpll_per_m6_ck", &dpll_per_m6_ck, CK_443X),
  2334. CLK(NULL, "dpll_per_m7_ck", &dpll_per_m7_ck, CK_443X),
  2335. CLK(NULL, "dpll_unipro_ck", &dpll_unipro_ck, CK_443X),
  2336. CLK(NULL, "dpll_unipro_m2x2_ck", &dpll_unipro_m2x2_ck, CK_443X),
  2337. CLK(NULL, "usb_hs_clk_div_ck", &usb_hs_clk_div_ck, CK_443X),
  2338. CLK(NULL, "dpll_usb_ck", &dpll_usb_ck, CK_443X),
  2339. CLK(NULL, "dpll_usb_clkdcoldo_ck", &dpll_usb_clkdcoldo_ck, CK_443X),
  2340. CLK(NULL, "dpll_usb_m2_ck", &dpll_usb_m2_ck, CK_443X),
  2341. CLK(NULL, "ducati_clk_mux_ck", &ducati_clk_mux_ck, CK_443X),
  2342. CLK(NULL, "func_12m_fclk", &func_12m_fclk, CK_443X),
  2343. CLK(NULL, "func_24m_clk", &func_24m_clk, CK_443X),
  2344. CLK(NULL, "func_24mc_fclk", &func_24mc_fclk, CK_443X),
  2345. CLK(NULL, "func_48m_fclk", &func_48m_fclk, CK_443X),
  2346. CLK(NULL, "func_48mc_fclk", &func_48mc_fclk, CK_443X),
  2347. CLK(NULL, "func_64m_fclk", &func_64m_fclk, CK_443X),
  2348. CLK(NULL, "func_96m_fclk", &func_96m_fclk, CK_443X),
  2349. CLK(NULL, "hsmmc6_fclk", &hsmmc6_fclk, CK_443X),
  2350. CLK(NULL, "init_60m_fclk", &init_60m_fclk, CK_443X),
  2351. CLK(NULL, "l3_div_ck", &l3_div_ck, CK_443X),
  2352. CLK(NULL, "l4_div_ck", &l4_div_ck, CK_443X),
  2353. CLK(NULL, "lp_clk_div_ck", &lp_clk_div_ck, CK_443X),
  2354. CLK(NULL, "l4_wkup_clk_mux_ck", &l4_wkup_clk_mux_ck, CK_443X),
  2355. CLK(NULL, "per_abe_nc_fclk", &per_abe_nc_fclk, CK_443X),
  2356. CLK(NULL, "mcasp2_fclk", &mcasp2_fclk, CK_443X),
  2357. CLK(NULL, "mcasp3_fclk", &mcasp3_fclk, CK_443X),
  2358. CLK(NULL, "ocp_abe_iclk", &ocp_abe_iclk, CK_443X),
  2359. CLK(NULL, "per_abe_24m_fclk", &per_abe_24m_fclk, CK_443X),
  2360. CLK(NULL, "pmd_stm_clock_mux_ck", &pmd_stm_clock_mux_ck, CK_443X),
  2361. CLK(NULL, "pmd_trace_clk_mux_ck", &pmd_trace_clk_mux_ck, CK_443X),
  2362. CLK(NULL, "syc_clk_div_ck", &syc_clk_div_ck, CK_443X),
  2363. CLK(NULL, "aes1_ck", &aes1_ck, CK_443X),
  2364. CLK(NULL, "aes2_ck", &aes2_ck, CK_443X),
  2365. CLK(NULL, "aess_ck", &aess_ck, CK_443X),
  2366. CLK(NULL, "cust_efuse_ck", &cust_efuse_ck, CK_443X),
  2367. CLK(NULL, "des3des_ck", &des3des_ck, CK_443X),
  2368. CLK(NULL, "dmic_sync_mux_ck", &dmic_sync_mux_ck, CK_443X),
  2369. CLK(NULL, "dmic_ck", &dmic_ck, CK_443X),
  2370. CLK(NULL, "dss_ck", &dss_ck, CK_443X),
  2371. CLK(NULL, "ducati_ck", &ducati_ck, CK_443X),
  2372. CLK(NULL, "emif1_ck", &emif1_ck, CK_443X),
  2373. CLK(NULL, "emif2_ck", &emif2_ck, CK_443X),
  2374. CLK(NULL, "fdif_ck", &fdif_ck, CK_443X),
  2375. CLK(NULL, "per_sgx_fclk", &per_sgx_fclk, CK_443X),
  2376. CLK(NULL, "gfx_ck", &gfx_ck, CK_443X),
  2377. CLK(NULL, "gpio1_ck", &gpio1_ck, CK_443X),
  2378. CLK(NULL, "gpio2_ck", &gpio2_ck, CK_443X),
  2379. CLK(NULL, "gpio3_ck", &gpio3_ck, CK_443X),
  2380. CLK(NULL, "gpio4_ck", &gpio4_ck, CK_443X),
  2381. CLK(NULL, "gpio5_ck", &gpio5_ck, CK_443X),
  2382. CLK(NULL, "gpio6_ck", &gpio6_ck, CK_443X),
  2383. CLK(NULL, "gpmc_ck", &gpmc_ck, CK_443X),
  2384. CLK(NULL, "gptimer1_ck", &gptimer1_ck, CK_443X),
  2385. CLK(NULL, "gptimer10_ck", &gptimer10_ck, CK_443X),
  2386. CLK(NULL, "gptimer11_ck", &gptimer11_ck, CK_443X),
  2387. CLK(NULL, "gptimer2_ck", &gptimer2_ck, CK_443X),
  2388. CLK(NULL, "gptimer3_ck", &gptimer3_ck, CK_443X),
  2389. CLK(NULL, "gptimer4_ck", &gptimer4_ck, CK_443X),
  2390. CLK(NULL, "gptimer5_ck", &gptimer5_ck, CK_443X),
  2391. CLK(NULL, "gptimer6_ck", &gptimer6_ck, CK_443X),
  2392. CLK(NULL, "gptimer7_ck", &gptimer7_ck, CK_443X),
  2393. CLK(NULL, "gptimer8_ck", &gptimer8_ck, CK_443X),
  2394. CLK(NULL, "gptimer9_ck", &gptimer9_ck, CK_443X),
  2395. CLK("omap2_hdq.0", "ick", &hdq1w_ck, CK_443X),
  2396. CLK(NULL, "hsi_ck", &hsi_ck, CK_443X),
  2397. CLK("i2c_omap.1", "ick", &i2c1_ck, CK_443X),
  2398. CLK("i2c_omap.2", "ick", &i2c2_ck, CK_443X),
  2399. CLK("i2c_omap.3", "ick", &i2c3_ck, CK_443X),
  2400. CLK("i2c_omap.4", "ick", &i2c4_ck, CK_443X),
  2401. CLK(NULL, "iss_ck", &iss_ck, CK_443X),
  2402. CLK(NULL, "ivahd_ck", &ivahd_ck, CK_443X),
  2403. CLK(NULL, "keyboard_ck", &keyboard_ck, CK_443X),
  2404. CLK(NULL, "l3_instr_interconnect_ck", &l3_instr_interconnect_ck, CK_443X),
  2405. CLK(NULL, "l3_interconnect_3_ck", &l3_interconnect_3_ck, CK_443X),
  2406. CLK(NULL, "mcasp_sync_mux_ck", &mcasp_sync_mux_ck, CK_443X),
  2407. CLK(NULL, "mcasp_ck", &mcasp_ck, CK_443X),
  2408. CLK(NULL, "mcbsp1_sync_mux_ck", &mcbsp1_sync_mux_ck, CK_443X),
  2409. CLK("omap-mcbsp.1", "fck", &mcbsp1_ck, CK_443X),
  2410. CLK(NULL, "mcbsp2_sync_mux_ck", &mcbsp2_sync_mux_ck, CK_443X),
  2411. CLK("omap-mcbsp.2", "fck", &mcbsp2_ck, CK_443X),
  2412. CLK(NULL, "mcbsp3_sync_mux_ck", &mcbsp3_sync_mux_ck, CK_443X),
  2413. CLK("omap-mcbsp.3", "fck", &mcbsp3_ck, CK_443X),
  2414. CLK(NULL, "mcbsp4_sync_mux_ck", &mcbsp4_sync_mux_ck, CK_443X),
  2415. CLK("omap-mcbsp.4", "fck", &mcbsp4_ck, CK_443X),
  2416. CLK("omap2_mcspi.1", "fck", &mcspi1_ck, CK_443X),
  2417. CLK("omap2_mcspi.2", "fck", &mcspi2_ck, CK_443X),
  2418. CLK("omap2_mcspi.3", "fck", &mcspi3_ck, CK_443X),
  2419. CLK("omap2_mcspi.4", "fck", &mcspi4_ck, CK_443X),
  2420. CLK("mmci-omap-hs.0", "fck", &mmc1_ck, CK_443X),
  2421. CLK("mmci-omap-hs.1", "fck", &mmc2_ck, CK_443X),
  2422. CLK("mmci-omap-hs.2", "fck", &mmc3_ck, CK_443X),
  2423. CLK("mmci-omap-hs.3", "fck", &mmc4_ck, CK_443X),
  2424. CLK("mmci-omap-hs.4", "fck", &mmc5_ck, CK_443X),
  2425. CLK(NULL, "ocp_wp1_ck", &ocp_wp1_ck, CK_443X),
  2426. CLK(NULL, "pdm_ck", &pdm_ck, CK_443X),
  2427. CLK(NULL, "pkaeip29_ck", &pkaeip29_ck, CK_443X),
  2428. CLK("omap_rng", "ick", &rng_ck, CK_443X),
  2429. CLK(NULL, "sha2md51_ck", &sha2md51_ck, CK_443X),
  2430. CLK(NULL, "sl2_ck", &sl2_ck, CK_443X),
  2431. CLK(NULL, "slimbus1_ck", &slimbus1_ck, CK_443X),
  2432. CLK(NULL, "slimbus2_ck", &slimbus2_ck, CK_443X),
  2433. CLK(NULL, "sr_core_ck", &sr_core_ck, CK_443X),
  2434. CLK(NULL, "sr_iva_ck", &sr_iva_ck, CK_443X),
  2435. CLK(NULL, "sr_mpu_ck", &sr_mpu_ck, CK_443X),
  2436. CLK(NULL, "tesla_ck", &tesla_ck, CK_443X),
  2437. CLK(NULL, "uart1_ck", &uart1_ck, CK_443X),
  2438. CLK(NULL, "uart2_ck", &uart2_ck, CK_443X),
  2439. CLK(NULL, "uart3_ck", &uart3_ck, CK_443X),
  2440. CLK(NULL, "uart4_ck", &uart4_ck, CK_443X),
  2441. CLK(NULL, "unipro1_ck", &unipro1_ck, CK_443X),
  2442. CLK(NULL, "usb_host_ck", &usb_host_ck, CK_443X),
  2443. CLK(NULL, "usb_host_fs_ck", &usb_host_fs_ck, CK_443X),
  2444. CLK("musb_hdrc", "ick", &usb_otg_ck, CK_443X),
  2445. CLK(NULL, "usb_tll_ck", &usb_tll_ck, CK_443X),
  2446. CLK(NULL, "usbphyocp2scp_ck", &usbphyocp2scp_ck, CK_443X),
  2447. CLK(NULL, "usim_ck", &usim_ck, CK_443X),
  2448. CLK("omap_wdt", "fck", &wdt2_ck, CK_443X),
  2449. CLK(NULL, "wdt3_ck", &wdt3_ck, CK_443X),
  2450. CLK(NULL, "otg_60m_gfclk_ck", &otg_60m_gfclk_ck, CK_443X),
  2451. CLK(NULL, "stm_clk_div_ck", &stm_clk_div_ck, CK_443X),
  2452. CLK(NULL, "trace_clk_div_ck", &trace_clk_div_ck, CK_443X),
  2453. CLK(NULL, "usim_fclk", &usim_fclk, CK_443X),
  2454. CLK(NULL, "utmi_p1_gfclk_ck", &utmi_p1_gfclk_ck, CK_443X),
  2455. CLK(NULL, "utmi_p2_gfclk_ck", &utmi_p2_gfclk_ck, CK_443X),
  2456. };
  2457. int __init omap2_clk_init(void)
  2458. {
  2459. /* struct prcm_config *prcm; */
  2460. struct omap_clk *c;
  2461. /* u32 clkrate; */
  2462. u32 cpu_clkflg;
  2463. if (cpu_is_omap44xx()) {
  2464. cpu_mask = RATE_IN_4430;
  2465. cpu_clkflg = CK_443X;
  2466. }
  2467. clk_init(&omap2_clk_functions);
  2468. for (c = omap44xx_clks; c < omap44xx_clks + ARRAY_SIZE(omap44xx_clks);
  2469. c++)
  2470. clk_preinit(c->lk.clk);
  2471. for (c = omap44xx_clks; c < omap44xx_clks + ARRAY_SIZE(omap44xx_clks);
  2472. c++)
  2473. if (c->cpu & cpu_clkflg) {
  2474. clkdev_add(&c->lk);
  2475. clk_register(c->lk.clk);
  2476. /* TODO
  2477. omap2_init_clk_clkdm(c->lk.clk);
  2478. */
  2479. }
  2480. recalculate_root_clocks();
  2481. /*
  2482. * Only enable those clocks we will need, let the drivers
  2483. * enable other clocks as necessary
  2484. */
  2485. clk_enable_init_clocks();
  2486. return 0;
  2487. }