timer.c 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730
  1. /*
  2. * linux/arch/arm/mach-omap2/timer.c
  3. *
  4. * OMAP2 GP timer support.
  5. *
  6. * Copyright (C) 2009 Nokia Corporation
  7. *
  8. * Update to use new clocksource/clockevent layers
  9. * Author: Kevin Hilman, MontaVista Software, Inc. <source@mvista.com>
  10. * Copyright (C) 2007 MontaVista Software, Inc.
  11. *
  12. * Original driver:
  13. * Copyright (C) 2005 Nokia Corporation
  14. * Author: Paul Mundt <paul.mundt@nokia.com>
  15. * Juha Yrjölä <juha.yrjola@nokia.com>
  16. * OMAP Dual-mode timer framework support by Timo Teras
  17. *
  18. * Some parts based off of TI's 24xx code:
  19. *
  20. * Copyright (C) 2004-2009 Texas Instruments, Inc.
  21. *
  22. * Roughly modelled after the OMAP1 MPU timer code.
  23. * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
  24. *
  25. * This file is subject to the terms and conditions of the GNU General Public
  26. * License. See the file "COPYING" in the main directory of this archive
  27. * for more details.
  28. */
  29. #include <linux/init.h>
  30. #include <linux/time.h>
  31. #include <linux/interrupt.h>
  32. #include <linux/err.h>
  33. #include <linux/clk.h>
  34. #include <linux/delay.h>
  35. #include <linux/irq.h>
  36. #include <linux/clocksource.h>
  37. #include <linux/clockchips.h>
  38. #include <linux/slab.h>
  39. #include <linux/of.h>
  40. #include <linux/of_address.h>
  41. #include <linux/of_irq.h>
  42. #include <asm/mach/time.h>
  43. #include <asm/smp_twd.h>
  44. #include <asm/sched_clock.h>
  45. #include <asm/arch_timer.h>
  46. #include <plat/omap_hwmod.h>
  47. #include <plat/omap_device.h>
  48. #include <plat/dmtimer.h>
  49. #include <plat/omap-pm.h>
  50. #include "soc.h"
  51. #include "common.h"
  52. #include "powerdomain.h"
  53. /* Parent clocks, eventually these will come from the clock framework */
  54. #define OMAP2_MPU_SOURCE "sys_ck"
  55. #define OMAP3_MPU_SOURCE OMAP2_MPU_SOURCE
  56. #define OMAP4_MPU_SOURCE "sys_clkin_ck"
  57. #define OMAP2_32K_SOURCE "func_32k_ck"
  58. #define OMAP3_32K_SOURCE "omap_32k_fck"
  59. #define OMAP4_32K_SOURCE "sys_32k_ck"
  60. #ifdef CONFIG_OMAP_32K_TIMER
  61. #define OMAP2_CLKEV_SOURCE OMAP2_32K_SOURCE
  62. #define OMAP3_CLKEV_SOURCE OMAP3_32K_SOURCE
  63. #define OMAP4_CLKEV_SOURCE OMAP4_32K_SOURCE
  64. #define OMAP3_SECURE_TIMER 12
  65. #define TIMER_PROP_SECURE "ti,timer-secure"
  66. #else
  67. #define OMAP2_CLKEV_SOURCE OMAP2_MPU_SOURCE
  68. #define OMAP3_CLKEV_SOURCE OMAP3_MPU_SOURCE
  69. #define OMAP4_CLKEV_SOURCE OMAP4_MPU_SOURCE
  70. #define OMAP3_SECURE_TIMER 1
  71. #define TIMER_PROP_SECURE "ti,timer-alwon"
  72. #endif
  73. #define REALTIME_COUNTER_BASE 0x48243200
  74. #define INCREMENTER_NUMERATOR_OFFSET 0x10
  75. #define INCREMENTER_DENUMERATOR_RELOAD_OFFSET 0x14
  76. #define NUMERATOR_DENUMERATOR_MASK 0xfffff000
  77. /* Clockevent code */
  78. static struct omap_dm_timer clkev;
  79. static struct clock_event_device clockevent_gpt;
  80. static irqreturn_t omap2_gp_timer_interrupt(int irq, void *dev_id)
  81. {
  82. struct clock_event_device *evt = &clockevent_gpt;
  83. __omap_dm_timer_write_status(&clkev, OMAP_TIMER_INT_OVERFLOW);
  84. evt->event_handler(evt);
  85. return IRQ_HANDLED;
  86. }
  87. static struct irqaction omap2_gp_timer_irq = {
  88. .name = "gp_timer",
  89. .flags = IRQF_DISABLED | IRQF_TIMER | IRQF_IRQPOLL,
  90. .handler = omap2_gp_timer_interrupt,
  91. };
  92. static int omap2_gp_timer_set_next_event(unsigned long cycles,
  93. struct clock_event_device *evt)
  94. {
  95. __omap_dm_timer_load_start(&clkev, OMAP_TIMER_CTRL_ST,
  96. 0xffffffff - cycles, 1);
  97. return 0;
  98. }
  99. static void omap2_gp_timer_set_mode(enum clock_event_mode mode,
  100. struct clock_event_device *evt)
  101. {
  102. u32 period;
  103. __omap_dm_timer_stop(&clkev, 1, clkev.rate);
  104. switch (mode) {
  105. case CLOCK_EVT_MODE_PERIODIC:
  106. period = clkev.rate / HZ;
  107. period -= 1;
  108. /* Looks like we need to first set the load value separately */
  109. __omap_dm_timer_write(&clkev, OMAP_TIMER_LOAD_REG,
  110. 0xffffffff - period, 1);
  111. __omap_dm_timer_load_start(&clkev,
  112. OMAP_TIMER_CTRL_AR | OMAP_TIMER_CTRL_ST,
  113. 0xffffffff - period, 1);
  114. break;
  115. case CLOCK_EVT_MODE_ONESHOT:
  116. break;
  117. case CLOCK_EVT_MODE_UNUSED:
  118. case CLOCK_EVT_MODE_SHUTDOWN:
  119. case CLOCK_EVT_MODE_RESUME:
  120. break;
  121. }
  122. }
  123. static struct clock_event_device clockevent_gpt = {
  124. .name = "gp_timer",
  125. .features = CLOCK_EVT_FEAT_PERIODIC | CLOCK_EVT_FEAT_ONESHOT,
  126. .shift = 32,
  127. .rating = 300,
  128. .set_next_event = omap2_gp_timer_set_next_event,
  129. .set_mode = omap2_gp_timer_set_mode,
  130. };
  131. static struct property device_disabled = {
  132. .name = "status",
  133. .length = sizeof("disabled"),
  134. .value = "disabled",
  135. };
  136. static struct of_device_id omap_timer_match[] __initdata = {
  137. { .compatible = "ti,omap2-timer", },
  138. { }
  139. };
  140. /**
  141. * omap_get_timer_dt - get a timer using device-tree
  142. * @match - device-tree match structure for matching a device type
  143. * @property - optional timer property to match
  144. *
  145. * Helper function to get a timer during early boot using device-tree for use
  146. * as kernel system timer. Optionally, the property argument can be used to
  147. * select a timer with a specific property. Once a timer is found then mark
  148. * the timer node in device-tree as disabled, to prevent the kernel from
  149. * registering this timer as a platform device and so no one else can use it.
  150. */
  151. static struct device_node * __init omap_get_timer_dt(struct of_device_id *match,
  152. const char *property)
  153. {
  154. struct device_node *np;
  155. for_each_matching_node(np, match) {
  156. if (!of_device_is_available(np)) {
  157. of_node_put(np);
  158. continue;
  159. }
  160. if (property && !of_get_property(np, property, NULL)) {
  161. of_node_put(np);
  162. continue;
  163. }
  164. prom_add_property(np, &device_disabled);
  165. return np;
  166. }
  167. return NULL;
  168. }
  169. /**
  170. * omap_dmtimer_init - initialisation function when device tree is used
  171. *
  172. * For secure OMAP3 devices, timers with device type "timer-secure" cannot
  173. * be used by the kernel as they are reserved. Therefore, to prevent the
  174. * kernel registering these devices remove them dynamically from the device
  175. * tree on boot.
  176. */
  177. void __init omap_dmtimer_init(void)
  178. {
  179. struct device_node *np;
  180. if (!cpu_is_omap34xx())
  181. return;
  182. /* If we are a secure device, remove any secure timer nodes */
  183. if ((omap_type() != OMAP2_DEVICE_TYPE_GP)) {
  184. np = omap_get_timer_dt(omap_timer_match, "ti,timer-secure");
  185. if (np)
  186. of_node_put(np);
  187. }
  188. }
  189. static int __init omap_dm_timer_init_one(struct omap_dm_timer *timer,
  190. int gptimer_id,
  191. const char *fck_source,
  192. const char *property)
  193. {
  194. char name[10]; /* 10 = sizeof("gptXX_Xck0") */
  195. const char *oh_name;
  196. struct device_node *np;
  197. struct omap_hwmod *oh;
  198. struct resource irq_rsrc, mem_rsrc;
  199. size_t size;
  200. int res = 0;
  201. int r;
  202. if (of_have_populated_dt()) {
  203. np = omap_get_timer_dt(omap_timer_match, NULL);
  204. if (!np)
  205. return -ENODEV;
  206. of_property_read_string_index(np, "ti,hwmods", 0, &oh_name);
  207. if (!oh_name)
  208. return -ENODEV;
  209. timer->irq = irq_of_parse_and_map(np, 0);
  210. if (!timer->irq)
  211. return -ENXIO;
  212. timer->io_base = of_iomap(np, 0);
  213. of_node_put(np);
  214. } else {
  215. if (omap_dm_timer_reserve_systimer(gptimer_id))
  216. return -ENODEV;
  217. sprintf(name, "timer%d", gptimer_id);
  218. oh_name = name;
  219. }
  220. omap_hwmod_setup_one(oh_name);
  221. oh = omap_hwmod_lookup(oh_name);
  222. if (!oh)
  223. return -ENODEV;
  224. if (!of_have_populated_dt()) {
  225. r = omap_hwmod_get_resource_byname(oh, IORESOURCE_IRQ, NULL,
  226. &irq_rsrc);
  227. if (r)
  228. return -ENXIO;
  229. timer->irq = irq_rsrc.start;
  230. r = omap_hwmod_get_resource_byname(oh, IORESOURCE_MEM, NULL,
  231. &mem_rsrc);
  232. if (r)
  233. return -ENXIO;
  234. timer->phys_base = mem_rsrc.start;
  235. size = mem_rsrc.end - mem_rsrc.start;
  236. /* Static mapping, never released */
  237. timer->io_base = ioremap(timer->phys_base, size);
  238. }
  239. if (!timer->io_base)
  240. return -ENXIO;
  241. /* After the dmtimer is using hwmod these clocks won't be needed */
  242. timer->fclk = clk_get(NULL, omap_hwmod_get_main_clk(oh));
  243. if (IS_ERR(timer->fclk))
  244. return -ENODEV;
  245. omap_hwmod_enable(oh);
  246. /* FIXME: Need to remove hard-coded test on timer ID */
  247. if (gptimer_id != 12) {
  248. struct clk *src;
  249. src = clk_get(NULL, fck_source);
  250. if (IS_ERR(src)) {
  251. res = -EINVAL;
  252. } else {
  253. res = __omap_dm_timer_set_source(timer->fclk, src);
  254. if (IS_ERR_VALUE(res))
  255. pr_warn("%s: %s cannot set source\n",
  256. __func__, oh->name);
  257. clk_put(src);
  258. }
  259. }
  260. __omap_dm_timer_init_regs(timer);
  261. __omap_dm_timer_reset(timer, 1, 1);
  262. timer->posted = 1;
  263. timer->rate = clk_get_rate(timer->fclk);
  264. timer->reserved = 1;
  265. return res;
  266. }
  267. static void __init omap2_gp_clockevent_init(int gptimer_id,
  268. const char *fck_source,
  269. const char *property)
  270. {
  271. int res;
  272. res = omap_dm_timer_init_one(&clkev, gptimer_id, fck_source, property);
  273. BUG_ON(res);
  274. omap2_gp_timer_irq.dev_id = &clkev;
  275. setup_irq(clkev.irq, &omap2_gp_timer_irq);
  276. __omap_dm_timer_int_enable(&clkev, OMAP_TIMER_INT_OVERFLOW);
  277. clockevent_gpt.mult = div_sc(clkev.rate, NSEC_PER_SEC,
  278. clockevent_gpt.shift);
  279. clockevent_gpt.max_delta_ns =
  280. clockevent_delta2ns(0xffffffff, &clockevent_gpt);
  281. clockevent_gpt.min_delta_ns =
  282. clockevent_delta2ns(3, &clockevent_gpt);
  283. /* Timer internal resynch latency. */
  284. clockevent_gpt.cpumask = cpu_possible_mask;
  285. clockevent_gpt.irq = omap_dm_timer_get_irq(&clkev);
  286. clockevents_register_device(&clockevent_gpt);
  287. pr_info("OMAP clockevent source: GPTIMER%d at %lu Hz\n",
  288. gptimer_id, clkev.rate);
  289. }
  290. /* Clocksource code */
  291. static struct omap_dm_timer clksrc;
  292. static bool use_gptimer_clksrc;
  293. /*
  294. * clocksource
  295. */
  296. static cycle_t clocksource_read_cycles(struct clocksource *cs)
  297. {
  298. return (cycle_t)__omap_dm_timer_read_counter(&clksrc, 1);
  299. }
  300. static struct clocksource clocksource_gpt = {
  301. .name = "gp_timer",
  302. .rating = 300,
  303. .read = clocksource_read_cycles,
  304. .mask = CLOCKSOURCE_MASK(32),
  305. .flags = CLOCK_SOURCE_IS_CONTINUOUS,
  306. };
  307. static u32 notrace dmtimer_read_sched_clock(void)
  308. {
  309. if (clksrc.reserved)
  310. return __omap_dm_timer_read_counter(&clksrc, 1);
  311. return 0;
  312. }
  313. #ifdef CONFIG_OMAP_32K_TIMER
  314. /* Setup free-running counter for clocksource */
  315. static int __init omap2_sync32k_clocksource_init(void)
  316. {
  317. int ret;
  318. struct omap_hwmod *oh;
  319. void __iomem *vbase;
  320. const char *oh_name = "counter_32k";
  321. /*
  322. * First check hwmod data is available for sync32k counter
  323. */
  324. oh = omap_hwmod_lookup(oh_name);
  325. if (!oh || oh->slaves_cnt == 0)
  326. return -ENODEV;
  327. omap_hwmod_setup_one(oh_name);
  328. vbase = omap_hwmod_get_mpu_rt_va(oh);
  329. if (!vbase) {
  330. pr_warn("%s: failed to get counter_32k resource\n", __func__);
  331. return -ENXIO;
  332. }
  333. ret = omap_hwmod_enable(oh);
  334. if (ret) {
  335. pr_warn("%s: failed to enable counter_32k module (%d)\n",
  336. __func__, ret);
  337. return ret;
  338. }
  339. ret = omap_init_clocksource_32k(vbase);
  340. if (ret) {
  341. pr_warn("%s: failed to initialize counter_32k as a clocksource (%d)\n",
  342. __func__, ret);
  343. omap_hwmod_idle(oh);
  344. }
  345. return ret;
  346. }
  347. #else
  348. static inline int omap2_sync32k_clocksource_init(void)
  349. {
  350. return -ENODEV;
  351. }
  352. #endif
  353. static void __init omap2_gptimer_clocksource_init(int gptimer_id,
  354. const char *fck_source)
  355. {
  356. int res;
  357. res = omap_dm_timer_init_one(&clksrc, gptimer_id, fck_source, NULL);
  358. BUG_ON(res);
  359. __omap_dm_timer_load_start(&clksrc,
  360. OMAP_TIMER_CTRL_ST | OMAP_TIMER_CTRL_AR, 0, 1);
  361. setup_sched_clock(dmtimer_read_sched_clock, 32, clksrc.rate);
  362. if (clocksource_register_hz(&clocksource_gpt, clksrc.rate))
  363. pr_err("Could not register clocksource %s\n",
  364. clocksource_gpt.name);
  365. else
  366. pr_info("OMAP clocksource: GPTIMER%d at %lu Hz\n",
  367. gptimer_id, clksrc.rate);
  368. }
  369. static void __init omap2_clocksource_init(int gptimer_id,
  370. const char *fck_source)
  371. {
  372. /*
  373. * First give preference to kernel parameter configuration
  374. * by user (clocksource="gp_timer").
  375. *
  376. * In case of missing kernel parameter for clocksource,
  377. * first check for availability for 32k-sync timer, in case
  378. * of failure in finding 32k_counter module or registering
  379. * it as clocksource, execution will fallback to gp-timer.
  380. */
  381. if (use_gptimer_clksrc == true)
  382. omap2_gptimer_clocksource_init(gptimer_id, fck_source);
  383. else if (omap2_sync32k_clocksource_init())
  384. /* Fall back to gp-timer code */
  385. omap2_gptimer_clocksource_init(gptimer_id, fck_source);
  386. }
  387. #ifdef CONFIG_SOC_HAS_REALTIME_COUNTER
  388. /*
  389. * The realtime counter also called master counter, is a free-running
  390. * counter, which is related to real time. It produces the count used
  391. * by the CPU local timer peripherals in the MPU cluster. The timer counts
  392. * at a rate of 6.144 MHz. Because the device operates on different clocks
  393. * in different power modes, the master counter shifts operation between
  394. * clocks, adjusting the increment per clock in hardware accordingly to
  395. * maintain a constant count rate.
  396. */
  397. static void __init realtime_counter_init(void)
  398. {
  399. void __iomem *base;
  400. static struct clk *sys_clk;
  401. unsigned long rate;
  402. unsigned int reg, num, den;
  403. base = ioremap(REALTIME_COUNTER_BASE, SZ_32);
  404. if (!base) {
  405. pr_err("%s: ioremap failed\n", __func__);
  406. return;
  407. }
  408. sys_clk = clk_get(NULL, "sys_clkin_ck");
  409. if (IS_ERR(sys_clk)) {
  410. pr_err("%s: failed to get system clock handle\n", __func__);
  411. iounmap(base);
  412. return;
  413. }
  414. rate = clk_get_rate(sys_clk);
  415. /* Numerator/denumerator values refer TRM Realtime Counter section */
  416. switch (rate) {
  417. case 1200000:
  418. num = 64;
  419. den = 125;
  420. break;
  421. case 1300000:
  422. num = 768;
  423. den = 1625;
  424. break;
  425. case 19200000:
  426. num = 8;
  427. den = 25;
  428. break;
  429. case 2600000:
  430. num = 384;
  431. den = 1625;
  432. break;
  433. case 2700000:
  434. num = 256;
  435. den = 1125;
  436. break;
  437. case 38400000:
  438. default:
  439. /* Program it for 38.4 MHz */
  440. num = 4;
  441. den = 25;
  442. break;
  443. }
  444. /* Program numerator and denumerator registers */
  445. reg = __raw_readl(base + INCREMENTER_NUMERATOR_OFFSET) &
  446. NUMERATOR_DENUMERATOR_MASK;
  447. reg |= num;
  448. __raw_writel(reg, base + INCREMENTER_NUMERATOR_OFFSET);
  449. reg = __raw_readl(base + INCREMENTER_NUMERATOR_OFFSET) &
  450. NUMERATOR_DENUMERATOR_MASK;
  451. reg |= den;
  452. __raw_writel(reg, base + INCREMENTER_DENUMERATOR_RELOAD_OFFSET);
  453. iounmap(base);
  454. }
  455. #else
  456. static inline void __init realtime_counter_init(void)
  457. {}
  458. #endif
  459. #define OMAP_SYS_TIMER_INIT(name, clkev_nr, clkev_src, clkev_prop, \
  460. clksrc_nr, clksrc_src) \
  461. static void __init omap##name##_timer_init(void) \
  462. { \
  463. omap_dmtimer_init(); \
  464. omap2_gp_clockevent_init((clkev_nr), clkev_src, clkev_prop); \
  465. omap2_clocksource_init((clksrc_nr), clksrc_src); \
  466. }
  467. #define OMAP_SYS_TIMER(name) \
  468. struct sys_timer omap##name##_timer = { \
  469. .init = omap##name##_timer_init, \
  470. };
  471. #ifdef CONFIG_ARCH_OMAP2
  472. OMAP_SYS_TIMER_INIT(2, 1, OMAP2_CLKEV_SOURCE, "ti,timer-alwon",
  473. 2, OMAP2_MPU_SOURCE)
  474. OMAP_SYS_TIMER(2)
  475. #endif
  476. #ifdef CONFIG_ARCH_OMAP3
  477. OMAP_SYS_TIMER_INIT(3, 1, OMAP3_CLKEV_SOURCE, "ti,timer-alwon",
  478. 2, OMAP3_MPU_SOURCE)
  479. OMAP_SYS_TIMER(3)
  480. OMAP_SYS_TIMER_INIT(3_secure, OMAP3_SECURE_TIMER, OMAP3_CLKEV_SOURCE,
  481. TIMER_PROP_SECURE, 2, OMAP3_MPU_SOURCE)
  482. OMAP_SYS_TIMER(3_secure)
  483. #endif
  484. #ifdef CONFIG_SOC_AM33XX
  485. OMAP_SYS_TIMER_INIT(3_am33xx, 1, OMAP4_MPU_SOURCE, "ti,timer-alwon",
  486. 2, OMAP4_MPU_SOURCE)
  487. OMAP_SYS_TIMER(3_am33xx)
  488. #endif
  489. #ifdef CONFIG_ARCH_OMAP4
  490. #ifdef CONFIG_LOCAL_TIMERS
  491. static DEFINE_TWD_LOCAL_TIMER(twd_local_timer,
  492. OMAP44XX_LOCAL_TWD_BASE, 29);
  493. #endif
  494. static void __init omap4_timer_init(void)
  495. {
  496. omap2_gp_clockevent_init(1, OMAP4_CLKEV_SOURCE, "ti,timer-alwon");
  497. omap2_clocksource_init(2, OMAP4_MPU_SOURCE);
  498. #ifdef CONFIG_LOCAL_TIMERS
  499. /* Local timers are not supprted on OMAP4430 ES1.0 */
  500. if (omap_rev() != OMAP4430_REV_ES1_0) {
  501. int err;
  502. if (of_have_populated_dt()) {
  503. twd_local_timer_of_register();
  504. return;
  505. }
  506. err = twd_local_timer_register(&twd_local_timer);
  507. if (err)
  508. pr_err("twd_local_timer_register failed %d\n", err);
  509. }
  510. #endif
  511. }
  512. OMAP_SYS_TIMER(4)
  513. #endif
  514. #ifdef CONFIG_SOC_OMAP5
  515. static void __init omap5_timer_init(void)
  516. {
  517. int err;
  518. omap2_gp_clockevent_init(1, OMAP4_CLKEV_SOURCE, "ti,timer-alwon");
  519. omap2_clocksource_init(2, OMAP4_MPU_SOURCE);
  520. realtime_counter_init();
  521. err = arch_timer_of_register();
  522. if (err)
  523. pr_err("%s: arch_timer_register failed %d\n", __func__, err);
  524. }
  525. OMAP_SYS_TIMER(5)
  526. #endif
  527. /**
  528. * omap_timer_init - build and register timer device with an
  529. * associated timer hwmod
  530. * @oh: timer hwmod pointer to be used to build timer device
  531. * @user: parameter that can be passed from calling hwmod API
  532. *
  533. * Called by omap_hwmod_for_each_by_class to register each of the timer
  534. * devices present in the system. The number of timer devices is known
  535. * by parsing through the hwmod database for a given class name. At the
  536. * end of function call memory is allocated for timer device and it is
  537. * registered to the framework ready to be proved by the driver.
  538. */
  539. static int __init omap_timer_init(struct omap_hwmod *oh, void *unused)
  540. {
  541. int id;
  542. int ret = 0;
  543. char *name = "omap_timer";
  544. struct dmtimer_platform_data *pdata;
  545. struct platform_device *pdev;
  546. struct omap_timer_capability_dev_attr *timer_dev_attr;
  547. pr_debug("%s: %s\n", __func__, oh->name);
  548. /* on secure device, do not register secure timer */
  549. timer_dev_attr = oh->dev_attr;
  550. if (omap_type() != OMAP2_DEVICE_TYPE_GP && timer_dev_attr)
  551. if (timer_dev_attr->timer_capability == OMAP_TIMER_SECURE)
  552. return ret;
  553. pdata = kzalloc(sizeof(*pdata), GFP_KERNEL);
  554. if (!pdata) {
  555. pr_err("%s: No memory for [%s]\n", __func__, oh->name);
  556. return -ENOMEM;
  557. }
  558. /*
  559. * Extract the IDs from name field in hwmod database
  560. * and use the same for constructing ids' for the
  561. * timer devices. In a way, we are avoiding usage of
  562. * static variable witin the function to do the same.
  563. * CAUTION: We have to be careful and make sure the
  564. * name in hwmod database does not change in which case
  565. * we might either make corresponding change here or
  566. * switch back static variable mechanism.
  567. */
  568. sscanf(oh->name, "timer%2d", &id);
  569. if (timer_dev_attr)
  570. pdata->timer_capability = timer_dev_attr->timer_capability;
  571. pdev = omap_device_build(name, id, oh, pdata, sizeof(*pdata),
  572. NULL, 0, 0);
  573. if (IS_ERR(pdev)) {
  574. pr_err("%s: Can't build omap_device for %s: %s.\n",
  575. __func__, name, oh->name);
  576. ret = -EINVAL;
  577. }
  578. kfree(pdata);
  579. return ret;
  580. }
  581. /**
  582. * omap2_dm_timer_init - top level regular device initialization
  583. *
  584. * Uses dedicated hwmod api to parse through hwmod database for
  585. * given class name and then build and register the timer device.
  586. */
  587. static int __init omap2_dm_timer_init(void)
  588. {
  589. int ret;
  590. /* If dtb is there, the devices will be created dynamically */
  591. if (of_have_populated_dt())
  592. return -ENODEV;
  593. ret = omap_hwmod_for_each_by_class("timer", omap_timer_init, NULL);
  594. if (unlikely(ret)) {
  595. pr_err("%s: device registration failed.\n", __func__);
  596. return -EINVAL;
  597. }
  598. return 0;
  599. }
  600. arch_initcall(omap2_dm_timer_init);
  601. /**
  602. * omap2_override_clocksource - clocksource override with user configuration
  603. *
  604. * Allows user to override default clocksource, using kernel parameter
  605. * clocksource="gp_timer" (For all OMAP2PLUS architectures)
  606. *
  607. * Note that, here we are using same standard kernel parameter "clocksource=",
  608. * and not introducing any OMAP specific interface.
  609. */
  610. static int __init omap2_override_clocksource(char *str)
  611. {
  612. if (!str)
  613. return 0;
  614. /*
  615. * For OMAP architecture, we only have two options
  616. * - sync_32k (default)
  617. * - gp_timer (sys_clk based)
  618. */
  619. if (!strcmp(str, "gp_timer"))
  620. use_gptimer_clksrc = true;
  621. return 0;
  622. }
  623. early_param("clocksource", omap2_override_clocksource);