intel-agp.c 76 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600
  1. /*
  2. * Intel AGPGART routines.
  3. */
  4. #include <linux/module.h>
  5. #include <linux/pci.h>
  6. #include <linux/init.h>
  7. #include <linux/kernel.h>
  8. #include <linux/pagemap.h>
  9. #include <linux/agp_backend.h>
  10. #include "agp.h"
  11. /*
  12. * If we have Intel graphics, we're not going to have anything other than
  13. * an Intel IOMMU. So make the correct use of the PCI DMA API contingent
  14. * on the Intel IOMMU support (CONFIG_DMAR).
  15. * Only newer chipsets need to bother with this, of course.
  16. */
  17. #ifdef CONFIG_DMAR
  18. #define USE_PCI_DMA_API 1
  19. #endif
  20. #define PCI_DEVICE_ID_INTEL_E7221_HB 0x2588
  21. #define PCI_DEVICE_ID_INTEL_E7221_IG 0x258a
  22. #define PCI_DEVICE_ID_INTEL_82946GZ_HB 0x2970
  23. #define PCI_DEVICE_ID_INTEL_82946GZ_IG 0x2972
  24. #define PCI_DEVICE_ID_INTEL_82G35_HB 0x2980
  25. #define PCI_DEVICE_ID_INTEL_82G35_IG 0x2982
  26. #define PCI_DEVICE_ID_INTEL_82965Q_HB 0x2990
  27. #define PCI_DEVICE_ID_INTEL_82965Q_IG 0x2992
  28. #define PCI_DEVICE_ID_INTEL_82965G_HB 0x29A0
  29. #define PCI_DEVICE_ID_INTEL_82965G_IG 0x29A2
  30. #define PCI_DEVICE_ID_INTEL_82965GM_HB 0x2A00
  31. #define PCI_DEVICE_ID_INTEL_82965GM_IG 0x2A02
  32. #define PCI_DEVICE_ID_INTEL_82965GME_HB 0x2A10
  33. #define PCI_DEVICE_ID_INTEL_82965GME_IG 0x2A12
  34. #define PCI_DEVICE_ID_INTEL_82945GME_HB 0x27AC
  35. #define PCI_DEVICE_ID_INTEL_82945GME_IG 0x27AE
  36. #define PCI_DEVICE_ID_INTEL_IGDGM_HB 0xA010
  37. #define PCI_DEVICE_ID_INTEL_IGDGM_IG 0xA011
  38. #define PCI_DEVICE_ID_INTEL_IGDG_HB 0xA000
  39. #define PCI_DEVICE_ID_INTEL_IGDG_IG 0xA001
  40. #define PCI_DEVICE_ID_INTEL_G33_HB 0x29C0
  41. #define PCI_DEVICE_ID_INTEL_G33_IG 0x29C2
  42. #define PCI_DEVICE_ID_INTEL_Q35_HB 0x29B0
  43. #define PCI_DEVICE_ID_INTEL_Q35_IG 0x29B2
  44. #define PCI_DEVICE_ID_INTEL_Q33_HB 0x29D0
  45. #define PCI_DEVICE_ID_INTEL_Q33_IG 0x29D2
  46. #define PCI_DEVICE_ID_INTEL_B43_HB 0x2E40
  47. #define PCI_DEVICE_ID_INTEL_B43_IG 0x2E42
  48. #define PCI_DEVICE_ID_INTEL_GM45_HB 0x2A40
  49. #define PCI_DEVICE_ID_INTEL_GM45_IG 0x2A42
  50. #define PCI_DEVICE_ID_INTEL_IGD_E_HB 0x2E00
  51. #define PCI_DEVICE_ID_INTEL_IGD_E_IG 0x2E02
  52. #define PCI_DEVICE_ID_INTEL_Q45_HB 0x2E10
  53. #define PCI_DEVICE_ID_INTEL_Q45_IG 0x2E12
  54. #define PCI_DEVICE_ID_INTEL_G45_HB 0x2E20
  55. #define PCI_DEVICE_ID_INTEL_G45_IG 0x2E22
  56. #define PCI_DEVICE_ID_INTEL_G41_HB 0x2E30
  57. #define PCI_DEVICE_ID_INTEL_G41_IG 0x2E32
  58. #define PCI_DEVICE_ID_INTEL_IGDNG_D_HB 0x0040
  59. #define PCI_DEVICE_ID_INTEL_IGDNG_D_IG 0x0042
  60. #define PCI_DEVICE_ID_INTEL_IGDNG_M_HB 0x0044
  61. #define PCI_DEVICE_ID_INTEL_IGDNG_MA_HB 0x0062
  62. #define PCI_DEVICE_ID_INTEL_IGDNG_MC2_HB 0x006a
  63. #define PCI_DEVICE_ID_INTEL_IGDNG_M_IG 0x0046
  64. /* cover 915 and 945 variants */
  65. #define IS_I915 (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_E7221_HB || \
  66. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82915G_HB || \
  67. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82915GM_HB || \
  68. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82945G_HB || \
  69. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82945GM_HB || \
  70. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82945GME_HB)
  71. #define IS_I965 (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82946GZ_HB || \
  72. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82G35_HB || \
  73. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82965Q_HB || \
  74. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82965G_HB || \
  75. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82965GM_HB || \
  76. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82965GME_HB)
  77. #define IS_G33 (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_G33_HB || \
  78. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_Q35_HB || \
  79. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_Q33_HB || \
  80. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_IGDGM_HB || \
  81. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_IGDG_HB)
  82. #define IS_IGD (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_IGDGM_HB || \
  83. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_IGDG_HB)
  84. #define IS_G4X (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_IGD_E_HB || \
  85. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_Q45_HB || \
  86. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_G45_HB || \
  87. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_GM45_HB || \
  88. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_G41_HB || \
  89. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_B43_HB || \
  90. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_IGDNG_D_HB || \
  91. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_IGDNG_M_HB || \
  92. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_IGDNG_MA_HB || \
  93. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_IGDNG_MC2_HB)
  94. extern int agp_memory_reserved;
  95. /* Intel 815 register */
  96. #define INTEL_815_APCONT 0x51
  97. #define INTEL_815_ATTBASE_MASK ~0x1FFFFFFF
  98. /* Intel i820 registers */
  99. #define INTEL_I820_RDCR 0x51
  100. #define INTEL_I820_ERRSTS 0xc8
  101. /* Intel i840 registers */
  102. #define INTEL_I840_MCHCFG 0x50
  103. #define INTEL_I840_ERRSTS 0xc8
  104. /* Intel i850 registers */
  105. #define INTEL_I850_MCHCFG 0x50
  106. #define INTEL_I850_ERRSTS 0xc8
  107. /* intel 915G registers */
  108. #define I915_GMADDR 0x18
  109. #define I915_MMADDR 0x10
  110. #define I915_PTEADDR 0x1C
  111. #define I915_GMCH_GMS_STOLEN_48M (0x6 << 4)
  112. #define I915_GMCH_GMS_STOLEN_64M (0x7 << 4)
  113. #define G33_GMCH_GMS_STOLEN_128M (0x8 << 4)
  114. #define G33_GMCH_GMS_STOLEN_256M (0x9 << 4)
  115. #define INTEL_GMCH_GMS_STOLEN_96M (0xa << 4)
  116. #define INTEL_GMCH_GMS_STOLEN_160M (0xb << 4)
  117. #define INTEL_GMCH_GMS_STOLEN_224M (0xc << 4)
  118. #define INTEL_GMCH_GMS_STOLEN_352M (0xd << 4)
  119. #define I915_IFPADDR 0x60
  120. /* Intel 965G registers */
  121. #define I965_MSAC 0x62
  122. #define I965_IFPADDR 0x70
  123. /* Intel 7505 registers */
  124. #define INTEL_I7505_APSIZE 0x74
  125. #define INTEL_I7505_NCAPID 0x60
  126. #define INTEL_I7505_NISTAT 0x6c
  127. #define INTEL_I7505_ATTBASE 0x78
  128. #define INTEL_I7505_ERRSTS 0x42
  129. #define INTEL_I7505_AGPCTRL 0x70
  130. #define INTEL_I7505_MCHCFG 0x50
  131. static const struct aper_size_info_fixed intel_i810_sizes[] =
  132. {
  133. {64, 16384, 4},
  134. /* The 32M mode still requires a 64k gatt */
  135. {32, 8192, 4}
  136. };
  137. #define AGP_DCACHE_MEMORY 1
  138. #define AGP_PHYS_MEMORY 2
  139. #define INTEL_AGP_CACHED_MEMORY 3
  140. static struct gatt_mask intel_i810_masks[] =
  141. {
  142. {.mask = I810_PTE_VALID, .type = 0},
  143. {.mask = (I810_PTE_VALID | I810_PTE_LOCAL), .type = AGP_DCACHE_MEMORY},
  144. {.mask = I810_PTE_VALID, .type = 0},
  145. {.mask = I810_PTE_VALID | I830_PTE_SYSTEM_CACHED,
  146. .type = INTEL_AGP_CACHED_MEMORY}
  147. };
  148. static struct _intel_private {
  149. struct pci_dev *pcidev; /* device one */
  150. u8 __iomem *registers;
  151. u32 __iomem *gtt; /* I915G */
  152. int num_dcache_entries;
  153. /* gtt_entries is the number of gtt entries that are already mapped
  154. * to stolen memory. Stolen memory is larger than the memory mapped
  155. * through gtt_entries, as it includes some reserved space for the BIOS
  156. * popup and for the GTT.
  157. */
  158. int gtt_entries; /* i830+ */
  159. union {
  160. void __iomem *i9xx_flush_page;
  161. void *i8xx_flush_page;
  162. };
  163. struct page *i8xx_page;
  164. struct resource ifp_resource;
  165. int resource_valid;
  166. } intel_private;
  167. #ifdef USE_PCI_DMA_API
  168. static int intel_agp_map_page(struct page *page, dma_addr_t *ret)
  169. {
  170. *ret = pci_map_page(intel_private.pcidev, page, 0,
  171. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  172. if (pci_dma_mapping_error(intel_private.pcidev, *ret))
  173. return -EINVAL;
  174. return 0;
  175. }
  176. static void intel_agp_unmap_page(struct page *page, dma_addr_t dma)
  177. {
  178. pci_unmap_page(intel_private.pcidev, dma,
  179. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  180. }
  181. static void intel_agp_free_sglist(struct agp_memory *mem)
  182. {
  183. struct sg_table st;
  184. st.sgl = mem->sg_list;
  185. st.orig_nents = st.nents = mem->page_count;
  186. sg_free_table(&st);
  187. mem->sg_list = NULL;
  188. mem->num_sg = 0;
  189. }
  190. static int intel_agp_map_memory(struct agp_memory *mem)
  191. {
  192. struct sg_table st;
  193. struct scatterlist *sg;
  194. int i;
  195. DBG("try mapping %lu pages\n", (unsigned long)mem->page_count);
  196. if (sg_alloc_table(&st, mem->page_count, GFP_KERNEL))
  197. return -ENOMEM;
  198. mem->sg_list = sg = st.sgl;
  199. for (i = 0 ; i < mem->page_count; i++, sg = sg_next(sg))
  200. sg_set_page(sg, mem->pages[i], PAGE_SIZE, 0);
  201. mem->num_sg = pci_map_sg(intel_private.pcidev, mem->sg_list,
  202. mem->page_count, PCI_DMA_BIDIRECTIONAL);
  203. if (unlikely(!mem->num_sg)) {
  204. intel_agp_free_sglist(mem);
  205. return -ENOMEM;
  206. }
  207. return 0;
  208. }
  209. static void intel_agp_unmap_memory(struct agp_memory *mem)
  210. {
  211. DBG("try unmapping %lu pages\n", (unsigned long)mem->page_count);
  212. pci_unmap_sg(intel_private.pcidev, mem->sg_list,
  213. mem->page_count, PCI_DMA_BIDIRECTIONAL);
  214. intel_agp_free_sglist(mem);
  215. }
  216. static void intel_agp_insert_sg_entries(struct agp_memory *mem,
  217. off_t pg_start, int mask_type)
  218. {
  219. struct scatterlist *sg;
  220. int i, j;
  221. j = pg_start;
  222. WARN_ON(!mem->num_sg);
  223. if (mem->num_sg == mem->page_count) {
  224. for_each_sg(mem->sg_list, sg, mem->page_count, i) {
  225. writel(agp_bridge->driver->mask_memory(agp_bridge,
  226. sg_dma_address(sg), mask_type),
  227. intel_private.gtt+j);
  228. j++;
  229. }
  230. } else {
  231. /* sg may merge pages, but we have to seperate
  232. * per-page addr for GTT */
  233. unsigned int len, m;
  234. for_each_sg(mem->sg_list, sg, mem->num_sg, i) {
  235. len = sg_dma_len(sg) / PAGE_SIZE;
  236. for (m = 0; m < len; m++) {
  237. writel(agp_bridge->driver->mask_memory(agp_bridge,
  238. sg_dma_address(sg) + m * PAGE_SIZE,
  239. mask_type),
  240. intel_private.gtt+j);
  241. j++;
  242. }
  243. }
  244. }
  245. readl(intel_private.gtt+j-1);
  246. }
  247. #else
  248. static void intel_agp_insert_sg_entries(struct agp_memory *mem,
  249. off_t pg_start, int mask_type)
  250. {
  251. int i, j;
  252. for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
  253. writel(agp_bridge->driver->mask_memory(agp_bridge,
  254. page_to_phys(mem->pages[i]), mask_type),
  255. intel_private.gtt+j);
  256. }
  257. readl(intel_private.gtt+j-1);
  258. }
  259. #endif
  260. static int intel_i810_fetch_size(void)
  261. {
  262. u32 smram_miscc;
  263. struct aper_size_info_fixed *values;
  264. pci_read_config_dword(agp_bridge->dev, I810_SMRAM_MISCC, &smram_miscc);
  265. values = A_SIZE_FIX(agp_bridge->driver->aperture_sizes);
  266. if ((smram_miscc & I810_GMS) == I810_GMS_DISABLE) {
  267. dev_warn(&agp_bridge->dev->dev, "i810 is disabled\n");
  268. return 0;
  269. }
  270. if ((smram_miscc & I810_GFX_MEM_WIN_SIZE) == I810_GFX_MEM_WIN_32M) {
  271. agp_bridge->previous_size =
  272. agp_bridge->current_size = (void *) (values + 1);
  273. agp_bridge->aperture_size_idx = 1;
  274. return values[1].size;
  275. } else {
  276. agp_bridge->previous_size =
  277. agp_bridge->current_size = (void *) (values);
  278. agp_bridge->aperture_size_idx = 0;
  279. return values[0].size;
  280. }
  281. return 0;
  282. }
  283. static int intel_i810_configure(void)
  284. {
  285. struct aper_size_info_fixed *current_size;
  286. u32 temp;
  287. int i;
  288. current_size = A_SIZE_FIX(agp_bridge->current_size);
  289. if (!intel_private.registers) {
  290. pci_read_config_dword(intel_private.pcidev, I810_MMADDR, &temp);
  291. temp &= 0xfff80000;
  292. intel_private.registers = ioremap(temp, 128 * 4096);
  293. if (!intel_private.registers) {
  294. dev_err(&intel_private.pcidev->dev,
  295. "can't remap memory\n");
  296. return -ENOMEM;
  297. }
  298. }
  299. if ((readl(intel_private.registers+I810_DRAM_CTL)
  300. & I810_DRAM_ROW_0) == I810_DRAM_ROW_0_SDRAM) {
  301. /* This will need to be dynamically assigned */
  302. dev_info(&intel_private.pcidev->dev,
  303. "detected 4MB dedicated video ram\n");
  304. intel_private.num_dcache_entries = 1024;
  305. }
  306. pci_read_config_dword(intel_private.pcidev, I810_GMADDR, &temp);
  307. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  308. writel(agp_bridge->gatt_bus_addr | I810_PGETBL_ENABLED, intel_private.registers+I810_PGETBL_CTL);
  309. readl(intel_private.registers+I810_PGETBL_CTL); /* PCI Posting. */
  310. if (agp_bridge->driver->needs_scratch_page) {
  311. for (i = 0; i < current_size->num_entries; i++) {
  312. writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
  313. }
  314. readl(intel_private.registers+I810_PTE_BASE+((i-1)*4)); /* PCI posting. */
  315. }
  316. global_cache_flush();
  317. return 0;
  318. }
  319. static void intel_i810_cleanup(void)
  320. {
  321. writel(0, intel_private.registers+I810_PGETBL_CTL);
  322. readl(intel_private.registers); /* PCI Posting. */
  323. iounmap(intel_private.registers);
  324. }
  325. static void intel_i810_tlbflush(struct agp_memory *mem)
  326. {
  327. return;
  328. }
  329. static void intel_i810_agp_enable(struct agp_bridge_data *bridge, u32 mode)
  330. {
  331. return;
  332. }
  333. /* Exists to support ARGB cursors */
  334. static struct page *i8xx_alloc_pages(void)
  335. {
  336. struct page *page;
  337. page = alloc_pages(GFP_KERNEL | GFP_DMA32, 2);
  338. if (page == NULL)
  339. return NULL;
  340. if (set_pages_uc(page, 4) < 0) {
  341. set_pages_wb(page, 4);
  342. __free_pages(page, 2);
  343. return NULL;
  344. }
  345. get_page(page);
  346. atomic_inc(&agp_bridge->current_memory_agp);
  347. return page;
  348. }
  349. static void i8xx_destroy_pages(struct page *page)
  350. {
  351. if (page == NULL)
  352. return;
  353. set_pages_wb(page, 4);
  354. put_page(page);
  355. __free_pages(page, 2);
  356. atomic_dec(&agp_bridge->current_memory_agp);
  357. }
  358. static int intel_i830_type_to_mask_type(struct agp_bridge_data *bridge,
  359. int type)
  360. {
  361. if (type < AGP_USER_TYPES)
  362. return type;
  363. else if (type == AGP_USER_CACHED_MEMORY)
  364. return INTEL_AGP_CACHED_MEMORY;
  365. else
  366. return 0;
  367. }
  368. static int intel_i810_insert_entries(struct agp_memory *mem, off_t pg_start,
  369. int type)
  370. {
  371. int i, j, num_entries;
  372. void *temp;
  373. int ret = -EINVAL;
  374. int mask_type;
  375. if (mem->page_count == 0)
  376. goto out;
  377. temp = agp_bridge->current_size;
  378. num_entries = A_SIZE_FIX(temp)->num_entries;
  379. if ((pg_start + mem->page_count) > num_entries)
  380. goto out_err;
  381. for (j = pg_start; j < (pg_start + mem->page_count); j++) {
  382. if (!PGE_EMPTY(agp_bridge, readl(agp_bridge->gatt_table+j))) {
  383. ret = -EBUSY;
  384. goto out_err;
  385. }
  386. }
  387. if (type != mem->type)
  388. goto out_err;
  389. mask_type = agp_bridge->driver->agp_type_to_mask_type(agp_bridge, type);
  390. switch (mask_type) {
  391. case AGP_DCACHE_MEMORY:
  392. if (!mem->is_flushed)
  393. global_cache_flush();
  394. for (i = pg_start; i < (pg_start + mem->page_count); i++) {
  395. writel((i*4096)|I810_PTE_LOCAL|I810_PTE_VALID,
  396. intel_private.registers+I810_PTE_BASE+(i*4));
  397. }
  398. readl(intel_private.registers+I810_PTE_BASE+((i-1)*4));
  399. break;
  400. case AGP_PHYS_MEMORY:
  401. case AGP_NORMAL_MEMORY:
  402. if (!mem->is_flushed)
  403. global_cache_flush();
  404. for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
  405. writel(agp_bridge->driver->mask_memory(agp_bridge,
  406. page_to_phys(mem->pages[i]), mask_type),
  407. intel_private.registers+I810_PTE_BASE+(j*4));
  408. }
  409. readl(intel_private.registers+I810_PTE_BASE+((j-1)*4));
  410. break;
  411. default:
  412. goto out_err;
  413. }
  414. agp_bridge->driver->tlb_flush(mem);
  415. out:
  416. ret = 0;
  417. out_err:
  418. mem->is_flushed = true;
  419. return ret;
  420. }
  421. static int intel_i810_remove_entries(struct agp_memory *mem, off_t pg_start,
  422. int type)
  423. {
  424. int i;
  425. if (mem->page_count == 0)
  426. return 0;
  427. for (i = pg_start; i < (mem->page_count + pg_start); i++) {
  428. writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
  429. }
  430. readl(intel_private.registers+I810_PTE_BASE+((i-1)*4));
  431. agp_bridge->driver->tlb_flush(mem);
  432. return 0;
  433. }
  434. /*
  435. * The i810/i830 requires a physical address to program its mouse
  436. * pointer into hardware.
  437. * However the Xserver still writes to it through the agp aperture.
  438. */
  439. static struct agp_memory *alloc_agpphysmem_i8xx(size_t pg_count, int type)
  440. {
  441. struct agp_memory *new;
  442. struct page *page;
  443. switch (pg_count) {
  444. case 1: page = agp_bridge->driver->agp_alloc_page(agp_bridge);
  445. break;
  446. case 4:
  447. /* kludge to get 4 physical pages for ARGB cursor */
  448. page = i8xx_alloc_pages();
  449. break;
  450. default:
  451. return NULL;
  452. }
  453. if (page == NULL)
  454. return NULL;
  455. new = agp_create_memory(pg_count);
  456. if (new == NULL)
  457. return NULL;
  458. new->pages[0] = page;
  459. if (pg_count == 4) {
  460. /* kludge to get 4 physical pages for ARGB cursor */
  461. new->pages[1] = new->pages[0] + 1;
  462. new->pages[2] = new->pages[1] + 1;
  463. new->pages[3] = new->pages[2] + 1;
  464. }
  465. new->page_count = pg_count;
  466. new->num_scratch_pages = pg_count;
  467. new->type = AGP_PHYS_MEMORY;
  468. new->physical = page_to_phys(new->pages[0]);
  469. return new;
  470. }
  471. static struct agp_memory *intel_i810_alloc_by_type(size_t pg_count, int type)
  472. {
  473. struct agp_memory *new;
  474. if (type == AGP_DCACHE_MEMORY) {
  475. if (pg_count != intel_private.num_dcache_entries)
  476. return NULL;
  477. new = agp_create_memory(1);
  478. if (new == NULL)
  479. return NULL;
  480. new->type = AGP_DCACHE_MEMORY;
  481. new->page_count = pg_count;
  482. new->num_scratch_pages = 0;
  483. agp_free_page_array(new);
  484. return new;
  485. }
  486. if (type == AGP_PHYS_MEMORY)
  487. return alloc_agpphysmem_i8xx(pg_count, type);
  488. return NULL;
  489. }
  490. static void intel_i810_free_by_type(struct agp_memory *curr)
  491. {
  492. agp_free_key(curr->key);
  493. if (curr->type == AGP_PHYS_MEMORY) {
  494. if (curr->page_count == 4)
  495. i8xx_destroy_pages(curr->pages[0]);
  496. else {
  497. agp_bridge->driver->agp_destroy_page(curr->pages[0],
  498. AGP_PAGE_DESTROY_UNMAP);
  499. agp_bridge->driver->agp_destroy_page(curr->pages[0],
  500. AGP_PAGE_DESTROY_FREE);
  501. }
  502. agp_free_page_array(curr);
  503. }
  504. kfree(curr);
  505. }
  506. static unsigned long intel_i810_mask_memory(struct agp_bridge_data *bridge,
  507. dma_addr_t addr, int type)
  508. {
  509. /* Type checking must be done elsewhere */
  510. return addr | bridge->driver->masks[type].mask;
  511. }
  512. static struct aper_size_info_fixed intel_i830_sizes[] =
  513. {
  514. {128, 32768, 5},
  515. /* The 64M mode still requires a 128k gatt */
  516. {64, 16384, 5},
  517. {256, 65536, 6},
  518. {512, 131072, 7},
  519. };
  520. static void intel_i830_init_gtt_entries(void)
  521. {
  522. u16 gmch_ctrl;
  523. int gtt_entries;
  524. u8 rdct;
  525. int local = 0;
  526. static const int ddt[4] = { 0, 16, 32, 64 };
  527. int size; /* reserved space (in kb) at the top of stolen memory */
  528. pci_read_config_word(agp_bridge->dev, I830_GMCH_CTRL, &gmch_ctrl);
  529. if (IS_I965) {
  530. u32 pgetbl_ctl;
  531. pgetbl_ctl = readl(intel_private.registers+I810_PGETBL_CTL);
  532. /* The 965 has a field telling us the size of the GTT,
  533. * which may be larger than what is necessary to map the
  534. * aperture.
  535. */
  536. switch (pgetbl_ctl & I965_PGETBL_SIZE_MASK) {
  537. case I965_PGETBL_SIZE_128KB:
  538. size = 128;
  539. break;
  540. case I965_PGETBL_SIZE_256KB:
  541. size = 256;
  542. break;
  543. case I965_PGETBL_SIZE_512KB:
  544. size = 512;
  545. break;
  546. case I965_PGETBL_SIZE_1MB:
  547. size = 1024;
  548. break;
  549. case I965_PGETBL_SIZE_2MB:
  550. size = 2048;
  551. break;
  552. case I965_PGETBL_SIZE_1_5MB:
  553. size = 1024 + 512;
  554. break;
  555. default:
  556. dev_info(&intel_private.pcidev->dev,
  557. "unknown page table size, assuming 512KB\n");
  558. size = 512;
  559. }
  560. size += 4; /* add in BIOS popup space */
  561. } else if (IS_G33 && !IS_IGD) {
  562. /* G33's GTT size defined in gmch_ctrl */
  563. switch (gmch_ctrl & G33_PGETBL_SIZE_MASK) {
  564. case G33_PGETBL_SIZE_1M:
  565. size = 1024;
  566. break;
  567. case G33_PGETBL_SIZE_2M:
  568. size = 2048;
  569. break;
  570. default:
  571. dev_info(&agp_bridge->dev->dev,
  572. "unknown page table size 0x%x, assuming 512KB\n",
  573. (gmch_ctrl & G33_PGETBL_SIZE_MASK));
  574. size = 512;
  575. }
  576. size += 4;
  577. } else if (IS_G4X || IS_IGD) {
  578. /* On 4 series hardware, GTT stolen is separate from graphics
  579. * stolen, ignore it in stolen gtt entries counting. However,
  580. * 4KB of the stolen memory doesn't get mapped to the GTT.
  581. */
  582. size = 4;
  583. } else {
  584. /* On previous hardware, the GTT size was just what was
  585. * required to map the aperture.
  586. */
  587. size = agp_bridge->driver->fetch_size() + 4;
  588. }
  589. if (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82830_HB ||
  590. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82845G_HB) {
  591. switch (gmch_ctrl & I830_GMCH_GMS_MASK) {
  592. case I830_GMCH_GMS_STOLEN_512:
  593. gtt_entries = KB(512) - KB(size);
  594. break;
  595. case I830_GMCH_GMS_STOLEN_1024:
  596. gtt_entries = MB(1) - KB(size);
  597. break;
  598. case I830_GMCH_GMS_STOLEN_8192:
  599. gtt_entries = MB(8) - KB(size);
  600. break;
  601. case I830_GMCH_GMS_LOCAL:
  602. rdct = readb(intel_private.registers+I830_RDRAM_CHANNEL_TYPE);
  603. gtt_entries = (I830_RDRAM_ND(rdct) + 1) *
  604. MB(ddt[I830_RDRAM_DDT(rdct)]);
  605. local = 1;
  606. break;
  607. default:
  608. gtt_entries = 0;
  609. break;
  610. }
  611. } else {
  612. switch (gmch_ctrl & I855_GMCH_GMS_MASK) {
  613. case I855_GMCH_GMS_STOLEN_1M:
  614. gtt_entries = MB(1) - KB(size);
  615. break;
  616. case I855_GMCH_GMS_STOLEN_4M:
  617. gtt_entries = MB(4) - KB(size);
  618. break;
  619. case I855_GMCH_GMS_STOLEN_8M:
  620. gtt_entries = MB(8) - KB(size);
  621. break;
  622. case I855_GMCH_GMS_STOLEN_16M:
  623. gtt_entries = MB(16) - KB(size);
  624. break;
  625. case I855_GMCH_GMS_STOLEN_32M:
  626. gtt_entries = MB(32) - KB(size);
  627. break;
  628. case I915_GMCH_GMS_STOLEN_48M:
  629. /* Check it's really I915G */
  630. if (IS_I915 || IS_I965 || IS_G33 || IS_G4X)
  631. gtt_entries = MB(48) - KB(size);
  632. else
  633. gtt_entries = 0;
  634. break;
  635. case I915_GMCH_GMS_STOLEN_64M:
  636. /* Check it's really I915G */
  637. if (IS_I915 || IS_I965 || IS_G33 || IS_G4X)
  638. gtt_entries = MB(64) - KB(size);
  639. else
  640. gtt_entries = 0;
  641. break;
  642. case G33_GMCH_GMS_STOLEN_128M:
  643. if (IS_G33 || IS_I965 || IS_G4X)
  644. gtt_entries = MB(128) - KB(size);
  645. else
  646. gtt_entries = 0;
  647. break;
  648. case G33_GMCH_GMS_STOLEN_256M:
  649. if (IS_G33 || IS_I965 || IS_G4X)
  650. gtt_entries = MB(256) - KB(size);
  651. else
  652. gtt_entries = 0;
  653. break;
  654. case INTEL_GMCH_GMS_STOLEN_96M:
  655. if (IS_I965 || IS_G4X)
  656. gtt_entries = MB(96) - KB(size);
  657. else
  658. gtt_entries = 0;
  659. break;
  660. case INTEL_GMCH_GMS_STOLEN_160M:
  661. if (IS_I965 || IS_G4X)
  662. gtt_entries = MB(160) - KB(size);
  663. else
  664. gtt_entries = 0;
  665. break;
  666. case INTEL_GMCH_GMS_STOLEN_224M:
  667. if (IS_I965 || IS_G4X)
  668. gtt_entries = MB(224) - KB(size);
  669. else
  670. gtt_entries = 0;
  671. break;
  672. case INTEL_GMCH_GMS_STOLEN_352M:
  673. if (IS_I965 || IS_G4X)
  674. gtt_entries = MB(352) - KB(size);
  675. else
  676. gtt_entries = 0;
  677. break;
  678. default:
  679. gtt_entries = 0;
  680. break;
  681. }
  682. }
  683. if (gtt_entries > 0) {
  684. dev_info(&agp_bridge->dev->dev, "detected %dK %s memory\n",
  685. gtt_entries / KB(1), local ? "local" : "stolen");
  686. gtt_entries /= KB(4);
  687. } else {
  688. dev_info(&agp_bridge->dev->dev,
  689. "no pre-allocated video memory detected\n");
  690. gtt_entries = 0;
  691. }
  692. intel_private.gtt_entries = gtt_entries;
  693. }
  694. static void intel_i830_fini_flush(void)
  695. {
  696. kunmap(intel_private.i8xx_page);
  697. intel_private.i8xx_flush_page = NULL;
  698. unmap_page_from_agp(intel_private.i8xx_page);
  699. __free_page(intel_private.i8xx_page);
  700. intel_private.i8xx_page = NULL;
  701. }
  702. static void intel_i830_setup_flush(void)
  703. {
  704. /* return if we've already set the flush mechanism up */
  705. if (intel_private.i8xx_page)
  706. return;
  707. intel_private.i8xx_page = alloc_page(GFP_KERNEL | __GFP_ZERO | GFP_DMA32);
  708. if (!intel_private.i8xx_page)
  709. return;
  710. intel_private.i8xx_flush_page = kmap(intel_private.i8xx_page);
  711. if (!intel_private.i8xx_flush_page)
  712. intel_i830_fini_flush();
  713. }
  714. static void
  715. do_wbinvd(void *null)
  716. {
  717. wbinvd();
  718. }
  719. /* The chipset_flush interface needs to get data that has already been
  720. * flushed out of the CPU all the way out to main memory, because the GPU
  721. * doesn't snoop those buffers.
  722. *
  723. * The 8xx series doesn't have the same lovely interface for flushing the
  724. * chipset write buffers that the later chips do. According to the 865
  725. * specs, it's 64 octwords, or 1KB. So, to get those previous things in
  726. * that buffer out, we just fill 1KB and clflush it out, on the assumption
  727. * that it'll push whatever was in there out. It appears to work.
  728. */
  729. static void intel_i830_chipset_flush(struct agp_bridge_data *bridge)
  730. {
  731. unsigned int *pg = intel_private.i8xx_flush_page;
  732. memset(pg, 0, 1024);
  733. if (cpu_has_clflush) {
  734. clflush_cache_range(pg, 1024);
  735. } else {
  736. if (on_each_cpu(do_wbinvd, NULL, 1) != 0)
  737. printk(KERN_ERR "Timed out waiting for cache flush.\n");
  738. }
  739. }
  740. /* The intel i830 automatically initializes the agp aperture during POST.
  741. * Use the memory already set aside for in the GTT.
  742. */
  743. static int intel_i830_create_gatt_table(struct agp_bridge_data *bridge)
  744. {
  745. int page_order;
  746. struct aper_size_info_fixed *size;
  747. int num_entries;
  748. u32 temp;
  749. size = agp_bridge->current_size;
  750. page_order = size->page_order;
  751. num_entries = size->num_entries;
  752. agp_bridge->gatt_table_real = NULL;
  753. pci_read_config_dword(intel_private.pcidev, I810_MMADDR, &temp);
  754. temp &= 0xfff80000;
  755. intel_private.registers = ioremap(temp, 128 * 4096);
  756. if (!intel_private.registers)
  757. return -ENOMEM;
  758. temp = readl(intel_private.registers+I810_PGETBL_CTL) & 0xfffff000;
  759. global_cache_flush(); /* FIXME: ?? */
  760. /* we have to call this as early as possible after the MMIO base address is known */
  761. intel_i830_init_gtt_entries();
  762. agp_bridge->gatt_table = NULL;
  763. agp_bridge->gatt_bus_addr = temp;
  764. return 0;
  765. }
  766. /* Return the gatt table to a sane state. Use the top of stolen
  767. * memory for the GTT.
  768. */
  769. static int intel_i830_free_gatt_table(struct agp_bridge_data *bridge)
  770. {
  771. return 0;
  772. }
  773. static int intel_i830_fetch_size(void)
  774. {
  775. u16 gmch_ctrl;
  776. struct aper_size_info_fixed *values;
  777. values = A_SIZE_FIX(agp_bridge->driver->aperture_sizes);
  778. if (agp_bridge->dev->device != PCI_DEVICE_ID_INTEL_82830_HB &&
  779. agp_bridge->dev->device != PCI_DEVICE_ID_INTEL_82845G_HB) {
  780. /* 855GM/852GM/865G has 128MB aperture size */
  781. agp_bridge->previous_size = agp_bridge->current_size = (void *) values;
  782. agp_bridge->aperture_size_idx = 0;
  783. return values[0].size;
  784. }
  785. pci_read_config_word(agp_bridge->dev, I830_GMCH_CTRL, &gmch_ctrl);
  786. if ((gmch_ctrl & I830_GMCH_MEM_MASK) == I830_GMCH_MEM_128M) {
  787. agp_bridge->previous_size = agp_bridge->current_size = (void *) values;
  788. agp_bridge->aperture_size_idx = 0;
  789. return values[0].size;
  790. } else {
  791. agp_bridge->previous_size = agp_bridge->current_size = (void *) (values + 1);
  792. agp_bridge->aperture_size_idx = 1;
  793. return values[1].size;
  794. }
  795. return 0;
  796. }
  797. static int intel_i830_configure(void)
  798. {
  799. struct aper_size_info_fixed *current_size;
  800. u32 temp;
  801. u16 gmch_ctrl;
  802. int i;
  803. current_size = A_SIZE_FIX(agp_bridge->current_size);
  804. pci_read_config_dword(intel_private.pcidev, I810_GMADDR, &temp);
  805. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  806. pci_read_config_word(agp_bridge->dev, I830_GMCH_CTRL, &gmch_ctrl);
  807. gmch_ctrl |= I830_GMCH_ENABLED;
  808. pci_write_config_word(agp_bridge->dev, I830_GMCH_CTRL, gmch_ctrl);
  809. writel(agp_bridge->gatt_bus_addr|I810_PGETBL_ENABLED, intel_private.registers+I810_PGETBL_CTL);
  810. readl(intel_private.registers+I810_PGETBL_CTL); /* PCI Posting. */
  811. if (agp_bridge->driver->needs_scratch_page) {
  812. for (i = intel_private.gtt_entries; i < current_size->num_entries; i++) {
  813. writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
  814. }
  815. readl(intel_private.registers+I810_PTE_BASE+((i-1)*4)); /* PCI Posting. */
  816. }
  817. global_cache_flush();
  818. intel_i830_setup_flush();
  819. return 0;
  820. }
  821. static void intel_i830_cleanup(void)
  822. {
  823. iounmap(intel_private.registers);
  824. }
  825. static int intel_i830_insert_entries(struct agp_memory *mem, off_t pg_start,
  826. int type)
  827. {
  828. int i, j, num_entries;
  829. void *temp;
  830. int ret = -EINVAL;
  831. int mask_type;
  832. if (mem->page_count == 0)
  833. goto out;
  834. temp = agp_bridge->current_size;
  835. num_entries = A_SIZE_FIX(temp)->num_entries;
  836. if (pg_start < intel_private.gtt_entries) {
  837. dev_printk(KERN_DEBUG, &intel_private.pcidev->dev,
  838. "pg_start == 0x%.8lx, intel_private.gtt_entries == 0x%.8x\n",
  839. pg_start, intel_private.gtt_entries);
  840. dev_info(&intel_private.pcidev->dev,
  841. "trying to insert into local/stolen memory\n");
  842. goto out_err;
  843. }
  844. if ((pg_start + mem->page_count) > num_entries)
  845. goto out_err;
  846. /* The i830 can't check the GTT for entries since its read only,
  847. * depend on the caller to make the correct offset decisions.
  848. */
  849. if (type != mem->type)
  850. goto out_err;
  851. mask_type = agp_bridge->driver->agp_type_to_mask_type(agp_bridge, type);
  852. if (mask_type != 0 && mask_type != AGP_PHYS_MEMORY &&
  853. mask_type != INTEL_AGP_CACHED_MEMORY)
  854. goto out_err;
  855. if (!mem->is_flushed)
  856. global_cache_flush();
  857. for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
  858. writel(agp_bridge->driver->mask_memory(agp_bridge,
  859. page_to_phys(mem->pages[i]), mask_type),
  860. intel_private.registers+I810_PTE_BASE+(j*4));
  861. }
  862. readl(intel_private.registers+I810_PTE_BASE+((j-1)*4));
  863. agp_bridge->driver->tlb_flush(mem);
  864. out:
  865. ret = 0;
  866. out_err:
  867. mem->is_flushed = true;
  868. return ret;
  869. }
  870. static int intel_i830_remove_entries(struct agp_memory *mem, off_t pg_start,
  871. int type)
  872. {
  873. int i;
  874. if (mem->page_count == 0)
  875. return 0;
  876. if (pg_start < intel_private.gtt_entries) {
  877. dev_info(&intel_private.pcidev->dev,
  878. "trying to disable local/stolen memory\n");
  879. return -EINVAL;
  880. }
  881. for (i = pg_start; i < (mem->page_count + pg_start); i++) {
  882. writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
  883. }
  884. readl(intel_private.registers+I810_PTE_BASE+((i-1)*4));
  885. agp_bridge->driver->tlb_flush(mem);
  886. return 0;
  887. }
  888. static struct agp_memory *intel_i830_alloc_by_type(size_t pg_count, int type)
  889. {
  890. if (type == AGP_PHYS_MEMORY)
  891. return alloc_agpphysmem_i8xx(pg_count, type);
  892. /* always return NULL for other allocation types for now */
  893. return NULL;
  894. }
  895. static int intel_alloc_chipset_flush_resource(void)
  896. {
  897. int ret;
  898. ret = pci_bus_alloc_resource(agp_bridge->dev->bus, &intel_private.ifp_resource, PAGE_SIZE,
  899. PAGE_SIZE, PCIBIOS_MIN_MEM, 0,
  900. pcibios_align_resource, agp_bridge->dev);
  901. return ret;
  902. }
  903. static void intel_i915_setup_chipset_flush(void)
  904. {
  905. int ret;
  906. u32 temp;
  907. pci_read_config_dword(agp_bridge->dev, I915_IFPADDR, &temp);
  908. if (!(temp & 0x1)) {
  909. intel_alloc_chipset_flush_resource();
  910. intel_private.resource_valid = 1;
  911. pci_write_config_dword(agp_bridge->dev, I915_IFPADDR, (intel_private.ifp_resource.start & 0xffffffff) | 0x1);
  912. } else {
  913. temp &= ~1;
  914. intel_private.resource_valid = 1;
  915. intel_private.ifp_resource.start = temp;
  916. intel_private.ifp_resource.end = temp + PAGE_SIZE;
  917. ret = request_resource(&iomem_resource, &intel_private.ifp_resource);
  918. /* some BIOSes reserve this area in a pnp some don't */
  919. if (ret)
  920. intel_private.resource_valid = 0;
  921. }
  922. }
  923. static void intel_i965_g33_setup_chipset_flush(void)
  924. {
  925. u32 temp_hi, temp_lo;
  926. int ret;
  927. pci_read_config_dword(agp_bridge->dev, I965_IFPADDR + 4, &temp_hi);
  928. pci_read_config_dword(agp_bridge->dev, I965_IFPADDR, &temp_lo);
  929. if (!(temp_lo & 0x1)) {
  930. intel_alloc_chipset_flush_resource();
  931. intel_private.resource_valid = 1;
  932. pci_write_config_dword(agp_bridge->dev, I965_IFPADDR + 4,
  933. upper_32_bits(intel_private.ifp_resource.start));
  934. pci_write_config_dword(agp_bridge->dev, I965_IFPADDR, (intel_private.ifp_resource.start & 0xffffffff) | 0x1);
  935. } else {
  936. u64 l64;
  937. temp_lo &= ~0x1;
  938. l64 = ((u64)temp_hi << 32) | temp_lo;
  939. intel_private.resource_valid = 1;
  940. intel_private.ifp_resource.start = l64;
  941. intel_private.ifp_resource.end = l64 + PAGE_SIZE;
  942. ret = request_resource(&iomem_resource, &intel_private.ifp_resource);
  943. /* some BIOSes reserve this area in a pnp some don't */
  944. if (ret)
  945. intel_private.resource_valid = 0;
  946. }
  947. }
  948. static void intel_i9xx_setup_flush(void)
  949. {
  950. /* return if already configured */
  951. if (intel_private.ifp_resource.start)
  952. return;
  953. /* setup a resource for this object */
  954. intel_private.ifp_resource.name = "Intel Flush Page";
  955. intel_private.ifp_resource.flags = IORESOURCE_MEM;
  956. /* Setup chipset flush for 915 */
  957. if (IS_I965 || IS_G33 || IS_G4X) {
  958. intel_i965_g33_setup_chipset_flush();
  959. } else {
  960. intel_i915_setup_chipset_flush();
  961. }
  962. if (intel_private.ifp_resource.start) {
  963. intel_private.i9xx_flush_page = ioremap_nocache(intel_private.ifp_resource.start, PAGE_SIZE);
  964. if (!intel_private.i9xx_flush_page)
  965. dev_info(&intel_private.pcidev->dev, "can't ioremap flush page - no chipset flushing");
  966. }
  967. }
  968. static int intel_i915_configure(void)
  969. {
  970. struct aper_size_info_fixed *current_size;
  971. u32 temp;
  972. u16 gmch_ctrl;
  973. int i;
  974. current_size = A_SIZE_FIX(agp_bridge->current_size);
  975. pci_read_config_dword(intel_private.pcidev, I915_GMADDR, &temp);
  976. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  977. pci_read_config_word(agp_bridge->dev, I830_GMCH_CTRL, &gmch_ctrl);
  978. gmch_ctrl |= I830_GMCH_ENABLED;
  979. pci_write_config_word(agp_bridge->dev, I830_GMCH_CTRL, gmch_ctrl);
  980. writel(agp_bridge->gatt_bus_addr|I810_PGETBL_ENABLED, intel_private.registers+I810_PGETBL_CTL);
  981. readl(intel_private.registers+I810_PGETBL_CTL); /* PCI Posting. */
  982. if (agp_bridge->driver->needs_scratch_page) {
  983. for (i = intel_private.gtt_entries; i < current_size->num_entries; i++) {
  984. writel(agp_bridge->scratch_page, intel_private.gtt+i);
  985. }
  986. readl(intel_private.gtt+i-1); /* PCI Posting. */
  987. }
  988. global_cache_flush();
  989. intel_i9xx_setup_flush();
  990. return 0;
  991. }
  992. static void intel_i915_cleanup(void)
  993. {
  994. if (intel_private.i9xx_flush_page)
  995. iounmap(intel_private.i9xx_flush_page);
  996. if (intel_private.resource_valid)
  997. release_resource(&intel_private.ifp_resource);
  998. intel_private.ifp_resource.start = 0;
  999. intel_private.resource_valid = 0;
  1000. iounmap(intel_private.gtt);
  1001. iounmap(intel_private.registers);
  1002. }
  1003. static void intel_i915_chipset_flush(struct agp_bridge_data *bridge)
  1004. {
  1005. if (intel_private.i9xx_flush_page)
  1006. writel(1, intel_private.i9xx_flush_page);
  1007. }
  1008. static int intel_i915_insert_entries(struct agp_memory *mem, off_t pg_start,
  1009. int type)
  1010. {
  1011. int num_entries;
  1012. void *temp;
  1013. int ret = -EINVAL;
  1014. int mask_type;
  1015. if (mem->page_count == 0)
  1016. goto out;
  1017. temp = agp_bridge->current_size;
  1018. num_entries = A_SIZE_FIX(temp)->num_entries;
  1019. if (pg_start < intel_private.gtt_entries) {
  1020. dev_printk(KERN_DEBUG, &intel_private.pcidev->dev,
  1021. "pg_start == 0x%.8lx, intel_private.gtt_entries == 0x%.8x\n",
  1022. pg_start, intel_private.gtt_entries);
  1023. dev_info(&intel_private.pcidev->dev,
  1024. "trying to insert into local/stolen memory\n");
  1025. goto out_err;
  1026. }
  1027. if ((pg_start + mem->page_count) > num_entries)
  1028. goto out_err;
  1029. /* The i915 can't check the GTT for entries since it's read only;
  1030. * depend on the caller to make the correct offset decisions.
  1031. */
  1032. if (type != mem->type)
  1033. goto out_err;
  1034. mask_type = agp_bridge->driver->agp_type_to_mask_type(agp_bridge, type);
  1035. if (mask_type != 0 && mask_type != AGP_PHYS_MEMORY &&
  1036. mask_type != INTEL_AGP_CACHED_MEMORY)
  1037. goto out_err;
  1038. if (!mem->is_flushed)
  1039. global_cache_flush();
  1040. intel_agp_insert_sg_entries(mem, pg_start, mask_type);
  1041. agp_bridge->driver->tlb_flush(mem);
  1042. out:
  1043. ret = 0;
  1044. out_err:
  1045. mem->is_flushed = true;
  1046. return ret;
  1047. }
  1048. static int intel_i915_remove_entries(struct agp_memory *mem, off_t pg_start,
  1049. int type)
  1050. {
  1051. int i;
  1052. if (mem->page_count == 0)
  1053. return 0;
  1054. if (pg_start < intel_private.gtt_entries) {
  1055. dev_info(&intel_private.pcidev->dev,
  1056. "trying to disable local/stolen memory\n");
  1057. return -EINVAL;
  1058. }
  1059. for (i = pg_start; i < (mem->page_count + pg_start); i++)
  1060. writel(agp_bridge->scratch_page, intel_private.gtt+i);
  1061. readl(intel_private.gtt+i-1);
  1062. agp_bridge->driver->tlb_flush(mem);
  1063. return 0;
  1064. }
  1065. /* Return the aperture size by just checking the resource length. The effect
  1066. * described in the spec of the MSAC registers is just changing of the
  1067. * resource size.
  1068. */
  1069. static int intel_i9xx_fetch_size(void)
  1070. {
  1071. int num_sizes = ARRAY_SIZE(intel_i830_sizes);
  1072. int aper_size; /* size in megabytes */
  1073. int i;
  1074. aper_size = pci_resource_len(intel_private.pcidev, 2) / MB(1);
  1075. for (i = 0; i < num_sizes; i++) {
  1076. if (aper_size == intel_i830_sizes[i].size) {
  1077. agp_bridge->current_size = intel_i830_sizes + i;
  1078. agp_bridge->previous_size = agp_bridge->current_size;
  1079. return aper_size;
  1080. }
  1081. }
  1082. return 0;
  1083. }
  1084. /* The intel i915 automatically initializes the agp aperture during POST.
  1085. * Use the memory already set aside for in the GTT.
  1086. */
  1087. static int intel_i915_create_gatt_table(struct agp_bridge_data *bridge)
  1088. {
  1089. int page_order;
  1090. struct aper_size_info_fixed *size;
  1091. int num_entries;
  1092. u32 temp, temp2;
  1093. int gtt_map_size = 256 * 1024;
  1094. size = agp_bridge->current_size;
  1095. page_order = size->page_order;
  1096. num_entries = size->num_entries;
  1097. agp_bridge->gatt_table_real = NULL;
  1098. pci_read_config_dword(intel_private.pcidev, I915_MMADDR, &temp);
  1099. pci_read_config_dword(intel_private.pcidev, I915_PTEADDR, &temp2);
  1100. if (IS_G33)
  1101. gtt_map_size = 1024 * 1024; /* 1M on G33 */
  1102. intel_private.gtt = ioremap(temp2, gtt_map_size);
  1103. if (!intel_private.gtt)
  1104. return -ENOMEM;
  1105. temp &= 0xfff80000;
  1106. intel_private.registers = ioremap(temp, 128 * 4096);
  1107. if (!intel_private.registers) {
  1108. iounmap(intel_private.gtt);
  1109. return -ENOMEM;
  1110. }
  1111. temp = readl(intel_private.registers+I810_PGETBL_CTL) & 0xfffff000;
  1112. global_cache_flush(); /* FIXME: ? */
  1113. /* we have to call this as early as possible after the MMIO base address is known */
  1114. intel_i830_init_gtt_entries();
  1115. agp_bridge->gatt_table = NULL;
  1116. agp_bridge->gatt_bus_addr = temp;
  1117. return 0;
  1118. }
  1119. /*
  1120. * The i965 supports 36-bit physical addresses, but to keep
  1121. * the format of the GTT the same, the bits that don't fit
  1122. * in a 32-bit word are shifted down to bits 4..7.
  1123. *
  1124. * Gcc is smart enough to notice that "(addr >> 28) & 0xf0"
  1125. * is always zero on 32-bit architectures, so no need to make
  1126. * this conditional.
  1127. */
  1128. static unsigned long intel_i965_mask_memory(struct agp_bridge_data *bridge,
  1129. dma_addr_t addr, int type)
  1130. {
  1131. /* Shift high bits down */
  1132. addr |= (addr >> 28) & 0xf0;
  1133. /* Type checking must be done elsewhere */
  1134. return addr | bridge->driver->masks[type].mask;
  1135. }
  1136. static void intel_i965_get_gtt_range(int *gtt_offset, int *gtt_size)
  1137. {
  1138. switch (agp_bridge->dev->device) {
  1139. case PCI_DEVICE_ID_INTEL_GM45_HB:
  1140. case PCI_DEVICE_ID_INTEL_IGD_E_HB:
  1141. case PCI_DEVICE_ID_INTEL_Q45_HB:
  1142. case PCI_DEVICE_ID_INTEL_G45_HB:
  1143. case PCI_DEVICE_ID_INTEL_G41_HB:
  1144. case PCI_DEVICE_ID_INTEL_B43_HB:
  1145. case PCI_DEVICE_ID_INTEL_IGDNG_D_HB:
  1146. case PCI_DEVICE_ID_INTEL_IGDNG_M_HB:
  1147. case PCI_DEVICE_ID_INTEL_IGDNG_MA_HB:
  1148. case PCI_DEVICE_ID_INTEL_IGDNG_MC2_HB:
  1149. *gtt_offset = *gtt_size = MB(2);
  1150. break;
  1151. default:
  1152. *gtt_offset = *gtt_size = KB(512);
  1153. }
  1154. }
  1155. /* The intel i965 automatically initializes the agp aperture during POST.
  1156. * Use the memory already set aside for in the GTT.
  1157. */
  1158. static int intel_i965_create_gatt_table(struct agp_bridge_data *bridge)
  1159. {
  1160. int page_order;
  1161. struct aper_size_info_fixed *size;
  1162. int num_entries;
  1163. u32 temp;
  1164. int gtt_offset, gtt_size;
  1165. size = agp_bridge->current_size;
  1166. page_order = size->page_order;
  1167. num_entries = size->num_entries;
  1168. agp_bridge->gatt_table_real = NULL;
  1169. pci_read_config_dword(intel_private.pcidev, I915_MMADDR, &temp);
  1170. temp &= 0xfff00000;
  1171. intel_i965_get_gtt_range(&gtt_offset, &gtt_size);
  1172. intel_private.gtt = ioremap((temp + gtt_offset) , gtt_size);
  1173. if (!intel_private.gtt)
  1174. return -ENOMEM;
  1175. intel_private.registers = ioremap(temp, 128 * 4096);
  1176. if (!intel_private.registers) {
  1177. iounmap(intel_private.gtt);
  1178. return -ENOMEM;
  1179. }
  1180. temp = readl(intel_private.registers+I810_PGETBL_CTL) & 0xfffff000;
  1181. global_cache_flush(); /* FIXME: ? */
  1182. /* we have to call this as early as possible after the MMIO base address is known */
  1183. intel_i830_init_gtt_entries();
  1184. agp_bridge->gatt_table = NULL;
  1185. agp_bridge->gatt_bus_addr = temp;
  1186. return 0;
  1187. }
  1188. static int intel_fetch_size(void)
  1189. {
  1190. int i;
  1191. u16 temp;
  1192. struct aper_size_info_16 *values;
  1193. pci_read_config_word(agp_bridge->dev, INTEL_APSIZE, &temp);
  1194. values = A_SIZE_16(agp_bridge->driver->aperture_sizes);
  1195. for (i = 0; i < agp_bridge->driver->num_aperture_sizes; i++) {
  1196. if (temp == values[i].size_value) {
  1197. agp_bridge->previous_size = agp_bridge->current_size = (void *) (values + i);
  1198. agp_bridge->aperture_size_idx = i;
  1199. return values[i].size;
  1200. }
  1201. }
  1202. return 0;
  1203. }
  1204. static int __intel_8xx_fetch_size(u8 temp)
  1205. {
  1206. int i;
  1207. struct aper_size_info_8 *values;
  1208. values = A_SIZE_8(agp_bridge->driver->aperture_sizes);
  1209. for (i = 0; i < agp_bridge->driver->num_aperture_sizes; i++) {
  1210. if (temp == values[i].size_value) {
  1211. agp_bridge->previous_size =
  1212. agp_bridge->current_size = (void *) (values + i);
  1213. agp_bridge->aperture_size_idx = i;
  1214. return values[i].size;
  1215. }
  1216. }
  1217. return 0;
  1218. }
  1219. static int intel_8xx_fetch_size(void)
  1220. {
  1221. u8 temp;
  1222. pci_read_config_byte(agp_bridge->dev, INTEL_APSIZE, &temp);
  1223. return __intel_8xx_fetch_size(temp);
  1224. }
  1225. static int intel_815_fetch_size(void)
  1226. {
  1227. u8 temp;
  1228. /* Intel 815 chipsets have a _weird_ APSIZE register with only
  1229. * one non-reserved bit, so mask the others out ... */
  1230. pci_read_config_byte(agp_bridge->dev, INTEL_APSIZE, &temp);
  1231. temp &= (1 << 3);
  1232. return __intel_8xx_fetch_size(temp);
  1233. }
  1234. static void intel_tlbflush(struct agp_memory *mem)
  1235. {
  1236. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x2200);
  1237. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x2280);
  1238. }
  1239. static void intel_8xx_tlbflush(struct agp_memory *mem)
  1240. {
  1241. u32 temp;
  1242. pci_read_config_dword(agp_bridge->dev, INTEL_AGPCTRL, &temp);
  1243. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, temp & ~(1 << 7));
  1244. pci_read_config_dword(agp_bridge->dev, INTEL_AGPCTRL, &temp);
  1245. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, temp | (1 << 7));
  1246. }
  1247. static void intel_cleanup(void)
  1248. {
  1249. u16 temp;
  1250. struct aper_size_info_16 *previous_size;
  1251. previous_size = A_SIZE_16(agp_bridge->previous_size);
  1252. pci_read_config_word(agp_bridge->dev, INTEL_NBXCFG, &temp);
  1253. pci_write_config_word(agp_bridge->dev, INTEL_NBXCFG, temp & ~(1 << 9));
  1254. pci_write_config_word(agp_bridge->dev, INTEL_APSIZE, previous_size->size_value);
  1255. }
  1256. static void intel_8xx_cleanup(void)
  1257. {
  1258. u16 temp;
  1259. struct aper_size_info_8 *previous_size;
  1260. previous_size = A_SIZE_8(agp_bridge->previous_size);
  1261. pci_read_config_word(agp_bridge->dev, INTEL_NBXCFG, &temp);
  1262. pci_write_config_word(agp_bridge->dev, INTEL_NBXCFG, temp & ~(1 << 9));
  1263. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, previous_size->size_value);
  1264. }
  1265. static int intel_configure(void)
  1266. {
  1267. u32 temp;
  1268. u16 temp2;
  1269. struct aper_size_info_16 *current_size;
  1270. current_size = A_SIZE_16(agp_bridge->current_size);
  1271. /* aperture size */
  1272. pci_write_config_word(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1273. /* address to map to */
  1274. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1275. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1276. /* attbase - aperture base */
  1277. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1278. /* agpctrl */
  1279. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x2280);
  1280. /* paccfg/nbxcfg */
  1281. pci_read_config_word(agp_bridge->dev, INTEL_NBXCFG, &temp2);
  1282. pci_write_config_word(agp_bridge->dev, INTEL_NBXCFG,
  1283. (temp2 & ~(1 << 10)) | (1 << 9));
  1284. /* clear any possible error conditions */
  1285. pci_write_config_byte(agp_bridge->dev, INTEL_ERRSTS + 1, 7);
  1286. return 0;
  1287. }
  1288. static int intel_815_configure(void)
  1289. {
  1290. u32 temp, addr;
  1291. u8 temp2;
  1292. struct aper_size_info_8 *current_size;
  1293. /* attbase - aperture base */
  1294. /* the Intel 815 chipset spec. says that bits 29-31 in the
  1295. * ATTBASE register are reserved -> try not to write them */
  1296. if (agp_bridge->gatt_bus_addr & INTEL_815_ATTBASE_MASK) {
  1297. dev_emerg(&agp_bridge->dev->dev, "gatt bus addr too high");
  1298. return -EINVAL;
  1299. }
  1300. current_size = A_SIZE_8(agp_bridge->current_size);
  1301. /* aperture size */
  1302. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE,
  1303. current_size->size_value);
  1304. /* address to map to */
  1305. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1306. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1307. pci_read_config_dword(agp_bridge->dev, INTEL_ATTBASE, &addr);
  1308. addr &= INTEL_815_ATTBASE_MASK;
  1309. addr |= agp_bridge->gatt_bus_addr;
  1310. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, addr);
  1311. /* agpctrl */
  1312. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1313. /* apcont */
  1314. pci_read_config_byte(agp_bridge->dev, INTEL_815_APCONT, &temp2);
  1315. pci_write_config_byte(agp_bridge->dev, INTEL_815_APCONT, temp2 | (1 << 1));
  1316. /* clear any possible error conditions */
  1317. /* Oddness : this chipset seems to have no ERRSTS register ! */
  1318. return 0;
  1319. }
  1320. static void intel_820_tlbflush(struct agp_memory *mem)
  1321. {
  1322. return;
  1323. }
  1324. static void intel_820_cleanup(void)
  1325. {
  1326. u8 temp;
  1327. struct aper_size_info_8 *previous_size;
  1328. previous_size = A_SIZE_8(agp_bridge->previous_size);
  1329. pci_read_config_byte(agp_bridge->dev, INTEL_I820_RDCR, &temp);
  1330. pci_write_config_byte(agp_bridge->dev, INTEL_I820_RDCR,
  1331. temp & ~(1 << 1));
  1332. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE,
  1333. previous_size->size_value);
  1334. }
  1335. static int intel_820_configure(void)
  1336. {
  1337. u32 temp;
  1338. u8 temp2;
  1339. struct aper_size_info_8 *current_size;
  1340. current_size = A_SIZE_8(agp_bridge->current_size);
  1341. /* aperture size */
  1342. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1343. /* address to map to */
  1344. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1345. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1346. /* attbase - aperture base */
  1347. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1348. /* agpctrl */
  1349. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1350. /* global enable aperture access */
  1351. /* This flag is not accessed through MCHCFG register as in */
  1352. /* i850 chipset. */
  1353. pci_read_config_byte(agp_bridge->dev, INTEL_I820_RDCR, &temp2);
  1354. pci_write_config_byte(agp_bridge->dev, INTEL_I820_RDCR, temp2 | (1 << 1));
  1355. /* clear any possible AGP-related error conditions */
  1356. pci_write_config_word(agp_bridge->dev, INTEL_I820_ERRSTS, 0x001c);
  1357. return 0;
  1358. }
  1359. static int intel_840_configure(void)
  1360. {
  1361. u32 temp;
  1362. u16 temp2;
  1363. struct aper_size_info_8 *current_size;
  1364. current_size = A_SIZE_8(agp_bridge->current_size);
  1365. /* aperture size */
  1366. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1367. /* address to map to */
  1368. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1369. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1370. /* attbase - aperture base */
  1371. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1372. /* agpctrl */
  1373. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1374. /* mcgcfg */
  1375. pci_read_config_word(agp_bridge->dev, INTEL_I840_MCHCFG, &temp2);
  1376. pci_write_config_word(agp_bridge->dev, INTEL_I840_MCHCFG, temp2 | (1 << 9));
  1377. /* clear any possible error conditions */
  1378. pci_write_config_word(agp_bridge->dev, INTEL_I840_ERRSTS, 0xc000);
  1379. return 0;
  1380. }
  1381. static int intel_845_configure(void)
  1382. {
  1383. u32 temp;
  1384. u8 temp2;
  1385. struct aper_size_info_8 *current_size;
  1386. current_size = A_SIZE_8(agp_bridge->current_size);
  1387. /* aperture size */
  1388. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1389. if (agp_bridge->apbase_config != 0) {
  1390. pci_write_config_dword(agp_bridge->dev, AGP_APBASE,
  1391. agp_bridge->apbase_config);
  1392. } else {
  1393. /* address to map to */
  1394. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1395. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1396. agp_bridge->apbase_config = temp;
  1397. }
  1398. /* attbase - aperture base */
  1399. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1400. /* agpctrl */
  1401. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1402. /* agpm */
  1403. pci_read_config_byte(agp_bridge->dev, INTEL_I845_AGPM, &temp2);
  1404. pci_write_config_byte(agp_bridge->dev, INTEL_I845_AGPM, temp2 | (1 << 1));
  1405. /* clear any possible error conditions */
  1406. pci_write_config_word(agp_bridge->dev, INTEL_I845_ERRSTS, 0x001c);
  1407. intel_i830_setup_flush();
  1408. return 0;
  1409. }
  1410. static int intel_850_configure(void)
  1411. {
  1412. u32 temp;
  1413. u16 temp2;
  1414. struct aper_size_info_8 *current_size;
  1415. current_size = A_SIZE_8(agp_bridge->current_size);
  1416. /* aperture size */
  1417. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1418. /* address to map to */
  1419. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1420. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1421. /* attbase - aperture base */
  1422. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1423. /* agpctrl */
  1424. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1425. /* mcgcfg */
  1426. pci_read_config_word(agp_bridge->dev, INTEL_I850_MCHCFG, &temp2);
  1427. pci_write_config_word(agp_bridge->dev, INTEL_I850_MCHCFG, temp2 | (1 << 9));
  1428. /* clear any possible AGP-related error conditions */
  1429. pci_write_config_word(agp_bridge->dev, INTEL_I850_ERRSTS, 0x001c);
  1430. return 0;
  1431. }
  1432. static int intel_860_configure(void)
  1433. {
  1434. u32 temp;
  1435. u16 temp2;
  1436. struct aper_size_info_8 *current_size;
  1437. current_size = A_SIZE_8(agp_bridge->current_size);
  1438. /* aperture size */
  1439. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1440. /* address to map to */
  1441. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1442. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1443. /* attbase - aperture base */
  1444. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1445. /* agpctrl */
  1446. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1447. /* mcgcfg */
  1448. pci_read_config_word(agp_bridge->dev, INTEL_I860_MCHCFG, &temp2);
  1449. pci_write_config_word(agp_bridge->dev, INTEL_I860_MCHCFG, temp2 | (1 << 9));
  1450. /* clear any possible AGP-related error conditions */
  1451. pci_write_config_word(agp_bridge->dev, INTEL_I860_ERRSTS, 0xf700);
  1452. return 0;
  1453. }
  1454. static int intel_830mp_configure(void)
  1455. {
  1456. u32 temp;
  1457. u16 temp2;
  1458. struct aper_size_info_8 *current_size;
  1459. current_size = A_SIZE_8(agp_bridge->current_size);
  1460. /* aperture size */
  1461. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1462. /* address to map to */
  1463. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1464. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1465. /* attbase - aperture base */
  1466. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1467. /* agpctrl */
  1468. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1469. /* gmch */
  1470. pci_read_config_word(agp_bridge->dev, INTEL_NBXCFG, &temp2);
  1471. pci_write_config_word(agp_bridge->dev, INTEL_NBXCFG, temp2 | (1 << 9));
  1472. /* clear any possible AGP-related error conditions */
  1473. pci_write_config_word(agp_bridge->dev, INTEL_I830_ERRSTS, 0x1c);
  1474. return 0;
  1475. }
  1476. static int intel_7505_configure(void)
  1477. {
  1478. u32 temp;
  1479. u16 temp2;
  1480. struct aper_size_info_8 *current_size;
  1481. current_size = A_SIZE_8(agp_bridge->current_size);
  1482. /* aperture size */
  1483. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1484. /* address to map to */
  1485. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1486. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1487. /* attbase - aperture base */
  1488. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1489. /* agpctrl */
  1490. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1491. /* mchcfg */
  1492. pci_read_config_word(agp_bridge->dev, INTEL_I7505_MCHCFG, &temp2);
  1493. pci_write_config_word(agp_bridge->dev, INTEL_I7505_MCHCFG, temp2 | (1 << 9));
  1494. return 0;
  1495. }
  1496. /* Setup function */
  1497. static const struct gatt_mask intel_generic_masks[] =
  1498. {
  1499. {.mask = 0x00000017, .type = 0}
  1500. };
  1501. static const struct aper_size_info_8 intel_815_sizes[2] =
  1502. {
  1503. {64, 16384, 4, 0},
  1504. {32, 8192, 3, 8},
  1505. };
  1506. static const struct aper_size_info_8 intel_8xx_sizes[7] =
  1507. {
  1508. {256, 65536, 6, 0},
  1509. {128, 32768, 5, 32},
  1510. {64, 16384, 4, 48},
  1511. {32, 8192, 3, 56},
  1512. {16, 4096, 2, 60},
  1513. {8, 2048, 1, 62},
  1514. {4, 1024, 0, 63}
  1515. };
  1516. static const struct aper_size_info_16 intel_generic_sizes[7] =
  1517. {
  1518. {256, 65536, 6, 0},
  1519. {128, 32768, 5, 32},
  1520. {64, 16384, 4, 48},
  1521. {32, 8192, 3, 56},
  1522. {16, 4096, 2, 60},
  1523. {8, 2048, 1, 62},
  1524. {4, 1024, 0, 63}
  1525. };
  1526. static const struct aper_size_info_8 intel_830mp_sizes[4] =
  1527. {
  1528. {256, 65536, 6, 0},
  1529. {128, 32768, 5, 32},
  1530. {64, 16384, 4, 48},
  1531. {32, 8192, 3, 56}
  1532. };
  1533. static const struct agp_bridge_driver intel_generic_driver = {
  1534. .owner = THIS_MODULE,
  1535. .aperture_sizes = intel_generic_sizes,
  1536. .size_type = U16_APER_SIZE,
  1537. .num_aperture_sizes = 7,
  1538. .configure = intel_configure,
  1539. .fetch_size = intel_fetch_size,
  1540. .cleanup = intel_cleanup,
  1541. .tlb_flush = intel_tlbflush,
  1542. .mask_memory = agp_generic_mask_memory,
  1543. .masks = intel_generic_masks,
  1544. .agp_enable = agp_generic_enable,
  1545. .cache_flush = global_cache_flush,
  1546. .create_gatt_table = agp_generic_create_gatt_table,
  1547. .free_gatt_table = agp_generic_free_gatt_table,
  1548. .insert_memory = agp_generic_insert_memory,
  1549. .remove_memory = agp_generic_remove_memory,
  1550. .alloc_by_type = agp_generic_alloc_by_type,
  1551. .free_by_type = agp_generic_free_by_type,
  1552. .agp_alloc_page = agp_generic_alloc_page,
  1553. .agp_alloc_pages = agp_generic_alloc_pages,
  1554. .agp_destroy_page = agp_generic_destroy_page,
  1555. .agp_destroy_pages = agp_generic_destroy_pages,
  1556. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1557. };
  1558. static const struct agp_bridge_driver intel_810_driver = {
  1559. .owner = THIS_MODULE,
  1560. .aperture_sizes = intel_i810_sizes,
  1561. .size_type = FIXED_APER_SIZE,
  1562. .num_aperture_sizes = 2,
  1563. .needs_scratch_page = true,
  1564. .configure = intel_i810_configure,
  1565. .fetch_size = intel_i810_fetch_size,
  1566. .cleanup = intel_i810_cleanup,
  1567. .tlb_flush = intel_i810_tlbflush,
  1568. .mask_memory = intel_i810_mask_memory,
  1569. .masks = intel_i810_masks,
  1570. .agp_enable = intel_i810_agp_enable,
  1571. .cache_flush = global_cache_flush,
  1572. .create_gatt_table = agp_generic_create_gatt_table,
  1573. .free_gatt_table = agp_generic_free_gatt_table,
  1574. .insert_memory = intel_i810_insert_entries,
  1575. .remove_memory = intel_i810_remove_entries,
  1576. .alloc_by_type = intel_i810_alloc_by_type,
  1577. .free_by_type = intel_i810_free_by_type,
  1578. .agp_alloc_page = agp_generic_alloc_page,
  1579. .agp_alloc_pages = agp_generic_alloc_pages,
  1580. .agp_destroy_page = agp_generic_destroy_page,
  1581. .agp_destroy_pages = agp_generic_destroy_pages,
  1582. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1583. };
  1584. static const struct agp_bridge_driver intel_815_driver = {
  1585. .owner = THIS_MODULE,
  1586. .aperture_sizes = intel_815_sizes,
  1587. .size_type = U8_APER_SIZE,
  1588. .num_aperture_sizes = 2,
  1589. .configure = intel_815_configure,
  1590. .fetch_size = intel_815_fetch_size,
  1591. .cleanup = intel_8xx_cleanup,
  1592. .tlb_flush = intel_8xx_tlbflush,
  1593. .mask_memory = agp_generic_mask_memory,
  1594. .masks = intel_generic_masks,
  1595. .agp_enable = agp_generic_enable,
  1596. .cache_flush = global_cache_flush,
  1597. .create_gatt_table = agp_generic_create_gatt_table,
  1598. .free_gatt_table = agp_generic_free_gatt_table,
  1599. .insert_memory = agp_generic_insert_memory,
  1600. .remove_memory = agp_generic_remove_memory,
  1601. .alloc_by_type = agp_generic_alloc_by_type,
  1602. .free_by_type = agp_generic_free_by_type,
  1603. .agp_alloc_page = agp_generic_alloc_page,
  1604. .agp_alloc_pages = agp_generic_alloc_pages,
  1605. .agp_destroy_page = agp_generic_destroy_page,
  1606. .agp_destroy_pages = agp_generic_destroy_pages,
  1607. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1608. };
  1609. static const struct agp_bridge_driver intel_830_driver = {
  1610. .owner = THIS_MODULE,
  1611. .aperture_sizes = intel_i830_sizes,
  1612. .size_type = FIXED_APER_SIZE,
  1613. .num_aperture_sizes = 4,
  1614. .needs_scratch_page = true,
  1615. .configure = intel_i830_configure,
  1616. .fetch_size = intel_i830_fetch_size,
  1617. .cleanup = intel_i830_cleanup,
  1618. .tlb_flush = intel_i810_tlbflush,
  1619. .mask_memory = intel_i810_mask_memory,
  1620. .masks = intel_i810_masks,
  1621. .agp_enable = intel_i810_agp_enable,
  1622. .cache_flush = global_cache_flush,
  1623. .create_gatt_table = intel_i830_create_gatt_table,
  1624. .free_gatt_table = intel_i830_free_gatt_table,
  1625. .insert_memory = intel_i830_insert_entries,
  1626. .remove_memory = intel_i830_remove_entries,
  1627. .alloc_by_type = intel_i830_alloc_by_type,
  1628. .free_by_type = intel_i810_free_by_type,
  1629. .agp_alloc_page = agp_generic_alloc_page,
  1630. .agp_alloc_pages = agp_generic_alloc_pages,
  1631. .agp_destroy_page = agp_generic_destroy_page,
  1632. .agp_destroy_pages = agp_generic_destroy_pages,
  1633. .agp_type_to_mask_type = intel_i830_type_to_mask_type,
  1634. .chipset_flush = intel_i830_chipset_flush,
  1635. };
  1636. static const struct agp_bridge_driver intel_820_driver = {
  1637. .owner = THIS_MODULE,
  1638. .aperture_sizes = intel_8xx_sizes,
  1639. .size_type = U8_APER_SIZE,
  1640. .num_aperture_sizes = 7,
  1641. .configure = intel_820_configure,
  1642. .fetch_size = intel_8xx_fetch_size,
  1643. .cleanup = intel_820_cleanup,
  1644. .tlb_flush = intel_820_tlbflush,
  1645. .mask_memory = agp_generic_mask_memory,
  1646. .masks = intel_generic_masks,
  1647. .agp_enable = agp_generic_enable,
  1648. .cache_flush = global_cache_flush,
  1649. .create_gatt_table = agp_generic_create_gatt_table,
  1650. .free_gatt_table = agp_generic_free_gatt_table,
  1651. .insert_memory = agp_generic_insert_memory,
  1652. .remove_memory = agp_generic_remove_memory,
  1653. .alloc_by_type = agp_generic_alloc_by_type,
  1654. .free_by_type = agp_generic_free_by_type,
  1655. .agp_alloc_page = agp_generic_alloc_page,
  1656. .agp_alloc_pages = agp_generic_alloc_pages,
  1657. .agp_destroy_page = agp_generic_destroy_page,
  1658. .agp_destroy_pages = agp_generic_destroy_pages,
  1659. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1660. };
  1661. static const struct agp_bridge_driver intel_830mp_driver = {
  1662. .owner = THIS_MODULE,
  1663. .aperture_sizes = intel_830mp_sizes,
  1664. .size_type = U8_APER_SIZE,
  1665. .num_aperture_sizes = 4,
  1666. .configure = intel_830mp_configure,
  1667. .fetch_size = intel_8xx_fetch_size,
  1668. .cleanup = intel_8xx_cleanup,
  1669. .tlb_flush = intel_8xx_tlbflush,
  1670. .mask_memory = agp_generic_mask_memory,
  1671. .masks = intel_generic_masks,
  1672. .agp_enable = agp_generic_enable,
  1673. .cache_flush = global_cache_flush,
  1674. .create_gatt_table = agp_generic_create_gatt_table,
  1675. .free_gatt_table = agp_generic_free_gatt_table,
  1676. .insert_memory = agp_generic_insert_memory,
  1677. .remove_memory = agp_generic_remove_memory,
  1678. .alloc_by_type = agp_generic_alloc_by_type,
  1679. .free_by_type = agp_generic_free_by_type,
  1680. .agp_alloc_page = agp_generic_alloc_page,
  1681. .agp_alloc_pages = agp_generic_alloc_pages,
  1682. .agp_destroy_page = agp_generic_destroy_page,
  1683. .agp_destroy_pages = agp_generic_destroy_pages,
  1684. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1685. };
  1686. static const struct agp_bridge_driver intel_840_driver = {
  1687. .owner = THIS_MODULE,
  1688. .aperture_sizes = intel_8xx_sizes,
  1689. .size_type = U8_APER_SIZE,
  1690. .num_aperture_sizes = 7,
  1691. .configure = intel_840_configure,
  1692. .fetch_size = intel_8xx_fetch_size,
  1693. .cleanup = intel_8xx_cleanup,
  1694. .tlb_flush = intel_8xx_tlbflush,
  1695. .mask_memory = agp_generic_mask_memory,
  1696. .masks = intel_generic_masks,
  1697. .agp_enable = agp_generic_enable,
  1698. .cache_flush = global_cache_flush,
  1699. .create_gatt_table = agp_generic_create_gatt_table,
  1700. .free_gatt_table = agp_generic_free_gatt_table,
  1701. .insert_memory = agp_generic_insert_memory,
  1702. .remove_memory = agp_generic_remove_memory,
  1703. .alloc_by_type = agp_generic_alloc_by_type,
  1704. .free_by_type = agp_generic_free_by_type,
  1705. .agp_alloc_page = agp_generic_alloc_page,
  1706. .agp_alloc_pages = agp_generic_alloc_pages,
  1707. .agp_destroy_page = agp_generic_destroy_page,
  1708. .agp_destroy_pages = agp_generic_destroy_pages,
  1709. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1710. };
  1711. static const struct agp_bridge_driver intel_845_driver = {
  1712. .owner = THIS_MODULE,
  1713. .aperture_sizes = intel_8xx_sizes,
  1714. .size_type = U8_APER_SIZE,
  1715. .num_aperture_sizes = 7,
  1716. .configure = intel_845_configure,
  1717. .fetch_size = intel_8xx_fetch_size,
  1718. .cleanup = intel_8xx_cleanup,
  1719. .tlb_flush = intel_8xx_tlbflush,
  1720. .mask_memory = agp_generic_mask_memory,
  1721. .masks = intel_generic_masks,
  1722. .agp_enable = agp_generic_enable,
  1723. .cache_flush = global_cache_flush,
  1724. .create_gatt_table = agp_generic_create_gatt_table,
  1725. .free_gatt_table = agp_generic_free_gatt_table,
  1726. .insert_memory = agp_generic_insert_memory,
  1727. .remove_memory = agp_generic_remove_memory,
  1728. .alloc_by_type = agp_generic_alloc_by_type,
  1729. .free_by_type = agp_generic_free_by_type,
  1730. .agp_alloc_page = agp_generic_alloc_page,
  1731. .agp_alloc_pages = agp_generic_alloc_pages,
  1732. .agp_destroy_page = agp_generic_destroy_page,
  1733. .agp_destroy_pages = agp_generic_destroy_pages,
  1734. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1735. .chipset_flush = intel_i830_chipset_flush,
  1736. };
  1737. static const struct agp_bridge_driver intel_850_driver = {
  1738. .owner = THIS_MODULE,
  1739. .aperture_sizes = intel_8xx_sizes,
  1740. .size_type = U8_APER_SIZE,
  1741. .num_aperture_sizes = 7,
  1742. .configure = intel_850_configure,
  1743. .fetch_size = intel_8xx_fetch_size,
  1744. .cleanup = intel_8xx_cleanup,
  1745. .tlb_flush = intel_8xx_tlbflush,
  1746. .mask_memory = agp_generic_mask_memory,
  1747. .masks = intel_generic_masks,
  1748. .agp_enable = agp_generic_enable,
  1749. .cache_flush = global_cache_flush,
  1750. .create_gatt_table = agp_generic_create_gatt_table,
  1751. .free_gatt_table = agp_generic_free_gatt_table,
  1752. .insert_memory = agp_generic_insert_memory,
  1753. .remove_memory = agp_generic_remove_memory,
  1754. .alloc_by_type = agp_generic_alloc_by_type,
  1755. .free_by_type = agp_generic_free_by_type,
  1756. .agp_alloc_page = agp_generic_alloc_page,
  1757. .agp_alloc_pages = agp_generic_alloc_pages,
  1758. .agp_destroy_page = agp_generic_destroy_page,
  1759. .agp_destroy_pages = agp_generic_destroy_pages,
  1760. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1761. };
  1762. static const struct agp_bridge_driver intel_860_driver = {
  1763. .owner = THIS_MODULE,
  1764. .aperture_sizes = intel_8xx_sizes,
  1765. .size_type = U8_APER_SIZE,
  1766. .num_aperture_sizes = 7,
  1767. .configure = intel_860_configure,
  1768. .fetch_size = intel_8xx_fetch_size,
  1769. .cleanup = intel_8xx_cleanup,
  1770. .tlb_flush = intel_8xx_tlbflush,
  1771. .mask_memory = agp_generic_mask_memory,
  1772. .masks = intel_generic_masks,
  1773. .agp_enable = agp_generic_enable,
  1774. .cache_flush = global_cache_flush,
  1775. .create_gatt_table = agp_generic_create_gatt_table,
  1776. .free_gatt_table = agp_generic_free_gatt_table,
  1777. .insert_memory = agp_generic_insert_memory,
  1778. .remove_memory = agp_generic_remove_memory,
  1779. .alloc_by_type = agp_generic_alloc_by_type,
  1780. .free_by_type = agp_generic_free_by_type,
  1781. .agp_alloc_page = agp_generic_alloc_page,
  1782. .agp_alloc_pages = agp_generic_alloc_pages,
  1783. .agp_destroy_page = agp_generic_destroy_page,
  1784. .agp_destroy_pages = agp_generic_destroy_pages,
  1785. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1786. };
  1787. static const struct agp_bridge_driver intel_915_driver = {
  1788. .owner = THIS_MODULE,
  1789. .aperture_sizes = intel_i830_sizes,
  1790. .size_type = FIXED_APER_SIZE,
  1791. .num_aperture_sizes = 4,
  1792. .needs_scratch_page = true,
  1793. .configure = intel_i915_configure,
  1794. .fetch_size = intel_i9xx_fetch_size,
  1795. .cleanup = intel_i915_cleanup,
  1796. .tlb_flush = intel_i810_tlbflush,
  1797. .mask_memory = intel_i810_mask_memory,
  1798. .masks = intel_i810_masks,
  1799. .agp_enable = intel_i810_agp_enable,
  1800. .cache_flush = global_cache_flush,
  1801. .create_gatt_table = intel_i915_create_gatt_table,
  1802. .free_gatt_table = intel_i830_free_gatt_table,
  1803. .insert_memory = intel_i915_insert_entries,
  1804. .remove_memory = intel_i915_remove_entries,
  1805. .alloc_by_type = intel_i830_alloc_by_type,
  1806. .free_by_type = intel_i810_free_by_type,
  1807. .agp_alloc_page = agp_generic_alloc_page,
  1808. .agp_alloc_pages = agp_generic_alloc_pages,
  1809. .agp_destroy_page = agp_generic_destroy_page,
  1810. .agp_destroy_pages = agp_generic_destroy_pages,
  1811. .agp_type_to_mask_type = intel_i830_type_to_mask_type,
  1812. .chipset_flush = intel_i915_chipset_flush,
  1813. #ifdef USE_PCI_DMA_API
  1814. .agp_map_page = intel_agp_map_page,
  1815. .agp_unmap_page = intel_agp_unmap_page,
  1816. .agp_map_memory = intel_agp_map_memory,
  1817. .agp_unmap_memory = intel_agp_unmap_memory,
  1818. #endif
  1819. };
  1820. static const struct agp_bridge_driver intel_i965_driver = {
  1821. .owner = THIS_MODULE,
  1822. .aperture_sizes = intel_i830_sizes,
  1823. .size_type = FIXED_APER_SIZE,
  1824. .num_aperture_sizes = 4,
  1825. .needs_scratch_page = true,
  1826. .configure = intel_i915_configure,
  1827. .fetch_size = intel_i9xx_fetch_size,
  1828. .cleanup = intel_i915_cleanup,
  1829. .tlb_flush = intel_i810_tlbflush,
  1830. .mask_memory = intel_i965_mask_memory,
  1831. .masks = intel_i810_masks,
  1832. .agp_enable = intel_i810_agp_enable,
  1833. .cache_flush = global_cache_flush,
  1834. .create_gatt_table = intel_i965_create_gatt_table,
  1835. .free_gatt_table = intel_i830_free_gatt_table,
  1836. .insert_memory = intel_i915_insert_entries,
  1837. .remove_memory = intel_i915_remove_entries,
  1838. .alloc_by_type = intel_i830_alloc_by_type,
  1839. .free_by_type = intel_i810_free_by_type,
  1840. .agp_alloc_page = agp_generic_alloc_page,
  1841. .agp_alloc_pages = agp_generic_alloc_pages,
  1842. .agp_destroy_page = agp_generic_destroy_page,
  1843. .agp_destroy_pages = agp_generic_destroy_pages,
  1844. .agp_type_to_mask_type = intel_i830_type_to_mask_type,
  1845. .chipset_flush = intel_i915_chipset_flush,
  1846. #ifdef USE_PCI_DMA_API
  1847. .agp_map_page = intel_agp_map_page,
  1848. .agp_unmap_page = intel_agp_unmap_page,
  1849. .agp_map_memory = intel_agp_map_memory,
  1850. .agp_unmap_memory = intel_agp_unmap_memory,
  1851. #endif
  1852. };
  1853. static const struct agp_bridge_driver intel_7505_driver = {
  1854. .owner = THIS_MODULE,
  1855. .aperture_sizes = intel_8xx_sizes,
  1856. .size_type = U8_APER_SIZE,
  1857. .num_aperture_sizes = 7,
  1858. .configure = intel_7505_configure,
  1859. .fetch_size = intel_8xx_fetch_size,
  1860. .cleanup = intel_8xx_cleanup,
  1861. .tlb_flush = intel_8xx_tlbflush,
  1862. .mask_memory = agp_generic_mask_memory,
  1863. .masks = intel_generic_masks,
  1864. .agp_enable = agp_generic_enable,
  1865. .cache_flush = global_cache_flush,
  1866. .create_gatt_table = agp_generic_create_gatt_table,
  1867. .free_gatt_table = agp_generic_free_gatt_table,
  1868. .insert_memory = agp_generic_insert_memory,
  1869. .remove_memory = agp_generic_remove_memory,
  1870. .alloc_by_type = agp_generic_alloc_by_type,
  1871. .free_by_type = agp_generic_free_by_type,
  1872. .agp_alloc_page = agp_generic_alloc_page,
  1873. .agp_alloc_pages = agp_generic_alloc_pages,
  1874. .agp_destroy_page = agp_generic_destroy_page,
  1875. .agp_destroy_pages = agp_generic_destroy_pages,
  1876. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1877. };
  1878. static const struct agp_bridge_driver intel_g33_driver = {
  1879. .owner = THIS_MODULE,
  1880. .aperture_sizes = intel_i830_sizes,
  1881. .size_type = FIXED_APER_SIZE,
  1882. .num_aperture_sizes = 4,
  1883. .needs_scratch_page = true,
  1884. .configure = intel_i915_configure,
  1885. .fetch_size = intel_i9xx_fetch_size,
  1886. .cleanup = intel_i915_cleanup,
  1887. .tlb_flush = intel_i810_tlbflush,
  1888. .mask_memory = intel_i965_mask_memory,
  1889. .masks = intel_i810_masks,
  1890. .agp_enable = intel_i810_agp_enable,
  1891. .cache_flush = global_cache_flush,
  1892. .create_gatt_table = intel_i915_create_gatt_table,
  1893. .free_gatt_table = intel_i830_free_gatt_table,
  1894. .insert_memory = intel_i915_insert_entries,
  1895. .remove_memory = intel_i915_remove_entries,
  1896. .alloc_by_type = intel_i830_alloc_by_type,
  1897. .free_by_type = intel_i810_free_by_type,
  1898. .agp_alloc_page = agp_generic_alloc_page,
  1899. .agp_alloc_pages = agp_generic_alloc_pages,
  1900. .agp_destroy_page = agp_generic_destroy_page,
  1901. .agp_destroy_pages = agp_generic_destroy_pages,
  1902. .agp_type_to_mask_type = intel_i830_type_to_mask_type,
  1903. .chipset_flush = intel_i915_chipset_flush,
  1904. #ifdef USE_PCI_DMA_API
  1905. .agp_map_page = intel_agp_map_page,
  1906. .agp_unmap_page = intel_agp_unmap_page,
  1907. .agp_map_memory = intel_agp_map_memory,
  1908. .agp_unmap_memory = intel_agp_unmap_memory,
  1909. #endif
  1910. };
  1911. static int find_gmch(u16 device)
  1912. {
  1913. struct pci_dev *gmch_device;
  1914. gmch_device = pci_get_device(PCI_VENDOR_ID_INTEL, device, NULL);
  1915. if (gmch_device && PCI_FUNC(gmch_device->devfn) != 0) {
  1916. gmch_device = pci_get_device(PCI_VENDOR_ID_INTEL,
  1917. device, gmch_device);
  1918. }
  1919. if (!gmch_device)
  1920. return 0;
  1921. intel_private.pcidev = gmch_device;
  1922. return 1;
  1923. }
  1924. /* Table to describe Intel GMCH and AGP/PCIE GART drivers. At least one of
  1925. * driver and gmch_driver must be non-null, and find_gmch will determine
  1926. * which one should be used if a gmch_chip_id is present.
  1927. */
  1928. static const struct intel_driver_description {
  1929. unsigned int chip_id;
  1930. unsigned int gmch_chip_id;
  1931. unsigned int multi_gmch_chip; /* if we have more gfx chip type on this HB. */
  1932. char *name;
  1933. const struct agp_bridge_driver *driver;
  1934. const struct agp_bridge_driver *gmch_driver;
  1935. } intel_agp_chipsets[] = {
  1936. { PCI_DEVICE_ID_INTEL_82443LX_0, 0, 0, "440LX", &intel_generic_driver, NULL },
  1937. { PCI_DEVICE_ID_INTEL_82443BX_0, 0, 0, "440BX", &intel_generic_driver, NULL },
  1938. { PCI_DEVICE_ID_INTEL_82443GX_0, 0, 0, "440GX", &intel_generic_driver, NULL },
  1939. { PCI_DEVICE_ID_INTEL_82810_MC1, PCI_DEVICE_ID_INTEL_82810_IG1, 0, "i810",
  1940. NULL, &intel_810_driver },
  1941. { PCI_DEVICE_ID_INTEL_82810_MC3, PCI_DEVICE_ID_INTEL_82810_IG3, 0, "i810",
  1942. NULL, &intel_810_driver },
  1943. { PCI_DEVICE_ID_INTEL_82810E_MC, PCI_DEVICE_ID_INTEL_82810E_IG, 0, "i810",
  1944. NULL, &intel_810_driver },
  1945. { PCI_DEVICE_ID_INTEL_82815_MC, PCI_DEVICE_ID_INTEL_82815_CGC, 0, "i815",
  1946. &intel_815_driver, &intel_810_driver },
  1947. { PCI_DEVICE_ID_INTEL_82820_HB, 0, 0, "i820", &intel_820_driver, NULL },
  1948. { PCI_DEVICE_ID_INTEL_82820_UP_HB, 0, 0, "i820", &intel_820_driver, NULL },
  1949. { PCI_DEVICE_ID_INTEL_82830_HB, PCI_DEVICE_ID_INTEL_82830_CGC, 0, "830M",
  1950. &intel_830mp_driver, &intel_830_driver },
  1951. { PCI_DEVICE_ID_INTEL_82840_HB, 0, 0, "i840", &intel_840_driver, NULL },
  1952. { PCI_DEVICE_ID_INTEL_82845_HB, 0, 0, "845G", &intel_845_driver, NULL },
  1953. { PCI_DEVICE_ID_INTEL_82845G_HB, PCI_DEVICE_ID_INTEL_82845G_IG, 0, "830M",
  1954. &intel_845_driver, &intel_830_driver },
  1955. { PCI_DEVICE_ID_INTEL_82850_HB, 0, 0, "i850", &intel_850_driver, NULL },
  1956. { PCI_DEVICE_ID_INTEL_82854_HB, PCI_DEVICE_ID_INTEL_82854_IG, 0, "854",
  1957. &intel_845_driver, &intel_830_driver },
  1958. { PCI_DEVICE_ID_INTEL_82855PM_HB, 0, 0, "855PM", &intel_845_driver, NULL },
  1959. { PCI_DEVICE_ID_INTEL_82855GM_HB, PCI_DEVICE_ID_INTEL_82855GM_IG, 0, "855GM",
  1960. &intel_845_driver, &intel_830_driver },
  1961. { PCI_DEVICE_ID_INTEL_82860_HB, 0, 0, "i860", &intel_860_driver, NULL },
  1962. { PCI_DEVICE_ID_INTEL_82865_HB, PCI_DEVICE_ID_INTEL_82865_IG, 0, "865",
  1963. &intel_845_driver, &intel_830_driver },
  1964. { PCI_DEVICE_ID_INTEL_82875_HB, 0, 0, "i875", &intel_845_driver, NULL },
  1965. { PCI_DEVICE_ID_INTEL_E7221_HB, PCI_DEVICE_ID_INTEL_E7221_IG, 0, "E7221 (i915)",
  1966. NULL, &intel_915_driver },
  1967. { PCI_DEVICE_ID_INTEL_82915G_HB, PCI_DEVICE_ID_INTEL_82915G_IG, 0, "915G",
  1968. NULL, &intel_915_driver },
  1969. { PCI_DEVICE_ID_INTEL_82915GM_HB, PCI_DEVICE_ID_INTEL_82915GM_IG, 0, "915GM",
  1970. NULL, &intel_915_driver },
  1971. { PCI_DEVICE_ID_INTEL_82945G_HB, PCI_DEVICE_ID_INTEL_82945G_IG, 0, "945G",
  1972. NULL, &intel_915_driver },
  1973. { PCI_DEVICE_ID_INTEL_82945GM_HB, PCI_DEVICE_ID_INTEL_82945GM_IG, 0, "945GM",
  1974. NULL, &intel_915_driver },
  1975. { PCI_DEVICE_ID_INTEL_82945GME_HB, PCI_DEVICE_ID_INTEL_82945GME_IG, 0, "945GME",
  1976. NULL, &intel_915_driver },
  1977. { PCI_DEVICE_ID_INTEL_82946GZ_HB, PCI_DEVICE_ID_INTEL_82946GZ_IG, 0, "946GZ",
  1978. NULL, &intel_i965_driver },
  1979. { PCI_DEVICE_ID_INTEL_82G35_HB, PCI_DEVICE_ID_INTEL_82G35_IG, 0, "G35",
  1980. NULL, &intel_i965_driver },
  1981. { PCI_DEVICE_ID_INTEL_82965Q_HB, PCI_DEVICE_ID_INTEL_82965Q_IG, 0, "965Q",
  1982. NULL, &intel_i965_driver },
  1983. { PCI_DEVICE_ID_INTEL_82965G_HB, PCI_DEVICE_ID_INTEL_82965G_IG, 0, "965G",
  1984. NULL, &intel_i965_driver },
  1985. { PCI_DEVICE_ID_INTEL_82965GM_HB, PCI_DEVICE_ID_INTEL_82965GM_IG, 0, "965GM",
  1986. NULL, &intel_i965_driver },
  1987. { PCI_DEVICE_ID_INTEL_82965GME_HB, PCI_DEVICE_ID_INTEL_82965GME_IG, 0, "965GME/GLE",
  1988. NULL, &intel_i965_driver },
  1989. { PCI_DEVICE_ID_INTEL_7505_0, 0, 0, "E7505", &intel_7505_driver, NULL },
  1990. { PCI_DEVICE_ID_INTEL_7205_0, 0, 0, "E7205", &intel_7505_driver, NULL },
  1991. { PCI_DEVICE_ID_INTEL_G33_HB, PCI_DEVICE_ID_INTEL_G33_IG, 0, "G33",
  1992. NULL, &intel_g33_driver },
  1993. { PCI_DEVICE_ID_INTEL_Q35_HB, PCI_DEVICE_ID_INTEL_Q35_IG, 0, "Q35",
  1994. NULL, &intel_g33_driver },
  1995. { PCI_DEVICE_ID_INTEL_Q33_HB, PCI_DEVICE_ID_INTEL_Q33_IG, 0, "Q33",
  1996. NULL, &intel_g33_driver },
  1997. { PCI_DEVICE_ID_INTEL_IGDGM_HB, PCI_DEVICE_ID_INTEL_IGDGM_IG, 0, "IGD",
  1998. NULL, &intel_g33_driver },
  1999. { PCI_DEVICE_ID_INTEL_IGDG_HB, PCI_DEVICE_ID_INTEL_IGDG_IG, 0, "IGD",
  2000. NULL, &intel_g33_driver },
  2001. { PCI_DEVICE_ID_INTEL_GM45_HB, PCI_DEVICE_ID_INTEL_GM45_IG, 0,
  2002. "Mobile Intel® GM45 Express", NULL, &intel_i965_driver },
  2003. { PCI_DEVICE_ID_INTEL_IGD_E_HB, PCI_DEVICE_ID_INTEL_IGD_E_IG, 0,
  2004. "Intel Integrated Graphics Device", NULL, &intel_i965_driver },
  2005. { PCI_DEVICE_ID_INTEL_Q45_HB, PCI_DEVICE_ID_INTEL_Q45_IG, 0,
  2006. "Q45/Q43", NULL, &intel_i965_driver },
  2007. { PCI_DEVICE_ID_INTEL_G45_HB, PCI_DEVICE_ID_INTEL_G45_IG, 0,
  2008. "G45/G43", NULL, &intel_i965_driver },
  2009. { PCI_DEVICE_ID_INTEL_B43_HB, PCI_DEVICE_ID_INTEL_B43_IG, 0,
  2010. "B43", NULL, &intel_i965_driver },
  2011. { PCI_DEVICE_ID_INTEL_G41_HB, PCI_DEVICE_ID_INTEL_G41_IG, 0,
  2012. "G41", NULL, &intel_i965_driver },
  2013. { PCI_DEVICE_ID_INTEL_IGDNG_D_HB, PCI_DEVICE_ID_INTEL_IGDNG_D_IG, 0,
  2014. "IGDNG/D", NULL, &intel_i965_driver },
  2015. { PCI_DEVICE_ID_INTEL_IGDNG_M_HB, PCI_DEVICE_ID_INTEL_IGDNG_M_IG, 0,
  2016. "IGDNG/M", NULL, &intel_i965_driver },
  2017. { PCI_DEVICE_ID_INTEL_IGDNG_MA_HB, PCI_DEVICE_ID_INTEL_IGDNG_M_IG, 0,
  2018. "IGDNG/MA", NULL, &intel_i965_driver },
  2019. { PCI_DEVICE_ID_INTEL_IGDNG_MC2_HB, PCI_DEVICE_ID_INTEL_IGDNG_M_IG, 0,
  2020. "IGDNG/MC2", NULL, &intel_i965_driver },
  2021. { 0, 0, 0, NULL, NULL, NULL }
  2022. };
  2023. static int __devinit agp_intel_probe(struct pci_dev *pdev,
  2024. const struct pci_device_id *ent)
  2025. {
  2026. struct agp_bridge_data *bridge;
  2027. u8 cap_ptr = 0;
  2028. struct resource *r;
  2029. int i;
  2030. cap_ptr = pci_find_capability(pdev, PCI_CAP_ID_AGP);
  2031. bridge = agp_alloc_bridge();
  2032. if (!bridge)
  2033. return -ENOMEM;
  2034. for (i = 0; intel_agp_chipsets[i].name != NULL; i++) {
  2035. /* In case that multiple models of gfx chip may
  2036. stand on same host bridge type, this can be
  2037. sure we detect the right IGD. */
  2038. if (pdev->device == intel_agp_chipsets[i].chip_id) {
  2039. if ((intel_agp_chipsets[i].gmch_chip_id != 0) &&
  2040. find_gmch(intel_agp_chipsets[i].gmch_chip_id)) {
  2041. bridge->driver =
  2042. intel_agp_chipsets[i].gmch_driver;
  2043. break;
  2044. } else if (intel_agp_chipsets[i].multi_gmch_chip) {
  2045. continue;
  2046. } else {
  2047. bridge->driver = intel_agp_chipsets[i].driver;
  2048. break;
  2049. }
  2050. }
  2051. }
  2052. if (intel_agp_chipsets[i].name == NULL) {
  2053. if (cap_ptr)
  2054. dev_warn(&pdev->dev, "unsupported Intel chipset [%04x/%04x]\n",
  2055. pdev->vendor, pdev->device);
  2056. agp_put_bridge(bridge);
  2057. return -ENODEV;
  2058. }
  2059. if (bridge->driver == NULL) {
  2060. /* bridge has no AGP and no IGD detected */
  2061. if (cap_ptr)
  2062. dev_warn(&pdev->dev, "can't find bridge device (chip_id: %04x)\n",
  2063. intel_agp_chipsets[i].gmch_chip_id);
  2064. agp_put_bridge(bridge);
  2065. return -ENODEV;
  2066. }
  2067. bridge->dev = pdev;
  2068. bridge->capndx = cap_ptr;
  2069. bridge->dev_private_data = &intel_private;
  2070. dev_info(&pdev->dev, "Intel %s Chipset\n", intel_agp_chipsets[i].name);
  2071. /*
  2072. * The following fixes the case where the BIOS has "forgotten" to
  2073. * provide an address range for the GART.
  2074. * 20030610 - hamish@zot.org
  2075. */
  2076. r = &pdev->resource[0];
  2077. if (!r->start && r->end) {
  2078. if (pci_assign_resource(pdev, 0)) {
  2079. dev_err(&pdev->dev, "can't assign resource 0\n");
  2080. agp_put_bridge(bridge);
  2081. return -ENODEV;
  2082. }
  2083. }
  2084. /*
  2085. * If the device has not been properly setup, the following will catch
  2086. * the problem and should stop the system from crashing.
  2087. * 20030610 - hamish@zot.org
  2088. */
  2089. if (pci_enable_device(pdev)) {
  2090. dev_err(&pdev->dev, "can't enable PCI device\n");
  2091. agp_put_bridge(bridge);
  2092. return -ENODEV;
  2093. }
  2094. /* Fill in the mode register */
  2095. if (cap_ptr) {
  2096. pci_read_config_dword(pdev,
  2097. bridge->capndx+PCI_AGP_STATUS,
  2098. &bridge->mode);
  2099. }
  2100. if (bridge->driver->mask_memory == intel_i965_mask_memory)
  2101. if (pci_set_dma_mask(intel_private.pcidev, DMA_BIT_MASK(36)))
  2102. dev_err(&intel_private.pcidev->dev,
  2103. "set gfx device dma mask 36bit failed!\n");
  2104. pci_set_drvdata(pdev, bridge);
  2105. return agp_add_bridge(bridge);
  2106. }
  2107. static void __devexit agp_intel_remove(struct pci_dev *pdev)
  2108. {
  2109. struct agp_bridge_data *bridge = pci_get_drvdata(pdev);
  2110. agp_remove_bridge(bridge);
  2111. if (intel_private.pcidev)
  2112. pci_dev_put(intel_private.pcidev);
  2113. agp_put_bridge(bridge);
  2114. }
  2115. #ifdef CONFIG_PM
  2116. static int agp_intel_resume(struct pci_dev *pdev)
  2117. {
  2118. struct agp_bridge_data *bridge = pci_get_drvdata(pdev);
  2119. int ret_val;
  2120. if (bridge->driver == &intel_generic_driver)
  2121. intel_configure();
  2122. else if (bridge->driver == &intel_850_driver)
  2123. intel_850_configure();
  2124. else if (bridge->driver == &intel_845_driver)
  2125. intel_845_configure();
  2126. else if (bridge->driver == &intel_830mp_driver)
  2127. intel_830mp_configure();
  2128. else if (bridge->driver == &intel_915_driver)
  2129. intel_i915_configure();
  2130. else if (bridge->driver == &intel_830_driver)
  2131. intel_i830_configure();
  2132. else if (bridge->driver == &intel_810_driver)
  2133. intel_i810_configure();
  2134. else if (bridge->driver == &intel_i965_driver)
  2135. intel_i915_configure();
  2136. ret_val = agp_rebind_memory();
  2137. if (ret_val != 0)
  2138. return ret_val;
  2139. return 0;
  2140. }
  2141. #endif
  2142. static struct pci_device_id agp_intel_pci_table[] = {
  2143. #define ID(x) \
  2144. { \
  2145. .class = (PCI_CLASS_BRIDGE_HOST << 8), \
  2146. .class_mask = ~0, \
  2147. .vendor = PCI_VENDOR_ID_INTEL, \
  2148. .device = x, \
  2149. .subvendor = PCI_ANY_ID, \
  2150. .subdevice = PCI_ANY_ID, \
  2151. }
  2152. ID(PCI_DEVICE_ID_INTEL_82443LX_0),
  2153. ID(PCI_DEVICE_ID_INTEL_82443BX_0),
  2154. ID(PCI_DEVICE_ID_INTEL_82443GX_0),
  2155. ID(PCI_DEVICE_ID_INTEL_82810_MC1),
  2156. ID(PCI_DEVICE_ID_INTEL_82810_MC3),
  2157. ID(PCI_DEVICE_ID_INTEL_82810E_MC),
  2158. ID(PCI_DEVICE_ID_INTEL_82815_MC),
  2159. ID(PCI_DEVICE_ID_INTEL_82820_HB),
  2160. ID(PCI_DEVICE_ID_INTEL_82820_UP_HB),
  2161. ID(PCI_DEVICE_ID_INTEL_82830_HB),
  2162. ID(PCI_DEVICE_ID_INTEL_82840_HB),
  2163. ID(PCI_DEVICE_ID_INTEL_82845_HB),
  2164. ID(PCI_DEVICE_ID_INTEL_82845G_HB),
  2165. ID(PCI_DEVICE_ID_INTEL_82850_HB),
  2166. ID(PCI_DEVICE_ID_INTEL_82854_HB),
  2167. ID(PCI_DEVICE_ID_INTEL_82855PM_HB),
  2168. ID(PCI_DEVICE_ID_INTEL_82855GM_HB),
  2169. ID(PCI_DEVICE_ID_INTEL_82860_HB),
  2170. ID(PCI_DEVICE_ID_INTEL_82865_HB),
  2171. ID(PCI_DEVICE_ID_INTEL_82875_HB),
  2172. ID(PCI_DEVICE_ID_INTEL_7505_0),
  2173. ID(PCI_DEVICE_ID_INTEL_7205_0),
  2174. ID(PCI_DEVICE_ID_INTEL_E7221_HB),
  2175. ID(PCI_DEVICE_ID_INTEL_82915G_HB),
  2176. ID(PCI_DEVICE_ID_INTEL_82915GM_HB),
  2177. ID(PCI_DEVICE_ID_INTEL_82945G_HB),
  2178. ID(PCI_DEVICE_ID_INTEL_82945GM_HB),
  2179. ID(PCI_DEVICE_ID_INTEL_82945GME_HB),
  2180. ID(PCI_DEVICE_ID_INTEL_IGDGM_HB),
  2181. ID(PCI_DEVICE_ID_INTEL_IGDG_HB),
  2182. ID(PCI_DEVICE_ID_INTEL_82946GZ_HB),
  2183. ID(PCI_DEVICE_ID_INTEL_82G35_HB),
  2184. ID(PCI_DEVICE_ID_INTEL_82965Q_HB),
  2185. ID(PCI_DEVICE_ID_INTEL_82965G_HB),
  2186. ID(PCI_DEVICE_ID_INTEL_82965GM_HB),
  2187. ID(PCI_DEVICE_ID_INTEL_82965GME_HB),
  2188. ID(PCI_DEVICE_ID_INTEL_G33_HB),
  2189. ID(PCI_DEVICE_ID_INTEL_Q35_HB),
  2190. ID(PCI_DEVICE_ID_INTEL_Q33_HB),
  2191. ID(PCI_DEVICE_ID_INTEL_GM45_HB),
  2192. ID(PCI_DEVICE_ID_INTEL_IGD_E_HB),
  2193. ID(PCI_DEVICE_ID_INTEL_Q45_HB),
  2194. ID(PCI_DEVICE_ID_INTEL_G45_HB),
  2195. ID(PCI_DEVICE_ID_INTEL_G41_HB),
  2196. ID(PCI_DEVICE_ID_INTEL_B43_HB),
  2197. ID(PCI_DEVICE_ID_INTEL_IGDNG_D_HB),
  2198. ID(PCI_DEVICE_ID_INTEL_IGDNG_M_HB),
  2199. ID(PCI_DEVICE_ID_INTEL_IGDNG_MA_HB),
  2200. ID(PCI_DEVICE_ID_INTEL_IGDNG_MC2_HB),
  2201. { }
  2202. };
  2203. MODULE_DEVICE_TABLE(pci, agp_intel_pci_table);
  2204. static struct pci_driver agp_intel_pci_driver = {
  2205. .name = "agpgart-intel",
  2206. .id_table = agp_intel_pci_table,
  2207. .probe = agp_intel_probe,
  2208. .remove = __devexit_p(agp_intel_remove),
  2209. #ifdef CONFIG_PM
  2210. .resume = agp_intel_resume,
  2211. #endif
  2212. };
  2213. static int __init agp_intel_init(void)
  2214. {
  2215. if (agp_off)
  2216. return -EINVAL;
  2217. return pci_register_driver(&agp_intel_pci_driver);
  2218. }
  2219. static void __exit agp_intel_cleanup(void)
  2220. {
  2221. pci_unregister_driver(&agp_intel_pci_driver);
  2222. }
  2223. module_init(agp_intel_init);
  2224. module_exit(agp_intel_cleanup);
  2225. MODULE_AUTHOR("Dave Jones <davej@redhat.com>");
  2226. MODULE_LICENSE("GPL and additional rights");