qp.h 7.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331
  1. /*
  2. * Copyright (c) 2007 Cisco Systems, Inc. All rights reserved.
  3. *
  4. * This software is available to you under a choice of one of two
  5. * licenses. You may choose to be licensed under the terms of the GNU
  6. * General Public License (GPL) Version 2, available from the file
  7. * COPYING in the main directory of this source tree, or the
  8. * OpenIB.org BSD license below:
  9. *
  10. * Redistribution and use in source and binary forms, with or
  11. * without modification, are permitted provided that the following
  12. * conditions are met:
  13. *
  14. * - Redistributions of source code must retain the above
  15. * copyright notice, this list of conditions and the following
  16. * disclaimer.
  17. *
  18. * - Redistributions in binary form must reproduce the above
  19. * copyright notice, this list of conditions and the following
  20. * disclaimer in the documentation and/or other materials
  21. * provided with the distribution.
  22. *
  23. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  24. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  25. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  26. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  27. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  28. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  29. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  30. * SOFTWARE.
  31. */
  32. #ifndef MLX4_QP_H
  33. #define MLX4_QP_H
  34. #include <linux/types.h>
  35. #include <linux/mlx4/device.h>
  36. #define MLX4_INVALID_LKEY 0x100
  37. enum mlx4_qp_optpar {
  38. MLX4_QP_OPTPAR_ALT_ADDR_PATH = 1 << 0,
  39. MLX4_QP_OPTPAR_RRE = 1 << 1,
  40. MLX4_QP_OPTPAR_RAE = 1 << 2,
  41. MLX4_QP_OPTPAR_RWE = 1 << 3,
  42. MLX4_QP_OPTPAR_PKEY_INDEX = 1 << 4,
  43. MLX4_QP_OPTPAR_Q_KEY = 1 << 5,
  44. MLX4_QP_OPTPAR_RNR_TIMEOUT = 1 << 6,
  45. MLX4_QP_OPTPAR_PRIMARY_ADDR_PATH = 1 << 7,
  46. MLX4_QP_OPTPAR_SRA_MAX = 1 << 8,
  47. MLX4_QP_OPTPAR_RRA_MAX = 1 << 9,
  48. MLX4_QP_OPTPAR_PM_STATE = 1 << 10,
  49. MLX4_QP_OPTPAR_RETRY_COUNT = 1 << 12,
  50. MLX4_QP_OPTPAR_RNR_RETRY = 1 << 13,
  51. MLX4_QP_OPTPAR_ACK_TIMEOUT = 1 << 14,
  52. MLX4_QP_OPTPAR_SCHED_QUEUE = 1 << 16
  53. };
  54. enum mlx4_qp_state {
  55. MLX4_QP_STATE_RST = 0,
  56. MLX4_QP_STATE_INIT = 1,
  57. MLX4_QP_STATE_RTR = 2,
  58. MLX4_QP_STATE_RTS = 3,
  59. MLX4_QP_STATE_SQER = 4,
  60. MLX4_QP_STATE_SQD = 5,
  61. MLX4_QP_STATE_ERR = 6,
  62. MLX4_QP_STATE_SQ_DRAINING = 7,
  63. MLX4_QP_NUM_STATE
  64. };
  65. enum {
  66. MLX4_QP_ST_RC = 0x0,
  67. MLX4_QP_ST_UC = 0x1,
  68. MLX4_QP_ST_RD = 0x2,
  69. MLX4_QP_ST_UD = 0x3,
  70. MLX4_QP_ST_MLX = 0x7
  71. };
  72. enum {
  73. MLX4_QP_PM_MIGRATED = 0x3,
  74. MLX4_QP_PM_ARMED = 0x0,
  75. MLX4_QP_PM_REARM = 0x1
  76. };
  77. enum {
  78. /* params1 */
  79. MLX4_QP_BIT_SRE = 1 << 15,
  80. MLX4_QP_BIT_SWE = 1 << 14,
  81. MLX4_QP_BIT_SAE = 1 << 13,
  82. /* params2 */
  83. MLX4_QP_BIT_RRE = 1 << 15,
  84. MLX4_QP_BIT_RWE = 1 << 14,
  85. MLX4_QP_BIT_RAE = 1 << 13,
  86. MLX4_QP_BIT_RIC = 1 << 4,
  87. };
  88. struct mlx4_qp_path {
  89. u8 fl;
  90. u8 reserved1[2];
  91. u8 pkey_index;
  92. u8 reserved2;
  93. u8 grh_mylmc;
  94. __be16 rlid;
  95. u8 ackto;
  96. u8 mgid_index;
  97. u8 static_rate;
  98. u8 hop_limit;
  99. __be32 tclass_flowlabel;
  100. u8 rgid[16];
  101. u8 sched_queue;
  102. u8 snooper_flags;
  103. u8 reserved3[2];
  104. u8 counter_index;
  105. u8 reserved4;
  106. u8 dmac[6];
  107. };
  108. struct mlx4_qp_context {
  109. __be32 flags;
  110. __be32 pd;
  111. u8 mtu_msgmax;
  112. u8 rq_size_stride;
  113. u8 sq_size_stride;
  114. u8 rlkey;
  115. __be32 usr_page;
  116. __be32 local_qpn;
  117. __be32 remote_qpn;
  118. struct mlx4_qp_path pri_path;
  119. struct mlx4_qp_path alt_path;
  120. __be32 params1;
  121. u32 reserved1;
  122. __be32 next_send_psn;
  123. __be32 cqn_send;
  124. u32 reserved2[2];
  125. __be32 last_acked_psn;
  126. __be32 ssn;
  127. __be32 params2;
  128. __be32 rnr_nextrecvpsn;
  129. __be32 srcd;
  130. __be32 cqn_recv;
  131. __be64 db_rec_addr;
  132. __be32 qkey;
  133. __be32 srqn;
  134. __be32 msn;
  135. __be16 rq_wqe_counter;
  136. __be16 sq_wqe_counter;
  137. u32 reserved3[2];
  138. __be32 param3;
  139. __be32 nummmcpeers_basemkey;
  140. u8 log_page_size;
  141. u8 reserved4[2];
  142. u8 mtt_base_addr_h;
  143. __be32 mtt_base_addr_l;
  144. u32 reserved5[10];
  145. };
  146. /* Which firmware version adds support for NEC (NoErrorCompletion) bit */
  147. #define MLX4_FW_VER_WQE_CTRL_NEC mlx4_fw_ver(2, 2, 232)
  148. enum {
  149. MLX4_WQE_CTRL_NEC = 1 << 29,
  150. MLX4_WQE_CTRL_FENCE = 1 << 6,
  151. MLX4_WQE_CTRL_CQ_UPDATE = 3 << 2,
  152. MLX4_WQE_CTRL_SOLICITED = 1 << 1,
  153. MLX4_WQE_CTRL_IP_CSUM = 1 << 4,
  154. MLX4_WQE_CTRL_TCP_UDP_CSUM = 1 << 5,
  155. MLX4_WQE_CTRL_INS_VLAN = 1 << 6,
  156. MLX4_WQE_CTRL_STRONG_ORDER = 1 << 7,
  157. MLX4_WQE_CTRL_FORCE_LOOPBACK = 1 << 0,
  158. };
  159. struct mlx4_wqe_ctrl_seg {
  160. __be32 owner_opcode;
  161. __be16 vlan_tag;
  162. u8 ins_vlan;
  163. u8 fence_size;
  164. /*
  165. * High 24 bits are SRC remote buffer; low 8 bits are flags:
  166. * [7] SO (strong ordering)
  167. * [5] TCP/UDP checksum
  168. * [4] IP checksum
  169. * [3:2] C (generate completion queue entry)
  170. * [1] SE (solicited event)
  171. */
  172. __be32 srcrb_flags;
  173. /*
  174. * imm is immediate data for send/RDMA write w/ immediate;
  175. * also invalidation key for send with invalidate; input
  176. * modifier for WQEs on CCQs.
  177. */
  178. __be32 imm;
  179. };
  180. enum {
  181. MLX4_WQE_MLX_VL15 = 1 << 17,
  182. MLX4_WQE_MLX_SLR = 1 << 16
  183. };
  184. struct mlx4_wqe_mlx_seg {
  185. u8 owner;
  186. u8 reserved1[2];
  187. u8 opcode;
  188. u8 reserved2[3];
  189. u8 size;
  190. /*
  191. * [17] VL15
  192. * [16] SLR
  193. * [15:12] static rate
  194. * [11:8] SL
  195. * [4] ICRC
  196. * [3:2] C
  197. * [0] FL (force loopback)
  198. */
  199. __be32 flags;
  200. __be16 rlid;
  201. u16 reserved3;
  202. };
  203. struct mlx4_wqe_datagram_seg {
  204. __be32 av[8];
  205. __be32 dqpn;
  206. __be32 qkey;
  207. __be16 vlan;
  208. u8 mac[6];
  209. };
  210. struct mlx4_wqe_lso_seg {
  211. __be32 mss_hdr_size;
  212. __be32 header[0];
  213. };
  214. struct mlx4_wqe_bind_seg {
  215. __be32 flags1;
  216. __be32 flags2;
  217. __be32 new_rkey;
  218. __be32 lkey;
  219. __be64 addr;
  220. __be64 length;
  221. };
  222. enum {
  223. MLX4_WQE_FMR_PERM_LOCAL_READ = 1 << 27,
  224. MLX4_WQE_FMR_PERM_LOCAL_WRITE = 1 << 28,
  225. MLX4_WQE_FMR_PERM_REMOTE_READ = 1 << 29,
  226. MLX4_WQE_FMR_PERM_REMOTE_WRITE = 1 << 30,
  227. MLX4_WQE_FMR_PERM_ATOMIC = 1 << 31
  228. };
  229. struct mlx4_wqe_fmr_seg {
  230. __be32 flags;
  231. __be32 mem_key;
  232. __be64 buf_list;
  233. __be64 start_addr;
  234. __be64 reg_len;
  235. __be32 offset;
  236. __be32 page_size;
  237. u32 reserved[2];
  238. };
  239. struct mlx4_wqe_fmr_ext_seg {
  240. u8 flags;
  241. u8 reserved;
  242. __be16 app_mask;
  243. __be16 wire_app_tag;
  244. __be16 mem_app_tag;
  245. __be32 wire_ref_tag_base;
  246. __be32 mem_ref_tag_base;
  247. };
  248. struct mlx4_wqe_local_inval_seg {
  249. __be32 flags;
  250. u32 reserved1;
  251. __be32 mem_key;
  252. u32 reserved2[2];
  253. __be32 guest_id;
  254. __be64 pa;
  255. };
  256. struct mlx4_wqe_raddr_seg {
  257. __be64 raddr;
  258. __be32 rkey;
  259. u32 reserved;
  260. };
  261. struct mlx4_wqe_atomic_seg {
  262. __be64 swap_add;
  263. __be64 compare;
  264. };
  265. struct mlx4_wqe_masked_atomic_seg {
  266. __be64 swap_add;
  267. __be64 compare;
  268. __be64 swap_add_mask;
  269. __be64 compare_mask;
  270. };
  271. struct mlx4_wqe_data_seg {
  272. __be32 byte_count;
  273. __be32 lkey;
  274. __be64 addr;
  275. };
  276. enum {
  277. MLX4_INLINE_ALIGN = 64,
  278. };
  279. struct mlx4_wqe_inline_seg {
  280. __be32 byte_count;
  281. };
  282. int mlx4_qp_modify(struct mlx4_dev *dev, struct mlx4_mtt *mtt,
  283. enum mlx4_qp_state cur_state, enum mlx4_qp_state new_state,
  284. struct mlx4_qp_context *context, enum mlx4_qp_optpar optpar,
  285. int sqd_event, struct mlx4_qp *qp);
  286. int mlx4_qp_query(struct mlx4_dev *dev, struct mlx4_qp *qp,
  287. struct mlx4_qp_context *context);
  288. int mlx4_qp_to_ready(struct mlx4_dev *dev, struct mlx4_mtt *mtt,
  289. struct mlx4_qp_context *context,
  290. struct mlx4_qp *qp, enum mlx4_qp_state *qp_state);
  291. static inline struct mlx4_qp *__mlx4_qp_lookup(struct mlx4_dev *dev, u32 qpn)
  292. {
  293. return radix_tree_lookup(&dev->qp_table_tree, qpn & (dev->caps.num_qps - 1));
  294. }
  295. void mlx4_qp_remove(struct mlx4_dev *dev, struct mlx4_qp *qp);
  296. #endif /* MLX4_QP_H */