nouveau_state.c 35 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146
  1. /*
  2. * Copyright 2005 Stephane Marchesin
  3. * Copyright 2008 Stuart Bennett
  4. * All Rights Reserved.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice (including the next
  14. * paragraph) shall be included in all copies or substantial portions of the
  15. * Software.
  16. *
  17. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  18. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  19. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  20. * PRECISION INSIGHT AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
  21. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  22. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  23. * DEALINGS IN THE SOFTWARE.
  24. */
  25. #include <linux/swab.h>
  26. #include <linux/slab.h>
  27. #include "drmP.h"
  28. #include "drm.h"
  29. #include "drm_sarea.h"
  30. #include "drm_crtc_helper.h"
  31. #include <linux/vgaarb.h>
  32. #include <linux/vga_switcheroo.h>
  33. #include "nouveau_drv.h"
  34. #include "nouveau_drm.h"
  35. #include "nouveau_fbcon.h"
  36. #include "nouveau_ramht.h"
  37. #include "nouveau_pm.h"
  38. #include "nv50_display.h"
  39. static void nouveau_stub_takedown(struct drm_device *dev) {}
  40. static int nouveau_stub_init(struct drm_device *dev) { return 0; }
  41. static int nouveau_init_engine_ptrs(struct drm_device *dev)
  42. {
  43. struct drm_nouveau_private *dev_priv = dev->dev_private;
  44. struct nouveau_engine *engine = &dev_priv->engine;
  45. switch (dev_priv->chipset & 0xf0) {
  46. case 0x00:
  47. engine->instmem.init = nv04_instmem_init;
  48. engine->instmem.takedown = nv04_instmem_takedown;
  49. engine->instmem.suspend = nv04_instmem_suspend;
  50. engine->instmem.resume = nv04_instmem_resume;
  51. engine->instmem.get = nv04_instmem_get;
  52. engine->instmem.put = nv04_instmem_put;
  53. engine->instmem.map = nv04_instmem_map;
  54. engine->instmem.unmap = nv04_instmem_unmap;
  55. engine->instmem.flush = nv04_instmem_flush;
  56. engine->mc.init = nv04_mc_init;
  57. engine->mc.takedown = nv04_mc_takedown;
  58. engine->timer.init = nv04_timer_init;
  59. engine->timer.read = nv04_timer_read;
  60. engine->timer.takedown = nv04_timer_takedown;
  61. engine->fb.init = nv04_fb_init;
  62. engine->fb.takedown = nv04_fb_takedown;
  63. engine->graph.init = nouveau_stub_init;
  64. engine->graph.takedown = nouveau_stub_takedown;
  65. engine->graph.channel = nvc0_graph_channel;
  66. engine->graph.fifo_access = nvc0_graph_fifo_access;
  67. engine->fifo.channels = 16;
  68. engine->fifo.init = nv04_fifo_init;
  69. engine->fifo.takedown = nv04_fifo_fini;
  70. engine->fifo.disable = nv04_fifo_disable;
  71. engine->fifo.enable = nv04_fifo_enable;
  72. engine->fifo.reassign = nv04_fifo_reassign;
  73. engine->fifo.cache_pull = nv04_fifo_cache_pull;
  74. engine->fifo.channel_id = nv04_fifo_channel_id;
  75. engine->fifo.create_context = nv04_fifo_create_context;
  76. engine->fifo.destroy_context = nv04_fifo_destroy_context;
  77. engine->fifo.load_context = nv04_fifo_load_context;
  78. engine->fifo.unload_context = nv04_fifo_unload_context;
  79. engine->display.early_init = nv04_display_early_init;
  80. engine->display.late_takedown = nv04_display_late_takedown;
  81. engine->display.create = nv04_display_create;
  82. engine->display.init = nv04_display_init;
  83. engine->display.destroy = nv04_display_destroy;
  84. engine->gpio.init = nouveau_stub_init;
  85. engine->gpio.takedown = nouveau_stub_takedown;
  86. engine->gpio.get = NULL;
  87. engine->gpio.set = NULL;
  88. engine->gpio.irq_enable = NULL;
  89. engine->pm.clock_get = nv04_pm_clock_get;
  90. engine->pm.clock_pre = nv04_pm_clock_pre;
  91. engine->pm.clock_set = nv04_pm_clock_set;
  92. engine->vram.init = nouveau_mem_detect;
  93. engine->vram.flags_valid = nouveau_mem_flags_valid;
  94. break;
  95. case 0x10:
  96. engine->instmem.init = nv04_instmem_init;
  97. engine->instmem.takedown = nv04_instmem_takedown;
  98. engine->instmem.suspend = nv04_instmem_suspend;
  99. engine->instmem.resume = nv04_instmem_resume;
  100. engine->instmem.get = nv04_instmem_get;
  101. engine->instmem.put = nv04_instmem_put;
  102. engine->instmem.map = nv04_instmem_map;
  103. engine->instmem.unmap = nv04_instmem_unmap;
  104. engine->instmem.flush = nv04_instmem_flush;
  105. engine->mc.init = nv04_mc_init;
  106. engine->mc.takedown = nv04_mc_takedown;
  107. engine->timer.init = nv04_timer_init;
  108. engine->timer.read = nv04_timer_read;
  109. engine->timer.takedown = nv04_timer_takedown;
  110. engine->fb.init = nv10_fb_init;
  111. engine->fb.takedown = nv10_fb_takedown;
  112. engine->fb.init_tile_region = nv10_fb_init_tile_region;
  113. engine->fb.set_tile_region = nv10_fb_set_tile_region;
  114. engine->fb.free_tile_region = nv10_fb_free_tile_region;
  115. engine->graph.init = nouveau_stub_init;
  116. engine->graph.takedown = nouveau_stub_takedown;
  117. engine->graph.channel = nvc0_graph_channel;
  118. engine->graph.fifo_access = nvc0_graph_fifo_access;
  119. engine->fifo.channels = 32;
  120. engine->fifo.init = nv10_fifo_init;
  121. engine->fifo.takedown = nv04_fifo_fini;
  122. engine->fifo.disable = nv04_fifo_disable;
  123. engine->fifo.enable = nv04_fifo_enable;
  124. engine->fifo.reassign = nv04_fifo_reassign;
  125. engine->fifo.cache_pull = nv04_fifo_cache_pull;
  126. engine->fifo.channel_id = nv10_fifo_channel_id;
  127. engine->fifo.create_context = nv10_fifo_create_context;
  128. engine->fifo.destroy_context = nv04_fifo_destroy_context;
  129. engine->fifo.load_context = nv10_fifo_load_context;
  130. engine->fifo.unload_context = nv10_fifo_unload_context;
  131. engine->display.early_init = nv04_display_early_init;
  132. engine->display.late_takedown = nv04_display_late_takedown;
  133. engine->display.create = nv04_display_create;
  134. engine->display.init = nv04_display_init;
  135. engine->display.destroy = nv04_display_destroy;
  136. engine->gpio.init = nouveau_stub_init;
  137. engine->gpio.takedown = nouveau_stub_takedown;
  138. engine->gpio.get = nv10_gpio_get;
  139. engine->gpio.set = nv10_gpio_set;
  140. engine->gpio.irq_enable = NULL;
  141. engine->pm.clock_get = nv04_pm_clock_get;
  142. engine->pm.clock_pre = nv04_pm_clock_pre;
  143. engine->pm.clock_set = nv04_pm_clock_set;
  144. engine->vram.init = nouveau_mem_detect;
  145. engine->vram.flags_valid = nouveau_mem_flags_valid;
  146. break;
  147. case 0x20:
  148. engine->instmem.init = nv04_instmem_init;
  149. engine->instmem.takedown = nv04_instmem_takedown;
  150. engine->instmem.suspend = nv04_instmem_suspend;
  151. engine->instmem.resume = nv04_instmem_resume;
  152. engine->instmem.get = nv04_instmem_get;
  153. engine->instmem.put = nv04_instmem_put;
  154. engine->instmem.map = nv04_instmem_map;
  155. engine->instmem.unmap = nv04_instmem_unmap;
  156. engine->instmem.flush = nv04_instmem_flush;
  157. engine->mc.init = nv04_mc_init;
  158. engine->mc.takedown = nv04_mc_takedown;
  159. engine->timer.init = nv04_timer_init;
  160. engine->timer.read = nv04_timer_read;
  161. engine->timer.takedown = nv04_timer_takedown;
  162. engine->fb.init = nv10_fb_init;
  163. engine->fb.takedown = nv10_fb_takedown;
  164. engine->fb.init_tile_region = nv10_fb_init_tile_region;
  165. engine->fb.set_tile_region = nv10_fb_set_tile_region;
  166. engine->fb.free_tile_region = nv10_fb_free_tile_region;
  167. engine->graph.init = nouveau_stub_init;
  168. engine->graph.takedown = nouveau_stub_takedown;
  169. engine->graph.channel = nvc0_graph_channel;
  170. engine->graph.fifo_access = nvc0_graph_fifo_access;
  171. engine->fifo.channels = 32;
  172. engine->fifo.init = nv10_fifo_init;
  173. engine->fifo.takedown = nv04_fifo_fini;
  174. engine->fifo.disable = nv04_fifo_disable;
  175. engine->fifo.enable = nv04_fifo_enable;
  176. engine->fifo.reassign = nv04_fifo_reassign;
  177. engine->fifo.cache_pull = nv04_fifo_cache_pull;
  178. engine->fifo.channel_id = nv10_fifo_channel_id;
  179. engine->fifo.create_context = nv10_fifo_create_context;
  180. engine->fifo.destroy_context = nv04_fifo_destroy_context;
  181. engine->fifo.load_context = nv10_fifo_load_context;
  182. engine->fifo.unload_context = nv10_fifo_unload_context;
  183. engine->display.early_init = nv04_display_early_init;
  184. engine->display.late_takedown = nv04_display_late_takedown;
  185. engine->display.create = nv04_display_create;
  186. engine->display.init = nv04_display_init;
  187. engine->display.destroy = nv04_display_destroy;
  188. engine->gpio.init = nouveau_stub_init;
  189. engine->gpio.takedown = nouveau_stub_takedown;
  190. engine->gpio.get = nv10_gpio_get;
  191. engine->gpio.set = nv10_gpio_set;
  192. engine->gpio.irq_enable = NULL;
  193. engine->pm.clock_get = nv04_pm_clock_get;
  194. engine->pm.clock_pre = nv04_pm_clock_pre;
  195. engine->pm.clock_set = nv04_pm_clock_set;
  196. engine->vram.init = nouveau_mem_detect;
  197. engine->vram.flags_valid = nouveau_mem_flags_valid;
  198. break;
  199. case 0x30:
  200. engine->instmem.init = nv04_instmem_init;
  201. engine->instmem.takedown = nv04_instmem_takedown;
  202. engine->instmem.suspend = nv04_instmem_suspend;
  203. engine->instmem.resume = nv04_instmem_resume;
  204. engine->instmem.get = nv04_instmem_get;
  205. engine->instmem.put = nv04_instmem_put;
  206. engine->instmem.map = nv04_instmem_map;
  207. engine->instmem.unmap = nv04_instmem_unmap;
  208. engine->instmem.flush = nv04_instmem_flush;
  209. engine->mc.init = nv04_mc_init;
  210. engine->mc.takedown = nv04_mc_takedown;
  211. engine->timer.init = nv04_timer_init;
  212. engine->timer.read = nv04_timer_read;
  213. engine->timer.takedown = nv04_timer_takedown;
  214. engine->fb.init = nv30_fb_init;
  215. engine->fb.takedown = nv30_fb_takedown;
  216. engine->fb.init_tile_region = nv30_fb_init_tile_region;
  217. engine->fb.set_tile_region = nv10_fb_set_tile_region;
  218. engine->fb.free_tile_region = nv30_fb_free_tile_region;
  219. engine->graph.init = nouveau_stub_init;
  220. engine->graph.takedown = nouveau_stub_takedown;
  221. engine->graph.channel = nvc0_graph_channel;
  222. engine->graph.fifo_access = nvc0_graph_fifo_access;
  223. engine->fifo.channels = 32;
  224. engine->fifo.init = nv10_fifo_init;
  225. engine->fifo.takedown = nv04_fifo_fini;
  226. engine->fifo.disable = nv04_fifo_disable;
  227. engine->fifo.enable = nv04_fifo_enable;
  228. engine->fifo.reassign = nv04_fifo_reassign;
  229. engine->fifo.cache_pull = nv04_fifo_cache_pull;
  230. engine->fifo.channel_id = nv10_fifo_channel_id;
  231. engine->fifo.create_context = nv10_fifo_create_context;
  232. engine->fifo.destroy_context = nv04_fifo_destroy_context;
  233. engine->fifo.load_context = nv10_fifo_load_context;
  234. engine->fifo.unload_context = nv10_fifo_unload_context;
  235. engine->display.early_init = nv04_display_early_init;
  236. engine->display.late_takedown = nv04_display_late_takedown;
  237. engine->display.create = nv04_display_create;
  238. engine->display.init = nv04_display_init;
  239. engine->display.destroy = nv04_display_destroy;
  240. engine->gpio.init = nouveau_stub_init;
  241. engine->gpio.takedown = nouveau_stub_takedown;
  242. engine->gpio.get = nv10_gpio_get;
  243. engine->gpio.set = nv10_gpio_set;
  244. engine->gpio.irq_enable = NULL;
  245. engine->pm.clock_get = nv04_pm_clock_get;
  246. engine->pm.clock_pre = nv04_pm_clock_pre;
  247. engine->pm.clock_set = nv04_pm_clock_set;
  248. engine->pm.voltage_get = nouveau_voltage_gpio_get;
  249. engine->pm.voltage_set = nouveau_voltage_gpio_set;
  250. engine->vram.init = nouveau_mem_detect;
  251. engine->vram.flags_valid = nouveau_mem_flags_valid;
  252. break;
  253. case 0x40:
  254. case 0x60:
  255. engine->instmem.init = nv04_instmem_init;
  256. engine->instmem.takedown = nv04_instmem_takedown;
  257. engine->instmem.suspend = nv04_instmem_suspend;
  258. engine->instmem.resume = nv04_instmem_resume;
  259. engine->instmem.get = nv04_instmem_get;
  260. engine->instmem.put = nv04_instmem_put;
  261. engine->instmem.map = nv04_instmem_map;
  262. engine->instmem.unmap = nv04_instmem_unmap;
  263. engine->instmem.flush = nv04_instmem_flush;
  264. engine->mc.init = nv40_mc_init;
  265. engine->mc.takedown = nv40_mc_takedown;
  266. engine->timer.init = nv04_timer_init;
  267. engine->timer.read = nv04_timer_read;
  268. engine->timer.takedown = nv04_timer_takedown;
  269. engine->fb.init = nv40_fb_init;
  270. engine->fb.takedown = nv40_fb_takedown;
  271. engine->fb.init_tile_region = nv30_fb_init_tile_region;
  272. engine->fb.set_tile_region = nv40_fb_set_tile_region;
  273. engine->fb.free_tile_region = nv30_fb_free_tile_region;
  274. engine->graph.init = nouveau_stub_init;
  275. engine->graph.takedown = nouveau_stub_takedown;
  276. engine->graph.fifo_access = nvc0_graph_fifo_access;
  277. engine->graph.channel = nvc0_graph_channel;
  278. engine->fifo.channels = 32;
  279. engine->fifo.init = nv40_fifo_init;
  280. engine->fifo.takedown = nv04_fifo_fini;
  281. engine->fifo.disable = nv04_fifo_disable;
  282. engine->fifo.enable = nv04_fifo_enable;
  283. engine->fifo.reassign = nv04_fifo_reassign;
  284. engine->fifo.cache_pull = nv04_fifo_cache_pull;
  285. engine->fifo.channel_id = nv10_fifo_channel_id;
  286. engine->fifo.create_context = nv40_fifo_create_context;
  287. engine->fifo.destroy_context = nv04_fifo_destroy_context;
  288. engine->fifo.load_context = nv40_fifo_load_context;
  289. engine->fifo.unload_context = nv40_fifo_unload_context;
  290. engine->display.early_init = nv04_display_early_init;
  291. engine->display.late_takedown = nv04_display_late_takedown;
  292. engine->display.create = nv04_display_create;
  293. engine->display.init = nv04_display_init;
  294. engine->display.destroy = nv04_display_destroy;
  295. engine->gpio.init = nouveau_stub_init;
  296. engine->gpio.takedown = nouveau_stub_takedown;
  297. engine->gpio.get = nv10_gpio_get;
  298. engine->gpio.set = nv10_gpio_set;
  299. engine->gpio.irq_enable = NULL;
  300. engine->pm.clock_get = nv04_pm_clock_get;
  301. engine->pm.clock_pre = nv04_pm_clock_pre;
  302. engine->pm.clock_set = nv04_pm_clock_set;
  303. engine->pm.voltage_get = nouveau_voltage_gpio_get;
  304. engine->pm.voltage_set = nouveau_voltage_gpio_set;
  305. engine->pm.temp_get = nv40_temp_get;
  306. engine->vram.init = nouveau_mem_detect;
  307. engine->vram.flags_valid = nouveau_mem_flags_valid;
  308. break;
  309. case 0x50:
  310. case 0x80: /* gotta love NVIDIA's consistency.. */
  311. case 0x90:
  312. case 0xA0:
  313. engine->instmem.init = nv50_instmem_init;
  314. engine->instmem.takedown = nv50_instmem_takedown;
  315. engine->instmem.suspend = nv50_instmem_suspend;
  316. engine->instmem.resume = nv50_instmem_resume;
  317. engine->instmem.get = nv50_instmem_get;
  318. engine->instmem.put = nv50_instmem_put;
  319. engine->instmem.map = nv50_instmem_map;
  320. engine->instmem.unmap = nv50_instmem_unmap;
  321. if (dev_priv->chipset == 0x50)
  322. engine->instmem.flush = nv50_instmem_flush;
  323. else
  324. engine->instmem.flush = nv84_instmem_flush;
  325. engine->mc.init = nv50_mc_init;
  326. engine->mc.takedown = nv50_mc_takedown;
  327. engine->timer.init = nv04_timer_init;
  328. engine->timer.read = nv04_timer_read;
  329. engine->timer.takedown = nv04_timer_takedown;
  330. engine->fb.init = nv50_fb_init;
  331. engine->fb.takedown = nv50_fb_takedown;
  332. engine->graph.init = nouveau_stub_init;
  333. engine->graph.takedown = nouveau_stub_takedown;
  334. engine->graph.fifo_access = nvc0_graph_fifo_access;
  335. engine->graph.channel = nvc0_graph_channel;
  336. engine->fifo.channels = 128;
  337. engine->fifo.init = nv50_fifo_init;
  338. engine->fifo.takedown = nv50_fifo_takedown;
  339. engine->fifo.disable = nv04_fifo_disable;
  340. engine->fifo.enable = nv04_fifo_enable;
  341. engine->fifo.reassign = nv04_fifo_reassign;
  342. engine->fifo.channel_id = nv50_fifo_channel_id;
  343. engine->fifo.create_context = nv50_fifo_create_context;
  344. engine->fifo.destroy_context = nv50_fifo_destroy_context;
  345. engine->fifo.load_context = nv50_fifo_load_context;
  346. engine->fifo.unload_context = nv50_fifo_unload_context;
  347. engine->fifo.tlb_flush = nv50_fifo_tlb_flush;
  348. engine->display.early_init = nv50_display_early_init;
  349. engine->display.late_takedown = nv50_display_late_takedown;
  350. engine->display.create = nv50_display_create;
  351. engine->display.init = nv50_display_init;
  352. engine->display.destroy = nv50_display_destroy;
  353. engine->gpio.init = nv50_gpio_init;
  354. engine->gpio.takedown = nv50_gpio_fini;
  355. engine->gpio.get = nv50_gpio_get;
  356. engine->gpio.set = nv50_gpio_set;
  357. engine->gpio.irq_register = nv50_gpio_irq_register;
  358. engine->gpio.irq_unregister = nv50_gpio_irq_unregister;
  359. engine->gpio.irq_enable = nv50_gpio_irq_enable;
  360. switch (dev_priv->chipset) {
  361. case 0x84:
  362. case 0x86:
  363. case 0x92:
  364. case 0x94:
  365. case 0x96:
  366. case 0x98:
  367. case 0xa0:
  368. case 0xaa:
  369. case 0xac:
  370. case 0x50:
  371. engine->pm.clock_get = nv50_pm_clock_get;
  372. engine->pm.clock_pre = nv50_pm_clock_pre;
  373. engine->pm.clock_set = nv50_pm_clock_set;
  374. break;
  375. default:
  376. engine->pm.clock_get = nva3_pm_clock_get;
  377. engine->pm.clock_pre = nva3_pm_clock_pre;
  378. engine->pm.clock_set = nva3_pm_clock_set;
  379. break;
  380. }
  381. engine->pm.voltage_get = nouveau_voltage_gpio_get;
  382. engine->pm.voltage_set = nouveau_voltage_gpio_set;
  383. if (dev_priv->chipset >= 0x84)
  384. engine->pm.temp_get = nv84_temp_get;
  385. else
  386. engine->pm.temp_get = nv40_temp_get;
  387. engine->vram.init = nv50_vram_init;
  388. engine->vram.get = nv50_vram_new;
  389. engine->vram.put = nv50_vram_del;
  390. engine->vram.flags_valid = nv50_vram_flags_valid;
  391. break;
  392. case 0xC0:
  393. engine->instmem.init = nvc0_instmem_init;
  394. engine->instmem.takedown = nvc0_instmem_takedown;
  395. engine->instmem.suspend = nvc0_instmem_suspend;
  396. engine->instmem.resume = nvc0_instmem_resume;
  397. engine->instmem.get = nv50_instmem_get;
  398. engine->instmem.put = nv50_instmem_put;
  399. engine->instmem.map = nv50_instmem_map;
  400. engine->instmem.unmap = nv50_instmem_unmap;
  401. engine->instmem.flush = nv84_instmem_flush;
  402. engine->mc.init = nv50_mc_init;
  403. engine->mc.takedown = nv50_mc_takedown;
  404. engine->timer.init = nv04_timer_init;
  405. engine->timer.read = nv04_timer_read;
  406. engine->timer.takedown = nv04_timer_takedown;
  407. engine->fb.init = nvc0_fb_init;
  408. engine->fb.takedown = nvc0_fb_takedown;
  409. engine->graph.fifo_access = nvc0_graph_fifo_access;
  410. engine->graph.channel = nvc0_graph_channel;
  411. engine->fifo.channels = 128;
  412. engine->fifo.init = nvc0_fifo_init;
  413. engine->fifo.takedown = nvc0_fifo_takedown;
  414. engine->fifo.disable = nvc0_fifo_disable;
  415. engine->fifo.enable = nvc0_fifo_enable;
  416. engine->fifo.reassign = nvc0_fifo_reassign;
  417. engine->fifo.channel_id = nvc0_fifo_channel_id;
  418. engine->fifo.create_context = nvc0_fifo_create_context;
  419. engine->fifo.destroy_context = nvc0_fifo_destroy_context;
  420. engine->fifo.load_context = nvc0_fifo_load_context;
  421. engine->fifo.unload_context = nvc0_fifo_unload_context;
  422. engine->display.early_init = nv50_display_early_init;
  423. engine->display.late_takedown = nv50_display_late_takedown;
  424. engine->display.create = nv50_display_create;
  425. engine->display.init = nv50_display_init;
  426. engine->display.destroy = nv50_display_destroy;
  427. engine->gpio.init = nv50_gpio_init;
  428. engine->gpio.takedown = nouveau_stub_takedown;
  429. engine->gpio.get = nv50_gpio_get;
  430. engine->gpio.set = nv50_gpio_set;
  431. engine->gpio.irq_register = nv50_gpio_irq_register;
  432. engine->gpio.irq_unregister = nv50_gpio_irq_unregister;
  433. engine->gpio.irq_enable = nv50_gpio_irq_enable;
  434. engine->vram.init = nvc0_vram_init;
  435. engine->vram.get = nvc0_vram_new;
  436. engine->vram.put = nv50_vram_del;
  437. engine->vram.flags_valid = nvc0_vram_flags_valid;
  438. break;
  439. default:
  440. NV_ERROR(dev, "NV%02x unsupported\n", dev_priv->chipset);
  441. return 1;
  442. }
  443. return 0;
  444. }
  445. static unsigned int
  446. nouveau_vga_set_decode(void *priv, bool state)
  447. {
  448. struct drm_device *dev = priv;
  449. struct drm_nouveau_private *dev_priv = dev->dev_private;
  450. if (dev_priv->chipset >= 0x40)
  451. nv_wr32(dev, 0x88054, state);
  452. else
  453. nv_wr32(dev, 0x1854, state);
  454. if (state)
  455. return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
  456. VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  457. else
  458. return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  459. }
  460. static int
  461. nouveau_card_init_channel(struct drm_device *dev)
  462. {
  463. struct drm_nouveau_private *dev_priv = dev->dev_private;
  464. int ret;
  465. ret = nouveau_channel_alloc(dev, &dev_priv->channel,
  466. (struct drm_file *)-2, NvDmaFB, NvDmaTT);
  467. if (ret)
  468. return ret;
  469. mutex_unlock(&dev_priv->channel->mutex);
  470. return 0;
  471. }
  472. static void nouveau_switcheroo_set_state(struct pci_dev *pdev,
  473. enum vga_switcheroo_state state)
  474. {
  475. struct drm_device *dev = pci_get_drvdata(pdev);
  476. pm_message_t pmm = { .event = PM_EVENT_SUSPEND };
  477. if (state == VGA_SWITCHEROO_ON) {
  478. printk(KERN_ERR "VGA switcheroo: switched nouveau on\n");
  479. dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
  480. nouveau_pci_resume(pdev);
  481. drm_kms_helper_poll_enable(dev);
  482. dev->switch_power_state = DRM_SWITCH_POWER_ON;
  483. } else {
  484. printk(KERN_ERR "VGA switcheroo: switched nouveau off\n");
  485. dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
  486. drm_kms_helper_poll_disable(dev);
  487. nouveau_pci_suspend(pdev, pmm);
  488. dev->switch_power_state = DRM_SWITCH_POWER_OFF;
  489. }
  490. }
  491. static void nouveau_switcheroo_reprobe(struct pci_dev *pdev)
  492. {
  493. struct drm_device *dev = pci_get_drvdata(pdev);
  494. nouveau_fbcon_output_poll_changed(dev);
  495. }
  496. static bool nouveau_switcheroo_can_switch(struct pci_dev *pdev)
  497. {
  498. struct drm_device *dev = pci_get_drvdata(pdev);
  499. bool can_switch;
  500. spin_lock(&dev->count_lock);
  501. can_switch = (dev->open_count == 0);
  502. spin_unlock(&dev->count_lock);
  503. return can_switch;
  504. }
  505. int
  506. nouveau_card_init(struct drm_device *dev)
  507. {
  508. struct drm_nouveau_private *dev_priv = dev->dev_private;
  509. struct nouveau_engine *engine;
  510. int ret, e;
  511. vga_client_register(dev->pdev, dev, NULL, nouveau_vga_set_decode);
  512. vga_switcheroo_register_client(dev->pdev, nouveau_switcheroo_set_state,
  513. nouveau_switcheroo_reprobe,
  514. nouveau_switcheroo_can_switch);
  515. /* Initialise internal driver API hooks */
  516. ret = nouveau_init_engine_ptrs(dev);
  517. if (ret)
  518. goto out;
  519. engine = &dev_priv->engine;
  520. spin_lock_init(&dev_priv->channels.lock);
  521. spin_lock_init(&dev_priv->tile.lock);
  522. spin_lock_init(&dev_priv->context_switch_lock);
  523. spin_lock_init(&dev_priv->vm_lock);
  524. /* Make the CRTCs and I2C buses accessible */
  525. ret = engine->display.early_init(dev);
  526. if (ret)
  527. goto out;
  528. /* Parse BIOS tables / Run init tables if card not POSTed */
  529. ret = nouveau_bios_init(dev);
  530. if (ret)
  531. goto out_display_early;
  532. nouveau_pm_init(dev);
  533. ret = nouveau_mem_vram_init(dev);
  534. if (ret)
  535. goto out_bios;
  536. ret = nouveau_gpuobj_init(dev);
  537. if (ret)
  538. goto out_vram;
  539. ret = engine->instmem.init(dev);
  540. if (ret)
  541. goto out_gpuobj;
  542. ret = nouveau_mem_gart_init(dev);
  543. if (ret)
  544. goto out_instmem;
  545. /* PMC */
  546. ret = engine->mc.init(dev);
  547. if (ret)
  548. goto out_gart;
  549. /* PGPIO */
  550. ret = engine->gpio.init(dev);
  551. if (ret)
  552. goto out_mc;
  553. /* PTIMER */
  554. ret = engine->timer.init(dev);
  555. if (ret)
  556. goto out_gpio;
  557. /* PFB */
  558. ret = engine->fb.init(dev);
  559. if (ret)
  560. goto out_timer;
  561. switch (dev_priv->card_type) {
  562. case NV_04:
  563. nv04_graph_create(dev);
  564. break;
  565. case NV_10:
  566. nv10_graph_create(dev);
  567. break;
  568. case NV_20:
  569. case NV_30:
  570. nv20_graph_create(dev);
  571. break;
  572. case NV_40:
  573. nv40_graph_create(dev);
  574. break;
  575. case NV_50:
  576. nv50_graph_create(dev);
  577. break;
  578. case NV_C0:
  579. nvc0_graph_create(dev);
  580. break;
  581. default:
  582. break;
  583. }
  584. switch (dev_priv->chipset) {
  585. case 0x84:
  586. case 0x86:
  587. case 0x92:
  588. case 0x94:
  589. case 0x96:
  590. case 0xa0:
  591. nv84_crypt_create(dev);
  592. break;
  593. }
  594. if (nouveau_noaccel)
  595. engine->graph.accel_blocked = true;
  596. else {
  597. for (e = 0; e < NVOBJ_ENGINE_NR; e++) {
  598. if (dev_priv->eng[e]) {
  599. ret = dev_priv->eng[e]->init(dev, e);
  600. if (ret)
  601. goto out_engine;
  602. }
  603. }
  604. /* PGRAPH */
  605. ret = engine->graph.init(dev);
  606. if (ret)
  607. goto out_engine;
  608. /* PFIFO */
  609. ret = engine->fifo.init(dev);
  610. if (ret)
  611. goto out_graph;
  612. }
  613. ret = engine->display.create(dev);
  614. if (ret)
  615. goto out_fifo;
  616. ret = drm_vblank_init(dev, nv_two_heads(dev) ? 2 : 1);
  617. if (ret)
  618. goto out_vblank;
  619. ret = nouveau_irq_init(dev);
  620. if (ret)
  621. goto out_vblank;
  622. /* what about PVIDEO/PCRTC/PRAMDAC etc? */
  623. if (!engine->graph.accel_blocked) {
  624. ret = nouveau_fence_init(dev);
  625. if (ret)
  626. goto out_irq;
  627. ret = nouveau_card_init_channel(dev);
  628. if (ret)
  629. goto out_fence;
  630. }
  631. nouveau_fbcon_init(dev);
  632. drm_kms_helper_poll_init(dev);
  633. return 0;
  634. out_fence:
  635. nouveau_fence_fini(dev);
  636. out_irq:
  637. nouveau_irq_fini(dev);
  638. out_vblank:
  639. drm_vblank_cleanup(dev);
  640. engine->display.destroy(dev);
  641. out_fifo:
  642. if (!nouveau_noaccel)
  643. engine->fifo.takedown(dev);
  644. out_graph:
  645. if (!nouveau_noaccel)
  646. engine->graph.takedown(dev);
  647. out_engine:
  648. if (!nouveau_noaccel) {
  649. for (e = e - 1; e >= 0; e--) {
  650. if (!dev_priv->eng[e])
  651. continue;
  652. dev_priv->eng[e]->fini(dev, e);
  653. dev_priv->eng[e]->destroy(dev,e );
  654. }
  655. }
  656. engine->fb.takedown(dev);
  657. out_timer:
  658. engine->timer.takedown(dev);
  659. out_gpio:
  660. engine->gpio.takedown(dev);
  661. out_mc:
  662. engine->mc.takedown(dev);
  663. out_gart:
  664. nouveau_mem_gart_fini(dev);
  665. out_instmem:
  666. engine->instmem.takedown(dev);
  667. out_gpuobj:
  668. nouveau_gpuobj_takedown(dev);
  669. out_vram:
  670. nouveau_mem_vram_fini(dev);
  671. out_bios:
  672. nouveau_pm_fini(dev);
  673. nouveau_bios_takedown(dev);
  674. out_display_early:
  675. engine->display.late_takedown(dev);
  676. out:
  677. vga_client_register(dev->pdev, NULL, NULL, NULL);
  678. return ret;
  679. }
  680. static void nouveau_card_takedown(struct drm_device *dev)
  681. {
  682. struct drm_nouveau_private *dev_priv = dev->dev_private;
  683. struct nouveau_engine *engine = &dev_priv->engine;
  684. int e;
  685. if (!engine->graph.accel_blocked) {
  686. nouveau_fence_fini(dev);
  687. nouveau_channel_put_unlocked(&dev_priv->channel);
  688. }
  689. if (!nouveau_noaccel) {
  690. engine->fifo.takedown(dev);
  691. engine->graph.takedown(dev);
  692. for (e = NVOBJ_ENGINE_NR - 1; e >= 0; e--) {
  693. if (dev_priv->eng[e]) {
  694. dev_priv->eng[e]->fini(dev, e);
  695. dev_priv->eng[e]->destroy(dev,e );
  696. }
  697. }
  698. }
  699. engine->fb.takedown(dev);
  700. engine->timer.takedown(dev);
  701. engine->gpio.takedown(dev);
  702. engine->mc.takedown(dev);
  703. engine->display.late_takedown(dev);
  704. mutex_lock(&dev->struct_mutex);
  705. ttm_bo_clean_mm(&dev_priv->ttm.bdev, TTM_PL_VRAM);
  706. ttm_bo_clean_mm(&dev_priv->ttm.bdev, TTM_PL_TT);
  707. mutex_unlock(&dev->struct_mutex);
  708. nouveau_mem_gart_fini(dev);
  709. engine->instmem.takedown(dev);
  710. nouveau_gpuobj_takedown(dev);
  711. nouveau_mem_vram_fini(dev);
  712. nouveau_irq_fini(dev);
  713. drm_vblank_cleanup(dev);
  714. nouveau_pm_fini(dev);
  715. nouveau_bios_takedown(dev);
  716. vga_client_register(dev->pdev, NULL, NULL, NULL);
  717. }
  718. /* here a client dies, release the stuff that was allocated for its
  719. * file_priv */
  720. void nouveau_preclose(struct drm_device *dev, struct drm_file *file_priv)
  721. {
  722. nouveau_channel_cleanup(dev, file_priv);
  723. }
  724. /* first module load, setup the mmio/fb mapping */
  725. /* KMS: we need mmio at load time, not when the first drm client opens. */
  726. int nouveau_firstopen(struct drm_device *dev)
  727. {
  728. return 0;
  729. }
  730. /* if we have an OF card, copy vbios to RAMIN */
  731. static void nouveau_OF_copy_vbios_to_ramin(struct drm_device *dev)
  732. {
  733. #if defined(__powerpc__)
  734. int size, i;
  735. const uint32_t *bios;
  736. struct device_node *dn = pci_device_to_OF_node(dev->pdev);
  737. if (!dn) {
  738. NV_INFO(dev, "Unable to get the OF node\n");
  739. return;
  740. }
  741. bios = of_get_property(dn, "NVDA,BMP", &size);
  742. if (bios) {
  743. for (i = 0; i < size; i += 4)
  744. nv_wi32(dev, i, bios[i/4]);
  745. NV_INFO(dev, "OF bios successfully copied (%d bytes)\n", size);
  746. } else {
  747. NV_INFO(dev, "Unable to get the OF bios\n");
  748. }
  749. #endif
  750. }
  751. static struct apertures_struct *nouveau_get_apertures(struct drm_device *dev)
  752. {
  753. struct pci_dev *pdev = dev->pdev;
  754. struct apertures_struct *aper = alloc_apertures(3);
  755. if (!aper)
  756. return NULL;
  757. aper->ranges[0].base = pci_resource_start(pdev, 1);
  758. aper->ranges[0].size = pci_resource_len(pdev, 1);
  759. aper->count = 1;
  760. if (pci_resource_len(pdev, 2)) {
  761. aper->ranges[aper->count].base = pci_resource_start(pdev, 2);
  762. aper->ranges[aper->count].size = pci_resource_len(pdev, 2);
  763. aper->count++;
  764. }
  765. if (pci_resource_len(pdev, 3)) {
  766. aper->ranges[aper->count].base = pci_resource_start(pdev, 3);
  767. aper->ranges[aper->count].size = pci_resource_len(pdev, 3);
  768. aper->count++;
  769. }
  770. return aper;
  771. }
  772. static int nouveau_remove_conflicting_drivers(struct drm_device *dev)
  773. {
  774. struct drm_nouveau_private *dev_priv = dev->dev_private;
  775. bool primary = false;
  776. dev_priv->apertures = nouveau_get_apertures(dev);
  777. if (!dev_priv->apertures)
  778. return -ENOMEM;
  779. #ifdef CONFIG_X86
  780. primary = dev->pdev->resource[PCI_ROM_RESOURCE].flags & IORESOURCE_ROM_SHADOW;
  781. #endif
  782. remove_conflicting_framebuffers(dev_priv->apertures, "nouveaufb", primary);
  783. return 0;
  784. }
  785. int nouveau_load(struct drm_device *dev, unsigned long flags)
  786. {
  787. struct drm_nouveau_private *dev_priv;
  788. uint32_t reg0;
  789. resource_size_t mmio_start_offs;
  790. int ret;
  791. dev_priv = kzalloc(sizeof(*dev_priv), GFP_KERNEL);
  792. if (!dev_priv) {
  793. ret = -ENOMEM;
  794. goto err_out;
  795. }
  796. dev->dev_private = dev_priv;
  797. dev_priv->dev = dev;
  798. dev_priv->flags = flags & NOUVEAU_FLAGS;
  799. NV_DEBUG(dev, "vendor: 0x%X device: 0x%X class: 0x%X\n",
  800. dev->pci_vendor, dev->pci_device, dev->pdev->class);
  801. /* resource 0 is mmio regs */
  802. /* resource 1 is linear FB */
  803. /* resource 2 is RAMIN (mmio regs + 0x1000000) */
  804. /* resource 6 is bios */
  805. /* map the mmio regs */
  806. mmio_start_offs = pci_resource_start(dev->pdev, 0);
  807. dev_priv->mmio = ioremap(mmio_start_offs, 0x00800000);
  808. if (!dev_priv->mmio) {
  809. NV_ERROR(dev, "Unable to initialize the mmio mapping. "
  810. "Please report your setup to " DRIVER_EMAIL "\n");
  811. ret = -EINVAL;
  812. goto err_priv;
  813. }
  814. NV_DEBUG(dev, "regs mapped ok at 0x%llx\n",
  815. (unsigned long long)mmio_start_offs);
  816. #ifdef __BIG_ENDIAN
  817. /* Put the card in BE mode if it's not */
  818. if (nv_rd32(dev, NV03_PMC_BOOT_1))
  819. nv_wr32(dev, NV03_PMC_BOOT_1, 0x00000001);
  820. DRM_MEMORYBARRIER();
  821. #endif
  822. /* Time to determine the card architecture */
  823. reg0 = nv_rd32(dev, NV03_PMC_BOOT_0);
  824. dev_priv->stepping = 0; /* XXX: add stepping for pre-NV10? */
  825. /* We're dealing with >=NV10 */
  826. if ((reg0 & 0x0f000000) > 0) {
  827. /* Bit 27-20 contain the architecture in hex */
  828. dev_priv->chipset = (reg0 & 0xff00000) >> 20;
  829. dev_priv->stepping = (reg0 & 0xff);
  830. /* NV04 or NV05 */
  831. } else if ((reg0 & 0xff00fff0) == 0x20004000) {
  832. if (reg0 & 0x00f00000)
  833. dev_priv->chipset = 0x05;
  834. else
  835. dev_priv->chipset = 0x04;
  836. } else
  837. dev_priv->chipset = 0xff;
  838. switch (dev_priv->chipset & 0xf0) {
  839. case 0x00:
  840. case 0x10:
  841. case 0x20:
  842. case 0x30:
  843. dev_priv->card_type = dev_priv->chipset & 0xf0;
  844. break;
  845. case 0x40:
  846. case 0x60:
  847. dev_priv->card_type = NV_40;
  848. break;
  849. case 0x50:
  850. case 0x80:
  851. case 0x90:
  852. case 0xa0:
  853. dev_priv->card_type = NV_50;
  854. break;
  855. case 0xc0:
  856. dev_priv->card_type = NV_C0;
  857. break;
  858. default:
  859. NV_INFO(dev, "Unsupported chipset 0x%08x\n", reg0);
  860. ret = -EINVAL;
  861. goto err_mmio;
  862. }
  863. NV_INFO(dev, "Detected an NV%2x generation card (0x%08x)\n",
  864. dev_priv->card_type, reg0);
  865. ret = nouveau_remove_conflicting_drivers(dev);
  866. if (ret)
  867. goto err_mmio;
  868. /* Map PRAMIN BAR, or on older cards, the aperture within BAR0 */
  869. if (dev_priv->card_type >= NV_40) {
  870. int ramin_bar = 2;
  871. if (pci_resource_len(dev->pdev, ramin_bar) == 0)
  872. ramin_bar = 3;
  873. dev_priv->ramin_size = pci_resource_len(dev->pdev, ramin_bar);
  874. dev_priv->ramin =
  875. ioremap(pci_resource_start(dev->pdev, ramin_bar),
  876. dev_priv->ramin_size);
  877. if (!dev_priv->ramin) {
  878. NV_ERROR(dev, "Failed to PRAMIN BAR");
  879. ret = -ENOMEM;
  880. goto err_mmio;
  881. }
  882. } else {
  883. dev_priv->ramin_size = 1 * 1024 * 1024;
  884. dev_priv->ramin = ioremap(mmio_start_offs + NV_RAMIN,
  885. dev_priv->ramin_size);
  886. if (!dev_priv->ramin) {
  887. NV_ERROR(dev, "Failed to map BAR0 PRAMIN.\n");
  888. ret = -ENOMEM;
  889. goto err_mmio;
  890. }
  891. }
  892. nouveau_OF_copy_vbios_to_ramin(dev);
  893. /* Special flags */
  894. if (dev->pci_device == 0x01a0)
  895. dev_priv->flags |= NV_NFORCE;
  896. else if (dev->pci_device == 0x01f0)
  897. dev_priv->flags |= NV_NFORCE2;
  898. /* For kernel modesetting, init card now and bring up fbcon */
  899. ret = nouveau_card_init(dev);
  900. if (ret)
  901. goto err_ramin;
  902. return 0;
  903. err_ramin:
  904. iounmap(dev_priv->ramin);
  905. err_mmio:
  906. iounmap(dev_priv->mmio);
  907. err_priv:
  908. kfree(dev_priv);
  909. dev->dev_private = NULL;
  910. err_out:
  911. return ret;
  912. }
  913. void nouveau_lastclose(struct drm_device *dev)
  914. {
  915. vga_switcheroo_process_delayed_switch();
  916. }
  917. int nouveau_unload(struct drm_device *dev)
  918. {
  919. struct drm_nouveau_private *dev_priv = dev->dev_private;
  920. struct nouveau_engine *engine = &dev_priv->engine;
  921. drm_kms_helper_poll_fini(dev);
  922. nouveau_fbcon_fini(dev);
  923. engine->display.destroy(dev);
  924. nouveau_card_takedown(dev);
  925. iounmap(dev_priv->mmio);
  926. iounmap(dev_priv->ramin);
  927. kfree(dev_priv);
  928. dev->dev_private = NULL;
  929. return 0;
  930. }
  931. int nouveau_ioctl_getparam(struct drm_device *dev, void *data,
  932. struct drm_file *file_priv)
  933. {
  934. struct drm_nouveau_private *dev_priv = dev->dev_private;
  935. struct drm_nouveau_getparam *getparam = data;
  936. switch (getparam->param) {
  937. case NOUVEAU_GETPARAM_CHIPSET_ID:
  938. getparam->value = dev_priv->chipset;
  939. break;
  940. case NOUVEAU_GETPARAM_PCI_VENDOR:
  941. getparam->value = dev->pci_vendor;
  942. break;
  943. case NOUVEAU_GETPARAM_PCI_DEVICE:
  944. getparam->value = dev->pci_device;
  945. break;
  946. case NOUVEAU_GETPARAM_BUS_TYPE:
  947. if (drm_pci_device_is_agp(dev))
  948. getparam->value = NV_AGP;
  949. else if (drm_pci_device_is_pcie(dev))
  950. getparam->value = NV_PCIE;
  951. else
  952. getparam->value = NV_PCI;
  953. break;
  954. case NOUVEAU_GETPARAM_FB_SIZE:
  955. getparam->value = dev_priv->fb_available_size;
  956. break;
  957. case NOUVEAU_GETPARAM_AGP_SIZE:
  958. getparam->value = dev_priv->gart_info.aper_size;
  959. break;
  960. case NOUVEAU_GETPARAM_VM_VRAM_BASE:
  961. getparam->value = 0; /* deprecated */
  962. break;
  963. case NOUVEAU_GETPARAM_PTIMER_TIME:
  964. getparam->value = dev_priv->engine.timer.read(dev);
  965. break;
  966. case NOUVEAU_GETPARAM_HAS_BO_USAGE:
  967. getparam->value = 1;
  968. break;
  969. case NOUVEAU_GETPARAM_HAS_PAGEFLIP:
  970. getparam->value = 1;
  971. break;
  972. case NOUVEAU_GETPARAM_GRAPH_UNITS:
  973. /* NV40 and NV50 versions are quite different, but register
  974. * address is the same. User is supposed to know the card
  975. * family anyway... */
  976. if (dev_priv->chipset >= 0x40) {
  977. getparam->value = nv_rd32(dev, NV40_PMC_GRAPH_UNITS);
  978. break;
  979. }
  980. /* FALLTHRU */
  981. default:
  982. NV_DEBUG(dev, "unknown parameter %lld\n", getparam->param);
  983. return -EINVAL;
  984. }
  985. return 0;
  986. }
  987. int
  988. nouveau_ioctl_setparam(struct drm_device *dev, void *data,
  989. struct drm_file *file_priv)
  990. {
  991. struct drm_nouveau_setparam *setparam = data;
  992. switch (setparam->param) {
  993. default:
  994. NV_DEBUG(dev, "unknown parameter %lld\n", setparam->param);
  995. return -EINVAL;
  996. }
  997. return 0;
  998. }
  999. /* Wait until (value(reg) & mask) == val, up until timeout has hit */
  1000. bool
  1001. nouveau_wait_eq(struct drm_device *dev, uint64_t timeout,
  1002. uint32_t reg, uint32_t mask, uint32_t val)
  1003. {
  1004. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1005. struct nouveau_timer_engine *ptimer = &dev_priv->engine.timer;
  1006. uint64_t start = ptimer->read(dev);
  1007. do {
  1008. if ((nv_rd32(dev, reg) & mask) == val)
  1009. return true;
  1010. } while (ptimer->read(dev) - start < timeout);
  1011. return false;
  1012. }
  1013. /* Wait until (value(reg) & mask) != val, up until timeout has hit */
  1014. bool
  1015. nouveau_wait_ne(struct drm_device *dev, uint64_t timeout,
  1016. uint32_t reg, uint32_t mask, uint32_t val)
  1017. {
  1018. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1019. struct nouveau_timer_engine *ptimer = &dev_priv->engine.timer;
  1020. uint64_t start = ptimer->read(dev);
  1021. do {
  1022. if ((nv_rd32(dev, reg) & mask) != val)
  1023. return true;
  1024. } while (ptimer->read(dev) - start < timeout);
  1025. return false;
  1026. }
  1027. /* Waits for PGRAPH to go completely idle */
  1028. bool nouveau_wait_for_idle(struct drm_device *dev)
  1029. {
  1030. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1031. uint32_t mask = ~0;
  1032. if (dev_priv->card_type == NV_40)
  1033. mask &= ~NV40_PGRAPH_STATUS_SYNC_STALL;
  1034. if (!nv_wait(dev, NV04_PGRAPH_STATUS, mask, 0)) {
  1035. NV_ERROR(dev, "PGRAPH idle timed out with status 0x%08x\n",
  1036. nv_rd32(dev, NV04_PGRAPH_STATUS));
  1037. return false;
  1038. }
  1039. return true;
  1040. }