bnx2x_link.c 383 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662566356645665566656675668566956705671567256735674567556765677567856795680568156825683568456855686568756885689569056915692569356945695569656975698569957005701570257035704570557065707570857095710571157125713571457155716571757185719572057215722572357245725572657275728572957305731573257335734573557365737573857395740574157425743574457455746574757485749575057515752575357545755575657575758575957605761576257635764576557665767576857695770577157725773577457755776577757785779578057815782578357845785578657875788578957905791579257935794579557965797579857995800580158025803580458055806580758085809581058115812581358145815581658175818581958205821582258235824582558265827582858295830583158325833583458355836583758385839584058415842584358445845584658475848584958505851585258535854585558565857585858595860586158625863586458655866586758685869587058715872587358745875587658775878587958805881588258835884588558865887588858895890589158925893589458955896589758985899590059015902590359045905590659075908590959105911591259135914591559165917591859195920592159225923592459255926592759285929593059315932593359345935593659375938593959405941594259435944594559465947594859495950595159525953595459555956595759585959596059615962596359645965596659675968596959705971597259735974597559765977597859795980598159825983598459855986598759885989599059915992599359945995599659975998599960006001600260036004600560066007600860096010601160126013601460156016601760186019602060216022602360246025602660276028602960306031603260336034603560366037603860396040604160426043604460456046604760486049605060516052605360546055605660576058605960606061606260636064606560666067606860696070607160726073607460756076607760786079608060816082608360846085608660876088608960906091609260936094609560966097609860996100610161026103610461056106610761086109611061116112611361146115611661176118611961206121612261236124612561266127612861296130613161326133613461356136613761386139614061416142614361446145614661476148614961506151615261536154615561566157615861596160616161626163616461656166616761686169617061716172617361746175617661776178617961806181618261836184618561866187618861896190619161926193619461956196619761986199620062016202620362046205620662076208620962106211621262136214621562166217621862196220622162226223622462256226622762286229623062316232623362346235623662376238623962406241624262436244624562466247624862496250625162526253625462556256625762586259626062616262626362646265626662676268626962706271627262736274627562766277627862796280628162826283628462856286628762886289629062916292629362946295629662976298629963006301630263036304630563066307630863096310631163126313631463156316631763186319632063216322632363246325632663276328632963306331633263336334633563366337633863396340634163426343634463456346634763486349635063516352635363546355635663576358635963606361636263636364636563666367636863696370637163726373637463756376637763786379638063816382638363846385638663876388638963906391639263936394639563966397639863996400640164026403640464056406640764086409641064116412641364146415641664176418641964206421642264236424642564266427642864296430643164326433643464356436643764386439644064416442644364446445644664476448644964506451645264536454645564566457645864596460646164626463646464656466646764686469647064716472647364746475647664776478647964806481648264836484648564866487648864896490649164926493649464956496649764986499650065016502650365046505650665076508650965106511651265136514651565166517651865196520652165226523652465256526652765286529653065316532653365346535653665376538653965406541654265436544654565466547654865496550655165526553655465556556655765586559656065616562656365646565656665676568656965706571657265736574657565766577657865796580658165826583658465856586658765886589659065916592659365946595659665976598659966006601660266036604660566066607660866096610661166126613661466156616661766186619662066216622662366246625662666276628662966306631663266336634663566366637663866396640664166426643664466456646664766486649665066516652665366546655665666576658665966606661666266636664666566666667666866696670667166726673667466756676667766786679668066816682668366846685668666876688668966906691669266936694669566966697669866996700670167026703670467056706670767086709671067116712671367146715671667176718671967206721672267236724672567266727672867296730673167326733673467356736673767386739674067416742674367446745674667476748674967506751675267536754675567566757675867596760676167626763676467656766676767686769677067716772677367746775677667776778677967806781678267836784678567866787678867896790679167926793679467956796679767986799680068016802680368046805680668076808680968106811681268136814681568166817681868196820682168226823682468256826682768286829683068316832683368346835683668376838683968406841684268436844684568466847684868496850685168526853685468556856685768586859686068616862686368646865686668676868686968706871687268736874687568766877687868796880688168826883688468856886688768886889689068916892689368946895689668976898689969006901690269036904690569066907690869096910691169126913691469156916691769186919692069216922692369246925692669276928692969306931693269336934693569366937693869396940694169426943694469456946694769486949695069516952695369546955695669576958695969606961696269636964696569666967696869696970697169726973697469756976697769786979698069816982698369846985698669876988698969906991699269936994699569966997699869997000700170027003700470057006700770087009701070117012701370147015701670177018701970207021702270237024702570267027702870297030703170327033703470357036703770387039704070417042704370447045704670477048704970507051705270537054705570567057705870597060706170627063706470657066706770687069707070717072707370747075707670777078707970807081708270837084708570867087708870897090709170927093709470957096709770987099710071017102710371047105710671077108710971107111711271137114711571167117711871197120712171227123712471257126712771287129713071317132713371347135713671377138713971407141714271437144714571467147714871497150715171527153715471557156715771587159716071617162716371647165716671677168716971707171717271737174717571767177717871797180718171827183718471857186718771887189719071917192719371947195719671977198719972007201720272037204720572067207720872097210721172127213721472157216721772187219722072217222722372247225722672277228722972307231723272337234723572367237723872397240724172427243724472457246724772487249725072517252725372547255725672577258725972607261726272637264726572667267726872697270727172727273727472757276727772787279728072817282728372847285728672877288728972907291729272937294729572967297729872997300730173027303730473057306730773087309731073117312731373147315731673177318731973207321732273237324732573267327732873297330733173327333733473357336733773387339734073417342734373447345734673477348734973507351735273537354735573567357735873597360736173627363736473657366736773687369737073717372737373747375737673777378737973807381738273837384738573867387738873897390739173927393739473957396739773987399740074017402740374047405740674077408740974107411741274137414741574167417741874197420742174227423742474257426742774287429743074317432743374347435743674377438743974407441744274437444744574467447744874497450745174527453745474557456745774587459746074617462746374647465746674677468746974707471747274737474747574767477747874797480748174827483748474857486748774887489749074917492749374947495749674977498749975007501750275037504750575067507750875097510751175127513751475157516751775187519752075217522752375247525752675277528752975307531753275337534753575367537753875397540754175427543754475457546754775487549755075517552755375547555755675577558755975607561756275637564756575667567756875697570757175727573757475757576757775787579758075817582758375847585758675877588758975907591759275937594759575967597759875997600760176027603760476057606760776087609761076117612761376147615761676177618761976207621762276237624762576267627762876297630763176327633763476357636763776387639764076417642764376447645764676477648764976507651765276537654765576567657765876597660766176627663766476657666766776687669767076717672767376747675767676777678767976807681768276837684768576867687768876897690769176927693769476957696769776987699770077017702770377047705770677077708770977107711771277137714771577167717771877197720772177227723772477257726772777287729773077317732773377347735773677377738773977407741774277437744774577467747774877497750775177527753775477557756775777587759776077617762776377647765776677677768776977707771777277737774777577767777777877797780778177827783778477857786778777887789779077917792779377947795779677977798779978007801780278037804780578067807780878097810781178127813781478157816781778187819782078217822782378247825782678277828782978307831783278337834783578367837783878397840784178427843784478457846784778487849785078517852785378547855785678577858785978607861786278637864786578667867786878697870787178727873787478757876787778787879788078817882788378847885788678877888788978907891789278937894789578967897789878997900790179027903790479057906790779087909791079117912791379147915791679177918791979207921792279237924792579267927792879297930793179327933793479357936793779387939794079417942794379447945794679477948794979507951795279537954795579567957795879597960796179627963796479657966796779687969797079717972797379747975797679777978797979807981798279837984798579867987798879897990799179927993799479957996799779987999800080018002800380048005800680078008800980108011801280138014801580168017801880198020802180228023802480258026802780288029803080318032803380348035803680378038803980408041804280438044804580468047804880498050805180528053805480558056805780588059806080618062806380648065806680678068806980708071807280738074807580768077807880798080808180828083808480858086808780888089809080918092809380948095809680978098809981008101810281038104810581068107810881098110811181128113811481158116811781188119812081218122812381248125812681278128812981308131813281338134813581368137813881398140814181428143814481458146814781488149815081518152815381548155815681578158815981608161816281638164816581668167816881698170817181728173817481758176817781788179818081818182818381848185818681878188818981908191819281938194819581968197819881998200820182028203820482058206820782088209821082118212821382148215821682178218821982208221822282238224822582268227822882298230823182328233823482358236823782388239824082418242824382448245824682478248824982508251825282538254825582568257825882598260826182628263826482658266826782688269827082718272827382748275827682778278827982808281828282838284828582868287828882898290829182928293829482958296829782988299830083018302830383048305830683078308830983108311831283138314831583168317831883198320832183228323832483258326832783288329833083318332833383348335833683378338833983408341834283438344834583468347834883498350835183528353835483558356835783588359836083618362836383648365836683678368836983708371837283738374837583768377837883798380838183828383838483858386838783888389839083918392839383948395839683978398839984008401840284038404840584068407840884098410841184128413841484158416841784188419842084218422842384248425842684278428842984308431843284338434843584368437843884398440844184428443844484458446844784488449845084518452845384548455845684578458845984608461846284638464846584668467846884698470847184728473847484758476847784788479848084818482848384848485848684878488848984908491849284938494849584968497849884998500850185028503850485058506850785088509851085118512851385148515851685178518851985208521852285238524852585268527852885298530853185328533853485358536853785388539854085418542854385448545854685478548854985508551855285538554855585568557855885598560856185628563856485658566856785688569857085718572857385748575857685778578857985808581858285838584858585868587858885898590859185928593859485958596859785988599860086018602860386048605860686078608860986108611861286138614861586168617861886198620862186228623862486258626862786288629863086318632863386348635863686378638863986408641864286438644864586468647864886498650865186528653865486558656865786588659866086618662866386648665866686678668866986708671867286738674867586768677867886798680868186828683868486858686868786888689869086918692869386948695869686978698869987008701870287038704870587068707870887098710871187128713871487158716871787188719872087218722872387248725872687278728872987308731873287338734873587368737873887398740874187428743874487458746874787488749875087518752875387548755875687578758875987608761876287638764876587668767876887698770877187728773877487758776877787788779878087818782878387848785878687878788878987908791879287938794879587968797879887998800880188028803880488058806880788088809881088118812881388148815881688178818881988208821882288238824882588268827882888298830883188328833883488358836883788388839884088418842884388448845884688478848884988508851885288538854885588568857885888598860886188628863886488658866886788688869887088718872887388748875887688778878887988808881888288838884888588868887888888898890889188928893889488958896889788988899890089018902890389048905890689078908890989108911891289138914891589168917891889198920892189228923892489258926892789288929893089318932893389348935893689378938893989408941894289438944894589468947894889498950895189528953895489558956895789588959896089618962896389648965896689678968896989708971897289738974897589768977897889798980898189828983898489858986898789888989899089918992899389948995899689978998899990009001900290039004900590069007900890099010901190129013901490159016901790189019902090219022902390249025902690279028902990309031903290339034903590369037903890399040904190429043904490459046904790489049905090519052905390549055905690579058905990609061906290639064906590669067906890699070907190729073907490759076907790789079908090819082908390849085908690879088908990909091909290939094909590969097909890999100910191029103910491059106910791089109911091119112911391149115911691179118911991209121912291239124912591269127912891299130913191329133913491359136913791389139914091419142914391449145914691479148914991509151915291539154915591569157915891599160916191629163916491659166916791689169917091719172917391749175917691779178917991809181918291839184918591869187918891899190919191929193919491959196919791989199920092019202920392049205920692079208920992109211921292139214921592169217921892199220922192229223922492259226922792289229923092319232923392349235923692379238923992409241924292439244924592469247924892499250925192529253925492559256925792589259926092619262926392649265926692679268926992709271927292739274927592769277927892799280928192829283928492859286928792889289929092919292929392949295929692979298929993009301930293039304930593069307930893099310931193129313931493159316931793189319932093219322932393249325932693279328932993309331933293339334933593369337933893399340934193429343934493459346934793489349935093519352935393549355935693579358935993609361936293639364936593669367936893699370937193729373937493759376937793789379938093819382938393849385938693879388938993909391939293939394939593969397939893999400940194029403940494059406940794089409941094119412941394149415941694179418941994209421942294239424942594269427942894299430943194329433943494359436943794389439944094419442944394449445944694479448944994509451945294539454945594569457945894599460946194629463946494659466946794689469947094719472947394749475947694779478947994809481948294839484948594869487948894899490949194929493949494959496949794989499950095019502950395049505950695079508950995109511951295139514951595169517951895199520952195229523952495259526952795289529953095319532953395349535953695379538953995409541954295439544954595469547954895499550955195529553955495559556955795589559956095619562956395649565956695679568956995709571957295739574957595769577957895799580958195829583958495859586958795889589959095919592959395949595959695979598959996009601960296039604960596069607960896099610961196129613961496159616961796189619962096219622962396249625962696279628962996309631963296339634963596369637963896399640964196429643964496459646964796489649965096519652965396549655965696579658965996609661966296639664966596669667966896699670967196729673967496759676967796789679968096819682968396849685968696879688968996909691969296939694969596969697969896999700970197029703970497059706970797089709971097119712971397149715971697179718971997209721972297239724972597269727972897299730973197329733973497359736973797389739974097419742974397449745974697479748974997509751975297539754975597569757975897599760976197629763976497659766976797689769977097719772977397749775977697779778977997809781978297839784978597869787978897899790979197929793979497959796979797989799980098019802980398049805980698079808980998109811981298139814981598169817981898199820982198229823982498259826982798289829983098319832983398349835983698379838983998409841984298439844984598469847984898499850985198529853985498559856985798589859986098619862986398649865986698679868986998709871987298739874987598769877987898799880988198829883988498859886988798889889989098919892989398949895989698979898989999009901990299039904990599069907990899099910991199129913991499159916991799189919992099219922992399249925992699279928992999309931993299339934993599369937993899399940994199429943994499459946994799489949995099519952995399549955995699579958995999609961996299639964996599669967996899699970997199729973997499759976997799789979998099819982998399849985998699879988998999909991999299939994999599969997999899991000010001100021000310004100051000610007100081000910010100111001210013100141001510016100171001810019100201002110022100231002410025100261002710028100291003010031100321003310034100351003610037100381003910040100411004210043100441004510046100471004810049100501005110052100531005410055100561005710058100591006010061100621006310064100651006610067100681006910070100711007210073100741007510076100771007810079100801008110082100831008410085100861008710088100891009010091100921009310094100951009610097100981009910100101011010210103101041010510106101071010810109101101011110112101131011410115101161011710118101191012010121101221012310124101251012610127101281012910130101311013210133101341013510136101371013810139101401014110142101431014410145101461014710148101491015010151101521015310154101551015610157101581015910160101611016210163101641016510166101671016810169101701017110172101731017410175101761017710178101791018010181101821018310184101851018610187101881018910190101911019210193101941019510196101971019810199102001020110202102031020410205102061020710208102091021010211102121021310214102151021610217102181021910220102211022210223102241022510226102271022810229102301023110232102331023410235102361023710238102391024010241102421024310244102451024610247102481024910250102511025210253102541025510256102571025810259102601026110262102631026410265102661026710268102691027010271102721027310274102751027610277102781027910280102811028210283102841028510286102871028810289102901029110292102931029410295102961029710298102991030010301103021030310304103051030610307103081030910310103111031210313103141031510316103171031810319103201032110322103231032410325103261032710328103291033010331103321033310334103351033610337103381033910340103411034210343103441034510346103471034810349103501035110352103531035410355103561035710358103591036010361103621036310364103651036610367103681036910370103711037210373103741037510376103771037810379103801038110382103831038410385103861038710388103891039010391103921039310394103951039610397103981039910400104011040210403104041040510406104071040810409104101041110412104131041410415104161041710418104191042010421104221042310424104251042610427104281042910430104311043210433104341043510436104371043810439104401044110442104431044410445104461044710448104491045010451104521045310454104551045610457104581045910460104611046210463104641046510466104671046810469104701047110472104731047410475104761047710478104791048010481104821048310484104851048610487104881048910490104911049210493104941049510496104971049810499105001050110502105031050410505105061050710508105091051010511105121051310514105151051610517105181051910520105211052210523105241052510526105271052810529105301053110532105331053410535105361053710538105391054010541105421054310544105451054610547105481054910550105511055210553105541055510556105571055810559105601056110562105631056410565105661056710568105691057010571105721057310574105751057610577105781057910580105811058210583105841058510586105871058810589105901059110592105931059410595105961059710598105991060010601106021060310604106051060610607106081060910610106111061210613106141061510616106171061810619106201062110622106231062410625106261062710628106291063010631106321063310634106351063610637106381063910640106411064210643106441064510646106471064810649106501065110652106531065410655106561065710658106591066010661106621066310664106651066610667106681066910670106711067210673106741067510676106771067810679106801068110682106831068410685106861068710688106891069010691106921069310694106951069610697106981069910700107011070210703107041070510706107071070810709107101071110712107131071410715107161071710718107191072010721107221072310724107251072610727107281072910730107311073210733107341073510736107371073810739107401074110742107431074410745107461074710748107491075010751107521075310754107551075610757107581075910760107611076210763107641076510766107671076810769107701077110772107731077410775107761077710778107791078010781107821078310784107851078610787107881078910790107911079210793107941079510796107971079810799108001080110802108031080410805108061080710808108091081010811108121081310814108151081610817108181081910820108211082210823108241082510826108271082810829108301083110832108331083410835108361083710838108391084010841108421084310844108451084610847108481084910850108511085210853108541085510856108571085810859108601086110862108631086410865108661086710868108691087010871108721087310874108751087610877108781087910880108811088210883108841088510886108871088810889108901089110892108931089410895108961089710898108991090010901109021090310904109051090610907109081090910910109111091210913109141091510916109171091810919109201092110922109231092410925109261092710928109291093010931109321093310934109351093610937109381093910940109411094210943109441094510946109471094810949109501095110952109531095410955109561095710958109591096010961109621096310964109651096610967109681096910970109711097210973109741097510976109771097810979109801098110982109831098410985109861098710988109891099010991109921099310994109951099610997109981099911000110011100211003110041100511006110071100811009110101101111012110131101411015110161101711018110191102011021110221102311024110251102611027110281102911030110311103211033110341103511036110371103811039110401104111042110431104411045110461104711048110491105011051110521105311054110551105611057110581105911060110611106211063110641106511066110671106811069110701107111072110731107411075110761107711078110791108011081110821108311084110851108611087110881108911090110911109211093110941109511096110971109811099111001110111102111031110411105111061110711108111091111011111111121111311114111151111611117111181111911120111211112211123111241112511126111271112811129111301113111132111331113411135111361113711138111391114011141111421114311144111451114611147111481114911150111511115211153111541115511156111571115811159111601116111162111631116411165111661116711168111691117011171111721117311174111751117611177111781117911180111811118211183111841118511186111871118811189111901119111192111931119411195111961119711198111991120011201112021120311204112051120611207112081120911210112111121211213112141121511216112171121811219112201122111222112231122411225112261122711228112291123011231112321123311234112351123611237112381123911240112411124211243112441124511246112471124811249112501125111252112531125411255112561125711258112591126011261112621126311264112651126611267112681126911270112711127211273112741127511276112771127811279112801128111282112831128411285112861128711288112891129011291112921129311294112951129611297112981129911300113011130211303113041130511306113071130811309113101131111312113131131411315113161131711318113191132011321113221132311324113251132611327113281132911330113311133211333113341133511336113371133811339113401134111342113431134411345113461134711348113491135011351113521135311354113551135611357113581135911360113611136211363113641136511366113671136811369113701137111372113731137411375113761137711378113791138011381113821138311384113851138611387113881138911390113911139211393113941139511396113971139811399114001140111402114031140411405114061140711408114091141011411114121141311414114151141611417114181141911420114211142211423114241142511426114271142811429114301143111432114331143411435114361143711438114391144011441114421144311444114451144611447114481144911450114511145211453114541145511456114571145811459114601146111462114631146411465114661146711468114691147011471114721147311474114751147611477114781147911480114811148211483114841148511486114871148811489114901149111492114931149411495114961149711498114991150011501115021150311504115051150611507115081150911510115111151211513115141151511516115171151811519115201152111522115231152411525115261152711528115291153011531115321153311534115351153611537115381153911540115411154211543115441154511546115471154811549115501155111552115531155411555115561155711558115591156011561115621156311564115651156611567115681156911570115711157211573115741157511576115771157811579115801158111582115831158411585115861158711588115891159011591115921159311594115951159611597115981159911600116011160211603116041160511606116071160811609116101161111612116131161411615116161161711618116191162011621116221162311624116251162611627116281162911630116311163211633116341163511636116371163811639116401164111642116431164411645116461164711648116491165011651116521165311654116551165611657116581165911660116611166211663116641166511666116671166811669116701167111672116731167411675116761167711678116791168011681116821168311684116851168611687116881168911690116911169211693116941169511696116971169811699117001170111702117031170411705117061170711708117091171011711117121171311714117151171611717117181171911720117211172211723117241172511726117271172811729117301173111732117331173411735117361173711738117391174011741117421174311744117451174611747117481174911750117511175211753117541175511756117571175811759117601176111762117631176411765117661176711768117691177011771117721177311774117751177611777117781177911780117811178211783117841178511786117871178811789117901179111792117931179411795117961179711798117991180011801118021180311804118051180611807118081180911810118111181211813118141181511816118171181811819118201182111822118231182411825118261182711828118291183011831118321183311834118351183611837118381183911840118411184211843118441184511846118471184811849118501185111852118531185411855118561185711858118591186011861118621186311864118651186611867118681186911870118711187211873118741187511876118771187811879118801188111882118831188411885118861188711888118891189011891118921189311894118951189611897118981189911900119011190211903119041190511906119071190811909119101191111912119131191411915119161191711918119191192011921119221192311924119251192611927119281192911930119311193211933119341193511936119371193811939119401194111942119431194411945119461194711948119491195011951119521195311954119551195611957119581195911960119611196211963119641196511966119671196811969119701197111972119731197411975119761197711978119791198011981119821198311984119851198611987119881198911990119911199211993119941199511996119971199811999120001200112002120031200412005120061200712008120091201012011120121201312014120151201612017120181201912020120211202212023120241202512026120271202812029120301203112032120331203412035120361203712038120391204012041120421204312044120451204612047120481204912050120511205212053120541205512056120571205812059120601206112062120631206412065120661206712068120691207012071120721207312074120751207612077120781207912080120811208212083120841208512086120871208812089120901209112092120931209412095120961209712098120991210012101121021210312104121051210612107121081210912110121111211212113121141211512116121171211812119121201212112122121231212412125121261212712128121291213012131121321213312134121351213612137121381213912140121411214212143121441214512146121471214812149121501215112152121531215412155121561215712158121591216012161121621216312164121651216612167121681216912170121711217212173121741217512176121771217812179121801218112182121831218412185121861218712188121891219012191121921219312194121951219612197121981219912200122011220212203122041220512206122071220812209122101221112212122131221412215122161221712218122191222012221122221222312224122251222612227122281222912230122311223212233122341223512236122371223812239122401224112242122431224412245122461224712248122491225012251122521225312254122551225612257122581225912260122611226212263122641226512266122671226812269122701227112272122731227412275122761227712278122791228012281122821228312284122851228612287122881228912290122911229212293122941229512296122971229812299123001230112302123031230412305123061230712308123091231012311123121231312314123151231612317123181231912320123211232212323123241232512326123271232812329123301233112332123331233412335123361233712338123391234012341123421234312344123451234612347123481234912350123511235212353123541235512356123571235812359123601236112362123631236412365123661236712368123691237012371123721237312374123751237612377123781237912380123811238212383123841238512386123871238812389123901239112392123931239412395123961239712398123991240012401124021240312404124051240612407124081240912410124111241212413124141241512416124171241812419124201242112422124231242412425124261242712428124291243012431124321243312434124351243612437124381243912440124411244212443124441244512446124471244812449124501245112452124531245412455124561245712458124591246012461124621246312464124651246612467124681246912470124711247212473124741247512476124771247812479124801248112482124831248412485124861248712488124891249012491124921249312494124951249612497124981249912500125011250212503125041250512506125071250812509125101251112512125131251412515125161251712518125191252012521125221252312524125251252612527125281252912530125311253212533125341253512536125371253812539125401254112542125431254412545125461254712548125491255012551125521255312554125551255612557125581255912560125611256212563125641256512566125671256812569125701257112572125731257412575125761257712578125791258012581125821258312584125851258612587125881258912590125911259212593125941259512596125971259812599126001260112602126031260412605126061260712608126091261012611126121261312614126151261612617126181261912620126211262212623126241262512626126271262812629126301263112632126331263412635126361263712638126391264012641126421264312644126451264612647126481264912650126511265212653126541265512656126571265812659126601266112662126631266412665126661266712668126691267012671126721267312674126751267612677126781267912680126811268212683126841268512686126871268812689126901269112692126931269412695126961269712698126991270012701127021270312704127051270612707127081270912710127111271212713127141271512716127171271812719127201272112722127231272412725127261272712728127291273012731127321273312734127351273612737127381273912740127411274212743127441274512746127471274812749127501275112752127531275412755127561275712758127591276012761127621276312764127651276612767127681276912770127711277212773127741277512776127771277812779127801278112782127831278412785127861278712788127891279012791127921279312794127951279612797127981279912800128011280212803128041280512806128071280812809128101281112812128131281412815128161281712818128191282012821128221282312824128251282612827128281282912830128311283212833128341283512836128371283812839128401284112842128431284412845128461284712848128491285012851128521285312854128551285612857128581285912860128611286212863128641286512866128671286812869128701287112872128731287412875128761287712878128791288012881128821288312884128851288612887128881288912890128911289212893128941289512896128971289812899129001290112902129031290412905129061290712908129091291012911129121291312914129151291612917129181291912920129211292212923129241292512926129271292812929129301293112932129331293412935129361293712938129391294012941129421294312944129451294612947129481294912950129511295212953129541295512956129571295812959129601296112962129631296412965129661296712968129691297012971129721297312974129751297612977129781297912980129811298212983129841298512986129871298812989129901299112992129931299412995129961299712998129991300013001130021300313004130051300613007130081300913010130111301213013130141301513016130171301813019130201302113022130231302413025130261302713028130291303013031130321303313034130351303613037130381303913040130411304213043130441304513046130471304813049130501305113052130531305413055130561305713058130591306013061130621306313064130651306613067130681306913070130711307213073130741307513076130771307813079130801308113082130831308413085130861308713088130891309013091130921309313094130951309613097130981309913100131011310213103131041310513106131071310813109131101311113112131131311413115131161311713118131191312013121131221312313124131251312613127131281312913130131311313213133131341313513136131371313813139131401314113142131431314413145131461314713148131491315013151131521315313154131551315613157131581315913160131611316213163131641316513166131671316813169131701317113172131731317413175131761317713178131791318013181131821318313184131851318613187131881318913190131911319213193131941319513196131971319813199132001320113202132031320413205132061320713208132091321013211132121321313214132151321613217132181321913220132211322213223132241322513226132271322813229132301323113232132331323413235132361323713238132391324013241132421324313244
  1. /* Copyright 2008-2012 Broadcom Corporation
  2. *
  3. * Unless you and Broadcom execute a separate written software license
  4. * agreement governing use of this software, this software is licensed to you
  5. * under the terms of the GNU General Public License version 2, available
  6. * at http://www.gnu.org/licenses/old-licenses/gpl-2.0.html (the "GPL").
  7. *
  8. * Notwithstanding the above, under no circumstances may you combine this
  9. * software in any way with any other Broadcom software provided under a
  10. * license other than the GPL, without Broadcom's express prior written
  11. * consent.
  12. *
  13. * Written by Yaniv Rosner
  14. *
  15. */
  16. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  17. #include <linux/kernel.h>
  18. #include <linux/errno.h>
  19. #include <linux/pci.h>
  20. #include <linux/netdevice.h>
  21. #include <linux/delay.h>
  22. #include <linux/ethtool.h>
  23. #include <linux/mutex.h>
  24. #include "bnx2x.h"
  25. #include "bnx2x_cmn.h"
  26. /********************************************************/
  27. #define ETH_HLEN 14
  28. /* L2 header size + 2*VLANs (8 bytes) + LLC SNAP (8 bytes) */
  29. #define ETH_OVREHEAD (ETH_HLEN + 8 + 8)
  30. #define ETH_MIN_PACKET_SIZE 60
  31. #define ETH_MAX_PACKET_SIZE 1500
  32. #define ETH_MAX_JUMBO_PACKET_SIZE 9600
  33. #define MDIO_ACCESS_TIMEOUT 1000
  34. #define WC_LANE_MAX 4
  35. #define I2C_SWITCH_WIDTH 2
  36. #define I2C_BSC0 0
  37. #define I2C_BSC1 1
  38. #define I2C_WA_RETRY_CNT 3
  39. #define I2C_WA_PWR_ITER (I2C_WA_RETRY_CNT - 1)
  40. #define MCPR_IMC_COMMAND_READ_OP 1
  41. #define MCPR_IMC_COMMAND_WRITE_OP 2
  42. /* LED Blink rate that will achieve ~15.9Hz */
  43. #define LED_BLINK_RATE_VAL_E3 354
  44. #define LED_BLINK_RATE_VAL_E1X_E2 480
  45. /***********************************************************/
  46. /* Shortcut definitions */
  47. /***********************************************************/
  48. #define NIG_LATCH_BC_ENABLE_MI_INT 0
  49. #define NIG_STATUS_EMAC0_MI_INT \
  50. NIG_STATUS_INTERRUPT_PORT0_REG_STATUS_EMAC0_MISC_MI_INT
  51. #define NIG_STATUS_XGXS0_LINK10G \
  52. NIG_STATUS_INTERRUPT_PORT0_REG_STATUS_XGXS0_LINK10G
  53. #define NIG_STATUS_XGXS0_LINK_STATUS \
  54. NIG_STATUS_INTERRUPT_PORT0_REG_STATUS_XGXS0_LINK_STATUS
  55. #define NIG_STATUS_XGXS0_LINK_STATUS_SIZE \
  56. NIG_STATUS_INTERRUPT_PORT0_REG_STATUS_XGXS0_LINK_STATUS_SIZE
  57. #define NIG_STATUS_SERDES0_LINK_STATUS \
  58. NIG_STATUS_INTERRUPT_PORT0_REG_STATUS_SERDES0_LINK_STATUS
  59. #define NIG_MASK_MI_INT \
  60. NIG_MASK_INTERRUPT_PORT0_REG_MASK_EMAC0_MISC_MI_INT
  61. #define NIG_MASK_XGXS0_LINK10G \
  62. NIG_MASK_INTERRUPT_PORT0_REG_MASK_XGXS0_LINK10G
  63. #define NIG_MASK_XGXS0_LINK_STATUS \
  64. NIG_MASK_INTERRUPT_PORT0_REG_MASK_XGXS0_LINK_STATUS
  65. #define NIG_MASK_SERDES0_LINK_STATUS \
  66. NIG_MASK_INTERRUPT_PORT0_REG_MASK_SERDES0_LINK_STATUS
  67. #define MDIO_AN_CL73_OR_37_COMPLETE \
  68. (MDIO_GP_STATUS_TOP_AN_STATUS1_CL73_AUTONEG_COMPLETE | \
  69. MDIO_GP_STATUS_TOP_AN_STATUS1_CL37_AUTONEG_COMPLETE)
  70. #define XGXS_RESET_BITS \
  71. (MISC_REGISTERS_RESET_REG_3_MISC_NIG_MUX_XGXS0_RSTB_HW | \
  72. MISC_REGISTERS_RESET_REG_3_MISC_NIG_MUX_XGXS0_IDDQ | \
  73. MISC_REGISTERS_RESET_REG_3_MISC_NIG_MUX_XGXS0_PWRDWN | \
  74. MISC_REGISTERS_RESET_REG_3_MISC_NIG_MUX_XGXS0_PWRDWN_SD | \
  75. MISC_REGISTERS_RESET_REG_3_MISC_NIG_MUX_XGXS0_TXD_FIFO_RSTB)
  76. #define SERDES_RESET_BITS \
  77. (MISC_REGISTERS_RESET_REG_3_MISC_NIG_MUX_SERDES0_RSTB_HW | \
  78. MISC_REGISTERS_RESET_REG_3_MISC_NIG_MUX_SERDES0_IDDQ | \
  79. MISC_REGISTERS_RESET_REG_3_MISC_NIG_MUX_SERDES0_PWRDWN | \
  80. MISC_REGISTERS_RESET_REG_3_MISC_NIG_MUX_SERDES0_PWRDWN_SD)
  81. #define AUTONEG_CL37 SHARED_HW_CFG_AN_ENABLE_CL37
  82. #define AUTONEG_CL73 SHARED_HW_CFG_AN_ENABLE_CL73
  83. #define AUTONEG_BAM SHARED_HW_CFG_AN_ENABLE_BAM
  84. #define AUTONEG_PARALLEL \
  85. SHARED_HW_CFG_AN_ENABLE_PARALLEL_DETECTION
  86. #define AUTONEG_SGMII_FIBER_AUTODET \
  87. SHARED_HW_CFG_AN_EN_SGMII_FIBER_AUTO_DETECT
  88. #define AUTONEG_REMOTE_PHY SHARED_HW_CFG_AN_ENABLE_REMOTE_PHY
  89. #define GP_STATUS_PAUSE_RSOLUTION_TXSIDE \
  90. MDIO_GP_STATUS_TOP_AN_STATUS1_PAUSE_RSOLUTION_TXSIDE
  91. #define GP_STATUS_PAUSE_RSOLUTION_RXSIDE \
  92. MDIO_GP_STATUS_TOP_AN_STATUS1_PAUSE_RSOLUTION_RXSIDE
  93. #define GP_STATUS_SPEED_MASK \
  94. MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_MASK
  95. #define GP_STATUS_10M MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_10M
  96. #define GP_STATUS_100M MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_100M
  97. #define GP_STATUS_1G MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_1G
  98. #define GP_STATUS_2_5G MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_2_5G
  99. #define GP_STATUS_5G MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_5G
  100. #define GP_STATUS_6G MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_6G
  101. #define GP_STATUS_10G_HIG \
  102. MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_10G_HIG
  103. #define GP_STATUS_10G_CX4 \
  104. MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_10G_CX4
  105. #define GP_STATUS_1G_KX MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_1G_KX
  106. #define GP_STATUS_10G_KX4 \
  107. MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_10G_KX4
  108. #define GP_STATUS_10G_KR MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_10G_KR
  109. #define GP_STATUS_10G_XFI MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_10G_XFI
  110. #define GP_STATUS_20G_DXGXS MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_20G_DXGXS
  111. #define GP_STATUS_10G_SFI MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_10G_SFI
  112. #define LINK_10THD LINK_STATUS_SPEED_AND_DUPLEX_10THD
  113. #define LINK_10TFD LINK_STATUS_SPEED_AND_DUPLEX_10TFD
  114. #define LINK_100TXHD LINK_STATUS_SPEED_AND_DUPLEX_100TXHD
  115. #define LINK_100T4 LINK_STATUS_SPEED_AND_DUPLEX_100T4
  116. #define LINK_100TXFD LINK_STATUS_SPEED_AND_DUPLEX_100TXFD
  117. #define LINK_1000THD LINK_STATUS_SPEED_AND_DUPLEX_1000THD
  118. #define LINK_1000TFD LINK_STATUS_SPEED_AND_DUPLEX_1000TFD
  119. #define LINK_1000XFD LINK_STATUS_SPEED_AND_DUPLEX_1000XFD
  120. #define LINK_2500THD LINK_STATUS_SPEED_AND_DUPLEX_2500THD
  121. #define LINK_2500TFD LINK_STATUS_SPEED_AND_DUPLEX_2500TFD
  122. #define LINK_2500XFD LINK_STATUS_SPEED_AND_DUPLEX_2500XFD
  123. #define LINK_10GTFD LINK_STATUS_SPEED_AND_DUPLEX_10GTFD
  124. #define LINK_10GXFD LINK_STATUS_SPEED_AND_DUPLEX_10GXFD
  125. #define LINK_20GTFD LINK_STATUS_SPEED_AND_DUPLEX_20GTFD
  126. #define LINK_20GXFD LINK_STATUS_SPEED_AND_DUPLEX_20GXFD
  127. #define SFP_EEPROM_CON_TYPE_ADDR 0x2
  128. #define SFP_EEPROM_CON_TYPE_VAL_LC 0x7
  129. #define SFP_EEPROM_CON_TYPE_VAL_COPPER 0x21
  130. #define SFP_EEPROM_COMP_CODE_ADDR 0x3
  131. #define SFP_EEPROM_COMP_CODE_SR_MASK (1<<4)
  132. #define SFP_EEPROM_COMP_CODE_LR_MASK (1<<5)
  133. #define SFP_EEPROM_COMP_CODE_LRM_MASK (1<<6)
  134. #define SFP_EEPROM_FC_TX_TECH_ADDR 0x8
  135. #define SFP_EEPROM_FC_TX_TECH_BITMASK_COPPER_PASSIVE 0x4
  136. #define SFP_EEPROM_FC_TX_TECH_BITMASK_COPPER_ACTIVE 0x8
  137. #define SFP_EEPROM_OPTIONS_ADDR 0x40
  138. #define SFP_EEPROM_OPTIONS_LINEAR_RX_OUT_MASK 0x1
  139. #define SFP_EEPROM_OPTIONS_SIZE 2
  140. #define EDC_MODE_LINEAR 0x0022
  141. #define EDC_MODE_LIMITING 0x0044
  142. #define EDC_MODE_PASSIVE_DAC 0x0055
  143. /* ETS defines*/
  144. #define DCBX_INVALID_COS (0xFF)
  145. #define ETS_BW_LIMIT_CREDIT_UPPER_BOUND (0x5000)
  146. #define ETS_BW_LIMIT_CREDIT_WEIGHT (0x5000)
  147. #define ETS_E3B0_NIG_MIN_W_VAL_UP_TO_10GBPS (1360)
  148. #define ETS_E3B0_NIG_MIN_W_VAL_20GBPS (2720)
  149. #define ETS_E3B0_PBF_MIN_W_VAL (10000)
  150. #define MAX_PACKET_SIZE (9700)
  151. #define MAX_KR_LINK_RETRY 4
  152. /**********************************************************/
  153. /* INTERFACE */
  154. /**********************************************************/
  155. #define CL22_WR_OVER_CL45(_bp, _phy, _bank, _addr, _val) \
  156. bnx2x_cl45_write(_bp, _phy, \
  157. (_phy)->def_md_devad, \
  158. (_bank + (_addr & 0xf)), \
  159. _val)
  160. #define CL22_RD_OVER_CL45(_bp, _phy, _bank, _addr, _val) \
  161. bnx2x_cl45_read(_bp, _phy, \
  162. (_phy)->def_md_devad, \
  163. (_bank + (_addr & 0xf)), \
  164. _val)
  165. static u32 bnx2x_bits_en(struct bnx2x *bp, u32 reg, u32 bits)
  166. {
  167. u32 val = REG_RD(bp, reg);
  168. val |= bits;
  169. REG_WR(bp, reg, val);
  170. return val;
  171. }
  172. static u32 bnx2x_bits_dis(struct bnx2x *bp, u32 reg, u32 bits)
  173. {
  174. u32 val = REG_RD(bp, reg);
  175. val &= ~bits;
  176. REG_WR(bp, reg, val);
  177. return val;
  178. }
  179. /*
  180. * bnx2x_check_lfa - This function checks if link reinitialization is required,
  181. * or link flap can be avoided.
  182. *
  183. * @params: link parameters
  184. * Returns 0 if Link Flap Avoidance conditions are met otherwise, the failed
  185. * condition code.
  186. */
  187. static int bnx2x_check_lfa(struct link_params *params)
  188. {
  189. u32 link_status, cfg_idx, lfa_mask, cfg_size;
  190. u32 cur_speed_cap_mask, cur_req_fc_auto_adv, additional_config;
  191. u32 saved_val, req_val, eee_status;
  192. struct bnx2x *bp = params->bp;
  193. additional_config =
  194. REG_RD(bp, params->lfa_base +
  195. offsetof(struct shmem_lfa, additional_config));
  196. /* NOTE: must be first condition checked -
  197. * to verify DCC bit is cleared in any case!
  198. */
  199. if (additional_config & NO_LFA_DUE_TO_DCC_MASK) {
  200. DP(NETIF_MSG_LINK, "No LFA due to DCC flap after clp exit\n");
  201. REG_WR(bp, params->lfa_base +
  202. offsetof(struct shmem_lfa, additional_config),
  203. additional_config & ~NO_LFA_DUE_TO_DCC_MASK);
  204. return LFA_DCC_LFA_DISABLED;
  205. }
  206. /* Verify that link is up */
  207. link_status = REG_RD(bp, params->shmem_base +
  208. offsetof(struct shmem_region,
  209. port_mb[params->port].link_status));
  210. if (!(link_status & LINK_STATUS_LINK_UP))
  211. return LFA_LINK_DOWN;
  212. /* Verify that loopback mode is not set */
  213. if (params->loopback_mode)
  214. return LFA_LOOPBACK_ENABLED;
  215. /* Verify that MFW supports LFA */
  216. if (!params->lfa_base)
  217. return LFA_MFW_IS_TOO_OLD;
  218. if (params->num_phys == 3) {
  219. cfg_size = 2;
  220. lfa_mask = 0xffffffff;
  221. } else {
  222. cfg_size = 1;
  223. lfa_mask = 0xffff;
  224. }
  225. /* Compare Duplex */
  226. saved_val = REG_RD(bp, params->lfa_base +
  227. offsetof(struct shmem_lfa, req_duplex));
  228. req_val = params->req_duplex[0] | (params->req_duplex[1] << 16);
  229. if ((saved_val & lfa_mask) != (req_val & lfa_mask)) {
  230. DP(NETIF_MSG_LINK, "Duplex mismatch %x vs. %x\n",
  231. (saved_val & lfa_mask), (req_val & lfa_mask));
  232. return LFA_DUPLEX_MISMATCH;
  233. }
  234. /* Compare Flow Control */
  235. saved_val = REG_RD(bp, params->lfa_base +
  236. offsetof(struct shmem_lfa, req_flow_ctrl));
  237. req_val = params->req_flow_ctrl[0] | (params->req_flow_ctrl[1] << 16);
  238. if ((saved_val & lfa_mask) != (req_val & lfa_mask)) {
  239. DP(NETIF_MSG_LINK, "Flow control mismatch %x vs. %x\n",
  240. (saved_val & lfa_mask), (req_val & lfa_mask));
  241. return LFA_FLOW_CTRL_MISMATCH;
  242. }
  243. /* Compare Link Speed */
  244. saved_val = REG_RD(bp, params->lfa_base +
  245. offsetof(struct shmem_lfa, req_line_speed));
  246. req_val = params->req_line_speed[0] | (params->req_line_speed[1] << 16);
  247. if ((saved_val & lfa_mask) != (req_val & lfa_mask)) {
  248. DP(NETIF_MSG_LINK, "Link speed mismatch %x vs. %x\n",
  249. (saved_val & lfa_mask), (req_val & lfa_mask));
  250. return LFA_LINK_SPEED_MISMATCH;
  251. }
  252. for (cfg_idx = 0; cfg_idx < cfg_size; cfg_idx++) {
  253. cur_speed_cap_mask = REG_RD(bp, params->lfa_base +
  254. offsetof(struct shmem_lfa,
  255. speed_cap_mask[cfg_idx]));
  256. if (cur_speed_cap_mask != params->speed_cap_mask[cfg_idx]) {
  257. DP(NETIF_MSG_LINK, "Speed Cap mismatch %x vs. %x\n",
  258. cur_speed_cap_mask,
  259. params->speed_cap_mask[cfg_idx]);
  260. return LFA_SPEED_CAP_MISMATCH;
  261. }
  262. }
  263. cur_req_fc_auto_adv =
  264. REG_RD(bp, params->lfa_base +
  265. offsetof(struct shmem_lfa, additional_config)) &
  266. REQ_FC_AUTO_ADV_MASK;
  267. if ((u16)cur_req_fc_auto_adv != params->req_fc_auto_adv) {
  268. DP(NETIF_MSG_LINK, "Flow Ctrl AN mismatch %x vs. %x\n",
  269. cur_req_fc_auto_adv, params->req_fc_auto_adv);
  270. return LFA_FLOW_CTRL_MISMATCH;
  271. }
  272. eee_status = REG_RD(bp, params->shmem2_base +
  273. offsetof(struct shmem2_region,
  274. eee_status[params->port]));
  275. if (((eee_status & SHMEM_EEE_LPI_REQUESTED_BIT) ^
  276. (params->eee_mode & EEE_MODE_ENABLE_LPI)) ||
  277. ((eee_status & SHMEM_EEE_REQUESTED_BIT) ^
  278. (params->eee_mode & EEE_MODE_ADV_LPI))) {
  279. DP(NETIF_MSG_LINK, "EEE mismatch %x vs. %x\n", params->eee_mode,
  280. eee_status);
  281. return LFA_EEE_MISMATCH;
  282. }
  283. /* LFA conditions are met */
  284. return 0;
  285. }
  286. /******************************************************************/
  287. /* EPIO/GPIO section */
  288. /******************************************************************/
  289. static void bnx2x_get_epio(struct bnx2x *bp, u32 epio_pin, u32 *en)
  290. {
  291. u32 epio_mask, gp_oenable;
  292. *en = 0;
  293. /* Sanity check */
  294. if (epio_pin > 31) {
  295. DP(NETIF_MSG_LINK, "Invalid EPIO pin %d to get\n", epio_pin);
  296. return;
  297. }
  298. epio_mask = 1 << epio_pin;
  299. /* Set this EPIO to output */
  300. gp_oenable = REG_RD(bp, MCP_REG_MCPR_GP_OENABLE);
  301. REG_WR(bp, MCP_REG_MCPR_GP_OENABLE, gp_oenable & ~epio_mask);
  302. *en = (REG_RD(bp, MCP_REG_MCPR_GP_INPUTS) & epio_mask) >> epio_pin;
  303. }
  304. static void bnx2x_set_epio(struct bnx2x *bp, u32 epio_pin, u32 en)
  305. {
  306. u32 epio_mask, gp_output, gp_oenable;
  307. /* Sanity check */
  308. if (epio_pin > 31) {
  309. DP(NETIF_MSG_LINK, "Invalid EPIO pin %d to set\n", epio_pin);
  310. return;
  311. }
  312. DP(NETIF_MSG_LINK, "Setting EPIO pin %d to %d\n", epio_pin, en);
  313. epio_mask = 1 << epio_pin;
  314. /* Set this EPIO to output */
  315. gp_output = REG_RD(bp, MCP_REG_MCPR_GP_OUTPUTS);
  316. if (en)
  317. gp_output |= epio_mask;
  318. else
  319. gp_output &= ~epio_mask;
  320. REG_WR(bp, MCP_REG_MCPR_GP_OUTPUTS, gp_output);
  321. /* Set the value for this EPIO */
  322. gp_oenable = REG_RD(bp, MCP_REG_MCPR_GP_OENABLE);
  323. REG_WR(bp, MCP_REG_MCPR_GP_OENABLE, gp_oenable | epio_mask);
  324. }
  325. static void bnx2x_set_cfg_pin(struct bnx2x *bp, u32 pin_cfg, u32 val)
  326. {
  327. if (pin_cfg == PIN_CFG_NA)
  328. return;
  329. if (pin_cfg >= PIN_CFG_EPIO0) {
  330. bnx2x_set_epio(bp, pin_cfg - PIN_CFG_EPIO0, val);
  331. } else {
  332. u8 gpio_num = (pin_cfg - PIN_CFG_GPIO0_P0) & 0x3;
  333. u8 gpio_port = (pin_cfg - PIN_CFG_GPIO0_P0) >> 2;
  334. bnx2x_set_gpio(bp, gpio_num, (u8)val, gpio_port);
  335. }
  336. }
  337. static u32 bnx2x_get_cfg_pin(struct bnx2x *bp, u32 pin_cfg, u32 *val)
  338. {
  339. if (pin_cfg == PIN_CFG_NA)
  340. return -EINVAL;
  341. if (pin_cfg >= PIN_CFG_EPIO0) {
  342. bnx2x_get_epio(bp, pin_cfg - PIN_CFG_EPIO0, val);
  343. } else {
  344. u8 gpio_num = (pin_cfg - PIN_CFG_GPIO0_P0) & 0x3;
  345. u8 gpio_port = (pin_cfg - PIN_CFG_GPIO0_P0) >> 2;
  346. *val = bnx2x_get_gpio(bp, gpio_num, gpio_port);
  347. }
  348. return 0;
  349. }
  350. /******************************************************************/
  351. /* ETS section */
  352. /******************************************************************/
  353. static void bnx2x_ets_e2e3a0_disabled(struct link_params *params)
  354. {
  355. /* ETS disabled configuration*/
  356. struct bnx2x *bp = params->bp;
  357. DP(NETIF_MSG_LINK, "ETS E2E3 disabled configuration\n");
  358. /* mapping between entry priority to client number (0,1,2 -debug and
  359. * management clients, 3 - COS0 client, 4 - COS client)(HIGHEST)
  360. * 3bits client num.
  361. * PRI4 | PRI3 | PRI2 | PRI1 | PRI0
  362. * cos1-100 cos0-011 dbg1-010 dbg0-001 MCP-000
  363. */
  364. REG_WR(bp, NIG_REG_P0_TX_ARB_PRIORITY_CLIENT, 0x4688);
  365. /* Bitmap of 5bits length. Each bit specifies whether the entry behaves
  366. * as strict. Bits 0,1,2 - debug and management entries, 3 -
  367. * COS0 entry, 4 - COS1 entry.
  368. * COS1 | COS0 | DEBUG1 | DEBUG0 | MGMT
  369. * bit4 bit3 bit2 bit1 bit0
  370. * MCP and debug are strict
  371. */
  372. REG_WR(bp, NIG_REG_P0_TX_ARB_CLIENT_IS_STRICT, 0x7);
  373. /* defines which entries (clients) are subjected to WFQ arbitration */
  374. REG_WR(bp, NIG_REG_P0_TX_ARB_CLIENT_IS_SUBJECT2WFQ, 0);
  375. /* For strict priority entries defines the number of consecutive
  376. * slots for the highest priority.
  377. */
  378. REG_WR(bp, NIG_REG_P0_TX_ARB_NUM_STRICT_ARB_SLOTS, 0x100);
  379. /* mapping between the CREDIT_WEIGHT registers and actual client
  380. * numbers
  381. */
  382. REG_WR(bp, NIG_REG_P0_TX_ARB_CLIENT_CREDIT_MAP, 0);
  383. REG_WR(bp, NIG_REG_P0_TX_ARB_CREDIT_WEIGHT_0, 0);
  384. REG_WR(bp, NIG_REG_P0_TX_ARB_CREDIT_WEIGHT_1, 0);
  385. REG_WR(bp, NIG_REG_P0_TX_ARB_CREDIT_UPPER_BOUND_0, 0);
  386. REG_WR(bp, NIG_REG_P0_TX_ARB_CREDIT_UPPER_BOUND_1, 0);
  387. REG_WR(bp, PBF_REG_HIGH_PRIORITY_COS_NUM, 0);
  388. /* ETS mode disable */
  389. REG_WR(bp, PBF_REG_ETS_ENABLED, 0);
  390. /* If ETS mode is enabled (there is no strict priority) defines a WFQ
  391. * weight for COS0/COS1.
  392. */
  393. REG_WR(bp, PBF_REG_COS0_WEIGHT, 0x2710);
  394. REG_WR(bp, PBF_REG_COS1_WEIGHT, 0x2710);
  395. /* Upper bound that COS0_WEIGHT can reach in the WFQ arbiter */
  396. REG_WR(bp, PBF_REG_COS0_UPPER_BOUND, 0x989680);
  397. REG_WR(bp, PBF_REG_COS1_UPPER_BOUND, 0x989680);
  398. /* Defines the number of consecutive slots for the strict priority */
  399. REG_WR(bp, PBF_REG_NUM_STRICT_ARB_SLOTS, 0);
  400. }
  401. /******************************************************************************
  402. * Description:
  403. * Getting min_w_val will be set according to line speed .
  404. *.
  405. ******************************************************************************/
  406. static u32 bnx2x_ets_get_min_w_val_nig(const struct link_vars *vars)
  407. {
  408. u32 min_w_val = 0;
  409. /* Calculate min_w_val.*/
  410. if (vars->link_up) {
  411. if (vars->line_speed == SPEED_20000)
  412. min_w_val = ETS_E3B0_NIG_MIN_W_VAL_20GBPS;
  413. else
  414. min_w_val = ETS_E3B0_NIG_MIN_W_VAL_UP_TO_10GBPS;
  415. } else
  416. min_w_val = ETS_E3B0_NIG_MIN_W_VAL_20GBPS;
  417. /* If the link isn't up (static configuration for example ) The
  418. * link will be according to 20GBPS.
  419. */
  420. return min_w_val;
  421. }
  422. /******************************************************************************
  423. * Description:
  424. * Getting credit upper bound form min_w_val.
  425. *.
  426. ******************************************************************************/
  427. static u32 bnx2x_ets_get_credit_upper_bound(const u32 min_w_val)
  428. {
  429. const u32 credit_upper_bound = (u32)MAXVAL((150 * min_w_val),
  430. MAX_PACKET_SIZE);
  431. return credit_upper_bound;
  432. }
  433. /******************************************************************************
  434. * Description:
  435. * Set credit upper bound for NIG.
  436. *.
  437. ******************************************************************************/
  438. static void bnx2x_ets_e3b0_set_credit_upper_bound_nig(
  439. const struct link_params *params,
  440. const u32 min_w_val)
  441. {
  442. struct bnx2x *bp = params->bp;
  443. const u8 port = params->port;
  444. const u32 credit_upper_bound =
  445. bnx2x_ets_get_credit_upper_bound(min_w_val);
  446. REG_WR(bp, (port) ? NIG_REG_P1_TX_ARB_CREDIT_UPPER_BOUND_0 :
  447. NIG_REG_P0_TX_ARB_CREDIT_UPPER_BOUND_0, credit_upper_bound);
  448. REG_WR(bp, (port) ? NIG_REG_P1_TX_ARB_CREDIT_UPPER_BOUND_1 :
  449. NIG_REG_P0_TX_ARB_CREDIT_UPPER_BOUND_1, credit_upper_bound);
  450. REG_WR(bp, (port) ? NIG_REG_P1_TX_ARB_CREDIT_UPPER_BOUND_2 :
  451. NIG_REG_P0_TX_ARB_CREDIT_UPPER_BOUND_2, credit_upper_bound);
  452. REG_WR(bp, (port) ? NIG_REG_P1_TX_ARB_CREDIT_UPPER_BOUND_3 :
  453. NIG_REG_P0_TX_ARB_CREDIT_UPPER_BOUND_3, credit_upper_bound);
  454. REG_WR(bp, (port) ? NIG_REG_P1_TX_ARB_CREDIT_UPPER_BOUND_4 :
  455. NIG_REG_P0_TX_ARB_CREDIT_UPPER_BOUND_4, credit_upper_bound);
  456. REG_WR(bp, (port) ? NIG_REG_P1_TX_ARB_CREDIT_UPPER_BOUND_5 :
  457. NIG_REG_P0_TX_ARB_CREDIT_UPPER_BOUND_5, credit_upper_bound);
  458. if (!port) {
  459. REG_WR(bp, NIG_REG_P0_TX_ARB_CREDIT_UPPER_BOUND_6,
  460. credit_upper_bound);
  461. REG_WR(bp, NIG_REG_P0_TX_ARB_CREDIT_UPPER_BOUND_7,
  462. credit_upper_bound);
  463. REG_WR(bp, NIG_REG_P0_TX_ARB_CREDIT_UPPER_BOUND_8,
  464. credit_upper_bound);
  465. }
  466. }
  467. /******************************************************************************
  468. * Description:
  469. * Will return the NIG ETS registers to init values.Except
  470. * credit_upper_bound.
  471. * That isn't used in this configuration (No WFQ is enabled) and will be
  472. * configured acording to spec
  473. *.
  474. ******************************************************************************/
  475. static void bnx2x_ets_e3b0_nig_disabled(const struct link_params *params,
  476. const struct link_vars *vars)
  477. {
  478. struct bnx2x *bp = params->bp;
  479. const u8 port = params->port;
  480. const u32 min_w_val = bnx2x_ets_get_min_w_val_nig(vars);
  481. /* Mapping between entry priority to client number (0,1,2 -debug and
  482. * management clients, 3 - COS0 client, 4 - COS1, ... 8 -
  483. * COS5)(HIGHEST) 4bits client num.TODO_ETS - Should be done by
  484. * reset value or init tool
  485. */
  486. if (port) {
  487. REG_WR(bp, NIG_REG_P1_TX_ARB_PRIORITY_CLIENT2_LSB, 0x543210);
  488. REG_WR(bp, NIG_REG_P1_TX_ARB_PRIORITY_CLIENT2_MSB, 0x0);
  489. } else {
  490. REG_WR(bp, NIG_REG_P0_TX_ARB_PRIORITY_CLIENT2_LSB, 0x76543210);
  491. REG_WR(bp, NIG_REG_P0_TX_ARB_PRIORITY_CLIENT2_MSB, 0x8);
  492. }
  493. /* For strict priority entries defines the number of consecutive
  494. * slots for the highest priority.
  495. */
  496. REG_WR(bp, (port) ? NIG_REG_P1_TX_ARB_NUM_STRICT_ARB_SLOTS :
  497. NIG_REG_P1_TX_ARB_NUM_STRICT_ARB_SLOTS, 0x100);
  498. /* Mapping between the CREDIT_WEIGHT registers and actual client
  499. * numbers
  500. */
  501. if (port) {
  502. /*Port 1 has 6 COS*/
  503. REG_WR(bp, NIG_REG_P1_TX_ARB_CLIENT_CREDIT_MAP2_LSB, 0x210543);
  504. REG_WR(bp, NIG_REG_P1_TX_ARB_CLIENT_CREDIT_MAP2_MSB, 0x0);
  505. } else {
  506. /*Port 0 has 9 COS*/
  507. REG_WR(bp, NIG_REG_P0_TX_ARB_CLIENT_CREDIT_MAP2_LSB,
  508. 0x43210876);
  509. REG_WR(bp, NIG_REG_P0_TX_ARB_CLIENT_CREDIT_MAP2_MSB, 0x5);
  510. }
  511. /* Bitmap of 5bits length. Each bit specifies whether the entry behaves
  512. * as strict. Bits 0,1,2 - debug and management entries, 3 -
  513. * COS0 entry, 4 - COS1 entry.
  514. * COS1 | COS0 | DEBUG1 | DEBUG0 | MGMT
  515. * bit4 bit3 bit2 bit1 bit0
  516. * MCP and debug are strict
  517. */
  518. if (port)
  519. REG_WR(bp, NIG_REG_P1_TX_ARB_CLIENT_IS_STRICT, 0x3f);
  520. else
  521. REG_WR(bp, NIG_REG_P0_TX_ARB_CLIENT_IS_STRICT, 0x1ff);
  522. /* defines which entries (clients) are subjected to WFQ arbitration */
  523. REG_WR(bp, (port) ? NIG_REG_P1_TX_ARB_CLIENT_IS_SUBJECT2WFQ :
  524. NIG_REG_P0_TX_ARB_CLIENT_IS_SUBJECT2WFQ, 0);
  525. /* Please notice the register address are note continuous and a
  526. * for here is note appropriate.In 2 port mode port0 only COS0-5
  527. * can be used. DEBUG1,DEBUG1,MGMT are never used for WFQ* In 4
  528. * port mode port1 only COS0-2 can be used. DEBUG1,DEBUG1,MGMT
  529. * are never used for WFQ
  530. */
  531. REG_WR(bp, (port) ? NIG_REG_P1_TX_ARB_CREDIT_WEIGHT_0 :
  532. NIG_REG_P0_TX_ARB_CREDIT_WEIGHT_0, 0x0);
  533. REG_WR(bp, (port) ? NIG_REG_P1_TX_ARB_CREDIT_WEIGHT_1 :
  534. NIG_REG_P0_TX_ARB_CREDIT_WEIGHT_1, 0x0);
  535. REG_WR(bp, (port) ? NIG_REG_P1_TX_ARB_CREDIT_WEIGHT_2 :
  536. NIG_REG_P0_TX_ARB_CREDIT_WEIGHT_2, 0x0);
  537. REG_WR(bp, (port) ? NIG_REG_P1_TX_ARB_CREDIT_WEIGHT_3 :
  538. NIG_REG_P0_TX_ARB_CREDIT_WEIGHT_3, 0x0);
  539. REG_WR(bp, (port) ? NIG_REG_P1_TX_ARB_CREDIT_WEIGHT_4 :
  540. NIG_REG_P0_TX_ARB_CREDIT_WEIGHT_4, 0x0);
  541. REG_WR(bp, (port) ? NIG_REG_P1_TX_ARB_CREDIT_WEIGHT_5 :
  542. NIG_REG_P0_TX_ARB_CREDIT_WEIGHT_5, 0x0);
  543. if (!port) {
  544. REG_WR(bp, NIG_REG_P0_TX_ARB_CREDIT_WEIGHT_6, 0x0);
  545. REG_WR(bp, NIG_REG_P0_TX_ARB_CREDIT_WEIGHT_7, 0x0);
  546. REG_WR(bp, NIG_REG_P0_TX_ARB_CREDIT_WEIGHT_8, 0x0);
  547. }
  548. bnx2x_ets_e3b0_set_credit_upper_bound_nig(params, min_w_val);
  549. }
  550. /******************************************************************************
  551. * Description:
  552. * Set credit upper bound for PBF.
  553. *.
  554. ******************************************************************************/
  555. static void bnx2x_ets_e3b0_set_credit_upper_bound_pbf(
  556. const struct link_params *params,
  557. const u32 min_w_val)
  558. {
  559. struct bnx2x *bp = params->bp;
  560. const u32 credit_upper_bound =
  561. bnx2x_ets_get_credit_upper_bound(min_w_val);
  562. const u8 port = params->port;
  563. u32 base_upper_bound = 0;
  564. u8 max_cos = 0;
  565. u8 i = 0;
  566. /* In 2 port mode port0 has COS0-5 that can be used for WFQ.In 4
  567. * port mode port1 has COS0-2 that can be used for WFQ.
  568. */
  569. if (!port) {
  570. base_upper_bound = PBF_REG_COS0_UPPER_BOUND_P0;
  571. max_cos = DCBX_E3B0_MAX_NUM_COS_PORT0;
  572. } else {
  573. base_upper_bound = PBF_REG_COS0_UPPER_BOUND_P1;
  574. max_cos = DCBX_E3B0_MAX_NUM_COS_PORT1;
  575. }
  576. for (i = 0; i < max_cos; i++)
  577. REG_WR(bp, base_upper_bound + (i << 2), credit_upper_bound);
  578. }
  579. /******************************************************************************
  580. * Description:
  581. * Will return the PBF ETS registers to init values.Except
  582. * credit_upper_bound.
  583. * That isn't used in this configuration (No WFQ is enabled) and will be
  584. * configured acording to spec
  585. *.
  586. ******************************************************************************/
  587. static void bnx2x_ets_e3b0_pbf_disabled(const struct link_params *params)
  588. {
  589. struct bnx2x *bp = params->bp;
  590. const u8 port = params->port;
  591. const u32 min_w_val_pbf = ETS_E3B0_PBF_MIN_W_VAL;
  592. u8 i = 0;
  593. u32 base_weight = 0;
  594. u8 max_cos = 0;
  595. /* Mapping between entry priority to client number 0 - COS0
  596. * client, 2 - COS1, ... 5 - COS5)(HIGHEST) 4bits client num.
  597. * TODO_ETS - Should be done by reset value or init tool
  598. */
  599. if (port)
  600. /* 0x688 (|011|0 10|00 1|000) */
  601. REG_WR(bp, PBF_REG_ETS_ARB_PRIORITY_CLIENT_P1 , 0x688);
  602. else
  603. /* (10 1|100 |011|0 10|00 1|000) */
  604. REG_WR(bp, PBF_REG_ETS_ARB_PRIORITY_CLIENT_P0 , 0x2C688);
  605. /* TODO_ETS - Should be done by reset value or init tool */
  606. if (port)
  607. /* 0x688 (|011|0 10|00 1|000)*/
  608. REG_WR(bp, PBF_REG_ETS_ARB_CLIENT_CREDIT_MAP_P1, 0x688);
  609. else
  610. /* 0x2C688 (10 1|100 |011|0 10|00 1|000) */
  611. REG_WR(bp, PBF_REG_ETS_ARB_CLIENT_CREDIT_MAP_P0, 0x2C688);
  612. REG_WR(bp, (port) ? PBF_REG_ETS_ARB_NUM_STRICT_ARB_SLOTS_P1 :
  613. PBF_REG_ETS_ARB_NUM_STRICT_ARB_SLOTS_P0 , 0x100);
  614. REG_WR(bp, (port) ? PBF_REG_ETS_ARB_CLIENT_IS_STRICT_P1 :
  615. PBF_REG_ETS_ARB_CLIENT_IS_STRICT_P0 , 0);
  616. REG_WR(bp, (port) ? PBF_REG_ETS_ARB_CLIENT_IS_SUBJECT2WFQ_P1 :
  617. PBF_REG_ETS_ARB_CLIENT_IS_SUBJECT2WFQ_P0 , 0);
  618. /* In 2 port mode port0 has COS0-5 that can be used for WFQ.
  619. * In 4 port mode port1 has COS0-2 that can be used for WFQ.
  620. */
  621. if (!port) {
  622. base_weight = PBF_REG_COS0_WEIGHT_P0;
  623. max_cos = DCBX_E3B0_MAX_NUM_COS_PORT0;
  624. } else {
  625. base_weight = PBF_REG_COS0_WEIGHT_P1;
  626. max_cos = DCBX_E3B0_MAX_NUM_COS_PORT1;
  627. }
  628. for (i = 0; i < max_cos; i++)
  629. REG_WR(bp, base_weight + (0x4 * i), 0);
  630. bnx2x_ets_e3b0_set_credit_upper_bound_pbf(params, min_w_val_pbf);
  631. }
  632. /******************************************************************************
  633. * Description:
  634. * E3B0 disable will return basicly the values to init values.
  635. *.
  636. ******************************************************************************/
  637. static int bnx2x_ets_e3b0_disabled(const struct link_params *params,
  638. const struct link_vars *vars)
  639. {
  640. struct bnx2x *bp = params->bp;
  641. if (!CHIP_IS_E3B0(bp)) {
  642. DP(NETIF_MSG_LINK,
  643. "bnx2x_ets_e3b0_disabled the chip isn't E3B0\n");
  644. return -EINVAL;
  645. }
  646. bnx2x_ets_e3b0_nig_disabled(params, vars);
  647. bnx2x_ets_e3b0_pbf_disabled(params);
  648. return 0;
  649. }
  650. /******************************************************************************
  651. * Description:
  652. * Disable will return basicly the values to init values.
  653. *
  654. ******************************************************************************/
  655. int bnx2x_ets_disabled(struct link_params *params,
  656. struct link_vars *vars)
  657. {
  658. struct bnx2x *bp = params->bp;
  659. int bnx2x_status = 0;
  660. if ((CHIP_IS_E2(bp)) || (CHIP_IS_E3A0(bp)))
  661. bnx2x_ets_e2e3a0_disabled(params);
  662. else if (CHIP_IS_E3B0(bp))
  663. bnx2x_status = bnx2x_ets_e3b0_disabled(params, vars);
  664. else {
  665. DP(NETIF_MSG_LINK, "bnx2x_ets_disabled - chip not supported\n");
  666. return -EINVAL;
  667. }
  668. return bnx2x_status;
  669. }
  670. /******************************************************************************
  671. * Description
  672. * Set the COS mappimg to SP and BW until this point all the COS are not
  673. * set as SP or BW.
  674. ******************************************************************************/
  675. static int bnx2x_ets_e3b0_cli_map(const struct link_params *params,
  676. const struct bnx2x_ets_params *ets_params,
  677. const u8 cos_sp_bitmap,
  678. const u8 cos_bw_bitmap)
  679. {
  680. struct bnx2x *bp = params->bp;
  681. const u8 port = params->port;
  682. const u8 nig_cli_sp_bitmap = 0x7 | (cos_sp_bitmap << 3);
  683. const u8 pbf_cli_sp_bitmap = cos_sp_bitmap;
  684. const u8 nig_cli_subject2wfq_bitmap = cos_bw_bitmap << 3;
  685. const u8 pbf_cli_subject2wfq_bitmap = cos_bw_bitmap;
  686. REG_WR(bp, (port) ? NIG_REG_P1_TX_ARB_CLIENT_IS_STRICT :
  687. NIG_REG_P0_TX_ARB_CLIENT_IS_STRICT, nig_cli_sp_bitmap);
  688. REG_WR(bp, (port) ? PBF_REG_ETS_ARB_CLIENT_IS_STRICT_P1 :
  689. PBF_REG_ETS_ARB_CLIENT_IS_STRICT_P0 , pbf_cli_sp_bitmap);
  690. REG_WR(bp, (port) ? NIG_REG_P1_TX_ARB_CLIENT_IS_SUBJECT2WFQ :
  691. NIG_REG_P0_TX_ARB_CLIENT_IS_SUBJECT2WFQ,
  692. nig_cli_subject2wfq_bitmap);
  693. REG_WR(bp, (port) ? PBF_REG_ETS_ARB_CLIENT_IS_SUBJECT2WFQ_P1 :
  694. PBF_REG_ETS_ARB_CLIENT_IS_SUBJECT2WFQ_P0,
  695. pbf_cli_subject2wfq_bitmap);
  696. return 0;
  697. }
  698. /******************************************************************************
  699. * Description:
  700. * This function is needed because NIG ARB_CREDIT_WEIGHT_X are
  701. * not continues and ARB_CREDIT_WEIGHT_0 + offset is suitable.
  702. ******************************************************************************/
  703. static int bnx2x_ets_e3b0_set_cos_bw(struct bnx2x *bp,
  704. const u8 cos_entry,
  705. const u32 min_w_val_nig,
  706. const u32 min_w_val_pbf,
  707. const u16 total_bw,
  708. const u8 bw,
  709. const u8 port)
  710. {
  711. u32 nig_reg_adress_crd_weight = 0;
  712. u32 pbf_reg_adress_crd_weight = 0;
  713. /* Calculate and set BW for this COS - use 1 instead of 0 for BW */
  714. const u32 cos_bw_nig = ((bw ? bw : 1) * min_w_val_nig) / total_bw;
  715. const u32 cos_bw_pbf = ((bw ? bw : 1) * min_w_val_pbf) / total_bw;
  716. switch (cos_entry) {
  717. case 0:
  718. nig_reg_adress_crd_weight =
  719. (port) ? NIG_REG_P1_TX_ARB_CREDIT_WEIGHT_0 :
  720. NIG_REG_P0_TX_ARB_CREDIT_WEIGHT_0;
  721. pbf_reg_adress_crd_weight = (port) ?
  722. PBF_REG_COS0_WEIGHT_P1 : PBF_REG_COS0_WEIGHT_P0;
  723. break;
  724. case 1:
  725. nig_reg_adress_crd_weight = (port) ?
  726. NIG_REG_P1_TX_ARB_CREDIT_WEIGHT_1 :
  727. NIG_REG_P0_TX_ARB_CREDIT_WEIGHT_1;
  728. pbf_reg_adress_crd_weight = (port) ?
  729. PBF_REG_COS1_WEIGHT_P1 : PBF_REG_COS1_WEIGHT_P0;
  730. break;
  731. case 2:
  732. nig_reg_adress_crd_weight = (port) ?
  733. NIG_REG_P1_TX_ARB_CREDIT_WEIGHT_2 :
  734. NIG_REG_P0_TX_ARB_CREDIT_WEIGHT_2;
  735. pbf_reg_adress_crd_weight = (port) ?
  736. PBF_REG_COS2_WEIGHT_P1 : PBF_REG_COS2_WEIGHT_P0;
  737. break;
  738. case 3:
  739. if (port)
  740. return -EINVAL;
  741. nig_reg_adress_crd_weight =
  742. NIG_REG_P0_TX_ARB_CREDIT_WEIGHT_3;
  743. pbf_reg_adress_crd_weight =
  744. PBF_REG_COS3_WEIGHT_P0;
  745. break;
  746. case 4:
  747. if (port)
  748. return -EINVAL;
  749. nig_reg_adress_crd_weight =
  750. NIG_REG_P0_TX_ARB_CREDIT_WEIGHT_4;
  751. pbf_reg_adress_crd_weight = PBF_REG_COS4_WEIGHT_P0;
  752. break;
  753. case 5:
  754. if (port)
  755. return -EINVAL;
  756. nig_reg_adress_crd_weight =
  757. NIG_REG_P0_TX_ARB_CREDIT_WEIGHT_5;
  758. pbf_reg_adress_crd_weight = PBF_REG_COS5_WEIGHT_P0;
  759. break;
  760. }
  761. REG_WR(bp, nig_reg_adress_crd_weight, cos_bw_nig);
  762. REG_WR(bp, pbf_reg_adress_crd_weight, cos_bw_pbf);
  763. return 0;
  764. }
  765. /******************************************************************************
  766. * Description:
  767. * Calculate the total BW.A value of 0 isn't legal.
  768. *
  769. ******************************************************************************/
  770. static int bnx2x_ets_e3b0_get_total_bw(
  771. const struct link_params *params,
  772. struct bnx2x_ets_params *ets_params,
  773. u16 *total_bw)
  774. {
  775. struct bnx2x *bp = params->bp;
  776. u8 cos_idx = 0;
  777. u8 is_bw_cos_exist = 0;
  778. *total_bw = 0 ;
  779. /* Calculate total BW requested */
  780. for (cos_idx = 0; cos_idx < ets_params->num_of_cos; cos_idx++) {
  781. if (ets_params->cos[cos_idx].state == bnx2x_cos_state_bw) {
  782. is_bw_cos_exist = 1;
  783. if (!ets_params->cos[cos_idx].params.bw_params.bw) {
  784. DP(NETIF_MSG_LINK, "bnx2x_ets_E3B0_config BW"
  785. "was set to 0\n");
  786. /* This is to prevent a state when ramrods
  787. * can't be sent
  788. */
  789. ets_params->cos[cos_idx].params.bw_params.bw
  790. = 1;
  791. }
  792. *total_bw +=
  793. ets_params->cos[cos_idx].params.bw_params.bw;
  794. }
  795. }
  796. /* Check total BW is valid */
  797. if ((is_bw_cos_exist == 1) && (*total_bw != 100)) {
  798. if (*total_bw == 0) {
  799. DP(NETIF_MSG_LINK,
  800. "bnx2x_ets_E3B0_config total BW shouldn't be 0\n");
  801. return -EINVAL;
  802. }
  803. DP(NETIF_MSG_LINK,
  804. "bnx2x_ets_E3B0_config total BW should be 100\n");
  805. /* We can handle a case whre the BW isn't 100 this can happen
  806. * if the TC are joined.
  807. */
  808. }
  809. return 0;
  810. }
  811. /******************************************************************************
  812. * Description:
  813. * Invalidate all the sp_pri_to_cos.
  814. *
  815. ******************************************************************************/
  816. static void bnx2x_ets_e3b0_sp_pri_to_cos_init(u8 *sp_pri_to_cos)
  817. {
  818. u8 pri = 0;
  819. for (pri = 0; pri < DCBX_MAX_NUM_COS; pri++)
  820. sp_pri_to_cos[pri] = DCBX_INVALID_COS;
  821. }
  822. /******************************************************************************
  823. * Description:
  824. * Calculate and set the SP (ARB_PRIORITY_CLIENT) NIG and PBF registers
  825. * according to sp_pri_to_cos.
  826. *
  827. ******************************************************************************/
  828. static int bnx2x_ets_e3b0_sp_pri_to_cos_set(const struct link_params *params,
  829. u8 *sp_pri_to_cos, const u8 pri,
  830. const u8 cos_entry)
  831. {
  832. struct bnx2x *bp = params->bp;
  833. const u8 port = params->port;
  834. const u8 max_num_of_cos = (port) ? DCBX_E3B0_MAX_NUM_COS_PORT1 :
  835. DCBX_E3B0_MAX_NUM_COS_PORT0;
  836. if (pri >= max_num_of_cos) {
  837. DP(NETIF_MSG_LINK, "bnx2x_ets_e3b0_sp_pri_to_cos_set invalid "
  838. "parameter Illegal strict priority\n");
  839. return -EINVAL;
  840. }
  841. if (sp_pri_to_cos[pri] != DCBX_INVALID_COS) {
  842. DP(NETIF_MSG_LINK, "bnx2x_ets_e3b0_sp_pri_to_cos_set invalid "
  843. "parameter There can't be two COS's with "
  844. "the same strict pri\n");
  845. return -EINVAL;
  846. }
  847. sp_pri_to_cos[pri] = cos_entry;
  848. return 0;
  849. }
  850. /******************************************************************************
  851. * Description:
  852. * Returns the correct value according to COS and priority in
  853. * the sp_pri_cli register.
  854. *
  855. ******************************************************************************/
  856. static u64 bnx2x_e3b0_sp_get_pri_cli_reg(const u8 cos, const u8 cos_offset,
  857. const u8 pri_set,
  858. const u8 pri_offset,
  859. const u8 entry_size)
  860. {
  861. u64 pri_cli_nig = 0;
  862. pri_cli_nig = ((u64)(cos + cos_offset)) << (entry_size *
  863. (pri_set + pri_offset));
  864. return pri_cli_nig;
  865. }
  866. /******************************************************************************
  867. * Description:
  868. * Returns the correct value according to COS and priority in the
  869. * sp_pri_cli register for NIG.
  870. *
  871. ******************************************************************************/
  872. static u64 bnx2x_e3b0_sp_get_pri_cli_reg_nig(const u8 cos, const u8 pri_set)
  873. {
  874. /* MCP Dbg0 and dbg1 are always with higher strict pri*/
  875. const u8 nig_cos_offset = 3;
  876. const u8 nig_pri_offset = 3;
  877. return bnx2x_e3b0_sp_get_pri_cli_reg(cos, nig_cos_offset, pri_set,
  878. nig_pri_offset, 4);
  879. }
  880. /******************************************************************************
  881. * Description:
  882. * Returns the correct value according to COS and priority in the
  883. * sp_pri_cli register for PBF.
  884. *
  885. ******************************************************************************/
  886. static u64 bnx2x_e3b0_sp_get_pri_cli_reg_pbf(const u8 cos, const u8 pri_set)
  887. {
  888. const u8 pbf_cos_offset = 0;
  889. const u8 pbf_pri_offset = 0;
  890. return bnx2x_e3b0_sp_get_pri_cli_reg(cos, pbf_cos_offset, pri_set,
  891. pbf_pri_offset, 3);
  892. }
  893. /******************************************************************************
  894. * Description:
  895. * Calculate and set the SP (ARB_PRIORITY_CLIENT) NIG and PBF registers
  896. * according to sp_pri_to_cos.(which COS has higher priority)
  897. *
  898. ******************************************************************************/
  899. static int bnx2x_ets_e3b0_sp_set_pri_cli_reg(const struct link_params *params,
  900. u8 *sp_pri_to_cos)
  901. {
  902. struct bnx2x *bp = params->bp;
  903. u8 i = 0;
  904. const u8 port = params->port;
  905. /* MCP Dbg0 and dbg1 are always with higher strict pri*/
  906. u64 pri_cli_nig = 0x210;
  907. u32 pri_cli_pbf = 0x0;
  908. u8 pri_set = 0;
  909. u8 pri_bitmask = 0;
  910. const u8 max_num_of_cos = (port) ? DCBX_E3B0_MAX_NUM_COS_PORT1 :
  911. DCBX_E3B0_MAX_NUM_COS_PORT0;
  912. u8 cos_bit_to_set = (1 << max_num_of_cos) - 1;
  913. /* Set all the strict priority first */
  914. for (i = 0; i < max_num_of_cos; i++) {
  915. if (sp_pri_to_cos[i] != DCBX_INVALID_COS) {
  916. if (sp_pri_to_cos[i] >= DCBX_MAX_NUM_COS) {
  917. DP(NETIF_MSG_LINK,
  918. "bnx2x_ets_e3b0_sp_set_pri_cli_reg "
  919. "invalid cos entry\n");
  920. return -EINVAL;
  921. }
  922. pri_cli_nig |= bnx2x_e3b0_sp_get_pri_cli_reg_nig(
  923. sp_pri_to_cos[i], pri_set);
  924. pri_cli_pbf |= bnx2x_e3b0_sp_get_pri_cli_reg_pbf(
  925. sp_pri_to_cos[i], pri_set);
  926. pri_bitmask = 1 << sp_pri_to_cos[i];
  927. /* COS is used remove it from bitmap.*/
  928. if (!(pri_bitmask & cos_bit_to_set)) {
  929. DP(NETIF_MSG_LINK,
  930. "bnx2x_ets_e3b0_sp_set_pri_cli_reg "
  931. "invalid There can't be two COS's with"
  932. " the same strict pri\n");
  933. return -EINVAL;
  934. }
  935. cos_bit_to_set &= ~pri_bitmask;
  936. pri_set++;
  937. }
  938. }
  939. /* Set all the Non strict priority i= COS*/
  940. for (i = 0; i < max_num_of_cos; i++) {
  941. pri_bitmask = 1 << i;
  942. /* Check if COS was already used for SP */
  943. if (pri_bitmask & cos_bit_to_set) {
  944. /* COS wasn't used for SP */
  945. pri_cli_nig |= bnx2x_e3b0_sp_get_pri_cli_reg_nig(
  946. i, pri_set);
  947. pri_cli_pbf |= bnx2x_e3b0_sp_get_pri_cli_reg_pbf(
  948. i, pri_set);
  949. /* COS is used remove it from bitmap.*/
  950. cos_bit_to_set &= ~pri_bitmask;
  951. pri_set++;
  952. }
  953. }
  954. if (pri_set != max_num_of_cos) {
  955. DP(NETIF_MSG_LINK, "bnx2x_ets_e3b0_sp_set_pri_cli_reg not all "
  956. "entries were set\n");
  957. return -EINVAL;
  958. }
  959. if (port) {
  960. /* Only 6 usable clients*/
  961. REG_WR(bp, NIG_REG_P1_TX_ARB_PRIORITY_CLIENT2_LSB,
  962. (u32)pri_cli_nig);
  963. REG_WR(bp, PBF_REG_ETS_ARB_PRIORITY_CLIENT_P1 , pri_cli_pbf);
  964. } else {
  965. /* Only 9 usable clients*/
  966. const u32 pri_cli_nig_lsb = (u32) (pri_cli_nig);
  967. const u32 pri_cli_nig_msb = (u32) ((pri_cli_nig >> 32) & 0xF);
  968. REG_WR(bp, NIG_REG_P0_TX_ARB_PRIORITY_CLIENT2_LSB,
  969. pri_cli_nig_lsb);
  970. REG_WR(bp, NIG_REG_P0_TX_ARB_PRIORITY_CLIENT2_MSB,
  971. pri_cli_nig_msb);
  972. REG_WR(bp, PBF_REG_ETS_ARB_PRIORITY_CLIENT_P0 , pri_cli_pbf);
  973. }
  974. return 0;
  975. }
  976. /******************************************************************************
  977. * Description:
  978. * Configure the COS to ETS according to BW and SP settings.
  979. ******************************************************************************/
  980. int bnx2x_ets_e3b0_config(const struct link_params *params,
  981. const struct link_vars *vars,
  982. struct bnx2x_ets_params *ets_params)
  983. {
  984. struct bnx2x *bp = params->bp;
  985. int bnx2x_status = 0;
  986. const u8 port = params->port;
  987. u16 total_bw = 0;
  988. const u32 min_w_val_nig = bnx2x_ets_get_min_w_val_nig(vars);
  989. const u32 min_w_val_pbf = ETS_E3B0_PBF_MIN_W_VAL;
  990. u8 cos_bw_bitmap = 0;
  991. u8 cos_sp_bitmap = 0;
  992. u8 sp_pri_to_cos[DCBX_MAX_NUM_COS] = {0};
  993. const u8 max_num_of_cos = (port) ? DCBX_E3B0_MAX_NUM_COS_PORT1 :
  994. DCBX_E3B0_MAX_NUM_COS_PORT0;
  995. u8 cos_entry = 0;
  996. if (!CHIP_IS_E3B0(bp)) {
  997. DP(NETIF_MSG_LINK,
  998. "bnx2x_ets_e3b0_disabled the chip isn't E3B0\n");
  999. return -EINVAL;
  1000. }
  1001. if ((ets_params->num_of_cos > max_num_of_cos)) {
  1002. DP(NETIF_MSG_LINK, "bnx2x_ets_E3B0_config the number of COS "
  1003. "isn't supported\n");
  1004. return -EINVAL;
  1005. }
  1006. /* Prepare sp strict priority parameters*/
  1007. bnx2x_ets_e3b0_sp_pri_to_cos_init(sp_pri_to_cos);
  1008. /* Prepare BW parameters*/
  1009. bnx2x_status = bnx2x_ets_e3b0_get_total_bw(params, ets_params,
  1010. &total_bw);
  1011. if (bnx2x_status) {
  1012. DP(NETIF_MSG_LINK,
  1013. "bnx2x_ets_E3B0_config get_total_bw failed\n");
  1014. return -EINVAL;
  1015. }
  1016. /* Upper bound is set according to current link speed (min_w_val
  1017. * should be the same for upper bound and COS credit val).
  1018. */
  1019. bnx2x_ets_e3b0_set_credit_upper_bound_nig(params, min_w_val_nig);
  1020. bnx2x_ets_e3b0_set_credit_upper_bound_pbf(params, min_w_val_pbf);
  1021. for (cos_entry = 0; cos_entry < ets_params->num_of_cos; cos_entry++) {
  1022. if (bnx2x_cos_state_bw == ets_params->cos[cos_entry].state) {
  1023. cos_bw_bitmap |= (1 << cos_entry);
  1024. /* The function also sets the BW in HW(not the mappin
  1025. * yet)
  1026. */
  1027. bnx2x_status = bnx2x_ets_e3b0_set_cos_bw(
  1028. bp, cos_entry, min_w_val_nig, min_w_val_pbf,
  1029. total_bw,
  1030. ets_params->cos[cos_entry].params.bw_params.bw,
  1031. port);
  1032. } else if (bnx2x_cos_state_strict ==
  1033. ets_params->cos[cos_entry].state){
  1034. cos_sp_bitmap |= (1 << cos_entry);
  1035. bnx2x_status = bnx2x_ets_e3b0_sp_pri_to_cos_set(
  1036. params,
  1037. sp_pri_to_cos,
  1038. ets_params->cos[cos_entry].params.sp_params.pri,
  1039. cos_entry);
  1040. } else {
  1041. DP(NETIF_MSG_LINK,
  1042. "bnx2x_ets_e3b0_config cos state not valid\n");
  1043. return -EINVAL;
  1044. }
  1045. if (bnx2x_status) {
  1046. DP(NETIF_MSG_LINK,
  1047. "bnx2x_ets_e3b0_config set cos bw failed\n");
  1048. return bnx2x_status;
  1049. }
  1050. }
  1051. /* Set SP register (which COS has higher priority) */
  1052. bnx2x_status = bnx2x_ets_e3b0_sp_set_pri_cli_reg(params,
  1053. sp_pri_to_cos);
  1054. if (bnx2x_status) {
  1055. DP(NETIF_MSG_LINK,
  1056. "bnx2x_ets_E3B0_config set_pri_cli_reg failed\n");
  1057. return bnx2x_status;
  1058. }
  1059. /* Set client mapping of BW and strict */
  1060. bnx2x_status = bnx2x_ets_e3b0_cli_map(params, ets_params,
  1061. cos_sp_bitmap,
  1062. cos_bw_bitmap);
  1063. if (bnx2x_status) {
  1064. DP(NETIF_MSG_LINK, "bnx2x_ets_E3B0_config SP failed\n");
  1065. return bnx2x_status;
  1066. }
  1067. return 0;
  1068. }
  1069. static void bnx2x_ets_bw_limit_common(const struct link_params *params)
  1070. {
  1071. /* ETS disabled configuration */
  1072. struct bnx2x *bp = params->bp;
  1073. DP(NETIF_MSG_LINK, "ETS enabled BW limit configuration\n");
  1074. /* Defines which entries (clients) are subjected to WFQ arbitration
  1075. * COS0 0x8
  1076. * COS1 0x10
  1077. */
  1078. REG_WR(bp, NIG_REG_P0_TX_ARB_CLIENT_IS_SUBJECT2WFQ, 0x18);
  1079. /* Mapping between the ARB_CREDIT_WEIGHT registers and actual
  1080. * client numbers (WEIGHT_0 does not actually have to represent
  1081. * client 0)
  1082. * PRI4 | PRI3 | PRI2 | PRI1 | PRI0
  1083. * cos1-001 cos0-000 dbg1-100 dbg0-011 MCP-010
  1084. */
  1085. REG_WR(bp, NIG_REG_P0_TX_ARB_CLIENT_CREDIT_MAP, 0x111A);
  1086. REG_WR(bp, NIG_REG_P0_TX_ARB_CREDIT_UPPER_BOUND_0,
  1087. ETS_BW_LIMIT_CREDIT_UPPER_BOUND);
  1088. REG_WR(bp, NIG_REG_P0_TX_ARB_CREDIT_UPPER_BOUND_1,
  1089. ETS_BW_LIMIT_CREDIT_UPPER_BOUND);
  1090. /* ETS mode enabled*/
  1091. REG_WR(bp, PBF_REG_ETS_ENABLED, 1);
  1092. /* Defines the number of consecutive slots for the strict priority */
  1093. REG_WR(bp, PBF_REG_NUM_STRICT_ARB_SLOTS, 0);
  1094. /* Bitmap of 5bits length. Each bit specifies whether the entry behaves
  1095. * as strict. Bits 0,1,2 - debug and management entries, 3 - COS0
  1096. * entry, 4 - COS1 entry.
  1097. * COS1 | COS0 | DEBUG21 | DEBUG0 | MGMT
  1098. * bit4 bit3 bit2 bit1 bit0
  1099. * MCP and debug are strict
  1100. */
  1101. REG_WR(bp, NIG_REG_P0_TX_ARB_CLIENT_IS_STRICT, 0x7);
  1102. /* Upper bound that COS0_WEIGHT can reach in the WFQ arbiter.*/
  1103. REG_WR(bp, PBF_REG_COS0_UPPER_BOUND,
  1104. ETS_BW_LIMIT_CREDIT_UPPER_BOUND);
  1105. REG_WR(bp, PBF_REG_COS1_UPPER_BOUND,
  1106. ETS_BW_LIMIT_CREDIT_UPPER_BOUND);
  1107. }
  1108. void bnx2x_ets_bw_limit(const struct link_params *params, const u32 cos0_bw,
  1109. const u32 cos1_bw)
  1110. {
  1111. /* ETS disabled configuration*/
  1112. struct bnx2x *bp = params->bp;
  1113. const u32 total_bw = cos0_bw + cos1_bw;
  1114. u32 cos0_credit_weight = 0;
  1115. u32 cos1_credit_weight = 0;
  1116. DP(NETIF_MSG_LINK, "ETS enabled BW limit configuration\n");
  1117. if ((!total_bw) ||
  1118. (!cos0_bw) ||
  1119. (!cos1_bw)) {
  1120. DP(NETIF_MSG_LINK, "Total BW can't be zero\n");
  1121. return;
  1122. }
  1123. cos0_credit_weight = (cos0_bw * ETS_BW_LIMIT_CREDIT_WEIGHT)/
  1124. total_bw;
  1125. cos1_credit_weight = (cos1_bw * ETS_BW_LIMIT_CREDIT_WEIGHT)/
  1126. total_bw;
  1127. bnx2x_ets_bw_limit_common(params);
  1128. REG_WR(bp, NIG_REG_P0_TX_ARB_CREDIT_WEIGHT_0, cos0_credit_weight);
  1129. REG_WR(bp, NIG_REG_P0_TX_ARB_CREDIT_WEIGHT_1, cos1_credit_weight);
  1130. REG_WR(bp, PBF_REG_COS0_WEIGHT, cos0_credit_weight);
  1131. REG_WR(bp, PBF_REG_COS1_WEIGHT, cos1_credit_weight);
  1132. }
  1133. int bnx2x_ets_strict(const struct link_params *params, const u8 strict_cos)
  1134. {
  1135. /* ETS disabled configuration*/
  1136. struct bnx2x *bp = params->bp;
  1137. u32 val = 0;
  1138. DP(NETIF_MSG_LINK, "ETS enabled strict configuration\n");
  1139. /* Bitmap of 5bits length. Each bit specifies whether the entry behaves
  1140. * as strict. Bits 0,1,2 - debug and management entries,
  1141. * 3 - COS0 entry, 4 - COS1 entry.
  1142. * COS1 | COS0 | DEBUG21 | DEBUG0 | MGMT
  1143. * bit4 bit3 bit2 bit1 bit0
  1144. * MCP and debug are strict
  1145. */
  1146. REG_WR(bp, NIG_REG_P0_TX_ARB_CLIENT_IS_STRICT, 0x1F);
  1147. /* For strict priority entries defines the number of consecutive slots
  1148. * for the highest priority.
  1149. */
  1150. REG_WR(bp, NIG_REG_P0_TX_ARB_NUM_STRICT_ARB_SLOTS, 0x100);
  1151. /* ETS mode disable */
  1152. REG_WR(bp, PBF_REG_ETS_ENABLED, 0);
  1153. /* Defines the number of consecutive slots for the strict priority */
  1154. REG_WR(bp, PBF_REG_NUM_STRICT_ARB_SLOTS, 0x100);
  1155. /* Defines the number of consecutive slots for the strict priority */
  1156. REG_WR(bp, PBF_REG_HIGH_PRIORITY_COS_NUM, strict_cos);
  1157. /* Mapping between entry priority to client number (0,1,2 -debug and
  1158. * management clients, 3 - COS0 client, 4 - COS client)(HIGHEST)
  1159. * 3bits client num.
  1160. * PRI4 | PRI3 | PRI2 | PRI1 | PRI0
  1161. * dbg0-010 dbg1-001 cos1-100 cos0-011 MCP-000
  1162. * dbg0-010 dbg1-001 cos0-011 cos1-100 MCP-000
  1163. */
  1164. val = (!strict_cos) ? 0x2318 : 0x22E0;
  1165. REG_WR(bp, NIG_REG_P0_TX_ARB_PRIORITY_CLIENT, val);
  1166. return 0;
  1167. }
  1168. /******************************************************************/
  1169. /* PFC section */
  1170. /******************************************************************/
  1171. static void bnx2x_update_pfc_xmac(struct link_params *params,
  1172. struct link_vars *vars,
  1173. u8 is_lb)
  1174. {
  1175. struct bnx2x *bp = params->bp;
  1176. u32 xmac_base;
  1177. u32 pause_val, pfc0_val, pfc1_val;
  1178. /* XMAC base adrr */
  1179. xmac_base = (params->port) ? GRCBASE_XMAC1 : GRCBASE_XMAC0;
  1180. /* Initialize pause and pfc registers */
  1181. pause_val = 0x18000;
  1182. pfc0_val = 0xFFFF8000;
  1183. pfc1_val = 0x2;
  1184. /* No PFC support */
  1185. if (!(params->feature_config_flags &
  1186. FEATURE_CONFIG_PFC_ENABLED)) {
  1187. /* RX flow control - Process pause frame in receive direction
  1188. */
  1189. if (vars->flow_ctrl & BNX2X_FLOW_CTRL_RX)
  1190. pause_val |= XMAC_PAUSE_CTRL_REG_RX_PAUSE_EN;
  1191. /* TX flow control - Send pause packet when buffer is full */
  1192. if (vars->flow_ctrl & BNX2X_FLOW_CTRL_TX)
  1193. pause_val |= XMAC_PAUSE_CTRL_REG_TX_PAUSE_EN;
  1194. } else {/* PFC support */
  1195. pfc1_val |= XMAC_PFC_CTRL_HI_REG_PFC_REFRESH_EN |
  1196. XMAC_PFC_CTRL_HI_REG_PFC_STATS_EN |
  1197. XMAC_PFC_CTRL_HI_REG_RX_PFC_EN |
  1198. XMAC_PFC_CTRL_HI_REG_TX_PFC_EN |
  1199. XMAC_PFC_CTRL_HI_REG_FORCE_PFC_XON;
  1200. /* Write pause and PFC registers */
  1201. REG_WR(bp, xmac_base + XMAC_REG_PAUSE_CTRL, pause_val);
  1202. REG_WR(bp, xmac_base + XMAC_REG_PFC_CTRL, pfc0_val);
  1203. REG_WR(bp, xmac_base + XMAC_REG_PFC_CTRL_HI, pfc1_val);
  1204. pfc1_val &= ~XMAC_PFC_CTRL_HI_REG_FORCE_PFC_XON;
  1205. }
  1206. /* Write pause and PFC registers */
  1207. REG_WR(bp, xmac_base + XMAC_REG_PAUSE_CTRL, pause_val);
  1208. REG_WR(bp, xmac_base + XMAC_REG_PFC_CTRL, pfc0_val);
  1209. REG_WR(bp, xmac_base + XMAC_REG_PFC_CTRL_HI, pfc1_val);
  1210. /* Set MAC address for source TX Pause/PFC frames */
  1211. REG_WR(bp, xmac_base + XMAC_REG_CTRL_SA_LO,
  1212. ((params->mac_addr[2] << 24) |
  1213. (params->mac_addr[3] << 16) |
  1214. (params->mac_addr[4] << 8) |
  1215. (params->mac_addr[5])));
  1216. REG_WR(bp, xmac_base + XMAC_REG_CTRL_SA_HI,
  1217. ((params->mac_addr[0] << 8) |
  1218. (params->mac_addr[1])));
  1219. udelay(30);
  1220. }
  1221. static void bnx2x_emac_get_pfc_stat(struct link_params *params,
  1222. u32 pfc_frames_sent[2],
  1223. u32 pfc_frames_received[2])
  1224. {
  1225. /* Read pfc statistic */
  1226. struct bnx2x *bp = params->bp;
  1227. u32 emac_base = params->port ? GRCBASE_EMAC1 : GRCBASE_EMAC0;
  1228. u32 val_xon = 0;
  1229. u32 val_xoff = 0;
  1230. DP(NETIF_MSG_LINK, "pfc statistic read from EMAC\n");
  1231. /* PFC received frames */
  1232. val_xoff = REG_RD(bp, emac_base +
  1233. EMAC_REG_RX_PFC_STATS_XOFF_RCVD);
  1234. val_xoff &= EMAC_REG_RX_PFC_STATS_XOFF_RCVD_COUNT;
  1235. val_xon = REG_RD(bp, emac_base + EMAC_REG_RX_PFC_STATS_XON_RCVD);
  1236. val_xon &= EMAC_REG_RX_PFC_STATS_XON_RCVD_COUNT;
  1237. pfc_frames_received[0] = val_xon + val_xoff;
  1238. /* PFC received sent */
  1239. val_xoff = REG_RD(bp, emac_base +
  1240. EMAC_REG_RX_PFC_STATS_XOFF_SENT);
  1241. val_xoff &= EMAC_REG_RX_PFC_STATS_XOFF_SENT_COUNT;
  1242. val_xon = REG_RD(bp, emac_base + EMAC_REG_RX_PFC_STATS_XON_SENT);
  1243. val_xon &= EMAC_REG_RX_PFC_STATS_XON_SENT_COUNT;
  1244. pfc_frames_sent[0] = val_xon + val_xoff;
  1245. }
  1246. /* Read pfc statistic*/
  1247. void bnx2x_pfc_statistic(struct link_params *params, struct link_vars *vars,
  1248. u32 pfc_frames_sent[2],
  1249. u32 pfc_frames_received[2])
  1250. {
  1251. /* Read pfc statistic */
  1252. struct bnx2x *bp = params->bp;
  1253. DP(NETIF_MSG_LINK, "pfc statistic\n");
  1254. if (!vars->link_up)
  1255. return;
  1256. if (vars->mac_type == MAC_TYPE_EMAC) {
  1257. DP(NETIF_MSG_LINK, "About to read PFC stats from EMAC\n");
  1258. bnx2x_emac_get_pfc_stat(params, pfc_frames_sent,
  1259. pfc_frames_received);
  1260. }
  1261. }
  1262. /******************************************************************/
  1263. /* MAC/PBF section */
  1264. /******************************************************************/
  1265. static void bnx2x_set_mdio_clk(struct bnx2x *bp, u32 chip_id, u8 port)
  1266. {
  1267. u32 mode, emac_base;
  1268. /* Set clause 45 mode, slow down the MDIO clock to 2.5MHz
  1269. * (a value of 49==0x31) and make sure that the AUTO poll is off
  1270. */
  1271. if (CHIP_IS_E2(bp))
  1272. emac_base = GRCBASE_EMAC0;
  1273. else
  1274. emac_base = (port) ? GRCBASE_EMAC1 : GRCBASE_EMAC0;
  1275. mode = REG_RD(bp, emac_base + EMAC_REG_EMAC_MDIO_MODE);
  1276. mode &= ~(EMAC_MDIO_MODE_AUTO_POLL |
  1277. EMAC_MDIO_MODE_CLOCK_CNT);
  1278. if (USES_WARPCORE(bp))
  1279. mode |= (74L << EMAC_MDIO_MODE_CLOCK_CNT_BITSHIFT);
  1280. else
  1281. mode |= (49L << EMAC_MDIO_MODE_CLOCK_CNT_BITSHIFT);
  1282. mode |= (EMAC_MDIO_MODE_CLAUSE_45);
  1283. REG_WR(bp, emac_base + EMAC_REG_EMAC_MDIO_MODE, mode);
  1284. udelay(40);
  1285. }
  1286. static u8 bnx2x_is_4_port_mode(struct bnx2x *bp)
  1287. {
  1288. u32 port4mode_ovwr_val;
  1289. /* Check 4-port override enabled */
  1290. port4mode_ovwr_val = REG_RD(bp, MISC_REG_PORT4MODE_EN_OVWR);
  1291. if (port4mode_ovwr_val & (1<<0)) {
  1292. /* Return 4-port mode override value */
  1293. return ((port4mode_ovwr_val & (1<<1)) == (1<<1));
  1294. }
  1295. /* Return 4-port mode from input pin */
  1296. return (u8)REG_RD(bp, MISC_REG_PORT4MODE_EN);
  1297. }
  1298. static void bnx2x_emac_init(struct link_params *params,
  1299. struct link_vars *vars)
  1300. {
  1301. /* reset and unreset the emac core */
  1302. struct bnx2x *bp = params->bp;
  1303. u8 port = params->port;
  1304. u32 emac_base = port ? GRCBASE_EMAC1 : GRCBASE_EMAC0;
  1305. u32 val;
  1306. u16 timeout;
  1307. REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_CLEAR,
  1308. (MISC_REGISTERS_RESET_REG_2_RST_EMAC0_HARD_CORE << port));
  1309. udelay(5);
  1310. REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_SET,
  1311. (MISC_REGISTERS_RESET_REG_2_RST_EMAC0_HARD_CORE << port));
  1312. /* init emac - use read-modify-write */
  1313. /* self clear reset */
  1314. val = REG_RD(bp, emac_base + EMAC_REG_EMAC_MODE);
  1315. EMAC_WR(bp, EMAC_REG_EMAC_MODE, (val | EMAC_MODE_RESET));
  1316. timeout = 200;
  1317. do {
  1318. val = REG_RD(bp, emac_base + EMAC_REG_EMAC_MODE);
  1319. DP(NETIF_MSG_LINK, "EMAC reset reg is %u\n", val);
  1320. if (!timeout) {
  1321. DP(NETIF_MSG_LINK, "EMAC timeout!\n");
  1322. return;
  1323. }
  1324. timeout--;
  1325. } while (val & EMAC_MODE_RESET);
  1326. bnx2x_set_mdio_clk(bp, params->chip_id, port);
  1327. /* Set mac address */
  1328. val = ((params->mac_addr[0] << 8) |
  1329. params->mac_addr[1]);
  1330. EMAC_WR(bp, EMAC_REG_EMAC_MAC_MATCH, val);
  1331. val = ((params->mac_addr[2] << 24) |
  1332. (params->mac_addr[3] << 16) |
  1333. (params->mac_addr[4] << 8) |
  1334. params->mac_addr[5]);
  1335. EMAC_WR(bp, EMAC_REG_EMAC_MAC_MATCH + 4, val);
  1336. }
  1337. static void bnx2x_set_xumac_nig(struct link_params *params,
  1338. u16 tx_pause_en,
  1339. u8 enable)
  1340. {
  1341. struct bnx2x *bp = params->bp;
  1342. REG_WR(bp, params->port ? NIG_REG_P1_MAC_IN_EN : NIG_REG_P0_MAC_IN_EN,
  1343. enable);
  1344. REG_WR(bp, params->port ? NIG_REG_P1_MAC_OUT_EN : NIG_REG_P0_MAC_OUT_EN,
  1345. enable);
  1346. REG_WR(bp, params->port ? NIG_REG_P1_MAC_PAUSE_OUT_EN :
  1347. NIG_REG_P0_MAC_PAUSE_OUT_EN, tx_pause_en);
  1348. }
  1349. static void bnx2x_set_umac_rxtx(struct link_params *params, u8 en)
  1350. {
  1351. u32 umac_base = params->port ? GRCBASE_UMAC1 : GRCBASE_UMAC0;
  1352. u32 val;
  1353. struct bnx2x *bp = params->bp;
  1354. if (!(REG_RD(bp, MISC_REG_RESET_REG_2) &
  1355. (MISC_REGISTERS_RESET_REG_2_UMAC0 << params->port)))
  1356. return;
  1357. val = REG_RD(bp, umac_base + UMAC_REG_COMMAND_CONFIG);
  1358. if (en)
  1359. val |= (UMAC_COMMAND_CONFIG_REG_TX_ENA |
  1360. UMAC_COMMAND_CONFIG_REG_RX_ENA);
  1361. else
  1362. val &= ~(UMAC_COMMAND_CONFIG_REG_TX_ENA |
  1363. UMAC_COMMAND_CONFIG_REG_RX_ENA);
  1364. /* Disable RX and TX */
  1365. REG_WR(bp, umac_base + UMAC_REG_COMMAND_CONFIG, val);
  1366. }
  1367. static void bnx2x_umac_enable(struct link_params *params,
  1368. struct link_vars *vars, u8 lb)
  1369. {
  1370. u32 val;
  1371. u32 umac_base = params->port ? GRCBASE_UMAC1 : GRCBASE_UMAC0;
  1372. struct bnx2x *bp = params->bp;
  1373. /* Reset UMAC */
  1374. REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_CLEAR,
  1375. (MISC_REGISTERS_RESET_REG_2_UMAC0 << params->port));
  1376. usleep_range(1000, 2000);
  1377. REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_SET,
  1378. (MISC_REGISTERS_RESET_REG_2_UMAC0 << params->port));
  1379. DP(NETIF_MSG_LINK, "enabling UMAC\n");
  1380. /* This register opens the gate for the UMAC despite its name */
  1381. REG_WR(bp, NIG_REG_EGRESS_EMAC0_PORT + params->port*4, 1);
  1382. val = UMAC_COMMAND_CONFIG_REG_PROMIS_EN |
  1383. UMAC_COMMAND_CONFIG_REG_PAD_EN |
  1384. UMAC_COMMAND_CONFIG_REG_SW_RESET |
  1385. UMAC_COMMAND_CONFIG_REG_NO_LGTH_CHECK;
  1386. switch (vars->line_speed) {
  1387. case SPEED_10:
  1388. val |= (0<<2);
  1389. break;
  1390. case SPEED_100:
  1391. val |= (1<<2);
  1392. break;
  1393. case SPEED_1000:
  1394. val |= (2<<2);
  1395. break;
  1396. case SPEED_2500:
  1397. val |= (3<<2);
  1398. break;
  1399. default:
  1400. DP(NETIF_MSG_LINK, "Invalid speed for UMAC %d\n",
  1401. vars->line_speed);
  1402. break;
  1403. }
  1404. if (!(vars->flow_ctrl & BNX2X_FLOW_CTRL_TX))
  1405. val |= UMAC_COMMAND_CONFIG_REG_IGNORE_TX_PAUSE;
  1406. if (!(vars->flow_ctrl & BNX2X_FLOW_CTRL_RX))
  1407. val |= UMAC_COMMAND_CONFIG_REG_PAUSE_IGNORE;
  1408. if (vars->duplex == DUPLEX_HALF)
  1409. val |= UMAC_COMMAND_CONFIG_REG_HD_ENA;
  1410. REG_WR(bp, umac_base + UMAC_REG_COMMAND_CONFIG, val);
  1411. udelay(50);
  1412. /* Configure UMAC for EEE */
  1413. if (vars->eee_status & SHMEM_EEE_ADV_STATUS_MASK) {
  1414. DP(NETIF_MSG_LINK, "configured UMAC for EEE\n");
  1415. REG_WR(bp, umac_base + UMAC_REG_UMAC_EEE_CTRL,
  1416. UMAC_UMAC_EEE_CTRL_REG_EEE_EN);
  1417. REG_WR(bp, umac_base + UMAC_REG_EEE_WAKE_TIMER, 0x11);
  1418. } else {
  1419. REG_WR(bp, umac_base + UMAC_REG_UMAC_EEE_CTRL, 0x0);
  1420. }
  1421. /* Set MAC address for source TX Pause/PFC frames (under SW reset) */
  1422. REG_WR(bp, umac_base + UMAC_REG_MAC_ADDR0,
  1423. ((params->mac_addr[2] << 24) |
  1424. (params->mac_addr[3] << 16) |
  1425. (params->mac_addr[4] << 8) |
  1426. (params->mac_addr[5])));
  1427. REG_WR(bp, umac_base + UMAC_REG_MAC_ADDR1,
  1428. ((params->mac_addr[0] << 8) |
  1429. (params->mac_addr[1])));
  1430. /* Enable RX and TX */
  1431. val &= ~UMAC_COMMAND_CONFIG_REG_PAD_EN;
  1432. val |= UMAC_COMMAND_CONFIG_REG_TX_ENA |
  1433. UMAC_COMMAND_CONFIG_REG_RX_ENA;
  1434. REG_WR(bp, umac_base + UMAC_REG_COMMAND_CONFIG, val);
  1435. udelay(50);
  1436. /* Remove SW Reset */
  1437. val &= ~UMAC_COMMAND_CONFIG_REG_SW_RESET;
  1438. /* Check loopback mode */
  1439. if (lb)
  1440. val |= UMAC_COMMAND_CONFIG_REG_LOOP_ENA;
  1441. REG_WR(bp, umac_base + UMAC_REG_COMMAND_CONFIG, val);
  1442. /* Maximum Frame Length (RW). Defines a 14-Bit maximum frame
  1443. * length used by the MAC receive logic to check frames.
  1444. */
  1445. REG_WR(bp, umac_base + UMAC_REG_MAXFR, 0x2710);
  1446. bnx2x_set_xumac_nig(params,
  1447. ((vars->flow_ctrl & BNX2X_FLOW_CTRL_TX) != 0), 1);
  1448. vars->mac_type = MAC_TYPE_UMAC;
  1449. }
  1450. /* Define the XMAC mode */
  1451. static void bnx2x_xmac_init(struct link_params *params, u32 max_speed)
  1452. {
  1453. struct bnx2x *bp = params->bp;
  1454. u32 is_port4mode = bnx2x_is_4_port_mode(bp);
  1455. /* In 4-port mode, need to set the mode only once, so if XMAC is
  1456. * already out of reset, it means the mode has already been set,
  1457. * and it must not* reset the XMAC again, since it controls both
  1458. * ports of the path
  1459. */
  1460. if ((CHIP_NUM(bp) == CHIP_NUM_57840_4_10) &&
  1461. (REG_RD(bp, MISC_REG_RESET_REG_2) &
  1462. MISC_REGISTERS_RESET_REG_2_XMAC)) {
  1463. DP(NETIF_MSG_LINK,
  1464. "XMAC already out of reset in 4-port mode\n");
  1465. return;
  1466. }
  1467. /* Hard reset */
  1468. REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_CLEAR,
  1469. MISC_REGISTERS_RESET_REG_2_XMAC);
  1470. usleep_range(1000, 2000);
  1471. REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_SET,
  1472. MISC_REGISTERS_RESET_REG_2_XMAC);
  1473. if (is_port4mode) {
  1474. DP(NETIF_MSG_LINK, "Init XMAC to 2 ports x 10G per path\n");
  1475. /* Set the number of ports on the system side to up to 2 */
  1476. REG_WR(bp, MISC_REG_XMAC_CORE_PORT_MODE, 1);
  1477. /* Set the number of ports on the Warp Core to 10G */
  1478. REG_WR(bp, MISC_REG_XMAC_PHY_PORT_MODE, 3);
  1479. } else {
  1480. /* Set the number of ports on the system side to 1 */
  1481. REG_WR(bp, MISC_REG_XMAC_CORE_PORT_MODE, 0);
  1482. if (max_speed == SPEED_10000) {
  1483. DP(NETIF_MSG_LINK,
  1484. "Init XMAC to 10G x 1 port per path\n");
  1485. /* Set the number of ports on the Warp Core to 10G */
  1486. REG_WR(bp, MISC_REG_XMAC_PHY_PORT_MODE, 3);
  1487. } else {
  1488. DP(NETIF_MSG_LINK,
  1489. "Init XMAC to 20G x 2 ports per path\n");
  1490. /* Set the number of ports on the Warp Core to 20G */
  1491. REG_WR(bp, MISC_REG_XMAC_PHY_PORT_MODE, 1);
  1492. }
  1493. }
  1494. /* Soft reset */
  1495. REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_CLEAR,
  1496. MISC_REGISTERS_RESET_REG_2_XMAC_SOFT);
  1497. usleep_range(1000, 2000);
  1498. REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_SET,
  1499. MISC_REGISTERS_RESET_REG_2_XMAC_SOFT);
  1500. }
  1501. static void bnx2x_set_xmac_rxtx(struct link_params *params, u8 en)
  1502. {
  1503. u8 port = params->port;
  1504. struct bnx2x *bp = params->bp;
  1505. u32 pfc_ctrl, xmac_base = (port) ? GRCBASE_XMAC1 : GRCBASE_XMAC0;
  1506. u32 val;
  1507. if (REG_RD(bp, MISC_REG_RESET_REG_2) &
  1508. MISC_REGISTERS_RESET_REG_2_XMAC) {
  1509. /* Send an indication to change the state in the NIG back to XON
  1510. * Clearing this bit enables the next set of this bit to get
  1511. * rising edge
  1512. */
  1513. pfc_ctrl = REG_RD(bp, xmac_base + XMAC_REG_PFC_CTRL_HI);
  1514. REG_WR(bp, xmac_base + XMAC_REG_PFC_CTRL_HI,
  1515. (pfc_ctrl & ~(1<<1)));
  1516. REG_WR(bp, xmac_base + XMAC_REG_PFC_CTRL_HI,
  1517. (pfc_ctrl | (1<<1)));
  1518. DP(NETIF_MSG_LINK, "Disable XMAC on port %x\n", port);
  1519. val = REG_RD(bp, xmac_base + XMAC_REG_CTRL);
  1520. if (en)
  1521. val |= (XMAC_CTRL_REG_TX_EN | XMAC_CTRL_REG_RX_EN);
  1522. else
  1523. val &= ~(XMAC_CTRL_REG_TX_EN | XMAC_CTRL_REG_RX_EN);
  1524. REG_WR(bp, xmac_base + XMAC_REG_CTRL, val);
  1525. }
  1526. }
  1527. static int bnx2x_xmac_enable(struct link_params *params,
  1528. struct link_vars *vars, u8 lb)
  1529. {
  1530. u32 val, xmac_base;
  1531. struct bnx2x *bp = params->bp;
  1532. DP(NETIF_MSG_LINK, "enabling XMAC\n");
  1533. xmac_base = (params->port) ? GRCBASE_XMAC1 : GRCBASE_XMAC0;
  1534. bnx2x_xmac_init(params, vars->line_speed);
  1535. /* This register determines on which events the MAC will assert
  1536. * error on the i/f to the NIG along w/ EOP.
  1537. */
  1538. /* This register tells the NIG whether to send traffic to UMAC
  1539. * or XMAC
  1540. */
  1541. REG_WR(bp, NIG_REG_EGRESS_EMAC0_PORT + params->port*4, 0);
  1542. /* Set Max packet size */
  1543. REG_WR(bp, xmac_base + XMAC_REG_RX_MAX_SIZE, 0x2710);
  1544. /* CRC append for Tx packets */
  1545. REG_WR(bp, xmac_base + XMAC_REG_TX_CTRL, 0xC800);
  1546. /* update PFC */
  1547. bnx2x_update_pfc_xmac(params, vars, 0);
  1548. if (vars->eee_status & SHMEM_EEE_ADV_STATUS_MASK) {
  1549. DP(NETIF_MSG_LINK, "Setting XMAC for EEE\n");
  1550. REG_WR(bp, xmac_base + XMAC_REG_EEE_TIMERS_HI, 0x1380008);
  1551. REG_WR(bp, xmac_base + XMAC_REG_EEE_CTRL, 0x1);
  1552. } else {
  1553. REG_WR(bp, xmac_base + XMAC_REG_EEE_CTRL, 0x0);
  1554. }
  1555. /* Enable TX and RX */
  1556. val = XMAC_CTRL_REG_TX_EN | XMAC_CTRL_REG_RX_EN;
  1557. /* Check loopback mode */
  1558. if (lb)
  1559. val |= XMAC_CTRL_REG_LINE_LOCAL_LPBK;
  1560. REG_WR(bp, xmac_base + XMAC_REG_CTRL, val);
  1561. bnx2x_set_xumac_nig(params,
  1562. ((vars->flow_ctrl & BNX2X_FLOW_CTRL_TX) != 0), 1);
  1563. vars->mac_type = MAC_TYPE_XMAC;
  1564. return 0;
  1565. }
  1566. static int bnx2x_emac_enable(struct link_params *params,
  1567. struct link_vars *vars, u8 lb)
  1568. {
  1569. struct bnx2x *bp = params->bp;
  1570. u8 port = params->port;
  1571. u32 emac_base = port ? GRCBASE_EMAC1 : GRCBASE_EMAC0;
  1572. u32 val;
  1573. DP(NETIF_MSG_LINK, "enabling EMAC\n");
  1574. /* Disable BMAC */
  1575. REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_CLEAR,
  1576. (MISC_REGISTERS_RESET_REG_2_RST_BMAC0 << port));
  1577. /* enable emac and not bmac */
  1578. REG_WR(bp, NIG_REG_EGRESS_EMAC0_PORT + port*4, 1);
  1579. /* ASIC */
  1580. if (vars->phy_flags & PHY_XGXS_FLAG) {
  1581. u32 ser_lane = ((params->lane_config &
  1582. PORT_HW_CFG_LANE_SWAP_CFG_MASTER_MASK) >>
  1583. PORT_HW_CFG_LANE_SWAP_CFG_MASTER_SHIFT);
  1584. DP(NETIF_MSG_LINK, "XGXS\n");
  1585. /* select the master lanes (out of 0-3) */
  1586. REG_WR(bp, NIG_REG_XGXS_LANE_SEL_P0 + port*4, ser_lane);
  1587. /* select XGXS */
  1588. REG_WR(bp, NIG_REG_XGXS_SERDES0_MODE_SEL + port*4, 1);
  1589. } else { /* SerDes */
  1590. DP(NETIF_MSG_LINK, "SerDes\n");
  1591. /* select SerDes */
  1592. REG_WR(bp, NIG_REG_XGXS_SERDES0_MODE_SEL + port*4, 0);
  1593. }
  1594. bnx2x_bits_en(bp, emac_base + EMAC_REG_EMAC_RX_MODE,
  1595. EMAC_RX_MODE_RESET);
  1596. bnx2x_bits_en(bp, emac_base + EMAC_REG_EMAC_TX_MODE,
  1597. EMAC_TX_MODE_RESET);
  1598. /* pause enable/disable */
  1599. bnx2x_bits_dis(bp, emac_base + EMAC_REG_EMAC_RX_MODE,
  1600. EMAC_RX_MODE_FLOW_EN);
  1601. bnx2x_bits_dis(bp, emac_base + EMAC_REG_EMAC_TX_MODE,
  1602. (EMAC_TX_MODE_EXT_PAUSE_EN |
  1603. EMAC_TX_MODE_FLOW_EN));
  1604. if (!(params->feature_config_flags &
  1605. FEATURE_CONFIG_PFC_ENABLED)) {
  1606. if (vars->flow_ctrl & BNX2X_FLOW_CTRL_RX)
  1607. bnx2x_bits_en(bp, emac_base +
  1608. EMAC_REG_EMAC_RX_MODE,
  1609. EMAC_RX_MODE_FLOW_EN);
  1610. if (vars->flow_ctrl & BNX2X_FLOW_CTRL_TX)
  1611. bnx2x_bits_en(bp, emac_base +
  1612. EMAC_REG_EMAC_TX_MODE,
  1613. (EMAC_TX_MODE_EXT_PAUSE_EN |
  1614. EMAC_TX_MODE_FLOW_EN));
  1615. } else
  1616. bnx2x_bits_en(bp, emac_base + EMAC_REG_EMAC_TX_MODE,
  1617. EMAC_TX_MODE_FLOW_EN);
  1618. /* KEEP_VLAN_TAG, promiscuous */
  1619. val = REG_RD(bp, emac_base + EMAC_REG_EMAC_RX_MODE);
  1620. val |= EMAC_RX_MODE_KEEP_VLAN_TAG | EMAC_RX_MODE_PROMISCUOUS;
  1621. /* Setting this bit causes MAC control frames (except for pause
  1622. * frames) to be passed on for processing. This setting has no
  1623. * affect on the operation of the pause frames. This bit effects
  1624. * all packets regardless of RX Parser packet sorting logic.
  1625. * Turn the PFC off to make sure we are in Xon state before
  1626. * enabling it.
  1627. */
  1628. EMAC_WR(bp, EMAC_REG_RX_PFC_MODE, 0);
  1629. if (params->feature_config_flags & FEATURE_CONFIG_PFC_ENABLED) {
  1630. DP(NETIF_MSG_LINK, "PFC is enabled\n");
  1631. /* Enable PFC again */
  1632. EMAC_WR(bp, EMAC_REG_RX_PFC_MODE,
  1633. EMAC_REG_RX_PFC_MODE_RX_EN |
  1634. EMAC_REG_RX_PFC_MODE_TX_EN |
  1635. EMAC_REG_RX_PFC_MODE_PRIORITIES);
  1636. EMAC_WR(bp, EMAC_REG_RX_PFC_PARAM,
  1637. ((0x0101 <<
  1638. EMAC_REG_RX_PFC_PARAM_OPCODE_BITSHIFT) |
  1639. (0x00ff <<
  1640. EMAC_REG_RX_PFC_PARAM_PRIORITY_EN_BITSHIFT)));
  1641. val |= EMAC_RX_MODE_KEEP_MAC_CONTROL;
  1642. }
  1643. EMAC_WR(bp, EMAC_REG_EMAC_RX_MODE, val);
  1644. /* Set Loopback */
  1645. val = REG_RD(bp, emac_base + EMAC_REG_EMAC_MODE);
  1646. if (lb)
  1647. val |= 0x810;
  1648. else
  1649. val &= ~0x810;
  1650. EMAC_WR(bp, EMAC_REG_EMAC_MODE, val);
  1651. /* Enable emac */
  1652. REG_WR(bp, NIG_REG_NIG_EMAC0_EN + port*4, 1);
  1653. /* Enable emac for jumbo packets */
  1654. EMAC_WR(bp, EMAC_REG_EMAC_RX_MTU_SIZE,
  1655. (EMAC_RX_MTU_SIZE_JUMBO_ENA |
  1656. (ETH_MAX_JUMBO_PACKET_SIZE + ETH_OVREHEAD)));
  1657. /* Strip CRC */
  1658. REG_WR(bp, NIG_REG_NIG_INGRESS_EMAC0_NO_CRC + port*4, 0x1);
  1659. /* Disable the NIG in/out to the bmac */
  1660. REG_WR(bp, NIG_REG_BMAC0_IN_EN + port*4, 0x0);
  1661. REG_WR(bp, NIG_REG_BMAC0_PAUSE_OUT_EN + port*4, 0x0);
  1662. REG_WR(bp, NIG_REG_BMAC0_OUT_EN + port*4, 0x0);
  1663. /* Enable the NIG in/out to the emac */
  1664. REG_WR(bp, NIG_REG_EMAC0_IN_EN + port*4, 0x1);
  1665. val = 0;
  1666. if ((params->feature_config_flags &
  1667. FEATURE_CONFIG_PFC_ENABLED) ||
  1668. (vars->flow_ctrl & BNX2X_FLOW_CTRL_TX))
  1669. val = 1;
  1670. REG_WR(bp, NIG_REG_EMAC0_PAUSE_OUT_EN + port*4, val);
  1671. REG_WR(bp, NIG_REG_EGRESS_EMAC0_OUT_EN + port*4, 0x1);
  1672. REG_WR(bp, NIG_REG_BMAC0_REGS_OUT_EN + port*4, 0x0);
  1673. vars->mac_type = MAC_TYPE_EMAC;
  1674. return 0;
  1675. }
  1676. static void bnx2x_update_pfc_bmac1(struct link_params *params,
  1677. struct link_vars *vars)
  1678. {
  1679. u32 wb_data[2];
  1680. struct bnx2x *bp = params->bp;
  1681. u32 bmac_addr = params->port ? NIG_REG_INGRESS_BMAC1_MEM :
  1682. NIG_REG_INGRESS_BMAC0_MEM;
  1683. u32 val = 0x14;
  1684. if ((!(params->feature_config_flags &
  1685. FEATURE_CONFIG_PFC_ENABLED)) &&
  1686. (vars->flow_ctrl & BNX2X_FLOW_CTRL_RX))
  1687. /* Enable BigMAC to react on received Pause packets */
  1688. val |= (1<<5);
  1689. wb_data[0] = val;
  1690. wb_data[1] = 0;
  1691. REG_WR_DMAE(bp, bmac_addr + BIGMAC_REGISTER_RX_CONTROL, wb_data, 2);
  1692. /* TX control */
  1693. val = 0xc0;
  1694. if (!(params->feature_config_flags &
  1695. FEATURE_CONFIG_PFC_ENABLED) &&
  1696. (vars->flow_ctrl & BNX2X_FLOW_CTRL_TX))
  1697. val |= 0x800000;
  1698. wb_data[0] = val;
  1699. wb_data[1] = 0;
  1700. REG_WR_DMAE(bp, bmac_addr + BIGMAC_REGISTER_TX_CONTROL, wb_data, 2);
  1701. }
  1702. static void bnx2x_update_pfc_bmac2(struct link_params *params,
  1703. struct link_vars *vars,
  1704. u8 is_lb)
  1705. {
  1706. /* Set rx control: Strip CRC and enable BigMAC to relay
  1707. * control packets to the system as well
  1708. */
  1709. u32 wb_data[2];
  1710. struct bnx2x *bp = params->bp;
  1711. u32 bmac_addr = params->port ? NIG_REG_INGRESS_BMAC1_MEM :
  1712. NIG_REG_INGRESS_BMAC0_MEM;
  1713. u32 val = 0x14;
  1714. if ((!(params->feature_config_flags &
  1715. FEATURE_CONFIG_PFC_ENABLED)) &&
  1716. (vars->flow_ctrl & BNX2X_FLOW_CTRL_RX))
  1717. /* Enable BigMAC to react on received Pause packets */
  1718. val |= (1<<5);
  1719. wb_data[0] = val;
  1720. wb_data[1] = 0;
  1721. REG_WR_DMAE(bp, bmac_addr + BIGMAC2_REGISTER_RX_CONTROL, wb_data, 2);
  1722. udelay(30);
  1723. /* Tx control */
  1724. val = 0xc0;
  1725. if (!(params->feature_config_flags &
  1726. FEATURE_CONFIG_PFC_ENABLED) &&
  1727. (vars->flow_ctrl & BNX2X_FLOW_CTRL_TX))
  1728. val |= 0x800000;
  1729. wb_data[0] = val;
  1730. wb_data[1] = 0;
  1731. REG_WR_DMAE(bp, bmac_addr + BIGMAC2_REGISTER_TX_CONTROL, wb_data, 2);
  1732. if (params->feature_config_flags & FEATURE_CONFIG_PFC_ENABLED) {
  1733. DP(NETIF_MSG_LINK, "PFC is enabled\n");
  1734. /* Enable PFC RX & TX & STATS and set 8 COS */
  1735. wb_data[0] = 0x0;
  1736. wb_data[0] |= (1<<0); /* RX */
  1737. wb_data[0] |= (1<<1); /* TX */
  1738. wb_data[0] |= (1<<2); /* Force initial Xon */
  1739. wb_data[0] |= (1<<3); /* 8 cos */
  1740. wb_data[0] |= (1<<5); /* STATS */
  1741. wb_data[1] = 0;
  1742. REG_WR_DMAE(bp, bmac_addr + BIGMAC2_REGISTER_PFC_CONTROL,
  1743. wb_data, 2);
  1744. /* Clear the force Xon */
  1745. wb_data[0] &= ~(1<<2);
  1746. } else {
  1747. DP(NETIF_MSG_LINK, "PFC is disabled\n");
  1748. /* Disable PFC RX & TX & STATS and set 8 COS */
  1749. wb_data[0] = 0x8;
  1750. wb_data[1] = 0;
  1751. }
  1752. REG_WR_DMAE(bp, bmac_addr + BIGMAC2_REGISTER_PFC_CONTROL, wb_data, 2);
  1753. /* Set Time (based unit is 512 bit time) between automatic
  1754. * re-sending of PP packets amd enable automatic re-send of
  1755. * Per-Priroity Packet as long as pp_gen is asserted and
  1756. * pp_disable is low.
  1757. */
  1758. val = 0x8000;
  1759. if (params->feature_config_flags & FEATURE_CONFIG_PFC_ENABLED)
  1760. val |= (1<<16); /* enable automatic re-send */
  1761. wb_data[0] = val;
  1762. wb_data[1] = 0;
  1763. REG_WR_DMAE(bp, bmac_addr + BIGMAC2_REGISTER_TX_PAUSE_CONTROL,
  1764. wb_data, 2);
  1765. /* mac control */
  1766. val = 0x3; /* Enable RX and TX */
  1767. if (is_lb) {
  1768. val |= 0x4; /* Local loopback */
  1769. DP(NETIF_MSG_LINK, "enable bmac loopback\n");
  1770. }
  1771. /* When PFC enabled, Pass pause frames towards the NIG. */
  1772. if (params->feature_config_flags & FEATURE_CONFIG_PFC_ENABLED)
  1773. val |= ((1<<6)|(1<<5));
  1774. wb_data[0] = val;
  1775. wb_data[1] = 0;
  1776. REG_WR_DMAE(bp, bmac_addr + BIGMAC2_REGISTER_BMAC_CONTROL, wb_data, 2);
  1777. }
  1778. /******************************************************************************
  1779. * Description:
  1780. * This function is needed because NIG ARB_CREDIT_WEIGHT_X are
  1781. * not continues and ARB_CREDIT_WEIGHT_0 + offset is suitable.
  1782. ******************************************************************************/
  1783. static int bnx2x_pfc_nig_rx_priority_mask(struct bnx2x *bp,
  1784. u8 cos_entry,
  1785. u32 priority_mask, u8 port)
  1786. {
  1787. u32 nig_reg_rx_priority_mask_add = 0;
  1788. switch (cos_entry) {
  1789. case 0:
  1790. nig_reg_rx_priority_mask_add = (port) ?
  1791. NIG_REG_P1_RX_COS0_PRIORITY_MASK :
  1792. NIG_REG_P0_RX_COS0_PRIORITY_MASK;
  1793. break;
  1794. case 1:
  1795. nig_reg_rx_priority_mask_add = (port) ?
  1796. NIG_REG_P1_RX_COS1_PRIORITY_MASK :
  1797. NIG_REG_P0_RX_COS1_PRIORITY_MASK;
  1798. break;
  1799. case 2:
  1800. nig_reg_rx_priority_mask_add = (port) ?
  1801. NIG_REG_P1_RX_COS2_PRIORITY_MASK :
  1802. NIG_REG_P0_RX_COS2_PRIORITY_MASK;
  1803. break;
  1804. case 3:
  1805. if (port)
  1806. return -EINVAL;
  1807. nig_reg_rx_priority_mask_add = NIG_REG_P0_RX_COS3_PRIORITY_MASK;
  1808. break;
  1809. case 4:
  1810. if (port)
  1811. return -EINVAL;
  1812. nig_reg_rx_priority_mask_add = NIG_REG_P0_RX_COS4_PRIORITY_MASK;
  1813. break;
  1814. case 5:
  1815. if (port)
  1816. return -EINVAL;
  1817. nig_reg_rx_priority_mask_add = NIG_REG_P0_RX_COS5_PRIORITY_MASK;
  1818. break;
  1819. }
  1820. REG_WR(bp, nig_reg_rx_priority_mask_add, priority_mask);
  1821. return 0;
  1822. }
  1823. static void bnx2x_update_mng(struct link_params *params, u32 link_status)
  1824. {
  1825. struct bnx2x *bp = params->bp;
  1826. REG_WR(bp, params->shmem_base +
  1827. offsetof(struct shmem_region,
  1828. port_mb[params->port].link_status), link_status);
  1829. }
  1830. static void bnx2x_update_pfc_nig(struct link_params *params,
  1831. struct link_vars *vars,
  1832. struct bnx2x_nig_brb_pfc_port_params *nig_params)
  1833. {
  1834. u32 xcm_mask = 0, ppp_enable = 0, pause_enable = 0, llfc_out_en = 0;
  1835. u32 llfc_enable = 0, xcm_out_en = 0, hwpfc_enable = 0;
  1836. u32 pkt_priority_to_cos = 0;
  1837. struct bnx2x *bp = params->bp;
  1838. u8 port = params->port;
  1839. int set_pfc = params->feature_config_flags &
  1840. FEATURE_CONFIG_PFC_ENABLED;
  1841. DP(NETIF_MSG_LINK, "updating pfc nig parameters\n");
  1842. /* When NIG_LLH0_XCM_MASK_REG_LLHX_XCM_MASK_BCN bit is set
  1843. * MAC control frames (that are not pause packets)
  1844. * will be forwarded to the XCM.
  1845. */
  1846. xcm_mask = REG_RD(bp, port ? NIG_REG_LLH1_XCM_MASK :
  1847. NIG_REG_LLH0_XCM_MASK);
  1848. /* NIG params will override non PFC params, since it's possible to
  1849. * do transition from PFC to SAFC
  1850. */
  1851. if (set_pfc) {
  1852. pause_enable = 0;
  1853. llfc_out_en = 0;
  1854. llfc_enable = 0;
  1855. if (CHIP_IS_E3(bp))
  1856. ppp_enable = 0;
  1857. else
  1858. ppp_enable = 1;
  1859. xcm_mask &= ~(port ? NIG_LLH1_XCM_MASK_REG_LLH1_XCM_MASK_BCN :
  1860. NIG_LLH0_XCM_MASK_REG_LLH0_XCM_MASK_BCN);
  1861. xcm_out_en = 0;
  1862. hwpfc_enable = 1;
  1863. } else {
  1864. if (nig_params) {
  1865. llfc_out_en = nig_params->llfc_out_en;
  1866. llfc_enable = nig_params->llfc_enable;
  1867. pause_enable = nig_params->pause_enable;
  1868. } else /* Default non PFC mode - PAUSE */
  1869. pause_enable = 1;
  1870. xcm_mask |= (port ? NIG_LLH1_XCM_MASK_REG_LLH1_XCM_MASK_BCN :
  1871. NIG_LLH0_XCM_MASK_REG_LLH0_XCM_MASK_BCN);
  1872. xcm_out_en = 1;
  1873. }
  1874. if (CHIP_IS_E3(bp))
  1875. REG_WR(bp, port ? NIG_REG_BRB1_PAUSE_IN_EN :
  1876. NIG_REG_BRB0_PAUSE_IN_EN, pause_enable);
  1877. REG_WR(bp, port ? NIG_REG_LLFC_OUT_EN_1 :
  1878. NIG_REG_LLFC_OUT_EN_0, llfc_out_en);
  1879. REG_WR(bp, port ? NIG_REG_LLFC_ENABLE_1 :
  1880. NIG_REG_LLFC_ENABLE_0, llfc_enable);
  1881. REG_WR(bp, port ? NIG_REG_PAUSE_ENABLE_1 :
  1882. NIG_REG_PAUSE_ENABLE_0, pause_enable);
  1883. REG_WR(bp, port ? NIG_REG_PPP_ENABLE_1 :
  1884. NIG_REG_PPP_ENABLE_0, ppp_enable);
  1885. REG_WR(bp, port ? NIG_REG_LLH1_XCM_MASK :
  1886. NIG_REG_LLH0_XCM_MASK, xcm_mask);
  1887. REG_WR(bp, port ? NIG_REG_LLFC_EGRESS_SRC_ENABLE_1 :
  1888. NIG_REG_LLFC_EGRESS_SRC_ENABLE_0, 0x7);
  1889. /* Output enable for RX_XCM # IF */
  1890. REG_WR(bp, port ? NIG_REG_XCM1_OUT_EN :
  1891. NIG_REG_XCM0_OUT_EN, xcm_out_en);
  1892. /* HW PFC TX enable */
  1893. REG_WR(bp, port ? NIG_REG_P1_HWPFC_ENABLE :
  1894. NIG_REG_P0_HWPFC_ENABLE, hwpfc_enable);
  1895. if (nig_params) {
  1896. u8 i = 0;
  1897. pkt_priority_to_cos = nig_params->pkt_priority_to_cos;
  1898. for (i = 0; i < nig_params->num_of_rx_cos_priority_mask; i++)
  1899. bnx2x_pfc_nig_rx_priority_mask(bp, i,
  1900. nig_params->rx_cos_priority_mask[i], port);
  1901. REG_WR(bp, port ? NIG_REG_LLFC_HIGH_PRIORITY_CLASSES_1 :
  1902. NIG_REG_LLFC_HIGH_PRIORITY_CLASSES_0,
  1903. nig_params->llfc_high_priority_classes);
  1904. REG_WR(bp, port ? NIG_REG_LLFC_LOW_PRIORITY_CLASSES_1 :
  1905. NIG_REG_LLFC_LOW_PRIORITY_CLASSES_0,
  1906. nig_params->llfc_low_priority_classes);
  1907. }
  1908. REG_WR(bp, port ? NIG_REG_P1_PKT_PRIORITY_TO_COS :
  1909. NIG_REG_P0_PKT_PRIORITY_TO_COS,
  1910. pkt_priority_to_cos);
  1911. }
  1912. int bnx2x_update_pfc(struct link_params *params,
  1913. struct link_vars *vars,
  1914. struct bnx2x_nig_brb_pfc_port_params *pfc_params)
  1915. {
  1916. /* The PFC and pause are orthogonal to one another, meaning when
  1917. * PFC is enabled, the pause are disabled, and when PFC is
  1918. * disabled, pause are set according to the pause result.
  1919. */
  1920. u32 val;
  1921. struct bnx2x *bp = params->bp;
  1922. int bnx2x_status = 0;
  1923. u8 bmac_loopback = (params->loopback_mode == LOOPBACK_BMAC);
  1924. if (params->feature_config_flags & FEATURE_CONFIG_PFC_ENABLED)
  1925. vars->link_status |= LINK_STATUS_PFC_ENABLED;
  1926. else
  1927. vars->link_status &= ~LINK_STATUS_PFC_ENABLED;
  1928. bnx2x_update_mng(params, vars->link_status);
  1929. /* Update NIG params */
  1930. bnx2x_update_pfc_nig(params, vars, pfc_params);
  1931. if (!vars->link_up)
  1932. return bnx2x_status;
  1933. DP(NETIF_MSG_LINK, "About to update PFC in BMAC\n");
  1934. if (CHIP_IS_E3(bp)) {
  1935. if (vars->mac_type == MAC_TYPE_XMAC)
  1936. bnx2x_update_pfc_xmac(params, vars, 0);
  1937. } else {
  1938. val = REG_RD(bp, MISC_REG_RESET_REG_2);
  1939. if ((val &
  1940. (MISC_REGISTERS_RESET_REG_2_RST_BMAC0 << params->port))
  1941. == 0) {
  1942. DP(NETIF_MSG_LINK, "About to update PFC in EMAC\n");
  1943. bnx2x_emac_enable(params, vars, 0);
  1944. return bnx2x_status;
  1945. }
  1946. if (CHIP_IS_E2(bp))
  1947. bnx2x_update_pfc_bmac2(params, vars, bmac_loopback);
  1948. else
  1949. bnx2x_update_pfc_bmac1(params, vars);
  1950. val = 0;
  1951. if ((params->feature_config_flags &
  1952. FEATURE_CONFIG_PFC_ENABLED) ||
  1953. (vars->flow_ctrl & BNX2X_FLOW_CTRL_TX))
  1954. val = 1;
  1955. REG_WR(bp, NIG_REG_BMAC0_PAUSE_OUT_EN + params->port*4, val);
  1956. }
  1957. return bnx2x_status;
  1958. }
  1959. static int bnx2x_bmac1_enable(struct link_params *params,
  1960. struct link_vars *vars,
  1961. u8 is_lb)
  1962. {
  1963. struct bnx2x *bp = params->bp;
  1964. u8 port = params->port;
  1965. u32 bmac_addr = port ? NIG_REG_INGRESS_BMAC1_MEM :
  1966. NIG_REG_INGRESS_BMAC0_MEM;
  1967. u32 wb_data[2];
  1968. u32 val;
  1969. DP(NETIF_MSG_LINK, "Enabling BigMAC1\n");
  1970. /* XGXS control */
  1971. wb_data[0] = 0x3c;
  1972. wb_data[1] = 0;
  1973. REG_WR_DMAE(bp, bmac_addr + BIGMAC_REGISTER_BMAC_XGXS_CONTROL,
  1974. wb_data, 2);
  1975. /* TX MAC SA */
  1976. wb_data[0] = ((params->mac_addr[2] << 24) |
  1977. (params->mac_addr[3] << 16) |
  1978. (params->mac_addr[4] << 8) |
  1979. params->mac_addr[5]);
  1980. wb_data[1] = ((params->mac_addr[0] << 8) |
  1981. params->mac_addr[1]);
  1982. REG_WR_DMAE(bp, bmac_addr + BIGMAC_REGISTER_TX_SOURCE_ADDR, wb_data, 2);
  1983. /* MAC control */
  1984. val = 0x3;
  1985. if (is_lb) {
  1986. val |= 0x4;
  1987. DP(NETIF_MSG_LINK, "enable bmac loopback\n");
  1988. }
  1989. wb_data[0] = val;
  1990. wb_data[1] = 0;
  1991. REG_WR_DMAE(bp, bmac_addr + BIGMAC_REGISTER_BMAC_CONTROL, wb_data, 2);
  1992. /* Set rx mtu */
  1993. wb_data[0] = ETH_MAX_JUMBO_PACKET_SIZE + ETH_OVREHEAD;
  1994. wb_data[1] = 0;
  1995. REG_WR_DMAE(bp, bmac_addr + BIGMAC_REGISTER_RX_MAX_SIZE, wb_data, 2);
  1996. bnx2x_update_pfc_bmac1(params, vars);
  1997. /* Set tx mtu */
  1998. wb_data[0] = ETH_MAX_JUMBO_PACKET_SIZE + ETH_OVREHEAD;
  1999. wb_data[1] = 0;
  2000. REG_WR_DMAE(bp, bmac_addr + BIGMAC_REGISTER_TX_MAX_SIZE, wb_data, 2);
  2001. /* Set cnt max size */
  2002. wb_data[0] = ETH_MAX_JUMBO_PACKET_SIZE + ETH_OVREHEAD;
  2003. wb_data[1] = 0;
  2004. REG_WR_DMAE(bp, bmac_addr + BIGMAC_REGISTER_CNT_MAX_SIZE, wb_data, 2);
  2005. /* Configure SAFC */
  2006. wb_data[0] = 0x1000200;
  2007. wb_data[1] = 0;
  2008. REG_WR_DMAE(bp, bmac_addr + BIGMAC_REGISTER_RX_LLFC_MSG_FLDS,
  2009. wb_data, 2);
  2010. return 0;
  2011. }
  2012. static int bnx2x_bmac2_enable(struct link_params *params,
  2013. struct link_vars *vars,
  2014. u8 is_lb)
  2015. {
  2016. struct bnx2x *bp = params->bp;
  2017. u8 port = params->port;
  2018. u32 bmac_addr = port ? NIG_REG_INGRESS_BMAC1_MEM :
  2019. NIG_REG_INGRESS_BMAC0_MEM;
  2020. u32 wb_data[2];
  2021. DP(NETIF_MSG_LINK, "Enabling BigMAC2\n");
  2022. wb_data[0] = 0;
  2023. wb_data[1] = 0;
  2024. REG_WR_DMAE(bp, bmac_addr + BIGMAC2_REGISTER_BMAC_CONTROL, wb_data, 2);
  2025. udelay(30);
  2026. /* XGXS control: Reset phy HW, MDIO registers, PHY PLL and BMAC */
  2027. wb_data[0] = 0x3c;
  2028. wb_data[1] = 0;
  2029. REG_WR_DMAE(bp, bmac_addr + BIGMAC2_REGISTER_BMAC_XGXS_CONTROL,
  2030. wb_data, 2);
  2031. udelay(30);
  2032. /* TX MAC SA */
  2033. wb_data[0] = ((params->mac_addr[2] << 24) |
  2034. (params->mac_addr[3] << 16) |
  2035. (params->mac_addr[4] << 8) |
  2036. params->mac_addr[5]);
  2037. wb_data[1] = ((params->mac_addr[0] << 8) |
  2038. params->mac_addr[1]);
  2039. REG_WR_DMAE(bp, bmac_addr + BIGMAC2_REGISTER_TX_SOURCE_ADDR,
  2040. wb_data, 2);
  2041. udelay(30);
  2042. /* Configure SAFC */
  2043. wb_data[0] = 0x1000200;
  2044. wb_data[1] = 0;
  2045. REG_WR_DMAE(bp, bmac_addr + BIGMAC2_REGISTER_RX_LLFC_MSG_FLDS,
  2046. wb_data, 2);
  2047. udelay(30);
  2048. /* Set RX MTU */
  2049. wb_data[0] = ETH_MAX_JUMBO_PACKET_SIZE + ETH_OVREHEAD;
  2050. wb_data[1] = 0;
  2051. REG_WR_DMAE(bp, bmac_addr + BIGMAC2_REGISTER_RX_MAX_SIZE, wb_data, 2);
  2052. udelay(30);
  2053. /* Set TX MTU */
  2054. wb_data[0] = ETH_MAX_JUMBO_PACKET_SIZE + ETH_OVREHEAD;
  2055. wb_data[1] = 0;
  2056. REG_WR_DMAE(bp, bmac_addr + BIGMAC2_REGISTER_TX_MAX_SIZE, wb_data, 2);
  2057. udelay(30);
  2058. /* Set cnt max size */
  2059. wb_data[0] = ETH_MAX_JUMBO_PACKET_SIZE + ETH_OVREHEAD - 2;
  2060. wb_data[1] = 0;
  2061. REG_WR_DMAE(bp, bmac_addr + BIGMAC2_REGISTER_CNT_MAX_SIZE, wb_data, 2);
  2062. udelay(30);
  2063. bnx2x_update_pfc_bmac2(params, vars, is_lb);
  2064. return 0;
  2065. }
  2066. static int bnx2x_bmac_enable(struct link_params *params,
  2067. struct link_vars *vars,
  2068. u8 is_lb, u8 reset_bmac)
  2069. {
  2070. int rc = 0;
  2071. u8 port = params->port;
  2072. struct bnx2x *bp = params->bp;
  2073. u32 val;
  2074. /* Reset and unreset the BigMac */
  2075. if (reset_bmac) {
  2076. REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_CLEAR,
  2077. (MISC_REGISTERS_RESET_REG_2_RST_BMAC0 << port));
  2078. usleep_range(1000, 2000);
  2079. }
  2080. REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_SET,
  2081. (MISC_REGISTERS_RESET_REG_2_RST_BMAC0 << port));
  2082. /* Enable access for bmac registers */
  2083. REG_WR(bp, NIG_REG_BMAC0_REGS_OUT_EN + port*4, 0x1);
  2084. /* Enable BMAC according to BMAC type*/
  2085. if (CHIP_IS_E2(bp))
  2086. rc = bnx2x_bmac2_enable(params, vars, is_lb);
  2087. else
  2088. rc = bnx2x_bmac1_enable(params, vars, is_lb);
  2089. REG_WR(bp, NIG_REG_XGXS_SERDES0_MODE_SEL + port*4, 0x1);
  2090. REG_WR(bp, NIG_REG_XGXS_LANE_SEL_P0 + port*4, 0x0);
  2091. REG_WR(bp, NIG_REG_EGRESS_EMAC0_PORT + port*4, 0x0);
  2092. val = 0;
  2093. if ((params->feature_config_flags &
  2094. FEATURE_CONFIG_PFC_ENABLED) ||
  2095. (vars->flow_ctrl & BNX2X_FLOW_CTRL_TX))
  2096. val = 1;
  2097. REG_WR(bp, NIG_REG_BMAC0_PAUSE_OUT_EN + port*4, val);
  2098. REG_WR(bp, NIG_REG_EGRESS_EMAC0_OUT_EN + port*4, 0x0);
  2099. REG_WR(bp, NIG_REG_EMAC0_IN_EN + port*4, 0x0);
  2100. REG_WR(bp, NIG_REG_EMAC0_PAUSE_OUT_EN + port*4, 0x0);
  2101. REG_WR(bp, NIG_REG_BMAC0_IN_EN + port*4, 0x1);
  2102. REG_WR(bp, NIG_REG_BMAC0_OUT_EN + port*4, 0x1);
  2103. vars->mac_type = MAC_TYPE_BMAC;
  2104. return rc;
  2105. }
  2106. static void bnx2x_set_bmac_rx(struct bnx2x *bp, u32 chip_id, u8 port, u8 en)
  2107. {
  2108. u32 bmac_addr = port ? NIG_REG_INGRESS_BMAC1_MEM :
  2109. NIG_REG_INGRESS_BMAC0_MEM;
  2110. u32 wb_data[2];
  2111. u32 nig_bmac_enable = REG_RD(bp, NIG_REG_BMAC0_REGS_OUT_EN + port*4);
  2112. if (CHIP_IS_E2(bp))
  2113. bmac_addr += BIGMAC2_REGISTER_BMAC_CONTROL;
  2114. else
  2115. bmac_addr += BIGMAC_REGISTER_BMAC_CONTROL;
  2116. /* Only if the bmac is out of reset */
  2117. if (REG_RD(bp, MISC_REG_RESET_REG_2) &
  2118. (MISC_REGISTERS_RESET_REG_2_RST_BMAC0 << port) &&
  2119. nig_bmac_enable) {
  2120. /* Clear Rx Enable bit in BMAC_CONTROL register */
  2121. REG_RD_DMAE(bp, bmac_addr, wb_data, 2);
  2122. if (en)
  2123. wb_data[0] |= BMAC_CONTROL_RX_ENABLE;
  2124. else
  2125. wb_data[0] &= ~BMAC_CONTROL_RX_ENABLE;
  2126. REG_WR_DMAE(bp, bmac_addr, wb_data, 2);
  2127. usleep_range(1000, 2000);
  2128. }
  2129. }
  2130. static int bnx2x_pbf_update(struct link_params *params, u32 flow_ctrl,
  2131. u32 line_speed)
  2132. {
  2133. struct bnx2x *bp = params->bp;
  2134. u8 port = params->port;
  2135. u32 init_crd, crd;
  2136. u32 count = 1000;
  2137. /* Disable port */
  2138. REG_WR(bp, PBF_REG_DISABLE_NEW_TASK_PROC_P0 + port*4, 0x1);
  2139. /* Wait for init credit */
  2140. init_crd = REG_RD(bp, PBF_REG_P0_INIT_CRD + port*4);
  2141. crd = REG_RD(bp, PBF_REG_P0_CREDIT + port*8);
  2142. DP(NETIF_MSG_LINK, "init_crd 0x%x crd 0x%x\n", init_crd, crd);
  2143. while ((init_crd != crd) && count) {
  2144. usleep_range(5000, 10000);
  2145. crd = REG_RD(bp, PBF_REG_P0_CREDIT + port*8);
  2146. count--;
  2147. }
  2148. crd = REG_RD(bp, PBF_REG_P0_CREDIT + port*8);
  2149. if (init_crd != crd) {
  2150. DP(NETIF_MSG_LINK, "BUG! init_crd 0x%x != crd 0x%x\n",
  2151. init_crd, crd);
  2152. return -EINVAL;
  2153. }
  2154. if (flow_ctrl & BNX2X_FLOW_CTRL_RX ||
  2155. line_speed == SPEED_10 ||
  2156. line_speed == SPEED_100 ||
  2157. line_speed == SPEED_1000 ||
  2158. line_speed == SPEED_2500) {
  2159. REG_WR(bp, PBF_REG_P0_PAUSE_ENABLE + port*4, 1);
  2160. /* Update threshold */
  2161. REG_WR(bp, PBF_REG_P0_ARB_THRSH + port*4, 0);
  2162. /* Update init credit */
  2163. init_crd = 778; /* (800-18-4) */
  2164. } else {
  2165. u32 thresh = (ETH_MAX_JUMBO_PACKET_SIZE +
  2166. ETH_OVREHEAD)/16;
  2167. REG_WR(bp, PBF_REG_P0_PAUSE_ENABLE + port*4, 0);
  2168. /* Update threshold */
  2169. REG_WR(bp, PBF_REG_P0_ARB_THRSH + port*4, thresh);
  2170. /* Update init credit */
  2171. switch (line_speed) {
  2172. case SPEED_10000:
  2173. init_crd = thresh + 553 - 22;
  2174. break;
  2175. default:
  2176. DP(NETIF_MSG_LINK, "Invalid line_speed 0x%x\n",
  2177. line_speed);
  2178. return -EINVAL;
  2179. }
  2180. }
  2181. REG_WR(bp, PBF_REG_P0_INIT_CRD + port*4, init_crd);
  2182. DP(NETIF_MSG_LINK, "PBF updated to speed %d credit %d\n",
  2183. line_speed, init_crd);
  2184. /* Probe the credit changes */
  2185. REG_WR(bp, PBF_REG_INIT_P0 + port*4, 0x1);
  2186. usleep_range(5000, 10000);
  2187. REG_WR(bp, PBF_REG_INIT_P0 + port*4, 0x0);
  2188. /* Enable port */
  2189. REG_WR(bp, PBF_REG_DISABLE_NEW_TASK_PROC_P0 + port*4, 0x0);
  2190. return 0;
  2191. }
  2192. /**
  2193. * bnx2x_get_emac_base - retrive emac base address
  2194. *
  2195. * @bp: driver handle
  2196. * @mdc_mdio_access: access type
  2197. * @port: port id
  2198. *
  2199. * This function selects the MDC/MDIO access (through emac0 or
  2200. * emac1) depend on the mdc_mdio_access, port, port swapped. Each
  2201. * phy has a default access mode, which could also be overridden
  2202. * by nvram configuration. This parameter, whether this is the
  2203. * default phy configuration, or the nvram overrun
  2204. * configuration, is passed here as mdc_mdio_access and selects
  2205. * the emac_base for the CL45 read/writes operations
  2206. */
  2207. static u32 bnx2x_get_emac_base(struct bnx2x *bp,
  2208. u32 mdc_mdio_access, u8 port)
  2209. {
  2210. u32 emac_base = 0;
  2211. switch (mdc_mdio_access) {
  2212. case SHARED_HW_CFG_MDC_MDIO_ACCESS1_PHY_TYPE:
  2213. break;
  2214. case SHARED_HW_CFG_MDC_MDIO_ACCESS1_EMAC0:
  2215. if (REG_RD(bp, NIG_REG_PORT_SWAP))
  2216. emac_base = GRCBASE_EMAC1;
  2217. else
  2218. emac_base = GRCBASE_EMAC0;
  2219. break;
  2220. case SHARED_HW_CFG_MDC_MDIO_ACCESS1_EMAC1:
  2221. if (REG_RD(bp, NIG_REG_PORT_SWAP))
  2222. emac_base = GRCBASE_EMAC0;
  2223. else
  2224. emac_base = GRCBASE_EMAC1;
  2225. break;
  2226. case SHARED_HW_CFG_MDC_MDIO_ACCESS1_BOTH:
  2227. emac_base = (port) ? GRCBASE_EMAC1 : GRCBASE_EMAC0;
  2228. break;
  2229. case SHARED_HW_CFG_MDC_MDIO_ACCESS1_SWAPPED:
  2230. emac_base = (port) ? GRCBASE_EMAC0 : GRCBASE_EMAC1;
  2231. break;
  2232. default:
  2233. break;
  2234. }
  2235. return emac_base;
  2236. }
  2237. /******************************************************************/
  2238. /* CL22 access functions */
  2239. /******************************************************************/
  2240. static int bnx2x_cl22_write(struct bnx2x *bp,
  2241. struct bnx2x_phy *phy,
  2242. u16 reg, u16 val)
  2243. {
  2244. u32 tmp, mode;
  2245. u8 i;
  2246. int rc = 0;
  2247. /* Switch to CL22 */
  2248. mode = REG_RD(bp, phy->mdio_ctrl + EMAC_REG_EMAC_MDIO_MODE);
  2249. REG_WR(bp, phy->mdio_ctrl + EMAC_REG_EMAC_MDIO_MODE,
  2250. mode & ~EMAC_MDIO_MODE_CLAUSE_45);
  2251. /* Address */
  2252. tmp = ((phy->addr << 21) | (reg << 16) | val |
  2253. EMAC_MDIO_COMM_COMMAND_WRITE_22 |
  2254. EMAC_MDIO_COMM_START_BUSY);
  2255. REG_WR(bp, phy->mdio_ctrl + EMAC_REG_EMAC_MDIO_COMM, tmp);
  2256. for (i = 0; i < 50; i++) {
  2257. udelay(10);
  2258. tmp = REG_RD(bp, phy->mdio_ctrl + EMAC_REG_EMAC_MDIO_COMM);
  2259. if (!(tmp & EMAC_MDIO_COMM_START_BUSY)) {
  2260. udelay(5);
  2261. break;
  2262. }
  2263. }
  2264. if (tmp & EMAC_MDIO_COMM_START_BUSY) {
  2265. DP(NETIF_MSG_LINK, "write phy register failed\n");
  2266. rc = -EFAULT;
  2267. }
  2268. REG_WR(bp, phy->mdio_ctrl + EMAC_REG_EMAC_MDIO_MODE, mode);
  2269. return rc;
  2270. }
  2271. static int bnx2x_cl22_read(struct bnx2x *bp,
  2272. struct bnx2x_phy *phy,
  2273. u16 reg, u16 *ret_val)
  2274. {
  2275. u32 val, mode;
  2276. u16 i;
  2277. int rc = 0;
  2278. /* Switch to CL22 */
  2279. mode = REG_RD(bp, phy->mdio_ctrl + EMAC_REG_EMAC_MDIO_MODE);
  2280. REG_WR(bp, phy->mdio_ctrl + EMAC_REG_EMAC_MDIO_MODE,
  2281. mode & ~EMAC_MDIO_MODE_CLAUSE_45);
  2282. /* Address */
  2283. val = ((phy->addr << 21) | (reg << 16) |
  2284. EMAC_MDIO_COMM_COMMAND_READ_22 |
  2285. EMAC_MDIO_COMM_START_BUSY);
  2286. REG_WR(bp, phy->mdio_ctrl + EMAC_REG_EMAC_MDIO_COMM, val);
  2287. for (i = 0; i < 50; i++) {
  2288. udelay(10);
  2289. val = REG_RD(bp, phy->mdio_ctrl + EMAC_REG_EMAC_MDIO_COMM);
  2290. if (!(val & EMAC_MDIO_COMM_START_BUSY)) {
  2291. *ret_val = (u16)(val & EMAC_MDIO_COMM_DATA);
  2292. udelay(5);
  2293. break;
  2294. }
  2295. }
  2296. if (val & EMAC_MDIO_COMM_START_BUSY) {
  2297. DP(NETIF_MSG_LINK, "read phy register failed\n");
  2298. *ret_val = 0;
  2299. rc = -EFAULT;
  2300. }
  2301. REG_WR(bp, phy->mdio_ctrl + EMAC_REG_EMAC_MDIO_MODE, mode);
  2302. return rc;
  2303. }
  2304. /******************************************************************/
  2305. /* CL45 access functions */
  2306. /******************************************************************/
  2307. static int bnx2x_cl45_read(struct bnx2x *bp, struct bnx2x_phy *phy,
  2308. u8 devad, u16 reg, u16 *ret_val)
  2309. {
  2310. u32 val;
  2311. u16 i;
  2312. int rc = 0;
  2313. if (phy->flags & FLAGS_MDC_MDIO_WA_B0)
  2314. bnx2x_bits_en(bp, phy->mdio_ctrl + EMAC_REG_EMAC_MDIO_STATUS,
  2315. EMAC_MDIO_STATUS_10MB);
  2316. /* Address */
  2317. val = ((phy->addr << 21) | (devad << 16) | reg |
  2318. EMAC_MDIO_COMM_COMMAND_ADDRESS |
  2319. EMAC_MDIO_COMM_START_BUSY);
  2320. REG_WR(bp, phy->mdio_ctrl + EMAC_REG_EMAC_MDIO_COMM, val);
  2321. for (i = 0; i < 50; i++) {
  2322. udelay(10);
  2323. val = REG_RD(bp, phy->mdio_ctrl + EMAC_REG_EMAC_MDIO_COMM);
  2324. if (!(val & EMAC_MDIO_COMM_START_BUSY)) {
  2325. udelay(5);
  2326. break;
  2327. }
  2328. }
  2329. if (val & EMAC_MDIO_COMM_START_BUSY) {
  2330. DP(NETIF_MSG_LINK, "read phy register failed\n");
  2331. netdev_err(bp->dev, "MDC/MDIO access timeout\n");
  2332. *ret_val = 0;
  2333. rc = -EFAULT;
  2334. } else {
  2335. /* Data */
  2336. val = ((phy->addr << 21) | (devad << 16) |
  2337. EMAC_MDIO_COMM_COMMAND_READ_45 |
  2338. EMAC_MDIO_COMM_START_BUSY);
  2339. REG_WR(bp, phy->mdio_ctrl + EMAC_REG_EMAC_MDIO_COMM, val);
  2340. for (i = 0; i < 50; i++) {
  2341. udelay(10);
  2342. val = REG_RD(bp, phy->mdio_ctrl +
  2343. EMAC_REG_EMAC_MDIO_COMM);
  2344. if (!(val & EMAC_MDIO_COMM_START_BUSY)) {
  2345. *ret_val = (u16)(val & EMAC_MDIO_COMM_DATA);
  2346. break;
  2347. }
  2348. }
  2349. if (val & EMAC_MDIO_COMM_START_BUSY) {
  2350. DP(NETIF_MSG_LINK, "read phy register failed\n");
  2351. netdev_err(bp->dev, "MDC/MDIO access timeout\n");
  2352. *ret_val = 0;
  2353. rc = -EFAULT;
  2354. }
  2355. }
  2356. /* Work around for E3 A0 */
  2357. if (phy->flags & FLAGS_MDC_MDIO_WA) {
  2358. phy->flags ^= FLAGS_DUMMY_READ;
  2359. if (phy->flags & FLAGS_DUMMY_READ) {
  2360. u16 temp_val;
  2361. bnx2x_cl45_read(bp, phy, devad, 0xf, &temp_val);
  2362. }
  2363. }
  2364. if (phy->flags & FLAGS_MDC_MDIO_WA_B0)
  2365. bnx2x_bits_dis(bp, phy->mdio_ctrl + EMAC_REG_EMAC_MDIO_STATUS,
  2366. EMAC_MDIO_STATUS_10MB);
  2367. return rc;
  2368. }
  2369. static int bnx2x_cl45_write(struct bnx2x *bp, struct bnx2x_phy *phy,
  2370. u8 devad, u16 reg, u16 val)
  2371. {
  2372. u32 tmp;
  2373. u8 i;
  2374. int rc = 0;
  2375. if (phy->flags & FLAGS_MDC_MDIO_WA_B0)
  2376. bnx2x_bits_en(bp, phy->mdio_ctrl + EMAC_REG_EMAC_MDIO_STATUS,
  2377. EMAC_MDIO_STATUS_10MB);
  2378. /* Address */
  2379. tmp = ((phy->addr << 21) | (devad << 16) | reg |
  2380. EMAC_MDIO_COMM_COMMAND_ADDRESS |
  2381. EMAC_MDIO_COMM_START_BUSY);
  2382. REG_WR(bp, phy->mdio_ctrl + EMAC_REG_EMAC_MDIO_COMM, tmp);
  2383. for (i = 0; i < 50; i++) {
  2384. udelay(10);
  2385. tmp = REG_RD(bp, phy->mdio_ctrl + EMAC_REG_EMAC_MDIO_COMM);
  2386. if (!(tmp & EMAC_MDIO_COMM_START_BUSY)) {
  2387. udelay(5);
  2388. break;
  2389. }
  2390. }
  2391. if (tmp & EMAC_MDIO_COMM_START_BUSY) {
  2392. DP(NETIF_MSG_LINK, "write phy register failed\n");
  2393. netdev_err(bp->dev, "MDC/MDIO access timeout\n");
  2394. rc = -EFAULT;
  2395. } else {
  2396. /* Data */
  2397. tmp = ((phy->addr << 21) | (devad << 16) | val |
  2398. EMAC_MDIO_COMM_COMMAND_WRITE_45 |
  2399. EMAC_MDIO_COMM_START_BUSY);
  2400. REG_WR(bp, phy->mdio_ctrl + EMAC_REG_EMAC_MDIO_COMM, tmp);
  2401. for (i = 0; i < 50; i++) {
  2402. udelay(10);
  2403. tmp = REG_RD(bp, phy->mdio_ctrl +
  2404. EMAC_REG_EMAC_MDIO_COMM);
  2405. if (!(tmp & EMAC_MDIO_COMM_START_BUSY)) {
  2406. udelay(5);
  2407. break;
  2408. }
  2409. }
  2410. if (tmp & EMAC_MDIO_COMM_START_BUSY) {
  2411. DP(NETIF_MSG_LINK, "write phy register failed\n");
  2412. netdev_err(bp->dev, "MDC/MDIO access timeout\n");
  2413. rc = -EFAULT;
  2414. }
  2415. }
  2416. /* Work around for E3 A0 */
  2417. if (phy->flags & FLAGS_MDC_MDIO_WA) {
  2418. phy->flags ^= FLAGS_DUMMY_READ;
  2419. if (phy->flags & FLAGS_DUMMY_READ) {
  2420. u16 temp_val;
  2421. bnx2x_cl45_read(bp, phy, devad, 0xf, &temp_val);
  2422. }
  2423. }
  2424. if (phy->flags & FLAGS_MDC_MDIO_WA_B0)
  2425. bnx2x_bits_dis(bp, phy->mdio_ctrl + EMAC_REG_EMAC_MDIO_STATUS,
  2426. EMAC_MDIO_STATUS_10MB);
  2427. return rc;
  2428. }
  2429. /******************************************************************/
  2430. /* EEE section */
  2431. /******************************************************************/
  2432. static u8 bnx2x_eee_has_cap(struct link_params *params)
  2433. {
  2434. struct bnx2x *bp = params->bp;
  2435. if (REG_RD(bp, params->shmem2_base) <=
  2436. offsetof(struct shmem2_region, eee_status[params->port]))
  2437. return 0;
  2438. return 1;
  2439. }
  2440. static int bnx2x_eee_nvram_to_time(u32 nvram_mode, u32 *idle_timer)
  2441. {
  2442. switch (nvram_mode) {
  2443. case PORT_FEAT_CFG_EEE_POWER_MODE_BALANCED:
  2444. *idle_timer = EEE_MODE_NVRAM_BALANCED_TIME;
  2445. break;
  2446. case PORT_FEAT_CFG_EEE_POWER_MODE_AGGRESSIVE:
  2447. *idle_timer = EEE_MODE_NVRAM_AGGRESSIVE_TIME;
  2448. break;
  2449. case PORT_FEAT_CFG_EEE_POWER_MODE_LOW_LATENCY:
  2450. *idle_timer = EEE_MODE_NVRAM_LATENCY_TIME;
  2451. break;
  2452. default:
  2453. *idle_timer = 0;
  2454. break;
  2455. }
  2456. return 0;
  2457. }
  2458. static int bnx2x_eee_time_to_nvram(u32 idle_timer, u32 *nvram_mode)
  2459. {
  2460. switch (idle_timer) {
  2461. case EEE_MODE_NVRAM_BALANCED_TIME:
  2462. *nvram_mode = PORT_FEAT_CFG_EEE_POWER_MODE_BALANCED;
  2463. break;
  2464. case EEE_MODE_NVRAM_AGGRESSIVE_TIME:
  2465. *nvram_mode = PORT_FEAT_CFG_EEE_POWER_MODE_AGGRESSIVE;
  2466. break;
  2467. case EEE_MODE_NVRAM_LATENCY_TIME:
  2468. *nvram_mode = PORT_FEAT_CFG_EEE_POWER_MODE_LOW_LATENCY;
  2469. break;
  2470. default:
  2471. *nvram_mode = PORT_FEAT_CFG_EEE_POWER_MODE_DISABLED;
  2472. break;
  2473. }
  2474. return 0;
  2475. }
  2476. static u32 bnx2x_eee_calc_timer(struct link_params *params)
  2477. {
  2478. u32 eee_mode, eee_idle;
  2479. struct bnx2x *bp = params->bp;
  2480. if (params->eee_mode & EEE_MODE_OVERRIDE_NVRAM) {
  2481. if (params->eee_mode & EEE_MODE_OUTPUT_TIME) {
  2482. /* time value in eee_mode --> used directly*/
  2483. eee_idle = params->eee_mode & EEE_MODE_TIMER_MASK;
  2484. } else {
  2485. /* hsi value in eee_mode --> time */
  2486. if (bnx2x_eee_nvram_to_time(params->eee_mode &
  2487. EEE_MODE_NVRAM_MASK,
  2488. &eee_idle))
  2489. return 0;
  2490. }
  2491. } else {
  2492. /* hsi values in nvram --> time*/
  2493. eee_mode = ((REG_RD(bp, params->shmem_base +
  2494. offsetof(struct shmem_region, dev_info.
  2495. port_feature_config[params->port].
  2496. eee_power_mode)) &
  2497. PORT_FEAT_CFG_EEE_POWER_MODE_MASK) >>
  2498. PORT_FEAT_CFG_EEE_POWER_MODE_SHIFT);
  2499. if (bnx2x_eee_nvram_to_time(eee_mode, &eee_idle))
  2500. return 0;
  2501. }
  2502. return eee_idle;
  2503. }
  2504. static int bnx2x_eee_set_timers(struct link_params *params,
  2505. struct link_vars *vars)
  2506. {
  2507. u32 eee_idle = 0, eee_mode;
  2508. struct bnx2x *bp = params->bp;
  2509. eee_idle = bnx2x_eee_calc_timer(params);
  2510. if (eee_idle) {
  2511. REG_WR(bp, MISC_REG_CPMU_LP_IDLE_THR_P0 + (params->port << 2),
  2512. eee_idle);
  2513. } else if ((params->eee_mode & EEE_MODE_ENABLE_LPI) &&
  2514. (params->eee_mode & EEE_MODE_OVERRIDE_NVRAM) &&
  2515. (params->eee_mode & EEE_MODE_OUTPUT_TIME)) {
  2516. DP(NETIF_MSG_LINK, "Error: Tx LPI is enabled with timer 0\n");
  2517. return -EINVAL;
  2518. }
  2519. vars->eee_status &= ~(SHMEM_EEE_TIMER_MASK | SHMEM_EEE_TIME_OUTPUT_BIT);
  2520. if (params->eee_mode & EEE_MODE_OUTPUT_TIME) {
  2521. /* eee_idle in 1u --> eee_status in 16u */
  2522. eee_idle >>= 4;
  2523. vars->eee_status |= (eee_idle & SHMEM_EEE_TIMER_MASK) |
  2524. SHMEM_EEE_TIME_OUTPUT_BIT;
  2525. } else {
  2526. if (bnx2x_eee_time_to_nvram(eee_idle, &eee_mode))
  2527. return -EINVAL;
  2528. vars->eee_status |= eee_mode;
  2529. }
  2530. return 0;
  2531. }
  2532. static int bnx2x_eee_initial_config(struct link_params *params,
  2533. struct link_vars *vars, u8 mode)
  2534. {
  2535. vars->eee_status |= ((u32) mode) << SHMEM_EEE_SUPPORTED_SHIFT;
  2536. /* Propogate params' bits --> vars (for migration exposure) */
  2537. if (params->eee_mode & EEE_MODE_ENABLE_LPI)
  2538. vars->eee_status |= SHMEM_EEE_LPI_REQUESTED_BIT;
  2539. else
  2540. vars->eee_status &= ~SHMEM_EEE_LPI_REQUESTED_BIT;
  2541. if (params->eee_mode & EEE_MODE_ADV_LPI)
  2542. vars->eee_status |= SHMEM_EEE_REQUESTED_BIT;
  2543. else
  2544. vars->eee_status &= ~SHMEM_EEE_REQUESTED_BIT;
  2545. return bnx2x_eee_set_timers(params, vars);
  2546. }
  2547. static int bnx2x_eee_disable(struct bnx2x_phy *phy,
  2548. struct link_params *params,
  2549. struct link_vars *vars)
  2550. {
  2551. struct bnx2x *bp = params->bp;
  2552. /* Make Certain LPI is disabled */
  2553. REG_WR(bp, MISC_REG_CPMU_LP_FW_ENABLE_P0 + (params->port << 2), 0);
  2554. bnx2x_cl45_write(bp, phy, MDIO_AN_DEVAD, MDIO_AN_REG_EEE_ADV, 0x0);
  2555. vars->eee_status &= ~SHMEM_EEE_ADV_STATUS_MASK;
  2556. return 0;
  2557. }
  2558. static int bnx2x_eee_advertise(struct bnx2x_phy *phy,
  2559. struct link_params *params,
  2560. struct link_vars *vars, u8 modes)
  2561. {
  2562. struct bnx2x *bp = params->bp;
  2563. u16 val = 0;
  2564. /* Mask events preventing LPI generation */
  2565. REG_WR(bp, MISC_REG_CPMU_LP_MASK_EXT_P0 + (params->port << 2), 0xfc20);
  2566. if (modes & SHMEM_EEE_10G_ADV) {
  2567. DP(NETIF_MSG_LINK, "Advertise 10GBase-T EEE\n");
  2568. val |= 0x8;
  2569. }
  2570. if (modes & SHMEM_EEE_1G_ADV) {
  2571. DP(NETIF_MSG_LINK, "Advertise 1GBase-T EEE\n");
  2572. val |= 0x4;
  2573. }
  2574. bnx2x_cl45_write(bp, phy, MDIO_AN_DEVAD, MDIO_AN_REG_EEE_ADV, val);
  2575. vars->eee_status &= ~SHMEM_EEE_ADV_STATUS_MASK;
  2576. vars->eee_status |= (modes << SHMEM_EEE_ADV_STATUS_SHIFT);
  2577. return 0;
  2578. }
  2579. static void bnx2x_update_mng_eee(struct link_params *params, u32 eee_status)
  2580. {
  2581. struct bnx2x *bp = params->bp;
  2582. if (bnx2x_eee_has_cap(params))
  2583. REG_WR(bp, params->shmem2_base +
  2584. offsetof(struct shmem2_region,
  2585. eee_status[params->port]), eee_status);
  2586. }
  2587. static void bnx2x_eee_an_resolve(struct bnx2x_phy *phy,
  2588. struct link_params *params,
  2589. struct link_vars *vars)
  2590. {
  2591. struct bnx2x *bp = params->bp;
  2592. u16 adv = 0, lp = 0;
  2593. u32 lp_adv = 0;
  2594. u8 neg = 0;
  2595. bnx2x_cl45_read(bp, phy, MDIO_AN_DEVAD, MDIO_AN_REG_EEE_ADV, &adv);
  2596. bnx2x_cl45_read(bp, phy, MDIO_AN_DEVAD, MDIO_AN_REG_LP_EEE_ADV, &lp);
  2597. if (lp & 0x2) {
  2598. lp_adv |= SHMEM_EEE_100M_ADV;
  2599. if (adv & 0x2) {
  2600. if (vars->line_speed == SPEED_100)
  2601. neg = 1;
  2602. DP(NETIF_MSG_LINK, "EEE negotiated - 100M\n");
  2603. }
  2604. }
  2605. if (lp & 0x14) {
  2606. lp_adv |= SHMEM_EEE_1G_ADV;
  2607. if (adv & 0x14) {
  2608. if (vars->line_speed == SPEED_1000)
  2609. neg = 1;
  2610. DP(NETIF_MSG_LINK, "EEE negotiated - 1G\n");
  2611. }
  2612. }
  2613. if (lp & 0x68) {
  2614. lp_adv |= SHMEM_EEE_10G_ADV;
  2615. if (adv & 0x68) {
  2616. if (vars->line_speed == SPEED_10000)
  2617. neg = 1;
  2618. DP(NETIF_MSG_LINK, "EEE negotiated - 10G\n");
  2619. }
  2620. }
  2621. vars->eee_status &= ~SHMEM_EEE_LP_ADV_STATUS_MASK;
  2622. vars->eee_status |= (lp_adv << SHMEM_EEE_LP_ADV_STATUS_SHIFT);
  2623. if (neg) {
  2624. DP(NETIF_MSG_LINK, "EEE is active\n");
  2625. vars->eee_status |= SHMEM_EEE_ACTIVE_BIT;
  2626. }
  2627. }
  2628. /******************************************************************/
  2629. /* BSC access functions from E3 */
  2630. /******************************************************************/
  2631. static void bnx2x_bsc_module_sel(struct link_params *params)
  2632. {
  2633. int idx;
  2634. u32 board_cfg, sfp_ctrl;
  2635. u32 i2c_pins[I2C_SWITCH_WIDTH], i2c_val[I2C_SWITCH_WIDTH];
  2636. struct bnx2x *bp = params->bp;
  2637. u8 port = params->port;
  2638. /* Read I2C output PINs */
  2639. board_cfg = REG_RD(bp, params->shmem_base +
  2640. offsetof(struct shmem_region,
  2641. dev_info.shared_hw_config.board));
  2642. i2c_pins[I2C_BSC0] = board_cfg & SHARED_HW_CFG_E3_I2C_MUX0_MASK;
  2643. i2c_pins[I2C_BSC1] = (board_cfg & SHARED_HW_CFG_E3_I2C_MUX1_MASK) >>
  2644. SHARED_HW_CFG_E3_I2C_MUX1_SHIFT;
  2645. /* Read I2C output value */
  2646. sfp_ctrl = REG_RD(bp, params->shmem_base +
  2647. offsetof(struct shmem_region,
  2648. dev_info.port_hw_config[port].e3_cmn_pin_cfg));
  2649. i2c_val[I2C_BSC0] = (sfp_ctrl & PORT_HW_CFG_E3_I2C_MUX0_MASK) > 0;
  2650. i2c_val[I2C_BSC1] = (sfp_ctrl & PORT_HW_CFG_E3_I2C_MUX1_MASK) > 0;
  2651. DP(NETIF_MSG_LINK, "Setting BSC switch\n");
  2652. for (idx = 0; idx < I2C_SWITCH_WIDTH; idx++)
  2653. bnx2x_set_cfg_pin(bp, i2c_pins[idx], i2c_val[idx]);
  2654. }
  2655. static int bnx2x_bsc_read(struct link_params *params,
  2656. struct bnx2x_phy *phy,
  2657. u8 sl_devid,
  2658. u16 sl_addr,
  2659. u8 lc_addr,
  2660. u8 xfer_cnt,
  2661. u32 *data_array)
  2662. {
  2663. u32 val, i;
  2664. int rc = 0;
  2665. struct bnx2x *bp = params->bp;
  2666. if ((sl_devid != 0xa0) && (sl_devid != 0xa2)) {
  2667. DP(NETIF_MSG_LINK, "invalid sl_devid 0x%x\n", sl_devid);
  2668. return -EINVAL;
  2669. }
  2670. if (xfer_cnt > 16) {
  2671. DP(NETIF_MSG_LINK, "invalid xfer_cnt %d. Max is 16 bytes\n",
  2672. xfer_cnt);
  2673. return -EINVAL;
  2674. }
  2675. bnx2x_bsc_module_sel(params);
  2676. xfer_cnt = 16 - lc_addr;
  2677. /* Enable the engine */
  2678. val = REG_RD(bp, MCP_REG_MCPR_IMC_COMMAND);
  2679. val |= MCPR_IMC_COMMAND_ENABLE;
  2680. REG_WR(bp, MCP_REG_MCPR_IMC_COMMAND, val);
  2681. /* Program slave device ID */
  2682. val = (sl_devid << 16) | sl_addr;
  2683. REG_WR(bp, MCP_REG_MCPR_IMC_SLAVE_CONTROL, val);
  2684. /* Start xfer with 0 byte to update the address pointer ???*/
  2685. val = (MCPR_IMC_COMMAND_ENABLE) |
  2686. (MCPR_IMC_COMMAND_WRITE_OP <<
  2687. MCPR_IMC_COMMAND_OPERATION_BITSHIFT) |
  2688. (lc_addr << MCPR_IMC_COMMAND_TRANSFER_ADDRESS_BITSHIFT) | (0);
  2689. REG_WR(bp, MCP_REG_MCPR_IMC_COMMAND, val);
  2690. /* Poll for completion */
  2691. i = 0;
  2692. val = REG_RD(bp, MCP_REG_MCPR_IMC_COMMAND);
  2693. while (((val >> MCPR_IMC_COMMAND_IMC_STATUS_BITSHIFT) & 0x3) != 1) {
  2694. udelay(10);
  2695. val = REG_RD(bp, MCP_REG_MCPR_IMC_COMMAND);
  2696. if (i++ > 1000) {
  2697. DP(NETIF_MSG_LINK, "wr 0 byte timed out after %d try\n",
  2698. i);
  2699. rc = -EFAULT;
  2700. break;
  2701. }
  2702. }
  2703. if (rc == -EFAULT)
  2704. return rc;
  2705. /* Start xfer with read op */
  2706. val = (MCPR_IMC_COMMAND_ENABLE) |
  2707. (MCPR_IMC_COMMAND_READ_OP <<
  2708. MCPR_IMC_COMMAND_OPERATION_BITSHIFT) |
  2709. (lc_addr << MCPR_IMC_COMMAND_TRANSFER_ADDRESS_BITSHIFT) |
  2710. (xfer_cnt);
  2711. REG_WR(bp, MCP_REG_MCPR_IMC_COMMAND, val);
  2712. /* Poll for completion */
  2713. i = 0;
  2714. val = REG_RD(bp, MCP_REG_MCPR_IMC_COMMAND);
  2715. while (((val >> MCPR_IMC_COMMAND_IMC_STATUS_BITSHIFT) & 0x3) != 1) {
  2716. udelay(10);
  2717. val = REG_RD(bp, MCP_REG_MCPR_IMC_COMMAND);
  2718. if (i++ > 1000) {
  2719. DP(NETIF_MSG_LINK, "rd op timed out after %d try\n", i);
  2720. rc = -EFAULT;
  2721. break;
  2722. }
  2723. }
  2724. if (rc == -EFAULT)
  2725. return rc;
  2726. for (i = (lc_addr >> 2); i < 4; i++) {
  2727. data_array[i] = REG_RD(bp, (MCP_REG_MCPR_IMC_DATAREG0 + i*4));
  2728. #ifdef __BIG_ENDIAN
  2729. data_array[i] = ((data_array[i] & 0x000000ff) << 24) |
  2730. ((data_array[i] & 0x0000ff00) << 8) |
  2731. ((data_array[i] & 0x00ff0000) >> 8) |
  2732. ((data_array[i] & 0xff000000) >> 24);
  2733. #endif
  2734. }
  2735. return rc;
  2736. }
  2737. static void bnx2x_cl45_read_or_write(struct bnx2x *bp, struct bnx2x_phy *phy,
  2738. u8 devad, u16 reg, u16 or_val)
  2739. {
  2740. u16 val;
  2741. bnx2x_cl45_read(bp, phy, devad, reg, &val);
  2742. bnx2x_cl45_write(bp, phy, devad, reg, val | or_val);
  2743. }
  2744. int bnx2x_phy_read(struct link_params *params, u8 phy_addr,
  2745. u8 devad, u16 reg, u16 *ret_val)
  2746. {
  2747. u8 phy_index;
  2748. /* Probe for the phy according to the given phy_addr, and execute
  2749. * the read request on it
  2750. */
  2751. for (phy_index = 0; phy_index < params->num_phys; phy_index++) {
  2752. if (params->phy[phy_index].addr == phy_addr) {
  2753. return bnx2x_cl45_read(params->bp,
  2754. &params->phy[phy_index], devad,
  2755. reg, ret_val);
  2756. }
  2757. }
  2758. return -EINVAL;
  2759. }
  2760. int bnx2x_phy_write(struct link_params *params, u8 phy_addr,
  2761. u8 devad, u16 reg, u16 val)
  2762. {
  2763. u8 phy_index;
  2764. /* Probe for the phy according to the given phy_addr, and execute
  2765. * the write request on it
  2766. */
  2767. for (phy_index = 0; phy_index < params->num_phys; phy_index++) {
  2768. if (params->phy[phy_index].addr == phy_addr) {
  2769. return bnx2x_cl45_write(params->bp,
  2770. &params->phy[phy_index], devad,
  2771. reg, val);
  2772. }
  2773. }
  2774. return -EINVAL;
  2775. }
  2776. static u8 bnx2x_get_warpcore_lane(struct bnx2x_phy *phy,
  2777. struct link_params *params)
  2778. {
  2779. u8 lane = 0;
  2780. struct bnx2x *bp = params->bp;
  2781. u32 path_swap, path_swap_ovr;
  2782. u8 path, port;
  2783. path = BP_PATH(bp);
  2784. port = params->port;
  2785. if (bnx2x_is_4_port_mode(bp)) {
  2786. u32 port_swap, port_swap_ovr;
  2787. /* Figure out path swap value */
  2788. path_swap_ovr = REG_RD(bp, MISC_REG_FOUR_PORT_PATH_SWAP_OVWR);
  2789. if (path_swap_ovr & 0x1)
  2790. path_swap = (path_swap_ovr & 0x2);
  2791. else
  2792. path_swap = REG_RD(bp, MISC_REG_FOUR_PORT_PATH_SWAP);
  2793. if (path_swap)
  2794. path = path ^ 1;
  2795. /* Figure out port swap value */
  2796. port_swap_ovr = REG_RD(bp, MISC_REG_FOUR_PORT_PORT_SWAP_OVWR);
  2797. if (port_swap_ovr & 0x1)
  2798. port_swap = (port_swap_ovr & 0x2);
  2799. else
  2800. port_swap = REG_RD(bp, MISC_REG_FOUR_PORT_PORT_SWAP);
  2801. if (port_swap)
  2802. port = port ^ 1;
  2803. lane = (port<<1) + path;
  2804. } else { /* Two port mode - no port swap */
  2805. /* Figure out path swap value */
  2806. path_swap_ovr =
  2807. REG_RD(bp, MISC_REG_TWO_PORT_PATH_SWAP_OVWR);
  2808. if (path_swap_ovr & 0x1) {
  2809. path_swap = (path_swap_ovr & 0x2);
  2810. } else {
  2811. path_swap =
  2812. REG_RD(bp, MISC_REG_TWO_PORT_PATH_SWAP);
  2813. }
  2814. if (path_swap)
  2815. path = path ^ 1;
  2816. lane = path << 1 ;
  2817. }
  2818. return lane;
  2819. }
  2820. static void bnx2x_set_aer_mmd(struct link_params *params,
  2821. struct bnx2x_phy *phy)
  2822. {
  2823. u32 ser_lane;
  2824. u16 offset, aer_val;
  2825. struct bnx2x *bp = params->bp;
  2826. ser_lane = ((params->lane_config &
  2827. PORT_HW_CFG_LANE_SWAP_CFG_MASTER_MASK) >>
  2828. PORT_HW_CFG_LANE_SWAP_CFG_MASTER_SHIFT);
  2829. offset = (phy->type == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_DIRECT) ?
  2830. (phy->addr + ser_lane) : 0;
  2831. if (USES_WARPCORE(bp)) {
  2832. aer_val = bnx2x_get_warpcore_lane(phy, params);
  2833. /* In Dual-lane mode, two lanes are joined together,
  2834. * so in order to configure them, the AER broadcast method is
  2835. * used here.
  2836. * 0x200 is the broadcast address for lanes 0,1
  2837. * 0x201 is the broadcast address for lanes 2,3
  2838. */
  2839. if (phy->flags & FLAGS_WC_DUAL_MODE)
  2840. aer_val = (aer_val >> 1) | 0x200;
  2841. } else if (CHIP_IS_E2(bp))
  2842. aer_val = 0x3800 + offset - 1;
  2843. else
  2844. aer_val = 0x3800 + offset;
  2845. CL22_WR_OVER_CL45(bp, phy, MDIO_REG_BANK_AER_BLOCK,
  2846. MDIO_AER_BLOCK_AER_REG, aer_val);
  2847. }
  2848. /******************************************************************/
  2849. /* Internal phy section */
  2850. /******************************************************************/
  2851. static void bnx2x_set_serdes_access(struct bnx2x *bp, u8 port)
  2852. {
  2853. u32 emac_base = (port) ? GRCBASE_EMAC1 : GRCBASE_EMAC0;
  2854. /* Set Clause 22 */
  2855. REG_WR(bp, NIG_REG_SERDES0_CTRL_MD_ST + port*0x10, 1);
  2856. REG_WR(bp, emac_base + EMAC_REG_EMAC_MDIO_COMM, 0x245f8000);
  2857. udelay(500);
  2858. REG_WR(bp, emac_base + EMAC_REG_EMAC_MDIO_COMM, 0x245d000f);
  2859. udelay(500);
  2860. /* Set Clause 45 */
  2861. REG_WR(bp, NIG_REG_SERDES0_CTRL_MD_ST + port*0x10, 0);
  2862. }
  2863. static void bnx2x_serdes_deassert(struct bnx2x *bp, u8 port)
  2864. {
  2865. u32 val;
  2866. DP(NETIF_MSG_LINK, "bnx2x_serdes_deassert\n");
  2867. val = SERDES_RESET_BITS << (port*16);
  2868. /* Reset and unreset the SerDes/XGXS */
  2869. REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_3_CLEAR, val);
  2870. udelay(500);
  2871. REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_3_SET, val);
  2872. bnx2x_set_serdes_access(bp, port);
  2873. REG_WR(bp, NIG_REG_SERDES0_CTRL_MD_DEVAD + port*0x10,
  2874. DEFAULT_PHY_DEV_ADDR);
  2875. }
  2876. static void bnx2x_xgxs_deassert(struct link_params *params)
  2877. {
  2878. struct bnx2x *bp = params->bp;
  2879. u8 port;
  2880. u32 val;
  2881. DP(NETIF_MSG_LINK, "bnx2x_xgxs_deassert\n");
  2882. port = params->port;
  2883. val = XGXS_RESET_BITS << (port*16);
  2884. /* Reset and unreset the SerDes/XGXS */
  2885. REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_3_CLEAR, val);
  2886. udelay(500);
  2887. REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_3_SET, val);
  2888. REG_WR(bp, NIG_REG_XGXS0_CTRL_MD_ST + port*0x18, 0);
  2889. REG_WR(bp, NIG_REG_XGXS0_CTRL_MD_DEVAD + port*0x18,
  2890. params->phy[INT_PHY].def_md_devad);
  2891. }
  2892. static void bnx2x_calc_ieee_aneg_adv(struct bnx2x_phy *phy,
  2893. struct link_params *params, u16 *ieee_fc)
  2894. {
  2895. struct bnx2x *bp = params->bp;
  2896. *ieee_fc = MDIO_COMBO_IEEE0_AUTO_NEG_ADV_FULL_DUPLEX;
  2897. /* Resolve pause mode and advertisement Please refer to Table
  2898. * 28B-3 of the 802.3ab-1999 spec
  2899. */
  2900. switch (phy->req_flow_ctrl) {
  2901. case BNX2X_FLOW_CTRL_AUTO:
  2902. if (params->req_fc_auto_adv == BNX2X_FLOW_CTRL_BOTH)
  2903. *ieee_fc |= MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_BOTH;
  2904. else
  2905. *ieee_fc |=
  2906. MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_ASYMMETRIC;
  2907. break;
  2908. case BNX2X_FLOW_CTRL_TX:
  2909. *ieee_fc |= MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_ASYMMETRIC;
  2910. break;
  2911. case BNX2X_FLOW_CTRL_RX:
  2912. case BNX2X_FLOW_CTRL_BOTH:
  2913. *ieee_fc |= MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_BOTH;
  2914. break;
  2915. case BNX2X_FLOW_CTRL_NONE:
  2916. default:
  2917. *ieee_fc |= MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_NONE;
  2918. break;
  2919. }
  2920. DP(NETIF_MSG_LINK, "ieee_fc = 0x%x\n", *ieee_fc);
  2921. }
  2922. static void set_phy_vars(struct link_params *params,
  2923. struct link_vars *vars)
  2924. {
  2925. struct bnx2x *bp = params->bp;
  2926. u8 actual_phy_idx, phy_index, link_cfg_idx;
  2927. u8 phy_config_swapped = params->multi_phy_config &
  2928. PORT_HW_CFG_PHY_SWAPPED_ENABLED;
  2929. for (phy_index = INT_PHY; phy_index < params->num_phys;
  2930. phy_index++) {
  2931. link_cfg_idx = LINK_CONFIG_IDX(phy_index);
  2932. actual_phy_idx = phy_index;
  2933. if (phy_config_swapped) {
  2934. if (phy_index == EXT_PHY1)
  2935. actual_phy_idx = EXT_PHY2;
  2936. else if (phy_index == EXT_PHY2)
  2937. actual_phy_idx = EXT_PHY1;
  2938. }
  2939. params->phy[actual_phy_idx].req_flow_ctrl =
  2940. params->req_flow_ctrl[link_cfg_idx];
  2941. params->phy[actual_phy_idx].req_line_speed =
  2942. params->req_line_speed[link_cfg_idx];
  2943. params->phy[actual_phy_idx].speed_cap_mask =
  2944. params->speed_cap_mask[link_cfg_idx];
  2945. params->phy[actual_phy_idx].req_duplex =
  2946. params->req_duplex[link_cfg_idx];
  2947. if (params->req_line_speed[link_cfg_idx] ==
  2948. SPEED_AUTO_NEG)
  2949. vars->link_status |= LINK_STATUS_AUTO_NEGOTIATE_ENABLED;
  2950. DP(NETIF_MSG_LINK, "req_flow_ctrl %x, req_line_speed %x,"
  2951. " speed_cap_mask %x\n",
  2952. params->phy[actual_phy_idx].req_flow_ctrl,
  2953. params->phy[actual_phy_idx].req_line_speed,
  2954. params->phy[actual_phy_idx].speed_cap_mask);
  2955. }
  2956. }
  2957. static void bnx2x_ext_phy_set_pause(struct link_params *params,
  2958. struct bnx2x_phy *phy,
  2959. struct link_vars *vars)
  2960. {
  2961. u16 val;
  2962. struct bnx2x *bp = params->bp;
  2963. /* Read modify write pause advertizing */
  2964. bnx2x_cl45_read(bp, phy, MDIO_AN_DEVAD, MDIO_AN_REG_ADV_PAUSE, &val);
  2965. val &= ~MDIO_AN_REG_ADV_PAUSE_BOTH;
  2966. /* Please refer to Table 28B-3 of 802.3ab-1999 spec. */
  2967. bnx2x_calc_ieee_aneg_adv(phy, params, &vars->ieee_fc);
  2968. if ((vars->ieee_fc &
  2969. MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_ASYMMETRIC) ==
  2970. MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_ASYMMETRIC) {
  2971. val |= MDIO_AN_REG_ADV_PAUSE_ASYMMETRIC;
  2972. }
  2973. if ((vars->ieee_fc &
  2974. MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_BOTH) ==
  2975. MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_BOTH) {
  2976. val |= MDIO_AN_REG_ADV_PAUSE_PAUSE;
  2977. }
  2978. DP(NETIF_MSG_LINK, "Ext phy AN advertize 0x%x\n", val);
  2979. bnx2x_cl45_write(bp, phy, MDIO_AN_DEVAD, MDIO_AN_REG_ADV_PAUSE, val);
  2980. }
  2981. static void bnx2x_pause_resolve(struct link_vars *vars, u32 pause_result)
  2982. { /* LD LP */
  2983. switch (pause_result) { /* ASYM P ASYM P */
  2984. case 0xb: /* 1 0 1 1 */
  2985. vars->flow_ctrl = BNX2X_FLOW_CTRL_TX;
  2986. break;
  2987. case 0xe: /* 1 1 1 0 */
  2988. vars->flow_ctrl = BNX2X_FLOW_CTRL_RX;
  2989. break;
  2990. case 0x5: /* 0 1 0 1 */
  2991. case 0x7: /* 0 1 1 1 */
  2992. case 0xd: /* 1 1 0 1 */
  2993. case 0xf: /* 1 1 1 1 */
  2994. vars->flow_ctrl = BNX2X_FLOW_CTRL_BOTH;
  2995. break;
  2996. default:
  2997. break;
  2998. }
  2999. if (pause_result & (1<<0))
  3000. vars->link_status |= LINK_STATUS_LINK_PARTNER_SYMMETRIC_PAUSE;
  3001. if (pause_result & (1<<1))
  3002. vars->link_status |= LINK_STATUS_LINK_PARTNER_ASYMMETRIC_PAUSE;
  3003. }
  3004. static void bnx2x_ext_phy_update_adv_fc(struct bnx2x_phy *phy,
  3005. struct link_params *params,
  3006. struct link_vars *vars)
  3007. {
  3008. u16 ld_pause; /* local */
  3009. u16 lp_pause; /* link partner */
  3010. u16 pause_result;
  3011. struct bnx2x *bp = params->bp;
  3012. if (phy->type == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM54618SE) {
  3013. bnx2x_cl22_read(bp, phy, 0x4, &ld_pause);
  3014. bnx2x_cl22_read(bp, phy, 0x5, &lp_pause);
  3015. } else if (CHIP_IS_E3(bp) &&
  3016. SINGLE_MEDIA_DIRECT(params)) {
  3017. u8 lane = bnx2x_get_warpcore_lane(phy, params);
  3018. u16 gp_status, gp_mask;
  3019. bnx2x_cl45_read(bp, phy,
  3020. MDIO_AN_DEVAD, MDIO_WC_REG_GP2_STATUS_GP_2_4,
  3021. &gp_status);
  3022. gp_mask = (MDIO_WC_REG_GP2_STATUS_GP_2_4_CL73_AN_CMPL |
  3023. MDIO_WC_REG_GP2_STATUS_GP_2_4_CL37_LP_AN_CAP) <<
  3024. lane;
  3025. if ((gp_status & gp_mask) == gp_mask) {
  3026. bnx2x_cl45_read(bp, phy, MDIO_AN_DEVAD,
  3027. MDIO_AN_REG_ADV_PAUSE, &ld_pause);
  3028. bnx2x_cl45_read(bp, phy, MDIO_AN_DEVAD,
  3029. MDIO_AN_REG_LP_AUTO_NEG, &lp_pause);
  3030. } else {
  3031. bnx2x_cl45_read(bp, phy, MDIO_AN_DEVAD,
  3032. MDIO_AN_REG_CL37_FC_LD, &ld_pause);
  3033. bnx2x_cl45_read(bp, phy, MDIO_AN_DEVAD,
  3034. MDIO_AN_REG_CL37_FC_LP, &lp_pause);
  3035. ld_pause = ((ld_pause &
  3036. MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_BOTH)
  3037. << 3);
  3038. lp_pause = ((lp_pause &
  3039. MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_BOTH)
  3040. << 3);
  3041. }
  3042. } else {
  3043. bnx2x_cl45_read(bp, phy,
  3044. MDIO_AN_DEVAD,
  3045. MDIO_AN_REG_ADV_PAUSE, &ld_pause);
  3046. bnx2x_cl45_read(bp, phy,
  3047. MDIO_AN_DEVAD,
  3048. MDIO_AN_REG_LP_AUTO_NEG, &lp_pause);
  3049. }
  3050. pause_result = (ld_pause &
  3051. MDIO_AN_REG_ADV_PAUSE_MASK) >> 8;
  3052. pause_result |= (lp_pause &
  3053. MDIO_AN_REG_ADV_PAUSE_MASK) >> 10;
  3054. DP(NETIF_MSG_LINK, "Ext PHY pause result 0x%x\n", pause_result);
  3055. bnx2x_pause_resolve(vars, pause_result);
  3056. }
  3057. static u8 bnx2x_ext_phy_resolve_fc(struct bnx2x_phy *phy,
  3058. struct link_params *params,
  3059. struct link_vars *vars)
  3060. {
  3061. u8 ret = 0;
  3062. vars->flow_ctrl = BNX2X_FLOW_CTRL_NONE;
  3063. if (phy->req_flow_ctrl != BNX2X_FLOW_CTRL_AUTO) {
  3064. /* Update the advertised flow-controled of LD/LP in AN */
  3065. if (phy->req_line_speed == SPEED_AUTO_NEG)
  3066. bnx2x_ext_phy_update_adv_fc(phy, params, vars);
  3067. /* But set the flow-control result as the requested one */
  3068. vars->flow_ctrl = phy->req_flow_ctrl;
  3069. } else if (phy->req_line_speed != SPEED_AUTO_NEG)
  3070. vars->flow_ctrl = params->req_fc_auto_adv;
  3071. else if (vars->link_status & LINK_STATUS_AUTO_NEGOTIATE_COMPLETE) {
  3072. ret = 1;
  3073. bnx2x_ext_phy_update_adv_fc(phy, params, vars);
  3074. }
  3075. return ret;
  3076. }
  3077. /******************************************************************/
  3078. /* Warpcore section */
  3079. /******************************************************************/
  3080. /* The init_internal_warpcore should mirror the xgxs,
  3081. * i.e. reset the lane (if needed), set aer for the
  3082. * init configuration, and set/clear SGMII flag. Internal
  3083. * phy init is done purely in phy_init stage.
  3084. */
  3085. static void bnx2x_warpcore_set_lpi_passthrough(struct bnx2x_phy *phy,
  3086. struct link_params *params)
  3087. {
  3088. struct bnx2x *bp = params->bp;
  3089. DP(NETIF_MSG_LINK, "Configure WC for LPI pass through\n");
  3090. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  3091. MDIO_WC_REG_EEE_COMBO_CONTROL0, 0x7c);
  3092. bnx2x_cl45_read_or_write(bp, phy, MDIO_WC_DEVAD,
  3093. MDIO_WC_REG_DIGITAL4_MISC5, 0xc000);
  3094. }
  3095. static void bnx2x_warpcore_enable_AN_KR(struct bnx2x_phy *phy,
  3096. struct link_params *params,
  3097. struct link_vars *vars) {
  3098. u16 val16 = 0, lane, i;
  3099. struct bnx2x *bp = params->bp;
  3100. static struct bnx2x_reg_set reg_set[] = {
  3101. {MDIO_WC_DEVAD, MDIO_WC_REG_SERDESDIGITAL_CONTROL1000X2, 0x7},
  3102. {MDIO_AN_DEVAD, MDIO_WC_REG_PAR_DET_10G_CTRL, 0},
  3103. {MDIO_WC_DEVAD, MDIO_WC_REG_CL72_USERB0_CL72_MISC1_CONTROL, 0},
  3104. {MDIO_WC_DEVAD, MDIO_WC_REG_XGXSBLK1_LANECTRL0, 0xff},
  3105. {MDIO_WC_DEVAD, MDIO_WC_REG_XGXSBLK1_LANECTRL1, 0x5555},
  3106. {MDIO_PMA_DEVAD, MDIO_WC_REG_IEEE0BLK_AUTONEGNP, 0x0},
  3107. {MDIO_WC_DEVAD, MDIO_WC_REG_RX66_CONTROL, 0x7415},
  3108. {MDIO_WC_DEVAD, MDIO_WC_REG_SERDESDIGITAL_MISC2, 0x6190},
  3109. /* Disable Autoneg: re-enable it after adv is done. */
  3110. {MDIO_AN_DEVAD, MDIO_WC_REG_IEEE0BLK_MIICNTL, 0}
  3111. };
  3112. DP(NETIF_MSG_LINK, "Enable Auto Negotiation for KR\n");
  3113. /* Set to default registers that may be overriden by 10G force */
  3114. for (i = 0; i < sizeof(reg_set)/sizeof(struct bnx2x_reg_set); i++)
  3115. bnx2x_cl45_write(bp, phy, reg_set[i].devad, reg_set[i].reg,
  3116. reg_set[i].val);
  3117. /* Check adding advertisement for 1G KX */
  3118. if (((vars->line_speed == SPEED_AUTO_NEG) &&
  3119. (phy->speed_cap_mask & PORT_HW_CFG_SPEED_CAPABILITY_D0_1G)) ||
  3120. (vars->line_speed == SPEED_1000)) {
  3121. u32 addr = MDIO_WC_REG_SERDESDIGITAL_CONTROL1000X2;
  3122. val16 |= (1<<5);
  3123. /* Enable CL37 1G Parallel Detect */
  3124. bnx2x_cl45_read_or_write(bp, phy, MDIO_WC_DEVAD, addr, 0x1);
  3125. DP(NETIF_MSG_LINK, "Advertize 1G\n");
  3126. }
  3127. if (((vars->line_speed == SPEED_AUTO_NEG) &&
  3128. (phy->speed_cap_mask & PORT_HW_CFG_SPEED_CAPABILITY_D0_10G)) ||
  3129. (vars->line_speed == SPEED_10000)) {
  3130. /* Check adding advertisement for 10G KR */
  3131. val16 |= (1<<7);
  3132. /* Enable 10G Parallel Detect */
  3133. bnx2x_cl45_write(bp, phy, MDIO_AN_DEVAD,
  3134. MDIO_WC_REG_PAR_DET_10G_CTRL, 1);
  3135. DP(NETIF_MSG_LINK, "Advertize 10G\n");
  3136. }
  3137. /* Set Transmit PMD settings */
  3138. lane = bnx2x_get_warpcore_lane(phy, params);
  3139. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  3140. MDIO_WC_REG_TX0_TX_DRIVER + 0x10*lane,
  3141. ((0x02 << MDIO_WC_REG_TX0_TX_DRIVER_POST2_COEFF_OFFSET) |
  3142. (0x06 << MDIO_WC_REG_TX0_TX_DRIVER_IDRIVER_OFFSET) |
  3143. (0x09 << MDIO_WC_REG_TX0_TX_DRIVER_IPRE_DRIVER_OFFSET)));
  3144. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  3145. MDIO_WC_REG_CL72_USERB0_CL72_OS_DEF_CTRL,
  3146. 0x03f0);
  3147. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  3148. MDIO_WC_REG_CL72_USERB0_CL72_2P5_DEF_CTRL,
  3149. 0x03f0);
  3150. /* Advertised speeds */
  3151. bnx2x_cl45_write(bp, phy, MDIO_AN_DEVAD,
  3152. MDIO_WC_REG_AN_IEEE1BLK_AN_ADVERTISEMENT1, val16);
  3153. /* Advertised and set FEC (Forward Error Correction) */
  3154. bnx2x_cl45_write(bp, phy, MDIO_AN_DEVAD,
  3155. MDIO_WC_REG_AN_IEEE1BLK_AN_ADVERTISEMENT2,
  3156. (MDIO_WC_REG_AN_IEEE1BLK_AN_ADV2_FEC_ABILITY |
  3157. MDIO_WC_REG_AN_IEEE1BLK_AN_ADV2_FEC_REQ));
  3158. /* Enable CL37 BAM */
  3159. if (REG_RD(bp, params->shmem_base +
  3160. offsetof(struct shmem_region, dev_info.
  3161. port_hw_config[params->port].default_cfg)) &
  3162. PORT_HW_CFG_ENABLE_BAM_ON_KR_ENABLED) {
  3163. bnx2x_cl45_read_or_write(bp, phy, MDIO_WC_DEVAD,
  3164. MDIO_WC_REG_DIGITAL6_MP5_NEXTPAGECTRL,
  3165. 1);
  3166. DP(NETIF_MSG_LINK, "Enable CL37 BAM on KR\n");
  3167. }
  3168. /* Advertise pause */
  3169. bnx2x_ext_phy_set_pause(params, phy, vars);
  3170. /* Set KR Autoneg Work-Around flag for Warpcore version older than D108
  3171. */
  3172. bnx2x_cl45_read(bp, phy, MDIO_WC_DEVAD,
  3173. MDIO_WC_REG_UC_INFO_B1_VERSION, &val16);
  3174. if (val16 < 0xd108) {
  3175. DP(NETIF_MSG_LINK, "Enable AN KR work-around\n");
  3176. vars->rx_tx_asic_rst = MAX_KR_LINK_RETRY;
  3177. }
  3178. bnx2x_cl45_read_or_write(bp, phy, MDIO_WC_DEVAD,
  3179. MDIO_WC_REG_DIGITAL5_MISC7, 0x100);
  3180. /* Over 1G - AN local device user page 1 */
  3181. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  3182. MDIO_WC_REG_DIGITAL3_UP1, 0x1f);
  3183. /* Enable Autoneg */
  3184. bnx2x_cl45_write(bp, phy, MDIO_AN_DEVAD,
  3185. MDIO_WC_REG_IEEE0BLK_MIICNTL, 0x1200);
  3186. }
  3187. static void bnx2x_warpcore_set_10G_KR(struct bnx2x_phy *phy,
  3188. struct link_params *params,
  3189. struct link_vars *vars)
  3190. {
  3191. struct bnx2x *bp = params->bp;
  3192. u16 i;
  3193. static struct bnx2x_reg_set reg_set[] = {
  3194. /* Disable Autoneg */
  3195. {MDIO_WC_DEVAD, MDIO_WC_REG_SERDESDIGITAL_CONTROL1000X2, 0x7},
  3196. {MDIO_AN_DEVAD, MDIO_WC_REG_PAR_DET_10G_CTRL, 0},
  3197. {MDIO_WC_DEVAD, MDIO_WC_REG_CL72_USERB0_CL72_MISC1_CONTROL,
  3198. 0x3f00},
  3199. {MDIO_AN_DEVAD, MDIO_WC_REG_AN_IEEE1BLK_AN_ADVERTISEMENT1, 0},
  3200. {MDIO_AN_DEVAD, MDIO_WC_REG_IEEE0BLK_MIICNTL, 0x0},
  3201. {MDIO_WC_DEVAD, MDIO_WC_REG_DIGITAL3_UP1, 0x1},
  3202. {MDIO_WC_DEVAD, MDIO_WC_REG_DIGITAL5_MISC7, 0xa},
  3203. /* Disable CL36 PCS Tx */
  3204. {MDIO_WC_DEVAD, MDIO_WC_REG_XGXSBLK1_LANECTRL0, 0x0},
  3205. /* Double Wide Single Data Rate @ pll rate */
  3206. {MDIO_WC_DEVAD, MDIO_WC_REG_XGXSBLK1_LANECTRL1, 0xFFFF},
  3207. /* Leave cl72 training enable, needed for KR */
  3208. {MDIO_PMA_DEVAD,
  3209. MDIO_WC_REG_PMD_IEEE9BLK_TENGBASE_KR_PMD_CONTROL_REGISTER_150,
  3210. 0x2}
  3211. };
  3212. for (i = 0; i < sizeof(reg_set)/sizeof(struct bnx2x_reg_set); i++)
  3213. bnx2x_cl45_write(bp, phy, reg_set[i].devad, reg_set[i].reg,
  3214. reg_set[i].val);
  3215. /* Leave CL72 enabled */
  3216. bnx2x_cl45_read_or_write(bp, phy, MDIO_WC_DEVAD,
  3217. MDIO_WC_REG_CL72_USERB0_CL72_MISC1_CONTROL,
  3218. 0x3800);
  3219. /* Set speed via PMA/PMD register */
  3220. bnx2x_cl45_write(bp, phy, MDIO_PMA_DEVAD,
  3221. MDIO_WC_REG_IEEE0BLK_MIICNTL, 0x2040);
  3222. bnx2x_cl45_write(bp, phy, MDIO_PMA_DEVAD,
  3223. MDIO_WC_REG_IEEE0BLK_AUTONEGNP, 0xB);
  3224. /* Enable encoded forced speed */
  3225. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  3226. MDIO_WC_REG_SERDESDIGITAL_MISC2, 0x30);
  3227. /* Turn TX scramble payload only the 64/66 scrambler */
  3228. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  3229. MDIO_WC_REG_TX66_CONTROL, 0x9);
  3230. /* Turn RX scramble payload only the 64/66 scrambler */
  3231. bnx2x_cl45_read_or_write(bp, phy, MDIO_WC_DEVAD,
  3232. MDIO_WC_REG_RX66_CONTROL, 0xF9);
  3233. /* Set and clear loopback to cause a reset to 64/66 decoder */
  3234. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  3235. MDIO_WC_REG_IEEE0BLK_MIICNTL, 0x4000);
  3236. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  3237. MDIO_WC_REG_IEEE0BLK_MIICNTL, 0x0);
  3238. }
  3239. static void bnx2x_warpcore_set_10G_XFI(struct bnx2x_phy *phy,
  3240. struct link_params *params,
  3241. u8 is_xfi)
  3242. {
  3243. struct bnx2x *bp = params->bp;
  3244. u16 misc1_val, tap_val, tx_driver_val, lane, val;
  3245. /* Hold rxSeqStart */
  3246. bnx2x_cl45_read_or_write(bp, phy, MDIO_WC_DEVAD,
  3247. MDIO_WC_REG_DSC2B0_DSC_MISC_CTRL0, 0x8000);
  3248. /* Hold tx_fifo_reset */
  3249. bnx2x_cl45_read_or_write(bp, phy, MDIO_WC_DEVAD,
  3250. MDIO_WC_REG_SERDESDIGITAL_CONTROL1000X3, 0x1);
  3251. /* Disable CL73 AN */
  3252. bnx2x_cl45_write(bp, phy, MDIO_AN_DEVAD, MDIO_AN_REG_CTRL, 0);
  3253. /* Disable 100FX Enable and Auto-Detect */
  3254. bnx2x_cl45_read(bp, phy, MDIO_WC_DEVAD,
  3255. MDIO_WC_REG_FX100_CTRL1, &val);
  3256. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  3257. MDIO_WC_REG_FX100_CTRL1, (val & 0xFFFA));
  3258. /* Disable 100FX Idle detect */
  3259. bnx2x_cl45_read_or_write(bp, phy, MDIO_WC_DEVAD,
  3260. MDIO_WC_REG_FX100_CTRL3, 0x0080);
  3261. /* Set Block address to Remote PHY & Clear forced_speed[5] */
  3262. bnx2x_cl45_read(bp, phy, MDIO_WC_DEVAD,
  3263. MDIO_WC_REG_DIGITAL4_MISC3, &val);
  3264. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  3265. MDIO_WC_REG_DIGITAL4_MISC3, (val & 0xFF7F));
  3266. /* Turn off auto-detect & fiber mode */
  3267. bnx2x_cl45_read(bp, phy, MDIO_WC_DEVAD,
  3268. MDIO_WC_REG_SERDESDIGITAL_CONTROL1000X1, &val);
  3269. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  3270. MDIO_WC_REG_SERDESDIGITAL_CONTROL1000X1,
  3271. (val & 0xFFEE));
  3272. /* Set filter_force_link, disable_false_link and parallel_detect */
  3273. bnx2x_cl45_read(bp, phy, MDIO_WC_DEVAD,
  3274. MDIO_WC_REG_SERDESDIGITAL_CONTROL1000X2, &val);
  3275. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  3276. MDIO_WC_REG_SERDESDIGITAL_CONTROL1000X2,
  3277. ((val | 0x0006) & 0xFFFE));
  3278. /* Set XFI / SFI */
  3279. bnx2x_cl45_read(bp, phy, MDIO_WC_DEVAD,
  3280. MDIO_WC_REG_SERDESDIGITAL_MISC1, &misc1_val);
  3281. misc1_val &= ~(0x1f);
  3282. if (is_xfi) {
  3283. misc1_val |= 0x5;
  3284. tap_val = ((0x08 << MDIO_WC_REG_TX_FIR_TAP_POST_TAP_OFFSET) |
  3285. (0x37 << MDIO_WC_REG_TX_FIR_TAP_MAIN_TAP_OFFSET) |
  3286. (0x00 << MDIO_WC_REG_TX_FIR_TAP_PRE_TAP_OFFSET));
  3287. tx_driver_val =
  3288. ((0x00 << MDIO_WC_REG_TX0_TX_DRIVER_POST2_COEFF_OFFSET) |
  3289. (0x02 << MDIO_WC_REG_TX0_TX_DRIVER_IDRIVER_OFFSET) |
  3290. (0x03 << MDIO_WC_REG_TX0_TX_DRIVER_IPRE_DRIVER_OFFSET));
  3291. } else {
  3292. misc1_val |= 0x9;
  3293. tap_val = ((0x0f << MDIO_WC_REG_TX_FIR_TAP_POST_TAP_OFFSET) |
  3294. (0x2b << MDIO_WC_REG_TX_FIR_TAP_MAIN_TAP_OFFSET) |
  3295. (0x02 << MDIO_WC_REG_TX_FIR_TAP_PRE_TAP_OFFSET));
  3296. tx_driver_val =
  3297. ((0x03 << MDIO_WC_REG_TX0_TX_DRIVER_POST2_COEFF_OFFSET) |
  3298. (0x02 << MDIO_WC_REG_TX0_TX_DRIVER_IDRIVER_OFFSET) |
  3299. (0x06 << MDIO_WC_REG_TX0_TX_DRIVER_IPRE_DRIVER_OFFSET));
  3300. }
  3301. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  3302. MDIO_WC_REG_SERDESDIGITAL_MISC1, misc1_val);
  3303. /* Set Transmit PMD settings */
  3304. lane = bnx2x_get_warpcore_lane(phy, params);
  3305. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  3306. MDIO_WC_REG_TX_FIR_TAP,
  3307. tap_val | MDIO_WC_REG_TX_FIR_TAP_ENABLE);
  3308. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  3309. MDIO_WC_REG_TX0_TX_DRIVER + 0x10*lane,
  3310. tx_driver_val);
  3311. /* Enable fiber mode, enable and invert sig_det */
  3312. bnx2x_cl45_read_or_write(bp, phy, MDIO_WC_DEVAD,
  3313. MDIO_WC_REG_SERDESDIGITAL_CONTROL1000X1, 0xd);
  3314. /* Set Block address to Remote PHY & Set forced_speed[5], 40bit mode */
  3315. bnx2x_cl45_read_or_write(bp, phy, MDIO_WC_DEVAD,
  3316. MDIO_WC_REG_DIGITAL4_MISC3, 0x8080);
  3317. bnx2x_warpcore_set_lpi_passthrough(phy, params);
  3318. /* 10G XFI Full Duplex */
  3319. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  3320. MDIO_WC_REG_IEEE0BLK_MIICNTL, 0x100);
  3321. /* Release tx_fifo_reset */
  3322. bnx2x_cl45_read(bp, phy, MDIO_WC_DEVAD,
  3323. MDIO_WC_REG_SERDESDIGITAL_CONTROL1000X3, &val);
  3324. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  3325. MDIO_WC_REG_SERDESDIGITAL_CONTROL1000X3, val & 0xFFFE);
  3326. /* Release rxSeqStart */
  3327. bnx2x_cl45_read(bp, phy, MDIO_WC_DEVAD,
  3328. MDIO_WC_REG_DSC2B0_DSC_MISC_CTRL0, &val);
  3329. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  3330. MDIO_WC_REG_DSC2B0_DSC_MISC_CTRL0, (val & 0x7FFF));
  3331. }
  3332. static void bnx2x_warpcore_set_20G_KR2(struct bnx2x *bp,
  3333. struct bnx2x_phy *phy)
  3334. {
  3335. DP(NETIF_MSG_LINK, "KR2 still not supported !!!\n");
  3336. }
  3337. static void bnx2x_warpcore_set_20G_DXGXS(struct bnx2x *bp,
  3338. struct bnx2x_phy *phy,
  3339. u16 lane)
  3340. {
  3341. /* Rx0 anaRxControl1G */
  3342. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  3343. MDIO_WC_REG_RX0_ANARXCONTROL1G, 0x90);
  3344. /* Rx2 anaRxControl1G */
  3345. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  3346. MDIO_WC_REG_RX2_ANARXCONTROL1G, 0x90);
  3347. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  3348. MDIO_WC_REG_RX66_SCW0, 0xE070);
  3349. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  3350. MDIO_WC_REG_RX66_SCW1, 0xC0D0);
  3351. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  3352. MDIO_WC_REG_RX66_SCW2, 0xA0B0);
  3353. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  3354. MDIO_WC_REG_RX66_SCW3, 0x8090);
  3355. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  3356. MDIO_WC_REG_RX66_SCW0_MASK, 0xF0F0);
  3357. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  3358. MDIO_WC_REG_RX66_SCW1_MASK, 0xF0F0);
  3359. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  3360. MDIO_WC_REG_RX66_SCW2_MASK, 0xF0F0);
  3361. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  3362. MDIO_WC_REG_RX66_SCW3_MASK, 0xF0F0);
  3363. /* Serdes Digital Misc1 */
  3364. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  3365. MDIO_WC_REG_SERDESDIGITAL_MISC1, 0x6008);
  3366. /* Serdes Digital4 Misc3 */
  3367. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  3368. MDIO_WC_REG_DIGITAL4_MISC3, 0x8088);
  3369. /* Set Transmit PMD settings */
  3370. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  3371. MDIO_WC_REG_TX_FIR_TAP,
  3372. ((0x12 << MDIO_WC_REG_TX_FIR_TAP_POST_TAP_OFFSET) |
  3373. (0x2d << MDIO_WC_REG_TX_FIR_TAP_MAIN_TAP_OFFSET) |
  3374. (0x00 << MDIO_WC_REG_TX_FIR_TAP_PRE_TAP_OFFSET) |
  3375. MDIO_WC_REG_TX_FIR_TAP_ENABLE));
  3376. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  3377. MDIO_WC_REG_TX0_TX_DRIVER + 0x10*lane,
  3378. ((0x02 << MDIO_WC_REG_TX0_TX_DRIVER_POST2_COEFF_OFFSET) |
  3379. (0x02 << MDIO_WC_REG_TX0_TX_DRIVER_IDRIVER_OFFSET) |
  3380. (0x02 << MDIO_WC_REG_TX0_TX_DRIVER_IPRE_DRIVER_OFFSET)));
  3381. }
  3382. static void bnx2x_warpcore_set_sgmii_speed(struct bnx2x_phy *phy,
  3383. struct link_params *params,
  3384. u8 fiber_mode,
  3385. u8 always_autoneg)
  3386. {
  3387. struct bnx2x *bp = params->bp;
  3388. u16 val16, digctrl_kx1, digctrl_kx2;
  3389. /* Clear XFI clock comp in non-10G single lane mode. */
  3390. bnx2x_cl45_read(bp, phy, MDIO_WC_DEVAD,
  3391. MDIO_WC_REG_RX66_CONTROL, &val16);
  3392. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  3393. MDIO_WC_REG_RX66_CONTROL, val16 & ~(3<<13));
  3394. bnx2x_warpcore_set_lpi_passthrough(phy, params);
  3395. if (always_autoneg || phy->req_line_speed == SPEED_AUTO_NEG) {
  3396. /* SGMII Autoneg */
  3397. bnx2x_cl45_read(bp, phy, MDIO_WC_DEVAD,
  3398. MDIO_WC_REG_COMBO_IEEE0_MIICTRL, &val16);
  3399. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  3400. MDIO_WC_REG_COMBO_IEEE0_MIICTRL,
  3401. val16 | 0x1000);
  3402. DP(NETIF_MSG_LINK, "set SGMII AUTONEG\n");
  3403. } else {
  3404. bnx2x_cl45_read(bp, phy, MDIO_WC_DEVAD,
  3405. MDIO_WC_REG_COMBO_IEEE0_MIICTRL, &val16);
  3406. val16 &= 0xcebf;
  3407. switch (phy->req_line_speed) {
  3408. case SPEED_10:
  3409. break;
  3410. case SPEED_100:
  3411. val16 |= 0x2000;
  3412. break;
  3413. case SPEED_1000:
  3414. val16 |= 0x0040;
  3415. break;
  3416. default:
  3417. DP(NETIF_MSG_LINK,
  3418. "Speed not supported: 0x%x\n", phy->req_line_speed);
  3419. return;
  3420. }
  3421. if (phy->req_duplex == DUPLEX_FULL)
  3422. val16 |= 0x0100;
  3423. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  3424. MDIO_WC_REG_COMBO_IEEE0_MIICTRL, val16);
  3425. DP(NETIF_MSG_LINK, "set SGMII force speed %d\n",
  3426. phy->req_line_speed);
  3427. bnx2x_cl45_read(bp, phy, MDIO_WC_DEVAD,
  3428. MDIO_WC_REG_COMBO_IEEE0_MIICTRL, &val16);
  3429. DP(NETIF_MSG_LINK, " (readback) %x\n", val16);
  3430. }
  3431. /* SGMII Slave mode and disable signal detect */
  3432. bnx2x_cl45_read(bp, phy, MDIO_WC_DEVAD,
  3433. MDIO_WC_REG_SERDESDIGITAL_CONTROL1000X1, &digctrl_kx1);
  3434. if (fiber_mode)
  3435. digctrl_kx1 = 1;
  3436. else
  3437. digctrl_kx1 &= 0xff4a;
  3438. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  3439. MDIO_WC_REG_SERDESDIGITAL_CONTROL1000X1,
  3440. digctrl_kx1);
  3441. /* Turn off parallel detect */
  3442. bnx2x_cl45_read(bp, phy, MDIO_WC_DEVAD,
  3443. MDIO_WC_REG_SERDESDIGITAL_CONTROL1000X2, &digctrl_kx2);
  3444. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  3445. MDIO_WC_REG_SERDESDIGITAL_CONTROL1000X2,
  3446. (digctrl_kx2 & ~(1<<2)));
  3447. /* Re-enable parallel detect */
  3448. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  3449. MDIO_WC_REG_SERDESDIGITAL_CONTROL1000X2,
  3450. (digctrl_kx2 | (1<<2)));
  3451. /* Enable autodet */
  3452. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  3453. MDIO_WC_REG_SERDESDIGITAL_CONTROL1000X1,
  3454. (digctrl_kx1 | 0x10));
  3455. }
  3456. static void bnx2x_warpcore_reset_lane(struct bnx2x *bp,
  3457. struct bnx2x_phy *phy,
  3458. u8 reset)
  3459. {
  3460. u16 val;
  3461. /* Take lane out of reset after configuration is finished */
  3462. bnx2x_cl45_read(bp, phy, MDIO_WC_DEVAD,
  3463. MDIO_WC_REG_DIGITAL5_MISC6, &val);
  3464. if (reset)
  3465. val |= 0xC000;
  3466. else
  3467. val &= 0x3FFF;
  3468. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  3469. MDIO_WC_REG_DIGITAL5_MISC6, val);
  3470. bnx2x_cl45_read(bp, phy, MDIO_WC_DEVAD,
  3471. MDIO_WC_REG_DIGITAL5_MISC6, &val);
  3472. }
  3473. /* Clear SFI/XFI link settings registers */
  3474. static void bnx2x_warpcore_clear_regs(struct bnx2x_phy *phy,
  3475. struct link_params *params,
  3476. u16 lane)
  3477. {
  3478. struct bnx2x *bp = params->bp;
  3479. u16 i;
  3480. static struct bnx2x_reg_set wc_regs[] = {
  3481. {MDIO_AN_DEVAD, MDIO_AN_REG_CTRL, 0},
  3482. {MDIO_WC_DEVAD, MDIO_WC_REG_FX100_CTRL1, 0x014a},
  3483. {MDIO_WC_DEVAD, MDIO_WC_REG_FX100_CTRL3, 0x0800},
  3484. {MDIO_WC_DEVAD, MDIO_WC_REG_DIGITAL4_MISC3, 0x8008},
  3485. {MDIO_WC_DEVAD, MDIO_WC_REG_SERDESDIGITAL_CONTROL1000X1,
  3486. 0x0195},
  3487. {MDIO_WC_DEVAD, MDIO_WC_REG_SERDESDIGITAL_CONTROL1000X2,
  3488. 0x0007},
  3489. {MDIO_WC_DEVAD, MDIO_WC_REG_SERDESDIGITAL_CONTROL1000X3,
  3490. 0x0002},
  3491. {MDIO_WC_DEVAD, MDIO_WC_REG_SERDESDIGITAL_MISC1, 0x6000},
  3492. {MDIO_WC_DEVAD, MDIO_WC_REG_TX_FIR_TAP, 0x0000},
  3493. {MDIO_WC_DEVAD, MDIO_WC_REG_IEEE0BLK_MIICNTL, 0x2040},
  3494. {MDIO_WC_DEVAD, MDIO_WC_REG_COMBO_IEEE0_MIICTRL, 0x0140}
  3495. };
  3496. /* Set XFI clock comp as default. */
  3497. bnx2x_cl45_read_or_write(bp, phy, MDIO_WC_DEVAD,
  3498. MDIO_WC_REG_RX66_CONTROL, (3<<13));
  3499. for (i = 0; i < sizeof(wc_regs)/sizeof(struct bnx2x_reg_set); i++)
  3500. bnx2x_cl45_write(bp, phy, wc_regs[i].devad, wc_regs[i].reg,
  3501. wc_regs[i].val);
  3502. lane = bnx2x_get_warpcore_lane(phy, params);
  3503. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  3504. MDIO_WC_REG_TX0_TX_DRIVER + 0x10*lane, 0x0990);
  3505. }
  3506. static int bnx2x_get_mod_abs_int_cfg(struct bnx2x *bp,
  3507. u32 chip_id,
  3508. u32 shmem_base, u8 port,
  3509. u8 *gpio_num, u8 *gpio_port)
  3510. {
  3511. u32 cfg_pin;
  3512. *gpio_num = 0;
  3513. *gpio_port = 0;
  3514. if (CHIP_IS_E3(bp)) {
  3515. cfg_pin = (REG_RD(bp, shmem_base +
  3516. offsetof(struct shmem_region,
  3517. dev_info.port_hw_config[port].e3_sfp_ctrl)) &
  3518. PORT_HW_CFG_E3_MOD_ABS_MASK) >>
  3519. PORT_HW_CFG_E3_MOD_ABS_SHIFT;
  3520. /* Should not happen. This function called upon interrupt
  3521. * triggered by GPIO ( since EPIO can only generate interrupts
  3522. * to MCP).
  3523. * So if this function was called and none of the GPIOs was set,
  3524. * it means the shit hit the fan.
  3525. */
  3526. if ((cfg_pin < PIN_CFG_GPIO0_P0) ||
  3527. (cfg_pin > PIN_CFG_GPIO3_P1)) {
  3528. DP(NETIF_MSG_LINK,
  3529. "ERROR: Invalid cfg pin %x for module detect indication\n",
  3530. cfg_pin);
  3531. return -EINVAL;
  3532. }
  3533. *gpio_num = (cfg_pin - PIN_CFG_GPIO0_P0) & 0x3;
  3534. *gpio_port = (cfg_pin - PIN_CFG_GPIO0_P0) >> 2;
  3535. } else {
  3536. *gpio_num = MISC_REGISTERS_GPIO_3;
  3537. *gpio_port = port;
  3538. }
  3539. DP(NETIF_MSG_LINK, "MOD_ABS int GPIO%d_P%d\n", *gpio_num, *gpio_port);
  3540. return 0;
  3541. }
  3542. static int bnx2x_is_sfp_module_plugged(struct bnx2x_phy *phy,
  3543. struct link_params *params)
  3544. {
  3545. struct bnx2x *bp = params->bp;
  3546. u8 gpio_num, gpio_port;
  3547. u32 gpio_val;
  3548. if (bnx2x_get_mod_abs_int_cfg(bp, params->chip_id,
  3549. params->shmem_base, params->port,
  3550. &gpio_num, &gpio_port) != 0)
  3551. return 0;
  3552. gpio_val = bnx2x_get_gpio(bp, gpio_num, gpio_port);
  3553. /* Call the handling function in case module is detected */
  3554. if (gpio_val == 0)
  3555. return 1;
  3556. else
  3557. return 0;
  3558. }
  3559. static int bnx2x_warpcore_get_sigdet(struct bnx2x_phy *phy,
  3560. struct link_params *params)
  3561. {
  3562. u16 gp2_status_reg0, lane;
  3563. struct bnx2x *bp = params->bp;
  3564. lane = bnx2x_get_warpcore_lane(phy, params);
  3565. bnx2x_cl45_read(bp, phy, MDIO_WC_DEVAD, MDIO_WC_REG_GP2_STATUS_GP_2_0,
  3566. &gp2_status_reg0);
  3567. return (gp2_status_reg0 >> (8+lane)) & 0x1;
  3568. }
  3569. static void bnx2x_warpcore_config_runtime(struct bnx2x_phy *phy,
  3570. struct link_params *params,
  3571. struct link_vars *vars)
  3572. {
  3573. struct bnx2x *bp = params->bp;
  3574. u32 serdes_net_if;
  3575. u16 gp_status1 = 0, lnkup = 0, lnkup_kr = 0;
  3576. u16 lane = bnx2x_get_warpcore_lane(phy, params);
  3577. vars->turn_to_run_wc_rt = vars->turn_to_run_wc_rt ? 0 : 1;
  3578. if (!vars->turn_to_run_wc_rt)
  3579. return;
  3580. /* Return if there is no link partner */
  3581. if (!(bnx2x_warpcore_get_sigdet(phy, params))) {
  3582. DP(NETIF_MSG_LINK, "bnx2x_warpcore_get_sigdet false\n");
  3583. return;
  3584. }
  3585. if (vars->rx_tx_asic_rst) {
  3586. serdes_net_if = (REG_RD(bp, params->shmem_base +
  3587. offsetof(struct shmem_region, dev_info.
  3588. port_hw_config[params->port].default_cfg)) &
  3589. PORT_HW_CFG_NET_SERDES_IF_MASK);
  3590. switch (serdes_net_if) {
  3591. case PORT_HW_CFG_NET_SERDES_IF_KR:
  3592. /* Do we get link yet? */
  3593. bnx2x_cl45_read(bp, phy, MDIO_WC_DEVAD, 0x81d1,
  3594. &gp_status1);
  3595. lnkup = (gp_status1 >> (8+lane)) & 0x1;/* 1G */
  3596. /*10G KR*/
  3597. lnkup_kr = (gp_status1 >> (12+lane)) & 0x1;
  3598. DP(NETIF_MSG_LINK,
  3599. "gp_status1 0x%x\n", gp_status1);
  3600. if (lnkup_kr || lnkup) {
  3601. vars->rx_tx_asic_rst = 0;
  3602. DP(NETIF_MSG_LINK,
  3603. "link up, rx_tx_asic_rst 0x%x\n",
  3604. vars->rx_tx_asic_rst);
  3605. } else {
  3606. /* Reset the lane to see if link comes up.*/
  3607. bnx2x_warpcore_reset_lane(bp, phy, 1);
  3608. bnx2x_warpcore_reset_lane(bp, phy, 0);
  3609. /* Restart Autoneg */
  3610. bnx2x_cl45_write(bp, phy, MDIO_AN_DEVAD,
  3611. MDIO_WC_REG_IEEE0BLK_MIICNTL, 0x1200);
  3612. vars->rx_tx_asic_rst--;
  3613. DP(NETIF_MSG_LINK, "0x%x retry left\n",
  3614. vars->rx_tx_asic_rst);
  3615. }
  3616. break;
  3617. default:
  3618. break;
  3619. }
  3620. } /*params->rx_tx_asic_rst*/
  3621. }
  3622. static void bnx2x_warpcore_config_sfi(struct bnx2x_phy *phy,
  3623. struct link_params *params)
  3624. {
  3625. u16 lane = bnx2x_get_warpcore_lane(phy, params);
  3626. struct bnx2x *bp = params->bp;
  3627. bnx2x_warpcore_clear_regs(phy, params, lane);
  3628. if ((params->req_line_speed[LINK_CONFIG_IDX(INT_PHY)] ==
  3629. SPEED_10000) &&
  3630. (phy->media_type != ETH_PHY_SFP_1G_FIBER)) {
  3631. DP(NETIF_MSG_LINK, "Setting 10G SFI\n");
  3632. bnx2x_warpcore_set_10G_XFI(phy, params, 0);
  3633. } else {
  3634. DP(NETIF_MSG_LINK, "Setting 1G Fiber\n");
  3635. bnx2x_warpcore_set_sgmii_speed(phy, params, 1, 0);
  3636. }
  3637. }
  3638. static void bnx2x_warpcore_config_init(struct bnx2x_phy *phy,
  3639. struct link_params *params,
  3640. struct link_vars *vars)
  3641. {
  3642. struct bnx2x *bp = params->bp;
  3643. u32 serdes_net_if;
  3644. u8 fiber_mode;
  3645. u16 lane = bnx2x_get_warpcore_lane(phy, params);
  3646. serdes_net_if = (REG_RD(bp, params->shmem_base +
  3647. offsetof(struct shmem_region, dev_info.
  3648. port_hw_config[params->port].default_cfg)) &
  3649. PORT_HW_CFG_NET_SERDES_IF_MASK);
  3650. DP(NETIF_MSG_LINK, "Begin Warpcore init, link_speed %d, "
  3651. "serdes_net_if = 0x%x\n",
  3652. vars->line_speed, serdes_net_if);
  3653. bnx2x_set_aer_mmd(params, phy);
  3654. bnx2x_warpcore_reset_lane(bp, phy, 1);
  3655. vars->phy_flags |= PHY_XGXS_FLAG;
  3656. if ((serdes_net_if == PORT_HW_CFG_NET_SERDES_IF_SGMII) ||
  3657. (phy->req_line_speed &&
  3658. ((phy->req_line_speed == SPEED_100) ||
  3659. (phy->req_line_speed == SPEED_10)))) {
  3660. vars->phy_flags |= PHY_SGMII_FLAG;
  3661. DP(NETIF_MSG_LINK, "Setting SGMII mode\n");
  3662. bnx2x_warpcore_clear_regs(phy, params, lane);
  3663. bnx2x_warpcore_set_sgmii_speed(phy, params, 0, 1);
  3664. } else {
  3665. switch (serdes_net_if) {
  3666. case PORT_HW_CFG_NET_SERDES_IF_KR:
  3667. /* Enable KR Auto Neg */
  3668. if (params->loopback_mode != LOOPBACK_EXT)
  3669. bnx2x_warpcore_enable_AN_KR(phy, params, vars);
  3670. else {
  3671. DP(NETIF_MSG_LINK, "Setting KR 10G-Force\n");
  3672. bnx2x_warpcore_set_10G_KR(phy, params, vars);
  3673. }
  3674. break;
  3675. case PORT_HW_CFG_NET_SERDES_IF_XFI:
  3676. bnx2x_warpcore_clear_regs(phy, params, lane);
  3677. if (vars->line_speed == SPEED_10000) {
  3678. DP(NETIF_MSG_LINK, "Setting 10G XFI\n");
  3679. bnx2x_warpcore_set_10G_XFI(phy, params, 1);
  3680. } else {
  3681. if (SINGLE_MEDIA_DIRECT(params)) {
  3682. DP(NETIF_MSG_LINK, "1G Fiber\n");
  3683. fiber_mode = 1;
  3684. } else {
  3685. DP(NETIF_MSG_LINK, "10/100/1G SGMII\n");
  3686. fiber_mode = 0;
  3687. }
  3688. bnx2x_warpcore_set_sgmii_speed(phy,
  3689. params,
  3690. fiber_mode,
  3691. 0);
  3692. }
  3693. break;
  3694. case PORT_HW_CFG_NET_SERDES_IF_SFI:
  3695. /* Issue Module detection */
  3696. if (bnx2x_is_sfp_module_plugged(phy, params))
  3697. bnx2x_sfp_module_detection(phy, params);
  3698. bnx2x_warpcore_config_sfi(phy, params);
  3699. break;
  3700. case PORT_HW_CFG_NET_SERDES_IF_DXGXS:
  3701. if (vars->line_speed != SPEED_20000) {
  3702. DP(NETIF_MSG_LINK, "Speed not supported yet\n");
  3703. return;
  3704. }
  3705. DP(NETIF_MSG_LINK, "Setting 20G DXGXS\n");
  3706. bnx2x_warpcore_set_20G_DXGXS(bp, phy, lane);
  3707. /* Issue Module detection */
  3708. bnx2x_sfp_module_detection(phy, params);
  3709. break;
  3710. case PORT_HW_CFG_NET_SERDES_IF_KR2:
  3711. if (vars->line_speed != SPEED_20000) {
  3712. DP(NETIF_MSG_LINK, "Speed not supported yet\n");
  3713. return;
  3714. }
  3715. DP(NETIF_MSG_LINK, "Setting 20G KR2\n");
  3716. bnx2x_warpcore_set_20G_KR2(bp, phy);
  3717. break;
  3718. default:
  3719. DP(NETIF_MSG_LINK,
  3720. "Unsupported Serdes Net Interface 0x%x\n",
  3721. serdes_net_if);
  3722. return;
  3723. }
  3724. }
  3725. /* Take lane out of reset after configuration is finished */
  3726. bnx2x_warpcore_reset_lane(bp, phy, 0);
  3727. DP(NETIF_MSG_LINK, "Exit config init\n");
  3728. }
  3729. static void bnx2x_sfp_e3_set_transmitter(struct link_params *params,
  3730. struct bnx2x_phy *phy,
  3731. u8 tx_en)
  3732. {
  3733. struct bnx2x *bp = params->bp;
  3734. u32 cfg_pin;
  3735. u8 port = params->port;
  3736. cfg_pin = REG_RD(bp, params->shmem_base +
  3737. offsetof(struct shmem_region,
  3738. dev_info.port_hw_config[port].e3_sfp_ctrl)) &
  3739. PORT_HW_CFG_TX_LASER_MASK;
  3740. /* Set the !tx_en since this pin is DISABLE_TX_LASER */
  3741. DP(NETIF_MSG_LINK, "Setting WC TX to %d\n", tx_en);
  3742. /* For 20G, the expected pin to be used is 3 pins after the current */
  3743. bnx2x_set_cfg_pin(bp, cfg_pin, tx_en ^ 1);
  3744. if (phy->speed_cap_mask & PORT_HW_CFG_SPEED_CAPABILITY_D0_20G)
  3745. bnx2x_set_cfg_pin(bp, cfg_pin + 3, tx_en ^ 1);
  3746. }
  3747. static void bnx2x_warpcore_link_reset(struct bnx2x_phy *phy,
  3748. struct link_params *params)
  3749. {
  3750. struct bnx2x *bp = params->bp;
  3751. u16 val16;
  3752. bnx2x_sfp_e3_set_transmitter(params, phy, 0);
  3753. bnx2x_set_mdio_clk(bp, params->chip_id, params->port);
  3754. bnx2x_set_aer_mmd(params, phy);
  3755. /* Global register */
  3756. bnx2x_warpcore_reset_lane(bp, phy, 1);
  3757. /* Clear loopback settings (if any) */
  3758. /* 10G & 20G */
  3759. bnx2x_cl45_read(bp, phy, MDIO_WC_DEVAD,
  3760. MDIO_WC_REG_COMBO_IEEE0_MIICTRL, &val16);
  3761. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  3762. MDIO_WC_REG_COMBO_IEEE0_MIICTRL, val16 &
  3763. 0xBFFF);
  3764. bnx2x_cl45_read(bp, phy, MDIO_WC_DEVAD,
  3765. MDIO_WC_REG_IEEE0BLK_MIICNTL, &val16);
  3766. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  3767. MDIO_WC_REG_IEEE0BLK_MIICNTL, val16 & 0xfffe);
  3768. /* Update those 1-copy registers */
  3769. CL22_WR_OVER_CL45(bp, phy, MDIO_REG_BANK_AER_BLOCK,
  3770. MDIO_AER_BLOCK_AER_REG, 0);
  3771. /* Enable 1G MDIO (1-copy) */
  3772. bnx2x_cl45_read(bp, phy, MDIO_WC_DEVAD,
  3773. MDIO_WC_REG_XGXSBLK0_XGXSCONTROL,
  3774. &val16);
  3775. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  3776. MDIO_WC_REG_XGXSBLK0_XGXSCONTROL,
  3777. val16 & ~0x10);
  3778. bnx2x_cl45_read(bp, phy, MDIO_WC_DEVAD,
  3779. MDIO_WC_REG_XGXSBLK1_LANECTRL2, &val16);
  3780. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  3781. MDIO_WC_REG_XGXSBLK1_LANECTRL2,
  3782. val16 & 0xff00);
  3783. }
  3784. static void bnx2x_set_warpcore_loopback(struct bnx2x_phy *phy,
  3785. struct link_params *params)
  3786. {
  3787. struct bnx2x *bp = params->bp;
  3788. u16 val16;
  3789. u32 lane;
  3790. DP(NETIF_MSG_LINK, "Setting Warpcore loopback type %x, speed %d\n",
  3791. params->loopback_mode, phy->req_line_speed);
  3792. if (phy->req_line_speed < SPEED_10000) {
  3793. /* 10/100/1000 */
  3794. /* Update those 1-copy registers */
  3795. CL22_WR_OVER_CL45(bp, phy, MDIO_REG_BANK_AER_BLOCK,
  3796. MDIO_AER_BLOCK_AER_REG, 0);
  3797. /* Enable 1G MDIO (1-copy) */
  3798. bnx2x_cl45_read_or_write(bp, phy, MDIO_WC_DEVAD,
  3799. MDIO_WC_REG_XGXSBLK0_XGXSCONTROL,
  3800. 0x10);
  3801. /* Set 1G loopback based on lane (1-copy) */
  3802. lane = bnx2x_get_warpcore_lane(phy, params);
  3803. bnx2x_cl45_read(bp, phy, MDIO_WC_DEVAD,
  3804. MDIO_WC_REG_XGXSBLK1_LANECTRL2, &val16);
  3805. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  3806. MDIO_WC_REG_XGXSBLK1_LANECTRL2,
  3807. val16 | (1<<lane));
  3808. /* Switch back to 4-copy registers */
  3809. bnx2x_set_aer_mmd(params, phy);
  3810. } else {
  3811. /* 10G & 20G */
  3812. bnx2x_cl45_read_or_write(bp, phy, MDIO_WC_DEVAD,
  3813. MDIO_WC_REG_COMBO_IEEE0_MIICTRL,
  3814. 0x4000);
  3815. bnx2x_cl45_read_or_write(bp, phy, MDIO_WC_DEVAD,
  3816. MDIO_WC_REG_IEEE0BLK_MIICNTL, 0x1);
  3817. }
  3818. }
  3819. static void bnx2x_sync_link(struct link_params *params,
  3820. struct link_vars *vars)
  3821. {
  3822. struct bnx2x *bp = params->bp;
  3823. u8 link_10g_plus;
  3824. if (vars->link_status & LINK_STATUS_PHYSICAL_LINK_FLAG)
  3825. vars->phy_flags |= PHY_PHYSICAL_LINK_FLAG;
  3826. vars->link_up = (vars->link_status & LINK_STATUS_LINK_UP);
  3827. if (vars->link_up) {
  3828. DP(NETIF_MSG_LINK, "phy link up\n");
  3829. vars->phy_link_up = 1;
  3830. vars->duplex = DUPLEX_FULL;
  3831. switch (vars->link_status &
  3832. LINK_STATUS_SPEED_AND_DUPLEX_MASK) {
  3833. case LINK_10THD:
  3834. vars->duplex = DUPLEX_HALF;
  3835. /* Fall thru */
  3836. case LINK_10TFD:
  3837. vars->line_speed = SPEED_10;
  3838. break;
  3839. case LINK_100TXHD:
  3840. vars->duplex = DUPLEX_HALF;
  3841. /* Fall thru */
  3842. case LINK_100T4:
  3843. case LINK_100TXFD:
  3844. vars->line_speed = SPEED_100;
  3845. break;
  3846. case LINK_1000THD:
  3847. vars->duplex = DUPLEX_HALF;
  3848. /* Fall thru */
  3849. case LINK_1000TFD:
  3850. vars->line_speed = SPEED_1000;
  3851. break;
  3852. case LINK_2500THD:
  3853. vars->duplex = DUPLEX_HALF;
  3854. /* Fall thru */
  3855. case LINK_2500TFD:
  3856. vars->line_speed = SPEED_2500;
  3857. break;
  3858. case LINK_10GTFD:
  3859. vars->line_speed = SPEED_10000;
  3860. break;
  3861. case LINK_20GTFD:
  3862. vars->line_speed = SPEED_20000;
  3863. break;
  3864. default:
  3865. break;
  3866. }
  3867. vars->flow_ctrl = 0;
  3868. if (vars->link_status & LINK_STATUS_TX_FLOW_CONTROL_ENABLED)
  3869. vars->flow_ctrl |= BNX2X_FLOW_CTRL_TX;
  3870. if (vars->link_status & LINK_STATUS_RX_FLOW_CONTROL_ENABLED)
  3871. vars->flow_ctrl |= BNX2X_FLOW_CTRL_RX;
  3872. if (!vars->flow_ctrl)
  3873. vars->flow_ctrl = BNX2X_FLOW_CTRL_NONE;
  3874. if (vars->line_speed &&
  3875. ((vars->line_speed == SPEED_10) ||
  3876. (vars->line_speed == SPEED_100))) {
  3877. vars->phy_flags |= PHY_SGMII_FLAG;
  3878. } else {
  3879. vars->phy_flags &= ~PHY_SGMII_FLAG;
  3880. }
  3881. if (vars->line_speed &&
  3882. USES_WARPCORE(bp) &&
  3883. (vars->line_speed == SPEED_1000))
  3884. vars->phy_flags |= PHY_SGMII_FLAG;
  3885. /* Anything 10 and over uses the bmac */
  3886. link_10g_plus = (vars->line_speed >= SPEED_10000);
  3887. if (link_10g_plus) {
  3888. if (USES_WARPCORE(bp))
  3889. vars->mac_type = MAC_TYPE_XMAC;
  3890. else
  3891. vars->mac_type = MAC_TYPE_BMAC;
  3892. } else {
  3893. if (USES_WARPCORE(bp))
  3894. vars->mac_type = MAC_TYPE_UMAC;
  3895. else
  3896. vars->mac_type = MAC_TYPE_EMAC;
  3897. }
  3898. } else { /* Link down */
  3899. DP(NETIF_MSG_LINK, "phy link down\n");
  3900. vars->phy_link_up = 0;
  3901. vars->line_speed = 0;
  3902. vars->duplex = DUPLEX_FULL;
  3903. vars->flow_ctrl = BNX2X_FLOW_CTRL_NONE;
  3904. /* Indicate no mac active */
  3905. vars->mac_type = MAC_TYPE_NONE;
  3906. if (vars->link_status & LINK_STATUS_PHYSICAL_LINK_FLAG)
  3907. vars->phy_flags |= PHY_HALF_OPEN_CONN_FLAG;
  3908. if (vars->link_status & LINK_STATUS_SFP_TX_FAULT)
  3909. vars->phy_flags |= PHY_SFP_TX_FAULT_FLAG;
  3910. }
  3911. }
  3912. void bnx2x_link_status_update(struct link_params *params,
  3913. struct link_vars *vars)
  3914. {
  3915. struct bnx2x *bp = params->bp;
  3916. u8 port = params->port;
  3917. u32 sync_offset, media_types;
  3918. /* Update PHY configuration */
  3919. set_phy_vars(params, vars);
  3920. vars->link_status = REG_RD(bp, params->shmem_base +
  3921. offsetof(struct shmem_region,
  3922. port_mb[port].link_status));
  3923. if (bnx2x_eee_has_cap(params))
  3924. vars->eee_status = REG_RD(bp, params->shmem2_base +
  3925. offsetof(struct shmem2_region,
  3926. eee_status[params->port]));
  3927. vars->phy_flags = PHY_XGXS_FLAG;
  3928. bnx2x_sync_link(params, vars);
  3929. /* Sync media type */
  3930. sync_offset = params->shmem_base +
  3931. offsetof(struct shmem_region,
  3932. dev_info.port_hw_config[port].media_type);
  3933. media_types = REG_RD(bp, sync_offset);
  3934. params->phy[INT_PHY].media_type =
  3935. (media_types & PORT_HW_CFG_MEDIA_TYPE_PHY0_MASK) >>
  3936. PORT_HW_CFG_MEDIA_TYPE_PHY0_SHIFT;
  3937. params->phy[EXT_PHY1].media_type =
  3938. (media_types & PORT_HW_CFG_MEDIA_TYPE_PHY1_MASK) >>
  3939. PORT_HW_CFG_MEDIA_TYPE_PHY1_SHIFT;
  3940. params->phy[EXT_PHY2].media_type =
  3941. (media_types & PORT_HW_CFG_MEDIA_TYPE_PHY2_MASK) >>
  3942. PORT_HW_CFG_MEDIA_TYPE_PHY2_SHIFT;
  3943. DP(NETIF_MSG_LINK, "media_types = 0x%x\n", media_types);
  3944. /* Sync AEU offset */
  3945. sync_offset = params->shmem_base +
  3946. offsetof(struct shmem_region,
  3947. dev_info.port_hw_config[port].aeu_int_mask);
  3948. vars->aeu_int_mask = REG_RD(bp, sync_offset);
  3949. /* Sync PFC status */
  3950. if (vars->link_status & LINK_STATUS_PFC_ENABLED)
  3951. params->feature_config_flags |=
  3952. FEATURE_CONFIG_PFC_ENABLED;
  3953. else
  3954. params->feature_config_flags &=
  3955. ~FEATURE_CONFIG_PFC_ENABLED;
  3956. DP(NETIF_MSG_LINK, "link_status 0x%x phy_link_up %x int_mask 0x%x\n",
  3957. vars->link_status, vars->phy_link_up, vars->aeu_int_mask);
  3958. DP(NETIF_MSG_LINK, "line_speed %x duplex %x flow_ctrl 0x%x\n",
  3959. vars->line_speed, vars->duplex, vars->flow_ctrl);
  3960. }
  3961. static void bnx2x_set_master_ln(struct link_params *params,
  3962. struct bnx2x_phy *phy)
  3963. {
  3964. struct bnx2x *bp = params->bp;
  3965. u16 new_master_ln, ser_lane;
  3966. ser_lane = ((params->lane_config &
  3967. PORT_HW_CFG_LANE_SWAP_CFG_MASTER_MASK) >>
  3968. PORT_HW_CFG_LANE_SWAP_CFG_MASTER_SHIFT);
  3969. /* Set the master_ln for AN */
  3970. CL22_RD_OVER_CL45(bp, phy,
  3971. MDIO_REG_BANK_XGXS_BLOCK2,
  3972. MDIO_XGXS_BLOCK2_TEST_MODE_LANE,
  3973. &new_master_ln);
  3974. CL22_WR_OVER_CL45(bp, phy,
  3975. MDIO_REG_BANK_XGXS_BLOCK2 ,
  3976. MDIO_XGXS_BLOCK2_TEST_MODE_LANE,
  3977. (new_master_ln | ser_lane));
  3978. }
  3979. static int bnx2x_reset_unicore(struct link_params *params,
  3980. struct bnx2x_phy *phy,
  3981. u8 set_serdes)
  3982. {
  3983. struct bnx2x *bp = params->bp;
  3984. u16 mii_control;
  3985. u16 i;
  3986. CL22_RD_OVER_CL45(bp, phy,
  3987. MDIO_REG_BANK_COMBO_IEEE0,
  3988. MDIO_COMBO_IEEE0_MII_CONTROL, &mii_control);
  3989. /* Reset the unicore */
  3990. CL22_WR_OVER_CL45(bp, phy,
  3991. MDIO_REG_BANK_COMBO_IEEE0,
  3992. MDIO_COMBO_IEEE0_MII_CONTROL,
  3993. (mii_control |
  3994. MDIO_COMBO_IEEO_MII_CONTROL_RESET));
  3995. if (set_serdes)
  3996. bnx2x_set_serdes_access(bp, params->port);
  3997. /* Wait for the reset to self clear */
  3998. for (i = 0; i < MDIO_ACCESS_TIMEOUT; i++) {
  3999. udelay(5);
  4000. /* The reset erased the previous bank value */
  4001. CL22_RD_OVER_CL45(bp, phy,
  4002. MDIO_REG_BANK_COMBO_IEEE0,
  4003. MDIO_COMBO_IEEE0_MII_CONTROL,
  4004. &mii_control);
  4005. if (!(mii_control & MDIO_COMBO_IEEO_MII_CONTROL_RESET)) {
  4006. udelay(5);
  4007. return 0;
  4008. }
  4009. }
  4010. netdev_err(bp->dev, "Warning: PHY was not initialized,"
  4011. " Port %d\n",
  4012. params->port);
  4013. DP(NETIF_MSG_LINK, "BUG! XGXS is still in reset!\n");
  4014. return -EINVAL;
  4015. }
  4016. static void bnx2x_set_swap_lanes(struct link_params *params,
  4017. struct bnx2x_phy *phy)
  4018. {
  4019. struct bnx2x *bp = params->bp;
  4020. /* Each two bits represents a lane number:
  4021. * No swap is 0123 => 0x1b no need to enable the swap
  4022. */
  4023. u16 rx_lane_swap, tx_lane_swap;
  4024. rx_lane_swap = ((params->lane_config &
  4025. PORT_HW_CFG_LANE_SWAP_CFG_RX_MASK) >>
  4026. PORT_HW_CFG_LANE_SWAP_CFG_RX_SHIFT);
  4027. tx_lane_swap = ((params->lane_config &
  4028. PORT_HW_CFG_LANE_SWAP_CFG_TX_MASK) >>
  4029. PORT_HW_CFG_LANE_SWAP_CFG_TX_SHIFT);
  4030. if (rx_lane_swap != 0x1b) {
  4031. CL22_WR_OVER_CL45(bp, phy,
  4032. MDIO_REG_BANK_XGXS_BLOCK2,
  4033. MDIO_XGXS_BLOCK2_RX_LN_SWAP,
  4034. (rx_lane_swap |
  4035. MDIO_XGXS_BLOCK2_RX_LN_SWAP_ENABLE |
  4036. MDIO_XGXS_BLOCK2_RX_LN_SWAP_FORCE_ENABLE));
  4037. } else {
  4038. CL22_WR_OVER_CL45(bp, phy,
  4039. MDIO_REG_BANK_XGXS_BLOCK2,
  4040. MDIO_XGXS_BLOCK2_RX_LN_SWAP, 0);
  4041. }
  4042. if (tx_lane_swap != 0x1b) {
  4043. CL22_WR_OVER_CL45(bp, phy,
  4044. MDIO_REG_BANK_XGXS_BLOCK2,
  4045. MDIO_XGXS_BLOCK2_TX_LN_SWAP,
  4046. (tx_lane_swap |
  4047. MDIO_XGXS_BLOCK2_TX_LN_SWAP_ENABLE));
  4048. } else {
  4049. CL22_WR_OVER_CL45(bp, phy,
  4050. MDIO_REG_BANK_XGXS_BLOCK2,
  4051. MDIO_XGXS_BLOCK2_TX_LN_SWAP, 0);
  4052. }
  4053. }
  4054. static void bnx2x_set_parallel_detection(struct bnx2x_phy *phy,
  4055. struct link_params *params)
  4056. {
  4057. struct bnx2x *bp = params->bp;
  4058. u16 control2;
  4059. CL22_RD_OVER_CL45(bp, phy,
  4060. MDIO_REG_BANK_SERDES_DIGITAL,
  4061. MDIO_SERDES_DIGITAL_A_1000X_CONTROL2,
  4062. &control2);
  4063. if (phy->speed_cap_mask & PORT_HW_CFG_SPEED_CAPABILITY_D0_1G)
  4064. control2 |= MDIO_SERDES_DIGITAL_A_1000X_CONTROL2_PRL_DT_EN;
  4065. else
  4066. control2 &= ~MDIO_SERDES_DIGITAL_A_1000X_CONTROL2_PRL_DT_EN;
  4067. DP(NETIF_MSG_LINK, "phy->speed_cap_mask = 0x%x, control2 = 0x%x\n",
  4068. phy->speed_cap_mask, control2);
  4069. CL22_WR_OVER_CL45(bp, phy,
  4070. MDIO_REG_BANK_SERDES_DIGITAL,
  4071. MDIO_SERDES_DIGITAL_A_1000X_CONTROL2,
  4072. control2);
  4073. if ((phy->type == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_DIRECT) &&
  4074. (phy->speed_cap_mask &
  4075. PORT_HW_CFG_SPEED_CAPABILITY_D0_10G)) {
  4076. DP(NETIF_MSG_LINK, "XGXS\n");
  4077. CL22_WR_OVER_CL45(bp, phy,
  4078. MDIO_REG_BANK_10G_PARALLEL_DETECT,
  4079. MDIO_10G_PARALLEL_DETECT_PAR_DET_10G_LINK,
  4080. MDIO_10G_PARALLEL_DETECT_PAR_DET_10G_LINK_CNT);
  4081. CL22_RD_OVER_CL45(bp, phy,
  4082. MDIO_REG_BANK_10G_PARALLEL_DETECT,
  4083. MDIO_10G_PARALLEL_DETECT_PAR_DET_10G_CONTROL,
  4084. &control2);
  4085. control2 |=
  4086. MDIO_10G_PARALLEL_DETECT_PAR_DET_10G_CONTROL_PARDET10G_EN;
  4087. CL22_WR_OVER_CL45(bp, phy,
  4088. MDIO_REG_BANK_10G_PARALLEL_DETECT,
  4089. MDIO_10G_PARALLEL_DETECT_PAR_DET_10G_CONTROL,
  4090. control2);
  4091. /* Disable parallel detection of HiG */
  4092. CL22_WR_OVER_CL45(bp, phy,
  4093. MDIO_REG_BANK_XGXS_BLOCK2,
  4094. MDIO_XGXS_BLOCK2_UNICORE_MODE_10G,
  4095. MDIO_XGXS_BLOCK2_UNICORE_MODE_10G_CX4_XGXS |
  4096. MDIO_XGXS_BLOCK2_UNICORE_MODE_10G_HIGIG_XGXS);
  4097. }
  4098. }
  4099. static void bnx2x_set_autoneg(struct bnx2x_phy *phy,
  4100. struct link_params *params,
  4101. struct link_vars *vars,
  4102. u8 enable_cl73)
  4103. {
  4104. struct bnx2x *bp = params->bp;
  4105. u16 reg_val;
  4106. /* CL37 Autoneg */
  4107. CL22_RD_OVER_CL45(bp, phy,
  4108. MDIO_REG_BANK_COMBO_IEEE0,
  4109. MDIO_COMBO_IEEE0_MII_CONTROL, &reg_val);
  4110. /* CL37 Autoneg Enabled */
  4111. if (vars->line_speed == SPEED_AUTO_NEG)
  4112. reg_val |= MDIO_COMBO_IEEO_MII_CONTROL_AN_EN;
  4113. else /* CL37 Autoneg Disabled */
  4114. reg_val &= ~(MDIO_COMBO_IEEO_MII_CONTROL_AN_EN |
  4115. MDIO_COMBO_IEEO_MII_CONTROL_RESTART_AN);
  4116. CL22_WR_OVER_CL45(bp, phy,
  4117. MDIO_REG_BANK_COMBO_IEEE0,
  4118. MDIO_COMBO_IEEE0_MII_CONTROL, reg_val);
  4119. /* Enable/Disable Autodetection */
  4120. CL22_RD_OVER_CL45(bp, phy,
  4121. MDIO_REG_BANK_SERDES_DIGITAL,
  4122. MDIO_SERDES_DIGITAL_A_1000X_CONTROL1, &reg_val);
  4123. reg_val &= ~(MDIO_SERDES_DIGITAL_A_1000X_CONTROL1_SIGNAL_DETECT_EN |
  4124. MDIO_SERDES_DIGITAL_A_1000X_CONTROL1_INVERT_SIGNAL_DETECT);
  4125. reg_val |= MDIO_SERDES_DIGITAL_A_1000X_CONTROL1_FIBER_MODE;
  4126. if (vars->line_speed == SPEED_AUTO_NEG)
  4127. reg_val |= MDIO_SERDES_DIGITAL_A_1000X_CONTROL1_AUTODET;
  4128. else
  4129. reg_val &= ~MDIO_SERDES_DIGITAL_A_1000X_CONTROL1_AUTODET;
  4130. CL22_WR_OVER_CL45(bp, phy,
  4131. MDIO_REG_BANK_SERDES_DIGITAL,
  4132. MDIO_SERDES_DIGITAL_A_1000X_CONTROL1, reg_val);
  4133. /* Enable TetonII and BAM autoneg */
  4134. CL22_RD_OVER_CL45(bp, phy,
  4135. MDIO_REG_BANK_BAM_NEXT_PAGE,
  4136. MDIO_BAM_NEXT_PAGE_MP5_NEXT_PAGE_CTRL,
  4137. &reg_val);
  4138. if (vars->line_speed == SPEED_AUTO_NEG) {
  4139. /* Enable BAM aneg Mode and TetonII aneg Mode */
  4140. reg_val |= (MDIO_BAM_NEXT_PAGE_MP5_NEXT_PAGE_CTRL_BAM_MODE |
  4141. MDIO_BAM_NEXT_PAGE_MP5_NEXT_PAGE_CTRL_TETON_AN);
  4142. } else {
  4143. /* TetonII and BAM Autoneg Disabled */
  4144. reg_val &= ~(MDIO_BAM_NEXT_PAGE_MP5_NEXT_PAGE_CTRL_BAM_MODE |
  4145. MDIO_BAM_NEXT_PAGE_MP5_NEXT_PAGE_CTRL_TETON_AN);
  4146. }
  4147. CL22_WR_OVER_CL45(bp, phy,
  4148. MDIO_REG_BANK_BAM_NEXT_PAGE,
  4149. MDIO_BAM_NEXT_PAGE_MP5_NEXT_PAGE_CTRL,
  4150. reg_val);
  4151. if (enable_cl73) {
  4152. /* Enable Cl73 FSM status bits */
  4153. CL22_WR_OVER_CL45(bp, phy,
  4154. MDIO_REG_BANK_CL73_USERB0,
  4155. MDIO_CL73_USERB0_CL73_UCTRL,
  4156. 0xe);
  4157. /* Enable BAM Station Manager*/
  4158. CL22_WR_OVER_CL45(bp, phy,
  4159. MDIO_REG_BANK_CL73_USERB0,
  4160. MDIO_CL73_USERB0_CL73_BAM_CTRL1,
  4161. MDIO_CL73_USERB0_CL73_BAM_CTRL1_BAM_EN |
  4162. MDIO_CL73_USERB0_CL73_BAM_CTRL1_BAM_STATION_MNGR_EN |
  4163. MDIO_CL73_USERB0_CL73_BAM_CTRL1_BAM_NP_AFTER_BP_EN);
  4164. /* Advertise CL73 link speeds */
  4165. CL22_RD_OVER_CL45(bp, phy,
  4166. MDIO_REG_BANK_CL73_IEEEB1,
  4167. MDIO_CL73_IEEEB1_AN_ADV2,
  4168. &reg_val);
  4169. if (phy->speed_cap_mask &
  4170. PORT_HW_CFG_SPEED_CAPABILITY_D0_10G)
  4171. reg_val |= MDIO_CL73_IEEEB1_AN_ADV2_ADVR_10G_KX4;
  4172. if (phy->speed_cap_mask &
  4173. PORT_HW_CFG_SPEED_CAPABILITY_D0_1G)
  4174. reg_val |= MDIO_CL73_IEEEB1_AN_ADV2_ADVR_1000M_KX;
  4175. CL22_WR_OVER_CL45(bp, phy,
  4176. MDIO_REG_BANK_CL73_IEEEB1,
  4177. MDIO_CL73_IEEEB1_AN_ADV2,
  4178. reg_val);
  4179. /* CL73 Autoneg Enabled */
  4180. reg_val = MDIO_CL73_IEEEB0_CL73_AN_CONTROL_AN_EN;
  4181. } else /* CL73 Autoneg Disabled */
  4182. reg_val = 0;
  4183. CL22_WR_OVER_CL45(bp, phy,
  4184. MDIO_REG_BANK_CL73_IEEEB0,
  4185. MDIO_CL73_IEEEB0_CL73_AN_CONTROL, reg_val);
  4186. }
  4187. /* Program SerDes, forced speed */
  4188. static void bnx2x_program_serdes(struct bnx2x_phy *phy,
  4189. struct link_params *params,
  4190. struct link_vars *vars)
  4191. {
  4192. struct bnx2x *bp = params->bp;
  4193. u16 reg_val;
  4194. /* Program duplex, disable autoneg and sgmii*/
  4195. CL22_RD_OVER_CL45(bp, phy,
  4196. MDIO_REG_BANK_COMBO_IEEE0,
  4197. MDIO_COMBO_IEEE0_MII_CONTROL, &reg_val);
  4198. reg_val &= ~(MDIO_COMBO_IEEO_MII_CONTROL_FULL_DUPLEX |
  4199. MDIO_COMBO_IEEO_MII_CONTROL_AN_EN |
  4200. MDIO_COMBO_IEEO_MII_CONTROL_MAN_SGMII_SP_MASK);
  4201. if (phy->req_duplex == DUPLEX_FULL)
  4202. reg_val |= MDIO_COMBO_IEEO_MII_CONTROL_FULL_DUPLEX;
  4203. CL22_WR_OVER_CL45(bp, phy,
  4204. MDIO_REG_BANK_COMBO_IEEE0,
  4205. MDIO_COMBO_IEEE0_MII_CONTROL, reg_val);
  4206. /* Program speed
  4207. * - needed only if the speed is greater than 1G (2.5G or 10G)
  4208. */
  4209. CL22_RD_OVER_CL45(bp, phy,
  4210. MDIO_REG_BANK_SERDES_DIGITAL,
  4211. MDIO_SERDES_DIGITAL_MISC1, &reg_val);
  4212. /* Clearing the speed value before setting the right speed */
  4213. DP(NETIF_MSG_LINK, "MDIO_REG_BANK_SERDES_DIGITAL = 0x%x\n", reg_val);
  4214. reg_val &= ~(MDIO_SERDES_DIGITAL_MISC1_FORCE_SPEED_MASK |
  4215. MDIO_SERDES_DIGITAL_MISC1_FORCE_SPEED_SEL);
  4216. if (!((vars->line_speed == SPEED_1000) ||
  4217. (vars->line_speed == SPEED_100) ||
  4218. (vars->line_speed == SPEED_10))) {
  4219. reg_val |= (MDIO_SERDES_DIGITAL_MISC1_REFCLK_SEL_156_25M |
  4220. MDIO_SERDES_DIGITAL_MISC1_FORCE_SPEED_SEL);
  4221. if (vars->line_speed == SPEED_10000)
  4222. reg_val |=
  4223. MDIO_SERDES_DIGITAL_MISC1_FORCE_SPEED_10G_CX4;
  4224. }
  4225. CL22_WR_OVER_CL45(bp, phy,
  4226. MDIO_REG_BANK_SERDES_DIGITAL,
  4227. MDIO_SERDES_DIGITAL_MISC1, reg_val);
  4228. }
  4229. static void bnx2x_set_brcm_cl37_advertisement(struct bnx2x_phy *phy,
  4230. struct link_params *params)
  4231. {
  4232. struct bnx2x *bp = params->bp;
  4233. u16 val = 0;
  4234. /* Set extended capabilities */
  4235. if (phy->speed_cap_mask & PORT_HW_CFG_SPEED_CAPABILITY_D0_2_5G)
  4236. val |= MDIO_OVER_1G_UP1_2_5G;
  4237. if (phy->speed_cap_mask & PORT_HW_CFG_SPEED_CAPABILITY_D0_10G)
  4238. val |= MDIO_OVER_1G_UP1_10G;
  4239. CL22_WR_OVER_CL45(bp, phy,
  4240. MDIO_REG_BANK_OVER_1G,
  4241. MDIO_OVER_1G_UP1, val);
  4242. CL22_WR_OVER_CL45(bp, phy,
  4243. MDIO_REG_BANK_OVER_1G,
  4244. MDIO_OVER_1G_UP3, 0x400);
  4245. }
  4246. static void bnx2x_set_ieee_aneg_advertisement(struct bnx2x_phy *phy,
  4247. struct link_params *params,
  4248. u16 ieee_fc)
  4249. {
  4250. struct bnx2x *bp = params->bp;
  4251. u16 val;
  4252. /* For AN, we are always publishing full duplex */
  4253. CL22_WR_OVER_CL45(bp, phy,
  4254. MDIO_REG_BANK_COMBO_IEEE0,
  4255. MDIO_COMBO_IEEE0_AUTO_NEG_ADV, ieee_fc);
  4256. CL22_RD_OVER_CL45(bp, phy,
  4257. MDIO_REG_BANK_CL73_IEEEB1,
  4258. MDIO_CL73_IEEEB1_AN_ADV1, &val);
  4259. val &= ~MDIO_CL73_IEEEB1_AN_ADV1_PAUSE_BOTH;
  4260. val |= ((ieee_fc<<3) & MDIO_CL73_IEEEB1_AN_ADV1_PAUSE_MASK);
  4261. CL22_WR_OVER_CL45(bp, phy,
  4262. MDIO_REG_BANK_CL73_IEEEB1,
  4263. MDIO_CL73_IEEEB1_AN_ADV1, val);
  4264. }
  4265. static void bnx2x_restart_autoneg(struct bnx2x_phy *phy,
  4266. struct link_params *params,
  4267. u8 enable_cl73)
  4268. {
  4269. struct bnx2x *bp = params->bp;
  4270. u16 mii_control;
  4271. DP(NETIF_MSG_LINK, "bnx2x_restart_autoneg\n");
  4272. /* Enable and restart BAM/CL37 aneg */
  4273. if (enable_cl73) {
  4274. CL22_RD_OVER_CL45(bp, phy,
  4275. MDIO_REG_BANK_CL73_IEEEB0,
  4276. MDIO_CL73_IEEEB0_CL73_AN_CONTROL,
  4277. &mii_control);
  4278. CL22_WR_OVER_CL45(bp, phy,
  4279. MDIO_REG_BANK_CL73_IEEEB0,
  4280. MDIO_CL73_IEEEB0_CL73_AN_CONTROL,
  4281. (mii_control |
  4282. MDIO_CL73_IEEEB0_CL73_AN_CONTROL_AN_EN |
  4283. MDIO_CL73_IEEEB0_CL73_AN_CONTROL_RESTART_AN));
  4284. } else {
  4285. CL22_RD_OVER_CL45(bp, phy,
  4286. MDIO_REG_BANK_COMBO_IEEE0,
  4287. MDIO_COMBO_IEEE0_MII_CONTROL,
  4288. &mii_control);
  4289. DP(NETIF_MSG_LINK,
  4290. "bnx2x_restart_autoneg mii_control before = 0x%x\n",
  4291. mii_control);
  4292. CL22_WR_OVER_CL45(bp, phy,
  4293. MDIO_REG_BANK_COMBO_IEEE0,
  4294. MDIO_COMBO_IEEE0_MII_CONTROL,
  4295. (mii_control |
  4296. MDIO_COMBO_IEEO_MII_CONTROL_AN_EN |
  4297. MDIO_COMBO_IEEO_MII_CONTROL_RESTART_AN));
  4298. }
  4299. }
  4300. static void bnx2x_initialize_sgmii_process(struct bnx2x_phy *phy,
  4301. struct link_params *params,
  4302. struct link_vars *vars)
  4303. {
  4304. struct bnx2x *bp = params->bp;
  4305. u16 control1;
  4306. /* In SGMII mode, the unicore is always slave */
  4307. CL22_RD_OVER_CL45(bp, phy,
  4308. MDIO_REG_BANK_SERDES_DIGITAL,
  4309. MDIO_SERDES_DIGITAL_A_1000X_CONTROL1,
  4310. &control1);
  4311. control1 |= MDIO_SERDES_DIGITAL_A_1000X_CONTROL1_INVERT_SIGNAL_DETECT;
  4312. /* Set sgmii mode (and not fiber) */
  4313. control1 &= ~(MDIO_SERDES_DIGITAL_A_1000X_CONTROL1_FIBER_MODE |
  4314. MDIO_SERDES_DIGITAL_A_1000X_CONTROL1_AUTODET |
  4315. MDIO_SERDES_DIGITAL_A_1000X_CONTROL1_MSTR_MODE);
  4316. CL22_WR_OVER_CL45(bp, phy,
  4317. MDIO_REG_BANK_SERDES_DIGITAL,
  4318. MDIO_SERDES_DIGITAL_A_1000X_CONTROL1,
  4319. control1);
  4320. /* If forced speed */
  4321. if (!(vars->line_speed == SPEED_AUTO_NEG)) {
  4322. /* Set speed, disable autoneg */
  4323. u16 mii_control;
  4324. CL22_RD_OVER_CL45(bp, phy,
  4325. MDIO_REG_BANK_COMBO_IEEE0,
  4326. MDIO_COMBO_IEEE0_MII_CONTROL,
  4327. &mii_control);
  4328. mii_control &= ~(MDIO_COMBO_IEEO_MII_CONTROL_AN_EN |
  4329. MDIO_COMBO_IEEO_MII_CONTROL_MAN_SGMII_SP_MASK|
  4330. MDIO_COMBO_IEEO_MII_CONTROL_FULL_DUPLEX);
  4331. switch (vars->line_speed) {
  4332. case SPEED_100:
  4333. mii_control |=
  4334. MDIO_COMBO_IEEO_MII_CONTROL_MAN_SGMII_SP_100;
  4335. break;
  4336. case SPEED_1000:
  4337. mii_control |=
  4338. MDIO_COMBO_IEEO_MII_CONTROL_MAN_SGMII_SP_1000;
  4339. break;
  4340. case SPEED_10:
  4341. /* There is nothing to set for 10M */
  4342. break;
  4343. default:
  4344. /* Invalid speed for SGMII */
  4345. DP(NETIF_MSG_LINK, "Invalid line_speed 0x%x\n",
  4346. vars->line_speed);
  4347. break;
  4348. }
  4349. /* Setting the full duplex */
  4350. if (phy->req_duplex == DUPLEX_FULL)
  4351. mii_control |=
  4352. MDIO_COMBO_IEEO_MII_CONTROL_FULL_DUPLEX;
  4353. CL22_WR_OVER_CL45(bp, phy,
  4354. MDIO_REG_BANK_COMBO_IEEE0,
  4355. MDIO_COMBO_IEEE0_MII_CONTROL,
  4356. mii_control);
  4357. } else { /* AN mode */
  4358. /* Enable and restart AN */
  4359. bnx2x_restart_autoneg(phy, params, 0);
  4360. }
  4361. }
  4362. /* Link management
  4363. */
  4364. static int bnx2x_direct_parallel_detect_used(struct bnx2x_phy *phy,
  4365. struct link_params *params)
  4366. {
  4367. struct bnx2x *bp = params->bp;
  4368. u16 pd_10g, status2_1000x;
  4369. if (phy->req_line_speed != SPEED_AUTO_NEG)
  4370. return 0;
  4371. CL22_RD_OVER_CL45(bp, phy,
  4372. MDIO_REG_BANK_SERDES_DIGITAL,
  4373. MDIO_SERDES_DIGITAL_A_1000X_STATUS2,
  4374. &status2_1000x);
  4375. CL22_RD_OVER_CL45(bp, phy,
  4376. MDIO_REG_BANK_SERDES_DIGITAL,
  4377. MDIO_SERDES_DIGITAL_A_1000X_STATUS2,
  4378. &status2_1000x);
  4379. if (status2_1000x & MDIO_SERDES_DIGITAL_A_1000X_STATUS2_AN_DISABLED) {
  4380. DP(NETIF_MSG_LINK, "1G parallel detect link on port %d\n",
  4381. params->port);
  4382. return 1;
  4383. }
  4384. CL22_RD_OVER_CL45(bp, phy,
  4385. MDIO_REG_BANK_10G_PARALLEL_DETECT,
  4386. MDIO_10G_PARALLEL_DETECT_PAR_DET_10G_STATUS,
  4387. &pd_10g);
  4388. if (pd_10g & MDIO_10G_PARALLEL_DETECT_PAR_DET_10G_STATUS_PD_LINK) {
  4389. DP(NETIF_MSG_LINK, "10G parallel detect link on port %d\n",
  4390. params->port);
  4391. return 1;
  4392. }
  4393. return 0;
  4394. }
  4395. static void bnx2x_update_adv_fc(struct bnx2x_phy *phy,
  4396. struct link_params *params,
  4397. struct link_vars *vars,
  4398. u32 gp_status)
  4399. {
  4400. u16 ld_pause; /* local driver */
  4401. u16 lp_pause; /* link partner */
  4402. u16 pause_result;
  4403. struct bnx2x *bp = params->bp;
  4404. if ((gp_status &
  4405. (MDIO_GP_STATUS_TOP_AN_STATUS1_CL73_AUTONEG_COMPLETE |
  4406. MDIO_GP_STATUS_TOP_AN_STATUS1_CL73_MR_LP_NP_AN_ABLE)) ==
  4407. (MDIO_GP_STATUS_TOP_AN_STATUS1_CL73_AUTONEG_COMPLETE |
  4408. MDIO_GP_STATUS_TOP_AN_STATUS1_CL73_MR_LP_NP_AN_ABLE)) {
  4409. CL22_RD_OVER_CL45(bp, phy,
  4410. MDIO_REG_BANK_CL73_IEEEB1,
  4411. MDIO_CL73_IEEEB1_AN_ADV1,
  4412. &ld_pause);
  4413. CL22_RD_OVER_CL45(bp, phy,
  4414. MDIO_REG_BANK_CL73_IEEEB1,
  4415. MDIO_CL73_IEEEB1_AN_LP_ADV1,
  4416. &lp_pause);
  4417. pause_result = (ld_pause &
  4418. MDIO_CL73_IEEEB1_AN_ADV1_PAUSE_MASK) >> 8;
  4419. pause_result |= (lp_pause &
  4420. MDIO_CL73_IEEEB1_AN_LP_ADV1_PAUSE_MASK) >> 10;
  4421. DP(NETIF_MSG_LINK, "pause_result CL73 0x%x\n", pause_result);
  4422. } else {
  4423. CL22_RD_OVER_CL45(bp, phy,
  4424. MDIO_REG_BANK_COMBO_IEEE0,
  4425. MDIO_COMBO_IEEE0_AUTO_NEG_ADV,
  4426. &ld_pause);
  4427. CL22_RD_OVER_CL45(bp, phy,
  4428. MDIO_REG_BANK_COMBO_IEEE0,
  4429. MDIO_COMBO_IEEE0_AUTO_NEG_LINK_PARTNER_ABILITY1,
  4430. &lp_pause);
  4431. pause_result = (ld_pause &
  4432. MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_MASK)>>5;
  4433. pause_result |= (lp_pause &
  4434. MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_MASK)>>7;
  4435. DP(NETIF_MSG_LINK, "pause_result CL37 0x%x\n", pause_result);
  4436. }
  4437. bnx2x_pause_resolve(vars, pause_result);
  4438. }
  4439. static void bnx2x_flow_ctrl_resolve(struct bnx2x_phy *phy,
  4440. struct link_params *params,
  4441. struct link_vars *vars,
  4442. u32 gp_status)
  4443. {
  4444. struct bnx2x *bp = params->bp;
  4445. vars->flow_ctrl = BNX2X_FLOW_CTRL_NONE;
  4446. /* Resolve from gp_status in case of AN complete and not sgmii */
  4447. if (phy->req_flow_ctrl != BNX2X_FLOW_CTRL_AUTO) {
  4448. /* Update the advertised flow-controled of LD/LP in AN */
  4449. if (phy->req_line_speed == SPEED_AUTO_NEG)
  4450. bnx2x_update_adv_fc(phy, params, vars, gp_status);
  4451. /* But set the flow-control result as the requested one */
  4452. vars->flow_ctrl = phy->req_flow_ctrl;
  4453. } else if (phy->req_line_speed != SPEED_AUTO_NEG)
  4454. vars->flow_ctrl = params->req_fc_auto_adv;
  4455. else if ((gp_status & MDIO_AN_CL73_OR_37_COMPLETE) &&
  4456. (!(vars->phy_flags & PHY_SGMII_FLAG))) {
  4457. if (bnx2x_direct_parallel_detect_used(phy, params)) {
  4458. vars->flow_ctrl = params->req_fc_auto_adv;
  4459. return;
  4460. }
  4461. bnx2x_update_adv_fc(phy, params, vars, gp_status);
  4462. }
  4463. DP(NETIF_MSG_LINK, "flow_ctrl 0x%x\n", vars->flow_ctrl);
  4464. }
  4465. static void bnx2x_check_fallback_to_cl37(struct bnx2x_phy *phy,
  4466. struct link_params *params)
  4467. {
  4468. struct bnx2x *bp = params->bp;
  4469. u16 rx_status, ustat_val, cl37_fsm_received;
  4470. DP(NETIF_MSG_LINK, "bnx2x_check_fallback_to_cl37\n");
  4471. /* Step 1: Make sure signal is detected */
  4472. CL22_RD_OVER_CL45(bp, phy,
  4473. MDIO_REG_BANK_RX0,
  4474. MDIO_RX0_RX_STATUS,
  4475. &rx_status);
  4476. if ((rx_status & MDIO_RX0_RX_STATUS_SIGDET) !=
  4477. (MDIO_RX0_RX_STATUS_SIGDET)) {
  4478. DP(NETIF_MSG_LINK, "Signal is not detected. Restoring CL73."
  4479. "rx_status(0x80b0) = 0x%x\n", rx_status);
  4480. CL22_WR_OVER_CL45(bp, phy,
  4481. MDIO_REG_BANK_CL73_IEEEB0,
  4482. MDIO_CL73_IEEEB0_CL73_AN_CONTROL,
  4483. MDIO_CL73_IEEEB0_CL73_AN_CONTROL_AN_EN);
  4484. return;
  4485. }
  4486. /* Step 2: Check CL73 state machine */
  4487. CL22_RD_OVER_CL45(bp, phy,
  4488. MDIO_REG_BANK_CL73_USERB0,
  4489. MDIO_CL73_USERB0_CL73_USTAT1,
  4490. &ustat_val);
  4491. if ((ustat_val &
  4492. (MDIO_CL73_USERB0_CL73_USTAT1_LINK_STATUS_CHECK |
  4493. MDIO_CL73_USERB0_CL73_USTAT1_AN_GOOD_CHECK_BAM37)) !=
  4494. (MDIO_CL73_USERB0_CL73_USTAT1_LINK_STATUS_CHECK |
  4495. MDIO_CL73_USERB0_CL73_USTAT1_AN_GOOD_CHECK_BAM37)) {
  4496. DP(NETIF_MSG_LINK, "CL73 state-machine is not stable. "
  4497. "ustat_val(0x8371) = 0x%x\n", ustat_val);
  4498. return;
  4499. }
  4500. /* Step 3: Check CL37 Message Pages received to indicate LP
  4501. * supports only CL37
  4502. */
  4503. CL22_RD_OVER_CL45(bp, phy,
  4504. MDIO_REG_BANK_REMOTE_PHY,
  4505. MDIO_REMOTE_PHY_MISC_RX_STATUS,
  4506. &cl37_fsm_received);
  4507. if ((cl37_fsm_received &
  4508. (MDIO_REMOTE_PHY_MISC_RX_STATUS_CL37_FSM_RECEIVED_OVER1G_MSG |
  4509. MDIO_REMOTE_PHY_MISC_RX_STATUS_CL37_FSM_RECEIVED_BRCM_OUI_MSG)) !=
  4510. (MDIO_REMOTE_PHY_MISC_RX_STATUS_CL37_FSM_RECEIVED_OVER1G_MSG |
  4511. MDIO_REMOTE_PHY_MISC_RX_STATUS_CL37_FSM_RECEIVED_BRCM_OUI_MSG)) {
  4512. DP(NETIF_MSG_LINK, "No CL37 FSM were received. "
  4513. "misc_rx_status(0x8330) = 0x%x\n",
  4514. cl37_fsm_received);
  4515. return;
  4516. }
  4517. /* The combined cl37/cl73 fsm state information indicating that
  4518. * we are connected to a device which does not support cl73, but
  4519. * does support cl37 BAM. In this case we disable cl73 and
  4520. * restart cl37 auto-neg
  4521. */
  4522. /* Disable CL73 */
  4523. CL22_WR_OVER_CL45(bp, phy,
  4524. MDIO_REG_BANK_CL73_IEEEB0,
  4525. MDIO_CL73_IEEEB0_CL73_AN_CONTROL,
  4526. 0);
  4527. /* Restart CL37 autoneg */
  4528. bnx2x_restart_autoneg(phy, params, 0);
  4529. DP(NETIF_MSG_LINK, "Disabling CL73, and restarting CL37 autoneg\n");
  4530. }
  4531. static void bnx2x_xgxs_an_resolve(struct bnx2x_phy *phy,
  4532. struct link_params *params,
  4533. struct link_vars *vars,
  4534. u32 gp_status)
  4535. {
  4536. if (gp_status & MDIO_AN_CL73_OR_37_COMPLETE)
  4537. vars->link_status |=
  4538. LINK_STATUS_AUTO_NEGOTIATE_COMPLETE;
  4539. if (bnx2x_direct_parallel_detect_used(phy, params))
  4540. vars->link_status |=
  4541. LINK_STATUS_PARALLEL_DETECTION_USED;
  4542. }
  4543. static int bnx2x_get_link_speed_duplex(struct bnx2x_phy *phy,
  4544. struct link_params *params,
  4545. struct link_vars *vars,
  4546. u16 is_link_up,
  4547. u16 speed_mask,
  4548. u16 is_duplex)
  4549. {
  4550. struct bnx2x *bp = params->bp;
  4551. if (phy->req_line_speed == SPEED_AUTO_NEG)
  4552. vars->link_status |= LINK_STATUS_AUTO_NEGOTIATE_ENABLED;
  4553. if (is_link_up) {
  4554. DP(NETIF_MSG_LINK, "phy link up\n");
  4555. vars->phy_link_up = 1;
  4556. vars->link_status |= LINK_STATUS_LINK_UP;
  4557. switch (speed_mask) {
  4558. case GP_STATUS_10M:
  4559. vars->line_speed = SPEED_10;
  4560. if (is_duplex == DUPLEX_FULL)
  4561. vars->link_status |= LINK_10TFD;
  4562. else
  4563. vars->link_status |= LINK_10THD;
  4564. break;
  4565. case GP_STATUS_100M:
  4566. vars->line_speed = SPEED_100;
  4567. if (is_duplex == DUPLEX_FULL)
  4568. vars->link_status |= LINK_100TXFD;
  4569. else
  4570. vars->link_status |= LINK_100TXHD;
  4571. break;
  4572. case GP_STATUS_1G:
  4573. case GP_STATUS_1G_KX:
  4574. vars->line_speed = SPEED_1000;
  4575. if (is_duplex == DUPLEX_FULL)
  4576. vars->link_status |= LINK_1000TFD;
  4577. else
  4578. vars->link_status |= LINK_1000THD;
  4579. break;
  4580. case GP_STATUS_2_5G:
  4581. vars->line_speed = SPEED_2500;
  4582. if (is_duplex == DUPLEX_FULL)
  4583. vars->link_status |= LINK_2500TFD;
  4584. else
  4585. vars->link_status |= LINK_2500THD;
  4586. break;
  4587. case GP_STATUS_5G:
  4588. case GP_STATUS_6G:
  4589. DP(NETIF_MSG_LINK,
  4590. "link speed unsupported gp_status 0x%x\n",
  4591. speed_mask);
  4592. return -EINVAL;
  4593. case GP_STATUS_10G_KX4:
  4594. case GP_STATUS_10G_HIG:
  4595. case GP_STATUS_10G_CX4:
  4596. case GP_STATUS_10G_KR:
  4597. case GP_STATUS_10G_SFI:
  4598. case GP_STATUS_10G_XFI:
  4599. vars->line_speed = SPEED_10000;
  4600. vars->link_status |= LINK_10GTFD;
  4601. break;
  4602. case GP_STATUS_20G_DXGXS:
  4603. vars->line_speed = SPEED_20000;
  4604. vars->link_status |= LINK_20GTFD;
  4605. break;
  4606. default:
  4607. DP(NETIF_MSG_LINK,
  4608. "link speed unsupported gp_status 0x%x\n",
  4609. speed_mask);
  4610. return -EINVAL;
  4611. }
  4612. } else { /* link_down */
  4613. DP(NETIF_MSG_LINK, "phy link down\n");
  4614. vars->phy_link_up = 0;
  4615. vars->duplex = DUPLEX_FULL;
  4616. vars->flow_ctrl = BNX2X_FLOW_CTRL_NONE;
  4617. vars->mac_type = MAC_TYPE_NONE;
  4618. }
  4619. DP(NETIF_MSG_LINK, " phy_link_up %x line_speed %d\n",
  4620. vars->phy_link_up, vars->line_speed);
  4621. return 0;
  4622. }
  4623. static int bnx2x_link_settings_status(struct bnx2x_phy *phy,
  4624. struct link_params *params,
  4625. struct link_vars *vars)
  4626. {
  4627. struct bnx2x *bp = params->bp;
  4628. u16 gp_status, duplex = DUPLEX_HALF, link_up = 0, speed_mask;
  4629. int rc = 0;
  4630. /* Read gp_status */
  4631. CL22_RD_OVER_CL45(bp, phy,
  4632. MDIO_REG_BANK_GP_STATUS,
  4633. MDIO_GP_STATUS_TOP_AN_STATUS1,
  4634. &gp_status);
  4635. if (gp_status & MDIO_GP_STATUS_TOP_AN_STATUS1_DUPLEX_STATUS)
  4636. duplex = DUPLEX_FULL;
  4637. if (gp_status & MDIO_GP_STATUS_TOP_AN_STATUS1_LINK_STATUS)
  4638. link_up = 1;
  4639. speed_mask = gp_status & GP_STATUS_SPEED_MASK;
  4640. DP(NETIF_MSG_LINK, "gp_status 0x%x, is_link_up %d, speed_mask 0x%x\n",
  4641. gp_status, link_up, speed_mask);
  4642. rc = bnx2x_get_link_speed_duplex(phy, params, vars, link_up, speed_mask,
  4643. duplex);
  4644. if (rc == -EINVAL)
  4645. return rc;
  4646. if (gp_status & MDIO_GP_STATUS_TOP_AN_STATUS1_LINK_STATUS) {
  4647. if (SINGLE_MEDIA_DIRECT(params)) {
  4648. vars->duplex = duplex;
  4649. bnx2x_flow_ctrl_resolve(phy, params, vars, gp_status);
  4650. if (phy->req_line_speed == SPEED_AUTO_NEG)
  4651. bnx2x_xgxs_an_resolve(phy, params, vars,
  4652. gp_status);
  4653. }
  4654. } else { /* Link_down */
  4655. if ((phy->req_line_speed == SPEED_AUTO_NEG) &&
  4656. SINGLE_MEDIA_DIRECT(params)) {
  4657. /* Check signal is detected */
  4658. bnx2x_check_fallback_to_cl37(phy, params);
  4659. }
  4660. }
  4661. /* Read LP advertised speeds*/
  4662. if (SINGLE_MEDIA_DIRECT(params) &&
  4663. (vars->link_status & LINK_STATUS_AUTO_NEGOTIATE_COMPLETE)) {
  4664. u16 val;
  4665. CL22_RD_OVER_CL45(bp, phy, MDIO_REG_BANK_CL73_IEEEB1,
  4666. MDIO_CL73_IEEEB1_AN_LP_ADV2, &val);
  4667. if (val & MDIO_CL73_IEEEB1_AN_ADV2_ADVR_1000M_KX)
  4668. vars->link_status |=
  4669. LINK_STATUS_LINK_PARTNER_1000TFD_CAPABLE;
  4670. if (val & (MDIO_CL73_IEEEB1_AN_ADV2_ADVR_10G_KX4 |
  4671. MDIO_CL73_IEEEB1_AN_ADV2_ADVR_10G_KR))
  4672. vars->link_status |=
  4673. LINK_STATUS_LINK_PARTNER_10GXFD_CAPABLE;
  4674. CL22_RD_OVER_CL45(bp, phy, MDIO_REG_BANK_OVER_1G,
  4675. MDIO_OVER_1G_LP_UP1, &val);
  4676. if (val & MDIO_OVER_1G_UP1_2_5G)
  4677. vars->link_status |=
  4678. LINK_STATUS_LINK_PARTNER_2500XFD_CAPABLE;
  4679. if (val & (MDIO_OVER_1G_UP1_10G | MDIO_OVER_1G_UP1_10GH))
  4680. vars->link_status |=
  4681. LINK_STATUS_LINK_PARTNER_10GXFD_CAPABLE;
  4682. }
  4683. DP(NETIF_MSG_LINK, "duplex %x flow_ctrl 0x%x link_status 0x%x\n",
  4684. vars->duplex, vars->flow_ctrl, vars->link_status);
  4685. return rc;
  4686. }
  4687. static int bnx2x_warpcore_read_status(struct bnx2x_phy *phy,
  4688. struct link_params *params,
  4689. struct link_vars *vars)
  4690. {
  4691. struct bnx2x *bp = params->bp;
  4692. u8 lane;
  4693. u16 gp_status1, gp_speed, link_up, duplex = DUPLEX_FULL;
  4694. int rc = 0;
  4695. lane = bnx2x_get_warpcore_lane(phy, params);
  4696. /* Read gp_status */
  4697. if (phy->req_line_speed > SPEED_10000) {
  4698. u16 temp_link_up;
  4699. bnx2x_cl45_read(bp, phy, MDIO_WC_DEVAD,
  4700. 1, &temp_link_up);
  4701. bnx2x_cl45_read(bp, phy, MDIO_WC_DEVAD,
  4702. 1, &link_up);
  4703. DP(NETIF_MSG_LINK, "PCS RX link status = 0x%x-->0x%x\n",
  4704. temp_link_up, link_up);
  4705. link_up &= (1<<2);
  4706. if (link_up)
  4707. bnx2x_ext_phy_resolve_fc(phy, params, vars);
  4708. } else {
  4709. bnx2x_cl45_read(bp, phy, MDIO_WC_DEVAD,
  4710. MDIO_WC_REG_GP2_STATUS_GP_2_1, &gp_status1);
  4711. DP(NETIF_MSG_LINK, "0x81d1 = 0x%x\n", gp_status1);
  4712. /* Check for either KR or generic link up. */
  4713. gp_status1 = ((gp_status1 >> 8) & 0xf) |
  4714. ((gp_status1 >> 12) & 0xf);
  4715. link_up = gp_status1 & (1 << lane);
  4716. if (link_up && SINGLE_MEDIA_DIRECT(params)) {
  4717. u16 pd, gp_status4;
  4718. if (phy->req_line_speed == SPEED_AUTO_NEG) {
  4719. /* Check Autoneg complete */
  4720. bnx2x_cl45_read(bp, phy, MDIO_WC_DEVAD,
  4721. MDIO_WC_REG_GP2_STATUS_GP_2_4,
  4722. &gp_status4);
  4723. if (gp_status4 & ((1<<12)<<lane))
  4724. vars->link_status |=
  4725. LINK_STATUS_AUTO_NEGOTIATE_COMPLETE;
  4726. /* Check parallel detect used */
  4727. bnx2x_cl45_read(bp, phy, MDIO_WC_DEVAD,
  4728. MDIO_WC_REG_PAR_DET_10G_STATUS,
  4729. &pd);
  4730. if (pd & (1<<15))
  4731. vars->link_status |=
  4732. LINK_STATUS_PARALLEL_DETECTION_USED;
  4733. }
  4734. bnx2x_ext_phy_resolve_fc(phy, params, vars);
  4735. vars->duplex = duplex;
  4736. }
  4737. }
  4738. if ((vars->link_status & LINK_STATUS_AUTO_NEGOTIATE_COMPLETE) &&
  4739. SINGLE_MEDIA_DIRECT(params)) {
  4740. u16 val;
  4741. bnx2x_cl45_read(bp, phy, MDIO_AN_DEVAD,
  4742. MDIO_AN_REG_LP_AUTO_NEG2, &val);
  4743. if (val & MDIO_CL73_IEEEB1_AN_ADV2_ADVR_1000M_KX)
  4744. vars->link_status |=
  4745. LINK_STATUS_LINK_PARTNER_1000TFD_CAPABLE;
  4746. if (val & (MDIO_CL73_IEEEB1_AN_ADV2_ADVR_10G_KX4 |
  4747. MDIO_CL73_IEEEB1_AN_ADV2_ADVR_10G_KR))
  4748. vars->link_status |=
  4749. LINK_STATUS_LINK_PARTNER_10GXFD_CAPABLE;
  4750. bnx2x_cl45_read(bp, phy, MDIO_WC_DEVAD,
  4751. MDIO_WC_REG_DIGITAL3_LP_UP1, &val);
  4752. if (val & MDIO_OVER_1G_UP1_2_5G)
  4753. vars->link_status |=
  4754. LINK_STATUS_LINK_PARTNER_2500XFD_CAPABLE;
  4755. if (val & (MDIO_OVER_1G_UP1_10G | MDIO_OVER_1G_UP1_10GH))
  4756. vars->link_status |=
  4757. LINK_STATUS_LINK_PARTNER_10GXFD_CAPABLE;
  4758. }
  4759. if (lane < 2) {
  4760. bnx2x_cl45_read(bp, phy, MDIO_WC_DEVAD,
  4761. MDIO_WC_REG_GP2_STATUS_GP_2_2, &gp_speed);
  4762. } else {
  4763. bnx2x_cl45_read(bp, phy, MDIO_WC_DEVAD,
  4764. MDIO_WC_REG_GP2_STATUS_GP_2_3, &gp_speed);
  4765. }
  4766. DP(NETIF_MSG_LINK, "lane %d gp_speed 0x%x\n", lane, gp_speed);
  4767. if ((lane & 1) == 0)
  4768. gp_speed <<= 8;
  4769. gp_speed &= 0x3f00;
  4770. rc = bnx2x_get_link_speed_duplex(phy, params, vars, link_up, gp_speed,
  4771. duplex);
  4772. DP(NETIF_MSG_LINK, "duplex %x flow_ctrl 0x%x link_status 0x%x\n",
  4773. vars->duplex, vars->flow_ctrl, vars->link_status);
  4774. return rc;
  4775. }
  4776. static void bnx2x_set_gmii_tx_driver(struct link_params *params)
  4777. {
  4778. struct bnx2x *bp = params->bp;
  4779. struct bnx2x_phy *phy = &params->phy[INT_PHY];
  4780. u16 lp_up2;
  4781. u16 tx_driver;
  4782. u16 bank;
  4783. /* Read precomp */
  4784. CL22_RD_OVER_CL45(bp, phy,
  4785. MDIO_REG_BANK_OVER_1G,
  4786. MDIO_OVER_1G_LP_UP2, &lp_up2);
  4787. /* Bits [10:7] at lp_up2, positioned at [15:12] */
  4788. lp_up2 = (((lp_up2 & MDIO_OVER_1G_LP_UP2_PREEMPHASIS_MASK) >>
  4789. MDIO_OVER_1G_LP_UP2_PREEMPHASIS_SHIFT) <<
  4790. MDIO_TX0_TX_DRIVER_PREEMPHASIS_SHIFT);
  4791. if (lp_up2 == 0)
  4792. return;
  4793. for (bank = MDIO_REG_BANK_TX0; bank <= MDIO_REG_BANK_TX3;
  4794. bank += (MDIO_REG_BANK_TX1 - MDIO_REG_BANK_TX0)) {
  4795. CL22_RD_OVER_CL45(bp, phy,
  4796. bank,
  4797. MDIO_TX0_TX_DRIVER, &tx_driver);
  4798. /* Replace tx_driver bits [15:12] */
  4799. if (lp_up2 !=
  4800. (tx_driver & MDIO_TX0_TX_DRIVER_PREEMPHASIS_MASK)) {
  4801. tx_driver &= ~MDIO_TX0_TX_DRIVER_PREEMPHASIS_MASK;
  4802. tx_driver |= lp_up2;
  4803. CL22_WR_OVER_CL45(bp, phy,
  4804. bank,
  4805. MDIO_TX0_TX_DRIVER, tx_driver);
  4806. }
  4807. }
  4808. }
  4809. static int bnx2x_emac_program(struct link_params *params,
  4810. struct link_vars *vars)
  4811. {
  4812. struct bnx2x *bp = params->bp;
  4813. u8 port = params->port;
  4814. u16 mode = 0;
  4815. DP(NETIF_MSG_LINK, "setting link speed & duplex\n");
  4816. bnx2x_bits_dis(bp, GRCBASE_EMAC0 + port*0x400 +
  4817. EMAC_REG_EMAC_MODE,
  4818. (EMAC_MODE_25G_MODE |
  4819. EMAC_MODE_PORT_MII_10M |
  4820. EMAC_MODE_HALF_DUPLEX));
  4821. switch (vars->line_speed) {
  4822. case SPEED_10:
  4823. mode |= EMAC_MODE_PORT_MII_10M;
  4824. break;
  4825. case SPEED_100:
  4826. mode |= EMAC_MODE_PORT_MII;
  4827. break;
  4828. case SPEED_1000:
  4829. mode |= EMAC_MODE_PORT_GMII;
  4830. break;
  4831. case SPEED_2500:
  4832. mode |= (EMAC_MODE_25G_MODE | EMAC_MODE_PORT_GMII);
  4833. break;
  4834. default:
  4835. /* 10G not valid for EMAC */
  4836. DP(NETIF_MSG_LINK, "Invalid line_speed 0x%x\n",
  4837. vars->line_speed);
  4838. return -EINVAL;
  4839. }
  4840. if (vars->duplex == DUPLEX_HALF)
  4841. mode |= EMAC_MODE_HALF_DUPLEX;
  4842. bnx2x_bits_en(bp,
  4843. GRCBASE_EMAC0 + port*0x400 + EMAC_REG_EMAC_MODE,
  4844. mode);
  4845. bnx2x_set_led(params, vars, LED_MODE_OPER, vars->line_speed);
  4846. return 0;
  4847. }
  4848. static void bnx2x_set_preemphasis(struct bnx2x_phy *phy,
  4849. struct link_params *params)
  4850. {
  4851. u16 bank, i = 0;
  4852. struct bnx2x *bp = params->bp;
  4853. for (bank = MDIO_REG_BANK_RX0, i = 0; bank <= MDIO_REG_BANK_RX3;
  4854. bank += (MDIO_REG_BANK_RX1-MDIO_REG_BANK_RX0), i++) {
  4855. CL22_WR_OVER_CL45(bp, phy,
  4856. bank,
  4857. MDIO_RX0_RX_EQ_BOOST,
  4858. phy->rx_preemphasis[i]);
  4859. }
  4860. for (bank = MDIO_REG_BANK_TX0, i = 0; bank <= MDIO_REG_BANK_TX3;
  4861. bank += (MDIO_REG_BANK_TX1 - MDIO_REG_BANK_TX0), i++) {
  4862. CL22_WR_OVER_CL45(bp, phy,
  4863. bank,
  4864. MDIO_TX0_TX_DRIVER,
  4865. phy->tx_preemphasis[i]);
  4866. }
  4867. }
  4868. static void bnx2x_xgxs_config_init(struct bnx2x_phy *phy,
  4869. struct link_params *params,
  4870. struct link_vars *vars)
  4871. {
  4872. struct bnx2x *bp = params->bp;
  4873. u8 enable_cl73 = (SINGLE_MEDIA_DIRECT(params) ||
  4874. (params->loopback_mode == LOOPBACK_XGXS));
  4875. if (!(vars->phy_flags & PHY_SGMII_FLAG)) {
  4876. if (SINGLE_MEDIA_DIRECT(params) &&
  4877. (params->feature_config_flags &
  4878. FEATURE_CONFIG_OVERRIDE_PREEMPHASIS_ENABLED))
  4879. bnx2x_set_preemphasis(phy, params);
  4880. /* Forced speed requested? */
  4881. if (vars->line_speed != SPEED_AUTO_NEG ||
  4882. (SINGLE_MEDIA_DIRECT(params) &&
  4883. params->loopback_mode == LOOPBACK_EXT)) {
  4884. DP(NETIF_MSG_LINK, "not SGMII, no AN\n");
  4885. /* Disable autoneg */
  4886. bnx2x_set_autoneg(phy, params, vars, 0);
  4887. /* Program speed and duplex */
  4888. bnx2x_program_serdes(phy, params, vars);
  4889. } else { /* AN_mode */
  4890. DP(NETIF_MSG_LINK, "not SGMII, AN\n");
  4891. /* AN enabled */
  4892. bnx2x_set_brcm_cl37_advertisement(phy, params);
  4893. /* Program duplex & pause advertisement (for aneg) */
  4894. bnx2x_set_ieee_aneg_advertisement(phy, params,
  4895. vars->ieee_fc);
  4896. /* Enable autoneg */
  4897. bnx2x_set_autoneg(phy, params, vars, enable_cl73);
  4898. /* Enable and restart AN */
  4899. bnx2x_restart_autoneg(phy, params, enable_cl73);
  4900. }
  4901. } else { /* SGMII mode */
  4902. DP(NETIF_MSG_LINK, "SGMII\n");
  4903. bnx2x_initialize_sgmii_process(phy, params, vars);
  4904. }
  4905. }
  4906. static int bnx2x_prepare_xgxs(struct bnx2x_phy *phy,
  4907. struct link_params *params,
  4908. struct link_vars *vars)
  4909. {
  4910. int rc;
  4911. vars->phy_flags |= PHY_XGXS_FLAG;
  4912. if ((phy->req_line_speed &&
  4913. ((phy->req_line_speed == SPEED_100) ||
  4914. (phy->req_line_speed == SPEED_10))) ||
  4915. (!phy->req_line_speed &&
  4916. (phy->speed_cap_mask >=
  4917. PORT_HW_CFG_SPEED_CAPABILITY_D0_10M_FULL) &&
  4918. (phy->speed_cap_mask <
  4919. PORT_HW_CFG_SPEED_CAPABILITY_D0_1G)) ||
  4920. (phy->type == PORT_HW_CFG_SERDES_EXT_PHY_TYPE_DIRECT_SD))
  4921. vars->phy_flags |= PHY_SGMII_FLAG;
  4922. else
  4923. vars->phy_flags &= ~PHY_SGMII_FLAG;
  4924. bnx2x_calc_ieee_aneg_adv(phy, params, &vars->ieee_fc);
  4925. bnx2x_set_aer_mmd(params, phy);
  4926. if (phy->type == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_DIRECT)
  4927. bnx2x_set_master_ln(params, phy);
  4928. rc = bnx2x_reset_unicore(params, phy, 0);
  4929. /* Reset the SerDes and wait for reset bit return low */
  4930. if (rc)
  4931. return rc;
  4932. bnx2x_set_aer_mmd(params, phy);
  4933. /* Setting the masterLn_def again after the reset */
  4934. if (phy->type == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_DIRECT) {
  4935. bnx2x_set_master_ln(params, phy);
  4936. bnx2x_set_swap_lanes(params, phy);
  4937. }
  4938. return rc;
  4939. }
  4940. static u16 bnx2x_wait_reset_complete(struct bnx2x *bp,
  4941. struct bnx2x_phy *phy,
  4942. struct link_params *params)
  4943. {
  4944. u16 cnt, ctrl;
  4945. /* Wait for soft reset to get cleared up to 1 sec */
  4946. for (cnt = 0; cnt < 1000; cnt++) {
  4947. if (phy->type == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM54618SE)
  4948. bnx2x_cl22_read(bp, phy,
  4949. MDIO_PMA_REG_CTRL, &ctrl);
  4950. else
  4951. bnx2x_cl45_read(bp, phy,
  4952. MDIO_PMA_DEVAD,
  4953. MDIO_PMA_REG_CTRL, &ctrl);
  4954. if (!(ctrl & (1<<15)))
  4955. break;
  4956. usleep_range(1000, 2000);
  4957. }
  4958. if (cnt == 1000)
  4959. netdev_err(bp->dev, "Warning: PHY was not initialized,"
  4960. " Port %d\n",
  4961. params->port);
  4962. DP(NETIF_MSG_LINK, "control reg 0x%x (after %d ms)\n", ctrl, cnt);
  4963. return cnt;
  4964. }
  4965. static void bnx2x_link_int_enable(struct link_params *params)
  4966. {
  4967. u8 port = params->port;
  4968. u32 mask;
  4969. struct bnx2x *bp = params->bp;
  4970. /* Setting the status to report on link up for either XGXS or SerDes */
  4971. if (CHIP_IS_E3(bp)) {
  4972. mask = NIG_MASK_XGXS0_LINK_STATUS;
  4973. if (!(SINGLE_MEDIA_DIRECT(params)))
  4974. mask |= NIG_MASK_MI_INT;
  4975. } else if (params->switch_cfg == SWITCH_CFG_10G) {
  4976. mask = (NIG_MASK_XGXS0_LINK10G |
  4977. NIG_MASK_XGXS0_LINK_STATUS);
  4978. DP(NETIF_MSG_LINK, "enabled XGXS interrupt\n");
  4979. if (!(SINGLE_MEDIA_DIRECT(params)) &&
  4980. params->phy[INT_PHY].type !=
  4981. PORT_HW_CFG_XGXS_EXT_PHY_TYPE_FAILURE) {
  4982. mask |= NIG_MASK_MI_INT;
  4983. DP(NETIF_MSG_LINK, "enabled external phy int\n");
  4984. }
  4985. } else { /* SerDes */
  4986. mask = NIG_MASK_SERDES0_LINK_STATUS;
  4987. DP(NETIF_MSG_LINK, "enabled SerDes interrupt\n");
  4988. if (!(SINGLE_MEDIA_DIRECT(params)) &&
  4989. params->phy[INT_PHY].type !=
  4990. PORT_HW_CFG_SERDES_EXT_PHY_TYPE_NOT_CONN) {
  4991. mask |= NIG_MASK_MI_INT;
  4992. DP(NETIF_MSG_LINK, "enabled external phy int\n");
  4993. }
  4994. }
  4995. bnx2x_bits_en(bp,
  4996. NIG_REG_MASK_INTERRUPT_PORT0 + port*4,
  4997. mask);
  4998. DP(NETIF_MSG_LINK, "port %x, is_xgxs %x, int_status 0x%x\n", port,
  4999. (params->switch_cfg == SWITCH_CFG_10G),
  5000. REG_RD(bp, NIG_REG_STATUS_INTERRUPT_PORT0 + port*4));
  5001. DP(NETIF_MSG_LINK, " int_mask 0x%x, MI_INT %x, SERDES_LINK %x\n",
  5002. REG_RD(bp, NIG_REG_MASK_INTERRUPT_PORT0 + port*4),
  5003. REG_RD(bp, NIG_REG_EMAC0_STATUS_MISC_MI_INT + port*0x18),
  5004. REG_RD(bp, NIG_REG_SERDES0_STATUS_LINK_STATUS+port*0x3c));
  5005. DP(NETIF_MSG_LINK, " 10G %x, XGXS_LINK %x\n",
  5006. REG_RD(bp, NIG_REG_XGXS0_STATUS_LINK10G + port*0x68),
  5007. REG_RD(bp, NIG_REG_XGXS0_STATUS_LINK_STATUS + port*0x68));
  5008. }
  5009. static void bnx2x_rearm_latch_signal(struct bnx2x *bp, u8 port,
  5010. u8 exp_mi_int)
  5011. {
  5012. u32 latch_status = 0;
  5013. /* Disable the MI INT ( external phy int ) by writing 1 to the
  5014. * status register. Link down indication is high-active-signal,
  5015. * so in this case we need to write the status to clear the XOR
  5016. */
  5017. /* Read Latched signals */
  5018. latch_status = REG_RD(bp,
  5019. NIG_REG_LATCH_STATUS_0 + port*8);
  5020. DP(NETIF_MSG_LINK, "latch_status = 0x%x\n", latch_status);
  5021. /* Handle only those with latched-signal=up.*/
  5022. if (exp_mi_int)
  5023. bnx2x_bits_en(bp,
  5024. NIG_REG_STATUS_INTERRUPT_PORT0
  5025. + port*4,
  5026. NIG_STATUS_EMAC0_MI_INT);
  5027. else
  5028. bnx2x_bits_dis(bp,
  5029. NIG_REG_STATUS_INTERRUPT_PORT0
  5030. + port*4,
  5031. NIG_STATUS_EMAC0_MI_INT);
  5032. if (latch_status & 1) {
  5033. /* For all latched-signal=up : Re-Arm Latch signals */
  5034. REG_WR(bp, NIG_REG_LATCH_STATUS_0 + port*8,
  5035. (latch_status & 0xfffe) | (latch_status & 1));
  5036. }
  5037. /* For all latched-signal=up,Write original_signal to status */
  5038. }
  5039. static void bnx2x_link_int_ack(struct link_params *params,
  5040. struct link_vars *vars, u8 is_10g_plus)
  5041. {
  5042. struct bnx2x *bp = params->bp;
  5043. u8 port = params->port;
  5044. u32 mask;
  5045. /* First reset all status we assume only one line will be
  5046. * change at a time
  5047. */
  5048. bnx2x_bits_dis(bp, NIG_REG_STATUS_INTERRUPT_PORT0 + port*4,
  5049. (NIG_STATUS_XGXS0_LINK10G |
  5050. NIG_STATUS_XGXS0_LINK_STATUS |
  5051. NIG_STATUS_SERDES0_LINK_STATUS));
  5052. if (vars->phy_link_up) {
  5053. if (USES_WARPCORE(bp))
  5054. mask = NIG_STATUS_XGXS0_LINK_STATUS;
  5055. else {
  5056. if (is_10g_plus)
  5057. mask = NIG_STATUS_XGXS0_LINK10G;
  5058. else if (params->switch_cfg == SWITCH_CFG_10G) {
  5059. /* Disable the link interrupt by writing 1 to
  5060. * the relevant lane in the status register
  5061. */
  5062. u32 ser_lane =
  5063. ((params->lane_config &
  5064. PORT_HW_CFG_LANE_SWAP_CFG_MASTER_MASK) >>
  5065. PORT_HW_CFG_LANE_SWAP_CFG_MASTER_SHIFT);
  5066. mask = ((1 << ser_lane) <<
  5067. NIG_STATUS_XGXS0_LINK_STATUS_SIZE);
  5068. } else
  5069. mask = NIG_STATUS_SERDES0_LINK_STATUS;
  5070. }
  5071. DP(NETIF_MSG_LINK, "Ack link up interrupt with mask 0x%x\n",
  5072. mask);
  5073. bnx2x_bits_en(bp,
  5074. NIG_REG_STATUS_INTERRUPT_PORT0 + port*4,
  5075. mask);
  5076. }
  5077. }
  5078. static int bnx2x_format_ver(u32 num, u8 *str, u16 *len)
  5079. {
  5080. u8 *str_ptr = str;
  5081. u32 mask = 0xf0000000;
  5082. u8 shift = 8*4;
  5083. u8 digit;
  5084. u8 remove_leading_zeros = 1;
  5085. if (*len < 10) {
  5086. /* Need more than 10chars for this format */
  5087. *str_ptr = '\0';
  5088. (*len)--;
  5089. return -EINVAL;
  5090. }
  5091. while (shift > 0) {
  5092. shift -= 4;
  5093. digit = ((num & mask) >> shift);
  5094. if (digit == 0 && remove_leading_zeros) {
  5095. mask = mask >> 4;
  5096. continue;
  5097. } else if (digit < 0xa)
  5098. *str_ptr = digit + '0';
  5099. else
  5100. *str_ptr = digit - 0xa + 'a';
  5101. remove_leading_zeros = 0;
  5102. str_ptr++;
  5103. (*len)--;
  5104. mask = mask >> 4;
  5105. if (shift == 4*4) {
  5106. *str_ptr = '.';
  5107. str_ptr++;
  5108. (*len)--;
  5109. remove_leading_zeros = 1;
  5110. }
  5111. }
  5112. return 0;
  5113. }
  5114. static int bnx2x_null_format_ver(u32 spirom_ver, u8 *str, u16 *len)
  5115. {
  5116. str[0] = '\0';
  5117. (*len)--;
  5118. return 0;
  5119. }
  5120. int bnx2x_get_ext_phy_fw_version(struct link_params *params, u8 *version,
  5121. u16 len)
  5122. {
  5123. struct bnx2x *bp;
  5124. u32 spirom_ver = 0;
  5125. int status = 0;
  5126. u8 *ver_p = version;
  5127. u16 remain_len = len;
  5128. if (version == NULL || params == NULL)
  5129. return -EINVAL;
  5130. bp = params->bp;
  5131. /* Extract first external phy*/
  5132. version[0] = '\0';
  5133. spirom_ver = REG_RD(bp, params->phy[EXT_PHY1].ver_addr);
  5134. if (params->phy[EXT_PHY1].format_fw_ver) {
  5135. status |= params->phy[EXT_PHY1].format_fw_ver(spirom_ver,
  5136. ver_p,
  5137. &remain_len);
  5138. ver_p += (len - remain_len);
  5139. }
  5140. if ((params->num_phys == MAX_PHYS) &&
  5141. (params->phy[EXT_PHY2].ver_addr != 0)) {
  5142. spirom_ver = REG_RD(bp, params->phy[EXT_PHY2].ver_addr);
  5143. if (params->phy[EXT_PHY2].format_fw_ver) {
  5144. *ver_p = '/';
  5145. ver_p++;
  5146. remain_len--;
  5147. status |= params->phy[EXT_PHY2].format_fw_ver(
  5148. spirom_ver,
  5149. ver_p,
  5150. &remain_len);
  5151. ver_p = version + (len - remain_len);
  5152. }
  5153. }
  5154. *ver_p = '\0';
  5155. return status;
  5156. }
  5157. static void bnx2x_set_xgxs_loopback(struct bnx2x_phy *phy,
  5158. struct link_params *params)
  5159. {
  5160. u8 port = params->port;
  5161. struct bnx2x *bp = params->bp;
  5162. if (phy->req_line_speed != SPEED_1000) {
  5163. u32 md_devad = 0;
  5164. DP(NETIF_MSG_LINK, "XGXS 10G loopback enable\n");
  5165. if (!CHIP_IS_E3(bp)) {
  5166. /* Change the uni_phy_addr in the nig */
  5167. md_devad = REG_RD(bp, (NIG_REG_XGXS0_CTRL_MD_DEVAD +
  5168. port*0x18));
  5169. REG_WR(bp, NIG_REG_XGXS0_CTRL_MD_DEVAD + port*0x18,
  5170. 0x5);
  5171. }
  5172. bnx2x_cl45_write(bp, phy,
  5173. 5,
  5174. (MDIO_REG_BANK_AER_BLOCK +
  5175. (MDIO_AER_BLOCK_AER_REG & 0xf)),
  5176. 0x2800);
  5177. bnx2x_cl45_write(bp, phy,
  5178. 5,
  5179. (MDIO_REG_BANK_CL73_IEEEB0 +
  5180. (MDIO_CL73_IEEEB0_CL73_AN_CONTROL & 0xf)),
  5181. 0x6041);
  5182. msleep(200);
  5183. /* Set aer mmd back */
  5184. bnx2x_set_aer_mmd(params, phy);
  5185. if (!CHIP_IS_E3(bp)) {
  5186. /* And md_devad */
  5187. REG_WR(bp, NIG_REG_XGXS0_CTRL_MD_DEVAD + port*0x18,
  5188. md_devad);
  5189. }
  5190. } else {
  5191. u16 mii_ctrl;
  5192. DP(NETIF_MSG_LINK, "XGXS 1G loopback enable\n");
  5193. bnx2x_cl45_read(bp, phy, 5,
  5194. (MDIO_REG_BANK_COMBO_IEEE0 +
  5195. (MDIO_COMBO_IEEE0_MII_CONTROL & 0xf)),
  5196. &mii_ctrl);
  5197. bnx2x_cl45_write(bp, phy, 5,
  5198. (MDIO_REG_BANK_COMBO_IEEE0 +
  5199. (MDIO_COMBO_IEEE0_MII_CONTROL & 0xf)),
  5200. mii_ctrl |
  5201. MDIO_COMBO_IEEO_MII_CONTROL_LOOPBACK);
  5202. }
  5203. }
  5204. int bnx2x_set_led(struct link_params *params,
  5205. struct link_vars *vars, u8 mode, u32 speed)
  5206. {
  5207. u8 port = params->port;
  5208. u16 hw_led_mode = params->hw_led_mode;
  5209. int rc = 0;
  5210. u8 phy_idx;
  5211. u32 tmp;
  5212. u32 emac_base = port ? GRCBASE_EMAC1 : GRCBASE_EMAC0;
  5213. struct bnx2x *bp = params->bp;
  5214. DP(NETIF_MSG_LINK, "bnx2x_set_led: port %x, mode %d\n", port, mode);
  5215. DP(NETIF_MSG_LINK, "speed 0x%x, hw_led_mode 0x%x\n",
  5216. speed, hw_led_mode);
  5217. /* In case */
  5218. for (phy_idx = EXT_PHY1; phy_idx < MAX_PHYS; phy_idx++) {
  5219. if (params->phy[phy_idx].set_link_led) {
  5220. params->phy[phy_idx].set_link_led(
  5221. &params->phy[phy_idx], params, mode);
  5222. }
  5223. }
  5224. switch (mode) {
  5225. case LED_MODE_FRONT_PANEL_OFF:
  5226. case LED_MODE_OFF:
  5227. REG_WR(bp, NIG_REG_LED_10G_P0 + port*4, 0);
  5228. REG_WR(bp, NIG_REG_LED_MODE_P0 + port*4,
  5229. SHARED_HW_CFG_LED_MAC1);
  5230. tmp = EMAC_RD(bp, EMAC_REG_EMAC_LED);
  5231. if (params->phy[EXT_PHY1].type ==
  5232. PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM54618SE)
  5233. tmp &= ~(EMAC_LED_1000MB_OVERRIDE |
  5234. EMAC_LED_100MB_OVERRIDE |
  5235. EMAC_LED_10MB_OVERRIDE);
  5236. else
  5237. tmp |= EMAC_LED_OVERRIDE;
  5238. EMAC_WR(bp, EMAC_REG_EMAC_LED, tmp);
  5239. break;
  5240. case LED_MODE_OPER:
  5241. /* For all other phys, OPER mode is same as ON, so in case
  5242. * link is down, do nothing
  5243. */
  5244. if (!vars->link_up)
  5245. break;
  5246. case LED_MODE_ON:
  5247. if (((params->phy[EXT_PHY1].type ==
  5248. PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8727) ||
  5249. (params->phy[EXT_PHY1].type ==
  5250. PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8722)) &&
  5251. CHIP_IS_E2(bp) && params->num_phys == 2) {
  5252. /* This is a work-around for E2+8727 Configurations */
  5253. if (mode == LED_MODE_ON ||
  5254. speed == SPEED_10000){
  5255. REG_WR(bp, NIG_REG_LED_MODE_P0 + port*4, 0);
  5256. REG_WR(bp, NIG_REG_LED_10G_P0 + port*4, 1);
  5257. tmp = EMAC_RD(bp, EMAC_REG_EMAC_LED);
  5258. EMAC_WR(bp, EMAC_REG_EMAC_LED,
  5259. (tmp | EMAC_LED_OVERRIDE));
  5260. /* Return here without enabling traffic
  5261. * LED blink and setting rate in ON mode.
  5262. * In oper mode, enabling LED blink
  5263. * and setting rate is needed.
  5264. */
  5265. if (mode == LED_MODE_ON)
  5266. return rc;
  5267. }
  5268. } else if (SINGLE_MEDIA_DIRECT(params)) {
  5269. /* This is a work-around for HW issue found when link
  5270. * is up in CL73
  5271. */
  5272. if ((!CHIP_IS_E3(bp)) ||
  5273. (CHIP_IS_E3(bp) &&
  5274. mode == LED_MODE_ON))
  5275. REG_WR(bp, NIG_REG_LED_10G_P0 + port*4, 1);
  5276. if (CHIP_IS_E1x(bp) ||
  5277. CHIP_IS_E2(bp) ||
  5278. (mode == LED_MODE_ON))
  5279. REG_WR(bp, NIG_REG_LED_MODE_P0 + port*4, 0);
  5280. else
  5281. REG_WR(bp, NIG_REG_LED_MODE_P0 + port*4,
  5282. hw_led_mode);
  5283. } else if ((params->phy[EXT_PHY1].type ==
  5284. PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM54618SE) &&
  5285. (mode == LED_MODE_ON)) {
  5286. REG_WR(bp, NIG_REG_LED_MODE_P0 + port*4, 0);
  5287. tmp = EMAC_RD(bp, EMAC_REG_EMAC_LED);
  5288. EMAC_WR(bp, EMAC_REG_EMAC_LED, tmp |
  5289. EMAC_LED_OVERRIDE | EMAC_LED_1000MB_OVERRIDE);
  5290. /* Break here; otherwise, it'll disable the
  5291. * intended override.
  5292. */
  5293. break;
  5294. } else
  5295. REG_WR(bp, NIG_REG_LED_MODE_P0 + port*4,
  5296. hw_led_mode);
  5297. REG_WR(bp, NIG_REG_LED_CONTROL_OVERRIDE_TRAFFIC_P0 + port*4, 0);
  5298. /* Set blinking rate to ~15.9Hz */
  5299. if (CHIP_IS_E3(bp))
  5300. REG_WR(bp, NIG_REG_LED_CONTROL_BLINK_RATE_P0 + port*4,
  5301. LED_BLINK_RATE_VAL_E3);
  5302. else
  5303. REG_WR(bp, NIG_REG_LED_CONTROL_BLINK_RATE_P0 + port*4,
  5304. LED_BLINK_RATE_VAL_E1X_E2);
  5305. REG_WR(bp, NIG_REG_LED_CONTROL_BLINK_RATE_ENA_P0 +
  5306. port*4, 1);
  5307. tmp = EMAC_RD(bp, EMAC_REG_EMAC_LED);
  5308. EMAC_WR(bp, EMAC_REG_EMAC_LED,
  5309. (tmp & (~EMAC_LED_OVERRIDE)));
  5310. if (CHIP_IS_E1(bp) &&
  5311. ((speed == SPEED_2500) ||
  5312. (speed == SPEED_1000) ||
  5313. (speed == SPEED_100) ||
  5314. (speed == SPEED_10))) {
  5315. /* For speeds less than 10G LED scheme is different */
  5316. REG_WR(bp, NIG_REG_LED_CONTROL_OVERRIDE_TRAFFIC_P0
  5317. + port*4, 1);
  5318. REG_WR(bp, NIG_REG_LED_CONTROL_TRAFFIC_P0 +
  5319. port*4, 0);
  5320. REG_WR(bp, NIG_REG_LED_CONTROL_BLINK_TRAFFIC_P0 +
  5321. port*4, 1);
  5322. }
  5323. break;
  5324. default:
  5325. rc = -EINVAL;
  5326. DP(NETIF_MSG_LINK, "bnx2x_set_led: Invalid led mode %d\n",
  5327. mode);
  5328. break;
  5329. }
  5330. return rc;
  5331. }
  5332. /* This function comes to reflect the actual link state read DIRECTLY from the
  5333. * HW
  5334. */
  5335. int bnx2x_test_link(struct link_params *params, struct link_vars *vars,
  5336. u8 is_serdes)
  5337. {
  5338. struct bnx2x *bp = params->bp;
  5339. u16 gp_status = 0, phy_index = 0;
  5340. u8 ext_phy_link_up = 0, serdes_phy_type;
  5341. struct link_vars temp_vars;
  5342. struct bnx2x_phy *int_phy = &params->phy[INT_PHY];
  5343. if (CHIP_IS_E3(bp)) {
  5344. u16 link_up;
  5345. if (params->req_line_speed[LINK_CONFIG_IDX(INT_PHY)]
  5346. > SPEED_10000) {
  5347. /* Check 20G link */
  5348. bnx2x_cl45_read(bp, int_phy, MDIO_WC_DEVAD,
  5349. 1, &link_up);
  5350. bnx2x_cl45_read(bp, int_phy, MDIO_WC_DEVAD,
  5351. 1, &link_up);
  5352. link_up &= (1<<2);
  5353. } else {
  5354. /* Check 10G link and below*/
  5355. u8 lane = bnx2x_get_warpcore_lane(int_phy, params);
  5356. bnx2x_cl45_read(bp, int_phy, MDIO_WC_DEVAD,
  5357. MDIO_WC_REG_GP2_STATUS_GP_2_1,
  5358. &gp_status);
  5359. gp_status = ((gp_status >> 8) & 0xf) |
  5360. ((gp_status >> 12) & 0xf);
  5361. link_up = gp_status & (1 << lane);
  5362. }
  5363. if (!link_up)
  5364. return -ESRCH;
  5365. } else {
  5366. CL22_RD_OVER_CL45(bp, int_phy,
  5367. MDIO_REG_BANK_GP_STATUS,
  5368. MDIO_GP_STATUS_TOP_AN_STATUS1,
  5369. &gp_status);
  5370. /* Link is up only if both local phy and external phy are up */
  5371. if (!(gp_status & MDIO_GP_STATUS_TOP_AN_STATUS1_LINK_STATUS))
  5372. return -ESRCH;
  5373. }
  5374. /* In XGXS loopback mode, do not check external PHY */
  5375. if (params->loopback_mode == LOOPBACK_XGXS)
  5376. return 0;
  5377. switch (params->num_phys) {
  5378. case 1:
  5379. /* No external PHY */
  5380. return 0;
  5381. case 2:
  5382. ext_phy_link_up = params->phy[EXT_PHY1].read_status(
  5383. &params->phy[EXT_PHY1],
  5384. params, &temp_vars);
  5385. break;
  5386. case 3: /* Dual Media */
  5387. for (phy_index = EXT_PHY1; phy_index < params->num_phys;
  5388. phy_index++) {
  5389. serdes_phy_type = ((params->phy[phy_index].media_type ==
  5390. ETH_PHY_SFPP_10G_FIBER) ||
  5391. (params->phy[phy_index].media_type ==
  5392. ETH_PHY_SFP_1G_FIBER) ||
  5393. (params->phy[phy_index].media_type ==
  5394. ETH_PHY_XFP_FIBER) ||
  5395. (params->phy[phy_index].media_type ==
  5396. ETH_PHY_DA_TWINAX));
  5397. if (is_serdes != serdes_phy_type)
  5398. continue;
  5399. if (params->phy[phy_index].read_status) {
  5400. ext_phy_link_up |=
  5401. params->phy[phy_index].read_status(
  5402. &params->phy[phy_index],
  5403. params, &temp_vars);
  5404. }
  5405. }
  5406. break;
  5407. }
  5408. if (ext_phy_link_up)
  5409. return 0;
  5410. return -ESRCH;
  5411. }
  5412. static int bnx2x_link_initialize(struct link_params *params,
  5413. struct link_vars *vars)
  5414. {
  5415. int rc = 0;
  5416. u8 phy_index, non_ext_phy;
  5417. struct bnx2x *bp = params->bp;
  5418. /* In case of external phy existence, the line speed would be the
  5419. * line speed linked up by the external phy. In case it is direct
  5420. * only, then the line_speed during initialization will be
  5421. * equal to the req_line_speed
  5422. */
  5423. vars->line_speed = params->phy[INT_PHY].req_line_speed;
  5424. /* Initialize the internal phy in case this is a direct board
  5425. * (no external phys), or this board has external phy which requires
  5426. * to first.
  5427. */
  5428. if (!USES_WARPCORE(bp))
  5429. bnx2x_prepare_xgxs(&params->phy[INT_PHY], params, vars);
  5430. /* init ext phy and enable link state int */
  5431. non_ext_phy = (SINGLE_MEDIA_DIRECT(params) ||
  5432. (params->loopback_mode == LOOPBACK_XGXS));
  5433. if (non_ext_phy ||
  5434. (params->phy[EXT_PHY1].flags & FLAGS_INIT_XGXS_FIRST) ||
  5435. (params->loopback_mode == LOOPBACK_EXT_PHY)) {
  5436. struct bnx2x_phy *phy = &params->phy[INT_PHY];
  5437. if (vars->line_speed == SPEED_AUTO_NEG &&
  5438. (CHIP_IS_E1x(bp) ||
  5439. CHIP_IS_E2(bp)))
  5440. bnx2x_set_parallel_detection(phy, params);
  5441. if (params->phy[INT_PHY].config_init)
  5442. params->phy[INT_PHY].config_init(phy,
  5443. params,
  5444. vars);
  5445. }
  5446. /* Init external phy*/
  5447. if (non_ext_phy) {
  5448. if (params->phy[INT_PHY].supported &
  5449. SUPPORTED_FIBRE)
  5450. vars->link_status |= LINK_STATUS_SERDES_LINK;
  5451. } else {
  5452. for (phy_index = EXT_PHY1; phy_index < params->num_phys;
  5453. phy_index++) {
  5454. /* No need to initialize second phy in case of first
  5455. * phy only selection. In case of second phy, we do
  5456. * need to initialize the first phy, since they are
  5457. * connected.
  5458. */
  5459. if (params->phy[phy_index].supported &
  5460. SUPPORTED_FIBRE)
  5461. vars->link_status |= LINK_STATUS_SERDES_LINK;
  5462. if (phy_index == EXT_PHY2 &&
  5463. (bnx2x_phy_selection(params) ==
  5464. PORT_HW_CFG_PHY_SELECTION_FIRST_PHY)) {
  5465. DP(NETIF_MSG_LINK,
  5466. "Not initializing second phy\n");
  5467. continue;
  5468. }
  5469. params->phy[phy_index].config_init(
  5470. &params->phy[phy_index],
  5471. params, vars);
  5472. }
  5473. }
  5474. /* Reset the interrupt indication after phy was initialized */
  5475. bnx2x_bits_dis(bp, NIG_REG_STATUS_INTERRUPT_PORT0 +
  5476. params->port*4,
  5477. (NIG_STATUS_XGXS0_LINK10G |
  5478. NIG_STATUS_XGXS0_LINK_STATUS |
  5479. NIG_STATUS_SERDES0_LINK_STATUS |
  5480. NIG_MASK_MI_INT));
  5481. return rc;
  5482. }
  5483. static void bnx2x_int_link_reset(struct bnx2x_phy *phy,
  5484. struct link_params *params)
  5485. {
  5486. /* Reset the SerDes/XGXS */
  5487. REG_WR(params->bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_3_CLEAR,
  5488. (0x1ff << (params->port*16)));
  5489. }
  5490. static void bnx2x_common_ext_link_reset(struct bnx2x_phy *phy,
  5491. struct link_params *params)
  5492. {
  5493. struct bnx2x *bp = params->bp;
  5494. u8 gpio_port;
  5495. /* HW reset */
  5496. if (CHIP_IS_E2(bp))
  5497. gpio_port = BP_PATH(bp);
  5498. else
  5499. gpio_port = params->port;
  5500. bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_1,
  5501. MISC_REGISTERS_GPIO_OUTPUT_LOW,
  5502. gpio_port);
  5503. bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_2,
  5504. MISC_REGISTERS_GPIO_OUTPUT_LOW,
  5505. gpio_port);
  5506. DP(NETIF_MSG_LINK, "reset external PHY\n");
  5507. }
  5508. static int bnx2x_update_link_down(struct link_params *params,
  5509. struct link_vars *vars)
  5510. {
  5511. struct bnx2x *bp = params->bp;
  5512. u8 port = params->port;
  5513. DP(NETIF_MSG_LINK, "Port %x: Link is down\n", port);
  5514. bnx2x_set_led(params, vars, LED_MODE_OFF, 0);
  5515. vars->phy_flags &= ~PHY_PHYSICAL_LINK_FLAG;
  5516. /* Indicate no mac active */
  5517. vars->mac_type = MAC_TYPE_NONE;
  5518. /* Update shared memory */
  5519. vars->link_status &= ~(LINK_STATUS_SPEED_AND_DUPLEX_MASK |
  5520. LINK_STATUS_LINK_UP |
  5521. LINK_STATUS_PHYSICAL_LINK_FLAG |
  5522. LINK_STATUS_AUTO_NEGOTIATE_COMPLETE |
  5523. LINK_STATUS_RX_FLOW_CONTROL_FLAG_MASK |
  5524. LINK_STATUS_TX_FLOW_CONTROL_FLAG_MASK |
  5525. LINK_STATUS_PARALLEL_DETECTION_FLAG_MASK |
  5526. LINK_STATUS_LINK_PARTNER_SYMMETRIC_PAUSE |
  5527. LINK_STATUS_LINK_PARTNER_ASYMMETRIC_PAUSE);
  5528. vars->line_speed = 0;
  5529. bnx2x_update_mng(params, vars->link_status);
  5530. /* Activate nig drain */
  5531. REG_WR(bp, NIG_REG_EGRESS_DRAIN0_MODE + port*4, 1);
  5532. /* Disable emac */
  5533. if (!CHIP_IS_E3(bp))
  5534. REG_WR(bp, NIG_REG_NIG_EMAC0_EN + port*4, 0);
  5535. usleep_range(10000, 20000);
  5536. /* Reset BigMac/Xmac */
  5537. if (CHIP_IS_E1x(bp) ||
  5538. CHIP_IS_E2(bp))
  5539. bnx2x_set_bmac_rx(bp, params->chip_id, params->port, 0);
  5540. if (CHIP_IS_E3(bp)) {
  5541. /* Prevent LPI Generation by chip */
  5542. REG_WR(bp, MISC_REG_CPMU_LP_FW_ENABLE_P0 + (params->port << 2),
  5543. 0);
  5544. REG_WR(bp, MISC_REG_CPMU_LP_MASK_ENT_P0 + (params->port << 2),
  5545. 0);
  5546. vars->eee_status &= ~(SHMEM_EEE_LP_ADV_STATUS_MASK |
  5547. SHMEM_EEE_ACTIVE_BIT);
  5548. bnx2x_update_mng_eee(params, vars->eee_status);
  5549. bnx2x_set_xmac_rxtx(params, 0);
  5550. bnx2x_set_umac_rxtx(params, 0);
  5551. }
  5552. return 0;
  5553. }
  5554. static int bnx2x_update_link_up(struct link_params *params,
  5555. struct link_vars *vars,
  5556. u8 link_10g)
  5557. {
  5558. struct bnx2x *bp = params->bp;
  5559. u8 phy_idx, port = params->port;
  5560. int rc = 0;
  5561. vars->link_status |= (LINK_STATUS_LINK_UP |
  5562. LINK_STATUS_PHYSICAL_LINK_FLAG);
  5563. vars->phy_flags |= PHY_PHYSICAL_LINK_FLAG;
  5564. if (vars->flow_ctrl & BNX2X_FLOW_CTRL_TX)
  5565. vars->link_status |=
  5566. LINK_STATUS_TX_FLOW_CONTROL_ENABLED;
  5567. if (vars->flow_ctrl & BNX2X_FLOW_CTRL_RX)
  5568. vars->link_status |=
  5569. LINK_STATUS_RX_FLOW_CONTROL_ENABLED;
  5570. if (USES_WARPCORE(bp)) {
  5571. if (link_10g) {
  5572. if (bnx2x_xmac_enable(params, vars, 0) ==
  5573. -ESRCH) {
  5574. DP(NETIF_MSG_LINK, "Found errors on XMAC\n");
  5575. vars->link_up = 0;
  5576. vars->phy_flags |= PHY_HALF_OPEN_CONN_FLAG;
  5577. vars->link_status &= ~LINK_STATUS_LINK_UP;
  5578. }
  5579. } else
  5580. bnx2x_umac_enable(params, vars, 0);
  5581. bnx2x_set_led(params, vars,
  5582. LED_MODE_OPER, vars->line_speed);
  5583. if ((vars->eee_status & SHMEM_EEE_ACTIVE_BIT) &&
  5584. (vars->eee_status & SHMEM_EEE_LPI_REQUESTED_BIT)) {
  5585. DP(NETIF_MSG_LINK, "Enabling LPI assertion\n");
  5586. REG_WR(bp, MISC_REG_CPMU_LP_FW_ENABLE_P0 +
  5587. (params->port << 2), 1);
  5588. REG_WR(bp, MISC_REG_CPMU_LP_DR_ENABLE, 1);
  5589. REG_WR(bp, MISC_REG_CPMU_LP_MASK_ENT_P0 +
  5590. (params->port << 2), 0xfc20);
  5591. }
  5592. }
  5593. if ((CHIP_IS_E1x(bp) ||
  5594. CHIP_IS_E2(bp))) {
  5595. if (link_10g) {
  5596. if (bnx2x_bmac_enable(params, vars, 0, 1) ==
  5597. -ESRCH) {
  5598. DP(NETIF_MSG_LINK, "Found errors on BMAC\n");
  5599. vars->link_up = 0;
  5600. vars->phy_flags |= PHY_HALF_OPEN_CONN_FLAG;
  5601. vars->link_status &= ~LINK_STATUS_LINK_UP;
  5602. }
  5603. bnx2x_set_led(params, vars,
  5604. LED_MODE_OPER, SPEED_10000);
  5605. } else {
  5606. rc = bnx2x_emac_program(params, vars);
  5607. bnx2x_emac_enable(params, vars, 0);
  5608. /* AN complete? */
  5609. if ((vars->link_status &
  5610. LINK_STATUS_AUTO_NEGOTIATE_COMPLETE)
  5611. && (!(vars->phy_flags & PHY_SGMII_FLAG)) &&
  5612. SINGLE_MEDIA_DIRECT(params))
  5613. bnx2x_set_gmii_tx_driver(params);
  5614. }
  5615. }
  5616. /* PBF - link up */
  5617. if (CHIP_IS_E1x(bp))
  5618. rc |= bnx2x_pbf_update(params, vars->flow_ctrl,
  5619. vars->line_speed);
  5620. /* Disable drain */
  5621. REG_WR(bp, NIG_REG_EGRESS_DRAIN0_MODE + port*4, 0);
  5622. /* Update shared memory */
  5623. bnx2x_update_mng(params, vars->link_status);
  5624. bnx2x_update_mng_eee(params, vars->eee_status);
  5625. /* Check remote fault */
  5626. for (phy_idx = INT_PHY; phy_idx < MAX_PHYS; phy_idx++) {
  5627. if (params->phy[phy_idx].flags & FLAGS_TX_ERROR_CHECK) {
  5628. bnx2x_check_half_open_conn(params, vars, 0);
  5629. break;
  5630. }
  5631. }
  5632. msleep(20);
  5633. return rc;
  5634. }
  5635. /* The bnx2x_link_update function should be called upon link
  5636. * interrupt.
  5637. * Link is considered up as follows:
  5638. * - DIRECT_SINGLE_MEDIA - Only XGXS link (internal link) needs
  5639. * to be up
  5640. * - SINGLE_MEDIA - The link between the 577xx and the external
  5641. * phy (XGXS) need to up as well as the external link of the
  5642. * phy (PHY_EXT1)
  5643. * - DUAL_MEDIA - The link between the 577xx and the first
  5644. * external phy needs to be up, and at least one of the 2
  5645. * external phy link must be up.
  5646. */
  5647. int bnx2x_link_update(struct link_params *params, struct link_vars *vars)
  5648. {
  5649. struct bnx2x *bp = params->bp;
  5650. struct link_vars phy_vars[MAX_PHYS];
  5651. u8 port = params->port;
  5652. u8 link_10g_plus, phy_index;
  5653. u8 ext_phy_link_up = 0, cur_link_up;
  5654. int rc = 0;
  5655. u8 is_mi_int = 0;
  5656. u16 ext_phy_line_speed = 0, prev_line_speed = vars->line_speed;
  5657. u8 active_external_phy = INT_PHY;
  5658. vars->phy_flags &= ~PHY_HALF_OPEN_CONN_FLAG;
  5659. for (phy_index = INT_PHY; phy_index < params->num_phys;
  5660. phy_index++) {
  5661. phy_vars[phy_index].flow_ctrl = 0;
  5662. phy_vars[phy_index].link_status = 0;
  5663. phy_vars[phy_index].line_speed = 0;
  5664. phy_vars[phy_index].duplex = DUPLEX_FULL;
  5665. phy_vars[phy_index].phy_link_up = 0;
  5666. phy_vars[phy_index].link_up = 0;
  5667. phy_vars[phy_index].fault_detected = 0;
  5668. /* different consideration, since vars holds inner state */
  5669. phy_vars[phy_index].eee_status = vars->eee_status;
  5670. }
  5671. if (USES_WARPCORE(bp))
  5672. bnx2x_set_aer_mmd(params, &params->phy[INT_PHY]);
  5673. DP(NETIF_MSG_LINK, "port %x, XGXS?%x, int_status 0x%x\n",
  5674. port, (vars->phy_flags & PHY_XGXS_FLAG),
  5675. REG_RD(bp, NIG_REG_STATUS_INTERRUPT_PORT0 + port*4));
  5676. is_mi_int = (u8)(REG_RD(bp, NIG_REG_EMAC0_STATUS_MISC_MI_INT +
  5677. port*0x18) > 0);
  5678. DP(NETIF_MSG_LINK, "int_mask 0x%x MI_INT %x, SERDES_LINK %x\n",
  5679. REG_RD(bp, NIG_REG_MASK_INTERRUPT_PORT0 + port*4),
  5680. is_mi_int,
  5681. REG_RD(bp, NIG_REG_SERDES0_STATUS_LINK_STATUS + port*0x3c));
  5682. DP(NETIF_MSG_LINK, " 10G %x, XGXS_LINK %x\n",
  5683. REG_RD(bp, NIG_REG_XGXS0_STATUS_LINK10G + port*0x68),
  5684. REG_RD(bp, NIG_REG_XGXS0_STATUS_LINK_STATUS + port*0x68));
  5685. /* Disable emac */
  5686. if (!CHIP_IS_E3(bp))
  5687. REG_WR(bp, NIG_REG_NIG_EMAC0_EN + port*4, 0);
  5688. /* Step 1:
  5689. * Check external link change only for external phys, and apply
  5690. * priority selection between them in case the link on both phys
  5691. * is up. Note that instead of the common vars, a temporary
  5692. * vars argument is used since each phy may have different link/
  5693. * speed/duplex result
  5694. */
  5695. for (phy_index = EXT_PHY1; phy_index < params->num_phys;
  5696. phy_index++) {
  5697. struct bnx2x_phy *phy = &params->phy[phy_index];
  5698. if (!phy->read_status)
  5699. continue;
  5700. /* Read link status and params of this ext phy */
  5701. cur_link_up = phy->read_status(phy, params,
  5702. &phy_vars[phy_index]);
  5703. if (cur_link_up) {
  5704. DP(NETIF_MSG_LINK, "phy in index %d link is up\n",
  5705. phy_index);
  5706. } else {
  5707. DP(NETIF_MSG_LINK, "phy in index %d link is down\n",
  5708. phy_index);
  5709. continue;
  5710. }
  5711. if (!ext_phy_link_up) {
  5712. ext_phy_link_up = 1;
  5713. active_external_phy = phy_index;
  5714. } else {
  5715. switch (bnx2x_phy_selection(params)) {
  5716. case PORT_HW_CFG_PHY_SELECTION_HARDWARE_DEFAULT:
  5717. case PORT_HW_CFG_PHY_SELECTION_FIRST_PHY_PRIORITY:
  5718. /* In this option, the first PHY makes sure to pass the
  5719. * traffic through itself only.
  5720. * Its not clear how to reset the link on the second phy
  5721. */
  5722. active_external_phy = EXT_PHY1;
  5723. break;
  5724. case PORT_HW_CFG_PHY_SELECTION_SECOND_PHY_PRIORITY:
  5725. /* In this option, the first PHY makes sure to pass the
  5726. * traffic through the second PHY.
  5727. */
  5728. active_external_phy = EXT_PHY2;
  5729. break;
  5730. default:
  5731. /* Link indication on both PHYs with the following cases
  5732. * is invalid:
  5733. * - FIRST_PHY means that second phy wasn't initialized,
  5734. * hence its link is expected to be down
  5735. * - SECOND_PHY means that first phy should not be able
  5736. * to link up by itself (using configuration)
  5737. * - DEFAULT should be overriden during initialiazation
  5738. */
  5739. DP(NETIF_MSG_LINK, "Invalid link indication"
  5740. "mpc=0x%x. DISABLING LINK !!!\n",
  5741. params->multi_phy_config);
  5742. ext_phy_link_up = 0;
  5743. break;
  5744. }
  5745. }
  5746. }
  5747. prev_line_speed = vars->line_speed;
  5748. /* Step 2:
  5749. * Read the status of the internal phy. In case of
  5750. * DIRECT_SINGLE_MEDIA board, this link is the external link,
  5751. * otherwise this is the link between the 577xx and the first
  5752. * external phy
  5753. */
  5754. if (params->phy[INT_PHY].read_status)
  5755. params->phy[INT_PHY].read_status(
  5756. &params->phy[INT_PHY],
  5757. params, vars);
  5758. /* The INT_PHY flow control reside in the vars. This include the
  5759. * case where the speed or flow control are not set to AUTO.
  5760. * Otherwise, the active external phy flow control result is set
  5761. * to the vars. The ext_phy_line_speed is needed to check if the
  5762. * speed is different between the internal phy and external phy.
  5763. * This case may be result of intermediate link speed change.
  5764. */
  5765. if (active_external_phy > INT_PHY) {
  5766. vars->flow_ctrl = phy_vars[active_external_phy].flow_ctrl;
  5767. /* Link speed is taken from the XGXS. AN and FC result from
  5768. * the external phy.
  5769. */
  5770. vars->link_status |= phy_vars[active_external_phy].link_status;
  5771. /* if active_external_phy is first PHY and link is up - disable
  5772. * disable TX on second external PHY
  5773. */
  5774. if (active_external_phy == EXT_PHY1) {
  5775. if (params->phy[EXT_PHY2].phy_specific_func) {
  5776. DP(NETIF_MSG_LINK,
  5777. "Disabling TX on EXT_PHY2\n");
  5778. params->phy[EXT_PHY2].phy_specific_func(
  5779. &params->phy[EXT_PHY2],
  5780. params, DISABLE_TX);
  5781. }
  5782. }
  5783. ext_phy_line_speed = phy_vars[active_external_phy].line_speed;
  5784. vars->duplex = phy_vars[active_external_phy].duplex;
  5785. if (params->phy[active_external_phy].supported &
  5786. SUPPORTED_FIBRE)
  5787. vars->link_status |= LINK_STATUS_SERDES_LINK;
  5788. else
  5789. vars->link_status &= ~LINK_STATUS_SERDES_LINK;
  5790. vars->eee_status = phy_vars[active_external_phy].eee_status;
  5791. DP(NETIF_MSG_LINK, "Active external phy selected: %x\n",
  5792. active_external_phy);
  5793. }
  5794. for (phy_index = EXT_PHY1; phy_index < params->num_phys;
  5795. phy_index++) {
  5796. if (params->phy[phy_index].flags &
  5797. FLAGS_REARM_LATCH_SIGNAL) {
  5798. bnx2x_rearm_latch_signal(bp, port,
  5799. phy_index ==
  5800. active_external_phy);
  5801. break;
  5802. }
  5803. }
  5804. DP(NETIF_MSG_LINK, "vars->flow_ctrl = 0x%x, vars->link_status = 0x%x,"
  5805. " ext_phy_line_speed = %d\n", vars->flow_ctrl,
  5806. vars->link_status, ext_phy_line_speed);
  5807. /* Upon link speed change set the NIG into drain mode. Comes to
  5808. * deals with possible FIFO glitch due to clk change when speed
  5809. * is decreased without link down indicator
  5810. */
  5811. if (vars->phy_link_up) {
  5812. if (!(SINGLE_MEDIA_DIRECT(params)) && ext_phy_link_up &&
  5813. (ext_phy_line_speed != vars->line_speed)) {
  5814. DP(NETIF_MSG_LINK, "Internal link speed %d is"
  5815. " different than the external"
  5816. " link speed %d\n", vars->line_speed,
  5817. ext_phy_line_speed);
  5818. vars->phy_link_up = 0;
  5819. } else if (prev_line_speed != vars->line_speed) {
  5820. REG_WR(bp, NIG_REG_EGRESS_DRAIN0_MODE + params->port*4,
  5821. 0);
  5822. usleep_range(1000, 2000);
  5823. }
  5824. }
  5825. /* Anything 10 and over uses the bmac */
  5826. link_10g_plus = (vars->line_speed >= SPEED_10000);
  5827. bnx2x_link_int_ack(params, vars, link_10g_plus);
  5828. /* In case external phy link is up, and internal link is down
  5829. * (not initialized yet probably after link initialization, it
  5830. * needs to be initialized.
  5831. * Note that after link down-up as result of cable plug, the xgxs
  5832. * link would probably become up again without the need
  5833. * initialize it
  5834. */
  5835. if (!(SINGLE_MEDIA_DIRECT(params))) {
  5836. DP(NETIF_MSG_LINK, "ext_phy_link_up = %d, int_link_up = %d,"
  5837. " init_preceding = %d\n", ext_phy_link_up,
  5838. vars->phy_link_up,
  5839. params->phy[EXT_PHY1].flags &
  5840. FLAGS_INIT_XGXS_FIRST);
  5841. if (!(params->phy[EXT_PHY1].flags &
  5842. FLAGS_INIT_XGXS_FIRST)
  5843. && ext_phy_link_up && !vars->phy_link_up) {
  5844. vars->line_speed = ext_phy_line_speed;
  5845. if (vars->line_speed < SPEED_1000)
  5846. vars->phy_flags |= PHY_SGMII_FLAG;
  5847. else
  5848. vars->phy_flags &= ~PHY_SGMII_FLAG;
  5849. if (params->phy[INT_PHY].config_init)
  5850. params->phy[INT_PHY].config_init(
  5851. &params->phy[INT_PHY], params,
  5852. vars);
  5853. }
  5854. }
  5855. /* Link is up only if both local phy and external phy (in case of
  5856. * non-direct board) are up and no fault detected on active PHY.
  5857. */
  5858. vars->link_up = (vars->phy_link_up &&
  5859. (ext_phy_link_up ||
  5860. SINGLE_MEDIA_DIRECT(params)) &&
  5861. (phy_vars[active_external_phy].fault_detected == 0));
  5862. /* Update the PFC configuration in case it was changed */
  5863. if (params->feature_config_flags & FEATURE_CONFIG_PFC_ENABLED)
  5864. vars->link_status |= LINK_STATUS_PFC_ENABLED;
  5865. else
  5866. vars->link_status &= ~LINK_STATUS_PFC_ENABLED;
  5867. if (vars->link_up)
  5868. rc = bnx2x_update_link_up(params, vars, link_10g_plus);
  5869. else
  5870. rc = bnx2x_update_link_down(params, vars);
  5871. /* Update MCP link status was changed */
  5872. if (params->feature_config_flags & FEATURE_CONFIG_BC_SUPPORTS_AFEX)
  5873. bnx2x_fw_command(bp, DRV_MSG_CODE_LINK_STATUS_CHANGED, 0);
  5874. return rc;
  5875. }
  5876. /*****************************************************************************/
  5877. /* External Phy section */
  5878. /*****************************************************************************/
  5879. void bnx2x_ext_phy_hw_reset(struct bnx2x *bp, u8 port)
  5880. {
  5881. bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_1,
  5882. MISC_REGISTERS_GPIO_OUTPUT_LOW, port);
  5883. usleep_range(1000, 2000);
  5884. bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_1,
  5885. MISC_REGISTERS_GPIO_OUTPUT_HIGH, port);
  5886. }
  5887. static void bnx2x_save_spirom_version(struct bnx2x *bp, u8 port,
  5888. u32 spirom_ver, u32 ver_addr)
  5889. {
  5890. DP(NETIF_MSG_LINK, "FW version 0x%x:0x%x for port %d\n",
  5891. (u16)(spirom_ver>>16), (u16)spirom_ver, port);
  5892. if (ver_addr)
  5893. REG_WR(bp, ver_addr, spirom_ver);
  5894. }
  5895. static void bnx2x_save_bcm_spirom_ver(struct bnx2x *bp,
  5896. struct bnx2x_phy *phy,
  5897. u8 port)
  5898. {
  5899. u16 fw_ver1, fw_ver2;
  5900. bnx2x_cl45_read(bp, phy, MDIO_PMA_DEVAD,
  5901. MDIO_PMA_REG_ROM_VER1, &fw_ver1);
  5902. bnx2x_cl45_read(bp, phy, MDIO_PMA_DEVAD,
  5903. MDIO_PMA_REG_ROM_VER2, &fw_ver2);
  5904. bnx2x_save_spirom_version(bp, port, (u32)(fw_ver1<<16 | fw_ver2),
  5905. phy->ver_addr);
  5906. }
  5907. static void bnx2x_ext_phy_10G_an_resolve(struct bnx2x *bp,
  5908. struct bnx2x_phy *phy,
  5909. struct link_vars *vars)
  5910. {
  5911. u16 val;
  5912. bnx2x_cl45_read(bp, phy,
  5913. MDIO_AN_DEVAD,
  5914. MDIO_AN_REG_STATUS, &val);
  5915. bnx2x_cl45_read(bp, phy,
  5916. MDIO_AN_DEVAD,
  5917. MDIO_AN_REG_STATUS, &val);
  5918. if (val & (1<<5))
  5919. vars->link_status |= LINK_STATUS_AUTO_NEGOTIATE_COMPLETE;
  5920. if ((val & (1<<0)) == 0)
  5921. vars->link_status |= LINK_STATUS_PARALLEL_DETECTION_USED;
  5922. }
  5923. /******************************************************************/
  5924. /* common BCM8073/BCM8727 PHY SECTION */
  5925. /******************************************************************/
  5926. static void bnx2x_8073_resolve_fc(struct bnx2x_phy *phy,
  5927. struct link_params *params,
  5928. struct link_vars *vars)
  5929. {
  5930. struct bnx2x *bp = params->bp;
  5931. if (phy->req_line_speed == SPEED_10 ||
  5932. phy->req_line_speed == SPEED_100) {
  5933. vars->flow_ctrl = phy->req_flow_ctrl;
  5934. return;
  5935. }
  5936. if (bnx2x_ext_phy_resolve_fc(phy, params, vars) &&
  5937. (vars->flow_ctrl == BNX2X_FLOW_CTRL_NONE)) {
  5938. u16 pause_result;
  5939. u16 ld_pause; /* local */
  5940. u16 lp_pause; /* link partner */
  5941. bnx2x_cl45_read(bp, phy,
  5942. MDIO_AN_DEVAD,
  5943. MDIO_AN_REG_CL37_FC_LD, &ld_pause);
  5944. bnx2x_cl45_read(bp, phy,
  5945. MDIO_AN_DEVAD,
  5946. MDIO_AN_REG_CL37_FC_LP, &lp_pause);
  5947. pause_result = (ld_pause &
  5948. MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_BOTH) >> 5;
  5949. pause_result |= (lp_pause &
  5950. MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_BOTH) >> 7;
  5951. bnx2x_pause_resolve(vars, pause_result);
  5952. DP(NETIF_MSG_LINK, "Ext PHY CL37 pause result 0x%x\n",
  5953. pause_result);
  5954. }
  5955. }
  5956. static int bnx2x_8073_8727_external_rom_boot(struct bnx2x *bp,
  5957. struct bnx2x_phy *phy,
  5958. u8 port)
  5959. {
  5960. u32 count = 0;
  5961. u16 fw_ver1, fw_msgout;
  5962. int rc = 0;
  5963. /* Boot port from external ROM */
  5964. /* EDC grst */
  5965. bnx2x_cl45_write(bp, phy,
  5966. MDIO_PMA_DEVAD,
  5967. MDIO_PMA_REG_GEN_CTRL,
  5968. 0x0001);
  5969. /* Ucode reboot and rst */
  5970. bnx2x_cl45_write(bp, phy,
  5971. MDIO_PMA_DEVAD,
  5972. MDIO_PMA_REG_GEN_CTRL,
  5973. 0x008c);
  5974. bnx2x_cl45_write(bp, phy,
  5975. MDIO_PMA_DEVAD,
  5976. MDIO_PMA_REG_MISC_CTRL1, 0x0001);
  5977. /* Reset internal microprocessor */
  5978. bnx2x_cl45_write(bp, phy,
  5979. MDIO_PMA_DEVAD,
  5980. MDIO_PMA_REG_GEN_CTRL,
  5981. MDIO_PMA_REG_GEN_CTRL_ROM_MICRO_RESET);
  5982. /* Release srst bit */
  5983. bnx2x_cl45_write(bp, phy,
  5984. MDIO_PMA_DEVAD,
  5985. MDIO_PMA_REG_GEN_CTRL,
  5986. MDIO_PMA_REG_GEN_CTRL_ROM_RESET_INTERNAL_MP);
  5987. /* Delay 100ms per the PHY specifications */
  5988. msleep(100);
  5989. /* 8073 sometimes taking longer to download */
  5990. do {
  5991. count++;
  5992. if (count > 300) {
  5993. DP(NETIF_MSG_LINK,
  5994. "bnx2x_8073_8727_external_rom_boot port %x:"
  5995. "Download failed. fw version = 0x%x\n",
  5996. port, fw_ver1);
  5997. rc = -EINVAL;
  5998. break;
  5999. }
  6000. bnx2x_cl45_read(bp, phy,
  6001. MDIO_PMA_DEVAD,
  6002. MDIO_PMA_REG_ROM_VER1, &fw_ver1);
  6003. bnx2x_cl45_read(bp, phy,
  6004. MDIO_PMA_DEVAD,
  6005. MDIO_PMA_REG_M8051_MSGOUT_REG, &fw_msgout);
  6006. usleep_range(1000, 2000);
  6007. } while (fw_ver1 == 0 || fw_ver1 == 0x4321 ||
  6008. ((fw_msgout & 0xff) != 0x03 && (phy->type ==
  6009. PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8073)));
  6010. /* Clear ser_boot_ctl bit */
  6011. bnx2x_cl45_write(bp, phy,
  6012. MDIO_PMA_DEVAD,
  6013. MDIO_PMA_REG_MISC_CTRL1, 0x0000);
  6014. bnx2x_save_bcm_spirom_ver(bp, phy, port);
  6015. DP(NETIF_MSG_LINK,
  6016. "bnx2x_8073_8727_external_rom_boot port %x:"
  6017. "Download complete. fw version = 0x%x\n",
  6018. port, fw_ver1);
  6019. return rc;
  6020. }
  6021. /******************************************************************/
  6022. /* BCM8073 PHY SECTION */
  6023. /******************************************************************/
  6024. static int bnx2x_8073_is_snr_needed(struct bnx2x *bp, struct bnx2x_phy *phy)
  6025. {
  6026. /* This is only required for 8073A1, version 102 only */
  6027. u16 val;
  6028. /* Read 8073 HW revision*/
  6029. bnx2x_cl45_read(bp, phy,
  6030. MDIO_PMA_DEVAD,
  6031. MDIO_PMA_REG_8073_CHIP_REV, &val);
  6032. if (val != 1) {
  6033. /* No need to workaround in 8073 A1 */
  6034. return 0;
  6035. }
  6036. bnx2x_cl45_read(bp, phy,
  6037. MDIO_PMA_DEVAD,
  6038. MDIO_PMA_REG_ROM_VER2, &val);
  6039. /* SNR should be applied only for version 0x102 */
  6040. if (val != 0x102)
  6041. return 0;
  6042. return 1;
  6043. }
  6044. static int bnx2x_8073_xaui_wa(struct bnx2x *bp, struct bnx2x_phy *phy)
  6045. {
  6046. u16 val, cnt, cnt1 ;
  6047. bnx2x_cl45_read(bp, phy,
  6048. MDIO_PMA_DEVAD,
  6049. MDIO_PMA_REG_8073_CHIP_REV, &val);
  6050. if (val > 0) {
  6051. /* No need to workaround in 8073 A1 */
  6052. return 0;
  6053. }
  6054. /* XAUI workaround in 8073 A0: */
  6055. /* After loading the boot ROM and restarting Autoneg, poll
  6056. * Dev1, Reg $C820:
  6057. */
  6058. for (cnt = 0; cnt < 1000; cnt++) {
  6059. bnx2x_cl45_read(bp, phy,
  6060. MDIO_PMA_DEVAD,
  6061. MDIO_PMA_REG_8073_SPEED_LINK_STATUS,
  6062. &val);
  6063. /* If bit [14] = 0 or bit [13] = 0, continue on with
  6064. * system initialization (XAUI work-around not required, as
  6065. * these bits indicate 2.5G or 1G link up).
  6066. */
  6067. if (!(val & (1<<14)) || !(val & (1<<13))) {
  6068. DP(NETIF_MSG_LINK, "XAUI work-around not required\n");
  6069. return 0;
  6070. } else if (!(val & (1<<15))) {
  6071. DP(NETIF_MSG_LINK, "bit 15 went off\n");
  6072. /* If bit 15 is 0, then poll Dev1, Reg $C841 until it's
  6073. * MSB (bit15) goes to 1 (indicating that the XAUI
  6074. * workaround has completed), then continue on with
  6075. * system initialization.
  6076. */
  6077. for (cnt1 = 0; cnt1 < 1000; cnt1++) {
  6078. bnx2x_cl45_read(bp, phy,
  6079. MDIO_PMA_DEVAD,
  6080. MDIO_PMA_REG_8073_XAUI_WA, &val);
  6081. if (val & (1<<15)) {
  6082. DP(NETIF_MSG_LINK,
  6083. "XAUI workaround has completed\n");
  6084. return 0;
  6085. }
  6086. usleep_range(3000, 6000);
  6087. }
  6088. break;
  6089. }
  6090. usleep_range(3000, 6000);
  6091. }
  6092. DP(NETIF_MSG_LINK, "Warning: XAUI work-around timeout !!!\n");
  6093. return -EINVAL;
  6094. }
  6095. static void bnx2x_807x_force_10G(struct bnx2x *bp, struct bnx2x_phy *phy)
  6096. {
  6097. /* Force KR or KX */
  6098. bnx2x_cl45_write(bp, phy,
  6099. MDIO_PMA_DEVAD, MDIO_PMA_REG_CTRL, 0x2040);
  6100. bnx2x_cl45_write(bp, phy,
  6101. MDIO_PMA_DEVAD, MDIO_PMA_REG_10G_CTRL2, 0x000b);
  6102. bnx2x_cl45_write(bp, phy,
  6103. MDIO_PMA_DEVAD, MDIO_PMA_REG_BCM_CTRL, 0x0000);
  6104. bnx2x_cl45_write(bp, phy,
  6105. MDIO_AN_DEVAD, MDIO_AN_REG_CTRL, 0x0000);
  6106. }
  6107. static void bnx2x_8073_set_pause_cl37(struct link_params *params,
  6108. struct bnx2x_phy *phy,
  6109. struct link_vars *vars)
  6110. {
  6111. u16 cl37_val;
  6112. struct bnx2x *bp = params->bp;
  6113. bnx2x_cl45_read(bp, phy,
  6114. MDIO_AN_DEVAD, MDIO_AN_REG_CL37_FC_LD, &cl37_val);
  6115. cl37_val &= ~MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_BOTH;
  6116. /* Please refer to Table 28B-3 of 802.3ab-1999 spec. */
  6117. bnx2x_calc_ieee_aneg_adv(phy, params, &vars->ieee_fc);
  6118. if ((vars->ieee_fc &
  6119. MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_SYMMETRIC) ==
  6120. MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_SYMMETRIC) {
  6121. cl37_val |= MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_SYMMETRIC;
  6122. }
  6123. if ((vars->ieee_fc &
  6124. MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_ASYMMETRIC) ==
  6125. MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_ASYMMETRIC) {
  6126. cl37_val |= MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_ASYMMETRIC;
  6127. }
  6128. if ((vars->ieee_fc &
  6129. MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_BOTH) ==
  6130. MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_BOTH) {
  6131. cl37_val |= MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_BOTH;
  6132. }
  6133. DP(NETIF_MSG_LINK,
  6134. "Ext phy AN advertize cl37 0x%x\n", cl37_val);
  6135. bnx2x_cl45_write(bp, phy,
  6136. MDIO_AN_DEVAD, MDIO_AN_REG_CL37_FC_LD, cl37_val);
  6137. msleep(500);
  6138. }
  6139. static void bnx2x_8073_specific_func(struct bnx2x_phy *phy,
  6140. struct link_params *params,
  6141. u32 action)
  6142. {
  6143. struct bnx2x *bp = params->bp;
  6144. switch (action) {
  6145. case PHY_INIT:
  6146. /* Enable LASI */
  6147. bnx2x_cl45_write(bp, phy,
  6148. MDIO_PMA_DEVAD, MDIO_PMA_LASI_RXCTRL, (1<<2));
  6149. bnx2x_cl45_write(bp, phy,
  6150. MDIO_PMA_DEVAD, MDIO_PMA_LASI_CTRL, 0x0004);
  6151. break;
  6152. }
  6153. }
  6154. static int bnx2x_8073_config_init(struct bnx2x_phy *phy,
  6155. struct link_params *params,
  6156. struct link_vars *vars)
  6157. {
  6158. struct bnx2x *bp = params->bp;
  6159. u16 val = 0, tmp1;
  6160. u8 gpio_port;
  6161. DP(NETIF_MSG_LINK, "Init 8073\n");
  6162. if (CHIP_IS_E2(bp))
  6163. gpio_port = BP_PATH(bp);
  6164. else
  6165. gpio_port = params->port;
  6166. /* Restore normal power mode*/
  6167. bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_2,
  6168. MISC_REGISTERS_GPIO_OUTPUT_HIGH, gpio_port);
  6169. bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_1,
  6170. MISC_REGISTERS_GPIO_OUTPUT_HIGH, gpio_port);
  6171. bnx2x_8073_specific_func(phy, params, PHY_INIT);
  6172. bnx2x_8073_set_pause_cl37(params, phy, vars);
  6173. bnx2x_cl45_read(bp, phy,
  6174. MDIO_PMA_DEVAD, MDIO_PMA_REG_M8051_MSGOUT_REG, &tmp1);
  6175. bnx2x_cl45_read(bp, phy,
  6176. MDIO_PMA_DEVAD, MDIO_PMA_LASI_RXSTAT, &tmp1);
  6177. DP(NETIF_MSG_LINK, "Before rom RX_ALARM(port1): 0x%x\n", tmp1);
  6178. /* Swap polarity if required - Must be done only in non-1G mode */
  6179. if (params->lane_config & PORT_HW_CFG_SWAP_PHY_POLARITY_ENABLED) {
  6180. /* Configure the 8073 to swap _P and _N of the KR lines */
  6181. DP(NETIF_MSG_LINK, "Swapping polarity for the 8073\n");
  6182. /* 10G Rx/Tx and 1G Tx signal polarity swap */
  6183. bnx2x_cl45_read(bp, phy,
  6184. MDIO_PMA_DEVAD,
  6185. MDIO_PMA_REG_8073_OPT_DIGITAL_CTRL, &val);
  6186. bnx2x_cl45_write(bp, phy,
  6187. MDIO_PMA_DEVAD,
  6188. MDIO_PMA_REG_8073_OPT_DIGITAL_CTRL,
  6189. (val | (3<<9)));
  6190. }
  6191. /* Enable CL37 BAM */
  6192. if (REG_RD(bp, params->shmem_base +
  6193. offsetof(struct shmem_region, dev_info.
  6194. port_hw_config[params->port].default_cfg)) &
  6195. PORT_HW_CFG_ENABLE_BAM_ON_KR_ENABLED) {
  6196. bnx2x_cl45_read(bp, phy,
  6197. MDIO_AN_DEVAD,
  6198. MDIO_AN_REG_8073_BAM, &val);
  6199. bnx2x_cl45_write(bp, phy,
  6200. MDIO_AN_DEVAD,
  6201. MDIO_AN_REG_8073_BAM, val | 1);
  6202. DP(NETIF_MSG_LINK, "Enable CL37 BAM on KR\n");
  6203. }
  6204. if (params->loopback_mode == LOOPBACK_EXT) {
  6205. bnx2x_807x_force_10G(bp, phy);
  6206. DP(NETIF_MSG_LINK, "Forced speed 10G on 807X\n");
  6207. return 0;
  6208. } else {
  6209. bnx2x_cl45_write(bp, phy,
  6210. MDIO_PMA_DEVAD, MDIO_PMA_REG_BCM_CTRL, 0x0002);
  6211. }
  6212. if (phy->req_line_speed != SPEED_AUTO_NEG) {
  6213. if (phy->req_line_speed == SPEED_10000) {
  6214. val = (1<<7);
  6215. } else if (phy->req_line_speed == SPEED_2500) {
  6216. val = (1<<5);
  6217. /* Note that 2.5G works only when used with 1G
  6218. * advertisement
  6219. */
  6220. } else
  6221. val = (1<<5);
  6222. } else {
  6223. val = 0;
  6224. if (phy->speed_cap_mask &
  6225. PORT_HW_CFG_SPEED_CAPABILITY_D0_10G)
  6226. val |= (1<<7);
  6227. /* Note that 2.5G works only when used with 1G advertisement */
  6228. if (phy->speed_cap_mask &
  6229. (PORT_HW_CFG_SPEED_CAPABILITY_D0_1G |
  6230. PORT_HW_CFG_SPEED_CAPABILITY_D0_2_5G))
  6231. val |= (1<<5);
  6232. DP(NETIF_MSG_LINK, "807x autoneg val = 0x%x\n", val);
  6233. }
  6234. bnx2x_cl45_write(bp, phy, MDIO_AN_DEVAD, MDIO_AN_REG_ADV, val);
  6235. bnx2x_cl45_read(bp, phy, MDIO_AN_DEVAD, MDIO_AN_REG_8073_2_5G, &tmp1);
  6236. if (((phy->speed_cap_mask & PORT_HW_CFG_SPEED_CAPABILITY_D0_2_5G) &&
  6237. (phy->req_line_speed == SPEED_AUTO_NEG)) ||
  6238. (phy->req_line_speed == SPEED_2500)) {
  6239. u16 phy_ver;
  6240. /* Allow 2.5G for A1 and above */
  6241. bnx2x_cl45_read(bp, phy,
  6242. MDIO_PMA_DEVAD, MDIO_PMA_REG_8073_CHIP_REV,
  6243. &phy_ver);
  6244. DP(NETIF_MSG_LINK, "Add 2.5G\n");
  6245. if (phy_ver > 0)
  6246. tmp1 |= 1;
  6247. else
  6248. tmp1 &= 0xfffe;
  6249. } else {
  6250. DP(NETIF_MSG_LINK, "Disable 2.5G\n");
  6251. tmp1 &= 0xfffe;
  6252. }
  6253. bnx2x_cl45_write(bp, phy, MDIO_AN_DEVAD, MDIO_AN_REG_8073_2_5G, tmp1);
  6254. /* Add support for CL37 (passive mode) II */
  6255. bnx2x_cl45_read(bp, phy, MDIO_AN_DEVAD, MDIO_AN_REG_CL37_FC_LD, &tmp1);
  6256. bnx2x_cl45_write(bp, phy, MDIO_AN_DEVAD, MDIO_AN_REG_CL37_FC_LD,
  6257. (tmp1 | ((phy->req_duplex == DUPLEX_FULL) ?
  6258. 0x20 : 0x40)));
  6259. /* Add support for CL37 (passive mode) III */
  6260. bnx2x_cl45_write(bp, phy, MDIO_AN_DEVAD, MDIO_AN_REG_CL37_AN, 0x1000);
  6261. /* The SNR will improve about 2db by changing BW and FEE main
  6262. * tap. Rest commands are executed after link is up
  6263. * Change FFE main cursor to 5 in EDC register
  6264. */
  6265. if (bnx2x_8073_is_snr_needed(bp, phy))
  6266. bnx2x_cl45_write(bp, phy,
  6267. MDIO_PMA_DEVAD, MDIO_PMA_REG_EDC_FFE_MAIN,
  6268. 0xFB0C);
  6269. /* Enable FEC (Forware Error Correction) Request in the AN */
  6270. bnx2x_cl45_read(bp, phy, MDIO_AN_DEVAD, MDIO_AN_REG_ADV2, &tmp1);
  6271. tmp1 |= (1<<15);
  6272. bnx2x_cl45_write(bp, phy, MDIO_AN_DEVAD, MDIO_AN_REG_ADV2, tmp1);
  6273. bnx2x_ext_phy_set_pause(params, phy, vars);
  6274. /* Restart autoneg */
  6275. msleep(500);
  6276. bnx2x_cl45_write(bp, phy, MDIO_AN_DEVAD, MDIO_AN_REG_CTRL, 0x1200);
  6277. DP(NETIF_MSG_LINK, "807x Autoneg Restart: Advertise 1G=%x, 10G=%x\n",
  6278. ((val & (1<<5)) > 0), ((val & (1<<7)) > 0));
  6279. return 0;
  6280. }
  6281. static u8 bnx2x_8073_read_status(struct bnx2x_phy *phy,
  6282. struct link_params *params,
  6283. struct link_vars *vars)
  6284. {
  6285. struct bnx2x *bp = params->bp;
  6286. u8 link_up = 0;
  6287. u16 val1, val2;
  6288. u16 link_status = 0;
  6289. u16 an1000_status = 0;
  6290. bnx2x_cl45_read(bp, phy,
  6291. MDIO_PMA_DEVAD, MDIO_PMA_LASI_STAT, &val1);
  6292. DP(NETIF_MSG_LINK, "8703 LASI status 0x%x\n", val1);
  6293. /* Clear the interrupt LASI status register */
  6294. bnx2x_cl45_read(bp, phy,
  6295. MDIO_PCS_DEVAD, MDIO_PCS_REG_STATUS, &val2);
  6296. bnx2x_cl45_read(bp, phy,
  6297. MDIO_PCS_DEVAD, MDIO_PCS_REG_STATUS, &val1);
  6298. DP(NETIF_MSG_LINK, "807x PCS status 0x%x->0x%x\n", val2, val1);
  6299. /* Clear MSG-OUT */
  6300. bnx2x_cl45_read(bp, phy,
  6301. MDIO_PMA_DEVAD, MDIO_PMA_REG_M8051_MSGOUT_REG, &val1);
  6302. /* Check the LASI */
  6303. bnx2x_cl45_read(bp, phy,
  6304. MDIO_PMA_DEVAD, MDIO_PMA_LASI_RXSTAT, &val2);
  6305. DP(NETIF_MSG_LINK, "KR 0x9003 0x%x\n", val2);
  6306. /* Check the link status */
  6307. bnx2x_cl45_read(bp, phy,
  6308. MDIO_PCS_DEVAD, MDIO_PCS_REG_STATUS, &val2);
  6309. DP(NETIF_MSG_LINK, "KR PCS status 0x%x\n", val2);
  6310. bnx2x_cl45_read(bp, phy,
  6311. MDIO_PMA_DEVAD, MDIO_PMA_REG_STATUS, &val2);
  6312. bnx2x_cl45_read(bp, phy,
  6313. MDIO_PMA_DEVAD, MDIO_PMA_REG_STATUS, &val1);
  6314. link_up = ((val1 & 4) == 4);
  6315. DP(NETIF_MSG_LINK, "PMA_REG_STATUS=0x%x\n", val1);
  6316. if (link_up &&
  6317. ((phy->req_line_speed != SPEED_10000))) {
  6318. if (bnx2x_8073_xaui_wa(bp, phy) != 0)
  6319. return 0;
  6320. }
  6321. bnx2x_cl45_read(bp, phy,
  6322. MDIO_AN_DEVAD, MDIO_AN_REG_LINK_STATUS, &an1000_status);
  6323. bnx2x_cl45_read(bp, phy,
  6324. MDIO_AN_DEVAD, MDIO_AN_REG_LINK_STATUS, &an1000_status);
  6325. /* Check the link status on 1.1.2 */
  6326. bnx2x_cl45_read(bp, phy,
  6327. MDIO_PMA_DEVAD, MDIO_PMA_REG_STATUS, &val2);
  6328. bnx2x_cl45_read(bp, phy,
  6329. MDIO_PMA_DEVAD, MDIO_PMA_REG_STATUS, &val1);
  6330. DP(NETIF_MSG_LINK, "KR PMA status 0x%x->0x%x,"
  6331. "an_link_status=0x%x\n", val2, val1, an1000_status);
  6332. link_up = (((val1 & 4) == 4) || (an1000_status & (1<<1)));
  6333. if (link_up && bnx2x_8073_is_snr_needed(bp, phy)) {
  6334. /* The SNR will improve about 2dbby changing the BW and FEE main
  6335. * tap. The 1st write to change FFE main tap is set before
  6336. * restart AN. Change PLL Bandwidth in EDC register
  6337. */
  6338. bnx2x_cl45_write(bp, phy,
  6339. MDIO_PMA_DEVAD, MDIO_PMA_REG_PLL_BANDWIDTH,
  6340. 0x26BC);
  6341. /* Change CDR Bandwidth in EDC register */
  6342. bnx2x_cl45_write(bp, phy,
  6343. MDIO_PMA_DEVAD, MDIO_PMA_REG_CDR_BANDWIDTH,
  6344. 0x0333);
  6345. }
  6346. bnx2x_cl45_read(bp, phy,
  6347. MDIO_PMA_DEVAD, MDIO_PMA_REG_8073_SPEED_LINK_STATUS,
  6348. &link_status);
  6349. /* Bits 0..2 --> speed detected, bits 13..15--> link is down */
  6350. if ((link_status & (1<<2)) && (!(link_status & (1<<15)))) {
  6351. link_up = 1;
  6352. vars->line_speed = SPEED_10000;
  6353. DP(NETIF_MSG_LINK, "port %x: External link up in 10G\n",
  6354. params->port);
  6355. } else if ((link_status & (1<<1)) && (!(link_status & (1<<14)))) {
  6356. link_up = 1;
  6357. vars->line_speed = SPEED_2500;
  6358. DP(NETIF_MSG_LINK, "port %x: External link up in 2.5G\n",
  6359. params->port);
  6360. } else if ((link_status & (1<<0)) && (!(link_status & (1<<13)))) {
  6361. link_up = 1;
  6362. vars->line_speed = SPEED_1000;
  6363. DP(NETIF_MSG_LINK, "port %x: External link up in 1G\n",
  6364. params->port);
  6365. } else {
  6366. link_up = 0;
  6367. DP(NETIF_MSG_LINK, "port %x: External link is down\n",
  6368. params->port);
  6369. }
  6370. if (link_up) {
  6371. /* Swap polarity if required */
  6372. if (params->lane_config &
  6373. PORT_HW_CFG_SWAP_PHY_POLARITY_ENABLED) {
  6374. /* Configure the 8073 to swap P and N of the KR lines */
  6375. bnx2x_cl45_read(bp, phy,
  6376. MDIO_XS_DEVAD,
  6377. MDIO_XS_REG_8073_RX_CTRL_PCIE, &val1);
  6378. /* Set bit 3 to invert Rx in 1G mode and clear this bit
  6379. * when it`s in 10G mode.
  6380. */
  6381. if (vars->line_speed == SPEED_1000) {
  6382. DP(NETIF_MSG_LINK, "Swapping 1G polarity for"
  6383. "the 8073\n");
  6384. val1 |= (1<<3);
  6385. } else
  6386. val1 &= ~(1<<3);
  6387. bnx2x_cl45_write(bp, phy,
  6388. MDIO_XS_DEVAD,
  6389. MDIO_XS_REG_8073_RX_CTRL_PCIE,
  6390. val1);
  6391. }
  6392. bnx2x_ext_phy_10G_an_resolve(bp, phy, vars);
  6393. bnx2x_8073_resolve_fc(phy, params, vars);
  6394. vars->duplex = DUPLEX_FULL;
  6395. }
  6396. if (vars->link_status & LINK_STATUS_AUTO_NEGOTIATE_COMPLETE) {
  6397. bnx2x_cl45_read(bp, phy, MDIO_AN_DEVAD,
  6398. MDIO_AN_REG_LP_AUTO_NEG2, &val1);
  6399. if (val1 & (1<<5))
  6400. vars->link_status |=
  6401. LINK_STATUS_LINK_PARTNER_1000TFD_CAPABLE;
  6402. if (val1 & (1<<7))
  6403. vars->link_status |=
  6404. LINK_STATUS_LINK_PARTNER_10GXFD_CAPABLE;
  6405. }
  6406. return link_up;
  6407. }
  6408. static void bnx2x_8073_link_reset(struct bnx2x_phy *phy,
  6409. struct link_params *params)
  6410. {
  6411. struct bnx2x *bp = params->bp;
  6412. u8 gpio_port;
  6413. if (CHIP_IS_E2(bp))
  6414. gpio_port = BP_PATH(bp);
  6415. else
  6416. gpio_port = params->port;
  6417. DP(NETIF_MSG_LINK, "Setting 8073 port %d into low power mode\n",
  6418. gpio_port);
  6419. bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_2,
  6420. MISC_REGISTERS_GPIO_OUTPUT_LOW,
  6421. gpio_port);
  6422. }
  6423. /******************************************************************/
  6424. /* BCM8705 PHY SECTION */
  6425. /******************************************************************/
  6426. static int bnx2x_8705_config_init(struct bnx2x_phy *phy,
  6427. struct link_params *params,
  6428. struct link_vars *vars)
  6429. {
  6430. struct bnx2x *bp = params->bp;
  6431. DP(NETIF_MSG_LINK, "init 8705\n");
  6432. /* Restore normal power mode*/
  6433. bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_2,
  6434. MISC_REGISTERS_GPIO_OUTPUT_HIGH, params->port);
  6435. /* HW reset */
  6436. bnx2x_ext_phy_hw_reset(bp, params->port);
  6437. bnx2x_cl45_write(bp, phy, MDIO_PMA_DEVAD, MDIO_PMA_REG_CTRL, 0xa040);
  6438. bnx2x_wait_reset_complete(bp, phy, params);
  6439. bnx2x_cl45_write(bp, phy,
  6440. MDIO_PMA_DEVAD, MDIO_PMA_REG_MISC_CTRL, 0x8288);
  6441. bnx2x_cl45_write(bp, phy,
  6442. MDIO_PMA_DEVAD, MDIO_PMA_REG_PHY_IDENTIFIER, 0x7fbf);
  6443. bnx2x_cl45_write(bp, phy,
  6444. MDIO_PMA_DEVAD, MDIO_PMA_REG_CMU_PLL_BYPASS, 0x0100);
  6445. bnx2x_cl45_write(bp, phy,
  6446. MDIO_WIS_DEVAD, MDIO_WIS_REG_LASI_CNTL, 0x1);
  6447. /* BCM8705 doesn't have microcode, hence the 0 */
  6448. bnx2x_save_spirom_version(bp, params->port, params->shmem_base, 0);
  6449. return 0;
  6450. }
  6451. static u8 bnx2x_8705_read_status(struct bnx2x_phy *phy,
  6452. struct link_params *params,
  6453. struct link_vars *vars)
  6454. {
  6455. u8 link_up = 0;
  6456. u16 val1, rx_sd;
  6457. struct bnx2x *bp = params->bp;
  6458. DP(NETIF_MSG_LINK, "read status 8705\n");
  6459. bnx2x_cl45_read(bp, phy,
  6460. MDIO_WIS_DEVAD, MDIO_WIS_REG_LASI_STATUS, &val1);
  6461. DP(NETIF_MSG_LINK, "8705 LASI status 0x%x\n", val1);
  6462. bnx2x_cl45_read(bp, phy,
  6463. MDIO_WIS_DEVAD, MDIO_WIS_REG_LASI_STATUS, &val1);
  6464. DP(NETIF_MSG_LINK, "8705 LASI status 0x%x\n", val1);
  6465. bnx2x_cl45_read(bp, phy,
  6466. MDIO_PMA_DEVAD, MDIO_PMA_REG_RX_SD, &rx_sd);
  6467. bnx2x_cl45_read(bp, phy,
  6468. MDIO_PMA_DEVAD, 0xc809, &val1);
  6469. bnx2x_cl45_read(bp, phy,
  6470. MDIO_PMA_DEVAD, 0xc809, &val1);
  6471. DP(NETIF_MSG_LINK, "8705 1.c809 val=0x%x\n", val1);
  6472. link_up = ((rx_sd & 0x1) && (val1 & (1<<9)) && ((val1 & (1<<8)) == 0));
  6473. if (link_up) {
  6474. vars->line_speed = SPEED_10000;
  6475. bnx2x_ext_phy_resolve_fc(phy, params, vars);
  6476. }
  6477. return link_up;
  6478. }
  6479. /******************************************************************/
  6480. /* SFP+ module Section */
  6481. /******************************************************************/
  6482. static void bnx2x_set_disable_pmd_transmit(struct link_params *params,
  6483. struct bnx2x_phy *phy,
  6484. u8 pmd_dis)
  6485. {
  6486. struct bnx2x *bp = params->bp;
  6487. /* Disable transmitter only for bootcodes which can enable it afterwards
  6488. * (for D3 link)
  6489. */
  6490. if (pmd_dis) {
  6491. if (params->feature_config_flags &
  6492. FEATURE_CONFIG_BC_SUPPORTS_SFP_TX_DISABLED)
  6493. DP(NETIF_MSG_LINK, "Disabling PMD transmitter\n");
  6494. else {
  6495. DP(NETIF_MSG_LINK, "NOT disabling PMD transmitter\n");
  6496. return;
  6497. }
  6498. } else
  6499. DP(NETIF_MSG_LINK, "Enabling PMD transmitter\n");
  6500. bnx2x_cl45_write(bp, phy,
  6501. MDIO_PMA_DEVAD,
  6502. MDIO_PMA_REG_TX_DISABLE, pmd_dis);
  6503. }
  6504. static u8 bnx2x_get_gpio_port(struct link_params *params)
  6505. {
  6506. u8 gpio_port;
  6507. u32 swap_val, swap_override;
  6508. struct bnx2x *bp = params->bp;
  6509. if (CHIP_IS_E2(bp))
  6510. gpio_port = BP_PATH(bp);
  6511. else
  6512. gpio_port = params->port;
  6513. swap_val = REG_RD(bp, NIG_REG_PORT_SWAP);
  6514. swap_override = REG_RD(bp, NIG_REG_STRAP_OVERRIDE);
  6515. return gpio_port ^ (swap_val && swap_override);
  6516. }
  6517. static void bnx2x_sfp_e1e2_set_transmitter(struct link_params *params,
  6518. struct bnx2x_phy *phy,
  6519. u8 tx_en)
  6520. {
  6521. u16 val;
  6522. u8 port = params->port;
  6523. struct bnx2x *bp = params->bp;
  6524. u32 tx_en_mode;
  6525. /* Disable/Enable transmitter ( TX laser of the SFP+ module.)*/
  6526. tx_en_mode = REG_RD(bp, params->shmem_base +
  6527. offsetof(struct shmem_region,
  6528. dev_info.port_hw_config[port].sfp_ctrl)) &
  6529. PORT_HW_CFG_TX_LASER_MASK;
  6530. DP(NETIF_MSG_LINK, "Setting transmitter tx_en=%x for port %x "
  6531. "mode = %x\n", tx_en, port, tx_en_mode);
  6532. switch (tx_en_mode) {
  6533. case PORT_HW_CFG_TX_LASER_MDIO:
  6534. bnx2x_cl45_read(bp, phy,
  6535. MDIO_PMA_DEVAD,
  6536. MDIO_PMA_REG_PHY_IDENTIFIER,
  6537. &val);
  6538. if (tx_en)
  6539. val &= ~(1<<15);
  6540. else
  6541. val |= (1<<15);
  6542. bnx2x_cl45_write(bp, phy,
  6543. MDIO_PMA_DEVAD,
  6544. MDIO_PMA_REG_PHY_IDENTIFIER,
  6545. val);
  6546. break;
  6547. case PORT_HW_CFG_TX_LASER_GPIO0:
  6548. case PORT_HW_CFG_TX_LASER_GPIO1:
  6549. case PORT_HW_CFG_TX_LASER_GPIO2:
  6550. case PORT_HW_CFG_TX_LASER_GPIO3:
  6551. {
  6552. u16 gpio_pin;
  6553. u8 gpio_port, gpio_mode;
  6554. if (tx_en)
  6555. gpio_mode = MISC_REGISTERS_GPIO_OUTPUT_HIGH;
  6556. else
  6557. gpio_mode = MISC_REGISTERS_GPIO_OUTPUT_LOW;
  6558. gpio_pin = tx_en_mode - PORT_HW_CFG_TX_LASER_GPIO0;
  6559. gpio_port = bnx2x_get_gpio_port(params);
  6560. bnx2x_set_gpio(bp, gpio_pin, gpio_mode, gpio_port);
  6561. break;
  6562. }
  6563. default:
  6564. DP(NETIF_MSG_LINK, "Invalid TX_LASER_MDIO 0x%x\n", tx_en_mode);
  6565. break;
  6566. }
  6567. }
  6568. static void bnx2x_sfp_set_transmitter(struct link_params *params,
  6569. struct bnx2x_phy *phy,
  6570. u8 tx_en)
  6571. {
  6572. struct bnx2x *bp = params->bp;
  6573. DP(NETIF_MSG_LINK, "Setting SFP+ transmitter to %d\n", tx_en);
  6574. if (CHIP_IS_E3(bp))
  6575. bnx2x_sfp_e3_set_transmitter(params, phy, tx_en);
  6576. else
  6577. bnx2x_sfp_e1e2_set_transmitter(params, phy, tx_en);
  6578. }
  6579. static int bnx2x_8726_read_sfp_module_eeprom(struct bnx2x_phy *phy,
  6580. struct link_params *params,
  6581. u16 addr, u8 byte_cnt, u8 *o_buf)
  6582. {
  6583. struct bnx2x *bp = params->bp;
  6584. u16 val = 0;
  6585. u16 i;
  6586. if (byte_cnt > SFP_EEPROM_PAGE_SIZE) {
  6587. DP(NETIF_MSG_LINK,
  6588. "Reading from eeprom is limited to 0xf\n");
  6589. return -EINVAL;
  6590. }
  6591. /* Set the read command byte count */
  6592. bnx2x_cl45_write(bp, phy,
  6593. MDIO_PMA_DEVAD, MDIO_PMA_REG_SFP_TWO_WIRE_BYTE_CNT,
  6594. (byte_cnt | 0xa000));
  6595. /* Set the read command address */
  6596. bnx2x_cl45_write(bp, phy,
  6597. MDIO_PMA_DEVAD, MDIO_PMA_REG_SFP_TWO_WIRE_MEM_ADDR,
  6598. addr);
  6599. /* Activate read command */
  6600. bnx2x_cl45_write(bp, phy,
  6601. MDIO_PMA_DEVAD, MDIO_PMA_REG_SFP_TWO_WIRE_CTRL,
  6602. 0x2c0f);
  6603. /* Wait up to 500us for command complete status */
  6604. for (i = 0; i < 100; i++) {
  6605. bnx2x_cl45_read(bp, phy,
  6606. MDIO_PMA_DEVAD,
  6607. MDIO_PMA_REG_SFP_TWO_WIRE_CTRL, &val);
  6608. if ((val & MDIO_PMA_REG_SFP_TWO_WIRE_CTRL_STATUS_MASK) ==
  6609. MDIO_PMA_REG_SFP_TWO_WIRE_STATUS_COMPLETE)
  6610. break;
  6611. udelay(5);
  6612. }
  6613. if ((val & MDIO_PMA_REG_SFP_TWO_WIRE_CTRL_STATUS_MASK) !=
  6614. MDIO_PMA_REG_SFP_TWO_WIRE_STATUS_COMPLETE) {
  6615. DP(NETIF_MSG_LINK,
  6616. "Got bad status 0x%x when reading from SFP+ EEPROM\n",
  6617. (val & MDIO_PMA_REG_SFP_TWO_WIRE_CTRL_STATUS_MASK));
  6618. return -EINVAL;
  6619. }
  6620. /* Read the buffer */
  6621. for (i = 0; i < byte_cnt; i++) {
  6622. bnx2x_cl45_read(bp, phy,
  6623. MDIO_PMA_DEVAD,
  6624. MDIO_PMA_REG_8726_TWO_WIRE_DATA_BUF + i, &val);
  6625. o_buf[i] = (u8)(val & MDIO_PMA_REG_8726_TWO_WIRE_DATA_MASK);
  6626. }
  6627. for (i = 0; i < 100; i++) {
  6628. bnx2x_cl45_read(bp, phy,
  6629. MDIO_PMA_DEVAD,
  6630. MDIO_PMA_REG_SFP_TWO_WIRE_CTRL, &val);
  6631. if ((val & MDIO_PMA_REG_SFP_TWO_WIRE_CTRL_STATUS_MASK) ==
  6632. MDIO_PMA_REG_SFP_TWO_WIRE_STATUS_IDLE)
  6633. return 0;
  6634. usleep_range(1000, 2000);
  6635. }
  6636. return -EINVAL;
  6637. }
  6638. static void bnx2x_warpcore_power_module(struct link_params *params,
  6639. struct bnx2x_phy *phy,
  6640. u8 power)
  6641. {
  6642. u32 pin_cfg;
  6643. struct bnx2x *bp = params->bp;
  6644. pin_cfg = (REG_RD(bp, params->shmem_base +
  6645. offsetof(struct shmem_region,
  6646. dev_info.port_hw_config[params->port].e3_sfp_ctrl)) &
  6647. PORT_HW_CFG_E3_PWR_DIS_MASK) >>
  6648. PORT_HW_CFG_E3_PWR_DIS_SHIFT;
  6649. if (pin_cfg == PIN_CFG_NA)
  6650. return;
  6651. DP(NETIF_MSG_LINK, "Setting SFP+ module power to %d using pin cfg %d\n",
  6652. power, pin_cfg);
  6653. /* Low ==> corresponding SFP+ module is powered
  6654. * high ==> the SFP+ module is powered down
  6655. */
  6656. bnx2x_set_cfg_pin(bp, pin_cfg, power ^ 1);
  6657. }
  6658. static int bnx2x_warpcore_read_sfp_module_eeprom(struct bnx2x_phy *phy,
  6659. struct link_params *params,
  6660. u16 addr, u8 byte_cnt,
  6661. u8 *o_buf)
  6662. {
  6663. int rc = 0;
  6664. u8 i, j = 0, cnt = 0;
  6665. u32 data_array[4];
  6666. u16 addr32;
  6667. struct bnx2x *bp = params->bp;
  6668. if (byte_cnt > SFP_EEPROM_PAGE_SIZE) {
  6669. DP(NETIF_MSG_LINK,
  6670. "Reading from eeprom is limited to 16 bytes\n");
  6671. return -EINVAL;
  6672. }
  6673. /* 4 byte aligned address */
  6674. addr32 = addr & (~0x3);
  6675. do {
  6676. if (cnt == I2C_WA_PWR_ITER) {
  6677. bnx2x_warpcore_power_module(params, phy, 0);
  6678. /* Note that 100us are not enough here */
  6679. usleep_range(1000,1000);
  6680. bnx2x_warpcore_power_module(params, phy, 1);
  6681. }
  6682. rc = bnx2x_bsc_read(params, phy, 0xa0, addr32, 0, byte_cnt,
  6683. data_array);
  6684. } while ((rc != 0) && (++cnt < I2C_WA_RETRY_CNT));
  6685. if (rc == 0) {
  6686. for (i = (addr - addr32); i < byte_cnt + (addr - addr32); i++) {
  6687. o_buf[j] = *((u8 *)data_array + i);
  6688. j++;
  6689. }
  6690. }
  6691. return rc;
  6692. }
  6693. static int bnx2x_8727_read_sfp_module_eeprom(struct bnx2x_phy *phy,
  6694. struct link_params *params,
  6695. u16 addr, u8 byte_cnt, u8 *o_buf)
  6696. {
  6697. struct bnx2x *bp = params->bp;
  6698. u16 val, i;
  6699. if (byte_cnt > SFP_EEPROM_PAGE_SIZE) {
  6700. DP(NETIF_MSG_LINK,
  6701. "Reading from eeprom is limited to 0xf\n");
  6702. return -EINVAL;
  6703. }
  6704. /* Need to read from 1.8000 to clear it */
  6705. bnx2x_cl45_read(bp, phy,
  6706. MDIO_PMA_DEVAD,
  6707. MDIO_PMA_REG_SFP_TWO_WIRE_CTRL,
  6708. &val);
  6709. /* Set the read command byte count */
  6710. bnx2x_cl45_write(bp, phy,
  6711. MDIO_PMA_DEVAD,
  6712. MDIO_PMA_REG_SFP_TWO_WIRE_BYTE_CNT,
  6713. ((byte_cnt < 2) ? 2 : byte_cnt));
  6714. /* Set the read command address */
  6715. bnx2x_cl45_write(bp, phy,
  6716. MDIO_PMA_DEVAD,
  6717. MDIO_PMA_REG_SFP_TWO_WIRE_MEM_ADDR,
  6718. addr);
  6719. /* Set the destination address */
  6720. bnx2x_cl45_write(bp, phy,
  6721. MDIO_PMA_DEVAD,
  6722. 0x8004,
  6723. MDIO_PMA_REG_8727_TWO_WIRE_DATA_BUF);
  6724. /* Activate read command */
  6725. bnx2x_cl45_write(bp, phy,
  6726. MDIO_PMA_DEVAD,
  6727. MDIO_PMA_REG_SFP_TWO_WIRE_CTRL,
  6728. 0x8002);
  6729. /* Wait appropriate time for two-wire command to finish before
  6730. * polling the status register
  6731. */
  6732. usleep_range(1000, 2000);
  6733. /* Wait up to 500us for command complete status */
  6734. for (i = 0; i < 100; i++) {
  6735. bnx2x_cl45_read(bp, phy,
  6736. MDIO_PMA_DEVAD,
  6737. MDIO_PMA_REG_SFP_TWO_WIRE_CTRL, &val);
  6738. if ((val & MDIO_PMA_REG_SFP_TWO_WIRE_CTRL_STATUS_MASK) ==
  6739. MDIO_PMA_REG_SFP_TWO_WIRE_STATUS_COMPLETE)
  6740. break;
  6741. udelay(5);
  6742. }
  6743. if ((val & MDIO_PMA_REG_SFP_TWO_WIRE_CTRL_STATUS_MASK) !=
  6744. MDIO_PMA_REG_SFP_TWO_WIRE_STATUS_COMPLETE) {
  6745. DP(NETIF_MSG_LINK,
  6746. "Got bad status 0x%x when reading from SFP+ EEPROM\n",
  6747. (val & MDIO_PMA_REG_SFP_TWO_WIRE_CTRL_STATUS_MASK));
  6748. return -EFAULT;
  6749. }
  6750. /* Read the buffer */
  6751. for (i = 0; i < byte_cnt; i++) {
  6752. bnx2x_cl45_read(bp, phy,
  6753. MDIO_PMA_DEVAD,
  6754. MDIO_PMA_REG_8727_TWO_WIRE_DATA_BUF + i, &val);
  6755. o_buf[i] = (u8)(val & MDIO_PMA_REG_8727_TWO_WIRE_DATA_MASK);
  6756. }
  6757. for (i = 0; i < 100; i++) {
  6758. bnx2x_cl45_read(bp, phy,
  6759. MDIO_PMA_DEVAD,
  6760. MDIO_PMA_REG_SFP_TWO_WIRE_CTRL, &val);
  6761. if ((val & MDIO_PMA_REG_SFP_TWO_WIRE_CTRL_STATUS_MASK) ==
  6762. MDIO_PMA_REG_SFP_TWO_WIRE_STATUS_IDLE)
  6763. return 0;
  6764. usleep_range(1000, 2000);
  6765. }
  6766. return -EINVAL;
  6767. }
  6768. int bnx2x_read_sfp_module_eeprom(struct bnx2x_phy *phy,
  6769. struct link_params *params, u16 addr,
  6770. u8 byte_cnt, u8 *o_buf)
  6771. {
  6772. int rc = -EOPNOTSUPP;
  6773. switch (phy->type) {
  6774. case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8726:
  6775. rc = bnx2x_8726_read_sfp_module_eeprom(phy, params, addr,
  6776. byte_cnt, o_buf);
  6777. break;
  6778. case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8727:
  6779. case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8722:
  6780. rc = bnx2x_8727_read_sfp_module_eeprom(phy, params, addr,
  6781. byte_cnt, o_buf);
  6782. break;
  6783. case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_DIRECT:
  6784. rc = bnx2x_warpcore_read_sfp_module_eeprom(phy, params, addr,
  6785. byte_cnt, o_buf);
  6786. break;
  6787. }
  6788. return rc;
  6789. }
  6790. static int bnx2x_get_edc_mode(struct bnx2x_phy *phy,
  6791. struct link_params *params,
  6792. u16 *edc_mode)
  6793. {
  6794. struct bnx2x *bp = params->bp;
  6795. u32 sync_offset = 0, phy_idx, media_types;
  6796. u8 val[2], check_limiting_mode = 0;
  6797. *edc_mode = EDC_MODE_LIMITING;
  6798. phy->media_type = ETH_PHY_UNSPECIFIED;
  6799. /* First check for copper cable */
  6800. if (bnx2x_read_sfp_module_eeprom(phy,
  6801. params,
  6802. SFP_EEPROM_CON_TYPE_ADDR,
  6803. 2,
  6804. (u8 *)val) != 0) {
  6805. DP(NETIF_MSG_LINK, "Failed to read from SFP+ module EEPROM\n");
  6806. return -EINVAL;
  6807. }
  6808. switch (val[0]) {
  6809. case SFP_EEPROM_CON_TYPE_VAL_COPPER:
  6810. {
  6811. u8 copper_module_type;
  6812. phy->media_type = ETH_PHY_DA_TWINAX;
  6813. /* Check if its active cable (includes SFP+ module)
  6814. * of passive cable
  6815. */
  6816. if (bnx2x_read_sfp_module_eeprom(phy,
  6817. params,
  6818. SFP_EEPROM_FC_TX_TECH_ADDR,
  6819. 1,
  6820. &copper_module_type) != 0) {
  6821. DP(NETIF_MSG_LINK,
  6822. "Failed to read copper-cable-type"
  6823. " from SFP+ EEPROM\n");
  6824. return -EINVAL;
  6825. }
  6826. if (copper_module_type &
  6827. SFP_EEPROM_FC_TX_TECH_BITMASK_COPPER_ACTIVE) {
  6828. DP(NETIF_MSG_LINK, "Active Copper cable detected\n");
  6829. check_limiting_mode = 1;
  6830. } else if (copper_module_type &
  6831. SFP_EEPROM_FC_TX_TECH_BITMASK_COPPER_PASSIVE) {
  6832. DP(NETIF_MSG_LINK,
  6833. "Passive Copper cable detected\n");
  6834. *edc_mode =
  6835. EDC_MODE_PASSIVE_DAC;
  6836. } else {
  6837. DP(NETIF_MSG_LINK,
  6838. "Unknown copper-cable-type 0x%x !!!\n",
  6839. copper_module_type);
  6840. return -EINVAL;
  6841. }
  6842. break;
  6843. }
  6844. case SFP_EEPROM_CON_TYPE_VAL_LC:
  6845. check_limiting_mode = 1;
  6846. if ((val[1] & (SFP_EEPROM_COMP_CODE_SR_MASK |
  6847. SFP_EEPROM_COMP_CODE_LR_MASK |
  6848. SFP_EEPROM_COMP_CODE_LRM_MASK)) == 0) {
  6849. DP(NETIF_MSG_LINK, "1G Optic module detected\n");
  6850. phy->media_type = ETH_PHY_SFP_1G_FIBER;
  6851. phy->req_line_speed = SPEED_1000;
  6852. } else {
  6853. int idx, cfg_idx = 0;
  6854. DP(NETIF_MSG_LINK, "10G Optic module detected\n");
  6855. for (idx = INT_PHY; idx < MAX_PHYS; idx++) {
  6856. if (params->phy[idx].type == phy->type) {
  6857. cfg_idx = LINK_CONFIG_IDX(idx);
  6858. break;
  6859. }
  6860. }
  6861. phy->media_type = ETH_PHY_SFPP_10G_FIBER;
  6862. phy->req_line_speed = params->req_line_speed[cfg_idx];
  6863. }
  6864. break;
  6865. default:
  6866. DP(NETIF_MSG_LINK, "Unable to determine module type 0x%x !!!\n",
  6867. val[0]);
  6868. return -EINVAL;
  6869. }
  6870. sync_offset = params->shmem_base +
  6871. offsetof(struct shmem_region,
  6872. dev_info.port_hw_config[params->port].media_type);
  6873. media_types = REG_RD(bp, sync_offset);
  6874. /* Update media type for non-PMF sync */
  6875. for (phy_idx = INT_PHY; phy_idx < MAX_PHYS; phy_idx++) {
  6876. if (&(params->phy[phy_idx]) == phy) {
  6877. media_types &= ~(PORT_HW_CFG_MEDIA_TYPE_PHY0_MASK <<
  6878. (PORT_HW_CFG_MEDIA_TYPE_PHY1_SHIFT * phy_idx));
  6879. media_types |= ((phy->media_type &
  6880. PORT_HW_CFG_MEDIA_TYPE_PHY0_MASK) <<
  6881. (PORT_HW_CFG_MEDIA_TYPE_PHY1_SHIFT * phy_idx));
  6882. break;
  6883. }
  6884. }
  6885. REG_WR(bp, sync_offset, media_types);
  6886. if (check_limiting_mode) {
  6887. u8 options[SFP_EEPROM_OPTIONS_SIZE];
  6888. if (bnx2x_read_sfp_module_eeprom(phy,
  6889. params,
  6890. SFP_EEPROM_OPTIONS_ADDR,
  6891. SFP_EEPROM_OPTIONS_SIZE,
  6892. options) != 0) {
  6893. DP(NETIF_MSG_LINK,
  6894. "Failed to read Option field from module EEPROM\n");
  6895. return -EINVAL;
  6896. }
  6897. if ((options[0] & SFP_EEPROM_OPTIONS_LINEAR_RX_OUT_MASK))
  6898. *edc_mode = EDC_MODE_LINEAR;
  6899. else
  6900. *edc_mode = EDC_MODE_LIMITING;
  6901. }
  6902. DP(NETIF_MSG_LINK, "EDC mode is set to 0x%x\n", *edc_mode);
  6903. return 0;
  6904. }
  6905. /* This function read the relevant field from the module (SFP+), and verify it
  6906. * is compliant with this board
  6907. */
  6908. static int bnx2x_verify_sfp_module(struct bnx2x_phy *phy,
  6909. struct link_params *params)
  6910. {
  6911. struct bnx2x *bp = params->bp;
  6912. u32 val, cmd;
  6913. u32 fw_resp, fw_cmd_param;
  6914. char vendor_name[SFP_EEPROM_VENDOR_NAME_SIZE+1];
  6915. char vendor_pn[SFP_EEPROM_PART_NO_SIZE+1];
  6916. phy->flags &= ~FLAGS_SFP_NOT_APPROVED;
  6917. val = REG_RD(bp, params->shmem_base +
  6918. offsetof(struct shmem_region, dev_info.
  6919. port_feature_config[params->port].config));
  6920. if ((val & PORT_FEAT_CFG_OPT_MDL_ENFRCMNT_MASK) ==
  6921. PORT_FEAT_CFG_OPT_MDL_ENFRCMNT_NO_ENFORCEMENT) {
  6922. DP(NETIF_MSG_LINK, "NOT enforcing module verification\n");
  6923. return 0;
  6924. }
  6925. if (params->feature_config_flags &
  6926. FEATURE_CONFIG_BC_SUPPORTS_DUAL_PHY_OPT_MDL_VRFY) {
  6927. /* Use specific phy request */
  6928. cmd = DRV_MSG_CODE_VRFY_SPECIFIC_PHY_OPT_MDL;
  6929. } else if (params->feature_config_flags &
  6930. FEATURE_CONFIG_BC_SUPPORTS_OPT_MDL_VRFY) {
  6931. /* Use first phy request only in case of non-dual media*/
  6932. if (DUAL_MEDIA(params)) {
  6933. DP(NETIF_MSG_LINK,
  6934. "FW does not support OPT MDL verification\n");
  6935. return -EINVAL;
  6936. }
  6937. cmd = DRV_MSG_CODE_VRFY_FIRST_PHY_OPT_MDL;
  6938. } else {
  6939. /* No support in OPT MDL detection */
  6940. DP(NETIF_MSG_LINK,
  6941. "FW does not support OPT MDL verification\n");
  6942. return -EINVAL;
  6943. }
  6944. fw_cmd_param = FW_PARAM_SET(phy->addr, phy->type, phy->mdio_ctrl);
  6945. fw_resp = bnx2x_fw_command(bp, cmd, fw_cmd_param);
  6946. if (fw_resp == FW_MSG_CODE_VRFY_OPT_MDL_SUCCESS) {
  6947. DP(NETIF_MSG_LINK, "Approved module\n");
  6948. return 0;
  6949. }
  6950. /* Format the warning message */
  6951. if (bnx2x_read_sfp_module_eeprom(phy,
  6952. params,
  6953. SFP_EEPROM_VENDOR_NAME_ADDR,
  6954. SFP_EEPROM_VENDOR_NAME_SIZE,
  6955. (u8 *)vendor_name))
  6956. vendor_name[0] = '\0';
  6957. else
  6958. vendor_name[SFP_EEPROM_VENDOR_NAME_SIZE] = '\0';
  6959. if (bnx2x_read_sfp_module_eeprom(phy,
  6960. params,
  6961. SFP_EEPROM_PART_NO_ADDR,
  6962. SFP_EEPROM_PART_NO_SIZE,
  6963. (u8 *)vendor_pn))
  6964. vendor_pn[0] = '\0';
  6965. else
  6966. vendor_pn[SFP_EEPROM_PART_NO_SIZE] = '\0';
  6967. netdev_err(bp->dev, "Warning: Unqualified SFP+ module detected,"
  6968. " Port %d from %s part number %s\n",
  6969. params->port, vendor_name, vendor_pn);
  6970. if ((val & PORT_FEAT_CFG_OPT_MDL_ENFRCMNT_MASK) !=
  6971. PORT_FEAT_CFG_OPT_MDL_ENFRCMNT_WARNING_MSG)
  6972. phy->flags |= FLAGS_SFP_NOT_APPROVED;
  6973. return -EINVAL;
  6974. }
  6975. static int bnx2x_wait_for_sfp_module_initialized(struct bnx2x_phy *phy,
  6976. struct link_params *params)
  6977. {
  6978. u8 val;
  6979. struct bnx2x *bp = params->bp;
  6980. u16 timeout;
  6981. /* Initialization time after hot-plug may take up to 300ms for
  6982. * some phys type ( e.g. JDSU )
  6983. */
  6984. for (timeout = 0; timeout < 60; timeout++) {
  6985. if (bnx2x_read_sfp_module_eeprom(phy, params, 1, 1, &val)
  6986. == 0) {
  6987. DP(NETIF_MSG_LINK,
  6988. "SFP+ module initialization took %d ms\n",
  6989. timeout * 5);
  6990. return 0;
  6991. }
  6992. usleep_range(5000, 10000);
  6993. }
  6994. return -EINVAL;
  6995. }
  6996. static void bnx2x_8727_power_module(struct bnx2x *bp,
  6997. struct bnx2x_phy *phy,
  6998. u8 is_power_up) {
  6999. /* Make sure GPIOs are not using for LED mode */
  7000. u16 val;
  7001. /* In the GPIO register, bit 4 is use to determine if the GPIOs are
  7002. * operating as INPUT or as OUTPUT. Bit 1 is for input, and 0 for
  7003. * output
  7004. * Bits 0-1 determine the GPIOs value for OUTPUT in case bit 4 val is 0
  7005. * Bits 8-9 determine the GPIOs value for INPUT in case bit 4 val is 1
  7006. * where the 1st bit is the over-current(only input), and 2nd bit is
  7007. * for power( only output )
  7008. *
  7009. * In case of NOC feature is disabled and power is up, set GPIO control
  7010. * as input to enable listening of over-current indication
  7011. */
  7012. if (phy->flags & FLAGS_NOC)
  7013. return;
  7014. if (is_power_up)
  7015. val = (1<<4);
  7016. else
  7017. /* Set GPIO control to OUTPUT, and set the power bit
  7018. * to according to the is_power_up
  7019. */
  7020. val = (1<<1);
  7021. bnx2x_cl45_write(bp, phy,
  7022. MDIO_PMA_DEVAD,
  7023. MDIO_PMA_REG_8727_GPIO_CTRL,
  7024. val);
  7025. }
  7026. static int bnx2x_8726_set_limiting_mode(struct bnx2x *bp,
  7027. struct bnx2x_phy *phy,
  7028. u16 edc_mode)
  7029. {
  7030. u16 cur_limiting_mode;
  7031. bnx2x_cl45_read(bp, phy,
  7032. MDIO_PMA_DEVAD,
  7033. MDIO_PMA_REG_ROM_VER2,
  7034. &cur_limiting_mode);
  7035. DP(NETIF_MSG_LINK, "Current Limiting mode is 0x%x\n",
  7036. cur_limiting_mode);
  7037. if (edc_mode == EDC_MODE_LIMITING) {
  7038. DP(NETIF_MSG_LINK, "Setting LIMITING MODE\n");
  7039. bnx2x_cl45_write(bp, phy,
  7040. MDIO_PMA_DEVAD,
  7041. MDIO_PMA_REG_ROM_VER2,
  7042. EDC_MODE_LIMITING);
  7043. } else { /* LRM mode ( default )*/
  7044. DP(NETIF_MSG_LINK, "Setting LRM MODE\n");
  7045. /* Changing to LRM mode takes quite few seconds. So do it only
  7046. * if current mode is limiting (default is LRM)
  7047. */
  7048. if (cur_limiting_mode != EDC_MODE_LIMITING)
  7049. return 0;
  7050. bnx2x_cl45_write(bp, phy,
  7051. MDIO_PMA_DEVAD,
  7052. MDIO_PMA_REG_LRM_MODE,
  7053. 0);
  7054. bnx2x_cl45_write(bp, phy,
  7055. MDIO_PMA_DEVAD,
  7056. MDIO_PMA_REG_ROM_VER2,
  7057. 0x128);
  7058. bnx2x_cl45_write(bp, phy,
  7059. MDIO_PMA_DEVAD,
  7060. MDIO_PMA_REG_MISC_CTRL0,
  7061. 0x4008);
  7062. bnx2x_cl45_write(bp, phy,
  7063. MDIO_PMA_DEVAD,
  7064. MDIO_PMA_REG_LRM_MODE,
  7065. 0xaaaa);
  7066. }
  7067. return 0;
  7068. }
  7069. static int bnx2x_8727_set_limiting_mode(struct bnx2x *bp,
  7070. struct bnx2x_phy *phy,
  7071. u16 edc_mode)
  7072. {
  7073. u16 phy_identifier;
  7074. u16 rom_ver2_val;
  7075. bnx2x_cl45_read(bp, phy,
  7076. MDIO_PMA_DEVAD,
  7077. MDIO_PMA_REG_PHY_IDENTIFIER,
  7078. &phy_identifier);
  7079. bnx2x_cl45_write(bp, phy,
  7080. MDIO_PMA_DEVAD,
  7081. MDIO_PMA_REG_PHY_IDENTIFIER,
  7082. (phy_identifier & ~(1<<9)));
  7083. bnx2x_cl45_read(bp, phy,
  7084. MDIO_PMA_DEVAD,
  7085. MDIO_PMA_REG_ROM_VER2,
  7086. &rom_ver2_val);
  7087. /* Keep the MSB 8-bits, and set the LSB 8-bits with the edc_mode */
  7088. bnx2x_cl45_write(bp, phy,
  7089. MDIO_PMA_DEVAD,
  7090. MDIO_PMA_REG_ROM_VER2,
  7091. (rom_ver2_val & 0xff00) | (edc_mode & 0x00ff));
  7092. bnx2x_cl45_write(bp, phy,
  7093. MDIO_PMA_DEVAD,
  7094. MDIO_PMA_REG_PHY_IDENTIFIER,
  7095. (phy_identifier | (1<<9)));
  7096. return 0;
  7097. }
  7098. static void bnx2x_8727_specific_func(struct bnx2x_phy *phy,
  7099. struct link_params *params,
  7100. u32 action)
  7101. {
  7102. struct bnx2x *bp = params->bp;
  7103. u16 val;
  7104. switch (action) {
  7105. case DISABLE_TX:
  7106. bnx2x_sfp_set_transmitter(params, phy, 0);
  7107. break;
  7108. case ENABLE_TX:
  7109. if (!(phy->flags & FLAGS_SFP_NOT_APPROVED))
  7110. bnx2x_sfp_set_transmitter(params, phy, 1);
  7111. break;
  7112. case PHY_INIT:
  7113. bnx2x_cl45_write(bp, phy,
  7114. MDIO_PMA_DEVAD, MDIO_PMA_LASI_RXCTRL,
  7115. (1<<2) | (1<<5));
  7116. bnx2x_cl45_write(bp, phy,
  7117. MDIO_PMA_DEVAD, MDIO_PMA_LASI_TXCTRL,
  7118. 0);
  7119. bnx2x_cl45_write(bp, phy,
  7120. MDIO_PMA_DEVAD, MDIO_PMA_LASI_CTRL, 0x0006);
  7121. /* Make MOD_ABS give interrupt on change */
  7122. bnx2x_cl45_read(bp, phy, MDIO_PMA_DEVAD,
  7123. MDIO_PMA_REG_8727_PCS_OPT_CTRL,
  7124. &val);
  7125. val |= (1<<12);
  7126. if (phy->flags & FLAGS_NOC)
  7127. val |= (3<<5);
  7128. /* Set 8727 GPIOs to input to allow reading from the 8727 GPIO0
  7129. * status which reflect SFP+ module over-current
  7130. */
  7131. if (!(phy->flags & FLAGS_NOC))
  7132. val &= 0xff8f; /* Reset bits 4-6 */
  7133. bnx2x_cl45_write(bp, phy,
  7134. MDIO_PMA_DEVAD, MDIO_PMA_REG_8727_PCS_OPT_CTRL,
  7135. val);
  7136. /* Set 2-wire transfer rate of SFP+ module EEPROM
  7137. * to 100Khz since some DACs(direct attached cables) do
  7138. * not work at 400Khz.
  7139. */
  7140. bnx2x_cl45_write(bp, phy,
  7141. MDIO_PMA_DEVAD,
  7142. MDIO_PMA_REG_8727_TWO_WIRE_SLAVE_ADDR,
  7143. 0xa001);
  7144. break;
  7145. default:
  7146. DP(NETIF_MSG_LINK, "Function 0x%x not supported by 8727\n",
  7147. action);
  7148. return;
  7149. }
  7150. }
  7151. static void bnx2x_set_e1e2_module_fault_led(struct link_params *params,
  7152. u8 gpio_mode)
  7153. {
  7154. struct bnx2x *bp = params->bp;
  7155. u32 fault_led_gpio = REG_RD(bp, params->shmem_base +
  7156. offsetof(struct shmem_region,
  7157. dev_info.port_hw_config[params->port].sfp_ctrl)) &
  7158. PORT_HW_CFG_FAULT_MODULE_LED_MASK;
  7159. switch (fault_led_gpio) {
  7160. case PORT_HW_CFG_FAULT_MODULE_LED_DISABLED:
  7161. return;
  7162. case PORT_HW_CFG_FAULT_MODULE_LED_GPIO0:
  7163. case PORT_HW_CFG_FAULT_MODULE_LED_GPIO1:
  7164. case PORT_HW_CFG_FAULT_MODULE_LED_GPIO2:
  7165. case PORT_HW_CFG_FAULT_MODULE_LED_GPIO3:
  7166. {
  7167. u8 gpio_port = bnx2x_get_gpio_port(params);
  7168. u16 gpio_pin = fault_led_gpio -
  7169. PORT_HW_CFG_FAULT_MODULE_LED_GPIO0;
  7170. DP(NETIF_MSG_LINK, "Set fault module-detected led "
  7171. "pin %x port %x mode %x\n",
  7172. gpio_pin, gpio_port, gpio_mode);
  7173. bnx2x_set_gpio(bp, gpio_pin, gpio_mode, gpio_port);
  7174. }
  7175. break;
  7176. default:
  7177. DP(NETIF_MSG_LINK, "Error: Invalid fault led mode 0x%x\n",
  7178. fault_led_gpio);
  7179. }
  7180. }
  7181. static void bnx2x_set_e3_module_fault_led(struct link_params *params,
  7182. u8 gpio_mode)
  7183. {
  7184. u32 pin_cfg;
  7185. u8 port = params->port;
  7186. struct bnx2x *bp = params->bp;
  7187. pin_cfg = (REG_RD(bp, params->shmem_base +
  7188. offsetof(struct shmem_region,
  7189. dev_info.port_hw_config[port].e3_sfp_ctrl)) &
  7190. PORT_HW_CFG_E3_FAULT_MDL_LED_MASK) >>
  7191. PORT_HW_CFG_E3_FAULT_MDL_LED_SHIFT;
  7192. DP(NETIF_MSG_LINK, "Setting Fault LED to %d using pin cfg %d\n",
  7193. gpio_mode, pin_cfg);
  7194. bnx2x_set_cfg_pin(bp, pin_cfg, gpio_mode);
  7195. }
  7196. static void bnx2x_set_sfp_module_fault_led(struct link_params *params,
  7197. u8 gpio_mode)
  7198. {
  7199. struct bnx2x *bp = params->bp;
  7200. DP(NETIF_MSG_LINK, "Setting SFP+ module fault LED to %d\n", gpio_mode);
  7201. if (CHIP_IS_E3(bp)) {
  7202. /* Low ==> if SFP+ module is supported otherwise
  7203. * High ==> if SFP+ module is not on the approved vendor list
  7204. */
  7205. bnx2x_set_e3_module_fault_led(params, gpio_mode);
  7206. } else
  7207. bnx2x_set_e1e2_module_fault_led(params, gpio_mode);
  7208. }
  7209. static void bnx2x_warpcore_hw_reset(struct bnx2x_phy *phy,
  7210. struct link_params *params)
  7211. {
  7212. struct bnx2x *bp = params->bp;
  7213. bnx2x_warpcore_power_module(params, phy, 0);
  7214. /* Put Warpcore in low power mode */
  7215. REG_WR(bp, MISC_REG_WC0_RESET, 0x0c0e);
  7216. /* Put LCPLL in low power mode */
  7217. REG_WR(bp, MISC_REG_LCPLL_E40_PWRDWN, 1);
  7218. REG_WR(bp, MISC_REG_LCPLL_E40_RESETB_ANA, 0);
  7219. REG_WR(bp, MISC_REG_LCPLL_E40_RESETB_DIG, 0);
  7220. }
  7221. static void bnx2x_power_sfp_module(struct link_params *params,
  7222. struct bnx2x_phy *phy,
  7223. u8 power)
  7224. {
  7225. struct bnx2x *bp = params->bp;
  7226. DP(NETIF_MSG_LINK, "Setting SFP+ power to %x\n", power);
  7227. switch (phy->type) {
  7228. case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8727:
  7229. case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8722:
  7230. bnx2x_8727_power_module(params->bp, phy, power);
  7231. break;
  7232. case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_DIRECT:
  7233. bnx2x_warpcore_power_module(params, phy, power);
  7234. break;
  7235. default:
  7236. break;
  7237. }
  7238. }
  7239. static void bnx2x_warpcore_set_limiting_mode(struct link_params *params,
  7240. struct bnx2x_phy *phy,
  7241. u16 edc_mode)
  7242. {
  7243. u16 val = 0;
  7244. u16 mode = MDIO_WC_REG_UC_INFO_B1_FIRMWARE_MODE_DEFAULT;
  7245. struct bnx2x *bp = params->bp;
  7246. u8 lane = bnx2x_get_warpcore_lane(phy, params);
  7247. /* This is a global register which controls all lanes */
  7248. bnx2x_cl45_read(bp, phy, MDIO_WC_DEVAD,
  7249. MDIO_WC_REG_UC_INFO_B1_FIRMWARE_MODE, &val);
  7250. val &= ~(0xf << (lane << 2));
  7251. switch (edc_mode) {
  7252. case EDC_MODE_LINEAR:
  7253. case EDC_MODE_LIMITING:
  7254. mode = MDIO_WC_REG_UC_INFO_B1_FIRMWARE_MODE_DEFAULT;
  7255. break;
  7256. case EDC_MODE_PASSIVE_DAC:
  7257. mode = MDIO_WC_REG_UC_INFO_B1_FIRMWARE_MODE_SFP_DAC;
  7258. break;
  7259. default:
  7260. break;
  7261. }
  7262. val |= (mode << (lane << 2));
  7263. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  7264. MDIO_WC_REG_UC_INFO_B1_FIRMWARE_MODE, val);
  7265. /* A must read */
  7266. bnx2x_cl45_read(bp, phy, MDIO_WC_DEVAD,
  7267. MDIO_WC_REG_UC_INFO_B1_FIRMWARE_MODE, &val);
  7268. /* Restart microcode to re-read the new mode */
  7269. bnx2x_warpcore_reset_lane(bp, phy, 1);
  7270. bnx2x_warpcore_reset_lane(bp, phy, 0);
  7271. }
  7272. static void bnx2x_set_limiting_mode(struct link_params *params,
  7273. struct bnx2x_phy *phy,
  7274. u16 edc_mode)
  7275. {
  7276. switch (phy->type) {
  7277. case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8726:
  7278. bnx2x_8726_set_limiting_mode(params->bp, phy, edc_mode);
  7279. break;
  7280. case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8727:
  7281. case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8722:
  7282. bnx2x_8727_set_limiting_mode(params->bp, phy, edc_mode);
  7283. break;
  7284. case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_DIRECT:
  7285. bnx2x_warpcore_set_limiting_mode(params, phy, edc_mode);
  7286. break;
  7287. }
  7288. }
  7289. int bnx2x_sfp_module_detection(struct bnx2x_phy *phy,
  7290. struct link_params *params)
  7291. {
  7292. struct bnx2x *bp = params->bp;
  7293. u16 edc_mode;
  7294. int rc = 0;
  7295. u32 val = REG_RD(bp, params->shmem_base +
  7296. offsetof(struct shmem_region, dev_info.
  7297. port_feature_config[params->port].config));
  7298. DP(NETIF_MSG_LINK, "SFP+ module plugged in/out detected on port %d\n",
  7299. params->port);
  7300. /* Power up module */
  7301. bnx2x_power_sfp_module(params, phy, 1);
  7302. if (bnx2x_get_edc_mode(phy, params, &edc_mode) != 0) {
  7303. DP(NETIF_MSG_LINK, "Failed to get valid module type\n");
  7304. return -EINVAL;
  7305. } else if (bnx2x_verify_sfp_module(phy, params) != 0) {
  7306. /* Check SFP+ module compatibility */
  7307. DP(NETIF_MSG_LINK, "Module verification failed!!\n");
  7308. rc = -EINVAL;
  7309. /* Turn on fault module-detected led */
  7310. bnx2x_set_sfp_module_fault_led(params,
  7311. MISC_REGISTERS_GPIO_HIGH);
  7312. /* Check if need to power down the SFP+ module */
  7313. if ((val & PORT_FEAT_CFG_OPT_MDL_ENFRCMNT_MASK) ==
  7314. PORT_FEAT_CFG_OPT_MDL_ENFRCMNT_POWER_DOWN) {
  7315. DP(NETIF_MSG_LINK, "Shutdown SFP+ module!!\n");
  7316. bnx2x_power_sfp_module(params, phy, 0);
  7317. return rc;
  7318. }
  7319. } else {
  7320. /* Turn off fault module-detected led */
  7321. bnx2x_set_sfp_module_fault_led(params, MISC_REGISTERS_GPIO_LOW);
  7322. }
  7323. /* Check and set limiting mode / LRM mode on 8726. On 8727 it
  7324. * is done automatically
  7325. */
  7326. bnx2x_set_limiting_mode(params, phy, edc_mode);
  7327. /* Enable transmit for this module if the module is approved, or
  7328. * if unapproved modules should also enable the Tx laser
  7329. */
  7330. if (rc == 0 ||
  7331. (val & PORT_FEAT_CFG_OPT_MDL_ENFRCMNT_MASK) !=
  7332. PORT_FEAT_CFG_OPT_MDL_ENFRCMNT_DISABLE_TX_LASER)
  7333. bnx2x_sfp_set_transmitter(params, phy, 1);
  7334. else
  7335. bnx2x_sfp_set_transmitter(params, phy, 0);
  7336. return rc;
  7337. }
  7338. void bnx2x_handle_module_detect_int(struct link_params *params)
  7339. {
  7340. struct bnx2x *bp = params->bp;
  7341. struct bnx2x_phy *phy;
  7342. u32 gpio_val;
  7343. u8 gpio_num, gpio_port;
  7344. if (CHIP_IS_E3(bp))
  7345. phy = &params->phy[INT_PHY];
  7346. else
  7347. phy = &params->phy[EXT_PHY1];
  7348. if (bnx2x_get_mod_abs_int_cfg(bp, params->chip_id, params->shmem_base,
  7349. params->port, &gpio_num, &gpio_port) ==
  7350. -EINVAL) {
  7351. DP(NETIF_MSG_LINK, "Failed to get MOD_ABS interrupt config\n");
  7352. return;
  7353. }
  7354. /* Set valid module led off */
  7355. bnx2x_set_sfp_module_fault_led(params, MISC_REGISTERS_GPIO_HIGH);
  7356. /* Get current gpio val reflecting module plugged in / out*/
  7357. gpio_val = bnx2x_get_gpio(bp, gpio_num, gpio_port);
  7358. /* Call the handling function in case module is detected */
  7359. if (gpio_val == 0) {
  7360. bnx2x_set_mdio_clk(bp, params->chip_id, params->port);
  7361. bnx2x_set_aer_mmd(params, phy);
  7362. bnx2x_power_sfp_module(params, phy, 1);
  7363. bnx2x_set_gpio_int(bp, gpio_num,
  7364. MISC_REGISTERS_GPIO_INT_OUTPUT_CLR,
  7365. gpio_port);
  7366. if (bnx2x_wait_for_sfp_module_initialized(phy, params) == 0) {
  7367. bnx2x_sfp_module_detection(phy, params);
  7368. if (CHIP_IS_E3(bp)) {
  7369. u16 rx_tx_in_reset;
  7370. /* In case WC is out of reset, reconfigure the
  7371. * link speed while taking into account 1G
  7372. * module limitation.
  7373. */
  7374. bnx2x_cl45_read(bp, phy,
  7375. MDIO_WC_DEVAD,
  7376. MDIO_WC_REG_DIGITAL5_MISC6,
  7377. &rx_tx_in_reset);
  7378. if (!rx_tx_in_reset) {
  7379. bnx2x_warpcore_reset_lane(bp, phy, 1);
  7380. bnx2x_warpcore_config_sfi(phy, params);
  7381. bnx2x_warpcore_reset_lane(bp, phy, 0);
  7382. }
  7383. }
  7384. } else {
  7385. DP(NETIF_MSG_LINK, "SFP+ module is not initialized\n");
  7386. }
  7387. } else {
  7388. u32 val = REG_RD(bp, params->shmem_base +
  7389. offsetof(struct shmem_region, dev_info.
  7390. port_feature_config[params->port].
  7391. config));
  7392. bnx2x_set_gpio_int(bp, gpio_num,
  7393. MISC_REGISTERS_GPIO_INT_OUTPUT_SET,
  7394. gpio_port);
  7395. /* Module was plugged out.
  7396. * Disable transmit for this module
  7397. */
  7398. phy->media_type = ETH_PHY_NOT_PRESENT;
  7399. if (((val & PORT_FEAT_CFG_OPT_MDL_ENFRCMNT_MASK) ==
  7400. PORT_FEAT_CFG_OPT_MDL_ENFRCMNT_DISABLE_TX_LASER) ||
  7401. CHIP_IS_E3(bp))
  7402. bnx2x_sfp_set_transmitter(params, phy, 0);
  7403. }
  7404. }
  7405. /******************************************************************/
  7406. /* Used by 8706 and 8727 */
  7407. /******************************************************************/
  7408. static void bnx2x_sfp_mask_fault(struct bnx2x *bp,
  7409. struct bnx2x_phy *phy,
  7410. u16 alarm_status_offset,
  7411. u16 alarm_ctrl_offset)
  7412. {
  7413. u16 alarm_status, val;
  7414. bnx2x_cl45_read(bp, phy,
  7415. MDIO_PMA_DEVAD, alarm_status_offset,
  7416. &alarm_status);
  7417. bnx2x_cl45_read(bp, phy,
  7418. MDIO_PMA_DEVAD, alarm_status_offset,
  7419. &alarm_status);
  7420. /* Mask or enable the fault event. */
  7421. bnx2x_cl45_read(bp, phy, MDIO_PMA_DEVAD, alarm_ctrl_offset, &val);
  7422. if (alarm_status & (1<<0))
  7423. val &= ~(1<<0);
  7424. else
  7425. val |= (1<<0);
  7426. bnx2x_cl45_write(bp, phy, MDIO_PMA_DEVAD, alarm_ctrl_offset, val);
  7427. }
  7428. /******************************************************************/
  7429. /* common BCM8706/BCM8726 PHY SECTION */
  7430. /******************************************************************/
  7431. static u8 bnx2x_8706_8726_read_status(struct bnx2x_phy *phy,
  7432. struct link_params *params,
  7433. struct link_vars *vars)
  7434. {
  7435. u8 link_up = 0;
  7436. u16 val1, val2, rx_sd, pcs_status;
  7437. struct bnx2x *bp = params->bp;
  7438. DP(NETIF_MSG_LINK, "XGXS 8706/8726\n");
  7439. /* Clear RX Alarm*/
  7440. bnx2x_cl45_read(bp, phy,
  7441. MDIO_PMA_DEVAD, MDIO_PMA_LASI_RXSTAT, &val2);
  7442. bnx2x_sfp_mask_fault(bp, phy, MDIO_PMA_LASI_TXSTAT,
  7443. MDIO_PMA_LASI_TXCTRL);
  7444. /* Clear LASI indication*/
  7445. bnx2x_cl45_read(bp, phy,
  7446. MDIO_PMA_DEVAD, MDIO_PMA_LASI_STAT, &val1);
  7447. bnx2x_cl45_read(bp, phy,
  7448. MDIO_PMA_DEVAD, MDIO_PMA_LASI_STAT, &val2);
  7449. DP(NETIF_MSG_LINK, "8706/8726 LASI status 0x%x--> 0x%x\n", val1, val2);
  7450. bnx2x_cl45_read(bp, phy,
  7451. MDIO_PMA_DEVAD, MDIO_PMA_REG_RX_SD, &rx_sd);
  7452. bnx2x_cl45_read(bp, phy,
  7453. MDIO_PCS_DEVAD, MDIO_PCS_REG_STATUS, &pcs_status);
  7454. bnx2x_cl45_read(bp, phy,
  7455. MDIO_AN_DEVAD, MDIO_AN_REG_LINK_STATUS, &val2);
  7456. bnx2x_cl45_read(bp, phy,
  7457. MDIO_AN_DEVAD, MDIO_AN_REG_LINK_STATUS, &val2);
  7458. DP(NETIF_MSG_LINK, "8706/8726 rx_sd 0x%x pcs_status 0x%x 1Gbps"
  7459. " link_status 0x%x\n", rx_sd, pcs_status, val2);
  7460. /* Link is up if both bit 0 of pmd_rx_sd and bit 0 of pcs_status
  7461. * are set, or if the autoneg bit 1 is set
  7462. */
  7463. link_up = ((rx_sd & pcs_status & 0x1) || (val2 & (1<<1)));
  7464. if (link_up) {
  7465. if (val2 & (1<<1))
  7466. vars->line_speed = SPEED_1000;
  7467. else
  7468. vars->line_speed = SPEED_10000;
  7469. bnx2x_ext_phy_resolve_fc(phy, params, vars);
  7470. vars->duplex = DUPLEX_FULL;
  7471. }
  7472. /* Capture 10G link fault. Read twice to clear stale value. */
  7473. if (vars->line_speed == SPEED_10000) {
  7474. bnx2x_cl45_read(bp, phy, MDIO_PMA_DEVAD,
  7475. MDIO_PMA_LASI_TXSTAT, &val1);
  7476. bnx2x_cl45_read(bp, phy, MDIO_PMA_DEVAD,
  7477. MDIO_PMA_LASI_TXSTAT, &val1);
  7478. if (val1 & (1<<0))
  7479. vars->fault_detected = 1;
  7480. }
  7481. return link_up;
  7482. }
  7483. /******************************************************************/
  7484. /* BCM8706 PHY SECTION */
  7485. /******************************************************************/
  7486. static u8 bnx2x_8706_config_init(struct bnx2x_phy *phy,
  7487. struct link_params *params,
  7488. struct link_vars *vars)
  7489. {
  7490. u32 tx_en_mode;
  7491. u16 cnt, val, tmp1;
  7492. struct bnx2x *bp = params->bp;
  7493. bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_2,
  7494. MISC_REGISTERS_GPIO_OUTPUT_HIGH, params->port);
  7495. /* HW reset */
  7496. bnx2x_ext_phy_hw_reset(bp, params->port);
  7497. bnx2x_cl45_write(bp, phy, MDIO_PMA_DEVAD, MDIO_PMA_REG_CTRL, 0xa040);
  7498. bnx2x_wait_reset_complete(bp, phy, params);
  7499. /* Wait until fw is loaded */
  7500. for (cnt = 0; cnt < 100; cnt++) {
  7501. bnx2x_cl45_read(bp, phy,
  7502. MDIO_PMA_DEVAD, MDIO_PMA_REG_ROM_VER1, &val);
  7503. if (val)
  7504. break;
  7505. usleep_range(10000, 20000);
  7506. }
  7507. DP(NETIF_MSG_LINK, "XGXS 8706 is initialized after %d ms\n", cnt);
  7508. if ((params->feature_config_flags &
  7509. FEATURE_CONFIG_OVERRIDE_PREEMPHASIS_ENABLED)) {
  7510. u8 i;
  7511. u16 reg;
  7512. for (i = 0; i < 4; i++) {
  7513. reg = MDIO_XS_8706_REG_BANK_RX0 +
  7514. i*(MDIO_XS_8706_REG_BANK_RX1 -
  7515. MDIO_XS_8706_REG_BANK_RX0);
  7516. bnx2x_cl45_read(bp, phy, MDIO_XS_DEVAD, reg, &val);
  7517. /* Clear first 3 bits of the control */
  7518. val &= ~0x7;
  7519. /* Set control bits according to configuration */
  7520. val |= (phy->rx_preemphasis[i] & 0x7);
  7521. DP(NETIF_MSG_LINK, "Setting RX Equalizer to BCM8706"
  7522. " reg 0x%x <-- val 0x%x\n", reg, val);
  7523. bnx2x_cl45_write(bp, phy, MDIO_XS_DEVAD, reg, val);
  7524. }
  7525. }
  7526. /* Force speed */
  7527. if (phy->req_line_speed == SPEED_10000) {
  7528. DP(NETIF_MSG_LINK, "XGXS 8706 force 10Gbps\n");
  7529. bnx2x_cl45_write(bp, phy,
  7530. MDIO_PMA_DEVAD,
  7531. MDIO_PMA_REG_DIGITAL_CTRL, 0x400);
  7532. bnx2x_cl45_write(bp, phy,
  7533. MDIO_PMA_DEVAD, MDIO_PMA_LASI_TXCTRL,
  7534. 0);
  7535. /* Arm LASI for link and Tx fault. */
  7536. bnx2x_cl45_write(bp, phy,
  7537. MDIO_PMA_DEVAD, MDIO_PMA_LASI_CTRL, 3);
  7538. } else {
  7539. /* Force 1Gbps using autoneg with 1G advertisement */
  7540. /* Allow CL37 through CL73 */
  7541. DP(NETIF_MSG_LINK, "XGXS 8706 AutoNeg\n");
  7542. bnx2x_cl45_write(bp, phy,
  7543. MDIO_AN_DEVAD, MDIO_AN_REG_CL37_CL73, 0x040c);
  7544. /* Enable Full-Duplex advertisement on CL37 */
  7545. bnx2x_cl45_write(bp, phy,
  7546. MDIO_AN_DEVAD, MDIO_AN_REG_CL37_FC_LP, 0x0020);
  7547. /* Enable CL37 AN */
  7548. bnx2x_cl45_write(bp, phy,
  7549. MDIO_AN_DEVAD, MDIO_AN_REG_CL37_AN, 0x1000);
  7550. /* 1G support */
  7551. bnx2x_cl45_write(bp, phy,
  7552. MDIO_AN_DEVAD, MDIO_AN_REG_ADV, (1<<5));
  7553. /* Enable clause 73 AN */
  7554. bnx2x_cl45_write(bp, phy,
  7555. MDIO_AN_DEVAD, MDIO_AN_REG_CTRL, 0x1200);
  7556. bnx2x_cl45_write(bp, phy,
  7557. MDIO_PMA_DEVAD, MDIO_PMA_LASI_RXCTRL,
  7558. 0x0400);
  7559. bnx2x_cl45_write(bp, phy,
  7560. MDIO_PMA_DEVAD, MDIO_PMA_LASI_CTRL,
  7561. 0x0004);
  7562. }
  7563. bnx2x_save_bcm_spirom_ver(bp, phy, params->port);
  7564. /* If TX Laser is controlled by GPIO_0, do not let PHY go into low
  7565. * power mode, if TX Laser is disabled
  7566. */
  7567. tx_en_mode = REG_RD(bp, params->shmem_base +
  7568. offsetof(struct shmem_region,
  7569. dev_info.port_hw_config[params->port].sfp_ctrl))
  7570. & PORT_HW_CFG_TX_LASER_MASK;
  7571. if (tx_en_mode == PORT_HW_CFG_TX_LASER_GPIO0) {
  7572. DP(NETIF_MSG_LINK, "Enabling TXONOFF_PWRDN_DIS\n");
  7573. bnx2x_cl45_read(bp, phy,
  7574. MDIO_PMA_DEVAD, MDIO_PMA_REG_DIGITAL_CTRL, &tmp1);
  7575. tmp1 |= 0x1;
  7576. bnx2x_cl45_write(bp, phy,
  7577. MDIO_PMA_DEVAD, MDIO_PMA_REG_DIGITAL_CTRL, tmp1);
  7578. }
  7579. return 0;
  7580. }
  7581. static int bnx2x_8706_read_status(struct bnx2x_phy *phy,
  7582. struct link_params *params,
  7583. struct link_vars *vars)
  7584. {
  7585. return bnx2x_8706_8726_read_status(phy, params, vars);
  7586. }
  7587. /******************************************************************/
  7588. /* BCM8726 PHY SECTION */
  7589. /******************************************************************/
  7590. static void bnx2x_8726_config_loopback(struct bnx2x_phy *phy,
  7591. struct link_params *params)
  7592. {
  7593. struct bnx2x *bp = params->bp;
  7594. DP(NETIF_MSG_LINK, "PMA/PMD ext_phy_loopback: 8726\n");
  7595. bnx2x_cl45_write(bp, phy, MDIO_PMA_DEVAD, MDIO_PMA_REG_CTRL, 0x0001);
  7596. }
  7597. static void bnx2x_8726_external_rom_boot(struct bnx2x_phy *phy,
  7598. struct link_params *params)
  7599. {
  7600. struct bnx2x *bp = params->bp;
  7601. /* Need to wait 100ms after reset */
  7602. msleep(100);
  7603. /* Micro controller re-boot */
  7604. bnx2x_cl45_write(bp, phy,
  7605. MDIO_PMA_DEVAD, MDIO_PMA_REG_GEN_CTRL, 0x018B);
  7606. /* Set soft reset */
  7607. bnx2x_cl45_write(bp, phy,
  7608. MDIO_PMA_DEVAD,
  7609. MDIO_PMA_REG_GEN_CTRL,
  7610. MDIO_PMA_REG_GEN_CTRL_ROM_MICRO_RESET);
  7611. bnx2x_cl45_write(bp, phy,
  7612. MDIO_PMA_DEVAD,
  7613. MDIO_PMA_REG_MISC_CTRL1, 0x0001);
  7614. bnx2x_cl45_write(bp, phy,
  7615. MDIO_PMA_DEVAD,
  7616. MDIO_PMA_REG_GEN_CTRL,
  7617. MDIO_PMA_REG_GEN_CTRL_ROM_RESET_INTERNAL_MP);
  7618. /* Wait for 150ms for microcode load */
  7619. msleep(150);
  7620. /* Disable serial boot control, tristates pins SS_N, SCK, MOSI, MISO */
  7621. bnx2x_cl45_write(bp, phy,
  7622. MDIO_PMA_DEVAD,
  7623. MDIO_PMA_REG_MISC_CTRL1, 0x0000);
  7624. msleep(200);
  7625. bnx2x_save_bcm_spirom_ver(bp, phy, params->port);
  7626. }
  7627. static u8 bnx2x_8726_read_status(struct bnx2x_phy *phy,
  7628. struct link_params *params,
  7629. struct link_vars *vars)
  7630. {
  7631. struct bnx2x *bp = params->bp;
  7632. u16 val1;
  7633. u8 link_up = bnx2x_8706_8726_read_status(phy, params, vars);
  7634. if (link_up) {
  7635. bnx2x_cl45_read(bp, phy,
  7636. MDIO_PMA_DEVAD, MDIO_PMA_REG_PHY_IDENTIFIER,
  7637. &val1);
  7638. if (val1 & (1<<15)) {
  7639. DP(NETIF_MSG_LINK, "Tx is disabled\n");
  7640. link_up = 0;
  7641. vars->line_speed = 0;
  7642. }
  7643. }
  7644. return link_up;
  7645. }
  7646. static int bnx2x_8726_config_init(struct bnx2x_phy *phy,
  7647. struct link_params *params,
  7648. struct link_vars *vars)
  7649. {
  7650. struct bnx2x *bp = params->bp;
  7651. DP(NETIF_MSG_LINK, "Initializing BCM8726\n");
  7652. bnx2x_cl45_write(bp, phy, MDIO_PMA_DEVAD, MDIO_PMA_REG_CTRL, 1<<15);
  7653. bnx2x_wait_reset_complete(bp, phy, params);
  7654. bnx2x_8726_external_rom_boot(phy, params);
  7655. /* Need to call module detected on initialization since the module
  7656. * detection triggered by actual module insertion might occur before
  7657. * driver is loaded, and when driver is loaded, it reset all
  7658. * registers, including the transmitter
  7659. */
  7660. bnx2x_sfp_module_detection(phy, params);
  7661. if (phy->req_line_speed == SPEED_1000) {
  7662. DP(NETIF_MSG_LINK, "Setting 1G force\n");
  7663. bnx2x_cl45_write(bp, phy,
  7664. MDIO_PMA_DEVAD, MDIO_PMA_REG_CTRL, 0x40);
  7665. bnx2x_cl45_write(bp, phy,
  7666. MDIO_PMA_DEVAD, MDIO_PMA_REG_10G_CTRL2, 0xD);
  7667. bnx2x_cl45_write(bp, phy,
  7668. MDIO_PMA_DEVAD, MDIO_PMA_LASI_CTRL, 0x5);
  7669. bnx2x_cl45_write(bp, phy,
  7670. MDIO_PMA_DEVAD, MDIO_PMA_LASI_RXCTRL,
  7671. 0x400);
  7672. } else if ((phy->req_line_speed == SPEED_AUTO_NEG) &&
  7673. (phy->speed_cap_mask &
  7674. PORT_HW_CFG_SPEED_CAPABILITY_D0_1G) &&
  7675. ((phy->speed_cap_mask &
  7676. PORT_HW_CFG_SPEED_CAPABILITY_D0_10G) !=
  7677. PORT_HW_CFG_SPEED_CAPABILITY_D0_10G)) {
  7678. DP(NETIF_MSG_LINK, "Setting 1G clause37\n");
  7679. /* Set Flow control */
  7680. bnx2x_ext_phy_set_pause(params, phy, vars);
  7681. bnx2x_cl45_write(bp, phy,
  7682. MDIO_AN_DEVAD, MDIO_AN_REG_ADV, 0x20);
  7683. bnx2x_cl45_write(bp, phy,
  7684. MDIO_AN_DEVAD, MDIO_AN_REG_CL37_CL73, 0x040c);
  7685. bnx2x_cl45_write(bp, phy,
  7686. MDIO_AN_DEVAD, MDIO_AN_REG_CL37_FC_LD, 0x0020);
  7687. bnx2x_cl45_write(bp, phy,
  7688. MDIO_AN_DEVAD, MDIO_AN_REG_CL37_AN, 0x1000);
  7689. bnx2x_cl45_write(bp, phy,
  7690. MDIO_AN_DEVAD, MDIO_AN_REG_CTRL, 0x1200);
  7691. /* Enable RX-ALARM control to receive interrupt for 1G speed
  7692. * change
  7693. */
  7694. bnx2x_cl45_write(bp, phy,
  7695. MDIO_PMA_DEVAD, MDIO_PMA_LASI_CTRL, 0x4);
  7696. bnx2x_cl45_write(bp, phy,
  7697. MDIO_PMA_DEVAD, MDIO_PMA_LASI_RXCTRL,
  7698. 0x400);
  7699. } else { /* Default 10G. Set only LASI control */
  7700. bnx2x_cl45_write(bp, phy,
  7701. MDIO_PMA_DEVAD, MDIO_PMA_LASI_CTRL, 1);
  7702. }
  7703. /* Set TX PreEmphasis if needed */
  7704. if ((params->feature_config_flags &
  7705. FEATURE_CONFIG_OVERRIDE_PREEMPHASIS_ENABLED)) {
  7706. DP(NETIF_MSG_LINK,
  7707. "Setting TX_CTRL1 0x%x, TX_CTRL2 0x%x\n",
  7708. phy->tx_preemphasis[0],
  7709. phy->tx_preemphasis[1]);
  7710. bnx2x_cl45_write(bp, phy,
  7711. MDIO_PMA_DEVAD,
  7712. MDIO_PMA_REG_8726_TX_CTRL1,
  7713. phy->tx_preemphasis[0]);
  7714. bnx2x_cl45_write(bp, phy,
  7715. MDIO_PMA_DEVAD,
  7716. MDIO_PMA_REG_8726_TX_CTRL2,
  7717. phy->tx_preemphasis[1]);
  7718. }
  7719. return 0;
  7720. }
  7721. static void bnx2x_8726_link_reset(struct bnx2x_phy *phy,
  7722. struct link_params *params)
  7723. {
  7724. struct bnx2x *bp = params->bp;
  7725. DP(NETIF_MSG_LINK, "bnx2x_8726_link_reset port %d\n", params->port);
  7726. /* Set serial boot control for external load */
  7727. bnx2x_cl45_write(bp, phy,
  7728. MDIO_PMA_DEVAD,
  7729. MDIO_PMA_REG_GEN_CTRL, 0x0001);
  7730. }
  7731. /******************************************************************/
  7732. /* BCM8727 PHY SECTION */
  7733. /******************************************************************/
  7734. static void bnx2x_8727_set_link_led(struct bnx2x_phy *phy,
  7735. struct link_params *params, u8 mode)
  7736. {
  7737. struct bnx2x *bp = params->bp;
  7738. u16 led_mode_bitmask = 0;
  7739. u16 gpio_pins_bitmask = 0;
  7740. u16 val;
  7741. /* Only NOC flavor requires to set the LED specifically */
  7742. if (!(phy->flags & FLAGS_NOC))
  7743. return;
  7744. switch (mode) {
  7745. case LED_MODE_FRONT_PANEL_OFF:
  7746. case LED_MODE_OFF:
  7747. led_mode_bitmask = 0;
  7748. gpio_pins_bitmask = 0x03;
  7749. break;
  7750. case LED_MODE_ON:
  7751. led_mode_bitmask = 0;
  7752. gpio_pins_bitmask = 0x02;
  7753. break;
  7754. case LED_MODE_OPER:
  7755. led_mode_bitmask = 0x60;
  7756. gpio_pins_bitmask = 0x11;
  7757. break;
  7758. }
  7759. bnx2x_cl45_read(bp, phy,
  7760. MDIO_PMA_DEVAD,
  7761. MDIO_PMA_REG_8727_PCS_OPT_CTRL,
  7762. &val);
  7763. val &= 0xff8f;
  7764. val |= led_mode_bitmask;
  7765. bnx2x_cl45_write(bp, phy,
  7766. MDIO_PMA_DEVAD,
  7767. MDIO_PMA_REG_8727_PCS_OPT_CTRL,
  7768. val);
  7769. bnx2x_cl45_read(bp, phy,
  7770. MDIO_PMA_DEVAD,
  7771. MDIO_PMA_REG_8727_GPIO_CTRL,
  7772. &val);
  7773. val &= 0xffe0;
  7774. val |= gpio_pins_bitmask;
  7775. bnx2x_cl45_write(bp, phy,
  7776. MDIO_PMA_DEVAD,
  7777. MDIO_PMA_REG_8727_GPIO_CTRL,
  7778. val);
  7779. }
  7780. static void bnx2x_8727_hw_reset(struct bnx2x_phy *phy,
  7781. struct link_params *params) {
  7782. u32 swap_val, swap_override;
  7783. u8 port;
  7784. /* The PHY reset is controlled by GPIO 1. Fake the port number
  7785. * to cancel the swap done in set_gpio()
  7786. */
  7787. struct bnx2x *bp = params->bp;
  7788. swap_val = REG_RD(bp, NIG_REG_PORT_SWAP);
  7789. swap_override = REG_RD(bp, NIG_REG_STRAP_OVERRIDE);
  7790. port = (swap_val && swap_override) ^ 1;
  7791. bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_1,
  7792. MISC_REGISTERS_GPIO_OUTPUT_LOW, port);
  7793. }
  7794. static void bnx2x_8727_config_speed(struct bnx2x_phy *phy,
  7795. struct link_params *params)
  7796. {
  7797. struct bnx2x *bp = params->bp;
  7798. u16 tmp1, val;
  7799. /* Set option 1G speed */
  7800. if ((phy->req_line_speed == SPEED_1000) ||
  7801. (phy->media_type == ETH_PHY_SFP_1G_FIBER)) {
  7802. DP(NETIF_MSG_LINK, "Setting 1G force\n");
  7803. bnx2x_cl45_write(bp, phy,
  7804. MDIO_PMA_DEVAD, MDIO_PMA_REG_CTRL, 0x40);
  7805. bnx2x_cl45_write(bp, phy,
  7806. MDIO_PMA_DEVAD, MDIO_PMA_REG_10G_CTRL2, 0xD);
  7807. bnx2x_cl45_read(bp, phy,
  7808. MDIO_PMA_DEVAD, MDIO_PMA_REG_10G_CTRL2, &tmp1);
  7809. DP(NETIF_MSG_LINK, "1.7 = 0x%x\n", tmp1);
  7810. /* Power down the XAUI until link is up in case of dual-media
  7811. * and 1G
  7812. */
  7813. if (DUAL_MEDIA(params)) {
  7814. bnx2x_cl45_read(bp, phy,
  7815. MDIO_PMA_DEVAD,
  7816. MDIO_PMA_REG_8727_PCS_GP, &val);
  7817. val |= (3<<10);
  7818. bnx2x_cl45_write(bp, phy,
  7819. MDIO_PMA_DEVAD,
  7820. MDIO_PMA_REG_8727_PCS_GP, val);
  7821. }
  7822. } else if ((phy->req_line_speed == SPEED_AUTO_NEG) &&
  7823. ((phy->speed_cap_mask &
  7824. PORT_HW_CFG_SPEED_CAPABILITY_D0_1G)) &&
  7825. ((phy->speed_cap_mask &
  7826. PORT_HW_CFG_SPEED_CAPABILITY_D0_10G) !=
  7827. PORT_HW_CFG_SPEED_CAPABILITY_D0_10G)) {
  7828. DP(NETIF_MSG_LINK, "Setting 1G clause37\n");
  7829. bnx2x_cl45_write(bp, phy,
  7830. MDIO_AN_DEVAD, MDIO_AN_REG_8727_MISC_CTRL, 0);
  7831. bnx2x_cl45_write(bp, phy,
  7832. MDIO_AN_DEVAD, MDIO_AN_REG_CL37_AN, 0x1300);
  7833. } else {
  7834. /* Since the 8727 has only single reset pin, need to set the 10G
  7835. * registers although it is default
  7836. */
  7837. bnx2x_cl45_write(bp, phy,
  7838. MDIO_AN_DEVAD, MDIO_AN_REG_8727_MISC_CTRL,
  7839. 0x0020);
  7840. bnx2x_cl45_write(bp, phy,
  7841. MDIO_AN_DEVAD, MDIO_AN_REG_CL37_AN, 0x0100);
  7842. bnx2x_cl45_write(bp, phy,
  7843. MDIO_PMA_DEVAD, MDIO_PMA_REG_CTRL, 0x2040);
  7844. bnx2x_cl45_write(bp, phy,
  7845. MDIO_PMA_DEVAD, MDIO_PMA_REG_10G_CTRL2,
  7846. 0x0008);
  7847. }
  7848. }
  7849. static int bnx2x_8727_config_init(struct bnx2x_phy *phy,
  7850. struct link_params *params,
  7851. struct link_vars *vars)
  7852. {
  7853. u32 tx_en_mode;
  7854. u16 tmp1, mod_abs, tmp2;
  7855. struct bnx2x *bp = params->bp;
  7856. /* Enable PMD link, MOD_ABS_FLT, and 1G link alarm */
  7857. bnx2x_wait_reset_complete(bp, phy, params);
  7858. DP(NETIF_MSG_LINK, "Initializing BCM8727\n");
  7859. bnx2x_8727_specific_func(phy, params, PHY_INIT);
  7860. /* Initially configure MOD_ABS to interrupt when module is
  7861. * presence( bit 8)
  7862. */
  7863. bnx2x_cl45_read(bp, phy,
  7864. MDIO_PMA_DEVAD, MDIO_PMA_REG_PHY_IDENTIFIER, &mod_abs);
  7865. /* Set EDC off by setting OPTXLOS signal input to low (bit 9).
  7866. * When the EDC is off it locks onto a reference clock and avoids
  7867. * becoming 'lost'
  7868. */
  7869. mod_abs &= ~(1<<8);
  7870. if (!(phy->flags & FLAGS_NOC))
  7871. mod_abs &= ~(1<<9);
  7872. bnx2x_cl45_write(bp, phy,
  7873. MDIO_PMA_DEVAD, MDIO_PMA_REG_PHY_IDENTIFIER, mod_abs);
  7874. /* Enable/Disable PHY transmitter output */
  7875. bnx2x_set_disable_pmd_transmit(params, phy, 0);
  7876. bnx2x_8727_power_module(bp, phy, 1);
  7877. bnx2x_cl45_read(bp, phy,
  7878. MDIO_PMA_DEVAD, MDIO_PMA_REG_M8051_MSGOUT_REG, &tmp1);
  7879. bnx2x_cl45_read(bp, phy,
  7880. MDIO_PMA_DEVAD, MDIO_PMA_LASI_RXSTAT, &tmp1);
  7881. bnx2x_8727_config_speed(phy, params);
  7882. /* Set TX PreEmphasis if needed */
  7883. if ((params->feature_config_flags &
  7884. FEATURE_CONFIG_OVERRIDE_PREEMPHASIS_ENABLED)) {
  7885. DP(NETIF_MSG_LINK, "Setting TX_CTRL1 0x%x, TX_CTRL2 0x%x\n",
  7886. phy->tx_preemphasis[0],
  7887. phy->tx_preemphasis[1]);
  7888. bnx2x_cl45_write(bp, phy,
  7889. MDIO_PMA_DEVAD, MDIO_PMA_REG_8727_TX_CTRL1,
  7890. phy->tx_preemphasis[0]);
  7891. bnx2x_cl45_write(bp, phy,
  7892. MDIO_PMA_DEVAD, MDIO_PMA_REG_8727_TX_CTRL2,
  7893. phy->tx_preemphasis[1]);
  7894. }
  7895. /* If TX Laser is controlled by GPIO_0, do not let PHY go into low
  7896. * power mode, if TX Laser is disabled
  7897. */
  7898. tx_en_mode = REG_RD(bp, params->shmem_base +
  7899. offsetof(struct shmem_region,
  7900. dev_info.port_hw_config[params->port].sfp_ctrl))
  7901. & PORT_HW_CFG_TX_LASER_MASK;
  7902. if (tx_en_mode == PORT_HW_CFG_TX_LASER_GPIO0) {
  7903. DP(NETIF_MSG_LINK, "Enabling TXONOFF_PWRDN_DIS\n");
  7904. bnx2x_cl45_read(bp, phy,
  7905. MDIO_PMA_DEVAD, MDIO_PMA_REG_8727_OPT_CFG_REG, &tmp2);
  7906. tmp2 |= 0x1000;
  7907. tmp2 &= 0xFFEF;
  7908. bnx2x_cl45_write(bp, phy,
  7909. MDIO_PMA_DEVAD, MDIO_PMA_REG_8727_OPT_CFG_REG, tmp2);
  7910. bnx2x_cl45_read(bp, phy,
  7911. MDIO_PMA_DEVAD, MDIO_PMA_REG_PHY_IDENTIFIER,
  7912. &tmp2);
  7913. bnx2x_cl45_write(bp, phy,
  7914. MDIO_PMA_DEVAD, MDIO_PMA_REG_PHY_IDENTIFIER,
  7915. (tmp2 & 0x7fff));
  7916. }
  7917. return 0;
  7918. }
  7919. static void bnx2x_8727_handle_mod_abs(struct bnx2x_phy *phy,
  7920. struct link_params *params)
  7921. {
  7922. struct bnx2x *bp = params->bp;
  7923. u16 mod_abs, rx_alarm_status;
  7924. u32 val = REG_RD(bp, params->shmem_base +
  7925. offsetof(struct shmem_region, dev_info.
  7926. port_feature_config[params->port].
  7927. config));
  7928. bnx2x_cl45_read(bp, phy,
  7929. MDIO_PMA_DEVAD,
  7930. MDIO_PMA_REG_PHY_IDENTIFIER, &mod_abs);
  7931. if (mod_abs & (1<<8)) {
  7932. /* Module is absent */
  7933. DP(NETIF_MSG_LINK,
  7934. "MOD_ABS indication show module is absent\n");
  7935. phy->media_type = ETH_PHY_NOT_PRESENT;
  7936. /* 1. Set mod_abs to detect next module
  7937. * presence event
  7938. * 2. Set EDC off by setting OPTXLOS signal input to low
  7939. * (bit 9).
  7940. * When the EDC is off it locks onto a reference clock and
  7941. * avoids becoming 'lost'.
  7942. */
  7943. mod_abs &= ~(1<<8);
  7944. if (!(phy->flags & FLAGS_NOC))
  7945. mod_abs &= ~(1<<9);
  7946. bnx2x_cl45_write(bp, phy,
  7947. MDIO_PMA_DEVAD,
  7948. MDIO_PMA_REG_PHY_IDENTIFIER, mod_abs);
  7949. /* Clear RX alarm since it stays up as long as
  7950. * the mod_abs wasn't changed
  7951. */
  7952. bnx2x_cl45_read(bp, phy,
  7953. MDIO_PMA_DEVAD,
  7954. MDIO_PMA_LASI_RXSTAT, &rx_alarm_status);
  7955. } else {
  7956. /* Module is present */
  7957. DP(NETIF_MSG_LINK,
  7958. "MOD_ABS indication show module is present\n");
  7959. /* First disable transmitter, and if the module is ok, the
  7960. * module_detection will enable it
  7961. * 1. Set mod_abs to detect next module absent event ( bit 8)
  7962. * 2. Restore the default polarity of the OPRXLOS signal and
  7963. * this signal will then correctly indicate the presence or
  7964. * absence of the Rx signal. (bit 9)
  7965. */
  7966. mod_abs |= (1<<8);
  7967. if (!(phy->flags & FLAGS_NOC))
  7968. mod_abs |= (1<<9);
  7969. bnx2x_cl45_write(bp, phy,
  7970. MDIO_PMA_DEVAD,
  7971. MDIO_PMA_REG_PHY_IDENTIFIER, mod_abs);
  7972. /* Clear RX alarm since it stays up as long as the mod_abs
  7973. * wasn't changed. This is need to be done before calling the
  7974. * module detection, otherwise it will clear* the link update
  7975. * alarm
  7976. */
  7977. bnx2x_cl45_read(bp, phy,
  7978. MDIO_PMA_DEVAD,
  7979. MDIO_PMA_LASI_RXSTAT, &rx_alarm_status);
  7980. if ((val & PORT_FEAT_CFG_OPT_MDL_ENFRCMNT_MASK) ==
  7981. PORT_FEAT_CFG_OPT_MDL_ENFRCMNT_DISABLE_TX_LASER)
  7982. bnx2x_sfp_set_transmitter(params, phy, 0);
  7983. if (bnx2x_wait_for_sfp_module_initialized(phy, params) == 0)
  7984. bnx2x_sfp_module_detection(phy, params);
  7985. else
  7986. DP(NETIF_MSG_LINK, "SFP+ module is not initialized\n");
  7987. /* Reconfigure link speed based on module type limitations */
  7988. bnx2x_8727_config_speed(phy, params);
  7989. }
  7990. DP(NETIF_MSG_LINK, "8727 RX_ALARM_STATUS 0x%x\n",
  7991. rx_alarm_status);
  7992. /* No need to check link status in case of module plugged in/out */
  7993. }
  7994. static u8 bnx2x_8727_read_status(struct bnx2x_phy *phy,
  7995. struct link_params *params,
  7996. struct link_vars *vars)
  7997. {
  7998. struct bnx2x *bp = params->bp;
  7999. u8 link_up = 0, oc_port = params->port;
  8000. u16 link_status = 0;
  8001. u16 rx_alarm_status, lasi_ctrl, val1;
  8002. /* If PHY is not initialized, do not check link status */
  8003. bnx2x_cl45_read(bp, phy,
  8004. MDIO_PMA_DEVAD, MDIO_PMA_LASI_CTRL,
  8005. &lasi_ctrl);
  8006. if (!lasi_ctrl)
  8007. return 0;
  8008. /* Check the LASI on Rx */
  8009. bnx2x_cl45_read(bp, phy,
  8010. MDIO_PMA_DEVAD, MDIO_PMA_LASI_RXSTAT,
  8011. &rx_alarm_status);
  8012. vars->line_speed = 0;
  8013. DP(NETIF_MSG_LINK, "8727 RX_ALARM_STATUS 0x%x\n", rx_alarm_status);
  8014. bnx2x_sfp_mask_fault(bp, phy, MDIO_PMA_LASI_TXSTAT,
  8015. MDIO_PMA_LASI_TXCTRL);
  8016. bnx2x_cl45_read(bp, phy,
  8017. MDIO_PMA_DEVAD, MDIO_PMA_LASI_STAT, &val1);
  8018. DP(NETIF_MSG_LINK, "8727 LASI status 0x%x\n", val1);
  8019. /* Clear MSG-OUT */
  8020. bnx2x_cl45_read(bp, phy,
  8021. MDIO_PMA_DEVAD, MDIO_PMA_REG_M8051_MSGOUT_REG, &val1);
  8022. /* If a module is present and there is need to check
  8023. * for over current
  8024. */
  8025. if (!(phy->flags & FLAGS_NOC) && !(rx_alarm_status & (1<<5))) {
  8026. /* Check over-current using 8727 GPIO0 input*/
  8027. bnx2x_cl45_read(bp, phy,
  8028. MDIO_PMA_DEVAD, MDIO_PMA_REG_8727_GPIO_CTRL,
  8029. &val1);
  8030. if ((val1 & (1<<8)) == 0) {
  8031. if (!CHIP_IS_E1x(bp))
  8032. oc_port = BP_PATH(bp) + (params->port << 1);
  8033. DP(NETIF_MSG_LINK,
  8034. "8727 Power fault has been detected on port %d\n",
  8035. oc_port);
  8036. netdev_err(bp->dev, "Error: Power fault on Port %d has "
  8037. "been detected and the power to "
  8038. "that SFP+ module has been removed "
  8039. "to prevent failure of the card. "
  8040. "Please remove the SFP+ module and "
  8041. "restart the system to clear this "
  8042. "error.\n",
  8043. oc_port);
  8044. /* Disable all RX_ALARMs except for mod_abs */
  8045. bnx2x_cl45_write(bp, phy,
  8046. MDIO_PMA_DEVAD,
  8047. MDIO_PMA_LASI_RXCTRL, (1<<5));
  8048. bnx2x_cl45_read(bp, phy,
  8049. MDIO_PMA_DEVAD,
  8050. MDIO_PMA_REG_PHY_IDENTIFIER, &val1);
  8051. /* Wait for module_absent_event */
  8052. val1 |= (1<<8);
  8053. bnx2x_cl45_write(bp, phy,
  8054. MDIO_PMA_DEVAD,
  8055. MDIO_PMA_REG_PHY_IDENTIFIER, val1);
  8056. /* Clear RX alarm */
  8057. bnx2x_cl45_read(bp, phy,
  8058. MDIO_PMA_DEVAD,
  8059. MDIO_PMA_LASI_RXSTAT, &rx_alarm_status);
  8060. return 0;
  8061. }
  8062. } /* Over current check */
  8063. /* When module absent bit is set, check module */
  8064. if (rx_alarm_status & (1<<5)) {
  8065. bnx2x_8727_handle_mod_abs(phy, params);
  8066. /* Enable all mod_abs and link detection bits */
  8067. bnx2x_cl45_write(bp, phy,
  8068. MDIO_PMA_DEVAD, MDIO_PMA_LASI_RXCTRL,
  8069. ((1<<5) | (1<<2)));
  8070. }
  8071. if (!(phy->flags & FLAGS_SFP_NOT_APPROVED)) {
  8072. DP(NETIF_MSG_LINK, "Enabling 8727 TX laser\n");
  8073. bnx2x_sfp_set_transmitter(params, phy, 1);
  8074. } else {
  8075. DP(NETIF_MSG_LINK, "Tx is disabled\n");
  8076. return 0;
  8077. }
  8078. bnx2x_cl45_read(bp, phy,
  8079. MDIO_PMA_DEVAD,
  8080. MDIO_PMA_REG_8073_SPEED_LINK_STATUS, &link_status);
  8081. /* Bits 0..2 --> speed detected,
  8082. * Bits 13..15--> link is down
  8083. */
  8084. if ((link_status & (1<<2)) && (!(link_status & (1<<15)))) {
  8085. link_up = 1;
  8086. vars->line_speed = SPEED_10000;
  8087. DP(NETIF_MSG_LINK, "port %x: External link up in 10G\n",
  8088. params->port);
  8089. } else if ((link_status & (1<<0)) && (!(link_status & (1<<13)))) {
  8090. link_up = 1;
  8091. vars->line_speed = SPEED_1000;
  8092. DP(NETIF_MSG_LINK, "port %x: External link up in 1G\n",
  8093. params->port);
  8094. } else {
  8095. link_up = 0;
  8096. DP(NETIF_MSG_LINK, "port %x: External link is down\n",
  8097. params->port);
  8098. }
  8099. /* Capture 10G link fault. */
  8100. if (vars->line_speed == SPEED_10000) {
  8101. bnx2x_cl45_read(bp, phy, MDIO_PMA_DEVAD,
  8102. MDIO_PMA_LASI_TXSTAT, &val1);
  8103. bnx2x_cl45_read(bp, phy, MDIO_PMA_DEVAD,
  8104. MDIO_PMA_LASI_TXSTAT, &val1);
  8105. if (val1 & (1<<0)) {
  8106. vars->fault_detected = 1;
  8107. }
  8108. }
  8109. if (link_up) {
  8110. bnx2x_ext_phy_resolve_fc(phy, params, vars);
  8111. vars->duplex = DUPLEX_FULL;
  8112. DP(NETIF_MSG_LINK, "duplex = 0x%x\n", vars->duplex);
  8113. }
  8114. if ((DUAL_MEDIA(params)) &&
  8115. (phy->req_line_speed == SPEED_1000)) {
  8116. bnx2x_cl45_read(bp, phy,
  8117. MDIO_PMA_DEVAD,
  8118. MDIO_PMA_REG_8727_PCS_GP, &val1);
  8119. /* In case of dual-media board and 1G, power up the XAUI side,
  8120. * otherwise power it down. For 10G it is done automatically
  8121. */
  8122. if (link_up)
  8123. val1 &= ~(3<<10);
  8124. else
  8125. val1 |= (3<<10);
  8126. bnx2x_cl45_write(bp, phy,
  8127. MDIO_PMA_DEVAD,
  8128. MDIO_PMA_REG_8727_PCS_GP, val1);
  8129. }
  8130. return link_up;
  8131. }
  8132. static void bnx2x_8727_link_reset(struct bnx2x_phy *phy,
  8133. struct link_params *params)
  8134. {
  8135. struct bnx2x *bp = params->bp;
  8136. /* Enable/Disable PHY transmitter output */
  8137. bnx2x_set_disable_pmd_transmit(params, phy, 1);
  8138. /* Disable Transmitter */
  8139. bnx2x_sfp_set_transmitter(params, phy, 0);
  8140. /* Clear LASI */
  8141. bnx2x_cl45_write(bp, phy, MDIO_PMA_DEVAD, MDIO_PMA_LASI_CTRL, 0);
  8142. }
  8143. /******************************************************************/
  8144. /* BCM8481/BCM84823/BCM84833 PHY SECTION */
  8145. /******************************************************************/
  8146. static void bnx2x_save_848xx_spirom_version(struct bnx2x_phy *phy,
  8147. struct bnx2x *bp,
  8148. u8 port)
  8149. {
  8150. u16 val, fw_ver1, fw_ver2, cnt;
  8151. if (phy->type == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM84833) {
  8152. bnx2x_cl45_read(bp, phy, MDIO_CTL_DEVAD, 0x400f, &fw_ver1);
  8153. bnx2x_save_spirom_version(bp, port, fw_ver1 & 0xfff,
  8154. phy->ver_addr);
  8155. } else {
  8156. /* For 32-bit registers in 848xx, access via MDIO2ARM i/f. */
  8157. /* (1) set reg 0xc200_0014(SPI_BRIDGE_CTRL_2) to 0x03000000 */
  8158. bnx2x_cl45_write(bp, phy, MDIO_PMA_DEVAD, 0xA819, 0x0014);
  8159. bnx2x_cl45_write(bp, phy, MDIO_PMA_DEVAD, 0xA81A, 0xc200);
  8160. bnx2x_cl45_write(bp, phy, MDIO_PMA_DEVAD, 0xA81B, 0x0000);
  8161. bnx2x_cl45_write(bp, phy, MDIO_PMA_DEVAD, 0xA81C, 0x0300);
  8162. bnx2x_cl45_write(bp, phy, MDIO_PMA_DEVAD, 0xA817, 0x0009);
  8163. for (cnt = 0; cnt < 100; cnt++) {
  8164. bnx2x_cl45_read(bp, phy, MDIO_PMA_DEVAD, 0xA818, &val);
  8165. if (val & 1)
  8166. break;
  8167. udelay(5);
  8168. }
  8169. if (cnt == 100) {
  8170. DP(NETIF_MSG_LINK, "Unable to read 848xx "
  8171. "phy fw version(1)\n");
  8172. bnx2x_save_spirom_version(bp, port, 0,
  8173. phy->ver_addr);
  8174. return;
  8175. }
  8176. /* 2) read register 0xc200_0000 (SPI_FW_STATUS) */
  8177. bnx2x_cl45_write(bp, phy, MDIO_PMA_DEVAD, 0xA819, 0x0000);
  8178. bnx2x_cl45_write(bp, phy, MDIO_PMA_DEVAD, 0xA81A, 0xc200);
  8179. bnx2x_cl45_write(bp, phy, MDIO_PMA_DEVAD, 0xA817, 0x000A);
  8180. for (cnt = 0; cnt < 100; cnt++) {
  8181. bnx2x_cl45_read(bp, phy, MDIO_PMA_DEVAD, 0xA818, &val);
  8182. if (val & 1)
  8183. break;
  8184. udelay(5);
  8185. }
  8186. if (cnt == 100) {
  8187. DP(NETIF_MSG_LINK, "Unable to read 848xx phy fw "
  8188. "version(2)\n");
  8189. bnx2x_save_spirom_version(bp, port, 0,
  8190. phy->ver_addr);
  8191. return;
  8192. }
  8193. /* lower 16 bits of the register SPI_FW_STATUS */
  8194. bnx2x_cl45_read(bp, phy, MDIO_PMA_DEVAD, 0xA81B, &fw_ver1);
  8195. /* upper 16 bits of register SPI_FW_STATUS */
  8196. bnx2x_cl45_read(bp, phy, MDIO_PMA_DEVAD, 0xA81C, &fw_ver2);
  8197. bnx2x_save_spirom_version(bp, port, (fw_ver2<<16) | fw_ver1,
  8198. phy->ver_addr);
  8199. }
  8200. }
  8201. static void bnx2x_848xx_set_led(struct bnx2x *bp,
  8202. struct bnx2x_phy *phy)
  8203. {
  8204. u16 val, offset;
  8205. /* PHYC_CTL_LED_CTL */
  8206. bnx2x_cl45_read(bp, phy,
  8207. MDIO_PMA_DEVAD,
  8208. MDIO_PMA_REG_8481_LINK_SIGNAL, &val);
  8209. val &= 0xFE00;
  8210. val |= 0x0092;
  8211. bnx2x_cl45_write(bp, phy,
  8212. MDIO_PMA_DEVAD,
  8213. MDIO_PMA_REG_8481_LINK_SIGNAL, val);
  8214. bnx2x_cl45_write(bp, phy,
  8215. MDIO_PMA_DEVAD,
  8216. MDIO_PMA_REG_8481_LED1_MASK,
  8217. 0x80);
  8218. bnx2x_cl45_write(bp, phy,
  8219. MDIO_PMA_DEVAD,
  8220. MDIO_PMA_REG_8481_LED2_MASK,
  8221. 0x18);
  8222. /* Select activity source by Tx and Rx, as suggested by PHY AE */
  8223. bnx2x_cl45_write(bp, phy,
  8224. MDIO_PMA_DEVAD,
  8225. MDIO_PMA_REG_8481_LED3_MASK,
  8226. 0x0006);
  8227. /* Select the closest activity blink rate to that in 10/100/1000 */
  8228. bnx2x_cl45_write(bp, phy,
  8229. MDIO_PMA_DEVAD,
  8230. MDIO_PMA_REG_8481_LED3_BLINK,
  8231. 0);
  8232. /* Configure the blink rate to ~15.9 Hz */
  8233. bnx2x_cl45_write(bp, phy,
  8234. MDIO_PMA_DEVAD,
  8235. MDIO_PMA_REG_84823_CTL_SLOW_CLK_CNT_HIGH,
  8236. MDIO_PMA_REG_84823_BLINK_RATE_VAL_15P9HZ);
  8237. if (phy->type == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM84833)
  8238. offset = MDIO_PMA_REG_84833_CTL_LED_CTL_1;
  8239. else
  8240. offset = MDIO_PMA_REG_84823_CTL_LED_CTL_1;
  8241. bnx2x_cl45_read(bp, phy,
  8242. MDIO_PMA_DEVAD, offset, &val);
  8243. val |= MDIO_PMA_REG_84823_LED3_STRETCH_EN; /* stretch_en for LED3*/
  8244. bnx2x_cl45_write(bp, phy,
  8245. MDIO_PMA_DEVAD, offset, val);
  8246. /* 'Interrupt Mask' */
  8247. bnx2x_cl45_write(bp, phy,
  8248. MDIO_AN_DEVAD,
  8249. 0xFFFB, 0xFFFD);
  8250. }
  8251. static void bnx2x_848xx_specific_func(struct bnx2x_phy *phy,
  8252. struct link_params *params,
  8253. u32 action)
  8254. {
  8255. struct bnx2x *bp = params->bp;
  8256. switch (action) {
  8257. case PHY_INIT:
  8258. if (phy->type != PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM84833) {
  8259. /* Save spirom version */
  8260. bnx2x_save_848xx_spirom_version(phy, bp, params->port);
  8261. }
  8262. /* This phy uses the NIG latch mechanism since link indication
  8263. * arrives through its LED4 and not via its LASI signal, so we
  8264. * get steady signal instead of clear on read
  8265. */
  8266. bnx2x_bits_en(bp, NIG_REG_LATCH_BC_0 + params->port*4,
  8267. 1 << NIG_LATCH_BC_ENABLE_MI_INT);
  8268. bnx2x_848xx_set_led(bp, phy);
  8269. break;
  8270. }
  8271. }
  8272. static int bnx2x_848xx_cmn_config_init(struct bnx2x_phy *phy,
  8273. struct link_params *params,
  8274. struct link_vars *vars)
  8275. {
  8276. struct bnx2x *bp = params->bp;
  8277. u16 autoneg_val, an_1000_val, an_10_100_val, an_10g_val;
  8278. bnx2x_848xx_specific_func(phy, params, PHY_INIT);
  8279. bnx2x_cl45_write(bp, phy,
  8280. MDIO_PMA_DEVAD, MDIO_PMA_REG_CTRL, 0x0000);
  8281. /* set 1000 speed advertisement */
  8282. bnx2x_cl45_read(bp, phy,
  8283. MDIO_AN_DEVAD, MDIO_AN_REG_8481_1000T_CTRL,
  8284. &an_1000_val);
  8285. bnx2x_ext_phy_set_pause(params, phy, vars);
  8286. bnx2x_cl45_read(bp, phy,
  8287. MDIO_AN_DEVAD,
  8288. MDIO_AN_REG_8481_LEGACY_AN_ADV,
  8289. &an_10_100_val);
  8290. bnx2x_cl45_read(bp, phy,
  8291. MDIO_AN_DEVAD, MDIO_AN_REG_8481_LEGACY_MII_CTRL,
  8292. &autoneg_val);
  8293. /* Disable forced speed */
  8294. autoneg_val &= ~((1<<6) | (1<<8) | (1<<9) | (1<<12) | (1<<13));
  8295. an_10_100_val &= ~((1<<5) | (1<<6) | (1<<7) | (1<<8));
  8296. if (((phy->req_line_speed == SPEED_AUTO_NEG) &&
  8297. (phy->speed_cap_mask &
  8298. PORT_HW_CFG_SPEED_CAPABILITY_D0_1G)) ||
  8299. (phy->req_line_speed == SPEED_1000)) {
  8300. an_1000_val |= (1<<8);
  8301. autoneg_val |= (1<<9 | 1<<12);
  8302. if (phy->req_duplex == DUPLEX_FULL)
  8303. an_1000_val |= (1<<9);
  8304. DP(NETIF_MSG_LINK, "Advertising 1G\n");
  8305. } else
  8306. an_1000_val &= ~((1<<8) | (1<<9));
  8307. bnx2x_cl45_write(bp, phy,
  8308. MDIO_AN_DEVAD, MDIO_AN_REG_8481_1000T_CTRL,
  8309. an_1000_val);
  8310. /* set 100 speed advertisement */
  8311. if ((phy->req_line_speed == SPEED_AUTO_NEG) &&
  8312. (phy->speed_cap_mask &
  8313. (PORT_HW_CFG_SPEED_CAPABILITY_D0_100M_FULL |
  8314. PORT_HW_CFG_SPEED_CAPABILITY_D0_100M_HALF))) {
  8315. an_10_100_val |= (1<<7);
  8316. /* Enable autoneg and restart autoneg for legacy speeds */
  8317. autoneg_val |= (1<<9 | 1<<12);
  8318. if (phy->req_duplex == DUPLEX_FULL)
  8319. an_10_100_val |= (1<<8);
  8320. DP(NETIF_MSG_LINK, "Advertising 100M\n");
  8321. }
  8322. /* set 10 speed advertisement */
  8323. if (((phy->req_line_speed == SPEED_AUTO_NEG) &&
  8324. (phy->speed_cap_mask &
  8325. (PORT_HW_CFG_SPEED_CAPABILITY_D0_10M_FULL |
  8326. PORT_HW_CFG_SPEED_CAPABILITY_D0_10M_HALF)) &&
  8327. (phy->supported &
  8328. (SUPPORTED_10baseT_Half |
  8329. SUPPORTED_10baseT_Full)))) {
  8330. an_10_100_val |= (1<<5);
  8331. autoneg_val |= (1<<9 | 1<<12);
  8332. if (phy->req_duplex == DUPLEX_FULL)
  8333. an_10_100_val |= (1<<6);
  8334. DP(NETIF_MSG_LINK, "Advertising 10M\n");
  8335. }
  8336. /* Only 10/100 are allowed to work in FORCE mode */
  8337. if ((phy->req_line_speed == SPEED_100) &&
  8338. (phy->supported &
  8339. (SUPPORTED_100baseT_Half |
  8340. SUPPORTED_100baseT_Full))) {
  8341. autoneg_val |= (1<<13);
  8342. /* Enabled AUTO-MDIX when autoneg is disabled */
  8343. bnx2x_cl45_write(bp, phy,
  8344. MDIO_AN_DEVAD, MDIO_AN_REG_8481_AUX_CTRL,
  8345. (1<<15 | 1<<9 | 7<<0));
  8346. /* The PHY needs this set even for forced link. */
  8347. an_10_100_val |= (1<<8) | (1<<7);
  8348. DP(NETIF_MSG_LINK, "Setting 100M force\n");
  8349. }
  8350. if ((phy->req_line_speed == SPEED_10) &&
  8351. (phy->supported &
  8352. (SUPPORTED_10baseT_Half |
  8353. SUPPORTED_10baseT_Full))) {
  8354. /* Enabled AUTO-MDIX when autoneg is disabled */
  8355. bnx2x_cl45_write(bp, phy,
  8356. MDIO_AN_DEVAD, MDIO_AN_REG_8481_AUX_CTRL,
  8357. (1<<15 | 1<<9 | 7<<0));
  8358. DP(NETIF_MSG_LINK, "Setting 10M force\n");
  8359. }
  8360. bnx2x_cl45_write(bp, phy,
  8361. MDIO_AN_DEVAD, MDIO_AN_REG_8481_LEGACY_AN_ADV,
  8362. an_10_100_val);
  8363. if (phy->req_duplex == DUPLEX_FULL)
  8364. autoneg_val |= (1<<8);
  8365. /* Always write this if this is not 84833.
  8366. * For 84833, write it only when it's a forced speed.
  8367. */
  8368. if ((phy->type != PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM84833) ||
  8369. ((autoneg_val & (1<<12)) == 0))
  8370. bnx2x_cl45_write(bp, phy,
  8371. MDIO_AN_DEVAD,
  8372. MDIO_AN_REG_8481_LEGACY_MII_CTRL, autoneg_val);
  8373. if (((phy->req_line_speed == SPEED_AUTO_NEG) &&
  8374. (phy->speed_cap_mask &
  8375. PORT_HW_CFG_SPEED_CAPABILITY_D0_10G)) ||
  8376. (phy->req_line_speed == SPEED_10000)) {
  8377. DP(NETIF_MSG_LINK, "Advertising 10G\n");
  8378. /* Restart autoneg for 10G*/
  8379. bnx2x_cl45_read(bp, phy,
  8380. MDIO_AN_DEVAD,
  8381. MDIO_AN_REG_8481_10GBASE_T_AN_CTRL,
  8382. &an_10g_val);
  8383. bnx2x_cl45_write(bp, phy,
  8384. MDIO_AN_DEVAD,
  8385. MDIO_AN_REG_8481_10GBASE_T_AN_CTRL,
  8386. an_10g_val | 0x1000);
  8387. bnx2x_cl45_write(bp, phy,
  8388. MDIO_AN_DEVAD, MDIO_AN_REG_CTRL,
  8389. 0x3200);
  8390. } else
  8391. bnx2x_cl45_write(bp, phy,
  8392. MDIO_AN_DEVAD,
  8393. MDIO_AN_REG_8481_10GBASE_T_AN_CTRL,
  8394. 1);
  8395. return 0;
  8396. }
  8397. static int bnx2x_8481_config_init(struct bnx2x_phy *phy,
  8398. struct link_params *params,
  8399. struct link_vars *vars)
  8400. {
  8401. struct bnx2x *bp = params->bp;
  8402. /* Restore normal power mode*/
  8403. bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_2,
  8404. MISC_REGISTERS_GPIO_OUTPUT_HIGH, params->port);
  8405. /* HW reset */
  8406. bnx2x_ext_phy_hw_reset(bp, params->port);
  8407. bnx2x_wait_reset_complete(bp, phy, params);
  8408. bnx2x_cl45_write(bp, phy, MDIO_PMA_DEVAD, MDIO_PMA_REG_CTRL, 1<<15);
  8409. return bnx2x_848xx_cmn_config_init(phy, params, vars);
  8410. }
  8411. #define PHY84833_CMDHDLR_WAIT 300
  8412. #define PHY84833_CMDHDLR_MAX_ARGS 5
  8413. static int bnx2x_84833_cmd_hdlr(struct bnx2x_phy *phy,
  8414. struct link_params *params,
  8415. u16 fw_cmd,
  8416. u16 cmd_args[], int argc)
  8417. {
  8418. int idx;
  8419. u16 val;
  8420. struct bnx2x *bp = params->bp;
  8421. /* Write CMD_OPEN_OVERRIDE to STATUS reg */
  8422. bnx2x_cl45_write(bp, phy, MDIO_CTL_DEVAD,
  8423. MDIO_84833_CMD_HDLR_STATUS,
  8424. PHY84833_STATUS_CMD_OPEN_OVERRIDE);
  8425. for (idx = 0; idx < PHY84833_CMDHDLR_WAIT; idx++) {
  8426. bnx2x_cl45_read(bp, phy, MDIO_CTL_DEVAD,
  8427. MDIO_84833_CMD_HDLR_STATUS, &val);
  8428. if (val == PHY84833_STATUS_CMD_OPEN_FOR_CMDS)
  8429. break;
  8430. usleep_range(1000, 2000);
  8431. }
  8432. if (idx >= PHY84833_CMDHDLR_WAIT) {
  8433. DP(NETIF_MSG_LINK, "FW cmd: FW not ready.\n");
  8434. return -EINVAL;
  8435. }
  8436. /* Prepare argument(s) and issue command */
  8437. for (idx = 0; idx < argc; idx++) {
  8438. bnx2x_cl45_write(bp, phy, MDIO_CTL_DEVAD,
  8439. MDIO_84833_CMD_HDLR_DATA1 + idx,
  8440. cmd_args[idx]);
  8441. }
  8442. bnx2x_cl45_write(bp, phy, MDIO_CTL_DEVAD,
  8443. MDIO_84833_CMD_HDLR_COMMAND, fw_cmd);
  8444. for (idx = 0; idx < PHY84833_CMDHDLR_WAIT; idx++) {
  8445. bnx2x_cl45_read(bp, phy, MDIO_CTL_DEVAD,
  8446. MDIO_84833_CMD_HDLR_STATUS, &val);
  8447. if ((val == PHY84833_STATUS_CMD_COMPLETE_PASS) ||
  8448. (val == PHY84833_STATUS_CMD_COMPLETE_ERROR))
  8449. break;
  8450. usleep_range(1000, 2000);
  8451. }
  8452. if ((idx >= PHY84833_CMDHDLR_WAIT) ||
  8453. (val == PHY84833_STATUS_CMD_COMPLETE_ERROR)) {
  8454. DP(NETIF_MSG_LINK, "FW cmd failed.\n");
  8455. return -EINVAL;
  8456. }
  8457. /* Gather returning data */
  8458. for (idx = 0; idx < argc; idx++) {
  8459. bnx2x_cl45_read(bp, phy, MDIO_CTL_DEVAD,
  8460. MDIO_84833_CMD_HDLR_DATA1 + idx,
  8461. &cmd_args[idx]);
  8462. }
  8463. bnx2x_cl45_write(bp, phy, MDIO_CTL_DEVAD,
  8464. MDIO_84833_CMD_HDLR_STATUS,
  8465. PHY84833_STATUS_CMD_CLEAR_COMPLETE);
  8466. return 0;
  8467. }
  8468. static int bnx2x_84833_pair_swap_cfg(struct bnx2x_phy *phy,
  8469. struct link_params *params,
  8470. struct link_vars *vars)
  8471. {
  8472. u32 pair_swap;
  8473. u16 data[PHY84833_CMDHDLR_MAX_ARGS];
  8474. int status;
  8475. struct bnx2x *bp = params->bp;
  8476. /* Check for configuration. */
  8477. pair_swap = REG_RD(bp, params->shmem_base +
  8478. offsetof(struct shmem_region,
  8479. dev_info.port_hw_config[params->port].xgbt_phy_cfg)) &
  8480. PORT_HW_CFG_RJ45_PAIR_SWAP_MASK;
  8481. if (pair_swap == 0)
  8482. return 0;
  8483. /* Only the second argument is used for this command */
  8484. data[1] = (u16)pair_swap;
  8485. status = bnx2x_84833_cmd_hdlr(phy, params,
  8486. PHY84833_CMD_SET_PAIR_SWAP, data, PHY84833_CMDHDLR_MAX_ARGS);
  8487. if (status == 0)
  8488. DP(NETIF_MSG_LINK, "Pairswap OK, val=0x%x\n", data[1]);
  8489. return status;
  8490. }
  8491. static u8 bnx2x_84833_get_reset_gpios(struct bnx2x *bp,
  8492. u32 shmem_base_path[],
  8493. u32 chip_id)
  8494. {
  8495. u32 reset_pin[2];
  8496. u32 idx;
  8497. u8 reset_gpios;
  8498. if (CHIP_IS_E3(bp)) {
  8499. /* Assume that these will be GPIOs, not EPIOs. */
  8500. for (idx = 0; idx < 2; idx++) {
  8501. /* Map config param to register bit. */
  8502. reset_pin[idx] = REG_RD(bp, shmem_base_path[idx] +
  8503. offsetof(struct shmem_region,
  8504. dev_info.port_hw_config[0].e3_cmn_pin_cfg));
  8505. reset_pin[idx] = (reset_pin[idx] &
  8506. PORT_HW_CFG_E3_PHY_RESET_MASK) >>
  8507. PORT_HW_CFG_E3_PHY_RESET_SHIFT;
  8508. reset_pin[idx] -= PIN_CFG_GPIO0_P0;
  8509. reset_pin[idx] = (1 << reset_pin[idx]);
  8510. }
  8511. reset_gpios = (u8)(reset_pin[0] | reset_pin[1]);
  8512. } else {
  8513. /* E2, look from diff place of shmem. */
  8514. for (idx = 0; idx < 2; idx++) {
  8515. reset_pin[idx] = REG_RD(bp, shmem_base_path[idx] +
  8516. offsetof(struct shmem_region,
  8517. dev_info.port_hw_config[0].default_cfg));
  8518. reset_pin[idx] &= PORT_HW_CFG_EXT_PHY_GPIO_RST_MASK;
  8519. reset_pin[idx] -= PORT_HW_CFG_EXT_PHY_GPIO_RST_GPIO0_P0;
  8520. reset_pin[idx] >>= PORT_HW_CFG_EXT_PHY_GPIO_RST_SHIFT;
  8521. reset_pin[idx] = (1 << reset_pin[idx]);
  8522. }
  8523. reset_gpios = (u8)(reset_pin[0] | reset_pin[1]);
  8524. }
  8525. return reset_gpios;
  8526. }
  8527. static int bnx2x_84833_hw_reset_phy(struct bnx2x_phy *phy,
  8528. struct link_params *params)
  8529. {
  8530. struct bnx2x *bp = params->bp;
  8531. u8 reset_gpios;
  8532. u32 other_shmem_base_addr = REG_RD(bp, params->shmem2_base +
  8533. offsetof(struct shmem2_region,
  8534. other_shmem_base_addr));
  8535. u32 shmem_base_path[2];
  8536. /* Work around for 84833 LED failure inside RESET status */
  8537. bnx2x_cl45_write(bp, phy, MDIO_AN_DEVAD,
  8538. MDIO_AN_REG_8481_LEGACY_MII_CTRL,
  8539. MDIO_AN_REG_8481_MII_CTRL_FORCE_1G);
  8540. bnx2x_cl45_write(bp, phy, MDIO_AN_DEVAD,
  8541. MDIO_AN_REG_8481_1G_100T_EXT_CTRL,
  8542. MIDO_AN_REG_8481_EXT_CTRL_FORCE_LEDS_OFF);
  8543. shmem_base_path[0] = params->shmem_base;
  8544. shmem_base_path[1] = other_shmem_base_addr;
  8545. reset_gpios = bnx2x_84833_get_reset_gpios(bp, shmem_base_path,
  8546. params->chip_id);
  8547. bnx2x_set_mult_gpio(bp, reset_gpios, MISC_REGISTERS_GPIO_OUTPUT_LOW);
  8548. udelay(10);
  8549. DP(NETIF_MSG_LINK, "84833 hw reset on pin values 0x%x\n",
  8550. reset_gpios);
  8551. return 0;
  8552. }
  8553. static int bnx2x_8483x_disable_eee(struct bnx2x_phy *phy,
  8554. struct link_params *params,
  8555. struct link_vars *vars)
  8556. {
  8557. int rc;
  8558. struct bnx2x *bp = params->bp;
  8559. u16 cmd_args = 0;
  8560. DP(NETIF_MSG_LINK, "Don't Advertise 10GBase-T EEE\n");
  8561. /* Prevent Phy from working in EEE and advertising it */
  8562. rc = bnx2x_84833_cmd_hdlr(phy, params,
  8563. PHY84833_CMD_SET_EEE_MODE, &cmd_args, 1);
  8564. if (rc) {
  8565. DP(NETIF_MSG_LINK, "EEE disable failed.\n");
  8566. return rc;
  8567. }
  8568. return bnx2x_eee_disable(phy, params, vars);
  8569. }
  8570. static int bnx2x_8483x_enable_eee(struct bnx2x_phy *phy,
  8571. struct link_params *params,
  8572. struct link_vars *vars)
  8573. {
  8574. int rc;
  8575. struct bnx2x *bp = params->bp;
  8576. u16 cmd_args = 1;
  8577. rc = bnx2x_84833_cmd_hdlr(phy, params,
  8578. PHY84833_CMD_SET_EEE_MODE, &cmd_args, 1);
  8579. if (rc) {
  8580. DP(NETIF_MSG_LINK, "EEE enable failed.\n");
  8581. return rc;
  8582. }
  8583. return bnx2x_eee_advertise(phy, params, vars, SHMEM_EEE_10G_ADV);
  8584. }
  8585. #define PHY84833_CONSTANT_LATENCY 1193
  8586. static int bnx2x_848x3_config_init(struct bnx2x_phy *phy,
  8587. struct link_params *params,
  8588. struct link_vars *vars)
  8589. {
  8590. struct bnx2x *bp = params->bp;
  8591. u8 port, initialize = 1;
  8592. u16 val;
  8593. u32 actual_phy_selection, cms_enable;
  8594. u16 cmd_args[PHY84833_CMDHDLR_MAX_ARGS];
  8595. int rc = 0;
  8596. usleep_range(1000, 2000);
  8597. if (!(CHIP_IS_E1x(bp)))
  8598. port = BP_PATH(bp);
  8599. else
  8600. port = params->port;
  8601. if (phy->type == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM84823) {
  8602. bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_3,
  8603. MISC_REGISTERS_GPIO_OUTPUT_HIGH,
  8604. port);
  8605. } else {
  8606. /* MDIO reset */
  8607. bnx2x_cl45_write(bp, phy,
  8608. MDIO_PMA_DEVAD,
  8609. MDIO_PMA_REG_CTRL, 0x8000);
  8610. }
  8611. bnx2x_wait_reset_complete(bp, phy, params);
  8612. /* Wait for GPHY to come out of reset */
  8613. msleep(50);
  8614. if (phy->type != PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM84833) {
  8615. /* BCM84823 requires that XGXS links up first @ 10G for normal
  8616. * behavior.
  8617. */
  8618. u16 temp;
  8619. temp = vars->line_speed;
  8620. vars->line_speed = SPEED_10000;
  8621. bnx2x_set_autoneg(&params->phy[INT_PHY], params, vars, 0);
  8622. bnx2x_program_serdes(&params->phy[INT_PHY], params, vars);
  8623. vars->line_speed = temp;
  8624. }
  8625. bnx2x_cl45_read(bp, phy, MDIO_CTL_DEVAD,
  8626. MDIO_CTL_REG_84823_MEDIA, &val);
  8627. val &= ~(MDIO_CTL_REG_84823_MEDIA_MAC_MASK |
  8628. MDIO_CTL_REG_84823_MEDIA_LINE_MASK |
  8629. MDIO_CTL_REG_84823_MEDIA_COPPER_CORE_DOWN |
  8630. MDIO_CTL_REG_84823_MEDIA_PRIORITY_MASK |
  8631. MDIO_CTL_REG_84823_MEDIA_FIBER_1G);
  8632. if (CHIP_IS_E3(bp)) {
  8633. val &= ~(MDIO_CTL_REG_84823_MEDIA_MAC_MASK |
  8634. MDIO_CTL_REG_84823_MEDIA_LINE_MASK);
  8635. } else {
  8636. val |= (MDIO_CTL_REG_84823_CTRL_MAC_XFI |
  8637. MDIO_CTL_REG_84823_MEDIA_LINE_XAUI_L);
  8638. }
  8639. actual_phy_selection = bnx2x_phy_selection(params);
  8640. switch (actual_phy_selection) {
  8641. case PORT_HW_CFG_PHY_SELECTION_HARDWARE_DEFAULT:
  8642. /* Do nothing. Essentially this is like the priority copper */
  8643. break;
  8644. case PORT_HW_CFG_PHY_SELECTION_FIRST_PHY_PRIORITY:
  8645. val |= MDIO_CTL_REG_84823_MEDIA_PRIORITY_COPPER;
  8646. break;
  8647. case PORT_HW_CFG_PHY_SELECTION_SECOND_PHY_PRIORITY:
  8648. val |= MDIO_CTL_REG_84823_MEDIA_PRIORITY_FIBER;
  8649. break;
  8650. case PORT_HW_CFG_PHY_SELECTION_FIRST_PHY:
  8651. /* Do nothing here. The first PHY won't be initialized at all */
  8652. break;
  8653. case PORT_HW_CFG_PHY_SELECTION_SECOND_PHY:
  8654. val |= MDIO_CTL_REG_84823_MEDIA_COPPER_CORE_DOWN;
  8655. initialize = 0;
  8656. break;
  8657. }
  8658. if (params->phy[EXT_PHY2].req_line_speed == SPEED_1000)
  8659. val |= MDIO_CTL_REG_84823_MEDIA_FIBER_1G;
  8660. bnx2x_cl45_write(bp, phy, MDIO_CTL_DEVAD,
  8661. MDIO_CTL_REG_84823_MEDIA, val);
  8662. DP(NETIF_MSG_LINK, "Multi_phy config = 0x%x, Media control = 0x%x\n",
  8663. params->multi_phy_config, val);
  8664. if (phy->type == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM84833) {
  8665. bnx2x_84833_pair_swap_cfg(phy, params, vars);
  8666. /* Keep AutogrEEEn disabled. */
  8667. cmd_args[0] = 0x0;
  8668. cmd_args[1] = 0x0;
  8669. cmd_args[2] = PHY84833_CONSTANT_LATENCY + 1;
  8670. cmd_args[3] = PHY84833_CONSTANT_LATENCY;
  8671. rc = bnx2x_84833_cmd_hdlr(phy, params,
  8672. PHY84833_CMD_SET_EEE_MODE, cmd_args,
  8673. PHY84833_CMDHDLR_MAX_ARGS);
  8674. if (rc)
  8675. DP(NETIF_MSG_LINK, "Cfg AutogrEEEn failed.\n");
  8676. }
  8677. if (initialize)
  8678. rc = bnx2x_848xx_cmn_config_init(phy, params, vars);
  8679. else
  8680. bnx2x_save_848xx_spirom_version(phy, bp, params->port);
  8681. /* 84833 PHY has a better feature and doesn't need to support this. */
  8682. if (phy->type == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM84823) {
  8683. cms_enable = REG_RD(bp, params->shmem_base +
  8684. offsetof(struct shmem_region,
  8685. dev_info.port_hw_config[params->port].default_cfg)) &
  8686. PORT_HW_CFG_ENABLE_CMS_MASK;
  8687. bnx2x_cl45_read(bp, phy, MDIO_CTL_DEVAD,
  8688. MDIO_CTL_REG_84823_USER_CTRL_REG, &val);
  8689. if (cms_enable)
  8690. val |= MDIO_CTL_REG_84823_USER_CTRL_CMS;
  8691. else
  8692. val &= ~MDIO_CTL_REG_84823_USER_CTRL_CMS;
  8693. bnx2x_cl45_write(bp, phy, MDIO_CTL_DEVAD,
  8694. MDIO_CTL_REG_84823_USER_CTRL_REG, val);
  8695. }
  8696. bnx2x_cl45_read(bp, phy, MDIO_CTL_DEVAD,
  8697. MDIO_84833_TOP_CFG_FW_REV, &val);
  8698. /* Configure EEE support */
  8699. if ((val >= MDIO_84833_TOP_CFG_FW_EEE) &&
  8700. (val != MDIO_84833_TOP_CFG_FW_NO_EEE) &&
  8701. bnx2x_eee_has_cap(params)) {
  8702. rc = bnx2x_eee_initial_config(params, vars, SHMEM_EEE_10G_ADV);
  8703. if (rc) {
  8704. DP(NETIF_MSG_LINK, "Failed to configure EEE timers\n");
  8705. bnx2x_8483x_disable_eee(phy, params, vars);
  8706. return rc;
  8707. }
  8708. if ((params->req_duplex[actual_phy_selection] == DUPLEX_FULL) &&
  8709. (params->eee_mode & EEE_MODE_ADV_LPI) &&
  8710. (bnx2x_eee_calc_timer(params) ||
  8711. !(params->eee_mode & EEE_MODE_ENABLE_LPI)))
  8712. rc = bnx2x_8483x_enable_eee(phy, params, vars);
  8713. else
  8714. rc = bnx2x_8483x_disable_eee(phy, params, vars);
  8715. if (rc) {
  8716. DP(NETIF_MSG_LINK, "Failed to set EEE advertisment\n");
  8717. return rc;
  8718. }
  8719. } else {
  8720. vars->eee_status &= ~SHMEM_EEE_SUPPORTED_MASK;
  8721. }
  8722. if (phy->type == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM84833) {
  8723. /* Bring PHY out of super isolate mode as the final step. */
  8724. bnx2x_cl45_read(bp, phy,
  8725. MDIO_CTL_DEVAD,
  8726. MDIO_84833_TOP_CFG_XGPHY_STRAP1, &val);
  8727. val &= ~MDIO_84833_SUPER_ISOLATE;
  8728. bnx2x_cl45_write(bp, phy,
  8729. MDIO_CTL_DEVAD,
  8730. MDIO_84833_TOP_CFG_XGPHY_STRAP1, val);
  8731. }
  8732. return rc;
  8733. }
  8734. static u8 bnx2x_848xx_read_status(struct bnx2x_phy *phy,
  8735. struct link_params *params,
  8736. struct link_vars *vars)
  8737. {
  8738. struct bnx2x *bp = params->bp;
  8739. u16 val, val1, val2;
  8740. u8 link_up = 0;
  8741. /* Check 10G-BaseT link status */
  8742. /* Check PMD signal ok */
  8743. bnx2x_cl45_read(bp, phy,
  8744. MDIO_AN_DEVAD, 0xFFFA, &val1);
  8745. bnx2x_cl45_read(bp, phy,
  8746. MDIO_PMA_DEVAD, MDIO_PMA_REG_8481_PMD_SIGNAL,
  8747. &val2);
  8748. DP(NETIF_MSG_LINK, "BCM848xx: PMD_SIGNAL 1.a811 = 0x%x\n", val2);
  8749. /* Check link 10G */
  8750. if (val2 & (1<<11)) {
  8751. vars->line_speed = SPEED_10000;
  8752. vars->duplex = DUPLEX_FULL;
  8753. link_up = 1;
  8754. bnx2x_ext_phy_10G_an_resolve(bp, phy, vars);
  8755. } else { /* Check Legacy speed link */
  8756. u16 legacy_status, legacy_speed;
  8757. /* Enable expansion register 0x42 (Operation mode status) */
  8758. bnx2x_cl45_write(bp, phy,
  8759. MDIO_AN_DEVAD,
  8760. MDIO_AN_REG_8481_EXPANSION_REG_ACCESS, 0xf42);
  8761. /* Get legacy speed operation status */
  8762. bnx2x_cl45_read(bp, phy,
  8763. MDIO_AN_DEVAD,
  8764. MDIO_AN_REG_8481_EXPANSION_REG_RD_RW,
  8765. &legacy_status);
  8766. DP(NETIF_MSG_LINK, "Legacy speed status = 0x%x\n",
  8767. legacy_status);
  8768. link_up = ((legacy_status & (1<<11)) == (1<<11));
  8769. legacy_speed = (legacy_status & (3<<9));
  8770. if (legacy_speed == (0<<9))
  8771. vars->line_speed = SPEED_10;
  8772. else if (legacy_speed == (1<<9))
  8773. vars->line_speed = SPEED_100;
  8774. else if (legacy_speed == (2<<9))
  8775. vars->line_speed = SPEED_1000;
  8776. else { /* Should not happen: Treat as link down */
  8777. vars->line_speed = 0;
  8778. link_up = 0;
  8779. }
  8780. if (link_up) {
  8781. if (legacy_status & (1<<8))
  8782. vars->duplex = DUPLEX_FULL;
  8783. else
  8784. vars->duplex = DUPLEX_HALF;
  8785. DP(NETIF_MSG_LINK,
  8786. "Link is up in %dMbps, is_duplex_full= %d\n",
  8787. vars->line_speed,
  8788. (vars->duplex == DUPLEX_FULL));
  8789. /* Check legacy speed AN resolution */
  8790. bnx2x_cl45_read(bp, phy,
  8791. MDIO_AN_DEVAD,
  8792. MDIO_AN_REG_8481_LEGACY_MII_STATUS,
  8793. &val);
  8794. if (val & (1<<5))
  8795. vars->link_status |=
  8796. LINK_STATUS_AUTO_NEGOTIATE_COMPLETE;
  8797. bnx2x_cl45_read(bp, phy,
  8798. MDIO_AN_DEVAD,
  8799. MDIO_AN_REG_8481_LEGACY_AN_EXPANSION,
  8800. &val);
  8801. if ((val & (1<<0)) == 0)
  8802. vars->link_status |=
  8803. LINK_STATUS_PARALLEL_DETECTION_USED;
  8804. }
  8805. }
  8806. if (link_up) {
  8807. DP(NETIF_MSG_LINK, "BCM848x3: link speed is %d\n",
  8808. vars->line_speed);
  8809. bnx2x_ext_phy_resolve_fc(phy, params, vars);
  8810. /* Read LP advertised speeds */
  8811. bnx2x_cl45_read(bp, phy, MDIO_AN_DEVAD,
  8812. MDIO_AN_REG_CL37_FC_LP, &val);
  8813. if (val & (1<<5))
  8814. vars->link_status |=
  8815. LINK_STATUS_LINK_PARTNER_10THD_CAPABLE;
  8816. if (val & (1<<6))
  8817. vars->link_status |=
  8818. LINK_STATUS_LINK_PARTNER_10TFD_CAPABLE;
  8819. if (val & (1<<7))
  8820. vars->link_status |=
  8821. LINK_STATUS_LINK_PARTNER_100TXHD_CAPABLE;
  8822. if (val & (1<<8))
  8823. vars->link_status |=
  8824. LINK_STATUS_LINK_PARTNER_100TXFD_CAPABLE;
  8825. if (val & (1<<9))
  8826. vars->link_status |=
  8827. LINK_STATUS_LINK_PARTNER_100T4_CAPABLE;
  8828. bnx2x_cl45_read(bp, phy, MDIO_AN_DEVAD,
  8829. MDIO_AN_REG_1000T_STATUS, &val);
  8830. if (val & (1<<10))
  8831. vars->link_status |=
  8832. LINK_STATUS_LINK_PARTNER_1000THD_CAPABLE;
  8833. if (val & (1<<11))
  8834. vars->link_status |=
  8835. LINK_STATUS_LINK_PARTNER_1000TFD_CAPABLE;
  8836. bnx2x_cl45_read(bp, phy, MDIO_AN_DEVAD,
  8837. MDIO_AN_REG_MASTER_STATUS, &val);
  8838. if (val & (1<<11))
  8839. vars->link_status |=
  8840. LINK_STATUS_LINK_PARTNER_10GXFD_CAPABLE;
  8841. /* Determine if EEE was negotiated */
  8842. if (phy->type == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM84833)
  8843. bnx2x_eee_an_resolve(phy, params, vars);
  8844. }
  8845. return link_up;
  8846. }
  8847. static int bnx2x_848xx_format_ver(u32 raw_ver, u8 *str, u16 *len)
  8848. {
  8849. int status = 0;
  8850. u32 spirom_ver;
  8851. spirom_ver = ((raw_ver & 0xF80) >> 7) << 16 | (raw_ver & 0x7F);
  8852. status = bnx2x_format_ver(spirom_ver, str, len);
  8853. return status;
  8854. }
  8855. static void bnx2x_8481_hw_reset(struct bnx2x_phy *phy,
  8856. struct link_params *params)
  8857. {
  8858. bnx2x_set_gpio(params->bp, MISC_REGISTERS_GPIO_1,
  8859. MISC_REGISTERS_GPIO_OUTPUT_LOW, 0);
  8860. bnx2x_set_gpio(params->bp, MISC_REGISTERS_GPIO_1,
  8861. MISC_REGISTERS_GPIO_OUTPUT_LOW, 1);
  8862. }
  8863. static void bnx2x_8481_link_reset(struct bnx2x_phy *phy,
  8864. struct link_params *params)
  8865. {
  8866. bnx2x_cl45_write(params->bp, phy,
  8867. MDIO_AN_DEVAD, MDIO_AN_REG_CTRL, 0x0000);
  8868. bnx2x_cl45_write(params->bp, phy,
  8869. MDIO_PMA_DEVAD, MDIO_PMA_REG_CTRL, 1);
  8870. }
  8871. static void bnx2x_848x3_link_reset(struct bnx2x_phy *phy,
  8872. struct link_params *params)
  8873. {
  8874. struct bnx2x *bp = params->bp;
  8875. u8 port;
  8876. u16 val16;
  8877. if (!(CHIP_IS_E1x(bp)))
  8878. port = BP_PATH(bp);
  8879. else
  8880. port = params->port;
  8881. if (phy->type == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM84823) {
  8882. bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_3,
  8883. MISC_REGISTERS_GPIO_OUTPUT_LOW,
  8884. port);
  8885. } else {
  8886. bnx2x_cl45_read(bp, phy,
  8887. MDIO_CTL_DEVAD,
  8888. MDIO_84833_TOP_CFG_XGPHY_STRAP1, &val16);
  8889. val16 |= MDIO_84833_SUPER_ISOLATE;
  8890. bnx2x_cl45_write(bp, phy,
  8891. MDIO_CTL_DEVAD,
  8892. MDIO_84833_TOP_CFG_XGPHY_STRAP1, val16);
  8893. }
  8894. }
  8895. static void bnx2x_848xx_set_link_led(struct bnx2x_phy *phy,
  8896. struct link_params *params, u8 mode)
  8897. {
  8898. struct bnx2x *bp = params->bp;
  8899. u16 val;
  8900. u8 port;
  8901. if (!(CHIP_IS_E1x(bp)))
  8902. port = BP_PATH(bp);
  8903. else
  8904. port = params->port;
  8905. switch (mode) {
  8906. case LED_MODE_OFF:
  8907. DP(NETIF_MSG_LINK, "Port 0x%x: LED MODE OFF\n", port);
  8908. if ((params->hw_led_mode << SHARED_HW_CFG_LED_MODE_SHIFT) ==
  8909. SHARED_HW_CFG_LED_EXTPHY1) {
  8910. /* Set LED masks */
  8911. bnx2x_cl45_write(bp, phy,
  8912. MDIO_PMA_DEVAD,
  8913. MDIO_PMA_REG_8481_LED1_MASK,
  8914. 0x0);
  8915. bnx2x_cl45_write(bp, phy,
  8916. MDIO_PMA_DEVAD,
  8917. MDIO_PMA_REG_8481_LED2_MASK,
  8918. 0x0);
  8919. bnx2x_cl45_write(bp, phy,
  8920. MDIO_PMA_DEVAD,
  8921. MDIO_PMA_REG_8481_LED3_MASK,
  8922. 0x0);
  8923. bnx2x_cl45_write(bp, phy,
  8924. MDIO_PMA_DEVAD,
  8925. MDIO_PMA_REG_8481_LED5_MASK,
  8926. 0x0);
  8927. } else {
  8928. bnx2x_cl45_write(bp, phy,
  8929. MDIO_PMA_DEVAD,
  8930. MDIO_PMA_REG_8481_LED1_MASK,
  8931. 0x0);
  8932. }
  8933. break;
  8934. case LED_MODE_FRONT_PANEL_OFF:
  8935. DP(NETIF_MSG_LINK, "Port 0x%x: LED MODE FRONT PANEL OFF\n",
  8936. port);
  8937. if ((params->hw_led_mode << SHARED_HW_CFG_LED_MODE_SHIFT) ==
  8938. SHARED_HW_CFG_LED_EXTPHY1) {
  8939. /* Set LED masks */
  8940. bnx2x_cl45_write(bp, phy,
  8941. MDIO_PMA_DEVAD,
  8942. MDIO_PMA_REG_8481_LED1_MASK,
  8943. 0x0);
  8944. bnx2x_cl45_write(bp, phy,
  8945. MDIO_PMA_DEVAD,
  8946. MDIO_PMA_REG_8481_LED2_MASK,
  8947. 0x0);
  8948. bnx2x_cl45_write(bp, phy,
  8949. MDIO_PMA_DEVAD,
  8950. MDIO_PMA_REG_8481_LED3_MASK,
  8951. 0x0);
  8952. bnx2x_cl45_write(bp, phy,
  8953. MDIO_PMA_DEVAD,
  8954. MDIO_PMA_REG_8481_LED5_MASK,
  8955. 0x20);
  8956. } else {
  8957. bnx2x_cl45_write(bp, phy,
  8958. MDIO_PMA_DEVAD,
  8959. MDIO_PMA_REG_8481_LED1_MASK,
  8960. 0x0);
  8961. }
  8962. break;
  8963. case LED_MODE_ON:
  8964. DP(NETIF_MSG_LINK, "Port 0x%x: LED MODE ON\n", port);
  8965. if ((params->hw_led_mode << SHARED_HW_CFG_LED_MODE_SHIFT) ==
  8966. SHARED_HW_CFG_LED_EXTPHY1) {
  8967. /* Set control reg */
  8968. bnx2x_cl45_read(bp, phy,
  8969. MDIO_PMA_DEVAD,
  8970. MDIO_PMA_REG_8481_LINK_SIGNAL,
  8971. &val);
  8972. val &= 0x8000;
  8973. val |= 0x2492;
  8974. bnx2x_cl45_write(bp, phy,
  8975. MDIO_PMA_DEVAD,
  8976. MDIO_PMA_REG_8481_LINK_SIGNAL,
  8977. val);
  8978. /* Set LED masks */
  8979. bnx2x_cl45_write(bp, phy,
  8980. MDIO_PMA_DEVAD,
  8981. MDIO_PMA_REG_8481_LED1_MASK,
  8982. 0x0);
  8983. bnx2x_cl45_write(bp, phy,
  8984. MDIO_PMA_DEVAD,
  8985. MDIO_PMA_REG_8481_LED2_MASK,
  8986. 0x20);
  8987. bnx2x_cl45_write(bp, phy,
  8988. MDIO_PMA_DEVAD,
  8989. MDIO_PMA_REG_8481_LED3_MASK,
  8990. 0x20);
  8991. bnx2x_cl45_write(bp, phy,
  8992. MDIO_PMA_DEVAD,
  8993. MDIO_PMA_REG_8481_LED5_MASK,
  8994. 0x0);
  8995. } else {
  8996. bnx2x_cl45_write(bp, phy,
  8997. MDIO_PMA_DEVAD,
  8998. MDIO_PMA_REG_8481_LED1_MASK,
  8999. 0x20);
  9000. }
  9001. break;
  9002. case LED_MODE_OPER:
  9003. DP(NETIF_MSG_LINK, "Port 0x%x: LED MODE OPER\n", port);
  9004. if ((params->hw_led_mode << SHARED_HW_CFG_LED_MODE_SHIFT) ==
  9005. SHARED_HW_CFG_LED_EXTPHY1) {
  9006. /* Set control reg */
  9007. bnx2x_cl45_read(bp, phy,
  9008. MDIO_PMA_DEVAD,
  9009. MDIO_PMA_REG_8481_LINK_SIGNAL,
  9010. &val);
  9011. if (!((val &
  9012. MDIO_PMA_REG_8481_LINK_SIGNAL_LED4_ENABLE_MASK)
  9013. >> MDIO_PMA_REG_8481_LINK_SIGNAL_LED4_ENABLE_SHIFT)) {
  9014. DP(NETIF_MSG_LINK, "Setting LINK_SIGNAL\n");
  9015. bnx2x_cl45_write(bp, phy,
  9016. MDIO_PMA_DEVAD,
  9017. MDIO_PMA_REG_8481_LINK_SIGNAL,
  9018. 0xa492);
  9019. }
  9020. /* Set LED masks */
  9021. bnx2x_cl45_write(bp, phy,
  9022. MDIO_PMA_DEVAD,
  9023. MDIO_PMA_REG_8481_LED1_MASK,
  9024. 0x10);
  9025. bnx2x_cl45_write(bp, phy,
  9026. MDIO_PMA_DEVAD,
  9027. MDIO_PMA_REG_8481_LED2_MASK,
  9028. 0x80);
  9029. bnx2x_cl45_write(bp, phy,
  9030. MDIO_PMA_DEVAD,
  9031. MDIO_PMA_REG_8481_LED3_MASK,
  9032. 0x98);
  9033. bnx2x_cl45_write(bp, phy,
  9034. MDIO_PMA_DEVAD,
  9035. MDIO_PMA_REG_8481_LED5_MASK,
  9036. 0x40);
  9037. } else {
  9038. bnx2x_cl45_write(bp, phy,
  9039. MDIO_PMA_DEVAD,
  9040. MDIO_PMA_REG_8481_LED1_MASK,
  9041. 0x80);
  9042. /* Tell LED3 to blink on source */
  9043. bnx2x_cl45_read(bp, phy,
  9044. MDIO_PMA_DEVAD,
  9045. MDIO_PMA_REG_8481_LINK_SIGNAL,
  9046. &val);
  9047. val &= ~(7<<6);
  9048. val |= (1<<6); /* A83B[8:6]= 1 */
  9049. bnx2x_cl45_write(bp, phy,
  9050. MDIO_PMA_DEVAD,
  9051. MDIO_PMA_REG_8481_LINK_SIGNAL,
  9052. val);
  9053. }
  9054. break;
  9055. }
  9056. /* This is a workaround for E3+84833 until autoneg
  9057. * restart is fixed in f/w
  9058. */
  9059. if (CHIP_IS_E3(bp)) {
  9060. bnx2x_cl45_read(bp, phy, MDIO_WC_DEVAD,
  9061. MDIO_WC_REG_GP2_STATUS_GP_2_1, &val);
  9062. }
  9063. }
  9064. /******************************************************************/
  9065. /* 54618SE PHY SECTION */
  9066. /******************************************************************/
  9067. static void bnx2x_54618se_specific_func(struct bnx2x_phy *phy,
  9068. struct link_params *params,
  9069. u32 action)
  9070. {
  9071. struct bnx2x *bp = params->bp;
  9072. u16 temp;
  9073. switch (action) {
  9074. case PHY_INIT:
  9075. /* Configure LED4: set to INTR (0x6). */
  9076. /* Accessing shadow register 0xe. */
  9077. bnx2x_cl22_write(bp, phy,
  9078. MDIO_REG_GPHY_SHADOW,
  9079. MDIO_REG_GPHY_SHADOW_LED_SEL2);
  9080. bnx2x_cl22_read(bp, phy,
  9081. MDIO_REG_GPHY_SHADOW,
  9082. &temp);
  9083. temp &= ~(0xf << 4);
  9084. temp |= (0x6 << 4);
  9085. bnx2x_cl22_write(bp, phy,
  9086. MDIO_REG_GPHY_SHADOW,
  9087. MDIO_REG_GPHY_SHADOW_WR_ENA | temp);
  9088. /* Configure INTR based on link status change. */
  9089. bnx2x_cl22_write(bp, phy,
  9090. MDIO_REG_INTR_MASK,
  9091. ~MDIO_REG_INTR_MASK_LINK_STATUS);
  9092. break;
  9093. }
  9094. }
  9095. static int bnx2x_54618se_config_init(struct bnx2x_phy *phy,
  9096. struct link_params *params,
  9097. struct link_vars *vars)
  9098. {
  9099. struct bnx2x *bp = params->bp;
  9100. u8 port;
  9101. u16 autoneg_val, an_1000_val, an_10_100_val, fc_val, temp;
  9102. u32 cfg_pin;
  9103. DP(NETIF_MSG_LINK, "54618SE cfg init\n");
  9104. usleep_range(1000, 2000);
  9105. /* This works with E3 only, no need to check the chip
  9106. * before determining the port.
  9107. */
  9108. port = params->port;
  9109. cfg_pin = (REG_RD(bp, params->shmem_base +
  9110. offsetof(struct shmem_region,
  9111. dev_info.port_hw_config[port].e3_cmn_pin_cfg)) &
  9112. PORT_HW_CFG_E3_PHY_RESET_MASK) >>
  9113. PORT_HW_CFG_E3_PHY_RESET_SHIFT;
  9114. /* Drive pin high to bring the GPHY out of reset. */
  9115. bnx2x_set_cfg_pin(bp, cfg_pin, 1);
  9116. /* wait for GPHY to reset */
  9117. msleep(50);
  9118. /* reset phy */
  9119. bnx2x_cl22_write(bp, phy,
  9120. MDIO_PMA_REG_CTRL, 0x8000);
  9121. bnx2x_wait_reset_complete(bp, phy, params);
  9122. /* Wait for GPHY to reset */
  9123. msleep(50);
  9124. bnx2x_54618se_specific_func(phy, params, PHY_INIT);
  9125. /* Flip the signal detect polarity (set 0x1c.0x1e[8]). */
  9126. bnx2x_cl22_write(bp, phy,
  9127. MDIO_REG_GPHY_SHADOW,
  9128. MDIO_REG_GPHY_SHADOW_AUTO_DET_MED);
  9129. bnx2x_cl22_read(bp, phy,
  9130. MDIO_REG_GPHY_SHADOW,
  9131. &temp);
  9132. temp |= MDIO_REG_GPHY_SHADOW_INVERT_FIB_SD;
  9133. bnx2x_cl22_write(bp, phy,
  9134. MDIO_REG_GPHY_SHADOW,
  9135. MDIO_REG_GPHY_SHADOW_WR_ENA | temp);
  9136. /* Set up fc */
  9137. /* Please refer to Table 28B-3 of 802.3ab-1999 spec. */
  9138. bnx2x_calc_ieee_aneg_adv(phy, params, &vars->ieee_fc);
  9139. fc_val = 0;
  9140. if ((vars->ieee_fc & MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_ASYMMETRIC) ==
  9141. MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_ASYMMETRIC)
  9142. fc_val |= MDIO_AN_REG_ADV_PAUSE_ASYMMETRIC;
  9143. if ((vars->ieee_fc & MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_BOTH) ==
  9144. MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_BOTH)
  9145. fc_val |= MDIO_AN_REG_ADV_PAUSE_PAUSE;
  9146. /* Read all advertisement */
  9147. bnx2x_cl22_read(bp, phy,
  9148. 0x09,
  9149. &an_1000_val);
  9150. bnx2x_cl22_read(bp, phy,
  9151. 0x04,
  9152. &an_10_100_val);
  9153. bnx2x_cl22_read(bp, phy,
  9154. MDIO_PMA_REG_CTRL,
  9155. &autoneg_val);
  9156. /* Disable forced speed */
  9157. autoneg_val &= ~((1<<6) | (1<<8) | (1<<9) | (1<<12) | (1<<13));
  9158. an_10_100_val &= ~((1<<5) | (1<<6) | (1<<7) | (1<<8) | (1<<10) |
  9159. (1<<11));
  9160. if (((phy->req_line_speed == SPEED_AUTO_NEG) &&
  9161. (phy->speed_cap_mask &
  9162. PORT_HW_CFG_SPEED_CAPABILITY_D0_1G)) ||
  9163. (phy->req_line_speed == SPEED_1000)) {
  9164. an_1000_val |= (1<<8);
  9165. autoneg_val |= (1<<9 | 1<<12);
  9166. if (phy->req_duplex == DUPLEX_FULL)
  9167. an_1000_val |= (1<<9);
  9168. DP(NETIF_MSG_LINK, "Advertising 1G\n");
  9169. } else
  9170. an_1000_val &= ~((1<<8) | (1<<9));
  9171. bnx2x_cl22_write(bp, phy,
  9172. 0x09,
  9173. an_1000_val);
  9174. bnx2x_cl22_read(bp, phy,
  9175. 0x09,
  9176. &an_1000_val);
  9177. /* Set 100 speed advertisement */
  9178. if (((phy->req_line_speed == SPEED_AUTO_NEG) &&
  9179. (phy->speed_cap_mask &
  9180. (PORT_HW_CFG_SPEED_CAPABILITY_D0_100M_FULL |
  9181. PORT_HW_CFG_SPEED_CAPABILITY_D0_100M_HALF)))) {
  9182. an_10_100_val |= (1<<7);
  9183. /* Enable autoneg and restart autoneg for legacy speeds */
  9184. autoneg_val |= (1<<9 | 1<<12);
  9185. if (phy->req_duplex == DUPLEX_FULL)
  9186. an_10_100_val |= (1<<8);
  9187. DP(NETIF_MSG_LINK, "Advertising 100M\n");
  9188. }
  9189. /* Set 10 speed advertisement */
  9190. if (((phy->req_line_speed == SPEED_AUTO_NEG) &&
  9191. (phy->speed_cap_mask &
  9192. (PORT_HW_CFG_SPEED_CAPABILITY_D0_10M_FULL |
  9193. PORT_HW_CFG_SPEED_CAPABILITY_D0_10M_HALF)))) {
  9194. an_10_100_val |= (1<<5);
  9195. autoneg_val |= (1<<9 | 1<<12);
  9196. if (phy->req_duplex == DUPLEX_FULL)
  9197. an_10_100_val |= (1<<6);
  9198. DP(NETIF_MSG_LINK, "Advertising 10M\n");
  9199. }
  9200. /* Only 10/100 are allowed to work in FORCE mode */
  9201. if (phy->req_line_speed == SPEED_100) {
  9202. autoneg_val |= (1<<13);
  9203. /* Enabled AUTO-MDIX when autoneg is disabled */
  9204. bnx2x_cl22_write(bp, phy,
  9205. 0x18,
  9206. (1<<15 | 1<<9 | 7<<0));
  9207. DP(NETIF_MSG_LINK, "Setting 100M force\n");
  9208. }
  9209. if (phy->req_line_speed == SPEED_10) {
  9210. /* Enabled AUTO-MDIX when autoneg is disabled */
  9211. bnx2x_cl22_write(bp, phy,
  9212. 0x18,
  9213. (1<<15 | 1<<9 | 7<<0));
  9214. DP(NETIF_MSG_LINK, "Setting 10M force\n");
  9215. }
  9216. if ((phy->flags & FLAGS_EEE) && bnx2x_eee_has_cap(params)) {
  9217. int rc;
  9218. bnx2x_cl22_write(bp, phy, MDIO_REG_GPHY_EXP_ACCESS,
  9219. MDIO_REG_GPHY_EXP_ACCESS_TOP |
  9220. MDIO_REG_GPHY_EXP_TOP_2K_BUF);
  9221. bnx2x_cl22_read(bp, phy, MDIO_REG_GPHY_EXP_ACCESS_GATE, &temp);
  9222. temp &= 0xfffe;
  9223. bnx2x_cl22_write(bp, phy, MDIO_REG_GPHY_EXP_ACCESS_GATE, temp);
  9224. rc = bnx2x_eee_initial_config(params, vars, SHMEM_EEE_1G_ADV);
  9225. if (rc) {
  9226. DP(NETIF_MSG_LINK, "Failed to configure EEE timers\n");
  9227. bnx2x_eee_disable(phy, params, vars);
  9228. } else if ((params->eee_mode & EEE_MODE_ADV_LPI) &&
  9229. (phy->req_duplex == DUPLEX_FULL) &&
  9230. (bnx2x_eee_calc_timer(params) ||
  9231. !(params->eee_mode & EEE_MODE_ENABLE_LPI))) {
  9232. /* Need to advertise EEE only when requested,
  9233. * and either no LPI assertion was requested,
  9234. * or it was requested and a valid timer was set.
  9235. * Also notice full duplex is required for EEE.
  9236. */
  9237. bnx2x_eee_advertise(phy, params, vars,
  9238. SHMEM_EEE_1G_ADV);
  9239. } else {
  9240. DP(NETIF_MSG_LINK, "Don't Advertise 1GBase-T EEE\n");
  9241. bnx2x_eee_disable(phy, params, vars);
  9242. }
  9243. } else {
  9244. vars->eee_status &= ~SHMEM_EEE_1G_ADV <<
  9245. SHMEM_EEE_SUPPORTED_SHIFT;
  9246. if (phy->flags & FLAGS_EEE) {
  9247. /* Handle legacy auto-grEEEn */
  9248. if (params->feature_config_flags &
  9249. FEATURE_CONFIG_AUTOGREEEN_ENABLED) {
  9250. temp = 6;
  9251. DP(NETIF_MSG_LINK, "Enabling Auto-GrEEEn\n");
  9252. } else {
  9253. temp = 0;
  9254. DP(NETIF_MSG_LINK, "Don't Adv. EEE\n");
  9255. }
  9256. bnx2x_cl45_write(bp, phy, MDIO_AN_DEVAD,
  9257. MDIO_AN_REG_EEE_ADV, temp);
  9258. }
  9259. }
  9260. bnx2x_cl22_write(bp, phy,
  9261. 0x04,
  9262. an_10_100_val | fc_val);
  9263. if (phy->req_duplex == DUPLEX_FULL)
  9264. autoneg_val |= (1<<8);
  9265. bnx2x_cl22_write(bp, phy,
  9266. MDIO_PMA_REG_CTRL, autoneg_val);
  9267. return 0;
  9268. }
  9269. static void bnx2x_5461x_set_link_led(struct bnx2x_phy *phy,
  9270. struct link_params *params, u8 mode)
  9271. {
  9272. struct bnx2x *bp = params->bp;
  9273. u16 temp;
  9274. bnx2x_cl22_write(bp, phy,
  9275. MDIO_REG_GPHY_SHADOW,
  9276. MDIO_REG_GPHY_SHADOW_LED_SEL1);
  9277. bnx2x_cl22_read(bp, phy,
  9278. MDIO_REG_GPHY_SHADOW,
  9279. &temp);
  9280. temp &= 0xff00;
  9281. DP(NETIF_MSG_LINK, "54618x set link led (mode=%x)\n", mode);
  9282. switch (mode) {
  9283. case LED_MODE_FRONT_PANEL_OFF:
  9284. case LED_MODE_OFF:
  9285. temp |= 0x00ee;
  9286. break;
  9287. case LED_MODE_OPER:
  9288. temp |= 0x0001;
  9289. break;
  9290. case LED_MODE_ON:
  9291. temp |= 0x00ff;
  9292. break;
  9293. default:
  9294. break;
  9295. }
  9296. bnx2x_cl22_write(bp, phy,
  9297. MDIO_REG_GPHY_SHADOW,
  9298. MDIO_REG_GPHY_SHADOW_WR_ENA | temp);
  9299. return;
  9300. }
  9301. static void bnx2x_54618se_link_reset(struct bnx2x_phy *phy,
  9302. struct link_params *params)
  9303. {
  9304. struct bnx2x *bp = params->bp;
  9305. u32 cfg_pin;
  9306. u8 port;
  9307. /* In case of no EPIO routed to reset the GPHY, put it
  9308. * in low power mode.
  9309. */
  9310. bnx2x_cl22_write(bp, phy, MDIO_PMA_REG_CTRL, 0x800);
  9311. /* This works with E3 only, no need to check the chip
  9312. * before determining the port.
  9313. */
  9314. port = params->port;
  9315. cfg_pin = (REG_RD(bp, params->shmem_base +
  9316. offsetof(struct shmem_region,
  9317. dev_info.port_hw_config[port].e3_cmn_pin_cfg)) &
  9318. PORT_HW_CFG_E3_PHY_RESET_MASK) >>
  9319. PORT_HW_CFG_E3_PHY_RESET_SHIFT;
  9320. /* Drive pin low to put GPHY in reset. */
  9321. bnx2x_set_cfg_pin(bp, cfg_pin, 0);
  9322. }
  9323. static u8 bnx2x_54618se_read_status(struct bnx2x_phy *phy,
  9324. struct link_params *params,
  9325. struct link_vars *vars)
  9326. {
  9327. struct bnx2x *bp = params->bp;
  9328. u16 val;
  9329. u8 link_up = 0;
  9330. u16 legacy_status, legacy_speed;
  9331. /* Get speed operation status */
  9332. bnx2x_cl22_read(bp, phy,
  9333. MDIO_REG_GPHY_AUX_STATUS,
  9334. &legacy_status);
  9335. DP(NETIF_MSG_LINK, "54618SE read_status: 0x%x\n", legacy_status);
  9336. /* Read status to clear the PHY interrupt. */
  9337. bnx2x_cl22_read(bp, phy,
  9338. MDIO_REG_INTR_STATUS,
  9339. &val);
  9340. link_up = ((legacy_status & (1<<2)) == (1<<2));
  9341. if (link_up) {
  9342. legacy_speed = (legacy_status & (7<<8));
  9343. if (legacy_speed == (7<<8)) {
  9344. vars->line_speed = SPEED_1000;
  9345. vars->duplex = DUPLEX_FULL;
  9346. } else if (legacy_speed == (6<<8)) {
  9347. vars->line_speed = SPEED_1000;
  9348. vars->duplex = DUPLEX_HALF;
  9349. } else if (legacy_speed == (5<<8)) {
  9350. vars->line_speed = SPEED_100;
  9351. vars->duplex = DUPLEX_FULL;
  9352. }
  9353. /* Omitting 100Base-T4 for now */
  9354. else if (legacy_speed == (3<<8)) {
  9355. vars->line_speed = SPEED_100;
  9356. vars->duplex = DUPLEX_HALF;
  9357. } else if (legacy_speed == (2<<8)) {
  9358. vars->line_speed = SPEED_10;
  9359. vars->duplex = DUPLEX_FULL;
  9360. } else if (legacy_speed == (1<<8)) {
  9361. vars->line_speed = SPEED_10;
  9362. vars->duplex = DUPLEX_HALF;
  9363. } else /* Should not happen */
  9364. vars->line_speed = 0;
  9365. DP(NETIF_MSG_LINK,
  9366. "Link is up in %dMbps, is_duplex_full= %d\n",
  9367. vars->line_speed,
  9368. (vars->duplex == DUPLEX_FULL));
  9369. /* Check legacy speed AN resolution */
  9370. bnx2x_cl22_read(bp, phy,
  9371. 0x01,
  9372. &val);
  9373. if (val & (1<<5))
  9374. vars->link_status |=
  9375. LINK_STATUS_AUTO_NEGOTIATE_COMPLETE;
  9376. bnx2x_cl22_read(bp, phy,
  9377. 0x06,
  9378. &val);
  9379. if ((val & (1<<0)) == 0)
  9380. vars->link_status |=
  9381. LINK_STATUS_PARALLEL_DETECTION_USED;
  9382. DP(NETIF_MSG_LINK, "BCM54618SE: link speed is %d\n",
  9383. vars->line_speed);
  9384. bnx2x_ext_phy_resolve_fc(phy, params, vars);
  9385. if (vars->link_status & LINK_STATUS_AUTO_NEGOTIATE_COMPLETE) {
  9386. /* Report LP advertised speeds */
  9387. bnx2x_cl22_read(bp, phy, 0x5, &val);
  9388. if (val & (1<<5))
  9389. vars->link_status |=
  9390. LINK_STATUS_LINK_PARTNER_10THD_CAPABLE;
  9391. if (val & (1<<6))
  9392. vars->link_status |=
  9393. LINK_STATUS_LINK_PARTNER_10TFD_CAPABLE;
  9394. if (val & (1<<7))
  9395. vars->link_status |=
  9396. LINK_STATUS_LINK_PARTNER_100TXHD_CAPABLE;
  9397. if (val & (1<<8))
  9398. vars->link_status |=
  9399. LINK_STATUS_LINK_PARTNER_100TXFD_CAPABLE;
  9400. if (val & (1<<9))
  9401. vars->link_status |=
  9402. LINK_STATUS_LINK_PARTNER_100T4_CAPABLE;
  9403. bnx2x_cl22_read(bp, phy, 0xa, &val);
  9404. if (val & (1<<10))
  9405. vars->link_status |=
  9406. LINK_STATUS_LINK_PARTNER_1000THD_CAPABLE;
  9407. if (val & (1<<11))
  9408. vars->link_status |=
  9409. LINK_STATUS_LINK_PARTNER_1000TFD_CAPABLE;
  9410. if ((phy->flags & FLAGS_EEE) &&
  9411. bnx2x_eee_has_cap(params))
  9412. bnx2x_eee_an_resolve(phy, params, vars);
  9413. }
  9414. }
  9415. return link_up;
  9416. }
  9417. static void bnx2x_54618se_config_loopback(struct bnx2x_phy *phy,
  9418. struct link_params *params)
  9419. {
  9420. struct bnx2x *bp = params->bp;
  9421. u16 val;
  9422. u32 umac_base = params->port ? GRCBASE_UMAC1 : GRCBASE_UMAC0;
  9423. DP(NETIF_MSG_LINK, "2PMA/PMD ext_phy_loopback: 54618se\n");
  9424. /* Enable master/slave manual mmode and set to master */
  9425. /* mii write 9 [bits set 11 12] */
  9426. bnx2x_cl22_write(bp, phy, 0x09, 3<<11);
  9427. /* forced 1G and disable autoneg */
  9428. /* set val [mii read 0] */
  9429. /* set val [expr $val & [bits clear 6 12 13]] */
  9430. /* set val [expr $val | [bits set 6 8]] */
  9431. /* mii write 0 $val */
  9432. bnx2x_cl22_read(bp, phy, 0x00, &val);
  9433. val &= ~((1<<6) | (1<<12) | (1<<13));
  9434. val |= (1<<6) | (1<<8);
  9435. bnx2x_cl22_write(bp, phy, 0x00, val);
  9436. /* Set external loopback and Tx using 6dB coding */
  9437. /* mii write 0x18 7 */
  9438. /* set val [mii read 0x18] */
  9439. /* mii write 0x18 [expr $val | [bits set 10 15]] */
  9440. bnx2x_cl22_write(bp, phy, 0x18, 7);
  9441. bnx2x_cl22_read(bp, phy, 0x18, &val);
  9442. bnx2x_cl22_write(bp, phy, 0x18, val | (1<<10) | (1<<15));
  9443. /* This register opens the gate for the UMAC despite its name */
  9444. REG_WR(bp, NIG_REG_EGRESS_EMAC0_PORT + params->port*4, 1);
  9445. /* Maximum Frame Length (RW). Defines a 14-Bit maximum frame
  9446. * length used by the MAC receive logic to check frames.
  9447. */
  9448. REG_WR(bp, umac_base + UMAC_REG_MAXFR, 0x2710);
  9449. }
  9450. /******************************************************************/
  9451. /* SFX7101 PHY SECTION */
  9452. /******************************************************************/
  9453. static void bnx2x_7101_config_loopback(struct bnx2x_phy *phy,
  9454. struct link_params *params)
  9455. {
  9456. struct bnx2x *bp = params->bp;
  9457. /* SFX7101_XGXS_TEST1 */
  9458. bnx2x_cl45_write(bp, phy,
  9459. MDIO_XS_DEVAD, MDIO_XS_SFX7101_XGXS_TEST1, 0x100);
  9460. }
  9461. static int bnx2x_7101_config_init(struct bnx2x_phy *phy,
  9462. struct link_params *params,
  9463. struct link_vars *vars)
  9464. {
  9465. u16 fw_ver1, fw_ver2, val;
  9466. struct bnx2x *bp = params->bp;
  9467. DP(NETIF_MSG_LINK, "Setting the SFX7101 LASI indication\n");
  9468. /* Restore normal power mode*/
  9469. bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_2,
  9470. MISC_REGISTERS_GPIO_OUTPUT_HIGH, params->port);
  9471. /* HW reset */
  9472. bnx2x_ext_phy_hw_reset(bp, params->port);
  9473. bnx2x_wait_reset_complete(bp, phy, params);
  9474. bnx2x_cl45_write(bp, phy,
  9475. MDIO_PMA_DEVAD, MDIO_PMA_LASI_CTRL, 0x1);
  9476. DP(NETIF_MSG_LINK, "Setting the SFX7101 LED to blink on traffic\n");
  9477. bnx2x_cl45_write(bp, phy,
  9478. MDIO_PMA_DEVAD, MDIO_PMA_REG_7107_LED_CNTL, (1<<3));
  9479. bnx2x_ext_phy_set_pause(params, phy, vars);
  9480. /* Restart autoneg */
  9481. bnx2x_cl45_read(bp, phy,
  9482. MDIO_AN_DEVAD, MDIO_AN_REG_CTRL, &val);
  9483. val |= 0x200;
  9484. bnx2x_cl45_write(bp, phy,
  9485. MDIO_AN_DEVAD, MDIO_AN_REG_CTRL, val);
  9486. /* Save spirom version */
  9487. bnx2x_cl45_read(bp, phy,
  9488. MDIO_PMA_DEVAD, MDIO_PMA_REG_7101_VER1, &fw_ver1);
  9489. bnx2x_cl45_read(bp, phy,
  9490. MDIO_PMA_DEVAD, MDIO_PMA_REG_7101_VER2, &fw_ver2);
  9491. bnx2x_save_spirom_version(bp, params->port,
  9492. (u32)(fw_ver1<<16 | fw_ver2), phy->ver_addr);
  9493. return 0;
  9494. }
  9495. static u8 bnx2x_7101_read_status(struct bnx2x_phy *phy,
  9496. struct link_params *params,
  9497. struct link_vars *vars)
  9498. {
  9499. struct bnx2x *bp = params->bp;
  9500. u8 link_up;
  9501. u16 val1, val2;
  9502. bnx2x_cl45_read(bp, phy,
  9503. MDIO_PMA_DEVAD, MDIO_PMA_LASI_STAT, &val2);
  9504. bnx2x_cl45_read(bp, phy,
  9505. MDIO_PMA_DEVAD, MDIO_PMA_LASI_STAT, &val1);
  9506. DP(NETIF_MSG_LINK, "10G-base-T LASI status 0x%x->0x%x\n",
  9507. val2, val1);
  9508. bnx2x_cl45_read(bp, phy,
  9509. MDIO_PMA_DEVAD, MDIO_PMA_REG_STATUS, &val2);
  9510. bnx2x_cl45_read(bp, phy,
  9511. MDIO_PMA_DEVAD, MDIO_PMA_REG_STATUS, &val1);
  9512. DP(NETIF_MSG_LINK, "10G-base-T PMA status 0x%x->0x%x\n",
  9513. val2, val1);
  9514. link_up = ((val1 & 4) == 4);
  9515. /* If link is up print the AN outcome of the SFX7101 PHY */
  9516. if (link_up) {
  9517. bnx2x_cl45_read(bp, phy,
  9518. MDIO_AN_DEVAD, MDIO_AN_REG_MASTER_STATUS,
  9519. &val2);
  9520. vars->line_speed = SPEED_10000;
  9521. vars->duplex = DUPLEX_FULL;
  9522. DP(NETIF_MSG_LINK, "SFX7101 AN status 0x%x->Master=%x\n",
  9523. val2, (val2 & (1<<14)));
  9524. bnx2x_ext_phy_10G_an_resolve(bp, phy, vars);
  9525. bnx2x_ext_phy_resolve_fc(phy, params, vars);
  9526. /* Read LP advertised speeds */
  9527. if (val2 & (1<<11))
  9528. vars->link_status |=
  9529. LINK_STATUS_LINK_PARTNER_10GXFD_CAPABLE;
  9530. }
  9531. return link_up;
  9532. }
  9533. static int bnx2x_7101_format_ver(u32 spirom_ver, u8 *str, u16 *len)
  9534. {
  9535. if (*len < 5)
  9536. return -EINVAL;
  9537. str[0] = (spirom_ver & 0xFF);
  9538. str[1] = (spirom_ver & 0xFF00) >> 8;
  9539. str[2] = (spirom_ver & 0xFF0000) >> 16;
  9540. str[3] = (spirom_ver & 0xFF000000) >> 24;
  9541. str[4] = '\0';
  9542. *len -= 5;
  9543. return 0;
  9544. }
  9545. void bnx2x_sfx7101_sp_sw_reset(struct bnx2x *bp, struct bnx2x_phy *phy)
  9546. {
  9547. u16 val, cnt;
  9548. bnx2x_cl45_read(bp, phy,
  9549. MDIO_PMA_DEVAD,
  9550. MDIO_PMA_REG_7101_RESET, &val);
  9551. for (cnt = 0; cnt < 10; cnt++) {
  9552. msleep(50);
  9553. /* Writes a self-clearing reset */
  9554. bnx2x_cl45_write(bp, phy,
  9555. MDIO_PMA_DEVAD,
  9556. MDIO_PMA_REG_7101_RESET,
  9557. (val | (1<<15)));
  9558. /* Wait for clear */
  9559. bnx2x_cl45_read(bp, phy,
  9560. MDIO_PMA_DEVAD,
  9561. MDIO_PMA_REG_7101_RESET, &val);
  9562. if ((val & (1<<15)) == 0)
  9563. break;
  9564. }
  9565. }
  9566. static void bnx2x_7101_hw_reset(struct bnx2x_phy *phy,
  9567. struct link_params *params) {
  9568. /* Low power mode is controlled by GPIO 2 */
  9569. bnx2x_set_gpio(params->bp, MISC_REGISTERS_GPIO_2,
  9570. MISC_REGISTERS_GPIO_OUTPUT_LOW, params->port);
  9571. /* The PHY reset is controlled by GPIO 1 */
  9572. bnx2x_set_gpio(params->bp, MISC_REGISTERS_GPIO_1,
  9573. MISC_REGISTERS_GPIO_OUTPUT_LOW, params->port);
  9574. }
  9575. static void bnx2x_7101_set_link_led(struct bnx2x_phy *phy,
  9576. struct link_params *params, u8 mode)
  9577. {
  9578. u16 val = 0;
  9579. struct bnx2x *bp = params->bp;
  9580. switch (mode) {
  9581. case LED_MODE_FRONT_PANEL_OFF:
  9582. case LED_MODE_OFF:
  9583. val = 2;
  9584. break;
  9585. case LED_MODE_ON:
  9586. val = 1;
  9587. break;
  9588. case LED_MODE_OPER:
  9589. val = 0;
  9590. break;
  9591. }
  9592. bnx2x_cl45_write(bp, phy,
  9593. MDIO_PMA_DEVAD,
  9594. MDIO_PMA_REG_7107_LINK_LED_CNTL,
  9595. val);
  9596. }
  9597. /******************************************************************/
  9598. /* STATIC PHY DECLARATION */
  9599. /******************************************************************/
  9600. static struct bnx2x_phy phy_null = {
  9601. .type = PORT_HW_CFG_XGXS_EXT_PHY_TYPE_NOT_CONN,
  9602. .addr = 0,
  9603. .def_md_devad = 0,
  9604. .flags = FLAGS_INIT_XGXS_FIRST,
  9605. .rx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
  9606. .tx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
  9607. .mdio_ctrl = 0,
  9608. .supported = 0,
  9609. .media_type = ETH_PHY_NOT_PRESENT,
  9610. .ver_addr = 0,
  9611. .req_flow_ctrl = 0,
  9612. .req_line_speed = 0,
  9613. .speed_cap_mask = 0,
  9614. .req_duplex = 0,
  9615. .rsrv = 0,
  9616. .config_init = (config_init_t)NULL,
  9617. .read_status = (read_status_t)NULL,
  9618. .link_reset = (link_reset_t)NULL,
  9619. .config_loopback = (config_loopback_t)NULL,
  9620. .format_fw_ver = (format_fw_ver_t)NULL,
  9621. .hw_reset = (hw_reset_t)NULL,
  9622. .set_link_led = (set_link_led_t)NULL,
  9623. .phy_specific_func = (phy_specific_func_t)NULL
  9624. };
  9625. static struct bnx2x_phy phy_serdes = {
  9626. .type = PORT_HW_CFG_SERDES_EXT_PHY_TYPE_DIRECT,
  9627. .addr = 0xff,
  9628. .def_md_devad = 0,
  9629. .flags = 0,
  9630. .rx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
  9631. .tx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
  9632. .mdio_ctrl = 0,
  9633. .supported = (SUPPORTED_10baseT_Half |
  9634. SUPPORTED_10baseT_Full |
  9635. SUPPORTED_100baseT_Half |
  9636. SUPPORTED_100baseT_Full |
  9637. SUPPORTED_1000baseT_Full |
  9638. SUPPORTED_2500baseX_Full |
  9639. SUPPORTED_TP |
  9640. SUPPORTED_Autoneg |
  9641. SUPPORTED_Pause |
  9642. SUPPORTED_Asym_Pause),
  9643. .media_type = ETH_PHY_BASE_T,
  9644. .ver_addr = 0,
  9645. .req_flow_ctrl = 0,
  9646. .req_line_speed = 0,
  9647. .speed_cap_mask = 0,
  9648. .req_duplex = 0,
  9649. .rsrv = 0,
  9650. .config_init = (config_init_t)bnx2x_xgxs_config_init,
  9651. .read_status = (read_status_t)bnx2x_link_settings_status,
  9652. .link_reset = (link_reset_t)bnx2x_int_link_reset,
  9653. .config_loopback = (config_loopback_t)NULL,
  9654. .format_fw_ver = (format_fw_ver_t)NULL,
  9655. .hw_reset = (hw_reset_t)NULL,
  9656. .set_link_led = (set_link_led_t)NULL,
  9657. .phy_specific_func = (phy_specific_func_t)NULL
  9658. };
  9659. static struct bnx2x_phy phy_xgxs = {
  9660. .type = PORT_HW_CFG_XGXS_EXT_PHY_TYPE_DIRECT,
  9661. .addr = 0xff,
  9662. .def_md_devad = 0,
  9663. .flags = 0,
  9664. .rx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
  9665. .tx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
  9666. .mdio_ctrl = 0,
  9667. .supported = (SUPPORTED_10baseT_Half |
  9668. SUPPORTED_10baseT_Full |
  9669. SUPPORTED_100baseT_Half |
  9670. SUPPORTED_100baseT_Full |
  9671. SUPPORTED_1000baseT_Full |
  9672. SUPPORTED_2500baseX_Full |
  9673. SUPPORTED_10000baseT_Full |
  9674. SUPPORTED_FIBRE |
  9675. SUPPORTED_Autoneg |
  9676. SUPPORTED_Pause |
  9677. SUPPORTED_Asym_Pause),
  9678. .media_type = ETH_PHY_CX4,
  9679. .ver_addr = 0,
  9680. .req_flow_ctrl = 0,
  9681. .req_line_speed = 0,
  9682. .speed_cap_mask = 0,
  9683. .req_duplex = 0,
  9684. .rsrv = 0,
  9685. .config_init = (config_init_t)bnx2x_xgxs_config_init,
  9686. .read_status = (read_status_t)bnx2x_link_settings_status,
  9687. .link_reset = (link_reset_t)bnx2x_int_link_reset,
  9688. .config_loopback = (config_loopback_t)bnx2x_set_xgxs_loopback,
  9689. .format_fw_ver = (format_fw_ver_t)NULL,
  9690. .hw_reset = (hw_reset_t)NULL,
  9691. .set_link_led = (set_link_led_t)NULL,
  9692. .phy_specific_func = (phy_specific_func_t)NULL
  9693. };
  9694. static struct bnx2x_phy phy_warpcore = {
  9695. .type = PORT_HW_CFG_XGXS_EXT_PHY_TYPE_DIRECT,
  9696. .addr = 0xff,
  9697. .def_md_devad = 0,
  9698. .flags = (FLAGS_HW_LOCK_REQUIRED |
  9699. FLAGS_TX_ERROR_CHECK),
  9700. .rx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
  9701. .tx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
  9702. .mdio_ctrl = 0,
  9703. .supported = (SUPPORTED_10baseT_Half |
  9704. SUPPORTED_10baseT_Full |
  9705. SUPPORTED_100baseT_Half |
  9706. SUPPORTED_100baseT_Full |
  9707. SUPPORTED_1000baseT_Full |
  9708. SUPPORTED_10000baseT_Full |
  9709. SUPPORTED_20000baseKR2_Full |
  9710. SUPPORTED_20000baseMLD2_Full |
  9711. SUPPORTED_FIBRE |
  9712. SUPPORTED_Autoneg |
  9713. SUPPORTED_Pause |
  9714. SUPPORTED_Asym_Pause),
  9715. .media_type = ETH_PHY_UNSPECIFIED,
  9716. .ver_addr = 0,
  9717. .req_flow_ctrl = 0,
  9718. .req_line_speed = 0,
  9719. .speed_cap_mask = 0,
  9720. /* req_duplex = */0,
  9721. /* rsrv = */0,
  9722. .config_init = (config_init_t)bnx2x_warpcore_config_init,
  9723. .read_status = (read_status_t)bnx2x_warpcore_read_status,
  9724. .link_reset = (link_reset_t)bnx2x_warpcore_link_reset,
  9725. .config_loopback = (config_loopback_t)bnx2x_set_warpcore_loopback,
  9726. .format_fw_ver = (format_fw_ver_t)NULL,
  9727. .hw_reset = (hw_reset_t)bnx2x_warpcore_hw_reset,
  9728. .set_link_led = (set_link_led_t)NULL,
  9729. .phy_specific_func = (phy_specific_func_t)NULL
  9730. };
  9731. static struct bnx2x_phy phy_7101 = {
  9732. .type = PORT_HW_CFG_XGXS_EXT_PHY_TYPE_SFX7101,
  9733. .addr = 0xff,
  9734. .def_md_devad = 0,
  9735. .flags = FLAGS_FAN_FAILURE_DET_REQ,
  9736. .rx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
  9737. .tx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
  9738. .mdio_ctrl = 0,
  9739. .supported = (SUPPORTED_10000baseT_Full |
  9740. SUPPORTED_TP |
  9741. SUPPORTED_Autoneg |
  9742. SUPPORTED_Pause |
  9743. SUPPORTED_Asym_Pause),
  9744. .media_type = ETH_PHY_BASE_T,
  9745. .ver_addr = 0,
  9746. .req_flow_ctrl = 0,
  9747. .req_line_speed = 0,
  9748. .speed_cap_mask = 0,
  9749. .req_duplex = 0,
  9750. .rsrv = 0,
  9751. .config_init = (config_init_t)bnx2x_7101_config_init,
  9752. .read_status = (read_status_t)bnx2x_7101_read_status,
  9753. .link_reset = (link_reset_t)bnx2x_common_ext_link_reset,
  9754. .config_loopback = (config_loopback_t)bnx2x_7101_config_loopback,
  9755. .format_fw_ver = (format_fw_ver_t)bnx2x_7101_format_ver,
  9756. .hw_reset = (hw_reset_t)bnx2x_7101_hw_reset,
  9757. .set_link_led = (set_link_led_t)bnx2x_7101_set_link_led,
  9758. .phy_specific_func = (phy_specific_func_t)NULL
  9759. };
  9760. static struct bnx2x_phy phy_8073 = {
  9761. .type = PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8073,
  9762. .addr = 0xff,
  9763. .def_md_devad = 0,
  9764. .flags = FLAGS_HW_LOCK_REQUIRED,
  9765. .rx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
  9766. .tx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
  9767. .mdio_ctrl = 0,
  9768. .supported = (SUPPORTED_10000baseT_Full |
  9769. SUPPORTED_2500baseX_Full |
  9770. SUPPORTED_1000baseT_Full |
  9771. SUPPORTED_FIBRE |
  9772. SUPPORTED_Autoneg |
  9773. SUPPORTED_Pause |
  9774. SUPPORTED_Asym_Pause),
  9775. .media_type = ETH_PHY_KR,
  9776. .ver_addr = 0,
  9777. .req_flow_ctrl = 0,
  9778. .req_line_speed = 0,
  9779. .speed_cap_mask = 0,
  9780. .req_duplex = 0,
  9781. .rsrv = 0,
  9782. .config_init = (config_init_t)bnx2x_8073_config_init,
  9783. .read_status = (read_status_t)bnx2x_8073_read_status,
  9784. .link_reset = (link_reset_t)bnx2x_8073_link_reset,
  9785. .config_loopback = (config_loopback_t)NULL,
  9786. .format_fw_ver = (format_fw_ver_t)bnx2x_format_ver,
  9787. .hw_reset = (hw_reset_t)NULL,
  9788. .set_link_led = (set_link_led_t)NULL,
  9789. .phy_specific_func = (phy_specific_func_t)bnx2x_8073_specific_func
  9790. };
  9791. static struct bnx2x_phy phy_8705 = {
  9792. .type = PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8705,
  9793. .addr = 0xff,
  9794. .def_md_devad = 0,
  9795. .flags = FLAGS_INIT_XGXS_FIRST,
  9796. .rx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
  9797. .tx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
  9798. .mdio_ctrl = 0,
  9799. .supported = (SUPPORTED_10000baseT_Full |
  9800. SUPPORTED_FIBRE |
  9801. SUPPORTED_Pause |
  9802. SUPPORTED_Asym_Pause),
  9803. .media_type = ETH_PHY_XFP_FIBER,
  9804. .ver_addr = 0,
  9805. .req_flow_ctrl = 0,
  9806. .req_line_speed = 0,
  9807. .speed_cap_mask = 0,
  9808. .req_duplex = 0,
  9809. .rsrv = 0,
  9810. .config_init = (config_init_t)bnx2x_8705_config_init,
  9811. .read_status = (read_status_t)bnx2x_8705_read_status,
  9812. .link_reset = (link_reset_t)bnx2x_common_ext_link_reset,
  9813. .config_loopback = (config_loopback_t)NULL,
  9814. .format_fw_ver = (format_fw_ver_t)bnx2x_null_format_ver,
  9815. .hw_reset = (hw_reset_t)NULL,
  9816. .set_link_led = (set_link_led_t)NULL,
  9817. .phy_specific_func = (phy_specific_func_t)NULL
  9818. };
  9819. static struct bnx2x_phy phy_8706 = {
  9820. .type = PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8706,
  9821. .addr = 0xff,
  9822. .def_md_devad = 0,
  9823. .flags = FLAGS_INIT_XGXS_FIRST,
  9824. .rx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
  9825. .tx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
  9826. .mdio_ctrl = 0,
  9827. .supported = (SUPPORTED_10000baseT_Full |
  9828. SUPPORTED_1000baseT_Full |
  9829. SUPPORTED_FIBRE |
  9830. SUPPORTED_Pause |
  9831. SUPPORTED_Asym_Pause),
  9832. .media_type = ETH_PHY_SFPP_10G_FIBER,
  9833. .ver_addr = 0,
  9834. .req_flow_ctrl = 0,
  9835. .req_line_speed = 0,
  9836. .speed_cap_mask = 0,
  9837. .req_duplex = 0,
  9838. .rsrv = 0,
  9839. .config_init = (config_init_t)bnx2x_8706_config_init,
  9840. .read_status = (read_status_t)bnx2x_8706_read_status,
  9841. .link_reset = (link_reset_t)bnx2x_common_ext_link_reset,
  9842. .config_loopback = (config_loopback_t)NULL,
  9843. .format_fw_ver = (format_fw_ver_t)bnx2x_format_ver,
  9844. .hw_reset = (hw_reset_t)NULL,
  9845. .set_link_led = (set_link_led_t)NULL,
  9846. .phy_specific_func = (phy_specific_func_t)NULL
  9847. };
  9848. static struct bnx2x_phy phy_8726 = {
  9849. .type = PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8726,
  9850. .addr = 0xff,
  9851. .def_md_devad = 0,
  9852. .flags = (FLAGS_HW_LOCK_REQUIRED |
  9853. FLAGS_INIT_XGXS_FIRST |
  9854. FLAGS_TX_ERROR_CHECK),
  9855. .rx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
  9856. .tx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
  9857. .mdio_ctrl = 0,
  9858. .supported = (SUPPORTED_10000baseT_Full |
  9859. SUPPORTED_1000baseT_Full |
  9860. SUPPORTED_Autoneg |
  9861. SUPPORTED_FIBRE |
  9862. SUPPORTED_Pause |
  9863. SUPPORTED_Asym_Pause),
  9864. .media_type = ETH_PHY_NOT_PRESENT,
  9865. .ver_addr = 0,
  9866. .req_flow_ctrl = 0,
  9867. .req_line_speed = 0,
  9868. .speed_cap_mask = 0,
  9869. .req_duplex = 0,
  9870. .rsrv = 0,
  9871. .config_init = (config_init_t)bnx2x_8726_config_init,
  9872. .read_status = (read_status_t)bnx2x_8726_read_status,
  9873. .link_reset = (link_reset_t)bnx2x_8726_link_reset,
  9874. .config_loopback = (config_loopback_t)bnx2x_8726_config_loopback,
  9875. .format_fw_ver = (format_fw_ver_t)bnx2x_format_ver,
  9876. .hw_reset = (hw_reset_t)NULL,
  9877. .set_link_led = (set_link_led_t)NULL,
  9878. .phy_specific_func = (phy_specific_func_t)NULL
  9879. };
  9880. static struct bnx2x_phy phy_8727 = {
  9881. .type = PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8727,
  9882. .addr = 0xff,
  9883. .def_md_devad = 0,
  9884. .flags = (FLAGS_FAN_FAILURE_DET_REQ |
  9885. FLAGS_TX_ERROR_CHECK),
  9886. .rx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
  9887. .tx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
  9888. .mdio_ctrl = 0,
  9889. .supported = (SUPPORTED_10000baseT_Full |
  9890. SUPPORTED_1000baseT_Full |
  9891. SUPPORTED_FIBRE |
  9892. SUPPORTED_Pause |
  9893. SUPPORTED_Asym_Pause),
  9894. .media_type = ETH_PHY_NOT_PRESENT,
  9895. .ver_addr = 0,
  9896. .req_flow_ctrl = 0,
  9897. .req_line_speed = 0,
  9898. .speed_cap_mask = 0,
  9899. .req_duplex = 0,
  9900. .rsrv = 0,
  9901. .config_init = (config_init_t)bnx2x_8727_config_init,
  9902. .read_status = (read_status_t)bnx2x_8727_read_status,
  9903. .link_reset = (link_reset_t)bnx2x_8727_link_reset,
  9904. .config_loopback = (config_loopback_t)NULL,
  9905. .format_fw_ver = (format_fw_ver_t)bnx2x_format_ver,
  9906. .hw_reset = (hw_reset_t)bnx2x_8727_hw_reset,
  9907. .set_link_led = (set_link_led_t)bnx2x_8727_set_link_led,
  9908. .phy_specific_func = (phy_specific_func_t)bnx2x_8727_specific_func
  9909. };
  9910. static struct bnx2x_phy phy_8481 = {
  9911. .type = PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8481,
  9912. .addr = 0xff,
  9913. .def_md_devad = 0,
  9914. .flags = FLAGS_FAN_FAILURE_DET_REQ |
  9915. FLAGS_REARM_LATCH_SIGNAL,
  9916. .rx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
  9917. .tx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
  9918. .mdio_ctrl = 0,
  9919. .supported = (SUPPORTED_10baseT_Half |
  9920. SUPPORTED_10baseT_Full |
  9921. SUPPORTED_100baseT_Half |
  9922. SUPPORTED_100baseT_Full |
  9923. SUPPORTED_1000baseT_Full |
  9924. SUPPORTED_10000baseT_Full |
  9925. SUPPORTED_TP |
  9926. SUPPORTED_Autoneg |
  9927. SUPPORTED_Pause |
  9928. SUPPORTED_Asym_Pause),
  9929. .media_type = ETH_PHY_BASE_T,
  9930. .ver_addr = 0,
  9931. .req_flow_ctrl = 0,
  9932. .req_line_speed = 0,
  9933. .speed_cap_mask = 0,
  9934. .req_duplex = 0,
  9935. .rsrv = 0,
  9936. .config_init = (config_init_t)bnx2x_8481_config_init,
  9937. .read_status = (read_status_t)bnx2x_848xx_read_status,
  9938. .link_reset = (link_reset_t)bnx2x_8481_link_reset,
  9939. .config_loopback = (config_loopback_t)NULL,
  9940. .format_fw_ver = (format_fw_ver_t)bnx2x_848xx_format_ver,
  9941. .hw_reset = (hw_reset_t)bnx2x_8481_hw_reset,
  9942. .set_link_led = (set_link_led_t)bnx2x_848xx_set_link_led,
  9943. .phy_specific_func = (phy_specific_func_t)NULL
  9944. };
  9945. static struct bnx2x_phy phy_84823 = {
  9946. .type = PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM84823,
  9947. .addr = 0xff,
  9948. .def_md_devad = 0,
  9949. .flags = (FLAGS_FAN_FAILURE_DET_REQ |
  9950. FLAGS_REARM_LATCH_SIGNAL |
  9951. FLAGS_TX_ERROR_CHECK),
  9952. .rx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
  9953. .tx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
  9954. .mdio_ctrl = 0,
  9955. .supported = (SUPPORTED_10baseT_Half |
  9956. SUPPORTED_10baseT_Full |
  9957. SUPPORTED_100baseT_Half |
  9958. SUPPORTED_100baseT_Full |
  9959. SUPPORTED_1000baseT_Full |
  9960. SUPPORTED_10000baseT_Full |
  9961. SUPPORTED_TP |
  9962. SUPPORTED_Autoneg |
  9963. SUPPORTED_Pause |
  9964. SUPPORTED_Asym_Pause),
  9965. .media_type = ETH_PHY_BASE_T,
  9966. .ver_addr = 0,
  9967. .req_flow_ctrl = 0,
  9968. .req_line_speed = 0,
  9969. .speed_cap_mask = 0,
  9970. .req_duplex = 0,
  9971. .rsrv = 0,
  9972. .config_init = (config_init_t)bnx2x_848x3_config_init,
  9973. .read_status = (read_status_t)bnx2x_848xx_read_status,
  9974. .link_reset = (link_reset_t)bnx2x_848x3_link_reset,
  9975. .config_loopback = (config_loopback_t)NULL,
  9976. .format_fw_ver = (format_fw_ver_t)bnx2x_848xx_format_ver,
  9977. .hw_reset = (hw_reset_t)NULL,
  9978. .set_link_led = (set_link_led_t)bnx2x_848xx_set_link_led,
  9979. .phy_specific_func = (phy_specific_func_t)bnx2x_848xx_specific_func
  9980. };
  9981. static struct bnx2x_phy phy_84833 = {
  9982. .type = PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM84833,
  9983. .addr = 0xff,
  9984. .def_md_devad = 0,
  9985. .flags = (FLAGS_FAN_FAILURE_DET_REQ |
  9986. FLAGS_REARM_LATCH_SIGNAL |
  9987. FLAGS_TX_ERROR_CHECK),
  9988. .rx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
  9989. .tx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
  9990. .mdio_ctrl = 0,
  9991. .supported = (SUPPORTED_100baseT_Half |
  9992. SUPPORTED_100baseT_Full |
  9993. SUPPORTED_1000baseT_Full |
  9994. SUPPORTED_10000baseT_Full |
  9995. SUPPORTED_TP |
  9996. SUPPORTED_Autoneg |
  9997. SUPPORTED_Pause |
  9998. SUPPORTED_Asym_Pause),
  9999. .media_type = ETH_PHY_BASE_T,
  10000. .ver_addr = 0,
  10001. .req_flow_ctrl = 0,
  10002. .req_line_speed = 0,
  10003. .speed_cap_mask = 0,
  10004. .req_duplex = 0,
  10005. .rsrv = 0,
  10006. .config_init = (config_init_t)bnx2x_848x3_config_init,
  10007. .read_status = (read_status_t)bnx2x_848xx_read_status,
  10008. .link_reset = (link_reset_t)bnx2x_848x3_link_reset,
  10009. .config_loopback = (config_loopback_t)NULL,
  10010. .format_fw_ver = (format_fw_ver_t)bnx2x_848xx_format_ver,
  10011. .hw_reset = (hw_reset_t)bnx2x_84833_hw_reset_phy,
  10012. .set_link_led = (set_link_led_t)bnx2x_848xx_set_link_led,
  10013. .phy_specific_func = (phy_specific_func_t)bnx2x_848xx_specific_func
  10014. };
  10015. static struct bnx2x_phy phy_54618se = {
  10016. .type = PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM54618SE,
  10017. .addr = 0xff,
  10018. .def_md_devad = 0,
  10019. .flags = FLAGS_INIT_XGXS_FIRST,
  10020. .rx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
  10021. .tx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
  10022. .mdio_ctrl = 0,
  10023. .supported = (SUPPORTED_10baseT_Half |
  10024. SUPPORTED_10baseT_Full |
  10025. SUPPORTED_100baseT_Half |
  10026. SUPPORTED_100baseT_Full |
  10027. SUPPORTED_1000baseT_Full |
  10028. SUPPORTED_TP |
  10029. SUPPORTED_Autoneg |
  10030. SUPPORTED_Pause |
  10031. SUPPORTED_Asym_Pause),
  10032. .media_type = ETH_PHY_BASE_T,
  10033. .ver_addr = 0,
  10034. .req_flow_ctrl = 0,
  10035. .req_line_speed = 0,
  10036. .speed_cap_mask = 0,
  10037. /* req_duplex = */0,
  10038. /* rsrv = */0,
  10039. .config_init = (config_init_t)bnx2x_54618se_config_init,
  10040. .read_status = (read_status_t)bnx2x_54618se_read_status,
  10041. .link_reset = (link_reset_t)bnx2x_54618se_link_reset,
  10042. .config_loopback = (config_loopback_t)bnx2x_54618se_config_loopback,
  10043. .format_fw_ver = (format_fw_ver_t)NULL,
  10044. .hw_reset = (hw_reset_t)NULL,
  10045. .set_link_led = (set_link_led_t)bnx2x_5461x_set_link_led,
  10046. .phy_specific_func = (phy_specific_func_t)bnx2x_54618se_specific_func
  10047. };
  10048. /*****************************************************************/
  10049. /* */
  10050. /* Populate the phy according. Main function: bnx2x_populate_phy */
  10051. /* */
  10052. /*****************************************************************/
  10053. static void bnx2x_populate_preemphasis(struct bnx2x *bp, u32 shmem_base,
  10054. struct bnx2x_phy *phy, u8 port,
  10055. u8 phy_index)
  10056. {
  10057. /* Get the 4 lanes xgxs config rx and tx */
  10058. u32 rx = 0, tx = 0, i;
  10059. for (i = 0; i < 2; i++) {
  10060. /* INT_PHY and EXT_PHY1 share the same value location in
  10061. * the shmem. When num_phys is greater than 1, than this value
  10062. * applies only to EXT_PHY1
  10063. */
  10064. if (phy_index == INT_PHY || phy_index == EXT_PHY1) {
  10065. rx = REG_RD(bp, shmem_base +
  10066. offsetof(struct shmem_region,
  10067. dev_info.port_hw_config[port].xgxs_config_rx[i<<1]));
  10068. tx = REG_RD(bp, shmem_base +
  10069. offsetof(struct shmem_region,
  10070. dev_info.port_hw_config[port].xgxs_config_tx[i<<1]));
  10071. } else {
  10072. rx = REG_RD(bp, shmem_base +
  10073. offsetof(struct shmem_region,
  10074. dev_info.port_hw_config[port].xgxs_config2_rx[i<<1]));
  10075. tx = REG_RD(bp, shmem_base +
  10076. offsetof(struct shmem_region,
  10077. dev_info.port_hw_config[port].xgxs_config2_rx[i<<1]));
  10078. }
  10079. phy->rx_preemphasis[i << 1] = ((rx>>16) & 0xffff);
  10080. phy->rx_preemphasis[(i << 1) + 1] = (rx & 0xffff);
  10081. phy->tx_preemphasis[i << 1] = ((tx>>16) & 0xffff);
  10082. phy->tx_preemphasis[(i << 1) + 1] = (tx & 0xffff);
  10083. }
  10084. }
  10085. static u32 bnx2x_get_ext_phy_config(struct bnx2x *bp, u32 shmem_base,
  10086. u8 phy_index, u8 port)
  10087. {
  10088. u32 ext_phy_config = 0;
  10089. switch (phy_index) {
  10090. case EXT_PHY1:
  10091. ext_phy_config = REG_RD(bp, shmem_base +
  10092. offsetof(struct shmem_region,
  10093. dev_info.port_hw_config[port].external_phy_config));
  10094. break;
  10095. case EXT_PHY2:
  10096. ext_phy_config = REG_RD(bp, shmem_base +
  10097. offsetof(struct shmem_region,
  10098. dev_info.port_hw_config[port].external_phy_config2));
  10099. break;
  10100. default:
  10101. DP(NETIF_MSG_LINK, "Invalid phy_index %d\n", phy_index);
  10102. return -EINVAL;
  10103. }
  10104. return ext_phy_config;
  10105. }
  10106. static int bnx2x_populate_int_phy(struct bnx2x *bp, u32 shmem_base, u8 port,
  10107. struct bnx2x_phy *phy)
  10108. {
  10109. u32 phy_addr;
  10110. u32 chip_id;
  10111. u32 switch_cfg = (REG_RD(bp, shmem_base +
  10112. offsetof(struct shmem_region,
  10113. dev_info.port_feature_config[port].link_config)) &
  10114. PORT_FEATURE_CONNECTED_SWITCH_MASK);
  10115. chip_id = (REG_RD(bp, MISC_REG_CHIP_NUM) << 16) |
  10116. ((REG_RD(bp, MISC_REG_CHIP_REV) & 0xf) << 12);
  10117. DP(NETIF_MSG_LINK, ":chip_id = 0x%x\n", chip_id);
  10118. if (USES_WARPCORE(bp)) {
  10119. u32 serdes_net_if;
  10120. phy_addr = REG_RD(bp,
  10121. MISC_REG_WC0_CTRL_PHY_ADDR);
  10122. *phy = phy_warpcore;
  10123. if (REG_RD(bp, MISC_REG_PORT4MODE_EN_OVWR) == 0x3)
  10124. phy->flags |= FLAGS_4_PORT_MODE;
  10125. else
  10126. phy->flags &= ~FLAGS_4_PORT_MODE;
  10127. /* Check Dual mode */
  10128. serdes_net_if = (REG_RD(bp, shmem_base +
  10129. offsetof(struct shmem_region, dev_info.
  10130. port_hw_config[port].default_cfg)) &
  10131. PORT_HW_CFG_NET_SERDES_IF_MASK);
  10132. /* Set the appropriate supported and flags indications per
  10133. * interface type of the chip
  10134. */
  10135. switch (serdes_net_if) {
  10136. case PORT_HW_CFG_NET_SERDES_IF_SGMII:
  10137. phy->supported &= (SUPPORTED_10baseT_Half |
  10138. SUPPORTED_10baseT_Full |
  10139. SUPPORTED_100baseT_Half |
  10140. SUPPORTED_100baseT_Full |
  10141. SUPPORTED_1000baseT_Full |
  10142. SUPPORTED_FIBRE |
  10143. SUPPORTED_Autoneg |
  10144. SUPPORTED_Pause |
  10145. SUPPORTED_Asym_Pause);
  10146. phy->media_type = ETH_PHY_BASE_T;
  10147. break;
  10148. case PORT_HW_CFG_NET_SERDES_IF_XFI:
  10149. phy->media_type = ETH_PHY_XFP_FIBER;
  10150. break;
  10151. case PORT_HW_CFG_NET_SERDES_IF_SFI:
  10152. phy->supported &= (SUPPORTED_1000baseT_Full |
  10153. SUPPORTED_10000baseT_Full |
  10154. SUPPORTED_FIBRE |
  10155. SUPPORTED_Pause |
  10156. SUPPORTED_Asym_Pause);
  10157. phy->media_type = ETH_PHY_SFPP_10G_FIBER;
  10158. break;
  10159. case PORT_HW_CFG_NET_SERDES_IF_KR:
  10160. phy->media_type = ETH_PHY_KR;
  10161. phy->supported &= (SUPPORTED_1000baseT_Full |
  10162. SUPPORTED_10000baseT_Full |
  10163. SUPPORTED_FIBRE |
  10164. SUPPORTED_Autoneg |
  10165. SUPPORTED_Pause |
  10166. SUPPORTED_Asym_Pause);
  10167. break;
  10168. case PORT_HW_CFG_NET_SERDES_IF_DXGXS:
  10169. phy->media_type = ETH_PHY_KR;
  10170. phy->flags |= FLAGS_WC_DUAL_MODE;
  10171. phy->supported &= (SUPPORTED_20000baseMLD2_Full |
  10172. SUPPORTED_FIBRE |
  10173. SUPPORTED_Pause |
  10174. SUPPORTED_Asym_Pause);
  10175. break;
  10176. case PORT_HW_CFG_NET_SERDES_IF_KR2:
  10177. phy->media_type = ETH_PHY_KR;
  10178. phy->flags |= FLAGS_WC_DUAL_MODE;
  10179. phy->supported &= (SUPPORTED_20000baseKR2_Full |
  10180. SUPPORTED_FIBRE |
  10181. SUPPORTED_Pause |
  10182. SUPPORTED_Asym_Pause);
  10183. break;
  10184. default:
  10185. DP(NETIF_MSG_LINK, "Unknown WC interface type 0x%x\n",
  10186. serdes_net_if);
  10187. break;
  10188. }
  10189. /* Enable MDC/MDIO work-around for E3 A0 since free running MDC
  10190. * was not set as expected. For B0, ECO will be enabled so there
  10191. * won't be an issue there
  10192. */
  10193. if (CHIP_REV(bp) == CHIP_REV_Ax)
  10194. phy->flags |= FLAGS_MDC_MDIO_WA;
  10195. else
  10196. phy->flags |= FLAGS_MDC_MDIO_WA_B0;
  10197. } else {
  10198. switch (switch_cfg) {
  10199. case SWITCH_CFG_1G:
  10200. phy_addr = REG_RD(bp,
  10201. NIG_REG_SERDES0_CTRL_PHY_ADDR +
  10202. port * 0x10);
  10203. *phy = phy_serdes;
  10204. break;
  10205. case SWITCH_CFG_10G:
  10206. phy_addr = REG_RD(bp,
  10207. NIG_REG_XGXS0_CTRL_PHY_ADDR +
  10208. port * 0x18);
  10209. *phy = phy_xgxs;
  10210. break;
  10211. default:
  10212. DP(NETIF_MSG_LINK, "Invalid switch_cfg\n");
  10213. return -EINVAL;
  10214. }
  10215. }
  10216. phy->addr = (u8)phy_addr;
  10217. phy->mdio_ctrl = bnx2x_get_emac_base(bp,
  10218. SHARED_HW_CFG_MDC_MDIO_ACCESS1_BOTH,
  10219. port);
  10220. if (CHIP_IS_E2(bp))
  10221. phy->def_md_devad = E2_DEFAULT_PHY_DEV_ADDR;
  10222. else
  10223. phy->def_md_devad = DEFAULT_PHY_DEV_ADDR;
  10224. DP(NETIF_MSG_LINK, "Internal phy port=%d, addr=0x%x, mdio_ctl=0x%x\n",
  10225. port, phy->addr, phy->mdio_ctrl);
  10226. bnx2x_populate_preemphasis(bp, shmem_base, phy, port, INT_PHY);
  10227. return 0;
  10228. }
  10229. static int bnx2x_populate_ext_phy(struct bnx2x *bp,
  10230. u8 phy_index,
  10231. u32 shmem_base,
  10232. u32 shmem2_base,
  10233. u8 port,
  10234. struct bnx2x_phy *phy)
  10235. {
  10236. u32 ext_phy_config, phy_type, config2;
  10237. u32 mdc_mdio_access = SHARED_HW_CFG_MDC_MDIO_ACCESS1_BOTH;
  10238. ext_phy_config = bnx2x_get_ext_phy_config(bp, shmem_base,
  10239. phy_index, port);
  10240. phy_type = XGXS_EXT_PHY_TYPE(ext_phy_config);
  10241. /* Select the phy type */
  10242. switch (phy_type) {
  10243. case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8073:
  10244. mdc_mdio_access = SHARED_HW_CFG_MDC_MDIO_ACCESS1_SWAPPED;
  10245. *phy = phy_8073;
  10246. break;
  10247. case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8705:
  10248. *phy = phy_8705;
  10249. break;
  10250. case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8706:
  10251. *phy = phy_8706;
  10252. break;
  10253. case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8726:
  10254. mdc_mdio_access = SHARED_HW_CFG_MDC_MDIO_ACCESS1_EMAC1;
  10255. *phy = phy_8726;
  10256. break;
  10257. case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8727_NOC:
  10258. /* BCM8727_NOC => BCM8727 no over current */
  10259. mdc_mdio_access = SHARED_HW_CFG_MDC_MDIO_ACCESS1_EMAC1;
  10260. *phy = phy_8727;
  10261. phy->flags |= FLAGS_NOC;
  10262. break;
  10263. case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8722:
  10264. case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8727:
  10265. mdc_mdio_access = SHARED_HW_CFG_MDC_MDIO_ACCESS1_EMAC1;
  10266. *phy = phy_8727;
  10267. break;
  10268. case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8481:
  10269. *phy = phy_8481;
  10270. break;
  10271. case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM84823:
  10272. *phy = phy_84823;
  10273. break;
  10274. case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM84833:
  10275. *phy = phy_84833;
  10276. break;
  10277. case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM54616:
  10278. case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM54618SE:
  10279. *phy = phy_54618se;
  10280. if (phy_type == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM54618SE)
  10281. phy->flags |= FLAGS_EEE;
  10282. break;
  10283. case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_SFX7101:
  10284. *phy = phy_7101;
  10285. break;
  10286. case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_FAILURE:
  10287. *phy = phy_null;
  10288. return -EINVAL;
  10289. default:
  10290. *phy = phy_null;
  10291. /* In case external PHY wasn't found */
  10292. if ((phy_type != PORT_HW_CFG_XGXS_EXT_PHY_TYPE_DIRECT) &&
  10293. (phy_type != PORT_HW_CFG_XGXS_EXT_PHY_TYPE_NOT_CONN))
  10294. return -EINVAL;
  10295. return 0;
  10296. }
  10297. phy->addr = XGXS_EXT_PHY_ADDR(ext_phy_config);
  10298. bnx2x_populate_preemphasis(bp, shmem_base, phy, port, phy_index);
  10299. /* The shmem address of the phy version is located on different
  10300. * structures. In case this structure is too old, do not set
  10301. * the address
  10302. */
  10303. config2 = REG_RD(bp, shmem_base + offsetof(struct shmem_region,
  10304. dev_info.shared_hw_config.config2));
  10305. if (phy_index == EXT_PHY1) {
  10306. phy->ver_addr = shmem_base + offsetof(struct shmem_region,
  10307. port_mb[port].ext_phy_fw_version);
  10308. /* Check specific mdc mdio settings */
  10309. if (config2 & SHARED_HW_CFG_MDC_MDIO_ACCESS1_MASK)
  10310. mdc_mdio_access = config2 &
  10311. SHARED_HW_CFG_MDC_MDIO_ACCESS1_MASK;
  10312. } else {
  10313. u32 size = REG_RD(bp, shmem2_base);
  10314. if (size >
  10315. offsetof(struct shmem2_region, ext_phy_fw_version2)) {
  10316. phy->ver_addr = shmem2_base +
  10317. offsetof(struct shmem2_region,
  10318. ext_phy_fw_version2[port]);
  10319. }
  10320. /* Check specific mdc mdio settings */
  10321. if (config2 & SHARED_HW_CFG_MDC_MDIO_ACCESS2_MASK)
  10322. mdc_mdio_access = (config2 &
  10323. SHARED_HW_CFG_MDC_MDIO_ACCESS2_MASK) >>
  10324. (SHARED_HW_CFG_MDC_MDIO_ACCESS2_SHIFT -
  10325. SHARED_HW_CFG_MDC_MDIO_ACCESS1_SHIFT);
  10326. }
  10327. phy->mdio_ctrl = bnx2x_get_emac_base(bp, mdc_mdio_access, port);
  10328. if ((phy->type == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM84833) &&
  10329. (phy->ver_addr)) {
  10330. /* Remove 100Mb link supported for BCM84833 when phy fw
  10331. * version lower than or equal to 1.39
  10332. */
  10333. u32 raw_ver = REG_RD(bp, phy->ver_addr);
  10334. if (((raw_ver & 0x7F) <= 39) &&
  10335. (((raw_ver & 0xF80) >> 7) <= 1))
  10336. phy->supported &= ~(SUPPORTED_100baseT_Half |
  10337. SUPPORTED_100baseT_Full);
  10338. }
  10339. /* In case mdc/mdio_access of the external phy is different than the
  10340. * mdc/mdio access of the XGXS, a HW lock must be taken in each access
  10341. * to prevent one port interfere with another port's CL45 operations.
  10342. */
  10343. if (mdc_mdio_access != SHARED_HW_CFG_MDC_MDIO_ACCESS1_BOTH)
  10344. phy->flags |= FLAGS_HW_LOCK_REQUIRED;
  10345. DP(NETIF_MSG_LINK, "phy_type 0x%x port %d found in index %d\n",
  10346. phy_type, port, phy_index);
  10347. DP(NETIF_MSG_LINK, " addr=0x%x, mdio_ctl=0x%x\n",
  10348. phy->addr, phy->mdio_ctrl);
  10349. return 0;
  10350. }
  10351. static int bnx2x_populate_phy(struct bnx2x *bp, u8 phy_index, u32 shmem_base,
  10352. u32 shmem2_base, u8 port, struct bnx2x_phy *phy)
  10353. {
  10354. int status = 0;
  10355. phy->type = PORT_HW_CFG_XGXS_EXT_PHY_TYPE_NOT_CONN;
  10356. if (phy_index == INT_PHY)
  10357. return bnx2x_populate_int_phy(bp, shmem_base, port, phy);
  10358. status = bnx2x_populate_ext_phy(bp, phy_index, shmem_base, shmem2_base,
  10359. port, phy);
  10360. return status;
  10361. }
  10362. static void bnx2x_phy_def_cfg(struct link_params *params,
  10363. struct bnx2x_phy *phy,
  10364. u8 phy_index)
  10365. {
  10366. struct bnx2x *bp = params->bp;
  10367. u32 link_config;
  10368. /* Populate the default phy configuration for MF mode */
  10369. if (phy_index == EXT_PHY2) {
  10370. link_config = REG_RD(bp, params->shmem_base +
  10371. offsetof(struct shmem_region, dev_info.
  10372. port_feature_config[params->port].link_config2));
  10373. phy->speed_cap_mask = REG_RD(bp, params->shmem_base +
  10374. offsetof(struct shmem_region,
  10375. dev_info.
  10376. port_hw_config[params->port].speed_capability_mask2));
  10377. } else {
  10378. link_config = REG_RD(bp, params->shmem_base +
  10379. offsetof(struct shmem_region, dev_info.
  10380. port_feature_config[params->port].link_config));
  10381. phy->speed_cap_mask = REG_RD(bp, params->shmem_base +
  10382. offsetof(struct shmem_region,
  10383. dev_info.
  10384. port_hw_config[params->port].speed_capability_mask));
  10385. }
  10386. DP(NETIF_MSG_LINK,
  10387. "Default config phy idx %x cfg 0x%x speed_cap_mask 0x%x\n",
  10388. phy_index, link_config, phy->speed_cap_mask);
  10389. phy->req_duplex = DUPLEX_FULL;
  10390. switch (link_config & PORT_FEATURE_LINK_SPEED_MASK) {
  10391. case PORT_FEATURE_LINK_SPEED_10M_HALF:
  10392. phy->req_duplex = DUPLEX_HALF;
  10393. case PORT_FEATURE_LINK_SPEED_10M_FULL:
  10394. phy->req_line_speed = SPEED_10;
  10395. break;
  10396. case PORT_FEATURE_LINK_SPEED_100M_HALF:
  10397. phy->req_duplex = DUPLEX_HALF;
  10398. case PORT_FEATURE_LINK_SPEED_100M_FULL:
  10399. phy->req_line_speed = SPEED_100;
  10400. break;
  10401. case PORT_FEATURE_LINK_SPEED_1G:
  10402. phy->req_line_speed = SPEED_1000;
  10403. break;
  10404. case PORT_FEATURE_LINK_SPEED_2_5G:
  10405. phy->req_line_speed = SPEED_2500;
  10406. break;
  10407. case PORT_FEATURE_LINK_SPEED_10G_CX4:
  10408. phy->req_line_speed = SPEED_10000;
  10409. break;
  10410. default:
  10411. phy->req_line_speed = SPEED_AUTO_NEG;
  10412. break;
  10413. }
  10414. switch (link_config & PORT_FEATURE_FLOW_CONTROL_MASK) {
  10415. case PORT_FEATURE_FLOW_CONTROL_AUTO:
  10416. phy->req_flow_ctrl = BNX2X_FLOW_CTRL_AUTO;
  10417. break;
  10418. case PORT_FEATURE_FLOW_CONTROL_TX:
  10419. phy->req_flow_ctrl = BNX2X_FLOW_CTRL_TX;
  10420. break;
  10421. case PORT_FEATURE_FLOW_CONTROL_RX:
  10422. phy->req_flow_ctrl = BNX2X_FLOW_CTRL_RX;
  10423. break;
  10424. case PORT_FEATURE_FLOW_CONTROL_BOTH:
  10425. phy->req_flow_ctrl = BNX2X_FLOW_CTRL_BOTH;
  10426. break;
  10427. default:
  10428. phy->req_flow_ctrl = BNX2X_FLOW_CTRL_NONE;
  10429. break;
  10430. }
  10431. }
  10432. u32 bnx2x_phy_selection(struct link_params *params)
  10433. {
  10434. u32 phy_config_swapped, prio_cfg;
  10435. u32 return_cfg = PORT_HW_CFG_PHY_SELECTION_HARDWARE_DEFAULT;
  10436. phy_config_swapped = params->multi_phy_config &
  10437. PORT_HW_CFG_PHY_SWAPPED_ENABLED;
  10438. prio_cfg = params->multi_phy_config &
  10439. PORT_HW_CFG_PHY_SELECTION_MASK;
  10440. if (phy_config_swapped) {
  10441. switch (prio_cfg) {
  10442. case PORT_HW_CFG_PHY_SELECTION_FIRST_PHY_PRIORITY:
  10443. return_cfg = PORT_HW_CFG_PHY_SELECTION_SECOND_PHY_PRIORITY;
  10444. break;
  10445. case PORT_HW_CFG_PHY_SELECTION_SECOND_PHY_PRIORITY:
  10446. return_cfg = PORT_HW_CFG_PHY_SELECTION_FIRST_PHY_PRIORITY;
  10447. break;
  10448. case PORT_HW_CFG_PHY_SELECTION_SECOND_PHY:
  10449. return_cfg = PORT_HW_CFG_PHY_SELECTION_FIRST_PHY;
  10450. break;
  10451. case PORT_HW_CFG_PHY_SELECTION_FIRST_PHY:
  10452. return_cfg = PORT_HW_CFG_PHY_SELECTION_SECOND_PHY;
  10453. break;
  10454. }
  10455. } else
  10456. return_cfg = prio_cfg;
  10457. return return_cfg;
  10458. }
  10459. int bnx2x_phy_probe(struct link_params *params)
  10460. {
  10461. u8 phy_index, actual_phy_idx;
  10462. u32 phy_config_swapped, sync_offset, media_types;
  10463. struct bnx2x *bp = params->bp;
  10464. struct bnx2x_phy *phy;
  10465. params->num_phys = 0;
  10466. DP(NETIF_MSG_LINK, "Begin phy probe\n");
  10467. phy_config_swapped = params->multi_phy_config &
  10468. PORT_HW_CFG_PHY_SWAPPED_ENABLED;
  10469. for (phy_index = INT_PHY; phy_index < MAX_PHYS;
  10470. phy_index++) {
  10471. actual_phy_idx = phy_index;
  10472. if (phy_config_swapped) {
  10473. if (phy_index == EXT_PHY1)
  10474. actual_phy_idx = EXT_PHY2;
  10475. else if (phy_index == EXT_PHY2)
  10476. actual_phy_idx = EXT_PHY1;
  10477. }
  10478. DP(NETIF_MSG_LINK, "phy_config_swapped %x, phy_index %x,"
  10479. " actual_phy_idx %x\n", phy_config_swapped,
  10480. phy_index, actual_phy_idx);
  10481. phy = &params->phy[actual_phy_idx];
  10482. if (bnx2x_populate_phy(bp, phy_index, params->shmem_base,
  10483. params->shmem2_base, params->port,
  10484. phy) != 0) {
  10485. params->num_phys = 0;
  10486. DP(NETIF_MSG_LINK, "phy probe failed in phy index %d\n",
  10487. phy_index);
  10488. for (phy_index = INT_PHY;
  10489. phy_index < MAX_PHYS;
  10490. phy_index++)
  10491. *phy = phy_null;
  10492. return -EINVAL;
  10493. }
  10494. if (phy->type == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_NOT_CONN)
  10495. break;
  10496. if (params->feature_config_flags &
  10497. FEATURE_CONFIG_DISABLE_REMOTE_FAULT_DET)
  10498. phy->flags &= ~FLAGS_TX_ERROR_CHECK;
  10499. sync_offset = params->shmem_base +
  10500. offsetof(struct shmem_region,
  10501. dev_info.port_hw_config[params->port].media_type);
  10502. media_types = REG_RD(bp, sync_offset);
  10503. /* Update media type for non-PMF sync only for the first time
  10504. * In case the media type changes afterwards, it will be updated
  10505. * using the update_status function
  10506. */
  10507. if ((media_types & (PORT_HW_CFG_MEDIA_TYPE_PHY0_MASK <<
  10508. (PORT_HW_CFG_MEDIA_TYPE_PHY1_SHIFT *
  10509. actual_phy_idx))) == 0) {
  10510. media_types |= ((phy->media_type &
  10511. PORT_HW_CFG_MEDIA_TYPE_PHY0_MASK) <<
  10512. (PORT_HW_CFG_MEDIA_TYPE_PHY1_SHIFT *
  10513. actual_phy_idx));
  10514. }
  10515. REG_WR(bp, sync_offset, media_types);
  10516. bnx2x_phy_def_cfg(params, phy, phy_index);
  10517. params->num_phys++;
  10518. }
  10519. DP(NETIF_MSG_LINK, "End phy probe. #phys found %x\n", params->num_phys);
  10520. return 0;
  10521. }
  10522. void bnx2x_init_bmac_loopback(struct link_params *params,
  10523. struct link_vars *vars)
  10524. {
  10525. struct bnx2x *bp = params->bp;
  10526. vars->link_up = 1;
  10527. vars->line_speed = SPEED_10000;
  10528. vars->duplex = DUPLEX_FULL;
  10529. vars->flow_ctrl = BNX2X_FLOW_CTRL_NONE;
  10530. vars->mac_type = MAC_TYPE_BMAC;
  10531. vars->phy_flags = PHY_XGXS_FLAG;
  10532. bnx2x_xgxs_deassert(params);
  10533. /* set bmac loopback */
  10534. bnx2x_bmac_enable(params, vars, 1, 1);
  10535. REG_WR(bp, NIG_REG_EGRESS_DRAIN0_MODE + params->port*4, 0);
  10536. }
  10537. void bnx2x_init_emac_loopback(struct link_params *params,
  10538. struct link_vars *vars)
  10539. {
  10540. struct bnx2x *bp = params->bp;
  10541. vars->link_up = 1;
  10542. vars->line_speed = SPEED_1000;
  10543. vars->duplex = DUPLEX_FULL;
  10544. vars->flow_ctrl = BNX2X_FLOW_CTRL_NONE;
  10545. vars->mac_type = MAC_TYPE_EMAC;
  10546. vars->phy_flags = PHY_XGXS_FLAG;
  10547. bnx2x_xgxs_deassert(params);
  10548. /* set bmac loopback */
  10549. bnx2x_emac_enable(params, vars, 1);
  10550. bnx2x_emac_program(params, vars);
  10551. REG_WR(bp, NIG_REG_EGRESS_DRAIN0_MODE + params->port*4, 0);
  10552. }
  10553. void bnx2x_init_xmac_loopback(struct link_params *params,
  10554. struct link_vars *vars)
  10555. {
  10556. struct bnx2x *bp = params->bp;
  10557. vars->link_up = 1;
  10558. if (!params->req_line_speed[0])
  10559. vars->line_speed = SPEED_10000;
  10560. else
  10561. vars->line_speed = params->req_line_speed[0];
  10562. vars->duplex = DUPLEX_FULL;
  10563. vars->flow_ctrl = BNX2X_FLOW_CTRL_NONE;
  10564. vars->mac_type = MAC_TYPE_XMAC;
  10565. vars->phy_flags = PHY_XGXS_FLAG;
  10566. /* Set WC to loopback mode since link is required to provide clock
  10567. * to the XMAC in 20G mode
  10568. */
  10569. bnx2x_set_aer_mmd(params, &params->phy[0]);
  10570. bnx2x_warpcore_reset_lane(bp, &params->phy[0], 0);
  10571. params->phy[INT_PHY].config_loopback(
  10572. &params->phy[INT_PHY],
  10573. params);
  10574. bnx2x_xmac_enable(params, vars, 1);
  10575. REG_WR(bp, NIG_REG_EGRESS_DRAIN0_MODE + params->port*4, 0);
  10576. }
  10577. void bnx2x_init_umac_loopback(struct link_params *params,
  10578. struct link_vars *vars)
  10579. {
  10580. struct bnx2x *bp = params->bp;
  10581. vars->link_up = 1;
  10582. vars->line_speed = SPEED_1000;
  10583. vars->duplex = DUPLEX_FULL;
  10584. vars->flow_ctrl = BNX2X_FLOW_CTRL_NONE;
  10585. vars->mac_type = MAC_TYPE_UMAC;
  10586. vars->phy_flags = PHY_XGXS_FLAG;
  10587. bnx2x_umac_enable(params, vars, 1);
  10588. REG_WR(bp, NIG_REG_EGRESS_DRAIN0_MODE + params->port*4, 0);
  10589. }
  10590. void bnx2x_init_xgxs_loopback(struct link_params *params,
  10591. struct link_vars *vars)
  10592. {
  10593. struct bnx2x *bp = params->bp;
  10594. vars->link_up = 1;
  10595. vars->flow_ctrl = BNX2X_FLOW_CTRL_NONE;
  10596. vars->duplex = DUPLEX_FULL;
  10597. if (params->req_line_speed[0] == SPEED_1000)
  10598. vars->line_speed = SPEED_1000;
  10599. else
  10600. vars->line_speed = SPEED_10000;
  10601. if (!USES_WARPCORE(bp))
  10602. bnx2x_xgxs_deassert(params);
  10603. bnx2x_link_initialize(params, vars);
  10604. if (params->req_line_speed[0] == SPEED_1000) {
  10605. if (USES_WARPCORE(bp))
  10606. bnx2x_umac_enable(params, vars, 0);
  10607. else {
  10608. bnx2x_emac_program(params, vars);
  10609. bnx2x_emac_enable(params, vars, 0);
  10610. }
  10611. } else {
  10612. if (USES_WARPCORE(bp))
  10613. bnx2x_xmac_enable(params, vars, 0);
  10614. else
  10615. bnx2x_bmac_enable(params, vars, 0, 1);
  10616. }
  10617. if (params->loopback_mode == LOOPBACK_XGXS) {
  10618. /* set 10G XGXS loopback */
  10619. params->phy[INT_PHY].config_loopback(
  10620. &params->phy[INT_PHY],
  10621. params);
  10622. } else {
  10623. /* set external phy loopback */
  10624. u8 phy_index;
  10625. for (phy_index = EXT_PHY1;
  10626. phy_index < params->num_phys; phy_index++) {
  10627. if (params->phy[phy_index].config_loopback)
  10628. params->phy[phy_index].config_loopback(
  10629. &params->phy[phy_index],
  10630. params);
  10631. }
  10632. }
  10633. REG_WR(bp, NIG_REG_EGRESS_DRAIN0_MODE + params->port*4, 0);
  10634. bnx2x_set_led(params, vars, LED_MODE_OPER, vars->line_speed);
  10635. }
  10636. static void bnx2x_set_rx_filter(struct link_params *params, u8 en)
  10637. {
  10638. struct bnx2x *bp = params->bp;
  10639. u8 val = en * 0x1F;
  10640. /* Open the gate between the NIG to the BRB */
  10641. if (!CHIP_IS_E1x(bp))
  10642. val |= en * 0x20;
  10643. REG_WR(bp, NIG_REG_LLH0_BRB1_DRV_MASK + params->port*4, val);
  10644. if (!CHIP_IS_E1(bp)) {
  10645. REG_WR(bp, NIG_REG_LLH0_BRB1_DRV_MASK_MF + params->port*4,
  10646. en*0x3);
  10647. }
  10648. REG_WR(bp, (params->port ? NIG_REG_LLH1_BRB1_NOT_MCP :
  10649. NIG_REG_LLH0_BRB1_NOT_MCP), en);
  10650. }
  10651. static int bnx2x_avoid_link_flap(struct link_params *params,
  10652. struct link_vars *vars)
  10653. {
  10654. u32 phy_idx;
  10655. u32 dont_clear_stat, lfa_sts;
  10656. struct bnx2x *bp = params->bp;
  10657. /* Sync the link parameters */
  10658. bnx2x_link_status_update(params, vars);
  10659. /*
  10660. * The module verification was already done by previous link owner,
  10661. * so this call is meant only to get warning message
  10662. */
  10663. for (phy_idx = INT_PHY; phy_idx < params->num_phys; phy_idx++) {
  10664. struct bnx2x_phy *phy = &params->phy[phy_idx];
  10665. if (phy->phy_specific_func) {
  10666. DP(NETIF_MSG_LINK, "Calling PHY specific func\n");
  10667. phy->phy_specific_func(phy, params, PHY_INIT);
  10668. }
  10669. if ((phy->media_type == ETH_PHY_SFPP_10G_FIBER) ||
  10670. (phy->media_type == ETH_PHY_SFP_1G_FIBER) ||
  10671. (phy->media_type == ETH_PHY_DA_TWINAX))
  10672. bnx2x_verify_sfp_module(phy, params);
  10673. }
  10674. lfa_sts = REG_RD(bp, params->lfa_base +
  10675. offsetof(struct shmem_lfa,
  10676. lfa_sts));
  10677. dont_clear_stat = lfa_sts & SHMEM_LFA_DONT_CLEAR_STAT;
  10678. /* Re-enable the NIG/MAC */
  10679. if (CHIP_IS_E3(bp)) {
  10680. if (!dont_clear_stat) {
  10681. REG_WR(bp, GRCBASE_MISC +
  10682. MISC_REGISTERS_RESET_REG_2_CLEAR,
  10683. (MISC_REGISTERS_RESET_REG_2_MSTAT0 <<
  10684. params->port));
  10685. REG_WR(bp, GRCBASE_MISC +
  10686. MISC_REGISTERS_RESET_REG_2_SET,
  10687. (MISC_REGISTERS_RESET_REG_2_MSTAT0 <<
  10688. params->port));
  10689. }
  10690. if (vars->line_speed < SPEED_10000)
  10691. bnx2x_umac_enable(params, vars, 0);
  10692. else
  10693. bnx2x_xmac_enable(params, vars, 0);
  10694. } else {
  10695. if (vars->line_speed < SPEED_10000)
  10696. bnx2x_emac_enable(params, vars, 0);
  10697. else
  10698. bnx2x_bmac_enable(params, vars, 0, !dont_clear_stat);
  10699. }
  10700. /* Increment LFA count */
  10701. lfa_sts = ((lfa_sts & ~LINK_FLAP_AVOIDANCE_COUNT_MASK) |
  10702. (((((lfa_sts & LINK_FLAP_AVOIDANCE_COUNT_MASK) >>
  10703. LINK_FLAP_AVOIDANCE_COUNT_OFFSET) + 1) & 0xff)
  10704. << LINK_FLAP_AVOIDANCE_COUNT_OFFSET));
  10705. /* Clear link flap reason */
  10706. lfa_sts &= ~LFA_LINK_FLAP_REASON_MASK;
  10707. REG_WR(bp, params->lfa_base +
  10708. offsetof(struct shmem_lfa, lfa_sts), lfa_sts);
  10709. /* Disable NIG DRAIN */
  10710. REG_WR(bp, NIG_REG_EGRESS_DRAIN0_MODE + params->port*4, 0);
  10711. /* Enable interrupts */
  10712. bnx2x_link_int_enable(params);
  10713. return 0;
  10714. }
  10715. static void bnx2x_cannot_avoid_link_flap(struct link_params *params,
  10716. struct link_vars *vars,
  10717. int lfa_status)
  10718. {
  10719. u32 lfa_sts, cfg_idx, tmp_val;
  10720. struct bnx2x *bp = params->bp;
  10721. bnx2x_link_reset(params, vars, 1);
  10722. if (!params->lfa_base)
  10723. return;
  10724. /* Store the new link parameters */
  10725. REG_WR(bp, params->lfa_base +
  10726. offsetof(struct shmem_lfa, req_duplex),
  10727. params->req_duplex[0] | (params->req_duplex[1] << 16));
  10728. REG_WR(bp, params->lfa_base +
  10729. offsetof(struct shmem_lfa, req_flow_ctrl),
  10730. params->req_flow_ctrl[0] | (params->req_flow_ctrl[1] << 16));
  10731. REG_WR(bp, params->lfa_base +
  10732. offsetof(struct shmem_lfa, req_line_speed),
  10733. params->req_line_speed[0] | (params->req_line_speed[1] << 16));
  10734. for (cfg_idx = 0; cfg_idx < SHMEM_LINK_CONFIG_SIZE; cfg_idx++) {
  10735. REG_WR(bp, params->lfa_base +
  10736. offsetof(struct shmem_lfa,
  10737. speed_cap_mask[cfg_idx]),
  10738. params->speed_cap_mask[cfg_idx]);
  10739. }
  10740. tmp_val = REG_RD(bp, params->lfa_base +
  10741. offsetof(struct shmem_lfa, additional_config));
  10742. tmp_val &= ~REQ_FC_AUTO_ADV_MASK;
  10743. tmp_val |= params->req_fc_auto_adv;
  10744. REG_WR(bp, params->lfa_base +
  10745. offsetof(struct shmem_lfa, additional_config), tmp_val);
  10746. lfa_sts = REG_RD(bp, params->lfa_base +
  10747. offsetof(struct shmem_lfa, lfa_sts));
  10748. /* Clear the "Don't Clear Statistics" bit, and set reason */
  10749. lfa_sts &= ~SHMEM_LFA_DONT_CLEAR_STAT;
  10750. /* Set link flap reason */
  10751. lfa_sts &= ~LFA_LINK_FLAP_REASON_MASK;
  10752. lfa_sts |= ((lfa_status & LFA_LINK_FLAP_REASON_MASK) <<
  10753. LFA_LINK_FLAP_REASON_OFFSET);
  10754. /* Increment link flap counter */
  10755. lfa_sts = ((lfa_sts & ~LINK_FLAP_COUNT_MASK) |
  10756. (((((lfa_sts & LINK_FLAP_COUNT_MASK) >>
  10757. LINK_FLAP_COUNT_OFFSET) + 1) & 0xff)
  10758. << LINK_FLAP_COUNT_OFFSET));
  10759. REG_WR(bp, params->lfa_base +
  10760. offsetof(struct shmem_lfa, lfa_sts), lfa_sts);
  10761. /* Proceed with regular link initialization */
  10762. }
  10763. int bnx2x_phy_init(struct link_params *params, struct link_vars *vars)
  10764. {
  10765. int lfa_status;
  10766. struct bnx2x *bp = params->bp;
  10767. DP(NETIF_MSG_LINK, "Phy Initialization started\n");
  10768. DP(NETIF_MSG_LINK, "(1) req_speed %d, req_flowctrl %d\n",
  10769. params->req_line_speed[0], params->req_flow_ctrl[0]);
  10770. DP(NETIF_MSG_LINK, "(2) req_speed %d, req_flowctrl %d\n",
  10771. params->req_line_speed[1], params->req_flow_ctrl[1]);
  10772. vars->link_status = 0;
  10773. vars->phy_link_up = 0;
  10774. vars->link_up = 0;
  10775. vars->line_speed = 0;
  10776. vars->duplex = DUPLEX_FULL;
  10777. vars->flow_ctrl = BNX2X_FLOW_CTRL_NONE;
  10778. vars->mac_type = MAC_TYPE_NONE;
  10779. vars->phy_flags = 0;
  10780. /* Driver opens NIG-BRB filters */
  10781. bnx2x_set_rx_filter(params, 1);
  10782. /* Check if link flap can be avoided */
  10783. lfa_status = bnx2x_check_lfa(params);
  10784. if (lfa_status == 0) {
  10785. DP(NETIF_MSG_LINK, "Link Flap Avoidance in progress\n");
  10786. return bnx2x_avoid_link_flap(params, vars);
  10787. }
  10788. DP(NETIF_MSG_LINK, "Cannot avoid link flap lfa_sta=0x%x\n",
  10789. lfa_status);
  10790. bnx2x_cannot_avoid_link_flap(params, vars, lfa_status);
  10791. /* Disable attentions */
  10792. bnx2x_bits_dis(bp, NIG_REG_MASK_INTERRUPT_PORT0 + params->port*4,
  10793. (NIG_MASK_XGXS0_LINK_STATUS |
  10794. NIG_MASK_XGXS0_LINK10G |
  10795. NIG_MASK_SERDES0_LINK_STATUS |
  10796. NIG_MASK_MI_INT));
  10797. bnx2x_emac_init(params, vars);
  10798. if (params->feature_config_flags & FEATURE_CONFIG_PFC_ENABLED)
  10799. vars->link_status |= LINK_STATUS_PFC_ENABLED;
  10800. if (params->num_phys == 0) {
  10801. DP(NETIF_MSG_LINK, "No phy found for initialization !!\n");
  10802. return -EINVAL;
  10803. }
  10804. set_phy_vars(params, vars);
  10805. DP(NETIF_MSG_LINK, "Num of phys on board: %d\n", params->num_phys);
  10806. switch (params->loopback_mode) {
  10807. case LOOPBACK_BMAC:
  10808. bnx2x_init_bmac_loopback(params, vars);
  10809. break;
  10810. case LOOPBACK_EMAC:
  10811. bnx2x_init_emac_loopback(params, vars);
  10812. break;
  10813. case LOOPBACK_XMAC:
  10814. bnx2x_init_xmac_loopback(params, vars);
  10815. break;
  10816. case LOOPBACK_UMAC:
  10817. bnx2x_init_umac_loopback(params, vars);
  10818. break;
  10819. case LOOPBACK_XGXS:
  10820. case LOOPBACK_EXT_PHY:
  10821. bnx2x_init_xgxs_loopback(params, vars);
  10822. break;
  10823. default:
  10824. if (!CHIP_IS_E3(bp)) {
  10825. if (params->switch_cfg == SWITCH_CFG_10G)
  10826. bnx2x_xgxs_deassert(params);
  10827. else
  10828. bnx2x_serdes_deassert(bp, params->port);
  10829. }
  10830. bnx2x_link_initialize(params, vars);
  10831. msleep(30);
  10832. bnx2x_link_int_enable(params);
  10833. break;
  10834. }
  10835. bnx2x_update_mng(params, vars->link_status);
  10836. bnx2x_update_mng_eee(params, vars->eee_status);
  10837. return 0;
  10838. }
  10839. int bnx2x_link_reset(struct link_params *params, struct link_vars *vars,
  10840. u8 reset_ext_phy)
  10841. {
  10842. struct bnx2x *bp = params->bp;
  10843. u8 phy_index, port = params->port, clear_latch_ind = 0;
  10844. DP(NETIF_MSG_LINK, "Resetting the link of port %d\n", port);
  10845. /* Disable attentions */
  10846. vars->link_status = 0;
  10847. bnx2x_update_mng(params, vars->link_status);
  10848. vars->eee_status &= ~(SHMEM_EEE_LP_ADV_STATUS_MASK |
  10849. SHMEM_EEE_ACTIVE_BIT);
  10850. bnx2x_update_mng_eee(params, vars->eee_status);
  10851. bnx2x_bits_dis(bp, NIG_REG_MASK_INTERRUPT_PORT0 + port*4,
  10852. (NIG_MASK_XGXS0_LINK_STATUS |
  10853. NIG_MASK_XGXS0_LINK10G |
  10854. NIG_MASK_SERDES0_LINK_STATUS |
  10855. NIG_MASK_MI_INT));
  10856. /* Activate nig drain */
  10857. REG_WR(bp, NIG_REG_EGRESS_DRAIN0_MODE + port*4, 1);
  10858. /* Disable nig egress interface */
  10859. if (!CHIP_IS_E3(bp)) {
  10860. REG_WR(bp, NIG_REG_BMAC0_OUT_EN + port*4, 0);
  10861. REG_WR(bp, NIG_REG_EGRESS_EMAC0_OUT_EN + port*4, 0);
  10862. }
  10863. if (!CHIP_IS_E3(bp)) {
  10864. bnx2x_set_bmac_rx(bp, params->chip_id, port, 0);
  10865. } else {
  10866. bnx2x_set_xmac_rxtx(params, 0);
  10867. bnx2x_set_umac_rxtx(params, 0);
  10868. }
  10869. /* Disable emac */
  10870. if (!CHIP_IS_E3(bp))
  10871. REG_WR(bp, NIG_REG_NIG_EMAC0_EN + port*4, 0);
  10872. usleep_range(10000, 20000);
  10873. /* The PHY reset is controlled by GPIO 1
  10874. * Hold it as vars low
  10875. */
  10876. /* Clear link led */
  10877. bnx2x_set_mdio_clk(bp, params->chip_id, port);
  10878. bnx2x_set_led(params, vars, LED_MODE_OFF, 0);
  10879. if (reset_ext_phy) {
  10880. for (phy_index = EXT_PHY1; phy_index < params->num_phys;
  10881. phy_index++) {
  10882. if (params->phy[phy_index].link_reset) {
  10883. bnx2x_set_aer_mmd(params,
  10884. &params->phy[phy_index]);
  10885. params->phy[phy_index].link_reset(
  10886. &params->phy[phy_index],
  10887. params);
  10888. }
  10889. if (params->phy[phy_index].flags &
  10890. FLAGS_REARM_LATCH_SIGNAL)
  10891. clear_latch_ind = 1;
  10892. }
  10893. }
  10894. if (clear_latch_ind) {
  10895. /* Clear latching indication */
  10896. bnx2x_rearm_latch_signal(bp, port, 0);
  10897. bnx2x_bits_dis(bp, NIG_REG_LATCH_BC_0 + port*4,
  10898. 1 << NIG_LATCH_BC_ENABLE_MI_INT);
  10899. }
  10900. if (params->phy[INT_PHY].link_reset)
  10901. params->phy[INT_PHY].link_reset(
  10902. &params->phy[INT_PHY], params);
  10903. /* Disable nig ingress interface */
  10904. if (!CHIP_IS_E3(bp)) {
  10905. /* Reset BigMac */
  10906. REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_CLEAR,
  10907. (MISC_REGISTERS_RESET_REG_2_RST_BMAC0 << port));
  10908. REG_WR(bp, NIG_REG_BMAC0_IN_EN + port*4, 0);
  10909. REG_WR(bp, NIG_REG_EMAC0_IN_EN + port*4, 0);
  10910. } else {
  10911. u32 xmac_base = (params->port) ? GRCBASE_XMAC1 : GRCBASE_XMAC0;
  10912. bnx2x_set_xumac_nig(params, 0, 0);
  10913. if (REG_RD(bp, MISC_REG_RESET_REG_2) &
  10914. MISC_REGISTERS_RESET_REG_2_XMAC)
  10915. REG_WR(bp, xmac_base + XMAC_REG_CTRL,
  10916. XMAC_CTRL_REG_SOFT_RESET);
  10917. }
  10918. vars->link_up = 0;
  10919. vars->phy_flags = 0;
  10920. return 0;
  10921. }
  10922. int bnx2x_lfa_reset(struct link_params *params,
  10923. struct link_vars *vars)
  10924. {
  10925. struct bnx2x *bp = params->bp;
  10926. vars->link_up = 0;
  10927. vars->phy_flags = 0;
  10928. if (!params->lfa_base)
  10929. return bnx2x_link_reset(params, vars, 1);
  10930. /*
  10931. * Activate NIG drain so that during this time the device won't send
  10932. * anything while it is unable to response.
  10933. */
  10934. REG_WR(bp, NIG_REG_EGRESS_DRAIN0_MODE + params->port*4, 1);
  10935. /*
  10936. * Close gracefully the gate from BMAC to NIG such that no half packets
  10937. * are passed.
  10938. */
  10939. if (!CHIP_IS_E3(bp))
  10940. bnx2x_set_bmac_rx(bp, params->chip_id, params->port, 0);
  10941. if (CHIP_IS_E3(bp)) {
  10942. bnx2x_set_xmac_rxtx(params, 0);
  10943. bnx2x_set_umac_rxtx(params, 0);
  10944. }
  10945. /* Wait 10ms for the pipe to clean up*/
  10946. usleep_range(10000, 20000);
  10947. /* Clean the NIG-BRB using the network filters in a way that will
  10948. * not cut a packet in the middle.
  10949. */
  10950. bnx2x_set_rx_filter(params, 0);
  10951. /*
  10952. * Re-open the gate between the BMAC and the NIG, after verifying the
  10953. * gate to the BRB is closed, otherwise packets may arrive to the
  10954. * firmware before driver had initialized it. The target is to achieve
  10955. * minimum management protocol down time.
  10956. */
  10957. if (!CHIP_IS_E3(bp))
  10958. bnx2x_set_bmac_rx(bp, params->chip_id, params->port, 1);
  10959. if (CHIP_IS_E3(bp)) {
  10960. bnx2x_set_xmac_rxtx(params, 1);
  10961. bnx2x_set_umac_rxtx(params, 1);
  10962. }
  10963. /* Disable NIG drain */
  10964. REG_WR(bp, NIG_REG_EGRESS_DRAIN0_MODE + params->port*4, 0);
  10965. return 0;
  10966. }
  10967. /****************************************************************************/
  10968. /* Common function */
  10969. /****************************************************************************/
  10970. static int bnx2x_8073_common_init_phy(struct bnx2x *bp,
  10971. u32 shmem_base_path[],
  10972. u32 shmem2_base_path[], u8 phy_index,
  10973. u32 chip_id)
  10974. {
  10975. struct bnx2x_phy phy[PORT_MAX];
  10976. struct bnx2x_phy *phy_blk[PORT_MAX];
  10977. u16 val;
  10978. s8 port = 0;
  10979. s8 port_of_path = 0;
  10980. u32 swap_val, swap_override;
  10981. swap_val = REG_RD(bp, NIG_REG_PORT_SWAP);
  10982. swap_override = REG_RD(bp, NIG_REG_STRAP_OVERRIDE);
  10983. port ^= (swap_val && swap_override);
  10984. bnx2x_ext_phy_hw_reset(bp, port);
  10985. /* PART1 - Reset both phys */
  10986. for (port = PORT_MAX - 1; port >= PORT_0; port--) {
  10987. u32 shmem_base, shmem2_base;
  10988. /* In E2, same phy is using for port0 of the two paths */
  10989. if (CHIP_IS_E1x(bp)) {
  10990. shmem_base = shmem_base_path[0];
  10991. shmem2_base = shmem2_base_path[0];
  10992. port_of_path = port;
  10993. } else {
  10994. shmem_base = shmem_base_path[port];
  10995. shmem2_base = shmem2_base_path[port];
  10996. port_of_path = 0;
  10997. }
  10998. /* Extract the ext phy address for the port */
  10999. if (bnx2x_populate_phy(bp, phy_index, shmem_base, shmem2_base,
  11000. port_of_path, &phy[port]) !=
  11001. 0) {
  11002. DP(NETIF_MSG_LINK, "populate_phy failed\n");
  11003. return -EINVAL;
  11004. }
  11005. /* Disable attentions */
  11006. bnx2x_bits_dis(bp, NIG_REG_MASK_INTERRUPT_PORT0 +
  11007. port_of_path*4,
  11008. (NIG_MASK_XGXS0_LINK_STATUS |
  11009. NIG_MASK_XGXS0_LINK10G |
  11010. NIG_MASK_SERDES0_LINK_STATUS |
  11011. NIG_MASK_MI_INT));
  11012. /* Need to take the phy out of low power mode in order
  11013. * to write to access its registers
  11014. */
  11015. bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_2,
  11016. MISC_REGISTERS_GPIO_OUTPUT_HIGH,
  11017. port);
  11018. /* Reset the phy */
  11019. bnx2x_cl45_write(bp, &phy[port],
  11020. MDIO_PMA_DEVAD,
  11021. MDIO_PMA_REG_CTRL,
  11022. 1<<15);
  11023. }
  11024. /* Add delay of 150ms after reset */
  11025. msleep(150);
  11026. if (phy[PORT_0].addr & 0x1) {
  11027. phy_blk[PORT_0] = &(phy[PORT_1]);
  11028. phy_blk[PORT_1] = &(phy[PORT_0]);
  11029. } else {
  11030. phy_blk[PORT_0] = &(phy[PORT_0]);
  11031. phy_blk[PORT_1] = &(phy[PORT_1]);
  11032. }
  11033. /* PART2 - Download firmware to both phys */
  11034. for (port = PORT_MAX - 1; port >= PORT_0; port--) {
  11035. if (CHIP_IS_E1x(bp))
  11036. port_of_path = port;
  11037. else
  11038. port_of_path = 0;
  11039. DP(NETIF_MSG_LINK, "Loading spirom for phy address 0x%x\n",
  11040. phy_blk[port]->addr);
  11041. if (bnx2x_8073_8727_external_rom_boot(bp, phy_blk[port],
  11042. port_of_path))
  11043. return -EINVAL;
  11044. /* Only set bit 10 = 1 (Tx power down) */
  11045. bnx2x_cl45_read(bp, phy_blk[port],
  11046. MDIO_PMA_DEVAD,
  11047. MDIO_PMA_REG_TX_POWER_DOWN, &val);
  11048. /* Phase1 of TX_POWER_DOWN reset */
  11049. bnx2x_cl45_write(bp, phy_blk[port],
  11050. MDIO_PMA_DEVAD,
  11051. MDIO_PMA_REG_TX_POWER_DOWN,
  11052. (val | 1<<10));
  11053. }
  11054. /* Toggle Transmitter: Power down and then up with 600ms delay
  11055. * between
  11056. */
  11057. msleep(600);
  11058. /* PART3 - complete TX_POWER_DOWN process, and set GPIO2 back to low */
  11059. for (port = PORT_MAX - 1; port >= PORT_0; port--) {
  11060. /* Phase2 of POWER_DOWN_RESET */
  11061. /* Release bit 10 (Release Tx power down) */
  11062. bnx2x_cl45_read(bp, phy_blk[port],
  11063. MDIO_PMA_DEVAD,
  11064. MDIO_PMA_REG_TX_POWER_DOWN, &val);
  11065. bnx2x_cl45_write(bp, phy_blk[port],
  11066. MDIO_PMA_DEVAD,
  11067. MDIO_PMA_REG_TX_POWER_DOWN, (val & (~(1<<10))));
  11068. usleep_range(15000, 30000);
  11069. /* Read modify write the SPI-ROM version select register */
  11070. bnx2x_cl45_read(bp, phy_blk[port],
  11071. MDIO_PMA_DEVAD,
  11072. MDIO_PMA_REG_EDC_FFE_MAIN, &val);
  11073. bnx2x_cl45_write(bp, phy_blk[port],
  11074. MDIO_PMA_DEVAD,
  11075. MDIO_PMA_REG_EDC_FFE_MAIN, (val | (1<<12)));
  11076. /* set GPIO2 back to LOW */
  11077. bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_2,
  11078. MISC_REGISTERS_GPIO_OUTPUT_LOW, port);
  11079. }
  11080. return 0;
  11081. }
  11082. static int bnx2x_8726_common_init_phy(struct bnx2x *bp,
  11083. u32 shmem_base_path[],
  11084. u32 shmem2_base_path[], u8 phy_index,
  11085. u32 chip_id)
  11086. {
  11087. u32 val;
  11088. s8 port;
  11089. struct bnx2x_phy phy;
  11090. /* Use port1 because of the static port-swap */
  11091. /* Enable the module detection interrupt */
  11092. val = REG_RD(bp, MISC_REG_GPIO_EVENT_EN);
  11093. val |= ((1<<MISC_REGISTERS_GPIO_3)|
  11094. (1<<(MISC_REGISTERS_GPIO_3 + MISC_REGISTERS_GPIO_PORT_SHIFT)));
  11095. REG_WR(bp, MISC_REG_GPIO_EVENT_EN, val);
  11096. bnx2x_ext_phy_hw_reset(bp, 0);
  11097. usleep_range(5000, 10000);
  11098. for (port = 0; port < PORT_MAX; port++) {
  11099. u32 shmem_base, shmem2_base;
  11100. /* In E2, same phy is using for port0 of the two paths */
  11101. if (CHIP_IS_E1x(bp)) {
  11102. shmem_base = shmem_base_path[0];
  11103. shmem2_base = shmem2_base_path[0];
  11104. } else {
  11105. shmem_base = shmem_base_path[port];
  11106. shmem2_base = shmem2_base_path[port];
  11107. }
  11108. /* Extract the ext phy address for the port */
  11109. if (bnx2x_populate_phy(bp, phy_index, shmem_base, shmem2_base,
  11110. port, &phy) !=
  11111. 0) {
  11112. DP(NETIF_MSG_LINK, "populate phy failed\n");
  11113. return -EINVAL;
  11114. }
  11115. /* Reset phy*/
  11116. bnx2x_cl45_write(bp, &phy,
  11117. MDIO_PMA_DEVAD, MDIO_PMA_REG_GEN_CTRL, 0x0001);
  11118. /* Set fault module detected LED on */
  11119. bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_0,
  11120. MISC_REGISTERS_GPIO_HIGH,
  11121. port);
  11122. }
  11123. return 0;
  11124. }
  11125. static void bnx2x_get_ext_phy_reset_gpio(struct bnx2x *bp, u32 shmem_base,
  11126. u8 *io_gpio, u8 *io_port)
  11127. {
  11128. u32 phy_gpio_reset = REG_RD(bp, shmem_base +
  11129. offsetof(struct shmem_region,
  11130. dev_info.port_hw_config[PORT_0].default_cfg));
  11131. switch (phy_gpio_reset) {
  11132. case PORT_HW_CFG_EXT_PHY_GPIO_RST_GPIO0_P0:
  11133. *io_gpio = 0;
  11134. *io_port = 0;
  11135. break;
  11136. case PORT_HW_CFG_EXT_PHY_GPIO_RST_GPIO1_P0:
  11137. *io_gpio = 1;
  11138. *io_port = 0;
  11139. break;
  11140. case PORT_HW_CFG_EXT_PHY_GPIO_RST_GPIO2_P0:
  11141. *io_gpio = 2;
  11142. *io_port = 0;
  11143. break;
  11144. case PORT_HW_CFG_EXT_PHY_GPIO_RST_GPIO3_P0:
  11145. *io_gpio = 3;
  11146. *io_port = 0;
  11147. break;
  11148. case PORT_HW_CFG_EXT_PHY_GPIO_RST_GPIO0_P1:
  11149. *io_gpio = 0;
  11150. *io_port = 1;
  11151. break;
  11152. case PORT_HW_CFG_EXT_PHY_GPIO_RST_GPIO1_P1:
  11153. *io_gpio = 1;
  11154. *io_port = 1;
  11155. break;
  11156. case PORT_HW_CFG_EXT_PHY_GPIO_RST_GPIO2_P1:
  11157. *io_gpio = 2;
  11158. *io_port = 1;
  11159. break;
  11160. case PORT_HW_CFG_EXT_PHY_GPIO_RST_GPIO3_P1:
  11161. *io_gpio = 3;
  11162. *io_port = 1;
  11163. break;
  11164. default:
  11165. /* Don't override the io_gpio and io_port */
  11166. break;
  11167. }
  11168. }
  11169. static int bnx2x_8727_common_init_phy(struct bnx2x *bp,
  11170. u32 shmem_base_path[],
  11171. u32 shmem2_base_path[], u8 phy_index,
  11172. u32 chip_id)
  11173. {
  11174. s8 port, reset_gpio;
  11175. u32 swap_val, swap_override;
  11176. struct bnx2x_phy phy[PORT_MAX];
  11177. struct bnx2x_phy *phy_blk[PORT_MAX];
  11178. s8 port_of_path;
  11179. swap_val = REG_RD(bp, NIG_REG_PORT_SWAP);
  11180. swap_override = REG_RD(bp, NIG_REG_STRAP_OVERRIDE);
  11181. reset_gpio = MISC_REGISTERS_GPIO_1;
  11182. port = 1;
  11183. /* Retrieve the reset gpio/port which control the reset.
  11184. * Default is GPIO1, PORT1
  11185. */
  11186. bnx2x_get_ext_phy_reset_gpio(bp, shmem_base_path[0],
  11187. (u8 *)&reset_gpio, (u8 *)&port);
  11188. /* Calculate the port based on port swap */
  11189. port ^= (swap_val && swap_override);
  11190. /* Initiate PHY reset*/
  11191. bnx2x_set_gpio(bp, reset_gpio, MISC_REGISTERS_GPIO_OUTPUT_LOW,
  11192. port);
  11193. usleep_range(1000, 2000);
  11194. bnx2x_set_gpio(bp, reset_gpio, MISC_REGISTERS_GPIO_OUTPUT_HIGH,
  11195. port);
  11196. usleep_range(5000, 10000);
  11197. /* PART1 - Reset both phys */
  11198. for (port = PORT_MAX - 1; port >= PORT_0; port--) {
  11199. u32 shmem_base, shmem2_base;
  11200. /* In E2, same phy is using for port0 of the two paths */
  11201. if (CHIP_IS_E1x(bp)) {
  11202. shmem_base = shmem_base_path[0];
  11203. shmem2_base = shmem2_base_path[0];
  11204. port_of_path = port;
  11205. } else {
  11206. shmem_base = shmem_base_path[port];
  11207. shmem2_base = shmem2_base_path[port];
  11208. port_of_path = 0;
  11209. }
  11210. /* Extract the ext phy address for the port */
  11211. if (bnx2x_populate_phy(bp, phy_index, shmem_base, shmem2_base,
  11212. port_of_path, &phy[port]) !=
  11213. 0) {
  11214. DP(NETIF_MSG_LINK, "populate phy failed\n");
  11215. return -EINVAL;
  11216. }
  11217. /* disable attentions */
  11218. bnx2x_bits_dis(bp, NIG_REG_MASK_INTERRUPT_PORT0 +
  11219. port_of_path*4,
  11220. (NIG_MASK_XGXS0_LINK_STATUS |
  11221. NIG_MASK_XGXS0_LINK10G |
  11222. NIG_MASK_SERDES0_LINK_STATUS |
  11223. NIG_MASK_MI_INT));
  11224. /* Reset the phy */
  11225. bnx2x_cl45_write(bp, &phy[port],
  11226. MDIO_PMA_DEVAD, MDIO_PMA_REG_CTRL, 1<<15);
  11227. }
  11228. /* Add delay of 150ms after reset */
  11229. msleep(150);
  11230. if (phy[PORT_0].addr & 0x1) {
  11231. phy_blk[PORT_0] = &(phy[PORT_1]);
  11232. phy_blk[PORT_1] = &(phy[PORT_0]);
  11233. } else {
  11234. phy_blk[PORT_0] = &(phy[PORT_0]);
  11235. phy_blk[PORT_1] = &(phy[PORT_1]);
  11236. }
  11237. /* PART2 - Download firmware to both phys */
  11238. for (port = PORT_MAX - 1; port >= PORT_0; port--) {
  11239. if (CHIP_IS_E1x(bp))
  11240. port_of_path = port;
  11241. else
  11242. port_of_path = 0;
  11243. DP(NETIF_MSG_LINK, "Loading spirom for phy address 0x%x\n",
  11244. phy_blk[port]->addr);
  11245. if (bnx2x_8073_8727_external_rom_boot(bp, phy_blk[port],
  11246. port_of_path))
  11247. return -EINVAL;
  11248. /* Disable PHY transmitter output */
  11249. bnx2x_cl45_write(bp, phy_blk[port],
  11250. MDIO_PMA_DEVAD,
  11251. MDIO_PMA_REG_TX_DISABLE, 1);
  11252. }
  11253. return 0;
  11254. }
  11255. static int bnx2x_84833_common_init_phy(struct bnx2x *bp,
  11256. u32 shmem_base_path[],
  11257. u32 shmem2_base_path[],
  11258. u8 phy_index,
  11259. u32 chip_id)
  11260. {
  11261. u8 reset_gpios;
  11262. reset_gpios = bnx2x_84833_get_reset_gpios(bp, shmem_base_path, chip_id);
  11263. bnx2x_set_mult_gpio(bp, reset_gpios, MISC_REGISTERS_GPIO_OUTPUT_LOW);
  11264. udelay(10);
  11265. bnx2x_set_mult_gpio(bp, reset_gpios, MISC_REGISTERS_GPIO_OUTPUT_HIGH);
  11266. DP(NETIF_MSG_LINK, "84833 reset pulse on pin values 0x%x\n",
  11267. reset_gpios);
  11268. return 0;
  11269. }
  11270. static int bnx2x_84833_pre_init_phy(struct bnx2x *bp,
  11271. struct bnx2x_phy *phy)
  11272. {
  11273. u16 val, cnt;
  11274. /* Wait for FW completing its initialization. */
  11275. for (cnt = 0; cnt < 1500; cnt++) {
  11276. bnx2x_cl45_read(bp, phy,
  11277. MDIO_PMA_DEVAD,
  11278. MDIO_PMA_REG_CTRL, &val);
  11279. if (!(val & (1<<15)))
  11280. break;
  11281. usleep_range(1000, 2000);
  11282. }
  11283. if (cnt >= 1500) {
  11284. DP(NETIF_MSG_LINK, "84833 reset timeout\n");
  11285. return -EINVAL;
  11286. }
  11287. /* Put the port in super isolate mode. */
  11288. bnx2x_cl45_read(bp, phy,
  11289. MDIO_CTL_DEVAD,
  11290. MDIO_84833_TOP_CFG_XGPHY_STRAP1, &val);
  11291. val |= MDIO_84833_SUPER_ISOLATE;
  11292. bnx2x_cl45_write(bp, phy,
  11293. MDIO_CTL_DEVAD,
  11294. MDIO_84833_TOP_CFG_XGPHY_STRAP1, val);
  11295. /* Save spirom version */
  11296. bnx2x_save_848xx_spirom_version(phy, bp, PORT_0);
  11297. return 0;
  11298. }
  11299. int bnx2x_pre_init_phy(struct bnx2x *bp,
  11300. u32 shmem_base,
  11301. u32 shmem2_base,
  11302. u32 chip_id)
  11303. {
  11304. int rc = 0;
  11305. struct bnx2x_phy phy;
  11306. bnx2x_set_mdio_clk(bp, chip_id, PORT_0);
  11307. if (bnx2x_populate_phy(bp, EXT_PHY1, shmem_base, shmem2_base,
  11308. PORT_0, &phy)) {
  11309. DP(NETIF_MSG_LINK, "populate_phy failed\n");
  11310. return -EINVAL;
  11311. }
  11312. switch (phy.type) {
  11313. case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM84833:
  11314. rc = bnx2x_84833_pre_init_phy(bp, &phy);
  11315. break;
  11316. default:
  11317. break;
  11318. }
  11319. return rc;
  11320. }
  11321. static int bnx2x_ext_phy_common_init(struct bnx2x *bp, u32 shmem_base_path[],
  11322. u32 shmem2_base_path[], u8 phy_index,
  11323. u32 ext_phy_type, u32 chip_id)
  11324. {
  11325. int rc = 0;
  11326. switch (ext_phy_type) {
  11327. case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8073:
  11328. rc = bnx2x_8073_common_init_phy(bp, shmem_base_path,
  11329. shmem2_base_path,
  11330. phy_index, chip_id);
  11331. break;
  11332. case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8722:
  11333. case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8727:
  11334. case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8727_NOC:
  11335. rc = bnx2x_8727_common_init_phy(bp, shmem_base_path,
  11336. shmem2_base_path,
  11337. phy_index, chip_id);
  11338. break;
  11339. case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8726:
  11340. /* GPIO1 affects both ports, so there's need to pull
  11341. * it for single port alone
  11342. */
  11343. rc = bnx2x_8726_common_init_phy(bp, shmem_base_path,
  11344. shmem2_base_path,
  11345. phy_index, chip_id);
  11346. break;
  11347. case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM84833:
  11348. /* GPIO3's are linked, and so both need to be toggled
  11349. * to obtain required 2us pulse.
  11350. */
  11351. rc = bnx2x_84833_common_init_phy(bp, shmem_base_path,
  11352. shmem2_base_path,
  11353. phy_index, chip_id);
  11354. break;
  11355. case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_FAILURE:
  11356. rc = -EINVAL;
  11357. break;
  11358. default:
  11359. DP(NETIF_MSG_LINK,
  11360. "ext_phy 0x%x common init not required\n",
  11361. ext_phy_type);
  11362. break;
  11363. }
  11364. if (rc)
  11365. netdev_err(bp->dev, "Warning: PHY was not initialized,"
  11366. " Port %d\n",
  11367. 0);
  11368. return rc;
  11369. }
  11370. int bnx2x_common_init_phy(struct bnx2x *bp, u32 shmem_base_path[],
  11371. u32 shmem2_base_path[], u32 chip_id)
  11372. {
  11373. int rc = 0;
  11374. u32 phy_ver, val;
  11375. u8 phy_index = 0;
  11376. u32 ext_phy_type, ext_phy_config;
  11377. bnx2x_set_mdio_clk(bp, chip_id, PORT_0);
  11378. bnx2x_set_mdio_clk(bp, chip_id, PORT_1);
  11379. DP(NETIF_MSG_LINK, "Begin common phy init\n");
  11380. if (CHIP_IS_E3(bp)) {
  11381. /* Enable EPIO */
  11382. val = REG_RD(bp, MISC_REG_GEN_PURP_HWG);
  11383. REG_WR(bp, MISC_REG_GEN_PURP_HWG, val | 1);
  11384. }
  11385. /* Check if common init was already done */
  11386. phy_ver = REG_RD(bp, shmem_base_path[0] +
  11387. offsetof(struct shmem_region,
  11388. port_mb[PORT_0].ext_phy_fw_version));
  11389. if (phy_ver) {
  11390. DP(NETIF_MSG_LINK, "Not doing common init; phy ver is 0x%x\n",
  11391. phy_ver);
  11392. return 0;
  11393. }
  11394. /* Read the ext_phy_type for arbitrary port(0) */
  11395. for (phy_index = EXT_PHY1; phy_index < MAX_PHYS;
  11396. phy_index++) {
  11397. ext_phy_config = bnx2x_get_ext_phy_config(bp,
  11398. shmem_base_path[0],
  11399. phy_index, 0);
  11400. ext_phy_type = XGXS_EXT_PHY_TYPE(ext_phy_config);
  11401. rc |= bnx2x_ext_phy_common_init(bp, shmem_base_path,
  11402. shmem2_base_path,
  11403. phy_index, ext_phy_type,
  11404. chip_id);
  11405. }
  11406. return rc;
  11407. }
  11408. static void bnx2x_check_over_curr(struct link_params *params,
  11409. struct link_vars *vars)
  11410. {
  11411. struct bnx2x *bp = params->bp;
  11412. u32 cfg_pin;
  11413. u8 port = params->port;
  11414. u32 pin_val;
  11415. cfg_pin = (REG_RD(bp, params->shmem_base +
  11416. offsetof(struct shmem_region,
  11417. dev_info.port_hw_config[port].e3_cmn_pin_cfg1)) &
  11418. PORT_HW_CFG_E3_OVER_CURRENT_MASK) >>
  11419. PORT_HW_CFG_E3_OVER_CURRENT_SHIFT;
  11420. /* Ignore check if no external input PIN available */
  11421. if (bnx2x_get_cfg_pin(bp, cfg_pin, &pin_val) != 0)
  11422. return;
  11423. if (!pin_val) {
  11424. if ((vars->phy_flags & PHY_OVER_CURRENT_FLAG) == 0) {
  11425. netdev_err(bp->dev, "Error: Power fault on Port %d has"
  11426. " been detected and the power to "
  11427. "that SFP+ module has been removed"
  11428. " to prevent failure of the card."
  11429. " Please remove the SFP+ module and"
  11430. " restart the system to clear this"
  11431. " error.\n",
  11432. params->port);
  11433. vars->phy_flags |= PHY_OVER_CURRENT_FLAG;
  11434. }
  11435. } else
  11436. vars->phy_flags &= ~PHY_OVER_CURRENT_FLAG;
  11437. }
  11438. /* Returns 0 if no change occured since last check; 1 otherwise. */
  11439. static u8 bnx2x_analyze_link_error(struct link_params *params,
  11440. struct link_vars *vars, u32 status,
  11441. u32 phy_flag, u32 link_flag, u8 notify)
  11442. {
  11443. struct bnx2x *bp = params->bp;
  11444. /* Compare new value with previous value */
  11445. u8 led_mode;
  11446. u32 old_status = (vars->phy_flags & phy_flag) ? 1 : 0;
  11447. if ((status ^ old_status) == 0)
  11448. return 0;
  11449. /* If values differ */
  11450. switch (phy_flag) {
  11451. case PHY_HALF_OPEN_CONN_FLAG:
  11452. DP(NETIF_MSG_LINK, "Analyze Remote Fault\n");
  11453. break;
  11454. case PHY_SFP_TX_FAULT_FLAG:
  11455. DP(NETIF_MSG_LINK, "Analyze TX Fault\n");
  11456. break;
  11457. default:
  11458. DP(NETIF_MSG_LINK, "Analyze UNKOWN\n");
  11459. }
  11460. DP(NETIF_MSG_LINK, "Link changed:[%x %x]->%x\n", vars->link_up,
  11461. old_status, status);
  11462. /* a. Update shmem->link_status accordingly
  11463. * b. Update link_vars->link_up
  11464. */
  11465. if (status) {
  11466. vars->link_status &= ~LINK_STATUS_LINK_UP;
  11467. vars->link_status |= link_flag;
  11468. vars->link_up = 0;
  11469. vars->phy_flags |= phy_flag;
  11470. /* activate nig drain */
  11471. REG_WR(bp, NIG_REG_EGRESS_DRAIN0_MODE + params->port*4, 1);
  11472. /* Set LED mode to off since the PHY doesn't know about these
  11473. * errors
  11474. */
  11475. led_mode = LED_MODE_OFF;
  11476. } else {
  11477. vars->link_status |= LINK_STATUS_LINK_UP;
  11478. vars->link_status &= ~link_flag;
  11479. vars->link_up = 1;
  11480. vars->phy_flags &= ~phy_flag;
  11481. led_mode = LED_MODE_OPER;
  11482. /* Clear nig drain */
  11483. REG_WR(bp, NIG_REG_EGRESS_DRAIN0_MODE + params->port*4, 0);
  11484. }
  11485. bnx2x_sync_link(params, vars);
  11486. /* Update the LED according to the link state */
  11487. bnx2x_set_led(params, vars, led_mode, SPEED_10000);
  11488. /* Update link status in the shared memory */
  11489. bnx2x_update_mng(params, vars->link_status);
  11490. /* C. Trigger General Attention */
  11491. vars->periodic_flags |= PERIODIC_FLAGS_LINK_EVENT;
  11492. if (notify)
  11493. bnx2x_notify_link_changed(bp);
  11494. return 1;
  11495. }
  11496. /******************************************************************************
  11497. * Description:
  11498. * This function checks for half opened connection change indication.
  11499. * When such change occurs, it calls the bnx2x_analyze_link_error
  11500. * to check if Remote Fault is set or cleared. Reception of remote fault
  11501. * status message in the MAC indicates that the peer's MAC has detected
  11502. * a fault, for example, due to break in the TX side of fiber.
  11503. *
  11504. ******************************************************************************/
  11505. int bnx2x_check_half_open_conn(struct link_params *params,
  11506. struct link_vars *vars,
  11507. u8 notify)
  11508. {
  11509. struct bnx2x *bp = params->bp;
  11510. u32 lss_status = 0;
  11511. u32 mac_base;
  11512. /* In case link status is physically up @ 10G do */
  11513. if (((vars->phy_flags & PHY_PHYSICAL_LINK_FLAG) == 0) ||
  11514. (REG_RD(bp, NIG_REG_EGRESS_EMAC0_PORT + params->port*4)))
  11515. return 0;
  11516. if (CHIP_IS_E3(bp) &&
  11517. (REG_RD(bp, MISC_REG_RESET_REG_2) &
  11518. (MISC_REGISTERS_RESET_REG_2_XMAC))) {
  11519. /* Check E3 XMAC */
  11520. /* Note that link speed cannot be queried here, since it may be
  11521. * zero while link is down. In case UMAC is active, LSS will
  11522. * simply not be set
  11523. */
  11524. mac_base = (params->port) ? GRCBASE_XMAC1 : GRCBASE_XMAC0;
  11525. /* Clear stick bits (Requires rising edge) */
  11526. REG_WR(bp, mac_base + XMAC_REG_CLEAR_RX_LSS_STATUS, 0);
  11527. REG_WR(bp, mac_base + XMAC_REG_CLEAR_RX_LSS_STATUS,
  11528. XMAC_CLEAR_RX_LSS_STATUS_REG_CLEAR_LOCAL_FAULT_STATUS |
  11529. XMAC_CLEAR_RX_LSS_STATUS_REG_CLEAR_REMOTE_FAULT_STATUS);
  11530. if (REG_RD(bp, mac_base + XMAC_REG_RX_LSS_STATUS))
  11531. lss_status = 1;
  11532. bnx2x_analyze_link_error(params, vars, lss_status,
  11533. PHY_HALF_OPEN_CONN_FLAG,
  11534. LINK_STATUS_NONE, notify);
  11535. } else if (REG_RD(bp, MISC_REG_RESET_REG_2) &
  11536. (MISC_REGISTERS_RESET_REG_2_RST_BMAC0 << params->port)) {
  11537. /* Check E1X / E2 BMAC */
  11538. u32 lss_status_reg;
  11539. u32 wb_data[2];
  11540. mac_base = params->port ? NIG_REG_INGRESS_BMAC1_MEM :
  11541. NIG_REG_INGRESS_BMAC0_MEM;
  11542. /* Read BIGMAC_REGISTER_RX_LSS_STATUS */
  11543. if (CHIP_IS_E2(bp))
  11544. lss_status_reg = BIGMAC2_REGISTER_RX_LSS_STAT;
  11545. else
  11546. lss_status_reg = BIGMAC_REGISTER_RX_LSS_STATUS;
  11547. REG_RD_DMAE(bp, mac_base + lss_status_reg, wb_data, 2);
  11548. lss_status = (wb_data[0] > 0);
  11549. bnx2x_analyze_link_error(params, vars, lss_status,
  11550. PHY_HALF_OPEN_CONN_FLAG,
  11551. LINK_STATUS_NONE, notify);
  11552. }
  11553. return 0;
  11554. }
  11555. static void bnx2x_sfp_tx_fault_detection(struct bnx2x_phy *phy,
  11556. struct link_params *params,
  11557. struct link_vars *vars)
  11558. {
  11559. struct bnx2x *bp = params->bp;
  11560. u32 cfg_pin, value = 0;
  11561. u8 led_change, port = params->port;
  11562. /* Get The SFP+ TX_Fault controlling pin ([eg]pio) */
  11563. cfg_pin = (REG_RD(bp, params->shmem_base + offsetof(struct shmem_region,
  11564. dev_info.port_hw_config[port].e3_cmn_pin_cfg)) &
  11565. PORT_HW_CFG_E3_TX_FAULT_MASK) >>
  11566. PORT_HW_CFG_E3_TX_FAULT_SHIFT;
  11567. if (bnx2x_get_cfg_pin(bp, cfg_pin, &value)) {
  11568. DP(NETIF_MSG_LINK, "Failed to read pin 0x%02x\n", cfg_pin);
  11569. return;
  11570. }
  11571. led_change = bnx2x_analyze_link_error(params, vars, value,
  11572. PHY_SFP_TX_FAULT_FLAG,
  11573. LINK_STATUS_SFP_TX_FAULT, 1);
  11574. if (led_change) {
  11575. /* Change TX_Fault led, set link status for further syncs */
  11576. u8 led_mode;
  11577. if (vars->phy_flags & PHY_SFP_TX_FAULT_FLAG) {
  11578. led_mode = MISC_REGISTERS_GPIO_HIGH;
  11579. vars->link_status |= LINK_STATUS_SFP_TX_FAULT;
  11580. } else {
  11581. led_mode = MISC_REGISTERS_GPIO_LOW;
  11582. vars->link_status &= ~LINK_STATUS_SFP_TX_FAULT;
  11583. }
  11584. /* If module is unapproved, led should be on regardless */
  11585. if (!(phy->flags & FLAGS_SFP_NOT_APPROVED)) {
  11586. DP(NETIF_MSG_LINK, "Change TX_Fault LED: ->%x\n",
  11587. led_mode);
  11588. bnx2x_set_e3_module_fault_led(params, led_mode);
  11589. }
  11590. }
  11591. }
  11592. void bnx2x_period_func(struct link_params *params, struct link_vars *vars)
  11593. {
  11594. u16 phy_idx;
  11595. struct bnx2x *bp = params->bp;
  11596. for (phy_idx = INT_PHY; phy_idx < MAX_PHYS; phy_idx++) {
  11597. if (params->phy[phy_idx].flags & FLAGS_TX_ERROR_CHECK) {
  11598. bnx2x_set_aer_mmd(params, &params->phy[phy_idx]);
  11599. if (bnx2x_check_half_open_conn(params, vars, 1) !=
  11600. 0)
  11601. DP(NETIF_MSG_LINK, "Fault detection failed\n");
  11602. break;
  11603. }
  11604. }
  11605. if (CHIP_IS_E3(bp)) {
  11606. struct bnx2x_phy *phy = &params->phy[INT_PHY];
  11607. bnx2x_set_aer_mmd(params, phy);
  11608. bnx2x_check_over_curr(params, vars);
  11609. if (vars->rx_tx_asic_rst)
  11610. bnx2x_warpcore_config_runtime(phy, params, vars);
  11611. if ((REG_RD(bp, params->shmem_base +
  11612. offsetof(struct shmem_region, dev_info.
  11613. port_hw_config[params->port].default_cfg))
  11614. & PORT_HW_CFG_NET_SERDES_IF_MASK) ==
  11615. PORT_HW_CFG_NET_SERDES_IF_SFI) {
  11616. if (bnx2x_is_sfp_module_plugged(phy, params)) {
  11617. bnx2x_sfp_tx_fault_detection(phy, params, vars);
  11618. } else if (vars->link_status &
  11619. LINK_STATUS_SFP_TX_FAULT) {
  11620. /* Clean trail, interrupt corrects the leds */
  11621. vars->link_status &= ~LINK_STATUS_SFP_TX_FAULT;
  11622. vars->phy_flags &= ~PHY_SFP_TX_FAULT_FLAG;
  11623. /* Update link status in the shared memory */
  11624. bnx2x_update_mng(params, vars->link_status);
  11625. }
  11626. }
  11627. }
  11628. }
  11629. u8 bnx2x_hw_lock_required(struct bnx2x *bp, u32 shmem_base, u32 shmem2_base)
  11630. {
  11631. u8 phy_index;
  11632. struct bnx2x_phy phy;
  11633. for (phy_index = INT_PHY; phy_index < MAX_PHYS;
  11634. phy_index++) {
  11635. if (bnx2x_populate_phy(bp, phy_index, shmem_base, shmem2_base,
  11636. 0, &phy) != 0) {
  11637. DP(NETIF_MSG_LINK, "populate phy failed\n");
  11638. return 0;
  11639. }
  11640. if (phy.flags & FLAGS_HW_LOCK_REQUIRED)
  11641. return 1;
  11642. }
  11643. return 0;
  11644. }
  11645. u8 bnx2x_fan_failure_det_req(struct bnx2x *bp,
  11646. u32 shmem_base,
  11647. u32 shmem2_base,
  11648. u8 port)
  11649. {
  11650. u8 phy_index, fan_failure_det_req = 0;
  11651. struct bnx2x_phy phy;
  11652. for (phy_index = EXT_PHY1; phy_index < MAX_PHYS;
  11653. phy_index++) {
  11654. if (bnx2x_populate_phy(bp, phy_index, shmem_base, shmem2_base,
  11655. port, &phy)
  11656. != 0) {
  11657. DP(NETIF_MSG_LINK, "populate phy failed\n");
  11658. return 0;
  11659. }
  11660. fan_failure_det_req |= (phy.flags &
  11661. FLAGS_FAN_FAILURE_DET_REQ);
  11662. }
  11663. return fan_failure_det_req;
  11664. }
  11665. void bnx2x_hw_reset_phy(struct link_params *params)
  11666. {
  11667. u8 phy_index;
  11668. struct bnx2x *bp = params->bp;
  11669. bnx2x_update_mng(params, 0);
  11670. bnx2x_bits_dis(bp, NIG_REG_MASK_INTERRUPT_PORT0 + params->port*4,
  11671. (NIG_MASK_XGXS0_LINK_STATUS |
  11672. NIG_MASK_XGXS0_LINK10G |
  11673. NIG_MASK_SERDES0_LINK_STATUS |
  11674. NIG_MASK_MI_INT));
  11675. for (phy_index = INT_PHY; phy_index < MAX_PHYS;
  11676. phy_index++) {
  11677. if (params->phy[phy_index].hw_reset) {
  11678. params->phy[phy_index].hw_reset(
  11679. &params->phy[phy_index],
  11680. params);
  11681. params->phy[phy_index] = phy_null;
  11682. }
  11683. }
  11684. }
  11685. void bnx2x_init_mod_abs_int(struct bnx2x *bp, struct link_vars *vars,
  11686. u32 chip_id, u32 shmem_base, u32 shmem2_base,
  11687. u8 port)
  11688. {
  11689. u8 gpio_num = 0xff, gpio_port = 0xff, phy_index;
  11690. u32 val;
  11691. u32 offset, aeu_mask, swap_val, swap_override, sync_offset;
  11692. if (CHIP_IS_E3(bp)) {
  11693. if (bnx2x_get_mod_abs_int_cfg(bp, chip_id,
  11694. shmem_base,
  11695. port,
  11696. &gpio_num,
  11697. &gpio_port) != 0)
  11698. return;
  11699. } else {
  11700. struct bnx2x_phy phy;
  11701. for (phy_index = EXT_PHY1; phy_index < MAX_PHYS;
  11702. phy_index++) {
  11703. if (bnx2x_populate_phy(bp, phy_index, shmem_base,
  11704. shmem2_base, port, &phy)
  11705. != 0) {
  11706. DP(NETIF_MSG_LINK, "populate phy failed\n");
  11707. return;
  11708. }
  11709. if (phy.type == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8726) {
  11710. gpio_num = MISC_REGISTERS_GPIO_3;
  11711. gpio_port = port;
  11712. break;
  11713. }
  11714. }
  11715. }
  11716. if (gpio_num == 0xff)
  11717. return;
  11718. /* Set GPIO3 to trigger SFP+ module insertion/removal */
  11719. bnx2x_set_gpio(bp, gpio_num, MISC_REGISTERS_GPIO_INPUT_HI_Z, gpio_port);
  11720. swap_val = REG_RD(bp, NIG_REG_PORT_SWAP);
  11721. swap_override = REG_RD(bp, NIG_REG_STRAP_OVERRIDE);
  11722. gpio_port ^= (swap_val && swap_override);
  11723. vars->aeu_int_mask = AEU_INPUTS_ATTN_BITS_GPIO0_FUNCTION_0 <<
  11724. (gpio_num + (gpio_port << 2));
  11725. sync_offset = shmem_base +
  11726. offsetof(struct shmem_region,
  11727. dev_info.port_hw_config[port].aeu_int_mask);
  11728. REG_WR(bp, sync_offset, vars->aeu_int_mask);
  11729. DP(NETIF_MSG_LINK, "Setting MOD_ABS (GPIO%d_P%d) AEU to 0x%x\n",
  11730. gpio_num, gpio_port, vars->aeu_int_mask);
  11731. if (port == 0)
  11732. offset = MISC_REG_AEU_ENABLE1_FUNC_0_OUT_0;
  11733. else
  11734. offset = MISC_REG_AEU_ENABLE1_FUNC_1_OUT_0;
  11735. /* Open appropriate AEU for interrupts */
  11736. aeu_mask = REG_RD(bp, offset);
  11737. aeu_mask |= vars->aeu_int_mask;
  11738. REG_WR(bp, offset, aeu_mask);
  11739. /* Enable the GPIO to trigger interrupt */
  11740. val = REG_RD(bp, MISC_REG_GPIO_EVENT_EN);
  11741. val |= 1 << (gpio_num + (gpio_port << 2));
  11742. REG_WR(bp, MISC_REG_GPIO_EVENT_EN, val);
  11743. }