netxen_nic.h 38 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320
  1. /*
  2. * Copyright (C) 2003 - 2006 NetXen, Inc.
  3. * All rights reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License
  7. * as published by the Free Software Foundation; either version 2
  8. * of the License, or (at your option) any later version.
  9. *
  10. * This program is distributed in the hope that it will be useful, but
  11. * WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License
  16. * along with this program; if not, write to the Free Software
  17. * Foundation, Inc., 59 Temple Place - Suite 330, Boston,
  18. * MA 02111-1307, USA.
  19. *
  20. * The full GNU General Public License is included in this distribution
  21. * in the file called LICENSE.
  22. *
  23. * Contact Information:
  24. * info@netxen.com
  25. * NetXen,
  26. * 3965 Freedom Circle, Fourth floor,
  27. * Santa Clara, CA 95054
  28. */
  29. #ifndef _NETXEN_NIC_H_
  30. #define _NETXEN_NIC_H_
  31. #include <linux/module.h>
  32. #include <linux/kernel.h>
  33. #include <linux/types.h>
  34. #include <linux/compiler.h>
  35. #include <linux/slab.h>
  36. #include <linux/delay.h>
  37. #include <linux/init.h>
  38. #include <linux/ioport.h>
  39. #include <linux/pci.h>
  40. #include <linux/netdevice.h>
  41. #include <linux/etherdevice.h>
  42. #include <linux/ip.h>
  43. #include <linux/in.h>
  44. #include <linux/tcp.h>
  45. #include <linux/skbuff.h>
  46. #include <linux/version.h>
  47. #include <linux/ethtool.h>
  48. #include <linux/mii.h>
  49. #include <linux/interrupt.h>
  50. #include <linux/timer.h>
  51. #include <linux/mm.h>
  52. #include <linux/mman.h>
  53. #include <asm/system.h>
  54. #include <asm/io.h>
  55. #include <asm/byteorder.h>
  56. #include <asm/uaccess.h>
  57. #include <asm/pgtable.h>
  58. #include "netxen_nic_hw.h"
  59. #define _NETXEN_NIC_LINUX_MAJOR 3
  60. #define _NETXEN_NIC_LINUX_MINOR 4
  61. #define _NETXEN_NIC_LINUX_SUBVERSION 2
  62. #define NETXEN_NIC_LINUX_VERSIONID "3.4.2"
  63. #define NETXEN_NUM_FLASH_SECTORS (64)
  64. #define NETXEN_FLASH_SECTOR_SIZE (64 * 1024)
  65. #define NETXEN_FLASH_TOTAL_SIZE (NETXEN_NUM_FLASH_SECTORS \
  66. * NETXEN_FLASH_SECTOR_SIZE)
  67. #define PHAN_VENDOR_ID 0x4040
  68. #define RCV_DESC_RINGSIZE \
  69. (sizeof(struct rcv_desc) * adapter->max_rx_desc_count)
  70. #define STATUS_DESC_RINGSIZE \
  71. (sizeof(struct status_desc)* adapter->max_rx_desc_count)
  72. #define LRO_DESC_RINGSIZE \
  73. (sizeof(rcvDesc_t) * adapter->max_lro_rx_desc_count)
  74. #define TX_RINGSIZE \
  75. (sizeof(struct netxen_cmd_buffer) * adapter->max_tx_desc_count)
  76. #define RCV_BUFFSIZE \
  77. (sizeof(struct netxen_rx_buffer) * rcv_desc->max_rx_desc_count)
  78. #define find_diff_among(a,b,range) ((a)<=(b)?((b)-(a)):((b)+(range)-(a)))
  79. #define NETXEN_NETDEV_STATUS 0x1
  80. #define NETXEN_RCV_PRODUCER_OFFSET 0
  81. #define NETXEN_RCV_PEG_DB_ID 2
  82. #define NETXEN_HOST_DUMMY_DMA_SIZE 1024
  83. #define FLASH_SUCCESS 0
  84. #define ADDR_IN_WINDOW1(off) \
  85. ((off > NETXEN_CRB_PCIX_HOST2) && (off < NETXEN_CRB_MAX)) ? 1 : 0
  86. /*
  87. * In netxen_nic_down(), we must wait for any pending callback requests into
  88. * netxen_watchdog_task() to complete; eg otherwise the watchdog_timer could be
  89. * reenabled right after it is deleted in netxen_nic_down(). FLUSH_SCHEDULED_WORK()
  90. * does this synchronization.
  91. *
  92. * Normally, schedule_work()/flush_scheduled_work() could have worked, but
  93. * netxen_nic_close() is invoked with kernel rtnl lock held. netif_carrier_off()
  94. * call in netxen_nic_close() triggers a schedule_work(&linkwatch_work), and a
  95. * subsequent call to flush_scheduled_work() in netxen_nic_down() would cause
  96. * linkwatch_event() to be executed which also attempts to acquire the rtnl
  97. * lock thus causing a deadlock.
  98. */
  99. #define SCHEDULE_WORK(tp) queue_work(netxen_workq, tp)
  100. #define FLUSH_SCHEDULED_WORK() flush_workqueue(netxen_workq)
  101. extern struct workqueue_struct *netxen_workq;
  102. /*
  103. * normalize a 64MB crb address to 32MB PCI window
  104. * To use NETXEN_CRB_NORMALIZE, window _must_ be set to 1
  105. */
  106. #define NETXEN_CRB_NORMAL(reg) \
  107. ((reg) - NETXEN_CRB_PCIX_HOST2 + NETXEN_CRB_PCIX_HOST)
  108. #define NETXEN_CRB_NORMALIZE(adapter, reg) \
  109. pci_base_offset(adapter, NETXEN_CRB_NORMAL(reg))
  110. #define DB_NORMALIZE(adapter, off) \
  111. (adapter->ahw.db_base + (off))
  112. #define NX_P2_C0 0x24
  113. #define NX_P2_C1 0x25
  114. #define FIRST_PAGE_GROUP_START 0
  115. #define FIRST_PAGE_GROUP_END 0x100000
  116. #define SECOND_PAGE_GROUP_START 0x6000000
  117. #define SECOND_PAGE_GROUP_END 0x68BC000
  118. #define THIRD_PAGE_GROUP_START 0x70E4000
  119. #define THIRD_PAGE_GROUP_END 0x8000000
  120. #define FIRST_PAGE_GROUP_SIZE FIRST_PAGE_GROUP_END - FIRST_PAGE_GROUP_START
  121. #define SECOND_PAGE_GROUP_SIZE SECOND_PAGE_GROUP_END - SECOND_PAGE_GROUP_START
  122. #define THIRD_PAGE_GROUP_SIZE THIRD_PAGE_GROUP_END - THIRD_PAGE_GROUP_START
  123. #define MAX_RX_BUFFER_LENGTH 1760
  124. #define MAX_RX_JUMBO_BUFFER_LENGTH 8062
  125. #define MAX_RX_LRO_BUFFER_LENGTH ((48*1024)-512)
  126. #define RX_DMA_MAP_LEN (MAX_RX_BUFFER_LENGTH - 2)
  127. #define RX_JUMBO_DMA_MAP_LEN \
  128. (MAX_RX_JUMBO_BUFFER_LENGTH - 2)
  129. #define RX_LRO_DMA_MAP_LEN (MAX_RX_LRO_BUFFER_LENGTH - 2)
  130. #define NETXEN_ROM_ROUNDUP 0x80000000ULL
  131. /*
  132. * Maximum number of ring contexts
  133. */
  134. #define MAX_RING_CTX 1
  135. /* Opcodes to be used with the commands */
  136. enum {
  137. TX_ETHER_PKT = 0x01,
  138. /* The following opcodes are for IP checksum */
  139. TX_TCP_PKT,
  140. TX_UDP_PKT,
  141. TX_IP_PKT,
  142. TX_TCP_LSO,
  143. TX_IPSEC,
  144. TX_IPSEC_CMD
  145. };
  146. /* The following opcodes are for internal consumption. */
  147. #define NETXEN_CONTROL_OP 0x10
  148. #define PEGNET_REQUEST 0x11
  149. #define MAX_NUM_CARDS 4
  150. #define MAX_BUFFERS_PER_CMD 32
  151. /*
  152. * Following are the states of the Phantom. Phantom will set them and
  153. * Host will read to check if the fields are correct.
  154. */
  155. #define PHAN_INITIALIZE_START 0xff00
  156. #define PHAN_INITIALIZE_FAILED 0xffff
  157. #define PHAN_INITIALIZE_COMPLETE 0xff01
  158. /* Host writes the following to notify that it has done the init-handshake */
  159. #define PHAN_INITIALIZE_ACK 0xf00f
  160. #define NUM_RCV_DESC_RINGS 3 /* No of Rcv Descriptor contexts */
  161. /* descriptor types */
  162. #define RCV_DESC_NORMAL 0x01
  163. #define RCV_DESC_JUMBO 0x02
  164. #define RCV_DESC_LRO 0x04
  165. #define RCV_DESC_NORMAL_CTXID 0
  166. #define RCV_DESC_JUMBO_CTXID 1
  167. #define RCV_DESC_LRO_CTXID 2
  168. #define RCV_DESC_TYPE(ID) \
  169. ((ID == RCV_DESC_JUMBO_CTXID) \
  170. ? RCV_DESC_JUMBO \
  171. : ((ID == RCV_DESC_LRO_CTXID) \
  172. ? RCV_DESC_LRO : \
  173. (RCV_DESC_NORMAL)))
  174. #define MAX_CMD_DESCRIPTORS 1024
  175. #define MAX_RCV_DESCRIPTORS 16384
  176. #define MAX_CMD_DESCRIPTORS_HOST (MAX_CMD_DESCRIPTORS / 4)
  177. #define MAX_RCV_DESCRIPTORS_1G (MAX_RCV_DESCRIPTORS / 4)
  178. #define MAX_JUMBO_RCV_DESCRIPTORS 1024
  179. #define MAX_LRO_RCV_DESCRIPTORS 64
  180. #define MAX_RCVSTATUS_DESCRIPTORS MAX_RCV_DESCRIPTORS
  181. #define MAX_JUMBO_RCV_DESC MAX_JUMBO_RCV_DESCRIPTORS
  182. #define MAX_RCV_DESC MAX_RCV_DESCRIPTORS
  183. #define MAX_RCVSTATUS_DESC MAX_RCV_DESCRIPTORS
  184. #define MAX_EPG_DESCRIPTORS (MAX_CMD_DESCRIPTORS * 8)
  185. #define NUM_RCV_DESC (MAX_RCV_DESC + MAX_JUMBO_RCV_DESCRIPTORS + \
  186. MAX_LRO_RCV_DESCRIPTORS)
  187. #define MIN_TX_COUNT 4096
  188. #define MIN_RX_COUNT 4096
  189. #define NETXEN_CTX_SIGNATURE 0xdee0
  190. #define NETXEN_RCV_PRODUCER(ringid) (ringid)
  191. #define MAX_FRAME_SIZE 0x10000 /* 64K MAX size for LSO */
  192. #define PHAN_PEG_RCV_INITIALIZED 0xff01
  193. #define PHAN_PEG_RCV_START_INITIALIZE 0xff00
  194. #define get_next_index(index, length) \
  195. (((index) + 1) & ((length) - 1))
  196. #define get_index_range(index,length,count) \
  197. (((index) + (count)) & ((length) - 1))
  198. #define MPORT_SINGLE_FUNCTION_MODE 0x1111
  199. #define MPORT_MULTI_FUNCTION_MODE 0x2222
  200. #include "netxen_nic_phan_reg.h"
  201. extern unsigned long long netxen_dma_mask;
  202. extern unsigned long last_schedule_time;
  203. /*
  204. * NetXen host-peg signal message structure
  205. *
  206. * Bit 0-1 : peg_id => 0x2 for tx and 01 for rx
  207. * Bit 2 : priv_id => must be 1
  208. * Bit 3-17 : count => for doorbell
  209. * Bit 18-27 : ctx_id => Context id
  210. * Bit 28-31 : opcode
  211. */
  212. typedef u32 netxen_ctx_msg;
  213. #define netxen_set_msg_peg_id(config_word, val) \
  214. ((config_word) &= ~3, (config_word) |= val & 3)
  215. #define netxen_set_msg_privid(config_word) \
  216. ((config_word) |= 1 << 2)
  217. #define netxen_set_msg_count(config_word, val) \
  218. ((config_word) &= ~(0x7fff<<3), (config_word) |= (val & 0x7fff) << 3)
  219. #define netxen_set_msg_ctxid(config_word, val) \
  220. ((config_word) &= ~(0x3ff<<18), (config_word) |= (val & 0x3ff) << 18)
  221. #define netxen_set_msg_opcode(config_word, val) \
  222. ((config_word) &= ~(0xf<<28), (config_word) |= (val & 0xf) << 28)
  223. struct netxen_rcv_context {
  224. __le64 rcv_ring_addr;
  225. __le32 rcv_ring_size;
  226. __le32 rsrvd;
  227. };
  228. struct netxen_ring_ctx {
  229. /* one command ring */
  230. __le64 cmd_consumer_offset;
  231. __le64 cmd_ring_addr;
  232. __le32 cmd_ring_size;
  233. __le32 rsrvd;
  234. /* three receive rings */
  235. struct netxen_rcv_context rcv_ctx[3];
  236. /* one status ring */
  237. __le64 sts_ring_addr;
  238. __le32 sts_ring_size;
  239. __le32 ctx_id;
  240. } __attribute__ ((aligned(64)));
  241. /*
  242. * Following data structures describe the descriptors that will be used.
  243. * Added fileds of tcpHdrSize and ipHdrSize, The driver needs to do it only when
  244. * we are doing LSO (above the 1500 size packet) only.
  245. */
  246. /*
  247. * The size of reference handle been changed to 16 bits to pass the MSS fields
  248. * for the LSO packet
  249. */
  250. #define FLAGS_CHECKSUM_ENABLED 0x01
  251. #define FLAGS_LSO_ENABLED 0x02
  252. #define FLAGS_IPSEC_SA_ADD 0x04
  253. #define FLAGS_IPSEC_SA_DELETE 0x08
  254. #define FLAGS_VLAN_TAGGED 0x10
  255. #define netxen_set_cmd_desc_port(cmd_desc, var) \
  256. ((cmd_desc)->port_ctxid |= ((var) & 0x0F))
  257. #define netxen_set_cmd_desc_ctxid(cmd_desc, var) \
  258. ((cmd_desc)->port_ctxid |= ((var) & 0xF0))
  259. #define netxen_set_cmd_desc_flags(cmd_desc, val) \
  260. ((cmd_desc)->flags_opcode &= ~cpu_to_le16(0x7f), \
  261. (cmd_desc)->flags_opcode |= cpu_to_le16((val) & 0x7f))
  262. #define netxen_set_cmd_desc_opcode(cmd_desc, val) \
  263. ((cmd_desc)->flags_opcode &= ~cpu_to_le16(0x3f<<7), \
  264. (cmd_desc)->flags_opcode |= cpu_to_le16(((val & 0x3f)<<7)))
  265. #define netxen_set_cmd_desc_num_of_buff(cmd_desc, val) \
  266. ((cmd_desc)->num_of_buffers_total_length &= ~cpu_to_le32(0xff), \
  267. (cmd_desc)->num_of_buffers_total_length |= cpu_to_le32((val) & 0xff))
  268. #define netxen_set_cmd_desc_totallength(cmd_desc, val) \
  269. ((cmd_desc)->num_of_buffers_total_length &= ~cpu_to_le32(0xffffff00), \
  270. (cmd_desc)->num_of_buffers_total_length |= cpu_to_le32(val << 8))
  271. #define netxen_get_cmd_desc_opcode(cmd_desc) \
  272. ((le16_to_cpu((cmd_desc)->flags_opcode) >> 7) & 0x003F)
  273. #define netxen_get_cmd_desc_totallength(cmd_desc) \
  274. (le32_to_cpu((cmd_desc)->num_of_buffers_total_length) >> 8)
  275. struct cmd_desc_type0 {
  276. u8 tcp_hdr_offset; /* For LSO only */
  277. u8 ip_hdr_offset; /* For LSO only */
  278. /* Bit pattern: 0-6 flags, 7-12 opcode, 13-15 unused */
  279. __le16 flags_opcode;
  280. /* Bit pattern: 0-7 total number of segments,
  281. 8-31 Total size of the packet */
  282. __le32 num_of_buffers_total_length;
  283. union {
  284. struct {
  285. __le32 addr_low_part2;
  286. __le32 addr_high_part2;
  287. };
  288. __le64 addr_buffer2;
  289. };
  290. __le16 reference_handle; /* changed to u16 to add mss */
  291. __le16 mss; /* passed by NDIS_PACKET for LSO */
  292. /* Bit pattern 0-3 port, 0-3 ctx id */
  293. u8 port_ctxid;
  294. u8 total_hdr_length; /* LSO only : MAC+IP+TCP Hdr size */
  295. __le16 conn_id; /* IPSec offoad only */
  296. union {
  297. struct {
  298. __le32 addr_low_part3;
  299. __le32 addr_high_part3;
  300. };
  301. __le64 addr_buffer3;
  302. };
  303. union {
  304. struct {
  305. __le32 addr_low_part1;
  306. __le32 addr_high_part1;
  307. };
  308. __le64 addr_buffer1;
  309. };
  310. __le16 buffer1_length;
  311. __le16 buffer2_length;
  312. __le16 buffer3_length;
  313. __le16 buffer4_length;
  314. union {
  315. struct {
  316. __le32 addr_low_part4;
  317. __le32 addr_high_part4;
  318. };
  319. __le64 addr_buffer4;
  320. };
  321. __le64 unused;
  322. } __attribute__ ((aligned(64)));
  323. /* Note: sizeof(rcv_desc) should always be a mutliple of 2 */
  324. struct rcv_desc {
  325. __le16 reference_handle;
  326. __le16 reserved;
  327. __le32 buffer_length; /* allocated buffer length (usually 2K) */
  328. __le64 addr_buffer;
  329. };
  330. /* opcode field in status_desc */
  331. #define RCV_NIC_PKT (0xA)
  332. #define STATUS_NIC_PKT ((RCV_NIC_PKT) << 12)
  333. /* for status field in status_desc */
  334. #define STATUS_NEED_CKSUM (1)
  335. #define STATUS_CKSUM_OK (2)
  336. /* owner bits of status_desc */
  337. #define STATUS_OWNER_HOST (0x1)
  338. #define STATUS_OWNER_PHANTOM (0x2)
  339. #define NETXEN_PROT_IP (1)
  340. #define NETXEN_PROT_UNKNOWN (0)
  341. /* Note: sizeof(status_desc) should always be a mutliple of 2 */
  342. #define netxen_get_sts_desc_lro_cnt(status_desc) \
  343. ((status_desc)->lro & 0x7F)
  344. #define netxen_get_sts_desc_lro_last_frag(status_desc) \
  345. (((status_desc)->lro & 0x80) >> 7)
  346. #define netxen_get_sts_port(status_desc) \
  347. (le64_to_cpu((status_desc)->status_desc_data) & 0x0F)
  348. #define netxen_get_sts_status(status_desc) \
  349. ((le64_to_cpu((status_desc)->status_desc_data) >> 4) & 0x0F)
  350. #define netxen_get_sts_type(status_desc) \
  351. ((le64_to_cpu((status_desc)->status_desc_data) >> 8) & 0x0F)
  352. #define netxen_get_sts_totallength(status_desc) \
  353. ((le64_to_cpu((status_desc)->status_desc_data) >> 12) & 0xFFFF)
  354. #define netxen_get_sts_refhandle(status_desc) \
  355. ((le64_to_cpu((status_desc)->status_desc_data) >> 28) & 0xFFFF)
  356. #define netxen_get_sts_prot(status_desc) \
  357. ((le64_to_cpu((status_desc)->status_desc_data) >> 44) & 0x0F)
  358. #define netxen_get_sts_owner(status_desc) \
  359. ((le64_to_cpu((status_desc)->status_desc_data) >> 56) & 0x03)
  360. #define netxen_get_sts_opcode(status_desc) \
  361. ((le64_to_cpu((status_desc)->status_desc_data) >> 58) & 0x03F)
  362. #define netxen_clear_sts_owner(status_desc) \
  363. ((status_desc)->status_desc_data &= \
  364. ~cpu_to_le64(((unsigned long long)3) << 56 ))
  365. #define netxen_set_sts_owner(status_desc, val) \
  366. ((status_desc)->status_desc_data |= \
  367. cpu_to_le64(((unsigned long long)((val) & 0x3)) << 56 ))
  368. struct status_desc {
  369. /* Bit pattern: 0-3 port, 4-7 status, 8-11 type, 12-27 total_length
  370. 28-43 reference_handle, 44-47 protocol, 48-52 unused
  371. 53-55 desc_cnt, 56-57 owner, 58-63 opcode
  372. */
  373. __le64 status_desc_data;
  374. __le32 hash_value;
  375. u8 hash_type;
  376. u8 msg_type;
  377. u8 unused;
  378. /* Bit pattern: 0-6 lro_count indicates frag sequence,
  379. 7 last_frag indicates last frag */
  380. u8 lro;
  381. } __attribute__ ((aligned(16)));
  382. enum {
  383. NETXEN_RCV_PEG_0 = 0,
  384. NETXEN_RCV_PEG_1
  385. };
  386. /* The version of the main data structure */
  387. #define NETXEN_BDINFO_VERSION 1
  388. /* Magic number to let user know flash is programmed */
  389. #define NETXEN_BDINFO_MAGIC 0x12345678
  390. /* Max number of Gig ports on a Phantom board */
  391. #define NETXEN_MAX_PORTS 4
  392. typedef enum {
  393. NETXEN_BRDTYPE_P1_BD = 0x0000,
  394. NETXEN_BRDTYPE_P1_SB = 0x0001,
  395. NETXEN_BRDTYPE_P1_SMAX = 0x0002,
  396. NETXEN_BRDTYPE_P1_SOCK = 0x0003,
  397. NETXEN_BRDTYPE_P2_SOCK_31 = 0x0008,
  398. NETXEN_BRDTYPE_P2_SOCK_35 = 0x0009,
  399. NETXEN_BRDTYPE_P2_SB35_4G = 0x000a,
  400. NETXEN_BRDTYPE_P2_SB31_10G = 0x000b,
  401. NETXEN_BRDTYPE_P2_SB31_2G = 0x000c,
  402. NETXEN_BRDTYPE_P2_SB31_10G_IMEZ = 0x000d,
  403. NETXEN_BRDTYPE_P2_SB31_10G_HMEZ = 0x000e,
  404. NETXEN_BRDTYPE_P2_SB31_10G_CX4 = 0x000f
  405. } netxen_brdtype_t;
  406. typedef enum {
  407. NETXEN_BRDMFG_INVENTEC = 1
  408. } netxen_brdmfg;
  409. typedef enum {
  410. MEM_ORG_128Mbx4 = 0x0, /* DDR1 only */
  411. MEM_ORG_128Mbx8 = 0x1, /* DDR1 only */
  412. MEM_ORG_128Mbx16 = 0x2, /* DDR1 only */
  413. MEM_ORG_256Mbx4 = 0x3,
  414. MEM_ORG_256Mbx8 = 0x4,
  415. MEM_ORG_256Mbx16 = 0x5,
  416. MEM_ORG_512Mbx4 = 0x6,
  417. MEM_ORG_512Mbx8 = 0x7,
  418. MEM_ORG_512Mbx16 = 0x8,
  419. MEM_ORG_1Gbx4 = 0x9,
  420. MEM_ORG_1Gbx8 = 0xa,
  421. MEM_ORG_1Gbx16 = 0xb,
  422. MEM_ORG_2Gbx4 = 0xc,
  423. MEM_ORG_2Gbx8 = 0xd,
  424. MEM_ORG_2Gbx16 = 0xe,
  425. MEM_ORG_128Mbx32 = 0x10002, /* GDDR only */
  426. MEM_ORG_256Mbx32 = 0x10005 /* GDDR only */
  427. } netxen_mn_mem_org_t;
  428. typedef enum {
  429. MEM_ORG_512Kx36 = 0x0,
  430. MEM_ORG_1Mx36 = 0x1,
  431. MEM_ORG_2Mx36 = 0x2
  432. } netxen_sn_mem_org_t;
  433. typedef enum {
  434. MEM_DEPTH_4MB = 0x1,
  435. MEM_DEPTH_8MB = 0x2,
  436. MEM_DEPTH_16MB = 0x3,
  437. MEM_DEPTH_32MB = 0x4,
  438. MEM_DEPTH_64MB = 0x5,
  439. MEM_DEPTH_128MB = 0x6,
  440. MEM_DEPTH_256MB = 0x7,
  441. MEM_DEPTH_512MB = 0x8,
  442. MEM_DEPTH_1GB = 0x9,
  443. MEM_DEPTH_2GB = 0xa,
  444. MEM_DEPTH_4GB = 0xb,
  445. MEM_DEPTH_8GB = 0xc,
  446. MEM_DEPTH_16GB = 0xd,
  447. MEM_DEPTH_32GB = 0xe
  448. } netxen_mem_depth_t;
  449. struct netxen_board_info {
  450. u32 header_version;
  451. u32 board_mfg;
  452. u32 board_type;
  453. u32 board_num;
  454. u32 chip_id;
  455. u32 chip_minor;
  456. u32 chip_major;
  457. u32 chip_pkg;
  458. u32 chip_lot;
  459. u32 port_mask; /* available niu ports */
  460. u32 peg_mask; /* available pegs */
  461. u32 icache_ok; /* can we run with icache? */
  462. u32 dcache_ok; /* can we run with dcache? */
  463. u32 casper_ok;
  464. u32 mac_addr_lo_0;
  465. u32 mac_addr_lo_1;
  466. u32 mac_addr_lo_2;
  467. u32 mac_addr_lo_3;
  468. /* MN-related config */
  469. u32 mn_sync_mode; /* enable/ sync shift cclk/ sync shift mclk */
  470. u32 mn_sync_shift_cclk;
  471. u32 mn_sync_shift_mclk;
  472. u32 mn_wb_en;
  473. u32 mn_crystal_freq; /* in MHz */
  474. u32 mn_speed; /* in MHz */
  475. u32 mn_org;
  476. u32 mn_depth;
  477. u32 mn_ranks_0; /* ranks per slot */
  478. u32 mn_ranks_1; /* ranks per slot */
  479. u32 mn_rd_latency_0;
  480. u32 mn_rd_latency_1;
  481. u32 mn_rd_latency_2;
  482. u32 mn_rd_latency_3;
  483. u32 mn_rd_latency_4;
  484. u32 mn_rd_latency_5;
  485. u32 mn_rd_latency_6;
  486. u32 mn_rd_latency_7;
  487. u32 mn_rd_latency_8;
  488. u32 mn_dll_val[18];
  489. u32 mn_mode_reg; /* MIU DDR Mode Register */
  490. u32 mn_ext_mode_reg; /* MIU DDR Extended Mode Register */
  491. u32 mn_timing_0; /* MIU Memory Control Timing Rgister */
  492. u32 mn_timing_1; /* MIU Extended Memory Ctrl Timing Register */
  493. u32 mn_timing_2; /* MIU Extended Memory Ctrl Timing2 Register */
  494. /* SN-related config */
  495. u32 sn_sync_mode; /* enable/ sync shift cclk / sync shift mclk */
  496. u32 sn_pt_mode; /* pass through mode */
  497. u32 sn_ecc_en;
  498. u32 sn_wb_en;
  499. u32 sn_crystal_freq;
  500. u32 sn_speed;
  501. u32 sn_org;
  502. u32 sn_depth;
  503. u32 sn_dll_tap;
  504. u32 sn_rd_latency;
  505. u32 mac_addr_hi_0;
  506. u32 mac_addr_hi_1;
  507. u32 mac_addr_hi_2;
  508. u32 mac_addr_hi_3;
  509. u32 magic; /* indicates flash has been initialized */
  510. u32 mn_rdimm;
  511. u32 mn_dll_override;
  512. };
  513. #define FLASH_NUM_PORTS (4)
  514. struct netxen_flash_mac_addr {
  515. u32 flash_addr[32];
  516. };
  517. struct netxen_user_old_info {
  518. u8 flash_md5[16];
  519. u8 crbinit_md5[16];
  520. u8 brdcfg_md5[16];
  521. /* bootloader */
  522. u32 bootld_version;
  523. u32 bootld_size;
  524. u8 bootld_md5[16];
  525. /* image */
  526. u32 image_version;
  527. u32 image_size;
  528. u8 image_md5[16];
  529. /* primary image status */
  530. u32 primary_status;
  531. u32 secondary_present;
  532. /* MAC address , 4 ports */
  533. struct netxen_flash_mac_addr mac_addr[FLASH_NUM_PORTS];
  534. };
  535. #define FLASH_NUM_MAC_PER_PORT 32
  536. struct netxen_user_info {
  537. u8 flash_md5[16 * 64];
  538. /* bootloader */
  539. u32 bootld_version;
  540. u32 bootld_size;
  541. /* image */
  542. u32 image_version;
  543. u32 image_size;
  544. /* primary image status */
  545. u32 primary_status;
  546. u32 secondary_present;
  547. /* MAC address , 4 ports, 32 address per port */
  548. u64 mac_addr[FLASH_NUM_PORTS * FLASH_NUM_MAC_PER_PORT];
  549. u32 sub_sys_id;
  550. u8 serial_num[32];
  551. /* Any user defined data */
  552. };
  553. /*
  554. * Flash Layout - new format.
  555. */
  556. struct netxen_new_user_info {
  557. u8 flash_md5[16 * 64];
  558. /* bootloader */
  559. u32 bootld_version;
  560. u32 bootld_size;
  561. /* image */
  562. u32 image_version;
  563. u32 image_size;
  564. /* primary image status */
  565. u32 primary_status;
  566. u32 secondary_present;
  567. /* MAC address , 4 ports, 32 address per port */
  568. u64 mac_addr[FLASH_NUM_PORTS * FLASH_NUM_MAC_PER_PORT];
  569. u32 sub_sys_id;
  570. u8 serial_num[32];
  571. /* Any user defined data */
  572. };
  573. #define SECONDARY_IMAGE_PRESENT 0xb3b4b5b6
  574. #define SECONDARY_IMAGE_ABSENT 0xffffffff
  575. #define PRIMARY_IMAGE_GOOD 0x5a5a5a5a
  576. #define PRIMARY_IMAGE_BAD 0xffffffff
  577. /* Flash memory map */
  578. typedef enum {
  579. NETXEN_CRBINIT_START = 0, /* Crbinit section */
  580. NETXEN_BRDCFG_START = 0x4000, /* board config */
  581. NETXEN_INITCODE_START = 0x6000, /* pegtune code */
  582. NETXEN_BOOTLD_START = 0x10000, /* bootld */
  583. NETXEN_IMAGE_START = 0x43000, /* compressed image */
  584. NETXEN_SECONDARY_START = 0x200000, /* backup images */
  585. NETXEN_PXE_START = 0x3E0000, /* user defined region */
  586. NETXEN_USER_START = 0x3E8000, /* User defined region for new boards */
  587. NETXEN_FIXED_START = 0x3F0000 /* backup of crbinit */
  588. } netxen_flash_map_t;
  589. #define NETXEN_USER_START_OLD NETXEN_PXE_START /* for backward compatibility */
  590. #define NETXEN_FLASH_START (NETXEN_CRBINIT_START)
  591. #define NETXEN_INIT_SECTOR (0)
  592. #define NETXEN_PRIMARY_START (NETXEN_BOOTLD_START)
  593. #define NETXEN_FLASH_CRBINIT_SIZE (0x4000)
  594. #define NETXEN_FLASH_BRDCFG_SIZE (sizeof(struct netxen_board_info))
  595. #define NETXEN_FLASH_USER_SIZE (sizeof(struct netxen_user_info)/sizeof(u32))
  596. #define NETXEN_FLASH_SECONDARY_SIZE (NETXEN_USER_START-NETXEN_SECONDARY_START)
  597. #define NETXEN_NUM_PRIMARY_SECTORS (0x20)
  598. #define NETXEN_NUM_CONFIG_SECTORS (1)
  599. #define PFX "NetXen: "
  600. extern char netxen_nic_driver_name[];
  601. /* Note: Make sure to not call this before adapter->port is valid */
  602. #if !defined(NETXEN_DEBUG)
  603. #define DPRINTK(klevel, fmt, args...) do { \
  604. } while (0)
  605. #else
  606. #define DPRINTK(klevel, fmt, args...) do { \
  607. printk(KERN_##klevel PFX "%s: %s: " fmt, __FUNCTION__,\
  608. (adapter != NULL && adapter->netdev != NULL) ? \
  609. adapter->netdev->name : NULL, \
  610. ## args); } while(0)
  611. #endif
  612. /* Number of status descriptors to handle per interrupt */
  613. #define MAX_STATUS_HANDLE (128)
  614. /*
  615. * netxen_skb_frag{} is to contain mapping info for each SG list. This
  616. * has to be freed when DMA is complete. This is part of netxen_tx_buffer{}.
  617. */
  618. struct netxen_skb_frag {
  619. u64 dma;
  620. u32 length;
  621. };
  622. #define _netxen_set_bits(config_word, start, bits, val) {\
  623. unsigned long long __tmask = (((1ULL << (bits)) - 1) << (start));\
  624. unsigned long long __tvalue = (val); \
  625. (config_word) &= ~__tmask; \
  626. (config_word) |= (((__tvalue) << (start)) & __tmask); \
  627. }
  628. #define _netxen_clear_bits(config_word, start, bits) {\
  629. unsigned long long __tmask = (((1ULL << (bits)) - 1) << (start)); \
  630. (config_word) &= ~__tmask; \
  631. }
  632. /* Following defines are for the state of the buffers */
  633. #define NETXEN_BUFFER_FREE 0
  634. #define NETXEN_BUFFER_BUSY 1
  635. /*
  636. * There will be one netxen_buffer per skb packet. These will be
  637. * used to save the dma info for pci_unmap_page()
  638. */
  639. struct netxen_cmd_buffer {
  640. struct sk_buff *skb;
  641. struct netxen_skb_frag frag_array[MAX_BUFFERS_PER_CMD + 1];
  642. u32 total_length;
  643. u32 mss;
  644. u16 port;
  645. u8 cmd;
  646. u8 frag_count;
  647. unsigned long time_stamp;
  648. u32 state;
  649. };
  650. /* In rx_buffer, we do not need multiple fragments as is a single buffer */
  651. struct netxen_rx_buffer {
  652. struct sk_buff *skb;
  653. u64 dma;
  654. u16 ref_handle;
  655. u16 state;
  656. u32 lro_expected_frags;
  657. u32 lro_current_frags;
  658. u32 lro_length;
  659. };
  660. /* Board types */
  661. #define NETXEN_NIC_GBE 0x01
  662. #define NETXEN_NIC_XGBE 0x02
  663. /*
  664. * One hardware_context{} per adapter
  665. * contains interrupt info as well shared hardware info.
  666. */
  667. struct netxen_hardware_context {
  668. struct pci_dev *pdev;
  669. void __iomem *pci_base0;
  670. void __iomem *pci_base1;
  671. void __iomem *pci_base2;
  672. unsigned long first_page_group_end;
  673. unsigned long first_page_group_start;
  674. void __iomem *db_base;
  675. unsigned long db_len;
  676. u8 revision_id;
  677. u16 board_type;
  678. u16 max_ports;
  679. struct netxen_board_info boardcfg;
  680. u32 xg_linkup;
  681. u32 qg_linksup;
  682. /* Address of cmd ring in Phantom */
  683. struct cmd_desc_type0 *cmd_desc_head;
  684. struct pci_dev *cmd_desc_pdev;
  685. dma_addr_t cmd_desc_phys_addr;
  686. struct netxen_adapter *adapter;
  687. int pci_func;
  688. };
  689. #define RCV_RING_LRO RCV_DESC_LRO
  690. #define MINIMUM_ETHERNET_FRAME_SIZE 64 /* With FCS */
  691. #define ETHERNET_FCS_SIZE 4
  692. struct netxen_adapter_stats {
  693. u64 rcvdbadskb;
  694. u64 xmitcalled;
  695. u64 xmitedframes;
  696. u64 xmitfinished;
  697. u64 badskblen;
  698. u64 nocmddescriptor;
  699. u64 polled;
  700. u64 uphappy;
  701. u64 updropped;
  702. u64 uplcong;
  703. u64 uphcong;
  704. u64 upmcong;
  705. u64 updunno;
  706. u64 skbfreed;
  707. u64 txdropped;
  708. u64 txnullskb;
  709. u64 csummed;
  710. u64 no_rcv;
  711. u64 rxbytes;
  712. u64 txbytes;
  713. u64 ints;
  714. };
  715. /*
  716. * Rcv Descriptor Context. One such per Rcv Descriptor. There may
  717. * be one Rcv Descriptor for normal packets, one for jumbo and may be others.
  718. */
  719. struct netxen_rcv_desc_ctx {
  720. u32 flags;
  721. u32 producer;
  722. u32 rcv_pending; /* Num of bufs posted in phantom */
  723. u32 rcv_free; /* Num of bufs in free list */
  724. dma_addr_t phys_addr;
  725. struct pci_dev *phys_pdev;
  726. struct rcv_desc *desc_head; /* address of rx ring in Phantom */
  727. u32 max_rx_desc_count;
  728. u32 dma_size;
  729. u32 skb_size;
  730. struct netxen_rx_buffer *rx_buf_arr; /* rx buffers for receive */
  731. int begin_alloc;
  732. };
  733. /*
  734. * Receive context. There is one such structure per instance of the
  735. * receive processing. Any state information that is relevant to
  736. * the receive, and is must be in this structure. The global data may be
  737. * present elsewhere.
  738. */
  739. struct netxen_recv_context {
  740. struct netxen_rcv_desc_ctx rcv_desc[NUM_RCV_DESC_RINGS];
  741. u32 status_rx_producer;
  742. u32 status_rx_consumer;
  743. dma_addr_t rcv_status_desc_phys_addr;
  744. struct pci_dev *rcv_status_desc_pdev;
  745. struct status_desc *rcv_status_desc_head;
  746. };
  747. #define NETXEN_NIC_MSI_ENABLED 0x02
  748. #define NETXEN_DMA_MASK 0xfffffffe
  749. #define NETXEN_DB_MAPSIZE_BYTES 0x1000
  750. struct netxen_dummy_dma {
  751. void *addr;
  752. dma_addr_t phys_addr;
  753. };
  754. struct netxen_adapter {
  755. struct netxen_hardware_context ahw;
  756. struct netxen_adapter *master;
  757. struct net_device *netdev;
  758. struct pci_dev *pdev;
  759. struct net_device_stats net_stats;
  760. unsigned char mac_addr[ETH_ALEN];
  761. int mtu;
  762. int portnum;
  763. spinlock_t tx_lock;
  764. spinlock_t lock;
  765. struct work_struct watchdog_task;
  766. struct timer_list watchdog_timer;
  767. struct work_struct tx_timeout_task;
  768. u32 curr_window;
  769. u32 cmd_producer;
  770. u32 *cmd_consumer;
  771. u32 last_cmd_consumer;
  772. u32 max_tx_desc_count;
  773. u32 max_rx_desc_count;
  774. u32 max_jumbo_rx_desc_count;
  775. u32 max_lro_rx_desc_count;
  776. /* Num of instances active on cmd buffer ring */
  777. u32 proc_cmd_buf_counter;
  778. u32 num_threads, total_threads; /*Use to keep track of xmit threads */
  779. u32 flags;
  780. u32 irq;
  781. int driver_mismatch;
  782. u32 temp;
  783. struct netxen_adapter_stats stats;
  784. u16 portno;
  785. u16 link_speed;
  786. u16 link_duplex;
  787. u16 state;
  788. u16 link_autoneg;
  789. int rcsum;
  790. int status;
  791. spinlock_t stats_lock;
  792. struct netxen_cmd_buffer *cmd_buf_arr; /* Command buffers for xmit */
  793. /*
  794. * Receive instances. These can be either one per port,
  795. * or one per peg, etc.
  796. */
  797. struct netxen_recv_context recv_ctx[MAX_RCV_CTX];
  798. int is_up;
  799. struct netxen_dummy_dma dummy_dma;
  800. /* Context interface shared between card and host */
  801. struct netxen_ring_ctx *ctx_desc;
  802. struct pci_dev *ctx_desc_pdev;
  803. dma_addr_t ctx_desc_phys_addr;
  804. int intr_scheme;
  805. int (*enable_phy_interrupts) (struct netxen_adapter *);
  806. int (*disable_phy_interrupts) (struct netxen_adapter *);
  807. void (*handle_phy_intr) (struct netxen_adapter *);
  808. int (*macaddr_set) (struct netxen_adapter *, netxen_ethernet_macaddr_t);
  809. int (*set_mtu) (struct netxen_adapter *, int);
  810. int (*set_promisc) (struct netxen_adapter *, netxen_niu_prom_mode_t);
  811. int (*unset_promisc) (struct netxen_adapter *, netxen_niu_prom_mode_t);
  812. int (*phy_read) (struct netxen_adapter *, long reg, u32 *);
  813. int (*phy_write) (struct netxen_adapter *, long reg, u32 val);
  814. int (*init_port) (struct netxen_adapter *, int);
  815. void (*init_niu) (struct netxen_adapter *);
  816. int (*stop_port) (struct netxen_adapter *);
  817. }; /* netxen_adapter structure */
  818. /*
  819. * NetXen dma watchdog control structure
  820. *
  821. * Bit 0 : enabled => R/O: 1 watchdog active, 0 inactive
  822. * Bit 1 : disable_request => 1 req disable dma watchdog
  823. * Bit 2 : enable_request => 1 req enable dma watchdog
  824. * Bit 3-31 : unused
  825. */
  826. #define netxen_set_dma_watchdog_disable_req(config_word) \
  827. _netxen_set_bits(config_word, 1, 1, 1)
  828. #define netxen_set_dma_watchdog_enable_req(config_word) \
  829. _netxen_set_bits(config_word, 2, 1, 1)
  830. #define netxen_get_dma_watchdog_enabled(config_word) \
  831. ((config_word) & 0x1)
  832. #define netxen_get_dma_watchdog_disabled(config_word) \
  833. (((config_word) >> 1) & 0x1)
  834. /* Max number of xmit producer threads that can run simultaneously */
  835. #define MAX_XMIT_PRODUCERS 16
  836. #define PCI_OFFSET_FIRST_RANGE(adapter, off) \
  837. ((adapter)->ahw.pci_base0 + (off))
  838. #define PCI_OFFSET_SECOND_RANGE(adapter, off) \
  839. ((adapter)->ahw.pci_base1 + (off) - SECOND_PAGE_GROUP_START)
  840. #define PCI_OFFSET_THIRD_RANGE(adapter, off) \
  841. ((adapter)->ahw.pci_base2 + (off) - THIRD_PAGE_GROUP_START)
  842. static inline void __iomem *pci_base_offset(struct netxen_adapter *adapter,
  843. unsigned long off)
  844. {
  845. if ((off < FIRST_PAGE_GROUP_END) && (off >= FIRST_PAGE_GROUP_START)) {
  846. return (adapter->ahw.pci_base0 + off);
  847. } else if ((off < SECOND_PAGE_GROUP_END) &&
  848. (off >= SECOND_PAGE_GROUP_START)) {
  849. return (adapter->ahw.pci_base1 + off - SECOND_PAGE_GROUP_START);
  850. } else if ((off < THIRD_PAGE_GROUP_END) &&
  851. (off >= THIRD_PAGE_GROUP_START)) {
  852. return (adapter->ahw.pci_base2 + off - THIRD_PAGE_GROUP_START);
  853. }
  854. return NULL;
  855. }
  856. static inline void __iomem *pci_base(struct netxen_adapter *adapter,
  857. unsigned long off)
  858. {
  859. if ((off < FIRST_PAGE_GROUP_END) && (off >= FIRST_PAGE_GROUP_START)) {
  860. return adapter->ahw.pci_base0;
  861. } else if ((off < SECOND_PAGE_GROUP_END) &&
  862. (off >= SECOND_PAGE_GROUP_START)) {
  863. return adapter->ahw.pci_base1;
  864. } else if ((off < THIRD_PAGE_GROUP_END) &&
  865. (off >= THIRD_PAGE_GROUP_START)) {
  866. return adapter->ahw.pci_base2;
  867. }
  868. return NULL;
  869. }
  870. int netxen_niu_xgbe_enable_phy_interrupts(struct netxen_adapter *adapter);
  871. int netxen_niu_gbe_enable_phy_interrupts(struct netxen_adapter *adapter);
  872. int netxen_niu_xgbe_disable_phy_interrupts(struct netxen_adapter *adapter);
  873. int netxen_niu_gbe_disable_phy_interrupts(struct netxen_adapter *adapter);
  874. int netxen_niu_xgbe_clear_phy_interrupts(struct netxen_adapter *adapter);
  875. int netxen_niu_gbe_clear_phy_interrupts(struct netxen_adapter *adapter);
  876. void netxen_nic_xgbe_handle_phy_intr(struct netxen_adapter *adapter);
  877. void netxen_nic_gbe_handle_phy_intr(struct netxen_adapter *adapter);
  878. void netxen_niu_gbe_set_mii_mode(struct netxen_adapter *adapter, int port,
  879. long enable);
  880. void netxen_niu_gbe_set_gmii_mode(struct netxen_adapter *adapter, int port,
  881. long enable);
  882. int netxen_niu_gbe_phy_read(struct netxen_adapter *adapter, long reg,
  883. __u32 * readval);
  884. int netxen_niu_gbe_phy_write(struct netxen_adapter *adapter,
  885. long reg, __u32 val);
  886. /* Functions available from netxen_nic_hw.c */
  887. int netxen_nic_set_mtu_xgb(struct netxen_adapter *adapter, int new_mtu);
  888. int netxen_nic_set_mtu_gb(struct netxen_adapter *adapter, int new_mtu);
  889. void netxen_nic_init_niu_gb(struct netxen_adapter *adapter);
  890. void netxen_nic_pci_change_crbwindow(struct netxen_adapter *adapter, u32 wndw);
  891. void netxen_nic_reg_write(struct netxen_adapter *adapter, u64 off, u32 val);
  892. int netxen_nic_reg_read(struct netxen_adapter *adapter, u64 off);
  893. void netxen_nic_write_w0(struct netxen_adapter *adapter, u32 index, u32 value);
  894. void netxen_nic_read_w0(struct netxen_adapter *adapter, u32 index, u32 * value);
  895. int netxen_nic_get_board_info(struct netxen_adapter *adapter);
  896. int netxen_nic_hw_read_wx(struct netxen_adapter *adapter, u64 off, void *data,
  897. int len);
  898. int netxen_nic_hw_write_wx(struct netxen_adapter *adapter, u64 off, void *data,
  899. int len);
  900. void netxen_crb_writelit_adapter(struct netxen_adapter *adapter,
  901. unsigned long off, int data);
  902. int netxen_nic_erase_pxe(struct netxen_adapter *adapter);
  903. /* Functions from netxen_nic_init.c */
  904. void netxen_free_adapter_offload(struct netxen_adapter *adapter);
  905. int netxen_initialize_adapter_offload(struct netxen_adapter *adapter);
  906. int netxen_phantom_init(struct netxen_adapter *adapter, int pegtune_val);
  907. int netxen_load_firmware(struct netxen_adapter *adapter);
  908. int netxen_pinit_from_rom(struct netxen_adapter *adapter, int verbose);
  909. int netxen_rom_fast_read(struct netxen_adapter *adapter, int addr, int *valp);
  910. int netxen_rom_fast_read_words(struct netxen_adapter *adapter, int addr,
  911. u8 *bytes, size_t size);
  912. int netxen_rom_fast_write_words(struct netxen_adapter *adapter, int addr,
  913. u8 *bytes, size_t size);
  914. int netxen_flash_unlock(struct netxen_adapter *adapter);
  915. int netxen_backup_crbinit(struct netxen_adapter *adapter);
  916. int netxen_flash_erase_secondary(struct netxen_adapter *adapter);
  917. int netxen_flash_erase_primary(struct netxen_adapter *adapter);
  918. void netxen_halt_pegs(struct netxen_adapter *adapter);
  919. int netxen_rom_fast_write(struct netxen_adapter *adapter, int addr, int data);
  920. int netxen_rom_se(struct netxen_adapter *adapter, int addr);
  921. int netxen_do_rom_se(struct netxen_adapter *adapter, int addr);
  922. /* Functions from netxen_nic_isr.c */
  923. int netxen_nic_link_ok(struct netxen_adapter *adapter);
  924. void netxen_nic_isr_other(struct netxen_adapter *adapter);
  925. void netxen_indicate_link_status(struct netxen_adapter *adapter, u32 link);
  926. void netxen_handle_port_int(struct netxen_adapter *adapter, u32 enable);
  927. void netxen_initialize_adapter_sw(struct netxen_adapter *adapter);
  928. void netxen_initialize_adapter_hw(struct netxen_adapter *adapter);
  929. void *netxen_alloc(struct pci_dev *pdev, size_t sz, dma_addr_t * ptr,
  930. struct pci_dev **used_dev);
  931. void netxen_initialize_adapter_ops(struct netxen_adapter *adapter);
  932. int netxen_init_firmware(struct netxen_adapter *adapter);
  933. void netxen_free_hw_resources(struct netxen_adapter *adapter);
  934. void netxen_tso_check(struct netxen_adapter *adapter,
  935. struct cmd_desc_type0 *desc, struct sk_buff *skb);
  936. int netxen_nic_hw_resources(struct netxen_adapter *adapter);
  937. void netxen_nic_clear_stats(struct netxen_adapter *adapter);
  938. int netxen_nic_rx_has_work(struct netxen_adapter *adapter);
  939. int netxen_nic_tx_has_work(struct netxen_adapter *adapter);
  940. void netxen_watchdog_task(struct work_struct *work);
  941. void netxen_post_rx_buffers(struct netxen_adapter *adapter, u32 ctx,
  942. u32 ringid);
  943. void netxen_post_rx_buffers_nodb(struct netxen_adapter *adapter, u32 ctx,
  944. u32 ringid);
  945. int netxen_process_cmd_ring(unsigned long data);
  946. u32 netxen_process_rcv_ring(struct netxen_adapter *adapter, int ctx, int max);
  947. void netxen_nic_set_multi(struct net_device *netdev);
  948. int netxen_nic_change_mtu(struct net_device *netdev, int new_mtu);
  949. int netxen_nic_set_mac(struct net_device *netdev, void *p);
  950. struct net_device_stats *netxen_nic_get_stats(struct net_device *netdev);
  951. static inline void netxen_nic_disable_int(struct netxen_adapter *adapter)
  952. {
  953. uint32_t mask = 0x7ff;
  954. int retries = 32;
  955. DPRINTK(1, INFO, "Entered ISR Disable \n");
  956. switch (adapter->portnum) {
  957. case 0:
  958. writel(0x0, NETXEN_CRB_NORMALIZE(adapter, CRB_SW_INT_MASK_0));
  959. break;
  960. case 1:
  961. writel(0x0, NETXEN_CRB_NORMALIZE(adapter, CRB_SW_INT_MASK_1));
  962. break;
  963. case 2:
  964. writel(0x0, NETXEN_CRB_NORMALIZE(adapter, CRB_SW_INT_MASK_2));
  965. break;
  966. case 3:
  967. writel(0x0, NETXEN_CRB_NORMALIZE(adapter, CRB_SW_INT_MASK_3));
  968. break;
  969. }
  970. if (adapter->intr_scheme != -1 &&
  971. adapter->intr_scheme != INTR_SCHEME_PERPORT) {
  972. writel(mask,
  973. (void *)(PCI_OFFSET_SECOND_RANGE(adapter, ISR_INT_MASK)));
  974. }
  975. /* Window = 0 or 1 */
  976. if (!(adapter->flags & NETXEN_NIC_MSI_ENABLED)) {
  977. do {
  978. writel(0xffffffff, (void *)
  979. (PCI_OFFSET_SECOND_RANGE(adapter, ISR_INT_TARGET_STATUS)));
  980. mask = readl((void *)
  981. (pci_base_offset(adapter, ISR_INT_VECTOR)));
  982. if (!(mask & 0x80))
  983. break;
  984. udelay(10);
  985. } while (--retries);
  986. if (!retries) {
  987. printk(KERN_NOTICE "%s: Failed to disable interrupt completely\n",
  988. netxen_nic_driver_name);
  989. }
  990. }
  991. DPRINTK(1, INFO, "Done with Disable Int\n");
  992. return;
  993. }
  994. static inline void netxen_nic_enable_int(struct netxen_adapter *adapter)
  995. {
  996. u32 mask;
  997. DPRINTK(1, INFO, "Entered ISR Enable \n");
  998. if (adapter->intr_scheme != -1 &&
  999. adapter->intr_scheme != INTR_SCHEME_PERPORT) {
  1000. switch (adapter->ahw.board_type) {
  1001. case NETXEN_NIC_GBE:
  1002. mask = 0x77b;
  1003. break;
  1004. case NETXEN_NIC_XGBE:
  1005. mask = 0x77f;
  1006. break;
  1007. default:
  1008. mask = 0x7ff;
  1009. break;
  1010. }
  1011. writel(mask,
  1012. (void *)(PCI_OFFSET_SECOND_RANGE(adapter, ISR_INT_MASK)));
  1013. }
  1014. switch (adapter->portnum) {
  1015. case 0:
  1016. writel(0x1, NETXEN_CRB_NORMALIZE(adapter, CRB_SW_INT_MASK_0));
  1017. break;
  1018. case 1:
  1019. writel(0x1, NETXEN_CRB_NORMALIZE(adapter, CRB_SW_INT_MASK_1));
  1020. break;
  1021. case 2:
  1022. writel(0x1, NETXEN_CRB_NORMALIZE(adapter, CRB_SW_INT_MASK_2));
  1023. break;
  1024. case 3:
  1025. writel(0x1, NETXEN_CRB_NORMALIZE(adapter, CRB_SW_INT_MASK_3));
  1026. break;
  1027. }
  1028. if (!(adapter->flags & NETXEN_NIC_MSI_ENABLED)) {
  1029. mask = 0xbff;
  1030. if (adapter->intr_scheme != -1 &&
  1031. adapter->intr_scheme != INTR_SCHEME_PERPORT) {
  1032. writel(0X0, NETXEN_CRB_NORMALIZE(adapter, CRB_INT_VECTOR));
  1033. }
  1034. writel(mask,
  1035. (void *)(PCI_OFFSET_SECOND_RANGE(adapter, ISR_INT_TARGET_MASK)));
  1036. }
  1037. DPRINTK(1, INFO, "Done with enable Int\n");
  1038. return;
  1039. }
  1040. /*
  1041. * NetXen Board information
  1042. */
  1043. #define NETXEN_MAX_SHORT_NAME 16
  1044. struct netxen_brdinfo {
  1045. netxen_brdtype_t brdtype; /* type of board */
  1046. long ports; /* max no of physical ports */
  1047. char short_name[NETXEN_MAX_SHORT_NAME];
  1048. };
  1049. static const struct netxen_brdinfo netxen_boards[] = {
  1050. {NETXEN_BRDTYPE_P2_SB31_10G_CX4, 1, "XGb CX4"},
  1051. {NETXEN_BRDTYPE_P2_SB31_10G_HMEZ, 1, "XGb HMEZ"},
  1052. {NETXEN_BRDTYPE_P2_SB31_10G_IMEZ, 2, "XGb IMEZ"},
  1053. {NETXEN_BRDTYPE_P2_SB31_10G, 1, "XGb XFP"},
  1054. {NETXEN_BRDTYPE_P2_SB35_4G, 4, "Quad Gb"},
  1055. {NETXEN_BRDTYPE_P2_SB31_2G, 2, "Dual Gb"},
  1056. };
  1057. #define NUM_SUPPORTED_BOARDS (sizeof(netxen_boards)/sizeof(struct netxen_brdinfo))
  1058. static inline void get_brd_port_by_type(u32 type, int *ports)
  1059. {
  1060. int i, found = 0;
  1061. for (i = 0; i < NUM_SUPPORTED_BOARDS; ++i) {
  1062. if (netxen_boards[i].brdtype == type) {
  1063. *ports = netxen_boards[i].ports;
  1064. found = 1;
  1065. break;
  1066. }
  1067. }
  1068. if (!found)
  1069. *ports = 0;
  1070. }
  1071. static inline void get_brd_name_by_type(u32 type, char *name)
  1072. {
  1073. int i, found = 0;
  1074. for (i = 0; i < NUM_SUPPORTED_BOARDS; ++i) {
  1075. if (netxen_boards[i].brdtype == type) {
  1076. strcpy(name, netxen_boards[i].short_name);
  1077. found = 1;
  1078. break;
  1079. }
  1080. }
  1081. if (!found)
  1082. name = "Unknown";
  1083. }
  1084. static inline int
  1085. dma_watchdog_shutdown_request(struct netxen_adapter *adapter)
  1086. {
  1087. u32 ctrl;
  1088. /* check if already inactive */
  1089. if (netxen_nic_hw_read_wx(adapter,
  1090. NETXEN_CAM_RAM(NETXEN_CAM_RAM_DMA_WATCHDOG_CTRL), &ctrl, 4))
  1091. printk(KERN_ERR "failed to read dma watchdog status\n");
  1092. if (netxen_get_dma_watchdog_enabled(ctrl) == 0)
  1093. return 1;
  1094. /* Send the disable request */
  1095. netxen_set_dma_watchdog_disable_req(ctrl);
  1096. netxen_crb_writelit_adapter(adapter,
  1097. NETXEN_CAM_RAM(NETXEN_CAM_RAM_DMA_WATCHDOG_CTRL), ctrl);
  1098. return 0;
  1099. }
  1100. static inline int
  1101. dma_watchdog_shutdown_poll_result(struct netxen_adapter *adapter)
  1102. {
  1103. u32 ctrl;
  1104. if (netxen_nic_hw_read_wx(adapter,
  1105. NETXEN_CAM_RAM(NETXEN_CAM_RAM_DMA_WATCHDOG_CTRL), &ctrl, 4))
  1106. printk(KERN_ERR "failed to read dma watchdog status\n");
  1107. return ((netxen_get_dma_watchdog_enabled(ctrl) == 0) &&
  1108. (netxen_get_dma_watchdog_disabled(ctrl) == 0));
  1109. }
  1110. static inline int
  1111. dma_watchdog_wakeup(struct netxen_adapter *adapter)
  1112. {
  1113. u32 ctrl;
  1114. if (netxen_nic_hw_read_wx(adapter,
  1115. NETXEN_CAM_RAM(NETXEN_CAM_RAM_DMA_WATCHDOG_CTRL), &ctrl, 4))
  1116. printk(KERN_ERR "failed to read dma watchdog status\n");
  1117. if (netxen_get_dma_watchdog_enabled(ctrl))
  1118. return 1;
  1119. /* send the wakeup request */
  1120. netxen_set_dma_watchdog_enable_req(ctrl);
  1121. netxen_crb_writelit_adapter(adapter,
  1122. NETXEN_CAM_RAM(NETXEN_CAM_RAM_DMA_WATCHDOG_CTRL), ctrl);
  1123. return 0;
  1124. }
  1125. int netxen_is_flash_supported(struct netxen_adapter *adapter);
  1126. int netxen_get_flash_mac_addr(struct netxen_adapter *adapter, u64 mac[]);
  1127. extern void netxen_change_ringparam(struct netxen_adapter *adapter);
  1128. extern int netxen_rom_fast_read(struct netxen_adapter *adapter, int addr,
  1129. int *valp);
  1130. extern struct ethtool_ops netxen_nic_ethtool_ops;
  1131. extern int physical_port[]; /* physical port # from virtual port.*/
  1132. #endif /* __NETXEN_NIC_H_ */