rtc-snvs.c 7.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350
  1. /*
  2. * Copyright (C) 2011-2012 Freescale Semiconductor, Inc.
  3. *
  4. * The code contained herein is licensed under the GNU General Public
  5. * License. You may obtain a copy of the GNU General Public License
  6. * Version 2 or later at the following locations:
  7. *
  8. * http://www.opensource.org/licenses/gpl-license.html
  9. * http://www.gnu.org/copyleft/gpl.html
  10. */
  11. #include <linux/init.h>
  12. #include <linux/io.h>
  13. #include <linux/kernel.h>
  14. #include <linux/module.h>
  15. #include <linux/of.h>
  16. #include <linux/of_device.h>
  17. #include <linux/platform_device.h>
  18. #include <linux/rtc.h>
  19. /* These register offsets are relative to LP (Low Power) range */
  20. #define SNVS_LPCR 0x04
  21. #define SNVS_LPSR 0x18
  22. #define SNVS_LPSRTCMR 0x1c
  23. #define SNVS_LPSRTCLR 0x20
  24. #define SNVS_LPTAR 0x24
  25. #define SNVS_LPPGDR 0x30
  26. #define SNVS_LPCR_SRTC_ENV (1 << 0)
  27. #define SNVS_LPCR_LPTA_EN (1 << 1)
  28. #define SNVS_LPCR_LPWUI_EN (1 << 3)
  29. #define SNVS_LPSR_LPTA (1 << 0)
  30. #define SNVS_LPPGDR_INIT 0x41736166
  31. #define CNTR_TO_SECS_SH 15
  32. struct snvs_rtc_data {
  33. struct rtc_device *rtc;
  34. void __iomem *ioaddr;
  35. int irq;
  36. spinlock_t lock;
  37. };
  38. static u32 rtc_read_lp_counter(void __iomem *ioaddr)
  39. {
  40. u64 read1, read2;
  41. do {
  42. read1 = readl(ioaddr + SNVS_LPSRTCMR);
  43. read1 <<= 32;
  44. read1 |= readl(ioaddr + SNVS_LPSRTCLR);
  45. read2 = readl(ioaddr + SNVS_LPSRTCMR);
  46. read2 <<= 32;
  47. read2 |= readl(ioaddr + SNVS_LPSRTCLR);
  48. } while (read1 != read2);
  49. /* Convert 47-bit counter to 32-bit raw second count */
  50. return (u32) (read1 >> CNTR_TO_SECS_SH);
  51. }
  52. static void rtc_write_sync_lp(void __iomem *ioaddr)
  53. {
  54. u32 count1, count2, count3;
  55. int i;
  56. /* Wait for 3 CKIL cycles */
  57. for (i = 0; i < 3; i++) {
  58. do {
  59. count1 = readl(ioaddr + SNVS_LPSRTCLR);
  60. count2 = readl(ioaddr + SNVS_LPSRTCLR);
  61. } while (count1 != count2);
  62. /* Now wait until counter value changes */
  63. do {
  64. do {
  65. count2 = readl(ioaddr + SNVS_LPSRTCLR);
  66. count3 = readl(ioaddr + SNVS_LPSRTCLR);
  67. } while (count2 != count3);
  68. } while (count3 == count1);
  69. }
  70. }
  71. static int snvs_rtc_enable(struct snvs_rtc_data *data, bool enable)
  72. {
  73. unsigned long flags;
  74. int timeout = 1000;
  75. u32 lpcr;
  76. spin_lock_irqsave(&data->lock, flags);
  77. lpcr = readl(data->ioaddr + SNVS_LPCR);
  78. if (enable)
  79. lpcr |= SNVS_LPCR_SRTC_ENV;
  80. else
  81. lpcr &= ~SNVS_LPCR_SRTC_ENV;
  82. writel(lpcr, data->ioaddr + SNVS_LPCR);
  83. spin_unlock_irqrestore(&data->lock, flags);
  84. while (--timeout) {
  85. lpcr = readl(data->ioaddr + SNVS_LPCR);
  86. if (enable) {
  87. if (lpcr & SNVS_LPCR_SRTC_ENV)
  88. break;
  89. } else {
  90. if (!(lpcr & SNVS_LPCR_SRTC_ENV))
  91. break;
  92. }
  93. }
  94. if (!timeout)
  95. return -ETIMEDOUT;
  96. return 0;
  97. }
  98. static int snvs_rtc_read_time(struct device *dev, struct rtc_time *tm)
  99. {
  100. struct snvs_rtc_data *data = dev_get_drvdata(dev);
  101. unsigned long time = rtc_read_lp_counter(data->ioaddr);
  102. rtc_time_to_tm(time, tm);
  103. return 0;
  104. }
  105. static int snvs_rtc_set_time(struct device *dev, struct rtc_time *tm)
  106. {
  107. struct snvs_rtc_data *data = dev_get_drvdata(dev);
  108. unsigned long time;
  109. rtc_tm_to_time(tm, &time);
  110. /* Disable RTC first */
  111. snvs_rtc_enable(data, false);
  112. /* Write 32-bit time to 47-bit timer, leaving 15 LSBs blank */
  113. writel(time << CNTR_TO_SECS_SH, data->ioaddr + SNVS_LPSRTCLR);
  114. writel(time >> (32 - CNTR_TO_SECS_SH), data->ioaddr + SNVS_LPSRTCMR);
  115. /* Enable RTC again */
  116. snvs_rtc_enable(data, true);
  117. return 0;
  118. }
  119. static int snvs_rtc_read_alarm(struct device *dev, struct rtc_wkalrm *alrm)
  120. {
  121. struct snvs_rtc_data *data = dev_get_drvdata(dev);
  122. u32 lptar, lpsr;
  123. lptar = readl(data->ioaddr + SNVS_LPTAR);
  124. rtc_time_to_tm(lptar, &alrm->time);
  125. lpsr = readl(data->ioaddr + SNVS_LPSR);
  126. alrm->pending = (lpsr & SNVS_LPSR_LPTA) ? 1 : 0;
  127. return 0;
  128. }
  129. static int snvs_rtc_alarm_irq_enable(struct device *dev, unsigned int enable)
  130. {
  131. struct snvs_rtc_data *data = dev_get_drvdata(dev);
  132. u32 lpcr;
  133. unsigned long flags;
  134. spin_lock_irqsave(&data->lock, flags);
  135. lpcr = readl(data->ioaddr + SNVS_LPCR);
  136. if (enable)
  137. lpcr |= (SNVS_LPCR_LPTA_EN | SNVS_LPCR_LPWUI_EN);
  138. else
  139. lpcr &= ~(SNVS_LPCR_LPTA_EN | SNVS_LPCR_LPWUI_EN);
  140. writel(lpcr, data->ioaddr + SNVS_LPCR);
  141. spin_unlock_irqrestore(&data->lock, flags);
  142. rtc_write_sync_lp(data->ioaddr);
  143. return 0;
  144. }
  145. static int snvs_rtc_set_alarm(struct device *dev, struct rtc_wkalrm *alrm)
  146. {
  147. struct snvs_rtc_data *data = dev_get_drvdata(dev);
  148. struct rtc_time *alrm_tm = &alrm->time;
  149. unsigned long time;
  150. unsigned long flags;
  151. u32 lpcr;
  152. rtc_tm_to_time(alrm_tm, &time);
  153. spin_lock_irqsave(&data->lock, flags);
  154. /* Have to clear LPTA_EN before programming new alarm time in LPTAR */
  155. lpcr = readl(data->ioaddr + SNVS_LPCR);
  156. lpcr &= ~SNVS_LPCR_LPTA_EN;
  157. writel(lpcr, data->ioaddr + SNVS_LPCR);
  158. spin_unlock_irqrestore(&data->lock, flags);
  159. writel(time, data->ioaddr + SNVS_LPTAR);
  160. /* Clear alarm interrupt status bit */
  161. writel(SNVS_LPSR_LPTA, data->ioaddr + SNVS_LPSR);
  162. return snvs_rtc_alarm_irq_enable(dev, alrm->enabled);
  163. }
  164. static const struct rtc_class_ops snvs_rtc_ops = {
  165. .read_time = snvs_rtc_read_time,
  166. .set_time = snvs_rtc_set_time,
  167. .read_alarm = snvs_rtc_read_alarm,
  168. .set_alarm = snvs_rtc_set_alarm,
  169. .alarm_irq_enable = snvs_rtc_alarm_irq_enable,
  170. };
  171. static irqreturn_t snvs_rtc_irq_handler(int irq, void *dev_id)
  172. {
  173. struct device *dev = dev_id;
  174. struct snvs_rtc_data *data = dev_get_drvdata(dev);
  175. u32 lpsr;
  176. u32 events = 0;
  177. lpsr = readl(data->ioaddr + SNVS_LPSR);
  178. if (lpsr & SNVS_LPSR_LPTA) {
  179. events |= (RTC_AF | RTC_IRQF);
  180. /* RTC alarm should be one-shot */
  181. snvs_rtc_alarm_irq_enable(dev, 0);
  182. rtc_update_irq(data->rtc, 1, events);
  183. }
  184. /* clear interrupt status */
  185. writel(lpsr, data->ioaddr + SNVS_LPSR);
  186. return events ? IRQ_HANDLED : IRQ_NONE;
  187. }
  188. static int __devinit snvs_rtc_probe(struct platform_device *pdev)
  189. {
  190. struct snvs_rtc_data *data;
  191. struct resource *res;
  192. int ret;
  193. data = devm_kzalloc(&pdev->dev, sizeof(*data), GFP_KERNEL);
  194. if (!data)
  195. return -ENOMEM;
  196. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  197. data->ioaddr = devm_request_and_ioremap(&pdev->dev, res);
  198. if (!data->ioaddr)
  199. return -EADDRNOTAVAIL;
  200. data->irq = platform_get_irq(pdev, 0);
  201. if (data->irq < 0)
  202. return data->irq;
  203. platform_set_drvdata(pdev, data);
  204. spin_lock_init(&data->lock);
  205. /* Initialize glitch detect */
  206. writel(SNVS_LPPGDR_INIT, data->ioaddr + SNVS_LPPGDR);
  207. /* Clear interrupt status */
  208. writel(0xffffffff, data->ioaddr + SNVS_LPSR);
  209. /* Enable RTC */
  210. snvs_rtc_enable(data, true);
  211. device_init_wakeup(&pdev->dev, true);
  212. ret = devm_request_irq(&pdev->dev, data->irq, snvs_rtc_irq_handler,
  213. IRQF_SHARED, "rtc alarm", &pdev->dev);
  214. if (ret) {
  215. dev_err(&pdev->dev, "failed to request irq %d: %d\n",
  216. data->irq, ret);
  217. return ret;
  218. }
  219. data->rtc = rtc_device_register(pdev->name, &pdev->dev,
  220. &snvs_rtc_ops, THIS_MODULE);
  221. if (IS_ERR(data->rtc)) {
  222. ret = PTR_ERR(data->rtc);
  223. dev_err(&pdev->dev, "failed to register rtc: %d\n", ret);
  224. return ret;
  225. }
  226. return 0;
  227. }
  228. static int __devexit snvs_rtc_remove(struct platform_device *pdev)
  229. {
  230. struct snvs_rtc_data *data = platform_get_drvdata(pdev);
  231. rtc_device_unregister(data->rtc);
  232. return 0;
  233. }
  234. #ifdef CONFIG_PM_SLEEP
  235. static int snvs_rtc_suspend(struct device *dev)
  236. {
  237. struct snvs_rtc_data *data = dev_get_drvdata(dev);
  238. if (device_may_wakeup(dev))
  239. enable_irq_wake(data->irq);
  240. return 0;
  241. }
  242. static int snvs_rtc_resume(struct device *dev)
  243. {
  244. struct snvs_rtc_data *data = dev_get_drvdata(dev);
  245. if (device_may_wakeup(dev))
  246. disable_irq_wake(data->irq);
  247. return 0;
  248. }
  249. #endif
  250. static SIMPLE_DEV_PM_OPS(snvs_rtc_pm_ops, snvs_rtc_suspend, snvs_rtc_resume);
  251. static const struct of_device_id __devinitconst snvs_dt_ids[] = {
  252. { .compatible = "fsl,sec-v4.0-mon-rtc-lp", },
  253. { /* sentinel */ }
  254. };
  255. MODULE_DEVICE_TABLE(of, snvs_dt_ids);
  256. static struct platform_driver snvs_rtc_driver = {
  257. .driver = {
  258. .name = "snvs_rtc",
  259. .owner = THIS_MODULE,
  260. .pm = &snvs_rtc_pm_ops,
  261. .of_match_table = snvs_dt_ids,
  262. },
  263. .probe = snvs_rtc_probe,
  264. .remove = __devexit_p(snvs_rtc_remove),
  265. };
  266. module_platform_driver(snvs_rtc_driver);
  267. MODULE_AUTHOR("Freescale Semiconductor, Inc.");
  268. MODULE_DESCRIPTION("Freescale SNVS RTC Driver");
  269. MODULE_LICENSE("GPL");