cclock44xx_data.c 71 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987
  1. /*
  2. * OMAP4 Clock data
  3. *
  4. * Copyright (C) 2009-2012 Texas Instruments, Inc.
  5. * Copyright (C) 2009-2010 Nokia Corporation
  6. *
  7. * Paul Walmsley (paul@pwsan.com)
  8. * Rajendra Nayak (rnayak@ti.com)
  9. * Benoit Cousson (b-cousson@ti.com)
  10. * Mike Turquette (mturquette@ti.com)
  11. *
  12. * This program is free software; you can redistribute it and/or modify
  13. * it under the terms of the GNU General Public License version 2 as
  14. * published by the Free Software Foundation.
  15. *
  16. * XXX Some of the ES1 clocks have been removed/changed; once support
  17. * is added for discriminating clocks by ES level, these should be added back
  18. * in.
  19. */
  20. #include <linux/kernel.h>
  21. #include <linux/list.h>
  22. #include <linux/clk-private.h>
  23. #include <linux/clkdev.h>
  24. #include <linux/io.h>
  25. #include "soc.h"
  26. #include "iomap.h"
  27. #include "clock.h"
  28. #include "clock44xx.h"
  29. #include "cm1_44xx.h"
  30. #include "cm2_44xx.h"
  31. #include "cm-regbits-44xx.h"
  32. #include "prm44xx.h"
  33. #include "prm-regbits-44xx.h"
  34. #include "control.h"
  35. #include "scrm44xx.h"
  36. /* OMAP4 modulemode control */
  37. #define OMAP4430_MODULEMODE_HWCTRL_SHIFT 0
  38. #define OMAP4430_MODULEMODE_SWCTRL_SHIFT 1
  39. /* Root clocks */
  40. DEFINE_CLK_FIXED_RATE(extalt_clkin_ck, CLK_IS_ROOT, 59000000, 0x0);
  41. DEFINE_CLK_FIXED_RATE(pad_clks_src_ck, CLK_IS_ROOT, 12000000, 0x0);
  42. DEFINE_CLK_GATE(pad_clks_ck, "pad_clks_src_ck", &pad_clks_src_ck, 0x0,
  43. OMAP4430_CM_CLKSEL_ABE, OMAP4430_PAD_CLKS_GATE_SHIFT,
  44. 0x0, NULL);
  45. DEFINE_CLK_FIXED_RATE(pad_slimbus_core_clks_ck, CLK_IS_ROOT, 12000000, 0x0);
  46. DEFINE_CLK_FIXED_RATE(secure_32k_clk_src_ck, CLK_IS_ROOT, 32768, 0x0);
  47. DEFINE_CLK_FIXED_RATE(slimbus_src_clk, CLK_IS_ROOT, 12000000, 0x0);
  48. DEFINE_CLK_GATE(slimbus_clk, "slimbus_src_clk", &slimbus_src_clk, 0x0,
  49. OMAP4430_CM_CLKSEL_ABE, OMAP4430_SLIMBUS_CLK_GATE_SHIFT,
  50. 0x0, NULL);
  51. DEFINE_CLK_FIXED_RATE(sys_32k_ck, CLK_IS_ROOT, 32768, 0x0);
  52. DEFINE_CLK_FIXED_RATE(virt_12000000_ck, CLK_IS_ROOT, 12000000, 0x0);
  53. DEFINE_CLK_FIXED_RATE(virt_13000000_ck, CLK_IS_ROOT, 13000000, 0x0);
  54. DEFINE_CLK_FIXED_RATE(virt_16800000_ck, CLK_IS_ROOT, 16800000, 0x0);
  55. DEFINE_CLK_FIXED_RATE(virt_19200000_ck, CLK_IS_ROOT, 19200000, 0x0);
  56. DEFINE_CLK_FIXED_RATE(virt_26000000_ck, CLK_IS_ROOT, 26000000, 0x0);
  57. DEFINE_CLK_FIXED_RATE(virt_27000000_ck, CLK_IS_ROOT, 27000000, 0x0);
  58. DEFINE_CLK_FIXED_RATE(virt_38400000_ck, CLK_IS_ROOT, 38400000, 0x0);
  59. static const char *sys_clkin_ck_parents[] = {
  60. "virt_12000000_ck", "virt_13000000_ck", "virt_16800000_ck",
  61. "virt_19200000_ck", "virt_26000000_ck", "virt_27000000_ck",
  62. "virt_38400000_ck",
  63. };
  64. DEFINE_CLK_MUX(sys_clkin_ck, sys_clkin_ck_parents, NULL, 0x0,
  65. OMAP4430_CM_SYS_CLKSEL, OMAP4430_SYS_CLKSEL_SHIFT,
  66. OMAP4430_SYS_CLKSEL_WIDTH, CLK_MUX_INDEX_ONE, NULL);
  67. DEFINE_CLK_FIXED_RATE(tie_low_clock_ck, CLK_IS_ROOT, 0, 0x0);
  68. DEFINE_CLK_FIXED_RATE(utmi_phy_clkout_ck, CLK_IS_ROOT, 60000000, 0x0);
  69. DEFINE_CLK_FIXED_RATE(xclk60mhsp1_ck, CLK_IS_ROOT, 60000000, 0x0);
  70. DEFINE_CLK_FIXED_RATE(xclk60mhsp2_ck, CLK_IS_ROOT, 60000000, 0x0);
  71. DEFINE_CLK_FIXED_RATE(xclk60motg_ck, CLK_IS_ROOT, 60000000, 0x0);
  72. /* Module clocks and DPLL outputs */
  73. static const char *abe_dpll_bypass_clk_mux_ck_parents[] = {
  74. "sys_clkin_ck", "sys_32k_ck",
  75. };
  76. DEFINE_CLK_MUX(abe_dpll_bypass_clk_mux_ck, abe_dpll_bypass_clk_mux_ck_parents,
  77. NULL, 0x0, OMAP4430_CM_L4_WKUP_CLKSEL, OMAP4430_CLKSEL_SHIFT,
  78. OMAP4430_CLKSEL_WIDTH, 0x0, NULL);
  79. DEFINE_CLK_MUX(abe_dpll_refclk_mux_ck, abe_dpll_bypass_clk_mux_ck_parents, NULL,
  80. 0x0, OMAP4430_CM_ABE_PLL_REF_CLKSEL, OMAP4430_CLKSEL_0_0_SHIFT,
  81. OMAP4430_CLKSEL_0_0_WIDTH, 0x0, NULL);
  82. /* DPLL_ABE */
  83. static struct dpll_data dpll_abe_dd = {
  84. .mult_div1_reg = OMAP4430_CM_CLKSEL_DPLL_ABE,
  85. .clk_bypass = &abe_dpll_bypass_clk_mux_ck,
  86. .clk_ref = &abe_dpll_refclk_mux_ck,
  87. .control_reg = OMAP4430_CM_CLKMODE_DPLL_ABE,
  88. .modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
  89. .autoidle_reg = OMAP4430_CM_AUTOIDLE_DPLL_ABE,
  90. .idlest_reg = OMAP4430_CM_IDLEST_DPLL_ABE,
  91. .mult_mask = OMAP4430_DPLL_MULT_MASK,
  92. .div1_mask = OMAP4430_DPLL_DIV_MASK,
  93. .enable_mask = OMAP4430_DPLL_EN_MASK,
  94. .autoidle_mask = OMAP4430_AUTO_DPLL_MODE_MASK,
  95. .idlest_mask = OMAP4430_ST_DPLL_CLK_MASK,
  96. .max_multiplier = 2047,
  97. .max_divider = 128,
  98. .min_divider = 1,
  99. };
  100. static const char *dpll_abe_ck_parents[] = {
  101. "abe_dpll_refclk_mux_ck",
  102. };
  103. static struct clk dpll_abe_ck;
  104. static const struct clk_ops dpll_abe_ck_ops = {
  105. .enable = &omap3_noncore_dpll_enable,
  106. .disable = &omap3_noncore_dpll_disable,
  107. .recalc_rate = &omap4_dpll_regm4xen_recalc,
  108. .round_rate = &omap4_dpll_regm4xen_round_rate,
  109. .set_rate = &omap3_noncore_dpll_set_rate,
  110. .get_parent = &omap2_init_dpll_parent,
  111. };
  112. static struct clk_hw_omap dpll_abe_ck_hw = {
  113. .hw = {
  114. .clk = &dpll_abe_ck,
  115. },
  116. .dpll_data = &dpll_abe_dd,
  117. .ops = &clkhwops_omap3_dpll,
  118. };
  119. DEFINE_STRUCT_CLK(dpll_abe_ck, dpll_abe_ck_parents, dpll_abe_ck_ops);
  120. static const char *dpll_abe_x2_ck_parents[] = {
  121. "dpll_abe_ck",
  122. };
  123. static struct clk dpll_abe_x2_ck;
  124. static const struct clk_ops dpll_abe_x2_ck_ops = {
  125. .recalc_rate = &omap3_clkoutx2_recalc,
  126. };
  127. static struct clk_hw_omap dpll_abe_x2_ck_hw = {
  128. .hw = {
  129. .clk = &dpll_abe_x2_ck,
  130. },
  131. .flags = CLOCK_CLKOUTX2,
  132. .clksel_reg = OMAP4430_CM_DIV_M2_DPLL_ABE,
  133. .ops = &clkhwops_omap4_dpllmx,
  134. };
  135. DEFINE_STRUCT_CLK(dpll_abe_x2_ck, dpll_abe_x2_ck_parents, dpll_abe_x2_ck_ops);
  136. static const struct clk_ops omap_hsdivider_ops = {
  137. .set_rate = &omap2_clksel_set_rate,
  138. .recalc_rate = &omap2_clksel_recalc,
  139. .round_rate = &omap2_clksel_round_rate,
  140. };
  141. DEFINE_CLK_OMAP_HSDIVIDER(dpll_abe_m2x2_ck, "dpll_abe_x2_ck", &dpll_abe_x2_ck,
  142. 0x0, OMAP4430_CM_DIV_M2_DPLL_ABE,
  143. OMAP4430_DPLL_CLKOUT_DIV_MASK);
  144. DEFINE_CLK_FIXED_FACTOR(abe_24m_fclk, "dpll_abe_m2x2_ck", &dpll_abe_m2x2_ck,
  145. 0x0, 1, 8);
  146. DEFINE_CLK_DIVIDER(abe_clk, "dpll_abe_m2x2_ck", &dpll_abe_m2x2_ck, 0x0,
  147. OMAP4430_CM_CLKSEL_ABE, OMAP4430_CLKSEL_OPP_SHIFT,
  148. OMAP4430_CLKSEL_OPP_WIDTH, CLK_DIVIDER_POWER_OF_TWO, NULL);
  149. DEFINE_CLK_DIVIDER(aess_fclk, "abe_clk", &abe_clk, 0x0,
  150. OMAP4430_CM1_ABE_AESS_CLKCTRL,
  151. OMAP4430_CLKSEL_AESS_FCLK_SHIFT,
  152. OMAP4430_CLKSEL_AESS_FCLK_WIDTH,
  153. 0x0, NULL);
  154. DEFINE_CLK_OMAP_HSDIVIDER(dpll_abe_m3x2_ck, "dpll_abe_x2_ck", &dpll_abe_x2_ck,
  155. 0x0, OMAP4430_CM_DIV_M3_DPLL_ABE,
  156. OMAP4430_DPLL_CLKOUTHIF_DIV_MASK);
  157. static const char *core_hsd_byp_clk_mux_ck_parents[] = {
  158. "sys_clkin_ck", "dpll_abe_m3x2_ck",
  159. };
  160. DEFINE_CLK_MUX(core_hsd_byp_clk_mux_ck, core_hsd_byp_clk_mux_ck_parents, NULL,
  161. 0x0, OMAP4430_CM_CLKSEL_DPLL_CORE,
  162. OMAP4430_DPLL_BYP_CLKSEL_SHIFT, OMAP4430_DPLL_BYP_CLKSEL_WIDTH,
  163. 0x0, NULL);
  164. /* DPLL_CORE */
  165. static struct dpll_data dpll_core_dd = {
  166. .mult_div1_reg = OMAP4430_CM_CLKSEL_DPLL_CORE,
  167. .clk_bypass = &core_hsd_byp_clk_mux_ck,
  168. .clk_ref = &sys_clkin_ck,
  169. .control_reg = OMAP4430_CM_CLKMODE_DPLL_CORE,
  170. .modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
  171. .autoidle_reg = OMAP4430_CM_AUTOIDLE_DPLL_CORE,
  172. .idlest_reg = OMAP4430_CM_IDLEST_DPLL_CORE,
  173. .mult_mask = OMAP4430_DPLL_MULT_MASK,
  174. .div1_mask = OMAP4430_DPLL_DIV_MASK,
  175. .enable_mask = OMAP4430_DPLL_EN_MASK,
  176. .autoidle_mask = OMAP4430_AUTO_DPLL_MODE_MASK,
  177. .idlest_mask = OMAP4430_ST_DPLL_CLK_MASK,
  178. .max_multiplier = 2047,
  179. .max_divider = 128,
  180. .min_divider = 1,
  181. };
  182. static const char *dpll_core_ck_parents[] = {
  183. "sys_clkin_ck",
  184. };
  185. static struct clk dpll_core_ck;
  186. static const struct clk_ops dpll_core_ck_ops = {
  187. .recalc_rate = &omap3_dpll_recalc,
  188. .get_parent = &omap2_init_dpll_parent,
  189. };
  190. static struct clk_hw_omap dpll_core_ck_hw = {
  191. .hw = {
  192. .clk = &dpll_core_ck,
  193. },
  194. .dpll_data = &dpll_core_dd,
  195. .ops = &clkhwops_omap3_dpll,
  196. };
  197. DEFINE_STRUCT_CLK(dpll_core_ck, dpll_core_ck_parents, dpll_core_ck_ops);
  198. static const char *dpll_core_x2_ck_parents[] = {
  199. "dpll_core_ck",
  200. };
  201. static struct clk dpll_core_x2_ck;
  202. static struct clk_hw_omap dpll_core_x2_ck_hw = {
  203. .hw = {
  204. .clk = &dpll_core_x2_ck,
  205. },
  206. };
  207. DEFINE_STRUCT_CLK(dpll_core_x2_ck, dpll_core_x2_ck_parents, dpll_abe_x2_ck_ops);
  208. DEFINE_CLK_OMAP_HSDIVIDER(dpll_core_m6x2_ck, "dpll_core_x2_ck",
  209. &dpll_core_x2_ck, 0x0, OMAP4430_CM_DIV_M6_DPLL_CORE,
  210. OMAP4430_HSDIVIDER_CLKOUT3_DIV_MASK);
  211. DEFINE_CLK_OMAP_HSDIVIDER(dpll_core_m2_ck, "dpll_core_ck", &dpll_core_ck, 0x0,
  212. OMAP4430_CM_DIV_M2_DPLL_CORE,
  213. OMAP4430_DPLL_CLKOUT_DIV_MASK);
  214. DEFINE_CLK_FIXED_FACTOR(ddrphy_ck, "dpll_core_m2_ck", &dpll_core_m2_ck, 0x0, 1,
  215. 2);
  216. DEFINE_CLK_OMAP_HSDIVIDER(dpll_core_m5x2_ck, "dpll_core_x2_ck",
  217. &dpll_core_x2_ck, 0x0, OMAP4430_CM_DIV_M5_DPLL_CORE,
  218. OMAP4430_HSDIVIDER_CLKOUT2_DIV_MASK);
  219. DEFINE_CLK_DIVIDER(div_core_ck, "dpll_core_m5x2_ck", &dpll_core_m5x2_ck, 0x0,
  220. OMAP4430_CM_CLKSEL_CORE, OMAP4430_CLKSEL_CORE_SHIFT,
  221. OMAP4430_CLKSEL_CORE_WIDTH, 0x0, NULL);
  222. DEFINE_CLK_OMAP_HSDIVIDER(div_iva_hs_clk, "dpll_core_m5x2_ck",
  223. &dpll_core_m5x2_ck, 0x0, OMAP4430_CM_BYPCLK_DPLL_IVA,
  224. OMAP4430_CLKSEL_0_1_MASK);
  225. DEFINE_CLK_DIVIDER(div_mpu_hs_clk, "dpll_core_m5x2_ck", &dpll_core_m5x2_ck,
  226. 0x0, OMAP4430_CM_BYPCLK_DPLL_MPU, OMAP4430_CLKSEL_0_1_SHIFT,
  227. OMAP4430_CLKSEL_0_1_WIDTH, CLK_DIVIDER_POWER_OF_TWO, NULL);
  228. DEFINE_CLK_OMAP_HSDIVIDER(dpll_core_m4x2_ck, "dpll_core_x2_ck",
  229. &dpll_core_x2_ck, 0x0, OMAP4430_CM_DIV_M4_DPLL_CORE,
  230. OMAP4430_HSDIVIDER_CLKOUT1_DIV_MASK);
  231. DEFINE_CLK_FIXED_FACTOR(dll_clk_div_ck, "dpll_core_m4x2_ck", &dpll_core_m4x2_ck,
  232. 0x0, 1, 2);
  233. DEFINE_CLK_DIVIDER(dpll_abe_m2_ck, "dpll_abe_ck", &dpll_abe_ck, 0x0,
  234. OMAP4430_CM_DIV_M2_DPLL_ABE, OMAP4430_DPLL_CLKOUT_DIV_SHIFT,
  235. OMAP4430_DPLL_CLKOUT_DIV_WIDTH, CLK_DIVIDER_ONE_BASED, NULL);
  236. static const struct clk_ops dmic_fck_ops = {
  237. .enable = &omap2_dflt_clk_enable,
  238. .disable = &omap2_dflt_clk_disable,
  239. .is_enabled = &omap2_dflt_clk_is_enabled,
  240. .recalc_rate = &omap2_clksel_recalc,
  241. .get_parent = &omap2_clksel_find_parent_index,
  242. .set_parent = &omap2_clksel_set_parent,
  243. .init = &omap2_init_clk_clkdm,
  244. };
  245. static const char *dpll_core_m3x2_ck_parents[] = {
  246. "dpll_core_x2_ck",
  247. };
  248. static const struct clksel dpll_core_m3x2_div[] = {
  249. { .parent = &dpll_core_x2_ck, .rates = div31_1to31_rates },
  250. { .parent = NULL },
  251. };
  252. /* XXX Missing round_rate, set_rate in ops */
  253. DEFINE_CLK_OMAP_MUX_GATE(dpll_core_m3x2_ck, NULL, dpll_core_m3x2_div,
  254. OMAP4430_CM_DIV_M3_DPLL_CORE,
  255. OMAP4430_DPLL_CLKOUTHIF_DIV_MASK,
  256. OMAP4430_CM_DIV_M3_DPLL_CORE,
  257. OMAP4430_DPLL_CLKOUTHIF_GATE_CTRL_SHIFT, NULL,
  258. dpll_core_m3x2_ck_parents, dmic_fck_ops);
  259. DEFINE_CLK_OMAP_HSDIVIDER(dpll_core_m7x2_ck, "dpll_core_x2_ck",
  260. &dpll_core_x2_ck, 0x0, OMAP4430_CM_DIV_M7_DPLL_CORE,
  261. OMAP4430_HSDIVIDER_CLKOUT4_DIV_MASK);
  262. static const char *iva_hsd_byp_clk_mux_ck_parents[] = {
  263. "sys_clkin_ck", "div_iva_hs_clk",
  264. };
  265. DEFINE_CLK_MUX(iva_hsd_byp_clk_mux_ck, iva_hsd_byp_clk_mux_ck_parents, NULL,
  266. 0x0, OMAP4430_CM_CLKSEL_DPLL_IVA, OMAP4430_DPLL_BYP_CLKSEL_SHIFT,
  267. OMAP4430_DPLL_BYP_CLKSEL_WIDTH, 0x0, NULL);
  268. /* DPLL_IVA */
  269. static struct dpll_data dpll_iva_dd = {
  270. .mult_div1_reg = OMAP4430_CM_CLKSEL_DPLL_IVA,
  271. .clk_bypass = &iva_hsd_byp_clk_mux_ck,
  272. .clk_ref = &sys_clkin_ck,
  273. .control_reg = OMAP4430_CM_CLKMODE_DPLL_IVA,
  274. .modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
  275. .autoidle_reg = OMAP4430_CM_AUTOIDLE_DPLL_IVA,
  276. .idlest_reg = OMAP4430_CM_IDLEST_DPLL_IVA,
  277. .mult_mask = OMAP4430_DPLL_MULT_MASK,
  278. .div1_mask = OMAP4430_DPLL_DIV_MASK,
  279. .enable_mask = OMAP4430_DPLL_EN_MASK,
  280. .autoidle_mask = OMAP4430_AUTO_DPLL_MODE_MASK,
  281. .idlest_mask = OMAP4430_ST_DPLL_CLK_MASK,
  282. .max_multiplier = 2047,
  283. .max_divider = 128,
  284. .min_divider = 1,
  285. };
  286. static struct clk dpll_iva_ck;
  287. static struct clk_hw_omap dpll_iva_ck_hw = {
  288. .hw = {
  289. .clk = &dpll_iva_ck,
  290. },
  291. .dpll_data = &dpll_iva_dd,
  292. .ops = &clkhwops_omap3_dpll,
  293. };
  294. DEFINE_STRUCT_CLK(dpll_iva_ck, dpll_core_ck_parents, dpll_abe_ck_ops);
  295. static const char *dpll_iva_x2_ck_parents[] = {
  296. "dpll_iva_ck",
  297. };
  298. static struct clk dpll_iva_x2_ck;
  299. static struct clk_hw_omap dpll_iva_x2_ck_hw = {
  300. .hw = {
  301. .clk = &dpll_iva_x2_ck,
  302. },
  303. };
  304. DEFINE_STRUCT_CLK(dpll_iva_x2_ck, dpll_iva_x2_ck_parents, dpll_abe_x2_ck_ops);
  305. DEFINE_CLK_OMAP_HSDIVIDER(dpll_iva_m4x2_ck, "dpll_iva_x2_ck", &dpll_iva_x2_ck,
  306. 0x0, OMAP4430_CM_DIV_M4_DPLL_IVA,
  307. OMAP4430_HSDIVIDER_CLKOUT1_DIV_MASK);
  308. DEFINE_CLK_OMAP_HSDIVIDER(dpll_iva_m5x2_ck, "dpll_iva_x2_ck", &dpll_iva_x2_ck,
  309. 0x0, OMAP4430_CM_DIV_M5_DPLL_IVA,
  310. OMAP4430_HSDIVIDER_CLKOUT2_DIV_MASK);
  311. /* DPLL_MPU */
  312. static struct dpll_data dpll_mpu_dd = {
  313. .mult_div1_reg = OMAP4430_CM_CLKSEL_DPLL_MPU,
  314. .clk_bypass = &div_mpu_hs_clk,
  315. .clk_ref = &sys_clkin_ck,
  316. .control_reg = OMAP4430_CM_CLKMODE_DPLL_MPU,
  317. .modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
  318. .autoidle_reg = OMAP4430_CM_AUTOIDLE_DPLL_MPU,
  319. .idlest_reg = OMAP4430_CM_IDLEST_DPLL_MPU,
  320. .mult_mask = OMAP4430_DPLL_MULT_MASK,
  321. .div1_mask = OMAP4430_DPLL_DIV_MASK,
  322. .enable_mask = OMAP4430_DPLL_EN_MASK,
  323. .autoidle_mask = OMAP4430_AUTO_DPLL_MODE_MASK,
  324. .idlest_mask = OMAP4430_ST_DPLL_CLK_MASK,
  325. .max_multiplier = 2047,
  326. .max_divider = 128,
  327. .min_divider = 1,
  328. };
  329. static struct clk dpll_mpu_ck;
  330. static struct clk_hw_omap dpll_mpu_ck_hw = {
  331. .hw = {
  332. .clk = &dpll_mpu_ck,
  333. },
  334. .dpll_data = &dpll_mpu_dd,
  335. .ops = &clkhwops_omap3_dpll,
  336. };
  337. DEFINE_STRUCT_CLK(dpll_mpu_ck, dpll_core_ck_parents, dpll_abe_ck_ops);
  338. DEFINE_CLK_FIXED_FACTOR(mpu_periphclk, "dpll_mpu_ck", &dpll_mpu_ck, 0x0, 1, 2);
  339. DEFINE_CLK_OMAP_HSDIVIDER(dpll_mpu_m2_ck, "dpll_mpu_ck", &dpll_mpu_ck, 0x0,
  340. OMAP4430_CM_DIV_M2_DPLL_MPU,
  341. OMAP4430_DPLL_CLKOUT_DIV_MASK);
  342. DEFINE_CLK_FIXED_FACTOR(per_hs_clk_div_ck, "dpll_abe_m3x2_ck",
  343. &dpll_abe_m3x2_ck, 0x0, 1, 2);
  344. static const char *per_hsd_byp_clk_mux_ck_parents[] = {
  345. "sys_clkin_ck", "per_hs_clk_div_ck",
  346. };
  347. DEFINE_CLK_MUX(per_hsd_byp_clk_mux_ck, per_hsd_byp_clk_mux_ck_parents, NULL,
  348. 0x0, OMAP4430_CM_CLKSEL_DPLL_PER, OMAP4430_DPLL_BYP_CLKSEL_SHIFT,
  349. OMAP4430_DPLL_BYP_CLKSEL_WIDTH, 0x0, NULL);
  350. /* DPLL_PER */
  351. static struct dpll_data dpll_per_dd = {
  352. .mult_div1_reg = OMAP4430_CM_CLKSEL_DPLL_PER,
  353. .clk_bypass = &per_hsd_byp_clk_mux_ck,
  354. .clk_ref = &sys_clkin_ck,
  355. .control_reg = OMAP4430_CM_CLKMODE_DPLL_PER,
  356. .modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
  357. .autoidle_reg = OMAP4430_CM_AUTOIDLE_DPLL_PER,
  358. .idlest_reg = OMAP4430_CM_IDLEST_DPLL_PER,
  359. .mult_mask = OMAP4430_DPLL_MULT_MASK,
  360. .div1_mask = OMAP4430_DPLL_DIV_MASK,
  361. .enable_mask = OMAP4430_DPLL_EN_MASK,
  362. .autoidle_mask = OMAP4430_AUTO_DPLL_MODE_MASK,
  363. .idlest_mask = OMAP4430_ST_DPLL_CLK_MASK,
  364. .max_multiplier = 2047,
  365. .max_divider = 128,
  366. .min_divider = 1,
  367. };
  368. static struct clk dpll_per_ck;
  369. static struct clk_hw_omap dpll_per_ck_hw = {
  370. .hw = {
  371. .clk = &dpll_per_ck,
  372. },
  373. .dpll_data = &dpll_per_dd,
  374. .ops = &clkhwops_omap3_dpll,
  375. };
  376. DEFINE_STRUCT_CLK(dpll_per_ck, dpll_core_ck_parents, dpll_abe_ck_ops);
  377. DEFINE_CLK_DIVIDER(dpll_per_m2_ck, "dpll_per_ck", &dpll_per_ck, 0x0,
  378. OMAP4430_CM_DIV_M2_DPLL_PER, OMAP4430_DPLL_CLKOUT_DIV_SHIFT,
  379. OMAP4430_DPLL_CLKOUT_DIV_WIDTH, CLK_DIVIDER_ONE_BASED, NULL);
  380. static const char *dpll_per_x2_ck_parents[] = {
  381. "dpll_per_ck",
  382. };
  383. static struct clk dpll_per_x2_ck;
  384. static struct clk_hw_omap dpll_per_x2_ck_hw = {
  385. .hw = {
  386. .clk = &dpll_per_x2_ck,
  387. },
  388. .flags = CLOCK_CLKOUTX2,
  389. .clksel_reg = OMAP4430_CM_DIV_M2_DPLL_PER,
  390. .ops = &clkhwops_omap4_dpllmx,
  391. };
  392. DEFINE_STRUCT_CLK(dpll_per_x2_ck, dpll_per_x2_ck_parents, dpll_abe_x2_ck_ops);
  393. DEFINE_CLK_OMAP_HSDIVIDER(dpll_per_m2x2_ck, "dpll_per_x2_ck", &dpll_per_x2_ck,
  394. 0x0, OMAP4430_CM_DIV_M2_DPLL_PER,
  395. OMAP4430_DPLL_CLKOUT_DIV_MASK);
  396. static const char *dpll_per_m3x2_ck_parents[] = {
  397. "dpll_per_x2_ck",
  398. };
  399. static const struct clksel dpll_per_m3x2_div[] = {
  400. { .parent = &dpll_per_x2_ck, .rates = div31_1to31_rates },
  401. { .parent = NULL },
  402. };
  403. /* XXX Missing round_rate, set_rate in ops */
  404. DEFINE_CLK_OMAP_MUX_GATE(dpll_per_m3x2_ck, NULL, dpll_per_m3x2_div,
  405. OMAP4430_CM_DIV_M3_DPLL_PER,
  406. OMAP4430_DPLL_CLKOUTHIF_DIV_MASK,
  407. OMAP4430_CM_DIV_M3_DPLL_PER,
  408. OMAP4430_DPLL_CLKOUTHIF_GATE_CTRL_SHIFT, NULL,
  409. dpll_per_m3x2_ck_parents, dmic_fck_ops);
  410. DEFINE_CLK_OMAP_HSDIVIDER(dpll_per_m4x2_ck, "dpll_per_x2_ck", &dpll_per_x2_ck,
  411. 0x0, OMAP4430_CM_DIV_M4_DPLL_PER,
  412. OMAP4430_HSDIVIDER_CLKOUT1_DIV_MASK);
  413. DEFINE_CLK_OMAP_HSDIVIDER(dpll_per_m5x2_ck, "dpll_per_x2_ck", &dpll_per_x2_ck,
  414. 0x0, OMAP4430_CM_DIV_M5_DPLL_PER,
  415. OMAP4430_HSDIVIDER_CLKOUT2_DIV_MASK);
  416. DEFINE_CLK_OMAP_HSDIVIDER(dpll_per_m6x2_ck, "dpll_per_x2_ck", &dpll_per_x2_ck,
  417. 0x0, OMAP4430_CM_DIV_M6_DPLL_PER,
  418. OMAP4430_HSDIVIDER_CLKOUT3_DIV_MASK);
  419. DEFINE_CLK_OMAP_HSDIVIDER(dpll_per_m7x2_ck, "dpll_per_x2_ck", &dpll_per_x2_ck,
  420. 0x0, OMAP4430_CM_DIV_M7_DPLL_PER,
  421. OMAP4430_HSDIVIDER_CLKOUT4_DIV_MASK);
  422. DEFINE_CLK_FIXED_FACTOR(usb_hs_clk_div_ck, "dpll_abe_m3x2_ck",
  423. &dpll_abe_m3x2_ck, 0x0, 1, 3);
  424. /* DPLL_USB */
  425. static struct dpll_data dpll_usb_dd = {
  426. .mult_div1_reg = OMAP4430_CM_CLKSEL_DPLL_USB,
  427. .clk_bypass = &usb_hs_clk_div_ck,
  428. .flags = DPLL_J_TYPE,
  429. .clk_ref = &sys_clkin_ck,
  430. .control_reg = OMAP4430_CM_CLKMODE_DPLL_USB,
  431. .modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
  432. .autoidle_reg = OMAP4430_CM_AUTOIDLE_DPLL_USB,
  433. .idlest_reg = OMAP4430_CM_IDLEST_DPLL_USB,
  434. .mult_mask = OMAP4430_DPLL_MULT_USB_MASK,
  435. .div1_mask = OMAP4430_DPLL_DIV_0_7_MASK,
  436. .enable_mask = OMAP4430_DPLL_EN_MASK,
  437. .autoidle_mask = OMAP4430_AUTO_DPLL_MODE_MASK,
  438. .idlest_mask = OMAP4430_ST_DPLL_CLK_MASK,
  439. .sddiv_mask = OMAP4430_DPLL_SD_DIV_MASK,
  440. .max_multiplier = 4095,
  441. .max_divider = 256,
  442. .min_divider = 1,
  443. };
  444. static struct clk dpll_usb_ck;
  445. static struct clk_hw_omap dpll_usb_ck_hw = {
  446. .hw = {
  447. .clk = &dpll_usb_ck,
  448. },
  449. .dpll_data = &dpll_usb_dd,
  450. .ops = &clkhwops_omap3_dpll,
  451. };
  452. DEFINE_STRUCT_CLK(dpll_usb_ck, dpll_core_ck_parents, dpll_abe_ck_ops);
  453. static const char *dpll_usb_clkdcoldo_ck_parents[] = {
  454. "dpll_usb_ck",
  455. };
  456. static struct clk dpll_usb_clkdcoldo_ck;
  457. static const struct clk_ops dpll_usb_clkdcoldo_ck_ops = {
  458. };
  459. static struct clk_hw_omap dpll_usb_clkdcoldo_ck_hw = {
  460. .hw = {
  461. .clk = &dpll_usb_clkdcoldo_ck,
  462. },
  463. .clksel_reg = OMAP4430_CM_CLKDCOLDO_DPLL_USB,
  464. .ops = &clkhwops_omap4_dpllmx,
  465. };
  466. DEFINE_STRUCT_CLK(dpll_usb_clkdcoldo_ck, dpll_usb_clkdcoldo_ck_parents,
  467. dpll_usb_clkdcoldo_ck_ops);
  468. DEFINE_CLK_OMAP_HSDIVIDER(dpll_usb_m2_ck, "dpll_usb_ck", &dpll_usb_ck, 0x0,
  469. OMAP4430_CM_DIV_M2_DPLL_USB,
  470. OMAP4430_DPLL_CLKOUT_DIV_0_6_MASK);
  471. static const char *ducati_clk_mux_ck_parents[] = {
  472. "div_core_ck", "dpll_per_m6x2_ck",
  473. };
  474. DEFINE_CLK_MUX(ducati_clk_mux_ck, ducati_clk_mux_ck_parents, NULL, 0x0,
  475. OMAP4430_CM_CLKSEL_DUCATI_ISS_ROOT, OMAP4430_CLKSEL_0_0_SHIFT,
  476. OMAP4430_CLKSEL_0_0_WIDTH, 0x0, NULL);
  477. DEFINE_CLK_FIXED_FACTOR(func_12m_fclk, "dpll_per_m2x2_ck", &dpll_per_m2x2_ck,
  478. 0x0, 1, 16);
  479. DEFINE_CLK_FIXED_FACTOR(func_24m_clk, "dpll_per_m2_ck", &dpll_per_m2_ck, 0x0,
  480. 1, 4);
  481. DEFINE_CLK_FIXED_FACTOR(func_24mc_fclk, "dpll_per_m2x2_ck", &dpll_per_m2x2_ck,
  482. 0x0, 1, 8);
  483. static const struct clk_div_table func_48m_fclk_rates[] = {
  484. { .div = 4, .val = 0 },
  485. { .div = 8, .val = 1 },
  486. { .div = 0 },
  487. };
  488. DEFINE_CLK_DIVIDER_TABLE(func_48m_fclk, "dpll_per_m2x2_ck", &dpll_per_m2x2_ck,
  489. 0x0, OMAP4430_CM_SCALE_FCLK, OMAP4430_SCALE_FCLK_SHIFT,
  490. OMAP4430_SCALE_FCLK_WIDTH, 0x0, func_48m_fclk_rates,
  491. NULL);
  492. DEFINE_CLK_FIXED_FACTOR(func_48mc_fclk, "dpll_per_m2x2_ck", &dpll_per_m2x2_ck,
  493. 0x0, 1, 4);
  494. static const struct clk_div_table func_64m_fclk_rates[] = {
  495. { .div = 2, .val = 0 },
  496. { .div = 4, .val = 1 },
  497. { .div = 0 },
  498. };
  499. DEFINE_CLK_DIVIDER_TABLE(func_64m_fclk, "dpll_per_m4x2_ck", &dpll_per_m4x2_ck,
  500. 0x0, OMAP4430_CM_SCALE_FCLK, OMAP4430_SCALE_FCLK_SHIFT,
  501. OMAP4430_SCALE_FCLK_WIDTH, 0x0, func_64m_fclk_rates,
  502. NULL);
  503. static const struct clk_div_table func_96m_fclk_rates[] = {
  504. { .div = 2, .val = 0 },
  505. { .div = 4, .val = 1 },
  506. { .div = 0 },
  507. };
  508. DEFINE_CLK_DIVIDER_TABLE(func_96m_fclk, "dpll_per_m2x2_ck", &dpll_per_m2x2_ck,
  509. 0x0, OMAP4430_CM_SCALE_FCLK, OMAP4430_SCALE_FCLK_SHIFT,
  510. OMAP4430_SCALE_FCLK_WIDTH, 0x0, func_96m_fclk_rates,
  511. NULL);
  512. static const struct clk_div_table init_60m_fclk_rates[] = {
  513. { .div = 1, .val = 0 },
  514. { .div = 8, .val = 1 },
  515. { .div = 0 },
  516. };
  517. DEFINE_CLK_DIVIDER_TABLE(init_60m_fclk, "dpll_usb_m2_ck", &dpll_usb_m2_ck,
  518. 0x0, OMAP4430_CM_CLKSEL_USB_60MHZ,
  519. OMAP4430_CLKSEL_0_0_SHIFT, OMAP4430_CLKSEL_0_0_WIDTH,
  520. 0x0, init_60m_fclk_rates, NULL);
  521. DEFINE_CLK_DIVIDER(l3_div_ck, "div_core_ck", &div_core_ck, 0x0,
  522. OMAP4430_CM_CLKSEL_CORE, OMAP4430_CLKSEL_L3_SHIFT,
  523. OMAP4430_CLKSEL_L3_WIDTH, 0x0, NULL);
  524. DEFINE_CLK_DIVIDER(l4_div_ck, "l3_div_ck", &l3_div_ck, 0x0,
  525. OMAP4430_CM_CLKSEL_CORE, OMAP4430_CLKSEL_L4_SHIFT,
  526. OMAP4430_CLKSEL_L4_WIDTH, 0x0, NULL);
  527. DEFINE_CLK_FIXED_FACTOR(lp_clk_div_ck, "dpll_abe_m2x2_ck", &dpll_abe_m2x2_ck,
  528. 0x0, 1, 16);
  529. static const char *l4_wkup_clk_mux_ck_parents[] = {
  530. "sys_clkin_ck", "lp_clk_div_ck",
  531. };
  532. DEFINE_CLK_MUX(l4_wkup_clk_mux_ck, l4_wkup_clk_mux_ck_parents, NULL, 0x0,
  533. OMAP4430_CM_L4_WKUP_CLKSEL, OMAP4430_CLKSEL_0_0_SHIFT,
  534. OMAP4430_CLKSEL_0_0_WIDTH, 0x0, NULL);
  535. static const struct clk_div_table ocp_abe_iclk_rates[] = {
  536. { .div = 2, .val = 0 },
  537. { .div = 1, .val = 1 },
  538. { .div = 0 },
  539. };
  540. DEFINE_CLK_DIVIDER_TABLE(ocp_abe_iclk, "aess_fclk", &aess_fclk, 0x0,
  541. OMAP4430_CM1_ABE_AESS_CLKCTRL,
  542. OMAP4430_CLKSEL_AESS_FCLK_SHIFT,
  543. OMAP4430_CLKSEL_AESS_FCLK_WIDTH,
  544. 0x0, ocp_abe_iclk_rates, NULL);
  545. DEFINE_CLK_FIXED_FACTOR(per_abe_24m_fclk, "dpll_abe_m2_ck", &dpll_abe_m2_ck,
  546. 0x0, 1, 4);
  547. DEFINE_CLK_DIVIDER(per_abe_nc_fclk, "dpll_abe_m2_ck", &dpll_abe_m2_ck, 0x0,
  548. OMAP4430_CM_SCALE_FCLK, OMAP4430_SCALE_FCLK_SHIFT,
  549. OMAP4430_SCALE_FCLK_WIDTH, 0x0, NULL);
  550. DEFINE_CLK_DIVIDER(syc_clk_div_ck, "sys_clkin_ck", &sys_clkin_ck, 0x0,
  551. OMAP4430_CM_ABE_DSS_SYS_CLKSEL, OMAP4430_CLKSEL_0_0_SHIFT,
  552. OMAP4430_CLKSEL_0_0_WIDTH, 0x0, NULL);
  553. static struct clk dbgclk_mux_ck;
  554. DEFINE_STRUCT_CLK_HW_OMAP(dbgclk_mux_ck, NULL);
  555. DEFINE_STRUCT_CLK(dbgclk_mux_ck, dpll_core_ck_parents,
  556. dpll_usb_clkdcoldo_ck_ops);
  557. /* Leaf clocks controlled by modules */
  558. DEFINE_CLK_GATE(aes1_fck, "l3_div_ck", &l3_div_ck, 0x0,
  559. OMAP4430_CM_L4SEC_AES1_CLKCTRL,
  560. OMAP4430_MODULEMODE_SWCTRL_SHIFT, 0x0, NULL);
  561. DEFINE_CLK_GATE(aes2_fck, "l3_div_ck", &l3_div_ck, 0x0,
  562. OMAP4430_CM_L4SEC_AES2_CLKCTRL,
  563. OMAP4430_MODULEMODE_SWCTRL_SHIFT, 0x0, NULL);
  564. DEFINE_CLK_GATE(aess_fck, "aess_fclk", &aess_fclk, 0x0,
  565. OMAP4430_CM1_ABE_AESS_CLKCTRL, OMAP4430_MODULEMODE_SWCTRL_SHIFT,
  566. 0x0, NULL);
  567. DEFINE_CLK_GATE(bandgap_fclk, "sys_32k_ck", &sys_32k_ck, 0x0,
  568. OMAP4430_CM_WKUP_BANDGAP_CLKCTRL,
  569. OMAP4430_OPTFCLKEN_BGAP_32K_SHIFT, 0x0, NULL);
  570. static const struct clk_div_table div_ts_ck_rates[] = {
  571. { .div = 8, .val = 0 },
  572. { .div = 16, .val = 1 },
  573. { .div = 32, .val = 2 },
  574. { .div = 0 },
  575. };
  576. DEFINE_CLK_DIVIDER_TABLE(div_ts_ck, "l4_wkup_clk_mux_ck", &l4_wkup_clk_mux_ck,
  577. 0x0, OMAP4430_CM_WKUP_BANDGAP_CLKCTRL,
  578. OMAP4430_CLKSEL_24_25_SHIFT,
  579. OMAP4430_CLKSEL_24_25_WIDTH, 0x0, div_ts_ck_rates,
  580. NULL);
  581. DEFINE_CLK_GATE(bandgap_ts_fclk, "div_ts_ck", &div_ts_ck, 0x0,
  582. OMAP4430_CM_WKUP_BANDGAP_CLKCTRL,
  583. OMAP4460_OPTFCLKEN_TS_FCLK_SHIFT,
  584. 0x0, NULL);
  585. DEFINE_CLK_GATE(des3des_fck, "l4_div_ck", &l4_div_ck, 0x0,
  586. OMAP4430_CM_L4SEC_DES3DES_CLKCTRL,
  587. OMAP4430_MODULEMODE_SWCTRL_SHIFT,
  588. 0x0, NULL);
  589. static const char *dmic_sync_mux_ck_parents[] = {
  590. "abe_24m_fclk", "syc_clk_div_ck", "func_24m_clk",
  591. };
  592. DEFINE_CLK_MUX(dmic_sync_mux_ck, dmic_sync_mux_ck_parents, NULL,
  593. 0x0, OMAP4430_CM1_ABE_DMIC_CLKCTRL,
  594. OMAP4430_CLKSEL_INTERNAL_SOURCE_SHIFT,
  595. OMAP4430_CLKSEL_INTERNAL_SOURCE_WIDTH, 0x0, NULL);
  596. static const struct clksel func_dmic_abe_gfclk_sel[] = {
  597. { .parent = &dmic_sync_mux_ck, .rates = div_1_0_rates },
  598. { .parent = &pad_clks_ck, .rates = div_1_1_rates },
  599. { .parent = &slimbus_clk, .rates = div_1_2_rates },
  600. { .parent = NULL },
  601. };
  602. static const char *dmic_fck_parents[] = {
  603. "dmic_sync_mux_ck", "pad_clks_ck", "slimbus_clk",
  604. };
  605. /* Merged func_dmic_abe_gfclk into dmic */
  606. static struct clk dmic_fck;
  607. DEFINE_CLK_OMAP_MUX_GATE(dmic_fck, "abe_clkdm", func_dmic_abe_gfclk_sel,
  608. OMAP4430_CM1_ABE_DMIC_CLKCTRL,
  609. OMAP4430_CLKSEL_SOURCE_MASK,
  610. OMAP4430_CM1_ABE_DMIC_CLKCTRL,
  611. OMAP4430_MODULEMODE_SWCTRL_SHIFT, NULL,
  612. dmic_fck_parents, dmic_fck_ops);
  613. DEFINE_CLK_GATE(dsp_fck, "dpll_iva_m4x2_ck", &dpll_iva_m4x2_ck, 0x0,
  614. OMAP4430_CM_TESLA_TESLA_CLKCTRL,
  615. OMAP4430_MODULEMODE_HWCTRL_SHIFT, 0x0, NULL);
  616. DEFINE_CLK_GATE(dss_sys_clk, "syc_clk_div_ck", &syc_clk_div_ck, 0x0,
  617. OMAP4430_CM_DSS_DSS_CLKCTRL,
  618. OMAP4430_OPTFCLKEN_SYS_CLK_SHIFT, 0x0, NULL);
  619. DEFINE_CLK_GATE(dss_tv_clk, "extalt_clkin_ck", &extalt_clkin_ck, 0x0,
  620. OMAP4430_CM_DSS_DSS_CLKCTRL,
  621. OMAP4430_OPTFCLKEN_TV_CLK_SHIFT, 0x0, NULL);
  622. DEFINE_CLK_GATE(dss_dss_clk, "dpll_per_m5x2_ck", &dpll_per_m5x2_ck, 0x0,
  623. OMAP4430_CM_DSS_DSS_CLKCTRL, OMAP4430_OPTFCLKEN_DSSCLK_SHIFT,
  624. 0x0, NULL);
  625. DEFINE_CLK_GATE(dss_48mhz_clk, "func_48mc_fclk", &func_48mc_fclk, 0x0,
  626. OMAP4430_CM_DSS_DSS_CLKCTRL, OMAP4430_OPTFCLKEN_48MHZ_CLK_SHIFT,
  627. 0x0, NULL);
  628. DEFINE_CLK_GATE(dss_fck, "l3_div_ck", &l3_div_ck, 0x0,
  629. OMAP4430_CM_DSS_DSS_CLKCTRL, OMAP4430_MODULEMODE_SWCTRL_SHIFT,
  630. 0x0, NULL);
  631. DEFINE_CLK_GATE(efuse_ctrl_cust_fck, "sys_clkin_ck", &sys_clkin_ck, 0x0,
  632. OMAP4430_CM_CEFUSE_CEFUSE_CLKCTRL,
  633. OMAP4430_MODULEMODE_SWCTRL_SHIFT, 0x0, NULL);
  634. DEFINE_CLK_GATE(emif1_fck, "ddrphy_ck", &ddrphy_ck, 0x0,
  635. OMAP4430_CM_MEMIF_EMIF_1_CLKCTRL,
  636. OMAP4430_MODULEMODE_HWCTRL_SHIFT, 0x0, NULL);
  637. DEFINE_CLK_GATE(emif2_fck, "ddrphy_ck", &ddrphy_ck, 0x0,
  638. OMAP4430_CM_MEMIF_EMIF_2_CLKCTRL,
  639. OMAP4430_MODULEMODE_HWCTRL_SHIFT, 0x0, NULL);
  640. DEFINE_CLK_DIVIDER(fdif_fck, "dpll_per_m4x2_ck", &dpll_per_m4x2_ck, 0x0,
  641. OMAP4430_CM_CAM_FDIF_CLKCTRL, OMAP4430_CLKSEL_FCLK_SHIFT,
  642. OMAP4430_CLKSEL_FCLK_WIDTH, CLK_DIVIDER_POWER_OF_TWO, NULL);
  643. DEFINE_CLK_GATE(fpka_fck, "l4_div_ck", &l4_div_ck, 0x0,
  644. OMAP4430_CM_L4SEC_PKAEIP29_CLKCTRL,
  645. OMAP4430_MODULEMODE_SWCTRL_SHIFT, 0x0, NULL);
  646. DEFINE_CLK_GATE(gpio1_dbclk, "sys_32k_ck", &sys_32k_ck, 0x0,
  647. OMAP4430_CM_WKUP_GPIO1_CLKCTRL,
  648. OMAP4430_OPTFCLKEN_DBCLK_SHIFT, 0x0, NULL);
  649. DEFINE_CLK_GATE(gpio1_ick, "l4_wkup_clk_mux_ck", &l4_wkup_clk_mux_ck, 0x0,
  650. OMAP4430_CM_WKUP_GPIO1_CLKCTRL,
  651. OMAP4430_MODULEMODE_HWCTRL_SHIFT, 0x0, NULL);
  652. DEFINE_CLK_GATE(gpio2_dbclk, "sys_32k_ck", &sys_32k_ck, 0x0,
  653. OMAP4430_CM_L4PER_GPIO2_CLKCTRL, OMAP4430_OPTFCLKEN_DBCLK_SHIFT,
  654. 0x0, NULL);
  655. DEFINE_CLK_GATE(gpio2_ick, "l4_div_ck", &l4_div_ck, 0x0,
  656. OMAP4430_CM_L4PER_GPIO2_CLKCTRL,
  657. OMAP4430_MODULEMODE_HWCTRL_SHIFT, 0x0, NULL);
  658. DEFINE_CLK_GATE(gpio3_dbclk, "sys_32k_ck", &sys_32k_ck, 0x0,
  659. OMAP4430_CM_L4PER_GPIO3_CLKCTRL,
  660. OMAP4430_OPTFCLKEN_DBCLK_SHIFT, 0x0, NULL);
  661. DEFINE_CLK_GATE(gpio3_ick, "l4_div_ck", &l4_div_ck, 0x0,
  662. OMAP4430_CM_L4PER_GPIO3_CLKCTRL,
  663. OMAP4430_MODULEMODE_HWCTRL_SHIFT, 0x0, NULL);
  664. DEFINE_CLK_GATE(gpio4_dbclk, "sys_32k_ck", &sys_32k_ck, 0x0,
  665. OMAP4430_CM_L4PER_GPIO4_CLKCTRL, OMAP4430_OPTFCLKEN_DBCLK_SHIFT,
  666. 0x0, NULL);
  667. DEFINE_CLK_GATE(gpio4_ick, "l4_div_ck", &l4_div_ck, 0x0,
  668. OMAP4430_CM_L4PER_GPIO4_CLKCTRL,
  669. OMAP4430_MODULEMODE_HWCTRL_SHIFT, 0x0, NULL);
  670. DEFINE_CLK_GATE(gpio5_dbclk, "sys_32k_ck", &sys_32k_ck, 0x0,
  671. OMAP4430_CM_L4PER_GPIO5_CLKCTRL, OMAP4430_OPTFCLKEN_DBCLK_SHIFT,
  672. 0x0, NULL);
  673. DEFINE_CLK_GATE(gpio5_ick, "l4_div_ck", &l4_div_ck, 0x0,
  674. OMAP4430_CM_L4PER_GPIO5_CLKCTRL,
  675. OMAP4430_MODULEMODE_HWCTRL_SHIFT, 0x0, NULL);
  676. DEFINE_CLK_GATE(gpio6_dbclk, "sys_32k_ck", &sys_32k_ck, 0x0,
  677. OMAP4430_CM_L4PER_GPIO6_CLKCTRL, OMAP4430_OPTFCLKEN_DBCLK_SHIFT,
  678. 0x0, NULL);
  679. DEFINE_CLK_GATE(gpio6_ick, "l4_div_ck", &l4_div_ck, 0x0,
  680. OMAP4430_CM_L4PER_GPIO6_CLKCTRL,
  681. OMAP4430_MODULEMODE_HWCTRL_SHIFT, 0x0, NULL);
  682. DEFINE_CLK_GATE(gpmc_ick, "l3_div_ck", &l3_div_ck, 0x0,
  683. OMAP4430_CM_L3_2_GPMC_CLKCTRL, OMAP4430_MODULEMODE_HWCTRL_SHIFT,
  684. 0x0, NULL);
  685. static const struct clksel sgx_clk_mux_sel[] = {
  686. { .parent = &dpll_core_m7x2_ck, .rates = div_1_0_rates },
  687. { .parent = &dpll_per_m7x2_ck, .rates = div_1_1_rates },
  688. { .parent = NULL },
  689. };
  690. static const char *gpu_fck_parents[] = {
  691. "dpll_core_m7x2_ck", "dpll_per_m7x2_ck",
  692. };
  693. /* Merged sgx_clk_mux into gpu */
  694. DEFINE_CLK_OMAP_MUX_GATE(gpu_fck, "l3_gfx_clkdm", sgx_clk_mux_sel,
  695. OMAP4430_CM_GFX_GFX_CLKCTRL,
  696. OMAP4430_CLKSEL_SGX_FCLK_MASK,
  697. OMAP4430_CM_GFX_GFX_CLKCTRL,
  698. OMAP4430_MODULEMODE_SWCTRL_SHIFT, NULL,
  699. gpu_fck_parents, dmic_fck_ops);
  700. DEFINE_CLK_GATE(hdq1w_fck, "func_12m_fclk", &func_12m_fclk, 0x0,
  701. OMAP4430_CM_L4PER_HDQ1W_CLKCTRL,
  702. OMAP4430_MODULEMODE_SWCTRL_SHIFT, 0x0, NULL);
  703. DEFINE_CLK_DIVIDER(hsi_fck, "dpll_per_m2x2_ck", &dpll_per_m2x2_ck, 0x0,
  704. OMAP4430_CM_L3INIT_HSI_CLKCTRL, OMAP4430_CLKSEL_24_25_SHIFT,
  705. OMAP4430_CLKSEL_24_25_WIDTH, CLK_DIVIDER_POWER_OF_TWO,
  706. NULL);
  707. DEFINE_CLK_GATE(i2c1_fck, "func_96m_fclk", &func_96m_fclk, 0x0,
  708. OMAP4430_CM_L4PER_I2C1_CLKCTRL,
  709. OMAP4430_MODULEMODE_SWCTRL_SHIFT, 0x0, NULL);
  710. DEFINE_CLK_GATE(i2c2_fck, "func_96m_fclk", &func_96m_fclk, 0x0,
  711. OMAP4430_CM_L4PER_I2C2_CLKCTRL,
  712. OMAP4430_MODULEMODE_SWCTRL_SHIFT, 0x0, NULL);
  713. DEFINE_CLK_GATE(i2c3_fck, "func_96m_fclk", &func_96m_fclk, 0x0,
  714. OMAP4430_CM_L4PER_I2C3_CLKCTRL,
  715. OMAP4430_MODULEMODE_SWCTRL_SHIFT, 0x0, NULL);
  716. DEFINE_CLK_GATE(i2c4_fck, "func_96m_fclk", &func_96m_fclk, 0x0,
  717. OMAP4430_CM_L4PER_I2C4_CLKCTRL,
  718. OMAP4430_MODULEMODE_SWCTRL_SHIFT, 0x0, NULL);
  719. DEFINE_CLK_GATE(ipu_fck, "ducati_clk_mux_ck", &ducati_clk_mux_ck, 0x0,
  720. OMAP4430_CM_DUCATI_DUCATI_CLKCTRL,
  721. OMAP4430_MODULEMODE_HWCTRL_SHIFT, 0x0, NULL);
  722. DEFINE_CLK_GATE(iss_ctrlclk, "func_96m_fclk", &func_96m_fclk, 0x0,
  723. OMAP4430_CM_CAM_ISS_CLKCTRL, OMAP4430_OPTFCLKEN_CTRLCLK_SHIFT,
  724. 0x0, NULL);
  725. DEFINE_CLK_GATE(iss_fck, "ducati_clk_mux_ck", &ducati_clk_mux_ck, 0x0,
  726. OMAP4430_CM_CAM_ISS_CLKCTRL, OMAP4430_MODULEMODE_SWCTRL_SHIFT,
  727. 0x0, NULL);
  728. DEFINE_CLK_GATE(iva_fck, "dpll_iva_m5x2_ck", &dpll_iva_m5x2_ck, 0x0,
  729. OMAP4430_CM_IVAHD_IVAHD_CLKCTRL,
  730. OMAP4430_MODULEMODE_HWCTRL_SHIFT, 0x0, NULL);
  731. DEFINE_CLK_GATE(kbd_fck, "sys_32k_ck", &sys_32k_ck, 0x0,
  732. OMAP4430_CM_WKUP_KEYBOARD_CLKCTRL,
  733. OMAP4430_MODULEMODE_SWCTRL_SHIFT, 0x0, NULL);
  734. static struct clk l3_instr_ick;
  735. static const char *l3_instr_ick_parent_names[] = {
  736. "l3_div_ck",
  737. };
  738. static const struct clk_ops l3_instr_ick_ops = {
  739. .enable = &omap2_dflt_clk_enable,
  740. .disable = &omap2_dflt_clk_disable,
  741. .is_enabled = &omap2_dflt_clk_is_enabled,
  742. .init = &omap2_init_clk_clkdm,
  743. };
  744. static struct clk_hw_omap l3_instr_ick_hw = {
  745. .hw = {
  746. .clk = &l3_instr_ick,
  747. },
  748. .enable_reg = OMAP4430_CM_L3INSTR_L3_INSTR_CLKCTRL,
  749. .enable_bit = OMAP4430_MODULEMODE_HWCTRL_SHIFT,
  750. .clkdm_name = "l3_instr_clkdm",
  751. };
  752. DEFINE_STRUCT_CLK(l3_instr_ick, l3_instr_ick_parent_names, l3_instr_ick_ops);
  753. static struct clk l3_main_3_ick;
  754. static struct clk_hw_omap l3_main_3_ick_hw = {
  755. .hw = {
  756. .clk = &l3_main_3_ick,
  757. },
  758. .enable_reg = OMAP4430_CM_L3INSTR_L3_3_CLKCTRL,
  759. .enable_bit = OMAP4430_MODULEMODE_HWCTRL_SHIFT,
  760. .clkdm_name = "l3_instr_clkdm",
  761. };
  762. DEFINE_STRUCT_CLK(l3_main_3_ick, l3_instr_ick_parent_names, l3_instr_ick_ops);
  763. DEFINE_CLK_MUX(mcasp_sync_mux_ck, dmic_sync_mux_ck_parents, NULL, 0x0,
  764. OMAP4430_CM1_ABE_MCASP_CLKCTRL,
  765. OMAP4430_CLKSEL_INTERNAL_SOURCE_SHIFT,
  766. OMAP4430_CLKSEL_INTERNAL_SOURCE_WIDTH, 0x0, NULL);
  767. static const struct clksel func_mcasp_abe_gfclk_sel[] = {
  768. { .parent = &mcasp_sync_mux_ck, .rates = div_1_0_rates },
  769. { .parent = &pad_clks_ck, .rates = div_1_1_rates },
  770. { .parent = &slimbus_clk, .rates = div_1_2_rates },
  771. { .parent = NULL },
  772. };
  773. static const char *mcasp_fck_parents[] = {
  774. "mcasp_sync_mux_ck", "pad_clks_ck", "slimbus_clk",
  775. };
  776. /* Merged func_mcasp_abe_gfclk into mcasp */
  777. DEFINE_CLK_OMAP_MUX_GATE(mcasp_fck, "abe_clkdm", func_mcasp_abe_gfclk_sel,
  778. OMAP4430_CM1_ABE_MCASP_CLKCTRL,
  779. OMAP4430_CLKSEL_SOURCE_MASK,
  780. OMAP4430_CM1_ABE_MCASP_CLKCTRL,
  781. OMAP4430_MODULEMODE_SWCTRL_SHIFT, NULL,
  782. mcasp_fck_parents, dmic_fck_ops);
  783. DEFINE_CLK_MUX(mcbsp1_sync_mux_ck, dmic_sync_mux_ck_parents, NULL, 0x0,
  784. OMAP4430_CM1_ABE_MCBSP1_CLKCTRL,
  785. OMAP4430_CLKSEL_INTERNAL_SOURCE_SHIFT,
  786. OMAP4430_CLKSEL_INTERNAL_SOURCE_WIDTH, 0x0, NULL);
  787. static const struct clksel func_mcbsp1_gfclk_sel[] = {
  788. { .parent = &mcbsp1_sync_mux_ck, .rates = div_1_0_rates },
  789. { .parent = &pad_clks_ck, .rates = div_1_1_rates },
  790. { .parent = &slimbus_clk, .rates = div_1_2_rates },
  791. { .parent = NULL },
  792. };
  793. static const char *mcbsp1_fck_parents[] = {
  794. "mcbsp1_sync_mux_ck", "pad_clks_ck", "slimbus_clk",
  795. };
  796. /* Merged func_mcbsp1_gfclk into mcbsp1 */
  797. DEFINE_CLK_OMAP_MUX_GATE(mcbsp1_fck, "abe_clkdm", func_mcbsp1_gfclk_sel,
  798. OMAP4430_CM1_ABE_MCBSP1_CLKCTRL,
  799. OMAP4430_CLKSEL_SOURCE_MASK,
  800. OMAP4430_CM1_ABE_MCBSP1_CLKCTRL,
  801. OMAP4430_MODULEMODE_SWCTRL_SHIFT, NULL,
  802. mcbsp1_fck_parents, dmic_fck_ops);
  803. DEFINE_CLK_MUX(mcbsp2_sync_mux_ck, dmic_sync_mux_ck_parents, NULL, 0x0,
  804. OMAP4430_CM1_ABE_MCBSP2_CLKCTRL,
  805. OMAP4430_CLKSEL_INTERNAL_SOURCE_SHIFT,
  806. OMAP4430_CLKSEL_INTERNAL_SOURCE_WIDTH, 0x0, NULL);
  807. static const struct clksel func_mcbsp2_gfclk_sel[] = {
  808. { .parent = &mcbsp2_sync_mux_ck, .rates = div_1_0_rates },
  809. { .parent = &pad_clks_ck, .rates = div_1_1_rates },
  810. { .parent = &slimbus_clk, .rates = div_1_2_rates },
  811. { .parent = NULL },
  812. };
  813. static const char *mcbsp2_fck_parents[] = {
  814. "mcbsp2_sync_mux_ck", "pad_clks_ck", "slimbus_clk",
  815. };
  816. /* Merged func_mcbsp2_gfclk into mcbsp2 */
  817. DEFINE_CLK_OMAP_MUX_GATE(mcbsp2_fck, "abe_clkdm", func_mcbsp2_gfclk_sel,
  818. OMAP4430_CM1_ABE_MCBSP2_CLKCTRL,
  819. OMAP4430_CLKSEL_SOURCE_MASK,
  820. OMAP4430_CM1_ABE_MCBSP2_CLKCTRL,
  821. OMAP4430_MODULEMODE_SWCTRL_SHIFT, NULL,
  822. mcbsp2_fck_parents, dmic_fck_ops);
  823. DEFINE_CLK_MUX(mcbsp3_sync_mux_ck, dmic_sync_mux_ck_parents, NULL, 0x0,
  824. OMAP4430_CM1_ABE_MCBSP3_CLKCTRL,
  825. OMAP4430_CLKSEL_INTERNAL_SOURCE_SHIFT,
  826. OMAP4430_CLKSEL_INTERNAL_SOURCE_WIDTH, 0x0, NULL);
  827. static const struct clksel func_mcbsp3_gfclk_sel[] = {
  828. { .parent = &mcbsp3_sync_mux_ck, .rates = div_1_0_rates },
  829. { .parent = &pad_clks_ck, .rates = div_1_1_rates },
  830. { .parent = &slimbus_clk, .rates = div_1_2_rates },
  831. { .parent = NULL },
  832. };
  833. static const char *mcbsp3_fck_parents[] = {
  834. "mcbsp3_sync_mux_ck", "pad_clks_ck", "slimbus_clk",
  835. };
  836. /* Merged func_mcbsp3_gfclk into mcbsp3 */
  837. DEFINE_CLK_OMAP_MUX_GATE(mcbsp3_fck, "abe_clkdm", func_mcbsp3_gfclk_sel,
  838. OMAP4430_CM1_ABE_MCBSP3_CLKCTRL,
  839. OMAP4430_CLKSEL_SOURCE_MASK,
  840. OMAP4430_CM1_ABE_MCBSP3_CLKCTRL,
  841. OMAP4430_MODULEMODE_SWCTRL_SHIFT, NULL,
  842. mcbsp3_fck_parents, dmic_fck_ops);
  843. static const char *mcbsp4_sync_mux_ck_parents[] = {
  844. "func_96m_fclk", "per_abe_nc_fclk",
  845. };
  846. DEFINE_CLK_MUX(mcbsp4_sync_mux_ck, mcbsp4_sync_mux_ck_parents, NULL, 0x0,
  847. OMAP4430_CM_L4PER_MCBSP4_CLKCTRL,
  848. OMAP4430_CLKSEL_INTERNAL_SOURCE_SHIFT,
  849. OMAP4430_CLKSEL_INTERNAL_SOURCE_WIDTH, 0x0, NULL);
  850. static const struct clksel per_mcbsp4_gfclk_sel[] = {
  851. { .parent = &mcbsp4_sync_mux_ck, .rates = div_1_0_rates },
  852. { .parent = &pad_clks_ck, .rates = div_1_1_rates },
  853. { .parent = NULL },
  854. };
  855. static const char *mcbsp4_fck_parents[] = {
  856. "mcbsp4_sync_mux_ck", "pad_clks_ck",
  857. };
  858. /* Merged per_mcbsp4_gfclk into mcbsp4 */
  859. DEFINE_CLK_OMAP_MUX_GATE(mcbsp4_fck, "l4_per_clkdm", per_mcbsp4_gfclk_sel,
  860. OMAP4430_CM_L4PER_MCBSP4_CLKCTRL,
  861. OMAP4430_CLKSEL_SOURCE_24_24_MASK,
  862. OMAP4430_CM_L4PER_MCBSP4_CLKCTRL,
  863. OMAP4430_MODULEMODE_SWCTRL_SHIFT, NULL,
  864. mcbsp4_fck_parents, dmic_fck_ops);
  865. DEFINE_CLK_GATE(mcpdm_fck, "pad_clks_ck", &pad_clks_ck, 0x0,
  866. OMAP4430_CM1_ABE_PDM_CLKCTRL, OMAP4430_MODULEMODE_SWCTRL_SHIFT,
  867. 0x0, NULL);
  868. DEFINE_CLK_GATE(mcspi1_fck, "func_48m_fclk", &func_48m_fclk, 0x0,
  869. OMAP4430_CM_L4PER_MCSPI1_CLKCTRL,
  870. OMAP4430_MODULEMODE_SWCTRL_SHIFT, 0x0, NULL);
  871. DEFINE_CLK_GATE(mcspi2_fck, "func_48m_fclk", &func_48m_fclk, 0x0,
  872. OMAP4430_CM_L4PER_MCSPI2_CLKCTRL,
  873. OMAP4430_MODULEMODE_SWCTRL_SHIFT, 0x0, NULL);
  874. DEFINE_CLK_GATE(mcspi3_fck, "func_48m_fclk", &func_48m_fclk, 0x0,
  875. OMAP4430_CM_L4PER_MCSPI3_CLKCTRL,
  876. OMAP4430_MODULEMODE_SWCTRL_SHIFT, 0x0, NULL);
  877. DEFINE_CLK_GATE(mcspi4_fck, "func_48m_fclk", &func_48m_fclk, 0x0,
  878. OMAP4430_CM_L4PER_MCSPI4_CLKCTRL,
  879. OMAP4430_MODULEMODE_SWCTRL_SHIFT, 0x0, NULL);
  880. static const struct clksel hsmmc1_fclk_sel[] = {
  881. { .parent = &func_64m_fclk, .rates = div_1_0_rates },
  882. { .parent = &func_96m_fclk, .rates = div_1_1_rates },
  883. { .parent = NULL },
  884. };
  885. static const char *mmc1_fck_parents[] = {
  886. "func_64m_fclk", "func_96m_fclk",
  887. };
  888. /* Merged hsmmc1_fclk into mmc1 */
  889. DEFINE_CLK_OMAP_MUX_GATE(mmc1_fck, "l3_init_clkdm", hsmmc1_fclk_sel,
  890. OMAP4430_CM_L3INIT_MMC1_CLKCTRL, OMAP4430_CLKSEL_MASK,
  891. OMAP4430_CM_L3INIT_MMC1_CLKCTRL,
  892. OMAP4430_MODULEMODE_SWCTRL_SHIFT, NULL,
  893. mmc1_fck_parents, dmic_fck_ops);
  894. /* Merged hsmmc2_fclk into mmc2 */
  895. DEFINE_CLK_OMAP_MUX_GATE(mmc2_fck, "l3_init_clkdm", hsmmc1_fclk_sel,
  896. OMAP4430_CM_L3INIT_MMC2_CLKCTRL, OMAP4430_CLKSEL_MASK,
  897. OMAP4430_CM_L3INIT_MMC2_CLKCTRL,
  898. OMAP4430_MODULEMODE_SWCTRL_SHIFT, NULL,
  899. mmc1_fck_parents, dmic_fck_ops);
  900. DEFINE_CLK_GATE(mmc3_fck, "func_48m_fclk", &func_48m_fclk, 0x0,
  901. OMAP4430_CM_L4PER_MMCSD3_CLKCTRL,
  902. OMAP4430_MODULEMODE_SWCTRL_SHIFT, 0x0, NULL);
  903. DEFINE_CLK_GATE(mmc4_fck, "func_48m_fclk", &func_48m_fclk, 0x0,
  904. OMAP4430_CM_L4PER_MMCSD4_CLKCTRL,
  905. OMAP4430_MODULEMODE_SWCTRL_SHIFT, 0x0, NULL);
  906. DEFINE_CLK_GATE(mmc5_fck, "func_48m_fclk", &func_48m_fclk, 0x0,
  907. OMAP4430_CM_L4PER_MMCSD5_CLKCTRL,
  908. OMAP4430_MODULEMODE_SWCTRL_SHIFT, 0x0, NULL);
  909. DEFINE_CLK_GATE(ocp2scp_usb_phy_phy_48m, "func_48m_fclk", &func_48m_fclk, 0x0,
  910. OMAP4430_CM_L3INIT_USBPHYOCP2SCP_CLKCTRL,
  911. OMAP4430_OPTFCLKEN_PHY_48M_SHIFT, 0x0, NULL);
  912. DEFINE_CLK_GATE(ocp2scp_usb_phy_ick, "l4_div_ck", &l4_div_ck, 0x0,
  913. OMAP4430_CM_L3INIT_USBPHYOCP2SCP_CLKCTRL,
  914. OMAP4430_MODULEMODE_HWCTRL_SHIFT, 0x0, NULL);
  915. static struct clk ocp_wp_noc_ick;
  916. static struct clk_hw_omap ocp_wp_noc_ick_hw = {
  917. .hw = {
  918. .clk = &ocp_wp_noc_ick,
  919. },
  920. .enable_reg = OMAP4430_CM_L3INSTR_OCP_WP1_CLKCTRL,
  921. .enable_bit = OMAP4430_MODULEMODE_HWCTRL_SHIFT,
  922. .clkdm_name = "l3_instr_clkdm",
  923. };
  924. DEFINE_STRUCT_CLK(ocp_wp_noc_ick, l3_instr_ick_parent_names, l3_instr_ick_ops);
  925. DEFINE_CLK_GATE(rng_ick, "l4_div_ck", &l4_div_ck, 0x0,
  926. OMAP4430_CM_L4SEC_RNG_CLKCTRL, OMAP4430_MODULEMODE_HWCTRL_SHIFT,
  927. 0x0, NULL);
  928. DEFINE_CLK_GATE(sha2md5_fck, "l3_div_ck", &l3_div_ck, 0x0,
  929. OMAP4430_CM_L4SEC_SHA2MD51_CLKCTRL,
  930. OMAP4430_MODULEMODE_SWCTRL_SHIFT, 0x0, NULL);
  931. DEFINE_CLK_GATE(sl2if_ick, "dpll_iva_m5x2_ck", &dpll_iva_m5x2_ck, 0x0,
  932. OMAP4430_CM_IVAHD_SL2_CLKCTRL, OMAP4430_MODULEMODE_HWCTRL_SHIFT,
  933. 0x0, NULL);
  934. DEFINE_CLK_GATE(slimbus1_fclk_1, "func_24m_clk", &func_24m_clk, 0x0,
  935. OMAP4430_CM1_ABE_SLIMBUS_CLKCTRL,
  936. OMAP4430_OPTFCLKEN_FCLK1_SHIFT, 0x0, NULL);
  937. DEFINE_CLK_GATE(slimbus1_fclk_0, "abe_24m_fclk", &abe_24m_fclk, 0x0,
  938. OMAP4430_CM1_ABE_SLIMBUS_CLKCTRL,
  939. OMAP4430_OPTFCLKEN_FCLK0_SHIFT, 0x0, NULL);
  940. DEFINE_CLK_GATE(slimbus1_fclk_2, "pad_clks_ck", &pad_clks_ck, 0x0,
  941. OMAP4430_CM1_ABE_SLIMBUS_CLKCTRL,
  942. OMAP4430_OPTFCLKEN_FCLK2_SHIFT, 0x0, NULL);
  943. DEFINE_CLK_GATE(slimbus1_slimbus_clk, "slimbus_clk", &slimbus_clk, 0x0,
  944. OMAP4430_CM1_ABE_SLIMBUS_CLKCTRL,
  945. OMAP4430_OPTFCLKEN_SLIMBUS_CLK_11_11_SHIFT, 0x0, NULL);
  946. DEFINE_CLK_GATE(slimbus1_fck, "ocp_abe_iclk", &ocp_abe_iclk, 0x0,
  947. OMAP4430_CM1_ABE_SLIMBUS_CLKCTRL,
  948. OMAP4430_MODULEMODE_SWCTRL_SHIFT, 0x0, NULL);
  949. DEFINE_CLK_GATE(slimbus2_fclk_1, "per_abe_24m_fclk", &per_abe_24m_fclk, 0x0,
  950. OMAP4430_CM_L4PER_SLIMBUS2_CLKCTRL,
  951. OMAP4430_OPTFCLKEN_PERABE24M_GFCLK_SHIFT, 0x0, NULL);
  952. DEFINE_CLK_GATE(slimbus2_fclk_0, "func_24mc_fclk", &func_24mc_fclk, 0x0,
  953. OMAP4430_CM_L4PER_SLIMBUS2_CLKCTRL,
  954. OMAP4430_OPTFCLKEN_PER24MC_GFCLK_SHIFT, 0x0, NULL);
  955. DEFINE_CLK_GATE(slimbus2_slimbus_clk, "pad_slimbus_core_clks_ck",
  956. &pad_slimbus_core_clks_ck, 0x0,
  957. OMAP4430_CM_L4PER_SLIMBUS2_CLKCTRL,
  958. OMAP4430_OPTFCLKEN_SLIMBUS_CLK_SHIFT, 0x0, NULL);
  959. DEFINE_CLK_GATE(slimbus2_fck, "l4_div_ck", &l4_div_ck, 0x0,
  960. OMAP4430_CM_L4PER_SLIMBUS2_CLKCTRL,
  961. OMAP4430_MODULEMODE_SWCTRL_SHIFT, 0x0, NULL);
  962. DEFINE_CLK_GATE(smartreflex_core_fck, "l4_wkup_clk_mux_ck", &l4_wkup_clk_mux_ck,
  963. 0x0, OMAP4430_CM_ALWON_SR_CORE_CLKCTRL,
  964. OMAP4430_MODULEMODE_SWCTRL_SHIFT, 0x0, NULL);
  965. DEFINE_CLK_GATE(smartreflex_iva_fck, "l4_wkup_clk_mux_ck", &l4_wkup_clk_mux_ck,
  966. 0x0, OMAP4430_CM_ALWON_SR_IVA_CLKCTRL,
  967. OMAP4430_MODULEMODE_SWCTRL_SHIFT, 0x0, NULL);
  968. DEFINE_CLK_GATE(smartreflex_mpu_fck, "l4_wkup_clk_mux_ck", &l4_wkup_clk_mux_ck,
  969. 0x0, OMAP4430_CM_ALWON_SR_MPU_CLKCTRL,
  970. OMAP4430_MODULEMODE_SWCTRL_SHIFT, 0x0, NULL);
  971. static const struct clksel dmt1_clk_mux_sel[] = {
  972. { .parent = &sys_clkin_ck, .rates = div_1_0_rates },
  973. { .parent = &sys_32k_ck, .rates = div_1_1_rates },
  974. { .parent = NULL },
  975. };
  976. /* Merged dmt1_clk_mux into timer1 */
  977. DEFINE_CLK_OMAP_MUX_GATE(timer1_fck, "l4_wkup_clkdm", dmt1_clk_mux_sel,
  978. OMAP4430_CM_WKUP_TIMER1_CLKCTRL, OMAP4430_CLKSEL_MASK,
  979. OMAP4430_CM_WKUP_TIMER1_CLKCTRL,
  980. OMAP4430_MODULEMODE_SWCTRL_SHIFT, NULL,
  981. abe_dpll_bypass_clk_mux_ck_parents, dmic_fck_ops);
  982. /* Merged cm2_dm10_mux into timer10 */
  983. DEFINE_CLK_OMAP_MUX_GATE(timer10_fck, "l4_per_clkdm", dmt1_clk_mux_sel,
  984. OMAP4430_CM_L4PER_DMTIMER10_CLKCTRL,
  985. OMAP4430_CLKSEL_MASK,
  986. OMAP4430_CM_L4PER_DMTIMER10_CLKCTRL,
  987. OMAP4430_MODULEMODE_SWCTRL_SHIFT, NULL,
  988. abe_dpll_bypass_clk_mux_ck_parents, dmic_fck_ops);
  989. /* Merged cm2_dm11_mux into timer11 */
  990. DEFINE_CLK_OMAP_MUX_GATE(timer11_fck, "l4_per_clkdm", dmt1_clk_mux_sel,
  991. OMAP4430_CM_L4PER_DMTIMER11_CLKCTRL,
  992. OMAP4430_CLKSEL_MASK,
  993. OMAP4430_CM_L4PER_DMTIMER11_CLKCTRL,
  994. OMAP4430_MODULEMODE_SWCTRL_SHIFT, NULL,
  995. abe_dpll_bypass_clk_mux_ck_parents, dmic_fck_ops);
  996. /* Merged cm2_dm2_mux into timer2 */
  997. DEFINE_CLK_OMAP_MUX_GATE(timer2_fck, "l4_per_clkdm", dmt1_clk_mux_sel,
  998. OMAP4430_CM_L4PER_DMTIMER2_CLKCTRL,
  999. OMAP4430_CLKSEL_MASK,
  1000. OMAP4430_CM_L4PER_DMTIMER2_CLKCTRL,
  1001. OMAP4430_MODULEMODE_SWCTRL_SHIFT, NULL,
  1002. abe_dpll_bypass_clk_mux_ck_parents, dmic_fck_ops);
  1003. /* Merged cm2_dm3_mux into timer3 */
  1004. DEFINE_CLK_OMAP_MUX_GATE(timer3_fck, "l4_per_clkdm", dmt1_clk_mux_sel,
  1005. OMAP4430_CM_L4PER_DMTIMER3_CLKCTRL,
  1006. OMAP4430_CLKSEL_MASK,
  1007. OMAP4430_CM_L4PER_DMTIMER3_CLKCTRL,
  1008. OMAP4430_MODULEMODE_SWCTRL_SHIFT, NULL,
  1009. abe_dpll_bypass_clk_mux_ck_parents, dmic_fck_ops);
  1010. /* Merged cm2_dm4_mux into timer4 */
  1011. DEFINE_CLK_OMAP_MUX_GATE(timer4_fck, "l4_per_clkdm", dmt1_clk_mux_sel,
  1012. OMAP4430_CM_L4PER_DMTIMER4_CLKCTRL,
  1013. OMAP4430_CLKSEL_MASK,
  1014. OMAP4430_CM_L4PER_DMTIMER4_CLKCTRL,
  1015. OMAP4430_MODULEMODE_SWCTRL_SHIFT, NULL,
  1016. abe_dpll_bypass_clk_mux_ck_parents, dmic_fck_ops);
  1017. static const struct clksel timer5_sync_mux_sel[] = {
  1018. { .parent = &syc_clk_div_ck, .rates = div_1_0_rates },
  1019. { .parent = &sys_32k_ck, .rates = div_1_1_rates },
  1020. { .parent = NULL },
  1021. };
  1022. static const char *timer5_fck_parents[] = {
  1023. "syc_clk_div_ck", "sys_32k_ck",
  1024. };
  1025. /* Merged timer5_sync_mux into timer5 */
  1026. DEFINE_CLK_OMAP_MUX_GATE(timer5_fck, "abe_clkdm", timer5_sync_mux_sel,
  1027. OMAP4430_CM1_ABE_TIMER5_CLKCTRL, OMAP4430_CLKSEL_MASK,
  1028. OMAP4430_CM1_ABE_TIMER5_CLKCTRL,
  1029. OMAP4430_MODULEMODE_SWCTRL_SHIFT, NULL,
  1030. timer5_fck_parents, dmic_fck_ops);
  1031. /* Merged timer6_sync_mux into timer6 */
  1032. DEFINE_CLK_OMAP_MUX_GATE(timer6_fck, "abe_clkdm", timer5_sync_mux_sel,
  1033. OMAP4430_CM1_ABE_TIMER6_CLKCTRL, OMAP4430_CLKSEL_MASK,
  1034. OMAP4430_CM1_ABE_TIMER6_CLKCTRL,
  1035. OMAP4430_MODULEMODE_SWCTRL_SHIFT, NULL,
  1036. timer5_fck_parents, dmic_fck_ops);
  1037. /* Merged timer7_sync_mux into timer7 */
  1038. DEFINE_CLK_OMAP_MUX_GATE(timer7_fck, "abe_clkdm", timer5_sync_mux_sel,
  1039. OMAP4430_CM1_ABE_TIMER7_CLKCTRL, OMAP4430_CLKSEL_MASK,
  1040. OMAP4430_CM1_ABE_TIMER7_CLKCTRL,
  1041. OMAP4430_MODULEMODE_SWCTRL_SHIFT, NULL,
  1042. timer5_fck_parents, dmic_fck_ops);
  1043. /* Merged timer8_sync_mux into timer8 */
  1044. DEFINE_CLK_OMAP_MUX_GATE(timer8_fck, "abe_clkdm", timer5_sync_mux_sel,
  1045. OMAP4430_CM1_ABE_TIMER8_CLKCTRL, OMAP4430_CLKSEL_MASK,
  1046. OMAP4430_CM1_ABE_TIMER8_CLKCTRL,
  1047. OMAP4430_MODULEMODE_SWCTRL_SHIFT, NULL,
  1048. timer5_fck_parents, dmic_fck_ops);
  1049. /* Merged cm2_dm9_mux into timer9 */
  1050. DEFINE_CLK_OMAP_MUX_GATE(timer9_fck, "l4_per_clkdm", dmt1_clk_mux_sel,
  1051. OMAP4430_CM_L4PER_DMTIMER9_CLKCTRL,
  1052. OMAP4430_CLKSEL_MASK,
  1053. OMAP4430_CM_L4PER_DMTIMER9_CLKCTRL,
  1054. OMAP4430_MODULEMODE_SWCTRL_SHIFT, NULL,
  1055. abe_dpll_bypass_clk_mux_ck_parents, dmic_fck_ops);
  1056. DEFINE_CLK_GATE(uart1_fck, "func_48m_fclk", &func_48m_fclk, 0x0,
  1057. OMAP4430_CM_L4PER_UART1_CLKCTRL,
  1058. OMAP4430_MODULEMODE_SWCTRL_SHIFT, 0x0, NULL);
  1059. DEFINE_CLK_GATE(uart2_fck, "func_48m_fclk", &func_48m_fclk, 0x0,
  1060. OMAP4430_CM_L4PER_UART2_CLKCTRL,
  1061. OMAP4430_MODULEMODE_SWCTRL_SHIFT, 0x0, NULL);
  1062. DEFINE_CLK_GATE(uart3_fck, "func_48m_fclk", &func_48m_fclk, 0x0,
  1063. OMAP4430_CM_L4PER_UART3_CLKCTRL,
  1064. OMAP4430_MODULEMODE_SWCTRL_SHIFT, 0x0, NULL);
  1065. DEFINE_CLK_GATE(uart4_fck, "func_48m_fclk", &func_48m_fclk, 0x0,
  1066. OMAP4430_CM_L4PER_UART4_CLKCTRL,
  1067. OMAP4430_MODULEMODE_SWCTRL_SHIFT, 0x0, NULL);
  1068. static struct clk usb_host_fs_fck;
  1069. static const char *usb_host_fs_fck_parent_names[] = {
  1070. "func_48mc_fclk",
  1071. };
  1072. static const struct clk_ops usb_host_fs_fck_ops = {
  1073. .enable = &omap2_dflt_clk_enable,
  1074. .disable = &omap2_dflt_clk_disable,
  1075. .is_enabled = &omap2_dflt_clk_is_enabled,
  1076. };
  1077. static struct clk_hw_omap usb_host_fs_fck_hw = {
  1078. .hw = {
  1079. .clk = &usb_host_fs_fck,
  1080. },
  1081. .enable_reg = OMAP4430_CM_L3INIT_USB_HOST_FS_CLKCTRL,
  1082. .enable_bit = OMAP4430_MODULEMODE_SWCTRL_SHIFT,
  1083. .clkdm_name = "l3_init_clkdm",
  1084. };
  1085. DEFINE_STRUCT_CLK(usb_host_fs_fck, usb_host_fs_fck_parent_names,
  1086. usb_host_fs_fck_ops);
  1087. static const char *utmi_p1_gfclk_parents[] = {
  1088. "init_60m_fclk", "xclk60mhsp1_ck",
  1089. };
  1090. DEFINE_CLK_MUX(utmi_p1_gfclk, utmi_p1_gfclk_parents, NULL, 0x0,
  1091. OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
  1092. OMAP4430_CLKSEL_UTMI_P1_SHIFT, OMAP4430_CLKSEL_UTMI_P1_WIDTH,
  1093. 0x0, NULL);
  1094. DEFINE_CLK_GATE(usb_host_hs_utmi_p1_clk, "utmi_p1_gfclk", &utmi_p1_gfclk, 0x0,
  1095. OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
  1096. OMAP4430_OPTFCLKEN_UTMI_P1_CLK_SHIFT, 0x0, NULL);
  1097. static const char *utmi_p2_gfclk_parents[] = {
  1098. "init_60m_fclk", "xclk60mhsp2_ck",
  1099. };
  1100. DEFINE_CLK_MUX(utmi_p2_gfclk, utmi_p2_gfclk_parents, NULL, 0x0,
  1101. OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
  1102. OMAP4430_CLKSEL_UTMI_P2_SHIFT, OMAP4430_CLKSEL_UTMI_P2_WIDTH,
  1103. 0x0, NULL);
  1104. DEFINE_CLK_GATE(usb_host_hs_utmi_p2_clk, "utmi_p2_gfclk", &utmi_p2_gfclk, 0x0,
  1105. OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
  1106. OMAP4430_OPTFCLKEN_UTMI_P2_CLK_SHIFT, 0x0, NULL);
  1107. DEFINE_CLK_GATE(usb_host_hs_utmi_p3_clk, "init_60m_fclk", &init_60m_fclk, 0x0,
  1108. OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
  1109. OMAP4430_OPTFCLKEN_UTMI_P3_CLK_SHIFT, 0x0, NULL);
  1110. DEFINE_CLK_GATE(usb_host_hs_hsic480m_p1_clk, "dpll_usb_m2_ck",
  1111. &dpll_usb_m2_ck, 0x0,
  1112. OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
  1113. OMAP4430_OPTFCLKEN_HSIC480M_P1_CLK_SHIFT, 0x0, NULL);
  1114. DEFINE_CLK_GATE(usb_host_hs_hsic60m_p1_clk, "init_60m_fclk",
  1115. &init_60m_fclk, 0x0,
  1116. OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
  1117. OMAP4430_OPTFCLKEN_HSIC60M_P1_CLK_SHIFT, 0x0, NULL);
  1118. DEFINE_CLK_GATE(usb_host_hs_hsic60m_p2_clk, "init_60m_fclk",
  1119. &init_60m_fclk, 0x0,
  1120. OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
  1121. OMAP4430_OPTFCLKEN_HSIC60M_P2_CLK_SHIFT, 0x0, NULL);
  1122. DEFINE_CLK_GATE(usb_host_hs_hsic480m_p2_clk, "dpll_usb_m2_ck",
  1123. &dpll_usb_m2_ck, 0x0,
  1124. OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
  1125. OMAP4430_OPTFCLKEN_HSIC480M_P2_CLK_SHIFT, 0x0, NULL);
  1126. DEFINE_CLK_GATE(usb_host_hs_func48mclk, "func_48mc_fclk", &func_48mc_fclk, 0x0,
  1127. OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
  1128. OMAP4430_OPTFCLKEN_FUNC48MCLK_SHIFT, 0x0, NULL);
  1129. DEFINE_CLK_GATE(usb_host_hs_fck, "init_60m_fclk", &init_60m_fclk, 0x0,
  1130. OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
  1131. OMAP4430_MODULEMODE_SWCTRL_SHIFT, 0x0, NULL);
  1132. static const char *otg_60m_gfclk_parents[] = {
  1133. "utmi_phy_clkout_ck", "xclk60motg_ck",
  1134. };
  1135. DEFINE_CLK_MUX(otg_60m_gfclk, otg_60m_gfclk_parents, NULL, 0x0,
  1136. OMAP4430_CM_L3INIT_USB_OTG_CLKCTRL, OMAP4430_CLKSEL_60M_SHIFT,
  1137. OMAP4430_CLKSEL_60M_WIDTH, 0x0, NULL);
  1138. DEFINE_CLK_GATE(usb_otg_hs_xclk, "otg_60m_gfclk", &otg_60m_gfclk, 0x0,
  1139. OMAP4430_CM_L3INIT_USB_OTG_CLKCTRL,
  1140. OMAP4430_OPTFCLKEN_XCLK_SHIFT, 0x0, NULL);
  1141. DEFINE_CLK_GATE(usb_otg_hs_ick, "l3_div_ck", &l3_div_ck, 0x0,
  1142. OMAP4430_CM_L3INIT_USB_OTG_CLKCTRL,
  1143. OMAP4430_MODULEMODE_HWCTRL_SHIFT, 0x0, NULL);
  1144. DEFINE_CLK_GATE(usb_phy_cm_clk32k, "sys_32k_ck", &sys_32k_ck, 0x0,
  1145. OMAP4430_CM_ALWON_USBPHY_CLKCTRL,
  1146. OMAP4430_OPTFCLKEN_CLK32K_SHIFT, 0x0, NULL);
  1147. DEFINE_CLK_GATE(usb_tll_hs_usb_ch2_clk, "init_60m_fclk", &init_60m_fclk, 0x0,
  1148. OMAP4430_CM_L3INIT_USB_TLL_CLKCTRL,
  1149. OMAP4430_OPTFCLKEN_USB_CH2_CLK_SHIFT, 0x0, NULL);
  1150. DEFINE_CLK_GATE(usb_tll_hs_usb_ch0_clk, "init_60m_fclk", &init_60m_fclk, 0x0,
  1151. OMAP4430_CM_L3INIT_USB_TLL_CLKCTRL,
  1152. OMAP4430_OPTFCLKEN_USB_CH0_CLK_SHIFT, 0x0, NULL);
  1153. DEFINE_CLK_GATE(usb_tll_hs_usb_ch1_clk, "init_60m_fclk", &init_60m_fclk, 0x0,
  1154. OMAP4430_CM_L3INIT_USB_TLL_CLKCTRL,
  1155. OMAP4430_OPTFCLKEN_USB_CH1_CLK_SHIFT, 0x0, NULL);
  1156. DEFINE_CLK_GATE(usb_tll_hs_ick, "l4_div_ck", &l4_div_ck, 0x0,
  1157. OMAP4430_CM_L3INIT_USB_TLL_CLKCTRL,
  1158. OMAP4430_MODULEMODE_HWCTRL_SHIFT, 0x0, NULL);
  1159. static const struct clk_div_table usim_ck_rates[] = {
  1160. { .div = 14, .val = 0 },
  1161. { .div = 18, .val = 1 },
  1162. { .div = 0 },
  1163. };
  1164. DEFINE_CLK_DIVIDER_TABLE(usim_ck, "dpll_per_m4x2_ck", &dpll_per_m4x2_ck, 0x0,
  1165. OMAP4430_CM_WKUP_USIM_CLKCTRL,
  1166. OMAP4430_CLKSEL_DIV_SHIFT, OMAP4430_CLKSEL_DIV_WIDTH,
  1167. 0x0, usim_ck_rates, NULL);
  1168. DEFINE_CLK_GATE(usim_fclk, "usim_ck", &usim_ck, 0x0,
  1169. OMAP4430_CM_WKUP_USIM_CLKCTRL, OMAP4430_OPTFCLKEN_FCLK_SHIFT,
  1170. 0x0, NULL);
  1171. DEFINE_CLK_GATE(usim_fck, "sys_32k_ck", &sys_32k_ck, 0x0,
  1172. OMAP4430_CM_WKUP_USIM_CLKCTRL, OMAP4430_MODULEMODE_HWCTRL_SHIFT,
  1173. 0x0, NULL);
  1174. DEFINE_CLK_GATE(wd_timer2_fck, "sys_32k_ck", &sys_32k_ck, 0x0,
  1175. OMAP4430_CM_WKUP_WDT2_CLKCTRL, OMAP4430_MODULEMODE_SWCTRL_SHIFT,
  1176. 0x0, NULL);
  1177. DEFINE_CLK_GATE(wd_timer3_fck, "sys_32k_ck", &sys_32k_ck, 0x0,
  1178. OMAP4430_CM1_ABE_WDT3_CLKCTRL, OMAP4430_MODULEMODE_SWCTRL_SHIFT,
  1179. 0x0, NULL);
  1180. /* Remaining optional clocks */
  1181. static const char *pmd_stm_clock_mux_ck_parents[] = {
  1182. "sys_clkin_ck", "dpll_core_m6x2_ck", "tie_low_clock_ck",
  1183. };
  1184. DEFINE_CLK_MUX(pmd_stm_clock_mux_ck, pmd_stm_clock_mux_ck_parents, NULL, 0x0,
  1185. OMAP4430_CM_EMU_DEBUGSS_CLKCTRL, OMAP4430_PMD_STM_MUX_CTRL_SHIFT,
  1186. OMAP4430_PMD_STM_MUX_CTRL_WIDTH, 0x0, NULL);
  1187. DEFINE_CLK_MUX(pmd_trace_clk_mux_ck, pmd_stm_clock_mux_ck_parents, NULL, 0x0,
  1188. OMAP4430_CM_EMU_DEBUGSS_CLKCTRL,
  1189. OMAP4430_PMD_TRACE_MUX_CTRL_SHIFT,
  1190. OMAP4430_PMD_TRACE_MUX_CTRL_WIDTH, 0x0, NULL);
  1191. DEFINE_CLK_DIVIDER(stm_clk_div_ck, "pmd_stm_clock_mux_ck",
  1192. &pmd_stm_clock_mux_ck, 0x0, OMAP4430_CM_EMU_DEBUGSS_CLKCTRL,
  1193. OMAP4430_CLKSEL_PMD_STM_CLK_SHIFT,
  1194. OMAP4430_CLKSEL_PMD_STM_CLK_WIDTH, CLK_DIVIDER_POWER_OF_TWO,
  1195. NULL);
  1196. static const char *trace_clk_div_ck_parents[] = {
  1197. "pmd_trace_clk_mux_ck",
  1198. };
  1199. static const struct clksel trace_clk_div_div[] = {
  1200. { .parent = &pmd_trace_clk_mux_ck, .rates = div3_1to4_rates },
  1201. { .parent = NULL },
  1202. };
  1203. static struct clk trace_clk_div_ck;
  1204. static const struct clk_ops trace_clk_div_ck_ops = {
  1205. .recalc_rate = &omap2_clksel_recalc,
  1206. .set_rate = &omap2_clksel_set_rate,
  1207. .round_rate = &omap2_clksel_round_rate,
  1208. .init = &omap2_init_clk_clkdm,
  1209. .enable = &omap2_clkops_enable_clkdm,
  1210. .disable = &omap2_clkops_disable_clkdm,
  1211. };
  1212. static struct clk_hw_omap trace_clk_div_ck_hw = {
  1213. .hw = {
  1214. .clk = &trace_clk_div_ck,
  1215. },
  1216. .clkdm_name = "emu_sys_clkdm",
  1217. .clksel = trace_clk_div_div,
  1218. .clksel_reg = OMAP4430_CM_EMU_DEBUGSS_CLKCTRL,
  1219. .clksel_mask = OMAP4430_CLKSEL_PMD_TRACE_CLK_MASK,
  1220. };
  1221. DEFINE_STRUCT_CLK(trace_clk_div_ck, trace_clk_div_ck_parents,
  1222. trace_clk_div_ck_ops);
  1223. /* SCRM aux clk nodes */
  1224. static const struct clksel auxclk_src_sel[] = {
  1225. { .parent = &sys_clkin_ck, .rates = div_1_0_rates },
  1226. { .parent = &dpll_core_m3x2_ck, .rates = div_1_1_rates },
  1227. { .parent = &dpll_per_m3x2_ck, .rates = div_1_2_rates },
  1228. { .parent = NULL },
  1229. };
  1230. static const char *auxclk_src_ck_parents[] = {
  1231. "sys_clkin_ck", "dpll_core_m3x2_ck", "dpll_per_m3x2_ck",
  1232. };
  1233. static const struct clk_ops auxclk_src_ck_ops = {
  1234. .enable = &omap2_dflt_clk_enable,
  1235. .disable = &omap2_dflt_clk_disable,
  1236. .is_enabled = &omap2_dflt_clk_is_enabled,
  1237. .recalc_rate = &omap2_clksel_recalc,
  1238. .get_parent = &omap2_clksel_find_parent_index,
  1239. };
  1240. DEFINE_CLK_OMAP_MUX_GATE(auxclk0_src_ck, NULL, auxclk_src_sel,
  1241. OMAP4_SCRM_AUXCLK0, OMAP4_SRCSELECT_MASK,
  1242. OMAP4_SCRM_AUXCLK0, OMAP4_ENABLE_SHIFT, NULL,
  1243. auxclk_src_ck_parents, auxclk_src_ck_ops);
  1244. DEFINE_CLK_DIVIDER(auxclk0_ck, "auxclk0_src_ck", &auxclk0_src_ck, 0x0,
  1245. OMAP4_SCRM_AUXCLK0, OMAP4_CLKDIV_SHIFT, OMAP4_CLKDIV_WIDTH,
  1246. 0x0, NULL);
  1247. DEFINE_CLK_OMAP_MUX_GATE(auxclk1_src_ck, NULL, auxclk_src_sel,
  1248. OMAP4_SCRM_AUXCLK1, OMAP4_SRCSELECT_MASK,
  1249. OMAP4_SCRM_AUXCLK1, OMAP4_ENABLE_SHIFT, NULL,
  1250. auxclk_src_ck_parents, auxclk_src_ck_ops);
  1251. DEFINE_CLK_DIVIDER(auxclk1_ck, "auxclk1_src_ck", &auxclk1_src_ck, 0x0,
  1252. OMAP4_SCRM_AUXCLK1, OMAP4_CLKDIV_SHIFT, OMAP4_CLKDIV_WIDTH,
  1253. 0x0, NULL);
  1254. DEFINE_CLK_OMAP_MUX_GATE(auxclk2_src_ck, NULL, auxclk_src_sel,
  1255. OMAP4_SCRM_AUXCLK2, OMAP4_SRCSELECT_MASK,
  1256. OMAP4_SCRM_AUXCLK2, OMAP4_ENABLE_SHIFT, NULL,
  1257. auxclk_src_ck_parents, auxclk_src_ck_ops);
  1258. DEFINE_CLK_DIVIDER(auxclk2_ck, "auxclk2_src_ck", &auxclk2_src_ck, 0x0,
  1259. OMAP4_SCRM_AUXCLK2, OMAP4_CLKDIV_SHIFT, OMAP4_CLKDIV_WIDTH,
  1260. 0x0, NULL);
  1261. DEFINE_CLK_OMAP_MUX_GATE(auxclk3_src_ck, NULL, auxclk_src_sel,
  1262. OMAP4_SCRM_AUXCLK3, OMAP4_SRCSELECT_MASK,
  1263. OMAP4_SCRM_AUXCLK3, OMAP4_ENABLE_SHIFT, NULL,
  1264. auxclk_src_ck_parents, auxclk_src_ck_ops);
  1265. DEFINE_CLK_DIVIDER(auxclk3_ck, "auxclk3_src_ck", &auxclk3_src_ck, 0x0,
  1266. OMAP4_SCRM_AUXCLK3, OMAP4_CLKDIV_SHIFT, OMAP4_CLKDIV_WIDTH,
  1267. 0x0, NULL);
  1268. DEFINE_CLK_OMAP_MUX_GATE(auxclk4_src_ck, NULL, auxclk_src_sel,
  1269. OMAP4_SCRM_AUXCLK4, OMAP4_SRCSELECT_MASK,
  1270. OMAP4_SCRM_AUXCLK4, OMAP4_ENABLE_SHIFT, NULL,
  1271. auxclk_src_ck_parents, auxclk_src_ck_ops);
  1272. DEFINE_CLK_DIVIDER(auxclk4_ck, "auxclk4_src_ck", &auxclk4_src_ck, 0x0,
  1273. OMAP4_SCRM_AUXCLK4, OMAP4_CLKDIV_SHIFT, OMAP4_CLKDIV_WIDTH,
  1274. 0x0, NULL);
  1275. DEFINE_CLK_OMAP_MUX_GATE(auxclk5_src_ck, NULL, auxclk_src_sel,
  1276. OMAP4_SCRM_AUXCLK5, OMAP4_SRCSELECT_MASK,
  1277. OMAP4_SCRM_AUXCLK5, OMAP4_ENABLE_SHIFT, NULL,
  1278. auxclk_src_ck_parents, auxclk_src_ck_ops);
  1279. DEFINE_CLK_DIVIDER(auxclk5_ck, "auxclk5_src_ck", &auxclk5_src_ck, 0x0,
  1280. OMAP4_SCRM_AUXCLK5, OMAP4_CLKDIV_SHIFT, OMAP4_CLKDIV_WIDTH,
  1281. 0x0, NULL);
  1282. static const char *auxclkreq_ck_parents[] = {
  1283. "auxclk0_ck", "auxclk1_ck", "auxclk2_ck", "auxclk3_ck", "auxclk4_ck",
  1284. "auxclk5_ck",
  1285. };
  1286. DEFINE_CLK_MUX(auxclkreq0_ck, auxclkreq_ck_parents, NULL, 0x0,
  1287. OMAP4_SCRM_AUXCLKREQ0, OMAP4_MAPPING_SHIFT, OMAP4_MAPPING_WIDTH,
  1288. 0x0, NULL);
  1289. DEFINE_CLK_MUX(auxclkreq1_ck, auxclkreq_ck_parents, NULL, 0x0,
  1290. OMAP4_SCRM_AUXCLKREQ1, OMAP4_MAPPING_SHIFT, OMAP4_MAPPING_WIDTH,
  1291. 0x0, NULL);
  1292. DEFINE_CLK_MUX(auxclkreq2_ck, auxclkreq_ck_parents, NULL, 0x0,
  1293. OMAP4_SCRM_AUXCLKREQ2, OMAP4_MAPPING_SHIFT, OMAP4_MAPPING_WIDTH,
  1294. 0x0, NULL);
  1295. DEFINE_CLK_MUX(auxclkreq3_ck, auxclkreq_ck_parents, NULL, 0x0,
  1296. OMAP4_SCRM_AUXCLKREQ3, OMAP4_MAPPING_SHIFT, OMAP4_MAPPING_WIDTH,
  1297. 0x0, NULL);
  1298. DEFINE_CLK_MUX(auxclkreq4_ck, auxclkreq_ck_parents, NULL, 0x0,
  1299. OMAP4_SCRM_AUXCLKREQ4, OMAP4_MAPPING_SHIFT, OMAP4_MAPPING_WIDTH,
  1300. 0x0, NULL);
  1301. DEFINE_CLK_MUX(auxclkreq5_ck, auxclkreq_ck_parents, NULL, 0x0,
  1302. OMAP4_SCRM_AUXCLKREQ5, OMAP4_MAPPING_SHIFT, OMAP4_MAPPING_WIDTH,
  1303. 0x0, NULL);
  1304. /*
  1305. * clkdev
  1306. */
  1307. static struct omap_clk omap44xx_clks[] = {
  1308. CLK(NULL, "extalt_clkin_ck", &extalt_clkin_ck, CK_443X),
  1309. CLK(NULL, "pad_clks_src_ck", &pad_clks_src_ck, CK_443X),
  1310. CLK(NULL, "pad_clks_ck", &pad_clks_ck, CK_443X),
  1311. CLK(NULL, "pad_slimbus_core_clks_ck", &pad_slimbus_core_clks_ck, CK_443X),
  1312. CLK(NULL, "secure_32k_clk_src_ck", &secure_32k_clk_src_ck, CK_443X),
  1313. CLK(NULL, "slimbus_src_clk", &slimbus_src_clk, CK_443X),
  1314. CLK(NULL, "slimbus_clk", &slimbus_clk, CK_443X),
  1315. CLK(NULL, "sys_32k_ck", &sys_32k_ck, CK_443X),
  1316. CLK(NULL, "virt_12000000_ck", &virt_12000000_ck, CK_443X),
  1317. CLK(NULL, "virt_13000000_ck", &virt_13000000_ck, CK_443X),
  1318. CLK(NULL, "virt_16800000_ck", &virt_16800000_ck, CK_443X),
  1319. CLK(NULL, "virt_19200000_ck", &virt_19200000_ck, CK_443X),
  1320. CLK(NULL, "virt_26000000_ck", &virt_26000000_ck, CK_443X),
  1321. CLK(NULL, "virt_27000000_ck", &virt_27000000_ck, CK_443X),
  1322. CLK(NULL, "virt_38400000_ck", &virt_38400000_ck, CK_443X),
  1323. CLK(NULL, "sys_clkin_ck", &sys_clkin_ck, CK_443X),
  1324. CLK(NULL, "tie_low_clock_ck", &tie_low_clock_ck, CK_443X),
  1325. CLK(NULL, "utmi_phy_clkout_ck", &utmi_phy_clkout_ck, CK_443X),
  1326. CLK(NULL, "xclk60mhsp1_ck", &xclk60mhsp1_ck, CK_443X),
  1327. CLK(NULL, "xclk60mhsp2_ck", &xclk60mhsp2_ck, CK_443X),
  1328. CLK(NULL, "xclk60motg_ck", &xclk60motg_ck, CK_443X),
  1329. CLK(NULL, "abe_dpll_bypass_clk_mux_ck", &abe_dpll_bypass_clk_mux_ck, CK_443X),
  1330. CLK(NULL, "abe_dpll_refclk_mux_ck", &abe_dpll_refclk_mux_ck, CK_443X),
  1331. CLK(NULL, "dpll_abe_ck", &dpll_abe_ck, CK_443X),
  1332. CLK(NULL, "dpll_abe_x2_ck", &dpll_abe_x2_ck, CK_443X),
  1333. CLK(NULL, "dpll_abe_m2x2_ck", &dpll_abe_m2x2_ck, CK_443X),
  1334. CLK(NULL, "abe_24m_fclk", &abe_24m_fclk, CK_443X),
  1335. CLK(NULL, "abe_clk", &abe_clk, CK_443X),
  1336. CLK(NULL, "aess_fclk", &aess_fclk, CK_443X),
  1337. CLK(NULL, "dpll_abe_m3x2_ck", &dpll_abe_m3x2_ck, CK_443X),
  1338. CLK(NULL, "core_hsd_byp_clk_mux_ck", &core_hsd_byp_clk_mux_ck, CK_443X),
  1339. CLK(NULL, "dpll_core_ck", &dpll_core_ck, CK_443X),
  1340. CLK(NULL, "dpll_core_x2_ck", &dpll_core_x2_ck, CK_443X),
  1341. CLK(NULL, "dpll_core_m6x2_ck", &dpll_core_m6x2_ck, CK_443X),
  1342. CLK(NULL, "dbgclk_mux_ck", &dbgclk_mux_ck, CK_443X),
  1343. CLK(NULL, "dpll_core_m2_ck", &dpll_core_m2_ck, CK_443X),
  1344. CLK(NULL, "ddrphy_ck", &ddrphy_ck, CK_443X),
  1345. CLK(NULL, "dpll_core_m5x2_ck", &dpll_core_m5x2_ck, CK_443X),
  1346. CLK(NULL, "div_core_ck", &div_core_ck, CK_443X),
  1347. CLK(NULL, "div_iva_hs_clk", &div_iva_hs_clk, CK_443X),
  1348. CLK(NULL, "div_mpu_hs_clk", &div_mpu_hs_clk, CK_443X),
  1349. CLK(NULL, "dpll_core_m4x2_ck", &dpll_core_m4x2_ck, CK_443X),
  1350. CLK(NULL, "dll_clk_div_ck", &dll_clk_div_ck, CK_443X),
  1351. CLK(NULL, "dpll_abe_m2_ck", &dpll_abe_m2_ck, CK_443X),
  1352. CLK(NULL, "dpll_core_m3x2_ck", &dpll_core_m3x2_ck, CK_443X),
  1353. CLK(NULL, "dpll_core_m7x2_ck", &dpll_core_m7x2_ck, CK_443X),
  1354. CLK(NULL, "iva_hsd_byp_clk_mux_ck", &iva_hsd_byp_clk_mux_ck, CK_443X),
  1355. CLK(NULL, "dpll_iva_ck", &dpll_iva_ck, CK_443X),
  1356. CLK(NULL, "dpll_iva_x2_ck", &dpll_iva_x2_ck, CK_443X),
  1357. CLK(NULL, "dpll_iva_m4x2_ck", &dpll_iva_m4x2_ck, CK_443X),
  1358. CLK(NULL, "dpll_iva_m5x2_ck", &dpll_iva_m5x2_ck, CK_443X),
  1359. CLK(NULL, "dpll_mpu_ck", &dpll_mpu_ck, CK_443X),
  1360. CLK(NULL, "dpll_mpu_m2_ck", &dpll_mpu_m2_ck, CK_443X),
  1361. CLK(NULL, "per_hs_clk_div_ck", &per_hs_clk_div_ck, CK_443X),
  1362. CLK(NULL, "per_hsd_byp_clk_mux_ck", &per_hsd_byp_clk_mux_ck, CK_443X),
  1363. CLK(NULL, "dpll_per_ck", &dpll_per_ck, CK_443X),
  1364. CLK(NULL, "dpll_per_m2_ck", &dpll_per_m2_ck, CK_443X),
  1365. CLK(NULL, "dpll_per_x2_ck", &dpll_per_x2_ck, CK_443X),
  1366. CLK(NULL, "dpll_per_m2x2_ck", &dpll_per_m2x2_ck, CK_443X),
  1367. CLK(NULL, "dpll_per_m3x2_ck", &dpll_per_m3x2_ck, CK_443X),
  1368. CLK(NULL, "dpll_per_m4x2_ck", &dpll_per_m4x2_ck, CK_443X),
  1369. CLK(NULL, "dpll_per_m5x2_ck", &dpll_per_m5x2_ck, CK_443X),
  1370. CLK(NULL, "dpll_per_m6x2_ck", &dpll_per_m6x2_ck, CK_443X),
  1371. CLK(NULL, "dpll_per_m7x2_ck", &dpll_per_m7x2_ck, CK_443X),
  1372. CLK(NULL, "usb_hs_clk_div_ck", &usb_hs_clk_div_ck, CK_443X),
  1373. CLK(NULL, "dpll_usb_ck", &dpll_usb_ck, CK_443X),
  1374. CLK(NULL, "dpll_usb_clkdcoldo_ck", &dpll_usb_clkdcoldo_ck, CK_443X),
  1375. CLK(NULL, "dpll_usb_m2_ck", &dpll_usb_m2_ck, CK_443X),
  1376. CLK(NULL, "ducati_clk_mux_ck", &ducati_clk_mux_ck, CK_443X),
  1377. CLK(NULL, "func_12m_fclk", &func_12m_fclk, CK_443X),
  1378. CLK(NULL, "func_24m_clk", &func_24m_clk, CK_443X),
  1379. CLK(NULL, "func_24mc_fclk", &func_24mc_fclk, CK_443X),
  1380. CLK(NULL, "func_48m_fclk", &func_48m_fclk, CK_443X),
  1381. CLK(NULL, "func_48mc_fclk", &func_48mc_fclk, CK_443X),
  1382. CLK(NULL, "func_64m_fclk", &func_64m_fclk, CK_443X),
  1383. CLK(NULL, "func_96m_fclk", &func_96m_fclk, CK_443X),
  1384. CLK(NULL, "init_60m_fclk", &init_60m_fclk, CK_443X),
  1385. CLK(NULL, "l3_div_ck", &l3_div_ck, CK_443X),
  1386. CLK(NULL, "l4_div_ck", &l4_div_ck, CK_443X),
  1387. CLK(NULL, "lp_clk_div_ck", &lp_clk_div_ck, CK_443X),
  1388. CLK(NULL, "l4_wkup_clk_mux_ck", &l4_wkup_clk_mux_ck, CK_443X),
  1389. CLK("smp_twd", NULL, &mpu_periphclk, CK_443X),
  1390. CLK(NULL, "ocp_abe_iclk", &ocp_abe_iclk, CK_443X),
  1391. CLK(NULL, "per_abe_24m_fclk", &per_abe_24m_fclk, CK_443X),
  1392. CLK(NULL, "per_abe_nc_fclk", &per_abe_nc_fclk, CK_443X),
  1393. CLK(NULL, "syc_clk_div_ck", &syc_clk_div_ck, CK_443X),
  1394. CLK(NULL, "aes1_fck", &aes1_fck, CK_443X),
  1395. CLK(NULL, "aes2_fck", &aes2_fck, CK_443X),
  1396. CLK(NULL, "aess_fck", &aess_fck, CK_443X),
  1397. CLK(NULL, "bandgap_fclk", &bandgap_fclk, CK_443X),
  1398. CLK(NULL, "div_ts_ck", &div_ts_ck, CK_446X),
  1399. CLK(NULL, "bandgap_ts_fclk", &bandgap_ts_fclk, CK_446X),
  1400. CLK(NULL, "des3des_fck", &des3des_fck, CK_443X),
  1401. CLK(NULL, "dmic_sync_mux_ck", &dmic_sync_mux_ck, CK_443X),
  1402. CLK(NULL, "dmic_fck", &dmic_fck, CK_443X),
  1403. CLK(NULL, "dsp_fck", &dsp_fck, CK_443X),
  1404. CLK(NULL, "dss_sys_clk", &dss_sys_clk, CK_443X),
  1405. CLK(NULL, "dss_tv_clk", &dss_tv_clk, CK_443X),
  1406. CLK(NULL, "dss_dss_clk", &dss_dss_clk, CK_443X),
  1407. CLK(NULL, "dss_48mhz_clk", &dss_48mhz_clk, CK_443X),
  1408. CLK(NULL, "dss_fck", &dss_fck, CK_443X),
  1409. CLK("omapdss_dss", "ick", &dss_fck, CK_443X),
  1410. CLK(NULL, "efuse_ctrl_cust_fck", &efuse_ctrl_cust_fck, CK_443X),
  1411. CLK(NULL, "emif1_fck", &emif1_fck, CK_443X),
  1412. CLK(NULL, "emif2_fck", &emif2_fck, CK_443X),
  1413. CLK(NULL, "fdif_fck", &fdif_fck, CK_443X),
  1414. CLK(NULL, "fpka_fck", &fpka_fck, CK_443X),
  1415. CLK(NULL, "gpio1_dbclk", &gpio1_dbclk, CK_443X),
  1416. CLK(NULL, "gpio1_ick", &gpio1_ick, CK_443X),
  1417. CLK(NULL, "gpio2_dbclk", &gpio2_dbclk, CK_443X),
  1418. CLK(NULL, "gpio2_ick", &gpio2_ick, CK_443X),
  1419. CLK(NULL, "gpio3_dbclk", &gpio3_dbclk, CK_443X),
  1420. CLK(NULL, "gpio3_ick", &gpio3_ick, CK_443X),
  1421. CLK(NULL, "gpio4_dbclk", &gpio4_dbclk, CK_443X),
  1422. CLK(NULL, "gpio4_ick", &gpio4_ick, CK_443X),
  1423. CLK(NULL, "gpio5_dbclk", &gpio5_dbclk, CK_443X),
  1424. CLK(NULL, "gpio5_ick", &gpio5_ick, CK_443X),
  1425. CLK(NULL, "gpio6_dbclk", &gpio6_dbclk, CK_443X),
  1426. CLK(NULL, "gpio6_ick", &gpio6_ick, CK_443X),
  1427. CLK(NULL, "gpmc_ick", &gpmc_ick, CK_443X),
  1428. CLK(NULL, "gpu_fck", &gpu_fck, CK_443X),
  1429. CLK(NULL, "hdq1w_fck", &hdq1w_fck, CK_443X),
  1430. CLK(NULL, "hsi_fck", &hsi_fck, CK_443X),
  1431. CLK(NULL, "i2c1_fck", &i2c1_fck, CK_443X),
  1432. CLK(NULL, "i2c2_fck", &i2c2_fck, CK_443X),
  1433. CLK(NULL, "i2c3_fck", &i2c3_fck, CK_443X),
  1434. CLK(NULL, "i2c4_fck", &i2c4_fck, CK_443X),
  1435. CLK(NULL, "ipu_fck", &ipu_fck, CK_443X),
  1436. CLK(NULL, "iss_ctrlclk", &iss_ctrlclk, CK_443X),
  1437. CLK(NULL, "iss_fck", &iss_fck, CK_443X),
  1438. CLK(NULL, "iva_fck", &iva_fck, CK_443X),
  1439. CLK(NULL, "kbd_fck", &kbd_fck, CK_443X),
  1440. CLK(NULL, "l3_instr_ick", &l3_instr_ick, CK_443X),
  1441. CLK(NULL, "l3_main_3_ick", &l3_main_3_ick, CK_443X),
  1442. CLK(NULL, "mcasp_sync_mux_ck", &mcasp_sync_mux_ck, CK_443X),
  1443. CLK(NULL, "mcasp_fck", &mcasp_fck, CK_443X),
  1444. CLK(NULL, "mcbsp1_sync_mux_ck", &mcbsp1_sync_mux_ck, CK_443X),
  1445. CLK(NULL, "mcbsp1_fck", &mcbsp1_fck, CK_443X),
  1446. CLK(NULL, "mcbsp2_sync_mux_ck", &mcbsp2_sync_mux_ck, CK_443X),
  1447. CLK(NULL, "mcbsp2_fck", &mcbsp2_fck, CK_443X),
  1448. CLK(NULL, "mcbsp3_sync_mux_ck", &mcbsp3_sync_mux_ck, CK_443X),
  1449. CLK(NULL, "mcbsp3_fck", &mcbsp3_fck, CK_443X),
  1450. CLK(NULL, "mcbsp4_sync_mux_ck", &mcbsp4_sync_mux_ck, CK_443X),
  1451. CLK(NULL, "mcbsp4_fck", &mcbsp4_fck, CK_443X),
  1452. CLK(NULL, "mcpdm_fck", &mcpdm_fck, CK_443X),
  1453. CLK(NULL, "mcspi1_fck", &mcspi1_fck, CK_443X),
  1454. CLK(NULL, "mcspi2_fck", &mcspi2_fck, CK_443X),
  1455. CLK(NULL, "mcspi3_fck", &mcspi3_fck, CK_443X),
  1456. CLK(NULL, "mcspi4_fck", &mcspi4_fck, CK_443X),
  1457. CLK(NULL, "mmc1_fck", &mmc1_fck, CK_443X),
  1458. CLK(NULL, "mmc2_fck", &mmc2_fck, CK_443X),
  1459. CLK(NULL, "mmc3_fck", &mmc3_fck, CK_443X),
  1460. CLK(NULL, "mmc4_fck", &mmc4_fck, CK_443X),
  1461. CLK(NULL, "mmc5_fck", &mmc5_fck, CK_443X),
  1462. CLK(NULL, "ocp2scp_usb_phy_phy_48m", &ocp2scp_usb_phy_phy_48m, CK_443X),
  1463. CLK(NULL, "ocp2scp_usb_phy_ick", &ocp2scp_usb_phy_ick, CK_443X),
  1464. CLK(NULL, "ocp_wp_noc_ick", &ocp_wp_noc_ick, CK_443X),
  1465. CLK(NULL, "rng_ick", &rng_ick, CK_443X),
  1466. CLK("omap_rng", "ick", &rng_ick, CK_443X),
  1467. CLK(NULL, "sha2md5_fck", &sha2md5_fck, CK_443X),
  1468. CLK(NULL, "sl2if_ick", &sl2if_ick, CK_443X),
  1469. CLK(NULL, "slimbus1_fclk_1", &slimbus1_fclk_1, CK_443X),
  1470. CLK(NULL, "slimbus1_fclk_0", &slimbus1_fclk_0, CK_443X),
  1471. CLK(NULL, "slimbus1_fclk_2", &slimbus1_fclk_2, CK_443X),
  1472. CLK(NULL, "slimbus1_slimbus_clk", &slimbus1_slimbus_clk, CK_443X),
  1473. CLK(NULL, "slimbus1_fck", &slimbus1_fck, CK_443X),
  1474. CLK(NULL, "slimbus2_fclk_1", &slimbus2_fclk_1, CK_443X),
  1475. CLK(NULL, "slimbus2_fclk_0", &slimbus2_fclk_0, CK_443X),
  1476. CLK(NULL, "slimbus2_slimbus_clk", &slimbus2_slimbus_clk, CK_443X),
  1477. CLK(NULL, "slimbus2_fck", &slimbus2_fck, CK_443X),
  1478. CLK(NULL, "smartreflex_core_fck", &smartreflex_core_fck, CK_443X),
  1479. CLK(NULL, "smartreflex_iva_fck", &smartreflex_iva_fck, CK_443X),
  1480. CLK(NULL, "smartreflex_mpu_fck", &smartreflex_mpu_fck, CK_443X),
  1481. CLK(NULL, "timer1_fck", &timer1_fck, CK_443X),
  1482. CLK(NULL, "timer10_fck", &timer10_fck, CK_443X),
  1483. CLK(NULL, "timer11_fck", &timer11_fck, CK_443X),
  1484. CLK(NULL, "timer2_fck", &timer2_fck, CK_443X),
  1485. CLK(NULL, "timer3_fck", &timer3_fck, CK_443X),
  1486. CLK(NULL, "timer4_fck", &timer4_fck, CK_443X),
  1487. CLK(NULL, "timer5_fck", &timer5_fck, CK_443X),
  1488. CLK(NULL, "timer6_fck", &timer6_fck, CK_443X),
  1489. CLK(NULL, "timer7_fck", &timer7_fck, CK_443X),
  1490. CLK(NULL, "timer8_fck", &timer8_fck, CK_443X),
  1491. CLK(NULL, "timer9_fck", &timer9_fck, CK_443X),
  1492. CLK(NULL, "uart1_fck", &uart1_fck, CK_443X),
  1493. CLK(NULL, "uart2_fck", &uart2_fck, CK_443X),
  1494. CLK(NULL, "uart3_fck", &uart3_fck, CK_443X),
  1495. CLK(NULL, "uart4_fck", &uart4_fck, CK_443X),
  1496. CLK(NULL, "usb_host_fs_fck", &usb_host_fs_fck, CK_443X),
  1497. CLK("usbhs_omap", "fs_fck", &usb_host_fs_fck, CK_443X),
  1498. CLK(NULL, "utmi_p1_gfclk", &utmi_p1_gfclk, CK_443X),
  1499. CLK(NULL, "usb_host_hs_utmi_p1_clk", &usb_host_hs_utmi_p1_clk, CK_443X),
  1500. CLK(NULL, "utmi_p2_gfclk", &utmi_p2_gfclk, CK_443X),
  1501. CLK(NULL, "usb_host_hs_utmi_p2_clk", &usb_host_hs_utmi_p2_clk, CK_443X),
  1502. CLK(NULL, "usb_host_hs_utmi_p3_clk", &usb_host_hs_utmi_p3_clk, CK_443X),
  1503. CLK(NULL, "usb_host_hs_hsic480m_p1_clk", &usb_host_hs_hsic480m_p1_clk, CK_443X),
  1504. CLK(NULL, "usb_host_hs_hsic60m_p1_clk", &usb_host_hs_hsic60m_p1_clk, CK_443X),
  1505. CLK(NULL, "usb_host_hs_hsic60m_p2_clk", &usb_host_hs_hsic60m_p2_clk, CK_443X),
  1506. CLK(NULL, "usb_host_hs_hsic480m_p2_clk", &usb_host_hs_hsic480m_p2_clk, CK_443X),
  1507. CLK(NULL, "usb_host_hs_func48mclk", &usb_host_hs_func48mclk, CK_443X),
  1508. CLK(NULL, "usb_host_hs_fck", &usb_host_hs_fck, CK_443X),
  1509. CLK("usbhs_omap", "hs_fck", &usb_host_hs_fck, CK_443X),
  1510. CLK(NULL, "otg_60m_gfclk", &otg_60m_gfclk, CK_443X),
  1511. CLK(NULL, "usb_otg_hs_xclk", &usb_otg_hs_xclk, CK_443X),
  1512. CLK(NULL, "usb_otg_hs_ick", &usb_otg_hs_ick, CK_443X),
  1513. CLK("musb-omap2430", "ick", &usb_otg_hs_ick, CK_443X),
  1514. CLK(NULL, "usb_phy_cm_clk32k", &usb_phy_cm_clk32k, CK_443X),
  1515. CLK(NULL, "usb_tll_hs_usb_ch2_clk", &usb_tll_hs_usb_ch2_clk, CK_443X),
  1516. CLK(NULL, "usb_tll_hs_usb_ch0_clk", &usb_tll_hs_usb_ch0_clk, CK_443X),
  1517. CLK(NULL, "usb_tll_hs_usb_ch1_clk", &usb_tll_hs_usb_ch1_clk, CK_443X),
  1518. CLK(NULL, "usb_tll_hs_ick", &usb_tll_hs_ick, CK_443X),
  1519. CLK("usbhs_omap", "usbtll_ick", &usb_tll_hs_ick, CK_443X),
  1520. CLK("usbhs_tll", "usbtll_ick", &usb_tll_hs_ick, CK_443X),
  1521. CLK(NULL, "usim_ck", &usim_ck, CK_443X),
  1522. CLK(NULL, "usim_fclk", &usim_fclk, CK_443X),
  1523. CLK(NULL, "usim_fck", &usim_fck, CK_443X),
  1524. CLK(NULL, "wd_timer2_fck", &wd_timer2_fck, CK_443X),
  1525. CLK(NULL, "wd_timer3_fck", &wd_timer3_fck, CK_443X),
  1526. CLK(NULL, "pmd_stm_clock_mux_ck", &pmd_stm_clock_mux_ck, CK_443X),
  1527. CLK(NULL, "pmd_trace_clk_mux_ck", &pmd_trace_clk_mux_ck, CK_443X),
  1528. CLK(NULL, "stm_clk_div_ck", &stm_clk_div_ck, CK_443X),
  1529. CLK(NULL, "trace_clk_div_ck", &trace_clk_div_ck, CK_443X),
  1530. CLK(NULL, "auxclk0_src_ck", &auxclk0_src_ck, CK_443X),
  1531. CLK(NULL, "auxclk0_ck", &auxclk0_ck, CK_443X),
  1532. CLK(NULL, "auxclkreq0_ck", &auxclkreq0_ck, CK_443X),
  1533. CLK(NULL, "auxclk1_src_ck", &auxclk1_src_ck, CK_443X),
  1534. CLK(NULL, "auxclk1_ck", &auxclk1_ck, CK_443X),
  1535. CLK(NULL, "auxclkreq1_ck", &auxclkreq1_ck, CK_443X),
  1536. CLK(NULL, "auxclk2_src_ck", &auxclk2_src_ck, CK_443X),
  1537. CLK(NULL, "auxclk2_ck", &auxclk2_ck, CK_443X),
  1538. CLK(NULL, "auxclkreq2_ck", &auxclkreq2_ck, CK_443X),
  1539. CLK(NULL, "auxclk3_src_ck", &auxclk3_src_ck, CK_443X),
  1540. CLK(NULL, "auxclk3_ck", &auxclk3_ck, CK_443X),
  1541. CLK(NULL, "auxclkreq3_ck", &auxclkreq3_ck, CK_443X),
  1542. CLK(NULL, "auxclk4_src_ck", &auxclk4_src_ck, CK_443X),
  1543. CLK(NULL, "auxclk4_ck", &auxclk4_ck, CK_443X),
  1544. CLK(NULL, "auxclkreq4_ck", &auxclkreq4_ck, CK_443X),
  1545. CLK(NULL, "auxclk5_src_ck", &auxclk5_src_ck, CK_443X),
  1546. CLK(NULL, "auxclk5_ck", &auxclk5_ck, CK_443X),
  1547. CLK(NULL, "auxclkreq5_ck", &auxclkreq5_ck, CK_443X),
  1548. CLK("omap-gpmc", "fck", &dummy_ck, CK_443X),
  1549. CLK("omap_i2c.1", "ick", &dummy_ck, CK_443X),
  1550. CLK("omap_i2c.2", "ick", &dummy_ck, CK_443X),
  1551. CLK("omap_i2c.3", "ick", &dummy_ck, CK_443X),
  1552. CLK("omap_i2c.4", "ick", &dummy_ck, CK_443X),
  1553. CLK(NULL, "mailboxes_ick", &dummy_ck, CK_443X),
  1554. CLK("omap_hsmmc.0", "ick", &dummy_ck, CK_443X),
  1555. CLK("omap_hsmmc.1", "ick", &dummy_ck, CK_443X),
  1556. CLK("omap_hsmmc.2", "ick", &dummy_ck, CK_443X),
  1557. CLK("omap_hsmmc.3", "ick", &dummy_ck, CK_443X),
  1558. CLK("omap_hsmmc.4", "ick", &dummy_ck, CK_443X),
  1559. CLK("omap-mcbsp.1", "ick", &dummy_ck, CK_443X),
  1560. CLK("omap-mcbsp.2", "ick", &dummy_ck, CK_443X),
  1561. CLK("omap-mcbsp.3", "ick", &dummy_ck, CK_443X),
  1562. CLK("omap-mcbsp.4", "ick", &dummy_ck, CK_443X),
  1563. CLK("omap2_mcspi.1", "ick", &dummy_ck, CK_443X),
  1564. CLK("omap2_mcspi.2", "ick", &dummy_ck, CK_443X),
  1565. CLK("omap2_mcspi.3", "ick", &dummy_ck, CK_443X),
  1566. CLK("omap2_mcspi.4", "ick", &dummy_ck, CK_443X),
  1567. CLK(NULL, "uart1_ick", &dummy_ck, CK_443X),
  1568. CLK(NULL, "uart2_ick", &dummy_ck, CK_443X),
  1569. CLK(NULL, "uart3_ick", &dummy_ck, CK_443X),
  1570. CLK(NULL, "uart4_ick", &dummy_ck, CK_443X),
  1571. CLK("usbhs_omap", "usbhost_ick", &dummy_ck, CK_443X),
  1572. CLK("usbhs_omap", "usbtll_fck", &dummy_ck, CK_443X),
  1573. CLK("usbhs_tll", "usbtll_fck", &dummy_ck, CK_443X),
  1574. CLK("omap_wdt", "ick", &dummy_ck, CK_443X),
  1575. CLK(NULL, "timer_32k_ck", &sys_32k_ck, CK_443X),
  1576. /* TODO: Remove "omap_timer.X" aliases once DT migration is complete */
  1577. CLK("omap_timer.1", "timer_sys_ck", &sys_clkin_ck, CK_443X),
  1578. CLK("omap_timer.2", "timer_sys_ck", &sys_clkin_ck, CK_443X),
  1579. CLK("omap_timer.3", "timer_sys_ck", &sys_clkin_ck, CK_443X),
  1580. CLK("omap_timer.4", "timer_sys_ck", &sys_clkin_ck, CK_443X),
  1581. CLK("omap_timer.9", "timer_sys_ck", &sys_clkin_ck, CK_443X),
  1582. CLK("omap_timer.10", "timer_sys_ck", &sys_clkin_ck, CK_443X),
  1583. CLK("omap_timer.11", "timer_sys_ck", &sys_clkin_ck, CK_443X),
  1584. CLK("omap_timer.5", "timer_sys_ck", &syc_clk_div_ck, CK_443X),
  1585. CLK("omap_timer.6", "timer_sys_ck", &syc_clk_div_ck, CK_443X),
  1586. CLK("omap_timer.7", "timer_sys_ck", &syc_clk_div_ck, CK_443X),
  1587. CLK("omap_timer.8", "timer_sys_ck", &syc_clk_div_ck, CK_443X),
  1588. CLK("4a318000.timer", "timer_sys_ck", &sys_clkin_ck, CK_443X),
  1589. CLK("48032000.timer", "timer_sys_ck", &sys_clkin_ck, CK_443X),
  1590. CLK("48034000.timer", "timer_sys_ck", &sys_clkin_ck, CK_443X),
  1591. CLK("48036000.timer", "timer_sys_ck", &sys_clkin_ck, CK_443X),
  1592. CLK("4803e000.timer", "timer_sys_ck", &sys_clkin_ck, CK_443X),
  1593. CLK("48086000.timer", "timer_sys_ck", &sys_clkin_ck, CK_443X),
  1594. CLK("48088000.timer", "timer_sys_ck", &sys_clkin_ck, CK_443X),
  1595. CLK("49038000.timer", "timer_sys_ck", &syc_clk_div_ck, CK_443X),
  1596. CLK("4903a000.timer", "timer_sys_ck", &syc_clk_div_ck, CK_443X),
  1597. CLK("4903c000.timer", "timer_sys_ck", &syc_clk_div_ck, CK_443X),
  1598. CLK("4903e000.timer", "timer_sys_ck", &syc_clk_div_ck, CK_443X),
  1599. CLK(NULL, "cpufreq_ck", &dpll_mpu_ck, CK_443X),
  1600. };
  1601. static const char *enable_init_clks[] = {
  1602. "emif1_fck",
  1603. "emif2_fck",
  1604. "gpmc_ick",
  1605. "l3_instr_ick",
  1606. "l3_main_3_ick",
  1607. "ocp_wp_noc_ick",
  1608. };
  1609. int __init omap4xxx_clk_init(void)
  1610. {
  1611. u32 cpu_clkflg;
  1612. struct omap_clk *c;
  1613. if (cpu_is_omap443x()) {
  1614. cpu_mask = RATE_IN_4430;
  1615. cpu_clkflg = CK_443X;
  1616. } else if (cpu_is_omap446x() || cpu_is_omap447x()) {
  1617. cpu_mask = RATE_IN_4460 | RATE_IN_4430;
  1618. cpu_clkflg = CK_446X | CK_443X;
  1619. if (cpu_is_omap447x())
  1620. pr_warn("WARNING: OMAP4470 clock data incomplete!\n");
  1621. } else {
  1622. return 0;
  1623. }
  1624. for (c = omap44xx_clks; c < omap44xx_clks + ARRAY_SIZE(omap44xx_clks);
  1625. c++) {
  1626. if (c->cpu & cpu_clkflg) {
  1627. clkdev_add(&c->lk);
  1628. if (!__clk_init(NULL, c->lk.clk))
  1629. omap2_init_clk_hw_omap_clocks(c->lk.clk);
  1630. }
  1631. }
  1632. omap2_clk_disable_autoidle_all();
  1633. omap2_clk_enable_init_clocks(enable_init_clks,
  1634. ARRAY_SIZE(enable_init_clks));
  1635. return 0;
  1636. }