slcr.c 2.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596
  1. /*
  2. * Xilinx SLCR driver
  3. *
  4. * Copyright (c) 2011-2013 Xilinx Inc.
  5. *
  6. * This program is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU General Public License
  8. * as published by the Free Software Foundation; either version
  9. * 2 of the License, or (at your option) any later version.
  10. *
  11. * You should have received a copy of the GNU General Public
  12. * License along with this program; if not, write to the Free
  13. * Software Foundation, Inc., 675 Mass Ave, Cambridge, MA
  14. * 02139, USA.
  15. */
  16. #include <linux/export.h>
  17. #include <linux/io.h>
  18. #include <linux/fs.h>
  19. #include <linux/interrupt.h>
  20. #include <linux/init.h>
  21. #include <linux/kernel.h>
  22. #include <linux/module.h>
  23. #include <linux/of_address.h>
  24. #include <linux/uaccess.h>
  25. #include <linux/platform_device.h>
  26. #include <linux/slab.h>
  27. #include <linux/string.h>
  28. #include <linux/clk/zynq.h>
  29. #include "common.h"
  30. #define SLCR_UNLOCK_MAGIC 0xDF0D
  31. #define SLCR_UNLOCK 0x8 /* SCLR unlock register */
  32. #define SLCR_PS_RST_CTRL_OFFSET 0x200 /* PS Software Reset Control */
  33. #define SLCR_REBOOT_STATUS 0x258 /* PS Reboot Status */
  34. void __iomem *zynq_slcr_base;
  35. /**
  36. * zynq_slcr_system_reset - Reset the entire system.
  37. */
  38. void zynq_slcr_system_reset(void)
  39. {
  40. u32 reboot;
  41. /*
  42. * Unlock the SLCR then reset the system.
  43. * Note that this seems to require raw i/o
  44. * functions or there's a lockup?
  45. */
  46. writel(SLCR_UNLOCK_MAGIC, zynq_slcr_base + SLCR_UNLOCK);
  47. /*
  48. * Clear 0x0F000000 bits of reboot status register to workaround
  49. * the FSBL not loading the bitstream after soft-reboot
  50. * This is a temporary solution until we know more.
  51. */
  52. reboot = readl(zynq_slcr_base + SLCR_REBOOT_STATUS);
  53. writel(reboot & 0xF0FFFFFF, zynq_slcr_base + SLCR_REBOOT_STATUS);
  54. writel(1, zynq_slcr_base + SLCR_PS_RST_CTRL_OFFSET);
  55. }
  56. /**
  57. * zynq_slcr_init
  58. * Returns 0 on success, negative errno otherwise.
  59. *
  60. * Called early during boot from platform code to remap SLCR area.
  61. */
  62. int __init zynq_slcr_init(void)
  63. {
  64. struct device_node *np;
  65. np = of_find_compatible_node(NULL, NULL, "xlnx,zynq-slcr");
  66. if (!np) {
  67. pr_err("%s: no slcr node found\n", __func__);
  68. BUG();
  69. }
  70. zynq_slcr_base = of_iomap(np, 0);
  71. if (!zynq_slcr_base) {
  72. pr_err("%s: Unable to map I/O memory\n", __func__);
  73. BUG();
  74. }
  75. /* unlock the SLCR so that registers can be changed */
  76. writel(SLCR_UNLOCK_MAGIC, zynq_slcr_base + SLCR_UNLOCK);
  77. pr_info("%s mapped to %p\n", np->name, zynq_slcr_base);
  78. xilinx_zynq_clocks_init(zynq_slcr_base);
  79. of_node_put(np);
  80. return 0;
  81. }