pci200syn.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477
  1. /*
  2. * Goramo PCI200SYN synchronous serial card driver for Linux
  3. *
  4. * Copyright (C) 2002-2003 Krzysztof Halasa <khc@pm.waw.pl>
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of version 2 of the GNU General Public License
  8. * as published by the Free Software Foundation.
  9. *
  10. * For information see <http://www.kernel.org/pub/linux/utils/net/hdlc/>
  11. *
  12. * Sources of information:
  13. * Hitachi HD64572 SCA-II User's Manual
  14. * PLX Technology Inc. PCI9052 Data Book
  15. */
  16. #include <linux/module.h>
  17. #include <linux/kernel.h>
  18. #include <linux/slab.h>
  19. #include <linux/types.h>
  20. #include <linux/fcntl.h>
  21. #include <linux/in.h>
  22. #include <linux/string.h>
  23. #include <linux/errno.h>
  24. #include <linux/init.h>
  25. #include <linux/ioport.h>
  26. #include <linux/moduleparam.h>
  27. #include <linux/netdevice.h>
  28. #include <linux/hdlc.h>
  29. #include <linux/pci.h>
  30. #include <linux/delay.h>
  31. #include <asm/io.h>
  32. #include "hd64572.h"
  33. #undef DEBUG_PKT
  34. #define DEBUG_RINGS
  35. #define PCI200SYN_PLX_SIZE 0x80 /* PLX control window size (128b) */
  36. #define PCI200SYN_SCA_SIZE 0x400 /* SCA window size (1Kb) */
  37. #define MAX_TX_BUFFERS 10
  38. static int pci_clock_freq = 33000000;
  39. #define CLOCK_BASE pci_clock_freq
  40. /*
  41. * PLX PCI9052 local configuration and shared runtime registers.
  42. * This structure can be used to access 9052 registers (memory mapped).
  43. */
  44. typedef struct {
  45. u32 loc_addr_range[4]; /* 00-0Ch : Local Address Ranges */
  46. u32 loc_rom_range; /* 10h : Local ROM Range */
  47. u32 loc_addr_base[4]; /* 14-20h : Local Address Base Addrs */
  48. u32 loc_rom_base; /* 24h : Local ROM Base */
  49. u32 loc_bus_descr[4]; /* 28-34h : Local Bus Descriptors */
  50. u32 rom_bus_descr; /* 38h : ROM Bus Descriptor */
  51. u32 cs_base[4]; /* 3C-48h : Chip Select Base Addrs */
  52. u32 intr_ctrl_stat; /* 4Ch : Interrupt Control/Status */
  53. u32 init_ctrl; /* 50h : EEPROM ctrl, Init Ctrl, etc */
  54. }plx9052;
  55. typedef struct port_s {
  56. struct napi_struct napi;
  57. struct net_device *dev;
  58. struct card_s *card;
  59. spinlock_t lock; /* TX lock */
  60. sync_serial_settings settings;
  61. int rxpart; /* partial frame received, next frame invalid*/
  62. unsigned short encoding;
  63. unsigned short parity;
  64. u16 rxin; /* rx ring buffer 'in' pointer */
  65. u16 txin; /* tx ring buffer 'in' and 'last' pointers */
  66. u16 txlast;
  67. u8 rxs, txs, tmc; /* SCA registers */
  68. u8 phy_node; /* physical port # - 0 or 1 */
  69. }port_t;
  70. typedef struct card_s {
  71. u8 __iomem *rambase; /* buffer memory base (virtual) */
  72. u8 __iomem *scabase; /* SCA memory base (virtual) */
  73. plx9052 __iomem *plxbase;/* PLX registers memory base (virtual) */
  74. u16 rx_ring_buffers; /* number of buffers in a ring */
  75. u16 tx_ring_buffers;
  76. u16 buff_offset; /* offset of first buffer of first channel */
  77. u8 irq; /* interrupt request level */
  78. port_t ports[2];
  79. }card_t;
  80. #define sca_in(reg, card) readb(card->scabase + (reg))
  81. #define sca_out(value, reg, card) writeb(value, card->scabase + (reg))
  82. #define sca_inw(reg, card) readw(card->scabase + (reg))
  83. #define sca_outw(value, reg, card) writew(value, card->scabase + (reg))
  84. #define sca_inl(reg, card) readl(card->scabase + (reg))
  85. #define sca_outl(value, reg, card) writel(value, card->scabase + (reg))
  86. #define port_to_card(port) (port->card)
  87. #define log_node(port) (port->phy_node)
  88. #define phy_node(port) (port->phy_node)
  89. #define winbase(card) (card->rambase)
  90. #define get_port(card, port) (&card->ports[port])
  91. #define sca_flush(card) (sca_in(IER0, card));
  92. static inline void new_memcpy_toio(char __iomem *dest, char *src, int length)
  93. {
  94. int len;
  95. do {
  96. len = length > 256 ? 256 : length;
  97. memcpy_toio(dest, src, len);
  98. dest += len;
  99. src += len;
  100. length -= len;
  101. readb(dest);
  102. } while (len);
  103. }
  104. #undef memcpy_toio
  105. #define memcpy_toio new_memcpy_toio
  106. #include "hd64572.c"
  107. static void pci200_set_iface(port_t *port)
  108. {
  109. card_t *card = port->card;
  110. u16 msci = get_msci(port);
  111. u8 rxs = port->rxs & CLK_BRG_MASK;
  112. u8 txs = port->txs & CLK_BRG_MASK;
  113. sca_out(EXS_TES1, (phy_node(port) ? MSCI1_OFFSET : MSCI0_OFFSET) + EXS,
  114. port_to_card(port));
  115. switch(port->settings.clock_type) {
  116. case CLOCK_INT:
  117. rxs |= CLK_BRG; /* BRG output */
  118. txs |= CLK_PIN_OUT | CLK_TX_RXCLK; /* RX clock */
  119. break;
  120. case CLOCK_TXINT:
  121. rxs |= CLK_LINE; /* RXC input */
  122. txs |= CLK_PIN_OUT | CLK_BRG; /* BRG output */
  123. break;
  124. case CLOCK_TXFROMRX:
  125. rxs |= CLK_LINE; /* RXC input */
  126. txs |= CLK_PIN_OUT | CLK_TX_RXCLK; /* RX clock */
  127. break;
  128. default: /* EXTernal clock */
  129. rxs |= CLK_LINE; /* RXC input */
  130. txs |= CLK_PIN_OUT | CLK_LINE; /* TXC input */
  131. break;
  132. }
  133. port->rxs = rxs;
  134. port->txs = txs;
  135. sca_out(rxs, msci + RXS, card);
  136. sca_out(txs, msci + TXS, card);
  137. sca_set_port(port);
  138. }
  139. static int pci200_open(struct net_device *dev)
  140. {
  141. port_t *port = dev_to_port(dev);
  142. int result = hdlc_open(dev);
  143. if (result)
  144. return result;
  145. sca_open(dev);
  146. pci200_set_iface(port);
  147. sca_flush(port_to_card(port));
  148. return 0;
  149. }
  150. static int pci200_close(struct net_device *dev)
  151. {
  152. sca_close(dev);
  153. sca_flush(port_to_card(dev_to_port(dev)));
  154. hdlc_close(dev);
  155. return 0;
  156. }
  157. static int pci200_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  158. {
  159. const size_t size = sizeof(sync_serial_settings);
  160. sync_serial_settings new_line;
  161. sync_serial_settings __user *line = ifr->ifr_settings.ifs_ifsu.sync;
  162. port_t *port = dev_to_port(dev);
  163. #ifdef DEBUG_RINGS
  164. if (cmd == SIOCDEVPRIVATE) {
  165. sca_dump_rings(dev);
  166. return 0;
  167. }
  168. #endif
  169. if (cmd != SIOCWANDEV)
  170. return hdlc_ioctl(dev, ifr, cmd);
  171. switch(ifr->ifr_settings.type) {
  172. case IF_GET_IFACE:
  173. ifr->ifr_settings.type = IF_IFACE_V35;
  174. if (ifr->ifr_settings.size < size) {
  175. ifr->ifr_settings.size = size; /* data size wanted */
  176. return -ENOBUFS;
  177. }
  178. if (copy_to_user(line, &port->settings, size))
  179. return -EFAULT;
  180. return 0;
  181. case IF_IFACE_V35:
  182. case IF_IFACE_SYNC_SERIAL:
  183. if (!capable(CAP_NET_ADMIN))
  184. return -EPERM;
  185. if (copy_from_user(&new_line, line, size))
  186. return -EFAULT;
  187. if (new_line.clock_type != CLOCK_EXT &&
  188. new_line.clock_type != CLOCK_TXFROMRX &&
  189. new_line.clock_type != CLOCK_INT &&
  190. new_line.clock_type != CLOCK_TXINT)
  191. return -EINVAL; /* No such clock setting */
  192. if (new_line.loopback != 0 && new_line.loopback != 1)
  193. return -EINVAL;
  194. memcpy(&port->settings, &new_line, size); /* Update settings */
  195. pci200_set_iface(port);
  196. sca_flush(port_to_card(port));
  197. return 0;
  198. default:
  199. return hdlc_ioctl(dev, ifr, cmd);
  200. }
  201. }
  202. static void pci200_pci_remove_one(struct pci_dev *pdev)
  203. {
  204. int i;
  205. card_t *card = pci_get_drvdata(pdev);
  206. for (i = 0; i < 2; i++)
  207. if (card->ports[i].card) {
  208. struct net_device *dev = port_to_dev(&card->ports[i]);
  209. unregister_hdlc_device(dev);
  210. }
  211. if (card->irq)
  212. free_irq(card->irq, card);
  213. if (card->rambase)
  214. iounmap(card->rambase);
  215. if (card->scabase)
  216. iounmap(card->scabase);
  217. if (card->plxbase)
  218. iounmap(card->plxbase);
  219. pci_release_regions(pdev);
  220. pci_disable_device(pdev);
  221. pci_set_drvdata(pdev, NULL);
  222. if (card->ports[0].dev)
  223. free_netdev(card->ports[0].dev);
  224. if (card->ports[1].dev)
  225. free_netdev(card->ports[1].dev);
  226. kfree(card);
  227. }
  228. static int __devinit pci200_pci_init_one(struct pci_dev *pdev,
  229. const struct pci_device_id *ent)
  230. {
  231. card_t *card;
  232. u32 __iomem *p;
  233. int i;
  234. u32 ramsize;
  235. u32 ramphys; /* buffer memory base */
  236. u32 scaphys; /* SCA memory base */
  237. u32 plxphys; /* PLX registers memory base */
  238. i = pci_enable_device(pdev);
  239. if (i)
  240. return i;
  241. i = pci_request_regions(pdev, "PCI200SYN");
  242. if (i) {
  243. pci_disable_device(pdev);
  244. return i;
  245. }
  246. card = kzalloc(sizeof(card_t), GFP_KERNEL);
  247. if (card == NULL) {
  248. printk(KERN_ERR "pci200syn: unable to allocate memory\n");
  249. pci_release_regions(pdev);
  250. pci_disable_device(pdev);
  251. return -ENOBUFS;
  252. }
  253. pci_set_drvdata(pdev, card);
  254. card->ports[0].dev = alloc_hdlcdev(&card->ports[0]);
  255. card->ports[1].dev = alloc_hdlcdev(&card->ports[1]);
  256. if (!card->ports[0].dev || !card->ports[1].dev) {
  257. printk(KERN_ERR "pci200syn: unable to allocate memory\n");
  258. pci200_pci_remove_one(pdev);
  259. return -ENOMEM;
  260. }
  261. if (pci_resource_len(pdev, 0) != PCI200SYN_PLX_SIZE ||
  262. pci_resource_len(pdev, 2) != PCI200SYN_SCA_SIZE ||
  263. pci_resource_len(pdev, 3) < 16384) {
  264. printk(KERN_ERR "pci200syn: invalid card EEPROM parameters\n");
  265. pci200_pci_remove_one(pdev);
  266. return -EFAULT;
  267. }
  268. plxphys = pci_resource_start(pdev,0) & PCI_BASE_ADDRESS_MEM_MASK;
  269. card->plxbase = ioremap(plxphys, PCI200SYN_PLX_SIZE);
  270. scaphys = pci_resource_start(pdev,2) & PCI_BASE_ADDRESS_MEM_MASK;
  271. card->scabase = ioremap(scaphys, PCI200SYN_SCA_SIZE);
  272. ramphys = pci_resource_start(pdev,3) & PCI_BASE_ADDRESS_MEM_MASK;
  273. card->rambase = pci_ioremap_bar(pdev, 3);
  274. if (card->plxbase == NULL ||
  275. card->scabase == NULL ||
  276. card->rambase == NULL) {
  277. printk(KERN_ERR "pci200syn: ioremap() failed\n");
  278. pci200_pci_remove_one(pdev);
  279. return -EFAULT;
  280. }
  281. /* Reset PLX */
  282. p = &card->plxbase->init_ctrl;
  283. writel(readl(p) | 0x40000000, p);
  284. readl(p); /* Flush the write - do not use sca_flush */
  285. udelay(1);
  286. writel(readl(p) & ~0x40000000, p);
  287. readl(p); /* Flush the write - do not use sca_flush */
  288. udelay(1);
  289. ramsize = sca_detect_ram(card, card->rambase,
  290. pci_resource_len(pdev, 3));
  291. /* number of TX + RX buffers for one port - this is dual port card */
  292. i = ramsize / (2 * (sizeof(pkt_desc) + HDLC_MAX_MRU));
  293. card->tx_ring_buffers = min(i / 2, MAX_TX_BUFFERS);
  294. card->rx_ring_buffers = i - card->tx_ring_buffers;
  295. card->buff_offset = 2 * sizeof(pkt_desc) * (card->tx_ring_buffers +
  296. card->rx_ring_buffers);
  297. printk(KERN_INFO "pci200syn: %u KB RAM at 0x%x, IRQ%u, using %u TX +"
  298. " %u RX packets rings\n", ramsize / 1024, ramphys,
  299. pdev->irq, card->tx_ring_buffers, card->rx_ring_buffers);
  300. if (pdev->subsystem_device == PCI_DEVICE_ID_PLX_9050) {
  301. printk(KERN_ERR "Detected PCI200SYN card with old "
  302. "configuration data.\n");
  303. printk(KERN_ERR "See <http://www.kernel.org/pub/"
  304. "linux/utils/net/hdlc/pci200syn/> for update.\n");
  305. printk(KERN_ERR "The card will stop working with"
  306. " future versions of Linux if not updated.\n");
  307. }
  308. if (card->tx_ring_buffers < 1) {
  309. printk(KERN_ERR "pci200syn: RAM test failed\n");
  310. pci200_pci_remove_one(pdev);
  311. return -EFAULT;
  312. }
  313. /* Enable interrupts on the PCI bridge */
  314. p = &card->plxbase->intr_ctrl_stat;
  315. writew(readw(p) | 0x0040, p);
  316. /* Allocate IRQ */
  317. if (request_irq(pdev->irq, sca_intr, IRQF_SHARED, "pci200syn", card)) {
  318. printk(KERN_WARNING "pci200syn: could not allocate IRQ%d.\n",
  319. pdev->irq);
  320. pci200_pci_remove_one(pdev);
  321. return -EBUSY;
  322. }
  323. card->irq = pdev->irq;
  324. sca_init(card, 0);
  325. for (i = 0; i < 2; i++) {
  326. port_t *port = &card->ports[i];
  327. struct net_device *dev = port_to_dev(port);
  328. hdlc_device *hdlc = dev_to_hdlc(dev);
  329. port->phy_node = i;
  330. spin_lock_init(&port->lock);
  331. dev->irq = card->irq;
  332. dev->mem_start = ramphys;
  333. dev->mem_end = ramphys + ramsize - 1;
  334. dev->tx_queue_len = 50;
  335. dev->do_ioctl = pci200_ioctl;
  336. dev->open = pci200_open;
  337. dev->stop = pci200_close;
  338. hdlc->attach = sca_attach;
  339. hdlc->xmit = sca_xmit;
  340. port->settings.clock_type = CLOCK_EXT;
  341. port->card = card;
  342. sca_init_port(port);
  343. if (register_hdlc_device(dev)) {
  344. printk(KERN_ERR "pci200syn: unable to register hdlc "
  345. "device\n");
  346. port->card = NULL;
  347. pci200_pci_remove_one(pdev);
  348. return -ENOBUFS;
  349. }
  350. printk(KERN_INFO "%s: PCI200SYN node %d\n",
  351. dev->name, port->phy_node);
  352. }
  353. sca_flush(card);
  354. return 0;
  355. }
  356. static struct pci_device_id pci200_pci_tbl[] __devinitdata = {
  357. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050, PCI_VENDOR_ID_PLX,
  358. PCI_DEVICE_ID_PLX_9050, 0, 0, 0 },
  359. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050, PCI_VENDOR_ID_PLX,
  360. PCI_DEVICE_ID_PLX_PCI200SYN, 0, 0, 0 },
  361. { 0, }
  362. };
  363. static struct pci_driver pci200_pci_driver = {
  364. .name = "PCI200SYN",
  365. .id_table = pci200_pci_tbl,
  366. .probe = pci200_pci_init_one,
  367. .remove = pci200_pci_remove_one,
  368. };
  369. static int __init pci200_init_module(void)
  370. {
  371. if (pci_clock_freq < 1000000 || pci_clock_freq > 80000000) {
  372. printk(KERN_ERR "pci200syn: Invalid PCI clock frequency\n");
  373. return -EINVAL;
  374. }
  375. return pci_register_driver(&pci200_pci_driver);
  376. }
  377. static void __exit pci200_cleanup_module(void)
  378. {
  379. pci_unregister_driver(&pci200_pci_driver);
  380. }
  381. MODULE_AUTHOR("Krzysztof Halasa <khc@pm.waw.pl>");
  382. MODULE_DESCRIPTION("Goramo PCI200SYN serial port driver");
  383. MODULE_LICENSE("GPL v2");
  384. MODULE_DEVICE_TABLE(pci, pci200_pci_tbl);
  385. module_param(pci_clock_freq, int, 0444);
  386. MODULE_PARM_DESC(pci_clock_freq, "System PCI clock frequency in Hz");
  387. module_init(pci200_init_module);
  388. module_exit(pci200_cleanup_module);