gpio-omap.c 36 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407
  1. /*
  2. * Support functions for OMAP GPIO
  3. *
  4. * Copyright (C) 2003-2005 Nokia Corporation
  5. * Written by Juha Yrjölä <juha.yrjola@nokia.com>
  6. *
  7. * Copyright (C) 2009 Texas Instruments
  8. * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License version 2 as
  12. * published by the Free Software Foundation.
  13. */
  14. #include <linux/init.h>
  15. #include <linux/module.h>
  16. #include <linux/interrupt.h>
  17. #include <linux/syscore_ops.h>
  18. #include <linux/err.h>
  19. #include <linux/clk.h>
  20. #include <linux/io.h>
  21. #include <linux/device.h>
  22. #include <linux/pm_runtime.h>
  23. #include <linux/pm.h>
  24. #include <mach/hardware.h>
  25. #include <asm/irq.h>
  26. #include <mach/irqs.h>
  27. #include <asm/gpio.h>
  28. #include <asm/mach/irq.h>
  29. #define OFF_MODE 1
  30. static LIST_HEAD(omap_gpio_list);
  31. struct gpio_regs {
  32. u32 irqenable1;
  33. u32 irqenable2;
  34. u32 wake_en;
  35. u32 ctrl;
  36. u32 oe;
  37. u32 leveldetect0;
  38. u32 leveldetect1;
  39. u32 risingdetect;
  40. u32 fallingdetect;
  41. u32 dataout;
  42. u32 debounce;
  43. u32 debounce_en;
  44. };
  45. struct gpio_bank {
  46. struct list_head node;
  47. void __iomem *base;
  48. u16 irq;
  49. u16 virtual_irq_start;
  50. u32 suspend_wakeup;
  51. u32 saved_wakeup;
  52. u32 non_wakeup_gpios;
  53. u32 enabled_non_wakeup_gpios;
  54. struct gpio_regs context;
  55. u32 saved_datain;
  56. u32 saved_fallingdetect;
  57. u32 saved_risingdetect;
  58. u32 level_mask;
  59. u32 toggle_mask;
  60. spinlock_t lock;
  61. struct gpio_chip chip;
  62. struct clk *dbck;
  63. u32 mod_usage;
  64. u32 dbck_enable_mask;
  65. bool dbck_enabled;
  66. struct device *dev;
  67. bool is_mpuio;
  68. bool dbck_flag;
  69. bool loses_context;
  70. int stride;
  71. u32 width;
  72. int context_loss_count;
  73. int power_mode;
  74. bool workaround_enabled;
  75. void (*set_dataout)(struct gpio_bank *bank, int gpio, int enable);
  76. int (*get_context_loss_count)(struct device *dev);
  77. struct omap_gpio_reg_offs *regs;
  78. };
  79. #define GPIO_INDEX(bank, gpio) (gpio % bank->width)
  80. #define GPIO_BIT(bank, gpio) (1 << GPIO_INDEX(bank, gpio))
  81. #define GPIO_MOD_CTRL_BIT BIT(0)
  82. static void _set_gpio_direction(struct gpio_bank *bank, int gpio, int is_input)
  83. {
  84. void __iomem *reg = bank->base;
  85. u32 l;
  86. reg += bank->regs->direction;
  87. l = __raw_readl(reg);
  88. if (is_input)
  89. l |= 1 << gpio;
  90. else
  91. l &= ~(1 << gpio);
  92. __raw_writel(l, reg);
  93. bank->context.oe = l;
  94. }
  95. /* set data out value using dedicate set/clear register */
  96. static void _set_gpio_dataout_reg(struct gpio_bank *bank, int gpio, int enable)
  97. {
  98. void __iomem *reg = bank->base;
  99. u32 l = GPIO_BIT(bank, gpio);
  100. if (enable)
  101. reg += bank->regs->set_dataout;
  102. else
  103. reg += bank->regs->clr_dataout;
  104. __raw_writel(l, reg);
  105. }
  106. /* set data out value using mask register */
  107. static void _set_gpio_dataout_mask(struct gpio_bank *bank, int gpio, int enable)
  108. {
  109. void __iomem *reg = bank->base + bank->regs->dataout;
  110. u32 gpio_bit = GPIO_BIT(bank, gpio);
  111. u32 l;
  112. l = __raw_readl(reg);
  113. if (enable)
  114. l |= gpio_bit;
  115. else
  116. l &= ~gpio_bit;
  117. __raw_writel(l, reg);
  118. bank->context.dataout = l;
  119. }
  120. static int _get_gpio_datain(struct gpio_bank *bank, int gpio)
  121. {
  122. void __iomem *reg = bank->base + bank->regs->datain;
  123. return (__raw_readl(reg) & GPIO_BIT(bank, gpio)) != 0;
  124. }
  125. static int _get_gpio_dataout(struct gpio_bank *bank, int gpio)
  126. {
  127. void __iomem *reg = bank->base + bank->regs->dataout;
  128. return (__raw_readl(reg) & GPIO_BIT(bank, gpio)) != 0;
  129. }
  130. static inline void _gpio_rmw(void __iomem *base, u32 reg, u32 mask, bool set)
  131. {
  132. int l = __raw_readl(base + reg);
  133. if (set)
  134. l |= mask;
  135. else
  136. l &= ~mask;
  137. __raw_writel(l, base + reg);
  138. }
  139. static inline void _gpio_dbck_enable(struct gpio_bank *bank)
  140. {
  141. if (bank->dbck_enable_mask && !bank->dbck_enabled) {
  142. clk_enable(bank->dbck);
  143. bank->dbck_enabled = true;
  144. }
  145. }
  146. static inline void _gpio_dbck_disable(struct gpio_bank *bank)
  147. {
  148. if (bank->dbck_enable_mask && bank->dbck_enabled) {
  149. clk_disable(bank->dbck);
  150. bank->dbck_enabled = false;
  151. }
  152. }
  153. /**
  154. * _set_gpio_debounce - low level gpio debounce time
  155. * @bank: the gpio bank we're acting upon
  156. * @gpio: the gpio number on this @gpio
  157. * @debounce: debounce time to use
  158. *
  159. * OMAP's debounce time is in 31us steps so we need
  160. * to convert and round up to the closest unit.
  161. */
  162. static void _set_gpio_debounce(struct gpio_bank *bank, unsigned gpio,
  163. unsigned debounce)
  164. {
  165. void __iomem *reg;
  166. u32 val;
  167. u32 l;
  168. if (!bank->dbck_flag)
  169. return;
  170. if (debounce < 32)
  171. debounce = 0x01;
  172. else if (debounce > 7936)
  173. debounce = 0xff;
  174. else
  175. debounce = (debounce / 0x1f) - 1;
  176. l = GPIO_BIT(bank, gpio);
  177. clk_enable(bank->dbck);
  178. reg = bank->base + bank->regs->debounce;
  179. __raw_writel(debounce, reg);
  180. reg = bank->base + bank->regs->debounce_en;
  181. val = __raw_readl(reg);
  182. if (debounce)
  183. val |= l;
  184. else
  185. val &= ~l;
  186. bank->dbck_enable_mask = val;
  187. __raw_writel(val, reg);
  188. clk_disable(bank->dbck);
  189. /*
  190. * Enable debounce clock per module.
  191. * This call is mandatory because in omap_gpio_request() when
  192. * *_runtime_get_sync() is called, _gpio_dbck_enable() within
  193. * runtime callbck fails to turn on dbck because dbck_enable_mask
  194. * used within _gpio_dbck_enable() is still not initialized at
  195. * that point. Therefore we have to enable dbck here.
  196. */
  197. _gpio_dbck_enable(bank);
  198. if (bank->dbck_enable_mask) {
  199. bank->context.debounce = debounce;
  200. bank->context.debounce_en = val;
  201. }
  202. }
  203. static inline void set_gpio_trigger(struct gpio_bank *bank, int gpio,
  204. int trigger)
  205. {
  206. void __iomem *base = bank->base;
  207. u32 gpio_bit = 1 << gpio;
  208. _gpio_rmw(base, bank->regs->leveldetect0, gpio_bit,
  209. trigger & IRQ_TYPE_LEVEL_LOW);
  210. _gpio_rmw(base, bank->regs->leveldetect1, gpio_bit,
  211. trigger & IRQ_TYPE_LEVEL_HIGH);
  212. _gpio_rmw(base, bank->regs->risingdetect, gpio_bit,
  213. trigger & IRQ_TYPE_EDGE_RISING);
  214. _gpio_rmw(base, bank->regs->fallingdetect, gpio_bit,
  215. trigger & IRQ_TYPE_EDGE_FALLING);
  216. bank->context.leveldetect0 =
  217. __raw_readl(bank->base + bank->regs->leveldetect0);
  218. bank->context.leveldetect1 =
  219. __raw_readl(bank->base + bank->regs->leveldetect1);
  220. bank->context.risingdetect =
  221. __raw_readl(bank->base + bank->regs->risingdetect);
  222. bank->context.fallingdetect =
  223. __raw_readl(bank->base + bank->regs->fallingdetect);
  224. if (likely(!(bank->non_wakeup_gpios & gpio_bit))) {
  225. _gpio_rmw(base, bank->regs->wkup_en, gpio_bit, trigger != 0);
  226. bank->context.wake_en =
  227. __raw_readl(bank->base + bank->regs->wkup_en);
  228. }
  229. /* This part needs to be executed always for OMAP{34xx, 44xx} */
  230. if (!bank->regs->irqctrl) {
  231. /* On omap24xx proceed only when valid GPIO bit is set */
  232. if (bank->non_wakeup_gpios) {
  233. if (!(bank->non_wakeup_gpios & gpio_bit))
  234. goto exit;
  235. }
  236. /*
  237. * Log the edge gpio and manually trigger the IRQ
  238. * after resume if the input level changes
  239. * to avoid irq lost during PER RET/OFF mode
  240. * Applies for omap2 non-wakeup gpio and all omap3 gpios
  241. */
  242. if (trigger & IRQ_TYPE_EDGE_BOTH)
  243. bank->enabled_non_wakeup_gpios |= gpio_bit;
  244. else
  245. bank->enabled_non_wakeup_gpios &= ~gpio_bit;
  246. }
  247. exit:
  248. bank->level_mask =
  249. __raw_readl(bank->base + bank->regs->leveldetect0) |
  250. __raw_readl(bank->base + bank->regs->leveldetect1);
  251. }
  252. #ifdef CONFIG_ARCH_OMAP1
  253. /*
  254. * This only applies to chips that can't do both rising and falling edge
  255. * detection at once. For all other chips, this function is a noop.
  256. */
  257. static void _toggle_gpio_edge_triggering(struct gpio_bank *bank, int gpio)
  258. {
  259. void __iomem *reg = bank->base;
  260. u32 l = 0;
  261. if (!bank->regs->irqctrl)
  262. return;
  263. reg += bank->regs->irqctrl;
  264. l = __raw_readl(reg);
  265. if ((l >> gpio) & 1)
  266. l &= ~(1 << gpio);
  267. else
  268. l |= 1 << gpio;
  269. __raw_writel(l, reg);
  270. }
  271. #else
  272. static void _toggle_gpio_edge_triggering(struct gpio_bank *bank, int gpio) {}
  273. #endif
  274. static int _set_gpio_triggering(struct gpio_bank *bank, int gpio, int trigger)
  275. {
  276. void __iomem *reg = bank->base;
  277. void __iomem *base = bank->base;
  278. u32 l = 0;
  279. if (bank->regs->leveldetect0 && bank->regs->wkup_en) {
  280. set_gpio_trigger(bank, gpio, trigger);
  281. } else if (bank->regs->irqctrl) {
  282. reg += bank->regs->irqctrl;
  283. l = __raw_readl(reg);
  284. if ((trigger & IRQ_TYPE_SENSE_MASK) == IRQ_TYPE_EDGE_BOTH)
  285. bank->toggle_mask |= 1 << gpio;
  286. if (trigger & IRQ_TYPE_EDGE_RISING)
  287. l |= 1 << gpio;
  288. else if (trigger & IRQ_TYPE_EDGE_FALLING)
  289. l &= ~(1 << gpio);
  290. else
  291. return -EINVAL;
  292. __raw_writel(l, reg);
  293. } else if (bank->regs->edgectrl1) {
  294. if (gpio & 0x08)
  295. reg += bank->regs->edgectrl2;
  296. else
  297. reg += bank->regs->edgectrl1;
  298. gpio &= 0x07;
  299. l = __raw_readl(reg);
  300. l &= ~(3 << (gpio << 1));
  301. if (trigger & IRQ_TYPE_EDGE_RISING)
  302. l |= 2 << (gpio << 1);
  303. if (trigger & IRQ_TYPE_EDGE_FALLING)
  304. l |= 1 << (gpio << 1);
  305. /* Enable wake-up during idle for dynamic tick */
  306. _gpio_rmw(base, bank->regs->wkup_en, 1 << gpio, trigger);
  307. bank->context.wake_en =
  308. __raw_readl(bank->base + bank->regs->wkup_en);
  309. __raw_writel(l, reg);
  310. }
  311. return 0;
  312. }
  313. static int gpio_irq_type(struct irq_data *d, unsigned type)
  314. {
  315. struct gpio_bank *bank;
  316. unsigned gpio;
  317. int retval;
  318. unsigned long flags;
  319. if (!cpu_class_is_omap2() && d->irq > IH_MPUIO_BASE)
  320. gpio = OMAP_MPUIO(d->irq - IH_MPUIO_BASE);
  321. else
  322. gpio = d->irq - IH_GPIO_BASE;
  323. if (type & ~IRQ_TYPE_SENSE_MASK)
  324. return -EINVAL;
  325. bank = irq_data_get_irq_chip_data(d);
  326. if (!bank->regs->leveldetect0 &&
  327. (type & (IRQ_TYPE_LEVEL_LOW|IRQ_TYPE_LEVEL_HIGH)))
  328. return -EINVAL;
  329. spin_lock_irqsave(&bank->lock, flags);
  330. retval = _set_gpio_triggering(bank, GPIO_INDEX(bank, gpio), type);
  331. spin_unlock_irqrestore(&bank->lock, flags);
  332. if (type & (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_LEVEL_HIGH))
  333. __irq_set_handler_locked(d->irq, handle_level_irq);
  334. else if (type & (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING))
  335. __irq_set_handler_locked(d->irq, handle_edge_irq);
  336. return retval;
  337. }
  338. static void _clear_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
  339. {
  340. void __iomem *reg = bank->base;
  341. reg += bank->regs->irqstatus;
  342. __raw_writel(gpio_mask, reg);
  343. /* Workaround for clearing DSP GPIO interrupts to allow retention */
  344. if (bank->regs->irqstatus2) {
  345. reg = bank->base + bank->regs->irqstatus2;
  346. __raw_writel(gpio_mask, reg);
  347. }
  348. /* Flush posted write for the irq status to avoid spurious interrupts */
  349. __raw_readl(reg);
  350. }
  351. static inline void _clear_gpio_irqstatus(struct gpio_bank *bank, int gpio)
  352. {
  353. _clear_gpio_irqbank(bank, GPIO_BIT(bank, gpio));
  354. }
  355. static u32 _get_gpio_irqbank_mask(struct gpio_bank *bank)
  356. {
  357. void __iomem *reg = bank->base;
  358. u32 l;
  359. u32 mask = (1 << bank->width) - 1;
  360. reg += bank->regs->irqenable;
  361. l = __raw_readl(reg);
  362. if (bank->regs->irqenable_inv)
  363. l = ~l;
  364. l &= mask;
  365. return l;
  366. }
  367. static void _enable_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
  368. {
  369. void __iomem *reg = bank->base;
  370. u32 l;
  371. if (bank->regs->set_irqenable) {
  372. reg += bank->regs->set_irqenable;
  373. l = gpio_mask;
  374. } else {
  375. reg += bank->regs->irqenable;
  376. l = __raw_readl(reg);
  377. if (bank->regs->irqenable_inv)
  378. l &= ~gpio_mask;
  379. else
  380. l |= gpio_mask;
  381. }
  382. __raw_writel(l, reg);
  383. bank->context.irqenable1 = l;
  384. }
  385. static void _disable_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
  386. {
  387. void __iomem *reg = bank->base;
  388. u32 l;
  389. if (bank->regs->clr_irqenable) {
  390. reg += bank->regs->clr_irqenable;
  391. l = gpio_mask;
  392. } else {
  393. reg += bank->regs->irqenable;
  394. l = __raw_readl(reg);
  395. if (bank->regs->irqenable_inv)
  396. l |= gpio_mask;
  397. else
  398. l &= ~gpio_mask;
  399. }
  400. __raw_writel(l, reg);
  401. bank->context.irqenable1 = l;
  402. }
  403. static inline void _set_gpio_irqenable(struct gpio_bank *bank, int gpio, int enable)
  404. {
  405. _enable_gpio_irqbank(bank, GPIO_BIT(bank, gpio));
  406. }
  407. /*
  408. * Note that ENAWAKEUP needs to be enabled in GPIO_SYSCONFIG register.
  409. * 1510 does not seem to have a wake-up register. If JTAG is connected
  410. * to the target, system will wake up always on GPIO events. While
  411. * system is running all registered GPIO interrupts need to have wake-up
  412. * enabled. When system is suspended, only selected GPIO interrupts need
  413. * to have wake-up enabled.
  414. */
  415. static int _set_gpio_wakeup(struct gpio_bank *bank, int gpio, int enable)
  416. {
  417. u32 gpio_bit = GPIO_BIT(bank, gpio);
  418. unsigned long flags;
  419. if (bank->non_wakeup_gpios & gpio_bit) {
  420. dev_err(bank->dev,
  421. "Unable to modify wakeup on non-wakeup GPIO%d\n", gpio);
  422. return -EINVAL;
  423. }
  424. spin_lock_irqsave(&bank->lock, flags);
  425. if (enable)
  426. bank->suspend_wakeup |= gpio_bit;
  427. else
  428. bank->suspend_wakeup &= ~gpio_bit;
  429. spin_unlock_irqrestore(&bank->lock, flags);
  430. return 0;
  431. }
  432. static void _reset_gpio(struct gpio_bank *bank, int gpio)
  433. {
  434. _set_gpio_direction(bank, GPIO_INDEX(bank, gpio), 1);
  435. _set_gpio_irqenable(bank, gpio, 0);
  436. _clear_gpio_irqstatus(bank, gpio);
  437. _set_gpio_triggering(bank, GPIO_INDEX(bank, gpio), IRQ_TYPE_NONE);
  438. }
  439. /* Use disable_irq_wake() and enable_irq_wake() functions from drivers */
  440. static int gpio_wake_enable(struct irq_data *d, unsigned int enable)
  441. {
  442. unsigned int gpio = d->irq - IH_GPIO_BASE;
  443. struct gpio_bank *bank;
  444. int retval;
  445. bank = irq_data_get_irq_chip_data(d);
  446. retval = _set_gpio_wakeup(bank, gpio, enable);
  447. return retval;
  448. }
  449. static int omap_gpio_request(struct gpio_chip *chip, unsigned offset)
  450. {
  451. struct gpio_bank *bank = container_of(chip, struct gpio_bank, chip);
  452. unsigned long flags;
  453. /*
  454. * If this is the first gpio_request for the bank,
  455. * enable the bank module.
  456. */
  457. if (!bank->mod_usage)
  458. pm_runtime_get_sync(bank->dev);
  459. spin_lock_irqsave(&bank->lock, flags);
  460. /* Set trigger to none. You need to enable the desired trigger with
  461. * request_irq() or set_irq_type().
  462. */
  463. _set_gpio_triggering(bank, offset, IRQ_TYPE_NONE);
  464. if (bank->regs->pinctrl) {
  465. void __iomem *reg = bank->base + bank->regs->pinctrl;
  466. /* Claim the pin for MPU */
  467. __raw_writel(__raw_readl(reg) | (1 << offset), reg);
  468. }
  469. if (bank->regs->ctrl && !bank->mod_usage) {
  470. void __iomem *reg = bank->base + bank->regs->ctrl;
  471. u32 ctrl;
  472. ctrl = __raw_readl(reg);
  473. /* Module is enabled, clocks are not gated */
  474. ctrl &= ~GPIO_MOD_CTRL_BIT;
  475. __raw_writel(ctrl, reg);
  476. bank->context.ctrl = ctrl;
  477. }
  478. bank->mod_usage |= 1 << offset;
  479. spin_unlock_irqrestore(&bank->lock, flags);
  480. return 0;
  481. }
  482. static void omap_gpio_free(struct gpio_chip *chip, unsigned offset)
  483. {
  484. struct gpio_bank *bank = container_of(chip, struct gpio_bank, chip);
  485. void __iomem *base = bank->base;
  486. unsigned long flags;
  487. spin_lock_irqsave(&bank->lock, flags);
  488. if (bank->regs->wkup_en) {
  489. /* Disable wake-up during idle for dynamic tick */
  490. _gpio_rmw(base, bank->regs->wkup_en, 1 << offset, 0);
  491. bank->context.wake_en =
  492. __raw_readl(bank->base + bank->regs->wkup_en);
  493. }
  494. bank->mod_usage &= ~(1 << offset);
  495. if (bank->regs->ctrl && !bank->mod_usage) {
  496. void __iomem *reg = bank->base + bank->regs->ctrl;
  497. u32 ctrl;
  498. ctrl = __raw_readl(reg);
  499. /* Module is disabled, clocks are gated */
  500. ctrl |= GPIO_MOD_CTRL_BIT;
  501. __raw_writel(ctrl, reg);
  502. bank->context.ctrl = ctrl;
  503. }
  504. _reset_gpio(bank, bank->chip.base + offset);
  505. spin_unlock_irqrestore(&bank->lock, flags);
  506. /*
  507. * If this is the last gpio to be freed in the bank,
  508. * disable the bank module.
  509. */
  510. if (!bank->mod_usage)
  511. pm_runtime_put(bank->dev);
  512. }
  513. /*
  514. * We need to unmask the GPIO bank interrupt as soon as possible to
  515. * avoid missing GPIO interrupts for other lines in the bank.
  516. * Then we need to mask-read-clear-unmask the triggered GPIO lines
  517. * in the bank to avoid missing nested interrupts for a GPIO line.
  518. * If we wait to unmask individual GPIO lines in the bank after the
  519. * line's interrupt handler has been run, we may miss some nested
  520. * interrupts.
  521. */
  522. static void gpio_irq_handler(unsigned int irq, struct irq_desc *desc)
  523. {
  524. void __iomem *isr_reg = NULL;
  525. u32 isr;
  526. unsigned int gpio_irq, gpio_index;
  527. struct gpio_bank *bank;
  528. u32 retrigger = 0;
  529. int unmasked = 0;
  530. struct irq_chip *chip = irq_desc_get_chip(desc);
  531. chained_irq_enter(chip, desc);
  532. bank = irq_get_handler_data(irq);
  533. isr_reg = bank->base + bank->regs->irqstatus;
  534. pm_runtime_get_sync(bank->dev);
  535. if (WARN_ON(!isr_reg))
  536. goto exit;
  537. while(1) {
  538. u32 isr_saved, level_mask = 0;
  539. u32 enabled;
  540. enabled = _get_gpio_irqbank_mask(bank);
  541. isr_saved = isr = __raw_readl(isr_reg) & enabled;
  542. if (bank->level_mask)
  543. level_mask = bank->level_mask & enabled;
  544. /* clear edge sensitive interrupts before handler(s) are
  545. called so that we don't miss any interrupt occurred while
  546. executing them */
  547. _disable_gpio_irqbank(bank, isr_saved & ~level_mask);
  548. _clear_gpio_irqbank(bank, isr_saved & ~level_mask);
  549. _enable_gpio_irqbank(bank, isr_saved & ~level_mask);
  550. /* if there is only edge sensitive GPIO pin interrupts
  551. configured, we could unmask GPIO bank interrupt immediately */
  552. if (!level_mask && !unmasked) {
  553. unmasked = 1;
  554. chained_irq_exit(chip, desc);
  555. }
  556. isr |= retrigger;
  557. retrigger = 0;
  558. if (!isr)
  559. break;
  560. gpio_irq = bank->virtual_irq_start;
  561. for (; isr != 0; isr >>= 1, gpio_irq++) {
  562. gpio_index = GPIO_INDEX(bank, irq_to_gpio(gpio_irq));
  563. if (!(isr & 1))
  564. continue;
  565. /*
  566. * Some chips can't respond to both rising and falling
  567. * at the same time. If this irq was requested with
  568. * both flags, we need to flip the ICR data for the IRQ
  569. * to respond to the IRQ for the opposite direction.
  570. * This will be indicated in the bank toggle_mask.
  571. */
  572. if (bank->toggle_mask & (1 << gpio_index))
  573. _toggle_gpio_edge_triggering(bank, gpio_index);
  574. generic_handle_irq(gpio_irq);
  575. }
  576. }
  577. /* if bank has any level sensitive GPIO pin interrupt
  578. configured, we must unmask the bank interrupt only after
  579. handler(s) are executed in order to avoid spurious bank
  580. interrupt */
  581. exit:
  582. if (!unmasked)
  583. chained_irq_exit(chip, desc);
  584. pm_runtime_put(bank->dev);
  585. }
  586. static void gpio_irq_shutdown(struct irq_data *d)
  587. {
  588. unsigned int gpio = d->irq - IH_GPIO_BASE;
  589. struct gpio_bank *bank = irq_data_get_irq_chip_data(d);
  590. unsigned long flags;
  591. spin_lock_irqsave(&bank->lock, flags);
  592. _reset_gpio(bank, gpio);
  593. spin_unlock_irqrestore(&bank->lock, flags);
  594. }
  595. static void gpio_ack_irq(struct irq_data *d)
  596. {
  597. unsigned int gpio = d->irq - IH_GPIO_BASE;
  598. struct gpio_bank *bank = irq_data_get_irq_chip_data(d);
  599. _clear_gpio_irqstatus(bank, gpio);
  600. }
  601. static void gpio_mask_irq(struct irq_data *d)
  602. {
  603. unsigned int gpio = d->irq - IH_GPIO_BASE;
  604. struct gpio_bank *bank = irq_data_get_irq_chip_data(d);
  605. unsigned long flags;
  606. spin_lock_irqsave(&bank->lock, flags);
  607. _set_gpio_irqenable(bank, gpio, 0);
  608. _set_gpio_triggering(bank, GPIO_INDEX(bank, gpio), IRQ_TYPE_NONE);
  609. spin_unlock_irqrestore(&bank->lock, flags);
  610. }
  611. static void gpio_unmask_irq(struct irq_data *d)
  612. {
  613. unsigned int gpio = d->irq - IH_GPIO_BASE;
  614. struct gpio_bank *bank = irq_data_get_irq_chip_data(d);
  615. unsigned int irq_mask = GPIO_BIT(bank, gpio);
  616. u32 trigger = irqd_get_trigger_type(d);
  617. unsigned long flags;
  618. spin_lock_irqsave(&bank->lock, flags);
  619. if (trigger)
  620. _set_gpio_triggering(bank, GPIO_INDEX(bank, gpio), trigger);
  621. /* For level-triggered GPIOs, the clearing must be done after
  622. * the HW source is cleared, thus after the handler has run */
  623. if (bank->level_mask & irq_mask) {
  624. _set_gpio_irqenable(bank, gpio, 0);
  625. _clear_gpio_irqstatus(bank, gpio);
  626. }
  627. _set_gpio_irqenable(bank, gpio, 1);
  628. spin_unlock_irqrestore(&bank->lock, flags);
  629. }
  630. static struct irq_chip gpio_irq_chip = {
  631. .name = "GPIO",
  632. .irq_shutdown = gpio_irq_shutdown,
  633. .irq_ack = gpio_ack_irq,
  634. .irq_mask = gpio_mask_irq,
  635. .irq_unmask = gpio_unmask_irq,
  636. .irq_set_type = gpio_irq_type,
  637. .irq_set_wake = gpio_wake_enable,
  638. };
  639. /*---------------------------------------------------------------------*/
  640. static int omap_mpuio_suspend_noirq(struct device *dev)
  641. {
  642. struct platform_device *pdev = to_platform_device(dev);
  643. struct gpio_bank *bank = platform_get_drvdata(pdev);
  644. void __iomem *mask_reg = bank->base +
  645. OMAP_MPUIO_GPIO_MASKIT / bank->stride;
  646. unsigned long flags;
  647. spin_lock_irqsave(&bank->lock, flags);
  648. bank->saved_wakeup = __raw_readl(mask_reg);
  649. __raw_writel(0xffff & ~bank->suspend_wakeup, mask_reg);
  650. spin_unlock_irqrestore(&bank->lock, flags);
  651. return 0;
  652. }
  653. static int omap_mpuio_resume_noirq(struct device *dev)
  654. {
  655. struct platform_device *pdev = to_platform_device(dev);
  656. struct gpio_bank *bank = platform_get_drvdata(pdev);
  657. void __iomem *mask_reg = bank->base +
  658. OMAP_MPUIO_GPIO_MASKIT / bank->stride;
  659. unsigned long flags;
  660. spin_lock_irqsave(&bank->lock, flags);
  661. __raw_writel(bank->saved_wakeup, mask_reg);
  662. spin_unlock_irqrestore(&bank->lock, flags);
  663. return 0;
  664. }
  665. static const struct dev_pm_ops omap_mpuio_dev_pm_ops = {
  666. .suspend_noirq = omap_mpuio_suspend_noirq,
  667. .resume_noirq = omap_mpuio_resume_noirq,
  668. };
  669. /* use platform_driver for this. */
  670. static struct platform_driver omap_mpuio_driver = {
  671. .driver = {
  672. .name = "mpuio",
  673. .pm = &omap_mpuio_dev_pm_ops,
  674. },
  675. };
  676. static struct platform_device omap_mpuio_device = {
  677. .name = "mpuio",
  678. .id = -1,
  679. .dev = {
  680. .driver = &omap_mpuio_driver.driver,
  681. }
  682. /* could list the /proc/iomem resources */
  683. };
  684. static inline void mpuio_init(struct gpio_bank *bank)
  685. {
  686. platform_set_drvdata(&omap_mpuio_device, bank);
  687. if (platform_driver_register(&omap_mpuio_driver) == 0)
  688. (void) platform_device_register(&omap_mpuio_device);
  689. }
  690. /*---------------------------------------------------------------------*/
  691. static int gpio_input(struct gpio_chip *chip, unsigned offset)
  692. {
  693. struct gpio_bank *bank;
  694. unsigned long flags;
  695. bank = container_of(chip, struct gpio_bank, chip);
  696. spin_lock_irqsave(&bank->lock, flags);
  697. _set_gpio_direction(bank, offset, 1);
  698. spin_unlock_irqrestore(&bank->lock, flags);
  699. return 0;
  700. }
  701. static int gpio_is_input(struct gpio_bank *bank, int mask)
  702. {
  703. void __iomem *reg = bank->base + bank->regs->direction;
  704. return __raw_readl(reg) & mask;
  705. }
  706. static int gpio_get(struct gpio_chip *chip, unsigned offset)
  707. {
  708. struct gpio_bank *bank;
  709. void __iomem *reg;
  710. int gpio;
  711. u32 mask;
  712. gpio = chip->base + offset;
  713. bank = container_of(chip, struct gpio_bank, chip);
  714. reg = bank->base;
  715. mask = GPIO_BIT(bank, gpio);
  716. if (gpio_is_input(bank, mask))
  717. return _get_gpio_datain(bank, gpio);
  718. else
  719. return _get_gpio_dataout(bank, gpio);
  720. }
  721. static int gpio_output(struct gpio_chip *chip, unsigned offset, int value)
  722. {
  723. struct gpio_bank *bank;
  724. unsigned long flags;
  725. bank = container_of(chip, struct gpio_bank, chip);
  726. spin_lock_irqsave(&bank->lock, flags);
  727. bank->set_dataout(bank, offset, value);
  728. _set_gpio_direction(bank, offset, 0);
  729. spin_unlock_irqrestore(&bank->lock, flags);
  730. return 0;
  731. }
  732. static int gpio_debounce(struct gpio_chip *chip, unsigned offset,
  733. unsigned debounce)
  734. {
  735. struct gpio_bank *bank;
  736. unsigned long flags;
  737. bank = container_of(chip, struct gpio_bank, chip);
  738. if (!bank->dbck) {
  739. bank->dbck = clk_get(bank->dev, "dbclk");
  740. if (IS_ERR(bank->dbck))
  741. dev_err(bank->dev, "Could not get gpio dbck\n");
  742. }
  743. spin_lock_irqsave(&bank->lock, flags);
  744. _set_gpio_debounce(bank, offset, debounce);
  745. spin_unlock_irqrestore(&bank->lock, flags);
  746. return 0;
  747. }
  748. static void gpio_set(struct gpio_chip *chip, unsigned offset, int value)
  749. {
  750. struct gpio_bank *bank;
  751. unsigned long flags;
  752. bank = container_of(chip, struct gpio_bank, chip);
  753. spin_lock_irqsave(&bank->lock, flags);
  754. bank->set_dataout(bank, offset, value);
  755. spin_unlock_irqrestore(&bank->lock, flags);
  756. }
  757. static int gpio_2irq(struct gpio_chip *chip, unsigned offset)
  758. {
  759. struct gpio_bank *bank;
  760. bank = container_of(chip, struct gpio_bank, chip);
  761. return bank->virtual_irq_start + offset;
  762. }
  763. /*---------------------------------------------------------------------*/
  764. static void __init omap_gpio_show_rev(struct gpio_bank *bank)
  765. {
  766. static bool called;
  767. u32 rev;
  768. if (called || bank->regs->revision == USHRT_MAX)
  769. return;
  770. rev = __raw_readw(bank->base + bank->regs->revision);
  771. pr_info("OMAP GPIO hardware version %d.%d\n",
  772. (rev >> 4) & 0x0f, rev & 0x0f);
  773. called = true;
  774. }
  775. /* This lock class tells lockdep that GPIO irqs are in a different
  776. * category than their parents, so it won't report false recursion.
  777. */
  778. static struct lock_class_key gpio_lock_class;
  779. static void omap_gpio_mod_init(struct gpio_bank *bank)
  780. {
  781. void __iomem *base = bank->base;
  782. u32 l = 0xffffffff;
  783. if (bank->width == 16)
  784. l = 0xffff;
  785. if (bank->is_mpuio) {
  786. __raw_writel(l, bank->base + bank->regs->irqenable);
  787. return;
  788. }
  789. _gpio_rmw(base, bank->regs->irqenable, l, bank->regs->irqenable_inv);
  790. _gpio_rmw(base, bank->regs->irqstatus, l,
  791. bank->regs->irqenable_inv == false);
  792. _gpio_rmw(base, bank->regs->irqenable, l, bank->regs->debounce_en != 0);
  793. _gpio_rmw(base, bank->regs->irqenable, l, bank->regs->ctrl != 0);
  794. if (bank->regs->debounce_en)
  795. _gpio_rmw(base, bank->regs->debounce_en, 0, 1);
  796. /* Save OE default value (0xffffffff) in the context */
  797. bank->context.oe = __raw_readl(bank->base + bank->regs->direction);
  798. /* Initialize interface clk ungated, module enabled */
  799. if (bank->regs->ctrl)
  800. _gpio_rmw(base, bank->regs->ctrl, 0, 1);
  801. }
  802. static __init void
  803. omap_mpuio_alloc_gc(struct gpio_bank *bank, unsigned int irq_start,
  804. unsigned int num)
  805. {
  806. struct irq_chip_generic *gc;
  807. struct irq_chip_type *ct;
  808. gc = irq_alloc_generic_chip("MPUIO", 1, irq_start, bank->base,
  809. handle_simple_irq);
  810. if (!gc) {
  811. dev_err(bank->dev, "Memory alloc failed for gc\n");
  812. return;
  813. }
  814. ct = gc->chip_types;
  815. /* NOTE: No ack required, reading IRQ status clears it. */
  816. ct->chip.irq_mask = irq_gc_mask_set_bit;
  817. ct->chip.irq_unmask = irq_gc_mask_clr_bit;
  818. ct->chip.irq_set_type = gpio_irq_type;
  819. if (bank->regs->wkup_en)
  820. ct->chip.irq_set_wake = gpio_wake_enable,
  821. ct->regs.mask = OMAP_MPUIO_GPIO_INT / bank->stride;
  822. irq_setup_generic_chip(gc, IRQ_MSK(num), IRQ_GC_INIT_MASK_CACHE,
  823. IRQ_NOREQUEST | IRQ_NOPROBE, 0);
  824. }
  825. static void __devinit omap_gpio_chip_init(struct gpio_bank *bank)
  826. {
  827. int j;
  828. static int gpio;
  829. /*
  830. * REVISIT eventually switch from OMAP-specific gpio structs
  831. * over to the generic ones
  832. */
  833. bank->chip.request = omap_gpio_request;
  834. bank->chip.free = omap_gpio_free;
  835. bank->chip.direction_input = gpio_input;
  836. bank->chip.get = gpio_get;
  837. bank->chip.direction_output = gpio_output;
  838. bank->chip.set_debounce = gpio_debounce;
  839. bank->chip.set = gpio_set;
  840. bank->chip.to_irq = gpio_2irq;
  841. if (bank->is_mpuio) {
  842. bank->chip.label = "mpuio";
  843. if (bank->regs->wkup_en)
  844. bank->chip.dev = &omap_mpuio_device.dev;
  845. bank->chip.base = OMAP_MPUIO(0);
  846. } else {
  847. bank->chip.label = "gpio";
  848. bank->chip.base = gpio;
  849. gpio += bank->width;
  850. }
  851. bank->chip.ngpio = bank->width;
  852. gpiochip_add(&bank->chip);
  853. for (j = bank->virtual_irq_start;
  854. j < bank->virtual_irq_start + bank->width; j++) {
  855. irq_set_lockdep_class(j, &gpio_lock_class);
  856. irq_set_chip_data(j, bank);
  857. if (bank->is_mpuio) {
  858. omap_mpuio_alloc_gc(bank, j, bank->width);
  859. } else {
  860. irq_set_chip(j, &gpio_irq_chip);
  861. irq_set_handler(j, handle_simple_irq);
  862. set_irq_flags(j, IRQF_VALID);
  863. }
  864. }
  865. irq_set_chained_handler(bank->irq, gpio_irq_handler);
  866. irq_set_handler_data(bank->irq, bank);
  867. }
  868. static int __devinit omap_gpio_probe(struct platform_device *pdev)
  869. {
  870. struct device *dev = &pdev->dev;
  871. struct omap_gpio_platform_data *pdata;
  872. struct resource *res;
  873. struct gpio_bank *bank;
  874. int ret = 0;
  875. if (!dev->platform_data)
  876. return -EINVAL;
  877. bank = devm_kzalloc(&pdev->dev, sizeof(struct gpio_bank), GFP_KERNEL);
  878. if (!bank) {
  879. dev_err(dev, "Memory alloc failed\n");
  880. return -ENOMEM;
  881. }
  882. res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
  883. if (unlikely(!res)) {
  884. dev_err(dev, "Invalid IRQ resource\n");
  885. return -ENODEV;
  886. }
  887. bank->irq = res->start;
  888. pdata = pdev->dev.platform_data;
  889. bank->virtual_irq_start = pdata->virtual_irq_start;
  890. bank->dev = dev;
  891. bank->dbck_flag = pdata->dbck_flag;
  892. bank->stride = pdata->bank_stride;
  893. bank->width = pdata->bank_width;
  894. bank->is_mpuio = pdata->is_mpuio;
  895. bank->non_wakeup_gpios = pdata->non_wakeup_gpios;
  896. bank->loses_context = pdata->loses_context;
  897. bank->get_context_loss_count = pdata->get_context_loss_count;
  898. bank->regs = pdata->regs;
  899. if (bank->regs->set_dataout && bank->regs->clr_dataout)
  900. bank->set_dataout = _set_gpio_dataout_reg;
  901. else
  902. bank->set_dataout = _set_gpio_dataout_mask;
  903. spin_lock_init(&bank->lock);
  904. /* Static mapping, never released */
  905. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  906. if (unlikely(!res)) {
  907. dev_err(dev, "Invalid mem resource\n");
  908. return -ENODEV;
  909. }
  910. if (!devm_request_mem_region(dev, res->start, resource_size(res),
  911. pdev->name)) {
  912. dev_err(dev, "Region already claimed\n");
  913. return -EBUSY;
  914. }
  915. bank->base = devm_ioremap(dev, res->start, resource_size(res));
  916. if (!bank->base) {
  917. dev_err(dev, "Could not ioremap\n");
  918. return -ENOMEM;
  919. }
  920. platform_set_drvdata(pdev, bank);
  921. pm_runtime_enable(bank->dev);
  922. pm_runtime_irq_safe(bank->dev);
  923. pm_runtime_get_sync(bank->dev);
  924. if (bank->is_mpuio)
  925. mpuio_init(bank);
  926. omap_gpio_mod_init(bank);
  927. omap_gpio_chip_init(bank);
  928. omap_gpio_show_rev(bank);
  929. pm_runtime_put(bank->dev);
  930. list_add_tail(&bank->node, &omap_gpio_list);
  931. return ret;
  932. }
  933. #ifdef CONFIG_ARCH_OMAP2PLUS
  934. #if defined(CONFIG_PM_SLEEP)
  935. static int omap_gpio_suspend(struct device *dev)
  936. {
  937. struct platform_device *pdev = to_platform_device(dev);
  938. struct gpio_bank *bank = platform_get_drvdata(pdev);
  939. void __iomem *base = bank->base;
  940. void __iomem *wakeup_enable;
  941. unsigned long flags;
  942. if (!bank->mod_usage || !bank->loses_context)
  943. return 0;
  944. if (!bank->regs->wkup_en || !bank->suspend_wakeup)
  945. return 0;
  946. wakeup_enable = bank->base + bank->regs->wkup_en;
  947. spin_lock_irqsave(&bank->lock, flags);
  948. bank->saved_wakeup = __raw_readl(wakeup_enable);
  949. _gpio_rmw(base, bank->regs->wkup_en, 0xffffffff, 0);
  950. _gpio_rmw(base, bank->regs->wkup_en, bank->suspend_wakeup, 1);
  951. spin_unlock_irqrestore(&bank->lock, flags);
  952. return 0;
  953. }
  954. static int omap_gpio_resume(struct device *dev)
  955. {
  956. struct platform_device *pdev = to_platform_device(dev);
  957. struct gpio_bank *bank = platform_get_drvdata(pdev);
  958. void __iomem *base = bank->base;
  959. unsigned long flags;
  960. if (!bank->mod_usage || !bank->loses_context)
  961. return 0;
  962. if (!bank->regs->wkup_en || !bank->saved_wakeup)
  963. return 0;
  964. spin_lock_irqsave(&bank->lock, flags);
  965. _gpio_rmw(base, bank->regs->wkup_en, 0xffffffff, 0);
  966. _gpio_rmw(base, bank->regs->wkup_en, bank->saved_wakeup, 1);
  967. spin_unlock_irqrestore(&bank->lock, flags);
  968. return 0;
  969. }
  970. #endif /* CONFIG_PM_SLEEP */
  971. #if defined(CONFIG_PM_RUNTIME)
  972. static void omap_gpio_restore_context(struct gpio_bank *bank);
  973. static int omap_gpio_runtime_suspend(struct device *dev)
  974. {
  975. struct platform_device *pdev = to_platform_device(dev);
  976. struct gpio_bank *bank = platform_get_drvdata(pdev);
  977. u32 l1 = 0, l2 = 0;
  978. unsigned long flags;
  979. spin_lock_irqsave(&bank->lock, flags);
  980. if (bank->power_mode != OFF_MODE) {
  981. bank->power_mode = 0;
  982. goto update_gpio_context_count;
  983. }
  984. /*
  985. * If going to OFF, remove triggering for all
  986. * non-wakeup GPIOs. Otherwise spurious IRQs will be
  987. * generated. See OMAP2420 Errata item 1.101.
  988. */
  989. if (!(bank->enabled_non_wakeup_gpios))
  990. goto update_gpio_context_count;
  991. bank->saved_datain = __raw_readl(bank->base +
  992. bank->regs->datain);
  993. l1 = __raw_readl(bank->base + bank->regs->fallingdetect);
  994. l2 = __raw_readl(bank->base + bank->regs->risingdetect);
  995. bank->saved_fallingdetect = l1;
  996. bank->saved_risingdetect = l2;
  997. l1 &= ~bank->enabled_non_wakeup_gpios;
  998. l2 &= ~bank->enabled_non_wakeup_gpios;
  999. __raw_writel(l1, bank->base + bank->regs->fallingdetect);
  1000. __raw_writel(l2, bank->base + bank->regs->risingdetect);
  1001. bank->workaround_enabled = true;
  1002. update_gpio_context_count:
  1003. if (bank->get_context_loss_count)
  1004. bank->context_loss_count =
  1005. bank->get_context_loss_count(bank->dev);
  1006. _gpio_dbck_disable(bank);
  1007. spin_unlock_irqrestore(&bank->lock, flags);
  1008. return 0;
  1009. }
  1010. static int omap_gpio_runtime_resume(struct device *dev)
  1011. {
  1012. struct platform_device *pdev = to_platform_device(dev);
  1013. struct gpio_bank *bank = platform_get_drvdata(pdev);
  1014. int context_lost_cnt_after;
  1015. u32 l = 0, gen, gen0, gen1;
  1016. unsigned long flags;
  1017. spin_lock_irqsave(&bank->lock, flags);
  1018. _gpio_dbck_enable(bank);
  1019. if (!bank->enabled_non_wakeup_gpios || !bank->workaround_enabled) {
  1020. spin_unlock_irqrestore(&bank->lock, flags);
  1021. return 0;
  1022. }
  1023. if (bank->get_context_loss_count) {
  1024. context_lost_cnt_after =
  1025. bank->get_context_loss_count(bank->dev);
  1026. if (context_lost_cnt_after != bank->context_loss_count ||
  1027. !context_lost_cnt_after) {
  1028. omap_gpio_restore_context(bank);
  1029. } else {
  1030. spin_unlock_irqrestore(&bank->lock, flags);
  1031. return 0;
  1032. }
  1033. }
  1034. __raw_writel(bank->saved_fallingdetect,
  1035. bank->base + bank->regs->fallingdetect);
  1036. __raw_writel(bank->saved_risingdetect,
  1037. bank->base + bank->regs->risingdetect);
  1038. l = __raw_readl(bank->base + bank->regs->datain);
  1039. /*
  1040. * Check if any of the non-wakeup interrupt GPIOs have changed
  1041. * state. If so, generate an IRQ by software. This is
  1042. * horribly racy, but it's the best we can do to work around
  1043. * this silicon bug.
  1044. */
  1045. l ^= bank->saved_datain;
  1046. l &= bank->enabled_non_wakeup_gpios;
  1047. /*
  1048. * No need to generate IRQs for the rising edge for gpio IRQs
  1049. * configured with falling edge only; and vice versa.
  1050. */
  1051. gen0 = l & bank->saved_fallingdetect;
  1052. gen0 &= bank->saved_datain;
  1053. gen1 = l & bank->saved_risingdetect;
  1054. gen1 &= ~(bank->saved_datain);
  1055. /* FIXME: Consider GPIO IRQs with level detections properly! */
  1056. gen = l & (~(bank->saved_fallingdetect) & ~(bank->saved_risingdetect));
  1057. /* Consider all GPIO IRQs needed to be updated */
  1058. gen |= gen0 | gen1;
  1059. if (gen) {
  1060. u32 old0, old1;
  1061. old0 = __raw_readl(bank->base + bank->regs->leveldetect0);
  1062. old1 = __raw_readl(bank->base + bank->regs->leveldetect1);
  1063. if (cpu_is_omap24xx() || cpu_is_omap34xx()) {
  1064. __raw_writel(old0 | gen, bank->base +
  1065. bank->regs->leveldetect0);
  1066. __raw_writel(old1 | gen, bank->base +
  1067. bank->regs->leveldetect1);
  1068. }
  1069. if (cpu_is_omap44xx()) {
  1070. __raw_writel(old0 | l, bank->base +
  1071. bank->regs->leveldetect0);
  1072. __raw_writel(old1 | l, bank->base +
  1073. bank->regs->leveldetect1);
  1074. }
  1075. __raw_writel(old0, bank->base + bank->regs->leveldetect0);
  1076. __raw_writel(old1, bank->base + bank->regs->leveldetect1);
  1077. }
  1078. bank->workaround_enabled = false;
  1079. spin_unlock_irqrestore(&bank->lock, flags);
  1080. return 0;
  1081. }
  1082. #endif /* CONFIG_PM_RUNTIME */
  1083. void omap2_gpio_prepare_for_idle(int pwr_mode)
  1084. {
  1085. struct gpio_bank *bank;
  1086. list_for_each_entry(bank, &omap_gpio_list, node) {
  1087. if (!bank->mod_usage || !bank->loses_context)
  1088. continue;
  1089. bank->power_mode = pwr_mode;
  1090. pm_runtime_put_sync_suspend(bank->dev);
  1091. }
  1092. }
  1093. void omap2_gpio_resume_after_idle(void)
  1094. {
  1095. struct gpio_bank *bank;
  1096. list_for_each_entry(bank, &omap_gpio_list, node) {
  1097. if (!bank->mod_usage || !bank->loses_context)
  1098. continue;
  1099. pm_runtime_get_sync(bank->dev);
  1100. }
  1101. }
  1102. #if defined(CONFIG_PM_RUNTIME)
  1103. static void omap_gpio_restore_context(struct gpio_bank *bank)
  1104. {
  1105. __raw_writel(bank->context.wake_en,
  1106. bank->base + bank->regs->wkup_en);
  1107. __raw_writel(bank->context.ctrl, bank->base + bank->regs->ctrl);
  1108. __raw_writel(bank->context.leveldetect0,
  1109. bank->base + bank->regs->leveldetect0);
  1110. __raw_writel(bank->context.leveldetect1,
  1111. bank->base + bank->regs->leveldetect1);
  1112. __raw_writel(bank->context.risingdetect,
  1113. bank->base + bank->regs->risingdetect);
  1114. __raw_writel(bank->context.fallingdetect,
  1115. bank->base + bank->regs->fallingdetect);
  1116. if (bank->regs->set_dataout && bank->regs->clr_dataout)
  1117. __raw_writel(bank->context.dataout,
  1118. bank->base + bank->regs->set_dataout);
  1119. else
  1120. __raw_writel(bank->context.dataout,
  1121. bank->base + bank->regs->dataout);
  1122. __raw_writel(bank->context.oe, bank->base + bank->regs->direction);
  1123. if (bank->dbck_enable_mask) {
  1124. __raw_writel(bank->context.debounce, bank->base +
  1125. bank->regs->debounce);
  1126. __raw_writel(bank->context.debounce_en,
  1127. bank->base + bank->regs->debounce_en);
  1128. }
  1129. __raw_writel(bank->context.irqenable1,
  1130. bank->base + bank->regs->irqenable);
  1131. __raw_writel(bank->context.irqenable2,
  1132. bank->base + bank->regs->irqenable2);
  1133. }
  1134. #endif /* CONFIG_PM_RUNTIME */
  1135. #else
  1136. #define omap_gpio_suspend NULL
  1137. #define omap_gpio_resume NULL
  1138. #define omap_gpio_runtime_suspend NULL
  1139. #define omap_gpio_runtime_resume NULL
  1140. #endif
  1141. static const struct dev_pm_ops gpio_pm_ops = {
  1142. SET_SYSTEM_SLEEP_PM_OPS(omap_gpio_suspend, omap_gpio_resume)
  1143. SET_RUNTIME_PM_OPS(omap_gpio_runtime_suspend, omap_gpio_runtime_resume,
  1144. NULL)
  1145. };
  1146. static struct platform_driver omap_gpio_driver = {
  1147. .probe = omap_gpio_probe,
  1148. .driver = {
  1149. .name = "omap_gpio",
  1150. .pm = &gpio_pm_ops,
  1151. },
  1152. };
  1153. /*
  1154. * gpio driver register needs to be done before
  1155. * machine_init functions access gpio APIs.
  1156. * Hence omap_gpio_drv_reg() is a postcore_initcall.
  1157. */
  1158. static int __init omap_gpio_drv_reg(void)
  1159. {
  1160. return platform_driver_register(&omap_gpio_driver);
  1161. }
  1162. postcore_initcall(omap_gpio_drv_reg);