mv643xx_eth.c 66 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403
  1. /*
  2. * Driver for Marvell Discovery (MV643XX) and Marvell Orion ethernet ports
  3. * Copyright (C) 2002 Matthew Dharm <mdharm@momenco.com>
  4. *
  5. * Based on the 64360 driver from:
  6. * Copyright (C) 2002 Rabeeh Khoury <rabeeh@galileo.co.il>
  7. * Rabeeh Khoury <rabeeh@marvell.com>
  8. *
  9. * Copyright (C) 2003 PMC-Sierra, Inc.,
  10. * written by Manish Lachwani
  11. *
  12. * Copyright (C) 2003 Ralf Baechle <ralf@linux-mips.org>
  13. *
  14. * Copyright (C) 2004-2006 MontaVista Software, Inc.
  15. * Dale Farnsworth <dale@farnsworth.org>
  16. *
  17. * Copyright (C) 2004 Steven J. Hill <sjhill1@rockwellcollins.com>
  18. * <sjhill@realitydiluted.com>
  19. *
  20. * Copyright (C) 2007-2008 Marvell Semiconductor
  21. * Lennert Buytenhek <buytenh@marvell.com>
  22. *
  23. * This program is free software; you can redistribute it and/or
  24. * modify it under the terms of the GNU General Public License
  25. * as published by the Free Software Foundation; either version 2
  26. * of the License, or (at your option) any later version.
  27. *
  28. * This program is distributed in the hope that it will be useful,
  29. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  30. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  31. * GNU General Public License for more details.
  32. *
  33. * You should have received a copy of the GNU General Public License
  34. * along with this program; if not, write to the Free Software
  35. * Foundation, Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  36. */
  37. #include <linux/init.h>
  38. #include <linux/dma-mapping.h>
  39. #include <linux/in.h>
  40. #include <linux/tcp.h>
  41. #include <linux/udp.h>
  42. #include <linux/etherdevice.h>
  43. #include <linux/delay.h>
  44. #include <linux/ethtool.h>
  45. #include <linux/platform_device.h>
  46. #include <linux/module.h>
  47. #include <linux/kernel.h>
  48. #include <linux/spinlock.h>
  49. #include <linux/workqueue.h>
  50. #include <linux/mii.h>
  51. #include <linux/mv643xx_eth.h>
  52. #include <asm/io.h>
  53. #include <asm/types.h>
  54. #include <asm/system.h>
  55. static char mv643xx_eth_driver_name[] = "mv643xx_eth";
  56. static char mv643xx_eth_driver_version[] = "1.0";
  57. #define MV643XX_ETH_CHECKSUM_OFFLOAD_TX
  58. #define MV643XX_ETH_NAPI
  59. #define MV643XX_ETH_TX_FAST_REFILL
  60. #undef MV643XX_ETH_COAL
  61. #define MV643XX_ETH_TX_COAL 100
  62. #ifdef MV643XX_ETH_COAL
  63. #define MV643XX_ETH_RX_COAL 100
  64. #endif
  65. #ifdef MV643XX_ETH_CHECKSUM_OFFLOAD_TX
  66. #define MAX_DESCS_PER_SKB (MAX_SKB_FRAGS + 1)
  67. #else
  68. #define MAX_DESCS_PER_SKB 1
  69. #endif
  70. #define ETH_VLAN_HLEN 4
  71. #define ETH_FCS_LEN 4
  72. #define ETH_HW_IP_ALIGN 2 /* hw aligns IP header */
  73. #define ETH_WRAPPER_LEN (ETH_HW_IP_ALIGN + ETH_HLEN + \
  74. ETH_VLAN_HLEN + ETH_FCS_LEN)
  75. #define ETH_RX_SKB_SIZE (dev->mtu + ETH_WRAPPER_LEN + \
  76. dma_get_cache_alignment())
  77. /*
  78. * Registers shared between all ports.
  79. */
  80. #define PHY_ADDR 0x0000
  81. #define SMI_REG 0x0004
  82. #define WINDOW_BASE(w) (0x0200 + ((w) << 3))
  83. #define WINDOW_SIZE(w) (0x0204 + ((w) << 3))
  84. #define WINDOW_REMAP_HIGH(w) (0x0280 + ((w) << 2))
  85. #define WINDOW_BAR_ENABLE 0x0290
  86. #define WINDOW_PROTECT(w) (0x0294 + ((w) << 4))
  87. /*
  88. * Per-port registers.
  89. */
  90. #define PORT_CONFIG(p) (0x0400 + ((p) << 10))
  91. #define UNICAST_PROMISCUOUS_MODE 0x00000001
  92. #define PORT_CONFIG_EXT(p) (0x0404 + ((p) << 10))
  93. #define MAC_ADDR_LOW(p) (0x0414 + ((p) << 10))
  94. #define MAC_ADDR_HIGH(p) (0x0418 + ((p) << 10))
  95. #define SDMA_CONFIG(p) (0x041c + ((p) << 10))
  96. #define PORT_SERIAL_CONTROL(p) (0x043c + ((p) << 10))
  97. #define PORT_STATUS(p) (0x0444 + ((p) << 10))
  98. #define TX_FIFO_EMPTY 0x00000400
  99. #define TXQ_COMMAND(p) (0x0448 + ((p) << 10))
  100. #define TX_BW_MTU(p) (0x0458 + ((p) << 10))
  101. #define INT_CAUSE(p) (0x0460 + ((p) << 10))
  102. #define INT_RX 0x00000804
  103. #define INT_EXT 0x00000002
  104. #define INT_CAUSE_EXT(p) (0x0464 + ((p) << 10))
  105. #define INT_EXT_LINK 0x00100000
  106. #define INT_EXT_PHY 0x00010000
  107. #define INT_EXT_TX_ERROR_0 0x00000100
  108. #define INT_EXT_TX_0 0x00000001
  109. #define INT_EXT_TX 0x00000101
  110. #define INT_MASK(p) (0x0468 + ((p) << 10))
  111. #define INT_MASK_EXT(p) (0x046c + ((p) << 10))
  112. #define TX_FIFO_URGENT_THRESHOLD(p) (0x0474 + ((p) << 10))
  113. #define RXQ_CURRENT_DESC_PTR(p) (0x060c + ((p) << 10))
  114. #define RXQ_COMMAND(p) (0x0680 + ((p) << 10))
  115. #define TXQ_CURRENT_DESC_PTR(p) (0x06c0 + ((p) << 10))
  116. #define MIB_COUNTERS(p) (0x1000 + ((p) << 7))
  117. #define SPECIAL_MCAST_TABLE(p) (0x1400 + ((p) << 10))
  118. #define OTHER_MCAST_TABLE(p) (0x1500 + ((p) << 10))
  119. #define UNICAST_TABLE(p) (0x1600 + ((p) << 10))
  120. /*
  121. * SDMA configuration register.
  122. */
  123. #define RX_BURST_SIZE_4_64BIT (2 << 1)
  124. #define BLM_RX_NO_SWAP (1 << 4)
  125. #define BLM_TX_NO_SWAP (1 << 5)
  126. #define TX_BURST_SIZE_4_64BIT (2 << 22)
  127. #if defined(__BIG_ENDIAN)
  128. #define PORT_SDMA_CONFIG_DEFAULT_VALUE \
  129. RX_BURST_SIZE_4_64BIT | \
  130. TX_BURST_SIZE_4_64BIT
  131. #elif defined(__LITTLE_ENDIAN)
  132. #define PORT_SDMA_CONFIG_DEFAULT_VALUE \
  133. RX_BURST_SIZE_4_64BIT | \
  134. BLM_RX_NO_SWAP | \
  135. BLM_TX_NO_SWAP | \
  136. TX_BURST_SIZE_4_64BIT
  137. #else
  138. #error One of __BIG_ENDIAN or __LITTLE_ENDIAN must be defined
  139. #endif
  140. /*
  141. * Port serial control register.
  142. */
  143. #define SET_MII_SPEED_TO_100 (1 << 24)
  144. #define SET_GMII_SPEED_TO_1000 (1 << 23)
  145. #define SET_FULL_DUPLEX_MODE (1 << 21)
  146. #define MAX_RX_PACKET_1522BYTE (1 << 17)
  147. #define MAX_RX_PACKET_9700BYTE (5 << 17)
  148. #define MAX_RX_PACKET_MASK (7 << 17)
  149. #define DISABLE_AUTO_NEG_SPEED_GMII (1 << 13)
  150. #define DO_NOT_FORCE_LINK_FAIL (1 << 10)
  151. #define SERIAL_PORT_CONTROL_RESERVED (1 << 9)
  152. #define DISABLE_AUTO_NEG_FOR_FLOW_CTRL (1 << 3)
  153. #define DISABLE_AUTO_NEG_FOR_DUPLEX (1 << 2)
  154. #define FORCE_LINK_PASS (1 << 1)
  155. #define SERIAL_PORT_ENABLE (1 << 0)
  156. #define DEFAULT_RX_QUEUE_SIZE 400
  157. #define DEFAULT_TX_QUEUE_SIZE 800
  158. /* SMI reg */
  159. #define SMI_BUSY 0x10000000 /* 0 - Write, 1 - Read */
  160. #define SMI_READ_VALID 0x08000000 /* 0 - Write, 1 - Read */
  161. #define SMI_OPCODE_WRITE 0 /* Completion of Read */
  162. #define SMI_OPCODE_READ 0x04000000 /* Operation is in progress */
  163. /* typedefs */
  164. typedef enum _func_ret_status {
  165. ETH_OK, /* Returned as expected. */
  166. ETH_ERROR, /* Fundamental error. */
  167. ETH_RETRY, /* Could not process request. Try later.*/
  168. ETH_END_OF_JOB, /* Ring has nothing to process. */
  169. ETH_QUEUE_FULL, /* Ring resource error. */
  170. ETH_QUEUE_LAST_RESOURCE /* Ring resources about to exhaust. */
  171. } FUNC_RET_STATUS;
  172. /*
  173. * RX/TX descriptors.
  174. */
  175. #if defined(__BIG_ENDIAN)
  176. struct rx_desc {
  177. u16 byte_cnt; /* Descriptor buffer byte count */
  178. u16 buf_size; /* Buffer size */
  179. u32 cmd_sts; /* Descriptor command status */
  180. u32 next_desc_ptr; /* Next descriptor pointer */
  181. u32 buf_ptr; /* Descriptor buffer pointer */
  182. };
  183. struct tx_desc {
  184. u16 byte_cnt; /* buffer byte count */
  185. u16 l4i_chk; /* CPU provided TCP checksum */
  186. u32 cmd_sts; /* Command/status field */
  187. u32 next_desc_ptr; /* Pointer to next descriptor */
  188. u32 buf_ptr; /* pointer to buffer for this descriptor*/
  189. };
  190. #elif defined(__LITTLE_ENDIAN)
  191. struct rx_desc {
  192. u32 cmd_sts; /* Descriptor command status */
  193. u16 buf_size; /* Buffer size */
  194. u16 byte_cnt; /* Descriptor buffer byte count */
  195. u32 buf_ptr; /* Descriptor buffer pointer */
  196. u32 next_desc_ptr; /* Next descriptor pointer */
  197. };
  198. struct tx_desc {
  199. u32 cmd_sts; /* Command/status field */
  200. u16 l4i_chk; /* CPU provided TCP checksum */
  201. u16 byte_cnt; /* buffer byte count */
  202. u32 buf_ptr; /* pointer to buffer for this descriptor*/
  203. u32 next_desc_ptr; /* Pointer to next descriptor */
  204. };
  205. #else
  206. #error One of __BIG_ENDIAN or __LITTLE_ENDIAN must be defined
  207. #endif
  208. /* RX & TX descriptor command */
  209. #define BUFFER_OWNED_BY_DMA 0x80000000
  210. /* RX & TX descriptor status */
  211. #define ERROR_SUMMARY 0x00000001
  212. /* RX descriptor status */
  213. #define LAYER_4_CHECKSUM_OK 0x40000000
  214. #define RX_ENABLE_INTERRUPT 0x20000000
  215. #define RX_FIRST_DESC 0x08000000
  216. #define RX_LAST_DESC 0x04000000
  217. /* TX descriptor command */
  218. #define TX_ENABLE_INTERRUPT 0x00800000
  219. #define GEN_CRC 0x00400000
  220. #define TX_FIRST_DESC 0x00200000
  221. #define TX_LAST_DESC 0x00100000
  222. #define ZERO_PADDING 0x00080000
  223. #define GEN_IP_V4_CHECKSUM 0x00040000
  224. #define GEN_TCP_UDP_CHECKSUM 0x00020000
  225. #define UDP_FRAME 0x00010000
  226. #define TX_IHL_SHIFT 11
  227. /* Unified struct for Rx and Tx operations. The user is not required to */
  228. /* be familier with neither Tx nor Rx descriptors. */
  229. struct pkt_info {
  230. unsigned short byte_cnt; /* Descriptor buffer byte count */
  231. unsigned short l4i_chk; /* Tx CPU provided TCP Checksum */
  232. unsigned int cmd_sts; /* Descriptor command status */
  233. dma_addr_t buf_ptr; /* Descriptor buffer pointer */
  234. struct sk_buff *return_info; /* User resource return information */
  235. };
  236. /* global *******************************************************************/
  237. struct mv643xx_eth_shared_private {
  238. void __iomem *base;
  239. /* used to protect SMI_REG, which is shared across ports */
  240. spinlock_t phy_lock;
  241. u32 win_protect;
  242. unsigned int t_clk;
  243. };
  244. /* per-port *****************************************************************/
  245. struct mib_counters {
  246. u64 good_octets_received;
  247. u32 bad_octets_received;
  248. u32 internal_mac_transmit_err;
  249. u32 good_frames_received;
  250. u32 bad_frames_received;
  251. u32 broadcast_frames_received;
  252. u32 multicast_frames_received;
  253. u32 frames_64_octets;
  254. u32 frames_65_to_127_octets;
  255. u32 frames_128_to_255_octets;
  256. u32 frames_256_to_511_octets;
  257. u32 frames_512_to_1023_octets;
  258. u32 frames_1024_to_max_octets;
  259. u64 good_octets_sent;
  260. u32 good_frames_sent;
  261. u32 excessive_collision;
  262. u32 multicast_frames_sent;
  263. u32 broadcast_frames_sent;
  264. u32 unrec_mac_control_received;
  265. u32 fc_sent;
  266. u32 good_fc_received;
  267. u32 bad_fc_received;
  268. u32 undersize_received;
  269. u32 fragments_received;
  270. u32 oversize_received;
  271. u32 jabber_received;
  272. u32 mac_receive_error;
  273. u32 bad_crc_event;
  274. u32 collision;
  275. u32 late_collision;
  276. };
  277. struct mv643xx_eth_private {
  278. struct mv643xx_eth_shared_private *shared;
  279. int port_num; /* User Ethernet port number */
  280. struct mv643xx_eth_shared_private *shared_smi;
  281. u32 rx_sram_addr; /* Base address of rx sram area */
  282. u32 rx_sram_size; /* Size of rx sram area */
  283. u32 tx_sram_addr; /* Base address of tx sram area */
  284. u32 tx_sram_size; /* Size of tx sram area */
  285. /* Tx/Rx rings managment indexes fields. For driver use */
  286. /* Next available and first returning Rx resource */
  287. int rx_curr_desc, rx_used_desc;
  288. /* Next available and first returning Tx resource */
  289. int tx_curr_desc, tx_used_desc;
  290. #ifdef MV643XX_ETH_TX_FAST_REFILL
  291. u32 tx_clean_threshold;
  292. #endif
  293. struct rx_desc *rx_desc_area;
  294. dma_addr_t rx_desc_dma;
  295. int rx_desc_area_size;
  296. struct sk_buff **rx_skb;
  297. struct tx_desc *tx_desc_area;
  298. dma_addr_t tx_desc_dma;
  299. int tx_desc_area_size;
  300. struct sk_buff **tx_skb;
  301. struct work_struct tx_timeout_task;
  302. struct net_device *dev;
  303. struct napi_struct napi;
  304. struct net_device_stats stats;
  305. struct mib_counters mib_counters;
  306. spinlock_t lock;
  307. /* Size of Tx Ring per queue */
  308. int tx_ring_size;
  309. /* Number of tx descriptors in use */
  310. int tx_desc_count;
  311. /* Size of Rx Ring per queue */
  312. int rx_ring_size;
  313. /* Number of rx descriptors in use */
  314. int rx_desc_count;
  315. /*
  316. * Used in case RX Ring is empty, which can be caused when
  317. * system does not have resources (skb's)
  318. */
  319. struct timer_list timeout;
  320. u32 rx_int_coal;
  321. u32 tx_int_coal;
  322. struct mii_if_info mii;
  323. };
  324. /* port register accessors **************************************************/
  325. static inline u32 rdl(struct mv643xx_eth_private *mp, int offset)
  326. {
  327. return readl(mp->shared->base + offset);
  328. }
  329. static inline void wrl(struct mv643xx_eth_private *mp, int offset, u32 data)
  330. {
  331. writel(data, mp->shared->base + offset);
  332. }
  333. /* rxq/txq helper functions *************************************************/
  334. static void mv643xx_eth_port_enable_rx(struct mv643xx_eth_private *mp,
  335. unsigned int queues)
  336. {
  337. wrl(mp, RXQ_COMMAND(mp->port_num), queues);
  338. }
  339. static unsigned int mv643xx_eth_port_disable_rx(struct mv643xx_eth_private *mp)
  340. {
  341. unsigned int port_num = mp->port_num;
  342. u32 queues;
  343. /* Stop Rx port activity. Check port Rx activity. */
  344. queues = rdl(mp, RXQ_COMMAND(port_num)) & 0xFF;
  345. if (queues) {
  346. /* Issue stop command for active queues only */
  347. wrl(mp, RXQ_COMMAND(port_num), (queues << 8));
  348. /* Wait for all Rx activity to terminate. */
  349. /* Check port cause register that all Rx queues are stopped */
  350. while (rdl(mp, RXQ_COMMAND(port_num)) & 0xFF)
  351. udelay(10);
  352. }
  353. return queues;
  354. }
  355. static void mv643xx_eth_port_enable_tx(struct mv643xx_eth_private *mp,
  356. unsigned int queues)
  357. {
  358. wrl(mp, TXQ_COMMAND(mp->port_num), queues);
  359. }
  360. static unsigned int mv643xx_eth_port_disable_tx(struct mv643xx_eth_private *mp)
  361. {
  362. unsigned int port_num = mp->port_num;
  363. u32 queues;
  364. /* Stop Tx port activity. Check port Tx activity. */
  365. queues = rdl(mp, TXQ_COMMAND(port_num)) & 0xFF;
  366. if (queues) {
  367. /* Issue stop command for active queues only */
  368. wrl(mp, TXQ_COMMAND(port_num), (queues << 8));
  369. /* Wait for all Tx activity to terminate. */
  370. /* Check port cause register that all Tx queues are stopped */
  371. while (rdl(mp, TXQ_COMMAND(port_num)) & 0xFF)
  372. udelay(10);
  373. /* Wait for Tx FIFO to empty */
  374. while (rdl(mp, PORT_STATUS(port_num)) & TX_FIFO_EMPTY)
  375. udelay(10);
  376. }
  377. return queues;
  378. }
  379. /* rx ***********************************************************************/
  380. static void mv643xx_eth_free_completed_tx_descs(struct net_device *dev);
  381. static FUNC_RET_STATUS rx_return_buff(struct mv643xx_eth_private *mp,
  382. struct pkt_info *pkt_info)
  383. {
  384. int used_rx_desc; /* Where to return Rx resource */
  385. volatile struct rx_desc *rx_desc;
  386. unsigned long flags;
  387. spin_lock_irqsave(&mp->lock, flags);
  388. /* Get 'used' Rx descriptor */
  389. used_rx_desc = mp->rx_used_desc;
  390. rx_desc = &mp->rx_desc_area[used_rx_desc];
  391. rx_desc->buf_ptr = pkt_info->buf_ptr;
  392. rx_desc->buf_size = pkt_info->byte_cnt;
  393. mp->rx_skb[used_rx_desc] = pkt_info->return_info;
  394. /* Flush the write pipe */
  395. /* Return the descriptor to DMA ownership */
  396. wmb();
  397. rx_desc->cmd_sts = BUFFER_OWNED_BY_DMA | RX_ENABLE_INTERRUPT;
  398. wmb();
  399. /* Move the used descriptor pointer to the next descriptor */
  400. mp->rx_used_desc = (used_rx_desc + 1) % mp->rx_ring_size;
  401. spin_unlock_irqrestore(&mp->lock, flags);
  402. return ETH_OK;
  403. }
  404. static void mv643xx_eth_rx_refill_descs(struct net_device *dev)
  405. {
  406. struct mv643xx_eth_private *mp = netdev_priv(dev);
  407. struct pkt_info pkt_info;
  408. struct sk_buff *skb;
  409. int unaligned;
  410. while (mp->rx_desc_count < mp->rx_ring_size) {
  411. skb = dev_alloc_skb(ETH_RX_SKB_SIZE + dma_get_cache_alignment());
  412. if (!skb)
  413. break;
  414. mp->rx_desc_count++;
  415. unaligned = (u32)skb->data & (dma_get_cache_alignment() - 1);
  416. if (unaligned)
  417. skb_reserve(skb, dma_get_cache_alignment() - unaligned);
  418. pkt_info.cmd_sts = RX_ENABLE_INTERRUPT;
  419. pkt_info.byte_cnt = ETH_RX_SKB_SIZE;
  420. pkt_info.buf_ptr = dma_map_single(NULL, skb->data,
  421. ETH_RX_SKB_SIZE, DMA_FROM_DEVICE);
  422. pkt_info.return_info = skb;
  423. if (rx_return_buff(mp, &pkt_info) != ETH_OK) {
  424. printk(KERN_ERR
  425. "%s: Error allocating RX Ring\n", dev->name);
  426. break;
  427. }
  428. skb_reserve(skb, ETH_HW_IP_ALIGN);
  429. }
  430. /*
  431. * If RX ring is empty of SKB, set a timer to try allocating
  432. * again at a later time.
  433. */
  434. if (mp->rx_desc_count == 0) {
  435. printk(KERN_INFO "%s: Rx ring is empty\n", dev->name);
  436. mp->timeout.expires = jiffies + (HZ / 10); /* 100 mSec */
  437. add_timer(&mp->timeout);
  438. }
  439. }
  440. static inline void mv643xx_eth_rx_refill_descs_timer_wrapper(unsigned long data)
  441. {
  442. mv643xx_eth_rx_refill_descs((struct net_device *)data);
  443. }
  444. static int mv643xx_eth_receive_queue(struct net_device *dev, int budget)
  445. {
  446. struct mv643xx_eth_private *mp = netdev_priv(dev);
  447. struct net_device_stats *stats = &dev->stats;
  448. unsigned int received_packets = 0;
  449. while (budget-- > 0) {
  450. struct sk_buff *skb;
  451. volatile struct rx_desc *rx_desc;
  452. unsigned int cmd_sts;
  453. unsigned long flags;
  454. spin_lock_irqsave(&mp->lock, flags);
  455. rx_desc = &mp->rx_desc_area[mp->rx_curr_desc];
  456. cmd_sts = rx_desc->cmd_sts;
  457. if (cmd_sts & BUFFER_OWNED_BY_DMA) {
  458. spin_unlock_irqrestore(&mp->lock, flags);
  459. break;
  460. }
  461. rmb();
  462. skb = mp->rx_skb[mp->rx_curr_desc];
  463. mp->rx_skb[mp->rx_curr_desc] = NULL;
  464. mp->rx_curr_desc = (mp->rx_curr_desc + 1) % mp->rx_ring_size;
  465. spin_unlock_irqrestore(&mp->lock, flags);
  466. dma_unmap_single(NULL, rx_desc->buf_ptr + ETH_HW_IP_ALIGN,
  467. ETH_RX_SKB_SIZE, DMA_FROM_DEVICE);
  468. mp->rx_desc_count--;
  469. received_packets++;
  470. /*
  471. * Update statistics.
  472. * Note byte count includes 4 byte CRC count
  473. */
  474. stats->rx_packets++;
  475. stats->rx_bytes += rx_desc->byte_cnt - ETH_HW_IP_ALIGN;
  476. /*
  477. * In case received a packet without first / last bits on OR
  478. * the error summary bit is on, the packets needs to be dropeed.
  479. */
  480. if (((cmd_sts & (RX_FIRST_DESC | RX_LAST_DESC)) !=
  481. (RX_FIRST_DESC | RX_LAST_DESC))
  482. || (cmd_sts & ERROR_SUMMARY)) {
  483. stats->rx_dropped++;
  484. if ((cmd_sts & (RX_FIRST_DESC | RX_LAST_DESC)) !=
  485. (RX_FIRST_DESC | RX_LAST_DESC)) {
  486. if (net_ratelimit())
  487. printk(KERN_ERR
  488. "%s: Received packet spread "
  489. "on multiple descriptors\n",
  490. dev->name);
  491. }
  492. if (cmd_sts & ERROR_SUMMARY)
  493. stats->rx_errors++;
  494. dev_kfree_skb_irq(skb);
  495. } else {
  496. /*
  497. * The -4 is for the CRC in the trailer of the
  498. * received packet
  499. */
  500. skb_put(skb, rx_desc->byte_cnt - ETH_HW_IP_ALIGN - 4);
  501. if (cmd_sts & LAYER_4_CHECKSUM_OK) {
  502. skb->ip_summed = CHECKSUM_UNNECESSARY;
  503. skb->csum = htons(
  504. (cmd_sts & 0x0007fff8) >> 3);
  505. }
  506. skb->protocol = eth_type_trans(skb, dev);
  507. #ifdef MV643XX_ETH_NAPI
  508. netif_receive_skb(skb);
  509. #else
  510. netif_rx(skb);
  511. #endif
  512. }
  513. dev->last_rx = jiffies;
  514. }
  515. mv643xx_eth_rx_refill_descs(dev); /* Fill RX ring with skb's */
  516. return received_packets;
  517. }
  518. #ifdef MV643XX_ETH_NAPI
  519. static int mv643xx_eth_poll(struct napi_struct *napi, int budget)
  520. {
  521. struct mv643xx_eth_private *mp = container_of(napi, struct mv643xx_eth_private, napi);
  522. struct net_device *dev = mp->dev;
  523. unsigned int port_num = mp->port_num;
  524. int work_done;
  525. #ifdef MV643XX_ETH_TX_FAST_REFILL
  526. if (++mp->tx_clean_threshold > 5) {
  527. mv643xx_eth_free_completed_tx_descs(dev);
  528. mp->tx_clean_threshold = 0;
  529. }
  530. #endif
  531. work_done = 0;
  532. if ((rdl(mp, RXQ_CURRENT_DESC_PTR(port_num)))
  533. != (u32) mp->rx_used_desc)
  534. work_done = mv643xx_eth_receive_queue(dev, budget);
  535. if (work_done < budget) {
  536. netif_rx_complete(dev, napi);
  537. wrl(mp, INT_CAUSE(port_num), 0);
  538. wrl(mp, INT_CAUSE_EXT(port_num), 0);
  539. wrl(mp, INT_MASK(port_num), INT_RX | INT_EXT);
  540. }
  541. return work_done;
  542. }
  543. #endif
  544. /* tx ***********************************************************************/
  545. static inline unsigned int has_tiny_unaligned_frags(struct sk_buff *skb)
  546. {
  547. unsigned int frag;
  548. skb_frag_t *fragp;
  549. for (frag = 0; frag < skb_shinfo(skb)->nr_frags; frag++) {
  550. fragp = &skb_shinfo(skb)->frags[frag];
  551. if (fragp->size <= 8 && fragp->page_offset & 0x7)
  552. return 1;
  553. }
  554. return 0;
  555. }
  556. static int alloc_tx_desc_index(struct mv643xx_eth_private *mp)
  557. {
  558. int tx_desc_curr;
  559. BUG_ON(mp->tx_desc_count >= mp->tx_ring_size);
  560. tx_desc_curr = mp->tx_curr_desc;
  561. mp->tx_curr_desc = (tx_desc_curr + 1) % mp->tx_ring_size;
  562. BUG_ON(mp->tx_curr_desc == mp->tx_used_desc);
  563. return tx_desc_curr;
  564. }
  565. static void tx_fill_frag_descs(struct mv643xx_eth_private *mp,
  566. struct sk_buff *skb)
  567. {
  568. int frag;
  569. int tx_index;
  570. struct tx_desc *desc;
  571. for (frag = 0; frag < skb_shinfo(skb)->nr_frags; frag++) {
  572. skb_frag_t *this_frag = &skb_shinfo(skb)->frags[frag];
  573. tx_index = alloc_tx_desc_index(mp);
  574. desc = &mp->tx_desc_area[tx_index];
  575. desc->cmd_sts = BUFFER_OWNED_BY_DMA;
  576. /* Last Frag enables interrupt and frees the skb */
  577. if (frag == (skb_shinfo(skb)->nr_frags - 1)) {
  578. desc->cmd_sts |= ZERO_PADDING |
  579. TX_LAST_DESC |
  580. TX_ENABLE_INTERRUPT;
  581. mp->tx_skb[tx_index] = skb;
  582. } else
  583. mp->tx_skb[tx_index] = NULL;
  584. desc = &mp->tx_desc_area[tx_index];
  585. desc->l4i_chk = 0;
  586. desc->byte_cnt = this_frag->size;
  587. desc->buf_ptr = dma_map_page(NULL, this_frag->page,
  588. this_frag->page_offset,
  589. this_frag->size,
  590. DMA_TO_DEVICE);
  591. }
  592. }
  593. static inline __be16 sum16_as_be(__sum16 sum)
  594. {
  595. return (__force __be16)sum;
  596. }
  597. static void tx_submit_descs_for_skb(struct mv643xx_eth_private *mp,
  598. struct sk_buff *skb)
  599. {
  600. int tx_index;
  601. struct tx_desc *desc;
  602. u32 cmd_sts;
  603. int length;
  604. int nr_frags = skb_shinfo(skb)->nr_frags;
  605. cmd_sts = TX_FIRST_DESC | GEN_CRC | BUFFER_OWNED_BY_DMA;
  606. tx_index = alloc_tx_desc_index(mp);
  607. desc = &mp->tx_desc_area[tx_index];
  608. if (nr_frags) {
  609. tx_fill_frag_descs(mp, skb);
  610. length = skb_headlen(skb);
  611. mp->tx_skb[tx_index] = NULL;
  612. } else {
  613. cmd_sts |= ZERO_PADDING | TX_LAST_DESC | TX_ENABLE_INTERRUPT;
  614. length = skb->len;
  615. mp->tx_skb[tx_index] = skb;
  616. }
  617. desc->byte_cnt = length;
  618. desc->buf_ptr = dma_map_single(NULL, skb->data, length, DMA_TO_DEVICE);
  619. if (skb->ip_summed == CHECKSUM_PARTIAL) {
  620. BUG_ON(skb->protocol != htons(ETH_P_IP));
  621. cmd_sts |= GEN_TCP_UDP_CHECKSUM |
  622. GEN_IP_V4_CHECKSUM |
  623. ip_hdr(skb)->ihl << TX_IHL_SHIFT;
  624. switch (ip_hdr(skb)->protocol) {
  625. case IPPROTO_UDP:
  626. cmd_sts |= UDP_FRAME;
  627. desc->l4i_chk = ntohs(sum16_as_be(udp_hdr(skb)->check));
  628. break;
  629. case IPPROTO_TCP:
  630. desc->l4i_chk = ntohs(sum16_as_be(tcp_hdr(skb)->check));
  631. break;
  632. default:
  633. BUG();
  634. }
  635. } else {
  636. /* Errata BTS #50, IHL must be 5 if no HW checksum */
  637. cmd_sts |= 5 << TX_IHL_SHIFT;
  638. desc->l4i_chk = 0;
  639. }
  640. /* ensure all other descriptors are written before first cmd_sts */
  641. wmb();
  642. desc->cmd_sts = cmd_sts;
  643. /* ensure all descriptors are written before poking hardware */
  644. wmb();
  645. mv643xx_eth_port_enable_tx(mp, 1);
  646. mp->tx_desc_count += nr_frags + 1;
  647. }
  648. static int mv643xx_eth_start_xmit(struct sk_buff *skb, struct net_device *dev)
  649. {
  650. struct mv643xx_eth_private *mp = netdev_priv(dev);
  651. struct net_device_stats *stats = &dev->stats;
  652. unsigned long flags;
  653. BUG_ON(netif_queue_stopped(dev));
  654. if (has_tiny_unaligned_frags(skb) && __skb_linearize(skb)) {
  655. stats->tx_dropped++;
  656. printk(KERN_DEBUG "%s: failed to linearize tiny "
  657. "unaligned fragment\n", dev->name);
  658. return NETDEV_TX_BUSY;
  659. }
  660. spin_lock_irqsave(&mp->lock, flags);
  661. if (mp->tx_ring_size - mp->tx_desc_count < MAX_DESCS_PER_SKB) {
  662. printk(KERN_ERR "%s: transmit with queue full\n", dev->name);
  663. netif_stop_queue(dev);
  664. spin_unlock_irqrestore(&mp->lock, flags);
  665. return NETDEV_TX_BUSY;
  666. }
  667. tx_submit_descs_for_skb(mp, skb);
  668. stats->tx_bytes += skb->len;
  669. stats->tx_packets++;
  670. dev->trans_start = jiffies;
  671. if (mp->tx_ring_size - mp->tx_desc_count < MAX_DESCS_PER_SKB)
  672. netif_stop_queue(dev);
  673. spin_unlock_irqrestore(&mp->lock, flags);
  674. return NETDEV_TX_OK;
  675. }
  676. /* mii management interface *************************************************/
  677. static int phy_addr_get(struct mv643xx_eth_private *mp);
  678. static void read_smi_reg(struct mv643xx_eth_private *mp,
  679. unsigned int phy_reg, unsigned int *value)
  680. {
  681. void __iomem *smi_reg = mp->shared_smi->base + SMI_REG;
  682. int phy_addr = phy_addr_get(mp);
  683. unsigned long flags;
  684. int i;
  685. /* the SMI register is a shared resource */
  686. spin_lock_irqsave(&mp->shared_smi->phy_lock, flags);
  687. /* wait for the SMI register to become available */
  688. for (i = 0; readl(smi_reg) & SMI_BUSY; i++) {
  689. if (i == 1000) {
  690. printk("%s: PHY busy timeout\n", mp->dev->name);
  691. goto out;
  692. }
  693. udelay(10);
  694. }
  695. writel((phy_addr << 16) | (phy_reg << 21) | SMI_OPCODE_READ, smi_reg);
  696. /* now wait for the data to be valid */
  697. for (i = 0; !(readl(smi_reg) & SMI_READ_VALID); i++) {
  698. if (i == 1000) {
  699. printk("%s: PHY read timeout\n", mp->dev->name);
  700. goto out;
  701. }
  702. udelay(10);
  703. }
  704. *value = readl(smi_reg) & 0xffff;
  705. out:
  706. spin_unlock_irqrestore(&mp->shared_smi->phy_lock, flags);
  707. }
  708. static void write_smi_reg(struct mv643xx_eth_private *mp,
  709. unsigned int phy_reg, unsigned int value)
  710. {
  711. void __iomem *smi_reg = mp->shared_smi->base + SMI_REG;
  712. int phy_addr = phy_addr_get(mp);
  713. unsigned long flags;
  714. int i;
  715. /* the SMI register is a shared resource */
  716. spin_lock_irqsave(&mp->shared_smi->phy_lock, flags);
  717. /* wait for the SMI register to become available */
  718. for (i = 0; readl(smi_reg) & SMI_BUSY; i++) {
  719. if (i == 1000) {
  720. printk("%s: PHY busy timeout\n", mp->dev->name);
  721. goto out;
  722. }
  723. udelay(10);
  724. }
  725. writel((phy_addr << 16) | (phy_reg << 21) |
  726. SMI_OPCODE_WRITE | (value & 0xffff), smi_reg);
  727. out:
  728. spin_unlock_irqrestore(&mp->shared_smi->phy_lock, flags);
  729. }
  730. /* mib counters *************************************************************/
  731. static void clear_mib_counters(struct mv643xx_eth_private *mp)
  732. {
  733. unsigned int port_num = mp->port_num;
  734. int i;
  735. /* Perform dummy reads from MIB counters */
  736. for (i = 0; i < 0x80; i += 4)
  737. rdl(mp, MIB_COUNTERS(port_num) + i);
  738. }
  739. static inline u32 read_mib(struct mv643xx_eth_private *mp, int offset)
  740. {
  741. return rdl(mp, MIB_COUNTERS(mp->port_num) + offset);
  742. }
  743. static void update_mib_counters(struct mv643xx_eth_private *mp)
  744. {
  745. struct mib_counters *p = &mp->mib_counters;
  746. p->good_octets_received += read_mib(mp, 0x00);
  747. p->good_octets_received += (u64)read_mib(mp, 0x04) << 32;
  748. p->bad_octets_received += read_mib(mp, 0x08);
  749. p->internal_mac_transmit_err += read_mib(mp, 0x0c);
  750. p->good_frames_received += read_mib(mp, 0x10);
  751. p->bad_frames_received += read_mib(mp, 0x14);
  752. p->broadcast_frames_received += read_mib(mp, 0x18);
  753. p->multicast_frames_received += read_mib(mp, 0x1c);
  754. p->frames_64_octets += read_mib(mp, 0x20);
  755. p->frames_65_to_127_octets += read_mib(mp, 0x24);
  756. p->frames_128_to_255_octets += read_mib(mp, 0x28);
  757. p->frames_256_to_511_octets += read_mib(mp, 0x2c);
  758. p->frames_512_to_1023_octets += read_mib(mp, 0x30);
  759. p->frames_1024_to_max_octets += read_mib(mp, 0x34);
  760. p->good_octets_sent += read_mib(mp, 0x38);
  761. p->good_octets_sent += (u64)read_mib(mp, 0x3c) << 32;
  762. p->good_frames_sent += read_mib(mp, 0x40);
  763. p->excessive_collision += read_mib(mp, 0x44);
  764. p->multicast_frames_sent += read_mib(mp, 0x48);
  765. p->broadcast_frames_sent += read_mib(mp, 0x4c);
  766. p->unrec_mac_control_received += read_mib(mp, 0x50);
  767. p->fc_sent += read_mib(mp, 0x54);
  768. p->good_fc_received += read_mib(mp, 0x58);
  769. p->bad_fc_received += read_mib(mp, 0x5c);
  770. p->undersize_received += read_mib(mp, 0x60);
  771. p->fragments_received += read_mib(mp, 0x64);
  772. p->oversize_received += read_mib(mp, 0x68);
  773. p->jabber_received += read_mib(mp, 0x6c);
  774. p->mac_receive_error += read_mib(mp, 0x70);
  775. p->bad_crc_event += read_mib(mp, 0x74);
  776. p->collision += read_mib(mp, 0x78);
  777. p->late_collision += read_mib(mp, 0x7c);
  778. }
  779. /* ethtool ******************************************************************/
  780. struct mv643xx_eth_stats {
  781. char stat_string[ETH_GSTRING_LEN];
  782. int sizeof_stat;
  783. int stat_offset;
  784. };
  785. #define MV643XX_ETH_STAT(m) FIELD_SIZEOF(struct mv643xx_eth_private, m), \
  786. offsetof(struct mv643xx_eth_private, m)
  787. static const struct mv643xx_eth_stats mv643xx_eth_gstrings_stats[] = {
  788. { "rx_packets", MV643XX_ETH_STAT(stats.rx_packets) },
  789. { "tx_packets", MV643XX_ETH_STAT(stats.tx_packets) },
  790. { "rx_bytes", MV643XX_ETH_STAT(stats.rx_bytes) },
  791. { "tx_bytes", MV643XX_ETH_STAT(stats.tx_bytes) },
  792. { "rx_errors", MV643XX_ETH_STAT(stats.rx_errors) },
  793. { "tx_errors", MV643XX_ETH_STAT(stats.tx_errors) },
  794. { "rx_dropped", MV643XX_ETH_STAT(stats.rx_dropped) },
  795. { "tx_dropped", MV643XX_ETH_STAT(stats.tx_dropped) },
  796. { "good_octets_received", MV643XX_ETH_STAT(mib_counters.good_octets_received) },
  797. { "bad_octets_received", MV643XX_ETH_STAT(mib_counters.bad_octets_received) },
  798. { "internal_mac_transmit_err", MV643XX_ETH_STAT(mib_counters.internal_mac_transmit_err) },
  799. { "good_frames_received", MV643XX_ETH_STAT(mib_counters.good_frames_received) },
  800. { "bad_frames_received", MV643XX_ETH_STAT(mib_counters.bad_frames_received) },
  801. { "broadcast_frames_received", MV643XX_ETH_STAT(mib_counters.broadcast_frames_received) },
  802. { "multicast_frames_received", MV643XX_ETH_STAT(mib_counters.multicast_frames_received) },
  803. { "frames_64_octets", MV643XX_ETH_STAT(mib_counters.frames_64_octets) },
  804. { "frames_65_to_127_octets", MV643XX_ETH_STAT(mib_counters.frames_65_to_127_octets) },
  805. { "frames_128_to_255_octets", MV643XX_ETH_STAT(mib_counters.frames_128_to_255_octets) },
  806. { "frames_256_to_511_octets", MV643XX_ETH_STAT(mib_counters.frames_256_to_511_octets) },
  807. { "frames_512_to_1023_octets", MV643XX_ETH_STAT(mib_counters.frames_512_to_1023_octets) },
  808. { "frames_1024_to_max_octets", MV643XX_ETH_STAT(mib_counters.frames_1024_to_max_octets) },
  809. { "good_octets_sent", MV643XX_ETH_STAT(mib_counters.good_octets_sent) },
  810. { "good_frames_sent", MV643XX_ETH_STAT(mib_counters.good_frames_sent) },
  811. { "excessive_collision", MV643XX_ETH_STAT(mib_counters.excessive_collision) },
  812. { "multicast_frames_sent", MV643XX_ETH_STAT(mib_counters.multicast_frames_sent) },
  813. { "broadcast_frames_sent", MV643XX_ETH_STAT(mib_counters.broadcast_frames_sent) },
  814. { "unrec_mac_control_received", MV643XX_ETH_STAT(mib_counters.unrec_mac_control_received) },
  815. { "fc_sent", MV643XX_ETH_STAT(mib_counters.fc_sent) },
  816. { "good_fc_received", MV643XX_ETH_STAT(mib_counters.good_fc_received) },
  817. { "bad_fc_received", MV643XX_ETH_STAT(mib_counters.bad_fc_received) },
  818. { "undersize_received", MV643XX_ETH_STAT(mib_counters.undersize_received) },
  819. { "fragments_received", MV643XX_ETH_STAT(mib_counters.fragments_received) },
  820. { "oversize_received", MV643XX_ETH_STAT(mib_counters.oversize_received) },
  821. { "jabber_received", MV643XX_ETH_STAT(mib_counters.jabber_received) },
  822. { "mac_receive_error", MV643XX_ETH_STAT(mib_counters.mac_receive_error) },
  823. { "bad_crc_event", MV643XX_ETH_STAT(mib_counters.bad_crc_event) },
  824. { "collision", MV643XX_ETH_STAT(mib_counters.collision) },
  825. { "late_collision", MV643XX_ETH_STAT(mib_counters.late_collision) },
  826. };
  827. #define MV643XX_ETH_STATS_LEN ARRAY_SIZE(mv643xx_eth_gstrings_stats)
  828. static int mv643xx_eth_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  829. {
  830. struct mv643xx_eth_private *mp = netdev_priv(dev);
  831. int err;
  832. spin_lock_irq(&mp->lock);
  833. err = mii_ethtool_gset(&mp->mii, cmd);
  834. spin_unlock_irq(&mp->lock);
  835. /* The PHY may support 1000baseT_Half, but the mv643xx does not */
  836. cmd->supported &= ~SUPPORTED_1000baseT_Half;
  837. cmd->advertising &= ~ADVERTISED_1000baseT_Half;
  838. return err;
  839. }
  840. static int mv643xx_eth_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  841. {
  842. struct mv643xx_eth_private *mp = netdev_priv(dev);
  843. int err;
  844. spin_lock_irq(&mp->lock);
  845. err = mii_ethtool_sset(&mp->mii, cmd);
  846. spin_unlock_irq(&mp->lock);
  847. return err;
  848. }
  849. static void mv643xx_eth_get_drvinfo(struct net_device *netdev,
  850. struct ethtool_drvinfo *drvinfo)
  851. {
  852. strncpy(drvinfo->driver, mv643xx_eth_driver_name, 32);
  853. strncpy(drvinfo->version, mv643xx_eth_driver_version, 32);
  854. strncpy(drvinfo->fw_version, "N/A", 32);
  855. strncpy(drvinfo->bus_info, "mv643xx", 32);
  856. drvinfo->n_stats = MV643XX_ETH_STATS_LEN;
  857. }
  858. static int mv643xx_eth_nway_restart(struct net_device *dev)
  859. {
  860. struct mv643xx_eth_private *mp = netdev_priv(dev);
  861. return mii_nway_restart(&mp->mii);
  862. }
  863. static u32 mv643xx_eth_get_link(struct net_device *dev)
  864. {
  865. struct mv643xx_eth_private *mp = netdev_priv(dev);
  866. return mii_link_ok(&mp->mii);
  867. }
  868. static void mv643xx_eth_get_strings(struct net_device *netdev, uint32_t stringset,
  869. uint8_t *data)
  870. {
  871. int i;
  872. switch(stringset) {
  873. case ETH_SS_STATS:
  874. for (i=0; i < MV643XX_ETH_STATS_LEN; i++) {
  875. memcpy(data + i * ETH_GSTRING_LEN,
  876. mv643xx_eth_gstrings_stats[i].stat_string,
  877. ETH_GSTRING_LEN);
  878. }
  879. break;
  880. }
  881. }
  882. static void mv643xx_eth_get_ethtool_stats(struct net_device *netdev,
  883. struct ethtool_stats *stats, uint64_t *data)
  884. {
  885. struct mv643xx_eth_private *mp = netdev->priv;
  886. int i;
  887. update_mib_counters(mp);
  888. for (i = 0; i < MV643XX_ETH_STATS_LEN; i++) {
  889. char *p = (char *)mp+mv643xx_eth_gstrings_stats[i].stat_offset;
  890. data[i] = (mv643xx_eth_gstrings_stats[i].sizeof_stat ==
  891. sizeof(uint64_t)) ? *(uint64_t *)p : *(uint32_t *)p;
  892. }
  893. }
  894. static int mv643xx_eth_get_sset_count(struct net_device *netdev, int sset)
  895. {
  896. switch (sset) {
  897. case ETH_SS_STATS:
  898. return MV643XX_ETH_STATS_LEN;
  899. default:
  900. return -EOPNOTSUPP;
  901. }
  902. }
  903. static const struct ethtool_ops mv643xx_eth_ethtool_ops = {
  904. .get_settings = mv643xx_eth_get_settings,
  905. .set_settings = mv643xx_eth_set_settings,
  906. .get_drvinfo = mv643xx_eth_get_drvinfo,
  907. .get_link = mv643xx_eth_get_link,
  908. .set_sg = ethtool_op_set_sg,
  909. .get_sset_count = mv643xx_eth_get_sset_count,
  910. .get_ethtool_stats = mv643xx_eth_get_ethtool_stats,
  911. .get_strings = mv643xx_eth_get_strings,
  912. .nway_reset = mv643xx_eth_nway_restart,
  913. };
  914. /* address handling *********************************************************/
  915. static void uc_addr_get(struct mv643xx_eth_private *mp, unsigned char *addr)
  916. {
  917. unsigned int port_num = mp->port_num;
  918. unsigned int mac_h;
  919. unsigned int mac_l;
  920. mac_h = rdl(mp, MAC_ADDR_HIGH(port_num));
  921. mac_l = rdl(mp, MAC_ADDR_LOW(port_num));
  922. addr[0] = (mac_h >> 24) & 0xff;
  923. addr[1] = (mac_h >> 16) & 0xff;
  924. addr[2] = (mac_h >> 8) & 0xff;
  925. addr[3] = mac_h & 0xff;
  926. addr[4] = (mac_l >> 8) & 0xff;
  927. addr[5] = mac_l & 0xff;
  928. }
  929. static void init_mac_tables(struct mv643xx_eth_private *mp)
  930. {
  931. unsigned int port_num = mp->port_num;
  932. int table_index;
  933. /* Clear DA filter unicast table (Ex_dFUT) */
  934. for (table_index = 0; table_index <= 0xC; table_index += 4)
  935. wrl(mp, UNICAST_TABLE(port_num) + table_index, 0);
  936. for (table_index = 0; table_index <= 0xFC; table_index += 4) {
  937. /* Clear DA filter special multicast table (Ex_dFSMT) */
  938. wrl(mp, SPECIAL_MCAST_TABLE(port_num) + table_index, 0);
  939. /* Clear DA filter other multicast table (Ex_dFOMT) */
  940. wrl(mp, OTHER_MCAST_TABLE(port_num) + table_index, 0);
  941. }
  942. }
  943. static void set_filter_table_entry(struct mv643xx_eth_private *mp,
  944. int table, unsigned char entry)
  945. {
  946. unsigned int table_reg;
  947. unsigned int tbl_offset;
  948. unsigned int reg_offset;
  949. tbl_offset = (entry / 4) * 4; /* Register offset of DA table entry */
  950. reg_offset = entry % 4; /* Entry offset within the register */
  951. /* Set "accepts frame bit" at specified table entry */
  952. table_reg = rdl(mp, table + tbl_offset);
  953. table_reg |= 0x01 << (8 * reg_offset);
  954. wrl(mp, table + tbl_offset, table_reg);
  955. }
  956. static void uc_addr_set(struct mv643xx_eth_private *mp, unsigned char *addr)
  957. {
  958. unsigned int port_num = mp->port_num;
  959. unsigned int mac_h;
  960. unsigned int mac_l;
  961. int table;
  962. mac_l = (addr[4] << 8) | (addr[5]);
  963. mac_h = (addr[0] << 24) | (addr[1] << 16) | (addr[2] << 8) |
  964. (addr[3] << 0);
  965. wrl(mp, MAC_ADDR_LOW(port_num), mac_l);
  966. wrl(mp, MAC_ADDR_HIGH(port_num), mac_h);
  967. /* Accept frames with this address */
  968. table = UNICAST_TABLE(port_num);
  969. set_filter_table_entry(mp, table, addr[5] & 0x0f);
  970. }
  971. static void mv643xx_eth_update_mac_address(struct net_device *dev)
  972. {
  973. struct mv643xx_eth_private *mp = netdev_priv(dev);
  974. init_mac_tables(mp);
  975. uc_addr_set(mp, dev->dev_addr);
  976. }
  977. static int mv643xx_eth_set_mac_address(struct net_device *dev, void *addr)
  978. {
  979. int i;
  980. for (i = 0; i < 6; i++)
  981. /* +2 is for the offset of the HW addr type */
  982. dev->dev_addr[i] = ((unsigned char *)addr)[i + 2];
  983. mv643xx_eth_update_mac_address(dev);
  984. return 0;
  985. }
  986. static void mc_addr(struct mv643xx_eth_private *mp, unsigned char *addr)
  987. {
  988. unsigned int port_num = mp->port_num;
  989. unsigned int mac_h;
  990. unsigned int mac_l;
  991. unsigned char crc_result = 0;
  992. int table;
  993. int mac_array[48];
  994. int crc[8];
  995. int i;
  996. if ((addr[0] == 0x01) && (addr[1] == 0x00) &&
  997. (addr[2] == 0x5E) && (addr[3] == 0x00) && (addr[4] == 0x00)) {
  998. table = SPECIAL_MCAST_TABLE(port_num);
  999. set_filter_table_entry(mp, table, addr[5]);
  1000. return;
  1001. }
  1002. /* Calculate CRC-8 out of the given address */
  1003. mac_h = (addr[0] << 8) | (addr[1]);
  1004. mac_l = (addr[2] << 24) | (addr[3] << 16) |
  1005. (addr[4] << 8) | (addr[5] << 0);
  1006. for (i = 0; i < 32; i++)
  1007. mac_array[i] = (mac_l >> i) & 0x1;
  1008. for (i = 32; i < 48; i++)
  1009. mac_array[i] = (mac_h >> (i - 32)) & 0x1;
  1010. crc[0] = mac_array[45] ^ mac_array[43] ^ mac_array[40] ^ mac_array[39] ^
  1011. mac_array[35] ^ mac_array[34] ^ mac_array[31] ^ mac_array[30] ^
  1012. mac_array[28] ^ mac_array[23] ^ mac_array[21] ^ mac_array[19] ^
  1013. mac_array[18] ^ mac_array[16] ^ mac_array[14] ^ mac_array[12] ^
  1014. mac_array[8] ^ mac_array[7] ^ mac_array[6] ^ mac_array[0];
  1015. crc[1] = mac_array[46] ^ mac_array[45] ^ mac_array[44] ^ mac_array[43] ^
  1016. mac_array[41] ^ mac_array[39] ^ mac_array[36] ^ mac_array[34] ^
  1017. mac_array[32] ^ mac_array[30] ^ mac_array[29] ^ mac_array[28] ^
  1018. mac_array[24] ^ mac_array[23] ^ mac_array[22] ^ mac_array[21] ^
  1019. mac_array[20] ^ mac_array[18] ^ mac_array[17] ^ mac_array[16] ^
  1020. mac_array[15] ^ mac_array[14] ^ mac_array[13] ^ mac_array[12] ^
  1021. mac_array[9] ^ mac_array[6] ^ mac_array[1] ^ mac_array[0];
  1022. crc[2] = mac_array[47] ^ mac_array[46] ^ mac_array[44] ^ mac_array[43] ^
  1023. mac_array[42] ^ mac_array[39] ^ mac_array[37] ^ mac_array[34] ^
  1024. mac_array[33] ^ mac_array[29] ^ mac_array[28] ^ mac_array[25] ^
  1025. mac_array[24] ^ mac_array[22] ^ mac_array[17] ^ mac_array[15] ^
  1026. mac_array[13] ^ mac_array[12] ^ mac_array[10] ^ mac_array[8] ^
  1027. mac_array[6] ^ mac_array[2] ^ mac_array[1] ^ mac_array[0];
  1028. crc[3] = mac_array[47] ^ mac_array[45] ^ mac_array[44] ^ mac_array[43] ^
  1029. mac_array[40] ^ mac_array[38] ^ mac_array[35] ^ mac_array[34] ^
  1030. mac_array[30] ^ mac_array[29] ^ mac_array[26] ^ mac_array[25] ^
  1031. mac_array[23] ^ mac_array[18] ^ mac_array[16] ^ mac_array[14] ^
  1032. mac_array[13] ^ mac_array[11] ^ mac_array[9] ^ mac_array[7] ^
  1033. mac_array[3] ^ mac_array[2] ^ mac_array[1];
  1034. crc[4] = mac_array[46] ^ mac_array[45] ^ mac_array[44] ^ mac_array[41] ^
  1035. mac_array[39] ^ mac_array[36] ^ mac_array[35] ^ mac_array[31] ^
  1036. mac_array[30] ^ mac_array[27] ^ mac_array[26] ^ mac_array[24] ^
  1037. mac_array[19] ^ mac_array[17] ^ mac_array[15] ^ mac_array[14] ^
  1038. mac_array[12] ^ mac_array[10] ^ mac_array[8] ^ mac_array[4] ^
  1039. mac_array[3] ^ mac_array[2];
  1040. crc[5] = mac_array[47] ^ mac_array[46] ^ mac_array[45] ^ mac_array[42] ^
  1041. mac_array[40] ^ mac_array[37] ^ mac_array[36] ^ mac_array[32] ^
  1042. mac_array[31] ^ mac_array[28] ^ mac_array[27] ^ mac_array[25] ^
  1043. mac_array[20] ^ mac_array[18] ^ mac_array[16] ^ mac_array[15] ^
  1044. mac_array[13] ^ mac_array[11] ^ mac_array[9] ^ mac_array[5] ^
  1045. mac_array[4] ^ mac_array[3];
  1046. crc[6] = mac_array[47] ^ mac_array[46] ^ mac_array[43] ^ mac_array[41] ^
  1047. mac_array[38] ^ mac_array[37] ^ mac_array[33] ^ mac_array[32] ^
  1048. mac_array[29] ^ mac_array[28] ^ mac_array[26] ^ mac_array[21] ^
  1049. mac_array[19] ^ mac_array[17] ^ mac_array[16] ^ mac_array[14] ^
  1050. mac_array[12] ^ mac_array[10] ^ mac_array[6] ^ mac_array[5] ^
  1051. mac_array[4];
  1052. crc[7] = mac_array[47] ^ mac_array[44] ^ mac_array[42] ^ mac_array[39] ^
  1053. mac_array[38] ^ mac_array[34] ^ mac_array[33] ^ mac_array[30] ^
  1054. mac_array[29] ^ mac_array[27] ^ mac_array[22] ^ mac_array[20] ^
  1055. mac_array[18] ^ mac_array[17] ^ mac_array[15] ^ mac_array[13] ^
  1056. mac_array[11] ^ mac_array[7] ^ mac_array[6] ^ mac_array[5];
  1057. for (i = 0; i < 8; i++)
  1058. crc_result = crc_result | (crc[i] << i);
  1059. table = OTHER_MCAST_TABLE(port_num);
  1060. set_filter_table_entry(mp, table, crc_result);
  1061. }
  1062. static void set_multicast_list(struct net_device *dev)
  1063. {
  1064. struct dev_mc_list *mc_list;
  1065. int i;
  1066. int table_index;
  1067. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1068. unsigned int port_num = mp->port_num;
  1069. /* If the device is in promiscuous mode or in all multicast mode,
  1070. * we will fully populate both multicast tables with accept.
  1071. * This is guaranteed to yield a match on all multicast addresses...
  1072. */
  1073. if ((dev->flags & IFF_PROMISC) || (dev->flags & IFF_ALLMULTI)) {
  1074. for (table_index = 0; table_index <= 0xFC; table_index += 4) {
  1075. /* Set all entries in DA filter special multicast
  1076. * table (Ex_dFSMT)
  1077. * Set for ETH_Q0 for now
  1078. * Bits
  1079. * 0 Accept=1, Drop=0
  1080. * 3-1 Queue ETH_Q0=0
  1081. * 7-4 Reserved = 0;
  1082. */
  1083. wrl(mp, SPECIAL_MCAST_TABLE(port_num) + table_index, 0x01010101);
  1084. /* Set all entries in DA filter other multicast
  1085. * table (Ex_dFOMT)
  1086. * Set for ETH_Q0 for now
  1087. * Bits
  1088. * 0 Accept=1, Drop=0
  1089. * 3-1 Queue ETH_Q0=0
  1090. * 7-4 Reserved = 0;
  1091. */
  1092. wrl(mp, OTHER_MCAST_TABLE(port_num) + table_index, 0x01010101);
  1093. }
  1094. return;
  1095. }
  1096. /* We will clear out multicast tables every time we get the list.
  1097. * Then add the entire new list...
  1098. */
  1099. for (table_index = 0; table_index <= 0xFC; table_index += 4) {
  1100. /* Clear DA filter special multicast table (Ex_dFSMT) */
  1101. wrl(mp, SPECIAL_MCAST_TABLE(port_num) + table_index, 0);
  1102. /* Clear DA filter other multicast table (Ex_dFOMT) */
  1103. wrl(mp, OTHER_MCAST_TABLE(port_num) + table_index, 0);
  1104. }
  1105. /* Get pointer to net_device multicast list and add each one... */
  1106. for (i = 0, mc_list = dev->mc_list;
  1107. (i < 256) && (mc_list != NULL) && (i < dev->mc_count);
  1108. i++, mc_list = mc_list->next)
  1109. if (mc_list->dmi_addrlen == 6)
  1110. mc_addr(mp, mc_list->dmi_addr);
  1111. }
  1112. static void mv643xx_eth_set_rx_mode(struct net_device *dev)
  1113. {
  1114. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1115. u32 config_reg;
  1116. config_reg = rdl(mp, PORT_CONFIG(mp->port_num));
  1117. if (dev->flags & IFF_PROMISC)
  1118. config_reg |= UNICAST_PROMISCUOUS_MODE;
  1119. else
  1120. config_reg &= ~UNICAST_PROMISCUOUS_MODE;
  1121. wrl(mp, PORT_CONFIG(mp->port_num), config_reg);
  1122. set_multicast_list(dev);
  1123. }
  1124. /* rx/tx queue initialisation ***********************************************/
  1125. static void ether_init_rx_desc_ring(struct mv643xx_eth_private *mp)
  1126. {
  1127. volatile struct rx_desc *p_rx_desc;
  1128. int rx_desc_num = mp->rx_ring_size;
  1129. int i;
  1130. /* initialize the next_desc_ptr links in the Rx descriptors ring */
  1131. p_rx_desc = (struct rx_desc *)mp->rx_desc_area;
  1132. for (i = 0; i < rx_desc_num; i++) {
  1133. p_rx_desc[i].next_desc_ptr = mp->rx_desc_dma +
  1134. ((i + 1) % rx_desc_num) * sizeof(struct rx_desc);
  1135. }
  1136. /* Save Rx desc pointer to driver struct. */
  1137. mp->rx_curr_desc = 0;
  1138. mp->rx_used_desc = 0;
  1139. mp->rx_desc_area_size = rx_desc_num * sizeof(struct rx_desc);
  1140. }
  1141. static void mv643xx_eth_free_rx_rings(struct net_device *dev)
  1142. {
  1143. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1144. int curr;
  1145. /* Stop RX Queues */
  1146. mv643xx_eth_port_disable_rx(mp);
  1147. /* Free preallocated skb's on RX rings */
  1148. for (curr = 0; mp->rx_desc_count && curr < mp->rx_ring_size; curr++) {
  1149. if (mp->rx_skb[curr]) {
  1150. dev_kfree_skb(mp->rx_skb[curr]);
  1151. mp->rx_desc_count--;
  1152. }
  1153. }
  1154. if (mp->rx_desc_count)
  1155. printk(KERN_ERR
  1156. "%s: Error in freeing Rx Ring. %d skb's still"
  1157. " stuck in RX Ring - ignoring them\n", dev->name,
  1158. mp->rx_desc_count);
  1159. /* Free RX ring */
  1160. if (mp->rx_sram_size)
  1161. iounmap(mp->rx_desc_area);
  1162. else
  1163. dma_free_coherent(NULL, mp->rx_desc_area_size,
  1164. mp->rx_desc_area, mp->rx_desc_dma);
  1165. }
  1166. static void ether_init_tx_desc_ring(struct mv643xx_eth_private *mp)
  1167. {
  1168. int tx_desc_num = mp->tx_ring_size;
  1169. struct tx_desc *p_tx_desc;
  1170. int i;
  1171. /* Initialize the next_desc_ptr links in the Tx descriptors ring */
  1172. p_tx_desc = (struct tx_desc *)mp->tx_desc_area;
  1173. for (i = 0; i < tx_desc_num; i++) {
  1174. p_tx_desc[i].next_desc_ptr = mp->tx_desc_dma +
  1175. ((i + 1) % tx_desc_num) * sizeof(struct tx_desc);
  1176. }
  1177. mp->tx_curr_desc = 0;
  1178. mp->tx_used_desc = 0;
  1179. mp->tx_desc_area_size = tx_desc_num * sizeof(struct tx_desc);
  1180. }
  1181. static int mv643xx_eth_free_tx_descs(struct net_device *dev, int force)
  1182. {
  1183. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1184. struct tx_desc *desc;
  1185. u32 cmd_sts;
  1186. struct sk_buff *skb;
  1187. unsigned long flags;
  1188. int tx_index;
  1189. dma_addr_t addr;
  1190. int count;
  1191. int released = 0;
  1192. while (mp->tx_desc_count > 0) {
  1193. spin_lock_irqsave(&mp->lock, flags);
  1194. /* tx_desc_count might have changed before acquiring the lock */
  1195. if (mp->tx_desc_count <= 0) {
  1196. spin_unlock_irqrestore(&mp->lock, flags);
  1197. return released;
  1198. }
  1199. tx_index = mp->tx_used_desc;
  1200. desc = &mp->tx_desc_area[tx_index];
  1201. cmd_sts = desc->cmd_sts;
  1202. if (!force && (cmd_sts & BUFFER_OWNED_BY_DMA)) {
  1203. spin_unlock_irqrestore(&mp->lock, flags);
  1204. return released;
  1205. }
  1206. mp->tx_used_desc = (tx_index + 1) % mp->tx_ring_size;
  1207. mp->tx_desc_count--;
  1208. addr = desc->buf_ptr;
  1209. count = desc->byte_cnt;
  1210. skb = mp->tx_skb[tx_index];
  1211. if (skb)
  1212. mp->tx_skb[tx_index] = NULL;
  1213. if (cmd_sts & ERROR_SUMMARY) {
  1214. printk("%s: Error in TX\n", dev->name);
  1215. dev->stats.tx_errors++;
  1216. }
  1217. spin_unlock_irqrestore(&mp->lock, flags);
  1218. if (cmd_sts & TX_FIRST_DESC)
  1219. dma_unmap_single(NULL, addr, count, DMA_TO_DEVICE);
  1220. else
  1221. dma_unmap_page(NULL, addr, count, DMA_TO_DEVICE);
  1222. if (skb)
  1223. dev_kfree_skb_irq(skb);
  1224. released = 1;
  1225. }
  1226. return released;
  1227. }
  1228. static void mv643xx_eth_free_completed_tx_descs(struct net_device *dev)
  1229. {
  1230. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1231. if (mv643xx_eth_free_tx_descs(dev, 0) &&
  1232. mp->tx_ring_size - mp->tx_desc_count >= MAX_DESCS_PER_SKB)
  1233. netif_wake_queue(dev);
  1234. }
  1235. static void mv643xx_eth_free_all_tx_descs(struct net_device *dev)
  1236. {
  1237. mv643xx_eth_free_tx_descs(dev, 1);
  1238. }
  1239. static void mv643xx_eth_free_tx_rings(struct net_device *dev)
  1240. {
  1241. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1242. /* Stop Tx Queues */
  1243. mv643xx_eth_port_disable_tx(mp);
  1244. /* Free outstanding skb's on TX ring */
  1245. mv643xx_eth_free_all_tx_descs(dev);
  1246. BUG_ON(mp->tx_used_desc != mp->tx_curr_desc);
  1247. /* Free TX ring */
  1248. if (mp->tx_sram_size)
  1249. iounmap(mp->tx_desc_area);
  1250. else
  1251. dma_free_coherent(NULL, mp->tx_desc_area_size,
  1252. mp->tx_desc_area, mp->tx_desc_dma);
  1253. }
  1254. /* netdev ops and related ***************************************************/
  1255. static void port_reset(struct mv643xx_eth_private *mp);
  1256. static void mv643xx_eth_update_pscr(struct net_device *dev,
  1257. struct ethtool_cmd *ecmd)
  1258. {
  1259. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1260. int port_num = mp->port_num;
  1261. u32 o_pscr, n_pscr;
  1262. unsigned int queues;
  1263. o_pscr = rdl(mp, PORT_SERIAL_CONTROL(port_num));
  1264. n_pscr = o_pscr;
  1265. /* clear speed, duplex and rx buffer size fields */
  1266. n_pscr &= ~(SET_MII_SPEED_TO_100 |
  1267. SET_GMII_SPEED_TO_1000 |
  1268. SET_FULL_DUPLEX_MODE |
  1269. MAX_RX_PACKET_MASK);
  1270. if (ecmd->duplex == DUPLEX_FULL)
  1271. n_pscr |= SET_FULL_DUPLEX_MODE;
  1272. if (ecmd->speed == SPEED_1000)
  1273. n_pscr |= SET_GMII_SPEED_TO_1000 |
  1274. MAX_RX_PACKET_9700BYTE;
  1275. else {
  1276. if (ecmd->speed == SPEED_100)
  1277. n_pscr |= SET_MII_SPEED_TO_100;
  1278. n_pscr |= MAX_RX_PACKET_1522BYTE;
  1279. }
  1280. if (n_pscr != o_pscr) {
  1281. if ((o_pscr & SERIAL_PORT_ENABLE) == 0)
  1282. wrl(mp, PORT_SERIAL_CONTROL(port_num), n_pscr);
  1283. else {
  1284. queues = mv643xx_eth_port_disable_tx(mp);
  1285. o_pscr &= ~SERIAL_PORT_ENABLE;
  1286. wrl(mp, PORT_SERIAL_CONTROL(port_num), o_pscr);
  1287. wrl(mp, PORT_SERIAL_CONTROL(port_num), n_pscr);
  1288. wrl(mp, PORT_SERIAL_CONTROL(port_num), n_pscr);
  1289. if (queues)
  1290. mv643xx_eth_port_enable_tx(mp, queues);
  1291. }
  1292. }
  1293. }
  1294. static irqreturn_t mv643xx_eth_int_handler(int irq, void *dev_id)
  1295. {
  1296. struct net_device *dev = (struct net_device *)dev_id;
  1297. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1298. u32 int_cause, int_cause_ext = 0;
  1299. unsigned int port_num = mp->port_num;
  1300. /* Read interrupt cause registers */
  1301. int_cause = rdl(mp, INT_CAUSE(port_num)) & (INT_RX | INT_EXT);
  1302. if (int_cause & INT_EXT) {
  1303. int_cause_ext = rdl(mp, INT_CAUSE_EXT(port_num))
  1304. & (INT_EXT_LINK | INT_EXT_PHY | INT_EXT_TX);
  1305. wrl(mp, INT_CAUSE_EXT(port_num), ~int_cause_ext);
  1306. }
  1307. /* PHY status changed */
  1308. if (int_cause_ext & (INT_EXT_LINK | INT_EXT_PHY)) {
  1309. struct ethtool_cmd cmd;
  1310. if (mii_link_ok(&mp->mii)) {
  1311. mii_ethtool_gset(&mp->mii, &cmd);
  1312. mv643xx_eth_update_pscr(dev, &cmd);
  1313. mv643xx_eth_port_enable_tx(mp, 1);
  1314. if (!netif_carrier_ok(dev)) {
  1315. netif_carrier_on(dev);
  1316. if (mp->tx_ring_size - mp->tx_desc_count >=
  1317. MAX_DESCS_PER_SKB)
  1318. netif_wake_queue(dev);
  1319. }
  1320. } else if (netif_carrier_ok(dev)) {
  1321. netif_stop_queue(dev);
  1322. netif_carrier_off(dev);
  1323. }
  1324. }
  1325. #ifdef MV643XX_ETH_NAPI
  1326. if (int_cause & INT_RX) {
  1327. /* schedule the NAPI poll routine to maintain port */
  1328. wrl(mp, INT_MASK(port_num), 0x00000000);
  1329. /* wait for previous write to complete */
  1330. rdl(mp, INT_MASK(port_num));
  1331. netif_rx_schedule(dev, &mp->napi);
  1332. }
  1333. #else
  1334. if (int_cause & INT_RX)
  1335. mv643xx_eth_receive_queue(dev, INT_MAX);
  1336. #endif
  1337. if (int_cause_ext & INT_EXT_TX)
  1338. mv643xx_eth_free_completed_tx_descs(dev);
  1339. /*
  1340. * If no real interrupt occured, exit.
  1341. * This can happen when using gigE interrupt coalescing mechanism.
  1342. */
  1343. if ((int_cause == 0x0) && (int_cause_ext == 0x0))
  1344. return IRQ_NONE;
  1345. return IRQ_HANDLED;
  1346. }
  1347. static void phy_reset(struct mv643xx_eth_private *mp)
  1348. {
  1349. unsigned int phy_reg_data;
  1350. /* Reset the PHY */
  1351. read_smi_reg(mp, 0, &phy_reg_data);
  1352. phy_reg_data |= 0x8000; /* Set bit 15 to reset the PHY */
  1353. write_smi_reg(mp, 0, phy_reg_data);
  1354. /* wait for PHY to come out of reset */
  1355. do {
  1356. udelay(1);
  1357. read_smi_reg(mp, 0, &phy_reg_data);
  1358. } while (phy_reg_data & 0x8000);
  1359. }
  1360. static void port_start(struct net_device *dev)
  1361. {
  1362. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1363. unsigned int port_num = mp->port_num;
  1364. int tx_curr_desc, rx_curr_desc;
  1365. u32 pscr;
  1366. struct ethtool_cmd ethtool_cmd;
  1367. /* Assignment of Tx CTRP of given queue */
  1368. tx_curr_desc = mp->tx_curr_desc;
  1369. wrl(mp, TXQ_CURRENT_DESC_PTR(port_num),
  1370. (u32)((struct tx_desc *)mp->tx_desc_dma + tx_curr_desc));
  1371. /* Assignment of Rx CRDP of given queue */
  1372. rx_curr_desc = mp->rx_curr_desc;
  1373. wrl(mp, RXQ_CURRENT_DESC_PTR(port_num),
  1374. (u32)((struct rx_desc *)mp->rx_desc_dma + rx_curr_desc));
  1375. /* Add the assigned Ethernet address to the port's address table */
  1376. uc_addr_set(mp, dev->dev_addr);
  1377. /*
  1378. * Receive all unmatched unicast, TCP, UDP, BPDU and broadcast
  1379. * frames to RX queue #0.
  1380. */
  1381. wrl(mp, PORT_CONFIG(port_num), 0x00000000);
  1382. /*
  1383. * Treat BPDUs as normal multicasts, and disable partition mode.
  1384. */
  1385. wrl(mp, PORT_CONFIG_EXT(port_num), 0x00000000);
  1386. pscr = rdl(mp, PORT_SERIAL_CONTROL(port_num));
  1387. pscr &= ~(SERIAL_PORT_ENABLE | FORCE_LINK_PASS);
  1388. wrl(mp, PORT_SERIAL_CONTROL(port_num), pscr);
  1389. pscr |= DISABLE_AUTO_NEG_FOR_FLOW_CTRL |
  1390. DISABLE_AUTO_NEG_SPEED_GMII |
  1391. DISABLE_AUTO_NEG_FOR_DUPLEX |
  1392. DO_NOT_FORCE_LINK_FAIL |
  1393. SERIAL_PORT_CONTROL_RESERVED;
  1394. wrl(mp, PORT_SERIAL_CONTROL(port_num), pscr);
  1395. pscr |= SERIAL_PORT_ENABLE;
  1396. wrl(mp, PORT_SERIAL_CONTROL(port_num), pscr);
  1397. /* Assign port SDMA configuration */
  1398. wrl(mp, SDMA_CONFIG(port_num), PORT_SDMA_CONFIG_DEFAULT_VALUE);
  1399. /* Enable port Rx. */
  1400. mv643xx_eth_port_enable_rx(mp, 1);
  1401. /* Disable port bandwidth limits by clearing MTU register */
  1402. wrl(mp, TX_BW_MTU(port_num), 0);
  1403. /* save phy settings across reset */
  1404. mv643xx_eth_get_settings(dev, &ethtool_cmd);
  1405. phy_reset(mp);
  1406. mv643xx_eth_set_settings(dev, &ethtool_cmd);
  1407. }
  1408. #ifdef MV643XX_ETH_COAL
  1409. static unsigned int set_rx_coal(struct mv643xx_eth_private *mp,
  1410. unsigned int delay)
  1411. {
  1412. unsigned int port_num = mp->port_num;
  1413. unsigned int coal = ((mp->shared->t_clk / 1000000) * delay) / 64;
  1414. /* Set RX Coalescing mechanism */
  1415. wrl(mp, SDMA_CONFIG(port_num),
  1416. ((coal & 0x3fff) << 8) |
  1417. (rdl(mp, SDMA_CONFIG(port_num))
  1418. & 0xffc000ff));
  1419. return coal;
  1420. }
  1421. #endif
  1422. static unsigned int set_tx_coal(struct mv643xx_eth_private *mp,
  1423. unsigned int delay)
  1424. {
  1425. unsigned int coal = ((mp->shared->t_clk / 1000000) * delay) / 64;
  1426. /* Set TX Coalescing mechanism */
  1427. wrl(mp, TX_FIFO_URGENT_THRESHOLD(mp->port_num), coal << 4);
  1428. return coal;
  1429. }
  1430. static void port_init(struct mv643xx_eth_private *mp)
  1431. {
  1432. port_reset(mp);
  1433. init_mac_tables(mp);
  1434. }
  1435. static int mv643xx_eth_open(struct net_device *dev)
  1436. {
  1437. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1438. unsigned int port_num = mp->port_num;
  1439. unsigned int size;
  1440. int err;
  1441. /* Clear any pending ethernet port interrupts */
  1442. wrl(mp, INT_CAUSE(port_num), 0);
  1443. wrl(mp, INT_CAUSE_EXT(port_num), 0);
  1444. /* wait for previous write to complete */
  1445. rdl(mp, INT_CAUSE_EXT(port_num));
  1446. err = request_irq(dev->irq, mv643xx_eth_int_handler,
  1447. IRQF_SHARED | IRQF_SAMPLE_RANDOM, dev->name, dev);
  1448. if (err) {
  1449. printk(KERN_ERR "%s: Can not assign IRQ\n", dev->name);
  1450. return -EAGAIN;
  1451. }
  1452. port_init(mp);
  1453. memset(&mp->timeout, 0, sizeof(struct timer_list));
  1454. mp->timeout.function = mv643xx_eth_rx_refill_descs_timer_wrapper;
  1455. mp->timeout.data = (unsigned long)dev;
  1456. /* Allocate RX and TX skb rings */
  1457. mp->rx_skb = kmalloc(sizeof(*mp->rx_skb) * mp->rx_ring_size,
  1458. GFP_KERNEL);
  1459. if (!mp->rx_skb) {
  1460. printk(KERN_ERR "%s: Cannot allocate Rx skb ring\n", dev->name);
  1461. err = -ENOMEM;
  1462. goto out_free_irq;
  1463. }
  1464. mp->tx_skb = kmalloc(sizeof(*mp->tx_skb) * mp->tx_ring_size,
  1465. GFP_KERNEL);
  1466. if (!mp->tx_skb) {
  1467. printk(KERN_ERR "%s: Cannot allocate Tx skb ring\n", dev->name);
  1468. err = -ENOMEM;
  1469. goto out_free_rx_skb;
  1470. }
  1471. /* Allocate TX ring */
  1472. mp->tx_desc_count = 0;
  1473. size = mp->tx_ring_size * sizeof(struct tx_desc);
  1474. mp->tx_desc_area_size = size;
  1475. if (mp->tx_sram_size) {
  1476. mp->tx_desc_area = ioremap(mp->tx_sram_addr,
  1477. mp->tx_sram_size);
  1478. mp->tx_desc_dma = mp->tx_sram_addr;
  1479. } else
  1480. mp->tx_desc_area = dma_alloc_coherent(NULL, size,
  1481. &mp->tx_desc_dma,
  1482. GFP_KERNEL);
  1483. if (!mp->tx_desc_area) {
  1484. printk(KERN_ERR "%s: Cannot allocate Tx Ring (size %d bytes)\n",
  1485. dev->name, size);
  1486. err = -ENOMEM;
  1487. goto out_free_tx_skb;
  1488. }
  1489. BUG_ON((u32) mp->tx_desc_area & 0xf); /* check 16-byte alignment */
  1490. memset((void *)mp->tx_desc_area, 0, mp->tx_desc_area_size);
  1491. ether_init_tx_desc_ring(mp);
  1492. /* Allocate RX ring */
  1493. mp->rx_desc_count = 0;
  1494. size = mp->rx_ring_size * sizeof(struct rx_desc);
  1495. mp->rx_desc_area_size = size;
  1496. if (mp->rx_sram_size) {
  1497. mp->rx_desc_area = ioremap(mp->rx_sram_addr,
  1498. mp->rx_sram_size);
  1499. mp->rx_desc_dma = mp->rx_sram_addr;
  1500. } else
  1501. mp->rx_desc_area = dma_alloc_coherent(NULL, size,
  1502. &mp->rx_desc_dma,
  1503. GFP_KERNEL);
  1504. if (!mp->rx_desc_area) {
  1505. printk(KERN_ERR "%s: Cannot allocate Rx ring (size %d bytes)\n",
  1506. dev->name, size);
  1507. printk(KERN_ERR "%s: Freeing previously allocated TX queues...",
  1508. dev->name);
  1509. if (mp->rx_sram_size)
  1510. iounmap(mp->tx_desc_area);
  1511. else
  1512. dma_free_coherent(NULL, mp->tx_desc_area_size,
  1513. mp->tx_desc_area, mp->tx_desc_dma);
  1514. err = -ENOMEM;
  1515. goto out_free_tx_skb;
  1516. }
  1517. memset((void *)mp->rx_desc_area, 0, size);
  1518. ether_init_rx_desc_ring(mp);
  1519. mv643xx_eth_rx_refill_descs(dev); /* Fill RX ring with skb's */
  1520. #ifdef MV643XX_ETH_NAPI
  1521. napi_enable(&mp->napi);
  1522. #endif
  1523. port_start(dev);
  1524. /* Interrupt Coalescing */
  1525. #ifdef MV643XX_ETH_COAL
  1526. mp->rx_int_coal = set_rx_coal(mp, MV643XX_ETH_RX_COAL);
  1527. #endif
  1528. mp->tx_int_coal = set_tx_coal(mp, MV643XX_ETH_TX_COAL);
  1529. /* Unmask phy and link status changes interrupts */
  1530. wrl(mp, INT_MASK_EXT(port_num), INT_EXT_LINK | INT_EXT_PHY | INT_EXT_TX);
  1531. /* Unmask RX buffer and TX end interrupt */
  1532. wrl(mp, INT_MASK(port_num), INT_RX | INT_EXT);
  1533. return 0;
  1534. out_free_tx_skb:
  1535. kfree(mp->tx_skb);
  1536. out_free_rx_skb:
  1537. kfree(mp->rx_skb);
  1538. out_free_irq:
  1539. free_irq(dev->irq, dev);
  1540. return err;
  1541. }
  1542. static void port_reset(struct mv643xx_eth_private *mp)
  1543. {
  1544. unsigned int port_num = mp->port_num;
  1545. unsigned int reg_data;
  1546. mv643xx_eth_port_disable_tx(mp);
  1547. mv643xx_eth_port_disable_rx(mp);
  1548. /* Clear all MIB counters */
  1549. clear_mib_counters(mp);
  1550. /* Reset the Enable bit in the Configuration Register */
  1551. reg_data = rdl(mp, PORT_SERIAL_CONTROL(port_num));
  1552. reg_data &= ~(SERIAL_PORT_ENABLE |
  1553. DO_NOT_FORCE_LINK_FAIL |
  1554. FORCE_LINK_PASS);
  1555. wrl(mp, PORT_SERIAL_CONTROL(port_num), reg_data);
  1556. }
  1557. static int mv643xx_eth_stop(struct net_device *dev)
  1558. {
  1559. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1560. unsigned int port_num = mp->port_num;
  1561. /* Mask all interrupts on ethernet port */
  1562. wrl(mp, INT_MASK(port_num), 0x00000000);
  1563. /* wait for previous write to complete */
  1564. rdl(mp, INT_MASK(port_num));
  1565. #ifdef MV643XX_ETH_NAPI
  1566. napi_disable(&mp->napi);
  1567. #endif
  1568. netif_carrier_off(dev);
  1569. netif_stop_queue(dev);
  1570. port_reset(mp);
  1571. mv643xx_eth_free_tx_rings(dev);
  1572. mv643xx_eth_free_rx_rings(dev);
  1573. free_irq(dev->irq, dev);
  1574. return 0;
  1575. }
  1576. static int mv643xx_eth_do_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  1577. {
  1578. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1579. return generic_mii_ioctl(&mp->mii, if_mii(ifr), cmd, NULL);
  1580. }
  1581. static int mv643xx_eth_change_mtu(struct net_device *dev, int new_mtu)
  1582. {
  1583. if ((new_mtu > 9500) || (new_mtu < 64))
  1584. return -EINVAL;
  1585. dev->mtu = new_mtu;
  1586. if (!netif_running(dev))
  1587. return 0;
  1588. /*
  1589. * Stop and then re-open the interface. This will allocate RX
  1590. * skbs of the new MTU.
  1591. * There is a possible danger that the open will not succeed,
  1592. * due to memory being full, which might fail the open function.
  1593. */
  1594. mv643xx_eth_stop(dev);
  1595. if (mv643xx_eth_open(dev)) {
  1596. printk(KERN_ERR "%s: Fatal error on opening device\n",
  1597. dev->name);
  1598. }
  1599. return 0;
  1600. }
  1601. static void mv643xx_eth_tx_timeout_task(struct work_struct *ugly)
  1602. {
  1603. struct mv643xx_eth_private *mp = container_of(ugly, struct mv643xx_eth_private,
  1604. tx_timeout_task);
  1605. struct net_device *dev = mp->dev;
  1606. if (!netif_running(dev))
  1607. return;
  1608. netif_stop_queue(dev);
  1609. port_reset(mp);
  1610. port_start(dev);
  1611. if (mp->tx_ring_size - mp->tx_desc_count >= MAX_DESCS_PER_SKB)
  1612. netif_wake_queue(dev);
  1613. }
  1614. static void mv643xx_eth_tx_timeout(struct net_device *dev)
  1615. {
  1616. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1617. printk(KERN_INFO "%s: TX timeout ", dev->name);
  1618. /* Do the reset outside of interrupt context */
  1619. schedule_work(&mp->tx_timeout_task);
  1620. }
  1621. #ifdef CONFIG_NET_POLL_CONTROLLER
  1622. static void mv643xx_eth_netpoll(struct net_device *netdev)
  1623. {
  1624. struct mv643xx_eth_private *mp = netdev_priv(netdev);
  1625. int port_num = mp->port_num;
  1626. wrl(mp, INT_MASK(port_num), 0x00000000);
  1627. /* wait for previous write to complete */
  1628. rdl(mp, INT_MASK(port_num));
  1629. mv643xx_eth_int_handler(netdev->irq, netdev);
  1630. wrl(mp, INT_MASK(port_num), INT_RX | INT_CAUSE_EXT);
  1631. }
  1632. #endif
  1633. static int mv643xx_eth_mdio_read(struct net_device *dev, int phy_id, int location)
  1634. {
  1635. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1636. int val;
  1637. read_smi_reg(mp, location, &val);
  1638. return val;
  1639. }
  1640. static void mv643xx_eth_mdio_write(struct net_device *dev, int phy_id, int location, int val)
  1641. {
  1642. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1643. write_smi_reg(mp, location, val);
  1644. }
  1645. /* platform glue ************************************************************/
  1646. static void
  1647. mv643xx_eth_conf_mbus_windows(struct mv643xx_eth_shared_private *msp,
  1648. struct mbus_dram_target_info *dram)
  1649. {
  1650. void __iomem *base = msp->base;
  1651. u32 win_enable;
  1652. u32 win_protect;
  1653. int i;
  1654. for (i = 0; i < 6; i++) {
  1655. writel(0, base + WINDOW_BASE(i));
  1656. writel(0, base + WINDOW_SIZE(i));
  1657. if (i < 4)
  1658. writel(0, base + WINDOW_REMAP_HIGH(i));
  1659. }
  1660. win_enable = 0x3f;
  1661. win_protect = 0;
  1662. for (i = 0; i < dram->num_cs; i++) {
  1663. struct mbus_dram_window *cs = dram->cs + i;
  1664. writel((cs->base & 0xffff0000) |
  1665. (cs->mbus_attr << 8) |
  1666. dram->mbus_dram_target_id, base + WINDOW_BASE(i));
  1667. writel((cs->size - 1) & 0xffff0000, base + WINDOW_SIZE(i));
  1668. win_enable &= ~(1 << i);
  1669. win_protect |= 3 << (2 * i);
  1670. }
  1671. writel(win_enable, base + WINDOW_BAR_ENABLE);
  1672. msp->win_protect = win_protect;
  1673. }
  1674. static int mv643xx_eth_shared_probe(struct platform_device *pdev)
  1675. {
  1676. static int mv643xx_eth_version_printed = 0;
  1677. struct mv643xx_eth_shared_platform_data *pd = pdev->dev.platform_data;
  1678. struct mv643xx_eth_shared_private *msp;
  1679. struct resource *res;
  1680. int ret;
  1681. if (!mv643xx_eth_version_printed++)
  1682. printk(KERN_NOTICE "MV-643xx 10/100/1000 Ethernet Driver\n");
  1683. ret = -EINVAL;
  1684. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1685. if (res == NULL)
  1686. goto out;
  1687. ret = -ENOMEM;
  1688. msp = kmalloc(sizeof(*msp), GFP_KERNEL);
  1689. if (msp == NULL)
  1690. goto out;
  1691. memset(msp, 0, sizeof(*msp));
  1692. msp->base = ioremap(res->start, res->end - res->start + 1);
  1693. if (msp->base == NULL)
  1694. goto out_free;
  1695. spin_lock_init(&msp->phy_lock);
  1696. msp->t_clk = (pd != NULL && pd->t_clk != 0) ? pd->t_clk : 133000000;
  1697. platform_set_drvdata(pdev, msp);
  1698. /*
  1699. * (Re-)program MBUS remapping windows if we are asked to.
  1700. */
  1701. if (pd != NULL && pd->dram != NULL)
  1702. mv643xx_eth_conf_mbus_windows(msp, pd->dram);
  1703. return 0;
  1704. out_free:
  1705. kfree(msp);
  1706. out:
  1707. return ret;
  1708. }
  1709. static int mv643xx_eth_shared_remove(struct platform_device *pdev)
  1710. {
  1711. struct mv643xx_eth_shared_private *msp = platform_get_drvdata(pdev);
  1712. iounmap(msp->base);
  1713. kfree(msp);
  1714. return 0;
  1715. }
  1716. static struct platform_driver mv643xx_eth_shared_driver = {
  1717. .probe = mv643xx_eth_shared_probe,
  1718. .remove = mv643xx_eth_shared_remove,
  1719. .driver = {
  1720. .name = MV643XX_ETH_SHARED_NAME,
  1721. .owner = THIS_MODULE,
  1722. },
  1723. };
  1724. static void phy_addr_set(struct mv643xx_eth_private *mp, int phy_addr)
  1725. {
  1726. u32 reg_data;
  1727. int addr_shift = 5 * mp->port_num;
  1728. reg_data = rdl(mp, PHY_ADDR);
  1729. reg_data &= ~(0x1f << addr_shift);
  1730. reg_data |= (phy_addr & 0x1f) << addr_shift;
  1731. wrl(mp, PHY_ADDR, reg_data);
  1732. }
  1733. static int phy_addr_get(struct mv643xx_eth_private *mp)
  1734. {
  1735. unsigned int reg_data;
  1736. reg_data = rdl(mp, PHY_ADDR);
  1737. return ((reg_data >> (5 * mp->port_num)) & 0x1f);
  1738. }
  1739. static int phy_detect(struct mv643xx_eth_private *mp)
  1740. {
  1741. unsigned int phy_reg_data0;
  1742. int auto_neg;
  1743. read_smi_reg(mp, 0, &phy_reg_data0);
  1744. auto_neg = phy_reg_data0 & 0x1000;
  1745. phy_reg_data0 ^= 0x1000; /* invert auto_neg */
  1746. write_smi_reg(mp, 0, phy_reg_data0);
  1747. read_smi_reg(mp, 0, &phy_reg_data0);
  1748. if ((phy_reg_data0 & 0x1000) == auto_neg)
  1749. return -ENODEV; /* change didn't take */
  1750. phy_reg_data0 ^= 0x1000;
  1751. write_smi_reg(mp, 0, phy_reg_data0);
  1752. return 0;
  1753. }
  1754. static void mv643xx_init_ethtool_cmd(struct net_device *dev, int phy_address,
  1755. int speed, int duplex,
  1756. struct ethtool_cmd *cmd)
  1757. {
  1758. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1759. memset(cmd, 0, sizeof(*cmd));
  1760. cmd->port = PORT_MII;
  1761. cmd->transceiver = XCVR_INTERNAL;
  1762. cmd->phy_address = phy_address;
  1763. if (speed == 0) {
  1764. cmd->autoneg = AUTONEG_ENABLE;
  1765. /* mii lib checks, but doesn't use speed on AUTONEG_ENABLE */
  1766. cmd->speed = SPEED_100;
  1767. cmd->advertising = ADVERTISED_10baseT_Half |
  1768. ADVERTISED_10baseT_Full |
  1769. ADVERTISED_100baseT_Half |
  1770. ADVERTISED_100baseT_Full;
  1771. if (mp->mii.supports_gmii)
  1772. cmd->advertising |= ADVERTISED_1000baseT_Full;
  1773. } else {
  1774. cmd->autoneg = AUTONEG_DISABLE;
  1775. cmd->speed = speed;
  1776. cmd->duplex = duplex;
  1777. }
  1778. }
  1779. static int mv643xx_eth_probe(struct platform_device *pdev)
  1780. {
  1781. struct mv643xx_eth_platform_data *pd;
  1782. int port_num;
  1783. struct mv643xx_eth_private *mp;
  1784. struct net_device *dev;
  1785. u8 *p;
  1786. struct resource *res;
  1787. int err;
  1788. struct ethtool_cmd cmd;
  1789. int duplex = DUPLEX_HALF;
  1790. int speed = 0; /* default to auto-negotiation */
  1791. DECLARE_MAC_BUF(mac);
  1792. pd = pdev->dev.platform_data;
  1793. if (pd == NULL) {
  1794. printk(KERN_ERR "No mv643xx_eth_platform_data\n");
  1795. return -ENODEV;
  1796. }
  1797. if (pd->shared == NULL) {
  1798. printk(KERN_ERR "No mv643xx_eth_platform_data->shared\n");
  1799. return -ENODEV;
  1800. }
  1801. dev = alloc_etherdev(sizeof(struct mv643xx_eth_private));
  1802. if (!dev)
  1803. return -ENOMEM;
  1804. platform_set_drvdata(pdev, dev);
  1805. mp = netdev_priv(dev);
  1806. mp->dev = dev;
  1807. #ifdef MV643XX_ETH_NAPI
  1808. netif_napi_add(dev, &mp->napi, mv643xx_eth_poll, 64);
  1809. #endif
  1810. res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
  1811. BUG_ON(!res);
  1812. dev->irq = res->start;
  1813. dev->open = mv643xx_eth_open;
  1814. dev->stop = mv643xx_eth_stop;
  1815. dev->hard_start_xmit = mv643xx_eth_start_xmit;
  1816. dev->set_mac_address = mv643xx_eth_set_mac_address;
  1817. dev->set_multicast_list = mv643xx_eth_set_rx_mode;
  1818. /* No need to Tx Timeout */
  1819. dev->tx_timeout = mv643xx_eth_tx_timeout;
  1820. #ifdef CONFIG_NET_POLL_CONTROLLER
  1821. dev->poll_controller = mv643xx_eth_netpoll;
  1822. #endif
  1823. dev->watchdog_timeo = 2 * HZ;
  1824. dev->base_addr = 0;
  1825. dev->change_mtu = mv643xx_eth_change_mtu;
  1826. dev->do_ioctl = mv643xx_eth_do_ioctl;
  1827. SET_ETHTOOL_OPS(dev, &mv643xx_eth_ethtool_ops);
  1828. #ifdef MV643XX_ETH_CHECKSUM_OFFLOAD_TX
  1829. #ifdef MAX_SKB_FRAGS
  1830. /*
  1831. * Zero copy can only work if we use Discovery II memory. Else, we will
  1832. * have to map the buffers to ISA memory which is only 16 MB
  1833. */
  1834. dev->features = NETIF_F_SG | NETIF_F_IP_CSUM;
  1835. #endif
  1836. #endif
  1837. /* Configure the timeout task */
  1838. INIT_WORK(&mp->tx_timeout_task, mv643xx_eth_tx_timeout_task);
  1839. spin_lock_init(&mp->lock);
  1840. mp->shared = platform_get_drvdata(pd->shared);
  1841. port_num = mp->port_num = pd->port_number;
  1842. if (mp->shared->win_protect)
  1843. wrl(mp, WINDOW_PROTECT(port_num), mp->shared->win_protect);
  1844. mp->shared_smi = mp->shared;
  1845. if (pd->shared_smi != NULL)
  1846. mp->shared_smi = platform_get_drvdata(pd->shared_smi);
  1847. /* set default config values */
  1848. uc_addr_get(mp, dev->dev_addr);
  1849. mp->rx_ring_size = DEFAULT_RX_QUEUE_SIZE;
  1850. mp->tx_ring_size = DEFAULT_TX_QUEUE_SIZE;
  1851. if (is_valid_ether_addr(pd->mac_addr))
  1852. memcpy(dev->dev_addr, pd->mac_addr, 6);
  1853. if (pd->phy_addr || pd->force_phy_addr)
  1854. phy_addr_set(mp, pd->phy_addr);
  1855. if (pd->rx_queue_size)
  1856. mp->rx_ring_size = pd->rx_queue_size;
  1857. if (pd->tx_queue_size)
  1858. mp->tx_ring_size = pd->tx_queue_size;
  1859. if (pd->tx_sram_size) {
  1860. mp->tx_sram_size = pd->tx_sram_size;
  1861. mp->tx_sram_addr = pd->tx_sram_addr;
  1862. }
  1863. if (pd->rx_sram_size) {
  1864. mp->rx_sram_size = pd->rx_sram_size;
  1865. mp->rx_sram_addr = pd->rx_sram_addr;
  1866. }
  1867. duplex = pd->duplex;
  1868. speed = pd->speed;
  1869. /* Hook up MII support for ethtool */
  1870. mp->mii.dev = dev;
  1871. mp->mii.mdio_read = mv643xx_eth_mdio_read;
  1872. mp->mii.mdio_write = mv643xx_eth_mdio_write;
  1873. mp->mii.phy_id = phy_addr_get(mp);
  1874. mp->mii.phy_id_mask = 0x3f;
  1875. mp->mii.reg_num_mask = 0x1f;
  1876. err = phy_detect(mp);
  1877. if (err) {
  1878. pr_debug("%s: No PHY detected at addr %d\n",
  1879. dev->name, phy_addr_get(mp));
  1880. goto out;
  1881. }
  1882. phy_reset(mp);
  1883. mp->mii.supports_gmii = mii_check_gmii_support(&mp->mii);
  1884. mv643xx_init_ethtool_cmd(dev, mp->mii.phy_id, speed, duplex, &cmd);
  1885. mv643xx_eth_update_pscr(dev, &cmd);
  1886. mv643xx_eth_set_settings(dev, &cmd);
  1887. SET_NETDEV_DEV(dev, &pdev->dev);
  1888. err = register_netdev(dev);
  1889. if (err)
  1890. goto out;
  1891. p = dev->dev_addr;
  1892. printk(KERN_NOTICE
  1893. "%s: port %d with MAC address %s\n",
  1894. dev->name, port_num, print_mac(mac, p));
  1895. if (dev->features & NETIF_F_SG)
  1896. printk(KERN_NOTICE "%s: Scatter Gather Enabled\n", dev->name);
  1897. if (dev->features & NETIF_F_IP_CSUM)
  1898. printk(KERN_NOTICE "%s: TX TCP/IP Checksumming Supported\n",
  1899. dev->name);
  1900. #ifdef MV643XX_ETH_CHECKSUM_OFFLOAD_TX
  1901. printk(KERN_NOTICE "%s: RX TCP/UDP Checksum Offload ON \n", dev->name);
  1902. #endif
  1903. #ifdef MV643XX_ETH_COAL
  1904. printk(KERN_NOTICE "%s: TX and RX Interrupt Coalescing ON \n",
  1905. dev->name);
  1906. #endif
  1907. #ifdef MV643XX_ETH_NAPI
  1908. printk(KERN_NOTICE "%s: RX NAPI Enabled \n", dev->name);
  1909. #endif
  1910. if (mp->tx_sram_size > 0)
  1911. printk(KERN_NOTICE "%s: Using SRAM\n", dev->name);
  1912. return 0;
  1913. out:
  1914. free_netdev(dev);
  1915. return err;
  1916. }
  1917. static int mv643xx_eth_remove(struct platform_device *pdev)
  1918. {
  1919. struct net_device *dev = platform_get_drvdata(pdev);
  1920. unregister_netdev(dev);
  1921. flush_scheduled_work();
  1922. free_netdev(dev);
  1923. platform_set_drvdata(pdev, NULL);
  1924. return 0;
  1925. }
  1926. static void mv643xx_eth_shutdown(struct platform_device *pdev)
  1927. {
  1928. struct net_device *dev = platform_get_drvdata(pdev);
  1929. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1930. unsigned int port_num = mp->port_num;
  1931. /* Mask all interrupts on ethernet port */
  1932. wrl(mp, INT_MASK(port_num), 0);
  1933. rdl(mp, INT_MASK(port_num));
  1934. port_reset(mp);
  1935. }
  1936. static struct platform_driver mv643xx_eth_driver = {
  1937. .probe = mv643xx_eth_probe,
  1938. .remove = mv643xx_eth_remove,
  1939. .shutdown = mv643xx_eth_shutdown,
  1940. .driver = {
  1941. .name = MV643XX_ETH_NAME,
  1942. .owner = THIS_MODULE,
  1943. },
  1944. };
  1945. static int __init mv643xx_eth_init_module(void)
  1946. {
  1947. int rc;
  1948. rc = platform_driver_register(&mv643xx_eth_shared_driver);
  1949. if (!rc) {
  1950. rc = platform_driver_register(&mv643xx_eth_driver);
  1951. if (rc)
  1952. platform_driver_unregister(&mv643xx_eth_shared_driver);
  1953. }
  1954. return rc;
  1955. }
  1956. static void __exit mv643xx_eth_cleanup_module(void)
  1957. {
  1958. platform_driver_unregister(&mv643xx_eth_driver);
  1959. platform_driver_unregister(&mv643xx_eth_shared_driver);
  1960. }
  1961. module_init(mv643xx_eth_init_module);
  1962. module_exit(mv643xx_eth_cleanup_module);
  1963. MODULE_LICENSE("GPL");
  1964. MODULE_AUTHOR( "Rabeeh Khoury, Assaf Hoffman, Matthew Dharm, Manish Lachwani"
  1965. " and Dale Farnsworth");
  1966. MODULE_DESCRIPTION("Ethernet driver for Marvell MV643XX");
  1967. MODULE_ALIAS("platform:" MV643XX_ETH_NAME);
  1968. MODULE_ALIAS("platform:" MV643XX_ETH_SHARED_NAME);