mach-imx6q.c 7.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328
  1. /*
  2. * Copyright 2011 Freescale Semiconductor, Inc.
  3. * Copyright 2011 Linaro Ltd.
  4. *
  5. * The code contained herein is licensed under the GNU General Public
  6. * License. You may obtain a copy of the GNU General Public License
  7. * Version 2 or later at the following locations:
  8. *
  9. * http://www.opensource.org/licenses/gpl-license.html
  10. * http://www.gnu.org/copyleft/gpl.html
  11. */
  12. #include <linux/clk.h>
  13. #include <linux/clkdev.h>
  14. #include <linux/cpu.h>
  15. #include <linux/cpuidle.h>
  16. #include <linux/delay.h>
  17. #include <linux/export.h>
  18. #include <linux/init.h>
  19. #include <linux/io.h>
  20. #include <linux/irq.h>
  21. #include <linux/of.h>
  22. #include <linux/of_address.h>
  23. #include <linux/of_irq.h>
  24. #include <linux/of_platform.h>
  25. #include <linux/opp.h>
  26. #include <linux/phy.h>
  27. #include <linux/regmap.h>
  28. #include <linux/micrel_phy.h>
  29. #include <linux/mfd/syscon.h>
  30. #include <asm/cpuidle.h>
  31. #include <asm/smp_twd.h>
  32. #include <asm/hardware/cache-l2x0.h>
  33. #include <asm/hardware/gic.h>
  34. #include <asm/mach/arch.h>
  35. #include <asm/mach/time.h>
  36. #include <asm/system_misc.h>
  37. #include "common.h"
  38. #include "cpuidle.h"
  39. #include "hardware.h"
  40. #define IMX6Q_ANALOG_DIGPROG 0x260
  41. static int imx6q_revision(void)
  42. {
  43. struct device_node *np;
  44. void __iomem *base;
  45. static u32 rev;
  46. if (!rev) {
  47. np = of_find_compatible_node(NULL, NULL, "fsl,imx6q-anatop");
  48. if (!np)
  49. return IMX_CHIP_REVISION_UNKNOWN;
  50. base = of_iomap(np, 0);
  51. if (!base) {
  52. of_node_put(np);
  53. return IMX_CHIP_REVISION_UNKNOWN;
  54. }
  55. rev = readl_relaxed(base + IMX6Q_ANALOG_DIGPROG);
  56. iounmap(base);
  57. of_node_put(np);
  58. }
  59. switch (rev & 0xff) {
  60. case 0:
  61. return IMX_CHIP_REVISION_1_0;
  62. case 1:
  63. return IMX_CHIP_REVISION_1_1;
  64. case 2:
  65. return IMX_CHIP_REVISION_1_2;
  66. default:
  67. return IMX_CHIP_REVISION_UNKNOWN;
  68. }
  69. }
  70. void imx6q_restart(char mode, const char *cmd)
  71. {
  72. struct device_node *np;
  73. void __iomem *wdog_base;
  74. np = of_find_compatible_node(NULL, NULL, "fsl,imx6q-wdt");
  75. wdog_base = of_iomap(np, 0);
  76. if (!wdog_base)
  77. goto soft;
  78. imx_src_prepare_restart();
  79. /* enable wdog */
  80. writew_relaxed(1 << 2, wdog_base);
  81. /* write twice to ensure the request will not get ignored */
  82. writew_relaxed(1 << 2, wdog_base);
  83. /* wait for reset to assert ... */
  84. mdelay(500);
  85. pr_err("Watchdog reset failed to assert reset\n");
  86. /* delay to allow the serial port to show the message */
  87. mdelay(50);
  88. soft:
  89. /* we'll take a jump through zero as a poor second */
  90. soft_restart(0);
  91. }
  92. /* For imx6q sabrelite board: set KSZ9021RN RGMII pad skew */
  93. static int ksz9021rn_phy_fixup(struct phy_device *phydev)
  94. {
  95. if (IS_BUILTIN(CONFIG_PHYLIB)) {
  96. /* min rx data delay */
  97. phy_write(phydev, 0x0b, 0x8105);
  98. phy_write(phydev, 0x0c, 0x0000);
  99. /* max rx/tx clock delay, min rx/tx control delay */
  100. phy_write(phydev, 0x0b, 0x8104);
  101. phy_write(phydev, 0x0c, 0xf0f0);
  102. phy_write(phydev, 0x0b, 0x104);
  103. }
  104. return 0;
  105. }
  106. static void __init imx6q_sabrelite_cko1_setup(void)
  107. {
  108. struct clk *cko1_sel, *ahb, *cko1;
  109. unsigned long rate;
  110. cko1_sel = clk_get_sys(NULL, "cko1_sel");
  111. ahb = clk_get_sys(NULL, "ahb");
  112. cko1 = clk_get_sys(NULL, "cko1");
  113. if (IS_ERR(cko1_sel) || IS_ERR(ahb) || IS_ERR(cko1)) {
  114. pr_err("cko1 setup failed!\n");
  115. goto put_clk;
  116. }
  117. clk_set_parent(cko1_sel, ahb);
  118. rate = clk_round_rate(cko1, 16000000);
  119. clk_set_rate(cko1, rate);
  120. put_clk:
  121. if (!IS_ERR(cko1_sel))
  122. clk_put(cko1_sel);
  123. if (!IS_ERR(ahb))
  124. clk_put(ahb);
  125. if (!IS_ERR(cko1))
  126. clk_put(cko1);
  127. }
  128. static void __init imx6q_sabrelite_init(void)
  129. {
  130. if (IS_BUILTIN(CONFIG_PHYLIB))
  131. phy_register_fixup_for_uid(PHY_ID_KSZ9021, MICREL_PHY_ID_MASK,
  132. ksz9021rn_phy_fixup);
  133. imx6q_sabrelite_cko1_setup();
  134. }
  135. static void __init imx6q_1588_init(void)
  136. {
  137. struct regmap *gpr;
  138. gpr = syscon_regmap_lookup_by_compatible("fsl,imx6q-iomuxc-gpr");
  139. if (!IS_ERR(gpr))
  140. regmap_update_bits(gpr, 0x4, 1 << 21, 1 << 21);
  141. else
  142. pr_err("failed to find fsl,imx6q-iomux-gpr regmap\n");
  143. }
  144. static void __init imx6q_usb_init(void)
  145. {
  146. struct regmap *anatop;
  147. #define HW_ANADIG_USB1_CHRG_DETECT 0x000001b0
  148. #define HW_ANADIG_USB2_CHRG_DETECT 0x00000210
  149. #define BM_ANADIG_USB_CHRG_DETECT_EN_B 0x00100000
  150. #define BM_ANADIG_USB_CHRG_DETECT_CHK_CHRG_B 0x00080000
  151. anatop = syscon_regmap_lookup_by_compatible("fsl,imx6q-anatop");
  152. if (!IS_ERR(anatop)) {
  153. /*
  154. * The external charger detector needs to be disabled,
  155. * or the signal at DP will be poor
  156. */
  157. regmap_write(anatop, HW_ANADIG_USB1_CHRG_DETECT,
  158. BM_ANADIG_USB_CHRG_DETECT_EN_B
  159. | BM_ANADIG_USB_CHRG_DETECT_CHK_CHRG_B);
  160. regmap_write(anatop, HW_ANADIG_USB2_CHRG_DETECT,
  161. BM_ANADIG_USB_CHRG_DETECT_EN_B |
  162. BM_ANADIG_USB_CHRG_DETECT_CHK_CHRG_B);
  163. } else {
  164. pr_warn("failed to find fsl,imx6q-anatop regmap\n");
  165. }
  166. }
  167. static void __init imx6q_init_machine(void)
  168. {
  169. if (of_machine_is_compatible("fsl,imx6q-sabrelite"))
  170. imx6q_sabrelite_init();
  171. of_platform_populate(NULL, of_default_bus_match_table, NULL, NULL);
  172. imx6q_pm_init();
  173. imx6q_usb_init();
  174. imx6q_1588_init();
  175. }
  176. static struct cpuidle_driver imx6q_cpuidle_driver = {
  177. .name = "imx6q_cpuidle",
  178. .owner = THIS_MODULE,
  179. .en_core_tk_irqen = 1,
  180. .states[0] = ARM_CPUIDLE_WFI_STATE,
  181. .state_count = 1,
  182. };
  183. #define OCOTP_CFG3 0x440
  184. #define OCOTP_CFG3_SPEED_SHIFT 16
  185. #define OCOTP_CFG3_SPEED_1P2GHZ 0x3
  186. static void __init imx6q_opp_check_1p2ghz(struct device *cpu_dev)
  187. {
  188. struct device_node *np;
  189. void __iomem *base;
  190. u32 val;
  191. np = of_find_compatible_node(NULL, NULL, "fsl,imx6q-ocotp");
  192. if (!np) {
  193. pr_warn("failed to find ocotp node\n");
  194. return;
  195. }
  196. base = of_iomap(np, 0);
  197. if (!base) {
  198. pr_warn("failed to map ocotp\n");
  199. goto put_node;
  200. }
  201. val = readl_relaxed(base + OCOTP_CFG3);
  202. val >>= OCOTP_CFG3_SPEED_SHIFT;
  203. if ((val & 0x3) != OCOTP_CFG3_SPEED_1P2GHZ)
  204. if (opp_disable(cpu_dev, 1200000000))
  205. pr_warn("failed to disable 1.2 GHz OPP\n");
  206. put_node:
  207. of_node_put(np);
  208. }
  209. static void __init imx6q_opp_init(struct device *cpu_dev)
  210. {
  211. struct device_node *np;
  212. np = of_find_node_by_path("/cpus/cpu@0");
  213. if (!np) {
  214. pr_warn("failed to find cpu0 node\n");
  215. return;
  216. }
  217. cpu_dev->of_node = np;
  218. if (of_init_opp_table(cpu_dev)) {
  219. pr_warn("failed to init OPP table\n");
  220. goto put_node;
  221. }
  222. imx6q_opp_check_1p2ghz(cpu_dev);
  223. put_node:
  224. of_node_put(np);
  225. }
  226. struct platform_device imx6q_cpufreq_pdev = {
  227. .name = "imx6q-cpufreq",
  228. };
  229. static void __init imx6q_init_late(void)
  230. {
  231. imx_cpuidle_init(&imx6q_cpuidle_driver);
  232. if (IS_ENABLED(CONFIG_ARM_IMX6Q_CPUFREQ)) {
  233. imx6q_opp_init(&imx6q_cpufreq_pdev.dev);
  234. platform_device_register(&imx6q_cpufreq_pdev);
  235. }
  236. }
  237. static void __init imx6q_map_io(void)
  238. {
  239. imx_lluart_map_io();
  240. imx_scu_map_io();
  241. imx6q_clock_map_io();
  242. }
  243. static const struct of_device_id imx6q_irq_match[] __initconst = {
  244. { .compatible = "arm,cortex-a9-gic", .data = gic_of_init, },
  245. { /* sentinel */ }
  246. };
  247. static void __init imx6q_init_irq(void)
  248. {
  249. l2x0_of_init(0, ~0UL);
  250. imx_src_init();
  251. imx_gpc_init();
  252. of_irq_init(imx6q_irq_match);
  253. }
  254. static void __init imx6q_timer_init(void)
  255. {
  256. mx6q_clocks_init();
  257. twd_local_timer_of_register();
  258. imx_print_silicon_rev("i.MX6Q", imx6q_revision());
  259. }
  260. static struct sys_timer imx6q_timer = {
  261. .init = imx6q_timer_init,
  262. };
  263. static const char *imx6q_dt_compat[] __initdata = {
  264. "fsl,imx6q",
  265. NULL,
  266. };
  267. DT_MACHINE_START(IMX6Q, "Freescale i.MX6 Quad (Device Tree)")
  268. .smp = smp_ops(imx_smp_ops),
  269. .map_io = imx6q_map_io,
  270. .init_irq = imx6q_init_irq,
  271. .handle_irq = imx6q_handle_irq,
  272. .timer = &imx6q_timer,
  273. .init_machine = imx6q_init_machine,
  274. .init_late = imx6q_init_late,
  275. .dt_compat = imx6q_dt_compat,
  276. .restart = imx6q_restart,
  277. MACHINE_END