iwl-core.c 34 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241
  1. /******************************************************************************
  2. *
  3. * GPL LICENSE SUMMARY
  4. *
  5. * Copyright(c) 2008 Intel Corporation. All rights reserved.
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of version 2 of the GNU General Public License as
  9. * published by the Free Software Foundation.
  10. *
  11. * This program is distributed in the hope that it will be useful, but
  12. * WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  14. * General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA 02110,
  19. * USA
  20. *
  21. * The full GNU General Public License is included in this distribution
  22. * in the file called LICENSE.GPL.
  23. *
  24. * Contact Information:
  25. * Tomas Winkler <tomas.winkler@intel.com>
  26. * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
  27. *****************************************************************************/
  28. #include <linux/kernel.h>
  29. #include <linux/module.h>
  30. #include <linux/version.h>
  31. #include <net/mac80211.h>
  32. struct iwl_priv; /* FIXME: remove */
  33. #include "iwl-debug.h"
  34. #include "iwl-eeprom.h"
  35. #include "iwl-dev.h" /* FIXME: remove */
  36. #include "iwl-core.h"
  37. #include "iwl-io.h"
  38. #include "iwl-rfkill.h"
  39. #include "iwl-power.h"
  40. MODULE_DESCRIPTION("iwl core");
  41. MODULE_VERSION(IWLWIFI_VERSION);
  42. MODULE_AUTHOR(DRV_COPYRIGHT);
  43. MODULE_LICENSE("GPL");
  44. #define IWL_DECLARE_RATE_INFO(r, s, ip, in, rp, rn, pp, np) \
  45. [IWL_RATE_##r##M_INDEX] = { IWL_RATE_##r##M_PLCP, \
  46. IWL_RATE_SISO_##s##M_PLCP, \
  47. IWL_RATE_MIMO2_##s##M_PLCP,\
  48. IWL_RATE_MIMO3_##s##M_PLCP,\
  49. IWL_RATE_##r##M_IEEE, \
  50. IWL_RATE_##ip##M_INDEX, \
  51. IWL_RATE_##in##M_INDEX, \
  52. IWL_RATE_##rp##M_INDEX, \
  53. IWL_RATE_##rn##M_INDEX, \
  54. IWL_RATE_##pp##M_INDEX, \
  55. IWL_RATE_##np##M_INDEX }
  56. /*
  57. * Parameter order:
  58. * rate, ht rate, prev rate, next rate, prev tgg rate, next tgg rate
  59. *
  60. * If there isn't a valid next or previous rate then INV is used which
  61. * maps to IWL_RATE_INVALID
  62. *
  63. */
  64. const struct iwl_rate_info iwl_rates[IWL_RATE_COUNT] = {
  65. IWL_DECLARE_RATE_INFO(1, INV, INV, 2, INV, 2, INV, 2), /* 1mbps */
  66. IWL_DECLARE_RATE_INFO(2, INV, 1, 5, 1, 5, 1, 5), /* 2mbps */
  67. IWL_DECLARE_RATE_INFO(5, INV, 2, 6, 2, 11, 2, 11), /*5.5mbps */
  68. IWL_DECLARE_RATE_INFO(11, INV, 9, 12, 9, 12, 5, 18), /* 11mbps */
  69. IWL_DECLARE_RATE_INFO(6, 6, 5, 9, 5, 11, 5, 11), /* 6mbps */
  70. IWL_DECLARE_RATE_INFO(9, 6, 6, 11, 6, 11, 5, 11), /* 9mbps */
  71. IWL_DECLARE_RATE_INFO(12, 12, 11, 18, 11, 18, 11, 18), /* 12mbps */
  72. IWL_DECLARE_RATE_INFO(18, 18, 12, 24, 12, 24, 11, 24), /* 18mbps */
  73. IWL_DECLARE_RATE_INFO(24, 24, 18, 36, 18, 36, 18, 36), /* 24mbps */
  74. IWL_DECLARE_RATE_INFO(36, 36, 24, 48, 24, 48, 24, 48), /* 36mbps */
  75. IWL_DECLARE_RATE_INFO(48, 48, 36, 54, 36, 54, 36, 54), /* 48mbps */
  76. IWL_DECLARE_RATE_INFO(54, 54, 48, INV, 48, INV, 48, INV),/* 54mbps */
  77. IWL_DECLARE_RATE_INFO(60, 60, 48, INV, 48, INV, 48, INV),/* 60mbps */
  78. /* FIXME:RS: ^^ should be INV (legacy) */
  79. };
  80. EXPORT_SYMBOL(iwl_rates);
  81. const u8 iwl_bcast_addr[ETH_ALEN] = { 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF };
  82. EXPORT_SYMBOL(iwl_bcast_addr);
  83. /* This function both allocates and initializes hw and priv. */
  84. struct ieee80211_hw *iwl_alloc_all(struct iwl_cfg *cfg,
  85. struct ieee80211_ops *hw_ops)
  86. {
  87. struct iwl_priv *priv;
  88. /* mac80211 allocates memory for this device instance, including
  89. * space for this driver's private structure */
  90. struct ieee80211_hw *hw =
  91. ieee80211_alloc_hw(sizeof(struct iwl_priv), hw_ops);
  92. if (hw == NULL) {
  93. IWL_ERROR("Can not allocate network device\n");
  94. goto out;
  95. }
  96. priv = hw->priv;
  97. priv->hw = hw;
  98. out:
  99. return hw;
  100. }
  101. EXPORT_SYMBOL(iwl_alloc_all);
  102. void iwl_hw_detect(struct iwl_priv *priv)
  103. {
  104. priv->hw_rev = _iwl_read32(priv, CSR_HW_REV);
  105. priv->hw_wa_rev = _iwl_read32(priv, CSR_HW_REV_WA_REG);
  106. pci_read_config_byte(priv->pci_dev, PCI_REVISION_ID, &priv->rev_id);
  107. }
  108. EXPORT_SYMBOL(iwl_hw_detect);
  109. /* Tell nic where to find the "keep warm" buffer */
  110. int iwl_kw_init(struct iwl_priv *priv)
  111. {
  112. unsigned long flags;
  113. int ret;
  114. spin_lock_irqsave(&priv->lock, flags);
  115. ret = iwl_grab_nic_access(priv);
  116. if (ret)
  117. goto out;
  118. iwl_write_direct32(priv, FH_KW_MEM_ADDR_REG,
  119. priv->kw.dma_addr >> 4);
  120. iwl_release_nic_access(priv);
  121. out:
  122. spin_unlock_irqrestore(&priv->lock, flags);
  123. return ret;
  124. }
  125. int iwl_kw_alloc(struct iwl_priv *priv)
  126. {
  127. struct pci_dev *dev = priv->pci_dev;
  128. struct iwl_kw *kw = &priv->kw;
  129. kw->size = IWL_KW_SIZE;
  130. kw->v_addr = pci_alloc_consistent(dev, kw->size, &kw->dma_addr);
  131. if (!kw->v_addr)
  132. return -ENOMEM;
  133. return 0;
  134. }
  135. /**
  136. * iwl_kw_free - Free the "keep warm" buffer
  137. */
  138. void iwl_kw_free(struct iwl_priv *priv)
  139. {
  140. struct pci_dev *dev = priv->pci_dev;
  141. struct iwl_kw *kw = &priv->kw;
  142. if (kw->v_addr) {
  143. pci_free_consistent(dev, kw->size, kw->v_addr, kw->dma_addr);
  144. memset(kw, 0, sizeof(*kw));
  145. }
  146. }
  147. int iwl_hw_nic_init(struct iwl_priv *priv)
  148. {
  149. unsigned long flags;
  150. struct iwl_rx_queue *rxq = &priv->rxq;
  151. int ret;
  152. /* nic_init */
  153. spin_lock_irqsave(&priv->lock, flags);
  154. priv->cfg->ops->lib->apm_ops.init(priv);
  155. iwl_write32(priv, CSR_INT_COALESCING, 512 / 32);
  156. spin_unlock_irqrestore(&priv->lock, flags);
  157. ret = priv->cfg->ops->lib->apm_ops.set_pwr_src(priv, IWL_PWR_SRC_VMAIN);
  158. priv->cfg->ops->lib->apm_ops.config(priv);
  159. /* Allocate the RX queue, or reset if it is already allocated */
  160. if (!rxq->bd) {
  161. ret = iwl_rx_queue_alloc(priv);
  162. if (ret) {
  163. IWL_ERROR("Unable to initialize Rx queue\n");
  164. return -ENOMEM;
  165. }
  166. } else
  167. iwl_rx_queue_reset(priv, rxq);
  168. iwl_rx_replenish(priv);
  169. iwl_rx_init(priv, rxq);
  170. spin_lock_irqsave(&priv->lock, flags);
  171. rxq->need_update = 1;
  172. iwl_rx_queue_update_write_ptr(priv, rxq);
  173. spin_unlock_irqrestore(&priv->lock, flags);
  174. /* Allocate and init all Tx and Command queues */
  175. ret = iwl_txq_ctx_reset(priv);
  176. if (ret)
  177. return ret;
  178. set_bit(STATUS_INIT, &priv->status);
  179. return 0;
  180. }
  181. EXPORT_SYMBOL(iwl_hw_nic_init);
  182. /**
  183. * iwlcore_clear_stations_table - Clear the driver's station table
  184. *
  185. * NOTE: This does not clear or otherwise alter the device's station table.
  186. */
  187. void iwlcore_clear_stations_table(struct iwl_priv *priv)
  188. {
  189. unsigned long flags;
  190. spin_lock_irqsave(&priv->sta_lock, flags);
  191. priv->num_stations = 0;
  192. memset(priv->stations, 0, sizeof(priv->stations));
  193. spin_unlock_irqrestore(&priv->sta_lock, flags);
  194. }
  195. EXPORT_SYMBOL(iwlcore_clear_stations_table);
  196. void iwl_reset_qos(struct iwl_priv *priv)
  197. {
  198. u16 cw_min = 15;
  199. u16 cw_max = 1023;
  200. u8 aifs = 2;
  201. u8 is_legacy = 0;
  202. unsigned long flags;
  203. int i;
  204. spin_lock_irqsave(&priv->lock, flags);
  205. priv->qos_data.qos_active = 0;
  206. if (priv->iw_mode == IEEE80211_IF_TYPE_IBSS) {
  207. if (priv->qos_data.qos_enable)
  208. priv->qos_data.qos_active = 1;
  209. if (!(priv->active_rate & 0xfff0)) {
  210. cw_min = 31;
  211. is_legacy = 1;
  212. }
  213. } else if (priv->iw_mode == IEEE80211_IF_TYPE_AP) {
  214. if (priv->qos_data.qos_enable)
  215. priv->qos_data.qos_active = 1;
  216. } else if (!(priv->staging_rxon.flags & RXON_FLG_SHORT_SLOT_MSK)) {
  217. cw_min = 31;
  218. is_legacy = 1;
  219. }
  220. if (priv->qos_data.qos_active)
  221. aifs = 3;
  222. priv->qos_data.def_qos_parm.ac[0].cw_min = cpu_to_le16(cw_min);
  223. priv->qos_data.def_qos_parm.ac[0].cw_max = cpu_to_le16(cw_max);
  224. priv->qos_data.def_qos_parm.ac[0].aifsn = aifs;
  225. priv->qos_data.def_qos_parm.ac[0].edca_txop = 0;
  226. priv->qos_data.def_qos_parm.ac[0].reserved1 = 0;
  227. if (priv->qos_data.qos_active) {
  228. i = 1;
  229. priv->qos_data.def_qos_parm.ac[i].cw_min = cpu_to_le16(cw_min);
  230. priv->qos_data.def_qos_parm.ac[i].cw_max = cpu_to_le16(cw_max);
  231. priv->qos_data.def_qos_parm.ac[i].aifsn = 7;
  232. priv->qos_data.def_qos_parm.ac[i].edca_txop = 0;
  233. priv->qos_data.def_qos_parm.ac[i].reserved1 = 0;
  234. i = 2;
  235. priv->qos_data.def_qos_parm.ac[i].cw_min =
  236. cpu_to_le16((cw_min + 1) / 2 - 1);
  237. priv->qos_data.def_qos_parm.ac[i].cw_max =
  238. cpu_to_le16(cw_max);
  239. priv->qos_data.def_qos_parm.ac[i].aifsn = 2;
  240. if (is_legacy)
  241. priv->qos_data.def_qos_parm.ac[i].edca_txop =
  242. cpu_to_le16(6016);
  243. else
  244. priv->qos_data.def_qos_parm.ac[i].edca_txop =
  245. cpu_to_le16(3008);
  246. priv->qos_data.def_qos_parm.ac[i].reserved1 = 0;
  247. i = 3;
  248. priv->qos_data.def_qos_parm.ac[i].cw_min =
  249. cpu_to_le16((cw_min + 1) / 4 - 1);
  250. priv->qos_data.def_qos_parm.ac[i].cw_max =
  251. cpu_to_le16((cw_max + 1) / 2 - 1);
  252. priv->qos_data.def_qos_parm.ac[i].aifsn = 2;
  253. priv->qos_data.def_qos_parm.ac[i].reserved1 = 0;
  254. if (is_legacy)
  255. priv->qos_data.def_qos_parm.ac[i].edca_txop =
  256. cpu_to_le16(3264);
  257. else
  258. priv->qos_data.def_qos_parm.ac[i].edca_txop =
  259. cpu_to_le16(1504);
  260. } else {
  261. for (i = 1; i < 4; i++) {
  262. priv->qos_data.def_qos_parm.ac[i].cw_min =
  263. cpu_to_le16(cw_min);
  264. priv->qos_data.def_qos_parm.ac[i].cw_max =
  265. cpu_to_le16(cw_max);
  266. priv->qos_data.def_qos_parm.ac[i].aifsn = aifs;
  267. priv->qos_data.def_qos_parm.ac[i].edca_txop = 0;
  268. priv->qos_data.def_qos_parm.ac[i].reserved1 = 0;
  269. }
  270. }
  271. IWL_DEBUG_QOS("set QoS to default \n");
  272. spin_unlock_irqrestore(&priv->lock, flags);
  273. }
  274. EXPORT_SYMBOL(iwl_reset_qos);
  275. #define MAX_BIT_RATE_40_MHZ 0x96; /* 150 Mbps */
  276. #define MAX_BIT_RATE_20_MHZ 0x48; /* 72 Mbps */
  277. static void iwlcore_init_ht_hw_capab(const struct iwl_priv *priv,
  278. struct ieee80211_ht_info *ht_info,
  279. enum ieee80211_band band)
  280. {
  281. u16 max_bit_rate = 0;
  282. u8 rx_chains_num = priv->hw_params.rx_chains_num;
  283. u8 tx_chains_num = priv->hw_params.tx_chains_num;
  284. ht_info->cap = 0;
  285. memset(ht_info->supp_mcs_set, 0, 16);
  286. ht_info->ht_supported = 1;
  287. ht_info->cap |= (u16)IEEE80211_HT_CAP_GRN_FLD;
  288. ht_info->cap |= (u16)IEEE80211_HT_CAP_SGI_20;
  289. ht_info->cap |= (u16)(IEEE80211_HT_CAP_MIMO_PS &
  290. (IWL_MIMO_PS_NONE << 2));
  291. max_bit_rate = MAX_BIT_RATE_20_MHZ;
  292. if (priv->hw_params.fat_channel & BIT(band)) {
  293. ht_info->cap |= (u16)IEEE80211_HT_CAP_SUP_WIDTH;
  294. ht_info->cap |= (u16)IEEE80211_HT_CAP_SGI_40;
  295. ht_info->supp_mcs_set[4] = 0x01;
  296. max_bit_rate = MAX_BIT_RATE_40_MHZ;
  297. }
  298. if (priv->cfg->mod_params->amsdu_size_8K)
  299. ht_info->cap |= (u16)IEEE80211_HT_CAP_MAX_AMSDU;
  300. ht_info->ampdu_factor = CFG_HT_RX_AMPDU_FACTOR_DEF;
  301. ht_info->ampdu_density = CFG_HT_MPDU_DENSITY_DEF;
  302. ht_info->supp_mcs_set[0] = 0xFF;
  303. if (rx_chains_num >= 2)
  304. ht_info->supp_mcs_set[1] = 0xFF;
  305. if (rx_chains_num >= 3)
  306. ht_info->supp_mcs_set[2] = 0xFF;
  307. /* Highest supported Rx data rate */
  308. max_bit_rate *= rx_chains_num;
  309. ht_info->supp_mcs_set[10] = (u8)(max_bit_rate & 0x00FF);
  310. ht_info->supp_mcs_set[11] = (u8)((max_bit_rate & 0xFF00) >> 8);
  311. /* Tx MCS capabilities */
  312. ht_info->supp_mcs_set[12] = IEEE80211_HT_CAP_MCS_TX_DEFINED;
  313. if (tx_chains_num != rx_chains_num) {
  314. ht_info->supp_mcs_set[12] |= IEEE80211_HT_CAP_MCS_TX_RX_DIFF;
  315. ht_info->supp_mcs_set[12] |= ((tx_chains_num - 1) << 2);
  316. }
  317. }
  318. static void iwlcore_init_hw_rates(struct iwl_priv *priv,
  319. struct ieee80211_rate *rates)
  320. {
  321. int i;
  322. for (i = 0; i < IWL_RATE_COUNT; i++) {
  323. rates[i].bitrate = iwl_rates[i].ieee * 5;
  324. rates[i].hw_value = i; /* Rate scaling will work on indexes */
  325. rates[i].hw_value_short = i;
  326. rates[i].flags = 0;
  327. if ((i > IWL_LAST_OFDM_RATE) || (i < IWL_FIRST_OFDM_RATE)) {
  328. /*
  329. * If CCK != 1M then set short preamble rate flag.
  330. */
  331. rates[i].flags |=
  332. (iwl_rates[i].plcp == IWL_RATE_1M_PLCP) ?
  333. 0 : IEEE80211_RATE_SHORT_PREAMBLE;
  334. }
  335. }
  336. }
  337. /**
  338. * iwlcore_init_geos - Initialize mac80211's geo/channel info based from eeprom
  339. */
  340. static int iwlcore_init_geos(struct iwl_priv *priv)
  341. {
  342. struct iwl_channel_info *ch;
  343. struct ieee80211_supported_band *sband;
  344. struct ieee80211_channel *channels;
  345. struct ieee80211_channel *geo_ch;
  346. struct ieee80211_rate *rates;
  347. int i = 0;
  348. if (priv->bands[IEEE80211_BAND_2GHZ].n_bitrates ||
  349. priv->bands[IEEE80211_BAND_5GHZ].n_bitrates) {
  350. IWL_DEBUG_INFO("Geography modes already initialized.\n");
  351. set_bit(STATUS_GEO_CONFIGURED, &priv->status);
  352. return 0;
  353. }
  354. channels = kzalloc(sizeof(struct ieee80211_channel) *
  355. priv->channel_count, GFP_KERNEL);
  356. if (!channels)
  357. return -ENOMEM;
  358. rates = kzalloc((sizeof(struct ieee80211_rate) * (IWL_RATE_COUNT + 1)),
  359. GFP_KERNEL);
  360. if (!rates) {
  361. kfree(channels);
  362. return -ENOMEM;
  363. }
  364. /* 5.2GHz channels start after the 2.4GHz channels */
  365. sband = &priv->bands[IEEE80211_BAND_5GHZ];
  366. sband->channels = &channels[ARRAY_SIZE(iwl_eeprom_band_1)];
  367. /* just OFDM */
  368. sband->bitrates = &rates[IWL_FIRST_OFDM_RATE];
  369. sband->n_bitrates = IWL_RATE_COUNT - IWL_FIRST_OFDM_RATE;
  370. iwlcore_init_ht_hw_capab(priv, &sband->ht_info, IEEE80211_BAND_5GHZ);
  371. sband = &priv->bands[IEEE80211_BAND_2GHZ];
  372. sband->channels = channels;
  373. /* OFDM & CCK */
  374. sband->bitrates = rates;
  375. sband->n_bitrates = IWL_RATE_COUNT;
  376. iwlcore_init_ht_hw_capab(priv, &sband->ht_info, IEEE80211_BAND_2GHZ);
  377. priv->ieee_channels = channels;
  378. priv->ieee_rates = rates;
  379. iwlcore_init_hw_rates(priv, rates);
  380. for (i = 0; i < priv->channel_count; i++) {
  381. ch = &priv->channel_info[i];
  382. /* FIXME: might be removed if scan is OK */
  383. if (!is_channel_valid(ch))
  384. continue;
  385. if (is_channel_a_band(ch))
  386. sband = &priv->bands[IEEE80211_BAND_5GHZ];
  387. else
  388. sband = &priv->bands[IEEE80211_BAND_2GHZ];
  389. geo_ch = &sband->channels[sband->n_channels++];
  390. geo_ch->center_freq =
  391. ieee80211_channel_to_frequency(ch->channel);
  392. geo_ch->max_power = ch->max_power_avg;
  393. geo_ch->max_antenna_gain = 0xff;
  394. geo_ch->hw_value = ch->channel;
  395. if (is_channel_valid(ch)) {
  396. if (!(ch->flags & EEPROM_CHANNEL_IBSS))
  397. geo_ch->flags |= IEEE80211_CHAN_NO_IBSS;
  398. if (!(ch->flags & EEPROM_CHANNEL_ACTIVE))
  399. geo_ch->flags |= IEEE80211_CHAN_PASSIVE_SCAN;
  400. if (ch->flags & EEPROM_CHANNEL_RADAR)
  401. geo_ch->flags |= IEEE80211_CHAN_RADAR;
  402. geo_ch->flags |= ch->fat_extension_channel;
  403. if (ch->max_power_avg > priv->max_channel_txpower_limit)
  404. priv->max_channel_txpower_limit =
  405. ch->max_power_avg;
  406. } else {
  407. geo_ch->flags |= IEEE80211_CHAN_DISABLED;
  408. }
  409. /* Save flags for reg domain usage */
  410. geo_ch->orig_flags = geo_ch->flags;
  411. IWL_DEBUG_INFO("Channel %d Freq=%d[%sGHz] %s flag=0x%X\n",
  412. ch->channel, geo_ch->center_freq,
  413. is_channel_a_band(ch) ? "5.2" : "2.4",
  414. geo_ch->flags & IEEE80211_CHAN_DISABLED ?
  415. "restricted" : "valid",
  416. geo_ch->flags);
  417. }
  418. if ((priv->bands[IEEE80211_BAND_5GHZ].n_channels == 0) &&
  419. priv->cfg->sku & IWL_SKU_A) {
  420. printk(KERN_INFO DRV_NAME
  421. ": Incorrectly detected BG card as ABG. Please send "
  422. "your PCI ID 0x%04X:0x%04X to maintainer.\n",
  423. priv->pci_dev->device, priv->pci_dev->subsystem_device);
  424. priv->cfg->sku &= ~IWL_SKU_A;
  425. }
  426. printk(KERN_INFO DRV_NAME
  427. ": Tunable channels: %d 802.11bg, %d 802.11a channels\n",
  428. priv->bands[IEEE80211_BAND_2GHZ].n_channels,
  429. priv->bands[IEEE80211_BAND_5GHZ].n_channels);
  430. set_bit(STATUS_GEO_CONFIGURED, &priv->status);
  431. return 0;
  432. }
  433. /*
  434. * iwlcore_free_geos - undo allocations in iwlcore_init_geos
  435. */
  436. static void iwlcore_free_geos(struct iwl_priv *priv)
  437. {
  438. kfree(priv->ieee_channels);
  439. kfree(priv->ieee_rates);
  440. clear_bit(STATUS_GEO_CONFIGURED, &priv->status);
  441. }
  442. static u8 is_single_rx_stream(struct iwl_priv *priv)
  443. {
  444. return !priv->current_ht_config.is_ht ||
  445. ((priv->current_ht_config.supp_mcs_set[1] == 0) &&
  446. (priv->current_ht_config.supp_mcs_set[2] == 0)) ||
  447. priv->ps_mode == IWL_MIMO_PS_STATIC;
  448. }
  449. static u8 iwl_is_channel_extension(struct iwl_priv *priv,
  450. enum ieee80211_band band,
  451. u16 channel, u8 extension_chan_offset)
  452. {
  453. const struct iwl_channel_info *ch_info;
  454. ch_info = iwl_get_channel_info(priv, band, channel);
  455. if (!is_channel_valid(ch_info))
  456. return 0;
  457. if (extension_chan_offset == IEEE80211_HT_IE_CHA_SEC_ABOVE)
  458. return !(ch_info->fat_extension_channel &
  459. IEEE80211_CHAN_NO_FAT_ABOVE);
  460. else if (extension_chan_offset == IEEE80211_HT_IE_CHA_SEC_BELOW)
  461. return !(ch_info->fat_extension_channel &
  462. IEEE80211_CHAN_NO_FAT_BELOW);
  463. return 0;
  464. }
  465. u8 iwl_is_fat_tx_allowed(struct iwl_priv *priv,
  466. struct ieee80211_ht_info *sta_ht_inf)
  467. {
  468. struct iwl_ht_info *iwl_ht_conf = &priv->current_ht_config;
  469. if ((!iwl_ht_conf->is_ht) ||
  470. (iwl_ht_conf->supported_chan_width != IWL_CHANNEL_WIDTH_40MHZ) ||
  471. (iwl_ht_conf->extension_chan_offset == IEEE80211_HT_IE_CHA_SEC_NONE))
  472. return 0;
  473. if (sta_ht_inf) {
  474. if ((!sta_ht_inf->ht_supported) ||
  475. (!(sta_ht_inf->cap & IEEE80211_HT_CAP_SUP_WIDTH)))
  476. return 0;
  477. }
  478. return iwl_is_channel_extension(priv, priv->band,
  479. iwl_ht_conf->control_channel,
  480. iwl_ht_conf->extension_chan_offset);
  481. }
  482. EXPORT_SYMBOL(iwl_is_fat_tx_allowed);
  483. void iwl_set_rxon_ht(struct iwl_priv *priv, struct iwl_ht_info *ht_info)
  484. {
  485. struct iwl_rxon_cmd *rxon = &priv->staging_rxon;
  486. u32 val;
  487. if (!ht_info->is_ht)
  488. return;
  489. /* Set up channel bandwidth: 20 MHz only, or 20/40 mixed if fat ok */
  490. if (iwl_is_fat_tx_allowed(priv, NULL))
  491. rxon->flags |= RXON_FLG_CHANNEL_MODE_MIXED_MSK;
  492. else
  493. rxon->flags &= ~(RXON_FLG_CHANNEL_MODE_MIXED_MSK |
  494. RXON_FLG_CHANNEL_MODE_PURE_40_MSK);
  495. if (le16_to_cpu(rxon->channel) != ht_info->control_channel) {
  496. IWL_DEBUG_ASSOC("control diff than current %d %d\n",
  497. le16_to_cpu(rxon->channel),
  498. ht_info->control_channel);
  499. rxon->channel = cpu_to_le16(ht_info->control_channel);
  500. return;
  501. }
  502. /* Note: control channel is opposite of extension channel */
  503. switch (ht_info->extension_chan_offset) {
  504. case IEEE80211_HT_IE_CHA_SEC_ABOVE:
  505. rxon->flags &= ~(RXON_FLG_CTRL_CHANNEL_LOC_HI_MSK);
  506. break;
  507. case IEEE80211_HT_IE_CHA_SEC_BELOW:
  508. rxon->flags |= RXON_FLG_CTRL_CHANNEL_LOC_HI_MSK;
  509. break;
  510. case IEEE80211_HT_IE_CHA_SEC_NONE:
  511. default:
  512. rxon->flags &= ~RXON_FLG_CHANNEL_MODE_MIXED_MSK;
  513. break;
  514. }
  515. val = ht_info->ht_protection;
  516. rxon->flags |= cpu_to_le32(val << RXON_FLG_HT_OPERATING_MODE_POS);
  517. iwl_set_rxon_chain(priv);
  518. IWL_DEBUG_ASSOC("supported HT rate 0x%X 0x%X 0x%X "
  519. "rxon flags 0x%X operation mode :0x%X "
  520. "extension channel offset 0x%x "
  521. "control chan %d\n",
  522. ht_info->supp_mcs_set[0],
  523. ht_info->supp_mcs_set[1],
  524. ht_info->supp_mcs_set[2],
  525. le32_to_cpu(rxon->flags), ht_info->ht_protection,
  526. ht_info->extension_chan_offset,
  527. ht_info->control_channel);
  528. return;
  529. }
  530. EXPORT_SYMBOL(iwl_set_rxon_ht);
  531. /*
  532. * Determine how many receiver/antenna chains to use.
  533. * More provides better reception via diversity. Fewer saves power.
  534. * MIMO (dual stream) requires at least 2, but works better with 3.
  535. * This does not determine *which* chains to use, just how many.
  536. */
  537. static int iwlcore_get_rx_chain_counter(struct iwl_priv *priv,
  538. u8 *idle_state, u8 *rx_state)
  539. {
  540. u8 is_single = is_single_rx_stream(priv);
  541. u8 is_cam = test_bit(STATUS_POWER_PMI, &priv->status) ? 0 : 1;
  542. /* # of Rx chains to use when expecting MIMO. */
  543. if (is_single || (!is_cam && (priv->ps_mode == IWL_MIMO_PS_STATIC)))
  544. *rx_state = 2;
  545. else
  546. *rx_state = 3;
  547. /* # Rx chains when idling and maybe trying to save power */
  548. switch (priv->ps_mode) {
  549. case IWL_MIMO_PS_STATIC:
  550. case IWL_MIMO_PS_DYNAMIC:
  551. *idle_state = (is_cam) ? 2 : 1;
  552. break;
  553. case IWL_MIMO_PS_NONE:
  554. *idle_state = (is_cam) ? *rx_state : 1;
  555. break;
  556. default:
  557. *idle_state = 1;
  558. break;
  559. }
  560. return 0;
  561. }
  562. /**
  563. * iwl_set_rxon_chain - Set up Rx chain usage in "staging" RXON image
  564. *
  565. * Selects how many and which Rx receivers/antennas/chains to use.
  566. * This should not be used for scan command ... it puts data in wrong place.
  567. */
  568. void iwl_set_rxon_chain(struct iwl_priv *priv)
  569. {
  570. u8 is_single = is_single_rx_stream(priv);
  571. u8 idle_state, rx_state;
  572. priv->staging_rxon.rx_chain = 0;
  573. rx_state = idle_state = 3;
  574. /* Tell uCode which antennas are actually connected.
  575. * Before first association, we assume all antennas are connected.
  576. * Just after first association, iwl_chain_noise_calibration()
  577. * checks which antennas actually *are* connected. */
  578. priv->staging_rxon.rx_chain |=
  579. cpu_to_le16(priv->hw_params.valid_rx_ant <<
  580. RXON_RX_CHAIN_VALID_POS);
  581. /* How many receivers should we use? */
  582. iwlcore_get_rx_chain_counter(priv, &idle_state, &rx_state);
  583. priv->staging_rxon.rx_chain |=
  584. cpu_to_le16(rx_state << RXON_RX_CHAIN_MIMO_CNT_POS);
  585. priv->staging_rxon.rx_chain |=
  586. cpu_to_le16(idle_state << RXON_RX_CHAIN_CNT_POS);
  587. if (!is_single && (rx_state >= 2) &&
  588. !test_bit(STATUS_POWER_PMI, &priv->status))
  589. priv->staging_rxon.rx_chain |= RXON_RX_CHAIN_MIMO_FORCE_MSK;
  590. else
  591. priv->staging_rxon.rx_chain &= ~RXON_RX_CHAIN_MIMO_FORCE_MSK;
  592. IWL_DEBUG_ASSOC("rx chain %X\n", priv->staging_rxon.rx_chain);
  593. }
  594. EXPORT_SYMBOL(iwl_set_rxon_chain);
  595. /**
  596. * iwlcore_set_rxon_channel - Set the phymode and channel values in staging RXON
  597. * @phymode: MODE_IEEE80211A sets to 5.2GHz; all else set to 2.4GHz
  598. * @channel: Any channel valid for the requested phymode
  599. * In addition to setting the staging RXON, priv->phymode is also set.
  600. *
  601. * NOTE: Does not commit to the hardware; it sets appropriate bit fields
  602. * in the staging RXON flag structure based on the phymode
  603. */
  604. int iwl_set_rxon_channel(struct iwl_priv *priv,
  605. enum ieee80211_band band,
  606. u16 channel)
  607. {
  608. if (!iwl_get_channel_info(priv, band, channel)) {
  609. IWL_DEBUG_INFO("Could not set channel to %d [%d]\n",
  610. channel, band);
  611. return -EINVAL;
  612. }
  613. if ((le16_to_cpu(priv->staging_rxon.channel) == channel) &&
  614. (priv->band == band))
  615. return 0;
  616. priv->staging_rxon.channel = cpu_to_le16(channel);
  617. if (band == IEEE80211_BAND_5GHZ)
  618. priv->staging_rxon.flags &= ~RXON_FLG_BAND_24G_MSK;
  619. else
  620. priv->staging_rxon.flags |= RXON_FLG_BAND_24G_MSK;
  621. priv->band = band;
  622. IWL_DEBUG_INFO("Staging channel set to %d [%d]\n", channel, band);
  623. return 0;
  624. }
  625. EXPORT_SYMBOL(iwl_set_rxon_channel);
  626. int iwl_setup_mac(struct iwl_priv *priv)
  627. {
  628. int ret;
  629. struct ieee80211_hw *hw = priv->hw;
  630. hw->rate_control_algorithm = "iwl-4965-rs";
  631. /* Tell mac80211 our characteristics */
  632. hw->flags = IEEE80211_HW_HOST_GEN_BEACON_TEMPLATE |
  633. IEEE80211_HW_SIGNAL_DBM |
  634. IEEE80211_HW_NOISE_DBM;
  635. /* Default value; 4 EDCA QOS priorities */
  636. hw->queues = 4;
  637. /* Enhanced value; more queues, to support 11n aggregation */
  638. hw->ampdu_queues = 12;
  639. hw->conf.beacon_int = 100;
  640. if (priv->bands[IEEE80211_BAND_2GHZ].n_channels)
  641. priv->hw->wiphy->bands[IEEE80211_BAND_2GHZ] =
  642. &priv->bands[IEEE80211_BAND_2GHZ];
  643. if (priv->bands[IEEE80211_BAND_5GHZ].n_channels)
  644. priv->hw->wiphy->bands[IEEE80211_BAND_5GHZ] =
  645. &priv->bands[IEEE80211_BAND_5GHZ];
  646. ret = ieee80211_register_hw(priv->hw);
  647. if (ret) {
  648. IWL_ERROR("Failed to register hw (error %d)\n", ret);
  649. return ret;
  650. }
  651. priv->mac80211_registered = 1;
  652. return 0;
  653. }
  654. EXPORT_SYMBOL(iwl_setup_mac);
  655. int iwl_init_drv(struct iwl_priv *priv)
  656. {
  657. int ret;
  658. int i;
  659. priv->retry_rate = 1;
  660. priv->ibss_beacon = NULL;
  661. spin_lock_init(&priv->lock);
  662. spin_lock_init(&priv->power_data.lock);
  663. spin_lock_init(&priv->sta_lock);
  664. spin_lock_init(&priv->hcmd_lock);
  665. spin_lock_init(&priv->lq_mngr.lock);
  666. for (i = 0; i < IWL_IBSS_MAC_HASH_SIZE; i++)
  667. INIT_LIST_HEAD(&priv->ibss_mac_hash[i]);
  668. INIT_LIST_HEAD(&priv->free_frames);
  669. mutex_init(&priv->mutex);
  670. /* Clear the driver's (not device's) station table */
  671. iwlcore_clear_stations_table(priv);
  672. priv->data_retry_limit = -1;
  673. priv->ieee_channels = NULL;
  674. priv->ieee_rates = NULL;
  675. priv->band = IEEE80211_BAND_2GHZ;
  676. priv->iw_mode = IEEE80211_IF_TYPE_STA;
  677. priv->use_ant_b_for_management_frame = 1; /* start with ant B */
  678. priv->ps_mode = IWL_MIMO_PS_NONE;
  679. /* Choose which receivers/antennas to use */
  680. iwl_set_rxon_chain(priv);
  681. if (priv->cfg->mod_params->enable_qos)
  682. priv->qos_data.qos_enable = 1;
  683. iwl_reset_qos(priv);
  684. priv->qos_data.qos_active = 0;
  685. priv->qos_data.qos_cap.val = 0;
  686. iwl_set_rxon_channel(priv, IEEE80211_BAND_2GHZ, 6);
  687. priv->rates_mask = IWL_RATES_MASK;
  688. /* If power management is turned on, default to AC mode */
  689. priv->power_mode = IWL_POWER_AC;
  690. priv->user_txpower_limit = IWL_DEFAULT_TX_POWER;
  691. ret = iwl_init_channel_map(priv);
  692. if (ret) {
  693. IWL_ERROR("initializing regulatory failed: %d\n", ret);
  694. goto err;
  695. }
  696. ret = iwlcore_init_geos(priv);
  697. if (ret) {
  698. IWL_ERROR("initializing geos failed: %d\n", ret);
  699. goto err_free_channel_map;
  700. }
  701. return 0;
  702. err_free_channel_map:
  703. iwl_free_channel_map(priv);
  704. err:
  705. return ret;
  706. }
  707. EXPORT_SYMBOL(iwl_init_drv);
  708. void iwl_free_calib_results(struct iwl_priv *priv)
  709. {
  710. kfree(priv->calib_results.lo_res);
  711. priv->calib_results.lo_res = NULL;
  712. priv->calib_results.lo_res_len = 0;
  713. kfree(priv->calib_results.tx_iq_res);
  714. priv->calib_results.tx_iq_res = NULL;
  715. priv->calib_results.tx_iq_res_len = 0;
  716. kfree(priv->calib_results.tx_iq_perd_res);
  717. priv->calib_results.tx_iq_perd_res = NULL;
  718. priv->calib_results.tx_iq_perd_res_len = 0;
  719. }
  720. EXPORT_SYMBOL(iwl_free_calib_results);
  721. void iwl_uninit_drv(struct iwl_priv *priv)
  722. {
  723. iwl_free_calib_results(priv);
  724. iwlcore_free_geos(priv);
  725. iwl_free_channel_map(priv);
  726. kfree(priv->scan);
  727. }
  728. EXPORT_SYMBOL(iwl_uninit_drv);
  729. /* Low level driver call this function to update iwlcore with
  730. * driver status.
  731. */
  732. int iwlcore_low_level_notify(struct iwl_priv *priv,
  733. enum iwlcore_card_notify notify)
  734. {
  735. int ret;
  736. switch (notify) {
  737. case IWLCORE_INIT_EVT:
  738. ret = iwl_rfkill_init(priv);
  739. if (ret)
  740. IWL_ERROR("Unable to initialize RFKILL system. "
  741. "Ignoring error: %d\n", ret);
  742. iwl_power_initialize(priv);
  743. break;
  744. case IWLCORE_START_EVT:
  745. iwl_power_update_mode(priv, 1);
  746. break;
  747. case IWLCORE_STOP_EVT:
  748. break;
  749. case IWLCORE_REMOVE_EVT:
  750. iwl_rfkill_unregister(priv);
  751. break;
  752. }
  753. return 0;
  754. }
  755. EXPORT_SYMBOL(iwlcore_low_level_notify);
  756. int iwl_send_statistics_request(struct iwl_priv *priv, u8 flags)
  757. {
  758. u32 stat_flags = 0;
  759. struct iwl_host_cmd cmd = {
  760. .id = REPLY_STATISTICS_CMD,
  761. .meta.flags = flags,
  762. .len = sizeof(stat_flags),
  763. .data = (u8 *) &stat_flags,
  764. };
  765. return iwl_send_cmd(priv, &cmd);
  766. }
  767. EXPORT_SYMBOL(iwl_send_statistics_request);
  768. /**
  769. * iwl_verify_inst_sparse - verify runtime uCode image in card vs. host,
  770. * using sample data 100 bytes apart. If these sample points are good,
  771. * it's a pretty good bet that everything between them is good, too.
  772. */
  773. static int iwlcore_verify_inst_sparse(struct iwl_priv *priv, __le32 *image, u32 len)
  774. {
  775. u32 val;
  776. int ret = 0;
  777. u32 errcnt = 0;
  778. u32 i;
  779. IWL_DEBUG_INFO("ucode inst image size is %u\n", len);
  780. ret = iwl_grab_nic_access(priv);
  781. if (ret)
  782. return ret;
  783. for (i = 0; i < len; i += 100, image += 100/sizeof(u32)) {
  784. /* read data comes through single port, auto-incr addr */
  785. /* NOTE: Use the debugless read so we don't flood kernel log
  786. * if IWL_DL_IO is set */
  787. iwl_write_direct32(priv, HBUS_TARG_MEM_RADDR,
  788. i + RTC_INST_LOWER_BOUND);
  789. val = _iwl_read_direct32(priv, HBUS_TARG_MEM_RDAT);
  790. if (val != le32_to_cpu(*image)) {
  791. ret = -EIO;
  792. errcnt++;
  793. if (errcnt >= 3)
  794. break;
  795. }
  796. }
  797. iwl_release_nic_access(priv);
  798. return ret;
  799. }
  800. /**
  801. * iwlcore_verify_inst_full - verify runtime uCode image in card vs. host,
  802. * looking at all data.
  803. */
  804. static int iwl_verify_inst_full(struct iwl_priv *priv, __le32 *image,
  805. u32 len)
  806. {
  807. u32 val;
  808. u32 save_len = len;
  809. int ret = 0;
  810. u32 errcnt;
  811. IWL_DEBUG_INFO("ucode inst image size is %u\n", len);
  812. ret = iwl_grab_nic_access(priv);
  813. if (ret)
  814. return ret;
  815. iwl_write_direct32(priv, HBUS_TARG_MEM_RADDR, RTC_INST_LOWER_BOUND);
  816. errcnt = 0;
  817. for (; len > 0; len -= sizeof(u32), image++) {
  818. /* read data comes through single port, auto-incr addr */
  819. /* NOTE: Use the debugless read so we don't flood kernel log
  820. * if IWL_DL_IO is set */
  821. val = _iwl_read_direct32(priv, HBUS_TARG_MEM_RDAT);
  822. if (val != le32_to_cpu(*image)) {
  823. IWL_ERROR("uCode INST section is invalid at "
  824. "offset 0x%x, is 0x%x, s/b 0x%x\n",
  825. save_len - len, val, le32_to_cpu(*image));
  826. ret = -EIO;
  827. errcnt++;
  828. if (errcnt >= 20)
  829. break;
  830. }
  831. }
  832. iwl_release_nic_access(priv);
  833. if (!errcnt)
  834. IWL_DEBUG_INFO
  835. ("ucode image in INSTRUCTION memory is good\n");
  836. return ret;
  837. }
  838. /**
  839. * iwl_verify_ucode - determine which instruction image is in SRAM,
  840. * and verify its contents
  841. */
  842. int iwl_verify_ucode(struct iwl_priv *priv)
  843. {
  844. __le32 *image;
  845. u32 len;
  846. int ret;
  847. /* Try bootstrap */
  848. image = (__le32 *)priv->ucode_boot.v_addr;
  849. len = priv->ucode_boot.len;
  850. ret = iwlcore_verify_inst_sparse(priv, image, len);
  851. if (!ret) {
  852. IWL_DEBUG_INFO("Bootstrap uCode is good in inst SRAM\n");
  853. return 0;
  854. }
  855. /* Try initialize */
  856. image = (__le32 *)priv->ucode_init.v_addr;
  857. len = priv->ucode_init.len;
  858. ret = iwlcore_verify_inst_sparse(priv, image, len);
  859. if (!ret) {
  860. IWL_DEBUG_INFO("Initialize uCode is good in inst SRAM\n");
  861. return 0;
  862. }
  863. /* Try runtime/protocol */
  864. image = (__le32 *)priv->ucode_code.v_addr;
  865. len = priv->ucode_code.len;
  866. ret = iwlcore_verify_inst_sparse(priv, image, len);
  867. if (!ret) {
  868. IWL_DEBUG_INFO("Runtime uCode is good in inst SRAM\n");
  869. return 0;
  870. }
  871. IWL_ERROR("NO VALID UCODE IMAGE IN INSTRUCTION SRAM!!\n");
  872. /* Since nothing seems to match, show first several data entries in
  873. * instruction SRAM, so maybe visual inspection will give a clue.
  874. * Selection of bootstrap image (vs. other images) is arbitrary. */
  875. image = (__le32 *)priv->ucode_boot.v_addr;
  876. len = priv->ucode_boot.len;
  877. ret = iwl_verify_inst_full(priv, image, len);
  878. return ret;
  879. }
  880. EXPORT_SYMBOL(iwl_verify_ucode);
  881. static const char *desc_lookup(int i)
  882. {
  883. switch (i) {
  884. case 1:
  885. return "FAIL";
  886. case 2:
  887. return "BAD_PARAM";
  888. case 3:
  889. return "BAD_CHECKSUM";
  890. case 4:
  891. return "NMI_INTERRUPT";
  892. case 5:
  893. return "SYSASSERT";
  894. case 6:
  895. return "FATAL_ERROR";
  896. }
  897. return "UNKNOWN";
  898. }
  899. #define ERROR_START_OFFSET (1 * sizeof(u32))
  900. #define ERROR_ELEM_SIZE (7 * sizeof(u32))
  901. void iwl_dump_nic_error_log(struct iwl_priv *priv)
  902. {
  903. u32 data2, line;
  904. u32 desc, time, count, base, data1;
  905. u32 blink1, blink2, ilink1, ilink2;
  906. int ret;
  907. if (priv->ucode_type == UCODE_INIT)
  908. base = le32_to_cpu(priv->card_alive_init.error_event_table_ptr);
  909. else
  910. base = le32_to_cpu(priv->card_alive.error_event_table_ptr);
  911. if (!priv->cfg->ops->lib->is_valid_rtc_data_addr(base)) {
  912. IWL_ERROR("Not valid error log pointer 0x%08X\n", base);
  913. return;
  914. }
  915. ret = iwl_grab_nic_access(priv);
  916. if (ret) {
  917. IWL_WARNING("Can not read from adapter at this time.\n");
  918. return;
  919. }
  920. count = iwl_read_targ_mem(priv, base);
  921. if (ERROR_START_OFFSET <= count * ERROR_ELEM_SIZE) {
  922. IWL_ERROR("Start IWL Error Log Dump:\n");
  923. IWL_ERROR("Status: 0x%08lX, count: %d\n", priv->status, count);
  924. }
  925. desc = iwl_read_targ_mem(priv, base + 1 * sizeof(u32));
  926. blink1 = iwl_read_targ_mem(priv, base + 3 * sizeof(u32));
  927. blink2 = iwl_read_targ_mem(priv, base + 4 * sizeof(u32));
  928. ilink1 = iwl_read_targ_mem(priv, base + 5 * sizeof(u32));
  929. ilink2 = iwl_read_targ_mem(priv, base + 6 * sizeof(u32));
  930. data1 = iwl_read_targ_mem(priv, base + 7 * sizeof(u32));
  931. data2 = iwl_read_targ_mem(priv, base + 8 * sizeof(u32));
  932. line = iwl_read_targ_mem(priv, base + 9 * sizeof(u32));
  933. time = iwl_read_targ_mem(priv, base + 11 * sizeof(u32));
  934. IWL_ERROR("Desc Time "
  935. "data1 data2 line\n");
  936. IWL_ERROR("%-13s (#%d) %010u 0x%08X 0x%08X %u\n",
  937. desc_lookup(desc), desc, time, data1, data2, line);
  938. IWL_ERROR("blink1 blink2 ilink1 ilink2\n");
  939. IWL_ERROR("0x%05X 0x%05X 0x%05X 0x%05X\n", blink1, blink2,
  940. ilink1, ilink2);
  941. iwl_release_nic_access(priv);
  942. }
  943. EXPORT_SYMBOL(iwl_dump_nic_error_log);
  944. #define EVENT_START_OFFSET (4 * sizeof(u32))
  945. /**
  946. * iwl_print_event_log - Dump error event log to syslog
  947. *
  948. * NOTE: Must be called with iwl4965_grab_nic_access() already obtained!
  949. */
  950. void iwl_print_event_log(struct iwl_priv *priv, u32 start_idx,
  951. u32 num_events, u32 mode)
  952. {
  953. u32 i;
  954. u32 base; /* SRAM byte address of event log header */
  955. u32 event_size; /* 2 u32s, or 3 u32s if timestamp recorded */
  956. u32 ptr; /* SRAM byte address of log data */
  957. u32 ev, time, data; /* event log data */
  958. if (num_events == 0)
  959. return;
  960. if (priv->ucode_type == UCODE_INIT)
  961. base = le32_to_cpu(priv->card_alive_init.log_event_table_ptr);
  962. else
  963. base = le32_to_cpu(priv->card_alive.log_event_table_ptr);
  964. if (mode == 0)
  965. event_size = 2 * sizeof(u32);
  966. else
  967. event_size = 3 * sizeof(u32);
  968. ptr = base + EVENT_START_OFFSET + (start_idx * event_size);
  969. /* "time" is actually "data" for mode 0 (no timestamp).
  970. * place event id # at far right for easier visual parsing. */
  971. for (i = 0; i < num_events; i++) {
  972. ev = iwl_read_targ_mem(priv, ptr);
  973. ptr += sizeof(u32);
  974. time = iwl_read_targ_mem(priv, ptr);
  975. ptr += sizeof(u32);
  976. if (mode == 0)
  977. IWL_ERROR("0x%08x\t%04u\n", time, ev); /* data, ev */
  978. else {
  979. data = iwl_read_targ_mem(priv, ptr);
  980. ptr += sizeof(u32);
  981. IWL_ERROR("%010u\t0x%08x\t%04u\n", time, data, ev);
  982. }
  983. }
  984. }
  985. EXPORT_SYMBOL(iwl_print_event_log);
  986. void iwl_dump_nic_event_log(struct iwl_priv *priv)
  987. {
  988. int ret;
  989. u32 base; /* SRAM byte address of event log header */
  990. u32 capacity; /* event log capacity in # entries */
  991. u32 mode; /* 0 - no timestamp, 1 - timestamp recorded */
  992. u32 num_wraps; /* # times uCode wrapped to top of log */
  993. u32 next_entry; /* index of next entry to be written by uCode */
  994. u32 size; /* # entries that we'll print */
  995. if (priv->ucode_type == UCODE_INIT)
  996. base = le32_to_cpu(priv->card_alive_init.log_event_table_ptr);
  997. else
  998. base = le32_to_cpu(priv->card_alive.log_event_table_ptr);
  999. if (!priv->cfg->ops->lib->is_valid_rtc_data_addr(base)) {
  1000. IWL_ERROR("Invalid event log pointer 0x%08X\n", base);
  1001. return;
  1002. }
  1003. ret = iwl_grab_nic_access(priv);
  1004. if (ret) {
  1005. IWL_WARNING("Can not read from adapter at this time.\n");
  1006. return;
  1007. }
  1008. /* event log header */
  1009. capacity = iwl_read_targ_mem(priv, base);
  1010. mode = iwl_read_targ_mem(priv, base + (1 * sizeof(u32)));
  1011. num_wraps = iwl_read_targ_mem(priv, base + (2 * sizeof(u32)));
  1012. next_entry = iwl_read_targ_mem(priv, base + (3 * sizeof(u32)));
  1013. size = num_wraps ? capacity : next_entry;
  1014. /* bail out if nothing in log */
  1015. if (size == 0) {
  1016. IWL_ERROR("Start IWL Event Log Dump: nothing in log\n");
  1017. iwl_release_nic_access(priv);
  1018. return;
  1019. }
  1020. IWL_ERROR("Start IWL Event Log Dump: display count %d, wraps %d\n",
  1021. size, num_wraps);
  1022. /* if uCode has wrapped back to top of log, start at the oldest entry,
  1023. * i.e the next one that uCode would fill. */
  1024. if (num_wraps)
  1025. iwl_print_event_log(priv, next_entry,
  1026. capacity - next_entry, mode);
  1027. /* (then/else) start at top of log */
  1028. iwl_print_event_log(priv, 0, next_entry, mode);
  1029. iwl_release_nic_access(priv);
  1030. }
  1031. EXPORT_SYMBOL(iwl_dump_nic_event_log);