radeon.h 68 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #ifndef __RADEON_H__
  29. #define __RADEON_H__
  30. /* TODO: Here are things that needs to be done :
  31. * - surface allocator & initializer : (bit like scratch reg) should
  32. * initialize HDP_ stuff on RS600, R600, R700 hw, well anythings
  33. * related to surface
  34. * - WB : write back stuff (do it bit like scratch reg things)
  35. * - Vblank : look at Jesse's rework and what we should do
  36. * - r600/r700: gart & cp
  37. * - cs : clean cs ioctl use bitmap & things like that.
  38. * - power management stuff
  39. * - Barrier in gart code
  40. * - Unmappabled vram ?
  41. * - TESTING, TESTING, TESTING
  42. */
  43. /* Initialization path:
  44. * We expect that acceleration initialization might fail for various
  45. * reasons even thought we work hard to make it works on most
  46. * configurations. In order to still have a working userspace in such
  47. * situation the init path must succeed up to the memory controller
  48. * initialization point. Failure before this point are considered as
  49. * fatal error. Here is the init callchain :
  50. * radeon_device_init perform common structure, mutex initialization
  51. * asic_init setup the GPU memory layout and perform all
  52. * one time initialization (failure in this
  53. * function are considered fatal)
  54. * asic_startup setup the GPU acceleration, in order to
  55. * follow guideline the first thing this
  56. * function should do is setting the GPU
  57. * memory controller (only MC setup failure
  58. * are considered as fatal)
  59. */
  60. #include <linux/atomic.h>
  61. #include <linux/wait.h>
  62. #include <linux/list.h>
  63. #include <linux/kref.h>
  64. #include <ttm/ttm_bo_api.h>
  65. #include <ttm/ttm_bo_driver.h>
  66. #include <ttm/ttm_placement.h>
  67. #include <ttm/ttm_module.h>
  68. #include <ttm/ttm_execbuf_util.h>
  69. #include "radeon_family.h"
  70. #include "radeon_mode.h"
  71. #include "radeon_reg.h"
  72. /*
  73. * Modules parameters.
  74. */
  75. extern int radeon_no_wb;
  76. extern int radeon_modeset;
  77. extern int radeon_dynclks;
  78. extern int radeon_r4xx_atom;
  79. extern int radeon_agpmode;
  80. extern int radeon_vram_limit;
  81. extern int radeon_gart_size;
  82. extern int radeon_benchmarking;
  83. extern int radeon_testing;
  84. extern int radeon_connector_table;
  85. extern int radeon_tv;
  86. extern int radeon_audio;
  87. extern int radeon_disp_priority;
  88. extern int radeon_hw_i2c;
  89. extern int radeon_pcie_gen2;
  90. extern int radeon_msi;
  91. extern int radeon_lockup_timeout;
  92. extern int radeon_fastfb;
  93. /*
  94. * Copy from radeon_drv.h so we don't have to include both and have conflicting
  95. * symbol;
  96. */
  97. #define RADEON_MAX_USEC_TIMEOUT 100000 /* 100 ms */
  98. #define RADEON_FENCE_JIFFIES_TIMEOUT (HZ / 2)
  99. /* RADEON_IB_POOL_SIZE must be a power of 2 */
  100. #define RADEON_IB_POOL_SIZE 16
  101. #define RADEON_DEBUGFS_MAX_COMPONENTS 32
  102. #define RADEONFB_CONN_LIMIT 4
  103. #define RADEON_BIOS_NUM_SCRATCH 8
  104. /* max number of rings */
  105. #define RADEON_NUM_RINGS 6
  106. /* fence seq are set to this number when signaled */
  107. #define RADEON_FENCE_SIGNALED_SEQ 0LL
  108. /* internal ring indices */
  109. /* r1xx+ has gfx CP ring */
  110. #define RADEON_RING_TYPE_GFX_INDEX 0
  111. /* cayman has 2 compute CP rings */
  112. #define CAYMAN_RING_TYPE_CP1_INDEX 1
  113. #define CAYMAN_RING_TYPE_CP2_INDEX 2
  114. /* R600+ has an async dma ring */
  115. #define R600_RING_TYPE_DMA_INDEX 3
  116. /* cayman add a second async dma ring */
  117. #define CAYMAN_RING_TYPE_DMA1_INDEX 4
  118. /* R600+ */
  119. #define R600_RING_TYPE_UVD_INDEX 5
  120. /* hardcode those limit for now */
  121. #define RADEON_VA_IB_OFFSET (1 << 20)
  122. #define RADEON_VA_RESERVED_SIZE (8 << 20)
  123. #define RADEON_IB_VM_MAX_SIZE (64 << 10)
  124. /* reset flags */
  125. #define RADEON_RESET_GFX (1 << 0)
  126. #define RADEON_RESET_COMPUTE (1 << 1)
  127. #define RADEON_RESET_DMA (1 << 2)
  128. #define RADEON_RESET_CP (1 << 3)
  129. #define RADEON_RESET_GRBM (1 << 4)
  130. #define RADEON_RESET_DMA1 (1 << 5)
  131. #define RADEON_RESET_RLC (1 << 6)
  132. #define RADEON_RESET_SEM (1 << 7)
  133. #define RADEON_RESET_IH (1 << 8)
  134. #define RADEON_RESET_VMC (1 << 9)
  135. #define RADEON_RESET_MC (1 << 10)
  136. #define RADEON_RESET_DISPLAY (1 << 11)
  137. /* max cursor sizes (in pixels) */
  138. #define CURSOR_WIDTH 64
  139. #define CURSOR_HEIGHT 64
  140. #define CIK_CURSOR_WIDTH 128
  141. #define CIK_CURSOR_HEIGHT 128
  142. /*
  143. * Errata workarounds.
  144. */
  145. enum radeon_pll_errata {
  146. CHIP_ERRATA_R300_CG = 0x00000001,
  147. CHIP_ERRATA_PLL_DUMMYREADS = 0x00000002,
  148. CHIP_ERRATA_PLL_DELAY = 0x00000004
  149. };
  150. struct radeon_device;
  151. /*
  152. * BIOS.
  153. */
  154. bool radeon_get_bios(struct radeon_device *rdev);
  155. /*
  156. * Dummy page
  157. */
  158. struct radeon_dummy_page {
  159. struct page *page;
  160. dma_addr_t addr;
  161. };
  162. int radeon_dummy_page_init(struct radeon_device *rdev);
  163. void radeon_dummy_page_fini(struct radeon_device *rdev);
  164. /*
  165. * Clocks
  166. */
  167. struct radeon_clock {
  168. struct radeon_pll p1pll;
  169. struct radeon_pll p2pll;
  170. struct radeon_pll dcpll;
  171. struct radeon_pll spll;
  172. struct radeon_pll mpll;
  173. /* 10 Khz units */
  174. uint32_t default_mclk;
  175. uint32_t default_sclk;
  176. uint32_t default_dispclk;
  177. uint32_t dp_extclk;
  178. uint32_t max_pixel_clock;
  179. };
  180. /*
  181. * Power management
  182. */
  183. int radeon_pm_init(struct radeon_device *rdev);
  184. void radeon_pm_fini(struct radeon_device *rdev);
  185. void radeon_pm_compute_clocks(struct radeon_device *rdev);
  186. void radeon_pm_suspend(struct radeon_device *rdev);
  187. void radeon_pm_resume(struct radeon_device *rdev);
  188. void radeon_combios_get_power_modes(struct radeon_device *rdev);
  189. void radeon_atombios_get_power_modes(struct radeon_device *rdev);
  190. int radeon_atom_get_clock_dividers(struct radeon_device *rdev,
  191. u8 clock_type,
  192. u32 clock,
  193. bool strobe_mode,
  194. struct atom_clock_dividers *dividers);
  195. void radeon_atom_set_voltage(struct radeon_device *rdev, u16 voltage_level, u8 voltage_type);
  196. void rs690_pm_info(struct radeon_device *rdev);
  197. extern int rv6xx_get_temp(struct radeon_device *rdev);
  198. extern int rv770_get_temp(struct radeon_device *rdev);
  199. extern int evergreen_get_temp(struct radeon_device *rdev);
  200. extern int sumo_get_temp(struct radeon_device *rdev);
  201. extern int si_get_temp(struct radeon_device *rdev);
  202. extern void evergreen_tiling_fields(unsigned tiling_flags, unsigned *bankw,
  203. unsigned *bankh, unsigned *mtaspect,
  204. unsigned *tile_split);
  205. /*
  206. * Fences.
  207. */
  208. struct radeon_fence_driver {
  209. uint32_t scratch_reg;
  210. uint64_t gpu_addr;
  211. volatile uint32_t *cpu_addr;
  212. /* sync_seq is protected by ring emission lock */
  213. uint64_t sync_seq[RADEON_NUM_RINGS];
  214. atomic64_t last_seq;
  215. unsigned long last_activity;
  216. bool initialized;
  217. };
  218. struct radeon_fence {
  219. struct radeon_device *rdev;
  220. struct kref kref;
  221. /* protected by radeon_fence.lock */
  222. uint64_t seq;
  223. /* RB, DMA, etc. */
  224. unsigned ring;
  225. };
  226. int radeon_fence_driver_start_ring(struct radeon_device *rdev, int ring);
  227. int radeon_fence_driver_init(struct radeon_device *rdev);
  228. void radeon_fence_driver_fini(struct radeon_device *rdev);
  229. void radeon_fence_driver_force_completion(struct radeon_device *rdev);
  230. int radeon_fence_emit(struct radeon_device *rdev, struct radeon_fence **fence, int ring);
  231. void radeon_fence_process(struct radeon_device *rdev, int ring);
  232. bool radeon_fence_signaled(struct radeon_fence *fence);
  233. int radeon_fence_wait(struct radeon_fence *fence, bool interruptible);
  234. int radeon_fence_wait_next_locked(struct radeon_device *rdev, int ring);
  235. int radeon_fence_wait_empty_locked(struct radeon_device *rdev, int ring);
  236. int radeon_fence_wait_any(struct radeon_device *rdev,
  237. struct radeon_fence **fences,
  238. bool intr);
  239. struct radeon_fence *radeon_fence_ref(struct radeon_fence *fence);
  240. void radeon_fence_unref(struct radeon_fence **fence);
  241. unsigned radeon_fence_count_emitted(struct radeon_device *rdev, int ring);
  242. bool radeon_fence_need_sync(struct radeon_fence *fence, int ring);
  243. void radeon_fence_note_sync(struct radeon_fence *fence, int ring);
  244. static inline struct radeon_fence *radeon_fence_later(struct radeon_fence *a,
  245. struct radeon_fence *b)
  246. {
  247. if (!a) {
  248. return b;
  249. }
  250. if (!b) {
  251. return a;
  252. }
  253. BUG_ON(a->ring != b->ring);
  254. if (a->seq > b->seq) {
  255. return a;
  256. } else {
  257. return b;
  258. }
  259. }
  260. static inline bool radeon_fence_is_earlier(struct radeon_fence *a,
  261. struct radeon_fence *b)
  262. {
  263. if (!a) {
  264. return false;
  265. }
  266. if (!b) {
  267. return true;
  268. }
  269. BUG_ON(a->ring != b->ring);
  270. return a->seq < b->seq;
  271. }
  272. /*
  273. * Tiling registers
  274. */
  275. struct radeon_surface_reg {
  276. struct radeon_bo *bo;
  277. };
  278. #define RADEON_GEM_MAX_SURFACES 8
  279. /*
  280. * TTM.
  281. */
  282. struct radeon_mman {
  283. struct ttm_bo_global_ref bo_global_ref;
  284. struct drm_global_reference mem_global_ref;
  285. struct ttm_bo_device bdev;
  286. bool mem_global_referenced;
  287. bool initialized;
  288. };
  289. /* bo virtual address in a specific vm */
  290. struct radeon_bo_va {
  291. /* protected by bo being reserved */
  292. struct list_head bo_list;
  293. uint64_t soffset;
  294. uint64_t eoffset;
  295. uint32_t flags;
  296. bool valid;
  297. unsigned ref_count;
  298. /* protected by vm mutex */
  299. struct list_head vm_list;
  300. /* constant after initialization */
  301. struct radeon_vm *vm;
  302. struct radeon_bo *bo;
  303. };
  304. struct radeon_bo {
  305. /* Protected by gem.mutex */
  306. struct list_head list;
  307. /* Protected by tbo.reserved */
  308. u32 placements[3];
  309. struct ttm_placement placement;
  310. struct ttm_buffer_object tbo;
  311. struct ttm_bo_kmap_obj kmap;
  312. unsigned pin_count;
  313. void *kptr;
  314. u32 tiling_flags;
  315. u32 pitch;
  316. int surface_reg;
  317. /* list of all virtual address to which this bo
  318. * is associated to
  319. */
  320. struct list_head va;
  321. /* Constant after initialization */
  322. struct radeon_device *rdev;
  323. struct drm_gem_object gem_base;
  324. struct ttm_bo_kmap_obj dma_buf_vmap;
  325. pid_t pid;
  326. };
  327. #define gem_to_radeon_bo(gobj) container_of((gobj), struct radeon_bo, gem_base)
  328. struct radeon_bo_list {
  329. struct ttm_validate_buffer tv;
  330. struct radeon_bo *bo;
  331. uint64_t gpu_offset;
  332. bool written;
  333. unsigned domain;
  334. unsigned alt_domain;
  335. u32 tiling_flags;
  336. };
  337. int radeon_gem_debugfs_init(struct radeon_device *rdev);
  338. /* sub-allocation manager, it has to be protected by another lock.
  339. * By conception this is an helper for other part of the driver
  340. * like the indirect buffer or semaphore, which both have their
  341. * locking.
  342. *
  343. * Principe is simple, we keep a list of sub allocation in offset
  344. * order (first entry has offset == 0, last entry has the highest
  345. * offset).
  346. *
  347. * When allocating new object we first check if there is room at
  348. * the end total_size - (last_object_offset + last_object_size) >=
  349. * alloc_size. If so we allocate new object there.
  350. *
  351. * When there is not enough room at the end, we start waiting for
  352. * each sub object until we reach object_offset+object_size >=
  353. * alloc_size, this object then become the sub object we return.
  354. *
  355. * Alignment can't be bigger than page size.
  356. *
  357. * Hole are not considered for allocation to keep things simple.
  358. * Assumption is that there won't be hole (all object on same
  359. * alignment).
  360. */
  361. struct radeon_sa_manager {
  362. wait_queue_head_t wq;
  363. struct radeon_bo *bo;
  364. struct list_head *hole;
  365. struct list_head flist[RADEON_NUM_RINGS];
  366. struct list_head olist;
  367. unsigned size;
  368. uint64_t gpu_addr;
  369. void *cpu_ptr;
  370. uint32_t domain;
  371. };
  372. struct radeon_sa_bo;
  373. /* sub-allocation buffer */
  374. struct radeon_sa_bo {
  375. struct list_head olist;
  376. struct list_head flist;
  377. struct radeon_sa_manager *manager;
  378. unsigned soffset;
  379. unsigned eoffset;
  380. struct radeon_fence *fence;
  381. };
  382. /*
  383. * GEM objects.
  384. */
  385. struct radeon_gem {
  386. struct mutex mutex;
  387. struct list_head objects;
  388. };
  389. int radeon_gem_init(struct radeon_device *rdev);
  390. void radeon_gem_fini(struct radeon_device *rdev);
  391. int radeon_gem_object_create(struct radeon_device *rdev, int size,
  392. int alignment, int initial_domain,
  393. bool discardable, bool kernel,
  394. struct drm_gem_object **obj);
  395. int radeon_mode_dumb_create(struct drm_file *file_priv,
  396. struct drm_device *dev,
  397. struct drm_mode_create_dumb *args);
  398. int radeon_mode_dumb_mmap(struct drm_file *filp,
  399. struct drm_device *dev,
  400. uint32_t handle, uint64_t *offset_p);
  401. int radeon_mode_dumb_destroy(struct drm_file *file_priv,
  402. struct drm_device *dev,
  403. uint32_t handle);
  404. /*
  405. * Semaphores.
  406. */
  407. /* everything here is constant */
  408. struct radeon_semaphore {
  409. struct radeon_sa_bo *sa_bo;
  410. signed waiters;
  411. uint64_t gpu_addr;
  412. };
  413. int radeon_semaphore_create(struct radeon_device *rdev,
  414. struct radeon_semaphore **semaphore);
  415. void radeon_semaphore_emit_signal(struct radeon_device *rdev, int ring,
  416. struct radeon_semaphore *semaphore);
  417. void radeon_semaphore_emit_wait(struct radeon_device *rdev, int ring,
  418. struct radeon_semaphore *semaphore);
  419. int radeon_semaphore_sync_rings(struct radeon_device *rdev,
  420. struct radeon_semaphore *semaphore,
  421. int signaler, int waiter);
  422. void radeon_semaphore_free(struct radeon_device *rdev,
  423. struct radeon_semaphore **semaphore,
  424. struct radeon_fence *fence);
  425. /*
  426. * GART structures, functions & helpers
  427. */
  428. struct radeon_mc;
  429. #define RADEON_GPU_PAGE_SIZE 4096
  430. #define RADEON_GPU_PAGE_MASK (RADEON_GPU_PAGE_SIZE - 1)
  431. #define RADEON_GPU_PAGE_SHIFT 12
  432. #define RADEON_GPU_PAGE_ALIGN(a) (((a) + RADEON_GPU_PAGE_MASK) & ~RADEON_GPU_PAGE_MASK)
  433. struct radeon_gart {
  434. dma_addr_t table_addr;
  435. struct radeon_bo *robj;
  436. void *ptr;
  437. unsigned num_gpu_pages;
  438. unsigned num_cpu_pages;
  439. unsigned table_size;
  440. struct page **pages;
  441. dma_addr_t *pages_addr;
  442. bool ready;
  443. };
  444. int radeon_gart_table_ram_alloc(struct radeon_device *rdev);
  445. void radeon_gart_table_ram_free(struct radeon_device *rdev);
  446. int radeon_gart_table_vram_alloc(struct radeon_device *rdev);
  447. void radeon_gart_table_vram_free(struct radeon_device *rdev);
  448. int radeon_gart_table_vram_pin(struct radeon_device *rdev);
  449. void radeon_gart_table_vram_unpin(struct radeon_device *rdev);
  450. int radeon_gart_init(struct radeon_device *rdev);
  451. void radeon_gart_fini(struct radeon_device *rdev);
  452. void radeon_gart_unbind(struct radeon_device *rdev, unsigned offset,
  453. int pages);
  454. int radeon_gart_bind(struct radeon_device *rdev, unsigned offset,
  455. int pages, struct page **pagelist,
  456. dma_addr_t *dma_addr);
  457. void radeon_gart_restore(struct radeon_device *rdev);
  458. /*
  459. * GPU MC structures, functions & helpers
  460. */
  461. struct radeon_mc {
  462. resource_size_t aper_size;
  463. resource_size_t aper_base;
  464. resource_size_t agp_base;
  465. /* for some chips with <= 32MB we need to lie
  466. * about vram size near mc fb location */
  467. u64 mc_vram_size;
  468. u64 visible_vram_size;
  469. u64 gtt_size;
  470. u64 gtt_start;
  471. u64 gtt_end;
  472. u64 vram_start;
  473. u64 vram_end;
  474. unsigned vram_width;
  475. u64 real_vram_size;
  476. int vram_mtrr;
  477. bool vram_is_ddr;
  478. bool igp_sideport_enabled;
  479. u64 gtt_base_align;
  480. u64 mc_mask;
  481. };
  482. bool radeon_combios_sideport_present(struct radeon_device *rdev);
  483. bool radeon_atombios_sideport_present(struct radeon_device *rdev);
  484. /*
  485. * GPU scratch registers structures, functions & helpers
  486. */
  487. struct radeon_scratch {
  488. unsigned num_reg;
  489. uint32_t reg_base;
  490. bool free[32];
  491. uint32_t reg[32];
  492. };
  493. int radeon_scratch_get(struct radeon_device *rdev, uint32_t *reg);
  494. void radeon_scratch_free(struct radeon_device *rdev, uint32_t reg);
  495. /*
  496. * GPU doorbell structures, functions & helpers
  497. */
  498. struct radeon_doorbell {
  499. u32 num_pages;
  500. bool free[1024];
  501. /* doorbell mmio */
  502. resource_size_t base;
  503. resource_size_t size;
  504. void __iomem *ptr;
  505. };
  506. int radeon_doorbell_get(struct radeon_device *rdev, u32 *page);
  507. void radeon_doorbell_free(struct radeon_device *rdev, u32 doorbell);
  508. /*
  509. * IRQS.
  510. */
  511. struct radeon_unpin_work {
  512. struct work_struct work;
  513. struct radeon_device *rdev;
  514. int crtc_id;
  515. struct radeon_fence *fence;
  516. struct drm_pending_vblank_event *event;
  517. struct radeon_bo *old_rbo;
  518. u64 new_crtc_base;
  519. };
  520. struct r500_irq_stat_regs {
  521. u32 disp_int;
  522. u32 hdmi0_status;
  523. };
  524. struct r600_irq_stat_regs {
  525. u32 disp_int;
  526. u32 disp_int_cont;
  527. u32 disp_int_cont2;
  528. u32 d1grph_int;
  529. u32 d2grph_int;
  530. u32 hdmi0_status;
  531. u32 hdmi1_status;
  532. };
  533. struct evergreen_irq_stat_regs {
  534. u32 disp_int;
  535. u32 disp_int_cont;
  536. u32 disp_int_cont2;
  537. u32 disp_int_cont3;
  538. u32 disp_int_cont4;
  539. u32 disp_int_cont5;
  540. u32 d1grph_int;
  541. u32 d2grph_int;
  542. u32 d3grph_int;
  543. u32 d4grph_int;
  544. u32 d5grph_int;
  545. u32 d6grph_int;
  546. u32 afmt_status1;
  547. u32 afmt_status2;
  548. u32 afmt_status3;
  549. u32 afmt_status4;
  550. u32 afmt_status5;
  551. u32 afmt_status6;
  552. };
  553. struct cik_irq_stat_regs {
  554. u32 disp_int;
  555. u32 disp_int_cont;
  556. u32 disp_int_cont2;
  557. u32 disp_int_cont3;
  558. u32 disp_int_cont4;
  559. u32 disp_int_cont5;
  560. u32 disp_int_cont6;
  561. };
  562. union radeon_irq_stat_regs {
  563. struct r500_irq_stat_regs r500;
  564. struct r600_irq_stat_regs r600;
  565. struct evergreen_irq_stat_regs evergreen;
  566. struct cik_irq_stat_regs cik;
  567. };
  568. #define RADEON_MAX_HPD_PINS 6
  569. #define RADEON_MAX_CRTCS 6
  570. #define RADEON_MAX_AFMT_BLOCKS 6
  571. struct radeon_irq {
  572. bool installed;
  573. spinlock_t lock;
  574. atomic_t ring_int[RADEON_NUM_RINGS];
  575. bool crtc_vblank_int[RADEON_MAX_CRTCS];
  576. atomic_t pflip[RADEON_MAX_CRTCS];
  577. wait_queue_head_t vblank_queue;
  578. bool hpd[RADEON_MAX_HPD_PINS];
  579. bool afmt[RADEON_MAX_AFMT_BLOCKS];
  580. union radeon_irq_stat_regs stat_regs;
  581. };
  582. int radeon_irq_kms_init(struct radeon_device *rdev);
  583. void radeon_irq_kms_fini(struct radeon_device *rdev);
  584. void radeon_irq_kms_sw_irq_get(struct radeon_device *rdev, int ring);
  585. void radeon_irq_kms_sw_irq_put(struct radeon_device *rdev, int ring);
  586. void radeon_irq_kms_pflip_irq_get(struct radeon_device *rdev, int crtc);
  587. void radeon_irq_kms_pflip_irq_put(struct radeon_device *rdev, int crtc);
  588. void radeon_irq_kms_enable_afmt(struct radeon_device *rdev, int block);
  589. void radeon_irq_kms_disable_afmt(struct radeon_device *rdev, int block);
  590. void radeon_irq_kms_enable_hpd(struct radeon_device *rdev, unsigned hpd_mask);
  591. void radeon_irq_kms_disable_hpd(struct radeon_device *rdev, unsigned hpd_mask);
  592. /*
  593. * CP & rings.
  594. */
  595. struct radeon_ib {
  596. struct radeon_sa_bo *sa_bo;
  597. uint32_t length_dw;
  598. uint64_t gpu_addr;
  599. uint32_t *ptr;
  600. int ring;
  601. struct radeon_fence *fence;
  602. struct radeon_vm *vm;
  603. bool is_const_ib;
  604. struct radeon_fence *sync_to[RADEON_NUM_RINGS];
  605. struct radeon_semaphore *semaphore;
  606. };
  607. struct radeon_ring {
  608. struct radeon_bo *ring_obj;
  609. volatile uint32_t *ring;
  610. unsigned rptr;
  611. unsigned rptr_offs;
  612. unsigned rptr_reg;
  613. unsigned rptr_save_reg;
  614. u64 next_rptr_gpu_addr;
  615. volatile u32 *next_rptr_cpu_addr;
  616. unsigned wptr;
  617. unsigned wptr_old;
  618. unsigned wptr_reg;
  619. unsigned ring_size;
  620. unsigned ring_free_dw;
  621. int count_dw;
  622. unsigned long last_activity;
  623. unsigned last_rptr;
  624. uint64_t gpu_addr;
  625. uint32_t align_mask;
  626. uint32_t ptr_mask;
  627. bool ready;
  628. u32 ptr_reg_shift;
  629. u32 ptr_reg_mask;
  630. u32 nop;
  631. u32 idx;
  632. u64 last_semaphore_signal_addr;
  633. u64 last_semaphore_wait_addr;
  634. /* for CIK queues */
  635. u32 me;
  636. u32 pipe;
  637. u32 queue;
  638. struct radeon_bo *mqd_obj;
  639. u32 doorbell_page_num;
  640. u32 doorbell_offset;
  641. unsigned wptr_offs;
  642. };
  643. struct radeon_mec {
  644. struct radeon_bo *hpd_eop_obj;
  645. u64 hpd_eop_gpu_addr;
  646. u32 num_pipe;
  647. u32 num_mec;
  648. u32 num_queue;
  649. };
  650. /*
  651. * VM
  652. */
  653. /* maximum number of VMIDs */
  654. #define RADEON_NUM_VM 16
  655. /* defines number of bits in page table versus page directory,
  656. * a page is 4KB so we have 12 bits offset, 9 bits in the page
  657. * table and the remaining 19 bits are in the page directory */
  658. #define RADEON_VM_BLOCK_SIZE 9
  659. /* number of entries in page table */
  660. #define RADEON_VM_PTE_COUNT (1 << RADEON_VM_BLOCK_SIZE)
  661. struct radeon_vm {
  662. struct list_head list;
  663. struct list_head va;
  664. unsigned id;
  665. /* contains the page directory */
  666. struct radeon_sa_bo *page_directory;
  667. uint64_t pd_gpu_addr;
  668. /* array of page tables, one for each page directory entry */
  669. struct radeon_sa_bo **page_tables;
  670. struct mutex mutex;
  671. /* last fence for cs using this vm */
  672. struct radeon_fence *fence;
  673. /* last flush or NULL if we still need to flush */
  674. struct radeon_fence *last_flush;
  675. };
  676. struct radeon_vm_manager {
  677. struct mutex lock;
  678. struct list_head lru_vm;
  679. struct radeon_fence *active[RADEON_NUM_VM];
  680. struct radeon_sa_manager sa_manager;
  681. uint32_t max_pfn;
  682. /* number of VMIDs */
  683. unsigned nvm;
  684. /* vram base address for page table entry */
  685. u64 vram_base_offset;
  686. /* is vm enabled? */
  687. bool enabled;
  688. };
  689. /*
  690. * file private structure
  691. */
  692. struct radeon_fpriv {
  693. struct radeon_vm vm;
  694. };
  695. /*
  696. * R6xx+ IH ring
  697. */
  698. struct r600_ih {
  699. struct radeon_bo *ring_obj;
  700. volatile uint32_t *ring;
  701. unsigned rptr;
  702. unsigned ring_size;
  703. uint64_t gpu_addr;
  704. uint32_t ptr_mask;
  705. atomic_t lock;
  706. bool enabled;
  707. };
  708. struct r600_blit_cp_primitives {
  709. void (*set_render_target)(struct radeon_device *rdev, int format,
  710. int w, int h, u64 gpu_addr);
  711. void (*cp_set_surface_sync)(struct radeon_device *rdev,
  712. u32 sync_type, u32 size,
  713. u64 mc_addr);
  714. void (*set_shaders)(struct radeon_device *rdev);
  715. void (*set_vtx_resource)(struct radeon_device *rdev, u64 gpu_addr);
  716. void (*set_tex_resource)(struct radeon_device *rdev,
  717. int format, int w, int h, int pitch,
  718. u64 gpu_addr, u32 size);
  719. void (*set_scissors)(struct radeon_device *rdev, int x1, int y1,
  720. int x2, int y2);
  721. void (*draw_auto)(struct radeon_device *rdev);
  722. void (*set_default_state)(struct radeon_device *rdev);
  723. };
  724. struct r600_blit {
  725. struct radeon_bo *shader_obj;
  726. struct r600_blit_cp_primitives primitives;
  727. int max_dim;
  728. int ring_size_common;
  729. int ring_size_per_loop;
  730. u64 shader_gpu_addr;
  731. u32 vs_offset, ps_offset;
  732. u32 state_offset;
  733. u32 state_len;
  734. };
  735. /*
  736. * SI RLC stuff
  737. */
  738. struct si_rlc {
  739. /* for power gating */
  740. struct radeon_bo *save_restore_obj;
  741. uint64_t save_restore_gpu_addr;
  742. /* for clear state */
  743. struct radeon_bo *clear_state_obj;
  744. uint64_t clear_state_gpu_addr;
  745. };
  746. int radeon_ib_get(struct radeon_device *rdev, int ring,
  747. struct radeon_ib *ib, struct radeon_vm *vm,
  748. unsigned size);
  749. void radeon_ib_free(struct radeon_device *rdev, struct radeon_ib *ib);
  750. void radeon_ib_sync_to(struct radeon_ib *ib, struct radeon_fence *fence);
  751. int radeon_ib_schedule(struct radeon_device *rdev, struct radeon_ib *ib,
  752. struct radeon_ib *const_ib);
  753. int radeon_ib_pool_init(struct radeon_device *rdev);
  754. void radeon_ib_pool_fini(struct radeon_device *rdev);
  755. int radeon_ib_ring_tests(struct radeon_device *rdev);
  756. /* Ring access between begin & end cannot sleep */
  757. bool radeon_ring_supports_scratch_reg(struct radeon_device *rdev,
  758. struct radeon_ring *ring);
  759. void radeon_ring_free_size(struct radeon_device *rdev, struct radeon_ring *cp);
  760. int radeon_ring_alloc(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ndw);
  761. int radeon_ring_lock(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ndw);
  762. void radeon_ring_commit(struct radeon_device *rdev, struct radeon_ring *cp);
  763. void radeon_ring_unlock_commit(struct radeon_device *rdev, struct radeon_ring *cp);
  764. void radeon_ring_undo(struct radeon_ring *ring);
  765. void radeon_ring_unlock_undo(struct radeon_device *rdev, struct radeon_ring *cp);
  766. int radeon_ring_test(struct radeon_device *rdev, struct radeon_ring *cp);
  767. void radeon_ring_force_activity(struct radeon_device *rdev, struct radeon_ring *ring);
  768. void radeon_ring_lockup_update(struct radeon_ring *ring);
  769. bool radeon_ring_test_lockup(struct radeon_device *rdev, struct radeon_ring *ring);
  770. unsigned radeon_ring_backup(struct radeon_device *rdev, struct radeon_ring *ring,
  771. uint32_t **data);
  772. int radeon_ring_restore(struct radeon_device *rdev, struct radeon_ring *ring,
  773. unsigned size, uint32_t *data);
  774. int radeon_ring_init(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ring_size,
  775. unsigned rptr_offs, unsigned rptr_reg, unsigned wptr_reg,
  776. u32 ptr_reg_shift, u32 ptr_reg_mask, u32 nop);
  777. void radeon_ring_fini(struct radeon_device *rdev, struct radeon_ring *cp);
  778. /* r600 async dma */
  779. void r600_dma_stop(struct radeon_device *rdev);
  780. int r600_dma_resume(struct radeon_device *rdev);
  781. void r600_dma_fini(struct radeon_device *rdev);
  782. void cayman_dma_stop(struct radeon_device *rdev);
  783. int cayman_dma_resume(struct radeon_device *rdev);
  784. void cayman_dma_fini(struct radeon_device *rdev);
  785. /*
  786. * CS.
  787. */
  788. struct radeon_cs_reloc {
  789. struct drm_gem_object *gobj;
  790. struct radeon_bo *robj;
  791. struct radeon_bo_list lobj;
  792. uint32_t handle;
  793. uint32_t flags;
  794. };
  795. struct radeon_cs_chunk {
  796. uint32_t chunk_id;
  797. uint32_t length_dw;
  798. int kpage_idx[2];
  799. uint32_t *kpage[2];
  800. uint32_t *kdata;
  801. void __user *user_ptr;
  802. int last_copied_page;
  803. int last_page_index;
  804. };
  805. struct radeon_cs_parser {
  806. struct device *dev;
  807. struct radeon_device *rdev;
  808. struct drm_file *filp;
  809. /* chunks */
  810. unsigned nchunks;
  811. struct radeon_cs_chunk *chunks;
  812. uint64_t *chunks_array;
  813. /* IB */
  814. unsigned idx;
  815. /* relocations */
  816. unsigned nrelocs;
  817. struct radeon_cs_reloc *relocs;
  818. struct radeon_cs_reloc **relocs_ptr;
  819. struct list_head validated;
  820. unsigned dma_reloc_idx;
  821. /* indices of various chunks */
  822. int chunk_ib_idx;
  823. int chunk_relocs_idx;
  824. int chunk_flags_idx;
  825. int chunk_const_ib_idx;
  826. struct radeon_ib ib;
  827. struct radeon_ib const_ib;
  828. void *track;
  829. unsigned family;
  830. int parser_error;
  831. u32 cs_flags;
  832. u32 ring;
  833. s32 priority;
  834. };
  835. extern int radeon_cs_finish_pages(struct radeon_cs_parser *p);
  836. extern u32 radeon_get_ib_value(struct radeon_cs_parser *p, int idx);
  837. struct radeon_cs_packet {
  838. unsigned idx;
  839. unsigned type;
  840. unsigned reg;
  841. unsigned opcode;
  842. int count;
  843. unsigned one_reg_wr;
  844. };
  845. typedef int (*radeon_packet0_check_t)(struct radeon_cs_parser *p,
  846. struct radeon_cs_packet *pkt,
  847. unsigned idx, unsigned reg);
  848. typedef int (*radeon_packet3_check_t)(struct radeon_cs_parser *p,
  849. struct radeon_cs_packet *pkt);
  850. /*
  851. * AGP
  852. */
  853. int radeon_agp_init(struct radeon_device *rdev);
  854. void radeon_agp_resume(struct radeon_device *rdev);
  855. void radeon_agp_suspend(struct radeon_device *rdev);
  856. void radeon_agp_fini(struct radeon_device *rdev);
  857. /*
  858. * Writeback
  859. */
  860. struct radeon_wb {
  861. struct radeon_bo *wb_obj;
  862. volatile uint32_t *wb;
  863. uint64_t gpu_addr;
  864. bool enabled;
  865. bool use_event;
  866. };
  867. #define RADEON_WB_SCRATCH_OFFSET 0
  868. #define RADEON_WB_RING0_NEXT_RPTR 256
  869. #define RADEON_WB_CP_RPTR_OFFSET 1024
  870. #define RADEON_WB_CP1_RPTR_OFFSET 1280
  871. #define RADEON_WB_CP2_RPTR_OFFSET 1536
  872. #define R600_WB_DMA_RPTR_OFFSET 1792
  873. #define R600_WB_IH_WPTR_OFFSET 2048
  874. #define CAYMAN_WB_DMA1_RPTR_OFFSET 2304
  875. #define R600_WB_UVD_RPTR_OFFSET 2560
  876. #define R600_WB_EVENT_OFFSET 3072
  877. #define CIK_WB_CP1_WPTR_OFFSET 3328
  878. #define CIK_WB_CP2_WPTR_OFFSET 3584
  879. /**
  880. * struct radeon_pm - power management datas
  881. * @max_bandwidth: maximum bandwidth the gpu has (MByte/s)
  882. * @igp_sideport_mclk: sideport memory clock Mhz (rs690,rs740,rs780,rs880)
  883. * @igp_system_mclk: system clock Mhz (rs690,rs740,rs780,rs880)
  884. * @igp_ht_link_clk: ht link clock Mhz (rs690,rs740,rs780,rs880)
  885. * @igp_ht_link_width: ht link width in bits (rs690,rs740,rs780,rs880)
  886. * @k8_bandwidth: k8 bandwidth the gpu has (MByte/s) (IGP)
  887. * @sideport_bandwidth: sideport bandwidth the gpu has (MByte/s) (IGP)
  888. * @ht_bandwidth: ht bandwidth the gpu has (MByte/s) (IGP)
  889. * @core_bandwidth: core GPU bandwidth the gpu has (MByte/s) (IGP)
  890. * @sclk: GPU clock Mhz (core bandwidth depends of this clock)
  891. * @needed_bandwidth: current bandwidth needs
  892. *
  893. * It keeps track of various data needed to take powermanagement decision.
  894. * Bandwidth need is used to determine minimun clock of the GPU and memory.
  895. * Equation between gpu/memory clock and available bandwidth is hw dependent
  896. * (type of memory, bus size, efficiency, ...)
  897. */
  898. enum radeon_pm_method {
  899. PM_METHOD_PROFILE,
  900. PM_METHOD_DYNPM,
  901. };
  902. enum radeon_dynpm_state {
  903. DYNPM_STATE_DISABLED,
  904. DYNPM_STATE_MINIMUM,
  905. DYNPM_STATE_PAUSED,
  906. DYNPM_STATE_ACTIVE,
  907. DYNPM_STATE_SUSPENDED,
  908. };
  909. enum radeon_dynpm_action {
  910. DYNPM_ACTION_NONE,
  911. DYNPM_ACTION_MINIMUM,
  912. DYNPM_ACTION_DOWNCLOCK,
  913. DYNPM_ACTION_UPCLOCK,
  914. DYNPM_ACTION_DEFAULT
  915. };
  916. enum radeon_voltage_type {
  917. VOLTAGE_NONE = 0,
  918. VOLTAGE_GPIO,
  919. VOLTAGE_VDDC,
  920. VOLTAGE_SW
  921. };
  922. enum radeon_pm_state_type {
  923. POWER_STATE_TYPE_DEFAULT,
  924. POWER_STATE_TYPE_POWERSAVE,
  925. POWER_STATE_TYPE_BATTERY,
  926. POWER_STATE_TYPE_BALANCED,
  927. POWER_STATE_TYPE_PERFORMANCE,
  928. };
  929. enum radeon_pm_profile_type {
  930. PM_PROFILE_DEFAULT,
  931. PM_PROFILE_AUTO,
  932. PM_PROFILE_LOW,
  933. PM_PROFILE_MID,
  934. PM_PROFILE_HIGH,
  935. };
  936. #define PM_PROFILE_DEFAULT_IDX 0
  937. #define PM_PROFILE_LOW_SH_IDX 1
  938. #define PM_PROFILE_MID_SH_IDX 2
  939. #define PM_PROFILE_HIGH_SH_IDX 3
  940. #define PM_PROFILE_LOW_MH_IDX 4
  941. #define PM_PROFILE_MID_MH_IDX 5
  942. #define PM_PROFILE_HIGH_MH_IDX 6
  943. #define PM_PROFILE_MAX 7
  944. struct radeon_pm_profile {
  945. int dpms_off_ps_idx;
  946. int dpms_on_ps_idx;
  947. int dpms_off_cm_idx;
  948. int dpms_on_cm_idx;
  949. };
  950. enum radeon_int_thermal_type {
  951. THERMAL_TYPE_NONE,
  952. THERMAL_TYPE_RV6XX,
  953. THERMAL_TYPE_RV770,
  954. THERMAL_TYPE_EVERGREEN,
  955. THERMAL_TYPE_SUMO,
  956. THERMAL_TYPE_NI,
  957. THERMAL_TYPE_SI,
  958. THERMAL_TYPE_CI,
  959. };
  960. struct radeon_voltage {
  961. enum radeon_voltage_type type;
  962. /* gpio voltage */
  963. struct radeon_gpio_rec gpio;
  964. u32 delay; /* delay in usec from voltage drop to sclk change */
  965. bool active_high; /* voltage drop is active when bit is high */
  966. /* VDDC voltage */
  967. u8 vddc_id; /* index into vddc voltage table */
  968. u8 vddci_id; /* index into vddci voltage table */
  969. bool vddci_enabled;
  970. /* r6xx+ sw */
  971. u16 voltage;
  972. /* evergreen+ vddci */
  973. u16 vddci;
  974. };
  975. /* clock mode flags */
  976. #define RADEON_PM_MODE_NO_DISPLAY (1 << 0)
  977. struct radeon_pm_clock_info {
  978. /* memory clock */
  979. u32 mclk;
  980. /* engine clock */
  981. u32 sclk;
  982. /* voltage info */
  983. struct radeon_voltage voltage;
  984. /* standardized clock flags */
  985. u32 flags;
  986. };
  987. /* state flags */
  988. #define RADEON_PM_STATE_SINGLE_DISPLAY_ONLY (1 << 0)
  989. struct radeon_power_state {
  990. enum radeon_pm_state_type type;
  991. struct radeon_pm_clock_info *clock_info;
  992. /* number of valid clock modes in this power state */
  993. int num_clock_modes;
  994. struct radeon_pm_clock_info *default_clock_mode;
  995. /* standardized state flags */
  996. u32 flags;
  997. u32 misc; /* vbios specific flags */
  998. u32 misc2; /* vbios specific flags */
  999. int pcie_lanes; /* pcie lanes */
  1000. };
  1001. /*
  1002. * Some modes are overclocked by very low value, accept them
  1003. */
  1004. #define RADEON_MODE_OVERCLOCK_MARGIN 500 /* 5 MHz */
  1005. struct radeon_pm {
  1006. struct mutex mutex;
  1007. /* write locked while reprogramming mclk */
  1008. struct rw_semaphore mclk_lock;
  1009. u32 active_crtcs;
  1010. int active_crtc_count;
  1011. int req_vblank;
  1012. bool vblank_sync;
  1013. fixed20_12 max_bandwidth;
  1014. fixed20_12 igp_sideport_mclk;
  1015. fixed20_12 igp_system_mclk;
  1016. fixed20_12 igp_ht_link_clk;
  1017. fixed20_12 igp_ht_link_width;
  1018. fixed20_12 k8_bandwidth;
  1019. fixed20_12 sideport_bandwidth;
  1020. fixed20_12 ht_bandwidth;
  1021. fixed20_12 core_bandwidth;
  1022. fixed20_12 sclk;
  1023. fixed20_12 mclk;
  1024. fixed20_12 needed_bandwidth;
  1025. struct radeon_power_state *power_state;
  1026. /* number of valid power states */
  1027. int num_power_states;
  1028. int current_power_state_index;
  1029. int current_clock_mode_index;
  1030. int requested_power_state_index;
  1031. int requested_clock_mode_index;
  1032. int default_power_state_index;
  1033. u32 current_sclk;
  1034. u32 current_mclk;
  1035. u16 current_vddc;
  1036. u16 current_vddci;
  1037. u32 default_sclk;
  1038. u32 default_mclk;
  1039. u16 default_vddc;
  1040. u16 default_vddci;
  1041. struct radeon_i2c_chan *i2c_bus;
  1042. /* selected pm method */
  1043. enum radeon_pm_method pm_method;
  1044. /* dynpm power management */
  1045. struct delayed_work dynpm_idle_work;
  1046. enum radeon_dynpm_state dynpm_state;
  1047. enum radeon_dynpm_action dynpm_planned_action;
  1048. unsigned long dynpm_action_timeout;
  1049. bool dynpm_can_upclock;
  1050. bool dynpm_can_downclock;
  1051. /* profile-based power management */
  1052. enum radeon_pm_profile_type profile;
  1053. int profile_index;
  1054. struct radeon_pm_profile profiles[PM_PROFILE_MAX];
  1055. /* internal thermal controller on rv6xx+ */
  1056. enum radeon_int_thermal_type int_thermal_type;
  1057. struct device *int_hwmon_dev;
  1058. };
  1059. int radeon_pm_get_type_index(struct radeon_device *rdev,
  1060. enum radeon_pm_state_type ps_type,
  1061. int instance);
  1062. /*
  1063. * UVD
  1064. */
  1065. #define RADEON_MAX_UVD_HANDLES 10
  1066. #define RADEON_UVD_STACK_SIZE (1024*1024)
  1067. #define RADEON_UVD_HEAP_SIZE (1024*1024)
  1068. struct radeon_uvd {
  1069. struct radeon_bo *vcpu_bo;
  1070. void *cpu_addr;
  1071. uint64_t gpu_addr;
  1072. atomic_t handles[RADEON_MAX_UVD_HANDLES];
  1073. struct drm_file *filp[RADEON_MAX_UVD_HANDLES];
  1074. struct delayed_work idle_work;
  1075. };
  1076. int radeon_uvd_init(struct radeon_device *rdev);
  1077. void radeon_uvd_fini(struct radeon_device *rdev);
  1078. int radeon_uvd_suspend(struct radeon_device *rdev);
  1079. int radeon_uvd_resume(struct radeon_device *rdev);
  1080. int radeon_uvd_get_create_msg(struct radeon_device *rdev, int ring,
  1081. uint32_t handle, struct radeon_fence **fence);
  1082. int radeon_uvd_get_destroy_msg(struct radeon_device *rdev, int ring,
  1083. uint32_t handle, struct radeon_fence **fence);
  1084. void radeon_uvd_force_into_uvd_segment(struct radeon_bo *rbo);
  1085. void radeon_uvd_free_handles(struct radeon_device *rdev,
  1086. struct drm_file *filp);
  1087. int radeon_uvd_cs_parse(struct radeon_cs_parser *parser);
  1088. void radeon_uvd_note_usage(struct radeon_device *rdev);
  1089. int radeon_uvd_calc_upll_dividers(struct radeon_device *rdev,
  1090. unsigned vclk, unsigned dclk,
  1091. unsigned vco_min, unsigned vco_max,
  1092. unsigned fb_factor, unsigned fb_mask,
  1093. unsigned pd_min, unsigned pd_max,
  1094. unsigned pd_even,
  1095. unsigned *optimal_fb_div,
  1096. unsigned *optimal_vclk_div,
  1097. unsigned *optimal_dclk_div);
  1098. int radeon_uvd_send_upll_ctlreq(struct radeon_device *rdev,
  1099. unsigned cg_upll_func_cntl);
  1100. struct r600_audio {
  1101. int channels;
  1102. int rate;
  1103. int bits_per_sample;
  1104. u8 status_bits;
  1105. u8 category_code;
  1106. };
  1107. /*
  1108. * Benchmarking
  1109. */
  1110. void radeon_benchmark(struct radeon_device *rdev, int test_number);
  1111. /*
  1112. * Testing
  1113. */
  1114. void radeon_test_moves(struct radeon_device *rdev);
  1115. void radeon_test_ring_sync(struct radeon_device *rdev,
  1116. struct radeon_ring *cpA,
  1117. struct radeon_ring *cpB);
  1118. void radeon_test_syncing(struct radeon_device *rdev);
  1119. /*
  1120. * Debugfs
  1121. */
  1122. struct radeon_debugfs {
  1123. struct drm_info_list *files;
  1124. unsigned num_files;
  1125. };
  1126. int radeon_debugfs_add_files(struct radeon_device *rdev,
  1127. struct drm_info_list *files,
  1128. unsigned nfiles);
  1129. int radeon_debugfs_fence_init(struct radeon_device *rdev);
  1130. /*
  1131. * ASIC specific functions.
  1132. */
  1133. struct radeon_asic {
  1134. int (*init)(struct radeon_device *rdev);
  1135. void (*fini)(struct radeon_device *rdev);
  1136. int (*resume)(struct radeon_device *rdev);
  1137. int (*suspend)(struct radeon_device *rdev);
  1138. void (*vga_set_state)(struct radeon_device *rdev, bool state);
  1139. int (*asic_reset)(struct radeon_device *rdev);
  1140. /* ioctl hw specific callback. Some hw might want to perform special
  1141. * operation on specific ioctl. For instance on wait idle some hw
  1142. * might want to perform and HDP flush through MMIO as it seems that
  1143. * some R6XX/R7XX hw doesn't take HDP flush into account if programmed
  1144. * through ring.
  1145. */
  1146. void (*ioctl_wait_idle)(struct radeon_device *rdev, struct radeon_bo *bo);
  1147. /* check if 3D engine is idle */
  1148. bool (*gui_idle)(struct radeon_device *rdev);
  1149. /* wait for mc_idle */
  1150. int (*mc_wait_for_idle)(struct radeon_device *rdev);
  1151. /* get the reference clock */
  1152. u32 (*get_xclk)(struct radeon_device *rdev);
  1153. /* get the gpu clock counter */
  1154. uint64_t (*get_gpu_clock_counter)(struct radeon_device *rdev);
  1155. /* gart */
  1156. struct {
  1157. void (*tlb_flush)(struct radeon_device *rdev);
  1158. int (*set_page)(struct radeon_device *rdev, int i, uint64_t addr);
  1159. } gart;
  1160. struct {
  1161. int (*init)(struct radeon_device *rdev);
  1162. void (*fini)(struct radeon_device *rdev);
  1163. u32 pt_ring_index;
  1164. void (*set_page)(struct radeon_device *rdev,
  1165. struct radeon_ib *ib,
  1166. uint64_t pe,
  1167. uint64_t addr, unsigned count,
  1168. uint32_t incr, uint32_t flags);
  1169. } vm;
  1170. /* ring specific callbacks */
  1171. struct {
  1172. void (*ib_execute)(struct radeon_device *rdev, struct radeon_ib *ib);
  1173. int (*ib_parse)(struct radeon_device *rdev, struct radeon_ib *ib);
  1174. void (*emit_fence)(struct radeon_device *rdev, struct radeon_fence *fence);
  1175. void (*emit_semaphore)(struct radeon_device *rdev, struct radeon_ring *cp,
  1176. struct radeon_semaphore *semaphore, bool emit_wait);
  1177. int (*cs_parse)(struct radeon_cs_parser *p);
  1178. void (*ring_start)(struct radeon_device *rdev, struct radeon_ring *cp);
  1179. int (*ring_test)(struct radeon_device *rdev, struct radeon_ring *cp);
  1180. int (*ib_test)(struct radeon_device *rdev, struct radeon_ring *cp);
  1181. bool (*is_lockup)(struct radeon_device *rdev, struct radeon_ring *cp);
  1182. void (*vm_flush)(struct radeon_device *rdev, int ridx, struct radeon_vm *vm);
  1183. u32 (*get_rptr)(struct radeon_device *rdev, struct radeon_ring *ring);
  1184. u32 (*get_wptr)(struct radeon_device *rdev, struct radeon_ring *ring);
  1185. void (*set_wptr)(struct radeon_device *rdev, struct radeon_ring *ring);
  1186. } ring[RADEON_NUM_RINGS];
  1187. /* irqs */
  1188. struct {
  1189. int (*set)(struct radeon_device *rdev);
  1190. int (*process)(struct radeon_device *rdev);
  1191. } irq;
  1192. /* displays */
  1193. struct {
  1194. /* display watermarks */
  1195. void (*bandwidth_update)(struct radeon_device *rdev);
  1196. /* get frame count */
  1197. u32 (*get_vblank_counter)(struct radeon_device *rdev, int crtc);
  1198. /* wait for vblank */
  1199. void (*wait_for_vblank)(struct radeon_device *rdev, int crtc);
  1200. /* set backlight level */
  1201. void (*set_backlight_level)(struct radeon_encoder *radeon_encoder, u8 level);
  1202. /* get backlight level */
  1203. u8 (*get_backlight_level)(struct radeon_encoder *radeon_encoder);
  1204. /* audio callbacks */
  1205. void (*hdmi_enable)(struct drm_encoder *encoder, bool enable);
  1206. void (*hdmi_setmode)(struct drm_encoder *encoder, struct drm_display_mode *mode);
  1207. } display;
  1208. /* copy functions for bo handling */
  1209. struct {
  1210. int (*blit)(struct radeon_device *rdev,
  1211. uint64_t src_offset,
  1212. uint64_t dst_offset,
  1213. unsigned num_gpu_pages,
  1214. struct radeon_fence **fence);
  1215. u32 blit_ring_index;
  1216. int (*dma)(struct radeon_device *rdev,
  1217. uint64_t src_offset,
  1218. uint64_t dst_offset,
  1219. unsigned num_gpu_pages,
  1220. struct radeon_fence **fence);
  1221. u32 dma_ring_index;
  1222. /* method used for bo copy */
  1223. int (*copy)(struct radeon_device *rdev,
  1224. uint64_t src_offset,
  1225. uint64_t dst_offset,
  1226. unsigned num_gpu_pages,
  1227. struct radeon_fence **fence);
  1228. /* ring used for bo copies */
  1229. u32 copy_ring_index;
  1230. } copy;
  1231. /* surfaces */
  1232. struct {
  1233. int (*set_reg)(struct radeon_device *rdev, int reg,
  1234. uint32_t tiling_flags, uint32_t pitch,
  1235. uint32_t offset, uint32_t obj_size);
  1236. void (*clear_reg)(struct radeon_device *rdev, int reg);
  1237. } surface;
  1238. /* hotplug detect */
  1239. struct {
  1240. void (*init)(struct radeon_device *rdev);
  1241. void (*fini)(struct radeon_device *rdev);
  1242. bool (*sense)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
  1243. void (*set_polarity)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
  1244. } hpd;
  1245. /* power management */
  1246. struct {
  1247. void (*misc)(struct radeon_device *rdev);
  1248. void (*prepare)(struct radeon_device *rdev);
  1249. void (*finish)(struct radeon_device *rdev);
  1250. void (*init_profile)(struct radeon_device *rdev);
  1251. void (*get_dynpm_state)(struct radeon_device *rdev);
  1252. uint32_t (*get_engine_clock)(struct radeon_device *rdev);
  1253. void (*set_engine_clock)(struct radeon_device *rdev, uint32_t eng_clock);
  1254. uint32_t (*get_memory_clock)(struct radeon_device *rdev);
  1255. void (*set_memory_clock)(struct radeon_device *rdev, uint32_t mem_clock);
  1256. int (*get_pcie_lanes)(struct radeon_device *rdev);
  1257. void (*set_pcie_lanes)(struct radeon_device *rdev, int lanes);
  1258. void (*set_clock_gating)(struct radeon_device *rdev, int enable);
  1259. int (*set_uvd_clocks)(struct radeon_device *rdev, u32 vclk, u32 dclk);
  1260. } pm;
  1261. /* pageflipping */
  1262. struct {
  1263. void (*pre_page_flip)(struct radeon_device *rdev, int crtc);
  1264. u32 (*page_flip)(struct radeon_device *rdev, int crtc, u64 crtc_base);
  1265. void (*post_page_flip)(struct radeon_device *rdev, int crtc);
  1266. } pflip;
  1267. };
  1268. /*
  1269. * Asic structures
  1270. */
  1271. struct r100_asic {
  1272. const unsigned *reg_safe_bm;
  1273. unsigned reg_safe_bm_size;
  1274. u32 hdp_cntl;
  1275. };
  1276. struct r300_asic {
  1277. const unsigned *reg_safe_bm;
  1278. unsigned reg_safe_bm_size;
  1279. u32 resync_scratch;
  1280. u32 hdp_cntl;
  1281. };
  1282. struct r600_asic {
  1283. unsigned max_pipes;
  1284. unsigned max_tile_pipes;
  1285. unsigned max_simds;
  1286. unsigned max_backends;
  1287. unsigned max_gprs;
  1288. unsigned max_threads;
  1289. unsigned max_stack_entries;
  1290. unsigned max_hw_contexts;
  1291. unsigned max_gs_threads;
  1292. unsigned sx_max_export_size;
  1293. unsigned sx_max_export_pos_size;
  1294. unsigned sx_max_export_smx_size;
  1295. unsigned sq_num_cf_insts;
  1296. unsigned tiling_nbanks;
  1297. unsigned tiling_npipes;
  1298. unsigned tiling_group_size;
  1299. unsigned tile_config;
  1300. unsigned backend_map;
  1301. };
  1302. struct rv770_asic {
  1303. unsigned max_pipes;
  1304. unsigned max_tile_pipes;
  1305. unsigned max_simds;
  1306. unsigned max_backends;
  1307. unsigned max_gprs;
  1308. unsigned max_threads;
  1309. unsigned max_stack_entries;
  1310. unsigned max_hw_contexts;
  1311. unsigned max_gs_threads;
  1312. unsigned sx_max_export_size;
  1313. unsigned sx_max_export_pos_size;
  1314. unsigned sx_max_export_smx_size;
  1315. unsigned sq_num_cf_insts;
  1316. unsigned sx_num_of_sets;
  1317. unsigned sc_prim_fifo_size;
  1318. unsigned sc_hiz_tile_fifo_size;
  1319. unsigned sc_earlyz_tile_fifo_fize;
  1320. unsigned tiling_nbanks;
  1321. unsigned tiling_npipes;
  1322. unsigned tiling_group_size;
  1323. unsigned tile_config;
  1324. unsigned backend_map;
  1325. };
  1326. struct evergreen_asic {
  1327. unsigned num_ses;
  1328. unsigned max_pipes;
  1329. unsigned max_tile_pipes;
  1330. unsigned max_simds;
  1331. unsigned max_backends;
  1332. unsigned max_gprs;
  1333. unsigned max_threads;
  1334. unsigned max_stack_entries;
  1335. unsigned max_hw_contexts;
  1336. unsigned max_gs_threads;
  1337. unsigned sx_max_export_size;
  1338. unsigned sx_max_export_pos_size;
  1339. unsigned sx_max_export_smx_size;
  1340. unsigned sq_num_cf_insts;
  1341. unsigned sx_num_of_sets;
  1342. unsigned sc_prim_fifo_size;
  1343. unsigned sc_hiz_tile_fifo_size;
  1344. unsigned sc_earlyz_tile_fifo_size;
  1345. unsigned tiling_nbanks;
  1346. unsigned tiling_npipes;
  1347. unsigned tiling_group_size;
  1348. unsigned tile_config;
  1349. unsigned backend_map;
  1350. };
  1351. struct cayman_asic {
  1352. unsigned max_shader_engines;
  1353. unsigned max_pipes_per_simd;
  1354. unsigned max_tile_pipes;
  1355. unsigned max_simds_per_se;
  1356. unsigned max_backends_per_se;
  1357. unsigned max_texture_channel_caches;
  1358. unsigned max_gprs;
  1359. unsigned max_threads;
  1360. unsigned max_gs_threads;
  1361. unsigned max_stack_entries;
  1362. unsigned sx_num_of_sets;
  1363. unsigned sx_max_export_size;
  1364. unsigned sx_max_export_pos_size;
  1365. unsigned sx_max_export_smx_size;
  1366. unsigned max_hw_contexts;
  1367. unsigned sq_num_cf_insts;
  1368. unsigned sc_prim_fifo_size;
  1369. unsigned sc_hiz_tile_fifo_size;
  1370. unsigned sc_earlyz_tile_fifo_size;
  1371. unsigned num_shader_engines;
  1372. unsigned num_shader_pipes_per_simd;
  1373. unsigned num_tile_pipes;
  1374. unsigned num_simds_per_se;
  1375. unsigned num_backends_per_se;
  1376. unsigned backend_disable_mask_per_asic;
  1377. unsigned backend_map;
  1378. unsigned num_texture_channel_caches;
  1379. unsigned mem_max_burst_length_bytes;
  1380. unsigned mem_row_size_in_kb;
  1381. unsigned shader_engine_tile_size;
  1382. unsigned num_gpus;
  1383. unsigned multi_gpu_tile_size;
  1384. unsigned tile_config;
  1385. };
  1386. struct si_asic {
  1387. unsigned max_shader_engines;
  1388. unsigned max_tile_pipes;
  1389. unsigned max_cu_per_sh;
  1390. unsigned max_sh_per_se;
  1391. unsigned max_backends_per_se;
  1392. unsigned max_texture_channel_caches;
  1393. unsigned max_gprs;
  1394. unsigned max_gs_threads;
  1395. unsigned max_hw_contexts;
  1396. unsigned sc_prim_fifo_size_frontend;
  1397. unsigned sc_prim_fifo_size_backend;
  1398. unsigned sc_hiz_tile_fifo_size;
  1399. unsigned sc_earlyz_tile_fifo_size;
  1400. unsigned num_tile_pipes;
  1401. unsigned num_backends_per_se;
  1402. unsigned backend_disable_mask_per_asic;
  1403. unsigned backend_map;
  1404. unsigned num_texture_channel_caches;
  1405. unsigned mem_max_burst_length_bytes;
  1406. unsigned mem_row_size_in_kb;
  1407. unsigned shader_engine_tile_size;
  1408. unsigned num_gpus;
  1409. unsigned multi_gpu_tile_size;
  1410. unsigned tile_config;
  1411. uint32_t tile_mode_array[32];
  1412. };
  1413. struct cik_asic {
  1414. unsigned max_shader_engines;
  1415. unsigned max_tile_pipes;
  1416. unsigned max_cu_per_sh;
  1417. unsigned max_sh_per_se;
  1418. unsigned max_backends_per_se;
  1419. unsigned max_texture_channel_caches;
  1420. unsigned max_gprs;
  1421. unsigned max_gs_threads;
  1422. unsigned max_hw_contexts;
  1423. unsigned sc_prim_fifo_size_frontend;
  1424. unsigned sc_prim_fifo_size_backend;
  1425. unsigned sc_hiz_tile_fifo_size;
  1426. unsigned sc_earlyz_tile_fifo_size;
  1427. unsigned num_tile_pipes;
  1428. unsigned num_backends_per_se;
  1429. unsigned backend_disable_mask_per_asic;
  1430. unsigned backend_map;
  1431. unsigned num_texture_channel_caches;
  1432. unsigned mem_max_burst_length_bytes;
  1433. unsigned mem_row_size_in_kb;
  1434. unsigned shader_engine_tile_size;
  1435. unsigned num_gpus;
  1436. unsigned multi_gpu_tile_size;
  1437. unsigned tile_config;
  1438. };
  1439. union radeon_asic_config {
  1440. struct r300_asic r300;
  1441. struct r100_asic r100;
  1442. struct r600_asic r600;
  1443. struct rv770_asic rv770;
  1444. struct evergreen_asic evergreen;
  1445. struct cayman_asic cayman;
  1446. struct si_asic si;
  1447. struct cik_asic cik;
  1448. };
  1449. /*
  1450. * asic initizalization from radeon_asic.c
  1451. */
  1452. void radeon_agp_disable(struct radeon_device *rdev);
  1453. int radeon_asic_init(struct radeon_device *rdev);
  1454. /*
  1455. * IOCTL.
  1456. */
  1457. int radeon_gem_info_ioctl(struct drm_device *dev, void *data,
  1458. struct drm_file *filp);
  1459. int radeon_gem_create_ioctl(struct drm_device *dev, void *data,
  1460. struct drm_file *filp);
  1461. int radeon_gem_pin_ioctl(struct drm_device *dev, void *data,
  1462. struct drm_file *file_priv);
  1463. int radeon_gem_unpin_ioctl(struct drm_device *dev, void *data,
  1464. struct drm_file *file_priv);
  1465. int radeon_gem_pwrite_ioctl(struct drm_device *dev, void *data,
  1466. struct drm_file *file_priv);
  1467. int radeon_gem_pread_ioctl(struct drm_device *dev, void *data,
  1468. struct drm_file *file_priv);
  1469. int radeon_gem_set_domain_ioctl(struct drm_device *dev, void *data,
  1470. struct drm_file *filp);
  1471. int radeon_gem_mmap_ioctl(struct drm_device *dev, void *data,
  1472. struct drm_file *filp);
  1473. int radeon_gem_busy_ioctl(struct drm_device *dev, void *data,
  1474. struct drm_file *filp);
  1475. int radeon_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
  1476. struct drm_file *filp);
  1477. int radeon_gem_va_ioctl(struct drm_device *dev, void *data,
  1478. struct drm_file *filp);
  1479. int radeon_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
  1480. int radeon_gem_set_tiling_ioctl(struct drm_device *dev, void *data,
  1481. struct drm_file *filp);
  1482. int radeon_gem_get_tiling_ioctl(struct drm_device *dev, void *data,
  1483. struct drm_file *filp);
  1484. /* VRAM scratch page for HDP bug, default vram page */
  1485. struct r600_vram_scratch {
  1486. struct radeon_bo *robj;
  1487. volatile uint32_t *ptr;
  1488. u64 gpu_addr;
  1489. };
  1490. /*
  1491. * ACPI
  1492. */
  1493. struct radeon_atif_notification_cfg {
  1494. bool enabled;
  1495. int command_code;
  1496. };
  1497. struct radeon_atif_notifications {
  1498. bool display_switch;
  1499. bool expansion_mode_change;
  1500. bool thermal_state;
  1501. bool forced_power_state;
  1502. bool system_power_state;
  1503. bool display_conf_change;
  1504. bool px_gfx_switch;
  1505. bool brightness_change;
  1506. bool dgpu_display_event;
  1507. };
  1508. struct radeon_atif_functions {
  1509. bool system_params;
  1510. bool sbios_requests;
  1511. bool select_active_disp;
  1512. bool lid_state;
  1513. bool get_tv_standard;
  1514. bool set_tv_standard;
  1515. bool get_panel_expansion_mode;
  1516. bool set_panel_expansion_mode;
  1517. bool temperature_change;
  1518. bool graphics_device_types;
  1519. };
  1520. struct radeon_atif {
  1521. struct radeon_atif_notifications notifications;
  1522. struct radeon_atif_functions functions;
  1523. struct radeon_atif_notification_cfg notification_cfg;
  1524. struct radeon_encoder *encoder_for_bl;
  1525. };
  1526. struct radeon_atcs_functions {
  1527. bool get_ext_state;
  1528. bool pcie_perf_req;
  1529. bool pcie_dev_rdy;
  1530. bool pcie_bus_width;
  1531. };
  1532. struct radeon_atcs {
  1533. struct radeon_atcs_functions functions;
  1534. };
  1535. /*
  1536. * Core structure, functions and helpers.
  1537. */
  1538. typedef uint32_t (*radeon_rreg_t)(struct radeon_device*, uint32_t);
  1539. typedef void (*radeon_wreg_t)(struct radeon_device*, uint32_t, uint32_t);
  1540. struct radeon_device {
  1541. struct device *dev;
  1542. struct drm_device *ddev;
  1543. struct pci_dev *pdev;
  1544. struct rw_semaphore exclusive_lock;
  1545. /* ASIC */
  1546. union radeon_asic_config config;
  1547. enum radeon_family family;
  1548. unsigned long flags;
  1549. int usec_timeout;
  1550. enum radeon_pll_errata pll_errata;
  1551. int num_gb_pipes;
  1552. int num_z_pipes;
  1553. int disp_priority;
  1554. /* BIOS */
  1555. uint8_t *bios;
  1556. bool is_atom_bios;
  1557. uint16_t bios_header_start;
  1558. struct radeon_bo *stollen_vga_memory;
  1559. /* Register mmio */
  1560. resource_size_t rmmio_base;
  1561. resource_size_t rmmio_size;
  1562. /* protects concurrent MM_INDEX/DATA based register access */
  1563. spinlock_t mmio_idx_lock;
  1564. void __iomem *rmmio;
  1565. radeon_rreg_t mc_rreg;
  1566. radeon_wreg_t mc_wreg;
  1567. radeon_rreg_t pll_rreg;
  1568. radeon_wreg_t pll_wreg;
  1569. uint32_t pcie_reg_mask;
  1570. radeon_rreg_t pciep_rreg;
  1571. radeon_wreg_t pciep_wreg;
  1572. /* io port */
  1573. void __iomem *rio_mem;
  1574. resource_size_t rio_mem_size;
  1575. struct radeon_clock clock;
  1576. struct radeon_mc mc;
  1577. struct radeon_gart gart;
  1578. struct radeon_mode_info mode_info;
  1579. struct radeon_scratch scratch;
  1580. struct radeon_doorbell doorbell;
  1581. struct radeon_mman mman;
  1582. struct radeon_fence_driver fence_drv[RADEON_NUM_RINGS];
  1583. wait_queue_head_t fence_queue;
  1584. struct mutex ring_lock;
  1585. struct radeon_ring ring[RADEON_NUM_RINGS];
  1586. bool ib_pool_ready;
  1587. struct radeon_sa_manager ring_tmp_bo;
  1588. struct radeon_irq irq;
  1589. struct radeon_asic *asic;
  1590. struct radeon_gem gem;
  1591. struct radeon_pm pm;
  1592. struct radeon_uvd uvd;
  1593. uint32_t bios_scratch[RADEON_BIOS_NUM_SCRATCH];
  1594. struct radeon_wb wb;
  1595. struct radeon_dummy_page dummy_page;
  1596. bool shutdown;
  1597. bool suspend;
  1598. bool need_dma32;
  1599. bool accel_working;
  1600. bool fastfb_working; /* IGP feature*/
  1601. struct radeon_surface_reg surface_regs[RADEON_GEM_MAX_SURFACES];
  1602. const struct firmware *me_fw; /* all family ME firmware */
  1603. const struct firmware *pfp_fw; /* r6/700 PFP firmware */
  1604. const struct firmware *rlc_fw; /* r6/700 RLC firmware */
  1605. const struct firmware *mc_fw; /* NI MC firmware */
  1606. const struct firmware *ce_fw; /* SI CE firmware */
  1607. const struct firmware *uvd_fw; /* UVD firmware */
  1608. const struct firmware *mec_fw; /* CIK MEC firmware */
  1609. const struct firmware *sdma_fw; /* CIK SDMA firmware */
  1610. struct r600_blit r600_blit;
  1611. struct r600_vram_scratch vram_scratch;
  1612. int msi_enabled; /* msi enabled */
  1613. struct r600_ih ih; /* r6/700 interrupt ring */
  1614. struct si_rlc rlc;
  1615. struct radeon_mec mec;
  1616. struct work_struct hotplug_work;
  1617. struct work_struct audio_work;
  1618. struct work_struct reset_work;
  1619. int num_crtc; /* number of crtcs */
  1620. struct mutex dc_hw_i2c_mutex; /* display controller hw i2c mutex */
  1621. bool audio_enabled;
  1622. bool has_uvd;
  1623. struct r600_audio audio_status; /* audio stuff */
  1624. struct notifier_block acpi_nb;
  1625. /* only one userspace can use Hyperz features or CMASK at a time */
  1626. struct drm_file *hyperz_filp;
  1627. struct drm_file *cmask_filp;
  1628. /* i2c buses */
  1629. struct radeon_i2c_chan *i2c_bus[RADEON_MAX_I2C_BUS];
  1630. /* debugfs */
  1631. struct radeon_debugfs debugfs[RADEON_DEBUGFS_MAX_COMPONENTS];
  1632. unsigned debugfs_count;
  1633. /* virtual memory */
  1634. struct radeon_vm_manager vm_manager;
  1635. struct mutex gpu_clock_mutex;
  1636. /* ACPI interface */
  1637. struct radeon_atif atif;
  1638. struct radeon_atcs atcs;
  1639. };
  1640. int radeon_device_init(struct radeon_device *rdev,
  1641. struct drm_device *ddev,
  1642. struct pci_dev *pdev,
  1643. uint32_t flags);
  1644. void radeon_device_fini(struct radeon_device *rdev);
  1645. int radeon_gpu_wait_for_idle(struct radeon_device *rdev);
  1646. uint32_t r100_mm_rreg(struct radeon_device *rdev, uint32_t reg,
  1647. bool always_indirect);
  1648. void r100_mm_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v,
  1649. bool always_indirect);
  1650. u32 r100_io_rreg(struct radeon_device *rdev, u32 reg);
  1651. void r100_io_wreg(struct radeon_device *rdev, u32 reg, u32 v);
  1652. u32 cik_mm_rdoorbell(struct radeon_device *rdev, u32 offset);
  1653. void cik_mm_wdoorbell(struct radeon_device *rdev, u32 offset, u32 v);
  1654. /*
  1655. * Cast helper
  1656. */
  1657. #define to_radeon_fence(p) ((struct radeon_fence *)(p))
  1658. /*
  1659. * Registers read & write functions.
  1660. */
  1661. #define RREG8(reg) readb((rdev->rmmio) + (reg))
  1662. #define WREG8(reg, v) writeb(v, (rdev->rmmio) + (reg))
  1663. #define RREG16(reg) readw((rdev->rmmio) + (reg))
  1664. #define WREG16(reg, v) writew(v, (rdev->rmmio) + (reg))
  1665. #define RREG32(reg) r100_mm_rreg(rdev, (reg), false)
  1666. #define RREG32_IDX(reg) r100_mm_rreg(rdev, (reg), true)
  1667. #define DREG32(reg) printk(KERN_INFO "REGISTER: " #reg " : 0x%08X\n", r100_mm_rreg(rdev, (reg), false))
  1668. #define WREG32(reg, v) r100_mm_wreg(rdev, (reg), (v), false)
  1669. #define WREG32_IDX(reg, v) r100_mm_wreg(rdev, (reg), (v), true)
  1670. #define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
  1671. #define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
  1672. #define RREG32_PLL(reg) rdev->pll_rreg(rdev, (reg))
  1673. #define WREG32_PLL(reg, v) rdev->pll_wreg(rdev, (reg), (v))
  1674. #define RREG32_MC(reg) rdev->mc_rreg(rdev, (reg))
  1675. #define WREG32_MC(reg, v) rdev->mc_wreg(rdev, (reg), (v))
  1676. #define RREG32_PCIE(reg) rv370_pcie_rreg(rdev, (reg))
  1677. #define WREG32_PCIE(reg, v) rv370_pcie_wreg(rdev, (reg), (v))
  1678. #define RREG32_PCIE_PORT(reg) rdev->pciep_rreg(rdev, (reg))
  1679. #define WREG32_PCIE_PORT(reg, v) rdev->pciep_wreg(rdev, (reg), (v))
  1680. #define RREG32_SMC(reg) tn_smc_rreg(rdev, (reg))
  1681. #define WREG32_SMC(reg, v) tn_smc_wreg(rdev, (reg), (v))
  1682. #define WREG32_P(reg, val, mask) \
  1683. do { \
  1684. uint32_t tmp_ = RREG32(reg); \
  1685. tmp_ &= (mask); \
  1686. tmp_ |= ((val) & ~(mask)); \
  1687. WREG32(reg, tmp_); \
  1688. } while (0)
  1689. #define WREG32_AND(reg, and) WREG32_P(reg, 0, and)
  1690. #define WREG32_OR(reg, or) WREG32_P(reg, or, ~or)
  1691. #define WREG32_PLL_P(reg, val, mask) \
  1692. do { \
  1693. uint32_t tmp_ = RREG32_PLL(reg); \
  1694. tmp_ &= (mask); \
  1695. tmp_ |= ((val) & ~(mask)); \
  1696. WREG32_PLL(reg, tmp_); \
  1697. } while (0)
  1698. #define DREG32_SYS(sqf, rdev, reg) seq_printf((sqf), #reg " : 0x%08X\n", r100_mm_rreg((rdev), (reg), false))
  1699. #define RREG32_IO(reg) r100_io_rreg(rdev, (reg))
  1700. #define WREG32_IO(reg, v) r100_io_wreg(rdev, (reg), (v))
  1701. #define RDOORBELL32(offset) cik_mm_rdoorbell(rdev, (offset))
  1702. #define WDOORBELL32(offset, v) cik_mm_wdoorbell(rdev, (offset), (v))
  1703. /*
  1704. * Indirect registers accessor
  1705. */
  1706. static inline uint32_t rv370_pcie_rreg(struct radeon_device *rdev, uint32_t reg)
  1707. {
  1708. uint32_t r;
  1709. WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
  1710. r = RREG32(RADEON_PCIE_DATA);
  1711. return r;
  1712. }
  1713. static inline void rv370_pcie_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
  1714. {
  1715. WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
  1716. WREG32(RADEON_PCIE_DATA, (v));
  1717. }
  1718. static inline u32 tn_smc_rreg(struct radeon_device *rdev, u32 reg)
  1719. {
  1720. u32 r;
  1721. WREG32(TN_SMC_IND_INDEX_0, (reg));
  1722. r = RREG32(TN_SMC_IND_DATA_0);
  1723. return r;
  1724. }
  1725. static inline void tn_smc_wreg(struct radeon_device *rdev, u32 reg, u32 v)
  1726. {
  1727. WREG32(TN_SMC_IND_INDEX_0, (reg));
  1728. WREG32(TN_SMC_IND_DATA_0, (v));
  1729. }
  1730. void r100_pll_errata_after_index(struct radeon_device *rdev);
  1731. /*
  1732. * ASICs helpers.
  1733. */
  1734. #define ASIC_IS_RN50(rdev) ((rdev->pdev->device == 0x515e) || \
  1735. (rdev->pdev->device == 0x5969))
  1736. #define ASIC_IS_RV100(rdev) ((rdev->family == CHIP_RV100) || \
  1737. (rdev->family == CHIP_RV200) || \
  1738. (rdev->family == CHIP_RS100) || \
  1739. (rdev->family == CHIP_RS200) || \
  1740. (rdev->family == CHIP_RV250) || \
  1741. (rdev->family == CHIP_RV280) || \
  1742. (rdev->family == CHIP_RS300))
  1743. #define ASIC_IS_R300(rdev) ((rdev->family == CHIP_R300) || \
  1744. (rdev->family == CHIP_RV350) || \
  1745. (rdev->family == CHIP_R350) || \
  1746. (rdev->family == CHIP_RV380) || \
  1747. (rdev->family == CHIP_R420) || \
  1748. (rdev->family == CHIP_R423) || \
  1749. (rdev->family == CHIP_RV410) || \
  1750. (rdev->family == CHIP_RS400) || \
  1751. (rdev->family == CHIP_RS480))
  1752. #define ASIC_IS_X2(rdev) ((rdev->ddev->pdev->device == 0x9441) || \
  1753. (rdev->ddev->pdev->device == 0x9443) || \
  1754. (rdev->ddev->pdev->device == 0x944B) || \
  1755. (rdev->ddev->pdev->device == 0x9506) || \
  1756. (rdev->ddev->pdev->device == 0x9509) || \
  1757. (rdev->ddev->pdev->device == 0x950F) || \
  1758. (rdev->ddev->pdev->device == 0x689C) || \
  1759. (rdev->ddev->pdev->device == 0x689D))
  1760. #define ASIC_IS_AVIVO(rdev) ((rdev->family >= CHIP_RS600))
  1761. #define ASIC_IS_DCE2(rdev) ((rdev->family == CHIP_RS600) || \
  1762. (rdev->family == CHIP_RS690) || \
  1763. (rdev->family == CHIP_RS740) || \
  1764. (rdev->family >= CHIP_R600))
  1765. #define ASIC_IS_DCE3(rdev) ((rdev->family >= CHIP_RV620))
  1766. #define ASIC_IS_DCE32(rdev) ((rdev->family >= CHIP_RV730))
  1767. #define ASIC_IS_DCE4(rdev) ((rdev->family >= CHIP_CEDAR))
  1768. #define ASIC_IS_DCE41(rdev) ((rdev->family >= CHIP_PALM) && \
  1769. (rdev->flags & RADEON_IS_IGP))
  1770. #define ASIC_IS_DCE5(rdev) ((rdev->family >= CHIP_BARTS))
  1771. #define ASIC_IS_DCE6(rdev) ((rdev->family >= CHIP_ARUBA))
  1772. #define ASIC_IS_DCE61(rdev) ((rdev->family >= CHIP_ARUBA) && \
  1773. (rdev->flags & RADEON_IS_IGP))
  1774. #define ASIC_IS_DCE64(rdev) ((rdev->family == CHIP_OLAND))
  1775. #define ASIC_IS_NODCE(rdev) ((rdev->family == CHIP_HAINAN))
  1776. #define ASIC_IS_DCE8(rdev) ((rdev->family >= CHIP_BONAIRE))
  1777. /*
  1778. * BIOS helpers.
  1779. */
  1780. #define RBIOS8(i) (rdev->bios[i])
  1781. #define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8))
  1782. #define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16))
  1783. int radeon_combios_init(struct radeon_device *rdev);
  1784. void radeon_combios_fini(struct radeon_device *rdev);
  1785. int radeon_atombios_init(struct radeon_device *rdev);
  1786. void radeon_atombios_fini(struct radeon_device *rdev);
  1787. /*
  1788. * RING helpers.
  1789. */
  1790. #if DRM_DEBUG_CODE == 0
  1791. static inline void radeon_ring_write(struct radeon_ring *ring, uint32_t v)
  1792. {
  1793. ring->ring[ring->wptr++] = v;
  1794. ring->wptr &= ring->ptr_mask;
  1795. ring->count_dw--;
  1796. ring->ring_free_dw--;
  1797. }
  1798. #else
  1799. /* With debugging this is just too big to inline */
  1800. void radeon_ring_write(struct radeon_ring *ring, uint32_t v);
  1801. #endif
  1802. /*
  1803. * ASICs macro.
  1804. */
  1805. #define radeon_init(rdev) (rdev)->asic->init((rdev))
  1806. #define radeon_fini(rdev) (rdev)->asic->fini((rdev))
  1807. #define radeon_resume(rdev) (rdev)->asic->resume((rdev))
  1808. #define radeon_suspend(rdev) (rdev)->asic->suspend((rdev))
  1809. #define radeon_cs_parse(rdev, r, p) (rdev)->asic->ring[(r)].cs_parse((p))
  1810. #define radeon_vga_set_state(rdev, state) (rdev)->asic->vga_set_state((rdev), (state))
  1811. #define radeon_asic_reset(rdev) (rdev)->asic->asic_reset((rdev))
  1812. #define radeon_gart_tlb_flush(rdev) (rdev)->asic->gart.tlb_flush((rdev))
  1813. #define radeon_gart_set_page(rdev, i, p) (rdev)->asic->gart.set_page((rdev), (i), (p))
  1814. #define radeon_asic_vm_init(rdev) (rdev)->asic->vm.init((rdev))
  1815. #define radeon_asic_vm_fini(rdev) (rdev)->asic->vm.fini((rdev))
  1816. #define radeon_asic_vm_set_page(rdev, ib, pe, addr, count, incr, flags) ((rdev)->asic->vm.set_page((rdev), (ib), (pe), (addr), (count), (incr), (flags)))
  1817. #define radeon_ring_start(rdev, r, cp) (rdev)->asic->ring[(r)].ring_start((rdev), (cp))
  1818. #define radeon_ring_test(rdev, r, cp) (rdev)->asic->ring[(r)].ring_test((rdev), (cp))
  1819. #define radeon_ib_test(rdev, r, cp) (rdev)->asic->ring[(r)].ib_test((rdev), (cp))
  1820. #define radeon_ring_ib_execute(rdev, r, ib) (rdev)->asic->ring[(r)].ib_execute((rdev), (ib))
  1821. #define radeon_ring_ib_parse(rdev, r, ib) (rdev)->asic->ring[(r)].ib_parse((rdev), (ib))
  1822. #define radeon_ring_is_lockup(rdev, r, cp) (rdev)->asic->ring[(r)].is_lockup((rdev), (cp))
  1823. #define radeon_ring_vm_flush(rdev, r, vm) (rdev)->asic->ring[(r)].vm_flush((rdev), (r), (vm))
  1824. #define radeon_ring_get_rptr(rdev, r) (rdev)->asic->ring[(r)->idx].get_rptr((rdev), (r))
  1825. #define radeon_ring_get_wptr(rdev, r) (rdev)->asic->ring[(r)->idx].get_wptr((rdev), (r))
  1826. #define radeon_ring_set_wptr(rdev, r) (rdev)->asic->ring[(r)->idx].set_wptr((rdev), (r))
  1827. #define radeon_irq_set(rdev) (rdev)->asic->irq.set((rdev))
  1828. #define radeon_irq_process(rdev) (rdev)->asic->irq.process((rdev))
  1829. #define radeon_get_vblank_counter(rdev, crtc) (rdev)->asic->display.get_vblank_counter((rdev), (crtc))
  1830. #define radeon_set_backlight_level(rdev, e, l) (rdev)->asic->display.set_backlight_level((e), (l))
  1831. #define radeon_get_backlight_level(rdev, e) (rdev)->asic->display.get_backlight_level((e))
  1832. #define radeon_hdmi_enable(rdev, e, b) (rdev)->asic->display.hdmi_enable((e), (b))
  1833. #define radeon_hdmi_setmode(rdev, e, m) (rdev)->asic->display.hdmi_setmode((e), (m))
  1834. #define radeon_fence_ring_emit(rdev, r, fence) (rdev)->asic->ring[(r)].emit_fence((rdev), (fence))
  1835. #define radeon_semaphore_ring_emit(rdev, r, cp, semaphore, emit_wait) (rdev)->asic->ring[(r)].emit_semaphore((rdev), (cp), (semaphore), (emit_wait))
  1836. #define radeon_copy_blit(rdev, s, d, np, f) (rdev)->asic->copy.blit((rdev), (s), (d), (np), (f))
  1837. #define radeon_copy_dma(rdev, s, d, np, f) (rdev)->asic->copy.dma((rdev), (s), (d), (np), (f))
  1838. #define radeon_copy(rdev, s, d, np, f) (rdev)->asic->copy.copy((rdev), (s), (d), (np), (f))
  1839. #define radeon_copy_blit_ring_index(rdev) (rdev)->asic->copy.blit_ring_index
  1840. #define radeon_copy_dma_ring_index(rdev) (rdev)->asic->copy.dma_ring_index
  1841. #define radeon_copy_ring_index(rdev) (rdev)->asic->copy.copy_ring_index
  1842. #define radeon_get_engine_clock(rdev) (rdev)->asic->pm.get_engine_clock((rdev))
  1843. #define radeon_set_engine_clock(rdev, e) (rdev)->asic->pm.set_engine_clock((rdev), (e))
  1844. #define radeon_get_memory_clock(rdev) (rdev)->asic->pm.get_memory_clock((rdev))
  1845. #define radeon_set_memory_clock(rdev, e) (rdev)->asic->pm.set_memory_clock((rdev), (e))
  1846. #define radeon_get_pcie_lanes(rdev) (rdev)->asic->pm.get_pcie_lanes((rdev))
  1847. #define radeon_set_pcie_lanes(rdev, l) (rdev)->asic->pm.set_pcie_lanes((rdev), (l))
  1848. #define radeon_set_clock_gating(rdev, e) (rdev)->asic->pm.set_clock_gating((rdev), (e))
  1849. #define radeon_set_uvd_clocks(rdev, v, d) (rdev)->asic->pm.set_uvd_clocks((rdev), (v), (d))
  1850. #define radeon_set_surface_reg(rdev, r, f, p, o, s) ((rdev)->asic->surface.set_reg((rdev), (r), (f), (p), (o), (s)))
  1851. #define radeon_clear_surface_reg(rdev, r) ((rdev)->asic->surface.clear_reg((rdev), (r)))
  1852. #define radeon_bandwidth_update(rdev) (rdev)->asic->display.bandwidth_update((rdev))
  1853. #define radeon_hpd_init(rdev) (rdev)->asic->hpd.init((rdev))
  1854. #define radeon_hpd_fini(rdev) (rdev)->asic->hpd.fini((rdev))
  1855. #define radeon_hpd_sense(rdev, h) (rdev)->asic->hpd.sense((rdev), (h))
  1856. #define radeon_hpd_set_polarity(rdev, h) (rdev)->asic->hpd.set_polarity((rdev), (h))
  1857. #define radeon_gui_idle(rdev) (rdev)->asic->gui_idle((rdev))
  1858. #define radeon_pm_misc(rdev) (rdev)->asic->pm.misc((rdev))
  1859. #define radeon_pm_prepare(rdev) (rdev)->asic->pm.prepare((rdev))
  1860. #define radeon_pm_finish(rdev) (rdev)->asic->pm.finish((rdev))
  1861. #define radeon_pm_init_profile(rdev) (rdev)->asic->pm.init_profile((rdev))
  1862. #define radeon_pm_get_dynpm_state(rdev) (rdev)->asic->pm.get_dynpm_state((rdev))
  1863. #define radeon_pre_page_flip(rdev, crtc) (rdev)->asic->pflip.pre_page_flip((rdev), (crtc))
  1864. #define radeon_page_flip(rdev, crtc, base) (rdev)->asic->pflip.page_flip((rdev), (crtc), (base))
  1865. #define radeon_post_page_flip(rdev, crtc) (rdev)->asic->pflip.post_page_flip((rdev), (crtc))
  1866. #define radeon_wait_for_vblank(rdev, crtc) (rdev)->asic->display.wait_for_vblank((rdev), (crtc))
  1867. #define radeon_mc_wait_for_idle(rdev) (rdev)->asic->mc_wait_for_idle((rdev))
  1868. #define radeon_get_xclk(rdev) (rdev)->asic->get_xclk((rdev))
  1869. #define radeon_get_gpu_clock_counter(rdev) (rdev)->asic->get_gpu_clock_counter((rdev))
  1870. /* Common functions */
  1871. /* AGP */
  1872. extern int radeon_gpu_reset(struct radeon_device *rdev);
  1873. extern void r600_set_bios_scratch_engine_hung(struct radeon_device *rdev, bool hung);
  1874. extern void radeon_agp_disable(struct radeon_device *rdev);
  1875. extern int radeon_modeset_init(struct radeon_device *rdev);
  1876. extern void radeon_modeset_fini(struct radeon_device *rdev);
  1877. extern bool radeon_card_posted(struct radeon_device *rdev);
  1878. extern void radeon_update_bandwidth_info(struct radeon_device *rdev);
  1879. extern void radeon_update_display_priority(struct radeon_device *rdev);
  1880. extern bool radeon_boot_test_post_card(struct radeon_device *rdev);
  1881. extern void radeon_scratch_init(struct radeon_device *rdev);
  1882. extern void radeon_wb_fini(struct radeon_device *rdev);
  1883. extern int radeon_wb_init(struct radeon_device *rdev);
  1884. extern void radeon_wb_disable(struct radeon_device *rdev);
  1885. extern void radeon_surface_init(struct radeon_device *rdev);
  1886. extern int radeon_cs_parser_init(struct radeon_cs_parser *p, void *data);
  1887. extern void radeon_legacy_set_clock_gating(struct radeon_device *rdev, int enable);
  1888. extern void radeon_atom_set_clock_gating(struct radeon_device *rdev, int enable);
  1889. extern void radeon_ttm_placement_from_domain(struct radeon_bo *rbo, u32 domain);
  1890. extern bool radeon_ttm_bo_is_radeon_bo(struct ttm_buffer_object *bo);
  1891. extern void radeon_vram_location(struct radeon_device *rdev, struct radeon_mc *mc, u64 base);
  1892. extern void radeon_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc);
  1893. extern int radeon_resume_kms(struct drm_device *dev);
  1894. extern int radeon_suspend_kms(struct drm_device *dev, pm_message_t state);
  1895. extern void radeon_ttm_set_active_vram_size(struct radeon_device *rdev, u64 size);
  1896. extern void radeon_program_register_sequence(struct radeon_device *rdev,
  1897. const u32 *registers,
  1898. const u32 array_size);
  1899. /*
  1900. * vm
  1901. */
  1902. int radeon_vm_manager_init(struct radeon_device *rdev);
  1903. void radeon_vm_manager_fini(struct radeon_device *rdev);
  1904. void radeon_vm_init(struct radeon_device *rdev, struct radeon_vm *vm);
  1905. void radeon_vm_fini(struct radeon_device *rdev, struct radeon_vm *vm);
  1906. int radeon_vm_alloc_pt(struct radeon_device *rdev, struct radeon_vm *vm);
  1907. void radeon_vm_add_to_lru(struct radeon_device *rdev, struct radeon_vm *vm);
  1908. struct radeon_fence *radeon_vm_grab_id(struct radeon_device *rdev,
  1909. struct radeon_vm *vm, int ring);
  1910. void radeon_vm_fence(struct radeon_device *rdev,
  1911. struct radeon_vm *vm,
  1912. struct radeon_fence *fence);
  1913. uint64_t radeon_vm_map_gart(struct radeon_device *rdev, uint64_t addr);
  1914. int radeon_vm_bo_update_pte(struct radeon_device *rdev,
  1915. struct radeon_vm *vm,
  1916. struct radeon_bo *bo,
  1917. struct ttm_mem_reg *mem);
  1918. void radeon_vm_bo_invalidate(struct radeon_device *rdev,
  1919. struct radeon_bo *bo);
  1920. struct radeon_bo_va *radeon_vm_bo_find(struct radeon_vm *vm,
  1921. struct radeon_bo *bo);
  1922. struct radeon_bo_va *radeon_vm_bo_add(struct radeon_device *rdev,
  1923. struct radeon_vm *vm,
  1924. struct radeon_bo *bo);
  1925. int radeon_vm_bo_set_addr(struct radeon_device *rdev,
  1926. struct radeon_bo_va *bo_va,
  1927. uint64_t offset,
  1928. uint32_t flags);
  1929. int radeon_vm_bo_rmv(struct radeon_device *rdev,
  1930. struct radeon_bo_va *bo_va);
  1931. /* audio */
  1932. void r600_audio_update_hdmi(struct work_struct *work);
  1933. /*
  1934. * R600 vram scratch functions
  1935. */
  1936. int r600_vram_scratch_init(struct radeon_device *rdev);
  1937. void r600_vram_scratch_fini(struct radeon_device *rdev);
  1938. /*
  1939. * r600 cs checking helper
  1940. */
  1941. unsigned r600_mip_minify(unsigned size, unsigned level);
  1942. bool r600_fmt_is_valid_color(u32 format);
  1943. bool r600_fmt_is_valid_texture(u32 format, enum radeon_family family);
  1944. int r600_fmt_get_blocksize(u32 format);
  1945. int r600_fmt_get_nblocksx(u32 format, u32 w);
  1946. int r600_fmt_get_nblocksy(u32 format, u32 h);
  1947. /*
  1948. * r600 functions used by radeon_encoder.c
  1949. */
  1950. struct radeon_hdmi_acr {
  1951. u32 clock;
  1952. int n_32khz;
  1953. int cts_32khz;
  1954. int n_44_1khz;
  1955. int cts_44_1khz;
  1956. int n_48khz;
  1957. int cts_48khz;
  1958. };
  1959. extern struct radeon_hdmi_acr r600_hdmi_acr(uint32_t clock);
  1960. extern u32 r6xx_remap_render_backend(struct radeon_device *rdev,
  1961. u32 tiling_pipe_num,
  1962. u32 max_rb_num,
  1963. u32 total_max_rb_num,
  1964. u32 enabled_rb_mask);
  1965. /*
  1966. * evergreen functions used by radeon_encoder.c
  1967. */
  1968. extern int ni_init_microcode(struct radeon_device *rdev);
  1969. extern int ni_mc_load_microcode(struct radeon_device *rdev);
  1970. /* radeon_acpi.c */
  1971. #if defined(CONFIG_ACPI)
  1972. extern int radeon_acpi_init(struct radeon_device *rdev);
  1973. extern void radeon_acpi_fini(struct radeon_device *rdev);
  1974. #else
  1975. static inline int radeon_acpi_init(struct radeon_device *rdev) { return 0; }
  1976. static inline void radeon_acpi_fini(struct radeon_device *rdev) { }
  1977. #endif
  1978. int radeon_cs_packet_parse(struct radeon_cs_parser *p,
  1979. struct radeon_cs_packet *pkt,
  1980. unsigned idx);
  1981. bool radeon_cs_packet_next_is_pkt3_nop(struct radeon_cs_parser *p);
  1982. void radeon_cs_dump_packet(struct radeon_cs_parser *p,
  1983. struct radeon_cs_packet *pkt);
  1984. int radeon_cs_packet_next_reloc(struct radeon_cs_parser *p,
  1985. struct radeon_cs_reloc **cs_reloc,
  1986. int nomm);
  1987. int r600_cs_common_vline_parse(struct radeon_cs_parser *p,
  1988. uint32_t *vline_start_end,
  1989. uint32_t *vline_status);
  1990. #include "radeon_object.h"
  1991. #endif