x86.c 150 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597559855995600560156025603560456055606560756085609561056115612561356145615561656175618561956205621562256235624562556265627562856295630563156325633563456355636563756385639564056415642564356445645564656475648564956505651565256535654565556565657565856595660566156625663566456655666566756685669567056715672567356745675567656775678567956805681568256835684568556865687568856895690569156925693569456955696569756985699570057015702570357045705570657075708570957105711571257135714571557165717571857195720572157225723572457255726572757285729573057315732573357345735573657375738573957405741574257435744574557465747574857495750575157525753575457555756575757585759576057615762576357645765576657675768576957705771577257735774577557765777577857795780578157825783578457855786578757885789579057915792579357945795579657975798579958005801580258035804580558065807580858095810581158125813581458155816581758185819582058215822582358245825582658275828582958305831583258335834583558365837583858395840584158425843584458455846584758485849585058515852585358545855585658575858585958605861586258635864586558665867586858695870587158725873587458755876587758785879588058815882588358845885588658875888588958905891589258935894589558965897589858995900590159025903590459055906590759085909591059115912591359145915591659175918591959205921592259235924592559265927592859295930593159325933593459355936593759385939594059415942594359445945594659475948594959505951595259535954595559565957595859595960596159625963596459655966596759685969597059715972597359745975597659775978597959805981598259835984598559865987598859895990599159925993599459955996599759985999600060016002600360046005600660076008600960106011601260136014601560166017601860196020602160226023602460256026602760286029603060316032603360346035603660376038603960406041604260436044604560466047604860496050605160526053605460556056605760586059606060616062606360646065606660676068606960706071607260736074607560766077607860796080608160826083608460856086608760886089609060916092609360946095609660976098609961006101610261036104610561066107610861096110611161126113611461156116
  1. /*
  2. * Kernel-based Virtual Machine driver for Linux
  3. *
  4. * derived from drivers/kvm/kvm_main.c
  5. *
  6. * Copyright (C) 2006 Qumranet, Inc.
  7. * Copyright (C) 2008 Qumranet, Inc.
  8. * Copyright IBM Corporation, 2008
  9. * Copyright 2010 Red Hat, Inc. and/or its affiliates.
  10. *
  11. * Authors:
  12. * Avi Kivity <avi@qumranet.com>
  13. * Yaniv Kamay <yaniv@qumranet.com>
  14. * Amit Shah <amit.shah@qumranet.com>
  15. * Ben-Ami Yassour <benami@il.ibm.com>
  16. *
  17. * This work is licensed under the terms of the GNU GPL, version 2. See
  18. * the COPYING file in the top-level directory.
  19. *
  20. */
  21. #include <linux/kvm_host.h>
  22. #include "irq.h"
  23. #include "mmu.h"
  24. #include "i8254.h"
  25. #include "tss.h"
  26. #include "kvm_cache_regs.h"
  27. #include "x86.h"
  28. #include <linux/clocksource.h>
  29. #include <linux/interrupt.h>
  30. #include <linux/kvm.h>
  31. #include <linux/fs.h>
  32. #include <linux/vmalloc.h>
  33. #include <linux/module.h>
  34. #include <linux/mman.h>
  35. #include <linux/highmem.h>
  36. #include <linux/iommu.h>
  37. #include <linux/intel-iommu.h>
  38. #include <linux/cpufreq.h>
  39. #include <linux/user-return-notifier.h>
  40. #include <linux/srcu.h>
  41. #include <linux/slab.h>
  42. #include <linux/perf_event.h>
  43. #include <linux/uaccess.h>
  44. #include <trace/events/kvm.h>
  45. #define CREATE_TRACE_POINTS
  46. #include "trace.h"
  47. #include <asm/debugreg.h>
  48. #include <asm/msr.h>
  49. #include <asm/desc.h>
  50. #include <asm/mtrr.h>
  51. #include <asm/mce.h>
  52. #include <asm/i387.h>
  53. #include <asm/xcr.h>
  54. #include <asm/pvclock.h>
  55. #include <asm/div64.h>
  56. #define MAX_IO_MSRS 256
  57. #define CR0_RESERVED_BITS \
  58. (~(unsigned long)(X86_CR0_PE | X86_CR0_MP | X86_CR0_EM | X86_CR0_TS \
  59. | X86_CR0_ET | X86_CR0_NE | X86_CR0_WP | X86_CR0_AM \
  60. | X86_CR0_NW | X86_CR0_CD | X86_CR0_PG))
  61. #define CR4_RESERVED_BITS \
  62. (~(unsigned long)(X86_CR4_VME | X86_CR4_PVI | X86_CR4_TSD | X86_CR4_DE\
  63. | X86_CR4_PSE | X86_CR4_PAE | X86_CR4_MCE \
  64. | X86_CR4_PGE | X86_CR4_PCE | X86_CR4_OSFXSR \
  65. | X86_CR4_OSXSAVE \
  66. | X86_CR4_OSXMMEXCPT | X86_CR4_VMXE))
  67. #define CR8_RESERVED_BITS (~(unsigned long)X86_CR8_TPR)
  68. #define KVM_MAX_MCE_BANKS 32
  69. #define KVM_MCE_CAP_SUPPORTED MCG_CTL_P
  70. /* EFER defaults:
  71. * - enable syscall per default because its emulated by KVM
  72. * - enable LME and LMA per default on 64 bit KVM
  73. */
  74. #ifdef CONFIG_X86_64
  75. static u64 __read_mostly efer_reserved_bits = 0xfffffffffffffafeULL;
  76. #else
  77. static u64 __read_mostly efer_reserved_bits = 0xfffffffffffffffeULL;
  78. #endif
  79. #define VM_STAT(x) offsetof(struct kvm, stat.x), KVM_STAT_VM
  80. #define VCPU_STAT(x) offsetof(struct kvm_vcpu, stat.x), KVM_STAT_VCPU
  81. static void update_cr8_intercept(struct kvm_vcpu *vcpu);
  82. static int kvm_dev_ioctl_get_supported_cpuid(struct kvm_cpuid2 *cpuid,
  83. struct kvm_cpuid_entry2 __user *entries);
  84. struct kvm_x86_ops *kvm_x86_ops;
  85. EXPORT_SYMBOL_GPL(kvm_x86_ops);
  86. int ignore_msrs = 0;
  87. module_param_named(ignore_msrs, ignore_msrs, bool, S_IRUGO | S_IWUSR);
  88. #define KVM_NR_SHARED_MSRS 16
  89. struct kvm_shared_msrs_global {
  90. int nr;
  91. u32 msrs[KVM_NR_SHARED_MSRS];
  92. };
  93. struct kvm_shared_msrs {
  94. struct user_return_notifier urn;
  95. bool registered;
  96. struct kvm_shared_msr_values {
  97. u64 host;
  98. u64 curr;
  99. } values[KVM_NR_SHARED_MSRS];
  100. };
  101. static struct kvm_shared_msrs_global __read_mostly shared_msrs_global;
  102. static DEFINE_PER_CPU(struct kvm_shared_msrs, shared_msrs);
  103. struct kvm_stats_debugfs_item debugfs_entries[] = {
  104. { "pf_fixed", VCPU_STAT(pf_fixed) },
  105. { "pf_guest", VCPU_STAT(pf_guest) },
  106. { "tlb_flush", VCPU_STAT(tlb_flush) },
  107. { "invlpg", VCPU_STAT(invlpg) },
  108. { "exits", VCPU_STAT(exits) },
  109. { "io_exits", VCPU_STAT(io_exits) },
  110. { "mmio_exits", VCPU_STAT(mmio_exits) },
  111. { "signal_exits", VCPU_STAT(signal_exits) },
  112. { "irq_window", VCPU_STAT(irq_window_exits) },
  113. { "nmi_window", VCPU_STAT(nmi_window_exits) },
  114. { "halt_exits", VCPU_STAT(halt_exits) },
  115. { "halt_wakeup", VCPU_STAT(halt_wakeup) },
  116. { "hypercalls", VCPU_STAT(hypercalls) },
  117. { "request_irq", VCPU_STAT(request_irq_exits) },
  118. { "irq_exits", VCPU_STAT(irq_exits) },
  119. { "host_state_reload", VCPU_STAT(host_state_reload) },
  120. { "efer_reload", VCPU_STAT(efer_reload) },
  121. { "fpu_reload", VCPU_STAT(fpu_reload) },
  122. { "insn_emulation", VCPU_STAT(insn_emulation) },
  123. { "insn_emulation_fail", VCPU_STAT(insn_emulation_fail) },
  124. { "irq_injections", VCPU_STAT(irq_injections) },
  125. { "nmi_injections", VCPU_STAT(nmi_injections) },
  126. { "mmu_shadow_zapped", VM_STAT(mmu_shadow_zapped) },
  127. { "mmu_pte_write", VM_STAT(mmu_pte_write) },
  128. { "mmu_pte_updated", VM_STAT(mmu_pte_updated) },
  129. { "mmu_pde_zapped", VM_STAT(mmu_pde_zapped) },
  130. { "mmu_flooded", VM_STAT(mmu_flooded) },
  131. { "mmu_recycled", VM_STAT(mmu_recycled) },
  132. { "mmu_cache_miss", VM_STAT(mmu_cache_miss) },
  133. { "mmu_unsync", VM_STAT(mmu_unsync) },
  134. { "remote_tlb_flush", VM_STAT(remote_tlb_flush) },
  135. { "largepages", VM_STAT(lpages) },
  136. { NULL }
  137. };
  138. u64 __read_mostly host_xcr0;
  139. static inline u32 bit(int bitno)
  140. {
  141. return 1 << (bitno & 31);
  142. }
  143. static void kvm_on_user_return(struct user_return_notifier *urn)
  144. {
  145. unsigned slot;
  146. struct kvm_shared_msrs *locals
  147. = container_of(urn, struct kvm_shared_msrs, urn);
  148. struct kvm_shared_msr_values *values;
  149. for (slot = 0; slot < shared_msrs_global.nr; ++slot) {
  150. values = &locals->values[slot];
  151. if (values->host != values->curr) {
  152. wrmsrl(shared_msrs_global.msrs[slot], values->host);
  153. values->curr = values->host;
  154. }
  155. }
  156. locals->registered = false;
  157. user_return_notifier_unregister(urn);
  158. }
  159. static void shared_msr_update(unsigned slot, u32 msr)
  160. {
  161. struct kvm_shared_msrs *smsr;
  162. u64 value;
  163. smsr = &__get_cpu_var(shared_msrs);
  164. /* only read, and nobody should modify it at this time,
  165. * so don't need lock */
  166. if (slot >= shared_msrs_global.nr) {
  167. printk(KERN_ERR "kvm: invalid MSR slot!");
  168. return;
  169. }
  170. rdmsrl_safe(msr, &value);
  171. smsr->values[slot].host = value;
  172. smsr->values[slot].curr = value;
  173. }
  174. void kvm_define_shared_msr(unsigned slot, u32 msr)
  175. {
  176. if (slot >= shared_msrs_global.nr)
  177. shared_msrs_global.nr = slot + 1;
  178. shared_msrs_global.msrs[slot] = msr;
  179. /* we need ensured the shared_msr_global have been updated */
  180. smp_wmb();
  181. }
  182. EXPORT_SYMBOL_GPL(kvm_define_shared_msr);
  183. static void kvm_shared_msr_cpu_online(void)
  184. {
  185. unsigned i;
  186. for (i = 0; i < shared_msrs_global.nr; ++i)
  187. shared_msr_update(i, shared_msrs_global.msrs[i]);
  188. }
  189. void kvm_set_shared_msr(unsigned slot, u64 value, u64 mask)
  190. {
  191. struct kvm_shared_msrs *smsr = &__get_cpu_var(shared_msrs);
  192. if (((value ^ smsr->values[slot].curr) & mask) == 0)
  193. return;
  194. smsr->values[slot].curr = value;
  195. wrmsrl(shared_msrs_global.msrs[slot], value);
  196. if (!smsr->registered) {
  197. smsr->urn.on_user_return = kvm_on_user_return;
  198. user_return_notifier_register(&smsr->urn);
  199. smsr->registered = true;
  200. }
  201. }
  202. EXPORT_SYMBOL_GPL(kvm_set_shared_msr);
  203. static void drop_user_return_notifiers(void *ignore)
  204. {
  205. struct kvm_shared_msrs *smsr = &__get_cpu_var(shared_msrs);
  206. if (smsr->registered)
  207. kvm_on_user_return(&smsr->urn);
  208. }
  209. u64 kvm_get_apic_base(struct kvm_vcpu *vcpu)
  210. {
  211. if (irqchip_in_kernel(vcpu->kvm))
  212. return vcpu->arch.apic_base;
  213. else
  214. return vcpu->arch.apic_base;
  215. }
  216. EXPORT_SYMBOL_GPL(kvm_get_apic_base);
  217. void kvm_set_apic_base(struct kvm_vcpu *vcpu, u64 data)
  218. {
  219. /* TODO: reserve bits check */
  220. if (irqchip_in_kernel(vcpu->kvm))
  221. kvm_lapic_set_base(vcpu, data);
  222. else
  223. vcpu->arch.apic_base = data;
  224. }
  225. EXPORT_SYMBOL_GPL(kvm_set_apic_base);
  226. #define EXCPT_BENIGN 0
  227. #define EXCPT_CONTRIBUTORY 1
  228. #define EXCPT_PF 2
  229. static int exception_class(int vector)
  230. {
  231. switch (vector) {
  232. case PF_VECTOR:
  233. return EXCPT_PF;
  234. case DE_VECTOR:
  235. case TS_VECTOR:
  236. case NP_VECTOR:
  237. case SS_VECTOR:
  238. case GP_VECTOR:
  239. return EXCPT_CONTRIBUTORY;
  240. default:
  241. break;
  242. }
  243. return EXCPT_BENIGN;
  244. }
  245. static void kvm_multiple_exception(struct kvm_vcpu *vcpu,
  246. unsigned nr, bool has_error, u32 error_code,
  247. bool reinject)
  248. {
  249. u32 prev_nr;
  250. int class1, class2;
  251. kvm_make_request(KVM_REQ_EVENT, vcpu);
  252. if (!vcpu->arch.exception.pending) {
  253. queue:
  254. vcpu->arch.exception.pending = true;
  255. vcpu->arch.exception.has_error_code = has_error;
  256. vcpu->arch.exception.nr = nr;
  257. vcpu->arch.exception.error_code = error_code;
  258. vcpu->arch.exception.reinject = reinject;
  259. return;
  260. }
  261. /* to check exception */
  262. prev_nr = vcpu->arch.exception.nr;
  263. if (prev_nr == DF_VECTOR) {
  264. /* triple fault -> shutdown */
  265. kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
  266. return;
  267. }
  268. class1 = exception_class(prev_nr);
  269. class2 = exception_class(nr);
  270. if ((class1 == EXCPT_CONTRIBUTORY && class2 == EXCPT_CONTRIBUTORY)
  271. || (class1 == EXCPT_PF && class2 != EXCPT_BENIGN)) {
  272. /* generate double fault per SDM Table 5-5 */
  273. vcpu->arch.exception.pending = true;
  274. vcpu->arch.exception.has_error_code = true;
  275. vcpu->arch.exception.nr = DF_VECTOR;
  276. vcpu->arch.exception.error_code = 0;
  277. } else
  278. /* replace previous exception with a new one in a hope
  279. that instruction re-execution will regenerate lost
  280. exception */
  281. goto queue;
  282. }
  283. void kvm_queue_exception(struct kvm_vcpu *vcpu, unsigned nr)
  284. {
  285. kvm_multiple_exception(vcpu, nr, false, 0, false);
  286. }
  287. EXPORT_SYMBOL_GPL(kvm_queue_exception);
  288. void kvm_requeue_exception(struct kvm_vcpu *vcpu, unsigned nr)
  289. {
  290. kvm_multiple_exception(vcpu, nr, false, 0, true);
  291. }
  292. EXPORT_SYMBOL_GPL(kvm_requeue_exception);
  293. void kvm_inject_page_fault(struct kvm_vcpu *vcpu)
  294. {
  295. unsigned error_code = vcpu->arch.fault.error_code;
  296. ++vcpu->stat.pf_guest;
  297. vcpu->arch.cr2 = vcpu->arch.fault.address;
  298. kvm_queue_exception_e(vcpu, PF_VECTOR, error_code);
  299. }
  300. void kvm_propagate_fault(struct kvm_vcpu *vcpu)
  301. {
  302. if (mmu_is_nested(vcpu) && !vcpu->arch.fault.nested)
  303. vcpu->arch.nested_mmu.inject_page_fault(vcpu);
  304. else
  305. vcpu->arch.mmu.inject_page_fault(vcpu);
  306. vcpu->arch.fault.nested = false;
  307. }
  308. void kvm_inject_nmi(struct kvm_vcpu *vcpu)
  309. {
  310. kvm_make_request(KVM_REQ_EVENT, vcpu);
  311. vcpu->arch.nmi_pending = 1;
  312. }
  313. EXPORT_SYMBOL_GPL(kvm_inject_nmi);
  314. void kvm_queue_exception_e(struct kvm_vcpu *vcpu, unsigned nr, u32 error_code)
  315. {
  316. kvm_multiple_exception(vcpu, nr, true, error_code, false);
  317. }
  318. EXPORT_SYMBOL_GPL(kvm_queue_exception_e);
  319. void kvm_requeue_exception_e(struct kvm_vcpu *vcpu, unsigned nr, u32 error_code)
  320. {
  321. kvm_multiple_exception(vcpu, nr, true, error_code, true);
  322. }
  323. EXPORT_SYMBOL_GPL(kvm_requeue_exception_e);
  324. /*
  325. * Checks if cpl <= required_cpl; if true, return true. Otherwise queue
  326. * a #GP and return false.
  327. */
  328. bool kvm_require_cpl(struct kvm_vcpu *vcpu, int required_cpl)
  329. {
  330. if (kvm_x86_ops->get_cpl(vcpu) <= required_cpl)
  331. return true;
  332. kvm_queue_exception_e(vcpu, GP_VECTOR, 0);
  333. return false;
  334. }
  335. EXPORT_SYMBOL_GPL(kvm_require_cpl);
  336. /*
  337. * This function will be used to read from the physical memory of the currently
  338. * running guest. The difference to kvm_read_guest_page is that this function
  339. * can read from guest physical or from the guest's guest physical memory.
  340. */
  341. int kvm_read_guest_page_mmu(struct kvm_vcpu *vcpu, struct kvm_mmu *mmu,
  342. gfn_t ngfn, void *data, int offset, int len,
  343. u32 access)
  344. {
  345. gfn_t real_gfn;
  346. gpa_t ngpa;
  347. ngpa = gfn_to_gpa(ngfn);
  348. real_gfn = mmu->translate_gpa(vcpu, ngpa, access);
  349. if (real_gfn == UNMAPPED_GVA)
  350. return -EFAULT;
  351. real_gfn = gpa_to_gfn(real_gfn);
  352. return kvm_read_guest_page(vcpu->kvm, real_gfn, data, offset, len);
  353. }
  354. EXPORT_SYMBOL_GPL(kvm_read_guest_page_mmu);
  355. int kvm_read_nested_guest_page(struct kvm_vcpu *vcpu, gfn_t gfn,
  356. void *data, int offset, int len, u32 access)
  357. {
  358. return kvm_read_guest_page_mmu(vcpu, vcpu->arch.walk_mmu, gfn,
  359. data, offset, len, access);
  360. }
  361. /*
  362. * Load the pae pdptrs. Return true is they are all valid.
  363. */
  364. int load_pdptrs(struct kvm_vcpu *vcpu, struct kvm_mmu *mmu, unsigned long cr3)
  365. {
  366. gfn_t pdpt_gfn = cr3 >> PAGE_SHIFT;
  367. unsigned offset = ((cr3 & (PAGE_SIZE-1)) >> 5) << 2;
  368. int i;
  369. int ret;
  370. u64 pdpte[ARRAY_SIZE(mmu->pdptrs)];
  371. ret = kvm_read_guest_page_mmu(vcpu, mmu, pdpt_gfn, pdpte,
  372. offset * sizeof(u64), sizeof(pdpte),
  373. PFERR_USER_MASK|PFERR_WRITE_MASK);
  374. if (ret < 0) {
  375. ret = 0;
  376. goto out;
  377. }
  378. for (i = 0; i < ARRAY_SIZE(pdpte); ++i) {
  379. if (is_present_gpte(pdpte[i]) &&
  380. (pdpte[i] & vcpu->arch.mmu.rsvd_bits_mask[0][2])) {
  381. ret = 0;
  382. goto out;
  383. }
  384. }
  385. ret = 1;
  386. memcpy(mmu->pdptrs, pdpte, sizeof(mmu->pdptrs));
  387. __set_bit(VCPU_EXREG_PDPTR,
  388. (unsigned long *)&vcpu->arch.regs_avail);
  389. __set_bit(VCPU_EXREG_PDPTR,
  390. (unsigned long *)&vcpu->arch.regs_dirty);
  391. out:
  392. return ret;
  393. }
  394. EXPORT_SYMBOL_GPL(load_pdptrs);
  395. static bool pdptrs_changed(struct kvm_vcpu *vcpu)
  396. {
  397. u64 pdpte[ARRAY_SIZE(vcpu->arch.walk_mmu->pdptrs)];
  398. bool changed = true;
  399. int offset;
  400. gfn_t gfn;
  401. int r;
  402. if (is_long_mode(vcpu) || !is_pae(vcpu))
  403. return false;
  404. if (!test_bit(VCPU_EXREG_PDPTR,
  405. (unsigned long *)&vcpu->arch.regs_avail))
  406. return true;
  407. gfn = (vcpu->arch.cr3 & ~31u) >> PAGE_SHIFT;
  408. offset = (vcpu->arch.cr3 & ~31u) & (PAGE_SIZE - 1);
  409. r = kvm_read_nested_guest_page(vcpu, gfn, pdpte, offset, sizeof(pdpte),
  410. PFERR_USER_MASK | PFERR_WRITE_MASK);
  411. if (r < 0)
  412. goto out;
  413. changed = memcmp(pdpte, vcpu->arch.walk_mmu->pdptrs, sizeof(pdpte)) != 0;
  414. out:
  415. return changed;
  416. }
  417. int kvm_set_cr0(struct kvm_vcpu *vcpu, unsigned long cr0)
  418. {
  419. unsigned long old_cr0 = kvm_read_cr0(vcpu);
  420. unsigned long update_bits = X86_CR0_PG | X86_CR0_WP |
  421. X86_CR0_CD | X86_CR0_NW;
  422. cr0 |= X86_CR0_ET;
  423. #ifdef CONFIG_X86_64
  424. if (cr0 & 0xffffffff00000000UL)
  425. return 1;
  426. #endif
  427. cr0 &= ~CR0_RESERVED_BITS;
  428. if ((cr0 & X86_CR0_NW) && !(cr0 & X86_CR0_CD))
  429. return 1;
  430. if ((cr0 & X86_CR0_PG) && !(cr0 & X86_CR0_PE))
  431. return 1;
  432. if (!is_paging(vcpu) && (cr0 & X86_CR0_PG)) {
  433. #ifdef CONFIG_X86_64
  434. if ((vcpu->arch.efer & EFER_LME)) {
  435. int cs_db, cs_l;
  436. if (!is_pae(vcpu))
  437. return 1;
  438. kvm_x86_ops->get_cs_db_l_bits(vcpu, &cs_db, &cs_l);
  439. if (cs_l)
  440. return 1;
  441. } else
  442. #endif
  443. if (is_pae(vcpu) && !load_pdptrs(vcpu, vcpu->arch.walk_mmu,
  444. vcpu->arch.cr3))
  445. return 1;
  446. }
  447. kvm_x86_ops->set_cr0(vcpu, cr0);
  448. if ((cr0 ^ old_cr0) & update_bits)
  449. kvm_mmu_reset_context(vcpu);
  450. return 0;
  451. }
  452. EXPORT_SYMBOL_GPL(kvm_set_cr0);
  453. void kvm_lmsw(struct kvm_vcpu *vcpu, unsigned long msw)
  454. {
  455. (void)kvm_set_cr0(vcpu, kvm_read_cr0_bits(vcpu, ~0x0eul) | (msw & 0x0f));
  456. }
  457. EXPORT_SYMBOL_GPL(kvm_lmsw);
  458. int __kvm_set_xcr(struct kvm_vcpu *vcpu, u32 index, u64 xcr)
  459. {
  460. u64 xcr0;
  461. /* Only support XCR_XFEATURE_ENABLED_MASK(xcr0) now */
  462. if (index != XCR_XFEATURE_ENABLED_MASK)
  463. return 1;
  464. xcr0 = xcr;
  465. if (kvm_x86_ops->get_cpl(vcpu) != 0)
  466. return 1;
  467. if (!(xcr0 & XSTATE_FP))
  468. return 1;
  469. if ((xcr0 & XSTATE_YMM) && !(xcr0 & XSTATE_SSE))
  470. return 1;
  471. if (xcr0 & ~host_xcr0)
  472. return 1;
  473. vcpu->arch.xcr0 = xcr0;
  474. vcpu->guest_xcr0_loaded = 0;
  475. return 0;
  476. }
  477. int kvm_set_xcr(struct kvm_vcpu *vcpu, u32 index, u64 xcr)
  478. {
  479. if (__kvm_set_xcr(vcpu, index, xcr)) {
  480. kvm_inject_gp(vcpu, 0);
  481. return 1;
  482. }
  483. return 0;
  484. }
  485. EXPORT_SYMBOL_GPL(kvm_set_xcr);
  486. static bool guest_cpuid_has_xsave(struct kvm_vcpu *vcpu)
  487. {
  488. struct kvm_cpuid_entry2 *best;
  489. best = kvm_find_cpuid_entry(vcpu, 1, 0);
  490. return best && (best->ecx & bit(X86_FEATURE_XSAVE));
  491. }
  492. static void update_cpuid(struct kvm_vcpu *vcpu)
  493. {
  494. struct kvm_cpuid_entry2 *best;
  495. best = kvm_find_cpuid_entry(vcpu, 1, 0);
  496. if (!best)
  497. return;
  498. /* Update OSXSAVE bit */
  499. if (cpu_has_xsave && best->function == 0x1) {
  500. best->ecx &= ~(bit(X86_FEATURE_OSXSAVE));
  501. if (kvm_read_cr4_bits(vcpu, X86_CR4_OSXSAVE))
  502. best->ecx |= bit(X86_FEATURE_OSXSAVE);
  503. }
  504. }
  505. int kvm_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4)
  506. {
  507. unsigned long old_cr4 = kvm_read_cr4(vcpu);
  508. unsigned long pdptr_bits = X86_CR4_PGE | X86_CR4_PSE | X86_CR4_PAE;
  509. if (cr4 & CR4_RESERVED_BITS)
  510. return 1;
  511. if (!guest_cpuid_has_xsave(vcpu) && (cr4 & X86_CR4_OSXSAVE))
  512. return 1;
  513. if (is_long_mode(vcpu)) {
  514. if (!(cr4 & X86_CR4_PAE))
  515. return 1;
  516. } else if (is_paging(vcpu) && (cr4 & X86_CR4_PAE)
  517. && ((cr4 ^ old_cr4) & pdptr_bits)
  518. && !load_pdptrs(vcpu, vcpu->arch.walk_mmu, vcpu->arch.cr3))
  519. return 1;
  520. if (cr4 & X86_CR4_VMXE)
  521. return 1;
  522. kvm_x86_ops->set_cr4(vcpu, cr4);
  523. if ((cr4 ^ old_cr4) & pdptr_bits)
  524. kvm_mmu_reset_context(vcpu);
  525. if ((cr4 ^ old_cr4) & X86_CR4_OSXSAVE)
  526. update_cpuid(vcpu);
  527. return 0;
  528. }
  529. EXPORT_SYMBOL_GPL(kvm_set_cr4);
  530. int kvm_set_cr3(struct kvm_vcpu *vcpu, unsigned long cr3)
  531. {
  532. if (cr3 == vcpu->arch.cr3 && !pdptrs_changed(vcpu)) {
  533. kvm_mmu_sync_roots(vcpu);
  534. kvm_mmu_flush_tlb(vcpu);
  535. return 0;
  536. }
  537. if (is_long_mode(vcpu)) {
  538. if (cr3 & CR3_L_MODE_RESERVED_BITS)
  539. return 1;
  540. } else {
  541. if (is_pae(vcpu)) {
  542. if (cr3 & CR3_PAE_RESERVED_BITS)
  543. return 1;
  544. if (is_paging(vcpu) &&
  545. !load_pdptrs(vcpu, vcpu->arch.walk_mmu, cr3))
  546. return 1;
  547. }
  548. /*
  549. * We don't check reserved bits in nonpae mode, because
  550. * this isn't enforced, and VMware depends on this.
  551. */
  552. }
  553. /*
  554. * Does the new cr3 value map to physical memory? (Note, we
  555. * catch an invalid cr3 even in real-mode, because it would
  556. * cause trouble later on when we turn on paging anyway.)
  557. *
  558. * A real CPU would silently accept an invalid cr3 and would
  559. * attempt to use it - with largely undefined (and often hard
  560. * to debug) behavior on the guest side.
  561. */
  562. if (unlikely(!gfn_to_memslot(vcpu->kvm, cr3 >> PAGE_SHIFT)))
  563. return 1;
  564. vcpu->arch.cr3 = cr3;
  565. vcpu->arch.mmu.new_cr3(vcpu);
  566. return 0;
  567. }
  568. EXPORT_SYMBOL_GPL(kvm_set_cr3);
  569. int __kvm_set_cr8(struct kvm_vcpu *vcpu, unsigned long cr8)
  570. {
  571. if (cr8 & CR8_RESERVED_BITS)
  572. return 1;
  573. if (irqchip_in_kernel(vcpu->kvm))
  574. kvm_lapic_set_tpr(vcpu, cr8);
  575. else
  576. vcpu->arch.cr8 = cr8;
  577. return 0;
  578. }
  579. void kvm_set_cr8(struct kvm_vcpu *vcpu, unsigned long cr8)
  580. {
  581. if (__kvm_set_cr8(vcpu, cr8))
  582. kvm_inject_gp(vcpu, 0);
  583. }
  584. EXPORT_SYMBOL_GPL(kvm_set_cr8);
  585. unsigned long kvm_get_cr8(struct kvm_vcpu *vcpu)
  586. {
  587. if (irqchip_in_kernel(vcpu->kvm))
  588. return kvm_lapic_get_cr8(vcpu);
  589. else
  590. return vcpu->arch.cr8;
  591. }
  592. EXPORT_SYMBOL_GPL(kvm_get_cr8);
  593. static int __kvm_set_dr(struct kvm_vcpu *vcpu, int dr, unsigned long val)
  594. {
  595. switch (dr) {
  596. case 0 ... 3:
  597. vcpu->arch.db[dr] = val;
  598. if (!(vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP))
  599. vcpu->arch.eff_db[dr] = val;
  600. break;
  601. case 4:
  602. if (kvm_read_cr4_bits(vcpu, X86_CR4_DE))
  603. return 1; /* #UD */
  604. /* fall through */
  605. case 6:
  606. if (val & 0xffffffff00000000ULL)
  607. return -1; /* #GP */
  608. vcpu->arch.dr6 = (val & DR6_VOLATILE) | DR6_FIXED_1;
  609. break;
  610. case 5:
  611. if (kvm_read_cr4_bits(vcpu, X86_CR4_DE))
  612. return 1; /* #UD */
  613. /* fall through */
  614. default: /* 7 */
  615. if (val & 0xffffffff00000000ULL)
  616. return -1; /* #GP */
  617. vcpu->arch.dr7 = (val & DR7_VOLATILE) | DR7_FIXED_1;
  618. if (!(vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP)) {
  619. kvm_x86_ops->set_dr7(vcpu, vcpu->arch.dr7);
  620. vcpu->arch.switch_db_regs = (val & DR7_BP_EN_MASK);
  621. }
  622. break;
  623. }
  624. return 0;
  625. }
  626. int kvm_set_dr(struct kvm_vcpu *vcpu, int dr, unsigned long val)
  627. {
  628. int res;
  629. res = __kvm_set_dr(vcpu, dr, val);
  630. if (res > 0)
  631. kvm_queue_exception(vcpu, UD_VECTOR);
  632. else if (res < 0)
  633. kvm_inject_gp(vcpu, 0);
  634. return res;
  635. }
  636. EXPORT_SYMBOL_GPL(kvm_set_dr);
  637. static int _kvm_get_dr(struct kvm_vcpu *vcpu, int dr, unsigned long *val)
  638. {
  639. switch (dr) {
  640. case 0 ... 3:
  641. *val = vcpu->arch.db[dr];
  642. break;
  643. case 4:
  644. if (kvm_read_cr4_bits(vcpu, X86_CR4_DE))
  645. return 1;
  646. /* fall through */
  647. case 6:
  648. *val = vcpu->arch.dr6;
  649. break;
  650. case 5:
  651. if (kvm_read_cr4_bits(vcpu, X86_CR4_DE))
  652. return 1;
  653. /* fall through */
  654. default: /* 7 */
  655. *val = vcpu->arch.dr7;
  656. break;
  657. }
  658. return 0;
  659. }
  660. int kvm_get_dr(struct kvm_vcpu *vcpu, int dr, unsigned long *val)
  661. {
  662. if (_kvm_get_dr(vcpu, dr, val)) {
  663. kvm_queue_exception(vcpu, UD_VECTOR);
  664. return 1;
  665. }
  666. return 0;
  667. }
  668. EXPORT_SYMBOL_GPL(kvm_get_dr);
  669. /*
  670. * List of msr numbers which we expose to userspace through KVM_GET_MSRS
  671. * and KVM_SET_MSRS, and KVM_GET_MSR_INDEX_LIST.
  672. *
  673. * This list is modified at module load time to reflect the
  674. * capabilities of the host cpu. This capabilities test skips MSRs that are
  675. * kvm-specific. Those are put in the beginning of the list.
  676. */
  677. #define KVM_SAVE_MSRS_BEGIN 7
  678. static u32 msrs_to_save[] = {
  679. MSR_KVM_SYSTEM_TIME, MSR_KVM_WALL_CLOCK,
  680. MSR_KVM_SYSTEM_TIME_NEW, MSR_KVM_WALL_CLOCK_NEW,
  681. HV_X64_MSR_GUEST_OS_ID, HV_X64_MSR_HYPERCALL,
  682. HV_X64_MSR_APIC_ASSIST_PAGE,
  683. MSR_IA32_SYSENTER_CS, MSR_IA32_SYSENTER_ESP, MSR_IA32_SYSENTER_EIP,
  684. MSR_STAR,
  685. #ifdef CONFIG_X86_64
  686. MSR_CSTAR, MSR_KERNEL_GS_BASE, MSR_SYSCALL_MASK, MSR_LSTAR,
  687. #endif
  688. MSR_IA32_TSC, MSR_IA32_CR_PAT, MSR_VM_HSAVE_PA
  689. };
  690. static unsigned num_msrs_to_save;
  691. static u32 emulated_msrs[] = {
  692. MSR_IA32_MISC_ENABLE,
  693. MSR_IA32_MCG_STATUS,
  694. MSR_IA32_MCG_CTL,
  695. };
  696. static int set_efer(struct kvm_vcpu *vcpu, u64 efer)
  697. {
  698. u64 old_efer = vcpu->arch.efer;
  699. if (efer & efer_reserved_bits)
  700. return 1;
  701. if (is_paging(vcpu)
  702. && (vcpu->arch.efer & EFER_LME) != (efer & EFER_LME))
  703. return 1;
  704. if (efer & EFER_FFXSR) {
  705. struct kvm_cpuid_entry2 *feat;
  706. feat = kvm_find_cpuid_entry(vcpu, 0x80000001, 0);
  707. if (!feat || !(feat->edx & bit(X86_FEATURE_FXSR_OPT)))
  708. return 1;
  709. }
  710. if (efer & EFER_SVME) {
  711. struct kvm_cpuid_entry2 *feat;
  712. feat = kvm_find_cpuid_entry(vcpu, 0x80000001, 0);
  713. if (!feat || !(feat->ecx & bit(X86_FEATURE_SVM)))
  714. return 1;
  715. }
  716. efer &= ~EFER_LMA;
  717. efer |= vcpu->arch.efer & EFER_LMA;
  718. kvm_x86_ops->set_efer(vcpu, efer);
  719. vcpu->arch.mmu.base_role.nxe = (efer & EFER_NX) && !tdp_enabled;
  720. kvm_mmu_reset_context(vcpu);
  721. /* Update reserved bits */
  722. if ((efer ^ old_efer) & EFER_NX)
  723. kvm_mmu_reset_context(vcpu);
  724. return 0;
  725. }
  726. void kvm_enable_efer_bits(u64 mask)
  727. {
  728. efer_reserved_bits &= ~mask;
  729. }
  730. EXPORT_SYMBOL_GPL(kvm_enable_efer_bits);
  731. /*
  732. * Writes msr value into into the appropriate "register".
  733. * Returns 0 on success, non-0 otherwise.
  734. * Assumes vcpu_load() was already called.
  735. */
  736. int kvm_set_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 data)
  737. {
  738. return kvm_x86_ops->set_msr(vcpu, msr_index, data);
  739. }
  740. /*
  741. * Adapt set_msr() to msr_io()'s calling convention
  742. */
  743. static int do_set_msr(struct kvm_vcpu *vcpu, unsigned index, u64 *data)
  744. {
  745. return kvm_set_msr(vcpu, index, *data);
  746. }
  747. static void kvm_write_wall_clock(struct kvm *kvm, gpa_t wall_clock)
  748. {
  749. int version;
  750. int r;
  751. struct pvclock_wall_clock wc;
  752. struct timespec boot;
  753. if (!wall_clock)
  754. return;
  755. r = kvm_read_guest(kvm, wall_clock, &version, sizeof(version));
  756. if (r)
  757. return;
  758. if (version & 1)
  759. ++version; /* first time write, random junk */
  760. ++version;
  761. kvm_write_guest(kvm, wall_clock, &version, sizeof(version));
  762. /*
  763. * The guest calculates current wall clock time by adding
  764. * system time (updated by kvm_guest_time_update below) to the
  765. * wall clock specified here. guest system time equals host
  766. * system time for us, thus we must fill in host boot time here.
  767. */
  768. getboottime(&boot);
  769. wc.sec = boot.tv_sec;
  770. wc.nsec = boot.tv_nsec;
  771. wc.version = version;
  772. kvm_write_guest(kvm, wall_clock, &wc, sizeof(wc));
  773. version++;
  774. kvm_write_guest(kvm, wall_clock, &version, sizeof(version));
  775. }
  776. static uint32_t div_frac(uint32_t dividend, uint32_t divisor)
  777. {
  778. uint32_t quotient, remainder;
  779. /* Don't try to replace with do_div(), this one calculates
  780. * "(dividend << 32) / divisor" */
  781. __asm__ ( "divl %4"
  782. : "=a" (quotient), "=d" (remainder)
  783. : "0" (0), "1" (dividend), "r" (divisor) );
  784. return quotient;
  785. }
  786. static void kvm_get_time_scale(uint32_t scaled_khz, uint32_t base_khz,
  787. s8 *pshift, u32 *pmultiplier)
  788. {
  789. uint64_t scaled64;
  790. int32_t shift = 0;
  791. uint64_t tps64;
  792. uint32_t tps32;
  793. tps64 = base_khz * 1000LL;
  794. scaled64 = scaled_khz * 1000LL;
  795. while (tps64 > scaled64*2 || tps64 & 0xffffffff00000000ULL) {
  796. tps64 >>= 1;
  797. shift--;
  798. }
  799. tps32 = (uint32_t)tps64;
  800. while (tps32 <= scaled64 || scaled64 & 0xffffffff00000000ULL) {
  801. if (scaled64 & 0xffffffff00000000ULL || tps32 & 0x80000000)
  802. scaled64 >>= 1;
  803. else
  804. tps32 <<= 1;
  805. shift++;
  806. }
  807. *pshift = shift;
  808. *pmultiplier = div_frac(scaled64, tps32);
  809. pr_debug("%s: base_khz %u => %u, shift %d, mul %u\n",
  810. __func__, base_khz, scaled_khz, shift, *pmultiplier);
  811. }
  812. static inline u64 get_kernel_ns(void)
  813. {
  814. struct timespec ts;
  815. WARN_ON(preemptible());
  816. ktime_get_ts(&ts);
  817. monotonic_to_bootbased(&ts);
  818. return timespec_to_ns(&ts);
  819. }
  820. static DEFINE_PER_CPU(unsigned long, cpu_tsc_khz);
  821. unsigned long max_tsc_khz;
  822. static inline int kvm_tsc_changes_freq(void)
  823. {
  824. int cpu = get_cpu();
  825. int ret = !boot_cpu_has(X86_FEATURE_CONSTANT_TSC) &&
  826. cpufreq_quick_get(cpu) != 0;
  827. put_cpu();
  828. return ret;
  829. }
  830. static inline u64 nsec_to_cycles(u64 nsec)
  831. {
  832. u64 ret;
  833. WARN_ON(preemptible());
  834. if (kvm_tsc_changes_freq())
  835. printk_once(KERN_WARNING
  836. "kvm: unreliable cycle conversion on adjustable rate TSC\n");
  837. ret = nsec * __get_cpu_var(cpu_tsc_khz);
  838. do_div(ret, USEC_PER_SEC);
  839. return ret;
  840. }
  841. static void kvm_arch_set_tsc_khz(struct kvm *kvm, u32 this_tsc_khz)
  842. {
  843. /* Compute a scale to convert nanoseconds in TSC cycles */
  844. kvm_get_time_scale(this_tsc_khz, NSEC_PER_SEC / 1000,
  845. &kvm->arch.virtual_tsc_shift,
  846. &kvm->arch.virtual_tsc_mult);
  847. kvm->arch.virtual_tsc_khz = this_tsc_khz;
  848. }
  849. static u64 compute_guest_tsc(struct kvm_vcpu *vcpu, s64 kernel_ns)
  850. {
  851. u64 tsc = pvclock_scale_delta(kernel_ns-vcpu->arch.last_tsc_nsec,
  852. vcpu->kvm->arch.virtual_tsc_mult,
  853. vcpu->kvm->arch.virtual_tsc_shift);
  854. tsc += vcpu->arch.last_tsc_write;
  855. return tsc;
  856. }
  857. void kvm_write_tsc(struct kvm_vcpu *vcpu, u64 data)
  858. {
  859. struct kvm *kvm = vcpu->kvm;
  860. u64 offset, ns, elapsed;
  861. unsigned long flags;
  862. s64 sdiff;
  863. spin_lock_irqsave(&kvm->arch.tsc_write_lock, flags);
  864. offset = data - native_read_tsc();
  865. ns = get_kernel_ns();
  866. elapsed = ns - kvm->arch.last_tsc_nsec;
  867. sdiff = data - kvm->arch.last_tsc_write;
  868. if (sdiff < 0)
  869. sdiff = -sdiff;
  870. /*
  871. * Special case: close write to TSC within 5 seconds of
  872. * another CPU is interpreted as an attempt to synchronize
  873. * The 5 seconds is to accomodate host load / swapping as
  874. * well as any reset of TSC during the boot process.
  875. *
  876. * In that case, for a reliable TSC, we can match TSC offsets,
  877. * or make a best guest using elapsed value.
  878. */
  879. if (sdiff < nsec_to_cycles(5ULL * NSEC_PER_SEC) &&
  880. elapsed < 5ULL * NSEC_PER_SEC) {
  881. if (!check_tsc_unstable()) {
  882. offset = kvm->arch.last_tsc_offset;
  883. pr_debug("kvm: matched tsc offset for %llu\n", data);
  884. } else {
  885. u64 delta = nsec_to_cycles(elapsed);
  886. offset += delta;
  887. pr_debug("kvm: adjusted tsc offset by %llu\n", delta);
  888. }
  889. ns = kvm->arch.last_tsc_nsec;
  890. }
  891. kvm->arch.last_tsc_nsec = ns;
  892. kvm->arch.last_tsc_write = data;
  893. kvm->arch.last_tsc_offset = offset;
  894. kvm_x86_ops->write_tsc_offset(vcpu, offset);
  895. spin_unlock_irqrestore(&kvm->arch.tsc_write_lock, flags);
  896. /* Reset of TSC must disable overshoot protection below */
  897. vcpu->arch.hv_clock.tsc_timestamp = 0;
  898. vcpu->arch.last_tsc_write = data;
  899. vcpu->arch.last_tsc_nsec = ns;
  900. }
  901. EXPORT_SYMBOL_GPL(kvm_write_tsc);
  902. static int kvm_guest_time_update(struct kvm_vcpu *v)
  903. {
  904. unsigned long flags;
  905. struct kvm_vcpu_arch *vcpu = &v->arch;
  906. void *shared_kaddr;
  907. unsigned long this_tsc_khz;
  908. s64 kernel_ns, max_kernel_ns;
  909. u64 tsc_timestamp;
  910. /* Keep irq disabled to prevent changes to the clock */
  911. local_irq_save(flags);
  912. kvm_get_msr(v, MSR_IA32_TSC, &tsc_timestamp);
  913. kernel_ns = get_kernel_ns();
  914. this_tsc_khz = __get_cpu_var(cpu_tsc_khz);
  915. if (unlikely(this_tsc_khz == 0)) {
  916. local_irq_restore(flags);
  917. kvm_make_request(KVM_REQ_CLOCK_UPDATE, v);
  918. return 1;
  919. }
  920. /*
  921. * We may have to catch up the TSC to match elapsed wall clock
  922. * time for two reasons, even if kvmclock is used.
  923. * 1) CPU could have been running below the maximum TSC rate
  924. * 2) Broken TSC compensation resets the base at each VCPU
  925. * entry to avoid unknown leaps of TSC even when running
  926. * again on the same CPU. This may cause apparent elapsed
  927. * time to disappear, and the guest to stand still or run
  928. * very slowly.
  929. */
  930. if (vcpu->tsc_catchup) {
  931. u64 tsc = compute_guest_tsc(v, kernel_ns);
  932. if (tsc > tsc_timestamp) {
  933. kvm_x86_ops->adjust_tsc_offset(v, tsc - tsc_timestamp);
  934. tsc_timestamp = tsc;
  935. }
  936. }
  937. local_irq_restore(flags);
  938. if (!vcpu->time_page)
  939. return 0;
  940. /*
  941. * Time as measured by the TSC may go backwards when resetting the base
  942. * tsc_timestamp. The reason for this is that the TSC resolution is
  943. * higher than the resolution of the other clock scales. Thus, many
  944. * possible measurments of the TSC correspond to one measurement of any
  945. * other clock, and so a spread of values is possible. This is not a
  946. * problem for the computation of the nanosecond clock; with TSC rates
  947. * around 1GHZ, there can only be a few cycles which correspond to one
  948. * nanosecond value, and any path through this code will inevitably
  949. * take longer than that. However, with the kernel_ns value itself,
  950. * the precision may be much lower, down to HZ granularity. If the
  951. * first sampling of TSC against kernel_ns ends in the low part of the
  952. * range, and the second in the high end of the range, we can get:
  953. *
  954. * (TSC - offset_low) * S + kns_old > (TSC - offset_high) * S + kns_new
  955. *
  956. * As the sampling errors potentially range in the thousands of cycles,
  957. * it is possible such a time value has already been observed by the
  958. * guest. To protect against this, we must compute the system time as
  959. * observed by the guest and ensure the new system time is greater.
  960. */
  961. max_kernel_ns = 0;
  962. if (vcpu->hv_clock.tsc_timestamp && vcpu->last_guest_tsc) {
  963. max_kernel_ns = vcpu->last_guest_tsc -
  964. vcpu->hv_clock.tsc_timestamp;
  965. max_kernel_ns = pvclock_scale_delta(max_kernel_ns,
  966. vcpu->hv_clock.tsc_to_system_mul,
  967. vcpu->hv_clock.tsc_shift);
  968. max_kernel_ns += vcpu->last_kernel_ns;
  969. }
  970. if (unlikely(vcpu->hw_tsc_khz != this_tsc_khz)) {
  971. kvm_get_time_scale(NSEC_PER_SEC / 1000, this_tsc_khz,
  972. &vcpu->hv_clock.tsc_shift,
  973. &vcpu->hv_clock.tsc_to_system_mul);
  974. vcpu->hw_tsc_khz = this_tsc_khz;
  975. }
  976. if (max_kernel_ns > kernel_ns)
  977. kernel_ns = max_kernel_ns;
  978. /* With all the info we got, fill in the values */
  979. vcpu->hv_clock.tsc_timestamp = tsc_timestamp;
  980. vcpu->hv_clock.system_time = kernel_ns + v->kvm->arch.kvmclock_offset;
  981. vcpu->last_kernel_ns = kernel_ns;
  982. vcpu->last_guest_tsc = tsc_timestamp;
  983. vcpu->hv_clock.flags = 0;
  984. /*
  985. * The interface expects us to write an even number signaling that the
  986. * update is finished. Since the guest won't see the intermediate
  987. * state, we just increase by 2 at the end.
  988. */
  989. vcpu->hv_clock.version += 2;
  990. shared_kaddr = kmap_atomic(vcpu->time_page, KM_USER0);
  991. memcpy(shared_kaddr + vcpu->time_offset, &vcpu->hv_clock,
  992. sizeof(vcpu->hv_clock));
  993. kunmap_atomic(shared_kaddr, KM_USER0);
  994. mark_page_dirty(v->kvm, vcpu->time >> PAGE_SHIFT);
  995. return 0;
  996. }
  997. static bool msr_mtrr_valid(unsigned msr)
  998. {
  999. switch (msr) {
  1000. case 0x200 ... 0x200 + 2 * KVM_NR_VAR_MTRR - 1:
  1001. case MSR_MTRRfix64K_00000:
  1002. case MSR_MTRRfix16K_80000:
  1003. case MSR_MTRRfix16K_A0000:
  1004. case MSR_MTRRfix4K_C0000:
  1005. case MSR_MTRRfix4K_C8000:
  1006. case MSR_MTRRfix4K_D0000:
  1007. case MSR_MTRRfix4K_D8000:
  1008. case MSR_MTRRfix4K_E0000:
  1009. case MSR_MTRRfix4K_E8000:
  1010. case MSR_MTRRfix4K_F0000:
  1011. case MSR_MTRRfix4K_F8000:
  1012. case MSR_MTRRdefType:
  1013. case MSR_IA32_CR_PAT:
  1014. return true;
  1015. case 0x2f8:
  1016. return true;
  1017. }
  1018. return false;
  1019. }
  1020. static bool valid_pat_type(unsigned t)
  1021. {
  1022. return t < 8 && (1 << t) & 0xf3; /* 0, 1, 4, 5, 6, 7 */
  1023. }
  1024. static bool valid_mtrr_type(unsigned t)
  1025. {
  1026. return t < 8 && (1 << t) & 0x73; /* 0, 1, 4, 5, 6 */
  1027. }
  1028. static bool mtrr_valid(struct kvm_vcpu *vcpu, u32 msr, u64 data)
  1029. {
  1030. int i;
  1031. if (!msr_mtrr_valid(msr))
  1032. return false;
  1033. if (msr == MSR_IA32_CR_PAT) {
  1034. for (i = 0; i < 8; i++)
  1035. if (!valid_pat_type((data >> (i * 8)) & 0xff))
  1036. return false;
  1037. return true;
  1038. } else if (msr == MSR_MTRRdefType) {
  1039. if (data & ~0xcff)
  1040. return false;
  1041. return valid_mtrr_type(data & 0xff);
  1042. } else if (msr >= MSR_MTRRfix64K_00000 && msr <= MSR_MTRRfix4K_F8000) {
  1043. for (i = 0; i < 8 ; i++)
  1044. if (!valid_mtrr_type((data >> (i * 8)) & 0xff))
  1045. return false;
  1046. return true;
  1047. }
  1048. /* variable MTRRs */
  1049. return valid_mtrr_type(data & 0xff);
  1050. }
  1051. static int set_msr_mtrr(struct kvm_vcpu *vcpu, u32 msr, u64 data)
  1052. {
  1053. u64 *p = (u64 *)&vcpu->arch.mtrr_state.fixed_ranges;
  1054. if (!mtrr_valid(vcpu, msr, data))
  1055. return 1;
  1056. if (msr == MSR_MTRRdefType) {
  1057. vcpu->arch.mtrr_state.def_type = data;
  1058. vcpu->arch.mtrr_state.enabled = (data & 0xc00) >> 10;
  1059. } else if (msr == MSR_MTRRfix64K_00000)
  1060. p[0] = data;
  1061. else if (msr == MSR_MTRRfix16K_80000 || msr == MSR_MTRRfix16K_A0000)
  1062. p[1 + msr - MSR_MTRRfix16K_80000] = data;
  1063. else if (msr >= MSR_MTRRfix4K_C0000 && msr <= MSR_MTRRfix4K_F8000)
  1064. p[3 + msr - MSR_MTRRfix4K_C0000] = data;
  1065. else if (msr == MSR_IA32_CR_PAT)
  1066. vcpu->arch.pat = data;
  1067. else { /* Variable MTRRs */
  1068. int idx, is_mtrr_mask;
  1069. u64 *pt;
  1070. idx = (msr - 0x200) / 2;
  1071. is_mtrr_mask = msr - 0x200 - 2 * idx;
  1072. if (!is_mtrr_mask)
  1073. pt =
  1074. (u64 *)&vcpu->arch.mtrr_state.var_ranges[idx].base_lo;
  1075. else
  1076. pt =
  1077. (u64 *)&vcpu->arch.mtrr_state.var_ranges[idx].mask_lo;
  1078. *pt = data;
  1079. }
  1080. kvm_mmu_reset_context(vcpu);
  1081. return 0;
  1082. }
  1083. static int set_msr_mce(struct kvm_vcpu *vcpu, u32 msr, u64 data)
  1084. {
  1085. u64 mcg_cap = vcpu->arch.mcg_cap;
  1086. unsigned bank_num = mcg_cap & 0xff;
  1087. switch (msr) {
  1088. case MSR_IA32_MCG_STATUS:
  1089. vcpu->arch.mcg_status = data;
  1090. break;
  1091. case MSR_IA32_MCG_CTL:
  1092. if (!(mcg_cap & MCG_CTL_P))
  1093. return 1;
  1094. if (data != 0 && data != ~(u64)0)
  1095. return -1;
  1096. vcpu->arch.mcg_ctl = data;
  1097. break;
  1098. default:
  1099. if (msr >= MSR_IA32_MC0_CTL &&
  1100. msr < MSR_IA32_MC0_CTL + 4 * bank_num) {
  1101. u32 offset = msr - MSR_IA32_MC0_CTL;
  1102. /* only 0 or all 1s can be written to IA32_MCi_CTL
  1103. * some Linux kernels though clear bit 10 in bank 4 to
  1104. * workaround a BIOS/GART TBL issue on AMD K8s, ignore
  1105. * this to avoid an uncatched #GP in the guest
  1106. */
  1107. if ((offset & 0x3) == 0 &&
  1108. data != 0 && (data | (1 << 10)) != ~(u64)0)
  1109. return -1;
  1110. vcpu->arch.mce_banks[offset] = data;
  1111. break;
  1112. }
  1113. return 1;
  1114. }
  1115. return 0;
  1116. }
  1117. static int xen_hvm_config(struct kvm_vcpu *vcpu, u64 data)
  1118. {
  1119. struct kvm *kvm = vcpu->kvm;
  1120. int lm = is_long_mode(vcpu);
  1121. u8 *blob_addr = lm ? (u8 *)(long)kvm->arch.xen_hvm_config.blob_addr_64
  1122. : (u8 *)(long)kvm->arch.xen_hvm_config.blob_addr_32;
  1123. u8 blob_size = lm ? kvm->arch.xen_hvm_config.blob_size_64
  1124. : kvm->arch.xen_hvm_config.blob_size_32;
  1125. u32 page_num = data & ~PAGE_MASK;
  1126. u64 page_addr = data & PAGE_MASK;
  1127. u8 *page;
  1128. int r;
  1129. r = -E2BIG;
  1130. if (page_num >= blob_size)
  1131. goto out;
  1132. r = -ENOMEM;
  1133. page = kzalloc(PAGE_SIZE, GFP_KERNEL);
  1134. if (!page)
  1135. goto out;
  1136. r = -EFAULT;
  1137. if (copy_from_user(page, blob_addr + (page_num * PAGE_SIZE), PAGE_SIZE))
  1138. goto out_free;
  1139. if (kvm_write_guest(kvm, page_addr, page, PAGE_SIZE))
  1140. goto out_free;
  1141. r = 0;
  1142. out_free:
  1143. kfree(page);
  1144. out:
  1145. return r;
  1146. }
  1147. static bool kvm_hv_hypercall_enabled(struct kvm *kvm)
  1148. {
  1149. return kvm->arch.hv_hypercall & HV_X64_MSR_HYPERCALL_ENABLE;
  1150. }
  1151. static bool kvm_hv_msr_partition_wide(u32 msr)
  1152. {
  1153. bool r = false;
  1154. switch (msr) {
  1155. case HV_X64_MSR_GUEST_OS_ID:
  1156. case HV_X64_MSR_HYPERCALL:
  1157. r = true;
  1158. break;
  1159. }
  1160. return r;
  1161. }
  1162. static int set_msr_hyperv_pw(struct kvm_vcpu *vcpu, u32 msr, u64 data)
  1163. {
  1164. struct kvm *kvm = vcpu->kvm;
  1165. switch (msr) {
  1166. case HV_X64_MSR_GUEST_OS_ID:
  1167. kvm->arch.hv_guest_os_id = data;
  1168. /* setting guest os id to zero disables hypercall page */
  1169. if (!kvm->arch.hv_guest_os_id)
  1170. kvm->arch.hv_hypercall &= ~HV_X64_MSR_HYPERCALL_ENABLE;
  1171. break;
  1172. case HV_X64_MSR_HYPERCALL: {
  1173. u64 gfn;
  1174. unsigned long addr;
  1175. u8 instructions[4];
  1176. /* if guest os id is not set hypercall should remain disabled */
  1177. if (!kvm->arch.hv_guest_os_id)
  1178. break;
  1179. if (!(data & HV_X64_MSR_HYPERCALL_ENABLE)) {
  1180. kvm->arch.hv_hypercall = data;
  1181. break;
  1182. }
  1183. gfn = data >> HV_X64_MSR_HYPERCALL_PAGE_ADDRESS_SHIFT;
  1184. addr = gfn_to_hva(kvm, gfn);
  1185. if (kvm_is_error_hva(addr))
  1186. return 1;
  1187. kvm_x86_ops->patch_hypercall(vcpu, instructions);
  1188. ((unsigned char *)instructions)[3] = 0xc3; /* ret */
  1189. if (copy_to_user((void __user *)addr, instructions, 4))
  1190. return 1;
  1191. kvm->arch.hv_hypercall = data;
  1192. break;
  1193. }
  1194. default:
  1195. pr_unimpl(vcpu, "HYPER-V unimplemented wrmsr: 0x%x "
  1196. "data 0x%llx\n", msr, data);
  1197. return 1;
  1198. }
  1199. return 0;
  1200. }
  1201. static int set_msr_hyperv(struct kvm_vcpu *vcpu, u32 msr, u64 data)
  1202. {
  1203. switch (msr) {
  1204. case HV_X64_MSR_APIC_ASSIST_PAGE: {
  1205. unsigned long addr;
  1206. if (!(data & HV_X64_MSR_APIC_ASSIST_PAGE_ENABLE)) {
  1207. vcpu->arch.hv_vapic = data;
  1208. break;
  1209. }
  1210. addr = gfn_to_hva(vcpu->kvm, data >>
  1211. HV_X64_MSR_APIC_ASSIST_PAGE_ADDRESS_SHIFT);
  1212. if (kvm_is_error_hva(addr))
  1213. return 1;
  1214. if (clear_user((void __user *)addr, PAGE_SIZE))
  1215. return 1;
  1216. vcpu->arch.hv_vapic = data;
  1217. break;
  1218. }
  1219. case HV_X64_MSR_EOI:
  1220. return kvm_hv_vapic_msr_write(vcpu, APIC_EOI, data);
  1221. case HV_X64_MSR_ICR:
  1222. return kvm_hv_vapic_msr_write(vcpu, APIC_ICR, data);
  1223. case HV_X64_MSR_TPR:
  1224. return kvm_hv_vapic_msr_write(vcpu, APIC_TASKPRI, data);
  1225. default:
  1226. pr_unimpl(vcpu, "HYPER-V unimplemented wrmsr: 0x%x "
  1227. "data 0x%llx\n", msr, data);
  1228. return 1;
  1229. }
  1230. return 0;
  1231. }
  1232. int kvm_set_msr_common(struct kvm_vcpu *vcpu, u32 msr, u64 data)
  1233. {
  1234. switch (msr) {
  1235. case MSR_EFER:
  1236. return set_efer(vcpu, data);
  1237. case MSR_K7_HWCR:
  1238. data &= ~(u64)0x40; /* ignore flush filter disable */
  1239. data &= ~(u64)0x100; /* ignore ignne emulation enable */
  1240. if (data != 0) {
  1241. pr_unimpl(vcpu, "unimplemented HWCR wrmsr: 0x%llx\n",
  1242. data);
  1243. return 1;
  1244. }
  1245. break;
  1246. case MSR_FAM10H_MMIO_CONF_BASE:
  1247. if (data != 0) {
  1248. pr_unimpl(vcpu, "unimplemented MMIO_CONF_BASE wrmsr: "
  1249. "0x%llx\n", data);
  1250. return 1;
  1251. }
  1252. break;
  1253. case MSR_AMD64_NB_CFG:
  1254. break;
  1255. case MSR_IA32_DEBUGCTLMSR:
  1256. if (!data) {
  1257. /* We support the non-activated case already */
  1258. break;
  1259. } else if (data & ~(DEBUGCTLMSR_LBR | DEBUGCTLMSR_BTF)) {
  1260. /* Values other than LBR and BTF are vendor-specific,
  1261. thus reserved and should throw a #GP */
  1262. return 1;
  1263. }
  1264. pr_unimpl(vcpu, "%s: MSR_IA32_DEBUGCTLMSR 0x%llx, nop\n",
  1265. __func__, data);
  1266. break;
  1267. case MSR_IA32_UCODE_REV:
  1268. case MSR_IA32_UCODE_WRITE:
  1269. case MSR_VM_HSAVE_PA:
  1270. case MSR_AMD64_PATCH_LOADER:
  1271. break;
  1272. case 0x200 ... 0x2ff:
  1273. return set_msr_mtrr(vcpu, msr, data);
  1274. case MSR_IA32_APICBASE:
  1275. kvm_set_apic_base(vcpu, data);
  1276. break;
  1277. case APIC_BASE_MSR ... APIC_BASE_MSR + 0x3ff:
  1278. return kvm_x2apic_msr_write(vcpu, msr, data);
  1279. case MSR_IA32_MISC_ENABLE:
  1280. vcpu->arch.ia32_misc_enable_msr = data;
  1281. break;
  1282. case MSR_KVM_WALL_CLOCK_NEW:
  1283. case MSR_KVM_WALL_CLOCK:
  1284. vcpu->kvm->arch.wall_clock = data;
  1285. kvm_write_wall_clock(vcpu->kvm, data);
  1286. break;
  1287. case MSR_KVM_SYSTEM_TIME_NEW:
  1288. case MSR_KVM_SYSTEM_TIME: {
  1289. if (vcpu->arch.time_page) {
  1290. kvm_release_page_dirty(vcpu->arch.time_page);
  1291. vcpu->arch.time_page = NULL;
  1292. }
  1293. vcpu->arch.time = data;
  1294. kvm_make_request(KVM_REQ_CLOCK_UPDATE, vcpu);
  1295. /* we verify if the enable bit is set... */
  1296. if (!(data & 1))
  1297. break;
  1298. /* ...but clean it before doing the actual write */
  1299. vcpu->arch.time_offset = data & ~(PAGE_MASK | 1);
  1300. vcpu->arch.time_page =
  1301. gfn_to_page(vcpu->kvm, data >> PAGE_SHIFT);
  1302. if (is_error_page(vcpu->arch.time_page)) {
  1303. kvm_release_page_clean(vcpu->arch.time_page);
  1304. vcpu->arch.time_page = NULL;
  1305. }
  1306. break;
  1307. }
  1308. case MSR_IA32_MCG_CTL:
  1309. case MSR_IA32_MCG_STATUS:
  1310. case MSR_IA32_MC0_CTL ... MSR_IA32_MC0_CTL + 4 * KVM_MAX_MCE_BANKS - 1:
  1311. return set_msr_mce(vcpu, msr, data);
  1312. /* Performance counters are not protected by a CPUID bit,
  1313. * so we should check all of them in the generic path for the sake of
  1314. * cross vendor migration.
  1315. * Writing a zero into the event select MSRs disables them,
  1316. * which we perfectly emulate ;-). Any other value should be at least
  1317. * reported, some guests depend on them.
  1318. */
  1319. case MSR_P6_EVNTSEL0:
  1320. case MSR_P6_EVNTSEL1:
  1321. case MSR_K7_EVNTSEL0:
  1322. case MSR_K7_EVNTSEL1:
  1323. case MSR_K7_EVNTSEL2:
  1324. case MSR_K7_EVNTSEL3:
  1325. if (data != 0)
  1326. pr_unimpl(vcpu, "unimplemented perfctr wrmsr: "
  1327. "0x%x data 0x%llx\n", msr, data);
  1328. break;
  1329. /* at least RHEL 4 unconditionally writes to the perfctr registers,
  1330. * so we ignore writes to make it happy.
  1331. */
  1332. case MSR_P6_PERFCTR0:
  1333. case MSR_P6_PERFCTR1:
  1334. case MSR_K7_PERFCTR0:
  1335. case MSR_K7_PERFCTR1:
  1336. case MSR_K7_PERFCTR2:
  1337. case MSR_K7_PERFCTR3:
  1338. pr_unimpl(vcpu, "unimplemented perfctr wrmsr: "
  1339. "0x%x data 0x%llx\n", msr, data);
  1340. break;
  1341. case MSR_K7_CLK_CTL:
  1342. /*
  1343. * Ignore all writes to this no longer documented MSR.
  1344. * Writes are only relevant for old K7 processors,
  1345. * all pre-dating SVM, but a recommended workaround from
  1346. * AMD for these chips. It is possible to speicify the
  1347. * affected processor models on the command line, hence
  1348. * the need to ignore the workaround.
  1349. */
  1350. break;
  1351. case HV_X64_MSR_GUEST_OS_ID ... HV_X64_MSR_SINT15:
  1352. if (kvm_hv_msr_partition_wide(msr)) {
  1353. int r;
  1354. mutex_lock(&vcpu->kvm->lock);
  1355. r = set_msr_hyperv_pw(vcpu, msr, data);
  1356. mutex_unlock(&vcpu->kvm->lock);
  1357. return r;
  1358. } else
  1359. return set_msr_hyperv(vcpu, msr, data);
  1360. break;
  1361. default:
  1362. if (msr && (msr == vcpu->kvm->arch.xen_hvm_config.msr))
  1363. return xen_hvm_config(vcpu, data);
  1364. if (!ignore_msrs) {
  1365. pr_unimpl(vcpu, "unhandled wrmsr: 0x%x data %llx\n",
  1366. msr, data);
  1367. return 1;
  1368. } else {
  1369. pr_unimpl(vcpu, "ignored wrmsr: 0x%x data %llx\n",
  1370. msr, data);
  1371. break;
  1372. }
  1373. }
  1374. return 0;
  1375. }
  1376. EXPORT_SYMBOL_GPL(kvm_set_msr_common);
  1377. /*
  1378. * Reads an msr value (of 'msr_index') into 'pdata'.
  1379. * Returns 0 on success, non-0 otherwise.
  1380. * Assumes vcpu_load() was already called.
  1381. */
  1382. int kvm_get_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 *pdata)
  1383. {
  1384. return kvm_x86_ops->get_msr(vcpu, msr_index, pdata);
  1385. }
  1386. static int get_msr_mtrr(struct kvm_vcpu *vcpu, u32 msr, u64 *pdata)
  1387. {
  1388. u64 *p = (u64 *)&vcpu->arch.mtrr_state.fixed_ranges;
  1389. if (!msr_mtrr_valid(msr))
  1390. return 1;
  1391. if (msr == MSR_MTRRdefType)
  1392. *pdata = vcpu->arch.mtrr_state.def_type +
  1393. (vcpu->arch.mtrr_state.enabled << 10);
  1394. else if (msr == MSR_MTRRfix64K_00000)
  1395. *pdata = p[0];
  1396. else if (msr == MSR_MTRRfix16K_80000 || msr == MSR_MTRRfix16K_A0000)
  1397. *pdata = p[1 + msr - MSR_MTRRfix16K_80000];
  1398. else if (msr >= MSR_MTRRfix4K_C0000 && msr <= MSR_MTRRfix4K_F8000)
  1399. *pdata = p[3 + msr - MSR_MTRRfix4K_C0000];
  1400. else if (msr == MSR_IA32_CR_PAT)
  1401. *pdata = vcpu->arch.pat;
  1402. else { /* Variable MTRRs */
  1403. int idx, is_mtrr_mask;
  1404. u64 *pt;
  1405. idx = (msr - 0x200) / 2;
  1406. is_mtrr_mask = msr - 0x200 - 2 * idx;
  1407. if (!is_mtrr_mask)
  1408. pt =
  1409. (u64 *)&vcpu->arch.mtrr_state.var_ranges[idx].base_lo;
  1410. else
  1411. pt =
  1412. (u64 *)&vcpu->arch.mtrr_state.var_ranges[idx].mask_lo;
  1413. *pdata = *pt;
  1414. }
  1415. return 0;
  1416. }
  1417. static int get_msr_mce(struct kvm_vcpu *vcpu, u32 msr, u64 *pdata)
  1418. {
  1419. u64 data;
  1420. u64 mcg_cap = vcpu->arch.mcg_cap;
  1421. unsigned bank_num = mcg_cap & 0xff;
  1422. switch (msr) {
  1423. case MSR_IA32_P5_MC_ADDR:
  1424. case MSR_IA32_P5_MC_TYPE:
  1425. data = 0;
  1426. break;
  1427. case MSR_IA32_MCG_CAP:
  1428. data = vcpu->arch.mcg_cap;
  1429. break;
  1430. case MSR_IA32_MCG_CTL:
  1431. if (!(mcg_cap & MCG_CTL_P))
  1432. return 1;
  1433. data = vcpu->arch.mcg_ctl;
  1434. break;
  1435. case MSR_IA32_MCG_STATUS:
  1436. data = vcpu->arch.mcg_status;
  1437. break;
  1438. default:
  1439. if (msr >= MSR_IA32_MC0_CTL &&
  1440. msr < MSR_IA32_MC0_CTL + 4 * bank_num) {
  1441. u32 offset = msr - MSR_IA32_MC0_CTL;
  1442. data = vcpu->arch.mce_banks[offset];
  1443. break;
  1444. }
  1445. return 1;
  1446. }
  1447. *pdata = data;
  1448. return 0;
  1449. }
  1450. static int get_msr_hyperv_pw(struct kvm_vcpu *vcpu, u32 msr, u64 *pdata)
  1451. {
  1452. u64 data = 0;
  1453. struct kvm *kvm = vcpu->kvm;
  1454. switch (msr) {
  1455. case HV_X64_MSR_GUEST_OS_ID:
  1456. data = kvm->arch.hv_guest_os_id;
  1457. break;
  1458. case HV_X64_MSR_HYPERCALL:
  1459. data = kvm->arch.hv_hypercall;
  1460. break;
  1461. default:
  1462. pr_unimpl(vcpu, "Hyper-V unhandled rdmsr: 0x%x\n", msr);
  1463. return 1;
  1464. }
  1465. *pdata = data;
  1466. return 0;
  1467. }
  1468. static int get_msr_hyperv(struct kvm_vcpu *vcpu, u32 msr, u64 *pdata)
  1469. {
  1470. u64 data = 0;
  1471. switch (msr) {
  1472. case HV_X64_MSR_VP_INDEX: {
  1473. int r;
  1474. struct kvm_vcpu *v;
  1475. kvm_for_each_vcpu(r, v, vcpu->kvm)
  1476. if (v == vcpu)
  1477. data = r;
  1478. break;
  1479. }
  1480. case HV_X64_MSR_EOI:
  1481. return kvm_hv_vapic_msr_read(vcpu, APIC_EOI, pdata);
  1482. case HV_X64_MSR_ICR:
  1483. return kvm_hv_vapic_msr_read(vcpu, APIC_ICR, pdata);
  1484. case HV_X64_MSR_TPR:
  1485. return kvm_hv_vapic_msr_read(vcpu, APIC_TASKPRI, pdata);
  1486. default:
  1487. pr_unimpl(vcpu, "Hyper-V unhandled rdmsr: 0x%x\n", msr);
  1488. return 1;
  1489. }
  1490. *pdata = data;
  1491. return 0;
  1492. }
  1493. int kvm_get_msr_common(struct kvm_vcpu *vcpu, u32 msr, u64 *pdata)
  1494. {
  1495. u64 data;
  1496. switch (msr) {
  1497. case MSR_IA32_PLATFORM_ID:
  1498. case MSR_IA32_UCODE_REV:
  1499. case MSR_IA32_EBL_CR_POWERON:
  1500. case MSR_IA32_DEBUGCTLMSR:
  1501. case MSR_IA32_LASTBRANCHFROMIP:
  1502. case MSR_IA32_LASTBRANCHTOIP:
  1503. case MSR_IA32_LASTINTFROMIP:
  1504. case MSR_IA32_LASTINTTOIP:
  1505. case MSR_K8_SYSCFG:
  1506. case MSR_K7_HWCR:
  1507. case MSR_VM_HSAVE_PA:
  1508. case MSR_P6_PERFCTR0:
  1509. case MSR_P6_PERFCTR1:
  1510. case MSR_P6_EVNTSEL0:
  1511. case MSR_P6_EVNTSEL1:
  1512. case MSR_K7_EVNTSEL0:
  1513. case MSR_K7_PERFCTR0:
  1514. case MSR_K8_INT_PENDING_MSG:
  1515. case MSR_AMD64_NB_CFG:
  1516. case MSR_FAM10H_MMIO_CONF_BASE:
  1517. data = 0;
  1518. break;
  1519. case MSR_MTRRcap:
  1520. data = 0x500 | KVM_NR_VAR_MTRR;
  1521. break;
  1522. case 0x200 ... 0x2ff:
  1523. return get_msr_mtrr(vcpu, msr, pdata);
  1524. case 0xcd: /* fsb frequency */
  1525. data = 3;
  1526. break;
  1527. /*
  1528. * MSR_EBC_FREQUENCY_ID
  1529. * Conservative value valid for even the basic CPU models.
  1530. * Models 0,1: 000 in bits 23:21 indicating a bus speed of
  1531. * 100MHz, model 2 000 in bits 18:16 indicating 100MHz,
  1532. * and 266MHz for model 3, or 4. Set Core Clock
  1533. * Frequency to System Bus Frequency Ratio to 1 (bits
  1534. * 31:24) even though these are only valid for CPU
  1535. * models > 2, however guests may end up dividing or
  1536. * multiplying by zero otherwise.
  1537. */
  1538. case MSR_EBC_FREQUENCY_ID:
  1539. data = 1 << 24;
  1540. break;
  1541. case MSR_IA32_APICBASE:
  1542. data = kvm_get_apic_base(vcpu);
  1543. break;
  1544. case APIC_BASE_MSR ... APIC_BASE_MSR + 0x3ff:
  1545. return kvm_x2apic_msr_read(vcpu, msr, pdata);
  1546. break;
  1547. case MSR_IA32_MISC_ENABLE:
  1548. data = vcpu->arch.ia32_misc_enable_msr;
  1549. break;
  1550. case MSR_IA32_PERF_STATUS:
  1551. /* TSC increment by tick */
  1552. data = 1000ULL;
  1553. /* CPU multiplier */
  1554. data |= (((uint64_t)4ULL) << 40);
  1555. break;
  1556. case MSR_EFER:
  1557. data = vcpu->arch.efer;
  1558. break;
  1559. case MSR_KVM_WALL_CLOCK:
  1560. case MSR_KVM_WALL_CLOCK_NEW:
  1561. data = vcpu->kvm->arch.wall_clock;
  1562. break;
  1563. case MSR_KVM_SYSTEM_TIME:
  1564. case MSR_KVM_SYSTEM_TIME_NEW:
  1565. data = vcpu->arch.time;
  1566. break;
  1567. case MSR_IA32_P5_MC_ADDR:
  1568. case MSR_IA32_P5_MC_TYPE:
  1569. case MSR_IA32_MCG_CAP:
  1570. case MSR_IA32_MCG_CTL:
  1571. case MSR_IA32_MCG_STATUS:
  1572. case MSR_IA32_MC0_CTL ... MSR_IA32_MC0_CTL + 4 * KVM_MAX_MCE_BANKS - 1:
  1573. return get_msr_mce(vcpu, msr, pdata);
  1574. case MSR_K7_CLK_CTL:
  1575. /*
  1576. * Provide expected ramp-up count for K7. All other
  1577. * are set to zero, indicating minimum divisors for
  1578. * every field.
  1579. *
  1580. * This prevents guest kernels on AMD host with CPU
  1581. * type 6, model 8 and higher from exploding due to
  1582. * the rdmsr failing.
  1583. */
  1584. data = 0x20000000;
  1585. break;
  1586. case HV_X64_MSR_GUEST_OS_ID ... HV_X64_MSR_SINT15:
  1587. if (kvm_hv_msr_partition_wide(msr)) {
  1588. int r;
  1589. mutex_lock(&vcpu->kvm->lock);
  1590. r = get_msr_hyperv_pw(vcpu, msr, pdata);
  1591. mutex_unlock(&vcpu->kvm->lock);
  1592. return r;
  1593. } else
  1594. return get_msr_hyperv(vcpu, msr, pdata);
  1595. break;
  1596. default:
  1597. if (!ignore_msrs) {
  1598. pr_unimpl(vcpu, "unhandled rdmsr: 0x%x\n", msr);
  1599. return 1;
  1600. } else {
  1601. pr_unimpl(vcpu, "ignored rdmsr: 0x%x\n", msr);
  1602. data = 0;
  1603. }
  1604. break;
  1605. }
  1606. *pdata = data;
  1607. return 0;
  1608. }
  1609. EXPORT_SYMBOL_GPL(kvm_get_msr_common);
  1610. /*
  1611. * Read or write a bunch of msrs. All parameters are kernel addresses.
  1612. *
  1613. * @return number of msrs set successfully.
  1614. */
  1615. static int __msr_io(struct kvm_vcpu *vcpu, struct kvm_msrs *msrs,
  1616. struct kvm_msr_entry *entries,
  1617. int (*do_msr)(struct kvm_vcpu *vcpu,
  1618. unsigned index, u64 *data))
  1619. {
  1620. int i, idx;
  1621. idx = srcu_read_lock(&vcpu->kvm->srcu);
  1622. for (i = 0; i < msrs->nmsrs; ++i)
  1623. if (do_msr(vcpu, entries[i].index, &entries[i].data))
  1624. break;
  1625. srcu_read_unlock(&vcpu->kvm->srcu, idx);
  1626. return i;
  1627. }
  1628. /*
  1629. * Read or write a bunch of msrs. Parameters are user addresses.
  1630. *
  1631. * @return number of msrs set successfully.
  1632. */
  1633. static int msr_io(struct kvm_vcpu *vcpu, struct kvm_msrs __user *user_msrs,
  1634. int (*do_msr)(struct kvm_vcpu *vcpu,
  1635. unsigned index, u64 *data),
  1636. int writeback)
  1637. {
  1638. struct kvm_msrs msrs;
  1639. struct kvm_msr_entry *entries;
  1640. int r, n;
  1641. unsigned size;
  1642. r = -EFAULT;
  1643. if (copy_from_user(&msrs, user_msrs, sizeof msrs))
  1644. goto out;
  1645. r = -E2BIG;
  1646. if (msrs.nmsrs >= MAX_IO_MSRS)
  1647. goto out;
  1648. r = -ENOMEM;
  1649. size = sizeof(struct kvm_msr_entry) * msrs.nmsrs;
  1650. entries = kmalloc(size, GFP_KERNEL);
  1651. if (!entries)
  1652. goto out;
  1653. r = -EFAULT;
  1654. if (copy_from_user(entries, user_msrs->entries, size))
  1655. goto out_free;
  1656. r = n = __msr_io(vcpu, &msrs, entries, do_msr);
  1657. if (r < 0)
  1658. goto out_free;
  1659. r = -EFAULT;
  1660. if (writeback && copy_to_user(user_msrs->entries, entries, size))
  1661. goto out_free;
  1662. r = n;
  1663. out_free:
  1664. kfree(entries);
  1665. out:
  1666. return r;
  1667. }
  1668. int kvm_dev_ioctl_check_extension(long ext)
  1669. {
  1670. int r;
  1671. switch (ext) {
  1672. case KVM_CAP_IRQCHIP:
  1673. case KVM_CAP_HLT:
  1674. case KVM_CAP_MMU_SHADOW_CACHE_CONTROL:
  1675. case KVM_CAP_SET_TSS_ADDR:
  1676. case KVM_CAP_EXT_CPUID:
  1677. case KVM_CAP_CLOCKSOURCE:
  1678. case KVM_CAP_PIT:
  1679. case KVM_CAP_NOP_IO_DELAY:
  1680. case KVM_CAP_MP_STATE:
  1681. case KVM_CAP_SYNC_MMU:
  1682. case KVM_CAP_REINJECT_CONTROL:
  1683. case KVM_CAP_IRQ_INJECT_STATUS:
  1684. case KVM_CAP_ASSIGN_DEV_IRQ:
  1685. case KVM_CAP_IRQFD:
  1686. case KVM_CAP_IOEVENTFD:
  1687. case KVM_CAP_PIT2:
  1688. case KVM_CAP_PIT_STATE2:
  1689. case KVM_CAP_SET_IDENTITY_MAP_ADDR:
  1690. case KVM_CAP_XEN_HVM:
  1691. case KVM_CAP_ADJUST_CLOCK:
  1692. case KVM_CAP_VCPU_EVENTS:
  1693. case KVM_CAP_HYPERV:
  1694. case KVM_CAP_HYPERV_VAPIC:
  1695. case KVM_CAP_HYPERV_SPIN:
  1696. case KVM_CAP_PCI_SEGMENT:
  1697. case KVM_CAP_DEBUGREGS:
  1698. case KVM_CAP_X86_ROBUST_SINGLESTEP:
  1699. case KVM_CAP_XSAVE:
  1700. r = 1;
  1701. break;
  1702. case KVM_CAP_COALESCED_MMIO:
  1703. r = KVM_COALESCED_MMIO_PAGE_OFFSET;
  1704. break;
  1705. case KVM_CAP_VAPIC:
  1706. r = !kvm_x86_ops->cpu_has_accelerated_tpr();
  1707. break;
  1708. case KVM_CAP_NR_VCPUS:
  1709. r = KVM_MAX_VCPUS;
  1710. break;
  1711. case KVM_CAP_NR_MEMSLOTS:
  1712. r = KVM_MEMORY_SLOTS;
  1713. break;
  1714. case KVM_CAP_PV_MMU: /* obsolete */
  1715. r = 0;
  1716. break;
  1717. case KVM_CAP_IOMMU:
  1718. r = iommu_found();
  1719. break;
  1720. case KVM_CAP_MCE:
  1721. r = KVM_MAX_MCE_BANKS;
  1722. break;
  1723. case KVM_CAP_XCRS:
  1724. r = cpu_has_xsave;
  1725. break;
  1726. default:
  1727. r = 0;
  1728. break;
  1729. }
  1730. return r;
  1731. }
  1732. long kvm_arch_dev_ioctl(struct file *filp,
  1733. unsigned int ioctl, unsigned long arg)
  1734. {
  1735. void __user *argp = (void __user *)arg;
  1736. long r;
  1737. switch (ioctl) {
  1738. case KVM_GET_MSR_INDEX_LIST: {
  1739. struct kvm_msr_list __user *user_msr_list = argp;
  1740. struct kvm_msr_list msr_list;
  1741. unsigned n;
  1742. r = -EFAULT;
  1743. if (copy_from_user(&msr_list, user_msr_list, sizeof msr_list))
  1744. goto out;
  1745. n = msr_list.nmsrs;
  1746. msr_list.nmsrs = num_msrs_to_save + ARRAY_SIZE(emulated_msrs);
  1747. if (copy_to_user(user_msr_list, &msr_list, sizeof msr_list))
  1748. goto out;
  1749. r = -E2BIG;
  1750. if (n < msr_list.nmsrs)
  1751. goto out;
  1752. r = -EFAULT;
  1753. if (copy_to_user(user_msr_list->indices, &msrs_to_save,
  1754. num_msrs_to_save * sizeof(u32)))
  1755. goto out;
  1756. if (copy_to_user(user_msr_list->indices + num_msrs_to_save,
  1757. &emulated_msrs,
  1758. ARRAY_SIZE(emulated_msrs) * sizeof(u32)))
  1759. goto out;
  1760. r = 0;
  1761. break;
  1762. }
  1763. case KVM_GET_SUPPORTED_CPUID: {
  1764. struct kvm_cpuid2 __user *cpuid_arg = argp;
  1765. struct kvm_cpuid2 cpuid;
  1766. r = -EFAULT;
  1767. if (copy_from_user(&cpuid, cpuid_arg, sizeof cpuid))
  1768. goto out;
  1769. r = kvm_dev_ioctl_get_supported_cpuid(&cpuid,
  1770. cpuid_arg->entries);
  1771. if (r)
  1772. goto out;
  1773. r = -EFAULT;
  1774. if (copy_to_user(cpuid_arg, &cpuid, sizeof cpuid))
  1775. goto out;
  1776. r = 0;
  1777. break;
  1778. }
  1779. case KVM_X86_GET_MCE_CAP_SUPPORTED: {
  1780. u64 mce_cap;
  1781. mce_cap = KVM_MCE_CAP_SUPPORTED;
  1782. r = -EFAULT;
  1783. if (copy_to_user(argp, &mce_cap, sizeof mce_cap))
  1784. goto out;
  1785. r = 0;
  1786. break;
  1787. }
  1788. default:
  1789. r = -EINVAL;
  1790. }
  1791. out:
  1792. return r;
  1793. }
  1794. static void wbinvd_ipi(void *garbage)
  1795. {
  1796. wbinvd();
  1797. }
  1798. static bool need_emulate_wbinvd(struct kvm_vcpu *vcpu)
  1799. {
  1800. return vcpu->kvm->arch.iommu_domain &&
  1801. !(vcpu->kvm->arch.iommu_flags & KVM_IOMMU_CACHE_COHERENCY);
  1802. }
  1803. void kvm_arch_vcpu_load(struct kvm_vcpu *vcpu, int cpu)
  1804. {
  1805. /* Address WBINVD may be executed by guest */
  1806. if (need_emulate_wbinvd(vcpu)) {
  1807. if (kvm_x86_ops->has_wbinvd_exit())
  1808. cpumask_set_cpu(cpu, vcpu->arch.wbinvd_dirty_mask);
  1809. else if (vcpu->cpu != -1 && vcpu->cpu != cpu)
  1810. smp_call_function_single(vcpu->cpu,
  1811. wbinvd_ipi, NULL, 1);
  1812. }
  1813. kvm_x86_ops->vcpu_load(vcpu, cpu);
  1814. if (unlikely(vcpu->cpu != cpu) || check_tsc_unstable()) {
  1815. /* Make sure TSC doesn't go backwards */
  1816. s64 tsc_delta = !vcpu->arch.last_host_tsc ? 0 :
  1817. native_read_tsc() - vcpu->arch.last_host_tsc;
  1818. if (tsc_delta < 0)
  1819. mark_tsc_unstable("KVM discovered backwards TSC");
  1820. if (check_tsc_unstable()) {
  1821. kvm_x86_ops->adjust_tsc_offset(vcpu, -tsc_delta);
  1822. vcpu->arch.tsc_catchup = 1;
  1823. kvm_make_request(KVM_REQ_CLOCK_UPDATE, vcpu);
  1824. }
  1825. if (vcpu->cpu != cpu)
  1826. kvm_migrate_timers(vcpu);
  1827. vcpu->cpu = cpu;
  1828. }
  1829. }
  1830. void kvm_arch_vcpu_put(struct kvm_vcpu *vcpu)
  1831. {
  1832. kvm_x86_ops->vcpu_put(vcpu);
  1833. kvm_put_guest_fpu(vcpu);
  1834. vcpu->arch.last_host_tsc = native_read_tsc();
  1835. }
  1836. static int is_efer_nx(void)
  1837. {
  1838. unsigned long long efer = 0;
  1839. rdmsrl_safe(MSR_EFER, &efer);
  1840. return efer & EFER_NX;
  1841. }
  1842. static void cpuid_fix_nx_cap(struct kvm_vcpu *vcpu)
  1843. {
  1844. int i;
  1845. struct kvm_cpuid_entry2 *e, *entry;
  1846. entry = NULL;
  1847. for (i = 0; i < vcpu->arch.cpuid_nent; ++i) {
  1848. e = &vcpu->arch.cpuid_entries[i];
  1849. if (e->function == 0x80000001) {
  1850. entry = e;
  1851. break;
  1852. }
  1853. }
  1854. if (entry && (entry->edx & (1 << 20)) && !is_efer_nx()) {
  1855. entry->edx &= ~(1 << 20);
  1856. printk(KERN_INFO "kvm: guest NX capability removed\n");
  1857. }
  1858. }
  1859. /* when an old userspace process fills a new kernel module */
  1860. static int kvm_vcpu_ioctl_set_cpuid(struct kvm_vcpu *vcpu,
  1861. struct kvm_cpuid *cpuid,
  1862. struct kvm_cpuid_entry __user *entries)
  1863. {
  1864. int r, i;
  1865. struct kvm_cpuid_entry *cpuid_entries;
  1866. r = -E2BIG;
  1867. if (cpuid->nent > KVM_MAX_CPUID_ENTRIES)
  1868. goto out;
  1869. r = -ENOMEM;
  1870. cpuid_entries = vmalloc(sizeof(struct kvm_cpuid_entry) * cpuid->nent);
  1871. if (!cpuid_entries)
  1872. goto out;
  1873. r = -EFAULT;
  1874. if (copy_from_user(cpuid_entries, entries,
  1875. cpuid->nent * sizeof(struct kvm_cpuid_entry)))
  1876. goto out_free;
  1877. for (i = 0; i < cpuid->nent; i++) {
  1878. vcpu->arch.cpuid_entries[i].function = cpuid_entries[i].function;
  1879. vcpu->arch.cpuid_entries[i].eax = cpuid_entries[i].eax;
  1880. vcpu->arch.cpuid_entries[i].ebx = cpuid_entries[i].ebx;
  1881. vcpu->arch.cpuid_entries[i].ecx = cpuid_entries[i].ecx;
  1882. vcpu->arch.cpuid_entries[i].edx = cpuid_entries[i].edx;
  1883. vcpu->arch.cpuid_entries[i].index = 0;
  1884. vcpu->arch.cpuid_entries[i].flags = 0;
  1885. vcpu->arch.cpuid_entries[i].padding[0] = 0;
  1886. vcpu->arch.cpuid_entries[i].padding[1] = 0;
  1887. vcpu->arch.cpuid_entries[i].padding[2] = 0;
  1888. }
  1889. vcpu->arch.cpuid_nent = cpuid->nent;
  1890. cpuid_fix_nx_cap(vcpu);
  1891. r = 0;
  1892. kvm_apic_set_version(vcpu);
  1893. kvm_x86_ops->cpuid_update(vcpu);
  1894. update_cpuid(vcpu);
  1895. out_free:
  1896. vfree(cpuid_entries);
  1897. out:
  1898. return r;
  1899. }
  1900. static int kvm_vcpu_ioctl_set_cpuid2(struct kvm_vcpu *vcpu,
  1901. struct kvm_cpuid2 *cpuid,
  1902. struct kvm_cpuid_entry2 __user *entries)
  1903. {
  1904. int r;
  1905. r = -E2BIG;
  1906. if (cpuid->nent > KVM_MAX_CPUID_ENTRIES)
  1907. goto out;
  1908. r = -EFAULT;
  1909. if (copy_from_user(&vcpu->arch.cpuid_entries, entries,
  1910. cpuid->nent * sizeof(struct kvm_cpuid_entry2)))
  1911. goto out;
  1912. vcpu->arch.cpuid_nent = cpuid->nent;
  1913. kvm_apic_set_version(vcpu);
  1914. kvm_x86_ops->cpuid_update(vcpu);
  1915. update_cpuid(vcpu);
  1916. return 0;
  1917. out:
  1918. return r;
  1919. }
  1920. static int kvm_vcpu_ioctl_get_cpuid2(struct kvm_vcpu *vcpu,
  1921. struct kvm_cpuid2 *cpuid,
  1922. struct kvm_cpuid_entry2 __user *entries)
  1923. {
  1924. int r;
  1925. r = -E2BIG;
  1926. if (cpuid->nent < vcpu->arch.cpuid_nent)
  1927. goto out;
  1928. r = -EFAULT;
  1929. if (copy_to_user(entries, &vcpu->arch.cpuid_entries,
  1930. vcpu->arch.cpuid_nent * sizeof(struct kvm_cpuid_entry2)))
  1931. goto out;
  1932. return 0;
  1933. out:
  1934. cpuid->nent = vcpu->arch.cpuid_nent;
  1935. return r;
  1936. }
  1937. static void do_cpuid_1_ent(struct kvm_cpuid_entry2 *entry, u32 function,
  1938. u32 index)
  1939. {
  1940. entry->function = function;
  1941. entry->index = index;
  1942. cpuid_count(entry->function, entry->index,
  1943. &entry->eax, &entry->ebx, &entry->ecx, &entry->edx);
  1944. entry->flags = 0;
  1945. }
  1946. #define F(x) bit(X86_FEATURE_##x)
  1947. static void do_cpuid_ent(struct kvm_cpuid_entry2 *entry, u32 function,
  1948. u32 index, int *nent, int maxnent)
  1949. {
  1950. unsigned f_nx = is_efer_nx() ? F(NX) : 0;
  1951. #ifdef CONFIG_X86_64
  1952. unsigned f_gbpages = (kvm_x86_ops->get_lpage_level() == PT_PDPE_LEVEL)
  1953. ? F(GBPAGES) : 0;
  1954. unsigned f_lm = F(LM);
  1955. #else
  1956. unsigned f_gbpages = 0;
  1957. unsigned f_lm = 0;
  1958. #endif
  1959. unsigned f_rdtscp = kvm_x86_ops->rdtscp_supported() ? F(RDTSCP) : 0;
  1960. /* cpuid 1.edx */
  1961. const u32 kvm_supported_word0_x86_features =
  1962. F(FPU) | F(VME) | F(DE) | F(PSE) |
  1963. F(TSC) | F(MSR) | F(PAE) | F(MCE) |
  1964. F(CX8) | F(APIC) | 0 /* Reserved */ | F(SEP) |
  1965. F(MTRR) | F(PGE) | F(MCA) | F(CMOV) |
  1966. F(PAT) | F(PSE36) | 0 /* PSN */ | F(CLFLSH) |
  1967. 0 /* Reserved, DS, ACPI */ | F(MMX) |
  1968. F(FXSR) | F(XMM) | F(XMM2) | F(SELFSNOOP) |
  1969. 0 /* HTT, TM, Reserved, PBE */;
  1970. /* cpuid 0x80000001.edx */
  1971. const u32 kvm_supported_word1_x86_features =
  1972. F(FPU) | F(VME) | F(DE) | F(PSE) |
  1973. F(TSC) | F(MSR) | F(PAE) | F(MCE) |
  1974. F(CX8) | F(APIC) | 0 /* Reserved */ | F(SYSCALL) |
  1975. F(MTRR) | F(PGE) | F(MCA) | F(CMOV) |
  1976. F(PAT) | F(PSE36) | 0 /* Reserved */ |
  1977. f_nx | 0 /* Reserved */ | F(MMXEXT) | F(MMX) |
  1978. F(FXSR) | F(FXSR_OPT) | f_gbpages | f_rdtscp |
  1979. 0 /* Reserved */ | f_lm | F(3DNOWEXT) | F(3DNOW);
  1980. /* cpuid 1.ecx */
  1981. const u32 kvm_supported_word4_x86_features =
  1982. F(XMM3) | F(PCLMULQDQ) | 0 /* DTES64, MONITOR */ |
  1983. 0 /* DS-CPL, VMX, SMX, EST */ |
  1984. 0 /* TM2 */ | F(SSSE3) | 0 /* CNXT-ID */ | 0 /* Reserved */ |
  1985. 0 /* Reserved */ | F(CX16) | 0 /* xTPR Update, PDCM */ |
  1986. 0 /* Reserved, DCA */ | F(XMM4_1) |
  1987. F(XMM4_2) | F(X2APIC) | F(MOVBE) | F(POPCNT) |
  1988. 0 /* Reserved, AES */ | F(XSAVE) | 0 /* OSXSAVE */ | F(AVX);
  1989. /* cpuid 0x80000001.ecx */
  1990. const u32 kvm_supported_word6_x86_features =
  1991. F(LAHF_LM) | F(CMP_LEGACY) | 0 /*SVM*/ | 0 /* ExtApicSpace */ |
  1992. F(CR8_LEGACY) | F(ABM) | F(SSE4A) | F(MISALIGNSSE) |
  1993. F(3DNOWPREFETCH) | 0 /* OSVW */ | 0 /* IBS */ | F(SSE5) |
  1994. 0 /* SKINIT */ | 0 /* WDT */;
  1995. /* all calls to cpuid_count() should be made on the same cpu */
  1996. get_cpu();
  1997. do_cpuid_1_ent(entry, function, index);
  1998. ++*nent;
  1999. switch (function) {
  2000. case 0:
  2001. entry->eax = min(entry->eax, (u32)0xd);
  2002. break;
  2003. case 1:
  2004. entry->edx &= kvm_supported_word0_x86_features;
  2005. entry->ecx &= kvm_supported_word4_x86_features;
  2006. /* we support x2apic emulation even if host does not support
  2007. * it since we emulate x2apic in software */
  2008. entry->ecx |= F(X2APIC);
  2009. break;
  2010. /* function 2 entries are STATEFUL. That is, repeated cpuid commands
  2011. * may return different values. This forces us to get_cpu() before
  2012. * issuing the first command, and also to emulate this annoying behavior
  2013. * in kvm_emulate_cpuid() using KVM_CPUID_FLAG_STATE_READ_NEXT */
  2014. case 2: {
  2015. int t, times = entry->eax & 0xff;
  2016. entry->flags |= KVM_CPUID_FLAG_STATEFUL_FUNC;
  2017. entry->flags |= KVM_CPUID_FLAG_STATE_READ_NEXT;
  2018. for (t = 1; t < times && *nent < maxnent; ++t) {
  2019. do_cpuid_1_ent(&entry[t], function, 0);
  2020. entry[t].flags |= KVM_CPUID_FLAG_STATEFUL_FUNC;
  2021. ++*nent;
  2022. }
  2023. break;
  2024. }
  2025. /* function 4 and 0xb have additional index. */
  2026. case 4: {
  2027. int i, cache_type;
  2028. entry->flags |= KVM_CPUID_FLAG_SIGNIFCANT_INDEX;
  2029. /* read more entries until cache_type is zero */
  2030. for (i = 1; *nent < maxnent; ++i) {
  2031. cache_type = entry[i - 1].eax & 0x1f;
  2032. if (!cache_type)
  2033. break;
  2034. do_cpuid_1_ent(&entry[i], function, i);
  2035. entry[i].flags |=
  2036. KVM_CPUID_FLAG_SIGNIFCANT_INDEX;
  2037. ++*nent;
  2038. }
  2039. break;
  2040. }
  2041. case 0xb: {
  2042. int i, level_type;
  2043. entry->flags |= KVM_CPUID_FLAG_SIGNIFCANT_INDEX;
  2044. /* read more entries until level_type is zero */
  2045. for (i = 1; *nent < maxnent; ++i) {
  2046. level_type = entry[i - 1].ecx & 0xff00;
  2047. if (!level_type)
  2048. break;
  2049. do_cpuid_1_ent(&entry[i], function, i);
  2050. entry[i].flags |=
  2051. KVM_CPUID_FLAG_SIGNIFCANT_INDEX;
  2052. ++*nent;
  2053. }
  2054. break;
  2055. }
  2056. case 0xd: {
  2057. int i;
  2058. entry->flags |= KVM_CPUID_FLAG_SIGNIFCANT_INDEX;
  2059. for (i = 1; *nent < maxnent; ++i) {
  2060. if (entry[i - 1].eax == 0 && i != 2)
  2061. break;
  2062. do_cpuid_1_ent(&entry[i], function, i);
  2063. entry[i].flags |=
  2064. KVM_CPUID_FLAG_SIGNIFCANT_INDEX;
  2065. ++*nent;
  2066. }
  2067. break;
  2068. }
  2069. case KVM_CPUID_SIGNATURE: {
  2070. char signature[12] = "KVMKVMKVM\0\0";
  2071. u32 *sigptr = (u32 *)signature;
  2072. entry->eax = 0;
  2073. entry->ebx = sigptr[0];
  2074. entry->ecx = sigptr[1];
  2075. entry->edx = sigptr[2];
  2076. break;
  2077. }
  2078. case KVM_CPUID_FEATURES:
  2079. entry->eax = (1 << KVM_FEATURE_CLOCKSOURCE) |
  2080. (1 << KVM_FEATURE_NOP_IO_DELAY) |
  2081. (1 << KVM_FEATURE_CLOCKSOURCE2) |
  2082. (1 << KVM_FEATURE_CLOCKSOURCE_STABLE_BIT);
  2083. entry->ebx = 0;
  2084. entry->ecx = 0;
  2085. entry->edx = 0;
  2086. break;
  2087. case 0x80000000:
  2088. entry->eax = min(entry->eax, 0x8000001a);
  2089. break;
  2090. case 0x80000001:
  2091. entry->edx &= kvm_supported_word1_x86_features;
  2092. entry->ecx &= kvm_supported_word6_x86_features;
  2093. break;
  2094. }
  2095. kvm_x86_ops->set_supported_cpuid(function, entry);
  2096. put_cpu();
  2097. }
  2098. #undef F
  2099. static int kvm_dev_ioctl_get_supported_cpuid(struct kvm_cpuid2 *cpuid,
  2100. struct kvm_cpuid_entry2 __user *entries)
  2101. {
  2102. struct kvm_cpuid_entry2 *cpuid_entries;
  2103. int limit, nent = 0, r = -E2BIG;
  2104. u32 func;
  2105. if (cpuid->nent < 1)
  2106. goto out;
  2107. if (cpuid->nent > KVM_MAX_CPUID_ENTRIES)
  2108. cpuid->nent = KVM_MAX_CPUID_ENTRIES;
  2109. r = -ENOMEM;
  2110. cpuid_entries = vmalloc(sizeof(struct kvm_cpuid_entry2) * cpuid->nent);
  2111. if (!cpuid_entries)
  2112. goto out;
  2113. do_cpuid_ent(&cpuid_entries[0], 0, 0, &nent, cpuid->nent);
  2114. limit = cpuid_entries[0].eax;
  2115. for (func = 1; func <= limit && nent < cpuid->nent; ++func)
  2116. do_cpuid_ent(&cpuid_entries[nent], func, 0,
  2117. &nent, cpuid->nent);
  2118. r = -E2BIG;
  2119. if (nent >= cpuid->nent)
  2120. goto out_free;
  2121. do_cpuid_ent(&cpuid_entries[nent], 0x80000000, 0, &nent, cpuid->nent);
  2122. limit = cpuid_entries[nent - 1].eax;
  2123. for (func = 0x80000001; func <= limit && nent < cpuid->nent; ++func)
  2124. do_cpuid_ent(&cpuid_entries[nent], func, 0,
  2125. &nent, cpuid->nent);
  2126. r = -E2BIG;
  2127. if (nent >= cpuid->nent)
  2128. goto out_free;
  2129. do_cpuid_ent(&cpuid_entries[nent], KVM_CPUID_SIGNATURE, 0, &nent,
  2130. cpuid->nent);
  2131. r = -E2BIG;
  2132. if (nent >= cpuid->nent)
  2133. goto out_free;
  2134. do_cpuid_ent(&cpuid_entries[nent], KVM_CPUID_FEATURES, 0, &nent,
  2135. cpuid->nent);
  2136. r = -E2BIG;
  2137. if (nent >= cpuid->nent)
  2138. goto out_free;
  2139. r = -EFAULT;
  2140. if (copy_to_user(entries, cpuid_entries,
  2141. nent * sizeof(struct kvm_cpuid_entry2)))
  2142. goto out_free;
  2143. cpuid->nent = nent;
  2144. r = 0;
  2145. out_free:
  2146. vfree(cpuid_entries);
  2147. out:
  2148. return r;
  2149. }
  2150. static int kvm_vcpu_ioctl_get_lapic(struct kvm_vcpu *vcpu,
  2151. struct kvm_lapic_state *s)
  2152. {
  2153. memcpy(s->regs, vcpu->arch.apic->regs, sizeof *s);
  2154. return 0;
  2155. }
  2156. static int kvm_vcpu_ioctl_set_lapic(struct kvm_vcpu *vcpu,
  2157. struct kvm_lapic_state *s)
  2158. {
  2159. memcpy(vcpu->arch.apic->regs, s->regs, sizeof *s);
  2160. kvm_apic_post_state_restore(vcpu);
  2161. update_cr8_intercept(vcpu);
  2162. return 0;
  2163. }
  2164. static int kvm_vcpu_ioctl_interrupt(struct kvm_vcpu *vcpu,
  2165. struct kvm_interrupt *irq)
  2166. {
  2167. if (irq->irq < 0 || irq->irq >= 256)
  2168. return -EINVAL;
  2169. if (irqchip_in_kernel(vcpu->kvm))
  2170. return -ENXIO;
  2171. kvm_queue_interrupt(vcpu, irq->irq, false);
  2172. kvm_make_request(KVM_REQ_EVENT, vcpu);
  2173. return 0;
  2174. }
  2175. static int kvm_vcpu_ioctl_nmi(struct kvm_vcpu *vcpu)
  2176. {
  2177. kvm_inject_nmi(vcpu);
  2178. return 0;
  2179. }
  2180. static int vcpu_ioctl_tpr_access_reporting(struct kvm_vcpu *vcpu,
  2181. struct kvm_tpr_access_ctl *tac)
  2182. {
  2183. if (tac->flags)
  2184. return -EINVAL;
  2185. vcpu->arch.tpr_access_reporting = !!tac->enabled;
  2186. return 0;
  2187. }
  2188. static int kvm_vcpu_ioctl_x86_setup_mce(struct kvm_vcpu *vcpu,
  2189. u64 mcg_cap)
  2190. {
  2191. int r;
  2192. unsigned bank_num = mcg_cap & 0xff, bank;
  2193. r = -EINVAL;
  2194. if (!bank_num || bank_num >= KVM_MAX_MCE_BANKS)
  2195. goto out;
  2196. if (mcg_cap & ~(KVM_MCE_CAP_SUPPORTED | 0xff | 0xff0000))
  2197. goto out;
  2198. r = 0;
  2199. vcpu->arch.mcg_cap = mcg_cap;
  2200. /* Init IA32_MCG_CTL to all 1s */
  2201. if (mcg_cap & MCG_CTL_P)
  2202. vcpu->arch.mcg_ctl = ~(u64)0;
  2203. /* Init IA32_MCi_CTL to all 1s */
  2204. for (bank = 0; bank < bank_num; bank++)
  2205. vcpu->arch.mce_banks[bank*4] = ~(u64)0;
  2206. out:
  2207. return r;
  2208. }
  2209. static int kvm_vcpu_ioctl_x86_set_mce(struct kvm_vcpu *vcpu,
  2210. struct kvm_x86_mce *mce)
  2211. {
  2212. u64 mcg_cap = vcpu->arch.mcg_cap;
  2213. unsigned bank_num = mcg_cap & 0xff;
  2214. u64 *banks = vcpu->arch.mce_banks;
  2215. if (mce->bank >= bank_num || !(mce->status & MCI_STATUS_VAL))
  2216. return -EINVAL;
  2217. /*
  2218. * if IA32_MCG_CTL is not all 1s, the uncorrected error
  2219. * reporting is disabled
  2220. */
  2221. if ((mce->status & MCI_STATUS_UC) && (mcg_cap & MCG_CTL_P) &&
  2222. vcpu->arch.mcg_ctl != ~(u64)0)
  2223. return 0;
  2224. banks += 4 * mce->bank;
  2225. /*
  2226. * if IA32_MCi_CTL is not all 1s, the uncorrected error
  2227. * reporting is disabled for the bank
  2228. */
  2229. if ((mce->status & MCI_STATUS_UC) && banks[0] != ~(u64)0)
  2230. return 0;
  2231. if (mce->status & MCI_STATUS_UC) {
  2232. if ((vcpu->arch.mcg_status & MCG_STATUS_MCIP) ||
  2233. !kvm_read_cr4_bits(vcpu, X86_CR4_MCE)) {
  2234. printk(KERN_DEBUG "kvm: set_mce: "
  2235. "injects mce exception while "
  2236. "previous one is in progress!\n");
  2237. kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
  2238. return 0;
  2239. }
  2240. if (banks[1] & MCI_STATUS_VAL)
  2241. mce->status |= MCI_STATUS_OVER;
  2242. banks[2] = mce->addr;
  2243. banks[3] = mce->misc;
  2244. vcpu->arch.mcg_status = mce->mcg_status;
  2245. banks[1] = mce->status;
  2246. kvm_queue_exception(vcpu, MC_VECTOR);
  2247. } else if (!(banks[1] & MCI_STATUS_VAL)
  2248. || !(banks[1] & MCI_STATUS_UC)) {
  2249. if (banks[1] & MCI_STATUS_VAL)
  2250. mce->status |= MCI_STATUS_OVER;
  2251. banks[2] = mce->addr;
  2252. banks[3] = mce->misc;
  2253. banks[1] = mce->status;
  2254. } else
  2255. banks[1] |= MCI_STATUS_OVER;
  2256. return 0;
  2257. }
  2258. static void kvm_vcpu_ioctl_x86_get_vcpu_events(struct kvm_vcpu *vcpu,
  2259. struct kvm_vcpu_events *events)
  2260. {
  2261. events->exception.injected =
  2262. vcpu->arch.exception.pending &&
  2263. !kvm_exception_is_soft(vcpu->arch.exception.nr);
  2264. events->exception.nr = vcpu->arch.exception.nr;
  2265. events->exception.has_error_code = vcpu->arch.exception.has_error_code;
  2266. events->exception.error_code = vcpu->arch.exception.error_code;
  2267. events->interrupt.injected =
  2268. vcpu->arch.interrupt.pending && !vcpu->arch.interrupt.soft;
  2269. events->interrupt.nr = vcpu->arch.interrupt.nr;
  2270. events->interrupt.soft = 0;
  2271. events->interrupt.shadow =
  2272. kvm_x86_ops->get_interrupt_shadow(vcpu,
  2273. KVM_X86_SHADOW_INT_MOV_SS | KVM_X86_SHADOW_INT_STI);
  2274. events->nmi.injected = vcpu->arch.nmi_injected;
  2275. events->nmi.pending = vcpu->arch.nmi_pending;
  2276. events->nmi.masked = kvm_x86_ops->get_nmi_mask(vcpu);
  2277. events->sipi_vector = vcpu->arch.sipi_vector;
  2278. events->flags = (KVM_VCPUEVENT_VALID_NMI_PENDING
  2279. | KVM_VCPUEVENT_VALID_SIPI_VECTOR
  2280. | KVM_VCPUEVENT_VALID_SHADOW);
  2281. }
  2282. static int kvm_vcpu_ioctl_x86_set_vcpu_events(struct kvm_vcpu *vcpu,
  2283. struct kvm_vcpu_events *events)
  2284. {
  2285. if (events->flags & ~(KVM_VCPUEVENT_VALID_NMI_PENDING
  2286. | KVM_VCPUEVENT_VALID_SIPI_VECTOR
  2287. | KVM_VCPUEVENT_VALID_SHADOW))
  2288. return -EINVAL;
  2289. vcpu->arch.exception.pending = events->exception.injected;
  2290. vcpu->arch.exception.nr = events->exception.nr;
  2291. vcpu->arch.exception.has_error_code = events->exception.has_error_code;
  2292. vcpu->arch.exception.error_code = events->exception.error_code;
  2293. vcpu->arch.interrupt.pending = events->interrupt.injected;
  2294. vcpu->arch.interrupt.nr = events->interrupt.nr;
  2295. vcpu->arch.interrupt.soft = events->interrupt.soft;
  2296. if (vcpu->arch.interrupt.pending && irqchip_in_kernel(vcpu->kvm))
  2297. kvm_pic_clear_isr_ack(vcpu->kvm);
  2298. if (events->flags & KVM_VCPUEVENT_VALID_SHADOW)
  2299. kvm_x86_ops->set_interrupt_shadow(vcpu,
  2300. events->interrupt.shadow);
  2301. vcpu->arch.nmi_injected = events->nmi.injected;
  2302. if (events->flags & KVM_VCPUEVENT_VALID_NMI_PENDING)
  2303. vcpu->arch.nmi_pending = events->nmi.pending;
  2304. kvm_x86_ops->set_nmi_mask(vcpu, events->nmi.masked);
  2305. if (events->flags & KVM_VCPUEVENT_VALID_SIPI_VECTOR)
  2306. vcpu->arch.sipi_vector = events->sipi_vector;
  2307. kvm_make_request(KVM_REQ_EVENT, vcpu);
  2308. return 0;
  2309. }
  2310. static void kvm_vcpu_ioctl_x86_get_debugregs(struct kvm_vcpu *vcpu,
  2311. struct kvm_debugregs *dbgregs)
  2312. {
  2313. memcpy(dbgregs->db, vcpu->arch.db, sizeof(vcpu->arch.db));
  2314. dbgregs->dr6 = vcpu->arch.dr6;
  2315. dbgregs->dr7 = vcpu->arch.dr7;
  2316. dbgregs->flags = 0;
  2317. }
  2318. static int kvm_vcpu_ioctl_x86_set_debugregs(struct kvm_vcpu *vcpu,
  2319. struct kvm_debugregs *dbgregs)
  2320. {
  2321. if (dbgregs->flags)
  2322. return -EINVAL;
  2323. memcpy(vcpu->arch.db, dbgregs->db, sizeof(vcpu->arch.db));
  2324. vcpu->arch.dr6 = dbgregs->dr6;
  2325. vcpu->arch.dr7 = dbgregs->dr7;
  2326. return 0;
  2327. }
  2328. static void kvm_vcpu_ioctl_x86_get_xsave(struct kvm_vcpu *vcpu,
  2329. struct kvm_xsave *guest_xsave)
  2330. {
  2331. if (cpu_has_xsave)
  2332. memcpy(guest_xsave->region,
  2333. &vcpu->arch.guest_fpu.state->xsave,
  2334. xstate_size);
  2335. else {
  2336. memcpy(guest_xsave->region,
  2337. &vcpu->arch.guest_fpu.state->fxsave,
  2338. sizeof(struct i387_fxsave_struct));
  2339. *(u64 *)&guest_xsave->region[XSAVE_HDR_OFFSET / sizeof(u32)] =
  2340. XSTATE_FPSSE;
  2341. }
  2342. }
  2343. static int kvm_vcpu_ioctl_x86_set_xsave(struct kvm_vcpu *vcpu,
  2344. struct kvm_xsave *guest_xsave)
  2345. {
  2346. u64 xstate_bv =
  2347. *(u64 *)&guest_xsave->region[XSAVE_HDR_OFFSET / sizeof(u32)];
  2348. if (cpu_has_xsave)
  2349. memcpy(&vcpu->arch.guest_fpu.state->xsave,
  2350. guest_xsave->region, xstate_size);
  2351. else {
  2352. if (xstate_bv & ~XSTATE_FPSSE)
  2353. return -EINVAL;
  2354. memcpy(&vcpu->arch.guest_fpu.state->fxsave,
  2355. guest_xsave->region, sizeof(struct i387_fxsave_struct));
  2356. }
  2357. return 0;
  2358. }
  2359. static void kvm_vcpu_ioctl_x86_get_xcrs(struct kvm_vcpu *vcpu,
  2360. struct kvm_xcrs *guest_xcrs)
  2361. {
  2362. if (!cpu_has_xsave) {
  2363. guest_xcrs->nr_xcrs = 0;
  2364. return;
  2365. }
  2366. guest_xcrs->nr_xcrs = 1;
  2367. guest_xcrs->flags = 0;
  2368. guest_xcrs->xcrs[0].xcr = XCR_XFEATURE_ENABLED_MASK;
  2369. guest_xcrs->xcrs[0].value = vcpu->arch.xcr0;
  2370. }
  2371. static int kvm_vcpu_ioctl_x86_set_xcrs(struct kvm_vcpu *vcpu,
  2372. struct kvm_xcrs *guest_xcrs)
  2373. {
  2374. int i, r = 0;
  2375. if (!cpu_has_xsave)
  2376. return -EINVAL;
  2377. if (guest_xcrs->nr_xcrs > KVM_MAX_XCRS || guest_xcrs->flags)
  2378. return -EINVAL;
  2379. for (i = 0; i < guest_xcrs->nr_xcrs; i++)
  2380. /* Only support XCR0 currently */
  2381. if (guest_xcrs->xcrs[0].xcr == XCR_XFEATURE_ENABLED_MASK) {
  2382. r = __kvm_set_xcr(vcpu, XCR_XFEATURE_ENABLED_MASK,
  2383. guest_xcrs->xcrs[0].value);
  2384. break;
  2385. }
  2386. if (r)
  2387. r = -EINVAL;
  2388. return r;
  2389. }
  2390. long kvm_arch_vcpu_ioctl(struct file *filp,
  2391. unsigned int ioctl, unsigned long arg)
  2392. {
  2393. struct kvm_vcpu *vcpu = filp->private_data;
  2394. void __user *argp = (void __user *)arg;
  2395. int r;
  2396. union {
  2397. struct kvm_lapic_state *lapic;
  2398. struct kvm_xsave *xsave;
  2399. struct kvm_xcrs *xcrs;
  2400. void *buffer;
  2401. } u;
  2402. u.buffer = NULL;
  2403. switch (ioctl) {
  2404. case KVM_GET_LAPIC: {
  2405. r = -EINVAL;
  2406. if (!vcpu->arch.apic)
  2407. goto out;
  2408. u.lapic = kzalloc(sizeof(struct kvm_lapic_state), GFP_KERNEL);
  2409. r = -ENOMEM;
  2410. if (!u.lapic)
  2411. goto out;
  2412. r = kvm_vcpu_ioctl_get_lapic(vcpu, u.lapic);
  2413. if (r)
  2414. goto out;
  2415. r = -EFAULT;
  2416. if (copy_to_user(argp, u.lapic, sizeof(struct kvm_lapic_state)))
  2417. goto out;
  2418. r = 0;
  2419. break;
  2420. }
  2421. case KVM_SET_LAPIC: {
  2422. r = -EINVAL;
  2423. if (!vcpu->arch.apic)
  2424. goto out;
  2425. u.lapic = kmalloc(sizeof(struct kvm_lapic_state), GFP_KERNEL);
  2426. r = -ENOMEM;
  2427. if (!u.lapic)
  2428. goto out;
  2429. r = -EFAULT;
  2430. if (copy_from_user(u.lapic, argp, sizeof(struct kvm_lapic_state)))
  2431. goto out;
  2432. r = kvm_vcpu_ioctl_set_lapic(vcpu, u.lapic);
  2433. if (r)
  2434. goto out;
  2435. r = 0;
  2436. break;
  2437. }
  2438. case KVM_INTERRUPT: {
  2439. struct kvm_interrupt irq;
  2440. r = -EFAULT;
  2441. if (copy_from_user(&irq, argp, sizeof irq))
  2442. goto out;
  2443. r = kvm_vcpu_ioctl_interrupt(vcpu, &irq);
  2444. if (r)
  2445. goto out;
  2446. r = 0;
  2447. break;
  2448. }
  2449. case KVM_NMI: {
  2450. r = kvm_vcpu_ioctl_nmi(vcpu);
  2451. if (r)
  2452. goto out;
  2453. r = 0;
  2454. break;
  2455. }
  2456. case KVM_SET_CPUID: {
  2457. struct kvm_cpuid __user *cpuid_arg = argp;
  2458. struct kvm_cpuid cpuid;
  2459. r = -EFAULT;
  2460. if (copy_from_user(&cpuid, cpuid_arg, sizeof cpuid))
  2461. goto out;
  2462. r = kvm_vcpu_ioctl_set_cpuid(vcpu, &cpuid, cpuid_arg->entries);
  2463. if (r)
  2464. goto out;
  2465. break;
  2466. }
  2467. case KVM_SET_CPUID2: {
  2468. struct kvm_cpuid2 __user *cpuid_arg = argp;
  2469. struct kvm_cpuid2 cpuid;
  2470. r = -EFAULT;
  2471. if (copy_from_user(&cpuid, cpuid_arg, sizeof cpuid))
  2472. goto out;
  2473. r = kvm_vcpu_ioctl_set_cpuid2(vcpu, &cpuid,
  2474. cpuid_arg->entries);
  2475. if (r)
  2476. goto out;
  2477. break;
  2478. }
  2479. case KVM_GET_CPUID2: {
  2480. struct kvm_cpuid2 __user *cpuid_arg = argp;
  2481. struct kvm_cpuid2 cpuid;
  2482. r = -EFAULT;
  2483. if (copy_from_user(&cpuid, cpuid_arg, sizeof cpuid))
  2484. goto out;
  2485. r = kvm_vcpu_ioctl_get_cpuid2(vcpu, &cpuid,
  2486. cpuid_arg->entries);
  2487. if (r)
  2488. goto out;
  2489. r = -EFAULT;
  2490. if (copy_to_user(cpuid_arg, &cpuid, sizeof cpuid))
  2491. goto out;
  2492. r = 0;
  2493. break;
  2494. }
  2495. case KVM_GET_MSRS:
  2496. r = msr_io(vcpu, argp, kvm_get_msr, 1);
  2497. break;
  2498. case KVM_SET_MSRS:
  2499. r = msr_io(vcpu, argp, do_set_msr, 0);
  2500. break;
  2501. case KVM_TPR_ACCESS_REPORTING: {
  2502. struct kvm_tpr_access_ctl tac;
  2503. r = -EFAULT;
  2504. if (copy_from_user(&tac, argp, sizeof tac))
  2505. goto out;
  2506. r = vcpu_ioctl_tpr_access_reporting(vcpu, &tac);
  2507. if (r)
  2508. goto out;
  2509. r = -EFAULT;
  2510. if (copy_to_user(argp, &tac, sizeof tac))
  2511. goto out;
  2512. r = 0;
  2513. break;
  2514. };
  2515. case KVM_SET_VAPIC_ADDR: {
  2516. struct kvm_vapic_addr va;
  2517. r = -EINVAL;
  2518. if (!irqchip_in_kernel(vcpu->kvm))
  2519. goto out;
  2520. r = -EFAULT;
  2521. if (copy_from_user(&va, argp, sizeof va))
  2522. goto out;
  2523. r = 0;
  2524. kvm_lapic_set_vapic_addr(vcpu, va.vapic_addr);
  2525. break;
  2526. }
  2527. case KVM_X86_SETUP_MCE: {
  2528. u64 mcg_cap;
  2529. r = -EFAULT;
  2530. if (copy_from_user(&mcg_cap, argp, sizeof mcg_cap))
  2531. goto out;
  2532. r = kvm_vcpu_ioctl_x86_setup_mce(vcpu, mcg_cap);
  2533. break;
  2534. }
  2535. case KVM_X86_SET_MCE: {
  2536. struct kvm_x86_mce mce;
  2537. r = -EFAULT;
  2538. if (copy_from_user(&mce, argp, sizeof mce))
  2539. goto out;
  2540. r = kvm_vcpu_ioctl_x86_set_mce(vcpu, &mce);
  2541. break;
  2542. }
  2543. case KVM_GET_VCPU_EVENTS: {
  2544. struct kvm_vcpu_events events;
  2545. kvm_vcpu_ioctl_x86_get_vcpu_events(vcpu, &events);
  2546. r = -EFAULT;
  2547. if (copy_to_user(argp, &events, sizeof(struct kvm_vcpu_events)))
  2548. break;
  2549. r = 0;
  2550. break;
  2551. }
  2552. case KVM_SET_VCPU_EVENTS: {
  2553. struct kvm_vcpu_events events;
  2554. r = -EFAULT;
  2555. if (copy_from_user(&events, argp, sizeof(struct kvm_vcpu_events)))
  2556. break;
  2557. r = kvm_vcpu_ioctl_x86_set_vcpu_events(vcpu, &events);
  2558. break;
  2559. }
  2560. case KVM_GET_DEBUGREGS: {
  2561. struct kvm_debugregs dbgregs;
  2562. kvm_vcpu_ioctl_x86_get_debugregs(vcpu, &dbgregs);
  2563. r = -EFAULT;
  2564. if (copy_to_user(argp, &dbgregs,
  2565. sizeof(struct kvm_debugregs)))
  2566. break;
  2567. r = 0;
  2568. break;
  2569. }
  2570. case KVM_SET_DEBUGREGS: {
  2571. struct kvm_debugregs dbgregs;
  2572. r = -EFAULT;
  2573. if (copy_from_user(&dbgregs, argp,
  2574. sizeof(struct kvm_debugregs)))
  2575. break;
  2576. r = kvm_vcpu_ioctl_x86_set_debugregs(vcpu, &dbgregs);
  2577. break;
  2578. }
  2579. case KVM_GET_XSAVE: {
  2580. u.xsave = kzalloc(sizeof(struct kvm_xsave), GFP_KERNEL);
  2581. r = -ENOMEM;
  2582. if (!u.xsave)
  2583. break;
  2584. kvm_vcpu_ioctl_x86_get_xsave(vcpu, u.xsave);
  2585. r = -EFAULT;
  2586. if (copy_to_user(argp, u.xsave, sizeof(struct kvm_xsave)))
  2587. break;
  2588. r = 0;
  2589. break;
  2590. }
  2591. case KVM_SET_XSAVE: {
  2592. u.xsave = kzalloc(sizeof(struct kvm_xsave), GFP_KERNEL);
  2593. r = -ENOMEM;
  2594. if (!u.xsave)
  2595. break;
  2596. r = -EFAULT;
  2597. if (copy_from_user(u.xsave, argp, sizeof(struct kvm_xsave)))
  2598. break;
  2599. r = kvm_vcpu_ioctl_x86_set_xsave(vcpu, u.xsave);
  2600. break;
  2601. }
  2602. case KVM_GET_XCRS: {
  2603. u.xcrs = kzalloc(sizeof(struct kvm_xcrs), GFP_KERNEL);
  2604. r = -ENOMEM;
  2605. if (!u.xcrs)
  2606. break;
  2607. kvm_vcpu_ioctl_x86_get_xcrs(vcpu, u.xcrs);
  2608. r = -EFAULT;
  2609. if (copy_to_user(argp, u.xcrs,
  2610. sizeof(struct kvm_xcrs)))
  2611. break;
  2612. r = 0;
  2613. break;
  2614. }
  2615. case KVM_SET_XCRS: {
  2616. u.xcrs = kzalloc(sizeof(struct kvm_xcrs), GFP_KERNEL);
  2617. r = -ENOMEM;
  2618. if (!u.xcrs)
  2619. break;
  2620. r = -EFAULT;
  2621. if (copy_from_user(u.xcrs, argp,
  2622. sizeof(struct kvm_xcrs)))
  2623. break;
  2624. r = kvm_vcpu_ioctl_x86_set_xcrs(vcpu, u.xcrs);
  2625. break;
  2626. }
  2627. default:
  2628. r = -EINVAL;
  2629. }
  2630. out:
  2631. kfree(u.buffer);
  2632. return r;
  2633. }
  2634. static int kvm_vm_ioctl_set_tss_addr(struct kvm *kvm, unsigned long addr)
  2635. {
  2636. int ret;
  2637. if (addr > (unsigned int)(-3 * PAGE_SIZE))
  2638. return -1;
  2639. ret = kvm_x86_ops->set_tss_addr(kvm, addr);
  2640. return ret;
  2641. }
  2642. static int kvm_vm_ioctl_set_identity_map_addr(struct kvm *kvm,
  2643. u64 ident_addr)
  2644. {
  2645. kvm->arch.ept_identity_map_addr = ident_addr;
  2646. return 0;
  2647. }
  2648. static int kvm_vm_ioctl_set_nr_mmu_pages(struct kvm *kvm,
  2649. u32 kvm_nr_mmu_pages)
  2650. {
  2651. if (kvm_nr_mmu_pages < KVM_MIN_ALLOC_MMU_PAGES)
  2652. return -EINVAL;
  2653. mutex_lock(&kvm->slots_lock);
  2654. spin_lock(&kvm->mmu_lock);
  2655. kvm_mmu_change_mmu_pages(kvm, kvm_nr_mmu_pages);
  2656. kvm->arch.n_requested_mmu_pages = kvm_nr_mmu_pages;
  2657. spin_unlock(&kvm->mmu_lock);
  2658. mutex_unlock(&kvm->slots_lock);
  2659. return 0;
  2660. }
  2661. static int kvm_vm_ioctl_get_nr_mmu_pages(struct kvm *kvm)
  2662. {
  2663. return kvm->arch.n_max_mmu_pages;
  2664. }
  2665. static int kvm_vm_ioctl_get_irqchip(struct kvm *kvm, struct kvm_irqchip *chip)
  2666. {
  2667. int r;
  2668. r = 0;
  2669. switch (chip->chip_id) {
  2670. case KVM_IRQCHIP_PIC_MASTER:
  2671. memcpy(&chip->chip.pic,
  2672. &pic_irqchip(kvm)->pics[0],
  2673. sizeof(struct kvm_pic_state));
  2674. break;
  2675. case KVM_IRQCHIP_PIC_SLAVE:
  2676. memcpy(&chip->chip.pic,
  2677. &pic_irqchip(kvm)->pics[1],
  2678. sizeof(struct kvm_pic_state));
  2679. break;
  2680. case KVM_IRQCHIP_IOAPIC:
  2681. r = kvm_get_ioapic(kvm, &chip->chip.ioapic);
  2682. break;
  2683. default:
  2684. r = -EINVAL;
  2685. break;
  2686. }
  2687. return r;
  2688. }
  2689. static int kvm_vm_ioctl_set_irqchip(struct kvm *kvm, struct kvm_irqchip *chip)
  2690. {
  2691. int r;
  2692. r = 0;
  2693. switch (chip->chip_id) {
  2694. case KVM_IRQCHIP_PIC_MASTER:
  2695. spin_lock(&pic_irqchip(kvm)->lock);
  2696. memcpy(&pic_irqchip(kvm)->pics[0],
  2697. &chip->chip.pic,
  2698. sizeof(struct kvm_pic_state));
  2699. spin_unlock(&pic_irqchip(kvm)->lock);
  2700. break;
  2701. case KVM_IRQCHIP_PIC_SLAVE:
  2702. spin_lock(&pic_irqchip(kvm)->lock);
  2703. memcpy(&pic_irqchip(kvm)->pics[1],
  2704. &chip->chip.pic,
  2705. sizeof(struct kvm_pic_state));
  2706. spin_unlock(&pic_irqchip(kvm)->lock);
  2707. break;
  2708. case KVM_IRQCHIP_IOAPIC:
  2709. r = kvm_set_ioapic(kvm, &chip->chip.ioapic);
  2710. break;
  2711. default:
  2712. r = -EINVAL;
  2713. break;
  2714. }
  2715. kvm_pic_update_irq(pic_irqchip(kvm));
  2716. return r;
  2717. }
  2718. static int kvm_vm_ioctl_get_pit(struct kvm *kvm, struct kvm_pit_state *ps)
  2719. {
  2720. int r = 0;
  2721. mutex_lock(&kvm->arch.vpit->pit_state.lock);
  2722. memcpy(ps, &kvm->arch.vpit->pit_state, sizeof(struct kvm_pit_state));
  2723. mutex_unlock(&kvm->arch.vpit->pit_state.lock);
  2724. return r;
  2725. }
  2726. static int kvm_vm_ioctl_set_pit(struct kvm *kvm, struct kvm_pit_state *ps)
  2727. {
  2728. int r = 0;
  2729. mutex_lock(&kvm->arch.vpit->pit_state.lock);
  2730. memcpy(&kvm->arch.vpit->pit_state, ps, sizeof(struct kvm_pit_state));
  2731. kvm_pit_load_count(kvm, 0, ps->channels[0].count, 0);
  2732. mutex_unlock(&kvm->arch.vpit->pit_state.lock);
  2733. return r;
  2734. }
  2735. static int kvm_vm_ioctl_get_pit2(struct kvm *kvm, struct kvm_pit_state2 *ps)
  2736. {
  2737. int r = 0;
  2738. mutex_lock(&kvm->arch.vpit->pit_state.lock);
  2739. memcpy(ps->channels, &kvm->arch.vpit->pit_state.channels,
  2740. sizeof(ps->channels));
  2741. ps->flags = kvm->arch.vpit->pit_state.flags;
  2742. mutex_unlock(&kvm->arch.vpit->pit_state.lock);
  2743. return r;
  2744. }
  2745. static int kvm_vm_ioctl_set_pit2(struct kvm *kvm, struct kvm_pit_state2 *ps)
  2746. {
  2747. int r = 0, start = 0;
  2748. u32 prev_legacy, cur_legacy;
  2749. mutex_lock(&kvm->arch.vpit->pit_state.lock);
  2750. prev_legacy = kvm->arch.vpit->pit_state.flags & KVM_PIT_FLAGS_HPET_LEGACY;
  2751. cur_legacy = ps->flags & KVM_PIT_FLAGS_HPET_LEGACY;
  2752. if (!prev_legacy && cur_legacy)
  2753. start = 1;
  2754. memcpy(&kvm->arch.vpit->pit_state.channels, &ps->channels,
  2755. sizeof(kvm->arch.vpit->pit_state.channels));
  2756. kvm->arch.vpit->pit_state.flags = ps->flags;
  2757. kvm_pit_load_count(kvm, 0, kvm->arch.vpit->pit_state.channels[0].count, start);
  2758. mutex_unlock(&kvm->arch.vpit->pit_state.lock);
  2759. return r;
  2760. }
  2761. static int kvm_vm_ioctl_reinject(struct kvm *kvm,
  2762. struct kvm_reinject_control *control)
  2763. {
  2764. if (!kvm->arch.vpit)
  2765. return -ENXIO;
  2766. mutex_lock(&kvm->arch.vpit->pit_state.lock);
  2767. kvm->arch.vpit->pit_state.pit_timer.reinject = control->pit_reinject;
  2768. mutex_unlock(&kvm->arch.vpit->pit_state.lock);
  2769. return 0;
  2770. }
  2771. /*
  2772. * Get (and clear) the dirty memory log for a memory slot.
  2773. */
  2774. int kvm_vm_ioctl_get_dirty_log(struct kvm *kvm,
  2775. struct kvm_dirty_log *log)
  2776. {
  2777. int r, i;
  2778. struct kvm_memory_slot *memslot;
  2779. unsigned long n;
  2780. unsigned long is_dirty = 0;
  2781. mutex_lock(&kvm->slots_lock);
  2782. r = -EINVAL;
  2783. if (log->slot >= KVM_MEMORY_SLOTS)
  2784. goto out;
  2785. memslot = &kvm->memslots->memslots[log->slot];
  2786. r = -ENOENT;
  2787. if (!memslot->dirty_bitmap)
  2788. goto out;
  2789. n = kvm_dirty_bitmap_bytes(memslot);
  2790. for (i = 0; !is_dirty && i < n/sizeof(long); i++)
  2791. is_dirty = memslot->dirty_bitmap[i];
  2792. /* If nothing is dirty, don't bother messing with page tables. */
  2793. if (is_dirty) {
  2794. struct kvm_memslots *slots, *old_slots;
  2795. unsigned long *dirty_bitmap;
  2796. spin_lock(&kvm->mmu_lock);
  2797. kvm_mmu_slot_remove_write_access(kvm, log->slot);
  2798. spin_unlock(&kvm->mmu_lock);
  2799. r = -ENOMEM;
  2800. dirty_bitmap = vmalloc(n);
  2801. if (!dirty_bitmap)
  2802. goto out;
  2803. memset(dirty_bitmap, 0, n);
  2804. r = -ENOMEM;
  2805. slots = kzalloc(sizeof(struct kvm_memslots), GFP_KERNEL);
  2806. if (!slots) {
  2807. vfree(dirty_bitmap);
  2808. goto out;
  2809. }
  2810. memcpy(slots, kvm->memslots, sizeof(struct kvm_memslots));
  2811. slots->memslots[log->slot].dirty_bitmap = dirty_bitmap;
  2812. old_slots = kvm->memslots;
  2813. rcu_assign_pointer(kvm->memslots, slots);
  2814. synchronize_srcu_expedited(&kvm->srcu);
  2815. dirty_bitmap = old_slots->memslots[log->slot].dirty_bitmap;
  2816. kfree(old_slots);
  2817. r = -EFAULT;
  2818. if (copy_to_user(log->dirty_bitmap, dirty_bitmap, n)) {
  2819. vfree(dirty_bitmap);
  2820. goto out;
  2821. }
  2822. vfree(dirty_bitmap);
  2823. } else {
  2824. r = -EFAULT;
  2825. if (clear_user(log->dirty_bitmap, n))
  2826. goto out;
  2827. }
  2828. r = 0;
  2829. out:
  2830. mutex_unlock(&kvm->slots_lock);
  2831. return r;
  2832. }
  2833. long kvm_arch_vm_ioctl(struct file *filp,
  2834. unsigned int ioctl, unsigned long arg)
  2835. {
  2836. struct kvm *kvm = filp->private_data;
  2837. void __user *argp = (void __user *)arg;
  2838. int r = -ENOTTY;
  2839. /*
  2840. * This union makes it completely explicit to gcc-3.x
  2841. * that these two variables' stack usage should be
  2842. * combined, not added together.
  2843. */
  2844. union {
  2845. struct kvm_pit_state ps;
  2846. struct kvm_pit_state2 ps2;
  2847. struct kvm_pit_config pit_config;
  2848. } u;
  2849. switch (ioctl) {
  2850. case KVM_SET_TSS_ADDR:
  2851. r = kvm_vm_ioctl_set_tss_addr(kvm, arg);
  2852. if (r < 0)
  2853. goto out;
  2854. break;
  2855. case KVM_SET_IDENTITY_MAP_ADDR: {
  2856. u64 ident_addr;
  2857. r = -EFAULT;
  2858. if (copy_from_user(&ident_addr, argp, sizeof ident_addr))
  2859. goto out;
  2860. r = kvm_vm_ioctl_set_identity_map_addr(kvm, ident_addr);
  2861. if (r < 0)
  2862. goto out;
  2863. break;
  2864. }
  2865. case KVM_SET_NR_MMU_PAGES:
  2866. r = kvm_vm_ioctl_set_nr_mmu_pages(kvm, arg);
  2867. if (r)
  2868. goto out;
  2869. break;
  2870. case KVM_GET_NR_MMU_PAGES:
  2871. r = kvm_vm_ioctl_get_nr_mmu_pages(kvm);
  2872. break;
  2873. case KVM_CREATE_IRQCHIP: {
  2874. struct kvm_pic *vpic;
  2875. mutex_lock(&kvm->lock);
  2876. r = -EEXIST;
  2877. if (kvm->arch.vpic)
  2878. goto create_irqchip_unlock;
  2879. r = -ENOMEM;
  2880. vpic = kvm_create_pic(kvm);
  2881. if (vpic) {
  2882. r = kvm_ioapic_init(kvm);
  2883. if (r) {
  2884. kvm_io_bus_unregister_dev(kvm, KVM_PIO_BUS,
  2885. &vpic->dev);
  2886. kfree(vpic);
  2887. goto create_irqchip_unlock;
  2888. }
  2889. } else
  2890. goto create_irqchip_unlock;
  2891. smp_wmb();
  2892. kvm->arch.vpic = vpic;
  2893. smp_wmb();
  2894. r = kvm_setup_default_irq_routing(kvm);
  2895. if (r) {
  2896. mutex_lock(&kvm->irq_lock);
  2897. kvm_ioapic_destroy(kvm);
  2898. kvm_destroy_pic(kvm);
  2899. mutex_unlock(&kvm->irq_lock);
  2900. }
  2901. create_irqchip_unlock:
  2902. mutex_unlock(&kvm->lock);
  2903. break;
  2904. }
  2905. case KVM_CREATE_PIT:
  2906. u.pit_config.flags = KVM_PIT_SPEAKER_DUMMY;
  2907. goto create_pit;
  2908. case KVM_CREATE_PIT2:
  2909. r = -EFAULT;
  2910. if (copy_from_user(&u.pit_config, argp,
  2911. sizeof(struct kvm_pit_config)))
  2912. goto out;
  2913. create_pit:
  2914. mutex_lock(&kvm->slots_lock);
  2915. r = -EEXIST;
  2916. if (kvm->arch.vpit)
  2917. goto create_pit_unlock;
  2918. r = -ENOMEM;
  2919. kvm->arch.vpit = kvm_create_pit(kvm, u.pit_config.flags);
  2920. if (kvm->arch.vpit)
  2921. r = 0;
  2922. create_pit_unlock:
  2923. mutex_unlock(&kvm->slots_lock);
  2924. break;
  2925. case KVM_IRQ_LINE_STATUS:
  2926. case KVM_IRQ_LINE: {
  2927. struct kvm_irq_level irq_event;
  2928. r = -EFAULT;
  2929. if (copy_from_user(&irq_event, argp, sizeof irq_event))
  2930. goto out;
  2931. r = -ENXIO;
  2932. if (irqchip_in_kernel(kvm)) {
  2933. __s32 status;
  2934. status = kvm_set_irq(kvm, KVM_USERSPACE_IRQ_SOURCE_ID,
  2935. irq_event.irq, irq_event.level);
  2936. if (ioctl == KVM_IRQ_LINE_STATUS) {
  2937. r = -EFAULT;
  2938. irq_event.status = status;
  2939. if (copy_to_user(argp, &irq_event,
  2940. sizeof irq_event))
  2941. goto out;
  2942. }
  2943. r = 0;
  2944. }
  2945. break;
  2946. }
  2947. case KVM_GET_IRQCHIP: {
  2948. /* 0: PIC master, 1: PIC slave, 2: IOAPIC */
  2949. struct kvm_irqchip *chip = kmalloc(sizeof(*chip), GFP_KERNEL);
  2950. r = -ENOMEM;
  2951. if (!chip)
  2952. goto out;
  2953. r = -EFAULT;
  2954. if (copy_from_user(chip, argp, sizeof *chip))
  2955. goto get_irqchip_out;
  2956. r = -ENXIO;
  2957. if (!irqchip_in_kernel(kvm))
  2958. goto get_irqchip_out;
  2959. r = kvm_vm_ioctl_get_irqchip(kvm, chip);
  2960. if (r)
  2961. goto get_irqchip_out;
  2962. r = -EFAULT;
  2963. if (copy_to_user(argp, chip, sizeof *chip))
  2964. goto get_irqchip_out;
  2965. r = 0;
  2966. get_irqchip_out:
  2967. kfree(chip);
  2968. if (r)
  2969. goto out;
  2970. break;
  2971. }
  2972. case KVM_SET_IRQCHIP: {
  2973. /* 0: PIC master, 1: PIC slave, 2: IOAPIC */
  2974. struct kvm_irqchip *chip = kmalloc(sizeof(*chip), GFP_KERNEL);
  2975. r = -ENOMEM;
  2976. if (!chip)
  2977. goto out;
  2978. r = -EFAULT;
  2979. if (copy_from_user(chip, argp, sizeof *chip))
  2980. goto set_irqchip_out;
  2981. r = -ENXIO;
  2982. if (!irqchip_in_kernel(kvm))
  2983. goto set_irqchip_out;
  2984. r = kvm_vm_ioctl_set_irqchip(kvm, chip);
  2985. if (r)
  2986. goto set_irqchip_out;
  2987. r = 0;
  2988. set_irqchip_out:
  2989. kfree(chip);
  2990. if (r)
  2991. goto out;
  2992. break;
  2993. }
  2994. case KVM_GET_PIT: {
  2995. r = -EFAULT;
  2996. if (copy_from_user(&u.ps, argp, sizeof(struct kvm_pit_state)))
  2997. goto out;
  2998. r = -ENXIO;
  2999. if (!kvm->arch.vpit)
  3000. goto out;
  3001. r = kvm_vm_ioctl_get_pit(kvm, &u.ps);
  3002. if (r)
  3003. goto out;
  3004. r = -EFAULT;
  3005. if (copy_to_user(argp, &u.ps, sizeof(struct kvm_pit_state)))
  3006. goto out;
  3007. r = 0;
  3008. break;
  3009. }
  3010. case KVM_SET_PIT: {
  3011. r = -EFAULT;
  3012. if (copy_from_user(&u.ps, argp, sizeof u.ps))
  3013. goto out;
  3014. r = -ENXIO;
  3015. if (!kvm->arch.vpit)
  3016. goto out;
  3017. r = kvm_vm_ioctl_set_pit(kvm, &u.ps);
  3018. if (r)
  3019. goto out;
  3020. r = 0;
  3021. break;
  3022. }
  3023. case KVM_GET_PIT2: {
  3024. r = -ENXIO;
  3025. if (!kvm->arch.vpit)
  3026. goto out;
  3027. r = kvm_vm_ioctl_get_pit2(kvm, &u.ps2);
  3028. if (r)
  3029. goto out;
  3030. r = -EFAULT;
  3031. if (copy_to_user(argp, &u.ps2, sizeof(u.ps2)))
  3032. goto out;
  3033. r = 0;
  3034. break;
  3035. }
  3036. case KVM_SET_PIT2: {
  3037. r = -EFAULT;
  3038. if (copy_from_user(&u.ps2, argp, sizeof(u.ps2)))
  3039. goto out;
  3040. r = -ENXIO;
  3041. if (!kvm->arch.vpit)
  3042. goto out;
  3043. r = kvm_vm_ioctl_set_pit2(kvm, &u.ps2);
  3044. if (r)
  3045. goto out;
  3046. r = 0;
  3047. break;
  3048. }
  3049. case KVM_REINJECT_CONTROL: {
  3050. struct kvm_reinject_control control;
  3051. r = -EFAULT;
  3052. if (copy_from_user(&control, argp, sizeof(control)))
  3053. goto out;
  3054. r = kvm_vm_ioctl_reinject(kvm, &control);
  3055. if (r)
  3056. goto out;
  3057. r = 0;
  3058. break;
  3059. }
  3060. case KVM_XEN_HVM_CONFIG: {
  3061. r = -EFAULT;
  3062. if (copy_from_user(&kvm->arch.xen_hvm_config, argp,
  3063. sizeof(struct kvm_xen_hvm_config)))
  3064. goto out;
  3065. r = -EINVAL;
  3066. if (kvm->arch.xen_hvm_config.flags)
  3067. goto out;
  3068. r = 0;
  3069. break;
  3070. }
  3071. case KVM_SET_CLOCK: {
  3072. struct kvm_clock_data user_ns;
  3073. u64 now_ns;
  3074. s64 delta;
  3075. r = -EFAULT;
  3076. if (copy_from_user(&user_ns, argp, sizeof(user_ns)))
  3077. goto out;
  3078. r = -EINVAL;
  3079. if (user_ns.flags)
  3080. goto out;
  3081. r = 0;
  3082. local_irq_disable();
  3083. now_ns = get_kernel_ns();
  3084. delta = user_ns.clock - now_ns;
  3085. local_irq_enable();
  3086. kvm->arch.kvmclock_offset = delta;
  3087. break;
  3088. }
  3089. case KVM_GET_CLOCK: {
  3090. struct kvm_clock_data user_ns;
  3091. u64 now_ns;
  3092. local_irq_disable();
  3093. now_ns = get_kernel_ns();
  3094. user_ns.clock = kvm->arch.kvmclock_offset + now_ns;
  3095. local_irq_enable();
  3096. user_ns.flags = 0;
  3097. r = -EFAULT;
  3098. if (copy_to_user(argp, &user_ns, sizeof(user_ns)))
  3099. goto out;
  3100. r = 0;
  3101. break;
  3102. }
  3103. default:
  3104. ;
  3105. }
  3106. out:
  3107. return r;
  3108. }
  3109. static void kvm_init_msr_list(void)
  3110. {
  3111. u32 dummy[2];
  3112. unsigned i, j;
  3113. /* skip the first msrs in the list. KVM-specific */
  3114. for (i = j = KVM_SAVE_MSRS_BEGIN; i < ARRAY_SIZE(msrs_to_save); i++) {
  3115. if (rdmsr_safe(msrs_to_save[i], &dummy[0], &dummy[1]) < 0)
  3116. continue;
  3117. if (j < i)
  3118. msrs_to_save[j] = msrs_to_save[i];
  3119. j++;
  3120. }
  3121. num_msrs_to_save = j;
  3122. }
  3123. static int vcpu_mmio_write(struct kvm_vcpu *vcpu, gpa_t addr, int len,
  3124. const void *v)
  3125. {
  3126. if (vcpu->arch.apic &&
  3127. !kvm_iodevice_write(&vcpu->arch.apic->dev, addr, len, v))
  3128. return 0;
  3129. return kvm_io_bus_write(vcpu->kvm, KVM_MMIO_BUS, addr, len, v);
  3130. }
  3131. static int vcpu_mmio_read(struct kvm_vcpu *vcpu, gpa_t addr, int len, void *v)
  3132. {
  3133. if (vcpu->arch.apic &&
  3134. !kvm_iodevice_read(&vcpu->arch.apic->dev, addr, len, v))
  3135. return 0;
  3136. return kvm_io_bus_read(vcpu->kvm, KVM_MMIO_BUS, addr, len, v);
  3137. }
  3138. static void kvm_set_segment(struct kvm_vcpu *vcpu,
  3139. struct kvm_segment *var, int seg)
  3140. {
  3141. kvm_x86_ops->set_segment(vcpu, var, seg);
  3142. }
  3143. void kvm_get_segment(struct kvm_vcpu *vcpu,
  3144. struct kvm_segment *var, int seg)
  3145. {
  3146. kvm_x86_ops->get_segment(vcpu, var, seg);
  3147. }
  3148. static gpa_t translate_gpa(struct kvm_vcpu *vcpu, gpa_t gpa, u32 access)
  3149. {
  3150. return gpa;
  3151. }
  3152. static gpa_t translate_nested_gpa(struct kvm_vcpu *vcpu, gpa_t gpa, u32 access)
  3153. {
  3154. gpa_t t_gpa;
  3155. u32 error;
  3156. BUG_ON(!mmu_is_nested(vcpu));
  3157. /* NPT walks are always user-walks */
  3158. access |= PFERR_USER_MASK;
  3159. t_gpa = vcpu->arch.mmu.gva_to_gpa(vcpu, gpa, access, &error);
  3160. if (t_gpa == UNMAPPED_GVA)
  3161. vcpu->arch.fault.nested = true;
  3162. return t_gpa;
  3163. }
  3164. gpa_t kvm_mmu_gva_to_gpa_read(struct kvm_vcpu *vcpu, gva_t gva, u32 *error)
  3165. {
  3166. u32 access = (kvm_x86_ops->get_cpl(vcpu) == 3) ? PFERR_USER_MASK : 0;
  3167. return vcpu->arch.walk_mmu->gva_to_gpa(vcpu, gva, access, error);
  3168. }
  3169. gpa_t kvm_mmu_gva_to_gpa_fetch(struct kvm_vcpu *vcpu, gva_t gva, u32 *error)
  3170. {
  3171. u32 access = (kvm_x86_ops->get_cpl(vcpu) == 3) ? PFERR_USER_MASK : 0;
  3172. access |= PFERR_FETCH_MASK;
  3173. return vcpu->arch.walk_mmu->gva_to_gpa(vcpu, gva, access, error);
  3174. }
  3175. gpa_t kvm_mmu_gva_to_gpa_write(struct kvm_vcpu *vcpu, gva_t gva, u32 *error)
  3176. {
  3177. u32 access = (kvm_x86_ops->get_cpl(vcpu) == 3) ? PFERR_USER_MASK : 0;
  3178. access |= PFERR_WRITE_MASK;
  3179. return vcpu->arch.walk_mmu->gva_to_gpa(vcpu, gva, access, error);
  3180. }
  3181. /* uses this to access any guest's mapped memory without checking CPL */
  3182. gpa_t kvm_mmu_gva_to_gpa_system(struct kvm_vcpu *vcpu, gva_t gva, u32 *error)
  3183. {
  3184. return vcpu->arch.walk_mmu->gva_to_gpa(vcpu, gva, 0, error);
  3185. }
  3186. static int kvm_read_guest_virt_helper(gva_t addr, void *val, unsigned int bytes,
  3187. struct kvm_vcpu *vcpu, u32 access,
  3188. u32 *error)
  3189. {
  3190. void *data = val;
  3191. int r = X86EMUL_CONTINUE;
  3192. while (bytes) {
  3193. gpa_t gpa = vcpu->arch.walk_mmu->gva_to_gpa(vcpu, addr, access,
  3194. error);
  3195. unsigned offset = addr & (PAGE_SIZE-1);
  3196. unsigned toread = min(bytes, (unsigned)PAGE_SIZE - offset);
  3197. int ret;
  3198. if (gpa == UNMAPPED_GVA) {
  3199. r = X86EMUL_PROPAGATE_FAULT;
  3200. goto out;
  3201. }
  3202. ret = kvm_read_guest(vcpu->kvm, gpa, data, toread);
  3203. if (ret < 0) {
  3204. r = X86EMUL_IO_NEEDED;
  3205. goto out;
  3206. }
  3207. bytes -= toread;
  3208. data += toread;
  3209. addr += toread;
  3210. }
  3211. out:
  3212. return r;
  3213. }
  3214. /* used for instruction fetching */
  3215. static int kvm_fetch_guest_virt(gva_t addr, void *val, unsigned int bytes,
  3216. struct kvm_vcpu *vcpu, u32 *error)
  3217. {
  3218. u32 access = (kvm_x86_ops->get_cpl(vcpu) == 3) ? PFERR_USER_MASK : 0;
  3219. return kvm_read_guest_virt_helper(addr, val, bytes, vcpu,
  3220. access | PFERR_FETCH_MASK, error);
  3221. }
  3222. static int kvm_read_guest_virt(gva_t addr, void *val, unsigned int bytes,
  3223. struct kvm_vcpu *vcpu, u32 *error)
  3224. {
  3225. u32 access = (kvm_x86_ops->get_cpl(vcpu) == 3) ? PFERR_USER_MASK : 0;
  3226. return kvm_read_guest_virt_helper(addr, val, bytes, vcpu, access,
  3227. error);
  3228. }
  3229. static int kvm_read_guest_virt_system(gva_t addr, void *val, unsigned int bytes,
  3230. struct kvm_vcpu *vcpu, u32 *error)
  3231. {
  3232. return kvm_read_guest_virt_helper(addr, val, bytes, vcpu, 0, error);
  3233. }
  3234. static int kvm_write_guest_virt_system(gva_t addr, void *val,
  3235. unsigned int bytes,
  3236. struct kvm_vcpu *vcpu,
  3237. u32 *error)
  3238. {
  3239. void *data = val;
  3240. int r = X86EMUL_CONTINUE;
  3241. while (bytes) {
  3242. gpa_t gpa = vcpu->arch.walk_mmu->gva_to_gpa(vcpu, addr,
  3243. PFERR_WRITE_MASK,
  3244. error);
  3245. unsigned offset = addr & (PAGE_SIZE-1);
  3246. unsigned towrite = min(bytes, (unsigned)PAGE_SIZE - offset);
  3247. int ret;
  3248. if (gpa == UNMAPPED_GVA) {
  3249. r = X86EMUL_PROPAGATE_FAULT;
  3250. goto out;
  3251. }
  3252. ret = kvm_write_guest(vcpu->kvm, gpa, data, towrite);
  3253. if (ret < 0) {
  3254. r = X86EMUL_IO_NEEDED;
  3255. goto out;
  3256. }
  3257. bytes -= towrite;
  3258. data += towrite;
  3259. addr += towrite;
  3260. }
  3261. out:
  3262. return r;
  3263. }
  3264. static int emulator_read_emulated(unsigned long addr,
  3265. void *val,
  3266. unsigned int bytes,
  3267. unsigned int *error_code,
  3268. struct kvm_vcpu *vcpu)
  3269. {
  3270. gpa_t gpa;
  3271. if (vcpu->mmio_read_completed) {
  3272. memcpy(val, vcpu->mmio_data, bytes);
  3273. trace_kvm_mmio(KVM_TRACE_MMIO_READ, bytes,
  3274. vcpu->mmio_phys_addr, *(u64 *)val);
  3275. vcpu->mmio_read_completed = 0;
  3276. return X86EMUL_CONTINUE;
  3277. }
  3278. gpa = kvm_mmu_gva_to_gpa_read(vcpu, addr, error_code);
  3279. if (gpa == UNMAPPED_GVA)
  3280. return X86EMUL_PROPAGATE_FAULT;
  3281. /* For APIC access vmexit */
  3282. if ((gpa & PAGE_MASK) == APIC_DEFAULT_PHYS_BASE)
  3283. goto mmio;
  3284. if (kvm_read_guest_virt(addr, val, bytes, vcpu, NULL)
  3285. == X86EMUL_CONTINUE)
  3286. return X86EMUL_CONTINUE;
  3287. mmio:
  3288. /*
  3289. * Is this MMIO handled locally?
  3290. */
  3291. if (!vcpu_mmio_read(vcpu, gpa, bytes, val)) {
  3292. trace_kvm_mmio(KVM_TRACE_MMIO_READ, bytes, gpa, *(u64 *)val);
  3293. return X86EMUL_CONTINUE;
  3294. }
  3295. trace_kvm_mmio(KVM_TRACE_MMIO_READ_UNSATISFIED, bytes, gpa, 0);
  3296. vcpu->mmio_needed = 1;
  3297. vcpu->run->exit_reason = KVM_EXIT_MMIO;
  3298. vcpu->run->mmio.phys_addr = vcpu->mmio_phys_addr = gpa;
  3299. vcpu->run->mmio.len = vcpu->mmio_size = bytes;
  3300. vcpu->run->mmio.is_write = vcpu->mmio_is_write = 0;
  3301. return X86EMUL_IO_NEEDED;
  3302. }
  3303. int emulator_write_phys(struct kvm_vcpu *vcpu, gpa_t gpa,
  3304. const void *val, int bytes)
  3305. {
  3306. int ret;
  3307. ret = kvm_write_guest(vcpu->kvm, gpa, val, bytes);
  3308. if (ret < 0)
  3309. return 0;
  3310. kvm_mmu_pte_write(vcpu, gpa, val, bytes, 1);
  3311. return 1;
  3312. }
  3313. static int emulator_write_emulated_onepage(unsigned long addr,
  3314. const void *val,
  3315. unsigned int bytes,
  3316. unsigned int *error_code,
  3317. struct kvm_vcpu *vcpu)
  3318. {
  3319. gpa_t gpa;
  3320. gpa = kvm_mmu_gva_to_gpa_write(vcpu, addr, error_code);
  3321. if (gpa == UNMAPPED_GVA)
  3322. return X86EMUL_PROPAGATE_FAULT;
  3323. /* For APIC access vmexit */
  3324. if ((gpa & PAGE_MASK) == APIC_DEFAULT_PHYS_BASE)
  3325. goto mmio;
  3326. if (emulator_write_phys(vcpu, gpa, val, bytes))
  3327. return X86EMUL_CONTINUE;
  3328. mmio:
  3329. trace_kvm_mmio(KVM_TRACE_MMIO_WRITE, bytes, gpa, *(u64 *)val);
  3330. /*
  3331. * Is this MMIO handled locally?
  3332. */
  3333. if (!vcpu_mmio_write(vcpu, gpa, bytes, val))
  3334. return X86EMUL_CONTINUE;
  3335. vcpu->mmio_needed = 1;
  3336. vcpu->run->exit_reason = KVM_EXIT_MMIO;
  3337. vcpu->run->mmio.phys_addr = vcpu->mmio_phys_addr = gpa;
  3338. vcpu->run->mmio.len = vcpu->mmio_size = bytes;
  3339. vcpu->run->mmio.is_write = vcpu->mmio_is_write = 1;
  3340. memcpy(vcpu->run->mmio.data, val, bytes);
  3341. return X86EMUL_CONTINUE;
  3342. }
  3343. int emulator_write_emulated(unsigned long addr,
  3344. const void *val,
  3345. unsigned int bytes,
  3346. unsigned int *error_code,
  3347. struct kvm_vcpu *vcpu)
  3348. {
  3349. /* Crossing a page boundary? */
  3350. if (((addr + bytes - 1) ^ addr) & PAGE_MASK) {
  3351. int rc, now;
  3352. now = -addr & ~PAGE_MASK;
  3353. rc = emulator_write_emulated_onepage(addr, val, now, error_code,
  3354. vcpu);
  3355. if (rc != X86EMUL_CONTINUE)
  3356. return rc;
  3357. addr += now;
  3358. val += now;
  3359. bytes -= now;
  3360. }
  3361. return emulator_write_emulated_onepage(addr, val, bytes, error_code,
  3362. vcpu);
  3363. }
  3364. #define CMPXCHG_TYPE(t, ptr, old, new) \
  3365. (cmpxchg((t *)(ptr), *(t *)(old), *(t *)(new)) == *(t *)(old))
  3366. #ifdef CONFIG_X86_64
  3367. # define CMPXCHG64(ptr, old, new) CMPXCHG_TYPE(u64, ptr, old, new)
  3368. #else
  3369. # define CMPXCHG64(ptr, old, new) \
  3370. (cmpxchg64((u64 *)(ptr), *(u64 *)(old), *(u64 *)(new)) == *(u64 *)(old))
  3371. #endif
  3372. static int emulator_cmpxchg_emulated(unsigned long addr,
  3373. const void *old,
  3374. const void *new,
  3375. unsigned int bytes,
  3376. unsigned int *error_code,
  3377. struct kvm_vcpu *vcpu)
  3378. {
  3379. gpa_t gpa;
  3380. struct page *page;
  3381. char *kaddr;
  3382. bool exchanged;
  3383. /* guests cmpxchg8b have to be emulated atomically */
  3384. if (bytes > 8 || (bytes & (bytes - 1)))
  3385. goto emul_write;
  3386. gpa = kvm_mmu_gva_to_gpa_write(vcpu, addr, NULL);
  3387. if (gpa == UNMAPPED_GVA ||
  3388. (gpa & PAGE_MASK) == APIC_DEFAULT_PHYS_BASE)
  3389. goto emul_write;
  3390. if (((gpa + bytes - 1) & PAGE_MASK) != (gpa & PAGE_MASK))
  3391. goto emul_write;
  3392. page = gfn_to_page(vcpu->kvm, gpa >> PAGE_SHIFT);
  3393. if (is_error_page(page)) {
  3394. kvm_release_page_clean(page);
  3395. goto emul_write;
  3396. }
  3397. kaddr = kmap_atomic(page, KM_USER0);
  3398. kaddr += offset_in_page(gpa);
  3399. switch (bytes) {
  3400. case 1:
  3401. exchanged = CMPXCHG_TYPE(u8, kaddr, old, new);
  3402. break;
  3403. case 2:
  3404. exchanged = CMPXCHG_TYPE(u16, kaddr, old, new);
  3405. break;
  3406. case 4:
  3407. exchanged = CMPXCHG_TYPE(u32, kaddr, old, new);
  3408. break;
  3409. case 8:
  3410. exchanged = CMPXCHG64(kaddr, old, new);
  3411. break;
  3412. default:
  3413. BUG();
  3414. }
  3415. kunmap_atomic(kaddr, KM_USER0);
  3416. kvm_release_page_dirty(page);
  3417. if (!exchanged)
  3418. return X86EMUL_CMPXCHG_FAILED;
  3419. kvm_mmu_pte_write(vcpu, gpa, new, bytes, 1);
  3420. return X86EMUL_CONTINUE;
  3421. emul_write:
  3422. printk_once(KERN_WARNING "kvm: emulating exchange as write\n");
  3423. return emulator_write_emulated(addr, new, bytes, error_code, vcpu);
  3424. }
  3425. static int kernel_pio(struct kvm_vcpu *vcpu, void *pd)
  3426. {
  3427. /* TODO: String I/O for in kernel device */
  3428. int r;
  3429. if (vcpu->arch.pio.in)
  3430. r = kvm_io_bus_read(vcpu->kvm, KVM_PIO_BUS, vcpu->arch.pio.port,
  3431. vcpu->arch.pio.size, pd);
  3432. else
  3433. r = kvm_io_bus_write(vcpu->kvm, KVM_PIO_BUS,
  3434. vcpu->arch.pio.port, vcpu->arch.pio.size,
  3435. pd);
  3436. return r;
  3437. }
  3438. static int emulator_pio_in_emulated(int size, unsigned short port, void *val,
  3439. unsigned int count, struct kvm_vcpu *vcpu)
  3440. {
  3441. if (vcpu->arch.pio.count)
  3442. goto data_avail;
  3443. trace_kvm_pio(0, port, size, 1);
  3444. vcpu->arch.pio.port = port;
  3445. vcpu->arch.pio.in = 1;
  3446. vcpu->arch.pio.count = count;
  3447. vcpu->arch.pio.size = size;
  3448. if (!kernel_pio(vcpu, vcpu->arch.pio_data)) {
  3449. data_avail:
  3450. memcpy(val, vcpu->arch.pio_data, size * count);
  3451. vcpu->arch.pio.count = 0;
  3452. return 1;
  3453. }
  3454. vcpu->run->exit_reason = KVM_EXIT_IO;
  3455. vcpu->run->io.direction = KVM_EXIT_IO_IN;
  3456. vcpu->run->io.size = size;
  3457. vcpu->run->io.data_offset = KVM_PIO_PAGE_OFFSET * PAGE_SIZE;
  3458. vcpu->run->io.count = count;
  3459. vcpu->run->io.port = port;
  3460. return 0;
  3461. }
  3462. static int emulator_pio_out_emulated(int size, unsigned short port,
  3463. const void *val, unsigned int count,
  3464. struct kvm_vcpu *vcpu)
  3465. {
  3466. trace_kvm_pio(1, port, size, 1);
  3467. vcpu->arch.pio.port = port;
  3468. vcpu->arch.pio.in = 0;
  3469. vcpu->arch.pio.count = count;
  3470. vcpu->arch.pio.size = size;
  3471. memcpy(vcpu->arch.pio_data, val, size * count);
  3472. if (!kernel_pio(vcpu, vcpu->arch.pio_data)) {
  3473. vcpu->arch.pio.count = 0;
  3474. return 1;
  3475. }
  3476. vcpu->run->exit_reason = KVM_EXIT_IO;
  3477. vcpu->run->io.direction = KVM_EXIT_IO_OUT;
  3478. vcpu->run->io.size = size;
  3479. vcpu->run->io.data_offset = KVM_PIO_PAGE_OFFSET * PAGE_SIZE;
  3480. vcpu->run->io.count = count;
  3481. vcpu->run->io.port = port;
  3482. return 0;
  3483. }
  3484. static unsigned long get_segment_base(struct kvm_vcpu *vcpu, int seg)
  3485. {
  3486. return kvm_x86_ops->get_segment_base(vcpu, seg);
  3487. }
  3488. int emulate_invlpg(struct kvm_vcpu *vcpu, gva_t address)
  3489. {
  3490. kvm_mmu_invlpg(vcpu, address);
  3491. return X86EMUL_CONTINUE;
  3492. }
  3493. int kvm_emulate_wbinvd(struct kvm_vcpu *vcpu)
  3494. {
  3495. if (!need_emulate_wbinvd(vcpu))
  3496. return X86EMUL_CONTINUE;
  3497. if (kvm_x86_ops->has_wbinvd_exit()) {
  3498. smp_call_function_many(vcpu->arch.wbinvd_dirty_mask,
  3499. wbinvd_ipi, NULL, 1);
  3500. cpumask_clear(vcpu->arch.wbinvd_dirty_mask);
  3501. }
  3502. wbinvd();
  3503. return X86EMUL_CONTINUE;
  3504. }
  3505. EXPORT_SYMBOL_GPL(kvm_emulate_wbinvd);
  3506. int emulate_clts(struct kvm_vcpu *vcpu)
  3507. {
  3508. kvm_x86_ops->set_cr0(vcpu, kvm_read_cr0_bits(vcpu, ~X86_CR0_TS));
  3509. kvm_x86_ops->fpu_activate(vcpu);
  3510. return X86EMUL_CONTINUE;
  3511. }
  3512. int emulator_get_dr(int dr, unsigned long *dest, struct kvm_vcpu *vcpu)
  3513. {
  3514. return _kvm_get_dr(vcpu, dr, dest);
  3515. }
  3516. int emulator_set_dr(int dr, unsigned long value, struct kvm_vcpu *vcpu)
  3517. {
  3518. return __kvm_set_dr(vcpu, dr, value);
  3519. }
  3520. static u64 mk_cr_64(u64 curr_cr, u32 new_val)
  3521. {
  3522. return (curr_cr & ~((1ULL << 32) - 1)) | new_val;
  3523. }
  3524. static unsigned long emulator_get_cr(int cr, struct kvm_vcpu *vcpu)
  3525. {
  3526. unsigned long value;
  3527. switch (cr) {
  3528. case 0:
  3529. value = kvm_read_cr0(vcpu);
  3530. break;
  3531. case 2:
  3532. value = vcpu->arch.cr2;
  3533. break;
  3534. case 3:
  3535. value = vcpu->arch.cr3;
  3536. break;
  3537. case 4:
  3538. value = kvm_read_cr4(vcpu);
  3539. break;
  3540. case 8:
  3541. value = kvm_get_cr8(vcpu);
  3542. break;
  3543. default:
  3544. vcpu_printf(vcpu, "%s: unexpected cr %u\n", __func__, cr);
  3545. return 0;
  3546. }
  3547. return value;
  3548. }
  3549. static int emulator_set_cr(int cr, unsigned long val, struct kvm_vcpu *vcpu)
  3550. {
  3551. int res = 0;
  3552. switch (cr) {
  3553. case 0:
  3554. res = kvm_set_cr0(vcpu, mk_cr_64(kvm_read_cr0(vcpu), val));
  3555. break;
  3556. case 2:
  3557. vcpu->arch.cr2 = val;
  3558. break;
  3559. case 3:
  3560. res = kvm_set_cr3(vcpu, val);
  3561. break;
  3562. case 4:
  3563. res = kvm_set_cr4(vcpu, mk_cr_64(kvm_read_cr4(vcpu), val));
  3564. break;
  3565. case 8:
  3566. res = __kvm_set_cr8(vcpu, val & 0xfUL);
  3567. break;
  3568. default:
  3569. vcpu_printf(vcpu, "%s: unexpected cr %u\n", __func__, cr);
  3570. res = -1;
  3571. }
  3572. return res;
  3573. }
  3574. static int emulator_get_cpl(struct kvm_vcpu *vcpu)
  3575. {
  3576. return kvm_x86_ops->get_cpl(vcpu);
  3577. }
  3578. static void emulator_get_gdt(struct desc_ptr *dt, struct kvm_vcpu *vcpu)
  3579. {
  3580. kvm_x86_ops->get_gdt(vcpu, dt);
  3581. }
  3582. static void emulator_get_idt(struct desc_ptr *dt, struct kvm_vcpu *vcpu)
  3583. {
  3584. kvm_x86_ops->get_idt(vcpu, dt);
  3585. }
  3586. static unsigned long emulator_get_cached_segment_base(int seg,
  3587. struct kvm_vcpu *vcpu)
  3588. {
  3589. return get_segment_base(vcpu, seg);
  3590. }
  3591. static bool emulator_get_cached_descriptor(struct desc_struct *desc, int seg,
  3592. struct kvm_vcpu *vcpu)
  3593. {
  3594. struct kvm_segment var;
  3595. kvm_get_segment(vcpu, &var, seg);
  3596. if (var.unusable)
  3597. return false;
  3598. if (var.g)
  3599. var.limit >>= 12;
  3600. set_desc_limit(desc, var.limit);
  3601. set_desc_base(desc, (unsigned long)var.base);
  3602. desc->type = var.type;
  3603. desc->s = var.s;
  3604. desc->dpl = var.dpl;
  3605. desc->p = var.present;
  3606. desc->avl = var.avl;
  3607. desc->l = var.l;
  3608. desc->d = var.db;
  3609. desc->g = var.g;
  3610. return true;
  3611. }
  3612. static void emulator_set_cached_descriptor(struct desc_struct *desc, int seg,
  3613. struct kvm_vcpu *vcpu)
  3614. {
  3615. struct kvm_segment var;
  3616. /* needed to preserve selector */
  3617. kvm_get_segment(vcpu, &var, seg);
  3618. var.base = get_desc_base(desc);
  3619. var.limit = get_desc_limit(desc);
  3620. if (desc->g)
  3621. var.limit = (var.limit << 12) | 0xfff;
  3622. var.type = desc->type;
  3623. var.present = desc->p;
  3624. var.dpl = desc->dpl;
  3625. var.db = desc->d;
  3626. var.s = desc->s;
  3627. var.l = desc->l;
  3628. var.g = desc->g;
  3629. var.avl = desc->avl;
  3630. var.present = desc->p;
  3631. var.unusable = !var.present;
  3632. var.padding = 0;
  3633. kvm_set_segment(vcpu, &var, seg);
  3634. return;
  3635. }
  3636. static u16 emulator_get_segment_selector(int seg, struct kvm_vcpu *vcpu)
  3637. {
  3638. struct kvm_segment kvm_seg;
  3639. kvm_get_segment(vcpu, &kvm_seg, seg);
  3640. return kvm_seg.selector;
  3641. }
  3642. static void emulator_set_segment_selector(u16 sel, int seg,
  3643. struct kvm_vcpu *vcpu)
  3644. {
  3645. struct kvm_segment kvm_seg;
  3646. kvm_get_segment(vcpu, &kvm_seg, seg);
  3647. kvm_seg.selector = sel;
  3648. kvm_set_segment(vcpu, &kvm_seg, seg);
  3649. }
  3650. static struct x86_emulate_ops emulate_ops = {
  3651. .read_std = kvm_read_guest_virt_system,
  3652. .write_std = kvm_write_guest_virt_system,
  3653. .fetch = kvm_fetch_guest_virt,
  3654. .read_emulated = emulator_read_emulated,
  3655. .write_emulated = emulator_write_emulated,
  3656. .cmpxchg_emulated = emulator_cmpxchg_emulated,
  3657. .pio_in_emulated = emulator_pio_in_emulated,
  3658. .pio_out_emulated = emulator_pio_out_emulated,
  3659. .get_cached_descriptor = emulator_get_cached_descriptor,
  3660. .set_cached_descriptor = emulator_set_cached_descriptor,
  3661. .get_segment_selector = emulator_get_segment_selector,
  3662. .set_segment_selector = emulator_set_segment_selector,
  3663. .get_cached_segment_base = emulator_get_cached_segment_base,
  3664. .get_gdt = emulator_get_gdt,
  3665. .get_idt = emulator_get_idt,
  3666. .get_cr = emulator_get_cr,
  3667. .set_cr = emulator_set_cr,
  3668. .cpl = emulator_get_cpl,
  3669. .get_dr = emulator_get_dr,
  3670. .set_dr = emulator_set_dr,
  3671. .set_msr = kvm_set_msr,
  3672. .get_msr = kvm_get_msr,
  3673. };
  3674. static void cache_all_regs(struct kvm_vcpu *vcpu)
  3675. {
  3676. kvm_register_read(vcpu, VCPU_REGS_RAX);
  3677. kvm_register_read(vcpu, VCPU_REGS_RSP);
  3678. kvm_register_read(vcpu, VCPU_REGS_RIP);
  3679. vcpu->arch.regs_dirty = ~0;
  3680. }
  3681. static void toggle_interruptibility(struct kvm_vcpu *vcpu, u32 mask)
  3682. {
  3683. u32 int_shadow = kvm_x86_ops->get_interrupt_shadow(vcpu, mask);
  3684. /*
  3685. * an sti; sti; sequence only disable interrupts for the first
  3686. * instruction. So, if the last instruction, be it emulated or
  3687. * not, left the system with the INT_STI flag enabled, it
  3688. * means that the last instruction is an sti. We should not
  3689. * leave the flag on in this case. The same goes for mov ss
  3690. */
  3691. if (!(int_shadow & mask))
  3692. kvm_x86_ops->set_interrupt_shadow(vcpu, mask);
  3693. }
  3694. static void inject_emulated_exception(struct kvm_vcpu *vcpu)
  3695. {
  3696. struct x86_emulate_ctxt *ctxt = &vcpu->arch.emulate_ctxt;
  3697. if (ctxt->exception == PF_VECTOR)
  3698. kvm_propagate_fault(vcpu);
  3699. else if (ctxt->error_code_valid)
  3700. kvm_queue_exception_e(vcpu, ctxt->exception, ctxt->error_code);
  3701. else
  3702. kvm_queue_exception(vcpu, ctxt->exception);
  3703. }
  3704. static void init_emulate_ctxt(struct kvm_vcpu *vcpu)
  3705. {
  3706. struct decode_cache *c = &vcpu->arch.emulate_ctxt.decode;
  3707. int cs_db, cs_l;
  3708. cache_all_regs(vcpu);
  3709. kvm_x86_ops->get_cs_db_l_bits(vcpu, &cs_db, &cs_l);
  3710. vcpu->arch.emulate_ctxt.vcpu = vcpu;
  3711. vcpu->arch.emulate_ctxt.eflags = kvm_x86_ops->get_rflags(vcpu);
  3712. vcpu->arch.emulate_ctxt.eip = kvm_rip_read(vcpu);
  3713. vcpu->arch.emulate_ctxt.mode =
  3714. (!is_protmode(vcpu)) ? X86EMUL_MODE_REAL :
  3715. (vcpu->arch.emulate_ctxt.eflags & X86_EFLAGS_VM)
  3716. ? X86EMUL_MODE_VM86 : cs_l
  3717. ? X86EMUL_MODE_PROT64 : cs_db
  3718. ? X86EMUL_MODE_PROT32 : X86EMUL_MODE_PROT16;
  3719. memset(c, 0, sizeof(struct decode_cache));
  3720. memcpy(c->regs, vcpu->arch.regs, sizeof c->regs);
  3721. }
  3722. int kvm_inject_realmode_interrupt(struct kvm_vcpu *vcpu, int irq)
  3723. {
  3724. struct decode_cache *c = &vcpu->arch.emulate_ctxt.decode;
  3725. int ret;
  3726. init_emulate_ctxt(vcpu);
  3727. vcpu->arch.emulate_ctxt.decode.op_bytes = 2;
  3728. vcpu->arch.emulate_ctxt.decode.ad_bytes = 2;
  3729. vcpu->arch.emulate_ctxt.decode.eip = vcpu->arch.emulate_ctxt.eip;
  3730. ret = emulate_int_real(&vcpu->arch.emulate_ctxt, &emulate_ops, irq);
  3731. if (ret != X86EMUL_CONTINUE)
  3732. return EMULATE_FAIL;
  3733. vcpu->arch.emulate_ctxt.eip = c->eip;
  3734. memcpy(vcpu->arch.regs, c->regs, sizeof c->regs);
  3735. kvm_rip_write(vcpu, vcpu->arch.emulate_ctxt.eip);
  3736. kvm_x86_ops->set_rflags(vcpu, vcpu->arch.emulate_ctxt.eflags);
  3737. if (irq == NMI_VECTOR)
  3738. vcpu->arch.nmi_pending = false;
  3739. else
  3740. vcpu->arch.interrupt.pending = false;
  3741. return EMULATE_DONE;
  3742. }
  3743. EXPORT_SYMBOL_GPL(kvm_inject_realmode_interrupt);
  3744. static int handle_emulation_failure(struct kvm_vcpu *vcpu)
  3745. {
  3746. ++vcpu->stat.insn_emulation_fail;
  3747. trace_kvm_emulate_insn_failed(vcpu);
  3748. vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
  3749. vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_EMULATION;
  3750. vcpu->run->internal.ndata = 0;
  3751. kvm_queue_exception(vcpu, UD_VECTOR);
  3752. return EMULATE_FAIL;
  3753. }
  3754. static bool reexecute_instruction(struct kvm_vcpu *vcpu, gva_t gva)
  3755. {
  3756. gpa_t gpa;
  3757. if (tdp_enabled)
  3758. return false;
  3759. /*
  3760. * if emulation was due to access to shadowed page table
  3761. * and it failed try to unshadow page and re-entetr the
  3762. * guest to let CPU execute the instruction.
  3763. */
  3764. if (kvm_mmu_unprotect_page_virt(vcpu, gva))
  3765. return true;
  3766. gpa = kvm_mmu_gva_to_gpa_system(vcpu, gva, NULL);
  3767. if (gpa == UNMAPPED_GVA)
  3768. return true; /* let cpu generate fault */
  3769. if (!kvm_is_error_hva(gfn_to_hva(vcpu->kvm, gpa >> PAGE_SHIFT)))
  3770. return true;
  3771. return false;
  3772. }
  3773. int emulate_instruction(struct kvm_vcpu *vcpu,
  3774. unsigned long cr2,
  3775. u16 error_code,
  3776. int emulation_type)
  3777. {
  3778. int r;
  3779. struct decode_cache *c = &vcpu->arch.emulate_ctxt.decode;
  3780. kvm_clear_exception_queue(vcpu);
  3781. vcpu->arch.mmio_fault_cr2 = cr2;
  3782. /*
  3783. * TODO: fix emulate.c to use guest_read/write_register
  3784. * instead of direct ->regs accesses, can save hundred cycles
  3785. * on Intel for instructions that don't read/change RSP, for
  3786. * for example.
  3787. */
  3788. cache_all_regs(vcpu);
  3789. if (!(emulation_type & EMULTYPE_NO_DECODE)) {
  3790. init_emulate_ctxt(vcpu);
  3791. vcpu->arch.emulate_ctxt.interruptibility = 0;
  3792. vcpu->arch.emulate_ctxt.exception = -1;
  3793. vcpu->arch.emulate_ctxt.perm_ok = false;
  3794. r = x86_decode_insn(&vcpu->arch.emulate_ctxt);
  3795. if (r == X86EMUL_PROPAGATE_FAULT)
  3796. goto done;
  3797. trace_kvm_emulate_insn_start(vcpu);
  3798. /* Only allow emulation of specific instructions on #UD
  3799. * (namely VMMCALL, sysenter, sysexit, syscall)*/
  3800. if (emulation_type & EMULTYPE_TRAP_UD) {
  3801. if (!c->twobyte)
  3802. return EMULATE_FAIL;
  3803. switch (c->b) {
  3804. case 0x01: /* VMMCALL */
  3805. if (c->modrm_mod != 3 || c->modrm_rm != 1)
  3806. return EMULATE_FAIL;
  3807. break;
  3808. case 0x34: /* sysenter */
  3809. case 0x35: /* sysexit */
  3810. if (c->modrm_mod != 0 || c->modrm_rm != 0)
  3811. return EMULATE_FAIL;
  3812. break;
  3813. case 0x05: /* syscall */
  3814. if (c->modrm_mod != 0 || c->modrm_rm != 0)
  3815. return EMULATE_FAIL;
  3816. break;
  3817. default:
  3818. return EMULATE_FAIL;
  3819. }
  3820. if (!(c->modrm_reg == 0 || c->modrm_reg == 3))
  3821. return EMULATE_FAIL;
  3822. }
  3823. ++vcpu->stat.insn_emulation;
  3824. if (r) {
  3825. if (reexecute_instruction(vcpu, cr2))
  3826. return EMULATE_DONE;
  3827. if (emulation_type & EMULTYPE_SKIP)
  3828. return EMULATE_FAIL;
  3829. return handle_emulation_failure(vcpu);
  3830. }
  3831. }
  3832. if (emulation_type & EMULTYPE_SKIP) {
  3833. kvm_rip_write(vcpu, vcpu->arch.emulate_ctxt.decode.eip);
  3834. return EMULATE_DONE;
  3835. }
  3836. /* this is needed for vmware backdor interface to work since it
  3837. changes registers values during IO operation */
  3838. memcpy(c->regs, vcpu->arch.regs, sizeof c->regs);
  3839. restart:
  3840. r = x86_emulate_insn(&vcpu->arch.emulate_ctxt);
  3841. if (r == EMULATION_FAILED) {
  3842. if (reexecute_instruction(vcpu, cr2))
  3843. return EMULATE_DONE;
  3844. return handle_emulation_failure(vcpu);
  3845. }
  3846. done:
  3847. if (vcpu->arch.emulate_ctxt.exception >= 0) {
  3848. inject_emulated_exception(vcpu);
  3849. r = EMULATE_DONE;
  3850. } else if (vcpu->arch.pio.count) {
  3851. if (!vcpu->arch.pio.in)
  3852. vcpu->arch.pio.count = 0;
  3853. r = EMULATE_DO_MMIO;
  3854. } else if (vcpu->mmio_needed) {
  3855. if (vcpu->mmio_is_write)
  3856. vcpu->mmio_needed = 0;
  3857. r = EMULATE_DO_MMIO;
  3858. } else if (r == EMULATION_RESTART)
  3859. goto restart;
  3860. else
  3861. r = EMULATE_DONE;
  3862. toggle_interruptibility(vcpu, vcpu->arch.emulate_ctxt.interruptibility);
  3863. kvm_x86_ops->set_rflags(vcpu, vcpu->arch.emulate_ctxt.eflags);
  3864. kvm_make_request(KVM_REQ_EVENT, vcpu);
  3865. memcpy(vcpu->arch.regs, c->regs, sizeof c->regs);
  3866. kvm_rip_write(vcpu, vcpu->arch.emulate_ctxt.eip);
  3867. return r;
  3868. }
  3869. EXPORT_SYMBOL_GPL(emulate_instruction);
  3870. int kvm_fast_pio_out(struct kvm_vcpu *vcpu, int size, unsigned short port)
  3871. {
  3872. unsigned long val = kvm_register_read(vcpu, VCPU_REGS_RAX);
  3873. int ret = emulator_pio_out_emulated(size, port, &val, 1, vcpu);
  3874. /* do not return to emulator after return from userspace */
  3875. vcpu->arch.pio.count = 0;
  3876. return ret;
  3877. }
  3878. EXPORT_SYMBOL_GPL(kvm_fast_pio_out);
  3879. static void tsc_bad(void *info)
  3880. {
  3881. __get_cpu_var(cpu_tsc_khz) = 0;
  3882. }
  3883. static void tsc_khz_changed(void *data)
  3884. {
  3885. struct cpufreq_freqs *freq = data;
  3886. unsigned long khz = 0;
  3887. if (data)
  3888. khz = freq->new;
  3889. else if (!boot_cpu_has(X86_FEATURE_CONSTANT_TSC))
  3890. khz = cpufreq_quick_get(raw_smp_processor_id());
  3891. if (!khz)
  3892. khz = tsc_khz;
  3893. __get_cpu_var(cpu_tsc_khz) = khz;
  3894. }
  3895. static int kvmclock_cpufreq_notifier(struct notifier_block *nb, unsigned long val,
  3896. void *data)
  3897. {
  3898. struct cpufreq_freqs *freq = data;
  3899. struct kvm *kvm;
  3900. struct kvm_vcpu *vcpu;
  3901. int i, send_ipi = 0;
  3902. /*
  3903. * We allow guests to temporarily run on slowing clocks,
  3904. * provided we notify them after, or to run on accelerating
  3905. * clocks, provided we notify them before. Thus time never
  3906. * goes backwards.
  3907. *
  3908. * However, we have a problem. We can't atomically update
  3909. * the frequency of a given CPU from this function; it is
  3910. * merely a notifier, which can be called from any CPU.
  3911. * Changing the TSC frequency at arbitrary points in time
  3912. * requires a recomputation of local variables related to
  3913. * the TSC for each VCPU. We must flag these local variables
  3914. * to be updated and be sure the update takes place with the
  3915. * new frequency before any guests proceed.
  3916. *
  3917. * Unfortunately, the combination of hotplug CPU and frequency
  3918. * change creates an intractable locking scenario; the order
  3919. * of when these callouts happen is undefined with respect to
  3920. * CPU hotplug, and they can race with each other. As such,
  3921. * merely setting per_cpu(cpu_tsc_khz) = X during a hotadd is
  3922. * undefined; you can actually have a CPU frequency change take
  3923. * place in between the computation of X and the setting of the
  3924. * variable. To protect against this problem, all updates of
  3925. * the per_cpu tsc_khz variable are done in an interrupt
  3926. * protected IPI, and all callers wishing to update the value
  3927. * must wait for a synchronous IPI to complete (which is trivial
  3928. * if the caller is on the CPU already). This establishes the
  3929. * necessary total order on variable updates.
  3930. *
  3931. * Note that because a guest time update may take place
  3932. * anytime after the setting of the VCPU's request bit, the
  3933. * correct TSC value must be set before the request. However,
  3934. * to ensure the update actually makes it to any guest which
  3935. * starts running in hardware virtualization between the set
  3936. * and the acquisition of the spinlock, we must also ping the
  3937. * CPU after setting the request bit.
  3938. *
  3939. */
  3940. if (val == CPUFREQ_PRECHANGE && freq->old > freq->new)
  3941. return 0;
  3942. if (val == CPUFREQ_POSTCHANGE && freq->old < freq->new)
  3943. return 0;
  3944. smp_call_function_single(freq->cpu, tsc_khz_changed, freq, 1);
  3945. spin_lock(&kvm_lock);
  3946. list_for_each_entry(kvm, &vm_list, vm_list) {
  3947. kvm_for_each_vcpu(i, vcpu, kvm) {
  3948. if (vcpu->cpu != freq->cpu)
  3949. continue;
  3950. kvm_make_request(KVM_REQ_CLOCK_UPDATE, vcpu);
  3951. if (vcpu->cpu != smp_processor_id())
  3952. send_ipi = 1;
  3953. }
  3954. }
  3955. spin_unlock(&kvm_lock);
  3956. if (freq->old < freq->new && send_ipi) {
  3957. /*
  3958. * We upscale the frequency. Must make the guest
  3959. * doesn't see old kvmclock values while running with
  3960. * the new frequency, otherwise we risk the guest sees
  3961. * time go backwards.
  3962. *
  3963. * In case we update the frequency for another cpu
  3964. * (which might be in guest context) send an interrupt
  3965. * to kick the cpu out of guest context. Next time
  3966. * guest context is entered kvmclock will be updated,
  3967. * so the guest will not see stale values.
  3968. */
  3969. smp_call_function_single(freq->cpu, tsc_khz_changed, freq, 1);
  3970. }
  3971. return 0;
  3972. }
  3973. static struct notifier_block kvmclock_cpufreq_notifier_block = {
  3974. .notifier_call = kvmclock_cpufreq_notifier
  3975. };
  3976. static int kvmclock_cpu_notifier(struct notifier_block *nfb,
  3977. unsigned long action, void *hcpu)
  3978. {
  3979. unsigned int cpu = (unsigned long)hcpu;
  3980. switch (action) {
  3981. case CPU_ONLINE:
  3982. case CPU_DOWN_FAILED:
  3983. smp_call_function_single(cpu, tsc_khz_changed, NULL, 1);
  3984. break;
  3985. case CPU_DOWN_PREPARE:
  3986. smp_call_function_single(cpu, tsc_bad, NULL, 1);
  3987. break;
  3988. }
  3989. return NOTIFY_OK;
  3990. }
  3991. static struct notifier_block kvmclock_cpu_notifier_block = {
  3992. .notifier_call = kvmclock_cpu_notifier,
  3993. .priority = -INT_MAX
  3994. };
  3995. static void kvm_timer_init(void)
  3996. {
  3997. int cpu;
  3998. max_tsc_khz = tsc_khz;
  3999. register_hotcpu_notifier(&kvmclock_cpu_notifier_block);
  4000. if (!boot_cpu_has(X86_FEATURE_CONSTANT_TSC)) {
  4001. #ifdef CONFIG_CPU_FREQ
  4002. struct cpufreq_policy policy;
  4003. memset(&policy, 0, sizeof(policy));
  4004. cpufreq_get_policy(&policy, get_cpu());
  4005. if (policy.cpuinfo.max_freq)
  4006. max_tsc_khz = policy.cpuinfo.max_freq;
  4007. #endif
  4008. cpufreq_register_notifier(&kvmclock_cpufreq_notifier_block,
  4009. CPUFREQ_TRANSITION_NOTIFIER);
  4010. }
  4011. pr_debug("kvm: max_tsc_khz = %ld\n", max_tsc_khz);
  4012. for_each_online_cpu(cpu)
  4013. smp_call_function_single(cpu, tsc_khz_changed, NULL, 1);
  4014. }
  4015. static DEFINE_PER_CPU(struct kvm_vcpu *, current_vcpu);
  4016. static int kvm_is_in_guest(void)
  4017. {
  4018. return percpu_read(current_vcpu) != NULL;
  4019. }
  4020. static int kvm_is_user_mode(void)
  4021. {
  4022. int user_mode = 3;
  4023. if (percpu_read(current_vcpu))
  4024. user_mode = kvm_x86_ops->get_cpl(percpu_read(current_vcpu));
  4025. return user_mode != 0;
  4026. }
  4027. static unsigned long kvm_get_guest_ip(void)
  4028. {
  4029. unsigned long ip = 0;
  4030. if (percpu_read(current_vcpu))
  4031. ip = kvm_rip_read(percpu_read(current_vcpu));
  4032. return ip;
  4033. }
  4034. static struct perf_guest_info_callbacks kvm_guest_cbs = {
  4035. .is_in_guest = kvm_is_in_guest,
  4036. .is_user_mode = kvm_is_user_mode,
  4037. .get_guest_ip = kvm_get_guest_ip,
  4038. };
  4039. void kvm_before_handle_nmi(struct kvm_vcpu *vcpu)
  4040. {
  4041. percpu_write(current_vcpu, vcpu);
  4042. }
  4043. EXPORT_SYMBOL_GPL(kvm_before_handle_nmi);
  4044. void kvm_after_handle_nmi(struct kvm_vcpu *vcpu)
  4045. {
  4046. percpu_write(current_vcpu, NULL);
  4047. }
  4048. EXPORT_SYMBOL_GPL(kvm_after_handle_nmi);
  4049. int kvm_arch_init(void *opaque)
  4050. {
  4051. int r;
  4052. struct kvm_x86_ops *ops = (struct kvm_x86_ops *)opaque;
  4053. if (kvm_x86_ops) {
  4054. printk(KERN_ERR "kvm: already loaded the other module\n");
  4055. r = -EEXIST;
  4056. goto out;
  4057. }
  4058. if (!ops->cpu_has_kvm_support()) {
  4059. printk(KERN_ERR "kvm: no hardware support\n");
  4060. r = -EOPNOTSUPP;
  4061. goto out;
  4062. }
  4063. if (ops->disabled_by_bios()) {
  4064. printk(KERN_ERR "kvm: disabled by bios\n");
  4065. r = -EOPNOTSUPP;
  4066. goto out;
  4067. }
  4068. r = kvm_mmu_module_init();
  4069. if (r)
  4070. goto out;
  4071. kvm_init_msr_list();
  4072. kvm_x86_ops = ops;
  4073. kvm_mmu_set_nonpresent_ptes(0ull, 0ull);
  4074. kvm_mmu_set_base_ptes(PT_PRESENT_MASK);
  4075. kvm_mmu_set_mask_ptes(PT_USER_MASK, PT_ACCESSED_MASK,
  4076. PT_DIRTY_MASK, PT64_NX_MASK, 0);
  4077. kvm_timer_init();
  4078. perf_register_guest_info_callbacks(&kvm_guest_cbs);
  4079. if (cpu_has_xsave)
  4080. host_xcr0 = xgetbv(XCR_XFEATURE_ENABLED_MASK);
  4081. return 0;
  4082. out:
  4083. return r;
  4084. }
  4085. void kvm_arch_exit(void)
  4086. {
  4087. perf_unregister_guest_info_callbacks(&kvm_guest_cbs);
  4088. if (!boot_cpu_has(X86_FEATURE_CONSTANT_TSC))
  4089. cpufreq_unregister_notifier(&kvmclock_cpufreq_notifier_block,
  4090. CPUFREQ_TRANSITION_NOTIFIER);
  4091. unregister_hotcpu_notifier(&kvmclock_cpu_notifier_block);
  4092. kvm_x86_ops = NULL;
  4093. kvm_mmu_module_exit();
  4094. }
  4095. int kvm_emulate_halt(struct kvm_vcpu *vcpu)
  4096. {
  4097. ++vcpu->stat.halt_exits;
  4098. if (irqchip_in_kernel(vcpu->kvm)) {
  4099. vcpu->arch.mp_state = KVM_MP_STATE_HALTED;
  4100. return 1;
  4101. } else {
  4102. vcpu->run->exit_reason = KVM_EXIT_HLT;
  4103. return 0;
  4104. }
  4105. }
  4106. EXPORT_SYMBOL_GPL(kvm_emulate_halt);
  4107. static inline gpa_t hc_gpa(struct kvm_vcpu *vcpu, unsigned long a0,
  4108. unsigned long a1)
  4109. {
  4110. if (is_long_mode(vcpu))
  4111. return a0;
  4112. else
  4113. return a0 | ((gpa_t)a1 << 32);
  4114. }
  4115. int kvm_hv_hypercall(struct kvm_vcpu *vcpu)
  4116. {
  4117. u64 param, ingpa, outgpa, ret;
  4118. uint16_t code, rep_idx, rep_cnt, res = HV_STATUS_SUCCESS, rep_done = 0;
  4119. bool fast, longmode;
  4120. int cs_db, cs_l;
  4121. /*
  4122. * hypercall generates UD from non zero cpl and real mode
  4123. * per HYPER-V spec
  4124. */
  4125. if (kvm_x86_ops->get_cpl(vcpu) != 0 || !is_protmode(vcpu)) {
  4126. kvm_queue_exception(vcpu, UD_VECTOR);
  4127. return 0;
  4128. }
  4129. kvm_x86_ops->get_cs_db_l_bits(vcpu, &cs_db, &cs_l);
  4130. longmode = is_long_mode(vcpu) && cs_l == 1;
  4131. if (!longmode) {
  4132. param = ((u64)kvm_register_read(vcpu, VCPU_REGS_RDX) << 32) |
  4133. (kvm_register_read(vcpu, VCPU_REGS_RAX) & 0xffffffff);
  4134. ingpa = ((u64)kvm_register_read(vcpu, VCPU_REGS_RBX) << 32) |
  4135. (kvm_register_read(vcpu, VCPU_REGS_RCX) & 0xffffffff);
  4136. outgpa = ((u64)kvm_register_read(vcpu, VCPU_REGS_RDI) << 32) |
  4137. (kvm_register_read(vcpu, VCPU_REGS_RSI) & 0xffffffff);
  4138. }
  4139. #ifdef CONFIG_X86_64
  4140. else {
  4141. param = kvm_register_read(vcpu, VCPU_REGS_RCX);
  4142. ingpa = kvm_register_read(vcpu, VCPU_REGS_RDX);
  4143. outgpa = kvm_register_read(vcpu, VCPU_REGS_R8);
  4144. }
  4145. #endif
  4146. code = param & 0xffff;
  4147. fast = (param >> 16) & 0x1;
  4148. rep_cnt = (param >> 32) & 0xfff;
  4149. rep_idx = (param >> 48) & 0xfff;
  4150. trace_kvm_hv_hypercall(code, fast, rep_cnt, rep_idx, ingpa, outgpa);
  4151. switch (code) {
  4152. case HV_X64_HV_NOTIFY_LONG_SPIN_WAIT:
  4153. kvm_vcpu_on_spin(vcpu);
  4154. break;
  4155. default:
  4156. res = HV_STATUS_INVALID_HYPERCALL_CODE;
  4157. break;
  4158. }
  4159. ret = res | (((u64)rep_done & 0xfff) << 32);
  4160. if (longmode) {
  4161. kvm_register_write(vcpu, VCPU_REGS_RAX, ret);
  4162. } else {
  4163. kvm_register_write(vcpu, VCPU_REGS_RDX, ret >> 32);
  4164. kvm_register_write(vcpu, VCPU_REGS_RAX, ret & 0xffffffff);
  4165. }
  4166. return 1;
  4167. }
  4168. int kvm_emulate_hypercall(struct kvm_vcpu *vcpu)
  4169. {
  4170. unsigned long nr, a0, a1, a2, a3, ret;
  4171. int r = 1;
  4172. if (kvm_hv_hypercall_enabled(vcpu->kvm))
  4173. return kvm_hv_hypercall(vcpu);
  4174. nr = kvm_register_read(vcpu, VCPU_REGS_RAX);
  4175. a0 = kvm_register_read(vcpu, VCPU_REGS_RBX);
  4176. a1 = kvm_register_read(vcpu, VCPU_REGS_RCX);
  4177. a2 = kvm_register_read(vcpu, VCPU_REGS_RDX);
  4178. a3 = kvm_register_read(vcpu, VCPU_REGS_RSI);
  4179. trace_kvm_hypercall(nr, a0, a1, a2, a3);
  4180. if (!is_long_mode(vcpu)) {
  4181. nr &= 0xFFFFFFFF;
  4182. a0 &= 0xFFFFFFFF;
  4183. a1 &= 0xFFFFFFFF;
  4184. a2 &= 0xFFFFFFFF;
  4185. a3 &= 0xFFFFFFFF;
  4186. }
  4187. if (kvm_x86_ops->get_cpl(vcpu) != 0) {
  4188. ret = -KVM_EPERM;
  4189. goto out;
  4190. }
  4191. switch (nr) {
  4192. case KVM_HC_VAPIC_POLL_IRQ:
  4193. ret = 0;
  4194. break;
  4195. case KVM_HC_MMU_OP:
  4196. r = kvm_pv_mmu_op(vcpu, a0, hc_gpa(vcpu, a1, a2), &ret);
  4197. break;
  4198. default:
  4199. ret = -KVM_ENOSYS;
  4200. break;
  4201. }
  4202. out:
  4203. kvm_register_write(vcpu, VCPU_REGS_RAX, ret);
  4204. ++vcpu->stat.hypercalls;
  4205. return r;
  4206. }
  4207. EXPORT_SYMBOL_GPL(kvm_emulate_hypercall);
  4208. int kvm_fix_hypercall(struct kvm_vcpu *vcpu)
  4209. {
  4210. char instruction[3];
  4211. unsigned long rip = kvm_rip_read(vcpu);
  4212. /*
  4213. * Blow out the MMU to ensure that no other VCPU has an active mapping
  4214. * to ensure that the updated hypercall appears atomically across all
  4215. * VCPUs.
  4216. */
  4217. kvm_mmu_zap_all(vcpu->kvm);
  4218. kvm_x86_ops->patch_hypercall(vcpu, instruction);
  4219. return emulator_write_emulated(rip, instruction, 3, NULL, vcpu);
  4220. }
  4221. void realmode_lgdt(struct kvm_vcpu *vcpu, u16 limit, unsigned long base)
  4222. {
  4223. struct desc_ptr dt = { limit, base };
  4224. kvm_x86_ops->set_gdt(vcpu, &dt);
  4225. }
  4226. void realmode_lidt(struct kvm_vcpu *vcpu, u16 limit, unsigned long base)
  4227. {
  4228. struct desc_ptr dt = { limit, base };
  4229. kvm_x86_ops->set_idt(vcpu, &dt);
  4230. }
  4231. static int move_to_next_stateful_cpuid_entry(struct kvm_vcpu *vcpu, int i)
  4232. {
  4233. struct kvm_cpuid_entry2 *e = &vcpu->arch.cpuid_entries[i];
  4234. int j, nent = vcpu->arch.cpuid_nent;
  4235. e->flags &= ~KVM_CPUID_FLAG_STATE_READ_NEXT;
  4236. /* when no next entry is found, the current entry[i] is reselected */
  4237. for (j = i + 1; ; j = (j + 1) % nent) {
  4238. struct kvm_cpuid_entry2 *ej = &vcpu->arch.cpuid_entries[j];
  4239. if (ej->function == e->function) {
  4240. ej->flags |= KVM_CPUID_FLAG_STATE_READ_NEXT;
  4241. return j;
  4242. }
  4243. }
  4244. return 0; /* silence gcc, even though control never reaches here */
  4245. }
  4246. /* find an entry with matching function, matching index (if needed), and that
  4247. * should be read next (if it's stateful) */
  4248. static int is_matching_cpuid_entry(struct kvm_cpuid_entry2 *e,
  4249. u32 function, u32 index)
  4250. {
  4251. if (e->function != function)
  4252. return 0;
  4253. if ((e->flags & KVM_CPUID_FLAG_SIGNIFCANT_INDEX) && e->index != index)
  4254. return 0;
  4255. if ((e->flags & KVM_CPUID_FLAG_STATEFUL_FUNC) &&
  4256. !(e->flags & KVM_CPUID_FLAG_STATE_READ_NEXT))
  4257. return 0;
  4258. return 1;
  4259. }
  4260. struct kvm_cpuid_entry2 *kvm_find_cpuid_entry(struct kvm_vcpu *vcpu,
  4261. u32 function, u32 index)
  4262. {
  4263. int i;
  4264. struct kvm_cpuid_entry2 *best = NULL;
  4265. for (i = 0; i < vcpu->arch.cpuid_nent; ++i) {
  4266. struct kvm_cpuid_entry2 *e;
  4267. e = &vcpu->arch.cpuid_entries[i];
  4268. if (is_matching_cpuid_entry(e, function, index)) {
  4269. if (e->flags & KVM_CPUID_FLAG_STATEFUL_FUNC)
  4270. move_to_next_stateful_cpuid_entry(vcpu, i);
  4271. best = e;
  4272. break;
  4273. }
  4274. /*
  4275. * Both basic or both extended?
  4276. */
  4277. if (((e->function ^ function) & 0x80000000) == 0)
  4278. if (!best || e->function > best->function)
  4279. best = e;
  4280. }
  4281. return best;
  4282. }
  4283. EXPORT_SYMBOL_GPL(kvm_find_cpuid_entry);
  4284. int cpuid_maxphyaddr(struct kvm_vcpu *vcpu)
  4285. {
  4286. struct kvm_cpuid_entry2 *best;
  4287. best = kvm_find_cpuid_entry(vcpu, 0x80000000, 0);
  4288. if (!best || best->eax < 0x80000008)
  4289. goto not_found;
  4290. best = kvm_find_cpuid_entry(vcpu, 0x80000008, 0);
  4291. if (best)
  4292. return best->eax & 0xff;
  4293. not_found:
  4294. return 36;
  4295. }
  4296. void kvm_emulate_cpuid(struct kvm_vcpu *vcpu)
  4297. {
  4298. u32 function, index;
  4299. struct kvm_cpuid_entry2 *best;
  4300. function = kvm_register_read(vcpu, VCPU_REGS_RAX);
  4301. index = kvm_register_read(vcpu, VCPU_REGS_RCX);
  4302. kvm_register_write(vcpu, VCPU_REGS_RAX, 0);
  4303. kvm_register_write(vcpu, VCPU_REGS_RBX, 0);
  4304. kvm_register_write(vcpu, VCPU_REGS_RCX, 0);
  4305. kvm_register_write(vcpu, VCPU_REGS_RDX, 0);
  4306. best = kvm_find_cpuid_entry(vcpu, function, index);
  4307. if (best) {
  4308. kvm_register_write(vcpu, VCPU_REGS_RAX, best->eax);
  4309. kvm_register_write(vcpu, VCPU_REGS_RBX, best->ebx);
  4310. kvm_register_write(vcpu, VCPU_REGS_RCX, best->ecx);
  4311. kvm_register_write(vcpu, VCPU_REGS_RDX, best->edx);
  4312. }
  4313. kvm_x86_ops->skip_emulated_instruction(vcpu);
  4314. trace_kvm_cpuid(function,
  4315. kvm_register_read(vcpu, VCPU_REGS_RAX),
  4316. kvm_register_read(vcpu, VCPU_REGS_RBX),
  4317. kvm_register_read(vcpu, VCPU_REGS_RCX),
  4318. kvm_register_read(vcpu, VCPU_REGS_RDX));
  4319. }
  4320. EXPORT_SYMBOL_GPL(kvm_emulate_cpuid);
  4321. /*
  4322. * Check if userspace requested an interrupt window, and that the
  4323. * interrupt window is open.
  4324. *
  4325. * No need to exit to userspace if we already have an interrupt queued.
  4326. */
  4327. static int dm_request_for_irq_injection(struct kvm_vcpu *vcpu)
  4328. {
  4329. return (!irqchip_in_kernel(vcpu->kvm) && !kvm_cpu_has_interrupt(vcpu) &&
  4330. vcpu->run->request_interrupt_window &&
  4331. kvm_arch_interrupt_allowed(vcpu));
  4332. }
  4333. static void post_kvm_run_save(struct kvm_vcpu *vcpu)
  4334. {
  4335. struct kvm_run *kvm_run = vcpu->run;
  4336. kvm_run->if_flag = (kvm_get_rflags(vcpu) & X86_EFLAGS_IF) != 0;
  4337. kvm_run->cr8 = kvm_get_cr8(vcpu);
  4338. kvm_run->apic_base = kvm_get_apic_base(vcpu);
  4339. if (irqchip_in_kernel(vcpu->kvm))
  4340. kvm_run->ready_for_interrupt_injection = 1;
  4341. else
  4342. kvm_run->ready_for_interrupt_injection =
  4343. kvm_arch_interrupt_allowed(vcpu) &&
  4344. !kvm_cpu_has_interrupt(vcpu) &&
  4345. !kvm_event_needs_reinjection(vcpu);
  4346. }
  4347. static void vapic_enter(struct kvm_vcpu *vcpu)
  4348. {
  4349. struct kvm_lapic *apic = vcpu->arch.apic;
  4350. struct page *page;
  4351. if (!apic || !apic->vapic_addr)
  4352. return;
  4353. page = gfn_to_page(vcpu->kvm, apic->vapic_addr >> PAGE_SHIFT);
  4354. vcpu->arch.apic->vapic_page = page;
  4355. }
  4356. static void vapic_exit(struct kvm_vcpu *vcpu)
  4357. {
  4358. struct kvm_lapic *apic = vcpu->arch.apic;
  4359. int idx;
  4360. if (!apic || !apic->vapic_addr)
  4361. return;
  4362. idx = srcu_read_lock(&vcpu->kvm->srcu);
  4363. kvm_release_page_dirty(apic->vapic_page);
  4364. mark_page_dirty(vcpu->kvm, apic->vapic_addr >> PAGE_SHIFT);
  4365. srcu_read_unlock(&vcpu->kvm->srcu, idx);
  4366. }
  4367. static void update_cr8_intercept(struct kvm_vcpu *vcpu)
  4368. {
  4369. int max_irr, tpr;
  4370. if (!kvm_x86_ops->update_cr8_intercept)
  4371. return;
  4372. if (!vcpu->arch.apic)
  4373. return;
  4374. if (!vcpu->arch.apic->vapic_addr)
  4375. max_irr = kvm_lapic_find_highest_irr(vcpu);
  4376. else
  4377. max_irr = -1;
  4378. if (max_irr != -1)
  4379. max_irr >>= 4;
  4380. tpr = kvm_lapic_get_cr8(vcpu);
  4381. kvm_x86_ops->update_cr8_intercept(vcpu, tpr, max_irr);
  4382. }
  4383. static void inject_pending_event(struct kvm_vcpu *vcpu)
  4384. {
  4385. /* try to reinject previous events if any */
  4386. if (vcpu->arch.exception.pending) {
  4387. trace_kvm_inj_exception(vcpu->arch.exception.nr,
  4388. vcpu->arch.exception.has_error_code,
  4389. vcpu->arch.exception.error_code);
  4390. kvm_x86_ops->queue_exception(vcpu, vcpu->arch.exception.nr,
  4391. vcpu->arch.exception.has_error_code,
  4392. vcpu->arch.exception.error_code,
  4393. vcpu->arch.exception.reinject);
  4394. return;
  4395. }
  4396. if (vcpu->arch.nmi_injected) {
  4397. kvm_x86_ops->set_nmi(vcpu);
  4398. return;
  4399. }
  4400. if (vcpu->arch.interrupt.pending) {
  4401. kvm_x86_ops->set_irq(vcpu);
  4402. return;
  4403. }
  4404. /* try to inject new event if pending */
  4405. if (vcpu->arch.nmi_pending) {
  4406. if (kvm_x86_ops->nmi_allowed(vcpu)) {
  4407. vcpu->arch.nmi_pending = false;
  4408. vcpu->arch.nmi_injected = true;
  4409. kvm_x86_ops->set_nmi(vcpu);
  4410. }
  4411. } else if (kvm_cpu_has_interrupt(vcpu)) {
  4412. if (kvm_x86_ops->interrupt_allowed(vcpu)) {
  4413. kvm_queue_interrupt(vcpu, kvm_cpu_get_interrupt(vcpu),
  4414. false);
  4415. kvm_x86_ops->set_irq(vcpu);
  4416. }
  4417. }
  4418. }
  4419. static void kvm_load_guest_xcr0(struct kvm_vcpu *vcpu)
  4420. {
  4421. if (kvm_read_cr4_bits(vcpu, X86_CR4_OSXSAVE) &&
  4422. !vcpu->guest_xcr0_loaded) {
  4423. /* kvm_set_xcr() also depends on this */
  4424. xsetbv(XCR_XFEATURE_ENABLED_MASK, vcpu->arch.xcr0);
  4425. vcpu->guest_xcr0_loaded = 1;
  4426. }
  4427. }
  4428. static void kvm_put_guest_xcr0(struct kvm_vcpu *vcpu)
  4429. {
  4430. if (vcpu->guest_xcr0_loaded) {
  4431. if (vcpu->arch.xcr0 != host_xcr0)
  4432. xsetbv(XCR_XFEATURE_ENABLED_MASK, host_xcr0);
  4433. vcpu->guest_xcr0_loaded = 0;
  4434. }
  4435. }
  4436. static int vcpu_enter_guest(struct kvm_vcpu *vcpu)
  4437. {
  4438. int r;
  4439. bool req_int_win = !irqchip_in_kernel(vcpu->kvm) &&
  4440. vcpu->run->request_interrupt_window;
  4441. if (vcpu->requests) {
  4442. if (kvm_check_request(KVM_REQ_MMU_RELOAD, vcpu))
  4443. kvm_mmu_unload(vcpu);
  4444. if (kvm_check_request(KVM_REQ_MIGRATE_TIMER, vcpu))
  4445. __kvm_migrate_timers(vcpu);
  4446. if (kvm_check_request(KVM_REQ_CLOCK_UPDATE, vcpu)) {
  4447. r = kvm_guest_time_update(vcpu);
  4448. if (unlikely(r))
  4449. goto out;
  4450. }
  4451. if (kvm_check_request(KVM_REQ_MMU_SYNC, vcpu))
  4452. kvm_mmu_sync_roots(vcpu);
  4453. if (kvm_check_request(KVM_REQ_TLB_FLUSH, vcpu))
  4454. kvm_x86_ops->tlb_flush(vcpu);
  4455. if (kvm_check_request(KVM_REQ_REPORT_TPR_ACCESS, vcpu)) {
  4456. vcpu->run->exit_reason = KVM_EXIT_TPR_ACCESS;
  4457. r = 0;
  4458. goto out;
  4459. }
  4460. if (kvm_check_request(KVM_REQ_TRIPLE_FAULT, vcpu)) {
  4461. vcpu->run->exit_reason = KVM_EXIT_SHUTDOWN;
  4462. r = 0;
  4463. goto out;
  4464. }
  4465. if (kvm_check_request(KVM_REQ_DEACTIVATE_FPU, vcpu)) {
  4466. vcpu->fpu_active = 0;
  4467. kvm_x86_ops->fpu_deactivate(vcpu);
  4468. }
  4469. }
  4470. r = kvm_mmu_reload(vcpu);
  4471. if (unlikely(r))
  4472. goto out;
  4473. if (kvm_check_request(KVM_REQ_EVENT, vcpu) || req_int_win) {
  4474. inject_pending_event(vcpu);
  4475. /* enable NMI/IRQ window open exits if needed */
  4476. if (vcpu->arch.nmi_pending)
  4477. kvm_x86_ops->enable_nmi_window(vcpu);
  4478. else if (kvm_cpu_has_interrupt(vcpu) || req_int_win)
  4479. kvm_x86_ops->enable_irq_window(vcpu);
  4480. if (kvm_lapic_enabled(vcpu)) {
  4481. update_cr8_intercept(vcpu);
  4482. kvm_lapic_sync_to_vapic(vcpu);
  4483. }
  4484. }
  4485. preempt_disable();
  4486. kvm_x86_ops->prepare_guest_switch(vcpu);
  4487. if (vcpu->fpu_active)
  4488. kvm_load_guest_fpu(vcpu);
  4489. kvm_load_guest_xcr0(vcpu);
  4490. atomic_set(&vcpu->guest_mode, 1);
  4491. smp_wmb();
  4492. local_irq_disable();
  4493. if (!atomic_read(&vcpu->guest_mode) || vcpu->requests
  4494. || need_resched() || signal_pending(current)) {
  4495. atomic_set(&vcpu->guest_mode, 0);
  4496. smp_wmb();
  4497. local_irq_enable();
  4498. preempt_enable();
  4499. kvm_x86_ops->cancel_injection(vcpu);
  4500. r = 1;
  4501. goto out;
  4502. }
  4503. srcu_read_unlock(&vcpu->kvm->srcu, vcpu->srcu_idx);
  4504. kvm_guest_enter();
  4505. if (unlikely(vcpu->arch.switch_db_regs)) {
  4506. set_debugreg(0, 7);
  4507. set_debugreg(vcpu->arch.eff_db[0], 0);
  4508. set_debugreg(vcpu->arch.eff_db[1], 1);
  4509. set_debugreg(vcpu->arch.eff_db[2], 2);
  4510. set_debugreg(vcpu->arch.eff_db[3], 3);
  4511. }
  4512. trace_kvm_entry(vcpu->vcpu_id);
  4513. kvm_x86_ops->run(vcpu);
  4514. /*
  4515. * If the guest has used debug registers, at least dr7
  4516. * will be disabled while returning to the host.
  4517. * If we don't have active breakpoints in the host, we don't
  4518. * care about the messed up debug address registers. But if
  4519. * we have some of them active, restore the old state.
  4520. */
  4521. if (hw_breakpoint_active())
  4522. hw_breakpoint_restore();
  4523. kvm_get_msr(vcpu, MSR_IA32_TSC, &vcpu->arch.last_guest_tsc);
  4524. atomic_set(&vcpu->guest_mode, 0);
  4525. smp_wmb();
  4526. local_irq_enable();
  4527. ++vcpu->stat.exits;
  4528. /*
  4529. * We must have an instruction between local_irq_enable() and
  4530. * kvm_guest_exit(), so the timer interrupt isn't delayed by
  4531. * the interrupt shadow. The stat.exits increment will do nicely.
  4532. * But we need to prevent reordering, hence this barrier():
  4533. */
  4534. barrier();
  4535. kvm_guest_exit();
  4536. preempt_enable();
  4537. vcpu->srcu_idx = srcu_read_lock(&vcpu->kvm->srcu);
  4538. /*
  4539. * Profile KVM exit RIPs:
  4540. */
  4541. if (unlikely(prof_on == KVM_PROFILING)) {
  4542. unsigned long rip = kvm_rip_read(vcpu);
  4543. profile_hit(KVM_PROFILING, (void *)rip);
  4544. }
  4545. kvm_lapic_sync_from_vapic(vcpu);
  4546. r = kvm_x86_ops->handle_exit(vcpu);
  4547. out:
  4548. return r;
  4549. }
  4550. static int __vcpu_run(struct kvm_vcpu *vcpu)
  4551. {
  4552. int r;
  4553. struct kvm *kvm = vcpu->kvm;
  4554. if (unlikely(vcpu->arch.mp_state == KVM_MP_STATE_SIPI_RECEIVED)) {
  4555. pr_debug("vcpu %d received sipi with vector # %x\n",
  4556. vcpu->vcpu_id, vcpu->arch.sipi_vector);
  4557. kvm_lapic_reset(vcpu);
  4558. r = kvm_arch_vcpu_reset(vcpu);
  4559. if (r)
  4560. return r;
  4561. vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
  4562. }
  4563. vcpu->srcu_idx = srcu_read_lock(&kvm->srcu);
  4564. vapic_enter(vcpu);
  4565. r = 1;
  4566. while (r > 0) {
  4567. if (vcpu->arch.mp_state == KVM_MP_STATE_RUNNABLE)
  4568. r = vcpu_enter_guest(vcpu);
  4569. else {
  4570. srcu_read_unlock(&kvm->srcu, vcpu->srcu_idx);
  4571. kvm_vcpu_block(vcpu);
  4572. vcpu->srcu_idx = srcu_read_lock(&kvm->srcu);
  4573. if (kvm_check_request(KVM_REQ_UNHALT, vcpu))
  4574. {
  4575. switch(vcpu->arch.mp_state) {
  4576. case KVM_MP_STATE_HALTED:
  4577. vcpu->arch.mp_state =
  4578. KVM_MP_STATE_RUNNABLE;
  4579. case KVM_MP_STATE_RUNNABLE:
  4580. break;
  4581. case KVM_MP_STATE_SIPI_RECEIVED:
  4582. default:
  4583. r = -EINTR;
  4584. break;
  4585. }
  4586. }
  4587. }
  4588. if (r <= 0)
  4589. break;
  4590. clear_bit(KVM_REQ_PENDING_TIMER, &vcpu->requests);
  4591. if (kvm_cpu_has_pending_timer(vcpu))
  4592. kvm_inject_pending_timer_irqs(vcpu);
  4593. if (dm_request_for_irq_injection(vcpu)) {
  4594. r = -EINTR;
  4595. vcpu->run->exit_reason = KVM_EXIT_INTR;
  4596. ++vcpu->stat.request_irq_exits;
  4597. }
  4598. if (signal_pending(current)) {
  4599. r = -EINTR;
  4600. vcpu->run->exit_reason = KVM_EXIT_INTR;
  4601. ++vcpu->stat.signal_exits;
  4602. }
  4603. if (need_resched()) {
  4604. srcu_read_unlock(&kvm->srcu, vcpu->srcu_idx);
  4605. kvm_resched(vcpu);
  4606. vcpu->srcu_idx = srcu_read_lock(&kvm->srcu);
  4607. }
  4608. }
  4609. srcu_read_unlock(&kvm->srcu, vcpu->srcu_idx);
  4610. vapic_exit(vcpu);
  4611. return r;
  4612. }
  4613. int kvm_arch_vcpu_ioctl_run(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  4614. {
  4615. int r;
  4616. sigset_t sigsaved;
  4617. if (vcpu->sigset_active)
  4618. sigprocmask(SIG_SETMASK, &vcpu->sigset, &sigsaved);
  4619. if (unlikely(vcpu->arch.mp_state == KVM_MP_STATE_UNINITIALIZED)) {
  4620. kvm_vcpu_block(vcpu);
  4621. clear_bit(KVM_REQ_UNHALT, &vcpu->requests);
  4622. r = -EAGAIN;
  4623. goto out;
  4624. }
  4625. /* re-sync apic's tpr */
  4626. if (!irqchip_in_kernel(vcpu->kvm))
  4627. kvm_set_cr8(vcpu, kvm_run->cr8);
  4628. if (vcpu->arch.pio.count || vcpu->mmio_needed) {
  4629. if (vcpu->mmio_needed) {
  4630. memcpy(vcpu->mmio_data, kvm_run->mmio.data, 8);
  4631. vcpu->mmio_read_completed = 1;
  4632. vcpu->mmio_needed = 0;
  4633. }
  4634. vcpu->srcu_idx = srcu_read_lock(&vcpu->kvm->srcu);
  4635. r = emulate_instruction(vcpu, 0, 0, EMULTYPE_NO_DECODE);
  4636. srcu_read_unlock(&vcpu->kvm->srcu, vcpu->srcu_idx);
  4637. if (r != EMULATE_DONE) {
  4638. r = 0;
  4639. goto out;
  4640. }
  4641. }
  4642. if (kvm_run->exit_reason == KVM_EXIT_HYPERCALL)
  4643. kvm_register_write(vcpu, VCPU_REGS_RAX,
  4644. kvm_run->hypercall.ret);
  4645. r = __vcpu_run(vcpu);
  4646. out:
  4647. post_kvm_run_save(vcpu);
  4648. if (vcpu->sigset_active)
  4649. sigprocmask(SIG_SETMASK, &sigsaved, NULL);
  4650. return r;
  4651. }
  4652. int kvm_arch_vcpu_ioctl_get_regs(struct kvm_vcpu *vcpu, struct kvm_regs *regs)
  4653. {
  4654. regs->rax = kvm_register_read(vcpu, VCPU_REGS_RAX);
  4655. regs->rbx = kvm_register_read(vcpu, VCPU_REGS_RBX);
  4656. regs->rcx = kvm_register_read(vcpu, VCPU_REGS_RCX);
  4657. regs->rdx = kvm_register_read(vcpu, VCPU_REGS_RDX);
  4658. regs->rsi = kvm_register_read(vcpu, VCPU_REGS_RSI);
  4659. regs->rdi = kvm_register_read(vcpu, VCPU_REGS_RDI);
  4660. regs->rsp = kvm_register_read(vcpu, VCPU_REGS_RSP);
  4661. regs->rbp = kvm_register_read(vcpu, VCPU_REGS_RBP);
  4662. #ifdef CONFIG_X86_64
  4663. regs->r8 = kvm_register_read(vcpu, VCPU_REGS_R8);
  4664. regs->r9 = kvm_register_read(vcpu, VCPU_REGS_R9);
  4665. regs->r10 = kvm_register_read(vcpu, VCPU_REGS_R10);
  4666. regs->r11 = kvm_register_read(vcpu, VCPU_REGS_R11);
  4667. regs->r12 = kvm_register_read(vcpu, VCPU_REGS_R12);
  4668. regs->r13 = kvm_register_read(vcpu, VCPU_REGS_R13);
  4669. regs->r14 = kvm_register_read(vcpu, VCPU_REGS_R14);
  4670. regs->r15 = kvm_register_read(vcpu, VCPU_REGS_R15);
  4671. #endif
  4672. regs->rip = kvm_rip_read(vcpu);
  4673. regs->rflags = kvm_get_rflags(vcpu);
  4674. return 0;
  4675. }
  4676. int kvm_arch_vcpu_ioctl_set_regs(struct kvm_vcpu *vcpu, struct kvm_regs *regs)
  4677. {
  4678. kvm_register_write(vcpu, VCPU_REGS_RAX, regs->rax);
  4679. kvm_register_write(vcpu, VCPU_REGS_RBX, regs->rbx);
  4680. kvm_register_write(vcpu, VCPU_REGS_RCX, regs->rcx);
  4681. kvm_register_write(vcpu, VCPU_REGS_RDX, regs->rdx);
  4682. kvm_register_write(vcpu, VCPU_REGS_RSI, regs->rsi);
  4683. kvm_register_write(vcpu, VCPU_REGS_RDI, regs->rdi);
  4684. kvm_register_write(vcpu, VCPU_REGS_RSP, regs->rsp);
  4685. kvm_register_write(vcpu, VCPU_REGS_RBP, regs->rbp);
  4686. #ifdef CONFIG_X86_64
  4687. kvm_register_write(vcpu, VCPU_REGS_R8, regs->r8);
  4688. kvm_register_write(vcpu, VCPU_REGS_R9, regs->r9);
  4689. kvm_register_write(vcpu, VCPU_REGS_R10, regs->r10);
  4690. kvm_register_write(vcpu, VCPU_REGS_R11, regs->r11);
  4691. kvm_register_write(vcpu, VCPU_REGS_R12, regs->r12);
  4692. kvm_register_write(vcpu, VCPU_REGS_R13, regs->r13);
  4693. kvm_register_write(vcpu, VCPU_REGS_R14, regs->r14);
  4694. kvm_register_write(vcpu, VCPU_REGS_R15, regs->r15);
  4695. #endif
  4696. kvm_rip_write(vcpu, regs->rip);
  4697. kvm_set_rflags(vcpu, regs->rflags);
  4698. vcpu->arch.exception.pending = false;
  4699. kvm_make_request(KVM_REQ_EVENT, vcpu);
  4700. return 0;
  4701. }
  4702. void kvm_get_cs_db_l_bits(struct kvm_vcpu *vcpu, int *db, int *l)
  4703. {
  4704. struct kvm_segment cs;
  4705. kvm_get_segment(vcpu, &cs, VCPU_SREG_CS);
  4706. *db = cs.db;
  4707. *l = cs.l;
  4708. }
  4709. EXPORT_SYMBOL_GPL(kvm_get_cs_db_l_bits);
  4710. int kvm_arch_vcpu_ioctl_get_sregs(struct kvm_vcpu *vcpu,
  4711. struct kvm_sregs *sregs)
  4712. {
  4713. struct desc_ptr dt;
  4714. kvm_get_segment(vcpu, &sregs->cs, VCPU_SREG_CS);
  4715. kvm_get_segment(vcpu, &sregs->ds, VCPU_SREG_DS);
  4716. kvm_get_segment(vcpu, &sregs->es, VCPU_SREG_ES);
  4717. kvm_get_segment(vcpu, &sregs->fs, VCPU_SREG_FS);
  4718. kvm_get_segment(vcpu, &sregs->gs, VCPU_SREG_GS);
  4719. kvm_get_segment(vcpu, &sregs->ss, VCPU_SREG_SS);
  4720. kvm_get_segment(vcpu, &sregs->tr, VCPU_SREG_TR);
  4721. kvm_get_segment(vcpu, &sregs->ldt, VCPU_SREG_LDTR);
  4722. kvm_x86_ops->get_idt(vcpu, &dt);
  4723. sregs->idt.limit = dt.size;
  4724. sregs->idt.base = dt.address;
  4725. kvm_x86_ops->get_gdt(vcpu, &dt);
  4726. sregs->gdt.limit = dt.size;
  4727. sregs->gdt.base = dt.address;
  4728. sregs->cr0 = kvm_read_cr0(vcpu);
  4729. sregs->cr2 = vcpu->arch.cr2;
  4730. sregs->cr3 = vcpu->arch.cr3;
  4731. sregs->cr4 = kvm_read_cr4(vcpu);
  4732. sregs->cr8 = kvm_get_cr8(vcpu);
  4733. sregs->efer = vcpu->arch.efer;
  4734. sregs->apic_base = kvm_get_apic_base(vcpu);
  4735. memset(sregs->interrupt_bitmap, 0, sizeof sregs->interrupt_bitmap);
  4736. if (vcpu->arch.interrupt.pending && !vcpu->arch.interrupt.soft)
  4737. set_bit(vcpu->arch.interrupt.nr,
  4738. (unsigned long *)sregs->interrupt_bitmap);
  4739. return 0;
  4740. }
  4741. int kvm_arch_vcpu_ioctl_get_mpstate(struct kvm_vcpu *vcpu,
  4742. struct kvm_mp_state *mp_state)
  4743. {
  4744. mp_state->mp_state = vcpu->arch.mp_state;
  4745. return 0;
  4746. }
  4747. int kvm_arch_vcpu_ioctl_set_mpstate(struct kvm_vcpu *vcpu,
  4748. struct kvm_mp_state *mp_state)
  4749. {
  4750. vcpu->arch.mp_state = mp_state->mp_state;
  4751. kvm_make_request(KVM_REQ_EVENT, vcpu);
  4752. return 0;
  4753. }
  4754. int kvm_task_switch(struct kvm_vcpu *vcpu, u16 tss_selector, int reason,
  4755. bool has_error_code, u32 error_code)
  4756. {
  4757. struct decode_cache *c = &vcpu->arch.emulate_ctxt.decode;
  4758. int ret;
  4759. init_emulate_ctxt(vcpu);
  4760. ret = emulator_task_switch(&vcpu->arch.emulate_ctxt,
  4761. tss_selector, reason, has_error_code,
  4762. error_code);
  4763. if (ret)
  4764. return EMULATE_FAIL;
  4765. memcpy(vcpu->arch.regs, c->regs, sizeof c->regs);
  4766. kvm_rip_write(vcpu, vcpu->arch.emulate_ctxt.eip);
  4767. kvm_x86_ops->set_rflags(vcpu, vcpu->arch.emulate_ctxt.eflags);
  4768. kvm_make_request(KVM_REQ_EVENT, vcpu);
  4769. return EMULATE_DONE;
  4770. }
  4771. EXPORT_SYMBOL_GPL(kvm_task_switch);
  4772. int kvm_arch_vcpu_ioctl_set_sregs(struct kvm_vcpu *vcpu,
  4773. struct kvm_sregs *sregs)
  4774. {
  4775. int mmu_reset_needed = 0;
  4776. int pending_vec, max_bits;
  4777. struct desc_ptr dt;
  4778. dt.size = sregs->idt.limit;
  4779. dt.address = sregs->idt.base;
  4780. kvm_x86_ops->set_idt(vcpu, &dt);
  4781. dt.size = sregs->gdt.limit;
  4782. dt.address = sregs->gdt.base;
  4783. kvm_x86_ops->set_gdt(vcpu, &dt);
  4784. vcpu->arch.cr2 = sregs->cr2;
  4785. mmu_reset_needed |= vcpu->arch.cr3 != sregs->cr3;
  4786. vcpu->arch.cr3 = sregs->cr3;
  4787. kvm_set_cr8(vcpu, sregs->cr8);
  4788. mmu_reset_needed |= vcpu->arch.efer != sregs->efer;
  4789. kvm_x86_ops->set_efer(vcpu, sregs->efer);
  4790. kvm_set_apic_base(vcpu, sregs->apic_base);
  4791. mmu_reset_needed |= kvm_read_cr0(vcpu) != sregs->cr0;
  4792. kvm_x86_ops->set_cr0(vcpu, sregs->cr0);
  4793. vcpu->arch.cr0 = sregs->cr0;
  4794. mmu_reset_needed |= kvm_read_cr4(vcpu) != sregs->cr4;
  4795. kvm_x86_ops->set_cr4(vcpu, sregs->cr4);
  4796. if (!is_long_mode(vcpu) && is_pae(vcpu)) {
  4797. load_pdptrs(vcpu, vcpu->arch.walk_mmu, vcpu->arch.cr3);
  4798. mmu_reset_needed = 1;
  4799. }
  4800. if (mmu_reset_needed)
  4801. kvm_mmu_reset_context(vcpu);
  4802. max_bits = (sizeof sregs->interrupt_bitmap) << 3;
  4803. pending_vec = find_first_bit(
  4804. (const unsigned long *)sregs->interrupt_bitmap, max_bits);
  4805. if (pending_vec < max_bits) {
  4806. kvm_queue_interrupt(vcpu, pending_vec, false);
  4807. pr_debug("Set back pending irq %d\n", pending_vec);
  4808. if (irqchip_in_kernel(vcpu->kvm))
  4809. kvm_pic_clear_isr_ack(vcpu->kvm);
  4810. }
  4811. kvm_set_segment(vcpu, &sregs->cs, VCPU_SREG_CS);
  4812. kvm_set_segment(vcpu, &sregs->ds, VCPU_SREG_DS);
  4813. kvm_set_segment(vcpu, &sregs->es, VCPU_SREG_ES);
  4814. kvm_set_segment(vcpu, &sregs->fs, VCPU_SREG_FS);
  4815. kvm_set_segment(vcpu, &sregs->gs, VCPU_SREG_GS);
  4816. kvm_set_segment(vcpu, &sregs->ss, VCPU_SREG_SS);
  4817. kvm_set_segment(vcpu, &sregs->tr, VCPU_SREG_TR);
  4818. kvm_set_segment(vcpu, &sregs->ldt, VCPU_SREG_LDTR);
  4819. update_cr8_intercept(vcpu);
  4820. /* Older userspace won't unhalt the vcpu on reset. */
  4821. if (kvm_vcpu_is_bsp(vcpu) && kvm_rip_read(vcpu) == 0xfff0 &&
  4822. sregs->cs.selector == 0xf000 && sregs->cs.base == 0xffff0000 &&
  4823. !is_protmode(vcpu))
  4824. vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
  4825. kvm_make_request(KVM_REQ_EVENT, vcpu);
  4826. return 0;
  4827. }
  4828. int kvm_arch_vcpu_ioctl_set_guest_debug(struct kvm_vcpu *vcpu,
  4829. struct kvm_guest_debug *dbg)
  4830. {
  4831. unsigned long rflags;
  4832. int i, r;
  4833. if (dbg->control & (KVM_GUESTDBG_INJECT_DB | KVM_GUESTDBG_INJECT_BP)) {
  4834. r = -EBUSY;
  4835. if (vcpu->arch.exception.pending)
  4836. goto out;
  4837. if (dbg->control & KVM_GUESTDBG_INJECT_DB)
  4838. kvm_queue_exception(vcpu, DB_VECTOR);
  4839. else
  4840. kvm_queue_exception(vcpu, BP_VECTOR);
  4841. }
  4842. /*
  4843. * Read rflags as long as potentially injected trace flags are still
  4844. * filtered out.
  4845. */
  4846. rflags = kvm_get_rflags(vcpu);
  4847. vcpu->guest_debug = dbg->control;
  4848. if (!(vcpu->guest_debug & KVM_GUESTDBG_ENABLE))
  4849. vcpu->guest_debug = 0;
  4850. if (vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP) {
  4851. for (i = 0; i < KVM_NR_DB_REGS; ++i)
  4852. vcpu->arch.eff_db[i] = dbg->arch.debugreg[i];
  4853. vcpu->arch.switch_db_regs =
  4854. (dbg->arch.debugreg[7] & DR7_BP_EN_MASK);
  4855. } else {
  4856. for (i = 0; i < KVM_NR_DB_REGS; i++)
  4857. vcpu->arch.eff_db[i] = vcpu->arch.db[i];
  4858. vcpu->arch.switch_db_regs = (vcpu->arch.dr7 & DR7_BP_EN_MASK);
  4859. }
  4860. if (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP)
  4861. vcpu->arch.singlestep_rip = kvm_rip_read(vcpu) +
  4862. get_segment_base(vcpu, VCPU_SREG_CS);
  4863. /*
  4864. * Trigger an rflags update that will inject or remove the trace
  4865. * flags.
  4866. */
  4867. kvm_set_rflags(vcpu, rflags);
  4868. kvm_x86_ops->set_guest_debug(vcpu, dbg);
  4869. r = 0;
  4870. out:
  4871. return r;
  4872. }
  4873. /*
  4874. * Translate a guest virtual address to a guest physical address.
  4875. */
  4876. int kvm_arch_vcpu_ioctl_translate(struct kvm_vcpu *vcpu,
  4877. struct kvm_translation *tr)
  4878. {
  4879. unsigned long vaddr = tr->linear_address;
  4880. gpa_t gpa;
  4881. int idx;
  4882. idx = srcu_read_lock(&vcpu->kvm->srcu);
  4883. gpa = kvm_mmu_gva_to_gpa_system(vcpu, vaddr, NULL);
  4884. srcu_read_unlock(&vcpu->kvm->srcu, idx);
  4885. tr->physical_address = gpa;
  4886. tr->valid = gpa != UNMAPPED_GVA;
  4887. tr->writeable = 1;
  4888. tr->usermode = 0;
  4889. return 0;
  4890. }
  4891. int kvm_arch_vcpu_ioctl_get_fpu(struct kvm_vcpu *vcpu, struct kvm_fpu *fpu)
  4892. {
  4893. struct i387_fxsave_struct *fxsave =
  4894. &vcpu->arch.guest_fpu.state->fxsave;
  4895. memcpy(fpu->fpr, fxsave->st_space, 128);
  4896. fpu->fcw = fxsave->cwd;
  4897. fpu->fsw = fxsave->swd;
  4898. fpu->ftwx = fxsave->twd;
  4899. fpu->last_opcode = fxsave->fop;
  4900. fpu->last_ip = fxsave->rip;
  4901. fpu->last_dp = fxsave->rdp;
  4902. memcpy(fpu->xmm, fxsave->xmm_space, sizeof fxsave->xmm_space);
  4903. return 0;
  4904. }
  4905. int kvm_arch_vcpu_ioctl_set_fpu(struct kvm_vcpu *vcpu, struct kvm_fpu *fpu)
  4906. {
  4907. struct i387_fxsave_struct *fxsave =
  4908. &vcpu->arch.guest_fpu.state->fxsave;
  4909. memcpy(fxsave->st_space, fpu->fpr, 128);
  4910. fxsave->cwd = fpu->fcw;
  4911. fxsave->swd = fpu->fsw;
  4912. fxsave->twd = fpu->ftwx;
  4913. fxsave->fop = fpu->last_opcode;
  4914. fxsave->rip = fpu->last_ip;
  4915. fxsave->rdp = fpu->last_dp;
  4916. memcpy(fxsave->xmm_space, fpu->xmm, sizeof fxsave->xmm_space);
  4917. return 0;
  4918. }
  4919. int fx_init(struct kvm_vcpu *vcpu)
  4920. {
  4921. int err;
  4922. err = fpu_alloc(&vcpu->arch.guest_fpu);
  4923. if (err)
  4924. return err;
  4925. fpu_finit(&vcpu->arch.guest_fpu);
  4926. /*
  4927. * Ensure guest xcr0 is valid for loading
  4928. */
  4929. vcpu->arch.xcr0 = XSTATE_FP;
  4930. vcpu->arch.cr0 |= X86_CR0_ET;
  4931. return 0;
  4932. }
  4933. EXPORT_SYMBOL_GPL(fx_init);
  4934. static void fx_free(struct kvm_vcpu *vcpu)
  4935. {
  4936. fpu_free(&vcpu->arch.guest_fpu);
  4937. }
  4938. void kvm_load_guest_fpu(struct kvm_vcpu *vcpu)
  4939. {
  4940. if (vcpu->guest_fpu_loaded)
  4941. return;
  4942. /*
  4943. * Restore all possible states in the guest,
  4944. * and assume host would use all available bits.
  4945. * Guest xcr0 would be loaded later.
  4946. */
  4947. kvm_put_guest_xcr0(vcpu);
  4948. vcpu->guest_fpu_loaded = 1;
  4949. unlazy_fpu(current);
  4950. fpu_restore_checking(&vcpu->arch.guest_fpu);
  4951. trace_kvm_fpu(1);
  4952. }
  4953. void kvm_put_guest_fpu(struct kvm_vcpu *vcpu)
  4954. {
  4955. kvm_put_guest_xcr0(vcpu);
  4956. if (!vcpu->guest_fpu_loaded)
  4957. return;
  4958. vcpu->guest_fpu_loaded = 0;
  4959. fpu_save_init(&vcpu->arch.guest_fpu);
  4960. ++vcpu->stat.fpu_reload;
  4961. kvm_make_request(KVM_REQ_DEACTIVATE_FPU, vcpu);
  4962. trace_kvm_fpu(0);
  4963. }
  4964. void kvm_arch_vcpu_free(struct kvm_vcpu *vcpu)
  4965. {
  4966. if (vcpu->arch.time_page) {
  4967. kvm_release_page_dirty(vcpu->arch.time_page);
  4968. vcpu->arch.time_page = NULL;
  4969. }
  4970. free_cpumask_var(vcpu->arch.wbinvd_dirty_mask);
  4971. fx_free(vcpu);
  4972. kvm_x86_ops->vcpu_free(vcpu);
  4973. }
  4974. struct kvm_vcpu *kvm_arch_vcpu_create(struct kvm *kvm,
  4975. unsigned int id)
  4976. {
  4977. if (check_tsc_unstable() && atomic_read(&kvm->online_vcpus) != 0)
  4978. printk_once(KERN_WARNING
  4979. "kvm: SMP vm created on host with unstable TSC; "
  4980. "guest TSC will not be reliable\n");
  4981. return kvm_x86_ops->vcpu_create(kvm, id);
  4982. }
  4983. int kvm_arch_vcpu_setup(struct kvm_vcpu *vcpu)
  4984. {
  4985. int r;
  4986. vcpu->arch.mtrr_state.have_fixed = 1;
  4987. vcpu_load(vcpu);
  4988. r = kvm_arch_vcpu_reset(vcpu);
  4989. if (r == 0)
  4990. r = kvm_mmu_setup(vcpu);
  4991. vcpu_put(vcpu);
  4992. if (r < 0)
  4993. goto free_vcpu;
  4994. return 0;
  4995. free_vcpu:
  4996. kvm_x86_ops->vcpu_free(vcpu);
  4997. return r;
  4998. }
  4999. void kvm_arch_vcpu_destroy(struct kvm_vcpu *vcpu)
  5000. {
  5001. vcpu_load(vcpu);
  5002. kvm_mmu_unload(vcpu);
  5003. vcpu_put(vcpu);
  5004. fx_free(vcpu);
  5005. kvm_x86_ops->vcpu_free(vcpu);
  5006. }
  5007. int kvm_arch_vcpu_reset(struct kvm_vcpu *vcpu)
  5008. {
  5009. vcpu->arch.nmi_pending = false;
  5010. vcpu->arch.nmi_injected = false;
  5011. vcpu->arch.switch_db_regs = 0;
  5012. memset(vcpu->arch.db, 0, sizeof(vcpu->arch.db));
  5013. vcpu->arch.dr6 = DR6_FIXED_1;
  5014. vcpu->arch.dr7 = DR7_FIXED_1;
  5015. kvm_make_request(KVM_REQ_EVENT, vcpu);
  5016. return kvm_x86_ops->vcpu_reset(vcpu);
  5017. }
  5018. int kvm_arch_hardware_enable(void *garbage)
  5019. {
  5020. struct kvm *kvm;
  5021. struct kvm_vcpu *vcpu;
  5022. int i;
  5023. kvm_shared_msr_cpu_online();
  5024. list_for_each_entry(kvm, &vm_list, vm_list)
  5025. kvm_for_each_vcpu(i, vcpu, kvm)
  5026. if (vcpu->cpu == smp_processor_id())
  5027. kvm_make_request(KVM_REQ_CLOCK_UPDATE, vcpu);
  5028. return kvm_x86_ops->hardware_enable(garbage);
  5029. }
  5030. void kvm_arch_hardware_disable(void *garbage)
  5031. {
  5032. kvm_x86_ops->hardware_disable(garbage);
  5033. drop_user_return_notifiers(garbage);
  5034. }
  5035. int kvm_arch_hardware_setup(void)
  5036. {
  5037. return kvm_x86_ops->hardware_setup();
  5038. }
  5039. void kvm_arch_hardware_unsetup(void)
  5040. {
  5041. kvm_x86_ops->hardware_unsetup();
  5042. }
  5043. void kvm_arch_check_processor_compat(void *rtn)
  5044. {
  5045. kvm_x86_ops->check_processor_compatibility(rtn);
  5046. }
  5047. int kvm_arch_vcpu_init(struct kvm_vcpu *vcpu)
  5048. {
  5049. struct page *page;
  5050. struct kvm *kvm;
  5051. int r;
  5052. BUG_ON(vcpu->kvm == NULL);
  5053. kvm = vcpu->kvm;
  5054. vcpu->arch.emulate_ctxt.ops = &emulate_ops;
  5055. vcpu->arch.walk_mmu = &vcpu->arch.mmu;
  5056. vcpu->arch.mmu.root_hpa = INVALID_PAGE;
  5057. vcpu->arch.mmu.translate_gpa = translate_gpa;
  5058. vcpu->arch.nested_mmu.translate_gpa = translate_nested_gpa;
  5059. if (!irqchip_in_kernel(kvm) || kvm_vcpu_is_bsp(vcpu))
  5060. vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
  5061. else
  5062. vcpu->arch.mp_state = KVM_MP_STATE_UNINITIALIZED;
  5063. page = alloc_page(GFP_KERNEL | __GFP_ZERO);
  5064. if (!page) {
  5065. r = -ENOMEM;
  5066. goto fail;
  5067. }
  5068. vcpu->arch.pio_data = page_address(page);
  5069. if (!kvm->arch.virtual_tsc_khz)
  5070. kvm_arch_set_tsc_khz(kvm, max_tsc_khz);
  5071. r = kvm_mmu_create(vcpu);
  5072. if (r < 0)
  5073. goto fail_free_pio_data;
  5074. if (irqchip_in_kernel(kvm)) {
  5075. r = kvm_create_lapic(vcpu);
  5076. if (r < 0)
  5077. goto fail_mmu_destroy;
  5078. }
  5079. vcpu->arch.mce_banks = kzalloc(KVM_MAX_MCE_BANKS * sizeof(u64) * 4,
  5080. GFP_KERNEL);
  5081. if (!vcpu->arch.mce_banks) {
  5082. r = -ENOMEM;
  5083. goto fail_free_lapic;
  5084. }
  5085. vcpu->arch.mcg_cap = KVM_MAX_MCE_BANKS;
  5086. if (!zalloc_cpumask_var(&vcpu->arch.wbinvd_dirty_mask, GFP_KERNEL))
  5087. goto fail_free_mce_banks;
  5088. return 0;
  5089. fail_free_mce_banks:
  5090. kfree(vcpu->arch.mce_banks);
  5091. fail_free_lapic:
  5092. kvm_free_lapic(vcpu);
  5093. fail_mmu_destroy:
  5094. kvm_mmu_destroy(vcpu);
  5095. fail_free_pio_data:
  5096. free_page((unsigned long)vcpu->arch.pio_data);
  5097. fail:
  5098. return r;
  5099. }
  5100. void kvm_arch_vcpu_uninit(struct kvm_vcpu *vcpu)
  5101. {
  5102. int idx;
  5103. kfree(vcpu->arch.mce_banks);
  5104. kvm_free_lapic(vcpu);
  5105. idx = srcu_read_lock(&vcpu->kvm->srcu);
  5106. kvm_mmu_destroy(vcpu);
  5107. srcu_read_unlock(&vcpu->kvm->srcu, idx);
  5108. free_page((unsigned long)vcpu->arch.pio_data);
  5109. }
  5110. struct kvm *kvm_arch_create_vm(void)
  5111. {
  5112. struct kvm *kvm = kzalloc(sizeof(struct kvm), GFP_KERNEL);
  5113. if (!kvm)
  5114. return ERR_PTR(-ENOMEM);
  5115. INIT_LIST_HEAD(&kvm->arch.active_mmu_pages);
  5116. INIT_LIST_HEAD(&kvm->arch.assigned_dev_head);
  5117. /* Reserve bit 0 of irq_sources_bitmap for userspace irq source */
  5118. set_bit(KVM_USERSPACE_IRQ_SOURCE_ID, &kvm->arch.irq_sources_bitmap);
  5119. spin_lock_init(&kvm->arch.tsc_write_lock);
  5120. return kvm;
  5121. }
  5122. static void kvm_unload_vcpu_mmu(struct kvm_vcpu *vcpu)
  5123. {
  5124. vcpu_load(vcpu);
  5125. kvm_mmu_unload(vcpu);
  5126. vcpu_put(vcpu);
  5127. }
  5128. static void kvm_free_vcpus(struct kvm *kvm)
  5129. {
  5130. unsigned int i;
  5131. struct kvm_vcpu *vcpu;
  5132. /*
  5133. * Unpin any mmu pages first.
  5134. */
  5135. kvm_for_each_vcpu(i, vcpu, kvm)
  5136. kvm_unload_vcpu_mmu(vcpu);
  5137. kvm_for_each_vcpu(i, vcpu, kvm)
  5138. kvm_arch_vcpu_free(vcpu);
  5139. mutex_lock(&kvm->lock);
  5140. for (i = 0; i < atomic_read(&kvm->online_vcpus); i++)
  5141. kvm->vcpus[i] = NULL;
  5142. atomic_set(&kvm->online_vcpus, 0);
  5143. mutex_unlock(&kvm->lock);
  5144. }
  5145. void kvm_arch_sync_events(struct kvm *kvm)
  5146. {
  5147. kvm_free_all_assigned_devices(kvm);
  5148. kvm_free_pit(kvm);
  5149. }
  5150. void kvm_arch_destroy_vm(struct kvm *kvm)
  5151. {
  5152. kvm_iommu_unmap_guest(kvm);
  5153. kfree(kvm->arch.vpic);
  5154. kfree(kvm->arch.vioapic);
  5155. kvm_free_vcpus(kvm);
  5156. kvm_free_physmem(kvm);
  5157. if (kvm->arch.apic_access_page)
  5158. put_page(kvm->arch.apic_access_page);
  5159. if (kvm->arch.ept_identity_pagetable)
  5160. put_page(kvm->arch.ept_identity_pagetable);
  5161. cleanup_srcu_struct(&kvm->srcu);
  5162. kfree(kvm);
  5163. }
  5164. int kvm_arch_prepare_memory_region(struct kvm *kvm,
  5165. struct kvm_memory_slot *memslot,
  5166. struct kvm_memory_slot old,
  5167. struct kvm_userspace_memory_region *mem,
  5168. int user_alloc)
  5169. {
  5170. int npages = memslot->npages;
  5171. int map_flags = MAP_PRIVATE | MAP_ANONYMOUS;
  5172. /* Prevent internal slot pages from being moved by fork()/COW. */
  5173. if (memslot->id >= KVM_MEMORY_SLOTS)
  5174. map_flags = MAP_SHARED | MAP_ANONYMOUS;
  5175. /*To keep backward compatibility with older userspace,
  5176. *x86 needs to hanlde !user_alloc case.
  5177. */
  5178. if (!user_alloc) {
  5179. if (npages && !old.rmap) {
  5180. unsigned long userspace_addr;
  5181. down_write(&current->mm->mmap_sem);
  5182. userspace_addr = do_mmap(NULL, 0,
  5183. npages * PAGE_SIZE,
  5184. PROT_READ | PROT_WRITE,
  5185. map_flags,
  5186. 0);
  5187. up_write(&current->mm->mmap_sem);
  5188. if (IS_ERR((void *)userspace_addr))
  5189. return PTR_ERR((void *)userspace_addr);
  5190. memslot->userspace_addr = userspace_addr;
  5191. }
  5192. }
  5193. return 0;
  5194. }
  5195. void kvm_arch_commit_memory_region(struct kvm *kvm,
  5196. struct kvm_userspace_memory_region *mem,
  5197. struct kvm_memory_slot old,
  5198. int user_alloc)
  5199. {
  5200. int npages = mem->memory_size >> PAGE_SHIFT;
  5201. if (!user_alloc && !old.user_alloc && old.rmap && !npages) {
  5202. int ret;
  5203. down_write(&current->mm->mmap_sem);
  5204. ret = do_munmap(current->mm, old.userspace_addr,
  5205. old.npages * PAGE_SIZE);
  5206. up_write(&current->mm->mmap_sem);
  5207. if (ret < 0)
  5208. printk(KERN_WARNING
  5209. "kvm_vm_ioctl_set_memory_region: "
  5210. "failed to munmap memory\n");
  5211. }
  5212. spin_lock(&kvm->mmu_lock);
  5213. if (!kvm->arch.n_requested_mmu_pages) {
  5214. unsigned int nr_mmu_pages = kvm_mmu_calculate_mmu_pages(kvm);
  5215. kvm_mmu_change_mmu_pages(kvm, nr_mmu_pages);
  5216. }
  5217. kvm_mmu_slot_remove_write_access(kvm, mem->slot);
  5218. spin_unlock(&kvm->mmu_lock);
  5219. }
  5220. void kvm_arch_flush_shadow(struct kvm *kvm)
  5221. {
  5222. kvm_mmu_zap_all(kvm);
  5223. kvm_reload_remote_mmus(kvm);
  5224. }
  5225. int kvm_arch_vcpu_runnable(struct kvm_vcpu *vcpu)
  5226. {
  5227. return vcpu->arch.mp_state == KVM_MP_STATE_RUNNABLE
  5228. || vcpu->arch.mp_state == KVM_MP_STATE_SIPI_RECEIVED
  5229. || vcpu->arch.nmi_pending ||
  5230. (kvm_arch_interrupt_allowed(vcpu) &&
  5231. kvm_cpu_has_interrupt(vcpu));
  5232. }
  5233. void kvm_vcpu_kick(struct kvm_vcpu *vcpu)
  5234. {
  5235. int me;
  5236. int cpu = vcpu->cpu;
  5237. if (waitqueue_active(&vcpu->wq)) {
  5238. wake_up_interruptible(&vcpu->wq);
  5239. ++vcpu->stat.halt_wakeup;
  5240. }
  5241. me = get_cpu();
  5242. if (cpu != me && (unsigned)cpu < nr_cpu_ids && cpu_online(cpu))
  5243. if (atomic_xchg(&vcpu->guest_mode, 0))
  5244. smp_send_reschedule(cpu);
  5245. put_cpu();
  5246. }
  5247. int kvm_arch_interrupt_allowed(struct kvm_vcpu *vcpu)
  5248. {
  5249. return kvm_x86_ops->interrupt_allowed(vcpu);
  5250. }
  5251. bool kvm_is_linear_rip(struct kvm_vcpu *vcpu, unsigned long linear_rip)
  5252. {
  5253. unsigned long current_rip = kvm_rip_read(vcpu) +
  5254. get_segment_base(vcpu, VCPU_SREG_CS);
  5255. return current_rip == linear_rip;
  5256. }
  5257. EXPORT_SYMBOL_GPL(kvm_is_linear_rip);
  5258. unsigned long kvm_get_rflags(struct kvm_vcpu *vcpu)
  5259. {
  5260. unsigned long rflags;
  5261. rflags = kvm_x86_ops->get_rflags(vcpu);
  5262. if (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP)
  5263. rflags &= ~X86_EFLAGS_TF;
  5264. return rflags;
  5265. }
  5266. EXPORT_SYMBOL_GPL(kvm_get_rflags);
  5267. void kvm_set_rflags(struct kvm_vcpu *vcpu, unsigned long rflags)
  5268. {
  5269. if (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP &&
  5270. kvm_is_linear_rip(vcpu, vcpu->arch.singlestep_rip))
  5271. rflags |= X86_EFLAGS_TF;
  5272. kvm_x86_ops->set_rflags(vcpu, rflags);
  5273. kvm_make_request(KVM_REQ_EVENT, vcpu);
  5274. }
  5275. EXPORT_SYMBOL_GPL(kvm_set_rflags);
  5276. EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_exit);
  5277. EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_inj_virq);
  5278. EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_page_fault);
  5279. EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_msr);
  5280. EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_cr);
  5281. EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_nested_vmrun);
  5282. EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_nested_vmexit);
  5283. EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_nested_vmexit_inject);
  5284. EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_nested_intr_vmexit);
  5285. EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_invlpga);
  5286. EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_skinit);
  5287. EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_nested_intercepts);