gpio-omap.c 40 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550
  1. /*
  2. * Support functions for OMAP GPIO
  3. *
  4. * Copyright (C) 2003-2005 Nokia Corporation
  5. * Written by Juha Yrjölä <juha.yrjola@nokia.com>
  6. *
  7. * Copyright (C) 2009 Texas Instruments
  8. * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License version 2 as
  12. * published by the Free Software Foundation.
  13. */
  14. #include <linux/init.h>
  15. #include <linux/module.h>
  16. #include <linux/interrupt.h>
  17. #include <linux/syscore_ops.h>
  18. #include <linux/err.h>
  19. #include <linux/clk.h>
  20. #include <linux/io.h>
  21. #include <linux/device.h>
  22. #include <linux/pm_runtime.h>
  23. #include <linux/pm.h>
  24. #include <linux/of.h>
  25. #include <linux/of_device.h>
  26. #include <linux/irqdomain.h>
  27. #include <mach/hardware.h>
  28. #include <asm/irq.h>
  29. #include <mach/irqs.h>
  30. #include <asm/gpio.h>
  31. #include <asm/mach/irq.h>
  32. #define OFF_MODE 1
  33. static LIST_HEAD(omap_gpio_list);
  34. struct gpio_regs {
  35. u32 irqenable1;
  36. u32 irqenable2;
  37. u32 wake_en;
  38. u32 ctrl;
  39. u32 oe;
  40. u32 leveldetect0;
  41. u32 leveldetect1;
  42. u32 risingdetect;
  43. u32 fallingdetect;
  44. u32 dataout;
  45. u32 debounce;
  46. u32 debounce_en;
  47. };
  48. struct gpio_bank {
  49. struct list_head node;
  50. void __iomem *base;
  51. u16 irq;
  52. int irq_base;
  53. struct irq_domain *domain;
  54. u32 suspend_wakeup;
  55. u32 saved_wakeup;
  56. u32 non_wakeup_gpios;
  57. u32 enabled_non_wakeup_gpios;
  58. struct gpio_regs context;
  59. u32 saved_datain;
  60. u32 saved_fallingdetect;
  61. u32 saved_risingdetect;
  62. u32 level_mask;
  63. u32 toggle_mask;
  64. spinlock_t lock;
  65. struct gpio_chip chip;
  66. struct clk *dbck;
  67. u32 mod_usage;
  68. u32 dbck_enable_mask;
  69. bool dbck_enabled;
  70. struct device *dev;
  71. bool is_mpuio;
  72. bool dbck_flag;
  73. bool loses_context;
  74. int stride;
  75. u32 width;
  76. int context_loss_count;
  77. int power_mode;
  78. bool workaround_enabled;
  79. void (*set_dataout)(struct gpio_bank *bank, int gpio, int enable);
  80. int (*get_context_loss_count)(struct device *dev);
  81. struct omap_gpio_reg_offs *regs;
  82. };
  83. #define GPIO_INDEX(bank, gpio) (gpio % bank->width)
  84. #define GPIO_BIT(bank, gpio) (1 << GPIO_INDEX(bank, gpio))
  85. #define GPIO_MOD_CTRL_BIT BIT(0)
  86. static int irq_to_gpio(struct gpio_bank *bank, unsigned int gpio_irq)
  87. {
  88. return gpio_irq - bank->irq_base + bank->chip.base;
  89. }
  90. static void _set_gpio_direction(struct gpio_bank *bank, int gpio, int is_input)
  91. {
  92. void __iomem *reg = bank->base;
  93. u32 l;
  94. reg += bank->regs->direction;
  95. l = __raw_readl(reg);
  96. if (is_input)
  97. l |= 1 << gpio;
  98. else
  99. l &= ~(1 << gpio);
  100. __raw_writel(l, reg);
  101. bank->context.oe = l;
  102. }
  103. /* set data out value using dedicate set/clear register */
  104. static void _set_gpio_dataout_reg(struct gpio_bank *bank, int gpio, int enable)
  105. {
  106. void __iomem *reg = bank->base;
  107. u32 l = GPIO_BIT(bank, gpio);
  108. if (enable) {
  109. reg += bank->regs->set_dataout;
  110. bank->context.dataout |= l;
  111. } else {
  112. reg += bank->regs->clr_dataout;
  113. bank->context.dataout &= ~l;
  114. }
  115. __raw_writel(l, reg);
  116. }
  117. /* set data out value using mask register */
  118. static void _set_gpio_dataout_mask(struct gpio_bank *bank, int gpio, int enable)
  119. {
  120. void __iomem *reg = bank->base + bank->regs->dataout;
  121. u32 gpio_bit = GPIO_BIT(bank, gpio);
  122. u32 l;
  123. l = __raw_readl(reg);
  124. if (enable)
  125. l |= gpio_bit;
  126. else
  127. l &= ~gpio_bit;
  128. __raw_writel(l, reg);
  129. bank->context.dataout = l;
  130. }
  131. static int _get_gpio_datain(struct gpio_bank *bank, int gpio)
  132. {
  133. void __iomem *reg = bank->base + bank->regs->datain;
  134. return (__raw_readl(reg) & GPIO_BIT(bank, gpio)) != 0;
  135. }
  136. static int _get_gpio_dataout(struct gpio_bank *bank, int gpio)
  137. {
  138. void __iomem *reg = bank->base + bank->regs->dataout;
  139. return (__raw_readl(reg) & GPIO_BIT(bank, gpio)) != 0;
  140. }
  141. static inline void _gpio_rmw(void __iomem *base, u32 reg, u32 mask, bool set)
  142. {
  143. int l = __raw_readl(base + reg);
  144. if (set)
  145. l |= mask;
  146. else
  147. l &= ~mask;
  148. __raw_writel(l, base + reg);
  149. }
  150. static inline void _gpio_dbck_enable(struct gpio_bank *bank)
  151. {
  152. if (bank->dbck_enable_mask && !bank->dbck_enabled) {
  153. clk_enable(bank->dbck);
  154. bank->dbck_enabled = true;
  155. }
  156. }
  157. static inline void _gpio_dbck_disable(struct gpio_bank *bank)
  158. {
  159. if (bank->dbck_enable_mask && bank->dbck_enabled) {
  160. clk_disable(bank->dbck);
  161. bank->dbck_enabled = false;
  162. }
  163. }
  164. /**
  165. * _set_gpio_debounce - low level gpio debounce time
  166. * @bank: the gpio bank we're acting upon
  167. * @gpio: the gpio number on this @gpio
  168. * @debounce: debounce time to use
  169. *
  170. * OMAP's debounce time is in 31us steps so we need
  171. * to convert and round up to the closest unit.
  172. */
  173. static void _set_gpio_debounce(struct gpio_bank *bank, unsigned gpio,
  174. unsigned debounce)
  175. {
  176. void __iomem *reg;
  177. u32 val;
  178. u32 l;
  179. if (!bank->dbck_flag)
  180. return;
  181. if (debounce < 32)
  182. debounce = 0x01;
  183. else if (debounce > 7936)
  184. debounce = 0xff;
  185. else
  186. debounce = (debounce / 0x1f) - 1;
  187. l = GPIO_BIT(bank, gpio);
  188. clk_enable(bank->dbck);
  189. reg = bank->base + bank->regs->debounce;
  190. __raw_writel(debounce, reg);
  191. reg = bank->base + bank->regs->debounce_en;
  192. val = __raw_readl(reg);
  193. if (debounce)
  194. val |= l;
  195. else
  196. val &= ~l;
  197. bank->dbck_enable_mask = val;
  198. __raw_writel(val, reg);
  199. clk_disable(bank->dbck);
  200. /*
  201. * Enable debounce clock per module.
  202. * This call is mandatory because in omap_gpio_request() when
  203. * *_runtime_get_sync() is called, _gpio_dbck_enable() within
  204. * runtime callbck fails to turn on dbck because dbck_enable_mask
  205. * used within _gpio_dbck_enable() is still not initialized at
  206. * that point. Therefore we have to enable dbck here.
  207. */
  208. _gpio_dbck_enable(bank);
  209. if (bank->dbck_enable_mask) {
  210. bank->context.debounce = debounce;
  211. bank->context.debounce_en = val;
  212. }
  213. }
  214. static inline void set_gpio_trigger(struct gpio_bank *bank, int gpio,
  215. unsigned trigger)
  216. {
  217. void __iomem *base = bank->base;
  218. u32 gpio_bit = 1 << gpio;
  219. _gpio_rmw(base, bank->regs->leveldetect0, gpio_bit,
  220. trigger & IRQ_TYPE_LEVEL_LOW);
  221. _gpio_rmw(base, bank->regs->leveldetect1, gpio_bit,
  222. trigger & IRQ_TYPE_LEVEL_HIGH);
  223. _gpio_rmw(base, bank->regs->risingdetect, gpio_bit,
  224. trigger & IRQ_TYPE_EDGE_RISING);
  225. _gpio_rmw(base, bank->regs->fallingdetect, gpio_bit,
  226. trigger & IRQ_TYPE_EDGE_FALLING);
  227. bank->context.leveldetect0 =
  228. __raw_readl(bank->base + bank->regs->leveldetect0);
  229. bank->context.leveldetect1 =
  230. __raw_readl(bank->base + bank->regs->leveldetect1);
  231. bank->context.risingdetect =
  232. __raw_readl(bank->base + bank->regs->risingdetect);
  233. bank->context.fallingdetect =
  234. __raw_readl(bank->base + bank->regs->fallingdetect);
  235. if (likely(!(bank->non_wakeup_gpios & gpio_bit))) {
  236. _gpio_rmw(base, bank->regs->wkup_en, gpio_bit, trigger != 0);
  237. bank->context.wake_en =
  238. __raw_readl(bank->base + bank->regs->wkup_en);
  239. }
  240. /* This part needs to be executed always for OMAP{34xx, 44xx} */
  241. if (!bank->regs->irqctrl) {
  242. /* On omap24xx proceed only when valid GPIO bit is set */
  243. if (bank->non_wakeup_gpios) {
  244. if (!(bank->non_wakeup_gpios & gpio_bit))
  245. goto exit;
  246. }
  247. /*
  248. * Log the edge gpio and manually trigger the IRQ
  249. * after resume if the input level changes
  250. * to avoid irq lost during PER RET/OFF mode
  251. * Applies for omap2 non-wakeup gpio and all omap3 gpios
  252. */
  253. if (trigger & IRQ_TYPE_EDGE_BOTH)
  254. bank->enabled_non_wakeup_gpios |= gpio_bit;
  255. else
  256. bank->enabled_non_wakeup_gpios &= ~gpio_bit;
  257. }
  258. exit:
  259. bank->level_mask =
  260. __raw_readl(bank->base + bank->regs->leveldetect0) |
  261. __raw_readl(bank->base + bank->regs->leveldetect1);
  262. }
  263. #ifdef CONFIG_ARCH_OMAP1
  264. /*
  265. * This only applies to chips that can't do both rising and falling edge
  266. * detection at once. For all other chips, this function is a noop.
  267. */
  268. static void _toggle_gpio_edge_triggering(struct gpio_bank *bank, int gpio)
  269. {
  270. void __iomem *reg = bank->base;
  271. u32 l = 0;
  272. if (!bank->regs->irqctrl)
  273. return;
  274. reg += bank->regs->irqctrl;
  275. l = __raw_readl(reg);
  276. if ((l >> gpio) & 1)
  277. l &= ~(1 << gpio);
  278. else
  279. l |= 1 << gpio;
  280. __raw_writel(l, reg);
  281. }
  282. #else
  283. static void _toggle_gpio_edge_triggering(struct gpio_bank *bank, int gpio) {}
  284. #endif
  285. static int _set_gpio_triggering(struct gpio_bank *bank, int gpio,
  286. unsigned trigger)
  287. {
  288. void __iomem *reg = bank->base;
  289. void __iomem *base = bank->base;
  290. u32 l = 0;
  291. if (bank->regs->leveldetect0 && bank->regs->wkup_en) {
  292. set_gpio_trigger(bank, gpio, trigger);
  293. } else if (bank->regs->irqctrl) {
  294. reg += bank->regs->irqctrl;
  295. l = __raw_readl(reg);
  296. if ((trigger & IRQ_TYPE_SENSE_MASK) == IRQ_TYPE_EDGE_BOTH)
  297. bank->toggle_mask |= 1 << gpio;
  298. if (trigger & IRQ_TYPE_EDGE_RISING)
  299. l |= 1 << gpio;
  300. else if (trigger & IRQ_TYPE_EDGE_FALLING)
  301. l &= ~(1 << gpio);
  302. else
  303. return -EINVAL;
  304. __raw_writel(l, reg);
  305. } else if (bank->regs->edgectrl1) {
  306. if (gpio & 0x08)
  307. reg += bank->regs->edgectrl2;
  308. else
  309. reg += bank->regs->edgectrl1;
  310. gpio &= 0x07;
  311. l = __raw_readl(reg);
  312. l &= ~(3 << (gpio << 1));
  313. if (trigger & IRQ_TYPE_EDGE_RISING)
  314. l |= 2 << (gpio << 1);
  315. if (trigger & IRQ_TYPE_EDGE_FALLING)
  316. l |= 1 << (gpio << 1);
  317. /* Enable wake-up during idle for dynamic tick */
  318. _gpio_rmw(base, bank->regs->wkup_en, 1 << gpio, trigger);
  319. bank->context.wake_en =
  320. __raw_readl(bank->base + bank->regs->wkup_en);
  321. __raw_writel(l, reg);
  322. }
  323. return 0;
  324. }
  325. static int gpio_irq_type(struct irq_data *d, unsigned type)
  326. {
  327. struct gpio_bank *bank = irq_data_get_irq_chip_data(d);
  328. unsigned gpio;
  329. int retval;
  330. unsigned long flags;
  331. if (!cpu_class_is_omap2() && d->irq > IH_MPUIO_BASE)
  332. gpio = OMAP_MPUIO(d->irq - IH_MPUIO_BASE);
  333. else
  334. gpio = irq_to_gpio(bank, d->irq);
  335. if (type & ~IRQ_TYPE_SENSE_MASK)
  336. return -EINVAL;
  337. if (!bank->regs->leveldetect0 &&
  338. (type & (IRQ_TYPE_LEVEL_LOW|IRQ_TYPE_LEVEL_HIGH)))
  339. return -EINVAL;
  340. spin_lock_irqsave(&bank->lock, flags);
  341. retval = _set_gpio_triggering(bank, GPIO_INDEX(bank, gpio), type);
  342. spin_unlock_irqrestore(&bank->lock, flags);
  343. if (type & (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_LEVEL_HIGH))
  344. __irq_set_handler_locked(d->irq, handle_level_irq);
  345. else if (type & (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING))
  346. __irq_set_handler_locked(d->irq, handle_edge_irq);
  347. return retval;
  348. }
  349. static void _clear_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
  350. {
  351. void __iomem *reg = bank->base;
  352. reg += bank->regs->irqstatus;
  353. __raw_writel(gpio_mask, reg);
  354. /* Workaround for clearing DSP GPIO interrupts to allow retention */
  355. if (bank->regs->irqstatus2) {
  356. reg = bank->base + bank->regs->irqstatus2;
  357. __raw_writel(gpio_mask, reg);
  358. }
  359. /* Flush posted write for the irq status to avoid spurious interrupts */
  360. __raw_readl(reg);
  361. }
  362. static inline void _clear_gpio_irqstatus(struct gpio_bank *bank, int gpio)
  363. {
  364. _clear_gpio_irqbank(bank, GPIO_BIT(bank, gpio));
  365. }
  366. static u32 _get_gpio_irqbank_mask(struct gpio_bank *bank)
  367. {
  368. void __iomem *reg = bank->base;
  369. u32 l;
  370. u32 mask = (1 << bank->width) - 1;
  371. reg += bank->regs->irqenable;
  372. l = __raw_readl(reg);
  373. if (bank->regs->irqenable_inv)
  374. l = ~l;
  375. l &= mask;
  376. return l;
  377. }
  378. static void _enable_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
  379. {
  380. void __iomem *reg = bank->base;
  381. u32 l;
  382. if (bank->regs->set_irqenable) {
  383. reg += bank->regs->set_irqenable;
  384. l = gpio_mask;
  385. } else {
  386. reg += bank->regs->irqenable;
  387. l = __raw_readl(reg);
  388. if (bank->regs->irqenable_inv)
  389. l &= ~gpio_mask;
  390. else
  391. l |= gpio_mask;
  392. }
  393. __raw_writel(l, reg);
  394. bank->context.irqenable1 = l;
  395. }
  396. static void _disable_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
  397. {
  398. void __iomem *reg = bank->base;
  399. u32 l;
  400. if (bank->regs->clr_irqenable) {
  401. reg += bank->regs->clr_irqenable;
  402. l = gpio_mask;
  403. } else {
  404. reg += bank->regs->irqenable;
  405. l = __raw_readl(reg);
  406. if (bank->regs->irqenable_inv)
  407. l |= gpio_mask;
  408. else
  409. l &= ~gpio_mask;
  410. }
  411. __raw_writel(l, reg);
  412. bank->context.irqenable1 = l;
  413. }
  414. static inline void _set_gpio_irqenable(struct gpio_bank *bank, int gpio, int enable)
  415. {
  416. if (enable)
  417. _enable_gpio_irqbank(bank, GPIO_BIT(bank, gpio));
  418. else
  419. _disable_gpio_irqbank(bank, GPIO_BIT(bank, gpio));
  420. }
  421. /*
  422. * Note that ENAWAKEUP needs to be enabled in GPIO_SYSCONFIG register.
  423. * 1510 does not seem to have a wake-up register. If JTAG is connected
  424. * to the target, system will wake up always on GPIO events. While
  425. * system is running all registered GPIO interrupts need to have wake-up
  426. * enabled. When system is suspended, only selected GPIO interrupts need
  427. * to have wake-up enabled.
  428. */
  429. static int _set_gpio_wakeup(struct gpio_bank *bank, int gpio, int enable)
  430. {
  431. u32 gpio_bit = GPIO_BIT(bank, gpio);
  432. unsigned long flags;
  433. if (bank->non_wakeup_gpios & gpio_bit) {
  434. dev_err(bank->dev,
  435. "Unable to modify wakeup on non-wakeup GPIO%d\n", gpio);
  436. return -EINVAL;
  437. }
  438. spin_lock_irqsave(&bank->lock, flags);
  439. if (enable)
  440. bank->suspend_wakeup |= gpio_bit;
  441. else
  442. bank->suspend_wakeup &= ~gpio_bit;
  443. __raw_writel(bank->suspend_wakeup, bank->base + bank->regs->wkup_en);
  444. spin_unlock_irqrestore(&bank->lock, flags);
  445. return 0;
  446. }
  447. static void _reset_gpio(struct gpio_bank *bank, int gpio)
  448. {
  449. _set_gpio_direction(bank, GPIO_INDEX(bank, gpio), 1);
  450. _set_gpio_irqenable(bank, gpio, 0);
  451. _clear_gpio_irqstatus(bank, gpio);
  452. _set_gpio_triggering(bank, GPIO_INDEX(bank, gpio), IRQ_TYPE_NONE);
  453. }
  454. /* Use disable_irq_wake() and enable_irq_wake() functions from drivers */
  455. static int gpio_wake_enable(struct irq_data *d, unsigned int enable)
  456. {
  457. struct gpio_bank *bank = irq_data_get_irq_chip_data(d);
  458. unsigned int gpio = irq_to_gpio(bank, d->irq);
  459. return _set_gpio_wakeup(bank, gpio, enable);
  460. }
  461. static int omap_gpio_request(struct gpio_chip *chip, unsigned offset)
  462. {
  463. struct gpio_bank *bank = container_of(chip, struct gpio_bank, chip);
  464. unsigned long flags;
  465. /*
  466. * If this is the first gpio_request for the bank,
  467. * enable the bank module.
  468. */
  469. if (!bank->mod_usage)
  470. pm_runtime_get_sync(bank->dev);
  471. spin_lock_irqsave(&bank->lock, flags);
  472. /* Set trigger to none. You need to enable the desired trigger with
  473. * request_irq() or set_irq_type().
  474. */
  475. _set_gpio_triggering(bank, offset, IRQ_TYPE_NONE);
  476. if (bank->regs->pinctrl) {
  477. void __iomem *reg = bank->base + bank->regs->pinctrl;
  478. /* Claim the pin for MPU */
  479. __raw_writel(__raw_readl(reg) | (1 << offset), reg);
  480. }
  481. if (bank->regs->ctrl && !bank->mod_usage) {
  482. void __iomem *reg = bank->base + bank->regs->ctrl;
  483. u32 ctrl;
  484. ctrl = __raw_readl(reg);
  485. /* Module is enabled, clocks are not gated */
  486. ctrl &= ~GPIO_MOD_CTRL_BIT;
  487. __raw_writel(ctrl, reg);
  488. bank->context.ctrl = ctrl;
  489. }
  490. bank->mod_usage |= 1 << offset;
  491. spin_unlock_irqrestore(&bank->lock, flags);
  492. return 0;
  493. }
  494. static void omap_gpio_free(struct gpio_chip *chip, unsigned offset)
  495. {
  496. struct gpio_bank *bank = container_of(chip, struct gpio_bank, chip);
  497. void __iomem *base = bank->base;
  498. unsigned long flags;
  499. spin_lock_irqsave(&bank->lock, flags);
  500. if (bank->regs->wkup_en) {
  501. /* Disable wake-up during idle for dynamic tick */
  502. _gpio_rmw(base, bank->regs->wkup_en, 1 << offset, 0);
  503. bank->context.wake_en =
  504. __raw_readl(bank->base + bank->regs->wkup_en);
  505. }
  506. bank->mod_usage &= ~(1 << offset);
  507. if (bank->regs->ctrl && !bank->mod_usage) {
  508. void __iomem *reg = bank->base + bank->regs->ctrl;
  509. u32 ctrl;
  510. ctrl = __raw_readl(reg);
  511. /* Module is disabled, clocks are gated */
  512. ctrl |= GPIO_MOD_CTRL_BIT;
  513. __raw_writel(ctrl, reg);
  514. bank->context.ctrl = ctrl;
  515. }
  516. _reset_gpio(bank, bank->chip.base + offset);
  517. spin_unlock_irqrestore(&bank->lock, flags);
  518. /*
  519. * If this is the last gpio to be freed in the bank,
  520. * disable the bank module.
  521. */
  522. if (!bank->mod_usage)
  523. pm_runtime_put(bank->dev);
  524. }
  525. /*
  526. * We need to unmask the GPIO bank interrupt as soon as possible to
  527. * avoid missing GPIO interrupts for other lines in the bank.
  528. * Then we need to mask-read-clear-unmask the triggered GPIO lines
  529. * in the bank to avoid missing nested interrupts for a GPIO line.
  530. * If we wait to unmask individual GPIO lines in the bank after the
  531. * line's interrupt handler has been run, we may miss some nested
  532. * interrupts.
  533. */
  534. static void gpio_irq_handler(unsigned int irq, struct irq_desc *desc)
  535. {
  536. void __iomem *isr_reg = NULL;
  537. u32 isr;
  538. unsigned int gpio_irq, gpio_index;
  539. struct gpio_bank *bank;
  540. u32 retrigger = 0;
  541. int unmasked = 0;
  542. struct irq_chip *chip = irq_desc_get_chip(desc);
  543. chained_irq_enter(chip, desc);
  544. bank = irq_get_handler_data(irq);
  545. isr_reg = bank->base + bank->regs->irqstatus;
  546. pm_runtime_get_sync(bank->dev);
  547. if (WARN_ON(!isr_reg))
  548. goto exit;
  549. while(1) {
  550. u32 isr_saved, level_mask = 0;
  551. u32 enabled;
  552. enabled = _get_gpio_irqbank_mask(bank);
  553. isr_saved = isr = __raw_readl(isr_reg) & enabled;
  554. if (bank->level_mask)
  555. level_mask = bank->level_mask & enabled;
  556. /* clear edge sensitive interrupts before handler(s) are
  557. called so that we don't miss any interrupt occurred while
  558. executing them */
  559. _disable_gpio_irqbank(bank, isr_saved & ~level_mask);
  560. _clear_gpio_irqbank(bank, isr_saved & ~level_mask);
  561. _enable_gpio_irqbank(bank, isr_saved & ~level_mask);
  562. /* if there is only edge sensitive GPIO pin interrupts
  563. configured, we could unmask GPIO bank interrupt immediately */
  564. if (!level_mask && !unmasked) {
  565. unmasked = 1;
  566. chained_irq_exit(chip, desc);
  567. }
  568. isr |= retrigger;
  569. retrigger = 0;
  570. if (!isr)
  571. break;
  572. gpio_irq = bank->irq_base;
  573. for (; isr != 0; isr >>= 1, gpio_irq++) {
  574. int gpio = irq_to_gpio(bank, gpio_irq);
  575. if (!(isr & 1))
  576. continue;
  577. gpio_index = GPIO_INDEX(bank, gpio);
  578. /*
  579. * Some chips can't respond to both rising and falling
  580. * at the same time. If this irq was requested with
  581. * both flags, we need to flip the ICR data for the IRQ
  582. * to respond to the IRQ for the opposite direction.
  583. * This will be indicated in the bank toggle_mask.
  584. */
  585. if (bank->toggle_mask & (1 << gpio_index))
  586. _toggle_gpio_edge_triggering(bank, gpio_index);
  587. generic_handle_irq(gpio_irq);
  588. }
  589. }
  590. /* if bank has any level sensitive GPIO pin interrupt
  591. configured, we must unmask the bank interrupt only after
  592. handler(s) are executed in order to avoid spurious bank
  593. interrupt */
  594. exit:
  595. if (!unmasked)
  596. chained_irq_exit(chip, desc);
  597. pm_runtime_put(bank->dev);
  598. }
  599. static void gpio_irq_shutdown(struct irq_data *d)
  600. {
  601. struct gpio_bank *bank = irq_data_get_irq_chip_data(d);
  602. unsigned int gpio = irq_to_gpio(bank, d->irq);
  603. unsigned long flags;
  604. spin_lock_irqsave(&bank->lock, flags);
  605. _reset_gpio(bank, gpio);
  606. spin_unlock_irqrestore(&bank->lock, flags);
  607. }
  608. static void gpio_ack_irq(struct irq_data *d)
  609. {
  610. struct gpio_bank *bank = irq_data_get_irq_chip_data(d);
  611. unsigned int gpio = irq_to_gpio(bank, d->irq);
  612. _clear_gpio_irqstatus(bank, gpio);
  613. }
  614. static void gpio_mask_irq(struct irq_data *d)
  615. {
  616. struct gpio_bank *bank = irq_data_get_irq_chip_data(d);
  617. unsigned int gpio = irq_to_gpio(bank, d->irq);
  618. unsigned long flags;
  619. spin_lock_irqsave(&bank->lock, flags);
  620. _set_gpio_irqenable(bank, gpio, 0);
  621. _set_gpio_triggering(bank, GPIO_INDEX(bank, gpio), IRQ_TYPE_NONE);
  622. spin_unlock_irqrestore(&bank->lock, flags);
  623. }
  624. static void gpio_unmask_irq(struct irq_data *d)
  625. {
  626. struct gpio_bank *bank = irq_data_get_irq_chip_data(d);
  627. unsigned int gpio = irq_to_gpio(bank, d->irq);
  628. unsigned int irq_mask = GPIO_BIT(bank, gpio);
  629. u32 trigger = irqd_get_trigger_type(d);
  630. unsigned long flags;
  631. spin_lock_irqsave(&bank->lock, flags);
  632. if (trigger)
  633. _set_gpio_triggering(bank, GPIO_INDEX(bank, gpio), trigger);
  634. /* For level-triggered GPIOs, the clearing must be done after
  635. * the HW source is cleared, thus after the handler has run */
  636. if (bank->level_mask & irq_mask) {
  637. _set_gpio_irqenable(bank, gpio, 0);
  638. _clear_gpio_irqstatus(bank, gpio);
  639. }
  640. _set_gpio_irqenable(bank, gpio, 1);
  641. spin_unlock_irqrestore(&bank->lock, flags);
  642. }
  643. static struct irq_chip gpio_irq_chip = {
  644. .name = "GPIO",
  645. .irq_shutdown = gpio_irq_shutdown,
  646. .irq_ack = gpio_ack_irq,
  647. .irq_mask = gpio_mask_irq,
  648. .irq_unmask = gpio_unmask_irq,
  649. .irq_set_type = gpio_irq_type,
  650. .irq_set_wake = gpio_wake_enable,
  651. };
  652. /*---------------------------------------------------------------------*/
  653. static int omap_mpuio_suspend_noirq(struct device *dev)
  654. {
  655. struct platform_device *pdev = to_platform_device(dev);
  656. struct gpio_bank *bank = platform_get_drvdata(pdev);
  657. void __iomem *mask_reg = bank->base +
  658. OMAP_MPUIO_GPIO_MASKIT / bank->stride;
  659. unsigned long flags;
  660. spin_lock_irqsave(&bank->lock, flags);
  661. bank->saved_wakeup = __raw_readl(mask_reg);
  662. __raw_writel(0xffff & ~bank->suspend_wakeup, mask_reg);
  663. spin_unlock_irqrestore(&bank->lock, flags);
  664. return 0;
  665. }
  666. static int omap_mpuio_resume_noirq(struct device *dev)
  667. {
  668. struct platform_device *pdev = to_platform_device(dev);
  669. struct gpio_bank *bank = platform_get_drvdata(pdev);
  670. void __iomem *mask_reg = bank->base +
  671. OMAP_MPUIO_GPIO_MASKIT / bank->stride;
  672. unsigned long flags;
  673. spin_lock_irqsave(&bank->lock, flags);
  674. __raw_writel(bank->saved_wakeup, mask_reg);
  675. spin_unlock_irqrestore(&bank->lock, flags);
  676. return 0;
  677. }
  678. static const struct dev_pm_ops omap_mpuio_dev_pm_ops = {
  679. .suspend_noirq = omap_mpuio_suspend_noirq,
  680. .resume_noirq = omap_mpuio_resume_noirq,
  681. };
  682. /* use platform_driver for this. */
  683. static struct platform_driver omap_mpuio_driver = {
  684. .driver = {
  685. .name = "mpuio",
  686. .pm = &omap_mpuio_dev_pm_ops,
  687. },
  688. };
  689. static struct platform_device omap_mpuio_device = {
  690. .name = "mpuio",
  691. .id = -1,
  692. .dev = {
  693. .driver = &omap_mpuio_driver.driver,
  694. }
  695. /* could list the /proc/iomem resources */
  696. };
  697. static inline void mpuio_init(struct gpio_bank *bank)
  698. {
  699. platform_set_drvdata(&omap_mpuio_device, bank);
  700. if (platform_driver_register(&omap_mpuio_driver) == 0)
  701. (void) platform_device_register(&omap_mpuio_device);
  702. }
  703. /*---------------------------------------------------------------------*/
  704. static int gpio_input(struct gpio_chip *chip, unsigned offset)
  705. {
  706. struct gpio_bank *bank;
  707. unsigned long flags;
  708. bank = container_of(chip, struct gpio_bank, chip);
  709. spin_lock_irqsave(&bank->lock, flags);
  710. _set_gpio_direction(bank, offset, 1);
  711. spin_unlock_irqrestore(&bank->lock, flags);
  712. return 0;
  713. }
  714. static int gpio_is_input(struct gpio_bank *bank, int mask)
  715. {
  716. void __iomem *reg = bank->base + bank->regs->direction;
  717. return __raw_readl(reg) & mask;
  718. }
  719. static int gpio_get(struct gpio_chip *chip, unsigned offset)
  720. {
  721. struct gpio_bank *bank;
  722. void __iomem *reg;
  723. int gpio;
  724. u32 mask;
  725. gpio = chip->base + offset;
  726. bank = container_of(chip, struct gpio_bank, chip);
  727. reg = bank->base;
  728. mask = GPIO_BIT(bank, gpio);
  729. if (gpio_is_input(bank, mask))
  730. return _get_gpio_datain(bank, gpio);
  731. else
  732. return _get_gpio_dataout(bank, gpio);
  733. }
  734. static int gpio_output(struct gpio_chip *chip, unsigned offset, int value)
  735. {
  736. struct gpio_bank *bank;
  737. unsigned long flags;
  738. bank = container_of(chip, struct gpio_bank, chip);
  739. spin_lock_irqsave(&bank->lock, flags);
  740. bank->set_dataout(bank, offset, value);
  741. _set_gpio_direction(bank, offset, 0);
  742. spin_unlock_irqrestore(&bank->lock, flags);
  743. return 0;
  744. }
  745. static int gpio_debounce(struct gpio_chip *chip, unsigned offset,
  746. unsigned debounce)
  747. {
  748. struct gpio_bank *bank;
  749. unsigned long flags;
  750. bank = container_of(chip, struct gpio_bank, chip);
  751. if (!bank->dbck) {
  752. bank->dbck = clk_get(bank->dev, "dbclk");
  753. if (IS_ERR(bank->dbck))
  754. dev_err(bank->dev, "Could not get gpio dbck\n");
  755. }
  756. spin_lock_irqsave(&bank->lock, flags);
  757. _set_gpio_debounce(bank, offset, debounce);
  758. spin_unlock_irqrestore(&bank->lock, flags);
  759. return 0;
  760. }
  761. static void gpio_set(struct gpio_chip *chip, unsigned offset, int value)
  762. {
  763. struct gpio_bank *bank;
  764. unsigned long flags;
  765. bank = container_of(chip, struct gpio_bank, chip);
  766. spin_lock_irqsave(&bank->lock, flags);
  767. bank->set_dataout(bank, offset, value);
  768. spin_unlock_irqrestore(&bank->lock, flags);
  769. }
  770. static int gpio_2irq(struct gpio_chip *chip, unsigned offset)
  771. {
  772. struct gpio_bank *bank;
  773. bank = container_of(chip, struct gpio_bank, chip);
  774. return bank->irq_base + offset;
  775. }
  776. /*---------------------------------------------------------------------*/
  777. static void __init omap_gpio_show_rev(struct gpio_bank *bank)
  778. {
  779. static bool called;
  780. u32 rev;
  781. if (called || bank->regs->revision == USHRT_MAX)
  782. return;
  783. rev = __raw_readw(bank->base + bank->regs->revision);
  784. pr_info("OMAP GPIO hardware version %d.%d\n",
  785. (rev >> 4) & 0x0f, rev & 0x0f);
  786. called = true;
  787. }
  788. /* This lock class tells lockdep that GPIO irqs are in a different
  789. * category than their parents, so it won't report false recursion.
  790. */
  791. static struct lock_class_key gpio_lock_class;
  792. static void omap_gpio_mod_init(struct gpio_bank *bank)
  793. {
  794. void __iomem *base = bank->base;
  795. u32 l = 0xffffffff;
  796. if (bank->width == 16)
  797. l = 0xffff;
  798. if (bank->is_mpuio) {
  799. __raw_writel(l, bank->base + bank->regs->irqenable);
  800. return;
  801. }
  802. _gpio_rmw(base, bank->regs->irqenable, l, bank->regs->irqenable_inv);
  803. _gpio_rmw(base, bank->regs->irqstatus, l,
  804. bank->regs->irqenable_inv == false);
  805. _gpio_rmw(base, bank->regs->irqenable, l, bank->regs->debounce_en != 0);
  806. _gpio_rmw(base, bank->regs->irqenable, l, bank->regs->ctrl != 0);
  807. if (bank->regs->debounce_en)
  808. _gpio_rmw(base, bank->regs->debounce_en, 0, 1);
  809. /* Save OE default value (0xffffffff) in the context */
  810. bank->context.oe = __raw_readl(bank->base + bank->regs->direction);
  811. /* Initialize interface clk ungated, module enabled */
  812. if (bank->regs->ctrl)
  813. _gpio_rmw(base, bank->regs->ctrl, 0, 1);
  814. }
  815. static __devinit void
  816. omap_mpuio_alloc_gc(struct gpio_bank *bank, unsigned int irq_start,
  817. unsigned int num)
  818. {
  819. struct irq_chip_generic *gc;
  820. struct irq_chip_type *ct;
  821. gc = irq_alloc_generic_chip("MPUIO", 1, irq_start, bank->base,
  822. handle_simple_irq);
  823. if (!gc) {
  824. dev_err(bank->dev, "Memory alloc failed for gc\n");
  825. return;
  826. }
  827. ct = gc->chip_types;
  828. /* NOTE: No ack required, reading IRQ status clears it. */
  829. ct->chip.irq_mask = irq_gc_mask_set_bit;
  830. ct->chip.irq_unmask = irq_gc_mask_clr_bit;
  831. ct->chip.irq_set_type = gpio_irq_type;
  832. if (bank->regs->wkup_en)
  833. ct->chip.irq_set_wake = gpio_wake_enable,
  834. ct->regs.mask = OMAP_MPUIO_GPIO_INT / bank->stride;
  835. irq_setup_generic_chip(gc, IRQ_MSK(num), IRQ_GC_INIT_MASK_CACHE,
  836. IRQ_NOREQUEST | IRQ_NOPROBE, 0);
  837. }
  838. static void __devinit omap_gpio_chip_init(struct gpio_bank *bank)
  839. {
  840. int j;
  841. static int gpio;
  842. /*
  843. * REVISIT eventually switch from OMAP-specific gpio structs
  844. * over to the generic ones
  845. */
  846. bank->chip.request = omap_gpio_request;
  847. bank->chip.free = omap_gpio_free;
  848. bank->chip.direction_input = gpio_input;
  849. bank->chip.get = gpio_get;
  850. bank->chip.direction_output = gpio_output;
  851. bank->chip.set_debounce = gpio_debounce;
  852. bank->chip.set = gpio_set;
  853. bank->chip.to_irq = gpio_2irq;
  854. if (bank->is_mpuio) {
  855. bank->chip.label = "mpuio";
  856. if (bank->regs->wkup_en)
  857. bank->chip.dev = &omap_mpuio_device.dev;
  858. bank->chip.base = OMAP_MPUIO(0);
  859. } else {
  860. bank->chip.label = "gpio";
  861. bank->chip.base = gpio;
  862. gpio += bank->width;
  863. }
  864. bank->chip.ngpio = bank->width;
  865. gpiochip_add(&bank->chip);
  866. for (j = bank->irq_base; j < bank->irq_base + bank->width; j++) {
  867. irq_set_lockdep_class(j, &gpio_lock_class);
  868. irq_set_chip_data(j, bank);
  869. if (bank->is_mpuio) {
  870. omap_mpuio_alloc_gc(bank, j, bank->width);
  871. } else {
  872. irq_set_chip(j, &gpio_irq_chip);
  873. irq_set_handler(j, handle_simple_irq);
  874. set_irq_flags(j, IRQF_VALID);
  875. }
  876. }
  877. irq_set_chained_handler(bank->irq, gpio_irq_handler);
  878. irq_set_handler_data(bank->irq, bank);
  879. }
  880. static const struct of_device_id omap_gpio_match[];
  881. static int __devinit omap_gpio_probe(struct platform_device *pdev)
  882. {
  883. struct device *dev = &pdev->dev;
  884. struct device_node *node = dev->of_node;
  885. const struct of_device_id *match;
  886. struct omap_gpio_platform_data *pdata;
  887. struct resource *res;
  888. struct gpio_bank *bank;
  889. int ret = 0;
  890. match = of_match_device(of_match_ptr(omap_gpio_match), dev);
  891. pdata = match ? match->data : dev->platform_data;
  892. if (!pdata)
  893. return -EINVAL;
  894. bank = devm_kzalloc(&pdev->dev, sizeof(struct gpio_bank), GFP_KERNEL);
  895. if (!bank) {
  896. dev_err(dev, "Memory alloc failed\n");
  897. return -ENOMEM;
  898. }
  899. res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
  900. if (unlikely(!res)) {
  901. dev_err(dev, "Invalid IRQ resource\n");
  902. return -ENODEV;
  903. }
  904. bank->irq = res->start;
  905. bank->dev = dev;
  906. bank->dbck_flag = pdata->dbck_flag;
  907. bank->stride = pdata->bank_stride;
  908. bank->width = pdata->bank_width;
  909. bank->is_mpuio = pdata->is_mpuio;
  910. bank->non_wakeup_gpios = pdata->non_wakeup_gpios;
  911. bank->loses_context = pdata->loses_context;
  912. bank->get_context_loss_count = pdata->get_context_loss_count;
  913. bank->regs = pdata->regs;
  914. #ifdef CONFIG_OF_GPIO
  915. bank->chip.of_node = of_node_get(node);
  916. #endif
  917. bank->irq_base = irq_alloc_descs(-1, 0, bank->width, 0);
  918. if (bank->irq_base < 0) {
  919. dev_err(dev, "Couldn't allocate IRQ numbers\n");
  920. return -ENODEV;
  921. }
  922. bank->domain = irq_domain_add_legacy(node, bank->width, bank->irq_base,
  923. 0, &irq_domain_simple_ops, NULL);
  924. if (bank->regs->set_dataout && bank->regs->clr_dataout)
  925. bank->set_dataout = _set_gpio_dataout_reg;
  926. else
  927. bank->set_dataout = _set_gpio_dataout_mask;
  928. spin_lock_init(&bank->lock);
  929. /* Static mapping, never released */
  930. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  931. if (unlikely(!res)) {
  932. dev_err(dev, "Invalid mem resource\n");
  933. return -ENODEV;
  934. }
  935. if (!devm_request_mem_region(dev, res->start, resource_size(res),
  936. pdev->name)) {
  937. dev_err(dev, "Region already claimed\n");
  938. return -EBUSY;
  939. }
  940. bank->base = devm_ioremap(dev, res->start, resource_size(res));
  941. if (!bank->base) {
  942. dev_err(dev, "Could not ioremap\n");
  943. return -ENOMEM;
  944. }
  945. platform_set_drvdata(pdev, bank);
  946. pm_runtime_enable(bank->dev);
  947. pm_runtime_irq_safe(bank->dev);
  948. pm_runtime_get_sync(bank->dev);
  949. if (bank->is_mpuio)
  950. mpuio_init(bank);
  951. omap_gpio_mod_init(bank);
  952. omap_gpio_chip_init(bank);
  953. omap_gpio_show_rev(bank);
  954. pm_runtime_put(bank->dev);
  955. list_add_tail(&bank->node, &omap_gpio_list);
  956. return ret;
  957. }
  958. #ifdef CONFIG_ARCH_OMAP2PLUS
  959. #if defined(CONFIG_PM_SLEEP)
  960. static int omap_gpio_suspend(struct device *dev)
  961. {
  962. struct platform_device *pdev = to_platform_device(dev);
  963. struct gpio_bank *bank = platform_get_drvdata(pdev);
  964. void __iomem *base = bank->base;
  965. void __iomem *wakeup_enable;
  966. unsigned long flags;
  967. if (!bank->mod_usage || !bank->loses_context)
  968. return 0;
  969. if (!bank->regs->wkup_en || !bank->suspend_wakeup)
  970. return 0;
  971. wakeup_enable = bank->base + bank->regs->wkup_en;
  972. spin_lock_irqsave(&bank->lock, flags);
  973. bank->saved_wakeup = __raw_readl(wakeup_enable);
  974. _gpio_rmw(base, bank->regs->wkup_en, 0xffffffff, 0);
  975. _gpio_rmw(base, bank->regs->wkup_en, bank->suspend_wakeup, 1);
  976. spin_unlock_irqrestore(&bank->lock, flags);
  977. return 0;
  978. }
  979. static int omap_gpio_resume(struct device *dev)
  980. {
  981. struct platform_device *pdev = to_platform_device(dev);
  982. struct gpio_bank *bank = platform_get_drvdata(pdev);
  983. void __iomem *base = bank->base;
  984. unsigned long flags;
  985. if (!bank->mod_usage || !bank->loses_context)
  986. return 0;
  987. if (!bank->regs->wkup_en || !bank->saved_wakeup)
  988. return 0;
  989. spin_lock_irqsave(&bank->lock, flags);
  990. _gpio_rmw(base, bank->regs->wkup_en, 0xffffffff, 0);
  991. _gpio_rmw(base, bank->regs->wkup_en, bank->saved_wakeup, 1);
  992. spin_unlock_irqrestore(&bank->lock, flags);
  993. return 0;
  994. }
  995. #endif /* CONFIG_PM_SLEEP */
  996. #if defined(CONFIG_PM_RUNTIME)
  997. static void omap_gpio_restore_context(struct gpio_bank *bank);
  998. static int omap_gpio_runtime_suspend(struct device *dev)
  999. {
  1000. struct platform_device *pdev = to_platform_device(dev);
  1001. struct gpio_bank *bank = platform_get_drvdata(pdev);
  1002. u32 l1 = 0, l2 = 0;
  1003. unsigned long flags;
  1004. u32 wake_low, wake_hi;
  1005. spin_lock_irqsave(&bank->lock, flags);
  1006. /*
  1007. * Only edges can generate a wakeup event to the PRCM.
  1008. *
  1009. * Therefore, ensure any wake-up capable GPIOs have
  1010. * edge-detection enabled before going idle to ensure a wakeup
  1011. * to the PRCM is generated on a GPIO transition. (c.f. 34xx
  1012. * NDA TRM 25.5.3.1)
  1013. *
  1014. * The normal values will be restored upon ->runtime_resume()
  1015. * by writing back the values saved in bank->context.
  1016. */
  1017. wake_low = bank->context.leveldetect0 & bank->context.wake_en;
  1018. if (wake_low)
  1019. __raw_writel(wake_low | bank->context.fallingdetect,
  1020. bank->base + bank->regs->fallingdetect);
  1021. wake_hi = bank->context.leveldetect1 & bank->context.wake_en;
  1022. if (wake_hi)
  1023. __raw_writel(wake_hi | bank->context.risingdetect,
  1024. bank->base + bank->regs->risingdetect);
  1025. if (bank->power_mode != OFF_MODE) {
  1026. bank->power_mode = 0;
  1027. goto update_gpio_context_count;
  1028. }
  1029. /*
  1030. * If going to OFF, remove triggering for all
  1031. * non-wakeup GPIOs. Otherwise spurious IRQs will be
  1032. * generated. See OMAP2420 Errata item 1.101.
  1033. */
  1034. bank->saved_datain = __raw_readl(bank->base +
  1035. bank->regs->datain);
  1036. l1 = __raw_readl(bank->base + bank->regs->fallingdetect);
  1037. l2 = __raw_readl(bank->base + bank->regs->risingdetect);
  1038. bank->saved_fallingdetect = l1;
  1039. bank->saved_risingdetect = l2;
  1040. l1 &= ~bank->enabled_non_wakeup_gpios;
  1041. l2 &= ~bank->enabled_non_wakeup_gpios;
  1042. __raw_writel(l1, bank->base + bank->regs->fallingdetect);
  1043. __raw_writel(l2, bank->base + bank->regs->risingdetect);
  1044. bank->workaround_enabled = true;
  1045. update_gpio_context_count:
  1046. if (bank->get_context_loss_count)
  1047. bank->context_loss_count =
  1048. bank->get_context_loss_count(bank->dev);
  1049. _gpio_dbck_disable(bank);
  1050. spin_unlock_irqrestore(&bank->lock, flags);
  1051. return 0;
  1052. }
  1053. static int omap_gpio_runtime_resume(struct device *dev)
  1054. {
  1055. struct platform_device *pdev = to_platform_device(dev);
  1056. struct gpio_bank *bank = platform_get_drvdata(pdev);
  1057. int context_lost_cnt_after;
  1058. u32 l = 0, gen, gen0, gen1;
  1059. unsigned long flags;
  1060. spin_lock_irqsave(&bank->lock, flags);
  1061. _gpio_dbck_enable(bank);
  1062. /*
  1063. * In ->runtime_suspend(), level-triggered, wakeup-enabled
  1064. * GPIOs were set to edge trigger also in order to be able to
  1065. * generate a PRCM wakeup. Here we restore the
  1066. * pre-runtime_suspend() values for edge triggering.
  1067. */
  1068. __raw_writel(bank->context.fallingdetect,
  1069. bank->base + bank->regs->fallingdetect);
  1070. __raw_writel(bank->context.risingdetect,
  1071. bank->base + bank->regs->risingdetect);
  1072. if (!bank->workaround_enabled) {
  1073. spin_unlock_irqrestore(&bank->lock, flags);
  1074. return 0;
  1075. }
  1076. if (bank->get_context_loss_count) {
  1077. context_lost_cnt_after =
  1078. bank->get_context_loss_count(bank->dev);
  1079. if (context_lost_cnt_after != bank->context_loss_count ||
  1080. !context_lost_cnt_after) {
  1081. omap_gpio_restore_context(bank);
  1082. } else {
  1083. spin_unlock_irqrestore(&bank->lock, flags);
  1084. return 0;
  1085. }
  1086. }
  1087. __raw_writel(bank->saved_fallingdetect,
  1088. bank->base + bank->regs->fallingdetect);
  1089. __raw_writel(bank->saved_risingdetect,
  1090. bank->base + bank->regs->risingdetect);
  1091. l = __raw_readl(bank->base + bank->regs->datain);
  1092. /*
  1093. * Check if any of the non-wakeup interrupt GPIOs have changed
  1094. * state. If so, generate an IRQ by software. This is
  1095. * horribly racy, but it's the best we can do to work around
  1096. * this silicon bug.
  1097. */
  1098. l ^= bank->saved_datain;
  1099. l &= bank->enabled_non_wakeup_gpios;
  1100. /*
  1101. * No need to generate IRQs for the rising edge for gpio IRQs
  1102. * configured with falling edge only; and vice versa.
  1103. */
  1104. gen0 = l & bank->saved_fallingdetect;
  1105. gen0 &= bank->saved_datain;
  1106. gen1 = l & bank->saved_risingdetect;
  1107. gen1 &= ~(bank->saved_datain);
  1108. /* FIXME: Consider GPIO IRQs with level detections properly! */
  1109. gen = l & (~(bank->saved_fallingdetect) & ~(bank->saved_risingdetect));
  1110. /* Consider all GPIO IRQs needed to be updated */
  1111. gen |= gen0 | gen1;
  1112. if (gen) {
  1113. u32 old0, old1;
  1114. old0 = __raw_readl(bank->base + bank->regs->leveldetect0);
  1115. old1 = __raw_readl(bank->base + bank->regs->leveldetect1);
  1116. if (cpu_is_omap24xx() || cpu_is_omap34xx()) {
  1117. __raw_writel(old0 | gen, bank->base +
  1118. bank->regs->leveldetect0);
  1119. __raw_writel(old1 | gen, bank->base +
  1120. bank->regs->leveldetect1);
  1121. }
  1122. if (cpu_is_omap44xx()) {
  1123. __raw_writel(old0 | l, bank->base +
  1124. bank->regs->leveldetect0);
  1125. __raw_writel(old1 | l, bank->base +
  1126. bank->regs->leveldetect1);
  1127. }
  1128. __raw_writel(old0, bank->base + bank->regs->leveldetect0);
  1129. __raw_writel(old1, bank->base + bank->regs->leveldetect1);
  1130. }
  1131. bank->workaround_enabled = false;
  1132. spin_unlock_irqrestore(&bank->lock, flags);
  1133. return 0;
  1134. }
  1135. #endif /* CONFIG_PM_RUNTIME */
  1136. void omap2_gpio_prepare_for_idle(int pwr_mode)
  1137. {
  1138. struct gpio_bank *bank;
  1139. list_for_each_entry(bank, &omap_gpio_list, node) {
  1140. if (!bank->mod_usage || !bank->loses_context)
  1141. continue;
  1142. bank->power_mode = pwr_mode;
  1143. pm_runtime_put_sync_suspend(bank->dev);
  1144. }
  1145. }
  1146. void omap2_gpio_resume_after_idle(void)
  1147. {
  1148. struct gpio_bank *bank;
  1149. list_for_each_entry(bank, &omap_gpio_list, node) {
  1150. if (!bank->mod_usage || !bank->loses_context)
  1151. continue;
  1152. pm_runtime_get_sync(bank->dev);
  1153. }
  1154. }
  1155. #if defined(CONFIG_PM_RUNTIME)
  1156. static void omap_gpio_restore_context(struct gpio_bank *bank)
  1157. {
  1158. __raw_writel(bank->context.wake_en,
  1159. bank->base + bank->regs->wkup_en);
  1160. __raw_writel(bank->context.ctrl, bank->base + bank->regs->ctrl);
  1161. __raw_writel(bank->context.leveldetect0,
  1162. bank->base + bank->regs->leveldetect0);
  1163. __raw_writel(bank->context.leveldetect1,
  1164. bank->base + bank->regs->leveldetect1);
  1165. __raw_writel(bank->context.risingdetect,
  1166. bank->base + bank->regs->risingdetect);
  1167. __raw_writel(bank->context.fallingdetect,
  1168. bank->base + bank->regs->fallingdetect);
  1169. if (bank->regs->set_dataout && bank->regs->clr_dataout)
  1170. __raw_writel(bank->context.dataout,
  1171. bank->base + bank->regs->set_dataout);
  1172. else
  1173. __raw_writel(bank->context.dataout,
  1174. bank->base + bank->regs->dataout);
  1175. __raw_writel(bank->context.oe, bank->base + bank->regs->direction);
  1176. if (bank->dbck_enable_mask) {
  1177. __raw_writel(bank->context.debounce, bank->base +
  1178. bank->regs->debounce);
  1179. __raw_writel(bank->context.debounce_en,
  1180. bank->base + bank->regs->debounce_en);
  1181. }
  1182. __raw_writel(bank->context.irqenable1,
  1183. bank->base + bank->regs->irqenable);
  1184. __raw_writel(bank->context.irqenable2,
  1185. bank->base + bank->regs->irqenable2);
  1186. }
  1187. #endif /* CONFIG_PM_RUNTIME */
  1188. #else
  1189. #define omap_gpio_suspend NULL
  1190. #define omap_gpio_resume NULL
  1191. #define omap_gpio_runtime_suspend NULL
  1192. #define omap_gpio_runtime_resume NULL
  1193. #endif
  1194. static const struct dev_pm_ops gpio_pm_ops = {
  1195. SET_SYSTEM_SLEEP_PM_OPS(omap_gpio_suspend, omap_gpio_resume)
  1196. SET_RUNTIME_PM_OPS(omap_gpio_runtime_suspend, omap_gpio_runtime_resume,
  1197. NULL)
  1198. };
  1199. #if defined(CONFIG_OF)
  1200. static struct omap_gpio_reg_offs omap2_gpio_regs = {
  1201. .revision = OMAP24XX_GPIO_REVISION,
  1202. .direction = OMAP24XX_GPIO_OE,
  1203. .datain = OMAP24XX_GPIO_DATAIN,
  1204. .dataout = OMAP24XX_GPIO_DATAOUT,
  1205. .set_dataout = OMAP24XX_GPIO_SETDATAOUT,
  1206. .clr_dataout = OMAP24XX_GPIO_CLEARDATAOUT,
  1207. .irqstatus = OMAP24XX_GPIO_IRQSTATUS1,
  1208. .irqstatus2 = OMAP24XX_GPIO_IRQSTATUS2,
  1209. .irqenable = OMAP24XX_GPIO_IRQENABLE1,
  1210. .irqenable2 = OMAP24XX_GPIO_IRQENABLE2,
  1211. .set_irqenable = OMAP24XX_GPIO_SETIRQENABLE1,
  1212. .clr_irqenable = OMAP24XX_GPIO_CLEARIRQENABLE1,
  1213. .debounce = OMAP24XX_GPIO_DEBOUNCE_VAL,
  1214. .debounce_en = OMAP24XX_GPIO_DEBOUNCE_EN,
  1215. .ctrl = OMAP24XX_GPIO_CTRL,
  1216. .wkup_en = OMAP24XX_GPIO_WAKE_EN,
  1217. .leveldetect0 = OMAP24XX_GPIO_LEVELDETECT0,
  1218. .leveldetect1 = OMAP24XX_GPIO_LEVELDETECT1,
  1219. .risingdetect = OMAP24XX_GPIO_RISINGDETECT,
  1220. .fallingdetect = OMAP24XX_GPIO_FALLINGDETECT,
  1221. };
  1222. static struct omap_gpio_reg_offs omap4_gpio_regs = {
  1223. .revision = OMAP4_GPIO_REVISION,
  1224. .direction = OMAP4_GPIO_OE,
  1225. .datain = OMAP4_GPIO_DATAIN,
  1226. .dataout = OMAP4_GPIO_DATAOUT,
  1227. .set_dataout = OMAP4_GPIO_SETDATAOUT,
  1228. .clr_dataout = OMAP4_GPIO_CLEARDATAOUT,
  1229. .irqstatus = OMAP4_GPIO_IRQSTATUS0,
  1230. .irqstatus2 = OMAP4_GPIO_IRQSTATUS1,
  1231. .irqenable = OMAP4_GPIO_IRQSTATUSSET0,
  1232. .irqenable2 = OMAP4_GPIO_IRQSTATUSSET1,
  1233. .set_irqenable = OMAP4_GPIO_IRQSTATUSSET0,
  1234. .clr_irqenable = OMAP4_GPIO_IRQSTATUSCLR0,
  1235. .debounce = OMAP4_GPIO_DEBOUNCINGTIME,
  1236. .debounce_en = OMAP4_GPIO_DEBOUNCENABLE,
  1237. .ctrl = OMAP4_GPIO_CTRL,
  1238. .wkup_en = OMAP4_GPIO_IRQWAKEN0,
  1239. .leveldetect0 = OMAP4_GPIO_LEVELDETECT0,
  1240. .leveldetect1 = OMAP4_GPIO_LEVELDETECT1,
  1241. .risingdetect = OMAP4_GPIO_RISINGDETECT,
  1242. .fallingdetect = OMAP4_GPIO_FALLINGDETECT,
  1243. };
  1244. static struct omap_gpio_platform_data omap2_pdata = {
  1245. .regs = &omap2_gpio_regs,
  1246. .bank_width = 32,
  1247. .dbck_flag = false,
  1248. };
  1249. static struct omap_gpio_platform_data omap3_pdata = {
  1250. .regs = &omap2_gpio_regs,
  1251. .bank_width = 32,
  1252. .dbck_flag = true,
  1253. };
  1254. static struct omap_gpio_platform_data omap4_pdata = {
  1255. .regs = &omap4_gpio_regs,
  1256. .bank_width = 32,
  1257. .dbck_flag = true,
  1258. };
  1259. static const struct of_device_id omap_gpio_match[] = {
  1260. {
  1261. .compatible = "ti,omap4-gpio",
  1262. .data = &omap4_pdata,
  1263. },
  1264. {
  1265. .compatible = "ti,omap3-gpio",
  1266. .data = &omap3_pdata,
  1267. },
  1268. {
  1269. .compatible = "ti,omap2-gpio",
  1270. .data = &omap2_pdata,
  1271. },
  1272. { },
  1273. };
  1274. MODULE_DEVICE_TABLE(of, omap_gpio_match);
  1275. #endif
  1276. static struct platform_driver omap_gpio_driver = {
  1277. .probe = omap_gpio_probe,
  1278. .driver = {
  1279. .name = "omap_gpio",
  1280. .pm = &gpio_pm_ops,
  1281. .of_match_table = of_match_ptr(omap_gpio_match),
  1282. },
  1283. };
  1284. /*
  1285. * gpio driver register needs to be done before
  1286. * machine_init functions access gpio APIs.
  1287. * Hence omap_gpio_drv_reg() is a postcore_initcall.
  1288. */
  1289. static int __init omap_gpio_drv_reg(void)
  1290. {
  1291. return platform_driver_register(&omap_gpio_driver);
  1292. }
  1293. postcore_initcall(omap_gpio_drv_reg);