i915_gem_gtt.c 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811
  1. /*
  2. * Copyright © 2010 Daniel Vetter
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. */
  24. #include <drm/drmP.h>
  25. #include <drm/i915_drm.h>
  26. #include "i915_drv.h"
  27. #include "i915_trace.h"
  28. #include "intel_drv.h"
  29. typedef uint32_t gtt_pte_t;
  30. /* PPGTT stuff */
  31. #define GEN6_GTT_ADDR_ENCODE(addr) ((addr) | (((addr) >> 28) & 0xff0))
  32. #define GEN6_PDE_VALID (1 << 0)
  33. /* gen6+ has bit 11-4 for physical addr bit 39-32 */
  34. #define GEN6_PDE_ADDR_ENCODE(addr) GEN6_GTT_ADDR_ENCODE(addr)
  35. #define GEN6_PTE_VALID (1 << 0)
  36. #define GEN6_PTE_UNCACHED (1 << 1)
  37. #define HSW_PTE_UNCACHED (0)
  38. #define GEN6_PTE_CACHE_LLC (2 << 1)
  39. #define GEN6_PTE_CACHE_LLC_MLC (3 << 1)
  40. #define GEN6_PTE_ADDR_ENCODE(addr) GEN6_GTT_ADDR_ENCODE(addr)
  41. static inline gtt_pte_t gen6_pte_encode(struct drm_device *dev,
  42. dma_addr_t addr,
  43. enum i915_cache_level level)
  44. {
  45. gtt_pte_t pte = GEN6_PTE_VALID;
  46. pte |= GEN6_PTE_ADDR_ENCODE(addr);
  47. switch (level) {
  48. case I915_CACHE_LLC_MLC:
  49. /* Haswell doesn't set L3 this way */
  50. if (IS_HASWELL(dev))
  51. pte |= GEN6_PTE_CACHE_LLC;
  52. else
  53. pte |= GEN6_PTE_CACHE_LLC_MLC;
  54. break;
  55. case I915_CACHE_LLC:
  56. pte |= GEN6_PTE_CACHE_LLC;
  57. break;
  58. case I915_CACHE_NONE:
  59. if (IS_HASWELL(dev))
  60. pte |= HSW_PTE_UNCACHED;
  61. else
  62. pte |= GEN6_PTE_UNCACHED;
  63. break;
  64. default:
  65. BUG();
  66. }
  67. return pte;
  68. }
  69. /* PPGTT support for Sandybdrige/Gen6 and later */
  70. static void gen6_ppgtt_clear_range(struct i915_hw_ppgtt *ppgtt,
  71. unsigned first_entry,
  72. unsigned num_entries)
  73. {
  74. gtt_pte_t *pt_vaddr;
  75. gtt_pte_t scratch_pte;
  76. unsigned act_pd = first_entry / I915_PPGTT_PT_ENTRIES;
  77. unsigned first_pte = first_entry % I915_PPGTT_PT_ENTRIES;
  78. unsigned last_pte, i;
  79. scratch_pte = gen6_pte_encode(ppgtt->dev,
  80. ppgtt->scratch_page_dma_addr,
  81. I915_CACHE_LLC);
  82. while (num_entries) {
  83. last_pte = first_pte + num_entries;
  84. if (last_pte > I915_PPGTT_PT_ENTRIES)
  85. last_pte = I915_PPGTT_PT_ENTRIES;
  86. pt_vaddr = kmap_atomic(ppgtt->pt_pages[act_pd]);
  87. for (i = first_pte; i < last_pte; i++)
  88. pt_vaddr[i] = scratch_pte;
  89. kunmap_atomic(pt_vaddr);
  90. num_entries -= last_pte - first_pte;
  91. first_pte = 0;
  92. act_pd++;
  93. }
  94. }
  95. static void gen6_ppgtt_insert_entries(struct i915_hw_ppgtt *ppgtt,
  96. struct sg_table *pages,
  97. unsigned first_entry,
  98. enum i915_cache_level cache_level)
  99. {
  100. gtt_pte_t *pt_vaddr;
  101. unsigned act_pd = first_entry / I915_PPGTT_PT_ENTRIES;
  102. unsigned first_pte = first_entry % I915_PPGTT_PT_ENTRIES;
  103. unsigned i, j, m, segment_len;
  104. dma_addr_t page_addr;
  105. struct scatterlist *sg;
  106. /* init sg walking */
  107. sg = pages->sgl;
  108. i = 0;
  109. segment_len = sg_dma_len(sg) >> PAGE_SHIFT;
  110. m = 0;
  111. while (i < pages->nents) {
  112. pt_vaddr = kmap_atomic(ppgtt->pt_pages[act_pd]);
  113. for (j = first_pte; j < I915_PPGTT_PT_ENTRIES; j++) {
  114. page_addr = sg_dma_address(sg) + (m << PAGE_SHIFT);
  115. pt_vaddr[j] = gen6_pte_encode(ppgtt->dev, page_addr,
  116. cache_level);
  117. /* grab the next page */
  118. if (++m == segment_len) {
  119. if (++i == pages->nents)
  120. break;
  121. sg = sg_next(sg);
  122. segment_len = sg_dma_len(sg) >> PAGE_SHIFT;
  123. m = 0;
  124. }
  125. }
  126. kunmap_atomic(pt_vaddr);
  127. first_pte = 0;
  128. act_pd++;
  129. }
  130. }
  131. static int i915_gem_init_aliasing_ppgtt(struct drm_device *dev)
  132. {
  133. struct drm_i915_private *dev_priv = dev->dev_private;
  134. struct i915_hw_ppgtt *ppgtt;
  135. unsigned first_pd_entry_in_global_pt;
  136. int i;
  137. int ret = -ENOMEM;
  138. /* ppgtt PDEs reside in the global gtt pagetable, which has 512*1024
  139. * entries. For aliasing ppgtt support we just steal them at the end for
  140. * now. */
  141. first_pd_entry_in_global_pt = dev_priv->mm.gtt->gtt_total_entries - I915_PPGTT_PD_ENTRIES;
  142. ppgtt = kzalloc(sizeof(*ppgtt), GFP_KERNEL);
  143. if (!ppgtt)
  144. return ret;
  145. ppgtt->dev = dev;
  146. ppgtt->num_pd_entries = I915_PPGTT_PD_ENTRIES;
  147. ppgtt->clear_range = gen6_ppgtt_clear_range;
  148. ppgtt->insert_entries = gen6_ppgtt_insert_entries;
  149. ppgtt->pt_pages = kzalloc(sizeof(struct page *)*ppgtt->num_pd_entries,
  150. GFP_KERNEL);
  151. if (!ppgtt->pt_pages)
  152. goto err_ppgtt;
  153. for (i = 0; i < ppgtt->num_pd_entries; i++) {
  154. ppgtt->pt_pages[i] = alloc_page(GFP_KERNEL);
  155. if (!ppgtt->pt_pages[i])
  156. goto err_pt_alloc;
  157. }
  158. ppgtt->pt_dma_addr = kzalloc(sizeof(dma_addr_t) *ppgtt->num_pd_entries,
  159. GFP_KERNEL);
  160. if (!ppgtt->pt_dma_addr)
  161. goto err_pt_alloc;
  162. for (i = 0; i < ppgtt->num_pd_entries; i++) {
  163. dma_addr_t pt_addr;
  164. pt_addr = pci_map_page(dev->pdev, ppgtt->pt_pages[i], 0, 4096,
  165. PCI_DMA_BIDIRECTIONAL);
  166. if (pci_dma_mapping_error(dev->pdev, pt_addr)) {
  167. ret = -EIO;
  168. goto err_pd_pin;
  169. }
  170. ppgtt->pt_dma_addr[i] = pt_addr;
  171. }
  172. ppgtt->scratch_page_dma_addr = dev_priv->gtt.scratch_page_dma;
  173. ppgtt->clear_range(ppgtt, 0,
  174. ppgtt->num_pd_entries*I915_PPGTT_PT_ENTRIES);
  175. ppgtt->pd_offset = (first_pd_entry_in_global_pt)*sizeof(gtt_pte_t);
  176. dev_priv->mm.aliasing_ppgtt = ppgtt;
  177. return 0;
  178. err_pd_pin:
  179. if (ppgtt->pt_dma_addr) {
  180. for (i--; i >= 0; i--)
  181. pci_unmap_page(dev->pdev, ppgtt->pt_dma_addr[i],
  182. 4096, PCI_DMA_BIDIRECTIONAL);
  183. }
  184. err_pt_alloc:
  185. kfree(ppgtt->pt_dma_addr);
  186. for (i = 0; i < ppgtt->num_pd_entries; i++) {
  187. if (ppgtt->pt_pages[i])
  188. __free_page(ppgtt->pt_pages[i]);
  189. }
  190. kfree(ppgtt->pt_pages);
  191. err_ppgtt:
  192. kfree(ppgtt);
  193. return ret;
  194. }
  195. void i915_gem_cleanup_aliasing_ppgtt(struct drm_device *dev)
  196. {
  197. struct drm_i915_private *dev_priv = dev->dev_private;
  198. struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
  199. int i;
  200. if (!ppgtt)
  201. return;
  202. if (ppgtt->pt_dma_addr) {
  203. for (i = 0; i < ppgtt->num_pd_entries; i++)
  204. pci_unmap_page(dev->pdev, ppgtt->pt_dma_addr[i],
  205. 4096, PCI_DMA_BIDIRECTIONAL);
  206. }
  207. kfree(ppgtt->pt_dma_addr);
  208. for (i = 0; i < ppgtt->num_pd_entries; i++)
  209. __free_page(ppgtt->pt_pages[i]);
  210. kfree(ppgtt->pt_pages);
  211. kfree(ppgtt);
  212. }
  213. void i915_ppgtt_bind_object(struct i915_hw_ppgtt *ppgtt,
  214. struct drm_i915_gem_object *obj,
  215. enum i915_cache_level cache_level)
  216. {
  217. ppgtt->insert_entries(ppgtt, obj->pages,
  218. obj->gtt_space->start >> PAGE_SHIFT,
  219. cache_level);
  220. }
  221. void i915_ppgtt_unbind_object(struct i915_hw_ppgtt *ppgtt,
  222. struct drm_i915_gem_object *obj)
  223. {
  224. ppgtt->clear_range(ppgtt,
  225. obj->gtt_space->start >> PAGE_SHIFT,
  226. obj->base.size >> PAGE_SHIFT);
  227. }
  228. void i915_gem_init_ppgtt(struct drm_device *dev)
  229. {
  230. drm_i915_private_t *dev_priv = dev->dev_private;
  231. uint32_t pd_offset;
  232. struct intel_ring_buffer *ring;
  233. struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
  234. gtt_pte_t __iomem *pd_addr;
  235. uint32_t pd_entry;
  236. int i;
  237. if (!dev_priv->mm.aliasing_ppgtt)
  238. return;
  239. pd_addr = (gtt_pte_t __iomem*)dev_priv->gtt.gsm + ppgtt->pd_offset/sizeof(gtt_pte_t);
  240. for (i = 0; i < ppgtt->num_pd_entries; i++) {
  241. dma_addr_t pt_addr;
  242. pt_addr = ppgtt->pt_dma_addr[i];
  243. pd_entry = GEN6_PDE_ADDR_ENCODE(pt_addr);
  244. pd_entry |= GEN6_PDE_VALID;
  245. writel(pd_entry, pd_addr + i);
  246. }
  247. readl(pd_addr);
  248. pd_offset = ppgtt->pd_offset;
  249. pd_offset /= 64; /* in cachelines, */
  250. pd_offset <<= 16;
  251. if (INTEL_INFO(dev)->gen == 6) {
  252. uint32_t ecochk, gab_ctl, ecobits;
  253. ecobits = I915_READ(GAC_ECO_BITS);
  254. I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_PPGTT_CACHE64B);
  255. gab_ctl = I915_READ(GAB_CTL);
  256. I915_WRITE(GAB_CTL, gab_ctl | GAB_CTL_CONT_AFTER_PAGEFAULT);
  257. ecochk = I915_READ(GAM_ECOCHK);
  258. I915_WRITE(GAM_ECOCHK, ecochk | ECOCHK_SNB_BIT |
  259. ECOCHK_PPGTT_CACHE64B);
  260. I915_WRITE(GFX_MODE, _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
  261. } else if (INTEL_INFO(dev)->gen >= 7) {
  262. I915_WRITE(GAM_ECOCHK, ECOCHK_PPGTT_CACHE64B);
  263. /* GFX_MODE is per-ring on gen7+ */
  264. }
  265. for_each_ring(ring, dev_priv, i) {
  266. if (INTEL_INFO(dev)->gen >= 7)
  267. I915_WRITE(RING_MODE_GEN7(ring),
  268. _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
  269. I915_WRITE(RING_PP_DIR_DCLV(ring), PP_DIR_DCLV_2G);
  270. I915_WRITE(RING_PP_DIR_BASE(ring), pd_offset);
  271. }
  272. }
  273. extern int intel_iommu_gfx_mapped;
  274. /* Certain Gen5 chipsets require require idling the GPU before
  275. * unmapping anything from the GTT when VT-d is enabled.
  276. */
  277. static inline bool needs_idle_maps(struct drm_device *dev)
  278. {
  279. #ifdef CONFIG_INTEL_IOMMU
  280. /* Query intel_iommu to see if we need the workaround. Presumably that
  281. * was loaded first.
  282. */
  283. if (IS_GEN5(dev) && IS_MOBILE(dev) && intel_iommu_gfx_mapped)
  284. return true;
  285. #endif
  286. return false;
  287. }
  288. static bool do_idling(struct drm_i915_private *dev_priv)
  289. {
  290. bool ret = dev_priv->mm.interruptible;
  291. if (unlikely(dev_priv->gtt.do_idle_maps)) {
  292. dev_priv->mm.interruptible = false;
  293. if (i915_gpu_idle(dev_priv->dev)) {
  294. DRM_ERROR("Couldn't idle GPU\n");
  295. /* Wait a bit, in hopes it avoids the hang */
  296. udelay(10);
  297. }
  298. }
  299. return ret;
  300. }
  301. static void undo_idling(struct drm_i915_private *dev_priv, bool interruptible)
  302. {
  303. if (unlikely(dev_priv->gtt.do_idle_maps))
  304. dev_priv->mm.interruptible = interruptible;
  305. }
  306. void i915_gem_restore_gtt_mappings(struct drm_device *dev)
  307. {
  308. struct drm_i915_private *dev_priv = dev->dev_private;
  309. struct drm_i915_gem_object *obj;
  310. /* First fill our portion of the GTT with scratch pages */
  311. dev_priv->gtt.gtt_clear_range(dev, dev_priv->gtt.start / PAGE_SIZE,
  312. dev_priv->gtt.total / PAGE_SIZE);
  313. list_for_each_entry(obj, &dev_priv->mm.bound_list, gtt_list) {
  314. i915_gem_clflush_object(obj);
  315. i915_gem_gtt_bind_object(obj, obj->cache_level);
  316. }
  317. i915_gem_chipset_flush(dev);
  318. }
  319. int i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj)
  320. {
  321. if (obj->has_dma_mapping)
  322. return 0;
  323. if (!dma_map_sg(&obj->base.dev->pdev->dev,
  324. obj->pages->sgl, obj->pages->nents,
  325. PCI_DMA_BIDIRECTIONAL))
  326. return -ENOSPC;
  327. return 0;
  328. }
  329. /*
  330. * Binds an object into the global gtt with the specified cache level. The object
  331. * will be accessible to the GPU via commands whose operands reference offsets
  332. * within the global GTT as well as accessible by the GPU through the GMADR
  333. * mapped BAR (dev_priv->mm.gtt->gtt).
  334. */
  335. static void gen6_ggtt_insert_entries(struct drm_device *dev,
  336. struct sg_table *st,
  337. unsigned int first_entry,
  338. enum i915_cache_level level)
  339. {
  340. struct drm_i915_private *dev_priv = dev->dev_private;
  341. struct scatterlist *sg = st->sgl;
  342. gtt_pte_t __iomem *gtt_entries =
  343. (gtt_pte_t __iomem *)dev_priv->gtt.gsm + first_entry;
  344. int unused, i = 0;
  345. unsigned int len, m = 0;
  346. dma_addr_t addr;
  347. for_each_sg(st->sgl, sg, st->nents, unused) {
  348. len = sg_dma_len(sg) >> PAGE_SHIFT;
  349. for (m = 0; m < len; m++) {
  350. addr = sg_dma_address(sg) + (m << PAGE_SHIFT);
  351. iowrite32(gen6_pte_encode(dev, addr, level),
  352. &gtt_entries[i]);
  353. i++;
  354. }
  355. }
  356. /* XXX: This serves as a posting read to make sure that the PTE has
  357. * actually been updated. There is some concern that even though
  358. * registers and PTEs are within the same BAR that they are potentially
  359. * of NUMA access patterns. Therefore, even with the way we assume
  360. * hardware should work, we must keep this posting read for paranoia.
  361. */
  362. if (i != 0)
  363. WARN_ON(readl(&gtt_entries[i-1])
  364. != gen6_pte_encode(dev, addr, level));
  365. /* This next bit makes the above posting read even more important. We
  366. * want to flush the TLBs only after we're certain all the PTE updates
  367. * have finished.
  368. */
  369. I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
  370. POSTING_READ(GFX_FLSH_CNTL_GEN6);
  371. }
  372. static void gen6_ggtt_clear_range(struct drm_device *dev,
  373. unsigned int first_entry,
  374. unsigned int num_entries)
  375. {
  376. struct drm_i915_private *dev_priv = dev->dev_private;
  377. gtt_pte_t scratch_pte;
  378. gtt_pte_t __iomem *gtt_base = (gtt_pte_t __iomem *) dev_priv->gtt.gsm + first_entry;
  379. const int max_entries = dev_priv->mm.gtt->gtt_total_entries - first_entry;
  380. int i;
  381. if (WARN(num_entries > max_entries,
  382. "First entry = %d; Num entries = %d (max=%d)\n",
  383. first_entry, num_entries, max_entries))
  384. num_entries = max_entries;
  385. scratch_pte = gen6_pte_encode(dev, dev_priv->gtt.scratch_page_dma,
  386. I915_CACHE_LLC);
  387. for (i = 0; i < num_entries; i++)
  388. iowrite32(scratch_pte, &gtt_base[i]);
  389. readl(gtt_base);
  390. }
  391. static void i915_ggtt_insert_entries(struct drm_device *dev,
  392. struct sg_table *st,
  393. unsigned int pg_start,
  394. enum i915_cache_level cache_level)
  395. {
  396. unsigned int flags = (cache_level == I915_CACHE_NONE) ?
  397. AGP_USER_MEMORY : AGP_USER_CACHED_MEMORY;
  398. intel_gtt_insert_sg_entries(st, pg_start, flags);
  399. }
  400. static void i915_ggtt_clear_range(struct drm_device *dev,
  401. unsigned int first_entry,
  402. unsigned int num_entries)
  403. {
  404. intel_gtt_clear_range(first_entry, num_entries);
  405. }
  406. void i915_gem_gtt_bind_object(struct drm_i915_gem_object *obj,
  407. enum i915_cache_level cache_level)
  408. {
  409. struct drm_device *dev = obj->base.dev;
  410. struct drm_i915_private *dev_priv = dev->dev_private;
  411. dev_priv->gtt.gtt_insert_entries(dev, obj->pages,
  412. obj->gtt_space->start >> PAGE_SHIFT,
  413. cache_level);
  414. obj->has_global_gtt_mapping = 1;
  415. }
  416. void i915_gem_gtt_unbind_object(struct drm_i915_gem_object *obj)
  417. {
  418. struct drm_device *dev = obj->base.dev;
  419. struct drm_i915_private *dev_priv = dev->dev_private;
  420. dev_priv->gtt.gtt_clear_range(obj->base.dev,
  421. obj->gtt_space->start >> PAGE_SHIFT,
  422. obj->base.size >> PAGE_SHIFT);
  423. obj->has_global_gtt_mapping = 0;
  424. }
  425. void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj)
  426. {
  427. struct drm_device *dev = obj->base.dev;
  428. struct drm_i915_private *dev_priv = dev->dev_private;
  429. bool interruptible;
  430. interruptible = do_idling(dev_priv);
  431. if (!obj->has_dma_mapping)
  432. dma_unmap_sg(&dev->pdev->dev,
  433. obj->pages->sgl, obj->pages->nents,
  434. PCI_DMA_BIDIRECTIONAL);
  435. undo_idling(dev_priv, interruptible);
  436. }
  437. static void i915_gtt_color_adjust(struct drm_mm_node *node,
  438. unsigned long color,
  439. unsigned long *start,
  440. unsigned long *end)
  441. {
  442. if (node->color != color)
  443. *start += 4096;
  444. if (!list_empty(&node->node_list)) {
  445. node = list_entry(node->node_list.next,
  446. struct drm_mm_node,
  447. node_list);
  448. if (node->allocated && node->color != color)
  449. *end -= 4096;
  450. }
  451. }
  452. void i915_gem_setup_global_gtt(struct drm_device *dev,
  453. unsigned long start,
  454. unsigned long mappable_end,
  455. unsigned long end)
  456. {
  457. drm_i915_private_t *dev_priv = dev->dev_private;
  458. struct drm_mm_node *entry;
  459. struct drm_i915_gem_object *obj;
  460. unsigned long hole_start, hole_end;
  461. BUG_ON(mappable_end > end);
  462. /* Subtract the guard page ... */
  463. drm_mm_init(&dev_priv->mm.gtt_space, start, end - start - PAGE_SIZE);
  464. if (!HAS_LLC(dev))
  465. dev_priv->mm.gtt_space.color_adjust = i915_gtt_color_adjust;
  466. /* Mark any preallocated objects as occupied */
  467. list_for_each_entry(obj, &dev_priv->mm.bound_list, gtt_list) {
  468. DRM_DEBUG_KMS("reserving preallocated space: %x + %zx\n",
  469. obj->gtt_offset, obj->base.size);
  470. BUG_ON(obj->gtt_space != I915_GTT_RESERVED);
  471. obj->gtt_space = drm_mm_create_block(&dev_priv->mm.gtt_space,
  472. obj->gtt_offset,
  473. obj->base.size,
  474. false);
  475. obj->has_global_gtt_mapping = 1;
  476. }
  477. dev_priv->gtt.start = start;
  478. dev_priv->gtt.total = end - start;
  479. /* Clear any non-preallocated blocks */
  480. drm_mm_for_each_hole(entry, &dev_priv->mm.gtt_space,
  481. hole_start, hole_end) {
  482. DRM_DEBUG_KMS("clearing unused GTT space: [%lx, %lx]\n",
  483. hole_start, hole_end);
  484. dev_priv->gtt.gtt_clear_range(dev, hole_start / PAGE_SIZE,
  485. (hole_end-hole_start) / PAGE_SIZE);
  486. }
  487. /* And finally clear the reserved guard page */
  488. dev_priv->gtt.gtt_clear_range(dev, end / PAGE_SIZE - 1, 1);
  489. }
  490. static bool
  491. intel_enable_ppgtt(struct drm_device *dev)
  492. {
  493. if (i915_enable_ppgtt >= 0)
  494. return i915_enable_ppgtt;
  495. #ifdef CONFIG_INTEL_IOMMU
  496. /* Disable ppgtt on SNB if VT-d is on. */
  497. if (INTEL_INFO(dev)->gen == 6 && intel_iommu_gfx_mapped)
  498. return false;
  499. #endif
  500. return true;
  501. }
  502. void i915_gem_init_global_gtt(struct drm_device *dev)
  503. {
  504. struct drm_i915_private *dev_priv = dev->dev_private;
  505. unsigned long gtt_size, mappable_size;
  506. int ret;
  507. gtt_size = dev_priv->mm.gtt->gtt_total_entries << PAGE_SHIFT;
  508. mappable_size = dev_priv->gtt.mappable_end;
  509. if (intel_enable_ppgtt(dev) && HAS_ALIASING_PPGTT(dev)) {
  510. /* PPGTT pdes are stolen from global gtt ptes, so shrink the
  511. * aperture accordingly when using aliasing ppgtt. */
  512. gtt_size -= I915_PPGTT_PD_ENTRIES*PAGE_SIZE;
  513. i915_gem_setup_global_gtt(dev, 0, mappable_size, gtt_size);
  514. ret = i915_gem_init_aliasing_ppgtt(dev);
  515. if (ret) {
  516. mutex_unlock(&dev->struct_mutex);
  517. return;
  518. }
  519. } else {
  520. /* Let GEM Manage all of the aperture.
  521. *
  522. * However, leave one page at the end still bound to the scratch
  523. * page. There are a number of places where the hardware
  524. * apparently prefetches past the end of the object, and we've
  525. * seen multiple hangs with the GPU head pointer stuck in a
  526. * batchbuffer bound at the last page of the aperture. One page
  527. * should be enough to keep any prefetching inside of the
  528. * aperture.
  529. */
  530. i915_gem_setup_global_gtt(dev, 0, mappable_size, gtt_size);
  531. }
  532. }
  533. static int setup_scratch_page(struct drm_device *dev)
  534. {
  535. struct drm_i915_private *dev_priv = dev->dev_private;
  536. struct page *page;
  537. dma_addr_t dma_addr;
  538. page = alloc_page(GFP_KERNEL | GFP_DMA32 | __GFP_ZERO);
  539. if (page == NULL)
  540. return -ENOMEM;
  541. get_page(page);
  542. set_pages_uc(page, 1);
  543. #ifdef CONFIG_INTEL_IOMMU
  544. dma_addr = pci_map_page(dev->pdev, page, 0, PAGE_SIZE,
  545. PCI_DMA_BIDIRECTIONAL);
  546. if (pci_dma_mapping_error(dev->pdev, dma_addr))
  547. return -EINVAL;
  548. #else
  549. dma_addr = page_to_phys(page);
  550. #endif
  551. dev_priv->gtt.scratch_page = page;
  552. dev_priv->gtt.scratch_page_dma = dma_addr;
  553. return 0;
  554. }
  555. static void teardown_scratch_page(struct drm_device *dev)
  556. {
  557. struct drm_i915_private *dev_priv = dev->dev_private;
  558. set_pages_wb(dev_priv->gtt.scratch_page, 1);
  559. pci_unmap_page(dev->pdev, dev_priv->gtt.scratch_page_dma,
  560. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  561. put_page(dev_priv->gtt.scratch_page);
  562. __free_page(dev_priv->gtt.scratch_page);
  563. }
  564. static inline unsigned int gen6_get_total_gtt_size(u16 snb_gmch_ctl)
  565. {
  566. snb_gmch_ctl >>= SNB_GMCH_GGMS_SHIFT;
  567. snb_gmch_ctl &= SNB_GMCH_GGMS_MASK;
  568. return snb_gmch_ctl << 20;
  569. }
  570. static inline unsigned int gen6_get_stolen_size(u16 snb_gmch_ctl)
  571. {
  572. snb_gmch_ctl >>= SNB_GMCH_GMS_SHIFT;
  573. snb_gmch_ctl &= SNB_GMCH_GMS_MASK;
  574. return snb_gmch_ctl << 25; /* 32 MB units */
  575. }
  576. static inline unsigned int gen7_get_stolen_size(u16 snb_gmch_ctl)
  577. {
  578. static const int stolen_decoder[] = {
  579. 0, 0, 0, 0, 0, 32, 48, 64, 128, 256, 96, 160, 224, 352};
  580. snb_gmch_ctl >>= IVB_GMCH_GMS_SHIFT;
  581. snb_gmch_ctl &= IVB_GMCH_GMS_MASK;
  582. return stolen_decoder[snb_gmch_ctl] << 20;
  583. }
  584. int i915_gem_gtt_init(struct drm_device *dev)
  585. {
  586. struct drm_i915_private *dev_priv = dev->dev_private;
  587. phys_addr_t gtt_bus_addr;
  588. u16 snb_gmch_ctl;
  589. int ret;
  590. dev_priv->gtt.mappable_base = pci_resource_start(dev->pdev, 2);
  591. dev_priv->gtt.mappable_end = pci_resource_len(dev->pdev, 2);
  592. /* On modern platforms we need not worry ourself with the legacy
  593. * hostbridge query stuff. Skip it entirely
  594. */
  595. if (INTEL_INFO(dev)->gen < 6) {
  596. ret = intel_gmch_probe(dev_priv->bridge_dev, dev->pdev, NULL);
  597. if (!ret) {
  598. DRM_ERROR("failed to set up gmch\n");
  599. return -EIO;
  600. }
  601. dev_priv->mm.gtt = intel_gtt_get();
  602. if (!dev_priv->mm.gtt) {
  603. DRM_ERROR("Failed to initialize GTT\n");
  604. intel_gmch_remove();
  605. return -ENODEV;
  606. }
  607. dev_priv->gtt.do_idle_maps = needs_idle_maps(dev);
  608. dev_priv->gtt.gtt_clear_range = i915_ggtt_clear_range;
  609. dev_priv->gtt.gtt_insert_entries = i915_ggtt_insert_entries;
  610. return 0;
  611. }
  612. if (!pci_set_dma_mask(dev->pdev, DMA_BIT_MASK(40)))
  613. pci_set_consistent_dma_mask(dev->pdev, DMA_BIT_MASK(40));
  614. dev_priv->mm.gtt = kzalloc(sizeof(*dev_priv->mm.gtt), GFP_KERNEL);
  615. if (!dev_priv->mm.gtt)
  616. return -ENOMEM;
  617. /* For GEN6+ the PTEs for the ggtt live at 2MB + BAR0 */
  618. gtt_bus_addr = pci_resource_start(dev->pdev, 0) + (2<<20);
  619. /* i9xx_setup */
  620. pci_read_config_word(dev->pdev, SNB_GMCH_CTRL, &snb_gmch_ctl);
  621. dev_priv->mm.gtt->gtt_total_entries =
  622. gen6_get_total_gtt_size(snb_gmch_ctl) / sizeof(gtt_pte_t);
  623. if (INTEL_INFO(dev)->gen < 7)
  624. dev_priv->mm.gtt->stolen_size = gen6_get_stolen_size(snb_gmch_ctl);
  625. else
  626. dev_priv->mm.gtt->stolen_size = gen7_get_stolen_size(snb_gmch_ctl);
  627. /* 64/512MB is the current min/max we actually know of, but this is just a
  628. * coarse sanity check.
  629. */
  630. if ((dev_priv->gtt.mappable_end < (64<<20) ||
  631. (dev_priv->gtt.mappable_end > (512<<20)))) {
  632. DRM_ERROR("Unknown GMADR size (%lx)\n",
  633. dev_priv->gtt.mappable_end);
  634. ret = -ENXIO;
  635. goto err_out;
  636. }
  637. ret = setup_scratch_page(dev);
  638. if (ret) {
  639. DRM_ERROR("Scratch setup failed\n");
  640. goto err_out;
  641. }
  642. dev_priv->gtt.gsm = ioremap_wc(gtt_bus_addr,
  643. dev_priv->mm.gtt->gtt_total_entries * sizeof(gtt_pte_t));
  644. if (!dev_priv->gtt.gsm) {
  645. DRM_ERROR("Failed to map the gtt page table\n");
  646. teardown_scratch_page(dev);
  647. ret = -ENOMEM;
  648. goto err_out;
  649. }
  650. /* GMADR is the PCI aperture used by SW to access tiled GFX surfaces in a linear fashion. */
  651. DRM_INFO("Memory usable by graphics device = %dM\n", dev_priv->mm.gtt->gtt_total_entries >> 8);
  652. DRM_DEBUG_DRIVER("GMADR size = %ldM\n", dev_priv->gtt.mappable_end >> 20);
  653. DRM_DEBUG_DRIVER("GTT stolen size = %dM\n", dev_priv->mm.gtt->stolen_size >> 20);
  654. dev_priv->gtt.gtt_clear_range = gen6_ggtt_clear_range;
  655. dev_priv->gtt.gtt_insert_entries = gen6_ggtt_insert_entries;
  656. return 0;
  657. err_out:
  658. kfree(dev_priv->mm.gtt);
  659. if (INTEL_INFO(dev)->gen < 6)
  660. intel_gmch_remove();
  661. return ret;
  662. }
  663. void i915_gem_gtt_fini(struct drm_device *dev)
  664. {
  665. struct drm_i915_private *dev_priv = dev->dev_private;
  666. iounmap(dev_priv->gtt.gsm);
  667. teardown_scratch_page(dev);
  668. if (INTEL_INFO(dev)->gen < 6)
  669. intel_gmch_remove();
  670. kfree(dev_priv->mm.gtt);
  671. }