dhd_sdio.c 112 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285
  1. /*
  2. * Copyright (c) 2010 Broadcom Corporation
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY
  11. * SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN ACTION
  13. * OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF OR IN
  14. * CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #include <linux/types.h>
  17. #include <linux/kernel.h>
  18. #include <linux/kthread.h>
  19. #include <linux/printk.h>
  20. #include <linux/pci_ids.h>
  21. #include <linux/netdevice.h>
  22. #include <linux/interrupt.h>
  23. #include <linux/sched.h>
  24. #include <linux/mmc/sdio.h>
  25. #include <linux/mmc/sdio_func.h>
  26. #include <linux/mmc/card.h>
  27. #include <linux/semaphore.h>
  28. #include <linux/firmware.h>
  29. #include <linux/module.h>
  30. #include <asm/unaligned.h>
  31. #include <defs.h>
  32. #include <brcmu_wifi.h>
  33. #include <brcmu_utils.h>
  34. #include <brcm_hw_ids.h>
  35. #include <soc.h>
  36. #include "sdio_host.h"
  37. #include "sdio_chip.h"
  38. #define DCMD_RESP_TIMEOUT 2000 /* In milli second */
  39. #ifdef BCMDBG
  40. #define BRCMF_TRAP_INFO_SIZE 80
  41. #define CBUF_LEN (128)
  42. struct rte_log_le {
  43. __le32 buf; /* Can't be pointer on (64-bit) hosts */
  44. __le32 buf_size;
  45. __le32 idx;
  46. char *_buf_compat; /* Redundant pointer for backward compat. */
  47. };
  48. struct rte_console {
  49. /* Virtual UART
  50. * When there is no UART (e.g. Quickturn),
  51. * the host should write a complete
  52. * input line directly into cbuf and then write
  53. * the length into vcons_in.
  54. * This may also be used when there is a real UART
  55. * (at risk of conflicting with
  56. * the real UART). vcons_out is currently unused.
  57. */
  58. uint vcons_in;
  59. uint vcons_out;
  60. /* Output (logging) buffer
  61. * Console output is written to a ring buffer log_buf at index log_idx.
  62. * The host may read the output when it sees log_idx advance.
  63. * Output will be lost if the output wraps around faster than the host
  64. * polls.
  65. */
  66. struct rte_log_le log_le;
  67. /* Console input line buffer
  68. * Characters are read one at a time into cbuf
  69. * until <CR> is received, then
  70. * the buffer is processed as a command line.
  71. * Also used for virtual UART.
  72. */
  73. uint cbuf_idx;
  74. char cbuf[CBUF_LEN];
  75. };
  76. #endif /* BCMDBG */
  77. #include <chipcommon.h>
  78. #include "dhd.h"
  79. #include "dhd_bus.h"
  80. #include "dhd_proto.h"
  81. #include "dhd_dbg.h"
  82. #include <bcmchip.h>
  83. #define TXQLEN 2048 /* bulk tx queue length */
  84. #define TXHI (TXQLEN - 256) /* turn on flow control above TXHI */
  85. #define TXLOW (TXHI - 256) /* turn off flow control below TXLOW */
  86. #define PRIOMASK 7
  87. #define TXRETRIES 2 /* # of retries for tx frames */
  88. #define BRCMF_RXBOUND 50 /* Default for max rx frames in
  89. one scheduling */
  90. #define BRCMF_TXBOUND 20 /* Default for max tx frames in
  91. one scheduling */
  92. #define BRCMF_TXMINMAX 1 /* Max tx frames if rx still pending */
  93. #define MEMBLOCK 2048 /* Block size used for downloading
  94. of dongle image */
  95. #define MAX_DATA_BUF (32 * 1024) /* Must be large enough to hold
  96. biggest possible glom */
  97. #define BRCMF_FIRSTREAD (1 << 6)
  98. /* SBSDIO_DEVICE_CTL */
  99. /* 1: device will assert busy signal when receiving CMD53 */
  100. #define SBSDIO_DEVCTL_SETBUSY 0x01
  101. /* 1: assertion of sdio interrupt is synchronous to the sdio clock */
  102. #define SBSDIO_DEVCTL_SPI_INTR_SYNC 0x02
  103. /* 1: mask all interrupts to host except the chipActive (rev 8) */
  104. #define SBSDIO_DEVCTL_CA_INT_ONLY 0x04
  105. /* 1: isolate internal sdio signals, put external pads in tri-state; requires
  106. * sdio bus power cycle to clear (rev 9) */
  107. #define SBSDIO_DEVCTL_PADS_ISO 0x08
  108. /* Force SD->SB reset mapping (rev 11) */
  109. #define SBSDIO_DEVCTL_SB_RST_CTL 0x30
  110. /* Determined by CoreControl bit */
  111. #define SBSDIO_DEVCTL_RST_CORECTL 0x00
  112. /* Force backplane reset */
  113. #define SBSDIO_DEVCTL_RST_BPRESET 0x10
  114. /* Force no backplane reset */
  115. #define SBSDIO_DEVCTL_RST_NOBPRESET 0x20
  116. /* direct(mapped) cis space */
  117. /* MAPPED common CIS address */
  118. #define SBSDIO_CIS_BASE_COMMON 0x1000
  119. /* maximum bytes in one CIS */
  120. #define SBSDIO_CIS_SIZE_LIMIT 0x200
  121. /* cis offset addr is < 17 bits */
  122. #define SBSDIO_CIS_OFT_ADDR_MASK 0x1FFFF
  123. /* manfid tuple length, include tuple, link bytes */
  124. #define SBSDIO_CIS_MANFID_TUPLE_LEN 6
  125. /* intstatus */
  126. #define I_SMB_SW0 (1 << 0) /* To SB Mail S/W interrupt 0 */
  127. #define I_SMB_SW1 (1 << 1) /* To SB Mail S/W interrupt 1 */
  128. #define I_SMB_SW2 (1 << 2) /* To SB Mail S/W interrupt 2 */
  129. #define I_SMB_SW3 (1 << 3) /* To SB Mail S/W interrupt 3 */
  130. #define I_SMB_SW_MASK 0x0000000f /* To SB Mail S/W interrupts mask */
  131. #define I_SMB_SW_SHIFT 0 /* To SB Mail S/W interrupts shift */
  132. #define I_HMB_SW0 (1 << 4) /* To Host Mail S/W interrupt 0 */
  133. #define I_HMB_SW1 (1 << 5) /* To Host Mail S/W interrupt 1 */
  134. #define I_HMB_SW2 (1 << 6) /* To Host Mail S/W interrupt 2 */
  135. #define I_HMB_SW3 (1 << 7) /* To Host Mail S/W interrupt 3 */
  136. #define I_HMB_SW_MASK 0x000000f0 /* To Host Mail S/W interrupts mask */
  137. #define I_HMB_SW_SHIFT 4 /* To Host Mail S/W interrupts shift */
  138. #define I_WR_OOSYNC (1 << 8) /* Write Frame Out Of Sync */
  139. #define I_RD_OOSYNC (1 << 9) /* Read Frame Out Of Sync */
  140. #define I_PC (1 << 10) /* descriptor error */
  141. #define I_PD (1 << 11) /* data error */
  142. #define I_DE (1 << 12) /* Descriptor protocol Error */
  143. #define I_RU (1 << 13) /* Receive descriptor Underflow */
  144. #define I_RO (1 << 14) /* Receive fifo Overflow */
  145. #define I_XU (1 << 15) /* Transmit fifo Underflow */
  146. #define I_RI (1 << 16) /* Receive Interrupt */
  147. #define I_BUSPWR (1 << 17) /* SDIO Bus Power Change (rev 9) */
  148. #define I_XMTDATA_AVAIL (1 << 23) /* bits in fifo */
  149. #define I_XI (1 << 24) /* Transmit Interrupt */
  150. #define I_RF_TERM (1 << 25) /* Read Frame Terminate */
  151. #define I_WF_TERM (1 << 26) /* Write Frame Terminate */
  152. #define I_PCMCIA_XU (1 << 27) /* PCMCIA Transmit FIFO Underflow */
  153. #define I_SBINT (1 << 28) /* sbintstatus Interrupt */
  154. #define I_CHIPACTIVE (1 << 29) /* chip from doze to active state */
  155. #define I_SRESET (1 << 30) /* CCCR RES interrupt */
  156. #define I_IOE2 (1U << 31) /* CCCR IOE2 Bit Changed */
  157. #define I_ERRORS (I_PC | I_PD | I_DE | I_RU | I_RO | I_XU)
  158. #define I_DMA (I_RI | I_XI | I_ERRORS)
  159. /* corecontrol */
  160. #define CC_CISRDY (1 << 0) /* CIS Ready */
  161. #define CC_BPRESEN (1 << 1) /* CCCR RES signal */
  162. #define CC_F2RDY (1 << 2) /* set CCCR IOR2 bit */
  163. #define CC_CLRPADSISO (1 << 3) /* clear SDIO pads isolation */
  164. #define CC_XMTDATAAVAIL_MODE (1 << 4)
  165. #define CC_XMTDATAAVAIL_CTRL (1 << 5)
  166. /* SDA_FRAMECTRL */
  167. #define SFC_RF_TERM (1 << 0) /* Read Frame Terminate */
  168. #define SFC_WF_TERM (1 << 1) /* Write Frame Terminate */
  169. #define SFC_CRC4WOOS (1 << 2) /* CRC error for write out of sync */
  170. #define SFC_ABORTALL (1 << 3) /* Abort all in-progress frames */
  171. /* HW frame tag */
  172. #define SDPCM_FRAMETAG_LEN 4 /* 2 bytes len, 2 bytes check val */
  173. /* Total length of frame header for dongle protocol */
  174. #define SDPCM_HDRLEN (SDPCM_FRAMETAG_LEN + SDPCM_SWHEADER_LEN)
  175. #define SDPCM_RESERVE (SDPCM_HDRLEN + BRCMF_SDALIGN)
  176. /*
  177. * Software allocation of To SB Mailbox resources
  178. */
  179. /* tosbmailbox bits corresponding to intstatus bits */
  180. #define SMB_NAK (1 << 0) /* Frame NAK */
  181. #define SMB_INT_ACK (1 << 1) /* Host Interrupt ACK */
  182. #define SMB_USE_OOB (1 << 2) /* Use OOB Wakeup */
  183. #define SMB_DEV_INT (1 << 3) /* Miscellaneous Interrupt */
  184. /* tosbmailboxdata */
  185. #define SMB_DATA_VERSION_SHIFT 16 /* host protocol version */
  186. /*
  187. * Software allocation of To Host Mailbox resources
  188. */
  189. /* intstatus bits */
  190. #define I_HMB_FC_STATE I_HMB_SW0 /* Flow Control State */
  191. #define I_HMB_FC_CHANGE I_HMB_SW1 /* Flow Control State Changed */
  192. #define I_HMB_FRAME_IND I_HMB_SW2 /* Frame Indication */
  193. #define I_HMB_HOST_INT I_HMB_SW3 /* Miscellaneous Interrupt */
  194. /* tohostmailboxdata */
  195. #define HMB_DATA_NAKHANDLED 1 /* retransmit NAK'd frame */
  196. #define HMB_DATA_DEVREADY 2 /* talk to host after enable */
  197. #define HMB_DATA_FC 4 /* per prio flowcontrol update flag */
  198. #define HMB_DATA_FWREADY 8 /* fw ready for protocol activity */
  199. #define HMB_DATA_FCDATA_MASK 0xff000000
  200. #define HMB_DATA_FCDATA_SHIFT 24
  201. #define HMB_DATA_VERSION_MASK 0x00ff0000
  202. #define HMB_DATA_VERSION_SHIFT 16
  203. /*
  204. * Software-defined protocol header
  205. */
  206. /* Current protocol version */
  207. #define SDPCM_PROT_VERSION 4
  208. /* SW frame header */
  209. #define SDPCM_PACKET_SEQUENCE(p) (((u8 *)p)[0] & 0xff)
  210. #define SDPCM_CHANNEL_MASK 0x00000f00
  211. #define SDPCM_CHANNEL_SHIFT 8
  212. #define SDPCM_PACKET_CHANNEL(p) (((u8 *)p)[1] & 0x0f)
  213. #define SDPCM_NEXTLEN_OFFSET 2
  214. /* Data Offset from SOF (HW Tag, SW Tag, Pad) */
  215. #define SDPCM_DOFFSET_OFFSET 3 /* Data Offset */
  216. #define SDPCM_DOFFSET_VALUE(p) (((u8 *)p)[SDPCM_DOFFSET_OFFSET] & 0xff)
  217. #define SDPCM_DOFFSET_MASK 0xff000000
  218. #define SDPCM_DOFFSET_SHIFT 24
  219. #define SDPCM_FCMASK_OFFSET 4 /* Flow control */
  220. #define SDPCM_FCMASK_VALUE(p) (((u8 *)p)[SDPCM_FCMASK_OFFSET] & 0xff)
  221. #define SDPCM_WINDOW_OFFSET 5 /* Credit based fc */
  222. #define SDPCM_WINDOW_VALUE(p) (((u8 *)p)[SDPCM_WINDOW_OFFSET] & 0xff)
  223. #define SDPCM_SWHEADER_LEN 8 /* SW header is 64 bits */
  224. /* logical channel numbers */
  225. #define SDPCM_CONTROL_CHANNEL 0 /* Control channel Id */
  226. #define SDPCM_EVENT_CHANNEL 1 /* Asyc Event Indication Channel Id */
  227. #define SDPCM_DATA_CHANNEL 2 /* Data Xmit/Recv Channel Id */
  228. #define SDPCM_GLOM_CHANNEL 3 /* For coalesced packets */
  229. #define SDPCM_TEST_CHANNEL 15 /* Reserved for test/debug packets */
  230. #define SDPCM_SEQUENCE_WRAP 256 /* wrap-around val for 8bit frame seq */
  231. #define SDPCM_GLOMDESC(p) (((u8 *)p)[1] & 0x80)
  232. /*
  233. * Shared structure between dongle and the host.
  234. * The structure contains pointers to trap or assert information.
  235. */
  236. #define SDPCM_SHARED_VERSION 0x0002
  237. #define SDPCM_SHARED_VERSION_MASK 0x00FF
  238. #define SDPCM_SHARED_ASSERT_BUILT 0x0100
  239. #define SDPCM_SHARED_ASSERT 0x0200
  240. #define SDPCM_SHARED_TRAP 0x0400
  241. /* Space for header read, limit for data packets */
  242. #define MAX_HDR_READ (1 << 6)
  243. #define MAX_RX_DATASZ 2048
  244. /* Maximum milliseconds to wait for F2 to come up */
  245. #define BRCMF_WAIT_F2RDY 3000
  246. /* Bump up limit on waiting for HT to account for first startup;
  247. * if the image is doing a CRC calculation before programming the PMU
  248. * for HT availability, it could take a couple hundred ms more, so
  249. * max out at a 1 second (1000000us).
  250. */
  251. #undef PMU_MAX_TRANSITION_DLY
  252. #define PMU_MAX_TRANSITION_DLY 1000000
  253. /* Value for ChipClockCSR during initial setup */
  254. #define BRCMF_INIT_CLKCTL1 (SBSDIO_FORCE_HW_CLKREQ_OFF | \
  255. SBSDIO_ALP_AVAIL_REQ)
  256. /* Flags for SDH calls */
  257. #define F2SYNC (SDIO_REQ_4BYTE | SDIO_REQ_FIXED)
  258. /*
  259. * Conversion of 802.1D priority to precedence level
  260. */
  261. static uint prio2prec(u32 prio)
  262. {
  263. return (prio == PRIO_8021D_NONE || prio == PRIO_8021D_BE) ?
  264. (prio^2) : prio;
  265. }
  266. /* core registers */
  267. struct sdpcmd_regs {
  268. u32 corecontrol; /* 0x00, rev8 */
  269. u32 corestatus; /* rev8 */
  270. u32 PAD[1];
  271. u32 biststatus; /* rev8 */
  272. /* PCMCIA access */
  273. u16 pcmciamesportaladdr; /* 0x010, rev8 */
  274. u16 PAD[1];
  275. u16 pcmciamesportalmask; /* rev8 */
  276. u16 PAD[1];
  277. u16 pcmciawrframebc; /* rev8 */
  278. u16 PAD[1];
  279. u16 pcmciaunderflowtimer; /* rev8 */
  280. u16 PAD[1];
  281. /* interrupt */
  282. u32 intstatus; /* 0x020, rev8 */
  283. u32 hostintmask; /* rev8 */
  284. u32 intmask; /* rev8 */
  285. u32 sbintstatus; /* rev8 */
  286. u32 sbintmask; /* rev8 */
  287. u32 funcintmask; /* rev4 */
  288. u32 PAD[2];
  289. u32 tosbmailbox; /* 0x040, rev8 */
  290. u32 tohostmailbox; /* rev8 */
  291. u32 tosbmailboxdata; /* rev8 */
  292. u32 tohostmailboxdata; /* rev8 */
  293. /* synchronized access to registers in SDIO clock domain */
  294. u32 sdioaccess; /* 0x050, rev8 */
  295. u32 PAD[3];
  296. /* PCMCIA frame control */
  297. u8 pcmciaframectrl; /* 0x060, rev8 */
  298. u8 PAD[3];
  299. u8 pcmciawatermark; /* rev8 */
  300. u8 PAD[155];
  301. /* interrupt batching control */
  302. u32 intrcvlazy; /* 0x100, rev8 */
  303. u32 PAD[3];
  304. /* counters */
  305. u32 cmd52rd; /* 0x110, rev8 */
  306. u32 cmd52wr; /* rev8 */
  307. u32 cmd53rd; /* rev8 */
  308. u32 cmd53wr; /* rev8 */
  309. u32 abort; /* rev8 */
  310. u32 datacrcerror; /* rev8 */
  311. u32 rdoutofsync; /* rev8 */
  312. u32 wroutofsync; /* rev8 */
  313. u32 writebusy; /* rev8 */
  314. u32 readwait; /* rev8 */
  315. u32 readterm; /* rev8 */
  316. u32 writeterm; /* rev8 */
  317. u32 PAD[40];
  318. u32 clockctlstatus; /* rev8 */
  319. u32 PAD[7];
  320. u32 PAD[128]; /* DMA engines */
  321. /* SDIO/PCMCIA CIS region */
  322. char cis[512]; /* 0x400-0x5ff, rev6 */
  323. /* PCMCIA function control registers */
  324. char pcmciafcr[256]; /* 0x600-6ff, rev6 */
  325. u16 PAD[55];
  326. /* PCMCIA backplane access */
  327. u16 backplanecsr; /* 0x76E, rev6 */
  328. u16 backplaneaddr0; /* rev6 */
  329. u16 backplaneaddr1; /* rev6 */
  330. u16 backplaneaddr2; /* rev6 */
  331. u16 backplaneaddr3; /* rev6 */
  332. u16 backplanedata0; /* rev6 */
  333. u16 backplanedata1; /* rev6 */
  334. u16 backplanedata2; /* rev6 */
  335. u16 backplanedata3; /* rev6 */
  336. u16 PAD[31];
  337. /* sprom "size" & "blank" info */
  338. u16 spromstatus; /* 0x7BE, rev2 */
  339. u32 PAD[464];
  340. u16 PAD[0x80];
  341. };
  342. #ifdef BCMDBG
  343. /* Device console log buffer state */
  344. struct brcmf_console {
  345. uint count; /* Poll interval msec counter */
  346. uint log_addr; /* Log struct address (fixed) */
  347. struct rte_log_le log_le; /* Log struct (host copy) */
  348. uint bufsize; /* Size of log buffer */
  349. u8 *buf; /* Log buffer (host copy) */
  350. uint last; /* Last buffer read index */
  351. };
  352. #endif /* BCMDBG */
  353. struct sdpcm_shared {
  354. u32 flags;
  355. u32 trap_addr;
  356. u32 assert_exp_addr;
  357. u32 assert_file_addr;
  358. u32 assert_line;
  359. u32 console_addr; /* Address of struct rte_console */
  360. u32 msgtrace_addr;
  361. u8 tag[32];
  362. };
  363. struct sdpcm_shared_le {
  364. __le32 flags;
  365. __le32 trap_addr;
  366. __le32 assert_exp_addr;
  367. __le32 assert_file_addr;
  368. __le32 assert_line;
  369. __le32 console_addr; /* Address of struct rte_console */
  370. __le32 msgtrace_addr;
  371. u8 tag[32];
  372. };
  373. /* misc chip info needed by some of the routines */
  374. /* Private data for SDIO bus interaction */
  375. struct brcmf_bus {
  376. struct brcmf_pub *drvr;
  377. struct brcmf_sdio_dev *sdiodev; /* sdio device handler */
  378. struct chip_info *ci; /* Chip info struct */
  379. char *vars; /* Variables (from CIS and/or other) */
  380. uint varsz; /* Size of variables buffer */
  381. u32 ramsize; /* Size of RAM in SOCRAM (bytes) */
  382. u32 hostintmask; /* Copy of Host Interrupt Mask */
  383. u32 intstatus; /* Intstatus bits (events) pending */
  384. bool dpc_sched; /* Indicates DPC schedule (intrpt rcvd) */
  385. bool fcstate; /* State of dongle flow-control */
  386. uint blocksize; /* Block size of SDIO transfers */
  387. uint roundup; /* Max roundup limit */
  388. struct pktq txq; /* Queue length used for flow-control */
  389. u8 flowcontrol; /* per prio flow control bitmask */
  390. u8 tx_seq; /* Transmit sequence number (next) */
  391. u8 tx_max; /* Maximum transmit sequence allowed */
  392. u8 hdrbuf[MAX_HDR_READ + BRCMF_SDALIGN];
  393. u8 *rxhdr; /* Header of current rx frame (in hdrbuf) */
  394. u16 nextlen; /* Next Read Len from last header */
  395. u8 rx_seq; /* Receive sequence number (expected) */
  396. bool rxskip; /* Skip receive (awaiting NAK ACK) */
  397. uint rxbound; /* Rx frames to read before resched */
  398. uint txbound; /* Tx frames to send before resched */
  399. uint txminmax;
  400. struct sk_buff *glomd; /* Packet containing glomming descriptor */
  401. struct sk_buff_head glom; /* Packet list for glommed superframe */
  402. uint glomerr; /* Glom packet read errors */
  403. u8 *rxbuf; /* Buffer for receiving control packets */
  404. uint rxblen; /* Allocated length of rxbuf */
  405. u8 *rxctl; /* Aligned pointer into rxbuf */
  406. u8 *databuf; /* Buffer for receiving big glom packet */
  407. u8 *dataptr; /* Aligned pointer into databuf */
  408. uint rxlen; /* Length of valid data in buffer */
  409. u8 sdpcm_ver; /* Bus protocol reported by dongle */
  410. bool intr; /* Use interrupts */
  411. bool poll; /* Use polling */
  412. bool ipend; /* Device interrupt is pending */
  413. uint intrcount; /* Count of device interrupt callbacks */
  414. uint lastintrs; /* Count as of last watchdog timer */
  415. uint spurious; /* Count of spurious interrupts */
  416. uint pollrate; /* Ticks between device polls */
  417. uint polltick; /* Tick counter */
  418. uint pollcnt; /* Count of active polls */
  419. #ifdef BCMDBG
  420. uint console_interval;
  421. struct brcmf_console console; /* Console output polling support */
  422. uint console_addr; /* Console address from shared struct */
  423. #endif /* BCMDBG */
  424. uint regfails; /* Count of R_REG failures */
  425. uint clkstate; /* State of sd and backplane clock(s) */
  426. bool activity; /* Activity flag for clock down */
  427. s32 idletime; /* Control for activity timeout */
  428. s32 idlecount; /* Activity timeout counter */
  429. s32 idleclock; /* How to set bus driver when idle */
  430. s32 sd_rxchain;
  431. bool use_rxchain; /* If brcmf should use PKT chains */
  432. bool sleeping; /* Is SDIO bus sleeping? */
  433. bool rxflow_mode; /* Rx flow control mode */
  434. bool rxflow; /* Is rx flow control on */
  435. bool alp_only; /* Don't use HT clock (ALP only) */
  436. /* Field to decide if rx of control frames happen in rxbuf or lb-pool */
  437. bool usebufpool;
  438. /* Some additional counters */
  439. uint tx_sderrs; /* Count of tx attempts with sd errors */
  440. uint fcqueued; /* Tx packets that got queued */
  441. uint rxrtx; /* Count of rtx requests (NAK to dongle) */
  442. uint rx_toolong; /* Receive frames too long to receive */
  443. uint rxc_errors; /* SDIO errors when reading control frames */
  444. uint rx_hdrfail; /* SDIO errors on header reads */
  445. uint rx_badhdr; /* Bad received headers (roosync?) */
  446. uint rx_badseq; /* Mismatched rx sequence number */
  447. uint fc_rcvd; /* Number of flow-control events received */
  448. uint fc_xoff; /* Number which turned on flow-control */
  449. uint fc_xon; /* Number which turned off flow-control */
  450. uint rxglomfail; /* Failed deglom attempts */
  451. uint rxglomframes; /* Number of glom frames (superframes) */
  452. uint rxglompkts; /* Number of packets from glom frames */
  453. uint f2rxhdrs; /* Number of header reads */
  454. uint f2rxdata; /* Number of frame data reads */
  455. uint f2txdata; /* Number of f2 frame writes */
  456. uint f1regdata; /* Number of f1 register accesses */
  457. u8 *ctrl_frame_buf;
  458. u32 ctrl_frame_len;
  459. bool ctrl_frame_stat;
  460. spinlock_t txqlock;
  461. wait_queue_head_t ctrl_wait;
  462. wait_queue_head_t dcmd_resp_wait;
  463. struct timer_list timer;
  464. struct completion watchdog_wait;
  465. struct task_struct *watchdog_tsk;
  466. bool wd_timer_valid;
  467. uint save_ms;
  468. struct task_struct *dpc_tsk;
  469. struct completion dpc_wait;
  470. struct semaphore sdsem;
  471. const char *fw_name;
  472. const struct firmware *firmware;
  473. const char *nv_name;
  474. u32 fw_ptr;
  475. };
  476. /* clkstate */
  477. #define CLK_NONE 0
  478. #define CLK_SDONLY 1
  479. #define CLK_PENDING 2 /* Not used yet */
  480. #define CLK_AVAIL 3
  481. #ifdef BCMDBG
  482. static int qcount[NUMPRIO];
  483. static int tx_packets[NUMPRIO];
  484. #endif /* BCMDBG */
  485. #define SDIO_DRIVE_STRENGTH 6 /* in milliamps */
  486. #define RETRYCHAN(chan) ((chan) == SDPCM_EVENT_CHANNEL)
  487. /* Retry count for register access failures */
  488. static const uint retry_limit = 2;
  489. /* Limit on rounding up frames */
  490. static const uint max_roundup = 512;
  491. #define ALIGNMENT 4
  492. static void pkt_align(struct sk_buff *p, int len, int align)
  493. {
  494. uint datalign;
  495. datalign = (unsigned long)(p->data);
  496. datalign = roundup(datalign, (align)) - datalign;
  497. if (datalign)
  498. skb_pull(p, datalign);
  499. __skb_trim(p, len);
  500. }
  501. /* To check if there's window offered */
  502. static bool data_ok(struct brcmf_bus *bus)
  503. {
  504. return (u8)(bus->tx_max - bus->tx_seq) != 0 &&
  505. ((u8)(bus->tx_max - bus->tx_seq) & 0x80) == 0;
  506. }
  507. /*
  508. * Reads a register in the SDIO hardware block. This block occupies a series of
  509. * adresses on the 32 bit backplane bus.
  510. */
  511. static void
  512. r_sdreg32(struct brcmf_bus *bus, u32 *regvar, u32 reg_offset, u32 *retryvar)
  513. {
  514. *retryvar = 0;
  515. do {
  516. *regvar = brcmf_sdcard_reg_read(bus->sdiodev,
  517. bus->ci->buscorebase + reg_offset, sizeof(u32));
  518. } while (brcmf_sdcard_regfail(bus->sdiodev) &&
  519. (++(*retryvar) <= retry_limit));
  520. if (*retryvar) {
  521. bus->regfails += (*retryvar-1);
  522. if (*retryvar > retry_limit) {
  523. brcmf_dbg(ERROR, "FAILED READ %Xh\n", reg_offset);
  524. *regvar = 0;
  525. }
  526. }
  527. }
  528. static void
  529. w_sdreg32(struct brcmf_bus *bus, u32 regval, u32 reg_offset, u32 *retryvar)
  530. {
  531. *retryvar = 0;
  532. do {
  533. brcmf_sdcard_reg_write(bus->sdiodev,
  534. bus->ci->buscorebase + reg_offset,
  535. sizeof(u32), regval);
  536. } while (brcmf_sdcard_regfail(bus->sdiodev) &&
  537. (++(*retryvar) <= retry_limit));
  538. if (*retryvar) {
  539. bus->regfails += (*retryvar-1);
  540. if (*retryvar > retry_limit)
  541. brcmf_dbg(ERROR, "FAILED REGISTER WRITE %Xh\n",
  542. reg_offset);
  543. }
  544. }
  545. #define PKT_AVAILABLE() (intstatus & I_HMB_FRAME_IND)
  546. #define HOSTINTMASK (I_HMB_SW_MASK | I_CHIPACTIVE)
  547. /* Packet free applicable unconditionally for sdio and sdspi.
  548. * Conditional if bufpool was present for gspi bus.
  549. */
  550. static void brcmf_sdbrcm_pktfree2(struct brcmf_bus *bus, struct sk_buff *pkt)
  551. {
  552. if (bus->usebufpool)
  553. brcmu_pkt_buf_free_skb(pkt);
  554. }
  555. /* Turn backplane clock on or off */
  556. static int brcmf_sdbrcm_htclk(struct brcmf_bus *bus, bool on, bool pendok)
  557. {
  558. int err;
  559. u8 clkctl, clkreq, devctl;
  560. unsigned long timeout;
  561. brcmf_dbg(TRACE, "Enter\n");
  562. clkctl = 0;
  563. if (on) {
  564. /* Request HT Avail */
  565. clkreq =
  566. bus->alp_only ? SBSDIO_ALP_AVAIL_REQ : SBSDIO_HT_AVAIL_REQ;
  567. brcmf_sdcard_cfg_write(bus->sdiodev, SDIO_FUNC_1,
  568. SBSDIO_FUNC1_CHIPCLKCSR, clkreq, &err);
  569. if (err) {
  570. brcmf_dbg(ERROR, "HT Avail request error: %d\n", err);
  571. return -EBADE;
  572. }
  573. if (pendok && ((bus->ci->buscoretype == PCMCIA_CORE_ID)
  574. && (bus->ci->buscorerev == 9))) {
  575. u32 dummy, retries;
  576. r_sdreg32(bus, &dummy,
  577. offsetof(struct sdpcmd_regs, clockctlstatus),
  578. &retries);
  579. }
  580. /* Check current status */
  581. clkctl = brcmf_sdcard_cfg_read(bus->sdiodev, SDIO_FUNC_1,
  582. SBSDIO_FUNC1_CHIPCLKCSR, &err);
  583. if (err) {
  584. brcmf_dbg(ERROR, "HT Avail read error: %d\n", err);
  585. return -EBADE;
  586. }
  587. /* Go to pending and await interrupt if appropriate */
  588. if (!SBSDIO_CLKAV(clkctl, bus->alp_only) && pendok) {
  589. /* Allow only clock-available interrupt */
  590. devctl = brcmf_sdcard_cfg_read(bus->sdiodev,
  591. SDIO_FUNC_1,
  592. SBSDIO_DEVICE_CTL, &err);
  593. if (err) {
  594. brcmf_dbg(ERROR, "Devctl error setting CA: %d\n",
  595. err);
  596. return -EBADE;
  597. }
  598. devctl |= SBSDIO_DEVCTL_CA_INT_ONLY;
  599. brcmf_sdcard_cfg_write(bus->sdiodev, SDIO_FUNC_1,
  600. SBSDIO_DEVICE_CTL, devctl, &err);
  601. brcmf_dbg(INFO, "CLKCTL: set PENDING\n");
  602. bus->clkstate = CLK_PENDING;
  603. return 0;
  604. } else if (bus->clkstate == CLK_PENDING) {
  605. /* Cancel CA-only interrupt filter */
  606. devctl =
  607. brcmf_sdcard_cfg_read(bus->sdiodev, SDIO_FUNC_1,
  608. SBSDIO_DEVICE_CTL, &err);
  609. devctl &= ~SBSDIO_DEVCTL_CA_INT_ONLY;
  610. brcmf_sdcard_cfg_write(bus->sdiodev, SDIO_FUNC_1,
  611. SBSDIO_DEVICE_CTL, devctl, &err);
  612. }
  613. /* Otherwise, wait here (polling) for HT Avail */
  614. timeout = jiffies +
  615. msecs_to_jiffies(PMU_MAX_TRANSITION_DLY/1000);
  616. while (!SBSDIO_CLKAV(clkctl, bus->alp_only)) {
  617. clkctl = brcmf_sdcard_cfg_read(bus->sdiodev,
  618. SDIO_FUNC_1,
  619. SBSDIO_FUNC1_CHIPCLKCSR,
  620. &err);
  621. if (time_after(jiffies, timeout))
  622. break;
  623. else
  624. usleep_range(5000, 10000);
  625. }
  626. if (err) {
  627. brcmf_dbg(ERROR, "HT Avail request error: %d\n", err);
  628. return -EBADE;
  629. }
  630. if (!SBSDIO_CLKAV(clkctl, bus->alp_only)) {
  631. brcmf_dbg(ERROR, "HT Avail timeout (%d): clkctl 0x%02x\n",
  632. PMU_MAX_TRANSITION_DLY, clkctl);
  633. return -EBADE;
  634. }
  635. /* Mark clock available */
  636. bus->clkstate = CLK_AVAIL;
  637. brcmf_dbg(INFO, "CLKCTL: turned ON\n");
  638. #if defined(BCMDBG)
  639. if (bus->alp_only != true) {
  640. if (SBSDIO_ALPONLY(clkctl))
  641. brcmf_dbg(ERROR, "HT Clock should be on\n");
  642. }
  643. #endif /* defined (BCMDBG) */
  644. bus->activity = true;
  645. } else {
  646. clkreq = 0;
  647. if (bus->clkstate == CLK_PENDING) {
  648. /* Cancel CA-only interrupt filter */
  649. devctl = brcmf_sdcard_cfg_read(bus->sdiodev,
  650. SDIO_FUNC_1,
  651. SBSDIO_DEVICE_CTL, &err);
  652. devctl &= ~SBSDIO_DEVCTL_CA_INT_ONLY;
  653. brcmf_sdcard_cfg_write(bus->sdiodev, SDIO_FUNC_1,
  654. SBSDIO_DEVICE_CTL, devctl, &err);
  655. }
  656. bus->clkstate = CLK_SDONLY;
  657. brcmf_sdcard_cfg_write(bus->sdiodev, SDIO_FUNC_1,
  658. SBSDIO_FUNC1_CHIPCLKCSR, clkreq, &err);
  659. brcmf_dbg(INFO, "CLKCTL: turned OFF\n");
  660. if (err) {
  661. brcmf_dbg(ERROR, "Failed access turning clock off: %d\n",
  662. err);
  663. return -EBADE;
  664. }
  665. }
  666. return 0;
  667. }
  668. /* Change idle/active SD state */
  669. static int brcmf_sdbrcm_sdclk(struct brcmf_bus *bus, bool on)
  670. {
  671. brcmf_dbg(TRACE, "Enter\n");
  672. if (on)
  673. bus->clkstate = CLK_SDONLY;
  674. else
  675. bus->clkstate = CLK_NONE;
  676. return 0;
  677. }
  678. /* Transition SD and backplane clock readiness */
  679. static int brcmf_sdbrcm_clkctl(struct brcmf_bus *bus, uint target, bool pendok)
  680. {
  681. #ifdef BCMDBG
  682. uint oldstate = bus->clkstate;
  683. #endif /* BCMDBG */
  684. brcmf_dbg(TRACE, "Enter\n");
  685. /* Early exit if we're already there */
  686. if (bus->clkstate == target) {
  687. if (target == CLK_AVAIL) {
  688. brcmf_sdbrcm_wd_timer(bus, BRCMF_WD_POLL_MS);
  689. bus->activity = true;
  690. }
  691. return 0;
  692. }
  693. switch (target) {
  694. case CLK_AVAIL:
  695. /* Make sure SD clock is available */
  696. if (bus->clkstate == CLK_NONE)
  697. brcmf_sdbrcm_sdclk(bus, true);
  698. /* Now request HT Avail on the backplane */
  699. brcmf_sdbrcm_htclk(bus, true, pendok);
  700. brcmf_sdbrcm_wd_timer(bus, BRCMF_WD_POLL_MS);
  701. bus->activity = true;
  702. break;
  703. case CLK_SDONLY:
  704. /* Remove HT request, or bring up SD clock */
  705. if (bus->clkstate == CLK_NONE)
  706. brcmf_sdbrcm_sdclk(bus, true);
  707. else if (bus->clkstate == CLK_AVAIL)
  708. brcmf_sdbrcm_htclk(bus, false, false);
  709. else
  710. brcmf_dbg(ERROR, "request for %d -> %d\n",
  711. bus->clkstate, target);
  712. brcmf_sdbrcm_wd_timer(bus, BRCMF_WD_POLL_MS);
  713. break;
  714. case CLK_NONE:
  715. /* Make sure to remove HT request */
  716. if (bus->clkstate == CLK_AVAIL)
  717. brcmf_sdbrcm_htclk(bus, false, false);
  718. /* Now remove the SD clock */
  719. brcmf_sdbrcm_sdclk(bus, false);
  720. brcmf_sdbrcm_wd_timer(bus, 0);
  721. break;
  722. }
  723. #ifdef BCMDBG
  724. brcmf_dbg(INFO, "%d -> %d\n", oldstate, bus->clkstate);
  725. #endif /* BCMDBG */
  726. return 0;
  727. }
  728. static int brcmf_sdbrcm_bussleep(struct brcmf_bus *bus, bool sleep)
  729. {
  730. uint retries = 0;
  731. brcmf_dbg(INFO, "request %s (currently %s)\n",
  732. sleep ? "SLEEP" : "WAKE",
  733. bus->sleeping ? "SLEEP" : "WAKE");
  734. /* Done if we're already in the requested state */
  735. if (sleep == bus->sleeping)
  736. return 0;
  737. /* Going to sleep: set the alarm and turn off the lights... */
  738. if (sleep) {
  739. /* Don't sleep if something is pending */
  740. if (bus->dpc_sched || bus->rxskip || pktq_len(&bus->txq))
  741. return -EBUSY;
  742. /* Make sure the controller has the bus up */
  743. brcmf_sdbrcm_clkctl(bus, CLK_AVAIL, false);
  744. /* Tell device to start using OOB wakeup */
  745. w_sdreg32(bus, SMB_USE_OOB,
  746. offsetof(struct sdpcmd_regs, tosbmailbox), &retries);
  747. if (retries > retry_limit)
  748. brcmf_dbg(ERROR, "CANNOT SIGNAL CHIP, WILL NOT WAKE UP!!\n");
  749. /* Turn off our contribution to the HT clock request */
  750. brcmf_sdbrcm_clkctl(bus, CLK_SDONLY, false);
  751. brcmf_sdcard_cfg_write(bus->sdiodev, SDIO_FUNC_1,
  752. SBSDIO_FUNC1_CHIPCLKCSR,
  753. SBSDIO_FORCE_HW_CLKREQ_OFF, NULL);
  754. /* Isolate the bus */
  755. brcmf_sdcard_cfg_write(bus->sdiodev, SDIO_FUNC_1,
  756. SBSDIO_DEVICE_CTL,
  757. SBSDIO_DEVCTL_PADS_ISO, NULL);
  758. /* Change state */
  759. bus->sleeping = true;
  760. } else {
  761. /* Waking up: bus power up is ok, set local state */
  762. brcmf_sdcard_cfg_write(bus->sdiodev, SDIO_FUNC_1,
  763. SBSDIO_FUNC1_CHIPCLKCSR, 0, NULL);
  764. /* Force pad isolation off if possible
  765. (in case power never toggled) */
  766. if ((bus->ci->buscoretype == PCMCIA_CORE_ID)
  767. && (bus->ci->buscorerev >= 10))
  768. brcmf_sdcard_cfg_write(bus->sdiodev, SDIO_FUNC_1,
  769. SBSDIO_DEVICE_CTL, 0, NULL);
  770. /* Make sure the controller has the bus up */
  771. brcmf_sdbrcm_clkctl(bus, CLK_AVAIL, false);
  772. /* Send misc interrupt to indicate OOB not needed */
  773. w_sdreg32(bus, 0, offsetof(struct sdpcmd_regs, tosbmailboxdata),
  774. &retries);
  775. if (retries <= retry_limit)
  776. w_sdreg32(bus, SMB_DEV_INT,
  777. offsetof(struct sdpcmd_regs, tosbmailbox),
  778. &retries);
  779. if (retries > retry_limit)
  780. brcmf_dbg(ERROR, "CANNOT SIGNAL CHIP TO CLEAR OOB!!\n");
  781. /* Make sure we have SD bus access */
  782. brcmf_sdbrcm_clkctl(bus, CLK_SDONLY, false);
  783. /* Change state */
  784. bus->sleeping = false;
  785. }
  786. return 0;
  787. }
  788. static void bus_wake(struct brcmf_bus *bus)
  789. {
  790. if (bus->sleeping)
  791. brcmf_sdbrcm_bussleep(bus, false);
  792. }
  793. static u32 brcmf_sdbrcm_hostmail(struct brcmf_bus *bus)
  794. {
  795. u32 intstatus = 0;
  796. u32 hmb_data;
  797. u8 fcbits;
  798. uint retries = 0;
  799. brcmf_dbg(TRACE, "Enter\n");
  800. /* Read mailbox data and ack that we did so */
  801. r_sdreg32(bus, &hmb_data,
  802. offsetof(struct sdpcmd_regs, tohostmailboxdata), &retries);
  803. if (retries <= retry_limit)
  804. w_sdreg32(bus, SMB_INT_ACK,
  805. offsetof(struct sdpcmd_regs, tosbmailbox), &retries);
  806. bus->f1regdata += 2;
  807. /* Dongle recomposed rx frames, accept them again */
  808. if (hmb_data & HMB_DATA_NAKHANDLED) {
  809. brcmf_dbg(INFO, "Dongle reports NAK handled, expect rtx of %d\n",
  810. bus->rx_seq);
  811. if (!bus->rxskip)
  812. brcmf_dbg(ERROR, "unexpected NAKHANDLED!\n");
  813. bus->rxskip = false;
  814. intstatus |= I_HMB_FRAME_IND;
  815. }
  816. /*
  817. * DEVREADY does not occur with gSPI.
  818. */
  819. if (hmb_data & (HMB_DATA_DEVREADY | HMB_DATA_FWREADY)) {
  820. bus->sdpcm_ver =
  821. (hmb_data & HMB_DATA_VERSION_MASK) >>
  822. HMB_DATA_VERSION_SHIFT;
  823. if (bus->sdpcm_ver != SDPCM_PROT_VERSION)
  824. brcmf_dbg(ERROR, "Version mismatch, dongle reports %d, "
  825. "expecting %d\n",
  826. bus->sdpcm_ver, SDPCM_PROT_VERSION);
  827. else
  828. brcmf_dbg(INFO, "Dongle ready, protocol version %d\n",
  829. bus->sdpcm_ver);
  830. }
  831. /*
  832. * Flow Control has been moved into the RX headers and this out of band
  833. * method isn't used any more.
  834. * remaining backward compatible with older dongles.
  835. */
  836. if (hmb_data & HMB_DATA_FC) {
  837. fcbits = (hmb_data & HMB_DATA_FCDATA_MASK) >>
  838. HMB_DATA_FCDATA_SHIFT;
  839. if (fcbits & ~bus->flowcontrol)
  840. bus->fc_xoff++;
  841. if (bus->flowcontrol & ~fcbits)
  842. bus->fc_xon++;
  843. bus->fc_rcvd++;
  844. bus->flowcontrol = fcbits;
  845. }
  846. /* Shouldn't be any others */
  847. if (hmb_data & ~(HMB_DATA_DEVREADY |
  848. HMB_DATA_NAKHANDLED |
  849. HMB_DATA_FC |
  850. HMB_DATA_FWREADY |
  851. HMB_DATA_FCDATA_MASK | HMB_DATA_VERSION_MASK))
  852. brcmf_dbg(ERROR, "Unknown mailbox data content: 0x%02x\n",
  853. hmb_data);
  854. return intstatus;
  855. }
  856. static void brcmf_sdbrcm_rxfail(struct brcmf_bus *bus, bool abort, bool rtx)
  857. {
  858. uint retries = 0;
  859. u16 lastrbc;
  860. u8 hi, lo;
  861. int err;
  862. brcmf_dbg(ERROR, "%sterminate frame%s\n",
  863. abort ? "abort command, " : "",
  864. rtx ? ", send NAK" : "");
  865. if (abort)
  866. brcmf_sdcard_abort(bus->sdiodev, SDIO_FUNC_2);
  867. brcmf_sdcard_cfg_write(bus->sdiodev, SDIO_FUNC_1,
  868. SBSDIO_FUNC1_FRAMECTRL,
  869. SFC_RF_TERM, &err);
  870. bus->f1regdata++;
  871. /* Wait until the packet has been flushed (device/FIFO stable) */
  872. for (lastrbc = retries = 0xffff; retries > 0; retries--) {
  873. hi = brcmf_sdcard_cfg_read(bus->sdiodev, SDIO_FUNC_1,
  874. SBSDIO_FUNC1_RFRAMEBCHI, NULL);
  875. lo = brcmf_sdcard_cfg_read(bus->sdiodev, SDIO_FUNC_1,
  876. SBSDIO_FUNC1_RFRAMEBCLO, NULL);
  877. bus->f1regdata += 2;
  878. if ((hi == 0) && (lo == 0))
  879. break;
  880. if ((hi > (lastrbc >> 8)) && (lo > (lastrbc & 0x00ff))) {
  881. brcmf_dbg(ERROR, "count growing: last 0x%04x now 0x%04x\n",
  882. lastrbc, (hi << 8) + lo);
  883. }
  884. lastrbc = (hi << 8) + lo;
  885. }
  886. if (!retries)
  887. brcmf_dbg(ERROR, "count never zeroed: last 0x%04x\n", lastrbc);
  888. else
  889. brcmf_dbg(INFO, "flush took %d iterations\n", 0xffff - retries);
  890. if (rtx) {
  891. bus->rxrtx++;
  892. w_sdreg32(bus, SMB_NAK,
  893. offsetof(struct sdpcmd_regs, tosbmailbox), &retries);
  894. bus->f1regdata++;
  895. if (retries <= retry_limit)
  896. bus->rxskip = true;
  897. }
  898. /* Clear partial in any case */
  899. bus->nextlen = 0;
  900. /* If we can't reach the device, signal failure */
  901. if (err || brcmf_sdcard_regfail(bus->sdiodev))
  902. bus->drvr->busstate = BRCMF_BUS_DOWN;
  903. }
  904. /* copy a buffer into a pkt buffer chain */
  905. static uint brcmf_sdbrcm_glom_from_buf(struct brcmf_bus *bus, uint len)
  906. {
  907. uint n, ret = 0;
  908. struct sk_buff *p;
  909. u8 *buf;
  910. buf = bus->dataptr;
  911. /* copy the data */
  912. skb_queue_walk(&bus->glom, p) {
  913. n = min_t(uint, p->len, len);
  914. memcpy(p->data, buf, n);
  915. buf += n;
  916. len -= n;
  917. ret += n;
  918. if (!len)
  919. break;
  920. }
  921. return ret;
  922. }
  923. static u8 brcmf_sdbrcm_rxglom(struct brcmf_bus *bus, u8 rxseq)
  924. {
  925. u16 dlen, totlen;
  926. u8 *dptr, num = 0;
  927. u16 sublen, check;
  928. struct sk_buff *pfirst, *plast, *pnext, *save_pfirst;
  929. int errcode;
  930. u8 chan, seq, doff, sfdoff;
  931. u8 txmax;
  932. int ifidx = 0;
  933. bool usechain = bus->use_rxchain;
  934. /* If packets, issue read(s) and send up packet chain */
  935. /* Return sequence numbers consumed? */
  936. brcmf_dbg(TRACE, "start: glomd %p glom %p\n",
  937. bus->glomd, skb_peek(&bus->glom));
  938. /* If there's a descriptor, generate the packet chain */
  939. if (bus->glomd) {
  940. pfirst = plast = pnext = NULL;
  941. dlen = (u16) (bus->glomd->len);
  942. dptr = bus->glomd->data;
  943. if (!dlen || (dlen & 1)) {
  944. brcmf_dbg(ERROR, "bad glomd len(%d), ignore descriptor\n",
  945. dlen);
  946. dlen = 0;
  947. }
  948. for (totlen = num = 0; dlen; num++) {
  949. /* Get (and move past) next length */
  950. sublen = get_unaligned_le16(dptr);
  951. dlen -= sizeof(u16);
  952. dptr += sizeof(u16);
  953. if ((sublen < SDPCM_HDRLEN) ||
  954. ((num == 0) && (sublen < (2 * SDPCM_HDRLEN)))) {
  955. brcmf_dbg(ERROR, "descriptor len %d bad: %d\n",
  956. num, sublen);
  957. pnext = NULL;
  958. break;
  959. }
  960. if (sublen % BRCMF_SDALIGN) {
  961. brcmf_dbg(ERROR, "sublen %d not multiple of %d\n",
  962. sublen, BRCMF_SDALIGN);
  963. usechain = false;
  964. }
  965. totlen += sublen;
  966. /* For last frame, adjust read len so total
  967. is a block multiple */
  968. if (!dlen) {
  969. sublen +=
  970. (roundup(totlen, bus->blocksize) - totlen);
  971. totlen = roundup(totlen, bus->blocksize);
  972. }
  973. /* Allocate/chain packet for next subframe */
  974. pnext = brcmu_pkt_buf_get_skb(sublen + BRCMF_SDALIGN);
  975. if (pnext == NULL) {
  976. brcmf_dbg(ERROR, "bcm_pkt_buf_get_skb failed, num %d len %d\n",
  977. num, sublen);
  978. break;
  979. }
  980. skb_queue_tail(&bus->glom, pnext);
  981. /* Adhere to start alignment requirements */
  982. pkt_align(pnext, sublen, BRCMF_SDALIGN);
  983. }
  984. /* If all allocations succeeded, save packet chain
  985. in bus structure */
  986. if (pnext) {
  987. brcmf_dbg(GLOM, "allocated %d-byte packet chain for %d subframes\n",
  988. totlen, num);
  989. if (BRCMF_GLOM_ON() && bus->nextlen &&
  990. totlen != bus->nextlen) {
  991. brcmf_dbg(GLOM, "glomdesc mismatch: nextlen %d glomdesc %d rxseq %d\n",
  992. bus->nextlen, totlen, rxseq);
  993. }
  994. pfirst = pnext = NULL;
  995. } else {
  996. if (!skb_queue_empty(&bus->glom))
  997. skb_queue_walk_safe(&bus->glom, pfirst, pnext) {
  998. skb_unlink(pfirst, &bus->glom);
  999. brcmu_pkt_buf_free_skb(pfirst);
  1000. }
  1001. num = 0;
  1002. }
  1003. /* Done with descriptor packet */
  1004. brcmu_pkt_buf_free_skb(bus->glomd);
  1005. bus->glomd = NULL;
  1006. bus->nextlen = 0;
  1007. }
  1008. /* Ok -- either we just generated a packet chain,
  1009. or had one from before */
  1010. if (!skb_queue_empty(&bus->glom)) {
  1011. if (BRCMF_GLOM_ON()) {
  1012. brcmf_dbg(GLOM, "try superframe read, packet chain:\n");
  1013. skb_queue_walk(&bus->glom, pnext) {
  1014. brcmf_dbg(GLOM, " %p: %p len 0x%04x (%d)\n",
  1015. pnext, (u8 *) (pnext->data),
  1016. pnext->len, pnext->len);
  1017. }
  1018. }
  1019. pfirst = skb_peek(&bus->glom);
  1020. dlen = (u16) brcmu_pkttotlen(pfirst);
  1021. /* Do an SDIO read for the superframe. Configurable iovar to
  1022. * read directly into the chained packet, or allocate a large
  1023. * packet and and copy into the chain.
  1024. */
  1025. if (usechain) {
  1026. errcode = brcmf_sdcard_recv_buf(bus->sdiodev,
  1027. bus->sdiodev->sbwad,
  1028. SDIO_FUNC_2,
  1029. F2SYNC, (u8 *) pfirst->data, dlen,
  1030. pfirst);
  1031. } else if (bus->dataptr) {
  1032. errcode = brcmf_sdcard_recv_buf(bus->sdiodev,
  1033. bus->sdiodev->sbwad,
  1034. SDIO_FUNC_2,
  1035. F2SYNC, bus->dataptr, dlen,
  1036. NULL);
  1037. sublen = (u16) brcmf_sdbrcm_glom_from_buf(bus, dlen);
  1038. if (sublen != dlen) {
  1039. brcmf_dbg(ERROR, "FAILED TO COPY, dlen %d sublen %d\n",
  1040. dlen, sublen);
  1041. errcode = -1;
  1042. }
  1043. pnext = NULL;
  1044. } else {
  1045. brcmf_dbg(ERROR, "COULDN'T ALLOC %d-BYTE GLOM, FORCE FAILURE\n",
  1046. dlen);
  1047. errcode = -1;
  1048. }
  1049. bus->f2rxdata++;
  1050. /* On failure, kill the superframe, allow a couple retries */
  1051. if (errcode < 0) {
  1052. brcmf_dbg(ERROR, "glom read of %d bytes failed: %d\n",
  1053. dlen, errcode);
  1054. bus->drvr->rx_errors++;
  1055. if (bus->glomerr++ < 3) {
  1056. brcmf_sdbrcm_rxfail(bus, true, true);
  1057. } else {
  1058. bus->glomerr = 0;
  1059. brcmf_sdbrcm_rxfail(bus, true, false);
  1060. bus->rxglomfail++;
  1061. skb_queue_walk_safe(&bus->glom, pfirst, pnext) {
  1062. skb_unlink(pfirst, &bus->glom);
  1063. brcmu_pkt_buf_free_skb(pfirst);
  1064. }
  1065. }
  1066. return 0;
  1067. }
  1068. #ifdef BCMDBG
  1069. if (BRCMF_GLOM_ON()) {
  1070. printk(KERN_DEBUG "SUPERFRAME:\n");
  1071. print_hex_dump_bytes("", DUMP_PREFIX_OFFSET,
  1072. pfirst->data, min_t(int, pfirst->len, 48));
  1073. }
  1074. #endif
  1075. /* Validate the superframe header */
  1076. dptr = (u8 *) (pfirst->data);
  1077. sublen = get_unaligned_le16(dptr);
  1078. check = get_unaligned_le16(dptr + sizeof(u16));
  1079. chan = SDPCM_PACKET_CHANNEL(&dptr[SDPCM_FRAMETAG_LEN]);
  1080. seq = SDPCM_PACKET_SEQUENCE(&dptr[SDPCM_FRAMETAG_LEN]);
  1081. bus->nextlen = dptr[SDPCM_FRAMETAG_LEN + SDPCM_NEXTLEN_OFFSET];
  1082. if ((bus->nextlen << 4) > MAX_RX_DATASZ) {
  1083. brcmf_dbg(INFO, "nextlen too large (%d) seq %d\n",
  1084. bus->nextlen, seq);
  1085. bus->nextlen = 0;
  1086. }
  1087. doff = SDPCM_DOFFSET_VALUE(&dptr[SDPCM_FRAMETAG_LEN]);
  1088. txmax = SDPCM_WINDOW_VALUE(&dptr[SDPCM_FRAMETAG_LEN]);
  1089. errcode = 0;
  1090. if ((u16)~(sublen ^ check)) {
  1091. brcmf_dbg(ERROR, "(superframe): HW hdr error: len/check 0x%04x/0x%04x\n",
  1092. sublen, check);
  1093. errcode = -1;
  1094. } else if (roundup(sublen, bus->blocksize) != dlen) {
  1095. brcmf_dbg(ERROR, "(superframe): len 0x%04x, rounded 0x%04x, expect 0x%04x\n",
  1096. sublen, roundup(sublen, bus->blocksize),
  1097. dlen);
  1098. errcode = -1;
  1099. } else if (SDPCM_PACKET_CHANNEL(&dptr[SDPCM_FRAMETAG_LEN]) !=
  1100. SDPCM_GLOM_CHANNEL) {
  1101. brcmf_dbg(ERROR, "(superframe): bad channel %d\n",
  1102. SDPCM_PACKET_CHANNEL(
  1103. &dptr[SDPCM_FRAMETAG_LEN]));
  1104. errcode = -1;
  1105. } else if (SDPCM_GLOMDESC(&dptr[SDPCM_FRAMETAG_LEN])) {
  1106. brcmf_dbg(ERROR, "(superframe): got 2nd descriptor?\n");
  1107. errcode = -1;
  1108. } else if ((doff < SDPCM_HDRLEN) ||
  1109. (doff > (pfirst->len - SDPCM_HDRLEN))) {
  1110. brcmf_dbg(ERROR, "(superframe): Bad data offset %d: HW %d pkt %d min %d\n",
  1111. doff, sublen, pfirst->len, SDPCM_HDRLEN);
  1112. errcode = -1;
  1113. }
  1114. /* Check sequence number of superframe SW header */
  1115. if (rxseq != seq) {
  1116. brcmf_dbg(INFO, "(superframe) rx_seq %d, expected %d\n",
  1117. seq, rxseq);
  1118. bus->rx_badseq++;
  1119. rxseq = seq;
  1120. }
  1121. /* Check window for sanity */
  1122. if ((u8) (txmax - bus->tx_seq) > 0x40) {
  1123. brcmf_dbg(ERROR, "unlikely tx max %d with tx_seq %d\n",
  1124. txmax, bus->tx_seq);
  1125. txmax = bus->tx_seq + 2;
  1126. }
  1127. bus->tx_max = txmax;
  1128. /* Remove superframe header, remember offset */
  1129. skb_pull(pfirst, doff);
  1130. sfdoff = doff;
  1131. /* Validate all the subframe headers */
  1132. for (num = 0, pnext = pfirst; pnext && !errcode;
  1133. num++, pnext = pnext->next) {
  1134. dptr = (u8 *) (pnext->data);
  1135. dlen = (u16) (pnext->len);
  1136. sublen = get_unaligned_le16(dptr);
  1137. check = get_unaligned_le16(dptr + sizeof(u16));
  1138. chan = SDPCM_PACKET_CHANNEL(&dptr[SDPCM_FRAMETAG_LEN]);
  1139. doff = SDPCM_DOFFSET_VALUE(&dptr[SDPCM_FRAMETAG_LEN]);
  1140. #ifdef BCMDBG
  1141. if (BRCMF_GLOM_ON()) {
  1142. printk(KERN_DEBUG "subframe:\n");
  1143. print_hex_dump_bytes("", DUMP_PREFIX_OFFSET,
  1144. dptr, 32);
  1145. }
  1146. #endif
  1147. if ((u16)~(sublen ^ check)) {
  1148. brcmf_dbg(ERROR, "(subframe %d): HW hdr error: len/check 0x%04x/0x%04x\n",
  1149. num, sublen, check);
  1150. errcode = -1;
  1151. } else if ((sublen > dlen) || (sublen < SDPCM_HDRLEN)) {
  1152. brcmf_dbg(ERROR, "(subframe %d): length mismatch: len 0x%04x, expect 0x%04x\n",
  1153. num, sublen, dlen);
  1154. errcode = -1;
  1155. } else if ((chan != SDPCM_DATA_CHANNEL) &&
  1156. (chan != SDPCM_EVENT_CHANNEL)) {
  1157. brcmf_dbg(ERROR, "(subframe %d): bad channel %d\n",
  1158. num, chan);
  1159. errcode = -1;
  1160. } else if ((doff < SDPCM_HDRLEN) || (doff > sublen)) {
  1161. brcmf_dbg(ERROR, "(subframe %d): Bad data offset %d: HW %d min %d\n",
  1162. num, doff, sublen, SDPCM_HDRLEN);
  1163. errcode = -1;
  1164. }
  1165. }
  1166. if (errcode) {
  1167. /* Terminate frame on error, request
  1168. a couple retries */
  1169. if (bus->glomerr++ < 3) {
  1170. /* Restore superframe header space */
  1171. skb_push(pfirst, sfdoff);
  1172. brcmf_sdbrcm_rxfail(bus, true, true);
  1173. } else {
  1174. bus->glomerr = 0;
  1175. brcmf_sdbrcm_rxfail(bus, true, false);
  1176. bus->rxglomfail++;
  1177. skb_queue_walk_safe(&bus->glom, pfirst, pnext) {
  1178. skb_unlink(pfirst, &bus->glom);
  1179. brcmu_pkt_buf_free_skb(pfirst);
  1180. }
  1181. }
  1182. bus->nextlen = 0;
  1183. return 0;
  1184. }
  1185. /* Basic SD framing looks ok - process each packet (header) */
  1186. save_pfirst = pfirst;
  1187. plast = NULL;
  1188. for (num = 0; pfirst; rxseq++, pfirst = pnext) {
  1189. pnext = pfirst->next;
  1190. pfirst->next = NULL;
  1191. dptr = (u8 *) (pfirst->data);
  1192. sublen = get_unaligned_le16(dptr);
  1193. chan = SDPCM_PACKET_CHANNEL(&dptr[SDPCM_FRAMETAG_LEN]);
  1194. seq = SDPCM_PACKET_SEQUENCE(&dptr[SDPCM_FRAMETAG_LEN]);
  1195. doff = SDPCM_DOFFSET_VALUE(&dptr[SDPCM_FRAMETAG_LEN]);
  1196. brcmf_dbg(GLOM, "Get subframe %d, %p(%p/%d), sublen %d chan %d seq %d\n",
  1197. num, pfirst, pfirst->data,
  1198. pfirst->len, sublen, chan, seq);
  1199. /* precondition: chan == SDPCM_DATA_CHANNEL ||
  1200. chan == SDPCM_EVENT_CHANNEL */
  1201. if (rxseq != seq) {
  1202. brcmf_dbg(GLOM, "rx_seq %d, expected %d\n",
  1203. seq, rxseq);
  1204. bus->rx_badseq++;
  1205. rxseq = seq;
  1206. }
  1207. #ifdef BCMDBG
  1208. if (BRCMF_BYTES_ON() && BRCMF_DATA_ON()) {
  1209. printk(KERN_DEBUG "Rx Subframe Data:\n");
  1210. print_hex_dump_bytes("", DUMP_PREFIX_OFFSET,
  1211. dptr, dlen);
  1212. }
  1213. #endif
  1214. __skb_trim(pfirst, sublen);
  1215. skb_pull(pfirst, doff);
  1216. if (pfirst->len == 0) {
  1217. brcmu_pkt_buf_free_skb(pfirst);
  1218. if (plast)
  1219. plast->next = pnext;
  1220. else
  1221. save_pfirst = pnext;
  1222. continue;
  1223. } else if (brcmf_proto_hdrpull(bus->drvr, &ifidx,
  1224. pfirst) != 0) {
  1225. brcmf_dbg(ERROR, "rx protocol error\n");
  1226. bus->drvr->rx_errors++;
  1227. brcmu_pkt_buf_free_skb(pfirst);
  1228. if (plast)
  1229. plast->next = pnext;
  1230. else
  1231. save_pfirst = pnext;
  1232. continue;
  1233. }
  1234. /* this packet will go up, link back into
  1235. chain and count it */
  1236. pfirst->next = pnext;
  1237. plast = pfirst;
  1238. num++;
  1239. #ifdef BCMDBG
  1240. if (BRCMF_GLOM_ON()) {
  1241. brcmf_dbg(GLOM, "subframe %d to stack, %p (%p/%d) nxt/lnk %p/%p\n",
  1242. num, pfirst, pfirst->data,
  1243. pfirst->len, pfirst->next,
  1244. pfirst->prev);
  1245. print_hex_dump_bytes("", DUMP_PREFIX_OFFSET,
  1246. pfirst->data,
  1247. min_t(int, pfirst->len, 32));
  1248. }
  1249. #endif /* BCMDBG */
  1250. }
  1251. if (num) {
  1252. up(&bus->sdsem);
  1253. brcmf_rx_frame(bus->drvr, ifidx, save_pfirst, num);
  1254. down(&bus->sdsem);
  1255. }
  1256. bus->rxglomframes++;
  1257. bus->rxglompkts += num;
  1258. }
  1259. return num;
  1260. }
  1261. static int brcmf_sdbrcm_dcmd_resp_wait(struct brcmf_bus *bus, uint *condition,
  1262. bool *pending)
  1263. {
  1264. DECLARE_WAITQUEUE(wait, current);
  1265. int timeout = msecs_to_jiffies(DCMD_RESP_TIMEOUT);
  1266. /* Wait until control frame is available */
  1267. add_wait_queue(&bus->dcmd_resp_wait, &wait);
  1268. set_current_state(TASK_INTERRUPTIBLE);
  1269. while (!(*condition) && (!signal_pending(current) && timeout))
  1270. timeout = schedule_timeout(timeout);
  1271. if (signal_pending(current))
  1272. *pending = true;
  1273. set_current_state(TASK_RUNNING);
  1274. remove_wait_queue(&bus->dcmd_resp_wait, &wait);
  1275. return timeout;
  1276. }
  1277. static int brcmf_sdbrcm_dcmd_resp_wake(struct brcmf_bus *bus)
  1278. {
  1279. if (waitqueue_active(&bus->dcmd_resp_wait))
  1280. wake_up_interruptible(&bus->dcmd_resp_wait);
  1281. return 0;
  1282. }
  1283. static void
  1284. brcmf_sdbrcm_read_control(struct brcmf_bus *bus, u8 *hdr, uint len, uint doff)
  1285. {
  1286. uint rdlen, pad;
  1287. int sdret;
  1288. brcmf_dbg(TRACE, "Enter\n");
  1289. /* Set rxctl for frame (w/optional alignment) */
  1290. bus->rxctl = bus->rxbuf;
  1291. bus->rxctl += BRCMF_FIRSTREAD;
  1292. pad = ((unsigned long)bus->rxctl % BRCMF_SDALIGN);
  1293. if (pad)
  1294. bus->rxctl += (BRCMF_SDALIGN - pad);
  1295. bus->rxctl -= BRCMF_FIRSTREAD;
  1296. /* Copy the already-read portion over */
  1297. memcpy(bus->rxctl, hdr, BRCMF_FIRSTREAD);
  1298. if (len <= BRCMF_FIRSTREAD)
  1299. goto gotpkt;
  1300. /* Raise rdlen to next SDIO block to avoid tail command */
  1301. rdlen = len - BRCMF_FIRSTREAD;
  1302. if (bus->roundup && bus->blocksize && (rdlen > bus->blocksize)) {
  1303. pad = bus->blocksize - (rdlen % bus->blocksize);
  1304. if ((pad <= bus->roundup) && (pad < bus->blocksize) &&
  1305. ((len + pad) < bus->drvr->maxctl))
  1306. rdlen += pad;
  1307. } else if (rdlen % BRCMF_SDALIGN) {
  1308. rdlen += BRCMF_SDALIGN - (rdlen % BRCMF_SDALIGN);
  1309. }
  1310. /* Satisfy length-alignment requirements */
  1311. if (rdlen & (ALIGNMENT - 1))
  1312. rdlen = roundup(rdlen, ALIGNMENT);
  1313. /* Drop if the read is too big or it exceeds our maximum */
  1314. if ((rdlen + BRCMF_FIRSTREAD) > bus->drvr->maxctl) {
  1315. brcmf_dbg(ERROR, "%d-byte control read exceeds %d-byte buffer\n",
  1316. rdlen, bus->drvr->maxctl);
  1317. bus->drvr->rx_errors++;
  1318. brcmf_sdbrcm_rxfail(bus, false, false);
  1319. goto done;
  1320. }
  1321. if ((len - doff) > bus->drvr->maxctl) {
  1322. brcmf_dbg(ERROR, "%d-byte ctl frame (%d-byte ctl data) exceeds %d-byte limit\n",
  1323. len, len - doff, bus->drvr->maxctl);
  1324. bus->drvr->rx_errors++;
  1325. bus->rx_toolong++;
  1326. brcmf_sdbrcm_rxfail(bus, false, false);
  1327. goto done;
  1328. }
  1329. /* Read remainder of frame body into the rxctl buffer */
  1330. sdret = brcmf_sdcard_recv_buf(bus->sdiodev,
  1331. bus->sdiodev->sbwad,
  1332. SDIO_FUNC_2,
  1333. F2SYNC, (bus->rxctl + BRCMF_FIRSTREAD), rdlen,
  1334. NULL);
  1335. bus->f2rxdata++;
  1336. /* Control frame failures need retransmission */
  1337. if (sdret < 0) {
  1338. brcmf_dbg(ERROR, "read %d control bytes failed: %d\n",
  1339. rdlen, sdret);
  1340. bus->rxc_errors++;
  1341. brcmf_sdbrcm_rxfail(bus, true, true);
  1342. goto done;
  1343. }
  1344. gotpkt:
  1345. #ifdef BCMDBG
  1346. if (BRCMF_BYTES_ON() && BRCMF_CTL_ON()) {
  1347. printk(KERN_DEBUG "RxCtrl:\n");
  1348. print_hex_dump_bytes("", DUMP_PREFIX_OFFSET, bus->rxctl, len);
  1349. }
  1350. #endif
  1351. /* Point to valid data and indicate its length */
  1352. bus->rxctl += doff;
  1353. bus->rxlen = len - doff;
  1354. done:
  1355. /* Awake any waiters */
  1356. brcmf_sdbrcm_dcmd_resp_wake(bus);
  1357. }
  1358. /* Pad read to blocksize for efficiency */
  1359. static void brcmf_pad(struct brcmf_bus *bus, u16 *pad, u16 *rdlen)
  1360. {
  1361. if (bus->roundup && bus->blocksize && *rdlen > bus->blocksize) {
  1362. *pad = bus->blocksize - (*rdlen % bus->blocksize);
  1363. if (*pad <= bus->roundup && *pad < bus->blocksize &&
  1364. *rdlen + *pad + BRCMF_FIRSTREAD < MAX_RX_DATASZ)
  1365. *rdlen += *pad;
  1366. } else if (*rdlen % BRCMF_SDALIGN) {
  1367. *rdlen += BRCMF_SDALIGN - (*rdlen % BRCMF_SDALIGN);
  1368. }
  1369. }
  1370. static void
  1371. brcmf_alloc_pkt_and_read(struct brcmf_bus *bus, u16 rdlen,
  1372. struct sk_buff **pkt, u8 **rxbuf)
  1373. {
  1374. int sdret; /* Return code from calls */
  1375. *pkt = brcmu_pkt_buf_get_skb(rdlen + BRCMF_SDALIGN);
  1376. if (*pkt == NULL)
  1377. return;
  1378. pkt_align(*pkt, rdlen, BRCMF_SDALIGN);
  1379. *rxbuf = (u8 *) ((*pkt)->data);
  1380. /* Read the entire frame */
  1381. sdret = brcmf_sdcard_recv_buf(bus->sdiodev, bus->sdiodev->sbwad,
  1382. SDIO_FUNC_2, F2SYNC,
  1383. *rxbuf, rdlen, *pkt);
  1384. bus->f2rxdata++;
  1385. if (sdret < 0) {
  1386. brcmf_dbg(ERROR, "(nextlen): read %d bytes failed: %d\n",
  1387. rdlen, sdret);
  1388. brcmu_pkt_buf_free_skb(*pkt);
  1389. bus->drvr->rx_errors++;
  1390. /* Force retry w/normal header read.
  1391. * Don't attempt NAK for
  1392. * gSPI
  1393. */
  1394. brcmf_sdbrcm_rxfail(bus, true, true);
  1395. *pkt = NULL;
  1396. }
  1397. }
  1398. /* Checks the header */
  1399. static int
  1400. brcmf_check_rxbuf(struct brcmf_bus *bus, struct sk_buff *pkt, u8 *rxbuf,
  1401. u8 rxseq, u16 nextlen, u16 *len)
  1402. {
  1403. u16 check;
  1404. bool len_consistent; /* Result of comparing readahead len and
  1405. len from hw-hdr */
  1406. memcpy(bus->rxhdr, rxbuf, SDPCM_HDRLEN);
  1407. /* Extract hardware header fields */
  1408. *len = get_unaligned_le16(bus->rxhdr);
  1409. check = get_unaligned_le16(bus->rxhdr + sizeof(u16));
  1410. /* All zeros means readahead info was bad */
  1411. if (!(*len | check)) {
  1412. brcmf_dbg(INFO, "(nextlen): read zeros in HW header???\n");
  1413. goto fail;
  1414. }
  1415. /* Validate check bytes */
  1416. if ((u16)~(*len ^ check)) {
  1417. brcmf_dbg(ERROR, "(nextlen): HW hdr error: nextlen/len/check 0x%04x/0x%04x/0x%04x\n",
  1418. nextlen, *len, check);
  1419. bus->rx_badhdr++;
  1420. brcmf_sdbrcm_rxfail(bus, false, false);
  1421. goto fail;
  1422. }
  1423. /* Validate frame length */
  1424. if (*len < SDPCM_HDRLEN) {
  1425. brcmf_dbg(ERROR, "(nextlen): HW hdr length invalid: %d\n",
  1426. *len);
  1427. goto fail;
  1428. }
  1429. /* Check for consistency with readahead info */
  1430. len_consistent = (nextlen != (roundup(*len, 16) >> 4));
  1431. if (len_consistent) {
  1432. /* Mismatch, force retry w/normal
  1433. header (may be >4K) */
  1434. brcmf_dbg(ERROR, "(nextlen): mismatch, nextlen %d len %d rnd %d; expected rxseq %d\n",
  1435. nextlen, *len, roundup(*len, 16),
  1436. rxseq);
  1437. brcmf_sdbrcm_rxfail(bus, true, true);
  1438. goto fail;
  1439. }
  1440. return 0;
  1441. fail:
  1442. brcmf_sdbrcm_pktfree2(bus, pkt);
  1443. return -EINVAL;
  1444. }
  1445. /* Return true if there may be more frames to read */
  1446. static uint
  1447. brcmf_sdbrcm_readframes(struct brcmf_bus *bus, uint maxframes, bool *finished)
  1448. {
  1449. u16 len, check; /* Extracted hardware header fields */
  1450. u8 chan, seq, doff; /* Extracted software header fields */
  1451. u8 fcbits; /* Extracted fcbits from software header */
  1452. struct sk_buff *pkt; /* Packet for event or data frames */
  1453. u16 pad; /* Number of pad bytes to read */
  1454. u16 rdlen; /* Total number of bytes to read */
  1455. u8 rxseq; /* Next sequence number to expect */
  1456. uint rxleft = 0; /* Remaining number of frames allowed */
  1457. int sdret; /* Return code from calls */
  1458. u8 txmax; /* Maximum tx sequence offered */
  1459. u8 *rxbuf;
  1460. int ifidx = 0;
  1461. uint rxcount = 0; /* Total frames read */
  1462. brcmf_dbg(TRACE, "Enter\n");
  1463. /* Not finished unless we encounter no more frames indication */
  1464. *finished = false;
  1465. for (rxseq = bus->rx_seq, rxleft = maxframes;
  1466. !bus->rxskip && rxleft && bus->drvr->busstate != BRCMF_BUS_DOWN;
  1467. rxseq++, rxleft--) {
  1468. /* Handle glomming separately */
  1469. if (bus->glomd || !skb_queue_empty(&bus->glom)) {
  1470. u8 cnt;
  1471. brcmf_dbg(GLOM, "calling rxglom: glomd %p, glom %p\n",
  1472. bus->glomd, skb_peek(&bus->glom));
  1473. cnt = brcmf_sdbrcm_rxglom(bus, rxseq);
  1474. brcmf_dbg(GLOM, "rxglom returned %d\n", cnt);
  1475. rxseq += cnt - 1;
  1476. rxleft = (rxleft > cnt) ? (rxleft - cnt) : 1;
  1477. continue;
  1478. }
  1479. /* Try doing single read if we can */
  1480. if (bus->nextlen) {
  1481. u16 nextlen = bus->nextlen;
  1482. bus->nextlen = 0;
  1483. rdlen = len = nextlen << 4;
  1484. brcmf_pad(bus, &pad, &rdlen);
  1485. /*
  1486. * After the frame is received we have to
  1487. * distinguish whether it is data
  1488. * or non-data frame.
  1489. */
  1490. brcmf_alloc_pkt_and_read(bus, rdlen, &pkt, &rxbuf);
  1491. if (pkt == NULL) {
  1492. /* Give up on data, request rtx of events */
  1493. brcmf_dbg(ERROR, "(nextlen): brcmf_alloc_pkt_and_read failed: len %d rdlen %d expected rxseq %d\n",
  1494. len, rdlen, rxseq);
  1495. continue;
  1496. }
  1497. if (brcmf_check_rxbuf(bus, pkt, rxbuf, rxseq, nextlen,
  1498. &len) < 0)
  1499. continue;
  1500. /* Extract software header fields */
  1501. chan = SDPCM_PACKET_CHANNEL(
  1502. &bus->rxhdr[SDPCM_FRAMETAG_LEN]);
  1503. seq = SDPCM_PACKET_SEQUENCE(
  1504. &bus->rxhdr[SDPCM_FRAMETAG_LEN]);
  1505. doff = SDPCM_DOFFSET_VALUE(
  1506. &bus->rxhdr[SDPCM_FRAMETAG_LEN]);
  1507. txmax = SDPCM_WINDOW_VALUE(
  1508. &bus->rxhdr[SDPCM_FRAMETAG_LEN]);
  1509. bus->nextlen =
  1510. bus->rxhdr[SDPCM_FRAMETAG_LEN +
  1511. SDPCM_NEXTLEN_OFFSET];
  1512. if ((bus->nextlen << 4) > MAX_RX_DATASZ) {
  1513. brcmf_dbg(INFO, "(nextlen): got frame w/nextlen too large (%d), seq %d\n",
  1514. bus->nextlen, seq);
  1515. bus->nextlen = 0;
  1516. }
  1517. bus->drvr->rx_readahead_cnt++;
  1518. /* Handle Flow Control */
  1519. fcbits = SDPCM_FCMASK_VALUE(
  1520. &bus->rxhdr[SDPCM_FRAMETAG_LEN]);
  1521. if (bus->flowcontrol != fcbits) {
  1522. if (~bus->flowcontrol & fcbits)
  1523. bus->fc_xoff++;
  1524. if (bus->flowcontrol & ~fcbits)
  1525. bus->fc_xon++;
  1526. bus->fc_rcvd++;
  1527. bus->flowcontrol = fcbits;
  1528. }
  1529. /* Check and update sequence number */
  1530. if (rxseq != seq) {
  1531. brcmf_dbg(INFO, "(nextlen): rx_seq %d, expected %d\n",
  1532. seq, rxseq);
  1533. bus->rx_badseq++;
  1534. rxseq = seq;
  1535. }
  1536. /* Check window for sanity */
  1537. if ((u8) (txmax - bus->tx_seq) > 0x40) {
  1538. brcmf_dbg(ERROR, "got unlikely tx max %d with tx_seq %d\n",
  1539. txmax, bus->tx_seq);
  1540. txmax = bus->tx_seq + 2;
  1541. }
  1542. bus->tx_max = txmax;
  1543. #ifdef BCMDBG
  1544. if (BRCMF_BYTES_ON() && BRCMF_DATA_ON()) {
  1545. printk(KERN_DEBUG "Rx Data:\n");
  1546. print_hex_dump_bytes("", DUMP_PREFIX_OFFSET,
  1547. rxbuf, len);
  1548. } else if (BRCMF_HDRS_ON()) {
  1549. printk(KERN_DEBUG "RxHdr:\n");
  1550. print_hex_dump_bytes("", DUMP_PREFIX_OFFSET,
  1551. bus->rxhdr, SDPCM_HDRLEN);
  1552. }
  1553. #endif
  1554. if (chan == SDPCM_CONTROL_CHANNEL) {
  1555. brcmf_dbg(ERROR, "(nextlen): readahead on control packet %d?\n",
  1556. seq);
  1557. /* Force retry w/normal header read */
  1558. bus->nextlen = 0;
  1559. brcmf_sdbrcm_rxfail(bus, false, true);
  1560. brcmf_sdbrcm_pktfree2(bus, pkt);
  1561. continue;
  1562. }
  1563. /* Validate data offset */
  1564. if ((doff < SDPCM_HDRLEN) || (doff > len)) {
  1565. brcmf_dbg(ERROR, "(nextlen): bad data offset %d: HW len %d min %d\n",
  1566. doff, len, SDPCM_HDRLEN);
  1567. brcmf_sdbrcm_rxfail(bus, false, false);
  1568. brcmf_sdbrcm_pktfree2(bus, pkt);
  1569. continue;
  1570. }
  1571. /* All done with this one -- now deliver the packet */
  1572. goto deliver;
  1573. }
  1574. /* Read frame header (hardware and software) */
  1575. sdret = brcmf_sdcard_recv_buf(bus->sdiodev, bus->sdiodev->sbwad,
  1576. SDIO_FUNC_2, F2SYNC, bus->rxhdr,
  1577. BRCMF_FIRSTREAD, NULL);
  1578. bus->f2rxhdrs++;
  1579. if (sdret < 0) {
  1580. brcmf_dbg(ERROR, "RXHEADER FAILED: %d\n", sdret);
  1581. bus->rx_hdrfail++;
  1582. brcmf_sdbrcm_rxfail(bus, true, true);
  1583. continue;
  1584. }
  1585. #ifdef BCMDBG
  1586. if (BRCMF_BYTES_ON() || BRCMF_HDRS_ON()) {
  1587. printk(KERN_DEBUG "RxHdr:\n");
  1588. print_hex_dump_bytes("", DUMP_PREFIX_OFFSET,
  1589. bus->rxhdr, SDPCM_HDRLEN);
  1590. }
  1591. #endif
  1592. /* Extract hardware header fields */
  1593. len = get_unaligned_le16(bus->rxhdr);
  1594. check = get_unaligned_le16(bus->rxhdr + sizeof(u16));
  1595. /* All zeros means no more frames */
  1596. if (!(len | check)) {
  1597. *finished = true;
  1598. break;
  1599. }
  1600. /* Validate check bytes */
  1601. if ((u16) ~(len ^ check)) {
  1602. brcmf_dbg(ERROR, "HW hdr err: len/check 0x%04x/0x%04x\n",
  1603. len, check);
  1604. bus->rx_badhdr++;
  1605. brcmf_sdbrcm_rxfail(bus, false, false);
  1606. continue;
  1607. }
  1608. /* Validate frame length */
  1609. if (len < SDPCM_HDRLEN) {
  1610. brcmf_dbg(ERROR, "HW hdr length invalid: %d\n", len);
  1611. continue;
  1612. }
  1613. /* Extract software header fields */
  1614. chan = SDPCM_PACKET_CHANNEL(&bus->rxhdr[SDPCM_FRAMETAG_LEN]);
  1615. seq = SDPCM_PACKET_SEQUENCE(&bus->rxhdr[SDPCM_FRAMETAG_LEN]);
  1616. doff = SDPCM_DOFFSET_VALUE(&bus->rxhdr[SDPCM_FRAMETAG_LEN]);
  1617. txmax = SDPCM_WINDOW_VALUE(&bus->rxhdr[SDPCM_FRAMETAG_LEN]);
  1618. /* Validate data offset */
  1619. if ((doff < SDPCM_HDRLEN) || (doff > len)) {
  1620. brcmf_dbg(ERROR, "Bad data offset %d: HW len %d, min %d seq %d\n",
  1621. doff, len, SDPCM_HDRLEN, seq);
  1622. bus->rx_badhdr++;
  1623. brcmf_sdbrcm_rxfail(bus, false, false);
  1624. continue;
  1625. }
  1626. /* Save the readahead length if there is one */
  1627. bus->nextlen =
  1628. bus->rxhdr[SDPCM_FRAMETAG_LEN + SDPCM_NEXTLEN_OFFSET];
  1629. if ((bus->nextlen << 4) > MAX_RX_DATASZ) {
  1630. brcmf_dbg(INFO, "(nextlen): got frame w/nextlen too large (%d), seq %d\n",
  1631. bus->nextlen, seq);
  1632. bus->nextlen = 0;
  1633. }
  1634. /* Handle Flow Control */
  1635. fcbits = SDPCM_FCMASK_VALUE(&bus->rxhdr[SDPCM_FRAMETAG_LEN]);
  1636. if (bus->flowcontrol != fcbits) {
  1637. if (~bus->flowcontrol & fcbits)
  1638. bus->fc_xoff++;
  1639. if (bus->flowcontrol & ~fcbits)
  1640. bus->fc_xon++;
  1641. bus->fc_rcvd++;
  1642. bus->flowcontrol = fcbits;
  1643. }
  1644. /* Check and update sequence number */
  1645. if (rxseq != seq) {
  1646. brcmf_dbg(INFO, "rx_seq %d, expected %d\n", seq, rxseq);
  1647. bus->rx_badseq++;
  1648. rxseq = seq;
  1649. }
  1650. /* Check window for sanity */
  1651. if ((u8) (txmax - bus->tx_seq) > 0x40) {
  1652. brcmf_dbg(ERROR, "unlikely tx max %d with tx_seq %d\n",
  1653. txmax, bus->tx_seq);
  1654. txmax = bus->tx_seq + 2;
  1655. }
  1656. bus->tx_max = txmax;
  1657. /* Call a separate function for control frames */
  1658. if (chan == SDPCM_CONTROL_CHANNEL) {
  1659. brcmf_sdbrcm_read_control(bus, bus->rxhdr, len, doff);
  1660. continue;
  1661. }
  1662. /* precondition: chan is either SDPCM_DATA_CHANNEL,
  1663. SDPCM_EVENT_CHANNEL, SDPCM_TEST_CHANNEL or
  1664. SDPCM_GLOM_CHANNEL */
  1665. /* Length to read */
  1666. rdlen = (len > BRCMF_FIRSTREAD) ? (len - BRCMF_FIRSTREAD) : 0;
  1667. /* May pad read to blocksize for efficiency */
  1668. if (bus->roundup && bus->blocksize &&
  1669. (rdlen > bus->blocksize)) {
  1670. pad = bus->blocksize - (rdlen % bus->blocksize);
  1671. if ((pad <= bus->roundup) && (pad < bus->blocksize) &&
  1672. ((rdlen + pad + BRCMF_FIRSTREAD) < MAX_RX_DATASZ))
  1673. rdlen += pad;
  1674. } else if (rdlen % BRCMF_SDALIGN) {
  1675. rdlen += BRCMF_SDALIGN - (rdlen % BRCMF_SDALIGN);
  1676. }
  1677. /* Satisfy length-alignment requirements */
  1678. if (rdlen & (ALIGNMENT - 1))
  1679. rdlen = roundup(rdlen, ALIGNMENT);
  1680. if ((rdlen + BRCMF_FIRSTREAD) > MAX_RX_DATASZ) {
  1681. /* Too long -- skip this frame */
  1682. brcmf_dbg(ERROR, "too long: len %d rdlen %d\n",
  1683. len, rdlen);
  1684. bus->drvr->rx_errors++;
  1685. bus->rx_toolong++;
  1686. brcmf_sdbrcm_rxfail(bus, false, false);
  1687. continue;
  1688. }
  1689. pkt = brcmu_pkt_buf_get_skb(rdlen +
  1690. BRCMF_FIRSTREAD + BRCMF_SDALIGN);
  1691. if (!pkt) {
  1692. /* Give up on data, request rtx of events */
  1693. brcmf_dbg(ERROR, "brcmu_pkt_buf_get_skb failed: rdlen %d chan %d\n",
  1694. rdlen, chan);
  1695. bus->drvr->rx_dropped++;
  1696. brcmf_sdbrcm_rxfail(bus, false, RETRYCHAN(chan));
  1697. continue;
  1698. }
  1699. /* Leave room for what we already read, and align remainder */
  1700. skb_pull(pkt, BRCMF_FIRSTREAD);
  1701. pkt_align(pkt, rdlen, BRCMF_SDALIGN);
  1702. /* Read the remaining frame data */
  1703. sdret = brcmf_sdcard_recv_buf(bus->sdiodev, bus->sdiodev->sbwad,
  1704. SDIO_FUNC_2, F2SYNC, ((u8 *) (pkt->data)),
  1705. rdlen, pkt);
  1706. bus->f2rxdata++;
  1707. if (sdret < 0) {
  1708. brcmf_dbg(ERROR, "read %d %s bytes failed: %d\n", rdlen,
  1709. ((chan == SDPCM_EVENT_CHANNEL) ? "event"
  1710. : ((chan == SDPCM_DATA_CHANNEL) ? "data"
  1711. : "test")), sdret);
  1712. brcmu_pkt_buf_free_skb(pkt);
  1713. bus->drvr->rx_errors++;
  1714. brcmf_sdbrcm_rxfail(bus, true, RETRYCHAN(chan));
  1715. continue;
  1716. }
  1717. /* Copy the already-read portion */
  1718. skb_push(pkt, BRCMF_FIRSTREAD);
  1719. memcpy(pkt->data, bus->rxhdr, BRCMF_FIRSTREAD);
  1720. #ifdef BCMDBG
  1721. if (BRCMF_BYTES_ON() && BRCMF_DATA_ON()) {
  1722. printk(KERN_DEBUG "Rx Data:\n");
  1723. print_hex_dump_bytes("", DUMP_PREFIX_OFFSET,
  1724. pkt->data, len);
  1725. }
  1726. #endif
  1727. deliver:
  1728. /* Save superframe descriptor and allocate packet frame */
  1729. if (chan == SDPCM_GLOM_CHANNEL) {
  1730. if (SDPCM_GLOMDESC(&bus->rxhdr[SDPCM_FRAMETAG_LEN])) {
  1731. brcmf_dbg(GLOM, "glom descriptor, %d bytes:\n",
  1732. len);
  1733. #ifdef BCMDBG
  1734. if (BRCMF_GLOM_ON()) {
  1735. printk(KERN_DEBUG "Glom Data:\n");
  1736. print_hex_dump_bytes("",
  1737. DUMP_PREFIX_OFFSET,
  1738. pkt->data, len);
  1739. }
  1740. #endif
  1741. __skb_trim(pkt, len);
  1742. skb_pull(pkt, SDPCM_HDRLEN);
  1743. bus->glomd = pkt;
  1744. } else {
  1745. brcmf_dbg(ERROR, "%s: glom superframe w/o "
  1746. "descriptor!\n", __func__);
  1747. brcmf_sdbrcm_rxfail(bus, false, false);
  1748. }
  1749. continue;
  1750. }
  1751. /* Fill in packet len and prio, deliver upward */
  1752. __skb_trim(pkt, len);
  1753. skb_pull(pkt, doff);
  1754. if (pkt->len == 0) {
  1755. brcmu_pkt_buf_free_skb(pkt);
  1756. continue;
  1757. } else if (brcmf_proto_hdrpull(bus->drvr, &ifidx, pkt) != 0) {
  1758. brcmf_dbg(ERROR, "rx protocol error\n");
  1759. brcmu_pkt_buf_free_skb(pkt);
  1760. bus->drvr->rx_errors++;
  1761. continue;
  1762. }
  1763. /* Unlock during rx call */
  1764. up(&bus->sdsem);
  1765. brcmf_rx_frame(bus->drvr, ifidx, pkt, 1);
  1766. down(&bus->sdsem);
  1767. }
  1768. rxcount = maxframes - rxleft;
  1769. #ifdef BCMDBG
  1770. /* Message if we hit the limit */
  1771. if (!rxleft)
  1772. brcmf_dbg(DATA, "hit rx limit of %d frames\n",
  1773. maxframes);
  1774. else
  1775. #endif /* BCMDBG */
  1776. brcmf_dbg(DATA, "processed %d frames\n", rxcount);
  1777. /* Back off rxseq if awaiting rtx, update rx_seq */
  1778. if (bus->rxskip)
  1779. rxseq--;
  1780. bus->rx_seq = rxseq;
  1781. return rxcount;
  1782. }
  1783. static int
  1784. brcmf_sdbrcm_send_buf(struct brcmf_bus *bus, u32 addr, uint fn, uint flags,
  1785. u8 *buf, uint nbytes, struct sk_buff *pkt)
  1786. {
  1787. return brcmf_sdcard_send_buf
  1788. (bus->sdiodev, addr, fn, flags, buf, nbytes, pkt);
  1789. }
  1790. static void
  1791. brcmf_sdbrcm_wait_for_event(struct brcmf_bus *bus, bool *lockvar)
  1792. {
  1793. up(&bus->sdsem);
  1794. wait_event_interruptible_timeout(bus->ctrl_wait,
  1795. (*lockvar == false), HZ * 2);
  1796. down(&bus->sdsem);
  1797. return;
  1798. }
  1799. static void
  1800. brcmf_sdbrcm_wait_event_wakeup(struct brcmf_bus *bus)
  1801. {
  1802. if (waitqueue_active(&bus->ctrl_wait))
  1803. wake_up_interruptible(&bus->ctrl_wait);
  1804. return;
  1805. }
  1806. /* Writes a HW/SW header into the packet and sends it. */
  1807. /* Assumes: (a) header space already there, (b) caller holds lock */
  1808. static int brcmf_sdbrcm_txpkt(struct brcmf_bus *bus, struct sk_buff *pkt,
  1809. uint chan, bool free_pkt)
  1810. {
  1811. int ret;
  1812. u8 *frame;
  1813. u16 len, pad = 0;
  1814. u32 swheader;
  1815. struct sk_buff *new;
  1816. int i;
  1817. brcmf_dbg(TRACE, "Enter\n");
  1818. frame = (u8 *) (pkt->data);
  1819. /* Add alignment padding, allocate new packet if needed */
  1820. pad = ((unsigned long)frame % BRCMF_SDALIGN);
  1821. if (pad) {
  1822. if (skb_headroom(pkt) < pad) {
  1823. brcmf_dbg(INFO, "insufficient headroom %d for %d pad\n",
  1824. skb_headroom(pkt), pad);
  1825. bus->drvr->tx_realloc++;
  1826. new = brcmu_pkt_buf_get_skb(pkt->len + BRCMF_SDALIGN);
  1827. if (!new) {
  1828. brcmf_dbg(ERROR, "couldn't allocate new %d-byte packet\n",
  1829. pkt->len + BRCMF_SDALIGN);
  1830. ret = -ENOMEM;
  1831. goto done;
  1832. }
  1833. pkt_align(new, pkt->len, BRCMF_SDALIGN);
  1834. memcpy(new->data, pkt->data, pkt->len);
  1835. if (free_pkt)
  1836. brcmu_pkt_buf_free_skb(pkt);
  1837. /* free the pkt if canned one is not used */
  1838. free_pkt = true;
  1839. pkt = new;
  1840. frame = (u8 *) (pkt->data);
  1841. /* precondition: (frame % BRCMF_SDALIGN) == 0) */
  1842. pad = 0;
  1843. } else {
  1844. skb_push(pkt, pad);
  1845. frame = (u8 *) (pkt->data);
  1846. /* precondition: pad + SDPCM_HDRLEN <= pkt->len */
  1847. memset(frame, 0, pad + SDPCM_HDRLEN);
  1848. }
  1849. }
  1850. /* precondition: pad < BRCMF_SDALIGN */
  1851. /* Hardware tag: 2 byte len followed by 2 byte ~len check (all LE) */
  1852. len = (u16) (pkt->len);
  1853. *(__le16 *) frame = cpu_to_le16(len);
  1854. *(((__le16 *) frame) + 1) = cpu_to_le16(~len);
  1855. /* Software tag: channel, sequence number, data offset */
  1856. swheader =
  1857. ((chan << SDPCM_CHANNEL_SHIFT) & SDPCM_CHANNEL_MASK) | bus->tx_seq |
  1858. (((pad +
  1859. SDPCM_HDRLEN) << SDPCM_DOFFSET_SHIFT) & SDPCM_DOFFSET_MASK);
  1860. put_unaligned_le32(swheader, frame + SDPCM_FRAMETAG_LEN);
  1861. put_unaligned_le32(0, frame + SDPCM_FRAMETAG_LEN + sizeof(swheader));
  1862. #ifdef BCMDBG
  1863. tx_packets[pkt->priority]++;
  1864. if (BRCMF_BYTES_ON() &&
  1865. (((BRCMF_CTL_ON() && (chan == SDPCM_CONTROL_CHANNEL)) ||
  1866. (BRCMF_DATA_ON() && (chan != SDPCM_CONTROL_CHANNEL))))) {
  1867. printk(KERN_DEBUG "Tx Frame:\n");
  1868. print_hex_dump_bytes("", DUMP_PREFIX_OFFSET, frame, len);
  1869. } else if (BRCMF_HDRS_ON()) {
  1870. printk(KERN_DEBUG "TxHdr:\n");
  1871. print_hex_dump_bytes("", DUMP_PREFIX_OFFSET,
  1872. frame, min_t(u16, len, 16));
  1873. }
  1874. #endif
  1875. /* Raise len to next SDIO block to eliminate tail command */
  1876. if (bus->roundup && bus->blocksize && (len > bus->blocksize)) {
  1877. u16 pad = bus->blocksize - (len % bus->blocksize);
  1878. if ((pad <= bus->roundup) && (pad < bus->blocksize))
  1879. len += pad;
  1880. } else if (len % BRCMF_SDALIGN) {
  1881. len += BRCMF_SDALIGN - (len % BRCMF_SDALIGN);
  1882. }
  1883. /* Some controllers have trouble with odd bytes -- round to even */
  1884. if (len & (ALIGNMENT - 1))
  1885. len = roundup(len, ALIGNMENT);
  1886. ret = brcmf_sdbrcm_send_buf(bus, bus->sdiodev->sbwad,
  1887. SDIO_FUNC_2, F2SYNC, frame,
  1888. len, pkt);
  1889. bus->f2txdata++;
  1890. if (ret < 0) {
  1891. /* On failure, abort the command and terminate the frame */
  1892. brcmf_dbg(INFO, "sdio error %d, abort command and terminate frame\n",
  1893. ret);
  1894. bus->tx_sderrs++;
  1895. brcmf_sdcard_abort(bus->sdiodev, SDIO_FUNC_2);
  1896. brcmf_sdcard_cfg_write(bus->sdiodev, SDIO_FUNC_1,
  1897. SBSDIO_FUNC1_FRAMECTRL, SFC_WF_TERM,
  1898. NULL);
  1899. bus->f1regdata++;
  1900. for (i = 0; i < 3; i++) {
  1901. u8 hi, lo;
  1902. hi = brcmf_sdcard_cfg_read(bus->sdiodev,
  1903. SDIO_FUNC_1,
  1904. SBSDIO_FUNC1_WFRAMEBCHI,
  1905. NULL);
  1906. lo = brcmf_sdcard_cfg_read(bus->sdiodev,
  1907. SDIO_FUNC_1,
  1908. SBSDIO_FUNC1_WFRAMEBCLO,
  1909. NULL);
  1910. bus->f1regdata += 2;
  1911. if ((hi == 0) && (lo == 0))
  1912. break;
  1913. }
  1914. }
  1915. if (ret == 0)
  1916. bus->tx_seq = (bus->tx_seq + 1) % SDPCM_SEQUENCE_WRAP;
  1917. done:
  1918. /* restore pkt buffer pointer before calling tx complete routine */
  1919. skb_pull(pkt, SDPCM_HDRLEN + pad);
  1920. up(&bus->sdsem);
  1921. brcmf_txcomplete(bus->drvr, pkt, ret != 0);
  1922. down(&bus->sdsem);
  1923. if (free_pkt)
  1924. brcmu_pkt_buf_free_skb(pkt);
  1925. return ret;
  1926. }
  1927. static uint brcmf_sdbrcm_sendfromq(struct brcmf_bus *bus, uint maxframes)
  1928. {
  1929. struct sk_buff *pkt;
  1930. u32 intstatus = 0;
  1931. uint retries = 0;
  1932. int ret = 0, prec_out;
  1933. uint cnt = 0;
  1934. uint datalen;
  1935. u8 tx_prec_map;
  1936. struct brcmf_pub *drvr = bus->drvr;
  1937. brcmf_dbg(TRACE, "Enter\n");
  1938. tx_prec_map = ~bus->flowcontrol;
  1939. /* Send frames until the limit or some other event */
  1940. for (cnt = 0; (cnt < maxframes) && data_ok(bus); cnt++) {
  1941. spin_lock_bh(&bus->txqlock);
  1942. pkt = brcmu_pktq_mdeq(&bus->txq, tx_prec_map, &prec_out);
  1943. if (pkt == NULL) {
  1944. spin_unlock_bh(&bus->txqlock);
  1945. break;
  1946. }
  1947. spin_unlock_bh(&bus->txqlock);
  1948. datalen = pkt->len - SDPCM_HDRLEN;
  1949. ret = brcmf_sdbrcm_txpkt(bus, pkt, SDPCM_DATA_CHANNEL, true);
  1950. if (ret)
  1951. bus->drvr->tx_errors++;
  1952. else
  1953. bus->drvr->dstats.tx_bytes += datalen;
  1954. /* In poll mode, need to check for other events */
  1955. if (!bus->intr && cnt) {
  1956. /* Check device status, signal pending interrupt */
  1957. r_sdreg32(bus, &intstatus,
  1958. offsetof(struct sdpcmd_regs, intstatus),
  1959. &retries);
  1960. bus->f2txdata++;
  1961. if (brcmf_sdcard_regfail(bus->sdiodev))
  1962. break;
  1963. if (intstatus & bus->hostintmask)
  1964. bus->ipend = true;
  1965. }
  1966. }
  1967. /* Deflow-control stack if needed */
  1968. if (drvr->up && (drvr->busstate == BRCMF_BUS_DATA) &&
  1969. drvr->txoff && (pktq_len(&bus->txq) < TXLOW))
  1970. brcmf_txflowcontrol(drvr, 0, OFF);
  1971. return cnt;
  1972. }
  1973. static bool brcmf_sdbrcm_dpc(struct brcmf_bus *bus)
  1974. {
  1975. u32 intstatus, newstatus = 0;
  1976. uint retries = 0;
  1977. uint rxlimit = bus->rxbound; /* Rx frames to read before resched */
  1978. uint txlimit = bus->txbound; /* Tx frames to send before resched */
  1979. uint framecnt = 0; /* Temporary counter of tx/rx frames */
  1980. bool rxdone = true; /* Flag for no more read data */
  1981. bool resched = false; /* Flag indicating resched wanted */
  1982. brcmf_dbg(TRACE, "Enter\n");
  1983. /* Start with leftover status bits */
  1984. intstatus = bus->intstatus;
  1985. down(&bus->sdsem);
  1986. /* If waiting for HTAVAIL, check status */
  1987. if (bus->clkstate == CLK_PENDING) {
  1988. int err;
  1989. u8 clkctl, devctl = 0;
  1990. #ifdef BCMDBG
  1991. /* Check for inconsistent device control */
  1992. devctl = brcmf_sdcard_cfg_read(bus->sdiodev, SDIO_FUNC_1,
  1993. SBSDIO_DEVICE_CTL, &err);
  1994. if (err) {
  1995. brcmf_dbg(ERROR, "error reading DEVCTL: %d\n", err);
  1996. bus->drvr->busstate = BRCMF_BUS_DOWN;
  1997. }
  1998. #endif /* BCMDBG */
  1999. /* Read CSR, if clock on switch to AVAIL, else ignore */
  2000. clkctl = brcmf_sdcard_cfg_read(bus->sdiodev, SDIO_FUNC_1,
  2001. SBSDIO_FUNC1_CHIPCLKCSR, &err);
  2002. if (err) {
  2003. brcmf_dbg(ERROR, "error reading CSR: %d\n",
  2004. err);
  2005. bus->drvr->busstate = BRCMF_BUS_DOWN;
  2006. }
  2007. brcmf_dbg(INFO, "DPC: PENDING, devctl 0x%02x clkctl 0x%02x\n",
  2008. devctl, clkctl);
  2009. if (SBSDIO_HTAV(clkctl)) {
  2010. devctl = brcmf_sdcard_cfg_read(bus->sdiodev,
  2011. SDIO_FUNC_1,
  2012. SBSDIO_DEVICE_CTL, &err);
  2013. if (err) {
  2014. brcmf_dbg(ERROR, "error reading DEVCTL: %d\n",
  2015. err);
  2016. bus->drvr->busstate = BRCMF_BUS_DOWN;
  2017. }
  2018. devctl &= ~SBSDIO_DEVCTL_CA_INT_ONLY;
  2019. brcmf_sdcard_cfg_write(bus->sdiodev, SDIO_FUNC_1,
  2020. SBSDIO_DEVICE_CTL, devctl, &err);
  2021. if (err) {
  2022. brcmf_dbg(ERROR, "error writing DEVCTL: %d\n",
  2023. err);
  2024. bus->drvr->busstate = BRCMF_BUS_DOWN;
  2025. }
  2026. bus->clkstate = CLK_AVAIL;
  2027. } else {
  2028. goto clkwait;
  2029. }
  2030. }
  2031. bus_wake(bus);
  2032. /* Make sure backplane clock is on */
  2033. brcmf_sdbrcm_clkctl(bus, CLK_AVAIL, true);
  2034. if (bus->clkstate == CLK_PENDING)
  2035. goto clkwait;
  2036. /* Pending interrupt indicates new device status */
  2037. if (bus->ipend) {
  2038. bus->ipend = false;
  2039. r_sdreg32(bus, &newstatus,
  2040. offsetof(struct sdpcmd_regs, intstatus), &retries);
  2041. bus->f1regdata++;
  2042. if (brcmf_sdcard_regfail(bus->sdiodev))
  2043. newstatus = 0;
  2044. newstatus &= bus->hostintmask;
  2045. bus->fcstate = !!(newstatus & I_HMB_FC_STATE);
  2046. if (newstatus) {
  2047. w_sdreg32(bus, newstatus,
  2048. offsetof(struct sdpcmd_regs, intstatus),
  2049. &retries);
  2050. bus->f1regdata++;
  2051. }
  2052. }
  2053. /* Merge new bits with previous */
  2054. intstatus |= newstatus;
  2055. bus->intstatus = 0;
  2056. /* Handle flow-control change: read new state in case our ack
  2057. * crossed another change interrupt. If change still set, assume
  2058. * FC ON for safety, let next loop through do the debounce.
  2059. */
  2060. if (intstatus & I_HMB_FC_CHANGE) {
  2061. intstatus &= ~I_HMB_FC_CHANGE;
  2062. w_sdreg32(bus, I_HMB_FC_CHANGE,
  2063. offsetof(struct sdpcmd_regs, intstatus), &retries);
  2064. r_sdreg32(bus, &newstatus,
  2065. offsetof(struct sdpcmd_regs, intstatus), &retries);
  2066. bus->f1regdata += 2;
  2067. bus->fcstate =
  2068. !!(newstatus & (I_HMB_FC_STATE | I_HMB_FC_CHANGE));
  2069. intstatus |= (newstatus & bus->hostintmask);
  2070. }
  2071. /* Handle host mailbox indication */
  2072. if (intstatus & I_HMB_HOST_INT) {
  2073. intstatus &= ~I_HMB_HOST_INT;
  2074. intstatus |= brcmf_sdbrcm_hostmail(bus);
  2075. }
  2076. /* Generally don't ask for these, can get CRC errors... */
  2077. if (intstatus & I_WR_OOSYNC) {
  2078. brcmf_dbg(ERROR, "Dongle reports WR_OOSYNC\n");
  2079. intstatus &= ~I_WR_OOSYNC;
  2080. }
  2081. if (intstatus & I_RD_OOSYNC) {
  2082. brcmf_dbg(ERROR, "Dongle reports RD_OOSYNC\n");
  2083. intstatus &= ~I_RD_OOSYNC;
  2084. }
  2085. if (intstatus & I_SBINT) {
  2086. brcmf_dbg(ERROR, "Dongle reports SBINT\n");
  2087. intstatus &= ~I_SBINT;
  2088. }
  2089. /* Would be active due to wake-wlan in gSPI */
  2090. if (intstatus & I_CHIPACTIVE) {
  2091. brcmf_dbg(INFO, "Dongle reports CHIPACTIVE\n");
  2092. intstatus &= ~I_CHIPACTIVE;
  2093. }
  2094. /* Ignore frame indications if rxskip is set */
  2095. if (bus->rxskip)
  2096. intstatus &= ~I_HMB_FRAME_IND;
  2097. /* On frame indication, read available frames */
  2098. if (PKT_AVAILABLE()) {
  2099. framecnt = brcmf_sdbrcm_readframes(bus, rxlimit, &rxdone);
  2100. if (rxdone || bus->rxskip)
  2101. intstatus &= ~I_HMB_FRAME_IND;
  2102. rxlimit -= min(framecnt, rxlimit);
  2103. }
  2104. /* Keep still-pending events for next scheduling */
  2105. bus->intstatus = intstatus;
  2106. clkwait:
  2107. if (data_ok(bus) && bus->ctrl_frame_stat &&
  2108. (bus->clkstate == CLK_AVAIL)) {
  2109. int ret, i;
  2110. ret = brcmf_sdbrcm_send_buf(bus, bus->sdiodev->sbwad,
  2111. SDIO_FUNC_2, F2SYNC, (u8 *) bus->ctrl_frame_buf,
  2112. (u32) bus->ctrl_frame_len, NULL);
  2113. if (ret < 0) {
  2114. /* On failure, abort the command and
  2115. terminate the frame */
  2116. brcmf_dbg(INFO, "sdio error %d, abort command and terminate frame\n",
  2117. ret);
  2118. bus->tx_sderrs++;
  2119. brcmf_sdcard_abort(bus->sdiodev, SDIO_FUNC_2);
  2120. brcmf_sdcard_cfg_write(bus->sdiodev, SDIO_FUNC_1,
  2121. SBSDIO_FUNC1_FRAMECTRL, SFC_WF_TERM,
  2122. NULL);
  2123. bus->f1regdata++;
  2124. for (i = 0; i < 3; i++) {
  2125. u8 hi, lo;
  2126. hi = brcmf_sdcard_cfg_read(bus->sdiodev,
  2127. SDIO_FUNC_1,
  2128. SBSDIO_FUNC1_WFRAMEBCHI,
  2129. NULL);
  2130. lo = brcmf_sdcard_cfg_read(bus->sdiodev,
  2131. SDIO_FUNC_1,
  2132. SBSDIO_FUNC1_WFRAMEBCLO,
  2133. NULL);
  2134. bus->f1regdata += 2;
  2135. if ((hi == 0) && (lo == 0))
  2136. break;
  2137. }
  2138. }
  2139. if (ret == 0)
  2140. bus->tx_seq = (bus->tx_seq + 1) % SDPCM_SEQUENCE_WRAP;
  2141. brcmf_dbg(INFO, "Return_dpc value is : %d\n", ret);
  2142. bus->ctrl_frame_stat = false;
  2143. brcmf_sdbrcm_wait_event_wakeup(bus);
  2144. }
  2145. /* Send queued frames (limit 1 if rx may still be pending) */
  2146. else if ((bus->clkstate == CLK_AVAIL) && !bus->fcstate &&
  2147. brcmu_pktq_mlen(&bus->txq, ~bus->flowcontrol) && txlimit
  2148. && data_ok(bus)) {
  2149. framecnt = rxdone ? txlimit : min(txlimit, bus->txminmax);
  2150. framecnt = brcmf_sdbrcm_sendfromq(bus, framecnt);
  2151. txlimit -= framecnt;
  2152. }
  2153. /* Resched if events or tx frames are pending,
  2154. else await next interrupt */
  2155. /* On failed register access, all bets are off:
  2156. no resched or interrupts */
  2157. if ((bus->drvr->busstate == BRCMF_BUS_DOWN) ||
  2158. brcmf_sdcard_regfail(bus->sdiodev)) {
  2159. brcmf_dbg(ERROR, "failed backplane access over SDIO, halting operation %d\n",
  2160. brcmf_sdcard_regfail(bus->sdiodev));
  2161. bus->drvr->busstate = BRCMF_BUS_DOWN;
  2162. bus->intstatus = 0;
  2163. } else if (bus->clkstate == CLK_PENDING) {
  2164. brcmf_dbg(INFO, "rescheduled due to CLK_PENDING awaiting I_CHIPACTIVE interrupt\n");
  2165. resched = true;
  2166. } else if (bus->intstatus || bus->ipend ||
  2167. (!bus->fcstate && brcmu_pktq_mlen(&bus->txq, ~bus->flowcontrol)
  2168. && data_ok(bus)) || PKT_AVAILABLE()) {
  2169. resched = true;
  2170. }
  2171. bus->dpc_sched = resched;
  2172. /* If we're done for now, turn off clock request. */
  2173. if ((bus->clkstate != CLK_PENDING)
  2174. && bus->idletime == BRCMF_IDLE_IMMEDIATE) {
  2175. bus->activity = false;
  2176. brcmf_sdbrcm_clkctl(bus, CLK_NONE, false);
  2177. }
  2178. up(&bus->sdsem);
  2179. return resched;
  2180. }
  2181. static int brcmf_sdbrcm_dpc_thread(void *data)
  2182. {
  2183. struct brcmf_bus *bus = (struct brcmf_bus *) data;
  2184. allow_signal(SIGTERM);
  2185. /* Run until signal received */
  2186. while (1) {
  2187. if (kthread_should_stop())
  2188. break;
  2189. if (!wait_for_completion_interruptible(&bus->dpc_wait)) {
  2190. /* Call bus dpc unless it indicated down
  2191. (then clean stop) */
  2192. if (bus->drvr->busstate != BRCMF_BUS_DOWN) {
  2193. if (brcmf_sdbrcm_dpc(bus))
  2194. complete(&bus->dpc_wait);
  2195. } else {
  2196. /* after stopping the bus, exit thread */
  2197. brcmf_sdbrcm_bus_stop(bus);
  2198. bus->dpc_tsk = NULL;
  2199. break;
  2200. }
  2201. } else
  2202. break;
  2203. }
  2204. return 0;
  2205. }
  2206. int brcmf_sdbrcm_bus_txdata(struct brcmf_bus *bus, struct sk_buff *pkt)
  2207. {
  2208. int ret = -EBADE;
  2209. uint datalen, prec;
  2210. brcmf_dbg(TRACE, "Enter\n");
  2211. datalen = pkt->len;
  2212. /* Add space for the header */
  2213. skb_push(pkt, SDPCM_HDRLEN);
  2214. /* precondition: IS_ALIGNED((unsigned long)(pkt->data), 2) */
  2215. prec = prio2prec((pkt->priority & PRIOMASK));
  2216. /* Check for existing queue, current flow-control,
  2217. pending event, or pending clock */
  2218. brcmf_dbg(TRACE, "deferring pktq len %d\n", pktq_len(&bus->txq));
  2219. bus->fcqueued++;
  2220. /* Priority based enq */
  2221. spin_lock_bh(&bus->txqlock);
  2222. if (brcmf_c_prec_enq(bus->drvr, &bus->txq, pkt, prec) == false) {
  2223. skb_pull(pkt, SDPCM_HDRLEN);
  2224. brcmf_txcomplete(bus->drvr, pkt, false);
  2225. brcmu_pkt_buf_free_skb(pkt);
  2226. brcmf_dbg(ERROR, "out of bus->txq !!!\n");
  2227. ret = -ENOSR;
  2228. } else {
  2229. ret = 0;
  2230. }
  2231. spin_unlock_bh(&bus->txqlock);
  2232. if (pktq_len(&bus->txq) >= TXHI)
  2233. brcmf_txflowcontrol(bus->drvr, 0, ON);
  2234. #ifdef BCMDBG
  2235. if (pktq_plen(&bus->txq, prec) > qcount[prec])
  2236. qcount[prec] = pktq_plen(&bus->txq, prec);
  2237. #endif
  2238. /* Schedule DPC if needed to send queued packet(s) */
  2239. if (!bus->dpc_sched) {
  2240. bus->dpc_sched = true;
  2241. if (bus->dpc_tsk)
  2242. complete(&bus->dpc_wait);
  2243. }
  2244. return ret;
  2245. }
  2246. static int
  2247. brcmf_sdbrcm_membytes(struct brcmf_bus *bus, bool write, u32 address, u8 *data,
  2248. uint size)
  2249. {
  2250. int bcmerror = 0;
  2251. u32 sdaddr;
  2252. uint dsize;
  2253. /* Determine initial transfer parameters */
  2254. sdaddr = address & SBSDIO_SB_OFT_ADDR_MASK;
  2255. if ((sdaddr + size) & SBSDIO_SBWINDOW_MASK)
  2256. dsize = (SBSDIO_SB_OFT_ADDR_LIMIT - sdaddr);
  2257. else
  2258. dsize = size;
  2259. /* Set the backplane window to include the start address */
  2260. bcmerror = brcmf_sdcard_set_sbaddr_window(bus->sdiodev, address);
  2261. if (bcmerror) {
  2262. brcmf_dbg(ERROR, "window change failed\n");
  2263. goto xfer_done;
  2264. }
  2265. /* Do the transfer(s) */
  2266. while (size) {
  2267. brcmf_dbg(INFO, "%s %d bytes at offset 0x%08x in window 0x%08x\n",
  2268. write ? "write" : "read", dsize,
  2269. sdaddr, address & SBSDIO_SBWINDOW_MASK);
  2270. bcmerror = brcmf_sdcard_rwdata(bus->sdiodev, write,
  2271. sdaddr, data, dsize);
  2272. if (bcmerror) {
  2273. brcmf_dbg(ERROR, "membytes transfer failed\n");
  2274. break;
  2275. }
  2276. /* Adjust for next transfer (if any) */
  2277. size -= dsize;
  2278. if (size) {
  2279. data += dsize;
  2280. address += dsize;
  2281. bcmerror = brcmf_sdcard_set_sbaddr_window(bus->sdiodev,
  2282. address);
  2283. if (bcmerror) {
  2284. brcmf_dbg(ERROR, "window change failed\n");
  2285. break;
  2286. }
  2287. sdaddr = 0;
  2288. dsize = min_t(uint, SBSDIO_SB_OFT_ADDR_LIMIT, size);
  2289. }
  2290. }
  2291. xfer_done:
  2292. /* Return the window to backplane enumeration space for core access */
  2293. if (brcmf_sdcard_set_sbaddr_window(bus->sdiodev, bus->sdiodev->sbwad))
  2294. brcmf_dbg(ERROR, "FAILED to set window back to 0x%x\n",
  2295. bus->sdiodev->sbwad);
  2296. return bcmerror;
  2297. }
  2298. #ifdef BCMDBG
  2299. #define CONSOLE_LINE_MAX 192
  2300. static int brcmf_sdbrcm_readconsole(struct brcmf_bus *bus)
  2301. {
  2302. struct brcmf_console *c = &bus->console;
  2303. u8 line[CONSOLE_LINE_MAX], ch;
  2304. u32 n, idx, addr;
  2305. int rv;
  2306. /* Don't do anything until FWREADY updates console address */
  2307. if (bus->console_addr == 0)
  2308. return 0;
  2309. /* Read console log struct */
  2310. addr = bus->console_addr + offsetof(struct rte_console, log_le);
  2311. rv = brcmf_sdbrcm_membytes(bus, false, addr, (u8 *)&c->log_le,
  2312. sizeof(c->log_le));
  2313. if (rv < 0)
  2314. return rv;
  2315. /* Allocate console buffer (one time only) */
  2316. if (c->buf == NULL) {
  2317. c->bufsize = le32_to_cpu(c->log_le.buf_size);
  2318. c->buf = kmalloc(c->bufsize, GFP_ATOMIC);
  2319. if (c->buf == NULL)
  2320. return -ENOMEM;
  2321. }
  2322. idx = le32_to_cpu(c->log_le.idx);
  2323. /* Protect against corrupt value */
  2324. if (idx > c->bufsize)
  2325. return -EBADE;
  2326. /* Skip reading the console buffer if the index pointer
  2327. has not moved */
  2328. if (idx == c->last)
  2329. return 0;
  2330. /* Read the console buffer */
  2331. addr = le32_to_cpu(c->log_le.buf);
  2332. rv = brcmf_sdbrcm_membytes(bus, false, addr, c->buf, c->bufsize);
  2333. if (rv < 0)
  2334. return rv;
  2335. while (c->last != idx) {
  2336. for (n = 0; n < CONSOLE_LINE_MAX - 2; n++) {
  2337. if (c->last == idx) {
  2338. /* This would output a partial line.
  2339. * Instead, back up
  2340. * the buffer pointer and output this
  2341. * line next time around.
  2342. */
  2343. if (c->last >= n)
  2344. c->last -= n;
  2345. else
  2346. c->last = c->bufsize - n;
  2347. goto break2;
  2348. }
  2349. ch = c->buf[c->last];
  2350. c->last = (c->last + 1) % c->bufsize;
  2351. if (ch == '\n')
  2352. break;
  2353. line[n] = ch;
  2354. }
  2355. if (n > 0) {
  2356. if (line[n - 1] == '\r')
  2357. n--;
  2358. line[n] = 0;
  2359. printk(KERN_DEBUG "CONSOLE: %s\n", line);
  2360. }
  2361. }
  2362. break2:
  2363. return 0;
  2364. }
  2365. #endif /* BCMDBG */
  2366. static int brcmf_tx_frame(struct brcmf_bus *bus, u8 *frame, u16 len)
  2367. {
  2368. int i;
  2369. int ret;
  2370. bus->ctrl_frame_stat = false;
  2371. ret = brcmf_sdbrcm_send_buf(bus, bus->sdiodev->sbwad,
  2372. SDIO_FUNC_2, F2SYNC, frame, len, NULL);
  2373. if (ret < 0) {
  2374. /* On failure, abort the command and terminate the frame */
  2375. brcmf_dbg(INFO, "sdio error %d, abort command and terminate frame\n",
  2376. ret);
  2377. bus->tx_sderrs++;
  2378. brcmf_sdcard_abort(bus->sdiodev, SDIO_FUNC_2);
  2379. brcmf_sdcard_cfg_write(bus->sdiodev, SDIO_FUNC_1,
  2380. SBSDIO_FUNC1_FRAMECTRL,
  2381. SFC_WF_TERM, NULL);
  2382. bus->f1regdata++;
  2383. for (i = 0; i < 3; i++) {
  2384. u8 hi, lo;
  2385. hi = brcmf_sdcard_cfg_read(bus->sdiodev, SDIO_FUNC_1,
  2386. SBSDIO_FUNC1_WFRAMEBCHI,
  2387. NULL);
  2388. lo = brcmf_sdcard_cfg_read(bus->sdiodev, SDIO_FUNC_1,
  2389. SBSDIO_FUNC1_WFRAMEBCLO,
  2390. NULL);
  2391. bus->f1regdata += 2;
  2392. if (hi == 0 && lo == 0)
  2393. break;
  2394. }
  2395. return ret;
  2396. }
  2397. bus->tx_seq = (bus->tx_seq + 1) % SDPCM_SEQUENCE_WRAP;
  2398. return ret;
  2399. }
  2400. int
  2401. brcmf_sdbrcm_bus_txctl(struct brcmf_bus *bus, unsigned char *msg, uint msglen)
  2402. {
  2403. u8 *frame;
  2404. u16 len;
  2405. u32 swheader;
  2406. uint retries = 0;
  2407. u8 doff = 0;
  2408. int ret = -1;
  2409. brcmf_dbg(TRACE, "Enter\n");
  2410. /* Back the pointer to make a room for bus header */
  2411. frame = msg - SDPCM_HDRLEN;
  2412. len = (msglen += SDPCM_HDRLEN);
  2413. /* Add alignment padding (optional for ctl frames) */
  2414. doff = ((unsigned long)frame % BRCMF_SDALIGN);
  2415. if (doff) {
  2416. frame -= doff;
  2417. len += doff;
  2418. msglen += doff;
  2419. memset(frame, 0, doff + SDPCM_HDRLEN);
  2420. }
  2421. /* precondition: doff < BRCMF_SDALIGN */
  2422. doff += SDPCM_HDRLEN;
  2423. /* Round send length to next SDIO block */
  2424. if (bus->roundup && bus->blocksize && (len > bus->blocksize)) {
  2425. u16 pad = bus->blocksize - (len % bus->blocksize);
  2426. if ((pad <= bus->roundup) && (pad < bus->blocksize))
  2427. len += pad;
  2428. } else if (len % BRCMF_SDALIGN) {
  2429. len += BRCMF_SDALIGN - (len % BRCMF_SDALIGN);
  2430. }
  2431. /* Satisfy length-alignment requirements */
  2432. if (len & (ALIGNMENT - 1))
  2433. len = roundup(len, ALIGNMENT);
  2434. /* precondition: IS_ALIGNED((unsigned long)frame, 2) */
  2435. /* Need to lock here to protect txseq and SDIO tx calls */
  2436. down(&bus->sdsem);
  2437. bus_wake(bus);
  2438. /* Make sure backplane clock is on */
  2439. brcmf_sdbrcm_clkctl(bus, CLK_AVAIL, false);
  2440. /* Hardware tag: 2 byte len followed by 2 byte ~len check (all LE) */
  2441. *(__le16 *) frame = cpu_to_le16((u16) msglen);
  2442. *(((__le16 *) frame) + 1) = cpu_to_le16(~msglen);
  2443. /* Software tag: channel, sequence number, data offset */
  2444. swheader =
  2445. ((SDPCM_CONTROL_CHANNEL << SDPCM_CHANNEL_SHIFT) &
  2446. SDPCM_CHANNEL_MASK)
  2447. | bus->tx_seq | ((doff << SDPCM_DOFFSET_SHIFT) &
  2448. SDPCM_DOFFSET_MASK);
  2449. put_unaligned_le32(swheader, frame + SDPCM_FRAMETAG_LEN);
  2450. put_unaligned_le32(0, frame + SDPCM_FRAMETAG_LEN + sizeof(swheader));
  2451. if (!data_ok(bus)) {
  2452. brcmf_dbg(INFO, "No bus credit bus->tx_max %d, bus->tx_seq %d\n",
  2453. bus->tx_max, bus->tx_seq);
  2454. bus->ctrl_frame_stat = true;
  2455. /* Send from dpc */
  2456. bus->ctrl_frame_buf = frame;
  2457. bus->ctrl_frame_len = len;
  2458. brcmf_sdbrcm_wait_for_event(bus, &bus->ctrl_frame_stat);
  2459. if (bus->ctrl_frame_stat == false) {
  2460. brcmf_dbg(INFO, "ctrl_frame_stat == false\n");
  2461. ret = 0;
  2462. } else {
  2463. brcmf_dbg(INFO, "ctrl_frame_stat == true\n");
  2464. ret = -1;
  2465. }
  2466. }
  2467. if (ret == -1) {
  2468. #ifdef BCMDBG
  2469. if (BRCMF_BYTES_ON() && BRCMF_CTL_ON()) {
  2470. printk(KERN_DEBUG "Tx Frame:\n");
  2471. print_hex_dump_bytes("", DUMP_PREFIX_OFFSET,
  2472. frame, len);
  2473. } else if (BRCMF_HDRS_ON()) {
  2474. printk(KERN_DEBUG "TxHdr:\n");
  2475. print_hex_dump_bytes("", DUMP_PREFIX_OFFSET,
  2476. frame, min_t(u16, len, 16));
  2477. }
  2478. #endif
  2479. do {
  2480. ret = brcmf_tx_frame(bus, frame, len);
  2481. } while (ret < 0 && retries++ < TXRETRIES);
  2482. }
  2483. if ((bus->idletime == BRCMF_IDLE_IMMEDIATE) && !bus->dpc_sched) {
  2484. bus->activity = false;
  2485. brcmf_sdbrcm_clkctl(bus, CLK_NONE, true);
  2486. }
  2487. up(&bus->sdsem);
  2488. if (ret)
  2489. bus->drvr->tx_ctlerrs++;
  2490. else
  2491. bus->drvr->tx_ctlpkts++;
  2492. return ret ? -EIO : 0;
  2493. }
  2494. int
  2495. brcmf_sdbrcm_bus_rxctl(struct brcmf_bus *bus, unsigned char *msg, uint msglen)
  2496. {
  2497. int timeleft;
  2498. uint rxlen = 0;
  2499. bool pending;
  2500. brcmf_dbg(TRACE, "Enter\n");
  2501. /* Wait until control frame is available */
  2502. timeleft = brcmf_sdbrcm_dcmd_resp_wait(bus, &bus->rxlen, &pending);
  2503. down(&bus->sdsem);
  2504. rxlen = bus->rxlen;
  2505. memcpy(msg, bus->rxctl, min(msglen, rxlen));
  2506. bus->rxlen = 0;
  2507. up(&bus->sdsem);
  2508. if (rxlen) {
  2509. brcmf_dbg(CTL, "resumed on rxctl frame, got %d expected %d\n",
  2510. rxlen, msglen);
  2511. } else if (timeleft == 0) {
  2512. brcmf_dbg(ERROR, "resumed on timeout\n");
  2513. } else if (pending == true) {
  2514. brcmf_dbg(CTL, "cancelled\n");
  2515. return -ERESTARTSYS;
  2516. } else {
  2517. brcmf_dbg(CTL, "resumed for unknown reason?\n");
  2518. }
  2519. if (rxlen)
  2520. bus->drvr->rx_ctlpkts++;
  2521. else
  2522. bus->drvr->rx_ctlerrs++;
  2523. return rxlen ? (int)rxlen : -ETIMEDOUT;
  2524. }
  2525. static int brcmf_sdbrcm_downloadvars(struct brcmf_bus *bus, void *arg, int len)
  2526. {
  2527. int bcmerror = 0;
  2528. brcmf_dbg(TRACE, "Enter\n");
  2529. /* Basic sanity checks */
  2530. if (bus->drvr->up) {
  2531. bcmerror = -EISCONN;
  2532. goto err;
  2533. }
  2534. if (!len) {
  2535. bcmerror = -EOVERFLOW;
  2536. goto err;
  2537. }
  2538. /* Free the old ones and replace with passed variables */
  2539. kfree(bus->vars);
  2540. bus->vars = kmalloc(len, GFP_ATOMIC);
  2541. bus->varsz = bus->vars ? len : 0;
  2542. if (bus->vars == NULL) {
  2543. bcmerror = -ENOMEM;
  2544. goto err;
  2545. }
  2546. /* Copy the passed variables, which should include the
  2547. terminating double-null */
  2548. memcpy(bus->vars, arg, bus->varsz);
  2549. err:
  2550. return bcmerror;
  2551. }
  2552. static int brcmf_sdbrcm_write_vars(struct brcmf_bus *bus)
  2553. {
  2554. int bcmerror = 0;
  2555. u32 varsize;
  2556. u32 varaddr;
  2557. u8 *vbuffer;
  2558. u32 varsizew;
  2559. __le32 varsizew_le;
  2560. #ifdef BCMDBG
  2561. char *nvram_ularray;
  2562. #endif /* BCMDBG */
  2563. /* Even if there are no vars are to be written, we still
  2564. need to set the ramsize. */
  2565. varsize = bus->varsz ? roundup(bus->varsz, 4) : 0;
  2566. varaddr = (bus->ramsize - 4) - varsize;
  2567. if (bus->vars) {
  2568. vbuffer = kzalloc(varsize, GFP_ATOMIC);
  2569. if (!vbuffer)
  2570. return -ENOMEM;
  2571. memcpy(vbuffer, bus->vars, bus->varsz);
  2572. /* Write the vars list */
  2573. bcmerror =
  2574. brcmf_sdbrcm_membytes(bus, true, varaddr, vbuffer, varsize);
  2575. #ifdef BCMDBG
  2576. /* Verify NVRAM bytes */
  2577. brcmf_dbg(INFO, "Compare NVRAM dl & ul; varsize=%d\n", varsize);
  2578. nvram_ularray = kmalloc(varsize, GFP_ATOMIC);
  2579. if (!nvram_ularray)
  2580. return -ENOMEM;
  2581. /* Upload image to verify downloaded contents. */
  2582. memset(nvram_ularray, 0xaa, varsize);
  2583. /* Read the vars list to temp buffer for comparison */
  2584. bcmerror =
  2585. brcmf_sdbrcm_membytes(bus, false, varaddr, nvram_ularray,
  2586. varsize);
  2587. if (bcmerror) {
  2588. brcmf_dbg(ERROR, "error %d on reading %d nvram bytes at 0x%08x\n",
  2589. bcmerror, varsize, varaddr);
  2590. }
  2591. /* Compare the org NVRAM with the one read from RAM */
  2592. if (memcmp(vbuffer, nvram_ularray, varsize))
  2593. brcmf_dbg(ERROR, "Downloaded NVRAM image is corrupted\n");
  2594. else
  2595. brcmf_dbg(ERROR, "Download/Upload/Compare of NVRAM ok\n");
  2596. kfree(nvram_ularray);
  2597. #endif /* BCMDBG */
  2598. kfree(vbuffer);
  2599. }
  2600. /* adjust to the user specified RAM */
  2601. brcmf_dbg(INFO, "Physical memory size: %d\n", bus->ramsize);
  2602. brcmf_dbg(INFO, "Vars are at %d, orig varsize is %d\n",
  2603. varaddr, varsize);
  2604. varsize = ((bus->ramsize - 4) - varaddr);
  2605. /*
  2606. * Determine the length token:
  2607. * Varsize, converted to words, in lower 16-bits, checksum
  2608. * in upper 16-bits.
  2609. */
  2610. if (bcmerror) {
  2611. varsizew = 0;
  2612. varsizew_le = cpu_to_le32(0);
  2613. } else {
  2614. varsizew = varsize / 4;
  2615. varsizew = (~varsizew << 16) | (varsizew & 0x0000FFFF);
  2616. varsizew_le = cpu_to_le32(varsizew);
  2617. }
  2618. brcmf_dbg(INFO, "New varsize is %d, length token=0x%08x\n",
  2619. varsize, varsizew);
  2620. /* Write the length token to the last word */
  2621. bcmerror = brcmf_sdbrcm_membytes(bus, true, (bus->ramsize - 4),
  2622. (u8 *)&varsizew_le, 4);
  2623. return bcmerror;
  2624. }
  2625. static void
  2626. brcmf_sdbrcm_chip_resetcore(struct brcmf_sdio_dev *sdiodev, u32 corebase)
  2627. {
  2628. u32 regdata;
  2629. /*
  2630. * Must do the disable sequence first to work for
  2631. * arbitrary current core state.
  2632. */
  2633. brcmf_sdio_chip_coredisable(sdiodev, corebase);
  2634. /*
  2635. * Now do the initialization sequence.
  2636. * set reset while enabling the clock and
  2637. * forcing them on throughout the core
  2638. */
  2639. brcmf_sdcard_reg_write(sdiodev, CORE_SB(corebase, sbtmstatelow), 4,
  2640. ((SICF_FGC | SICF_CLOCK_EN) << SBTML_SICF_SHIFT) |
  2641. SBTML_RESET);
  2642. udelay(1);
  2643. regdata = brcmf_sdcard_reg_read(sdiodev,
  2644. CORE_SB(corebase, sbtmstatehigh), 4);
  2645. if (regdata & SBTMH_SERR)
  2646. brcmf_sdcard_reg_write(sdiodev,
  2647. CORE_SB(corebase, sbtmstatehigh), 4, 0);
  2648. regdata = brcmf_sdcard_reg_read(sdiodev,
  2649. CORE_SB(corebase, sbimstate), 4);
  2650. if (regdata & (SBIM_IBE | SBIM_TO))
  2651. brcmf_sdcard_reg_write(sdiodev, CORE_SB(corebase, sbimstate), 4,
  2652. regdata & ~(SBIM_IBE | SBIM_TO));
  2653. /* clear reset and allow it to propagate throughout the core */
  2654. brcmf_sdcard_reg_write(sdiodev, CORE_SB(corebase, sbtmstatelow), 4,
  2655. (SICF_FGC << SBTML_SICF_SHIFT) |
  2656. (SICF_CLOCK_EN << SBTML_SICF_SHIFT));
  2657. udelay(1);
  2658. /* leave clock enabled */
  2659. brcmf_sdcard_reg_write(sdiodev, CORE_SB(corebase, sbtmstatelow), 4,
  2660. (SICF_CLOCK_EN << SBTML_SICF_SHIFT));
  2661. udelay(1);
  2662. }
  2663. static int brcmf_sdbrcm_download_state(struct brcmf_bus *bus, bool enter)
  2664. {
  2665. uint retries;
  2666. u32 regdata;
  2667. int bcmerror = 0;
  2668. /* To enter download state, disable ARM and reset SOCRAM.
  2669. * To exit download state, simply reset ARM (default is RAM boot).
  2670. */
  2671. if (enter) {
  2672. bus->alp_only = true;
  2673. brcmf_sdio_chip_coredisable(bus->sdiodev,
  2674. bus->ci->armcorebase);
  2675. brcmf_sdbrcm_chip_resetcore(bus->sdiodev, bus->ci->ramcorebase);
  2676. /* Clear the top bit of memory */
  2677. if (bus->ramsize) {
  2678. u32 zeros = 0;
  2679. brcmf_sdbrcm_membytes(bus, true, bus->ramsize - 4,
  2680. (u8 *)&zeros, 4);
  2681. }
  2682. } else {
  2683. regdata = brcmf_sdcard_reg_read(bus->sdiodev,
  2684. CORE_SB(bus->ci->ramcorebase, sbtmstatelow), 4);
  2685. regdata &= (SBTML_RESET | SBTML_REJ_MASK |
  2686. (SICF_CLOCK_EN << SBTML_SICF_SHIFT));
  2687. if ((SICF_CLOCK_EN << SBTML_SICF_SHIFT) != regdata) {
  2688. brcmf_dbg(ERROR, "SOCRAM core is down after reset?\n");
  2689. bcmerror = -EBADE;
  2690. goto fail;
  2691. }
  2692. bcmerror = brcmf_sdbrcm_write_vars(bus);
  2693. if (bcmerror) {
  2694. brcmf_dbg(ERROR, "no vars written to RAM\n");
  2695. bcmerror = 0;
  2696. }
  2697. w_sdreg32(bus, 0xFFFFFFFF,
  2698. offsetof(struct sdpcmd_regs, intstatus), &retries);
  2699. brcmf_sdbrcm_chip_resetcore(bus->sdiodev, bus->ci->armcorebase);
  2700. /* Allow HT Clock now that the ARM is running. */
  2701. bus->alp_only = false;
  2702. bus->drvr->busstate = BRCMF_BUS_LOAD;
  2703. }
  2704. fail:
  2705. return bcmerror;
  2706. }
  2707. static int brcmf_sdbrcm_get_image(char *buf, int len, struct brcmf_bus *bus)
  2708. {
  2709. if (bus->firmware->size < bus->fw_ptr + len)
  2710. len = bus->firmware->size - bus->fw_ptr;
  2711. memcpy(buf, &bus->firmware->data[bus->fw_ptr], len);
  2712. bus->fw_ptr += len;
  2713. return len;
  2714. }
  2715. MODULE_FIRMWARE(BCM4329_FW_NAME);
  2716. MODULE_FIRMWARE(BCM4329_NV_NAME);
  2717. static int brcmf_sdbrcm_download_code_file(struct brcmf_bus *bus)
  2718. {
  2719. int offset = 0;
  2720. uint len;
  2721. u8 *memblock = NULL, *memptr;
  2722. int ret;
  2723. brcmf_dbg(INFO, "Enter\n");
  2724. bus->fw_name = BCM4329_FW_NAME;
  2725. ret = request_firmware(&bus->firmware, bus->fw_name,
  2726. &bus->sdiodev->func[2]->dev);
  2727. if (ret) {
  2728. brcmf_dbg(ERROR, "Fail to request firmware %d\n", ret);
  2729. return ret;
  2730. }
  2731. bus->fw_ptr = 0;
  2732. memptr = memblock = kmalloc(MEMBLOCK + BRCMF_SDALIGN, GFP_ATOMIC);
  2733. if (memblock == NULL) {
  2734. ret = -ENOMEM;
  2735. goto err;
  2736. }
  2737. if ((u32)(unsigned long)memblock % BRCMF_SDALIGN)
  2738. memptr += (BRCMF_SDALIGN -
  2739. ((u32)(unsigned long)memblock % BRCMF_SDALIGN));
  2740. /* Download image */
  2741. while ((len =
  2742. brcmf_sdbrcm_get_image((char *)memptr, MEMBLOCK, bus))) {
  2743. ret = brcmf_sdbrcm_membytes(bus, true, offset, memptr, len);
  2744. if (ret) {
  2745. brcmf_dbg(ERROR, "error %d on writing %d membytes at 0x%08x\n",
  2746. ret, MEMBLOCK, offset);
  2747. goto err;
  2748. }
  2749. offset += MEMBLOCK;
  2750. }
  2751. err:
  2752. kfree(memblock);
  2753. release_firmware(bus->firmware);
  2754. bus->fw_ptr = 0;
  2755. return ret;
  2756. }
  2757. /*
  2758. * ProcessVars:Takes a buffer of "<var>=<value>\n" lines read from a file
  2759. * and ending in a NUL.
  2760. * Removes carriage returns, empty lines, comment lines, and converts
  2761. * newlines to NULs.
  2762. * Shortens buffer as needed and pads with NULs. End of buffer is marked
  2763. * by two NULs.
  2764. */
  2765. static uint brcmf_process_nvram_vars(char *varbuf, uint len)
  2766. {
  2767. char *dp;
  2768. bool findNewline;
  2769. int column;
  2770. uint buf_len, n;
  2771. dp = varbuf;
  2772. findNewline = false;
  2773. column = 0;
  2774. for (n = 0; n < len; n++) {
  2775. if (varbuf[n] == 0)
  2776. break;
  2777. if (varbuf[n] == '\r')
  2778. continue;
  2779. if (findNewline && varbuf[n] != '\n')
  2780. continue;
  2781. findNewline = false;
  2782. if (varbuf[n] == '#') {
  2783. findNewline = true;
  2784. continue;
  2785. }
  2786. if (varbuf[n] == '\n') {
  2787. if (column == 0)
  2788. continue;
  2789. *dp++ = 0;
  2790. column = 0;
  2791. continue;
  2792. }
  2793. *dp++ = varbuf[n];
  2794. column++;
  2795. }
  2796. buf_len = dp - varbuf;
  2797. while (dp < varbuf + n)
  2798. *dp++ = 0;
  2799. return buf_len;
  2800. }
  2801. static int brcmf_sdbrcm_download_nvram(struct brcmf_bus *bus)
  2802. {
  2803. uint len;
  2804. char *memblock = NULL;
  2805. char *bufp;
  2806. int ret;
  2807. bus->nv_name = BCM4329_NV_NAME;
  2808. ret = request_firmware(&bus->firmware, bus->nv_name,
  2809. &bus->sdiodev->func[2]->dev);
  2810. if (ret) {
  2811. brcmf_dbg(ERROR, "Fail to request nvram %d\n", ret);
  2812. return ret;
  2813. }
  2814. bus->fw_ptr = 0;
  2815. memblock = kmalloc(MEMBLOCK, GFP_ATOMIC);
  2816. if (memblock == NULL) {
  2817. ret = -ENOMEM;
  2818. goto err;
  2819. }
  2820. len = brcmf_sdbrcm_get_image(memblock, MEMBLOCK, bus);
  2821. if (len > 0 && len < MEMBLOCK) {
  2822. bufp = (char *)memblock;
  2823. bufp[len] = 0;
  2824. len = brcmf_process_nvram_vars(bufp, len);
  2825. bufp += len;
  2826. *bufp++ = 0;
  2827. if (len)
  2828. ret = brcmf_sdbrcm_downloadvars(bus, memblock, len + 1);
  2829. if (ret)
  2830. brcmf_dbg(ERROR, "error downloading vars: %d\n", ret);
  2831. } else {
  2832. brcmf_dbg(ERROR, "error reading nvram file: %d\n", len);
  2833. ret = -EIO;
  2834. }
  2835. err:
  2836. kfree(memblock);
  2837. release_firmware(bus->firmware);
  2838. bus->fw_ptr = 0;
  2839. return ret;
  2840. }
  2841. static int _brcmf_sdbrcm_download_firmware(struct brcmf_bus *bus)
  2842. {
  2843. int bcmerror = -1;
  2844. /* Keep arm in reset */
  2845. if (brcmf_sdbrcm_download_state(bus, true)) {
  2846. brcmf_dbg(ERROR, "error placing ARM core in reset\n");
  2847. goto err;
  2848. }
  2849. /* External image takes precedence if specified */
  2850. if (brcmf_sdbrcm_download_code_file(bus)) {
  2851. brcmf_dbg(ERROR, "dongle image file download failed\n");
  2852. goto err;
  2853. }
  2854. /* External nvram takes precedence if specified */
  2855. if (brcmf_sdbrcm_download_nvram(bus))
  2856. brcmf_dbg(ERROR, "dongle nvram file download failed\n");
  2857. /* Take arm out of reset */
  2858. if (brcmf_sdbrcm_download_state(bus, false)) {
  2859. brcmf_dbg(ERROR, "error getting out of ARM core reset\n");
  2860. goto err;
  2861. }
  2862. bcmerror = 0;
  2863. err:
  2864. return bcmerror;
  2865. }
  2866. static bool
  2867. brcmf_sdbrcm_download_firmware(struct brcmf_bus *bus)
  2868. {
  2869. bool ret;
  2870. /* Download the firmware */
  2871. brcmf_sdbrcm_clkctl(bus, CLK_AVAIL, false);
  2872. ret = _brcmf_sdbrcm_download_firmware(bus) == 0;
  2873. brcmf_sdbrcm_clkctl(bus, CLK_SDONLY, false);
  2874. return ret;
  2875. }
  2876. void brcmf_sdbrcm_bus_stop(struct brcmf_bus *bus)
  2877. {
  2878. u32 local_hostintmask;
  2879. u8 saveclk;
  2880. uint retries;
  2881. int err;
  2882. struct sk_buff *cur;
  2883. struct sk_buff *next;
  2884. brcmf_dbg(TRACE, "Enter\n");
  2885. if (bus->watchdog_tsk) {
  2886. send_sig(SIGTERM, bus->watchdog_tsk, 1);
  2887. kthread_stop(bus->watchdog_tsk);
  2888. bus->watchdog_tsk = NULL;
  2889. }
  2890. if (bus->dpc_tsk && bus->dpc_tsk != current) {
  2891. send_sig(SIGTERM, bus->dpc_tsk, 1);
  2892. kthread_stop(bus->dpc_tsk);
  2893. bus->dpc_tsk = NULL;
  2894. }
  2895. down(&bus->sdsem);
  2896. bus_wake(bus);
  2897. /* Enable clock for device interrupts */
  2898. brcmf_sdbrcm_clkctl(bus, CLK_AVAIL, false);
  2899. /* Disable and clear interrupts at the chip level also */
  2900. w_sdreg32(bus, 0, offsetof(struct sdpcmd_regs, hostintmask), &retries);
  2901. local_hostintmask = bus->hostintmask;
  2902. bus->hostintmask = 0;
  2903. /* Change our idea of bus state */
  2904. bus->drvr->busstate = BRCMF_BUS_DOWN;
  2905. /* Force clocks on backplane to be sure F2 interrupt propagates */
  2906. saveclk = brcmf_sdcard_cfg_read(bus->sdiodev, SDIO_FUNC_1,
  2907. SBSDIO_FUNC1_CHIPCLKCSR, &err);
  2908. if (!err) {
  2909. brcmf_sdcard_cfg_write(bus->sdiodev, SDIO_FUNC_1,
  2910. SBSDIO_FUNC1_CHIPCLKCSR,
  2911. (saveclk | SBSDIO_FORCE_HT), &err);
  2912. }
  2913. if (err)
  2914. brcmf_dbg(ERROR, "Failed to force clock for F2: err %d\n", err);
  2915. /* Turn off the bus (F2), free any pending packets */
  2916. brcmf_dbg(INTR, "disable SDIO interrupts\n");
  2917. brcmf_sdcard_cfg_write(bus->sdiodev, SDIO_FUNC_0, SDIO_CCCR_IOEx,
  2918. SDIO_FUNC_ENABLE_1, NULL);
  2919. /* Clear any pending interrupts now that F2 is disabled */
  2920. w_sdreg32(bus, local_hostintmask,
  2921. offsetof(struct sdpcmd_regs, intstatus), &retries);
  2922. /* Turn off the backplane clock (only) */
  2923. brcmf_sdbrcm_clkctl(bus, CLK_SDONLY, false);
  2924. /* Clear the data packet queues */
  2925. brcmu_pktq_flush(&bus->txq, true, NULL, NULL);
  2926. /* Clear any held glomming stuff */
  2927. if (bus->glomd)
  2928. brcmu_pkt_buf_free_skb(bus->glomd);
  2929. if (!skb_queue_empty(&bus->glom))
  2930. skb_queue_walk_safe(&bus->glom, cur, next) {
  2931. skb_unlink(cur, &bus->glom);
  2932. brcmu_pkt_buf_free_skb(cur);
  2933. }
  2934. /* Clear rx control and wake any waiters */
  2935. bus->rxlen = 0;
  2936. brcmf_sdbrcm_dcmd_resp_wake(bus);
  2937. /* Reset some F2 state stuff */
  2938. bus->rxskip = false;
  2939. bus->tx_seq = bus->rx_seq = 0;
  2940. up(&bus->sdsem);
  2941. }
  2942. int brcmf_sdbrcm_bus_init(struct brcmf_pub *drvr)
  2943. {
  2944. struct brcmf_bus *bus = drvr->bus;
  2945. unsigned long timeout;
  2946. uint retries = 0;
  2947. u8 ready, enable;
  2948. int err, ret = 0;
  2949. u8 saveclk;
  2950. brcmf_dbg(TRACE, "Enter\n");
  2951. /* try to download image and nvram to the dongle */
  2952. if (drvr->busstate == BRCMF_BUS_DOWN) {
  2953. if (!(brcmf_sdbrcm_download_firmware(bus)))
  2954. return -1;
  2955. }
  2956. if (!bus->drvr)
  2957. return 0;
  2958. /* Start the watchdog timer */
  2959. bus->drvr->tickcnt = 0;
  2960. brcmf_sdbrcm_wd_timer(bus, BRCMF_WD_POLL_MS);
  2961. down(&bus->sdsem);
  2962. /* Make sure backplane clock is on, needed to generate F2 interrupt */
  2963. brcmf_sdbrcm_clkctl(bus, CLK_AVAIL, false);
  2964. if (bus->clkstate != CLK_AVAIL)
  2965. goto exit;
  2966. /* Force clocks on backplane to be sure F2 interrupt propagates */
  2967. saveclk =
  2968. brcmf_sdcard_cfg_read(bus->sdiodev, SDIO_FUNC_1,
  2969. SBSDIO_FUNC1_CHIPCLKCSR, &err);
  2970. if (!err) {
  2971. brcmf_sdcard_cfg_write(bus->sdiodev, SDIO_FUNC_1,
  2972. SBSDIO_FUNC1_CHIPCLKCSR,
  2973. (saveclk | SBSDIO_FORCE_HT), &err);
  2974. }
  2975. if (err) {
  2976. brcmf_dbg(ERROR, "Failed to force clock for F2: err %d\n", err);
  2977. goto exit;
  2978. }
  2979. /* Enable function 2 (frame transfers) */
  2980. w_sdreg32(bus, SDPCM_PROT_VERSION << SMB_DATA_VERSION_SHIFT,
  2981. offsetof(struct sdpcmd_regs, tosbmailboxdata), &retries);
  2982. enable = (SDIO_FUNC_ENABLE_1 | SDIO_FUNC_ENABLE_2);
  2983. brcmf_sdcard_cfg_write(bus->sdiodev, SDIO_FUNC_0, SDIO_CCCR_IOEx,
  2984. enable, NULL);
  2985. timeout = jiffies + msecs_to_jiffies(BRCMF_WAIT_F2RDY);
  2986. ready = 0;
  2987. while (enable != ready) {
  2988. ready = brcmf_sdcard_cfg_read(bus->sdiodev, SDIO_FUNC_0,
  2989. SDIO_CCCR_IORx, NULL);
  2990. if (time_after(jiffies, timeout))
  2991. break;
  2992. else if (time_after(jiffies, timeout - BRCMF_WAIT_F2RDY + 50))
  2993. /* prevent busy waiting if it takes too long */
  2994. msleep_interruptible(20);
  2995. }
  2996. brcmf_dbg(INFO, "enable 0x%02x, ready 0x%02x\n", enable, ready);
  2997. /* If F2 successfully enabled, set core and enable interrupts */
  2998. if (ready == enable) {
  2999. /* Set up the interrupt mask and enable interrupts */
  3000. bus->hostintmask = HOSTINTMASK;
  3001. w_sdreg32(bus, bus->hostintmask,
  3002. offsetof(struct sdpcmd_regs, hostintmask), &retries);
  3003. brcmf_sdcard_cfg_write(bus->sdiodev, SDIO_FUNC_1,
  3004. SBSDIO_WATERMARK, 8, &err);
  3005. /* Set bus state according to enable result */
  3006. drvr->busstate = BRCMF_BUS_DATA;
  3007. }
  3008. else {
  3009. /* Disable F2 again */
  3010. enable = SDIO_FUNC_ENABLE_1;
  3011. brcmf_sdcard_cfg_write(bus->sdiodev, SDIO_FUNC_0,
  3012. SDIO_CCCR_IOEx, enable, NULL);
  3013. }
  3014. /* Restore previous clock setting */
  3015. brcmf_sdcard_cfg_write(bus->sdiodev, SDIO_FUNC_1,
  3016. SBSDIO_FUNC1_CHIPCLKCSR, saveclk, &err);
  3017. /* If we didn't come up, turn off backplane clock */
  3018. if (drvr->busstate != BRCMF_BUS_DATA)
  3019. brcmf_sdbrcm_clkctl(bus, CLK_NONE, false);
  3020. exit:
  3021. up(&bus->sdsem);
  3022. return ret;
  3023. }
  3024. void brcmf_sdbrcm_isr(void *arg)
  3025. {
  3026. struct brcmf_bus *bus = (struct brcmf_bus *) arg;
  3027. brcmf_dbg(TRACE, "Enter\n");
  3028. if (!bus) {
  3029. brcmf_dbg(ERROR, "bus is null pointer, exiting\n");
  3030. return;
  3031. }
  3032. if (bus->drvr->busstate == BRCMF_BUS_DOWN) {
  3033. brcmf_dbg(ERROR, "bus is down. we have nothing to do\n");
  3034. return;
  3035. }
  3036. /* Count the interrupt call */
  3037. bus->intrcount++;
  3038. bus->ipend = true;
  3039. /* Shouldn't get this interrupt if we're sleeping? */
  3040. if (bus->sleeping) {
  3041. brcmf_dbg(ERROR, "INTERRUPT WHILE SLEEPING??\n");
  3042. return;
  3043. }
  3044. /* Disable additional interrupts (is this needed now)? */
  3045. if (!bus->intr)
  3046. brcmf_dbg(ERROR, "isr w/o interrupt configured!\n");
  3047. bus->dpc_sched = true;
  3048. if (bus->dpc_tsk)
  3049. complete(&bus->dpc_wait);
  3050. }
  3051. static bool brcmf_sdbrcm_bus_watchdog(struct brcmf_pub *drvr)
  3052. {
  3053. struct brcmf_bus *bus;
  3054. brcmf_dbg(TIMER, "Enter\n");
  3055. bus = drvr->bus;
  3056. /* Ignore the timer if simulating bus down */
  3057. if (bus->sleeping)
  3058. return false;
  3059. down(&bus->sdsem);
  3060. /* Poll period: check device if appropriate. */
  3061. if (bus->poll && (++bus->polltick >= bus->pollrate)) {
  3062. u32 intstatus = 0;
  3063. /* Reset poll tick */
  3064. bus->polltick = 0;
  3065. /* Check device if no interrupts */
  3066. if (!bus->intr || (bus->intrcount == bus->lastintrs)) {
  3067. if (!bus->dpc_sched) {
  3068. u8 devpend;
  3069. devpend = brcmf_sdcard_cfg_read(bus->sdiodev,
  3070. SDIO_FUNC_0, SDIO_CCCR_INTx,
  3071. NULL);
  3072. intstatus =
  3073. devpend & (INTR_STATUS_FUNC1 |
  3074. INTR_STATUS_FUNC2);
  3075. }
  3076. /* If there is something, make like the ISR and
  3077. schedule the DPC */
  3078. if (intstatus) {
  3079. bus->pollcnt++;
  3080. bus->ipend = true;
  3081. bus->dpc_sched = true;
  3082. if (bus->dpc_tsk)
  3083. complete(&bus->dpc_wait);
  3084. }
  3085. }
  3086. /* Update interrupt tracking */
  3087. bus->lastintrs = bus->intrcount;
  3088. }
  3089. #ifdef BCMDBG
  3090. /* Poll for console output periodically */
  3091. if (drvr->busstate == BRCMF_BUS_DATA && bus->console_interval != 0) {
  3092. bus->console.count += BRCMF_WD_POLL_MS;
  3093. if (bus->console.count >= bus->console_interval) {
  3094. bus->console.count -= bus->console_interval;
  3095. /* Make sure backplane clock is on */
  3096. brcmf_sdbrcm_clkctl(bus, CLK_AVAIL, false);
  3097. if (brcmf_sdbrcm_readconsole(bus) < 0)
  3098. /* stop on error */
  3099. bus->console_interval = 0;
  3100. }
  3101. }
  3102. #endif /* BCMDBG */
  3103. /* On idle timeout clear activity flag and/or turn off clock */
  3104. if ((bus->idletime > 0) && (bus->clkstate == CLK_AVAIL)) {
  3105. if (++bus->idlecount >= bus->idletime) {
  3106. bus->idlecount = 0;
  3107. if (bus->activity) {
  3108. bus->activity = false;
  3109. brcmf_sdbrcm_wd_timer(bus, BRCMF_WD_POLL_MS);
  3110. } else {
  3111. brcmf_sdbrcm_clkctl(bus, CLK_NONE, false);
  3112. }
  3113. }
  3114. }
  3115. up(&bus->sdsem);
  3116. return bus->ipend;
  3117. }
  3118. static bool brcmf_sdbrcm_chipmatch(u16 chipid)
  3119. {
  3120. if (chipid == BCM4329_CHIP_ID)
  3121. return true;
  3122. return false;
  3123. }
  3124. static void brcmf_sdbrcm_release_malloc(struct brcmf_bus *bus)
  3125. {
  3126. brcmf_dbg(TRACE, "Enter\n");
  3127. kfree(bus->rxbuf);
  3128. bus->rxctl = bus->rxbuf = NULL;
  3129. bus->rxlen = 0;
  3130. kfree(bus->databuf);
  3131. bus->databuf = NULL;
  3132. }
  3133. static bool brcmf_sdbrcm_probe_malloc(struct brcmf_bus *bus)
  3134. {
  3135. brcmf_dbg(TRACE, "Enter\n");
  3136. if (bus->drvr->maxctl) {
  3137. bus->rxblen =
  3138. roundup((bus->drvr->maxctl + SDPCM_HDRLEN),
  3139. ALIGNMENT) + BRCMF_SDALIGN;
  3140. bus->rxbuf = kmalloc(bus->rxblen, GFP_ATOMIC);
  3141. if (!(bus->rxbuf))
  3142. goto fail;
  3143. }
  3144. /* Allocate buffer to receive glomed packet */
  3145. bus->databuf = kmalloc(MAX_DATA_BUF, GFP_ATOMIC);
  3146. if (!(bus->databuf)) {
  3147. /* release rxbuf which was already located as above */
  3148. if (!bus->rxblen)
  3149. kfree(bus->rxbuf);
  3150. goto fail;
  3151. }
  3152. /* Align the buffer */
  3153. if ((unsigned long)bus->databuf % BRCMF_SDALIGN)
  3154. bus->dataptr = bus->databuf + (BRCMF_SDALIGN -
  3155. ((unsigned long)bus->databuf % BRCMF_SDALIGN));
  3156. else
  3157. bus->dataptr = bus->databuf;
  3158. return true;
  3159. fail:
  3160. return false;
  3161. }
  3162. /* SDIO Pad drive strength to select value mappings */
  3163. struct sdiod_drive_str {
  3164. u8 strength; /* Pad Drive Strength in mA */
  3165. u8 sel; /* Chip-specific select value */
  3166. };
  3167. /* SDIO Drive Strength to sel value table for PMU Rev 1 */
  3168. static const struct sdiod_drive_str sdiod_drive_strength_tab1[] = {
  3169. {
  3170. 4, 0x2}, {
  3171. 2, 0x3}, {
  3172. 1, 0x0}, {
  3173. 0, 0x0}
  3174. };
  3175. /* SDIO Drive Strength to sel value table for PMU Rev 2, 3 */
  3176. static const struct sdiod_drive_str sdiod_drive_strength_tab2[] = {
  3177. {
  3178. 12, 0x7}, {
  3179. 10, 0x6}, {
  3180. 8, 0x5}, {
  3181. 6, 0x4}, {
  3182. 4, 0x2}, {
  3183. 2, 0x1}, {
  3184. 0, 0x0}
  3185. };
  3186. /* SDIO Drive Strength to sel value table for PMU Rev 8 (1.8V) */
  3187. static const struct sdiod_drive_str sdiod_drive_strength_tab3[] = {
  3188. {
  3189. 32, 0x7}, {
  3190. 26, 0x6}, {
  3191. 22, 0x5}, {
  3192. 16, 0x4}, {
  3193. 12, 0x3}, {
  3194. 8, 0x2}, {
  3195. 4, 0x1}, {
  3196. 0, 0x0}
  3197. };
  3198. #define SDIOD_DRVSTR_KEY(chip, pmu) (((chip) << 16) | (pmu))
  3199. static char *brcmf_chipname(uint chipid, char *buf, uint len)
  3200. {
  3201. const char *fmt;
  3202. fmt = ((chipid > 0xa000) || (chipid < 0x4000)) ? "%d" : "%x";
  3203. snprintf(buf, len, fmt, chipid);
  3204. return buf;
  3205. }
  3206. static void brcmf_sdbrcm_sdiod_drive_strength_init(struct brcmf_bus *bus,
  3207. u32 drivestrength) {
  3208. struct sdiod_drive_str *str_tab = NULL;
  3209. u32 str_mask = 0;
  3210. u32 str_shift = 0;
  3211. char chn[8];
  3212. if (!(bus->ci->cccaps & CC_CAP_PMU))
  3213. return;
  3214. switch (SDIOD_DRVSTR_KEY(bus->ci->chip, bus->ci->pmurev)) {
  3215. case SDIOD_DRVSTR_KEY(BCM4325_CHIP_ID, 1):
  3216. str_tab = (struct sdiod_drive_str *)&sdiod_drive_strength_tab1;
  3217. str_mask = 0x30000000;
  3218. str_shift = 28;
  3219. break;
  3220. case SDIOD_DRVSTR_KEY(BCM4325_CHIP_ID, 2):
  3221. case SDIOD_DRVSTR_KEY(BCM4325_CHIP_ID, 3):
  3222. str_tab = (struct sdiod_drive_str *)&sdiod_drive_strength_tab2;
  3223. str_mask = 0x00003800;
  3224. str_shift = 11;
  3225. break;
  3226. case SDIOD_DRVSTR_KEY(BCM4336_CHIP_ID, 8):
  3227. str_tab = (struct sdiod_drive_str *)&sdiod_drive_strength_tab3;
  3228. str_mask = 0x00003800;
  3229. str_shift = 11;
  3230. break;
  3231. default:
  3232. brcmf_dbg(ERROR, "No SDIO Drive strength init done for chip %s rev %d pmurev %d\n",
  3233. brcmf_chipname(bus->ci->chip, chn, 8),
  3234. bus->ci->chiprev, bus->ci->pmurev);
  3235. break;
  3236. }
  3237. if (str_tab != NULL) {
  3238. u32 drivestrength_sel = 0;
  3239. u32 cc_data_temp;
  3240. int i;
  3241. for (i = 0; str_tab[i].strength != 0; i++) {
  3242. if (drivestrength >= str_tab[i].strength) {
  3243. drivestrength_sel = str_tab[i].sel;
  3244. break;
  3245. }
  3246. }
  3247. brcmf_sdcard_reg_write(bus->sdiodev,
  3248. CORE_CC_REG(bus->ci->cccorebase, chipcontrol_addr),
  3249. 4, 1);
  3250. cc_data_temp = brcmf_sdcard_reg_read(bus->sdiodev,
  3251. CORE_CC_REG(bus->ci->cccorebase, chipcontrol_addr), 4);
  3252. cc_data_temp &= ~str_mask;
  3253. drivestrength_sel <<= str_shift;
  3254. cc_data_temp |= drivestrength_sel;
  3255. brcmf_sdcard_reg_write(bus->sdiodev,
  3256. CORE_CC_REG(bus->ci->cccorebase, chipcontrol_addr),
  3257. 4, cc_data_temp);
  3258. brcmf_dbg(INFO, "SDIO: %dmA drive strength selected, set to 0x%08x\n",
  3259. drivestrength, cc_data_temp);
  3260. }
  3261. }
  3262. static int
  3263. brcmf_sdbrcm_chip_attach(struct brcmf_bus *bus, u32 regs)
  3264. {
  3265. struct chip_info *ci;
  3266. int err;
  3267. u8 clkval;
  3268. brcmf_dbg(TRACE, "Enter\n");
  3269. /* alloc chip_info_t */
  3270. ci = kzalloc(sizeof(struct chip_info), GFP_ATOMIC);
  3271. if (NULL == ci)
  3272. return -ENOMEM;
  3273. err = brcmf_sdio_chip_attach(bus->sdiodev, ci, regs);
  3274. if (err)
  3275. goto fail;
  3276. /* Disable F2 to clear any intermediate frame state on the dongle */
  3277. brcmf_sdcard_cfg_write(bus->sdiodev, SDIO_FUNC_0, SDIO_CCCR_IOEx,
  3278. SDIO_FUNC_ENABLE_1, NULL);
  3279. /* WAR: cmd52 backplane read so core HW will drop ALPReq */
  3280. clkval = brcmf_sdcard_cfg_read(bus->sdiodev, SDIO_FUNC_1,
  3281. 0, NULL);
  3282. /* Done with backplane-dependent accesses, can drop clock... */
  3283. brcmf_sdcard_cfg_write(bus->sdiodev, SDIO_FUNC_1,
  3284. SBSDIO_FUNC1_CHIPCLKCSR, 0, NULL);
  3285. bus->ci = ci;
  3286. return 0;
  3287. fail:
  3288. bus->ci = NULL;
  3289. kfree(ci);
  3290. return err;
  3291. }
  3292. static bool
  3293. brcmf_sdbrcm_probe_attach(struct brcmf_bus *bus, u32 regsva)
  3294. {
  3295. u8 clkctl = 0;
  3296. int err = 0;
  3297. int reg_addr;
  3298. u32 reg_val;
  3299. bus->alp_only = true;
  3300. /* Return the window to backplane enumeration space for core access */
  3301. if (brcmf_sdcard_set_sbaddr_window(bus->sdiodev, SI_ENUM_BASE))
  3302. brcmf_dbg(ERROR, "FAILED to return to SI_ENUM_BASE\n");
  3303. #ifdef BCMDBG
  3304. printk(KERN_DEBUG "F1 signature read @0x18000000=0x%4x\n",
  3305. brcmf_sdcard_reg_read(bus->sdiodev, SI_ENUM_BASE, 4));
  3306. #endif /* BCMDBG */
  3307. /*
  3308. * Force PLL off until brcmf_sdbrcm_chip_attach()
  3309. * programs PLL control regs
  3310. */
  3311. brcmf_sdcard_cfg_write(bus->sdiodev, SDIO_FUNC_1,
  3312. SBSDIO_FUNC1_CHIPCLKCSR,
  3313. BRCMF_INIT_CLKCTL1, &err);
  3314. if (!err)
  3315. clkctl =
  3316. brcmf_sdcard_cfg_read(bus->sdiodev, SDIO_FUNC_1,
  3317. SBSDIO_FUNC1_CHIPCLKCSR, &err);
  3318. if (err || ((clkctl & ~SBSDIO_AVBITS) != BRCMF_INIT_CLKCTL1)) {
  3319. brcmf_dbg(ERROR, "ChipClkCSR access: err %d wrote 0x%02x read 0x%02x\n",
  3320. err, BRCMF_INIT_CLKCTL1, clkctl);
  3321. goto fail;
  3322. }
  3323. if (brcmf_sdbrcm_chip_attach(bus, regsva)) {
  3324. brcmf_dbg(ERROR, "brcmf_sdbrcm_chip_attach failed!\n");
  3325. goto fail;
  3326. }
  3327. if (!brcmf_sdbrcm_chipmatch((u16) bus->ci->chip)) {
  3328. brcmf_dbg(ERROR, "unsupported chip: 0x%04x\n", bus->ci->chip);
  3329. goto fail;
  3330. }
  3331. brcmf_sdbrcm_sdiod_drive_strength_init(bus, SDIO_DRIVE_STRENGTH);
  3332. /* Get info on the ARM and SOCRAM cores... */
  3333. brcmf_sdcard_reg_read(bus->sdiodev,
  3334. CORE_SB(bus->ci->armcorebase, sbidhigh), 4);
  3335. bus->ramsize = bus->ci->ramsize;
  3336. if (!(bus->ramsize)) {
  3337. brcmf_dbg(ERROR, "failed to find SOCRAM memory!\n");
  3338. goto fail;
  3339. }
  3340. /* Set core control so an SDIO reset does a backplane reset */
  3341. reg_addr = bus->ci->buscorebase +
  3342. offsetof(struct sdpcmd_regs, corecontrol);
  3343. reg_val = brcmf_sdcard_reg_read(bus->sdiodev, reg_addr, sizeof(u32));
  3344. brcmf_sdcard_reg_write(bus->sdiodev, reg_addr, sizeof(u32),
  3345. reg_val | CC_BPRESEN);
  3346. brcmu_pktq_init(&bus->txq, (PRIOMASK + 1), TXQLEN);
  3347. /* Locate an appropriately-aligned portion of hdrbuf */
  3348. bus->rxhdr = (u8 *) roundup((unsigned long)&bus->hdrbuf[0],
  3349. BRCMF_SDALIGN);
  3350. /* Set the poll and/or interrupt flags */
  3351. bus->intr = true;
  3352. bus->poll = false;
  3353. if (bus->poll)
  3354. bus->pollrate = 1;
  3355. return true;
  3356. fail:
  3357. return false;
  3358. }
  3359. static bool brcmf_sdbrcm_probe_init(struct brcmf_bus *bus)
  3360. {
  3361. brcmf_dbg(TRACE, "Enter\n");
  3362. /* Disable F2 to clear any intermediate frame state on the dongle */
  3363. brcmf_sdcard_cfg_write(bus->sdiodev, SDIO_FUNC_0, SDIO_CCCR_IOEx,
  3364. SDIO_FUNC_ENABLE_1, NULL);
  3365. bus->drvr->busstate = BRCMF_BUS_DOWN;
  3366. bus->sleeping = false;
  3367. bus->rxflow = false;
  3368. /* Done with backplane-dependent accesses, can drop clock... */
  3369. brcmf_sdcard_cfg_write(bus->sdiodev, SDIO_FUNC_1,
  3370. SBSDIO_FUNC1_CHIPCLKCSR, 0, NULL);
  3371. /* ...and initialize clock/power states */
  3372. bus->clkstate = CLK_SDONLY;
  3373. bus->idletime = BRCMF_IDLE_INTERVAL;
  3374. bus->idleclock = BRCMF_IDLE_ACTIVE;
  3375. /* Query the F2 block size, set roundup accordingly */
  3376. bus->blocksize = bus->sdiodev->func[2]->cur_blksize;
  3377. bus->roundup = min(max_roundup, bus->blocksize);
  3378. /* bus module does not support packet chaining */
  3379. bus->use_rxchain = false;
  3380. bus->sd_rxchain = false;
  3381. return true;
  3382. }
  3383. static int
  3384. brcmf_sdbrcm_watchdog_thread(void *data)
  3385. {
  3386. struct brcmf_bus *bus = (struct brcmf_bus *)data;
  3387. allow_signal(SIGTERM);
  3388. /* Run until signal received */
  3389. while (1) {
  3390. if (kthread_should_stop())
  3391. break;
  3392. if (!wait_for_completion_interruptible(&bus->watchdog_wait)) {
  3393. brcmf_sdbrcm_bus_watchdog(bus->drvr);
  3394. /* Count the tick for reference */
  3395. bus->drvr->tickcnt++;
  3396. } else
  3397. break;
  3398. }
  3399. return 0;
  3400. }
  3401. static void
  3402. brcmf_sdbrcm_watchdog(unsigned long data)
  3403. {
  3404. struct brcmf_bus *bus = (struct brcmf_bus *)data;
  3405. if (bus->watchdog_tsk) {
  3406. complete(&bus->watchdog_wait);
  3407. /* Reschedule the watchdog */
  3408. if (bus->wd_timer_valid)
  3409. mod_timer(&bus->timer,
  3410. jiffies + BRCMF_WD_POLL_MS * HZ / 1000);
  3411. }
  3412. }
  3413. static void
  3414. brcmf_sdbrcm_chip_detach(struct brcmf_bus *bus)
  3415. {
  3416. brcmf_dbg(TRACE, "Enter\n");
  3417. kfree(bus->ci);
  3418. bus->ci = NULL;
  3419. }
  3420. static void brcmf_sdbrcm_release_dongle(struct brcmf_bus *bus)
  3421. {
  3422. brcmf_dbg(TRACE, "Enter\n");
  3423. if (bus->ci) {
  3424. brcmf_sdbrcm_clkctl(bus, CLK_AVAIL, false);
  3425. brcmf_sdbrcm_clkctl(bus, CLK_NONE, false);
  3426. brcmf_sdbrcm_chip_detach(bus);
  3427. if (bus->vars && bus->varsz)
  3428. kfree(bus->vars);
  3429. bus->vars = NULL;
  3430. }
  3431. brcmf_dbg(TRACE, "Disconnected\n");
  3432. }
  3433. /* Detach and free everything */
  3434. static void brcmf_sdbrcm_release(struct brcmf_bus *bus)
  3435. {
  3436. brcmf_dbg(TRACE, "Enter\n");
  3437. if (bus) {
  3438. /* De-register interrupt handler */
  3439. brcmf_sdcard_intr_dereg(bus->sdiodev);
  3440. if (bus->drvr) {
  3441. brcmf_detach(bus->drvr);
  3442. brcmf_sdbrcm_release_dongle(bus);
  3443. bus->drvr = NULL;
  3444. }
  3445. brcmf_sdbrcm_release_malloc(bus);
  3446. kfree(bus);
  3447. }
  3448. brcmf_dbg(TRACE, "Disconnected\n");
  3449. }
  3450. void *brcmf_sdbrcm_probe(u16 bus_no, u16 slot, u16 func, uint bustype,
  3451. u32 regsva, struct brcmf_sdio_dev *sdiodev)
  3452. {
  3453. int ret;
  3454. struct brcmf_bus *bus;
  3455. /* Init global variables at run-time, not as part of the declaration.
  3456. * This is required to support init/de-init of the driver.
  3457. * Initialization
  3458. * of globals as part of the declaration results in non-deterministic
  3459. * behavior since the value of the globals may be different on the
  3460. * first time that the driver is initialized vs subsequent
  3461. * initializations.
  3462. */
  3463. brcmf_c_init();
  3464. brcmf_dbg(TRACE, "Enter\n");
  3465. /* We make an assumption about address window mappings:
  3466. * regsva == SI_ENUM_BASE*/
  3467. /* Allocate private bus interface state */
  3468. bus = kzalloc(sizeof(struct brcmf_bus), GFP_ATOMIC);
  3469. if (!bus)
  3470. goto fail;
  3471. bus->sdiodev = sdiodev;
  3472. sdiodev->bus = bus;
  3473. skb_queue_head_init(&bus->glom);
  3474. bus->txbound = BRCMF_TXBOUND;
  3475. bus->rxbound = BRCMF_RXBOUND;
  3476. bus->txminmax = BRCMF_TXMINMAX;
  3477. bus->tx_seq = SDPCM_SEQUENCE_WRAP - 1;
  3478. bus->usebufpool = false; /* Use bufpool if allocated,
  3479. else use locally malloced rxbuf */
  3480. /* attempt to attach to the dongle */
  3481. if (!(brcmf_sdbrcm_probe_attach(bus, regsva))) {
  3482. brcmf_dbg(ERROR, "brcmf_sdbrcm_probe_attach failed\n");
  3483. goto fail;
  3484. }
  3485. spin_lock_init(&bus->txqlock);
  3486. init_waitqueue_head(&bus->ctrl_wait);
  3487. init_waitqueue_head(&bus->dcmd_resp_wait);
  3488. /* Set up the watchdog timer */
  3489. init_timer(&bus->timer);
  3490. bus->timer.data = (unsigned long)bus;
  3491. bus->timer.function = brcmf_sdbrcm_watchdog;
  3492. /* Initialize thread based operation and lock */
  3493. sema_init(&bus->sdsem, 1);
  3494. /* Initialize watchdog thread */
  3495. init_completion(&bus->watchdog_wait);
  3496. bus->watchdog_tsk = kthread_run(brcmf_sdbrcm_watchdog_thread,
  3497. bus, "brcmf_watchdog");
  3498. if (IS_ERR(bus->watchdog_tsk)) {
  3499. printk(KERN_WARNING
  3500. "brcmf_watchdog thread failed to start\n");
  3501. bus->watchdog_tsk = NULL;
  3502. }
  3503. /* Initialize DPC thread */
  3504. init_completion(&bus->dpc_wait);
  3505. bus->dpc_tsk = kthread_run(brcmf_sdbrcm_dpc_thread,
  3506. bus, "brcmf_dpc");
  3507. if (IS_ERR(bus->dpc_tsk)) {
  3508. printk(KERN_WARNING
  3509. "brcmf_dpc thread failed to start\n");
  3510. bus->dpc_tsk = NULL;
  3511. }
  3512. /* Attach to the brcmf/OS/network interface */
  3513. bus->drvr = brcmf_attach(bus, SDPCM_RESERVE);
  3514. if (!bus->drvr) {
  3515. brcmf_dbg(ERROR, "brcmf_attach failed\n");
  3516. goto fail;
  3517. }
  3518. /* Allocate buffers */
  3519. if (!(brcmf_sdbrcm_probe_malloc(bus))) {
  3520. brcmf_dbg(ERROR, "brcmf_sdbrcm_probe_malloc failed\n");
  3521. goto fail;
  3522. }
  3523. if (!(brcmf_sdbrcm_probe_init(bus))) {
  3524. brcmf_dbg(ERROR, "brcmf_sdbrcm_probe_init failed\n");
  3525. goto fail;
  3526. }
  3527. /* Register interrupt callback, but mask it (not operational yet). */
  3528. brcmf_dbg(INTR, "disable SDIO interrupts (not interested yet)\n");
  3529. ret = brcmf_sdcard_intr_reg(bus->sdiodev);
  3530. if (ret != 0) {
  3531. brcmf_dbg(ERROR, "FAILED: sdcard_intr_reg returned %d\n", ret);
  3532. goto fail;
  3533. }
  3534. brcmf_dbg(INTR, "registered SDIO interrupt function ok\n");
  3535. brcmf_dbg(INFO, "completed!!\n");
  3536. /* if firmware path present try to download and bring up bus */
  3537. ret = brcmf_bus_start(bus->drvr);
  3538. if (ret != 0) {
  3539. if (ret == -ENOLINK) {
  3540. brcmf_dbg(ERROR, "dongle is not responding\n");
  3541. goto fail;
  3542. }
  3543. }
  3544. /* add interface and open for business */
  3545. if (brcmf_add_if((struct brcmf_info *)bus->drvr, 0, "wlan%d", NULL)) {
  3546. brcmf_dbg(ERROR, "Add primary net device interface failed!!\n");
  3547. goto fail;
  3548. }
  3549. return bus;
  3550. fail:
  3551. brcmf_sdbrcm_release(bus);
  3552. return NULL;
  3553. }
  3554. void brcmf_sdbrcm_disconnect(void *ptr)
  3555. {
  3556. struct brcmf_bus *bus = (struct brcmf_bus *)ptr;
  3557. brcmf_dbg(TRACE, "Enter\n");
  3558. if (bus)
  3559. brcmf_sdbrcm_release(bus);
  3560. brcmf_dbg(TRACE, "Disconnected\n");
  3561. }
  3562. struct device *brcmf_bus_get_device(struct brcmf_bus *bus)
  3563. {
  3564. return &bus->sdiodev->func[2]->dev;
  3565. }
  3566. void
  3567. brcmf_sdbrcm_wd_timer(struct brcmf_bus *bus, uint wdtick)
  3568. {
  3569. /* Totally stop the timer */
  3570. if (!wdtick && bus->wd_timer_valid == true) {
  3571. del_timer_sync(&bus->timer);
  3572. bus->wd_timer_valid = false;
  3573. bus->save_ms = wdtick;
  3574. return;
  3575. }
  3576. /* don't start the wd until fw is loaded */
  3577. if (bus->drvr->busstate == BRCMF_BUS_DOWN)
  3578. return;
  3579. if (wdtick) {
  3580. if (bus->save_ms != BRCMF_WD_POLL_MS) {
  3581. if (bus->wd_timer_valid == true)
  3582. /* Stop timer and restart at new value */
  3583. del_timer_sync(&bus->timer);
  3584. /* Create timer again when watchdog period is
  3585. dynamically changed or in the first instance
  3586. */
  3587. bus->timer.expires =
  3588. jiffies + BRCMF_WD_POLL_MS * HZ / 1000;
  3589. add_timer(&bus->timer);
  3590. } else {
  3591. /* Re arm the timer, at last watchdog period */
  3592. mod_timer(&bus->timer,
  3593. jiffies + BRCMF_WD_POLL_MS * HZ / 1000);
  3594. }
  3595. bus->wd_timer_valid = true;
  3596. bus->save_ms = wdtick;
  3597. }
  3598. }