atl1c_hw.h 28 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814
  1. /*
  2. * Copyright(c) 2008 - 2009 Atheros Corporation. All rights reserved.
  3. *
  4. * Derived from Intel e1000 driver
  5. * Copyright(c) 1999 - 2005 Intel Corporation. All rights reserved.
  6. *
  7. * This program is free software; you can redistribute it and/or modify it
  8. * under the terms of the GNU General Public License as published by the Free
  9. * Software Foundation; either version 2 of the License, or (at your option)
  10. * any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful, but WITHOUT
  13. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  14. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  15. * more details.
  16. *
  17. * You should have received a copy of the GNU General Public License along with
  18. * this program; if not, write to the Free Software Foundation, Inc., 59
  19. * Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  20. */
  21. #ifndef _ATL1C_HW_H_
  22. #define _ATL1C_HW_H_
  23. #include <linux/types.h>
  24. #include <linux/mii.h>
  25. #define FIELD_GETX(_x, _name) ((_x) >> (_name##_SHIFT) & (_name##_MASK))
  26. #define FIELD_SETX(_x, _name, _v) \
  27. (((_x) & ~((_name##_MASK) << (_name##_SHIFT))) |\
  28. (((_v) & (_name##_MASK)) << (_name##_SHIFT)))
  29. #define FIELDX(_name, _v) (((_v) & (_name##_MASK)) << (_name##_SHIFT))
  30. struct atl1c_adapter;
  31. struct atl1c_hw;
  32. /* function prototype */
  33. void atl1c_phy_disable(struct atl1c_hw *hw);
  34. void atl1c_hw_set_mac_addr(struct atl1c_hw *hw);
  35. int atl1c_phy_reset(struct atl1c_hw *hw);
  36. int atl1c_read_mac_addr(struct atl1c_hw *hw);
  37. int atl1c_get_speed_and_duplex(struct atl1c_hw *hw, u16 *speed, u16 *duplex);
  38. u32 atl1c_hash_mc_addr(struct atl1c_hw *hw, u8 *mc_addr);
  39. void atl1c_hash_set(struct atl1c_hw *hw, u32 hash_value);
  40. int atl1c_read_phy_reg(struct atl1c_hw *hw, u16 reg_addr, u16 *phy_data);
  41. int atl1c_write_phy_reg(struct atl1c_hw *hw, u32 reg_addr, u16 phy_data);
  42. bool atl1c_read_eeprom(struct atl1c_hw *hw, u32 offset, u32 *p_value);
  43. int atl1c_phy_init(struct atl1c_hw *hw);
  44. int atl1c_check_eeprom_exist(struct atl1c_hw *hw);
  45. int atl1c_restart_autoneg(struct atl1c_hw *hw);
  46. int atl1c_phy_power_saving(struct atl1c_hw *hw);
  47. /* register definition */
  48. #define REG_DEVICE_CAP 0x5C
  49. #define DEVICE_CAP_MAX_PAYLOAD_MASK 0x7
  50. #define DEVICE_CAP_MAX_PAYLOAD_SHIFT 0
  51. #define DEVICE_CTRL_MAXRRS_MIN 2
  52. #define REG_LINK_CTRL 0x68
  53. #define LINK_CTRL_L0S_EN 0x01
  54. #define LINK_CTRL_L1_EN 0x02
  55. #define LINK_CTRL_EXT_SYNC 0x80
  56. #define REG_DEV_SERIALNUM_CTRL 0x200
  57. #define REG_DEV_MAC_SEL_MASK 0x0 /* 0:EUI; 1:MAC */
  58. #define REG_DEV_MAC_SEL_SHIFT 0
  59. #define REG_DEV_SERIAL_NUM_EN_MASK 0x1
  60. #define REG_DEV_SERIAL_NUM_EN_SHIFT 1
  61. #define REG_TWSI_CTRL 0x218
  62. #define TWSI_CTRL_LD_OFFSET_MASK 0xFF
  63. #define TWSI_CTRL_LD_OFFSET_SHIFT 0
  64. #define TWSI_CTRL_LD_SLV_ADDR_MASK 0x7
  65. #define TWSI_CTRL_LD_SLV_ADDR_SHIFT 8
  66. #define TWSI_CTRL_SW_LDSTART 0x800
  67. #define TWSI_CTRL_HW_LDSTART 0x1000
  68. #define TWSI_CTRL_SMB_SLV_ADDR_MASK 0x7F
  69. #define TWSI_CTRL_SMB_SLV_ADDR_SHIFT 15
  70. #define TWSI_CTRL_LD_EXIST 0x400000
  71. #define TWSI_CTRL_READ_FREQ_SEL_MASK 0x3
  72. #define TWSI_CTRL_READ_FREQ_SEL_SHIFT 23
  73. #define TWSI_CTRL_FREQ_SEL_100K 0
  74. #define TWSI_CTRL_FREQ_SEL_200K 1
  75. #define TWSI_CTRL_FREQ_SEL_300K 2
  76. #define TWSI_CTRL_FREQ_SEL_400K 3
  77. #define TWSI_CTRL_SMB_SLV_ADDR
  78. #define TWSI_CTRL_WRITE_FREQ_SEL_MASK 0x3
  79. #define TWSI_CTRL_WRITE_FREQ_SEL_SHIFT 24
  80. #define REG_PCIE_DEV_MISC_CTRL 0x21C
  81. #define PCIE_DEV_MISC_EXT_PIPE 0x2
  82. #define PCIE_DEV_MISC_RETRY_BUFDIS 0x1
  83. #define PCIE_DEV_MISC_SPIROM_EXIST 0x4
  84. #define PCIE_DEV_MISC_SERDES_ENDIAN 0x8
  85. #define PCIE_DEV_MISC_SERDES_SEL_DIN 0x10
  86. #define REG_PCIE_PHYMISC 0x1000
  87. #define PCIE_PHYMISC_FORCE_RCV_DET 0x4
  88. #define REG_PCIE_PHYMISC2 0x1004
  89. #define PCIE_PHYMISC2_SERDES_CDR_MASK 0x3
  90. #define PCIE_PHYMISC2_SERDES_CDR_SHIFT 16
  91. #define PCIE_PHYMISC2_SERDES_TH_MASK 0x3
  92. #define PCIE_PHYMISC2_SERDES_TH_SHIFT 18
  93. #define REG_TWSI_DEBUG 0x1108
  94. #define TWSI_DEBUG_DEV_EXIST 0x20000000
  95. #define REG_EEPROM_CTRL 0x12C0
  96. #define EEPROM_CTRL_DATA_HI_MASK 0xFFFF
  97. #define EEPROM_CTRL_DATA_HI_SHIFT 0
  98. #define EEPROM_CTRL_ADDR_MASK 0x3FF
  99. #define EEPROM_CTRL_ADDR_SHIFT 16
  100. #define EEPROM_CTRL_ACK 0x40000000
  101. #define EEPROM_CTRL_RW 0x80000000
  102. #define REG_EEPROM_DATA_LO 0x12C4
  103. #define REG_OTP_CTRL 0x12F0
  104. #define OTP_CTRL_CLK_EN 0x0002
  105. #define REG_PM_CTRL 0x12F8
  106. #define PM_CTRL_SDES_EN 0x00000001
  107. #define PM_CTRL_RBER_EN 0x00000002
  108. #define PM_CTRL_CLK_REQ_EN 0x00000004
  109. #define PM_CTRL_ASPM_L1_EN 0x00000008
  110. #define PM_CTRL_SERDES_L1_EN 0x00000010
  111. #define PM_CTRL_SERDES_PLL_L1_EN 0x00000020
  112. #define PM_CTRL_SERDES_PD_EX_L1 0x00000040
  113. #define PM_CTRL_SERDES_BUDS_RX_L1_EN 0x00000080
  114. #define PM_CTRL_L0S_ENTRY_TIMER_MASK 0xF
  115. #define PM_CTRL_L0S_ENTRY_TIMER_SHIFT 8
  116. #define PM_CTRL_ASPM_L0S_EN 0x00001000
  117. #define PM_CTRL_CLK_SWH_L1 0x00002000
  118. #define PM_CTRL_CLK_PWM_VER1_1 0x00004000
  119. #define PM_CTRL_RCVR_WT_TIMER 0x00008000
  120. #define PM_CTRL_L1_ENTRY_TIMER_MASK 0xF
  121. #define PM_CTRL_L1_ENTRY_TIMER_SHIFT 16
  122. #define PM_CTRL_PM_REQ_TIMER_MASK 0xF
  123. #define PM_CTRL_PM_REQ_TIMER_SHIFT 20
  124. #define PM_CTRL_LCKDET_TIMER_MASK 0xF
  125. #define PM_CTRL_LCKDET_TIMER_SHIFT 24
  126. #define PM_CTRL_EN_BUFS_RX_L0S 0x10000000
  127. #define PM_CTRL_SA_DLY_EN 0x20000000
  128. #define PM_CTRL_MAC_ASPM_CHK 0x40000000
  129. #define PM_CTRL_HOTRST 0x80000000
  130. #define REG_LTSSM_ID_CTRL 0x12FC
  131. #define LTSSM_ID_EN_WRO 0x1000
  132. /* Selene Master Control Register */
  133. #define REG_MASTER_CTRL 0x1400
  134. #define MASTER_CTRL_SOFT_RST 0x1
  135. #define MASTER_CTRL_TEST_MODE_MASK 0x3
  136. #define MASTER_CTRL_TEST_MODE_SHIFT 2
  137. #define MASTER_CTRL_BERT_START 0x10
  138. #define MASTER_CTRL_OOB_DIS_OFF 0x40
  139. #define MASTER_CTRL_SA_TIMER_EN 0x80
  140. #define MASTER_CTRL_MTIMER_EN 0x100
  141. #define MASTER_CTRL_MANUAL_INT 0x200
  142. #define MASTER_CTRL_TX_ITIMER_EN 0x400
  143. #define MASTER_CTRL_RX_ITIMER_EN 0x800
  144. #define MASTER_CTRL_CLK_SEL_DIS 0x1000
  145. #define MASTER_CTRL_CLK_SWH_MODE 0x2000
  146. #define MASTER_CTRL_INT_RDCLR 0x4000
  147. #define MASTER_CTRL_REV_NUM_SHIFT 16
  148. #define MASTER_CTRL_REV_NUM_MASK 0xff
  149. #define MASTER_CTRL_DEV_ID_SHIFT 24
  150. #define MASTER_CTRL_DEV_ID_MASK 0x7f
  151. #define MASTER_CTRL_OTP_SEL 0x80000000
  152. /* Timer Initial Value Register */
  153. #define REG_MANUAL_TIMER_INIT 0x1404
  154. /* IRQ ModeratorTimer Initial Value Register */
  155. #define REG_IRQ_MODRT_TIMER_INIT 0x1408
  156. #define IRQ_MODRT_TIMER_MASK 0xffff
  157. #define IRQ_MODRT_TX_TIMER_SHIFT 0
  158. #define IRQ_MODRT_RX_TIMER_SHIFT 16
  159. #define REG_GPHY_CTRL 0x140C
  160. #define GPHY_CTRL_EXT_RESET 0x1
  161. #define GPHY_CTRL_RTL_MODE 0x2
  162. #define GPHY_CTRL_LED_MODE 0x4
  163. #define GPHY_CTRL_ANEG_NOW 0x8
  164. #define GPHY_CTRL_REV_ANEG 0x10
  165. #define GPHY_CTRL_GATE_25M_EN 0x20
  166. #define GPHY_CTRL_LPW_EXIT 0x40
  167. #define GPHY_CTRL_PHY_IDDQ 0x80
  168. #define GPHY_CTRL_PHY_IDDQ_DIS 0x100
  169. #define GPHY_CTRL_GIGA_DIS 0x200
  170. #define GPHY_CTRL_HIB_EN 0x400
  171. #define GPHY_CTRL_HIB_PULSE 0x800
  172. #define GPHY_CTRL_SEL_ANA_RST 0x1000
  173. #define GPHY_CTRL_PHY_PLL_ON 0x2000
  174. #define GPHY_CTRL_PWDOWN_HW 0x4000
  175. #define GPHY_CTRL_PHY_PLL_BYPASS 0x8000
  176. #define GPHY_CTRL_DEFAULT ( \
  177. GPHY_CTRL_SEL_ANA_RST |\
  178. GPHY_CTRL_HIB_PULSE |\
  179. GPHY_CTRL_HIB_EN)
  180. #define GPHY_CTRL_PW_WOL_DIS ( \
  181. GPHY_CTRL_SEL_ANA_RST |\
  182. GPHY_CTRL_HIB_PULSE |\
  183. GPHY_CTRL_HIB_EN |\
  184. GPHY_CTRL_PWDOWN_HW |\
  185. GPHY_CTRL_PHY_IDDQ)
  186. #define GPHY_CTRL_POWER_SAVING ( \
  187. GPHY_CTRL_SEL_ANA_RST |\
  188. GPHY_CTRL_HIB_EN |\
  189. GPHY_CTRL_HIB_PULSE |\
  190. GPHY_CTRL_PWDOWN_HW |\
  191. GPHY_CTRL_PHY_IDDQ)
  192. /* Block IDLE Status Register */
  193. #define REG_IDLE_STATUS 0x1410
  194. #define IDLE_STATUS_SFORCE_MASK 0xFUL
  195. #define IDLE_STATUS_SFORCE_SHIFT 14
  196. #define IDLE_STATUS_CALIB_DONE BIT(13)
  197. #define IDLE_STATUS_CALIB_RES_MASK 0x1FUL
  198. #define IDLE_STATUS_CALIB_RES_SHIFT 8
  199. #define IDLE_STATUS_CALIBERR_MASK 0xFUL
  200. #define IDLE_STATUS_CALIBERR_SHIFT 4
  201. #define IDLE_STATUS_TXQ_BUSY BIT(3)
  202. #define IDLE_STATUS_RXQ_BUSY BIT(2)
  203. #define IDLE_STATUS_TXMAC_BUSY BIT(1)
  204. #define IDLE_STATUS_RXMAC_BUSY BIT(0)
  205. #define IDLE_STATUS_MASK (\
  206. IDLE_STATUS_TXQ_BUSY |\
  207. IDLE_STATUS_RXQ_BUSY |\
  208. IDLE_STATUS_TXMAC_BUSY |\
  209. IDLE_STATUS_RXMAC_BUSY)
  210. /* MDIO Control Register */
  211. #define REG_MDIO_CTRL 0x1414
  212. #define MDIO_DATA_MASK 0xffff /* On MDIO write, the 16-bit
  213. * control data to write to PHY
  214. * MII management register */
  215. #define MDIO_DATA_SHIFT 0 /* On MDIO read, the 16-bit
  216. * status data that was read
  217. * from the PHY MII management register */
  218. #define MDIO_REG_ADDR_MASK 0x1f /* MDIO register address */
  219. #define MDIO_REG_ADDR_SHIFT 16
  220. #define MDIO_RW 0x200000 /* 1: read, 0: write */
  221. #define MDIO_SUP_PREAMBLE 0x400000 /* Suppress preamble */
  222. #define MDIO_START 0x800000 /* Write 1 to initiate the MDIO
  223. * master. And this bit is self
  224. * cleared after one cycle */
  225. #define MDIO_CLK_SEL_SHIFT 24
  226. #define MDIO_CLK_25_4 0
  227. #define MDIO_CLK_25_6 2
  228. #define MDIO_CLK_25_8 3
  229. #define MDIO_CLK_25_10 4
  230. #define MDIO_CLK_25_14 5
  231. #define MDIO_CLK_25_20 6
  232. #define MDIO_CLK_25_28 7
  233. #define MDIO_BUSY 0x8000000
  234. #define MDIO_AP_EN 0x10000000
  235. #define MDIO_WAIT_TIMES 10
  236. /* MII PHY Status Register */
  237. #define REG_PHY_STATUS 0x1418
  238. #define PHY_GENERAL_STATUS_MASK 0xFFFF
  239. #define PHY_STATUS_RECV_ENABLE 0x0001
  240. #define PHY_OE_PWSP_STATUS_MASK 0x07FF
  241. #define PHY_OE_PWSP_STATUS_SHIFT 16
  242. #define PHY_STATUS_LPW_STATE 0x80000000
  243. /* BIST Control and Status Register0 (for the Packet Memory) */
  244. #define REG_BIST0_CTRL 0x141c
  245. #define BIST0_NOW 0x1
  246. #define BIST0_SRAM_FAIL 0x2 /* 1: The SRAM failure is
  247. * un-repairable because
  248. * it has address decoder
  249. * failure or more than 1 cell
  250. * stuck-to-x failure */
  251. #define BIST0_FUSE_FLAG 0x4
  252. /* BIST Control and Status Register1(for the retry buffer of PCI Express) */
  253. #define REG_BIST1_CTRL 0x1420
  254. #define BIST1_NOW 0x1
  255. #define BIST1_SRAM_FAIL 0x2
  256. #define BIST1_FUSE_FLAG 0x4
  257. /* SerDes Lock Detect Control and Status Register */
  258. #define REG_SERDES_LOCK 0x1424
  259. #define SERDES_LOCK_DETECT 0x1 /* SerDes lock detected. This signal
  260. * comes from Analog SerDes */
  261. #define SERDES_LOCK_DETECT_EN 0x2 /* 1: Enable SerDes Lock detect function */
  262. #define SERDES_LOCK_STS_SELFB_PLL_SHIFT 0xE
  263. #define SERDES_LOCK_STS_SELFB_PLL_MASK 0x3
  264. #define SERDES_OVCLK_18_25 0x0
  265. #define SERDES_OVCLK_12_18 0x1
  266. #define SERDES_OVCLK_0_4 0x2
  267. #define SERDES_OVCLK_4_12 0x3
  268. #define SERDES_MAC_CLK_SLOWDOWN 0x20000
  269. #define SERDES_PYH_CLK_SLOWDOWN 0x40000
  270. /* MAC Control Register */
  271. #define REG_MAC_CTRL 0x1480
  272. #define MAC_CTRL_TX_EN 0x1
  273. #define MAC_CTRL_RX_EN 0x2
  274. #define MAC_CTRL_TX_FLOW 0x4
  275. #define MAC_CTRL_RX_FLOW 0x8
  276. #define MAC_CTRL_LOOPBACK 0x10
  277. #define MAC_CTRL_DUPLX 0x20
  278. #define MAC_CTRL_ADD_CRC 0x40
  279. #define MAC_CTRL_PAD 0x80
  280. #define MAC_CTRL_LENCHK 0x100
  281. #define MAC_CTRL_HUGE_EN 0x200
  282. #define MAC_CTRL_PRMLEN_SHIFT 10
  283. #define MAC_CTRL_PRMLEN_MASK 0xf
  284. #define MAC_CTRL_RMV_VLAN 0x4000
  285. #define MAC_CTRL_PROMIS_EN 0x8000
  286. #define MAC_CTRL_TX_PAUSE 0x10000
  287. #define MAC_CTRL_SCNT 0x20000
  288. #define MAC_CTRL_SRST_TX 0x40000
  289. #define MAC_CTRL_TX_SIMURST 0x80000
  290. #define MAC_CTRL_SPEED_SHIFT 20
  291. #define MAC_CTRL_SPEED_MASK 0x3
  292. #define MAC_CTRL_DBG_TX_BKPRESURE 0x400000
  293. #define MAC_CTRL_TX_HUGE 0x800000
  294. #define MAC_CTRL_RX_CHKSUM_EN 0x1000000
  295. #define MAC_CTRL_MC_ALL_EN 0x2000000
  296. #define MAC_CTRL_BC_EN 0x4000000
  297. #define MAC_CTRL_DBG 0x8000000
  298. #define MAC_CTRL_SINGLE_PAUSE_EN 0x10000000
  299. #define MAC_CTRL_HASH_ALG_CRC32 0x20000000
  300. #define MAC_CTRL_SPEED_MODE_SW 0x40000000
  301. /* MAC IPG/IFG Control Register */
  302. #define REG_MAC_IPG_IFG 0x1484
  303. #define MAC_IPG_IFG_IPGT_SHIFT 0 /* Desired back to back
  304. * inter-packet gap. The
  305. * default is 96-bit time */
  306. #define MAC_IPG_IFG_IPGT_MASK 0x7f
  307. #define MAC_IPG_IFG_MIFG_SHIFT 8 /* Minimum number of IFG to
  308. * enforce in between RX frames */
  309. #define MAC_IPG_IFG_MIFG_MASK 0xff /* Frame gap below such IFP is dropped */
  310. #define MAC_IPG_IFG_IPGR1_SHIFT 16 /* 64bit Carrier-Sense window */
  311. #define MAC_IPG_IFG_IPGR1_MASK 0x7f
  312. #define MAC_IPG_IFG_IPGR2_SHIFT 24 /* 96-bit IPG window */
  313. #define MAC_IPG_IFG_IPGR2_MASK 0x7f
  314. /* MAC STATION ADDRESS */
  315. #define REG_MAC_STA_ADDR 0x1488
  316. /* Hash table for multicast address */
  317. #define REG_RX_HASH_TABLE 0x1490
  318. /* MAC Half-Duplex Control Register */
  319. #define REG_MAC_HALF_DUPLX_CTRL 0x1498
  320. #define MAC_HALF_DUPLX_CTRL_LCOL_SHIFT 0 /* Collision Window */
  321. #define MAC_HALF_DUPLX_CTRL_LCOL_MASK 0x3ff
  322. #define MAC_HALF_DUPLX_CTRL_RETRY_SHIFT 12
  323. #define MAC_HALF_DUPLX_CTRL_RETRY_MASK 0xf
  324. #define MAC_HALF_DUPLX_CTRL_EXC_DEF_EN 0x10000
  325. #define MAC_HALF_DUPLX_CTRL_NO_BACK_C 0x20000
  326. #define MAC_HALF_DUPLX_CTRL_NO_BACK_P 0x40000 /* No back-off on backpressure,
  327. * immediately start the
  328. * transmission after back pressure */
  329. #define MAC_HALF_DUPLX_CTRL_ABEBE 0x80000 /* 1: Alternative Binary Exponential Back-off Enabled */
  330. #define MAC_HALF_DUPLX_CTRL_ABEBT_SHIFT 20 /* Maximum binary exponential number */
  331. #define MAC_HALF_DUPLX_CTRL_ABEBT_MASK 0xf
  332. #define MAC_HALF_DUPLX_CTRL_JAMIPG_SHIFT 24 /* IPG to start JAM for collision based flow control in half-duplex */
  333. #define MAC_HALF_DUPLX_CTRL_JAMIPG_MASK 0xf /* mode. In unit of 8-bit time */
  334. /* Maximum Frame Length Control Register */
  335. #define REG_MTU 0x149c
  336. /* Wake-On-Lan control register */
  337. #define REG_WOL_CTRL 0x14a0
  338. #define WOL_PATTERN_EN 0x00000001
  339. #define WOL_PATTERN_PME_EN 0x00000002
  340. #define WOL_MAGIC_EN 0x00000004
  341. #define WOL_MAGIC_PME_EN 0x00000008
  342. #define WOL_LINK_CHG_EN 0x00000010
  343. #define WOL_LINK_CHG_PME_EN 0x00000020
  344. #define WOL_PATTERN_ST 0x00000100
  345. #define WOL_MAGIC_ST 0x00000200
  346. #define WOL_LINKCHG_ST 0x00000400
  347. #define WOL_CLK_SWITCH_EN 0x00008000
  348. #define WOL_PT0_EN 0x00010000
  349. #define WOL_PT1_EN 0x00020000
  350. #define WOL_PT2_EN 0x00040000
  351. #define WOL_PT3_EN 0x00080000
  352. #define WOL_PT4_EN 0x00100000
  353. #define WOL_PT5_EN 0x00200000
  354. #define WOL_PT6_EN 0x00400000
  355. /* WOL Length ( 2 DWORD ) */
  356. #define REG_WOL_PATTERN_LEN 0x14a4
  357. #define WOL_PT_LEN_MASK 0x7f
  358. #define WOL_PT0_LEN_SHIFT 0
  359. #define WOL_PT1_LEN_SHIFT 8
  360. #define WOL_PT2_LEN_SHIFT 16
  361. #define WOL_PT3_LEN_SHIFT 24
  362. #define WOL_PT4_LEN_SHIFT 0
  363. #define WOL_PT5_LEN_SHIFT 8
  364. #define WOL_PT6_LEN_SHIFT 16
  365. /* Internal SRAM Partition Register */
  366. #define RFDX_HEAD_ADDR_MASK 0x03FF
  367. #define RFDX_HARD_ADDR_SHIFT 0
  368. #define RFDX_TAIL_ADDR_MASK 0x03FF
  369. #define RFDX_TAIL_ADDR_SHIFT 16
  370. #define REG_SRAM_RFD0_INFO 0x1500
  371. #define REG_SRAM_RFD1_INFO 0x1504
  372. #define REG_SRAM_RFD2_INFO 0x1508
  373. #define REG_SRAM_RFD3_INFO 0x150C
  374. #define REG_RFD_NIC_LEN 0x1510 /* In 8-bytes */
  375. #define RFD_NIC_LEN_MASK 0x03FF
  376. #define REG_SRAM_TRD_ADDR 0x1518
  377. #define TPD_HEAD_ADDR_MASK 0x03FF
  378. #define TPD_HEAD_ADDR_SHIFT 0
  379. #define TPD_TAIL_ADDR_MASK 0x03FF
  380. #define TPD_TAIL_ADDR_SHIFT 16
  381. #define REG_SRAM_TRD_LEN 0x151C /* In 8-bytes */
  382. #define TPD_NIC_LEN_MASK 0x03FF
  383. #define REG_SRAM_RXF_ADDR 0x1520
  384. #define REG_SRAM_RXF_LEN 0x1524
  385. #define REG_SRAM_TXF_ADDR 0x1528
  386. #define REG_SRAM_TXF_LEN 0x152C
  387. #define REG_SRAM_TCPH_ADDR 0x1530
  388. #define REG_SRAM_PKTH_ADDR 0x1532
  389. /*
  390. * Load Ptr Register
  391. * Software sets this bit after the initialization of the head and tail */
  392. #define REG_LOAD_PTR 0x1534
  393. /*
  394. * addresses of all descriptors, as well as the following descriptor
  395. * control register, which triggers each function block to load the head
  396. * pointer to prepare for the operation. This bit is then self-cleared
  397. * after one cycle.
  398. */
  399. #define REG_RX_BASE_ADDR_HI 0x1540
  400. #define REG_TX_BASE_ADDR_HI 0x1544
  401. #define REG_RFD0_HEAD_ADDR_LO 0x1550
  402. #define REG_RFD_RING_SIZE 0x1560
  403. #define RFD_RING_SIZE_MASK 0x0FFF
  404. #define REG_RX_BUF_SIZE 0x1564
  405. #define RX_BUF_SIZE_MASK 0xFFFF
  406. #define REG_RRD0_HEAD_ADDR_LO 0x1568
  407. #define REG_RRD_RING_SIZE 0x1578
  408. #define RRD_RING_SIZE_MASK 0x0FFF
  409. #define REG_TPD_PRI1_ADDR_LO 0x157C
  410. #define REG_TPD_PRI0_ADDR_LO 0x1580
  411. #define REG_TPD_RING_SIZE 0x1584
  412. #define TPD_RING_SIZE_MASK 0xFFFF
  413. /* TXQ Control Register */
  414. #define REG_TXQ_CTRL 0x1590
  415. #define TXQ_TXF_BURST_NUM_MASK 0xFFFFUL
  416. #define TXQ_TXF_BURST_NUM_SHIFT 16
  417. #define L1C_TXQ_TXF_BURST_PREF 0x200
  418. #define L2CB_TXQ_TXF_BURST_PREF 0x40
  419. #define TXQ_CTRL_PEDING_CLR BIT(8)
  420. #define TXQ_CTRL_LS_8023_EN BIT(7)
  421. #define TXQ_CTRL_ENH_MODE BIT(6)
  422. #define TXQ_CTRL_EN BIT(5)
  423. #define TXQ_CTRL_IP_OPTION_EN BIT(4)
  424. #define TXQ_NUM_TPD_BURST_MASK 0xFUL
  425. #define TXQ_NUM_TPD_BURST_SHIFT 0
  426. #define TXQ_NUM_TPD_BURST_DEF 5
  427. #define TXQ_CFGV (\
  428. FIELDX(TXQ_NUM_TPD_BURST, TXQ_NUM_TPD_BURST_DEF) |\
  429. TXQ_CTRL_ENH_MODE |\
  430. TXQ_CTRL_LS_8023_EN |\
  431. TXQ_CTRL_IP_OPTION_EN)
  432. #define L1C_TXQ_CFGV (\
  433. TXQ_CFGV |\
  434. FIELDX(TXQ_TXF_BURST_NUM, L1C_TXQ_TXF_BURST_PREF))
  435. #define L2CB_TXQ_CFGV (\
  436. TXQ_CFGV |\
  437. FIELDX(TXQ_TXF_BURST_NUM, L2CB_TXQ_TXF_BURST_PREF))
  438. /* Jumbo packet Threshold for task offload */
  439. #define REG_TX_TSO_OFFLOAD_THRESH 0x1594 /* In 8-bytes */
  440. #define TX_TSO_OFFLOAD_THRESH_MASK 0x07FF
  441. #define MAX_TSO_FRAME_SIZE (7*1024)
  442. #define REG_TXF_WATER_MARK 0x1598 /* In 8-bytes */
  443. #define TXF_WATER_MARK_MASK 0x0FFF
  444. #define TXF_LOW_WATER_MARK_SHIFT 0
  445. #define TXF_HIGH_WATER_MARK_SHIFT 16
  446. #define TXQ_CTRL_BURST_MODE_EN 0x80000000
  447. #define REG_THRUPUT_MON_CTRL 0x159C
  448. #define THRUPUT_MON_RATE_MASK 0x3
  449. #define THRUPUT_MON_RATE_SHIFT 0
  450. #define THRUPUT_MON_EN 0x80
  451. /* RXQ Control Register */
  452. #define REG_RXQ_CTRL 0x15A0
  453. #define ASPM_THRUPUT_LIMIT_MASK 0x3
  454. #define ASPM_THRUPUT_LIMIT_SHIFT 0
  455. #define ASPM_THRUPUT_LIMIT_NO 0x00
  456. #define ASPM_THRUPUT_LIMIT_1M 0x01
  457. #define ASPM_THRUPUT_LIMIT_10M 0x02
  458. #define ASPM_THRUPUT_LIMIT_100M 0x03
  459. #define IPV6_CHKSUM_CTRL_EN BIT(7)
  460. #define RXQ_RFD_BURST_NUM_MASK 0x003F
  461. #define RXQ_RFD_BURST_NUM_SHIFT 20
  462. #define RXQ_NUM_RFD_PREF_DEF 8
  463. #define RSS_MODE_MASK 3UL
  464. #define RSS_MODE_SHIFT 26
  465. #define RSS_MODE_DIS 0
  466. #define RSS_MODE_SQSI 1
  467. #define RSS_MODE_MQSI 2
  468. #define RSS_MODE_MQMI 3
  469. #define RSS_NIP_QUEUE_SEL BIT(28) /* 0:q0, 1:table */
  470. #define RRS_HASH_CTRL_EN BIT(29)
  471. #define RX_CUT_THRU_EN BIT(30)
  472. #define RXQ_CTRL_EN BIT(31)
  473. #define REG_RFD_FREE_THRESH 0x15A4
  474. #define RFD_FREE_THRESH_MASK 0x003F
  475. #define RFD_FREE_HI_THRESH_SHIFT 0
  476. #define RFD_FREE_LO_THRESH_SHIFT 6
  477. /* RXF flow control register */
  478. #define REG_RXQ_RXF_PAUSE_THRESH 0x15A8
  479. #define RXQ_RXF_PAUSE_TH_HI_SHIFT 0
  480. #define RXQ_RXF_PAUSE_TH_HI_MASK 0x0FFF
  481. #define RXQ_RXF_PAUSE_TH_LO_SHIFT 16
  482. #define RXQ_RXF_PAUSE_TH_LO_MASK 0x0FFF
  483. #define REG_RXD_DMA_CTRL 0x15AC
  484. #define RXD_DMA_THRESH_MASK 0x0FFF /* In 8-bytes */
  485. #define RXD_DMA_THRESH_SHIFT 0
  486. #define RXD_DMA_DOWN_TIMER_MASK 0xFFFF
  487. #define RXD_DMA_DOWN_TIMER_SHIFT 16
  488. /* DMA Engine Control Register */
  489. #define REG_DMA_CTRL 0x15C0
  490. #define DMA_CTRL_SMB_NOW BIT(31)
  491. #define DMA_CTRL_WPEND_CLR BIT(30)
  492. #define DMA_CTRL_RPEND_CLR BIT(29)
  493. #define DMA_CTRL_WDLY_CNT_MASK 0xFUL
  494. #define DMA_CTRL_WDLY_CNT_SHIFT 16
  495. #define DMA_CTRL_WDLY_CNT_DEF 4
  496. #define DMA_CTRL_RDLY_CNT_MASK 0x1FUL
  497. #define DMA_CTRL_RDLY_CNT_SHIFT 11
  498. #define DMA_CTRL_RDLY_CNT_DEF 15
  499. #define DMA_CTRL_RREQ_PRI_DATA BIT(10) /* 0:tpd, 1:data */
  500. #define DMA_CTRL_WREQ_BLEN_MASK 7UL
  501. #define DMA_CTRL_WREQ_BLEN_SHIFT 7
  502. #define DMA_CTRL_RREQ_BLEN_MASK 7UL
  503. #define DMA_CTRL_RREQ_BLEN_SHIFT 4
  504. #define L1C_CTRL_DMA_RCB_LEN128 BIT(3) /* 0:64bytes,1:128bytes */
  505. #define DMA_CTRL_RORDER_MODE_MASK 7UL
  506. #define DMA_CTRL_RORDER_MODE_SHIFT 0
  507. #define DMA_CTRL_RORDER_MODE_OUT 4
  508. #define DMA_CTRL_RORDER_MODE_ENHANCE 2
  509. #define DMA_CTRL_RORDER_MODE_IN 1
  510. /* INT-triggle/SMB Control Register */
  511. #define REG_SMB_STAT_TIMER 0x15C4 /* 2us resolution */
  512. #define SMB_STAT_TIMER_MASK 0xFFFFFF
  513. #define REG_TINT_TPD_THRESH 0x15C8 /* tpd th to trig intrrupt */
  514. /* Mail box */
  515. #define MB_RFDX_PROD_IDX_MASK 0xFFFF
  516. #define REG_MB_RFD0_PROD_IDX 0x15E0
  517. #define REG_TPD_PRI1_PIDX 0x15F0 /* 16bit,hi-tpd producer idx */
  518. #define REG_TPD_PRI0_PIDX 0x15F2 /* 16bit,lo-tpd producer idx */
  519. #define REG_TPD_PRI1_CIDX 0x15F4 /* 16bit,hi-tpd consumer idx */
  520. #define REG_TPD_PRI0_CIDX 0x15F6 /* 16bit,lo-tpd consumer idx */
  521. #define REG_MB_RFD01_CONS_IDX 0x15F8
  522. #define MB_RFD0_CONS_IDX_MASK 0x0000FFFF
  523. #define MB_RFD1_CONS_IDX_MASK 0xFFFF0000
  524. /* Interrupt Status Register */
  525. #define REG_ISR 0x1600
  526. #define ISR_SMB 0x00000001
  527. #define ISR_TIMER 0x00000002
  528. /*
  529. * Software manual interrupt, for debug. Set when SW_MAN_INT_EN is set
  530. * in Table 51 Selene Master Control Register (Offset 0x1400).
  531. */
  532. #define ISR_MANUAL 0x00000004
  533. #define ISR_HW_RXF_OV 0x00000008 /* RXF overflow interrupt */
  534. #define ISR_RFD0_UR 0x00000010 /* RFD0 under run */
  535. #define ISR_RFD1_UR 0x00000020
  536. #define ISR_RFD2_UR 0x00000040
  537. #define ISR_RFD3_UR 0x00000080
  538. #define ISR_TXF_UR 0x00000100
  539. #define ISR_DMAR_TO_RST 0x00000200
  540. #define ISR_DMAW_TO_RST 0x00000400
  541. #define ISR_TX_CREDIT 0x00000800
  542. #define ISR_GPHY 0x00001000
  543. /* GPHY low power state interrupt */
  544. #define ISR_GPHY_LPW 0x00002000
  545. #define ISR_TXQ_TO_RST 0x00004000
  546. #define ISR_TX_PKT 0x00008000
  547. #define ISR_RX_PKT_0 0x00010000
  548. #define ISR_RX_PKT_1 0x00020000
  549. #define ISR_RX_PKT_2 0x00040000
  550. #define ISR_RX_PKT_3 0x00080000
  551. #define ISR_MAC_RX 0x00100000
  552. #define ISR_MAC_TX 0x00200000
  553. #define ISR_UR_DETECTED 0x00400000
  554. #define ISR_FERR_DETECTED 0x00800000
  555. #define ISR_NFERR_DETECTED 0x01000000
  556. #define ISR_CERR_DETECTED 0x02000000
  557. #define ISR_PHY_LINKDOWN 0x04000000
  558. #define ISR_DIS_INT 0x80000000
  559. /* Interrupt Mask Register */
  560. #define REG_IMR 0x1604
  561. #define IMR_NORMAL_MASK (\
  562. ISR_MANUAL |\
  563. ISR_HW_RXF_OV |\
  564. ISR_RFD0_UR |\
  565. ISR_TXF_UR |\
  566. ISR_DMAR_TO_RST |\
  567. ISR_TXQ_TO_RST |\
  568. ISR_DMAW_TO_RST |\
  569. ISR_GPHY |\
  570. ISR_TX_PKT |\
  571. ISR_RX_PKT_0 |\
  572. ISR_GPHY_LPW |\
  573. ISR_PHY_LINKDOWN)
  574. #define ISR_RX_PKT (\
  575. ISR_RX_PKT_0 |\
  576. ISR_RX_PKT_1 |\
  577. ISR_RX_PKT_2 |\
  578. ISR_RX_PKT_3)
  579. #define ISR_OVER (\
  580. ISR_RFD0_UR |\
  581. ISR_RFD1_UR |\
  582. ISR_RFD2_UR |\
  583. ISR_RFD3_UR |\
  584. ISR_HW_RXF_OV |\
  585. ISR_TXF_UR)
  586. #define ISR_ERROR (\
  587. ISR_DMAR_TO_RST |\
  588. ISR_TXQ_TO_RST |\
  589. ISR_DMAW_TO_RST |\
  590. ISR_PHY_LINKDOWN)
  591. #define REG_INT_RETRIG_TIMER 0x1608
  592. #define INT_RETRIG_TIMER_MASK 0xFFFF
  593. #define REG_MAC_RX_STATUS_BIN 0x1700
  594. #define REG_MAC_RX_STATUS_END 0x175c
  595. #define REG_MAC_TX_STATUS_BIN 0x1760
  596. #define REG_MAC_TX_STATUS_END 0x17c0
  597. #define REG_CLK_GATING_CTRL 0x1814
  598. #define CLK_GATING_DMAW_EN 0x0001
  599. #define CLK_GATING_DMAR_EN 0x0002
  600. #define CLK_GATING_TXQ_EN 0x0004
  601. #define CLK_GATING_RXQ_EN 0x0008
  602. #define CLK_GATING_TXMAC_EN 0x0010
  603. #define CLK_GATING_RXMAC_EN 0x0020
  604. #define CLK_GATING_EN_ALL (CLK_GATING_DMAW_EN |\
  605. CLK_GATING_DMAR_EN |\
  606. CLK_GATING_TXQ_EN |\
  607. CLK_GATING_RXQ_EN |\
  608. CLK_GATING_TXMAC_EN|\
  609. CLK_GATING_RXMAC_EN)
  610. /* DEBUG ADDR */
  611. #define REG_DEBUG_DATA0 0x1900
  612. #define REG_DEBUG_DATA1 0x1904
  613. #define L1D_MPW_PHYID1 0xD01C /* V7 */
  614. #define L1D_MPW_PHYID2 0xD01D /* V1-V6 */
  615. #define L1D_MPW_PHYID3 0xD01E /* V8 */
  616. /* Autoneg Advertisement Register */
  617. #define ADVERTISE_DEFAULT_CAP \
  618. (ADVERTISE_ALL | ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM)
  619. /* 1000BASE-T Control Register */
  620. #define GIGA_CR_1000T_REPEATER_DTE 0x0400 /* 1=Repeater/switch device port 0=DTE device */
  621. #define GIGA_CR_1000T_MS_VALUE 0x0800 /* 1=Configure PHY as Master 0=Configure PHY as Slave */
  622. #define GIGA_CR_1000T_MS_ENABLE 0x1000 /* 1=Master/Slave manual config value 0=Automatic Master/Slave config */
  623. #define GIGA_CR_1000T_TEST_MODE_NORMAL 0x0000 /* Normal Operation */
  624. #define GIGA_CR_1000T_TEST_MODE_1 0x2000 /* Transmit Waveform test */
  625. #define GIGA_CR_1000T_TEST_MODE_2 0x4000 /* Master Transmit Jitter test */
  626. #define GIGA_CR_1000T_TEST_MODE_3 0x6000 /* Slave Transmit Jitter test */
  627. #define GIGA_CR_1000T_TEST_MODE_4 0x8000 /* Transmitter Distortion test */
  628. #define GIGA_CR_1000T_SPEED_MASK 0x0300
  629. #define GIGA_CR_1000T_DEFAULT_CAP 0x0300
  630. /* PHY Specific Status Register */
  631. #define MII_GIGA_PSSR 0x11
  632. #define GIGA_PSSR_SPD_DPLX_RESOLVED 0x0800 /* 1=Speed & Duplex resolved */
  633. #define GIGA_PSSR_DPLX 0x2000 /* 1=Duplex 0=Half Duplex */
  634. #define GIGA_PSSR_SPEED 0xC000 /* Speed, bits 14:15 */
  635. #define GIGA_PSSR_10MBS 0x0000 /* 00=10Mbs */
  636. #define GIGA_PSSR_100MBS 0x4000 /* 01=100Mbs */
  637. #define GIGA_PSSR_1000MBS 0x8000 /* 10=1000Mbs */
  638. /* PHY Interrupt Enable Register */
  639. #define MII_IER 0x12
  640. #define IER_LINK_UP 0x0400
  641. #define IER_LINK_DOWN 0x0800
  642. /* PHY Interrupt Status Register */
  643. #define MII_ISR 0x13
  644. #define ISR_LINK_UP 0x0400
  645. #define ISR_LINK_DOWN 0x0800
  646. /* Cable-Detect-Test Control Register */
  647. #define MII_CDTC 0x16
  648. #define CDTC_EN_OFF 0 /* sc */
  649. #define CDTC_EN_BITS 1
  650. #define CDTC_PAIR_OFF 8
  651. #define CDTC_PAIR_BIT 2
  652. /* Cable-Detect-Test Status Register */
  653. #define MII_CDTS 0x1C
  654. #define CDTS_STATUS_OFF 8
  655. #define CDTS_STATUS_BITS 2
  656. #define CDTS_STATUS_NORMAL 0
  657. #define CDTS_STATUS_SHORT 1
  658. #define CDTS_STATUS_OPEN 2
  659. #define CDTS_STATUS_INVALID 3
  660. #define MII_DBG_ADDR 0x1D
  661. #define MII_DBG_DATA 0x1E
  662. #define MII_ANA_CTRL_0 0x0
  663. #define ANA_RESTART_CAL 0x0001
  664. #define ANA_MANUL_SWICH_ON_SHIFT 0x1
  665. #define ANA_MANUL_SWICH_ON_MASK 0xF
  666. #define ANA_MAN_ENABLE 0x0020
  667. #define ANA_SEL_HSP 0x0040
  668. #define ANA_EN_HB 0x0080
  669. #define ANA_EN_HBIAS 0x0100
  670. #define ANA_OEN_125M 0x0200
  671. #define ANA_EN_LCKDT 0x0400
  672. #define ANA_LCKDT_PHY 0x0800
  673. #define ANA_AFE_MODE 0x1000
  674. #define ANA_VCO_SLOW 0x2000
  675. #define ANA_VCO_FAST 0x4000
  676. #define ANA_SEL_CLK125M_DSP 0x8000
  677. #define MII_ANA_CTRL_4 0x4
  678. #define ANA_IECHO_ADJ_MASK 0xF
  679. #define ANA_IECHO_ADJ_3_SHIFT 0
  680. #define ANA_IECHO_ADJ_2_SHIFT 4
  681. #define ANA_IECHO_ADJ_1_SHIFT 8
  682. #define ANA_IECHO_ADJ_0_SHIFT 12
  683. #define MII_ANA_CTRL_5 0x5
  684. #define ANA_SERDES_CDR_BW_SHIFT 0
  685. #define ANA_SERDES_CDR_BW_MASK 0x3
  686. #define ANA_MS_PAD_DBG 0x0004
  687. #define ANA_SPEEDUP_DBG 0x0008
  688. #define ANA_SERDES_TH_LOS_SHIFT 4
  689. #define ANA_SERDES_TH_LOS_MASK 0x3
  690. #define ANA_SERDES_EN_DEEM 0x0040
  691. #define ANA_SERDES_TXELECIDLE 0x0080
  692. #define ANA_SERDES_BEACON 0x0100
  693. #define ANA_SERDES_HALFTXDR 0x0200
  694. #define ANA_SERDES_SEL_HSP 0x0400
  695. #define ANA_SERDES_EN_PLL 0x0800
  696. #define ANA_SERDES_EN 0x1000
  697. #define ANA_SERDES_EN_LCKDT 0x2000
  698. #define MII_ANA_CTRL_11 0xB
  699. #define ANA_PS_HIB_EN 0x8000
  700. #define MII_ANA_CTRL_18 0x12
  701. #define ANA_TEST_MODE_10BT_01SHIFT 0
  702. #define ANA_TEST_MODE_10BT_01MASK 0x3
  703. #define ANA_LOOP_SEL_10BT 0x0004
  704. #define ANA_RGMII_MODE_SW 0x0008
  705. #define ANA_EN_LONGECABLE 0x0010
  706. #define ANA_TEST_MODE_10BT_2 0x0020
  707. #define ANA_EN_10BT_IDLE 0x0400
  708. #define ANA_EN_MASK_TB 0x0800
  709. #define ANA_TRIGGER_SEL_TIMER_SHIFT 12
  710. #define ANA_TRIGGER_SEL_TIMER_MASK 0x3
  711. #define ANA_INTERVAL_SEL_TIMER_SHIFT 14
  712. #define ANA_INTERVAL_SEL_TIMER_MASK 0x3
  713. #define MII_ANA_CTRL_41 0x29
  714. #define ANA_TOP_PS_EN 0x8000
  715. #define MII_ANA_CTRL_54 0x36
  716. #define ANA_LONG_CABLE_TH_100_SHIFT 0
  717. #define ANA_LONG_CABLE_TH_100_MASK 0x3F
  718. #define ANA_DESERVED 0x0040
  719. #define ANA_EN_LIT_CH 0x0080
  720. #define ANA_SHORT_CABLE_TH_100_SHIFT 8
  721. #define ANA_SHORT_CABLE_TH_100_MASK 0x3F
  722. #define ANA_BP_BAD_LINK_ACCUM 0x4000
  723. #define ANA_BP_SMALL_BW 0x8000
  724. #endif /*_ATL1C_HW_H_*/