clock34xx.h 88 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107
  1. /*
  2. * OMAP3 clock framework
  3. *
  4. * Copyright (C) 2007-2008 Texas Instruments, Inc.
  5. * Copyright (C) 2007-2008 Nokia Corporation
  6. *
  7. * Written by Paul Walmsley
  8. * With many device clock fixes by Kevin Hilman and Jouni Högander
  9. * DPLL bypass clock support added by Roman Tereshonkov
  10. *
  11. */
  12. /*
  13. * Virtual clocks are introduced as convenient tools.
  14. * They are sources for other clocks and not supposed
  15. * to be requested from drivers directly.
  16. */
  17. #ifndef __ARCH_ARM_MACH_OMAP2_CLOCK34XX_H
  18. #define __ARCH_ARM_MACH_OMAP2_CLOCK34XX_H
  19. #include <mach/control.h>
  20. #include "clock.h"
  21. #include "cm.h"
  22. #include "cm-regbits-34xx.h"
  23. #include "prm.h"
  24. #include "prm-regbits-34xx.h"
  25. static void omap3_dpll_recalc(struct clk *clk);
  26. static void omap3_clkoutx2_recalc(struct clk *clk);
  27. static void omap3_dpll_allow_idle(struct clk *clk);
  28. static void omap3_dpll_deny_idle(struct clk *clk);
  29. static u32 omap3_dpll_autoidle_read(struct clk *clk);
  30. static int omap3_noncore_dpll_set_rate(struct clk *clk, unsigned long rate);
  31. static int omap3_dpll4_set_rate(struct clk *clk, unsigned long rate);
  32. /* Maximum DPLL multiplier, divider values for OMAP3 */
  33. #define OMAP3_MAX_DPLL_MULT 2048
  34. #define OMAP3_MAX_DPLL_DIV 128
  35. /*
  36. * DPLL1 supplies clock to the MPU.
  37. * DPLL2 supplies clock to the IVA2.
  38. * DPLL3 supplies CORE domain clocks.
  39. * DPLL4 supplies peripheral clocks.
  40. * DPLL5 supplies other peripheral clocks (USBHOST, USIM).
  41. */
  42. /* CM_CLKEN_PLL*.EN* bit values - not all are available for every DPLL */
  43. #define DPLL_LOW_POWER_STOP 0x1
  44. #define DPLL_LOW_POWER_BYPASS 0x5
  45. #define DPLL_LOCKED 0x7
  46. /* PRM CLOCKS */
  47. /* According to timer32k.c, this is a 32768Hz clock, not a 32000Hz clock. */
  48. static struct clk omap_32k_fck = {
  49. .name = "omap_32k_fck",
  50. .ops = &clkops_null,
  51. .rate = 32768,
  52. .flags = RATE_FIXED | RATE_PROPAGATES,
  53. };
  54. static struct clk secure_32k_fck = {
  55. .name = "secure_32k_fck",
  56. .ops = &clkops_null,
  57. .rate = 32768,
  58. .flags = RATE_FIXED | RATE_PROPAGATES,
  59. };
  60. /* Virtual source clocks for osc_sys_ck */
  61. static struct clk virt_12m_ck = {
  62. .name = "virt_12m_ck",
  63. .ops = &clkops_null,
  64. .rate = 12000000,
  65. .flags = RATE_FIXED | RATE_PROPAGATES,
  66. };
  67. static struct clk virt_13m_ck = {
  68. .name = "virt_13m_ck",
  69. .ops = &clkops_null,
  70. .rate = 13000000,
  71. .flags = RATE_FIXED | RATE_PROPAGATES,
  72. };
  73. static struct clk virt_16_8m_ck = {
  74. .name = "virt_16_8m_ck",
  75. .ops = &clkops_null,
  76. .rate = 16800000,
  77. .flags = RATE_FIXED | RATE_PROPAGATES,
  78. };
  79. static struct clk virt_19_2m_ck = {
  80. .name = "virt_19_2m_ck",
  81. .ops = &clkops_null,
  82. .rate = 19200000,
  83. .flags = RATE_FIXED | RATE_PROPAGATES,
  84. };
  85. static struct clk virt_26m_ck = {
  86. .name = "virt_26m_ck",
  87. .ops = &clkops_null,
  88. .rate = 26000000,
  89. .flags = RATE_FIXED | RATE_PROPAGATES,
  90. };
  91. static struct clk virt_38_4m_ck = {
  92. .name = "virt_38_4m_ck",
  93. .ops = &clkops_null,
  94. .rate = 38400000,
  95. .flags = RATE_FIXED | RATE_PROPAGATES,
  96. };
  97. static const struct clksel_rate osc_sys_12m_rates[] = {
  98. { .div = 1, .val = 0, .flags = RATE_IN_343X | DEFAULT_RATE },
  99. { .div = 0 }
  100. };
  101. static const struct clksel_rate osc_sys_13m_rates[] = {
  102. { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
  103. { .div = 0 }
  104. };
  105. static const struct clksel_rate osc_sys_16_8m_rates[] = {
  106. { .div = 1, .val = 5, .flags = RATE_IN_3430ES2 | DEFAULT_RATE },
  107. { .div = 0 }
  108. };
  109. static const struct clksel_rate osc_sys_19_2m_rates[] = {
  110. { .div = 1, .val = 2, .flags = RATE_IN_343X | DEFAULT_RATE },
  111. { .div = 0 }
  112. };
  113. static const struct clksel_rate osc_sys_26m_rates[] = {
  114. { .div = 1, .val = 3, .flags = RATE_IN_343X | DEFAULT_RATE },
  115. { .div = 0 }
  116. };
  117. static const struct clksel_rate osc_sys_38_4m_rates[] = {
  118. { .div = 1, .val = 4, .flags = RATE_IN_343X | DEFAULT_RATE },
  119. { .div = 0 }
  120. };
  121. static const struct clksel osc_sys_clksel[] = {
  122. { .parent = &virt_12m_ck, .rates = osc_sys_12m_rates },
  123. { .parent = &virt_13m_ck, .rates = osc_sys_13m_rates },
  124. { .parent = &virt_16_8m_ck, .rates = osc_sys_16_8m_rates },
  125. { .parent = &virt_19_2m_ck, .rates = osc_sys_19_2m_rates },
  126. { .parent = &virt_26m_ck, .rates = osc_sys_26m_rates },
  127. { .parent = &virt_38_4m_ck, .rates = osc_sys_38_4m_rates },
  128. { .parent = NULL },
  129. };
  130. /* Oscillator clock */
  131. /* 12, 13, 16.8, 19.2, 26, or 38.4 MHz */
  132. static struct clk osc_sys_ck = {
  133. .name = "osc_sys_ck",
  134. .ops = &clkops_null,
  135. .init = &omap2_init_clksel_parent,
  136. .clksel_reg = OMAP3430_PRM_CLKSEL,
  137. .clksel_mask = OMAP3430_SYS_CLKIN_SEL_MASK,
  138. .clksel = osc_sys_clksel,
  139. /* REVISIT: deal with autoextclkmode? */
  140. .flags = RATE_FIXED | RATE_PROPAGATES,
  141. .recalc = &omap2_clksel_recalc,
  142. };
  143. static const struct clksel_rate div2_rates[] = {
  144. { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
  145. { .div = 2, .val = 2, .flags = RATE_IN_343X },
  146. { .div = 0 }
  147. };
  148. static const struct clksel sys_clksel[] = {
  149. { .parent = &osc_sys_ck, .rates = div2_rates },
  150. { .parent = NULL }
  151. };
  152. /* Latency: this clock is only enabled after PRM_CLKSETUP.SETUP_TIME */
  153. /* Feeds DPLLs - divided first by PRM_CLKSRC_CTRL.SYSCLKDIV? */
  154. static struct clk sys_ck = {
  155. .name = "sys_ck",
  156. .ops = &clkops_null,
  157. .parent = &osc_sys_ck,
  158. .init = &omap2_init_clksel_parent,
  159. .clksel_reg = OMAP3430_PRM_CLKSRC_CTRL,
  160. .clksel_mask = OMAP_SYSCLKDIV_MASK,
  161. .clksel = sys_clksel,
  162. .flags = RATE_PROPAGATES,
  163. .recalc = &omap2_clksel_recalc,
  164. };
  165. static struct clk sys_altclk = {
  166. .name = "sys_altclk",
  167. .ops = &clkops_null,
  168. .flags = RATE_PROPAGATES,
  169. };
  170. /* Optional external clock input for some McBSPs */
  171. static struct clk mcbsp_clks = {
  172. .name = "mcbsp_clks",
  173. .ops = &clkops_null,
  174. .flags = RATE_PROPAGATES,
  175. };
  176. /* PRM EXTERNAL CLOCK OUTPUT */
  177. static struct clk sys_clkout1 = {
  178. .name = "sys_clkout1",
  179. .ops = &clkops_omap2_dflt,
  180. .parent = &osc_sys_ck,
  181. .enable_reg = OMAP3430_PRM_CLKOUT_CTRL,
  182. .enable_bit = OMAP3430_CLKOUT_EN_SHIFT,
  183. .recalc = &followparent_recalc,
  184. };
  185. /* DPLLS */
  186. /* CM CLOCKS */
  187. static const struct clksel_rate dpll_bypass_rates[] = {
  188. { .div = 1, .val = 0, .flags = RATE_IN_343X | DEFAULT_RATE },
  189. { .div = 0 }
  190. };
  191. static const struct clksel_rate dpll_locked_rates[] = {
  192. { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
  193. { .div = 0 }
  194. };
  195. static const struct clksel_rate div16_dpll_rates[] = {
  196. { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
  197. { .div = 2, .val = 2, .flags = RATE_IN_343X },
  198. { .div = 3, .val = 3, .flags = RATE_IN_343X },
  199. { .div = 4, .val = 4, .flags = RATE_IN_343X },
  200. { .div = 5, .val = 5, .flags = RATE_IN_343X },
  201. { .div = 6, .val = 6, .flags = RATE_IN_343X },
  202. { .div = 7, .val = 7, .flags = RATE_IN_343X },
  203. { .div = 8, .val = 8, .flags = RATE_IN_343X },
  204. { .div = 9, .val = 9, .flags = RATE_IN_343X },
  205. { .div = 10, .val = 10, .flags = RATE_IN_343X },
  206. { .div = 11, .val = 11, .flags = RATE_IN_343X },
  207. { .div = 12, .val = 12, .flags = RATE_IN_343X },
  208. { .div = 13, .val = 13, .flags = RATE_IN_343X },
  209. { .div = 14, .val = 14, .flags = RATE_IN_343X },
  210. { .div = 15, .val = 15, .flags = RATE_IN_343X },
  211. { .div = 16, .val = 16, .flags = RATE_IN_343X },
  212. { .div = 0 }
  213. };
  214. /* DPLL1 */
  215. /* MPU clock source */
  216. /* Type: DPLL */
  217. static struct dpll_data dpll1_dd = {
  218. .mult_div1_reg = OMAP_CM_REGADDR(MPU_MOD, OMAP3430_CM_CLKSEL1_PLL),
  219. .mult_mask = OMAP3430_MPU_DPLL_MULT_MASK,
  220. .div1_mask = OMAP3430_MPU_DPLL_DIV_MASK,
  221. .freqsel_mask = OMAP3430_MPU_DPLL_FREQSEL_MASK,
  222. .control_reg = OMAP_CM_REGADDR(MPU_MOD, OMAP3430_CM_CLKEN_PLL),
  223. .enable_mask = OMAP3430_EN_MPU_DPLL_MASK,
  224. .modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
  225. .auto_recal_bit = OMAP3430_EN_MPU_DPLL_DRIFTGUARD_SHIFT,
  226. .recal_en_bit = OMAP3430_MPU_DPLL_RECAL_EN_SHIFT,
  227. .recal_st_bit = OMAP3430_MPU_DPLL_ST_SHIFT,
  228. .autoidle_reg = OMAP_CM_REGADDR(MPU_MOD, OMAP3430_CM_AUTOIDLE_PLL),
  229. .autoidle_mask = OMAP3430_AUTO_MPU_DPLL_MASK,
  230. .idlest_reg = OMAP_CM_REGADDR(MPU_MOD, OMAP3430_CM_IDLEST_PLL),
  231. .idlest_mask = OMAP3430_ST_MPU_CLK_MASK,
  232. .max_multiplier = OMAP3_MAX_DPLL_MULT,
  233. .min_divider = 1,
  234. .max_divider = OMAP3_MAX_DPLL_DIV,
  235. .rate_tolerance = DEFAULT_DPLL_RATE_TOLERANCE
  236. };
  237. static struct clk dpll1_ck = {
  238. .name = "dpll1_ck",
  239. .ops = &clkops_null,
  240. .parent = &sys_ck,
  241. .dpll_data = &dpll1_dd,
  242. .flags = RATE_PROPAGATES,
  243. .round_rate = &omap2_dpll_round_rate,
  244. .set_rate = &omap3_noncore_dpll_set_rate,
  245. .clkdm_name = "dpll1_clkdm",
  246. .recalc = &omap3_dpll_recalc,
  247. };
  248. /*
  249. * This virtual clock provides the CLKOUTX2 output from the DPLL if the
  250. * DPLL isn't bypassed.
  251. */
  252. static struct clk dpll1_x2_ck = {
  253. .name = "dpll1_x2_ck",
  254. .ops = &clkops_null,
  255. .parent = &dpll1_ck,
  256. .flags = RATE_PROPAGATES,
  257. .clkdm_name = "dpll1_clkdm",
  258. .recalc = &omap3_clkoutx2_recalc,
  259. };
  260. /* On DPLL1, unlike other DPLLs, the divider is downstream from CLKOUTX2 */
  261. static const struct clksel div16_dpll1_x2m2_clksel[] = {
  262. { .parent = &dpll1_x2_ck, .rates = div16_dpll_rates },
  263. { .parent = NULL }
  264. };
  265. /*
  266. * Does not exist in the TRM - needed to separate the M2 divider from
  267. * bypass selection in mpu_ck
  268. */
  269. static struct clk dpll1_x2m2_ck = {
  270. .name = "dpll1_x2m2_ck",
  271. .ops = &clkops_null,
  272. .parent = &dpll1_x2_ck,
  273. .init = &omap2_init_clksel_parent,
  274. .clksel_reg = OMAP_CM_REGADDR(MPU_MOD, OMAP3430_CM_CLKSEL2_PLL),
  275. .clksel_mask = OMAP3430_MPU_DPLL_CLKOUT_DIV_MASK,
  276. .clksel = div16_dpll1_x2m2_clksel,
  277. .flags = RATE_PROPAGATES,
  278. .clkdm_name = "dpll1_clkdm",
  279. .recalc = &omap2_clksel_recalc,
  280. };
  281. /* DPLL2 */
  282. /* IVA2 clock source */
  283. /* Type: DPLL */
  284. static struct dpll_data dpll2_dd = {
  285. .mult_div1_reg = OMAP_CM_REGADDR(OMAP3430_IVA2_MOD, OMAP3430_CM_CLKSEL1_PLL),
  286. .mult_mask = OMAP3430_IVA2_DPLL_MULT_MASK,
  287. .div1_mask = OMAP3430_IVA2_DPLL_DIV_MASK,
  288. .freqsel_mask = OMAP3430_IVA2_DPLL_FREQSEL_MASK,
  289. .control_reg = OMAP_CM_REGADDR(OMAP3430_IVA2_MOD, OMAP3430_CM_CLKEN_PLL),
  290. .enable_mask = OMAP3430_EN_IVA2_DPLL_MASK,
  291. .modes = (1 << DPLL_LOW_POWER_STOP) | (1 << DPLL_LOCKED) |
  292. (1 << DPLL_LOW_POWER_BYPASS),
  293. .auto_recal_bit = OMAP3430_EN_IVA2_DPLL_DRIFTGUARD_SHIFT,
  294. .recal_en_bit = OMAP3430_PRM_IRQENABLE_MPU_IVA2_DPLL_RECAL_EN_SHIFT,
  295. .recal_st_bit = OMAP3430_PRM_IRQSTATUS_MPU_IVA2_DPLL_ST_SHIFT,
  296. .autoidle_reg = OMAP_CM_REGADDR(OMAP3430_IVA2_MOD, OMAP3430_CM_AUTOIDLE_PLL),
  297. .autoidle_mask = OMAP3430_AUTO_IVA2_DPLL_MASK,
  298. .idlest_reg = OMAP_CM_REGADDR(OMAP3430_IVA2_MOD, OMAP3430_CM_IDLEST_PLL),
  299. .idlest_mask = OMAP3430_ST_IVA2_CLK_MASK,
  300. .max_multiplier = OMAP3_MAX_DPLL_MULT,
  301. .min_divider = 1,
  302. .max_divider = OMAP3_MAX_DPLL_DIV,
  303. .rate_tolerance = DEFAULT_DPLL_RATE_TOLERANCE
  304. };
  305. static struct clk dpll2_ck = {
  306. .name = "dpll2_ck",
  307. .ops = &clkops_noncore_dpll_ops,
  308. .parent = &sys_ck,
  309. .dpll_data = &dpll2_dd,
  310. .flags = RATE_PROPAGATES,
  311. .round_rate = &omap2_dpll_round_rate,
  312. .set_rate = &omap3_noncore_dpll_set_rate,
  313. .clkdm_name = "dpll2_clkdm",
  314. .recalc = &omap3_dpll_recalc,
  315. };
  316. static const struct clksel div16_dpll2_m2x2_clksel[] = {
  317. { .parent = &dpll2_ck, .rates = div16_dpll_rates },
  318. { .parent = NULL }
  319. };
  320. /*
  321. * The TRM is conflicted on whether IVA2 clock comes from DPLL2 CLKOUT
  322. * or CLKOUTX2. CLKOUT seems most plausible.
  323. */
  324. static struct clk dpll2_m2_ck = {
  325. .name = "dpll2_m2_ck",
  326. .ops = &clkops_null,
  327. .parent = &dpll2_ck,
  328. .init = &omap2_init_clksel_parent,
  329. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_IVA2_MOD,
  330. OMAP3430_CM_CLKSEL2_PLL),
  331. .clksel_mask = OMAP3430_IVA2_DPLL_CLKOUT_DIV_MASK,
  332. .clksel = div16_dpll2_m2x2_clksel,
  333. .flags = RATE_PROPAGATES,
  334. .clkdm_name = "dpll2_clkdm",
  335. .recalc = &omap2_clksel_recalc,
  336. };
  337. /*
  338. * DPLL3
  339. * Source clock for all interfaces and for some device fclks
  340. * REVISIT: Also supports fast relock bypass - not included below
  341. */
  342. static struct dpll_data dpll3_dd = {
  343. .mult_div1_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
  344. .mult_mask = OMAP3430_CORE_DPLL_MULT_MASK,
  345. .div1_mask = OMAP3430_CORE_DPLL_DIV_MASK,
  346. .freqsel_mask = OMAP3430_CORE_DPLL_FREQSEL_MASK,
  347. .control_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
  348. .enable_mask = OMAP3430_EN_CORE_DPLL_MASK,
  349. .auto_recal_bit = OMAP3430_EN_CORE_DPLL_DRIFTGUARD_SHIFT,
  350. .recal_en_bit = OMAP3430_CORE_DPLL_RECAL_EN_SHIFT,
  351. .recal_st_bit = OMAP3430_CORE_DPLL_ST_SHIFT,
  352. .autoidle_reg = OMAP_CM_REGADDR(PLL_MOD, CM_AUTOIDLE),
  353. .autoidle_mask = OMAP3430_AUTO_CORE_DPLL_MASK,
  354. .idlest_reg = OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST),
  355. .idlest_mask = OMAP3430_ST_CORE_CLK_MASK,
  356. .max_multiplier = OMAP3_MAX_DPLL_MULT,
  357. .min_divider = 1,
  358. .max_divider = OMAP3_MAX_DPLL_DIV,
  359. .rate_tolerance = DEFAULT_DPLL_RATE_TOLERANCE
  360. };
  361. static struct clk dpll3_ck = {
  362. .name = "dpll3_ck",
  363. .ops = &clkops_null,
  364. .parent = &sys_ck,
  365. .dpll_data = &dpll3_dd,
  366. .flags = RATE_PROPAGATES,
  367. .round_rate = &omap2_dpll_round_rate,
  368. .clkdm_name = "dpll3_clkdm",
  369. .recalc = &omap3_dpll_recalc,
  370. };
  371. /*
  372. * This virtual clock provides the CLKOUTX2 output from the DPLL if the
  373. * DPLL isn't bypassed
  374. */
  375. static struct clk dpll3_x2_ck = {
  376. .name = "dpll3_x2_ck",
  377. .ops = &clkops_null,
  378. .parent = &dpll3_ck,
  379. .flags = RATE_PROPAGATES,
  380. .clkdm_name = "dpll3_clkdm",
  381. .recalc = &omap3_clkoutx2_recalc,
  382. };
  383. static const struct clksel_rate div31_dpll3_rates[] = {
  384. { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
  385. { .div = 2, .val = 2, .flags = RATE_IN_343X },
  386. { .div = 3, .val = 3, .flags = RATE_IN_3430ES2 },
  387. { .div = 4, .val = 4, .flags = RATE_IN_3430ES2 },
  388. { .div = 5, .val = 5, .flags = RATE_IN_3430ES2 },
  389. { .div = 6, .val = 6, .flags = RATE_IN_3430ES2 },
  390. { .div = 7, .val = 7, .flags = RATE_IN_3430ES2 },
  391. { .div = 8, .val = 8, .flags = RATE_IN_3430ES2 },
  392. { .div = 9, .val = 9, .flags = RATE_IN_3430ES2 },
  393. { .div = 10, .val = 10, .flags = RATE_IN_3430ES2 },
  394. { .div = 11, .val = 11, .flags = RATE_IN_3430ES2 },
  395. { .div = 12, .val = 12, .flags = RATE_IN_3430ES2 },
  396. { .div = 13, .val = 13, .flags = RATE_IN_3430ES2 },
  397. { .div = 14, .val = 14, .flags = RATE_IN_3430ES2 },
  398. { .div = 15, .val = 15, .flags = RATE_IN_3430ES2 },
  399. { .div = 16, .val = 16, .flags = RATE_IN_3430ES2 },
  400. { .div = 17, .val = 17, .flags = RATE_IN_3430ES2 },
  401. { .div = 18, .val = 18, .flags = RATE_IN_3430ES2 },
  402. { .div = 19, .val = 19, .flags = RATE_IN_3430ES2 },
  403. { .div = 20, .val = 20, .flags = RATE_IN_3430ES2 },
  404. { .div = 21, .val = 21, .flags = RATE_IN_3430ES2 },
  405. { .div = 22, .val = 22, .flags = RATE_IN_3430ES2 },
  406. { .div = 23, .val = 23, .flags = RATE_IN_3430ES2 },
  407. { .div = 24, .val = 24, .flags = RATE_IN_3430ES2 },
  408. { .div = 25, .val = 25, .flags = RATE_IN_3430ES2 },
  409. { .div = 26, .val = 26, .flags = RATE_IN_3430ES2 },
  410. { .div = 27, .val = 27, .flags = RATE_IN_3430ES2 },
  411. { .div = 28, .val = 28, .flags = RATE_IN_3430ES2 },
  412. { .div = 29, .val = 29, .flags = RATE_IN_3430ES2 },
  413. { .div = 30, .val = 30, .flags = RATE_IN_3430ES2 },
  414. { .div = 31, .val = 31, .flags = RATE_IN_3430ES2 },
  415. { .div = 0 },
  416. };
  417. static const struct clksel div31_dpll3m2_clksel[] = {
  418. { .parent = &dpll3_ck, .rates = div31_dpll3_rates },
  419. { .parent = NULL }
  420. };
  421. /*
  422. * DPLL3 output M2
  423. * REVISIT: This DPLL output divider must be changed in SRAM, so until
  424. * that code is ready, this should remain a 'read-only' clksel clock.
  425. */
  426. static struct clk dpll3_m2_ck = {
  427. .name = "dpll3_m2_ck",
  428. .ops = &clkops_null,
  429. .parent = &dpll3_ck,
  430. .init = &omap2_init_clksel_parent,
  431. .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
  432. .clksel_mask = OMAP3430_CORE_DPLL_CLKOUT_DIV_MASK,
  433. .clksel = div31_dpll3m2_clksel,
  434. .flags = RATE_PROPAGATES,
  435. .clkdm_name = "dpll3_clkdm",
  436. .recalc = &omap2_clksel_recalc,
  437. };
  438. static const struct clksel core_ck_clksel[] = {
  439. { .parent = &sys_ck, .rates = dpll_bypass_rates },
  440. { .parent = &dpll3_m2_ck, .rates = dpll_locked_rates },
  441. { .parent = NULL }
  442. };
  443. static struct clk core_ck = {
  444. .name = "core_ck",
  445. .ops = &clkops_null,
  446. .init = &omap2_init_clksel_parent,
  447. .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST),
  448. .clksel_mask = OMAP3430_ST_CORE_CLK_MASK,
  449. .clksel = core_ck_clksel,
  450. .flags = RATE_PROPAGATES,
  451. .recalc = &omap2_clksel_recalc,
  452. };
  453. static const struct clksel dpll3_m2x2_ck_clksel[] = {
  454. { .parent = &sys_ck, .rates = dpll_bypass_rates },
  455. { .parent = &dpll3_x2_ck, .rates = dpll_locked_rates },
  456. { .parent = NULL }
  457. };
  458. static struct clk dpll3_m2x2_ck = {
  459. .name = "dpll3_m2x2_ck",
  460. .ops = &clkops_null,
  461. .init = &omap2_init_clksel_parent,
  462. .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST),
  463. .clksel_mask = OMAP3430_ST_CORE_CLK_MASK,
  464. .clksel = dpll3_m2x2_ck_clksel,
  465. .flags = RATE_PROPAGATES,
  466. .clkdm_name = "dpll3_clkdm",
  467. .recalc = &omap2_clksel_recalc,
  468. };
  469. /* The PWRDN bit is apparently only available on 3430ES2 and above */
  470. static const struct clksel div16_dpll3_clksel[] = {
  471. { .parent = &dpll3_ck, .rates = div16_dpll_rates },
  472. { .parent = NULL }
  473. };
  474. /* This virtual clock is the source for dpll3_m3x2_ck */
  475. static struct clk dpll3_m3_ck = {
  476. .name = "dpll3_m3_ck",
  477. .ops = &clkops_null,
  478. .parent = &dpll3_ck,
  479. .init = &omap2_init_clksel_parent,
  480. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),
  481. .clksel_mask = OMAP3430_DIV_DPLL3_MASK,
  482. .clksel = div16_dpll3_clksel,
  483. .flags = RATE_PROPAGATES,
  484. .clkdm_name = "dpll3_clkdm",
  485. .recalc = &omap2_clksel_recalc,
  486. };
  487. /* The PWRDN bit is apparently only available on 3430ES2 and above */
  488. static struct clk dpll3_m3x2_ck = {
  489. .name = "dpll3_m3x2_ck",
  490. .ops = &clkops_omap2_dflt_wait,
  491. .parent = &dpll3_m3_ck,
  492. .enable_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
  493. .enable_bit = OMAP3430_PWRDN_EMU_CORE_SHIFT,
  494. .flags = RATE_PROPAGATES | INVERT_ENABLE,
  495. .clkdm_name = "dpll3_clkdm",
  496. .recalc = &omap3_clkoutx2_recalc,
  497. };
  498. static const struct clksel emu_core_alwon_ck_clksel[] = {
  499. { .parent = &sys_ck, .rates = dpll_bypass_rates },
  500. { .parent = &dpll3_m3x2_ck, .rates = dpll_locked_rates },
  501. { .parent = NULL }
  502. };
  503. static struct clk emu_core_alwon_ck = {
  504. .name = "emu_core_alwon_ck",
  505. .ops = &clkops_null,
  506. .parent = &dpll3_m3x2_ck,
  507. .init = &omap2_init_clksel_parent,
  508. .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST),
  509. .clksel_mask = OMAP3430_ST_CORE_CLK_MASK,
  510. .clksel = emu_core_alwon_ck_clksel,
  511. .flags = RATE_PROPAGATES,
  512. .clkdm_name = "dpll3_clkdm",
  513. .recalc = &omap2_clksel_recalc,
  514. };
  515. /* DPLL4 */
  516. /* Supplies 96MHz, 54Mhz TV DAC, DSS fclk, CAM sensor clock, emul trace clk */
  517. /* Type: DPLL */
  518. static struct dpll_data dpll4_dd = {
  519. .mult_div1_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL2),
  520. .mult_mask = OMAP3430_PERIPH_DPLL_MULT_MASK,
  521. .div1_mask = OMAP3430_PERIPH_DPLL_DIV_MASK,
  522. .freqsel_mask = OMAP3430_PERIPH_DPLL_FREQSEL_MASK,
  523. .control_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
  524. .enable_mask = OMAP3430_EN_PERIPH_DPLL_MASK,
  525. .modes = (1 << DPLL_LOW_POWER_STOP) | (1 << DPLL_LOCKED),
  526. .auto_recal_bit = OMAP3430_EN_PERIPH_DPLL_DRIFTGUARD_SHIFT,
  527. .recal_en_bit = OMAP3430_PERIPH_DPLL_RECAL_EN_SHIFT,
  528. .recal_st_bit = OMAP3430_PERIPH_DPLL_ST_SHIFT,
  529. .autoidle_reg = OMAP_CM_REGADDR(PLL_MOD, CM_AUTOIDLE),
  530. .autoidle_mask = OMAP3430_AUTO_PERIPH_DPLL_MASK,
  531. .idlest_reg = OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST),
  532. .idlest_mask = OMAP3430_ST_PERIPH_CLK_MASK,
  533. .max_multiplier = OMAP3_MAX_DPLL_MULT,
  534. .min_divider = 1,
  535. .max_divider = OMAP3_MAX_DPLL_DIV,
  536. .rate_tolerance = DEFAULT_DPLL_RATE_TOLERANCE
  537. };
  538. static struct clk dpll4_ck = {
  539. .name = "dpll4_ck",
  540. .ops = &clkops_noncore_dpll_ops,
  541. .parent = &sys_ck,
  542. .dpll_data = &dpll4_dd,
  543. .flags = RATE_PROPAGATES,
  544. .round_rate = &omap2_dpll_round_rate,
  545. .set_rate = &omap3_dpll4_set_rate,
  546. .clkdm_name = "dpll4_clkdm",
  547. .recalc = &omap3_dpll_recalc,
  548. };
  549. /*
  550. * This virtual clock provides the CLKOUTX2 output from the DPLL if the
  551. * DPLL isn't bypassed --
  552. * XXX does this serve any downstream clocks?
  553. */
  554. static struct clk dpll4_x2_ck = {
  555. .name = "dpll4_x2_ck",
  556. .ops = &clkops_null,
  557. .parent = &dpll4_ck,
  558. .flags = RATE_PROPAGATES,
  559. .clkdm_name = "dpll4_clkdm",
  560. .recalc = &omap3_clkoutx2_recalc,
  561. };
  562. static const struct clksel div16_dpll4_clksel[] = {
  563. { .parent = &dpll4_ck, .rates = div16_dpll_rates },
  564. { .parent = NULL }
  565. };
  566. /* This virtual clock is the source for dpll4_m2x2_ck */
  567. static struct clk dpll4_m2_ck = {
  568. .name = "dpll4_m2_ck",
  569. .ops = &clkops_null,
  570. .parent = &dpll4_ck,
  571. .init = &omap2_init_clksel_parent,
  572. .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, OMAP3430_CM_CLKSEL3),
  573. .clksel_mask = OMAP3430_DIV_96M_MASK,
  574. .clksel = div16_dpll4_clksel,
  575. .flags = RATE_PROPAGATES,
  576. .clkdm_name = "dpll4_clkdm",
  577. .recalc = &omap2_clksel_recalc,
  578. };
  579. /* The PWRDN bit is apparently only available on 3430ES2 and above */
  580. static struct clk dpll4_m2x2_ck = {
  581. .name = "dpll4_m2x2_ck",
  582. .ops = &clkops_omap2_dflt_wait,
  583. .parent = &dpll4_m2_ck,
  584. .enable_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
  585. .enable_bit = OMAP3430_PWRDN_96M_SHIFT,
  586. .flags = RATE_PROPAGATES | INVERT_ENABLE,
  587. .clkdm_name = "dpll4_clkdm",
  588. .recalc = &omap3_clkoutx2_recalc,
  589. };
  590. static const struct clksel omap_96m_alwon_fck_clksel[] = {
  591. { .parent = &sys_ck, .rates = dpll_bypass_rates },
  592. { .parent = &dpll4_m2x2_ck, .rates = dpll_locked_rates },
  593. { .parent = NULL }
  594. };
  595. /*
  596. * DPLL4 generates DPLL4_M2X2_CLK which is then routed into the PRM as
  597. * PRM_96M_ALWON_(F)CLK. Two clocks then emerge from the PRM:
  598. * 96M_ALWON_FCLK (called "omap_96m_alwon_fck" below) and
  599. * CM_96K_(F)CLK.
  600. */
  601. static struct clk omap_96m_alwon_fck = {
  602. .name = "omap_96m_alwon_fck",
  603. .ops = &clkops_null,
  604. .parent = &dpll4_m2x2_ck,
  605. .init = &omap2_init_clksel_parent,
  606. .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST),
  607. .clksel_mask = OMAP3430_ST_PERIPH_CLK_MASK,
  608. .clksel = omap_96m_alwon_fck_clksel,
  609. .flags = RATE_PROPAGATES,
  610. .recalc = &omap2_clksel_recalc,
  611. };
  612. static struct clk cm_96m_fck = {
  613. .name = "cm_96m_fck",
  614. .ops = &clkops_null,
  615. .parent = &omap_96m_alwon_fck,
  616. .flags = RATE_PROPAGATES,
  617. .recalc = &followparent_recalc,
  618. };
  619. static const struct clksel_rate omap_96m_dpll_rates[] = {
  620. { .div = 1, .val = 0, .flags = RATE_IN_343X | DEFAULT_RATE },
  621. { .div = 0 }
  622. };
  623. static const struct clksel_rate omap_96m_sys_rates[] = {
  624. { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
  625. { .div = 0 }
  626. };
  627. static const struct clksel omap_96m_fck_clksel[] = {
  628. { .parent = &cm_96m_fck, .rates = omap_96m_dpll_rates },
  629. { .parent = &sys_ck, .rates = omap_96m_sys_rates },
  630. { .parent = NULL }
  631. };
  632. static struct clk omap_96m_fck = {
  633. .name = "omap_96m_fck",
  634. .ops = &clkops_null,
  635. .parent = &sys_ck,
  636. .init = &omap2_init_clksel_parent,
  637. .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
  638. .clksel_mask = OMAP3430_SOURCE_96M_MASK,
  639. .clksel = omap_96m_fck_clksel,
  640. .flags = RATE_PROPAGATES,
  641. .recalc = &omap2_clksel_recalc,
  642. };
  643. /* This virtual clock is the source for dpll4_m3x2_ck */
  644. static struct clk dpll4_m3_ck = {
  645. .name = "dpll4_m3_ck",
  646. .ops = &clkops_null,
  647. .parent = &dpll4_ck,
  648. .init = &omap2_init_clksel_parent,
  649. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_CLKSEL),
  650. .clksel_mask = OMAP3430_CLKSEL_TV_MASK,
  651. .clksel = div16_dpll4_clksel,
  652. .flags = RATE_PROPAGATES,
  653. .clkdm_name = "dpll4_clkdm",
  654. .recalc = &omap2_clksel_recalc,
  655. };
  656. /* The PWRDN bit is apparently only available on 3430ES2 and above */
  657. static struct clk dpll4_m3x2_ck = {
  658. .name = "dpll4_m3x2_ck",
  659. .ops = &clkops_omap2_dflt_wait,
  660. .parent = &dpll4_m3_ck,
  661. .init = &omap2_init_clksel_parent,
  662. .enable_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
  663. .enable_bit = OMAP3430_PWRDN_TV_SHIFT,
  664. .flags = RATE_PROPAGATES | INVERT_ENABLE,
  665. .clkdm_name = "dpll4_clkdm",
  666. .recalc = &omap3_clkoutx2_recalc,
  667. };
  668. static const struct clksel virt_omap_54m_fck_clksel[] = {
  669. { .parent = &sys_ck, .rates = dpll_bypass_rates },
  670. { .parent = &dpll4_m3x2_ck, .rates = dpll_locked_rates },
  671. { .parent = NULL }
  672. };
  673. static struct clk virt_omap_54m_fck = {
  674. .name = "virt_omap_54m_fck",
  675. .ops = &clkops_null,
  676. .parent = &dpll4_m3x2_ck,
  677. .init = &omap2_init_clksel_parent,
  678. .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST),
  679. .clksel_mask = OMAP3430_ST_PERIPH_CLK_MASK,
  680. .clksel = virt_omap_54m_fck_clksel,
  681. .flags = RATE_PROPAGATES,
  682. .recalc = &omap2_clksel_recalc,
  683. };
  684. static const struct clksel_rate omap_54m_d4m3x2_rates[] = {
  685. { .div = 1, .val = 0, .flags = RATE_IN_343X | DEFAULT_RATE },
  686. { .div = 0 }
  687. };
  688. static const struct clksel_rate omap_54m_alt_rates[] = {
  689. { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
  690. { .div = 0 }
  691. };
  692. static const struct clksel omap_54m_clksel[] = {
  693. { .parent = &virt_omap_54m_fck, .rates = omap_54m_d4m3x2_rates },
  694. { .parent = &sys_altclk, .rates = omap_54m_alt_rates },
  695. { .parent = NULL }
  696. };
  697. static struct clk omap_54m_fck = {
  698. .name = "omap_54m_fck",
  699. .ops = &clkops_null,
  700. .init = &omap2_init_clksel_parent,
  701. .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
  702. .clksel_mask = OMAP3430_SOURCE_54M_MASK,
  703. .clksel = omap_54m_clksel,
  704. .flags = RATE_PROPAGATES,
  705. .recalc = &omap2_clksel_recalc,
  706. };
  707. static const struct clksel_rate omap_48m_cm96m_rates[] = {
  708. { .div = 2, .val = 0, .flags = RATE_IN_343X | DEFAULT_RATE },
  709. { .div = 0 }
  710. };
  711. static const struct clksel_rate omap_48m_alt_rates[] = {
  712. { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
  713. { .div = 0 }
  714. };
  715. static const struct clksel omap_48m_clksel[] = {
  716. { .parent = &cm_96m_fck, .rates = omap_48m_cm96m_rates },
  717. { .parent = &sys_altclk, .rates = omap_48m_alt_rates },
  718. { .parent = NULL }
  719. };
  720. static struct clk omap_48m_fck = {
  721. .name = "omap_48m_fck",
  722. .ops = &clkops_null,
  723. .init = &omap2_init_clksel_parent,
  724. .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
  725. .clksel_mask = OMAP3430_SOURCE_48M_MASK,
  726. .clksel = omap_48m_clksel,
  727. .flags = RATE_PROPAGATES,
  728. .recalc = &omap2_clksel_recalc,
  729. };
  730. static struct clk omap_12m_fck = {
  731. .name = "omap_12m_fck",
  732. .ops = &clkops_null,
  733. .parent = &omap_48m_fck,
  734. .fixed_div = 4,
  735. .flags = RATE_PROPAGATES,
  736. .recalc = &omap2_fixed_divisor_recalc,
  737. };
  738. /* This virstual clock is the source for dpll4_m4x2_ck */
  739. static struct clk dpll4_m4_ck = {
  740. .name = "dpll4_m4_ck",
  741. .ops = &clkops_null,
  742. .parent = &dpll4_ck,
  743. .init = &omap2_init_clksel_parent,
  744. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_CLKSEL),
  745. .clksel_mask = OMAP3430_CLKSEL_DSS1_MASK,
  746. .clksel = div16_dpll4_clksel,
  747. .flags = RATE_PROPAGATES,
  748. .clkdm_name = "dpll4_clkdm",
  749. .recalc = &omap2_clksel_recalc,
  750. .set_rate = &omap2_clksel_set_rate,
  751. .round_rate = &omap2_clksel_round_rate,
  752. };
  753. /* The PWRDN bit is apparently only available on 3430ES2 and above */
  754. static struct clk dpll4_m4x2_ck = {
  755. .name = "dpll4_m4x2_ck",
  756. .ops = &clkops_omap2_dflt_wait,
  757. .parent = &dpll4_m4_ck,
  758. .enable_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
  759. .enable_bit = OMAP3430_PWRDN_CAM_SHIFT,
  760. .flags = RATE_PROPAGATES | INVERT_ENABLE,
  761. .clkdm_name = "dpll4_clkdm",
  762. .recalc = &omap3_clkoutx2_recalc,
  763. };
  764. /* This virtual clock is the source for dpll4_m5x2_ck */
  765. static struct clk dpll4_m5_ck = {
  766. .name = "dpll4_m5_ck",
  767. .ops = &clkops_null,
  768. .parent = &dpll4_ck,
  769. .init = &omap2_init_clksel_parent,
  770. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_CAM_MOD, CM_CLKSEL),
  771. .clksel_mask = OMAP3430_CLKSEL_CAM_MASK,
  772. .clksel = div16_dpll4_clksel,
  773. .flags = RATE_PROPAGATES,
  774. .clkdm_name = "dpll4_clkdm",
  775. .recalc = &omap2_clksel_recalc,
  776. };
  777. /* The PWRDN bit is apparently only available on 3430ES2 and above */
  778. static struct clk dpll4_m5x2_ck = {
  779. .name = "dpll4_m5x2_ck",
  780. .ops = &clkops_omap2_dflt_wait,
  781. .parent = &dpll4_m5_ck,
  782. .enable_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
  783. .enable_bit = OMAP3430_PWRDN_CAM_SHIFT,
  784. .flags = RATE_PROPAGATES | INVERT_ENABLE,
  785. .clkdm_name = "dpll4_clkdm",
  786. .recalc = &omap3_clkoutx2_recalc,
  787. };
  788. /* This virtual clock is the source for dpll4_m6x2_ck */
  789. static struct clk dpll4_m6_ck = {
  790. .name = "dpll4_m6_ck",
  791. .ops = &clkops_null,
  792. .parent = &dpll4_ck,
  793. .init = &omap2_init_clksel_parent,
  794. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),
  795. .clksel_mask = OMAP3430_DIV_DPLL4_MASK,
  796. .clksel = div16_dpll4_clksel,
  797. .flags = RATE_PROPAGATES,
  798. .clkdm_name = "dpll4_clkdm",
  799. .recalc = &omap2_clksel_recalc,
  800. };
  801. /* The PWRDN bit is apparently only available on 3430ES2 and above */
  802. static struct clk dpll4_m6x2_ck = {
  803. .name = "dpll4_m6x2_ck",
  804. .ops = &clkops_omap2_dflt_wait,
  805. .parent = &dpll4_m6_ck,
  806. .init = &omap2_init_clksel_parent,
  807. .enable_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
  808. .enable_bit = OMAP3430_PWRDN_EMU_PERIPH_SHIFT,
  809. .flags = RATE_PROPAGATES | INVERT_ENABLE,
  810. .clkdm_name = "dpll4_clkdm",
  811. .recalc = &omap3_clkoutx2_recalc,
  812. };
  813. static struct clk emu_per_alwon_ck = {
  814. .name = "emu_per_alwon_ck",
  815. .ops = &clkops_null,
  816. .parent = &dpll4_m6x2_ck,
  817. .flags = RATE_PROPAGATES,
  818. .clkdm_name = "dpll4_clkdm",
  819. .recalc = &followparent_recalc,
  820. };
  821. /* DPLL5 */
  822. /* Supplies 120MHz clock, USIM source clock */
  823. /* Type: DPLL */
  824. /* 3430ES2 only */
  825. static struct dpll_data dpll5_dd = {
  826. .mult_div1_reg = OMAP_CM_REGADDR(PLL_MOD, OMAP3430ES2_CM_CLKSEL4),
  827. .mult_mask = OMAP3430ES2_PERIPH2_DPLL_MULT_MASK,
  828. .div1_mask = OMAP3430ES2_PERIPH2_DPLL_DIV_MASK,
  829. .freqsel_mask = OMAP3430ES2_PERIPH2_DPLL_FREQSEL_MASK,
  830. .control_reg = OMAP_CM_REGADDR(PLL_MOD, OMAP3430ES2_CM_CLKEN2),
  831. .enable_mask = OMAP3430ES2_EN_PERIPH2_DPLL_MASK,
  832. .modes = (1 << DPLL_LOW_POWER_STOP) | (1 << DPLL_LOCKED),
  833. .auto_recal_bit = OMAP3430ES2_EN_PERIPH2_DPLL_DRIFTGUARD_SHIFT,
  834. .recal_en_bit = OMAP3430ES2_SND_PERIPH_DPLL_RECAL_EN_SHIFT,
  835. .recal_st_bit = OMAP3430ES2_SND_PERIPH_DPLL_ST_SHIFT,
  836. .autoidle_reg = OMAP_CM_REGADDR(PLL_MOD, OMAP3430ES2_CM_AUTOIDLE2_PLL),
  837. .autoidle_mask = OMAP3430ES2_AUTO_PERIPH2_DPLL_MASK,
  838. .idlest_reg = OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST2),
  839. .idlest_mask = OMAP3430ES2_ST_PERIPH2_CLK_MASK,
  840. .max_multiplier = OMAP3_MAX_DPLL_MULT,
  841. .min_divider = 1,
  842. .max_divider = OMAP3_MAX_DPLL_DIV,
  843. .rate_tolerance = DEFAULT_DPLL_RATE_TOLERANCE
  844. };
  845. static struct clk dpll5_ck = {
  846. .name = "dpll5_ck",
  847. .ops = &clkops_noncore_dpll_ops,
  848. .parent = &sys_ck,
  849. .dpll_data = &dpll5_dd,
  850. .flags = RATE_PROPAGATES,
  851. .round_rate = &omap2_dpll_round_rate,
  852. .set_rate = &omap3_noncore_dpll_set_rate,
  853. .clkdm_name = "dpll5_clkdm",
  854. .recalc = &omap3_dpll_recalc,
  855. };
  856. static const struct clksel div16_dpll5_clksel[] = {
  857. { .parent = &dpll5_ck, .rates = div16_dpll_rates },
  858. { .parent = NULL }
  859. };
  860. static struct clk dpll5_m2_ck = {
  861. .name = "dpll5_m2_ck",
  862. .ops = &clkops_null,
  863. .parent = &dpll5_ck,
  864. .init = &omap2_init_clksel_parent,
  865. .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, OMAP3430ES2_CM_CLKSEL5),
  866. .clksel_mask = OMAP3430ES2_DIV_120M_MASK,
  867. .clksel = div16_dpll5_clksel,
  868. .flags = RATE_PROPAGATES,
  869. .clkdm_name = "dpll5_clkdm",
  870. .recalc = &omap2_clksel_recalc,
  871. };
  872. static const struct clksel omap_120m_fck_clksel[] = {
  873. { .parent = &sys_ck, .rates = dpll_bypass_rates },
  874. { .parent = &dpll5_m2_ck, .rates = dpll_locked_rates },
  875. { .parent = NULL }
  876. };
  877. static struct clk omap_120m_fck = {
  878. .name = "omap_120m_fck",
  879. .ops = &clkops_null,
  880. .parent = &dpll5_m2_ck,
  881. .init = &omap2_init_clksel_parent,
  882. .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST2),
  883. .clksel_mask = OMAP3430ES2_ST_PERIPH2_CLK_MASK,
  884. .clksel = omap_120m_fck_clksel,
  885. .flags = RATE_PROPAGATES,
  886. .recalc = &omap2_clksel_recalc,
  887. };
  888. /* CM EXTERNAL CLOCK OUTPUTS */
  889. static const struct clksel_rate clkout2_src_core_rates[] = {
  890. { .div = 1, .val = 0, .flags = RATE_IN_343X | DEFAULT_RATE },
  891. { .div = 0 }
  892. };
  893. static const struct clksel_rate clkout2_src_sys_rates[] = {
  894. { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
  895. { .div = 0 }
  896. };
  897. static const struct clksel_rate clkout2_src_96m_rates[] = {
  898. { .div = 1, .val = 2, .flags = RATE_IN_343X | DEFAULT_RATE },
  899. { .div = 0 }
  900. };
  901. static const struct clksel_rate clkout2_src_54m_rates[] = {
  902. { .div = 1, .val = 3, .flags = RATE_IN_343X | DEFAULT_RATE },
  903. { .div = 0 }
  904. };
  905. static const struct clksel clkout2_src_clksel[] = {
  906. { .parent = &core_ck, .rates = clkout2_src_core_rates },
  907. { .parent = &sys_ck, .rates = clkout2_src_sys_rates },
  908. { .parent = &cm_96m_fck, .rates = clkout2_src_96m_rates },
  909. { .parent = &omap_54m_fck, .rates = clkout2_src_54m_rates },
  910. { .parent = NULL }
  911. };
  912. static struct clk clkout2_src_ck = {
  913. .name = "clkout2_src_ck",
  914. .ops = &clkops_omap2_dflt,
  915. .init = &omap2_init_clksel_parent,
  916. .enable_reg = OMAP3430_CM_CLKOUT_CTRL,
  917. .enable_bit = OMAP3430_CLKOUT2_EN_SHIFT,
  918. .clksel_reg = OMAP3430_CM_CLKOUT_CTRL,
  919. .clksel_mask = OMAP3430_CLKOUT2SOURCE_MASK,
  920. .clksel = clkout2_src_clksel,
  921. .flags = RATE_PROPAGATES,
  922. .clkdm_name = "core_clkdm",
  923. .recalc = &omap2_clksel_recalc,
  924. };
  925. static const struct clksel_rate sys_clkout2_rates[] = {
  926. { .div = 1, .val = 0, .flags = RATE_IN_343X | DEFAULT_RATE },
  927. { .div = 2, .val = 1, .flags = RATE_IN_343X },
  928. { .div = 4, .val = 2, .flags = RATE_IN_343X },
  929. { .div = 8, .val = 3, .flags = RATE_IN_343X },
  930. { .div = 16, .val = 4, .flags = RATE_IN_343X },
  931. { .div = 0 },
  932. };
  933. static const struct clksel sys_clkout2_clksel[] = {
  934. { .parent = &clkout2_src_ck, .rates = sys_clkout2_rates },
  935. { .parent = NULL },
  936. };
  937. static struct clk sys_clkout2 = {
  938. .name = "sys_clkout2",
  939. .ops = &clkops_null,
  940. .init = &omap2_init_clksel_parent,
  941. .clksel_reg = OMAP3430_CM_CLKOUT_CTRL,
  942. .clksel_mask = OMAP3430_CLKOUT2_DIV_MASK,
  943. .clksel = sys_clkout2_clksel,
  944. .recalc = &omap2_clksel_recalc,
  945. };
  946. /* CM OUTPUT CLOCKS */
  947. static struct clk corex2_fck = {
  948. .name = "corex2_fck",
  949. .ops = &clkops_null,
  950. .parent = &dpll3_m2x2_ck,
  951. .flags = RATE_PROPAGATES,
  952. .recalc = &followparent_recalc,
  953. };
  954. /* DPLL power domain clock controls */
  955. static const struct clksel_rate div4_rates[] = {
  956. { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
  957. { .div = 2, .val = 2, .flags = RATE_IN_343X },
  958. { .div = 4, .val = 4, .flags = RATE_IN_343X },
  959. { .div = 0 }
  960. };
  961. static const struct clksel div4_core_clksel[] = {
  962. { .parent = &core_ck, .rates = div4_rates },
  963. { .parent = NULL }
  964. };
  965. /*
  966. * REVISIT: Are these in DPLL power domain or CM power domain? docs
  967. * may be inconsistent here?
  968. */
  969. static struct clk dpll1_fck = {
  970. .name = "dpll1_fck",
  971. .ops = &clkops_null,
  972. .parent = &core_ck,
  973. .init = &omap2_init_clksel_parent,
  974. .clksel_reg = OMAP_CM_REGADDR(MPU_MOD, OMAP3430_CM_CLKSEL1_PLL),
  975. .clksel_mask = OMAP3430_MPU_CLK_SRC_MASK,
  976. .clksel = div4_core_clksel,
  977. .flags = RATE_PROPAGATES,
  978. .recalc = &omap2_clksel_recalc,
  979. };
  980. /*
  981. * MPU clksel:
  982. * If DPLL1 is locked, mpu_ck derives from DPLL1; otherwise, mpu_ck
  983. * derives from the high-frequency bypass clock originating from DPLL3,
  984. * called 'dpll1_fck'
  985. */
  986. static const struct clksel mpu_clksel[] = {
  987. { .parent = &dpll1_fck, .rates = dpll_bypass_rates },
  988. { .parent = &dpll1_x2m2_ck, .rates = dpll_locked_rates },
  989. { .parent = NULL }
  990. };
  991. static struct clk mpu_ck = {
  992. .name = "mpu_ck",
  993. .ops = &clkops_null,
  994. .parent = &dpll1_x2m2_ck,
  995. .init = &omap2_init_clksel_parent,
  996. .clksel_reg = OMAP_CM_REGADDR(MPU_MOD, OMAP3430_CM_IDLEST_PLL),
  997. .clksel_mask = OMAP3430_ST_MPU_CLK_MASK,
  998. .clksel = mpu_clksel,
  999. .flags = RATE_PROPAGATES,
  1000. .clkdm_name = "mpu_clkdm",
  1001. .recalc = &omap2_clksel_recalc,
  1002. };
  1003. /* arm_fck is divided by two when DPLL1 locked; otherwise, passthrough mpu_ck */
  1004. static const struct clksel_rate arm_fck_rates[] = {
  1005. { .div = 1, .val = 0, .flags = RATE_IN_343X | DEFAULT_RATE },
  1006. { .div = 2, .val = 1, .flags = RATE_IN_343X },
  1007. { .div = 0 },
  1008. };
  1009. static const struct clksel arm_fck_clksel[] = {
  1010. { .parent = &mpu_ck, .rates = arm_fck_rates },
  1011. { .parent = NULL }
  1012. };
  1013. static struct clk arm_fck = {
  1014. .name = "arm_fck",
  1015. .ops = &clkops_null,
  1016. .parent = &mpu_ck,
  1017. .init = &omap2_init_clksel_parent,
  1018. .clksel_reg = OMAP_CM_REGADDR(MPU_MOD, OMAP3430_CM_IDLEST_PLL),
  1019. .clksel_mask = OMAP3430_ST_MPU_CLK_MASK,
  1020. .clksel = arm_fck_clksel,
  1021. .flags = RATE_PROPAGATES,
  1022. .recalc = &omap2_clksel_recalc,
  1023. };
  1024. /* XXX What about neon_clkdm ? */
  1025. /*
  1026. * REVISIT: This clock is never specifically defined in the 3430 TRM,
  1027. * although it is referenced - so this is a guess
  1028. */
  1029. static struct clk emu_mpu_alwon_ck = {
  1030. .name = "emu_mpu_alwon_ck",
  1031. .ops = &clkops_null,
  1032. .parent = &mpu_ck,
  1033. .flags = RATE_PROPAGATES,
  1034. .recalc = &followparent_recalc,
  1035. };
  1036. static struct clk dpll2_fck = {
  1037. .name = "dpll2_fck",
  1038. .ops = &clkops_null,
  1039. .parent = &core_ck,
  1040. .init = &omap2_init_clksel_parent,
  1041. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_IVA2_MOD, OMAP3430_CM_CLKSEL1_PLL),
  1042. .clksel_mask = OMAP3430_IVA2_CLK_SRC_MASK,
  1043. .clksel = div4_core_clksel,
  1044. .flags = RATE_PROPAGATES,
  1045. .recalc = &omap2_clksel_recalc,
  1046. };
  1047. /*
  1048. * IVA2 clksel:
  1049. * If DPLL2 is locked, iva2_ck derives from DPLL2; otherwise, iva2_ck
  1050. * derives from the high-frequency bypass clock originating from DPLL3,
  1051. * called 'dpll2_fck'
  1052. */
  1053. static const struct clksel iva2_clksel[] = {
  1054. { .parent = &dpll2_fck, .rates = dpll_bypass_rates },
  1055. { .parent = &dpll2_m2_ck, .rates = dpll_locked_rates },
  1056. { .parent = NULL }
  1057. };
  1058. static struct clk iva2_ck = {
  1059. .name = "iva2_ck",
  1060. .ops = &clkops_omap2_dflt_wait,
  1061. .parent = &dpll2_m2_ck,
  1062. .init = &omap2_init_clksel_parent,
  1063. .enable_reg = OMAP_CM_REGADDR(OMAP3430_IVA2_MOD, CM_FCLKEN),
  1064. .enable_bit = OMAP3430_CM_FCLKEN_IVA2_EN_IVA2_SHIFT,
  1065. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_IVA2_MOD,
  1066. OMAP3430_CM_IDLEST_PLL),
  1067. .clksel_mask = OMAP3430_ST_IVA2_CLK_MASK,
  1068. .clksel = iva2_clksel,
  1069. .flags = RATE_PROPAGATES,
  1070. .clkdm_name = "iva2_clkdm",
  1071. .recalc = &omap2_clksel_recalc,
  1072. };
  1073. /* Common interface clocks */
  1074. static const struct clksel div2_core_clksel[] = {
  1075. { .parent = &core_ck, .rates = div2_rates },
  1076. { .parent = NULL }
  1077. };
  1078. static struct clk l3_ick = {
  1079. .name = "l3_ick",
  1080. .ops = &clkops_null,
  1081. .parent = &core_ck,
  1082. .init = &omap2_init_clksel_parent,
  1083. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL),
  1084. .clksel_mask = OMAP3430_CLKSEL_L3_MASK,
  1085. .clksel = div2_core_clksel,
  1086. .flags = RATE_PROPAGATES,
  1087. .clkdm_name = "core_l3_clkdm",
  1088. .recalc = &omap2_clksel_recalc,
  1089. };
  1090. static const struct clksel div2_l3_clksel[] = {
  1091. { .parent = &l3_ick, .rates = div2_rates },
  1092. { .parent = NULL }
  1093. };
  1094. static struct clk l4_ick = {
  1095. .name = "l4_ick",
  1096. .ops = &clkops_null,
  1097. .parent = &l3_ick,
  1098. .init = &omap2_init_clksel_parent,
  1099. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL),
  1100. .clksel_mask = OMAP3430_CLKSEL_L4_MASK,
  1101. .clksel = div2_l3_clksel,
  1102. .flags = RATE_PROPAGATES,
  1103. .clkdm_name = "core_l4_clkdm",
  1104. .recalc = &omap2_clksel_recalc,
  1105. };
  1106. static const struct clksel div2_l4_clksel[] = {
  1107. { .parent = &l4_ick, .rates = div2_rates },
  1108. { .parent = NULL }
  1109. };
  1110. static struct clk rm_ick = {
  1111. .name = "rm_ick",
  1112. .ops = &clkops_null,
  1113. .parent = &l4_ick,
  1114. .init = &omap2_init_clksel_parent,
  1115. .clksel_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_CLKSEL),
  1116. .clksel_mask = OMAP3430_CLKSEL_RM_MASK,
  1117. .clksel = div2_l4_clksel,
  1118. .recalc = &omap2_clksel_recalc,
  1119. };
  1120. /* GFX power domain */
  1121. /* GFX clocks are in 3430ES1 only. 3430ES2 and later uses the SGX instead */
  1122. static const struct clksel gfx_l3_clksel[] = {
  1123. { .parent = &l3_ick, .rates = gfx_l3_rates },
  1124. { .parent = NULL }
  1125. };
  1126. /* Virtual parent clock for gfx_l3_ick and gfx_l3_fck */
  1127. static struct clk gfx_l3_ck = {
  1128. .name = "gfx_l3_ck",
  1129. .ops = &clkops_omap2_dflt_wait,
  1130. .parent = &l3_ick,
  1131. .init = &omap2_init_clksel_parent,
  1132. .enable_reg = OMAP_CM_REGADDR(GFX_MOD, CM_ICLKEN),
  1133. .enable_bit = OMAP_EN_GFX_SHIFT,
  1134. .recalc = &followparent_recalc,
  1135. };
  1136. static struct clk gfx_l3_fck = {
  1137. .name = "gfx_l3_fck",
  1138. .ops = &clkops_null,
  1139. .parent = &gfx_l3_ck,
  1140. .init = &omap2_init_clksel_parent,
  1141. .clksel_reg = OMAP_CM_REGADDR(GFX_MOD, CM_CLKSEL),
  1142. .clksel_mask = OMAP_CLKSEL_GFX_MASK,
  1143. .clksel = gfx_l3_clksel,
  1144. .flags = RATE_PROPAGATES,
  1145. .clkdm_name = "gfx_3430es1_clkdm",
  1146. .recalc = &omap2_clksel_recalc,
  1147. };
  1148. static struct clk gfx_l3_ick = {
  1149. .name = "gfx_l3_ick",
  1150. .ops = &clkops_null,
  1151. .parent = &gfx_l3_ck,
  1152. .clkdm_name = "gfx_3430es1_clkdm",
  1153. .recalc = &followparent_recalc,
  1154. };
  1155. static struct clk gfx_cg1_ck = {
  1156. .name = "gfx_cg1_ck",
  1157. .ops = &clkops_omap2_dflt_wait,
  1158. .parent = &gfx_l3_fck, /* REVISIT: correct? */
  1159. .init = &omap2_init_clk_clkdm,
  1160. .enable_reg = OMAP_CM_REGADDR(GFX_MOD, CM_FCLKEN),
  1161. .enable_bit = OMAP3430ES1_EN_2D_SHIFT,
  1162. .clkdm_name = "gfx_3430es1_clkdm",
  1163. .recalc = &followparent_recalc,
  1164. };
  1165. static struct clk gfx_cg2_ck = {
  1166. .name = "gfx_cg2_ck",
  1167. .ops = &clkops_omap2_dflt_wait,
  1168. .parent = &gfx_l3_fck, /* REVISIT: correct? */
  1169. .init = &omap2_init_clk_clkdm,
  1170. .enable_reg = OMAP_CM_REGADDR(GFX_MOD, CM_FCLKEN),
  1171. .enable_bit = OMAP3430ES1_EN_3D_SHIFT,
  1172. .clkdm_name = "gfx_3430es1_clkdm",
  1173. .recalc = &followparent_recalc,
  1174. };
  1175. /* SGX power domain - 3430ES2 only */
  1176. static const struct clksel_rate sgx_core_rates[] = {
  1177. { .div = 3, .val = 0, .flags = RATE_IN_343X | DEFAULT_RATE },
  1178. { .div = 4, .val = 1, .flags = RATE_IN_343X },
  1179. { .div = 6, .val = 2, .flags = RATE_IN_343X },
  1180. { .div = 0 },
  1181. };
  1182. static const struct clksel_rate sgx_96m_rates[] = {
  1183. { .div = 1, .val = 3, .flags = RATE_IN_343X | DEFAULT_RATE },
  1184. { .div = 0 },
  1185. };
  1186. static const struct clksel sgx_clksel[] = {
  1187. { .parent = &core_ck, .rates = sgx_core_rates },
  1188. { .parent = &cm_96m_fck, .rates = sgx_96m_rates },
  1189. { .parent = NULL },
  1190. };
  1191. static struct clk sgx_fck = {
  1192. .name = "sgx_fck",
  1193. .ops = &clkops_omap2_dflt_wait,
  1194. .init = &omap2_init_clksel_parent,
  1195. .enable_reg = OMAP_CM_REGADDR(OMAP3430ES2_SGX_MOD, CM_FCLKEN),
  1196. .enable_bit = OMAP3430ES2_CM_FCLKEN_SGX_EN_SGX_SHIFT,
  1197. .clksel_reg = OMAP_CM_REGADDR(OMAP3430ES2_SGX_MOD, CM_CLKSEL),
  1198. .clksel_mask = OMAP3430ES2_CLKSEL_SGX_MASK,
  1199. .clksel = sgx_clksel,
  1200. .clkdm_name = "sgx_clkdm",
  1201. .recalc = &omap2_clksel_recalc,
  1202. };
  1203. static struct clk sgx_ick = {
  1204. .name = "sgx_ick",
  1205. .ops = &clkops_omap2_dflt_wait,
  1206. .parent = &l3_ick,
  1207. .init = &omap2_init_clk_clkdm,
  1208. .enable_reg = OMAP_CM_REGADDR(OMAP3430ES2_SGX_MOD, CM_ICLKEN),
  1209. .enable_bit = OMAP3430ES2_CM_ICLKEN_SGX_EN_SGX_SHIFT,
  1210. .clkdm_name = "sgx_clkdm",
  1211. .recalc = &followparent_recalc,
  1212. };
  1213. /* CORE power domain */
  1214. static struct clk d2d_26m_fck = {
  1215. .name = "d2d_26m_fck",
  1216. .ops = &clkops_omap2_dflt_wait,
  1217. .parent = &sys_ck,
  1218. .init = &omap2_init_clk_clkdm,
  1219. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1220. .enable_bit = OMAP3430ES1_EN_D2D_SHIFT,
  1221. .clkdm_name = "d2d_clkdm",
  1222. .recalc = &followparent_recalc,
  1223. };
  1224. static const struct clksel omap343x_gpt_clksel[] = {
  1225. { .parent = &omap_32k_fck, .rates = gpt_32k_rates },
  1226. { .parent = &sys_ck, .rates = gpt_sys_rates },
  1227. { .parent = NULL}
  1228. };
  1229. static struct clk gpt10_fck = {
  1230. .name = "gpt10_fck",
  1231. .ops = &clkops_omap2_dflt_wait,
  1232. .parent = &sys_ck,
  1233. .init = &omap2_init_clksel_parent,
  1234. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1235. .enable_bit = OMAP3430_EN_GPT10_SHIFT,
  1236. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL),
  1237. .clksel_mask = OMAP3430_CLKSEL_GPT10_MASK,
  1238. .clksel = omap343x_gpt_clksel,
  1239. .clkdm_name = "core_l4_clkdm",
  1240. .recalc = &omap2_clksel_recalc,
  1241. };
  1242. static struct clk gpt11_fck = {
  1243. .name = "gpt11_fck",
  1244. .ops = &clkops_omap2_dflt_wait,
  1245. .parent = &sys_ck,
  1246. .init = &omap2_init_clksel_parent,
  1247. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1248. .enable_bit = OMAP3430_EN_GPT11_SHIFT,
  1249. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL),
  1250. .clksel_mask = OMAP3430_CLKSEL_GPT11_MASK,
  1251. .clksel = omap343x_gpt_clksel,
  1252. .clkdm_name = "core_l4_clkdm",
  1253. .recalc = &omap2_clksel_recalc,
  1254. };
  1255. static struct clk cpefuse_fck = {
  1256. .name = "cpefuse_fck",
  1257. .ops = &clkops_omap2_dflt,
  1258. .parent = &sys_ck,
  1259. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP3430ES2_CM_FCLKEN3),
  1260. .enable_bit = OMAP3430ES2_EN_CPEFUSE_SHIFT,
  1261. .recalc = &followparent_recalc,
  1262. };
  1263. static struct clk ts_fck = {
  1264. .name = "ts_fck",
  1265. .ops = &clkops_omap2_dflt,
  1266. .parent = &omap_32k_fck,
  1267. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP3430ES2_CM_FCLKEN3),
  1268. .enable_bit = OMAP3430ES2_EN_TS_SHIFT,
  1269. .recalc = &followparent_recalc,
  1270. };
  1271. static struct clk usbtll_fck = {
  1272. .name = "usbtll_fck",
  1273. .ops = &clkops_omap2_dflt,
  1274. .parent = &omap_120m_fck,
  1275. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP3430ES2_CM_FCLKEN3),
  1276. .enable_bit = OMAP3430ES2_EN_USBTLL_SHIFT,
  1277. .recalc = &followparent_recalc,
  1278. };
  1279. /* CORE 96M FCLK-derived clocks */
  1280. static struct clk core_96m_fck = {
  1281. .name = "core_96m_fck",
  1282. .ops = &clkops_null,
  1283. .parent = &omap_96m_fck,
  1284. .flags = RATE_PROPAGATES,
  1285. .clkdm_name = "core_l4_clkdm",
  1286. .recalc = &followparent_recalc,
  1287. };
  1288. static struct clk mmchs3_fck = {
  1289. .name = "mmchs_fck",
  1290. .ops = &clkops_omap2_dflt_wait,
  1291. .id = 2,
  1292. .parent = &core_96m_fck,
  1293. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1294. .enable_bit = OMAP3430ES2_EN_MMC3_SHIFT,
  1295. .clkdm_name = "core_l4_clkdm",
  1296. .recalc = &followparent_recalc,
  1297. };
  1298. static struct clk mmchs2_fck = {
  1299. .name = "mmchs_fck",
  1300. .ops = &clkops_omap2_dflt_wait,
  1301. .id = 1,
  1302. .parent = &core_96m_fck,
  1303. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1304. .enable_bit = OMAP3430_EN_MMC2_SHIFT,
  1305. .clkdm_name = "core_l4_clkdm",
  1306. .recalc = &followparent_recalc,
  1307. };
  1308. static struct clk mspro_fck = {
  1309. .name = "mspro_fck",
  1310. .ops = &clkops_omap2_dflt_wait,
  1311. .parent = &core_96m_fck,
  1312. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1313. .enable_bit = OMAP3430_EN_MSPRO_SHIFT,
  1314. .clkdm_name = "core_l4_clkdm",
  1315. .recalc = &followparent_recalc,
  1316. };
  1317. static struct clk mmchs1_fck = {
  1318. .name = "mmchs_fck",
  1319. .ops = &clkops_omap2_dflt_wait,
  1320. .parent = &core_96m_fck,
  1321. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1322. .enable_bit = OMAP3430_EN_MMC1_SHIFT,
  1323. .clkdm_name = "core_l4_clkdm",
  1324. .recalc = &followparent_recalc,
  1325. };
  1326. static struct clk i2c3_fck = {
  1327. .name = "i2c_fck",
  1328. .ops = &clkops_omap2_dflt_wait,
  1329. .id = 3,
  1330. .parent = &core_96m_fck,
  1331. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1332. .enable_bit = OMAP3430_EN_I2C3_SHIFT,
  1333. .clkdm_name = "core_l4_clkdm",
  1334. .recalc = &followparent_recalc,
  1335. };
  1336. static struct clk i2c2_fck = {
  1337. .name = "i2c_fck",
  1338. .ops = &clkops_omap2_dflt_wait,
  1339. .id = 2,
  1340. .parent = &core_96m_fck,
  1341. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1342. .enable_bit = OMAP3430_EN_I2C2_SHIFT,
  1343. .clkdm_name = "core_l4_clkdm",
  1344. .recalc = &followparent_recalc,
  1345. };
  1346. static struct clk i2c1_fck = {
  1347. .name = "i2c_fck",
  1348. .ops = &clkops_omap2_dflt_wait,
  1349. .id = 1,
  1350. .parent = &core_96m_fck,
  1351. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1352. .enable_bit = OMAP3430_EN_I2C1_SHIFT,
  1353. .clkdm_name = "core_l4_clkdm",
  1354. .recalc = &followparent_recalc,
  1355. };
  1356. /*
  1357. * MCBSP 1 & 5 get their 96MHz clock from core_96m_fck;
  1358. * MCBSP 2, 3, 4 get their 96MHz clock from per_96m_fck.
  1359. */
  1360. static const struct clksel_rate common_mcbsp_96m_rates[] = {
  1361. { .div = 1, .val = 0, .flags = RATE_IN_343X | DEFAULT_RATE },
  1362. { .div = 0 }
  1363. };
  1364. static const struct clksel_rate common_mcbsp_mcbsp_rates[] = {
  1365. { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
  1366. { .div = 0 }
  1367. };
  1368. static const struct clksel mcbsp_15_clksel[] = {
  1369. { .parent = &core_96m_fck, .rates = common_mcbsp_96m_rates },
  1370. { .parent = &mcbsp_clks, .rates = common_mcbsp_mcbsp_rates },
  1371. { .parent = NULL }
  1372. };
  1373. static struct clk mcbsp5_fck = {
  1374. .name = "mcbsp_fck",
  1375. .ops = &clkops_omap2_dflt_wait,
  1376. .id = 5,
  1377. .init = &omap2_init_clksel_parent,
  1378. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1379. .enable_bit = OMAP3430_EN_MCBSP5_SHIFT,
  1380. .clksel_reg = OMAP343X_CTRL_REGADDR(OMAP343X_CONTROL_DEVCONF1),
  1381. .clksel_mask = OMAP2_MCBSP5_CLKS_MASK,
  1382. .clksel = mcbsp_15_clksel,
  1383. .clkdm_name = "core_l4_clkdm",
  1384. .recalc = &omap2_clksel_recalc,
  1385. };
  1386. static struct clk mcbsp1_fck = {
  1387. .name = "mcbsp_fck",
  1388. .ops = &clkops_omap2_dflt_wait,
  1389. .id = 1,
  1390. .init = &omap2_init_clksel_parent,
  1391. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1392. .enable_bit = OMAP3430_EN_MCBSP1_SHIFT,
  1393. .clksel_reg = OMAP343X_CTRL_REGADDR(OMAP2_CONTROL_DEVCONF0),
  1394. .clksel_mask = OMAP2_MCBSP1_CLKS_MASK,
  1395. .clksel = mcbsp_15_clksel,
  1396. .clkdm_name = "core_l4_clkdm",
  1397. .recalc = &omap2_clksel_recalc,
  1398. };
  1399. /* CORE_48M_FCK-derived clocks */
  1400. static struct clk core_48m_fck = {
  1401. .name = "core_48m_fck",
  1402. .ops = &clkops_null,
  1403. .parent = &omap_48m_fck,
  1404. .flags = RATE_PROPAGATES,
  1405. .clkdm_name = "core_l4_clkdm",
  1406. .recalc = &followparent_recalc,
  1407. };
  1408. static struct clk mcspi4_fck = {
  1409. .name = "mcspi_fck",
  1410. .ops = &clkops_omap2_dflt_wait,
  1411. .id = 4,
  1412. .parent = &core_48m_fck,
  1413. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1414. .enable_bit = OMAP3430_EN_MCSPI4_SHIFT,
  1415. .recalc = &followparent_recalc,
  1416. };
  1417. static struct clk mcspi3_fck = {
  1418. .name = "mcspi_fck",
  1419. .ops = &clkops_omap2_dflt_wait,
  1420. .id = 3,
  1421. .parent = &core_48m_fck,
  1422. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1423. .enable_bit = OMAP3430_EN_MCSPI3_SHIFT,
  1424. .recalc = &followparent_recalc,
  1425. };
  1426. static struct clk mcspi2_fck = {
  1427. .name = "mcspi_fck",
  1428. .ops = &clkops_omap2_dflt_wait,
  1429. .id = 2,
  1430. .parent = &core_48m_fck,
  1431. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1432. .enable_bit = OMAP3430_EN_MCSPI2_SHIFT,
  1433. .recalc = &followparent_recalc,
  1434. };
  1435. static struct clk mcspi1_fck = {
  1436. .name = "mcspi_fck",
  1437. .ops = &clkops_omap2_dflt_wait,
  1438. .id = 1,
  1439. .parent = &core_48m_fck,
  1440. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1441. .enable_bit = OMAP3430_EN_MCSPI1_SHIFT,
  1442. .recalc = &followparent_recalc,
  1443. };
  1444. static struct clk uart2_fck = {
  1445. .name = "uart2_fck",
  1446. .ops = &clkops_omap2_dflt_wait,
  1447. .parent = &core_48m_fck,
  1448. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1449. .enable_bit = OMAP3430_EN_UART2_SHIFT,
  1450. .recalc = &followparent_recalc,
  1451. };
  1452. static struct clk uart1_fck = {
  1453. .name = "uart1_fck",
  1454. .ops = &clkops_omap2_dflt_wait,
  1455. .parent = &core_48m_fck,
  1456. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1457. .enable_bit = OMAP3430_EN_UART1_SHIFT,
  1458. .recalc = &followparent_recalc,
  1459. };
  1460. static struct clk fshostusb_fck = {
  1461. .name = "fshostusb_fck",
  1462. .ops = &clkops_omap2_dflt_wait,
  1463. .parent = &core_48m_fck,
  1464. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1465. .enable_bit = OMAP3430ES1_EN_FSHOSTUSB_SHIFT,
  1466. .recalc = &followparent_recalc,
  1467. };
  1468. /* CORE_12M_FCK based clocks */
  1469. static struct clk core_12m_fck = {
  1470. .name = "core_12m_fck",
  1471. .ops = &clkops_null,
  1472. .parent = &omap_12m_fck,
  1473. .flags = RATE_PROPAGATES,
  1474. .clkdm_name = "core_l4_clkdm",
  1475. .recalc = &followparent_recalc,
  1476. };
  1477. static struct clk hdq_fck = {
  1478. .name = "hdq_fck",
  1479. .ops = &clkops_omap2_dflt_wait,
  1480. .parent = &core_12m_fck,
  1481. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1482. .enable_bit = OMAP3430_EN_HDQ_SHIFT,
  1483. .recalc = &followparent_recalc,
  1484. };
  1485. /* DPLL3-derived clock */
  1486. static const struct clksel_rate ssi_ssr_corex2_rates[] = {
  1487. { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
  1488. { .div = 2, .val = 2, .flags = RATE_IN_343X },
  1489. { .div = 3, .val = 3, .flags = RATE_IN_343X },
  1490. { .div = 4, .val = 4, .flags = RATE_IN_343X },
  1491. { .div = 6, .val = 6, .flags = RATE_IN_343X },
  1492. { .div = 8, .val = 8, .flags = RATE_IN_343X },
  1493. { .div = 0 }
  1494. };
  1495. static const struct clksel ssi_ssr_clksel[] = {
  1496. { .parent = &corex2_fck, .rates = ssi_ssr_corex2_rates },
  1497. { .parent = NULL }
  1498. };
  1499. static struct clk ssi_ssr_fck = {
  1500. .name = "ssi_ssr_fck",
  1501. .ops = &clkops_omap2_dflt,
  1502. .init = &omap2_init_clksel_parent,
  1503. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1504. .enable_bit = OMAP3430_EN_SSI_SHIFT,
  1505. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL),
  1506. .clksel_mask = OMAP3430_CLKSEL_SSI_MASK,
  1507. .clksel = ssi_ssr_clksel,
  1508. .flags = RATE_PROPAGATES,
  1509. .clkdm_name = "core_l4_clkdm",
  1510. .recalc = &omap2_clksel_recalc,
  1511. };
  1512. static struct clk ssi_sst_fck = {
  1513. .name = "ssi_sst_fck",
  1514. .ops = &clkops_null,
  1515. .parent = &ssi_ssr_fck,
  1516. .fixed_div = 2,
  1517. .recalc = &omap2_fixed_divisor_recalc,
  1518. };
  1519. /* CORE_L3_ICK based clocks */
  1520. /*
  1521. * XXX must add clk_enable/clk_disable for these if standard code won't
  1522. * handle it
  1523. */
  1524. static struct clk core_l3_ick = {
  1525. .name = "core_l3_ick",
  1526. .ops = &clkops_null,
  1527. .parent = &l3_ick,
  1528. .init = &omap2_init_clk_clkdm,
  1529. .flags = RATE_PROPAGATES,
  1530. .clkdm_name = "core_l3_clkdm",
  1531. .recalc = &followparent_recalc,
  1532. };
  1533. static struct clk hsotgusb_ick = {
  1534. .name = "hsotgusb_ick",
  1535. .ops = &clkops_omap2_dflt_wait,
  1536. .parent = &core_l3_ick,
  1537. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1538. .enable_bit = OMAP3430_EN_HSOTGUSB_SHIFT,
  1539. .clkdm_name = "core_l3_clkdm",
  1540. .recalc = &followparent_recalc,
  1541. };
  1542. static struct clk sdrc_ick = {
  1543. .name = "sdrc_ick",
  1544. .ops = &clkops_omap2_dflt_wait,
  1545. .parent = &core_l3_ick,
  1546. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1547. .enable_bit = OMAP3430_EN_SDRC_SHIFT,
  1548. .flags = ENABLE_ON_INIT,
  1549. .clkdm_name = "core_l3_clkdm",
  1550. .recalc = &followparent_recalc,
  1551. };
  1552. static struct clk gpmc_fck = {
  1553. .name = "gpmc_fck",
  1554. .ops = &clkops_null,
  1555. .parent = &core_l3_ick,
  1556. .flags = ENABLE_ON_INIT, /* huh? */
  1557. .clkdm_name = "core_l3_clkdm",
  1558. .recalc = &followparent_recalc,
  1559. };
  1560. /* SECURITY_L3_ICK based clocks */
  1561. static struct clk security_l3_ick = {
  1562. .name = "security_l3_ick",
  1563. .ops = &clkops_null,
  1564. .parent = &l3_ick,
  1565. .flags = RATE_PROPAGATES,
  1566. .recalc = &followparent_recalc,
  1567. };
  1568. static struct clk pka_ick = {
  1569. .name = "pka_ick",
  1570. .ops = &clkops_omap2_dflt_wait,
  1571. .parent = &security_l3_ick,
  1572. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  1573. .enable_bit = OMAP3430_EN_PKA_SHIFT,
  1574. .recalc = &followparent_recalc,
  1575. };
  1576. /* CORE_L4_ICK based clocks */
  1577. static struct clk core_l4_ick = {
  1578. .name = "core_l4_ick",
  1579. .ops = &clkops_null,
  1580. .parent = &l4_ick,
  1581. .init = &omap2_init_clk_clkdm,
  1582. .flags = RATE_PROPAGATES,
  1583. .clkdm_name = "core_l4_clkdm",
  1584. .recalc = &followparent_recalc,
  1585. };
  1586. static struct clk usbtll_ick = {
  1587. .name = "usbtll_ick",
  1588. .ops = &clkops_omap2_dflt_wait,
  1589. .parent = &core_l4_ick,
  1590. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN3),
  1591. .enable_bit = OMAP3430ES2_EN_USBTLL_SHIFT,
  1592. .clkdm_name = "core_l4_clkdm",
  1593. .recalc = &followparent_recalc,
  1594. };
  1595. static struct clk mmchs3_ick = {
  1596. .name = "mmchs_ick",
  1597. .ops = &clkops_omap2_dflt_wait,
  1598. .id = 2,
  1599. .parent = &core_l4_ick,
  1600. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1601. .enable_bit = OMAP3430ES2_EN_MMC3_SHIFT,
  1602. .clkdm_name = "core_l4_clkdm",
  1603. .recalc = &followparent_recalc,
  1604. };
  1605. /* Intersystem Communication Registers - chassis mode only */
  1606. static struct clk icr_ick = {
  1607. .name = "icr_ick",
  1608. .ops = &clkops_omap2_dflt_wait,
  1609. .parent = &core_l4_ick,
  1610. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1611. .enable_bit = OMAP3430_EN_ICR_SHIFT,
  1612. .clkdm_name = "core_l4_clkdm",
  1613. .recalc = &followparent_recalc,
  1614. };
  1615. static struct clk aes2_ick = {
  1616. .name = "aes2_ick",
  1617. .ops = &clkops_omap2_dflt_wait,
  1618. .parent = &core_l4_ick,
  1619. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1620. .enable_bit = OMAP3430_EN_AES2_SHIFT,
  1621. .clkdm_name = "core_l4_clkdm",
  1622. .recalc = &followparent_recalc,
  1623. };
  1624. static struct clk sha12_ick = {
  1625. .name = "sha12_ick",
  1626. .ops = &clkops_omap2_dflt_wait,
  1627. .parent = &core_l4_ick,
  1628. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1629. .enable_bit = OMAP3430_EN_SHA12_SHIFT,
  1630. .clkdm_name = "core_l4_clkdm",
  1631. .recalc = &followparent_recalc,
  1632. };
  1633. static struct clk des2_ick = {
  1634. .name = "des2_ick",
  1635. .ops = &clkops_omap2_dflt_wait,
  1636. .parent = &core_l4_ick,
  1637. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1638. .enable_bit = OMAP3430_EN_DES2_SHIFT,
  1639. .clkdm_name = "core_l4_clkdm",
  1640. .recalc = &followparent_recalc,
  1641. };
  1642. static struct clk mmchs2_ick = {
  1643. .name = "mmchs_ick",
  1644. .ops = &clkops_omap2_dflt_wait,
  1645. .id = 1,
  1646. .parent = &core_l4_ick,
  1647. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1648. .enable_bit = OMAP3430_EN_MMC2_SHIFT,
  1649. .clkdm_name = "core_l4_clkdm",
  1650. .recalc = &followparent_recalc,
  1651. };
  1652. static struct clk mmchs1_ick = {
  1653. .name = "mmchs_ick",
  1654. .ops = &clkops_omap2_dflt_wait,
  1655. .parent = &core_l4_ick,
  1656. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1657. .enable_bit = OMAP3430_EN_MMC1_SHIFT,
  1658. .clkdm_name = "core_l4_clkdm",
  1659. .recalc = &followparent_recalc,
  1660. };
  1661. static struct clk mspro_ick = {
  1662. .name = "mspro_ick",
  1663. .ops = &clkops_omap2_dflt_wait,
  1664. .parent = &core_l4_ick,
  1665. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1666. .enable_bit = OMAP3430_EN_MSPRO_SHIFT,
  1667. .clkdm_name = "core_l4_clkdm",
  1668. .recalc = &followparent_recalc,
  1669. };
  1670. static struct clk hdq_ick = {
  1671. .name = "hdq_ick",
  1672. .ops = &clkops_omap2_dflt_wait,
  1673. .parent = &core_l4_ick,
  1674. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1675. .enable_bit = OMAP3430_EN_HDQ_SHIFT,
  1676. .clkdm_name = "core_l4_clkdm",
  1677. .recalc = &followparent_recalc,
  1678. };
  1679. static struct clk mcspi4_ick = {
  1680. .name = "mcspi_ick",
  1681. .ops = &clkops_omap2_dflt_wait,
  1682. .id = 4,
  1683. .parent = &core_l4_ick,
  1684. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1685. .enable_bit = OMAP3430_EN_MCSPI4_SHIFT,
  1686. .clkdm_name = "core_l4_clkdm",
  1687. .recalc = &followparent_recalc,
  1688. };
  1689. static struct clk mcspi3_ick = {
  1690. .name = "mcspi_ick",
  1691. .ops = &clkops_omap2_dflt_wait,
  1692. .id = 3,
  1693. .parent = &core_l4_ick,
  1694. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1695. .enable_bit = OMAP3430_EN_MCSPI3_SHIFT,
  1696. .clkdm_name = "core_l4_clkdm",
  1697. .recalc = &followparent_recalc,
  1698. };
  1699. static struct clk mcspi2_ick = {
  1700. .name = "mcspi_ick",
  1701. .ops = &clkops_omap2_dflt_wait,
  1702. .id = 2,
  1703. .parent = &core_l4_ick,
  1704. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1705. .enable_bit = OMAP3430_EN_MCSPI2_SHIFT,
  1706. .clkdm_name = "core_l4_clkdm",
  1707. .recalc = &followparent_recalc,
  1708. };
  1709. static struct clk mcspi1_ick = {
  1710. .name = "mcspi_ick",
  1711. .ops = &clkops_omap2_dflt_wait,
  1712. .id = 1,
  1713. .parent = &core_l4_ick,
  1714. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1715. .enable_bit = OMAP3430_EN_MCSPI1_SHIFT,
  1716. .clkdm_name = "core_l4_clkdm",
  1717. .recalc = &followparent_recalc,
  1718. };
  1719. static struct clk i2c3_ick = {
  1720. .name = "i2c_ick",
  1721. .ops = &clkops_omap2_dflt_wait,
  1722. .id = 3,
  1723. .parent = &core_l4_ick,
  1724. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1725. .enable_bit = OMAP3430_EN_I2C3_SHIFT,
  1726. .clkdm_name = "core_l4_clkdm",
  1727. .recalc = &followparent_recalc,
  1728. };
  1729. static struct clk i2c2_ick = {
  1730. .name = "i2c_ick",
  1731. .ops = &clkops_omap2_dflt_wait,
  1732. .id = 2,
  1733. .parent = &core_l4_ick,
  1734. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1735. .enable_bit = OMAP3430_EN_I2C2_SHIFT,
  1736. .clkdm_name = "core_l4_clkdm",
  1737. .recalc = &followparent_recalc,
  1738. };
  1739. static struct clk i2c1_ick = {
  1740. .name = "i2c_ick",
  1741. .ops = &clkops_omap2_dflt_wait,
  1742. .id = 1,
  1743. .parent = &core_l4_ick,
  1744. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1745. .enable_bit = OMAP3430_EN_I2C1_SHIFT,
  1746. .clkdm_name = "core_l4_clkdm",
  1747. .recalc = &followparent_recalc,
  1748. };
  1749. static struct clk uart2_ick = {
  1750. .name = "uart2_ick",
  1751. .ops = &clkops_omap2_dflt_wait,
  1752. .parent = &core_l4_ick,
  1753. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1754. .enable_bit = OMAP3430_EN_UART2_SHIFT,
  1755. .clkdm_name = "core_l4_clkdm",
  1756. .recalc = &followparent_recalc,
  1757. };
  1758. static struct clk uart1_ick = {
  1759. .name = "uart1_ick",
  1760. .ops = &clkops_omap2_dflt_wait,
  1761. .parent = &core_l4_ick,
  1762. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1763. .enable_bit = OMAP3430_EN_UART1_SHIFT,
  1764. .clkdm_name = "core_l4_clkdm",
  1765. .recalc = &followparent_recalc,
  1766. };
  1767. static struct clk gpt11_ick = {
  1768. .name = "gpt11_ick",
  1769. .ops = &clkops_omap2_dflt_wait,
  1770. .parent = &core_l4_ick,
  1771. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1772. .enable_bit = OMAP3430_EN_GPT11_SHIFT,
  1773. .clkdm_name = "core_l4_clkdm",
  1774. .recalc = &followparent_recalc,
  1775. };
  1776. static struct clk gpt10_ick = {
  1777. .name = "gpt10_ick",
  1778. .ops = &clkops_omap2_dflt_wait,
  1779. .parent = &core_l4_ick,
  1780. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1781. .enable_bit = OMAP3430_EN_GPT10_SHIFT,
  1782. .clkdm_name = "core_l4_clkdm",
  1783. .recalc = &followparent_recalc,
  1784. };
  1785. static struct clk mcbsp5_ick = {
  1786. .name = "mcbsp_ick",
  1787. .ops = &clkops_omap2_dflt_wait,
  1788. .id = 5,
  1789. .parent = &core_l4_ick,
  1790. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1791. .enable_bit = OMAP3430_EN_MCBSP5_SHIFT,
  1792. .clkdm_name = "core_l4_clkdm",
  1793. .recalc = &followparent_recalc,
  1794. };
  1795. static struct clk mcbsp1_ick = {
  1796. .name = "mcbsp_ick",
  1797. .ops = &clkops_omap2_dflt_wait,
  1798. .id = 1,
  1799. .parent = &core_l4_ick,
  1800. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1801. .enable_bit = OMAP3430_EN_MCBSP1_SHIFT,
  1802. .clkdm_name = "core_l4_clkdm",
  1803. .recalc = &followparent_recalc,
  1804. };
  1805. static struct clk fac_ick = {
  1806. .name = "fac_ick",
  1807. .ops = &clkops_omap2_dflt_wait,
  1808. .parent = &core_l4_ick,
  1809. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1810. .enable_bit = OMAP3430ES1_EN_FAC_SHIFT,
  1811. .clkdm_name = "core_l4_clkdm",
  1812. .recalc = &followparent_recalc,
  1813. };
  1814. static struct clk mailboxes_ick = {
  1815. .name = "mailboxes_ick",
  1816. .ops = &clkops_omap2_dflt_wait,
  1817. .parent = &core_l4_ick,
  1818. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1819. .enable_bit = OMAP3430_EN_MAILBOXES_SHIFT,
  1820. .clkdm_name = "core_l4_clkdm",
  1821. .recalc = &followparent_recalc,
  1822. };
  1823. static struct clk omapctrl_ick = {
  1824. .name = "omapctrl_ick",
  1825. .ops = &clkops_omap2_dflt_wait,
  1826. .parent = &core_l4_ick,
  1827. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1828. .enable_bit = OMAP3430_EN_OMAPCTRL_SHIFT,
  1829. .flags = ENABLE_ON_INIT,
  1830. .recalc = &followparent_recalc,
  1831. };
  1832. /* SSI_L4_ICK based clocks */
  1833. static struct clk ssi_l4_ick = {
  1834. .name = "ssi_l4_ick",
  1835. .ops = &clkops_null,
  1836. .parent = &l4_ick,
  1837. .flags = RATE_PROPAGATES,
  1838. .clkdm_name = "core_l4_clkdm",
  1839. .recalc = &followparent_recalc,
  1840. };
  1841. static struct clk ssi_ick = {
  1842. .name = "ssi_ick",
  1843. .ops = &clkops_omap2_dflt,
  1844. .parent = &ssi_l4_ick,
  1845. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1846. .enable_bit = OMAP3430_EN_SSI_SHIFT,
  1847. .clkdm_name = "core_l4_clkdm",
  1848. .recalc = &followparent_recalc,
  1849. };
  1850. /* REVISIT: Technically the TRM claims that this is CORE_CLK based,
  1851. * but l4_ick makes more sense to me */
  1852. static const struct clksel usb_l4_clksel[] = {
  1853. { .parent = &l4_ick, .rates = div2_rates },
  1854. { .parent = NULL },
  1855. };
  1856. static struct clk usb_l4_ick = {
  1857. .name = "usb_l4_ick",
  1858. .ops = &clkops_omap2_dflt_wait,
  1859. .parent = &l4_ick,
  1860. .init = &omap2_init_clksel_parent,
  1861. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1862. .enable_bit = OMAP3430ES1_EN_FSHOSTUSB_SHIFT,
  1863. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL),
  1864. .clksel_mask = OMAP3430ES1_CLKSEL_FSHOSTUSB_MASK,
  1865. .clksel = usb_l4_clksel,
  1866. .recalc = &omap2_clksel_recalc,
  1867. };
  1868. /* XXX MDM_INTC_ICK, SAD2D_ICK ?? */
  1869. /* SECURITY_L4_ICK2 based clocks */
  1870. static struct clk security_l4_ick2 = {
  1871. .name = "security_l4_ick2",
  1872. .ops = &clkops_null,
  1873. .parent = &l4_ick,
  1874. .flags = RATE_PROPAGATES,
  1875. .recalc = &followparent_recalc,
  1876. };
  1877. static struct clk aes1_ick = {
  1878. .name = "aes1_ick",
  1879. .ops = &clkops_omap2_dflt_wait,
  1880. .parent = &security_l4_ick2,
  1881. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  1882. .enable_bit = OMAP3430_EN_AES1_SHIFT,
  1883. .recalc = &followparent_recalc,
  1884. };
  1885. static struct clk rng_ick = {
  1886. .name = "rng_ick",
  1887. .ops = &clkops_omap2_dflt_wait,
  1888. .parent = &security_l4_ick2,
  1889. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  1890. .enable_bit = OMAP3430_EN_RNG_SHIFT,
  1891. .recalc = &followparent_recalc,
  1892. };
  1893. static struct clk sha11_ick = {
  1894. .name = "sha11_ick",
  1895. .ops = &clkops_omap2_dflt_wait,
  1896. .parent = &security_l4_ick2,
  1897. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  1898. .enable_bit = OMAP3430_EN_SHA11_SHIFT,
  1899. .recalc = &followparent_recalc,
  1900. };
  1901. static struct clk des1_ick = {
  1902. .name = "des1_ick",
  1903. .ops = &clkops_omap2_dflt_wait,
  1904. .parent = &security_l4_ick2,
  1905. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  1906. .enable_bit = OMAP3430_EN_DES1_SHIFT,
  1907. .recalc = &followparent_recalc,
  1908. };
  1909. /* DSS */
  1910. static const struct clksel dss1_alwon_fck_clksel[] = {
  1911. { .parent = &sys_ck, .rates = dpll_bypass_rates },
  1912. { .parent = &dpll4_m4x2_ck, .rates = dpll_locked_rates },
  1913. { .parent = NULL }
  1914. };
  1915. static struct clk dss1_alwon_fck = {
  1916. .name = "dss1_alwon_fck",
  1917. .ops = &clkops_omap2_dflt,
  1918. .parent = &dpll4_m4x2_ck,
  1919. .init = &omap2_init_clksel_parent,
  1920. .enable_reg = OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_FCLKEN),
  1921. .enable_bit = OMAP3430_EN_DSS1_SHIFT,
  1922. .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST),
  1923. .clksel_mask = OMAP3430_ST_PERIPH_CLK_MASK,
  1924. .clksel = dss1_alwon_fck_clksel,
  1925. .clkdm_name = "dss_clkdm",
  1926. .recalc = &omap2_clksel_recalc,
  1927. };
  1928. static struct clk dss_tv_fck = {
  1929. .name = "dss_tv_fck",
  1930. .ops = &clkops_omap2_dflt,
  1931. .parent = &omap_54m_fck,
  1932. .init = &omap2_init_clk_clkdm,
  1933. .enable_reg = OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_FCLKEN),
  1934. .enable_bit = OMAP3430_EN_TV_SHIFT,
  1935. .clkdm_name = "dss_clkdm",
  1936. .recalc = &followparent_recalc,
  1937. };
  1938. static struct clk dss_96m_fck = {
  1939. .name = "dss_96m_fck",
  1940. .ops = &clkops_omap2_dflt,
  1941. .parent = &omap_96m_fck,
  1942. .init = &omap2_init_clk_clkdm,
  1943. .enable_reg = OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_FCLKEN),
  1944. .enable_bit = OMAP3430_EN_TV_SHIFT,
  1945. .clkdm_name = "dss_clkdm",
  1946. .recalc = &followparent_recalc,
  1947. };
  1948. static struct clk dss2_alwon_fck = {
  1949. .name = "dss2_alwon_fck",
  1950. .ops = &clkops_omap2_dflt,
  1951. .parent = &sys_ck,
  1952. .init = &omap2_init_clk_clkdm,
  1953. .enable_reg = OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_FCLKEN),
  1954. .enable_bit = OMAP3430_EN_DSS2_SHIFT,
  1955. .clkdm_name = "dss_clkdm",
  1956. .recalc = &followparent_recalc,
  1957. };
  1958. static struct clk dss_ick = {
  1959. /* Handles both L3 and L4 clocks */
  1960. .name = "dss_ick",
  1961. .ops = &clkops_omap2_dflt,
  1962. .parent = &l4_ick,
  1963. .init = &omap2_init_clk_clkdm,
  1964. .enable_reg = OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_ICLKEN),
  1965. .enable_bit = OMAP3430_CM_ICLKEN_DSS_EN_DSS_SHIFT,
  1966. .clkdm_name = "dss_clkdm",
  1967. .recalc = &followparent_recalc,
  1968. };
  1969. /* CAM */
  1970. static const struct clksel cam_mclk_clksel[] = {
  1971. { .parent = &sys_ck, .rates = dpll_bypass_rates },
  1972. { .parent = &dpll4_m5x2_ck, .rates = dpll_locked_rates },
  1973. { .parent = NULL }
  1974. };
  1975. static struct clk cam_mclk = {
  1976. .name = "cam_mclk",
  1977. .ops = &clkops_omap2_dflt_wait,
  1978. .parent = &dpll4_m5x2_ck,
  1979. .init = &omap2_init_clksel_parent,
  1980. .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST),
  1981. .clksel_mask = OMAP3430_ST_PERIPH_CLK_MASK,
  1982. .clksel = cam_mclk_clksel,
  1983. .enable_reg = OMAP_CM_REGADDR(OMAP3430_CAM_MOD, CM_FCLKEN),
  1984. .enable_bit = OMAP3430_EN_CAM_SHIFT,
  1985. .clkdm_name = "cam_clkdm",
  1986. .recalc = &omap2_clksel_recalc,
  1987. };
  1988. static struct clk cam_ick = {
  1989. /* Handles both L3 and L4 clocks */
  1990. .name = "cam_ick",
  1991. .ops = &clkops_omap2_dflt_wait,
  1992. .parent = &l4_ick,
  1993. .init = &omap2_init_clk_clkdm,
  1994. .enable_reg = OMAP_CM_REGADDR(OMAP3430_CAM_MOD, CM_ICLKEN),
  1995. .enable_bit = OMAP3430_EN_CAM_SHIFT,
  1996. .clkdm_name = "cam_clkdm",
  1997. .recalc = &followparent_recalc,
  1998. };
  1999. static struct clk csi2_96m_fck = {
  2000. .name = "csi2_96m_fck",
  2001. .ops = &clkops_omap2_dflt_wait,
  2002. .parent = &core_96m_fck,
  2003. .init = &omap2_init_clk_clkdm,
  2004. .enable_reg = OMAP_CM_REGADDR(OMAP3430_CAM_MOD, CM_FCLKEN),
  2005. .enable_bit = OMAP3430_EN_CSI2_SHIFT,
  2006. .clkdm_name = "cam_clkdm",
  2007. .recalc = &followparent_recalc,
  2008. };
  2009. /* USBHOST - 3430ES2 only */
  2010. static struct clk usbhost_120m_fck = {
  2011. .name = "usbhost_120m_fck",
  2012. .ops = &clkops_omap2_dflt_wait,
  2013. .parent = &omap_120m_fck,
  2014. .init = &omap2_init_clk_clkdm,
  2015. .enable_reg = OMAP_CM_REGADDR(OMAP3430ES2_USBHOST_MOD, CM_FCLKEN),
  2016. .enable_bit = OMAP3430ES2_EN_USBHOST2_SHIFT,
  2017. .clkdm_name = "usbhost_clkdm",
  2018. .recalc = &followparent_recalc,
  2019. };
  2020. static struct clk usbhost_48m_fck = {
  2021. .name = "usbhost_48m_fck",
  2022. .ops = &clkops_omap2_dflt_wait,
  2023. .parent = &omap_48m_fck,
  2024. .init = &omap2_init_clk_clkdm,
  2025. .enable_reg = OMAP_CM_REGADDR(OMAP3430ES2_USBHOST_MOD, CM_FCLKEN),
  2026. .enable_bit = OMAP3430ES2_EN_USBHOST1_SHIFT,
  2027. .clkdm_name = "usbhost_clkdm",
  2028. .recalc = &followparent_recalc,
  2029. };
  2030. static struct clk usbhost_ick = {
  2031. /* Handles both L3 and L4 clocks */
  2032. .name = "usbhost_ick",
  2033. .ops = &clkops_omap2_dflt_wait,
  2034. .parent = &l4_ick,
  2035. .init = &omap2_init_clk_clkdm,
  2036. .enable_reg = OMAP_CM_REGADDR(OMAP3430ES2_USBHOST_MOD, CM_ICLKEN),
  2037. .enable_bit = OMAP3430ES2_EN_USBHOST_SHIFT,
  2038. .clkdm_name = "usbhost_clkdm",
  2039. .recalc = &followparent_recalc,
  2040. };
  2041. /* WKUP */
  2042. static const struct clksel_rate usim_96m_rates[] = {
  2043. { .div = 2, .val = 3, .flags = RATE_IN_343X | DEFAULT_RATE },
  2044. { .div = 4, .val = 4, .flags = RATE_IN_343X },
  2045. { .div = 8, .val = 5, .flags = RATE_IN_343X },
  2046. { .div = 10, .val = 6, .flags = RATE_IN_343X },
  2047. { .div = 0 },
  2048. };
  2049. static const struct clksel_rate usim_120m_rates[] = {
  2050. { .div = 4, .val = 7, .flags = RATE_IN_343X | DEFAULT_RATE },
  2051. { .div = 8, .val = 8, .flags = RATE_IN_343X },
  2052. { .div = 16, .val = 9, .flags = RATE_IN_343X },
  2053. { .div = 20, .val = 10, .flags = RATE_IN_343X },
  2054. { .div = 0 },
  2055. };
  2056. static const struct clksel usim_clksel[] = {
  2057. { .parent = &omap_96m_fck, .rates = usim_96m_rates },
  2058. { .parent = &omap_120m_fck, .rates = usim_120m_rates },
  2059. { .parent = &sys_ck, .rates = div2_rates },
  2060. { .parent = NULL },
  2061. };
  2062. /* 3430ES2 only */
  2063. static struct clk usim_fck = {
  2064. .name = "usim_fck",
  2065. .ops = &clkops_omap2_dflt_wait,
  2066. .init = &omap2_init_clksel_parent,
  2067. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
  2068. .enable_bit = OMAP3430ES2_EN_USIMOCP_SHIFT,
  2069. .clksel_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_CLKSEL),
  2070. .clksel_mask = OMAP3430ES2_CLKSEL_USIMOCP_MASK,
  2071. .clksel = usim_clksel,
  2072. .recalc = &omap2_clksel_recalc,
  2073. };
  2074. /* XXX should gpt1's clksel have wkup_32k_fck as the 32k opt? */
  2075. static struct clk gpt1_fck = {
  2076. .name = "gpt1_fck",
  2077. .ops = &clkops_omap2_dflt_wait,
  2078. .init = &omap2_init_clksel_parent,
  2079. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
  2080. .enable_bit = OMAP3430_EN_GPT1_SHIFT,
  2081. .clksel_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_CLKSEL),
  2082. .clksel_mask = OMAP3430_CLKSEL_GPT1_MASK,
  2083. .clksel = omap343x_gpt_clksel,
  2084. .clkdm_name = "wkup_clkdm",
  2085. .recalc = &omap2_clksel_recalc,
  2086. };
  2087. static struct clk wkup_32k_fck = {
  2088. .name = "wkup_32k_fck",
  2089. .ops = &clkops_null,
  2090. .init = &omap2_init_clk_clkdm,
  2091. .parent = &omap_32k_fck,
  2092. .flags = RATE_PROPAGATES,
  2093. .clkdm_name = "wkup_clkdm",
  2094. .recalc = &followparent_recalc,
  2095. };
  2096. static struct clk gpio1_dbck = {
  2097. .name = "gpio1_dbck",
  2098. .ops = &clkops_omap2_dflt_wait,
  2099. .parent = &wkup_32k_fck,
  2100. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
  2101. .enable_bit = OMAP3430_EN_GPIO1_SHIFT,
  2102. .clkdm_name = "wkup_clkdm",
  2103. .recalc = &followparent_recalc,
  2104. };
  2105. static struct clk wdt2_fck = {
  2106. .name = "wdt2_fck",
  2107. .ops = &clkops_omap2_dflt_wait,
  2108. .parent = &wkup_32k_fck,
  2109. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
  2110. .enable_bit = OMAP3430_EN_WDT2_SHIFT,
  2111. .clkdm_name = "wkup_clkdm",
  2112. .recalc = &followparent_recalc,
  2113. };
  2114. static struct clk wkup_l4_ick = {
  2115. .name = "wkup_l4_ick",
  2116. .ops = &clkops_null,
  2117. .parent = &sys_ck,
  2118. .flags = RATE_PROPAGATES,
  2119. .clkdm_name = "wkup_clkdm",
  2120. .recalc = &followparent_recalc,
  2121. };
  2122. /* 3430ES2 only */
  2123. /* Never specifically named in the TRM, so we have to infer a likely name */
  2124. static struct clk usim_ick = {
  2125. .name = "usim_ick",
  2126. .ops = &clkops_omap2_dflt_wait,
  2127. .parent = &wkup_l4_ick,
  2128. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
  2129. .enable_bit = OMAP3430ES2_EN_USIMOCP_SHIFT,
  2130. .clkdm_name = "wkup_clkdm",
  2131. .recalc = &followparent_recalc,
  2132. };
  2133. static struct clk wdt2_ick = {
  2134. .name = "wdt2_ick",
  2135. .ops = &clkops_omap2_dflt_wait,
  2136. .parent = &wkup_l4_ick,
  2137. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
  2138. .enable_bit = OMAP3430_EN_WDT2_SHIFT,
  2139. .clkdm_name = "wkup_clkdm",
  2140. .recalc = &followparent_recalc,
  2141. };
  2142. static struct clk wdt1_ick = {
  2143. .name = "wdt1_ick",
  2144. .ops = &clkops_omap2_dflt_wait,
  2145. .parent = &wkup_l4_ick,
  2146. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
  2147. .enable_bit = OMAP3430_EN_WDT1_SHIFT,
  2148. .clkdm_name = "wkup_clkdm",
  2149. .recalc = &followparent_recalc,
  2150. };
  2151. static struct clk gpio1_ick = {
  2152. .name = "gpio1_ick",
  2153. .ops = &clkops_omap2_dflt_wait,
  2154. .parent = &wkup_l4_ick,
  2155. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
  2156. .enable_bit = OMAP3430_EN_GPIO1_SHIFT,
  2157. .clkdm_name = "wkup_clkdm",
  2158. .recalc = &followparent_recalc,
  2159. };
  2160. static struct clk omap_32ksync_ick = {
  2161. .name = "omap_32ksync_ick",
  2162. .ops = &clkops_omap2_dflt_wait,
  2163. .parent = &wkup_l4_ick,
  2164. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
  2165. .enable_bit = OMAP3430_EN_32KSYNC_SHIFT,
  2166. .clkdm_name = "wkup_clkdm",
  2167. .recalc = &followparent_recalc,
  2168. };
  2169. /* XXX This clock no longer exists in 3430 TRM rev F */
  2170. static struct clk gpt12_ick = {
  2171. .name = "gpt12_ick",
  2172. .ops = &clkops_omap2_dflt_wait,
  2173. .parent = &wkup_l4_ick,
  2174. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
  2175. .enable_bit = OMAP3430_EN_GPT12_SHIFT,
  2176. .clkdm_name = "wkup_clkdm",
  2177. .recalc = &followparent_recalc,
  2178. };
  2179. static struct clk gpt1_ick = {
  2180. .name = "gpt1_ick",
  2181. .ops = &clkops_omap2_dflt_wait,
  2182. .parent = &wkup_l4_ick,
  2183. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
  2184. .enable_bit = OMAP3430_EN_GPT1_SHIFT,
  2185. .clkdm_name = "wkup_clkdm",
  2186. .recalc = &followparent_recalc,
  2187. };
  2188. /* PER clock domain */
  2189. static struct clk per_96m_fck = {
  2190. .name = "per_96m_fck",
  2191. .ops = &clkops_null,
  2192. .parent = &omap_96m_alwon_fck,
  2193. .init = &omap2_init_clk_clkdm,
  2194. .flags = RATE_PROPAGATES,
  2195. .clkdm_name = "per_clkdm",
  2196. .recalc = &followparent_recalc,
  2197. };
  2198. static struct clk per_48m_fck = {
  2199. .name = "per_48m_fck",
  2200. .ops = &clkops_null,
  2201. .parent = &omap_48m_fck,
  2202. .init = &omap2_init_clk_clkdm,
  2203. .flags = RATE_PROPAGATES,
  2204. .clkdm_name = "per_clkdm",
  2205. .recalc = &followparent_recalc,
  2206. };
  2207. static struct clk uart3_fck = {
  2208. .name = "uart3_fck",
  2209. .ops = &clkops_omap2_dflt_wait,
  2210. .parent = &per_48m_fck,
  2211. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  2212. .enable_bit = OMAP3430_EN_UART3_SHIFT,
  2213. .clkdm_name = "per_clkdm",
  2214. .recalc = &followparent_recalc,
  2215. };
  2216. static struct clk gpt2_fck = {
  2217. .name = "gpt2_fck",
  2218. .ops = &clkops_omap2_dflt_wait,
  2219. .init = &omap2_init_clksel_parent,
  2220. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  2221. .enable_bit = OMAP3430_EN_GPT2_SHIFT,
  2222. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),
  2223. .clksel_mask = OMAP3430_CLKSEL_GPT2_MASK,
  2224. .clksel = omap343x_gpt_clksel,
  2225. .clkdm_name = "per_clkdm",
  2226. .recalc = &omap2_clksel_recalc,
  2227. };
  2228. static struct clk gpt3_fck = {
  2229. .name = "gpt3_fck",
  2230. .ops = &clkops_omap2_dflt_wait,
  2231. .init = &omap2_init_clksel_parent,
  2232. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  2233. .enable_bit = OMAP3430_EN_GPT3_SHIFT,
  2234. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),
  2235. .clksel_mask = OMAP3430_CLKSEL_GPT3_MASK,
  2236. .clksel = omap343x_gpt_clksel,
  2237. .clkdm_name = "per_clkdm",
  2238. .recalc = &omap2_clksel_recalc,
  2239. };
  2240. static struct clk gpt4_fck = {
  2241. .name = "gpt4_fck",
  2242. .ops = &clkops_omap2_dflt_wait,
  2243. .init = &omap2_init_clksel_parent,
  2244. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  2245. .enable_bit = OMAP3430_EN_GPT4_SHIFT,
  2246. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),
  2247. .clksel_mask = OMAP3430_CLKSEL_GPT4_MASK,
  2248. .clksel = omap343x_gpt_clksel,
  2249. .clkdm_name = "per_clkdm",
  2250. .recalc = &omap2_clksel_recalc,
  2251. };
  2252. static struct clk gpt5_fck = {
  2253. .name = "gpt5_fck",
  2254. .ops = &clkops_omap2_dflt_wait,
  2255. .init = &omap2_init_clksel_parent,
  2256. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  2257. .enable_bit = OMAP3430_EN_GPT5_SHIFT,
  2258. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),
  2259. .clksel_mask = OMAP3430_CLKSEL_GPT5_MASK,
  2260. .clksel = omap343x_gpt_clksel,
  2261. .clkdm_name = "per_clkdm",
  2262. .recalc = &omap2_clksel_recalc,
  2263. };
  2264. static struct clk gpt6_fck = {
  2265. .name = "gpt6_fck",
  2266. .ops = &clkops_omap2_dflt_wait,
  2267. .init = &omap2_init_clksel_parent,
  2268. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  2269. .enable_bit = OMAP3430_EN_GPT6_SHIFT,
  2270. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),
  2271. .clksel_mask = OMAP3430_CLKSEL_GPT6_MASK,
  2272. .clksel = omap343x_gpt_clksel,
  2273. .clkdm_name = "per_clkdm",
  2274. .recalc = &omap2_clksel_recalc,
  2275. };
  2276. static struct clk gpt7_fck = {
  2277. .name = "gpt7_fck",
  2278. .ops = &clkops_omap2_dflt_wait,
  2279. .init = &omap2_init_clksel_parent,
  2280. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  2281. .enable_bit = OMAP3430_EN_GPT7_SHIFT,
  2282. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),
  2283. .clksel_mask = OMAP3430_CLKSEL_GPT7_MASK,
  2284. .clksel = omap343x_gpt_clksel,
  2285. .clkdm_name = "per_clkdm",
  2286. .recalc = &omap2_clksel_recalc,
  2287. };
  2288. static struct clk gpt8_fck = {
  2289. .name = "gpt8_fck",
  2290. .ops = &clkops_omap2_dflt_wait,
  2291. .init = &omap2_init_clksel_parent,
  2292. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  2293. .enable_bit = OMAP3430_EN_GPT8_SHIFT,
  2294. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),
  2295. .clksel_mask = OMAP3430_CLKSEL_GPT8_MASK,
  2296. .clksel = omap343x_gpt_clksel,
  2297. .clkdm_name = "per_clkdm",
  2298. .recalc = &omap2_clksel_recalc,
  2299. };
  2300. static struct clk gpt9_fck = {
  2301. .name = "gpt9_fck",
  2302. .ops = &clkops_omap2_dflt_wait,
  2303. .init = &omap2_init_clksel_parent,
  2304. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  2305. .enable_bit = OMAP3430_EN_GPT9_SHIFT,
  2306. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),
  2307. .clksel_mask = OMAP3430_CLKSEL_GPT9_MASK,
  2308. .clksel = omap343x_gpt_clksel,
  2309. .clkdm_name = "per_clkdm",
  2310. .recalc = &omap2_clksel_recalc,
  2311. };
  2312. static struct clk per_32k_alwon_fck = {
  2313. .name = "per_32k_alwon_fck",
  2314. .ops = &clkops_null,
  2315. .parent = &omap_32k_fck,
  2316. .clkdm_name = "per_clkdm",
  2317. .flags = RATE_PROPAGATES,
  2318. .recalc = &followparent_recalc,
  2319. };
  2320. static struct clk gpio6_dbck = {
  2321. .name = "gpio6_dbck",
  2322. .ops = &clkops_omap2_dflt_wait,
  2323. .parent = &per_32k_alwon_fck,
  2324. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  2325. .enable_bit = OMAP3430_EN_GPIO6_SHIFT,
  2326. .clkdm_name = "per_clkdm",
  2327. .recalc = &followparent_recalc,
  2328. };
  2329. static struct clk gpio5_dbck = {
  2330. .name = "gpio5_dbck",
  2331. .ops = &clkops_omap2_dflt_wait,
  2332. .parent = &per_32k_alwon_fck,
  2333. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  2334. .enable_bit = OMAP3430_EN_GPIO5_SHIFT,
  2335. .clkdm_name = "per_clkdm",
  2336. .recalc = &followparent_recalc,
  2337. };
  2338. static struct clk gpio4_dbck = {
  2339. .name = "gpio4_dbck",
  2340. .ops = &clkops_omap2_dflt_wait,
  2341. .parent = &per_32k_alwon_fck,
  2342. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  2343. .enable_bit = OMAP3430_EN_GPIO4_SHIFT,
  2344. .clkdm_name = "per_clkdm",
  2345. .recalc = &followparent_recalc,
  2346. };
  2347. static struct clk gpio3_dbck = {
  2348. .name = "gpio3_dbck",
  2349. .ops = &clkops_omap2_dflt_wait,
  2350. .parent = &per_32k_alwon_fck,
  2351. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  2352. .enable_bit = OMAP3430_EN_GPIO3_SHIFT,
  2353. .clkdm_name = "per_clkdm",
  2354. .recalc = &followparent_recalc,
  2355. };
  2356. static struct clk gpio2_dbck = {
  2357. .name = "gpio2_dbck",
  2358. .ops = &clkops_omap2_dflt_wait,
  2359. .parent = &per_32k_alwon_fck,
  2360. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  2361. .enable_bit = OMAP3430_EN_GPIO2_SHIFT,
  2362. .clkdm_name = "per_clkdm",
  2363. .recalc = &followparent_recalc,
  2364. };
  2365. static struct clk wdt3_fck = {
  2366. .name = "wdt3_fck",
  2367. .ops = &clkops_omap2_dflt_wait,
  2368. .parent = &per_32k_alwon_fck,
  2369. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  2370. .enable_bit = OMAP3430_EN_WDT3_SHIFT,
  2371. .clkdm_name = "per_clkdm",
  2372. .recalc = &followparent_recalc,
  2373. };
  2374. static struct clk per_l4_ick = {
  2375. .name = "per_l4_ick",
  2376. .ops = &clkops_null,
  2377. .parent = &l4_ick,
  2378. .flags = RATE_PROPAGATES,
  2379. .clkdm_name = "per_clkdm",
  2380. .recalc = &followparent_recalc,
  2381. };
  2382. static struct clk gpio6_ick = {
  2383. .name = "gpio6_ick",
  2384. .ops = &clkops_omap2_dflt_wait,
  2385. .parent = &per_l4_ick,
  2386. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  2387. .enable_bit = OMAP3430_EN_GPIO6_SHIFT,
  2388. .clkdm_name = "per_clkdm",
  2389. .recalc = &followparent_recalc,
  2390. };
  2391. static struct clk gpio5_ick = {
  2392. .name = "gpio5_ick",
  2393. .ops = &clkops_omap2_dflt_wait,
  2394. .parent = &per_l4_ick,
  2395. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  2396. .enable_bit = OMAP3430_EN_GPIO5_SHIFT,
  2397. .clkdm_name = "per_clkdm",
  2398. .recalc = &followparent_recalc,
  2399. };
  2400. static struct clk gpio4_ick = {
  2401. .name = "gpio4_ick",
  2402. .ops = &clkops_omap2_dflt_wait,
  2403. .parent = &per_l4_ick,
  2404. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  2405. .enable_bit = OMAP3430_EN_GPIO4_SHIFT,
  2406. .clkdm_name = "per_clkdm",
  2407. .recalc = &followparent_recalc,
  2408. };
  2409. static struct clk gpio3_ick = {
  2410. .name = "gpio3_ick",
  2411. .ops = &clkops_omap2_dflt_wait,
  2412. .parent = &per_l4_ick,
  2413. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  2414. .enable_bit = OMAP3430_EN_GPIO3_SHIFT,
  2415. .clkdm_name = "per_clkdm",
  2416. .recalc = &followparent_recalc,
  2417. };
  2418. static struct clk gpio2_ick = {
  2419. .name = "gpio2_ick",
  2420. .ops = &clkops_omap2_dflt_wait,
  2421. .parent = &per_l4_ick,
  2422. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  2423. .enable_bit = OMAP3430_EN_GPIO2_SHIFT,
  2424. .clkdm_name = "per_clkdm",
  2425. .recalc = &followparent_recalc,
  2426. };
  2427. static struct clk wdt3_ick = {
  2428. .name = "wdt3_ick",
  2429. .ops = &clkops_omap2_dflt_wait,
  2430. .parent = &per_l4_ick,
  2431. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  2432. .enable_bit = OMAP3430_EN_WDT3_SHIFT,
  2433. .clkdm_name = "per_clkdm",
  2434. .recalc = &followparent_recalc,
  2435. };
  2436. static struct clk uart3_ick = {
  2437. .name = "uart3_ick",
  2438. .ops = &clkops_omap2_dflt_wait,
  2439. .parent = &per_l4_ick,
  2440. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  2441. .enable_bit = OMAP3430_EN_UART3_SHIFT,
  2442. .clkdm_name = "per_clkdm",
  2443. .recalc = &followparent_recalc,
  2444. };
  2445. static struct clk gpt9_ick = {
  2446. .name = "gpt9_ick",
  2447. .ops = &clkops_omap2_dflt_wait,
  2448. .parent = &per_l4_ick,
  2449. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  2450. .enable_bit = OMAP3430_EN_GPT9_SHIFT,
  2451. .clkdm_name = "per_clkdm",
  2452. .recalc = &followparent_recalc,
  2453. };
  2454. static struct clk gpt8_ick = {
  2455. .name = "gpt8_ick",
  2456. .ops = &clkops_omap2_dflt_wait,
  2457. .parent = &per_l4_ick,
  2458. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  2459. .enable_bit = OMAP3430_EN_GPT8_SHIFT,
  2460. .clkdm_name = "per_clkdm",
  2461. .recalc = &followparent_recalc,
  2462. };
  2463. static struct clk gpt7_ick = {
  2464. .name = "gpt7_ick",
  2465. .ops = &clkops_omap2_dflt_wait,
  2466. .parent = &per_l4_ick,
  2467. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  2468. .enable_bit = OMAP3430_EN_GPT7_SHIFT,
  2469. .clkdm_name = "per_clkdm",
  2470. .recalc = &followparent_recalc,
  2471. };
  2472. static struct clk gpt6_ick = {
  2473. .name = "gpt6_ick",
  2474. .ops = &clkops_omap2_dflt_wait,
  2475. .parent = &per_l4_ick,
  2476. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  2477. .enable_bit = OMAP3430_EN_GPT6_SHIFT,
  2478. .clkdm_name = "per_clkdm",
  2479. .recalc = &followparent_recalc,
  2480. };
  2481. static struct clk gpt5_ick = {
  2482. .name = "gpt5_ick",
  2483. .ops = &clkops_omap2_dflt_wait,
  2484. .parent = &per_l4_ick,
  2485. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  2486. .enable_bit = OMAP3430_EN_GPT5_SHIFT,
  2487. .clkdm_name = "per_clkdm",
  2488. .recalc = &followparent_recalc,
  2489. };
  2490. static struct clk gpt4_ick = {
  2491. .name = "gpt4_ick",
  2492. .ops = &clkops_omap2_dflt_wait,
  2493. .parent = &per_l4_ick,
  2494. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  2495. .enable_bit = OMAP3430_EN_GPT4_SHIFT,
  2496. .clkdm_name = "per_clkdm",
  2497. .recalc = &followparent_recalc,
  2498. };
  2499. static struct clk gpt3_ick = {
  2500. .name = "gpt3_ick",
  2501. .ops = &clkops_omap2_dflt_wait,
  2502. .parent = &per_l4_ick,
  2503. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  2504. .enable_bit = OMAP3430_EN_GPT3_SHIFT,
  2505. .clkdm_name = "per_clkdm",
  2506. .recalc = &followparent_recalc,
  2507. };
  2508. static struct clk gpt2_ick = {
  2509. .name = "gpt2_ick",
  2510. .ops = &clkops_omap2_dflt_wait,
  2511. .parent = &per_l4_ick,
  2512. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  2513. .enable_bit = OMAP3430_EN_GPT2_SHIFT,
  2514. .clkdm_name = "per_clkdm",
  2515. .recalc = &followparent_recalc,
  2516. };
  2517. static struct clk mcbsp2_ick = {
  2518. .name = "mcbsp_ick",
  2519. .ops = &clkops_omap2_dflt_wait,
  2520. .id = 2,
  2521. .parent = &per_l4_ick,
  2522. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  2523. .enable_bit = OMAP3430_EN_MCBSP2_SHIFT,
  2524. .clkdm_name = "per_clkdm",
  2525. .recalc = &followparent_recalc,
  2526. };
  2527. static struct clk mcbsp3_ick = {
  2528. .name = "mcbsp_ick",
  2529. .ops = &clkops_omap2_dflt_wait,
  2530. .id = 3,
  2531. .parent = &per_l4_ick,
  2532. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  2533. .enable_bit = OMAP3430_EN_MCBSP3_SHIFT,
  2534. .clkdm_name = "per_clkdm",
  2535. .recalc = &followparent_recalc,
  2536. };
  2537. static struct clk mcbsp4_ick = {
  2538. .name = "mcbsp_ick",
  2539. .ops = &clkops_omap2_dflt_wait,
  2540. .id = 4,
  2541. .parent = &per_l4_ick,
  2542. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  2543. .enable_bit = OMAP3430_EN_MCBSP4_SHIFT,
  2544. .clkdm_name = "per_clkdm",
  2545. .recalc = &followparent_recalc,
  2546. };
  2547. static const struct clksel mcbsp_234_clksel[] = {
  2548. { .parent = &core_96m_fck, .rates = common_mcbsp_96m_rates },
  2549. { .parent = &mcbsp_clks, .rates = common_mcbsp_mcbsp_rates },
  2550. { .parent = NULL }
  2551. };
  2552. static struct clk mcbsp2_fck = {
  2553. .name = "mcbsp_fck",
  2554. .ops = &clkops_omap2_dflt_wait,
  2555. .id = 2,
  2556. .init = &omap2_init_clksel_parent,
  2557. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  2558. .enable_bit = OMAP3430_EN_MCBSP2_SHIFT,
  2559. .clksel_reg = OMAP343X_CTRL_REGADDR(OMAP2_CONTROL_DEVCONF0),
  2560. .clksel_mask = OMAP2_MCBSP2_CLKS_MASK,
  2561. .clksel = mcbsp_234_clksel,
  2562. .clkdm_name = "per_clkdm",
  2563. .recalc = &omap2_clksel_recalc,
  2564. };
  2565. static struct clk mcbsp3_fck = {
  2566. .name = "mcbsp_fck",
  2567. .ops = &clkops_omap2_dflt_wait,
  2568. .id = 3,
  2569. .init = &omap2_init_clksel_parent,
  2570. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  2571. .enable_bit = OMAP3430_EN_MCBSP3_SHIFT,
  2572. .clksel_reg = OMAP343X_CTRL_REGADDR(OMAP343X_CONTROL_DEVCONF1),
  2573. .clksel_mask = OMAP2_MCBSP3_CLKS_MASK,
  2574. .clksel = mcbsp_234_clksel,
  2575. .clkdm_name = "per_clkdm",
  2576. .recalc = &omap2_clksel_recalc,
  2577. };
  2578. static struct clk mcbsp4_fck = {
  2579. .name = "mcbsp_fck",
  2580. .ops = &clkops_omap2_dflt_wait,
  2581. .id = 4,
  2582. .init = &omap2_init_clksel_parent,
  2583. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  2584. .enable_bit = OMAP3430_EN_MCBSP4_SHIFT,
  2585. .clksel_reg = OMAP343X_CTRL_REGADDR(OMAP343X_CONTROL_DEVCONF1),
  2586. .clksel_mask = OMAP2_MCBSP4_CLKS_MASK,
  2587. .clksel = mcbsp_234_clksel,
  2588. .clkdm_name = "per_clkdm",
  2589. .recalc = &omap2_clksel_recalc,
  2590. };
  2591. /* EMU clocks */
  2592. /* More information: ARM Cortex-A8 Technical Reference Manual, sect 10.1 */
  2593. static const struct clksel_rate emu_src_sys_rates[] = {
  2594. { .div = 1, .val = 0, .flags = RATE_IN_343X | DEFAULT_RATE },
  2595. { .div = 0 },
  2596. };
  2597. static const struct clksel_rate emu_src_core_rates[] = {
  2598. { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
  2599. { .div = 0 },
  2600. };
  2601. static const struct clksel_rate emu_src_per_rates[] = {
  2602. { .div = 1, .val = 2, .flags = RATE_IN_343X | DEFAULT_RATE },
  2603. { .div = 0 },
  2604. };
  2605. static const struct clksel_rate emu_src_mpu_rates[] = {
  2606. { .div = 1, .val = 3, .flags = RATE_IN_343X | DEFAULT_RATE },
  2607. { .div = 0 },
  2608. };
  2609. static const struct clksel emu_src_clksel[] = {
  2610. { .parent = &sys_ck, .rates = emu_src_sys_rates },
  2611. { .parent = &emu_core_alwon_ck, .rates = emu_src_core_rates },
  2612. { .parent = &emu_per_alwon_ck, .rates = emu_src_per_rates },
  2613. { .parent = &emu_mpu_alwon_ck, .rates = emu_src_mpu_rates },
  2614. { .parent = NULL },
  2615. };
  2616. /*
  2617. * Like the clkout_src clocks, emu_src_clk is a virtual clock, existing only
  2618. * to switch the source of some of the EMU clocks.
  2619. * XXX Are there CLKEN bits for these EMU clks?
  2620. */
  2621. static struct clk emu_src_ck = {
  2622. .name = "emu_src_ck",
  2623. .ops = &clkops_null,
  2624. .init = &omap2_init_clksel_parent,
  2625. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),
  2626. .clksel_mask = OMAP3430_MUX_CTRL_MASK,
  2627. .clksel = emu_src_clksel,
  2628. .flags = RATE_PROPAGATES,
  2629. .clkdm_name = "emu_clkdm",
  2630. .recalc = &omap2_clksel_recalc,
  2631. };
  2632. static const struct clksel_rate pclk_emu_rates[] = {
  2633. { .div = 2, .val = 2, .flags = RATE_IN_343X | DEFAULT_RATE },
  2634. { .div = 3, .val = 3, .flags = RATE_IN_343X },
  2635. { .div = 4, .val = 4, .flags = RATE_IN_343X },
  2636. { .div = 6, .val = 6, .flags = RATE_IN_343X },
  2637. { .div = 0 },
  2638. };
  2639. static const struct clksel pclk_emu_clksel[] = {
  2640. { .parent = &emu_src_ck, .rates = pclk_emu_rates },
  2641. { .parent = NULL },
  2642. };
  2643. static struct clk pclk_fck = {
  2644. .name = "pclk_fck",
  2645. .ops = &clkops_null,
  2646. .init = &omap2_init_clksel_parent,
  2647. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),
  2648. .clksel_mask = OMAP3430_CLKSEL_PCLK_MASK,
  2649. .clksel = pclk_emu_clksel,
  2650. .flags = RATE_PROPAGATES,
  2651. .clkdm_name = "emu_clkdm",
  2652. .recalc = &omap2_clksel_recalc,
  2653. };
  2654. static const struct clksel_rate pclkx2_emu_rates[] = {
  2655. { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
  2656. { .div = 2, .val = 2, .flags = RATE_IN_343X },
  2657. { .div = 3, .val = 3, .flags = RATE_IN_343X },
  2658. { .div = 0 },
  2659. };
  2660. static const struct clksel pclkx2_emu_clksel[] = {
  2661. { .parent = &emu_src_ck, .rates = pclkx2_emu_rates },
  2662. { .parent = NULL },
  2663. };
  2664. static struct clk pclkx2_fck = {
  2665. .name = "pclkx2_fck",
  2666. .ops = &clkops_null,
  2667. .init = &omap2_init_clksel_parent,
  2668. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),
  2669. .clksel_mask = OMAP3430_CLKSEL_PCLKX2_MASK,
  2670. .clksel = pclkx2_emu_clksel,
  2671. .flags = RATE_PROPAGATES,
  2672. .clkdm_name = "emu_clkdm",
  2673. .recalc = &omap2_clksel_recalc,
  2674. };
  2675. static const struct clksel atclk_emu_clksel[] = {
  2676. { .parent = &emu_src_ck, .rates = div2_rates },
  2677. { .parent = NULL },
  2678. };
  2679. static struct clk atclk_fck = {
  2680. .name = "atclk_fck",
  2681. .ops = &clkops_null,
  2682. .init = &omap2_init_clksel_parent,
  2683. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),
  2684. .clksel_mask = OMAP3430_CLKSEL_ATCLK_MASK,
  2685. .clksel = atclk_emu_clksel,
  2686. .flags = RATE_PROPAGATES,
  2687. .clkdm_name = "emu_clkdm",
  2688. .recalc = &omap2_clksel_recalc,
  2689. };
  2690. static struct clk traceclk_src_fck = {
  2691. .name = "traceclk_src_fck",
  2692. .ops = &clkops_null,
  2693. .init = &omap2_init_clksel_parent,
  2694. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),
  2695. .clksel_mask = OMAP3430_TRACE_MUX_CTRL_MASK,
  2696. .clksel = emu_src_clksel,
  2697. .flags = RATE_PROPAGATES,
  2698. .clkdm_name = "emu_clkdm",
  2699. .recalc = &omap2_clksel_recalc,
  2700. };
  2701. static const struct clksel_rate traceclk_rates[] = {
  2702. { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
  2703. { .div = 2, .val = 2, .flags = RATE_IN_343X },
  2704. { .div = 4, .val = 4, .flags = RATE_IN_343X },
  2705. { .div = 0 },
  2706. };
  2707. static const struct clksel traceclk_clksel[] = {
  2708. { .parent = &traceclk_src_fck, .rates = traceclk_rates },
  2709. { .parent = NULL },
  2710. };
  2711. static struct clk traceclk_fck = {
  2712. .name = "traceclk_fck",
  2713. .ops = &clkops_null,
  2714. .init = &omap2_init_clksel_parent,
  2715. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),
  2716. .clksel_mask = OMAP3430_CLKSEL_TRACECLK_MASK,
  2717. .clksel = traceclk_clksel,
  2718. .clkdm_name = "emu_clkdm",
  2719. .recalc = &omap2_clksel_recalc,
  2720. };
  2721. /* SR clocks */
  2722. /* SmartReflex fclk (VDD1) */
  2723. static struct clk sr1_fck = {
  2724. .name = "sr1_fck",
  2725. .ops = &clkops_omap2_dflt_wait,
  2726. .parent = &sys_ck,
  2727. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
  2728. .enable_bit = OMAP3430_EN_SR1_SHIFT,
  2729. .flags = RATE_PROPAGATES,
  2730. .recalc = &followparent_recalc,
  2731. };
  2732. /* SmartReflex fclk (VDD2) */
  2733. static struct clk sr2_fck = {
  2734. .name = "sr2_fck",
  2735. .ops = &clkops_omap2_dflt_wait,
  2736. .parent = &sys_ck,
  2737. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
  2738. .enable_bit = OMAP3430_EN_SR2_SHIFT,
  2739. .flags = RATE_PROPAGATES,
  2740. .recalc = &followparent_recalc,
  2741. };
  2742. static struct clk sr_l4_ick = {
  2743. .name = "sr_l4_ick",
  2744. .ops = &clkops_null, /* RMK: missing? */
  2745. .parent = &l4_ick,
  2746. .clkdm_name = "core_l4_clkdm",
  2747. .recalc = &followparent_recalc,
  2748. };
  2749. /* SECURE_32K_FCK clocks */
  2750. /* XXX This clock no longer exists in 3430 TRM rev F */
  2751. static struct clk gpt12_fck = {
  2752. .name = "gpt12_fck",
  2753. .ops = &clkops_null,
  2754. .parent = &secure_32k_fck,
  2755. .recalc = &followparent_recalc,
  2756. };
  2757. static struct clk wdt1_fck = {
  2758. .name = "wdt1_fck",
  2759. .ops = &clkops_null,
  2760. .parent = &secure_32k_fck,
  2761. .recalc = &followparent_recalc,
  2762. };
  2763. #endif