dw_dmac.h 3.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101
  1. /*
  2. * Driver for the Synopsys DesignWare DMA Controller (aka DMACA on
  3. * AVR32 systems.)
  4. *
  5. * Copyright (C) 2007 Atmel Corporation
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License version 2 as
  9. * published by the Free Software Foundation.
  10. */
  11. #ifndef DW_DMAC_H
  12. #define DW_DMAC_H
  13. #include <linux/dmaengine.h>
  14. /**
  15. * struct dw_dma_platform_data - Controller configuration parameters
  16. * @nr_channels: Number of channels supported by hardware (max 8)
  17. * @is_private: The device channels should be marked as private and not for
  18. * by the general purpose DMA channel allocator.
  19. */
  20. struct dw_dma_platform_data {
  21. unsigned int nr_channels;
  22. bool is_private;
  23. };
  24. /**
  25. * enum dw_dma_slave_width - DMA slave register access width.
  26. * @DMA_SLAVE_WIDTH_8BIT: Do 8-bit slave register accesses
  27. * @DMA_SLAVE_WIDTH_16BIT: Do 16-bit slave register accesses
  28. * @DMA_SLAVE_WIDTH_32BIT: Do 32-bit slave register accesses
  29. */
  30. enum dw_dma_slave_width {
  31. DW_DMA_SLAVE_WIDTH_8BIT,
  32. DW_DMA_SLAVE_WIDTH_16BIT,
  33. DW_DMA_SLAVE_WIDTH_32BIT,
  34. };
  35. /**
  36. * struct dw_dma_slave - Controller-specific information about a slave
  37. *
  38. * @dma_dev: required DMA master device
  39. * @tx_reg: physical address of data register used for
  40. * memory-to-peripheral transfers
  41. * @rx_reg: physical address of data register used for
  42. * peripheral-to-memory transfers
  43. * @reg_width: peripheral register width
  44. * @cfg_hi: Platform-specific initializer for the CFG_HI register
  45. * @cfg_lo: Platform-specific initializer for the CFG_LO register
  46. */
  47. struct dw_dma_slave {
  48. struct device *dma_dev;
  49. dma_addr_t tx_reg;
  50. dma_addr_t rx_reg;
  51. enum dw_dma_slave_width reg_width;
  52. u32 cfg_hi;
  53. u32 cfg_lo;
  54. int src_master;
  55. int dst_master;
  56. };
  57. /* Platform-configurable bits in CFG_HI */
  58. #define DWC_CFGH_FCMODE (1 << 0)
  59. #define DWC_CFGH_FIFO_MODE (1 << 1)
  60. #define DWC_CFGH_PROTCTL(x) ((x) << 2)
  61. #define DWC_CFGH_SRC_PER(x) ((x) << 7)
  62. #define DWC_CFGH_DST_PER(x) ((x) << 11)
  63. /* Platform-configurable bits in CFG_LO */
  64. #define DWC_CFGL_PRIO(x) ((x) << 5) /* priority */
  65. #define DWC_CFGL_LOCK_CH_XFER (0 << 12) /* scope of LOCK_CH */
  66. #define DWC_CFGL_LOCK_CH_BLOCK (1 << 12)
  67. #define DWC_CFGL_LOCK_CH_XACT (2 << 12)
  68. #define DWC_CFGL_LOCK_BUS_XFER (0 << 14) /* scope of LOCK_BUS */
  69. #define DWC_CFGL_LOCK_BUS_BLOCK (1 << 14)
  70. #define DWC_CFGL_LOCK_BUS_XACT (2 << 14)
  71. #define DWC_CFGL_LOCK_CH (1 << 15) /* channel lockout */
  72. #define DWC_CFGL_LOCK_BUS (1 << 16) /* busmaster lockout */
  73. #define DWC_CFGL_HS_DST_POL (1 << 18) /* dst handshake active low */
  74. #define DWC_CFGL_HS_SRC_POL (1 << 19) /* src handshake active low */
  75. /* DMA API extensions */
  76. struct dw_cyclic_desc {
  77. struct dw_desc **desc;
  78. unsigned long periods;
  79. void (*period_callback)(void *param);
  80. void *period_callback_param;
  81. };
  82. struct dw_cyclic_desc *dw_dma_cyclic_prep(struct dma_chan *chan,
  83. dma_addr_t buf_addr, size_t buf_len, size_t period_len,
  84. enum dma_data_direction direction);
  85. void dw_dma_cyclic_free(struct dma_chan *chan);
  86. int dw_dma_cyclic_start(struct dma_chan *chan);
  87. void dw_dma_cyclic_stop(struct dma_chan *chan);
  88. dma_addr_t dw_dma_get_src_addr(struct dma_chan *chan);
  89. dma_addr_t dw_dma_get_dst_addr(struct dma_chan *chan);
  90. #endif /* DW_DMAC_H */