mpparse.c 29 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146
  1. /*
  2. * Intel Multiprocessor Specification 1.1 and 1.4
  3. * compliant MP-table parsing routines.
  4. *
  5. * (c) 1995 Alan Cox, Building #3 <alan@redhat.com>
  6. * (c) 1998, 1999, 2000 Ingo Molnar <mingo@redhat.com>
  7. *
  8. * Fixes
  9. * Erich Boleyn : MP v1.4 and additional changes.
  10. * Alan Cox : Added EBDA scanning
  11. * Ingo Molnar : various cleanups and rewrites
  12. * Maciej W. Rozycki: Bits for default MP configurations
  13. * Paul Diefenbaugh: Added full ACPI support
  14. */
  15. #include <linux/mm.h>
  16. #include <linux/init.h>
  17. #include <linux/acpi.h>
  18. #include <linux/delay.h>
  19. #include <linux/config.h>
  20. #include <linux/bootmem.h>
  21. #include <linux/smp_lock.h>
  22. #include <linux/kernel_stat.h>
  23. #include <linux/mc146818rtc.h>
  24. #include <linux/bitops.h>
  25. #include <asm/smp.h>
  26. #include <asm/acpi.h>
  27. #include <asm/mtrr.h>
  28. #include <asm/mpspec.h>
  29. #include <asm/io_apic.h>
  30. #include <mach_apic.h>
  31. #include <mach_mpparse.h>
  32. #include <bios_ebda.h>
  33. /* Have we found an MP table */
  34. int smp_found_config;
  35. unsigned int __initdata maxcpus = NR_CPUS;
  36. #ifdef CONFIG_HOTPLUG_CPU
  37. #define CPU_HOTPLUG_ENABLED (1)
  38. #else
  39. #define CPU_HOTPLUG_ENABLED (0)
  40. #endif
  41. /*
  42. * Various Linux-internal data structures created from the
  43. * MP-table.
  44. */
  45. int apic_version [MAX_APICS];
  46. int mp_bus_id_to_type [MAX_MP_BUSSES];
  47. int mp_bus_id_to_node [MAX_MP_BUSSES];
  48. int mp_bus_id_to_local [MAX_MP_BUSSES];
  49. int quad_local_to_mp_bus_id [NR_CPUS/4][4];
  50. int mp_bus_id_to_pci_bus [MAX_MP_BUSSES] = { [0 ... MAX_MP_BUSSES-1] = -1 };
  51. static int mp_current_pci_id;
  52. /* I/O APIC entries */
  53. struct mpc_config_ioapic mp_ioapics[MAX_IO_APICS];
  54. /* # of MP IRQ source entries */
  55. struct mpc_config_intsrc mp_irqs[MAX_IRQ_SOURCES];
  56. /* MP IRQ source entries */
  57. int mp_irq_entries;
  58. int nr_ioapics;
  59. int pic_mode;
  60. unsigned long mp_lapic_addr;
  61. unsigned int def_to_bigsmp = 0;
  62. /* Processor that is doing the boot up */
  63. unsigned int boot_cpu_physical_apicid = -1U;
  64. /* Internal processor count */
  65. static unsigned int __devinitdata num_processors;
  66. /* Bitmask of physically existing CPUs */
  67. physid_mask_t phys_cpu_present_map;
  68. u8 bios_cpu_apicid[NR_CPUS] = { [0 ... NR_CPUS-1] = BAD_APICID };
  69. /*
  70. * Intel MP BIOS table parsing routines:
  71. */
  72. /*
  73. * Checksum an MP configuration block.
  74. */
  75. static int __init mpf_checksum(unsigned char *mp, int len)
  76. {
  77. int sum = 0;
  78. while (len--)
  79. sum += *mp++;
  80. return sum & 0xFF;
  81. }
  82. /*
  83. * Have to match translation table entries to main table entries by counter
  84. * hence the mpc_record variable .... can't see a less disgusting way of
  85. * doing this ....
  86. */
  87. static int mpc_record;
  88. static struct mpc_config_translation *translation_table[MAX_MPC_ENTRY] __initdata;
  89. static void __devinit MP_processor_info (struct mpc_config_processor *m)
  90. {
  91. int ver, apicid;
  92. physid_mask_t phys_cpu;
  93. if (!(m->mpc_cpuflag & CPU_ENABLED))
  94. return;
  95. apicid = mpc_apic_id(m, translation_table[mpc_record]);
  96. if (m->mpc_featureflag&(1<<0))
  97. Dprintk(" Floating point unit present.\n");
  98. if (m->mpc_featureflag&(1<<7))
  99. Dprintk(" Machine Exception supported.\n");
  100. if (m->mpc_featureflag&(1<<8))
  101. Dprintk(" 64 bit compare & exchange supported.\n");
  102. if (m->mpc_featureflag&(1<<9))
  103. Dprintk(" Internal APIC present.\n");
  104. if (m->mpc_featureflag&(1<<11))
  105. Dprintk(" SEP present.\n");
  106. if (m->mpc_featureflag&(1<<12))
  107. Dprintk(" MTRR present.\n");
  108. if (m->mpc_featureflag&(1<<13))
  109. Dprintk(" PGE present.\n");
  110. if (m->mpc_featureflag&(1<<14))
  111. Dprintk(" MCA present.\n");
  112. if (m->mpc_featureflag&(1<<15))
  113. Dprintk(" CMOV present.\n");
  114. if (m->mpc_featureflag&(1<<16))
  115. Dprintk(" PAT present.\n");
  116. if (m->mpc_featureflag&(1<<17))
  117. Dprintk(" PSE present.\n");
  118. if (m->mpc_featureflag&(1<<18))
  119. Dprintk(" PSN present.\n");
  120. if (m->mpc_featureflag&(1<<19))
  121. Dprintk(" Cache Line Flush Instruction present.\n");
  122. /* 20 Reserved */
  123. if (m->mpc_featureflag&(1<<21))
  124. Dprintk(" Debug Trace and EMON Store present.\n");
  125. if (m->mpc_featureflag&(1<<22))
  126. Dprintk(" ACPI Thermal Throttle Registers present.\n");
  127. if (m->mpc_featureflag&(1<<23))
  128. Dprintk(" MMX present.\n");
  129. if (m->mpc_featureflag&(1<<24))
  130. Dprintk(" FXSR present.\n");
  131. if (m->mpc_featureflag&(1<<25))
  132. Dprintk(" XMM present.\n");
  133. if (m->mpc_featureflag&(1<<26))
  134. Dprintk(" Willamette New Instructions present.\n");
  135. if (m->mpc_featureflag&(1<<27))
  136. Dprintk(" Self Snoop present.\n");
  137. if (m->mpc_featureflag&(1<<28))
  138. Dprintk(" HT present.\n");
  139. if (m->mpc_featureflag&(1<<29))
  140. Dprintk(" Thermal Monitor present.\n");
  141. /* 30, 31 Reserved */
  142. if (m->mpc_cpuflag & CPU_BOOTPROCESSOR) {
  143. Dprintk(" Bootup CPU\n");
  144. boot_cpu_physical_apicid = m->mpc_apicid;
  145. }
  146. ver = m->mpc_apicver;
  147. /*
  148. * Validate version
  149. */
  150. if (ver == 0x0) {
  151. printk(KERN_WARNING "BIOS bug, APIC version is 0 for CPU#%d! "
  152. "fixing up to 0x10. (tell your hw vendor)\n",
  153. m->mpc_apicid);
  154. ver = 0x10;
  155. }
  156. apic_version[m->mpc_apicid] = ver;
  157. phys_cpu = apicid_to_cpu_present(apicid);
  158. physids_or(phys_cpu_present_map, phys_cpu_present_map, phys_cpu);
  159. if (num_processors >= NR_CPUS) {
  160. printk(KERN_WARNING "WARNING: NR_CPUS limit of %i reached."
  161. " Processor ignored.\n", NR_CPUS);
  162. return;
  163. }
  164. if (num_processors >= maxcpus) {
  165. printk(KERN_WARNING "WARNING: maxcpus limit of %i reached."
  166. " Processor ignored.\n", maxcpus);
  167. return;
  168. }
  169. cpu_set(num_processors, cpu_possible_map);
  170. num_processors++;
  171. if (CPU_HOTPLUG_ENABLED || (num_processors > 8)) {
  172. switch (boot_cpu_data.x86_vendor) {
  173. case X86_VENDOR_INTEL:
  174. if (!APIC_XAPIC(ver)) {
  175. def_to_bigsmp = 0;
  176. break;
  177. }
  178. /* If P4 and above fall through */
  179. case X86_VENDOR_AMD:
  180. def_to_bigsmp = 1;
  181. }
  182. }
  183. bios_cpu_apicid[num_processors - 1] = m->mpc_apicid;
  184. }
  185. static void __init MP_bus_info (struct mpc_config_bus *m)
  186. {
  187. char str[7];
  188. memcpy(str, m->mpc_bustype, 6);
  189. str[6] = 0;
  190. mpc_oem_bus_info(m, str, translation_table[mpc_record]);
  191. if (strncmp(str, BUSTYPE_ISA, sizeof(BUSTYPE_ISA)-1) == 0) {
  192. mp_bus_id_to_type[m->mpc_busid] = MP_BUS_ISA;
  193. } else if (strncmp(str, BUSTYPE_EISA, sizeof(BUSTYPE_EISA)-1) == 0) {
  194. mp_bus_id_to_type[m->mpc_busid] = MP_BUS_EISA;
  195. } else if (strncmp(str, BUSTYPE_PCI, sizeof(BUSTYPE_PCI)-1) == 0) {
  196. mpc_oem_pci_bus(m, translation_table[mpc_record]);
  197. mp_bus_id_to_type[m->mpc_busid] = MP_BUS_PCI;
  198. mp_bus_id_to_pci_bus[m->mpc_busid] = mp_current_pci_id;
  199. mp_current_pci_id++;
  200. } else if (strncmp(str, BUSTYPE_MCA, sizeof(BUSTYPE_MCA)-1) == 0) {
  201. mp_bus_id_to_type[m->mpc_busid] = MP_BUS_MCA;
  202. } else if (strncmp(str, BUSTYPE_NEC98, sizeof(BUSTYPE_NEC98)-1) == 0) {
  203. mp_bus_id_to_type[m->mpc_busid] = MP_BUS_NEC98;
  204. } else {
  205. printk(KERN_WARNING "Unknown bustype %s - ignoring\n", str);
  206. }
  207. }
  208. static void __init MP_ioapic_info (struct mpc_config_ioapic *m)
  209. {
  210. if (!(m->mpc_flags & MPC_APIC_USABLE))
  211. return;
  212. printk(KERN_INFO "I/O APIC #%d Version %d at 0x%lX.\n",
  213. m->mpc_apicid, m->mpc_apicver, m->mpc_apicaddr);
  214. if (nr_ioapics >= MAX_IO_APICS) {
  215. printk(KERN_CRIT "Max # of I/O APICs (%d) exceeded (found %d).\n",
  216. MAX_IO_APICS, nr_ioapics);
  217. panic("Recompile kernel with bigger MAX_IO_APICS!.\n");
  218. }
  219. if (!m->mpc_apicaddr) {
  220. printk(KERN_ERR "WARNING: bogus zero I/O APIC address"
  221. " found in MP table, skipping!\n");
  222. return;
  223. }
  224. mp_ioapics[nr_ioapics] = *m;
  225. nr_ioapics++;
  226. }
  227. static void __init MP_intsrc_info (struct mpc_config_intsrc *m)
  228. {
  229. mp_irqs [mp_irq_entries] = *m;
  230. Dprintk("Int: type %d, pol %d, trig %d, bus %d,"
  231. " IRQ %02x, APIC ID %x, APIC INT %02x\n",
  232. m->mpc_irqtype, m->mpc_irqflag & 3,
  233. (m->mpc_irqflag >> 2) & 3, m->mpc_srcbus,
  234. m->mpc_srcbusirq, m->mpc_dstapic, m->mpc_dstirq);
  235. if (++mp_irq_entries == MAX_IRQ_SOURCES)
  236. panic("Max # of irq sources exceeded!!\n");
  237. }
  238. static void __init MP_lintsrc_info (struct mpc_config_lintsrc *m)
  239. {
  240. Dprintk("Lint: type %d, pol %d, trig %d, bus %d,"
  241. " IRQ %02x, APIC ID %x, APIC LINT %02x\n",
  242. m->mpc_irqtype, m->mpc_irqflag & 3,
  243. (m->mpc_irqflag >> 2) &3, m->mpc_srcbusid,
  244. m->mpc_srcbusirq, m->mpc_destapic, m->mpc_destapiclint);
  245. /*
  246. * Well it seems all SMP boards in existence
  247. * use ExtINT/LVT1 == LINT0 and
  248. * NMI/LVT2 == LINT1 - the following check
  249. * will show us if this assumptions is false.
  250. * Until then we do not have to add baggage.
  251. */
  252. if ((m->mpc_irqtype == mp_ExtINT) &&
  253. (m->mpc_destapiclint != 0))
  254. BUG();
  255. if ((m->mpc_irqtype == mp_NMI) &&
  256. (m->mpc_destapiclint != 1))
  257. BUG();
  258. }
  259. #ifdef CONFIG_X86_NUMAQ
  260. static void __init MP_translation_info (struct mpc_config_translation *m)
  261. {
  262. printk(KERN_INFO "Translation: record %d, type %d, quad %d, global %d, local %d\n", mpc_record, m->trans_type, m->trans_quad, m->trans_global, m->trans_local);
  263. if (mpc_record >= MAX_MPC_ENTRY)
  264. printk(KERN_ERR "MAX_MPC_ENTRY exceeded!\n");
  265. else
  266. translation_table[mpc_record] = m; /* stash this for later */
  267. if (m->trans_quad < MAX_NUMNODES && !node_online(m->trans_quad))
  268. node_set_online(m->trans_quad);
  269. }
  270. /*
  271. * Read/parse the MPC oem tables
  272. */
  273. static void __init smp_read_mpc_oem(struct mp_config_oemtable *oemtable, \
  274. unsigned short oemsize)
  275. {
  276. int count = sizeof (*oemtable); /* the header size */
  277. unsigned char *oemptr = ((unsigned char *)oemtable)+count;
  278. mpc_record = 0;
  279. printk(KERN_INFO "Found an OEM MPC table at %8p - parsing it ... \n", oemtable);
  280. if (memcmp(oemtable->oem_signature,MPC_OEM_SIGNATURE,4))
  281. {
  282. printk(KERN_WARNING "SMP mpc oemtable: bad signature [%c%c%c%c]!\n",
  283. oemtable->oem_signature[0],
  284. oemtable->oem_signature[1],
  285. oemtable->oem_signature[2],
  286. oemtable->oem_signature[3]);
  287. return;
  288. }
  289. if (mpf_checksum((unsigned char *)oemtable,oemtable->oem_length))
  290. {
  291. printk(KERN_WARNING "SMP oem mptable: checksum error!\n");
  292. return;
  293. }
  294. while (count < oemtable->oem_length) {
  295. switch (*oemptr) {
  296. case MP_TRANSLATION:
  297. {
  298. struct mpc_config_translation *m=
  299. (struct mpc_config_translation *)oemptr;
  300. MP_translation_info(m);
  301. oemptr += sizeof(*m);
  302. count += sizeof(*m);
  303. ++mpc_record;
  304. break;
  305. }
  306. default:
  307. {
  308. printk(KERN_WARNING "Unrecognised OEM table entry type! - %d\n", (int) *oemptr);
  309. return;
  310. }
  311. }
  312. }
  313. }
  314. static inline void mps_oem_check(struct mp_config_table *mpc, char *oem,
  315. char *productid)
  316. {
  317. if (strncmp(oem, "IBM NUMA", 8))
  318. printk("Warning! May not be a NUMA-Q system!\n");
  319. if (mpc->mpc_oemptr)
  320. smp_read_mpc_oem((struct mp_config_oemtable *) mpc->mpc_oemptr,
  321. mpc->mpc_oemsize);
  322. }
  323. #endif /* CONFIG_X86_NUMAQ */
  324. /*
  325. * Read/parse the MPC
  326. */
  327. static int __init smp_read_mpc(struct mp_config_table *mpc)
  328. {
  329. char str[16];
  330. char oem[10];
  331. int count=sizeof(*mpc);
  332. unsigned char *mpt=((unsigned char *)mpc)+count;
  333. if (memcmp(mpc->mpc_signature,MPC_SIGNATURE,4)) {
  334. printk(KERN_ERR "SMP mptable: bad signature [0x%x]!\n",
  335. *(u32 *)mpc->mpc_signature);
  336. return 0;
  337. }
  338. if (mpf_checksum((unsigned char *)mpc,mpc->mpc_length)) {
  339. printk(KERN_ERR "SMP mptable: checksum error!\n");
  340. return 0;
  341. }
  342. if (mpc->mpc_spec!=0x01 && mpc->mpc_spec!=0x04) {
  343. printk(KERN_ERR "SMP mptable: bad table version (%d)!!\n",
  344. mpc->mpc_spec);
  345. return 0;
  346. }
  347. if (!mpc->mpc_lapic) {
  348. printk(KERN_ERR "SMP mptable: null local APIC address!\n");
  349. return 0;
  350. }
  351. memcpy(oem,mpc->mpc_oem,8);
  352. oem[8]=0;
  353. printk(KERN_INFO "OEM ID: %s ",oem);
  354. memcpy(str,mpc->mpc_productid,12);
  355. str[12]=0;
  356. printk("Product ID: %s ",str);
  357. mps_oem_check(mpc, oem, str);
  358. printk("APIC at: 0x%lX\n",mpc->mpc_lapic);
  359. /*
  360. * Save the local APIC address (it might be non-default) -- but only
  361. * if we're not using ACPI.
  362. */
  363. if (!acpi_lapic)
  364. mp_lapic_addr = mpc->mpc_lapic;
  365. /*
  366. * Now process the configuration blocks.
  367. */
  368. mpc_record = 0;
  369. while (count < mpc->mpc_length) {
  370. switch(*mpt) {
  371. case MP_PROCESSOR:
  372. {
  373. struct mpc_config_processor *m=
  374. (struct mpc_config_processor *)mpt;
  375. /* ACPI may have already provided this data */
  376. if (!acpi_lapic)
  377. MP_processor_info(m);
  378. mpt += sizeof(*m);
  379. count += sizeof(*m);
  380. break;
  381. }
  382. case MP_BUS:
  383. {
  384. struct mpc_config_bus *m=
  385. (struct mpc_config_bus *)mpt;
  386. MP_bus_info(m);
  387. mpt += sizeof(*m);
  388. count += sizeof(*m);
  389. break;
  390. }
  391. case MP_IOAPIC:
  392. {
  393. struct mpc_config_ioapic *m=
  394. (struct mpc_config_ioapic *)mpt;
  395. MP_ioapic_info(m);
  396. mpt+=sizeof(*m);
  397. count+=sizeof(*m);
  398. break;
  399. }
  400. case MP_INTSRC:
  401. {
  402. struct mpc_config_intsrc *m=
  403. (struct mpc_config_intsrc *)mpt;
  404. MP_intsrc_info(m);
  405. mpt+=sizeof(*m);
  406. count+=sizeof(*m);
  407. break;
  408. }
  409. case MP_LINTSRC:
  410. {
  411. struct mpc_config_lintsrc *m=
  412. (struct mpc_config_lintsrc *)mpt;
  413. MP_lintsrc_info(m);
  414. mpt+=sizeof(*m);
  415. count+=sizeof(*m);
  416. break;
  417. }
  418. default:
  419. {
  420. count = mpc->mpc_length;
  421. break;
  422. }
  423. }
  424. ++mpc_record;
  425. }
  426. clustered_apic_check();
  427. if (!num_processors)
  428. printk(KERN_ERR "SMP mptable: no processors registered!\n");
  429. return num_processors;
  430. }
  431. static int __init ELCR_trigger(unsigned int irq)
  432. {
  433. unsigned int port;
  434. port = 0x4d0 + (irq >> 3);
  435. return (inb(port) >> (irq & 7)) & 1;
  436. }
  437. static void __init construct_default_ioirq_mptable(int mpc_default_type)
  438. {
  439. struct mpc_config_intsrc intsrc;
  440. int i;
  441. int ELCR_fallback = 0;
  442. intsrc.mpc_type = MP_INTSRC;
  443. intsrc.mpc_irqflag = 0; /* conforming */
  444. intsrc.mpc_srcbus = 0;
  445. intsrc.mpc_dstapic = mp_ioapics[0].mpc_apicid;
  446. intsrc.mpc_irqtype = mp_INT;
  447. /*
  448. * If true, we have an ISA/PCI system with no IRQ entries
  449. * in the MP table. To prevent the PCI interrupts from being set up
  450. * incorrectly, we try to use the ELCR. The sanity check to see if
  451. * there is good ELCR data is very simple - IRQ0, 1, 2 and 13 can
  452. * never be level sensitive, so we simply see if the ELCR agrees.
  453. * If it does, we assume it's valid.
  454. */
  455. if (mpc_default_type == 5) {
  456. printk(KERN_INFO "ISA/PCI bus type with no IRQ information... falling back to ELCR\n");
  457. if (ELCR_trigger(0) || ELCR_trigger(1) || ELCR_trigger(2) || ELCR_trigger(13))
  458. printk(KERN_WARNING "ELCR contains invalid data... not using ELCR\n");
  459. else {
  460. printk(KERN_INFO "Using ELCR to identify PCI interrupts\n");
  461. ELCR_fallback = 1;
  462. }
  463. }
  464. for (i = 0; i < 16; i++) {
  465. switch (mpc_default_type) {
  466. case 2:
  467. if (i == 0 || i == 13)
  468. continue; /* IRQ0 & IRQ13 not connected */
  469. /* fall through */
  470. default:
  471. if (i == 2)
  472. continue; /* IRQ2 is never connected */
  473. }
  474. if (ELCR_fallback) {
  475. /*
  476. * If the ELCR indicates a level-sensitive interrupt, we
  477. * copy that information over to the MP table in the
  478. * irqflag field (level sensitive, active high polarity).
  479. */
  480. if (ELCR_trigger(i))
  481. intsrc.mpc_irqflag = 13;
  482. else
  483. intsrc.mpc_irqflag = 0;
  484. }
  485. intsrc.mpc_srcbusirq = i;
  486. intsrc.mpc_dstirq = i ? i : 2; /* IRQ0 to INTIN2 */
  487. MP_intsrc_info(&intsrc);
  488. }
  489. intsrc.mpc_irqtype = mp_ExtINT;
  490. intsrc.mpc_srcbusirq = 0;
  491. intsrc.mpc_dstirq = 0; /* 8259A to INTIN0 */
  492. MP_intsrc_info(&intsrc);
  493. }
  494. static inline void __init construct_default_ISA_mptable(int mpc_default_type)
  495. {
  496. struct mpc_config_processor processor;
  497. struct mpc_config_bus bus;
  498. struct mpc_config_ioapic ioapic;
  499. struct mpc_config_lintsrc lintsrc;
  500. int linttypes[2] = { mp_ExtINT, mp_NMI };
  501. int i;
  502. /*
  503. * local APIC has default address
  504. */
  505. mp_lapic_addr = APIC_DEFAULT_PHYS_BASE;
  506. /*
  507. * 2 CPUs, numbered 0 & 1.
  508. */
  509. processor.mpc_type = MP_PROCESSOR;
  510. /* Either an integrated APIC or a discrete 82489DX. */
  511. processor.mpc_apicver = mpc_default_type > 4 ? 0x10 : 0x01;
  512. processor.mpc_cpuflag = CPU_ENABLED;
  513. processor.mpc_cpufeature = (boot_cpu_data.x86 << 8) |
  514. (boot_cpu_data.x86_model << 4) |
  515. boot_cpu_data.x86_mask;
  516. processor.mpc_featureflag = boot_cpu_data.x86_capability[0];
  517. processor.mpc_reserved[0] = 0;
  518. processor.mpc_reserved[1] = 0;
  519. for (i = 0; i < 2; i++) {
  520. processor.mpc_apicid = i;
  521. MP_processor_info(&processor);
  522. }
  523. bus.mpc_type = MP_BUS;
  524. bus.mpc_busid = 0;
  525. switch (mpc_default_type) {
  526. default:
  527. printk("???\n");
  528. printk(KERN_ERR "Unknown standard configuration %d\n",
  529. mpc_default_type);
  530. /* fall through */
  531. case 1:
  532. case 5:
  533. memcpy(bus.mpc_bustype, "ISA ", 6);
  534. break;
  535. case 2:
  536. case 6:
  537. case 3:
  538. memcpy(bus.mpc_bustype, "EISA ", 6);
  539. break;
  540. case 4:
  541. case 7:
  542. memcpy(bus.mpc_bustype, "MCA ", 6);
  543. }
  544. MP_bus_info(&bus);
  545. if (mpc_default_type > 4) {
  546. bus.mpc_busid = 1;
  547. memcpy(bus.mpc_bustype, "PCI ", 6);
  548. MP_bus_info(&bus);
  549. }
  550. ioapic.mpc_type = MP_IOAPIC;
  551. ioapic.mpc_apicid = 2;
  552. ioapic.mpc_apicver = mpc_default_type > 4 ? 0x10 : 0x01;
  553. ioapic.mpc_flags = MPC_APIC_USABLE;
  554. ioapic.mpc_apicaddr = 0xFEC00000;
  555. MP_ioapic_info(&ioapic);
  556. /*
  557. * We set up most of the low 16 IO-APIC pins according to MPS rules.
  558. */
  559. construct_default_ioirq_mptable(mpc_default_type);
  560. lintsrc.mpc_type = MP_LINTSRC;
  561. lintsrc.mpc_irqflag = 0; /* conforming */
  562. lintsrc.mpc_srcbusid = 0;
  563. lintsrc.mpc_srcbusirq = 0;
  564. lintsrc.mpc_destapic = MP_APIC_ALL;
  565. for (i = 0; i < 2; i++) {
  566. lintsrc.mpc_irqtype = linttypes[i];
  567. lintsrc.mpc_destapiclint = i;
  568. MP_lintsrc_info(&lintsrc);
  569. }
  570. }
  571. static struct intel_mp_floating *mpf_found;
  572. /*
  573. * Scan the memory blocks for an SMP configuration block.
  574. */
  575. void __init get_smp_config (void)
  576. {
  577. struct intel_mp_floating *mpf = mpf_found;
  578. /*
  579. * ACPI supports both logical (e.g. Hyper-Threading) and physical
  580. * processors, where MPS only supports physical.
  581. */
  582. if (acpi_lapic && acpi_ioapic) {
  583. printk(KERN_INFO "Using ACPI (MADT) for SMP configuration information\n");
  584. return;
  585. }
  586. else if (acpi_lapic)
  587. printk(KERN_INFO "Using ACPI for processor (LAPIC) configuration information\n");
  588. printk(KERN_INFO "Intel MultiProcessor Specification v1.%d\n", mpf->mpf_specification);
  589. if (mpf->mpf_feature2 & (1<<7)) {
  590. printk(KERN_INFO " IMCR and PIC compatibility mode.\n");
  591. pic_mode = 1;
  592. } else {
  593. printk(KERN_INFO " Virtual Wire compatibility mode.\n");
  594. pic_mode = 0;
  595. }
  596. /*
  597. * Now see if we need to read further.
  598. */
  599. if (mpf->mpf_feature1 != 0) {
  600. printk(KERN_INFO "Default MP configuration #%d\n", mpf->mpf_feature1);
  601. construct_default_ISA_mptable(mpf->mpf_feature1);
  602. } else if (mpf->mpf_physptr) {
  603. /*
  604. * Read the physical hardware table. Anything here will
  605. * override the defaults.
  606. */
  607. if (!smp_read_mpc(phys_to_virt(mpf->mpf_physptr))) {
  608. smp_found_config = 0;
  609. printk(KERN_ERR "BIOS bug, MP table errors detected!...\n");
  610. printk(KERN_ERR "... disabling SMP support. (tell your hw vendor)\n");
  611. return;
  612. }
  613. /*
  614. * If there are no explicit MP IRQ entries, then we are
  615. * broken. We set up most of the low 16 IO-APIC pins to
  616. * ISA defaults and hope it will work.
  617. */
  618. if (!mp_irq_entries) {
  619. struct mpc_config_bus bus;
  620. printk(KERN_ERR "BIOS bug, no explicit IRQ entries, using default mptable. (tell your hw vendor)\n");
  621. bus.mpc_type = MP_BUS;
  622. bus.mpc_busid = 0;
  623. memcpy(bus.mpc_bustype, "ISA ", 6);
  624. MP_bus_info(&bus);
  625. construct_default_ioirq_mptable(0);
  626. }
  627. } else
  628. BUG();
  629. printk(KERN_INFO "Processors: %d\n", num_processors);
  630. /*
  631. * Only use the first configuration found.
  632. */
  633. }
  634. static int __init smp_scan_config (unsigned long base, unsigned long length)
  635. {
  636. unsigned long *bp = phys_to_virt(base);
  637. struct intel_mp_floating *mpf;
  638. Dprintk("Scan SMP from %p for %ld bytes.\n", bp,length);
  639. if (sizeof(*mpf) != 16)
  640. printk("Error: MPF size\n");
  641. while (length > 0) {
  642. mpf = (struct intel_mp_floating *)bp;
  643. if ((*bp == SMP_MAGIC_IDENT) &&
  644. (mpf->mpf_length == 1) &&
  645. !mpf_checksum((unsigned char *)bp, 16) &&
  646. ((mpf->mpf_specification == 1)
  647. || (mpf->mpf_specification == 4)) ) {
  648. smp_found_config = 1;
  649. printk(KERN_INFO "found SMP MP-table at %08lx\n",
  650. virt_to_phys(mpf));
  651. reserve_bootmem(virt_to_phys(mpf), PAGE_SIZE);
  652. if (mpf->mpf_physptr) {
  653. /*
  654. * We cannot access to MPC table to compute
  655. * table size yet, as only few megabytes from
  656. * the bottom is mapped now.
  657. * PC-9800's MPC table places on the very last
  658. * of physical memory; so that simply reserving
  659. * PAGE_SIZE from mpg->mpf_physptr yields BUG()
  660. * in reserve_bootmem.
  661. */
  662. unsigned long size = PAGE_SIZE;
  663. unsigned long end = max_low_pfn * PAGE_SIZE;
  664. if (mpf->mpf_physptr + size > end)
  665. size = end - mpf->mpf_physptr;
  666. reserve_bootmem(mpf->mpf_physptr, size);
  667. }
  668. mpf_found = mpf;
  669. return 1;
  670. }
  671. bp += 4;
  672. length -= 16;
  673. }
  674. return 0;
  675. }
  676. void __init find_smp_config (void)
  677. {
  678. unsigned int address;
  679. /*
  680. * FIXME: Linux assumes you have 640K of base ram..
  681. * this continues the error...
  682. *
  683. * 1) Scan the bottom 1K for a signature
  684. * 2) Scan the top 1K of base RAM
  685. * 3) Scan the 64K of bios
  686. */
  687. if (smp_scan_config(0x0,0x400) ||
  688. smp_scan_config(639*0x400,0x400) ||
  689. smp_scan_config(0xF0000,0x10000))
  690. return;
  691. /*
  692. * If it is an SMP machine we should know now, unless the
  693. * configuration is in an EISA/MCA bus machine with an
  694. * extended bios data area.
  695. *
  696. * there is a real-mode segmented pointer pointing to the
  697. * 4K EBDA area at 0x40E, calculate and scan it here.
  698. *
  699. * NOTE! There are Linux loaders that will corrupt the EBDA
  700. * area, and as such this kind of SMP config may be less
  701. * trustworthy, simply because the SMP table may have been
  702. * stomped on during early boot. These loaders are buggy and
  703. * should be fixed.
  704. *
  705. * MP1.4 SPEC states to only scan first 1K of 4K EBDA.
  706. */
  707. address = get_bios_ebda();
  708. if (address)
  709. smp_scan_config(address, 0x400);
  710. }
  711. int es7000_plat;
  712. /* --------------------------------------------------------------------------
  713. ACPI-based MP Configuration
  714. -------------------------------------------------------------------------- */
  715. #ifdef CONFIG_ACPI
  716. void __init mp_register_lapic_address (
  717. u64 address)
  718. {
  719. mp_lapic_addr = (unsigned long) address;
  720. set_fixmap_nocache(FIX_APIC_BASE, mp_lapic_addr);
  721. if (boot_cpu_physical_apicid == -1U)
  722. boot_cpu_physical_apicid = GET_APIC_ID(apic_read(APIC_ID));
  723. Dprintk("Boot CPU = %d\n", boot_cpu_physical_apicid);
  724. }
  725. void __devinit mp_register_lapic (
  726. u8 id,
  727. u8 enabled)
  728. {
  729. struct mpc_config_processor processor;
  730. int boot_cpu = 0;
  731. if (MAX_APICS - id <= 0) {
  732. printk(KERN_WARNING "Processor #%d invalid (max %d)\n",
  733. id, MAX_APICS);
  734. return;
  735. }
  736. if (id == boot_cpu_physical_apicid)
  737. boot_cpu = 1;
  738. processor.mpc_type = MP_PROCESSOR;
  739. processor.mpc_apicid = id;
  740. processor.mpc_apicver = GET_APIC_VERSION(apic_read(APIC_LVR));
  741. processor.mpc_cpuflag = (enabled ? CPU_ENABLED : 0);
  742. processor.mpc_cpuflag |= (boot_cpu ? CPU_BOOTPROCESSOR : 0);
  743. processor.mpc_cpufeature = (boot_cpu_data.x86 << 8) |
  744. (boot_cpu_data.x86_model << 4) | boot_cpu_data.x86_mask;
  745. processor.mpc_featureflag = boot_cpu_data.x86_capability[0];
  746. processor.mpc_reserved[0] = 0;
  747. processor.mpc_reserved[1] = 0;
  748. MP_processor_info(&processor);
  749. }
  750. #ifdef CONFIG_X86_IO_APIC
  751. #define MP_ISA_BUS 0
  752. #define MP_MAX_IOAPIC_PIN 127
  753. static struct mp_ioapic_routing {
  754. int apic_id;
  755. int gsi_base;
  756. int gsi_end;
  757. u32 pin_programmed[4];
  758. } mp_ioapic_routing[MAX_IO_APICS];
  759. static int mp_find_ioapic (
  760. int gsi)
  761. {
  762. int i = 0;
  763. /* Find the IOAPIC that manages this GSI. */
  764. for (i = 0; i < nr_ioapics; i++) {
  765. if ((gsi >= mp_ioapic_routing[i].gsi_base)
  766. && (gsi <= mp_ioapic_routing[i].gsi_end))
  767. return i;
  768. }
  769. printk(KERN_ERR "ERROR: Unable to locate IOAPIC for GSI %d\n", gsi);
  770. return -1;
  771. }
  772. void __init mp_register_ioapic (
  773. u8 id,
  774. u32 address,
  775. u32 gsi_base)
  776. {
  777. int idx = 0;
  778. int tmpid;
  779. if (nr_ioapics >= MAX_IO_APICS) {
  780. printk(KERN_ERR "ERROR: Max # of I/O APICs (%d) exceeded "
  781. "(found %d)\n", MAX_IO_APICS, nr_ioapics);
  782. panic("Recompile kernel with bigger MAX_IO_APICS!\n");
  783. }
  784. if (!address) {
  785. printk(KERN_ERR "WARNING: Bogus (zero) I/O APIC address"
  786. " found in MADT table, skipping!\n");
  787. return;
  788. }
  789. idx = nr_ioapics++;
  790. mp_ioapics[idx].mpc_type = MP_IOAPIC;
  791. mp_ioapics[idx].mpc_flags = MPC_APIC_USABLE;
  792. mp_ioapics[idx].mpc_apicaddr = address;
  793. set_fixmap_nocache(FIX_IO_APIC_BASE_0 + idx, address);
  794. if ((boot_cpu_data.x86_vendor == X86_VENDOR_INTEL)
  795. && !APIC_XAPIC(apic_version[boot_cpu_physical_apicid]))
  796. tmpid = io_apic_get_unique_id(idx, id);
  797. else
  798. tmpid = id;
  799. if (tmpid == -1) {
  800. nr_ioapics--;
  801. return;
  802. }
  803. mp_ioapics[idx].mpc_apicid = tmpid;
  804. mp_ioapics[idx].mpc_apicver = io_apic_get_version(idx);
  805. /*
  806. * Build basic GSI lookup table to facilitate gsi->io_apic lookups
  807. * and to prevent reprogramming of IOAPIC pins (PCI GSIs).
  808. */
  809. mp_ioapic_routing[idx].apic_id = mp_ioapics[idx].mpc_apicid;
  810. mp_ioapic_routing[idx].gsi_base = gsi_base;
  811. mp_ioapic_routing[idx].gsi_end = gsi_base +
  812. io_apic_get_redir_entries(idx);
  813. printk("IOAPIC[%d]: apic_id %d, version %d, address 0x%lx, "
  814. "GSI %d-%d\n", idx, mp_ioapics[idx].mpc_apicid,
  815. mp_ioapics[idx].mpc_apicver, mp_ioapics[idx].mpc_apicaddr,
  816. mp_ioapic_routing[idx].gsi_base,
  817. mp_ioapic_routing[idx].gsi_end);
  818. return;
  819. }
  820. void __init mp_override_legacy_irq (
  821. u8 bus_irq,
  822. u8 polarity,
  823. u8 trigger,
  824. u32 gsi)
  825. {
  826. struct mpc_config_intsrc intsrc;
  827. int ioapic = -1;
  828. int pin = -1;
  829. /*
  830. * Convert 'gsi' to 'ioapic.pin'.
  831. */
  832. ioapic = mp_find_ioapic(gsi);
  833. if (ioapic < 0)
  834. return;
  835. pin = gsi - mp_ioapic_routing[ioapic].gsi_base;
  836. /*
  837. * TBD: This check is for faulty timer entries, where the override
  838. * erroneously sets the trigger to level, resulting in a HUGE
  839. * increase of timer interrupts!
  840. */
  841. if ((bus_irq == 0) && (trigger == 3))
  842. trigger = 1;
  843. intsrc.mpc_type = MP_INTSRC;
  844. intsrc.mpc_irqtype = mp_INT;
  845. intsrc.mpc_irqflag = (trigger << 2) | polarity;
  846. intsrc.mpc_srcbus = MP_ISA_BUS;
  847. intsrc.mpc_srcbusirq = bus_irq; /* IRQ */
  848. intsrc.mpc_dstapic = mp_ioapics[ioapic].mpc_apicid; /* APIC ID */
  849. intsrc.mpc_dstirq = pin; /* INTIN# */
  850. Dprintk("Int: type %d, pol %d, trig %d, bus %d, irq %d, %d-%d\n",
  851. intsrc.mpc_irqtype, intsrc.mpc_irqflag & 3,
  852. (intsrc.mpc_irqflag >> 2) & 3, intsrc.mpc_srcbus,
  853. intsrc.mpc_srcbusirq, intsrc.mpc_dstapic, intsrc.mpc_dstirq);
  854. mp_irqs[mp_irq_entries] = intsrc;
  855. if (++mp_irq_entries == MAX_IRQ_SOURCES)
  856. panic("Max # of irq sources exceeded!\n");
  857. return;
  858. }
  859. void __init mp_config_acpi_legacy_irqs (void)
  860. {
  861. struct mpc_config_intsrc intsrc;
  862. int i = 0;
  863. int ioapic = -1;
  864. /*
  865. * Fabricate the legacy ISA bus (bus #31).
  866. */
  867. mp_bus_id_to_type[MP_ISA_BUS] = MP_BUS_ISA;
  868. Dprintk("Bus #%d is ISA\n", MP_ISA_BUS);
  869. /*
  870. * Older generations of ES7000 have no legacy identity mappings
  871. */
  872. if (es7000_plat == 1)
  873. return;
  874. /*
  875. * Locate the IOAPIC that manages the ISA IRQs (0-15).
  876. */
  877. ioapic = mp_find_ioapic(0);
  878. if (ioapic < 0)
  879. return;
  880. intsrc.mpc_type = MP_INTSRC;
  881. intsrc.mpc_irqflag = 0; /* Conforming */
  882. intsrc.mpc_srcbus = MP_ISA_BUS;
  883. intsrc.mpc_dstapic = mp_ioapics[ioapic].mpc_apicid;
  884. /*
  885. * Use the default configuration for the IRQs 0-15. Unless
  886. * overriden by (MADT) interrupt source override entries.
  887. */
  888. for (i = 0; i < 16; i++) {
  889. int idx;
  890. for (idx = 0; idx < mp_irq_entries; idx++) {
  891. struct mpc_config_intsrc *irq = mp_irqs + idx;
  892. /* Do we already have a mapping for this ISA IRQ? */
  893. if (irq->mpc_srcbus == MP_ISA_BUS && irq->mpc_srcbusirq == i)
  894. break;
  895. /* Do we already have a mapping for this IOAPIC pin */
  896. if ((irq->mpc_dstapic == intsrc.mpc_dstapic) &&
  897. (irq->mpc_dstirq == i))
  898. break;
  899. }
  900. if (idx != mp_irq_entries) {
  901. printk(KERN_DEBUG "ACPI: IRQ%d used by override.\n", i);
  902. continue; /* IRQ already used */
  903. }
  904. intsrc.mpc_irqtype = mp_INT;
  905. intsrc.mpc_srcbusirq = i; /* Identity mapped */
  906. intsrc.mpc_dstirq = i;
  907. Dprintk("Int: type %d, pol %d, trig %d, bus %d, irq %d, "
  908. "%d-%d\n", intsrc.mpc_irqtype, intsrc.mpc_irqflag & 3,
  909. (intsrc.mpc_irqflag >> 2) & 3, intsrc.mpc_srcbus,
  910. intsrc.mpc_srcbusirq, intsrc.mpc_dstapic,
  911. intsrc.mpc_dstirq);
  912. mp_irqs[mp_irq_entries] = intsrc;
  913. if (++mp_irq_entries == MAX_IRQ_SOURCES)
  914. panic("Max # of irq sources exceeded!\n");
  915. }
  916. }
  917. #define MAX_GSI_NUM 4096
  918. int mp_register_gsi (u32 gsi, int triggering, int polarity)
  919. {
  920. int ioapic = -1;
  921. int ioapic_pin = 0;
  922. int idx, bit = 0;
  923. static int pci_irq = 16;
  924. /*
  925. * Mapping between Global System Interrups, which
  926. * represent all possible interrupts, and IRQs
  927. * assigned to actual devices.
  928. */
  929. static int gsi_to_irq[MAX_GSI_NUM];
  930. /* Don't set up the ACPI SCI because it's already set up */
  931. if (acpi_fadt.sci_int == gsi)
  932. return gsi;
  933. ioapic = mp_find_ioapic(gsi);
  934. if (ioapic < 0) {
  935. printk(KERN_WARNING "No IOAPIC for GSI %u\n", gsi);
  936. return gsi;
  937. }
  938. ioapic_pin = gsi - mp_ioapic_routing[ioapic].gsi_base;
  939. if (ioapic_renumber_irq)
  940. gsi = ioapic_renumber_irq(ioapic, gsi);
  941. /*
  942. * Avoid pin reprogramming. PRTs typically include entries
  943. * with redundant pin->gsi mappings (but unique PCI devices);
  944. * we only program the IOAPIC on the first.
  945. */
  946. bit = ioapic_pin % 32;
  947. idx = (ioapic_pin < 32) ? 0 : (ioapic_pin / 32);
  948. if (idx > 3) {
  949. printk(KERN_ERR "Invalid reference to IOAPIC pin "
  950. "%d-%d\n", mp_ioapic_routing[ioapic].apic_id,
  951. ioapic_pin);
  952. return gsi;
  953. }
  954. if ((1<<bit) & mp_ioapic_routing[ioapic].pin_programmed[idx]) {
  955. Dprintk(KERN_DEBUG "Pin %d-%d already programmed\n",
  956. mp_ioapic_routing[ioapic].apic_id, ioapic_pin);
  957. return gsi_to_irq[gsi];
  958. }
  959. mp_ioapic_routing[ioapic].pin_programmed[idx] |= (1<<bit);
  960. if (triggering == ACPI_LEVEL_SENSITIVE) {
  961. /*
  962. * For PCI devices assign IRQs in order, avoiding gaps
  963. * due to unused I/O APIC pins.
  964. */
  965. int irq = gsi;
  966. if (gsi < MAX_GSI_NUM) {
  967. if (gsi > 15)
  968. gsi = pci_irq++;
  969. /*
  970. * Don't assign IRQ used by ACPI SCI
  971. */
  972. if (gsi == acpi_fadt.sci_int)
  973. gsi = pci_irq++;
  974. gsi_to_irq[irq] = gsi;
  975. } else {
  976. printk(KERN_ERR "GSI %u is too high\n", gsi);
  977. return gsi;
  978. }
  979. }
  980. io_apic_set_pci_routing(ioapic, ioapic_pin, gsi,
  981. triggering == ACPI_EDGE_SENSITIVE ? 0 : 1,
  982. polarity == ACPI_ACTIVE_HIGH ? 0 : 1);
  983. return gsi;
  984. }
  985. #endif /* CONFIG_X86_IO_APIC */
  986. #endif /* CONFIG_ACPI */