emulate.c 90 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328
  1. /******************************************************************************
  2. * emulate.c
  3. *
  4. * Generic x86 (32-bit and 64-bit) instruction decoder and emulator.
  5. *
  6. * Copyright (c) 2005 Keir Fraser
  7. *
  8. * Linux coding style, mod r/m decoder, segment base fixes, real-mode
  9. * privileged instructions:
  10. *
  11. * Copyright (C) 2006 Qumranet
  12. *
  13. * Avi Kivity <avi@qumranet.com>
  14. * Yaniv Kamay <yaniv@qumranet.com>
  15. *
  16. * This work is licensed under the terms of the GNU GPL, version 2. See
  17. * the COPYING file in the top-level directory.
  18. *
  19. * From: xen-unstable 10676:af9809f51f81a3c43f276f00c81a52ef558afda4
  20. */
  21. #ifndef __KERNEL__
  22. #include <stdio.h>
  23. #include <stdint.h>
  24. #include <public/xen.h>
  25. #define DPRINTF(_f, _a ...) printf(_f , ## _a)
  26. #else
  27. #include <linux/kvm_host.h>
  28. #include "kvm_cache_regs.h"
  29. #define DPRINTF(x...) do {} while (0)
  30. #endif
  31. #include <linux/module.h>
  32. #include <asm/kvm_emulate.h>
  33. #include "x86.h"
  34. #include "tss.h"
  35. /*
  36. * Opcode effective-address decode tables.
  37. * Note that we only emulate instructions that have at least one memory
  38. * operand (excluding implicit stack references). We assume that stack
  39. * references and instruction fetches will never occur in special memory
  40. * areas that require emulation. So, for example, 'mov <imm>,<reg>' need
  41. * not be handled.
  42. */
  43. /* Operand sizes: 8-bit operands or specified/overridden size. */
  44. #define ByteOp (1<<0) /* 8-bit operands. */
  45. /* Destination operand type. */
  46. #define ImplicitOps (1<<1) /* Implicit in opcode. No generic decode. */
  47. #define DstReg (2<<1) /* Register operand. */
  48. #define DstMem (3<<1) /* Memory operand. */
  49. #define DstAcc (4<<1) /* Destination Accumulator */
  50. #define DstDI (5<<1) /* Destination is in ES:(E)DI */
  51. #define DstMem64 (6<<1) /* 64bit memory operand */
  52. #define DstMask (7<<1)
  53. /* Source operand type. */
  54. #define SrcNone (0<<4) /* No source operand. */
  55. #define SrcImplicit (0<<4) /* Source operand is implicit in the opcode. */
  56. #define SrcReg (1<<4) /* Register operand. */
  57. #define SrcMem (2<<4) /* Memory operand. */
  58. #define SrcMem16 (3<<4) /* Memory operand (16-bit). */
  59. #define SrcMem32 (4<<4) /* Memory operand (32-bit). */
  60. #define SrcImm (5<<4) /* Immediate operand. */
  61. #define SrcImmByte (6<<4) /* 8-bit sign-extended immediate operand. */
  62. #define SrcOne (7<<4) /* Implied '1' */
  63. #define SrcImmUByte (8<<4) /* 8-bit unsigned immediate operand. */
  64. #define SrcImmU (9<<4) /* Immediate operand, unsigned */
  65. #define SrcSI (0xa<<4) /* Source is in the DS:RSI */
  66. #define SrcImmFAddr (0xb<<4) /* Source is immediate far address */
  67. #define SrcMemFAddr (0xc<<4) /* Source is far address in memory */
  68. #define SrcMask (0xf<<4)
  69. /* Generic ModRM decode. */
  70. #define ModRM (1<<8)
  71. /* Destination is only written; never read. */
  72. #define Mov (1<<9)
  73. #define BitOp (1<<10)
  74. #define MemAbs (1<<11) /* Memory operand is absolute displacement */
  75. #define String (1<<12) /* String instruction (rep capable) */
  76. #define Stack (1<<13) /* Stack instruction (push/pop) */
  77. #define Group (1<<14) /* Bits 3:5 of modrm byte extend opcode */
  78. #define GroupDual (1<<15) /* Alternate decoding of mod == 3 */
  79. #define GroupMask 0xff /* Group number stored in bits 0:7 */
  80. /* Misc flags */
  81. #define Lock (1<<26) /* lock prefix is allowed for the instruction */
  82. #define Priv (1<<27) /* instruction generates #GP if current CPL != 0 */
  83. #define No64 (1<<28)
  84. /* Source 2 operand type */
  85. #define Src2None (0<<29)
  86. #define Src2CL (1<<29)
  87. #define Src2ImmByte (2<<29)
  88. #define Src2One (3<<29)
  89. #define Src2Mask (7<<29)
  90. enum {
  91. Group1_80, Group1_81, Group1_82, Group1_83,
  92. Group1A, Group3_Byte, Group3, Group4, Group5, Group7,
  93. Group8, Group9,
  94. };
  95. static u32 opcode_table[256] = {
  96. /* 0x00 - 0x07 */
  97. ByteOp | DstMem | SrcReg | ModRM | Lock, DstMem | SrcReg | ModRM | Lock,
  98. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  99. ByteOp | DstAcc | SrcImm, DstAcc | SrcImm,
  100. ImplicitOps | Stack | No64, ImplicitOps | Stack | No64,
  101. /* 0x08 - 0x0F */
  102. ByteOp | DstMem | SrcReg | ModRM | Lock, DstMem | SrcReg | ModRM | Lock,
  103. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  104. ByteOp | DstAcc | SrcImm, DstAcc | SrcImm,
  105. ImplicitOps | Stack | No64, 0,
  106. /* 0x10 - 0x17 */
  107. ByteOp | DstMem | SrcReg | ModRM | Lock, DstMem | SrcReg | ModRM | Lock,
  108. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  109. ByteOp | DstAcc | SrcImm, DstAcc | SrcImm,
  110. ImplicitOps | Stack | No64, ImplicitOps | Stack | No64,
  111. /* 0x18 - 0x1F */
  112. ByteOp | DstMem | SrcReg | ModRM | Lock, DstMem | SrcReg | ModRM | Lock,
  113. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  114. ByteOp | DstAcc | SrcImm, DstAcc | SrcImm,
  115. ImplicitOps | Stack | No64, ImplicitOps | Stack | No64,
  116. /* 0x20 - 0x27 */
  117. ByteOp | DstMem | SrcReg | ModRM | Lock, DstMem | SrcReg | ModRM | Lock,
  118. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  119. DstAcc | SrcImmByte, DstAcc | SrcImm, 0, 0,
  120. /* 0x28 - 0x2F */
  121. ByteOp | DstMem | SrcReg | ModRM | Lock, DstMem | SrcReg | ModRM | Lock,
  122. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  123. 0, 0, 0, 0,
  124. /* 0x30 - 0x37 */
  125. ByteOp | DstMem | SrcReg | ModRM | Lock, DstMem | SrcReg | ModRM | Lock,
  126. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  127. 0, 0, 0, 0,
  128. /* 0x38 - 0x3F */
  129. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
  130. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  131. ByteOp | DstAcc | SrcImm, DstAcc | SrcImm,
  132. 0, 0,
  133. /* 0x40 - 0x47 */
  134. DstReg, DstReg, DstReg, DstReg, DstReg, DstReg, DstReg, DstReg,
  135. /* 0x48 - 0x4F */
  136. DstReg, DstReg, DstReg, DstReg, DstReg, DstReg, DstReg, DstReg,
  137. /* 0x50 - 0x57 */
  138. SrcReg | Stack, SrcReg | Stack, SrcReg | Stack, SrcReg | Stack,
  139. SrcReg | Stack, SrcReg | Stack, SrcReg | Stack, SrcReg | Stack,
  140. /* 0x58 - 0x5F */
  141. DstReg | Stack, DstReg | Stack, DstReg | Stack, DstReg | Stack,
  142. DstReg | Stack, DstReg | Stack, DstReg | Stack, DstReg | Stack,
  143. /* 0x60 - 0x67 */
  144. ImplicitOps | Stack | No64, ImplicitOps | Stack | No64,
  145. 0, DstReg | SrcMem32 | ModRM | Mov /* movsxd (x86/64) */ ,
  146. 0, 0, 0, 0,
  147. /* 0x68 - 0x6F */
  148. SrcImm | Mov | Stack, 0, SrcImmByte | Mov | Stack, 0,
  149. DstDI | ByteOp | Mov | String, DstDI | Mov | String, /* insb, insw/insd */
  150. SrcSI | ByteOp | ImplicitOps | String, SrcSI | ImplicitOps | String, /* outsb, outsw/outsd */
  151. /* 0x70 - 0x77 */
  152. SrcImmByte, SrcImmByte, SrcImmByte, SrcImmByte,
  153. SrcImmByte, SrcImmByte, SrcImmByte, SrcImmByte,
  154. /* 0x78 - 0x7F */
  155. SrcImmByte, SrcImmByte, SrcImmByte, SrcImmByte,
  156. SrcImmByte, SrcImmByte, SrcImmByte, SrcImmByte,
  157. /* 0x80 - 0x87 */
  158. Group | Group1_80, Group | Group1_81,
  159. Group | Group1_82, Group | Group1_83,
  160. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
  161. ByteOp | DstMem | SrcReg | ModRM | Lock, DstMem | SrcReg | ModRM | Lock,
  162. /* 0x88 - 0x8F */
  163. ByteOp | DstMem | SrcReg | ModRM | Mov, DstMem | SrcReg | ModRM | Mov,
  164. ByteOp | DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  165. DstMem | SrcReg | ModRM | Mov, ModRM | DstReg,
  166. ImplicitOps | SrcMem | ModRM, Group | Group1A,
  167. /* 0x90 - 0x97 */
  168. DstReg, DstReg, DstReg, DstReg, DstReg, DstReg, DstReg, DstReg,
  169. /* 0x98 - 0x9F */
  170. 0, 0, SrcImmFAddr | No64, 0,
  171. ImplicitOps | Stack, ImplicitOps | Stack, 0, 0,
  172. /* 0xA0 - 0xA7 */
  173. ByteOp | DstReg | SrcMem | Mov | MemAbs, DstReg | SrcMem | Mov | MemAbs,
  174. ByteOp | DstMem | SrcReg | Mov | MemAbs, DstMem | SrcReg | Mov | MemAbs,
  175. ByteOp | SrcSI | DstDI | Mov | String, SrcSI | DstDI | Mov | String,
  176. ByteOp | SrcSI | DstDI | String, SrcSI | DstDI | String,
  177. /* 0xA8 - 0xAF */
  178. 0, 0, ByteOp | DstDI | Mov | String, DstDI | Mov | String,
  179. ByteOp | SrcSI | DstAcc | Mov | String, SrcSI | DstAcc | Mov | String,
  180. ByteOp | DstDI | String, DstDI | String,
  181. /* 0xB0 - 0xB7 */
  182. ByteOp | DstReg | SrcImm | Mov, ByteOp | DstReg | SrcImm | Mov,
  183. ByteOp | DstReg | SrcImm | Mov, ByteOp | DstReg | SrcImm | Mov,
  184. ByteOp | DstReg | SrcImm | Mov, ByteOp | DstReg | SrcImm | Mov,
  185. ByteOp | DstReg | SrcImm | Mov, ByteOp | DstReg | SrcImm | Mov,
  186. /* 0xB8 - 0xBF */
  187. DstReg | SrcImm | Mov, DstReg | SrcImm | Mov,
  188. DstReg | SrcImm | Mov, DstReg | SrcImm | Mov,
  189. DstReg | SrcImm | Mov, DstReg | SrcImm | Mov,
  190. DstReg | SrcImm | Mov, DstReg | SrcImm | Mov,
  191. /* 0xC0 - 0xC7 */
  192. ByteOp | DstMem | SrcImm | ModRM, DstMem | SrcImmByte | ModRM,
  193. 0, ImplicitOps | Stack, 0, 0,
  194. ByteOp | DstMem | SrcImm | ModRM | Mov, DstMem | SrcImm | ModRM | Mov,
  195. /* 0xC8 - 0xCF */
  196. 0, 0, 0, ImplicitOps | Stack,
  197. ImplicitOps, SrcImmByte, ImplicitOps | No64, ImplicitOps,
  198. /* 0xD0 - 0xD7 */
  199. ByteOp | DstMem | SrcImplicit | ModRM, DstMem | SrcImplicit | ModRM,
  200. ByteOp | DstMem | SrcImplicit | ModRM, DstMem | SrcImplicit | ModRM,
  201. 0, 0, 0, 0,
  202. /* 0xD8 - 0xDF */
  203. 0, 0, 0, 0, 0, 0, 0, 0,
  204. /* 0xE0 - 0xE7 */
  205. 0, 0, 0, 0,
  206. ByteOp | SrcImmUByte | DstAcc, SrcImmUByte | DstAcc,
  207. ByteOp | SrcImmUByte | DstAcc, SrcImmUByte | DstAcc,
  208. /* 0xE8 - 0xEF */
  209. SrcImm | Stack, SrcImm | ImplicitOps,
  210. SrcImmFAddr | No64, SrcImmByte | ImplicitOps,
  211. SrcNone | ByteOp | DstAcc, SrcNone | DstAcc,
  212. SrcNone | ByteOp | DstAcc, SrcNone | DstAcc,
  213. /* 0xF0 - 0xF7 */
  214. 0, 0, 0, 0,
  215. ImplicitOps | Priv, ImplicitOps, Group | Group3_Byte, Group | Group3,
  216. /* 0xF8 - 0xFF */
  217. ImplicitOps, 0, ImplicitOps, ImplicitOps,
  218. ImplicitOps, ImplicitOps, Group | Group4, Group | Group5,
  219. };
  220. static u32 twobyte_table[256] = {
  221. /* 0x00 - 0x0F */
  222. 0, Group | GroupDual | Group7, 0, 0,
  223. 0, ImplicitOps, ImplicitOps | Priv, 0,
  224. ImplicitOps | Priv, ImplicitOps | Priv, 0, 0,
  225. 0, ImplicitOps | ModRM, 0, 0,
  226. /* 0x10 - 0x1F */
  227. 0, 0, 0, 0, 0, 0, 0, 0, ImplicitOps | ModRM, 0, 0, 0, 0, 0, 0, 0,
  228. /* 0x20 - 0x2F */
  229. ModRM | ImplicitOps | Priv, ModRM | Priv,
  230. ModRM | ImplicitOps | Priv, ModRM | Priv,
  231. 0, 0, 0, 0,
  232. 0, 0, 0, 0, 0, 0, 0, 0,
  233. /* 0x30 - 0x3F */
  234. ImplicitOps | Priv, 0, ImplicitOps | Priv, 0,
  235. ImplicitOps, ImplicitOps | Priv, 0, 0,
  236. 0, 0, 0, 0, 0, 0, 0, 0,
  237. /* 0x40 - 0x47 */
  238. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  239. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  240. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  241. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  242. /* 0x48 - 0x4F */
  243. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  244. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  245. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  246. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  247. /* 0x50 - 0x5F */
  248. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  249. /* 0x60 - 0x6F */
  250. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  251. /* 0x70 - 0x7F */
  252. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  253. /* 0x80 - 0x8F */
  254. SrcImm, SrcImm, SrcImm, SrcImm, SrcImm, SrcImm, SrcImm, SrcImm,
  255. SrcImm, SrcImm, SrcImm, SrcImm, SrcImm, SrcImm, SrcImm, SrcImm,
  256. /* 0x90 - 0x9F */
  257. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  258. /* 0xA0 - 0xA7 */
  259. ImplicitOps | Stack, ImplicitOps | Stack,
  260. 0, DstMem | SrcReg | ModRM | BitOp,
  261. DstMem | SrcReg | Src2ImmByte | ModRM,
  262. DstMem | SrcReg | Src2CL | ModRM, 0, 0,
  263. /* 0xA8 - 0xAF */
  264. ImplicitOps | Stack, ImplicitOps | Stack,
  265. 0, DstMem | SrcReg | ModRM | BitOp | Lock,
  266. DstMem | SrcReg | Src2ImmByte | ModRM,
  267. DstMem | SrcReg | Src2CL | ModRM,
  268. ModRM, 0,
  269. /* 0xB0 - 0xB7 */
  270. ByteOp | DstMem | SrcReg | ModRM | Lock, DstMem | SrcReg | ModRM | Lock,
  271. 0, DstMem | SrcReg | ModRM | BitOp | Lock,
  272. 0, 0, ByteOp | DstReg | SrcMem | ModRM | Mov,
  273. DstReg | SrcMem16 | ModRM | Mov,
  274. /* 0xB8 - 0xBF */
  275. 0, 0,
  276. Group | Group8, DstMem | SrcReg | ModRM | BitOp | Lock,
  277. 0, 0, ByteOp | DstReg | SrcMem | ModRM | Mov,
  278. DstReg | SrcMem16 | ModRM | Mov,
  279. /* 0xC0 - 0xCF */
  280. 0, 0, 0, DstMem | SrcReg | ModRM | Mov,
  281. 0, 0, 0, Group | GroupDual | Group9,
  282. 0, 0, 0, 0, 0, 0, 0, 0,
  283. /* 0xD0 - 0xDF */
  284. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  285. /* 0xE0 - 0xEF */
  286. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  287. /* 0xF0 - 0xFF */
  288. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0
  289. };
  290. static u32 group_table[] = {
  291. [Group1_80*8] =
  292. ByteOp | DstMem | SrcImm | ModRM | Lock,
  293. ByteOp | DstMem | SrcImm | ModRM | Lock,
  294. ByteOp | DstMem | SrcImm | ModRM | Lock,
  295. ByteOp | DstMem | SrcImm | ModRM | Lock,
  296. ByteOp | DstMem | SrcImm | ModRM | Lock,
  297. ByteOp | DstMem | SrcImm | ModRM | Lock,
  298. ByteOp | DstMem | SrcImm | ModRM | Lock,
  299. ByteOp | DstMem | SrcImm | ModRM,
  300. [Group1_81*8] =
  301. DstMem | SrcImm | ModRM | Lock,
  302. DstMem | SrcImm | ModRM | Lock,
  303. DstMem | SrcImm | ModRM | Lock,
  304. DstMem | SrcImm | ModRM | Lock,
  305. DstMem | SrcImm | ModRM | Lock,
  306. DstMem | SrcImm | ModRM | Lock,
  307. DstMem | SrcImm | ModRM | Lock,
  308. DstMem | SrcImm | ModRM,
  309. [Group1_82*8] =
  310. ByteOp | DstMem | SrcImm | ModRM | No64 | Lock,
  311. ByteOp | DstMem | SrcImm | ModRM | No64 | Lock,
  312. ByteOp | DstMem | SrcImm | ModRM | No64 | Lock,
  313. ByteOp | DstMem | SrcImm | ModRM | No64 | Lock,
  314. ByteOp | DstMem | SrcImm | ModRM | No64 | Lock,
  315. ByteOp | DstMem | SrcImm | ModRM | No64 | Lock,
  316. ByteOp | DstMem | SrcImm | ModRM | No64 | Lock,
  317. ByteOp | DstMem | SrcImm | ModRM | No64,
  318. [Group1_83*8] =
  319. DstMem | SrcImmByte | ModRM | Lock,
  320. DstMem | SrcImmByte | ModRM | Lock,
  321. DstMem | SrcImmByte | ModRM | Lock,
  322. DstMem | SrcImmByte | ModRM | Lock,
  323. DstMem | SrcImmByte | ModRM | Lock,
  324. DstMem | SrcImmByte | ModRM | Lock,
  325. DstMem | SrcImmByte | ModRM | Lock,
  326. DstMem | SrcImmByte | ModRM,
  327. [Group1A*8] =
  328. DstMem | SrcNone | ModRM | Mov | Stack, 0, 0, 0, 0, 0, 0, 0,
  329. [Group3_Byte*8] =
  330. ByteOp | SrcImm | DstMem | ModRM, 0,
  331. ByteOp | DstMem | SrcNone | ModRM, ByteOp | DstMem | SrcNone | ModRM,
  332. 0, 0, 0, 0,
  333. [Group3*8] =
  334. DstMem | SrcImm | ModRM, 0,
  335. DstMem | SrcNone | ModRM, DstMem | SrcNone | ModRM,
  336. 0, 0, 0, 0,
  337. [Group4*8] =
  338. ByteOp | DstMem | SrcNone | ModRM, ByteOp | DstMem | SrcNone | ModRM,
  339. 0, 0, 0, 0, 0, 0,
  340. [Group5*8] =
  341. DstMem | SrcNone | ModRM, DstMem | SrcNone | ModRM,
  342. SrcMem | ModRM | Stack, 0,
  343. SrcMem | ModRM | Stack, SrcMemFAddr | ModRM | ImplicitOps,
  344. SrcMem | ModRM | Stack, 0,
  345. [Group7*8] =
  346. 0, 0, ModRM | SrcMem | Priv, ModRM | SrcMem | Priv,
  347. SrcNone | ModRM | DstMem | Mov, 0,
  348. SrcMem16 | ModRM | Mov | Priv, SrcMem | ModRM | ByteOp | Priv,
  349. [Group8*8] =
  350. 0, 0, 0, 0,
  351. DstMem | SrcImmByte | ModRM, DstMem | SrcImmByte | ModRM | Lock,
  352. DstMem | SrcImmByte | ModRM | Lock, DstMem | SrcImmByte | ModRM | Lock,
  353. [Group9*8] =
  354. 0, DstMem64 | ModRM | Lock, 0, 0, 0, 0, 0, 0,
  355. };
  356. static u32 group2_table[] = {
  357. [Group7*8] =
  358. SrcNone | ModRM | Priv, 0, 0, SrcNone | ModRM | Priv,
  359. SrcNone | ModRM | DstMem | Mov, 0,
  360. SrcMem16 | ModRM | Mov | Priv, 0,
  361. [Group9*8] =
  362. 0, 0, 0, 0, 0, 0, 0, 0,
  363. };
  364. /* EFLAGS bit definitions. */
  365. #define EFLG_ID (1<<21)
  366. #define EFLG_VIP (1<<20)
  367. #define EFLG_VIF (1<<19)
  368. #define EFLG_AC (1<<18)
  369. #define EFLG_VM (1<<17)
  370. #define EFLG_RF (1<<16)
  371. #define EFLG_IOPL (3<<12)
  372. #define EFLG_NT (1<<14)
  373. #define EFLG_OF (1<<11)
  374. #define EFLG_DF (1<<10)
  375. #define EFLG_IF (1<<9)
  376. #define EFLG_TF (1<<8)
  377. #define EFLG_SF (1<<7)
  378. #define EFLG_ZF (1<<6)
  379. #define EFLG_AF (1<<4)
  380. #define EFLG_PF (1<<2)
  381. #define EFLG_CF (1<<0)
  382. /*
  383. * Instruction emulation:
  384. * Most instructions are emulated directly via a fragment of inline assembly
  385. * code. This allows us to save/restore EFLAGS and thus very easily pick up
  386. * any modified flags.
  387. */
  388. #if defined(CONFIG_X86_64)
  389. #define _LO32 "k" /* force 32-bit operand */
  390. #define _STK "%%rsp" /* stack pointer */
  391. #elif defined(__i386__)
  392. #define _LO32 "" /* force 32-bit operand */
  393. #define _STK "%%esp" /* stack pointer */
  394. #endif
  395. /*
  396. * These EFLAGS bits are restored from saved value during emulation, and
  397. * any changes are written back to the saved value after emulation.
  398. */
  399. #define EFLAGS_MASK (EFLG_OF|EFLG_SF|EFLG_ZF|EFLG_AF|EFLG_PF|EFLG_CF)
  400. /* Before executing instruction: restore necessary bits in EFLAGS. */
  401. #define _PRE_EFLAGS(_sav, _msk, _tmp) \
  402. /* EFLAGS = (_sav & _msk) | (EFLAGS & ~_msk); _sav &= ~_msk; */ \
  403. "movl %"_sav",%"_LO32 _tmp"; " \
  404. "push %"_tmp"; " \
  405. "push %"_tmp"; " \
  406. "movl %"_msk",%"_LO32 _tmp"; " \
  407. "andl %"_LO32 _tmp",("_STK"); " \
  408. "pushf; " \
  409. "notl %"_LO32 _tmp"; " \
  410. "andl %"_LO32 _tmp",("_STK"); " \
  411. "andl %"_LO32 _tmp","__stringify(BITS_PER_LONG/4)"("_STK"); " \
  412. "pop %"_tmp"; " \
  413. "orl %"_LO32 _tmp",("_STK"); " \
  414. "popf; " \
  415. "pop %"_sav"; "
  416. /* After executing instruction: write-back necessary bits in EFLAGS. */
  417. #define _POST_EFLAGS(_sav, _msk, _tmp) \
  418. /* _sav |= EFLAGS & _msk; */ \
  419. "pushf; " \
  420. "pop %"_tmp"; " \
  421. "andl %"_msk",%"_LO32 _tmp"; " \
  422. "orl %"_LO32 _tmp",%"_sav"; "
  423. #ifdef CONFIG_X86_64
  424. #define ON64(x) x
  425. #else
  426. #define ON64(x)
  427. #endif
  428. #define ____emulate_2op(_op, _src, _dst, _eflags, _x, _y, _suffix) \
  429. do { \
  430. __asm__ __volatile__ ( \
  431. _PRE_EFLAGS("0", "4", "2") \
  432. _op _suffix " %"_x"3,%1; " \
  433. _POST_EFLAGS("0", "4", "2") \
  434. : "=m" (_eflags), "=m" ((_dst).val), \
  435. "=&r" (_tmp) \
  436. : _y ((_src).val), "i" (EFLAGS_MASK)); \
  437. } while (0)
  438. /* Raw emulation: instruction has two explicit operands. */
  439. #define __emulate_2op_nobyte(_op,_src,_dst,_eflags,_wx,_wy,_lx,_ly,_qx,_qy) \
  440. do { \
  441. unsigned long _tmp; \
  442. \
  443. switch ((_dst).bytes) { \
  444. case 2: \
  445. ____emulate_2op(_op,_src,_dst,_eflags,_wx,_wy,"w"); \
  446. break; \
  447. case 4: \
  448. ____emulate_2op(_op,_src,_dst,_eflags,_lx,_ly,"l"); \
  449. break; \
  450. case 8: \
  451. ON64(____emulate_2op(_op,_src,_dst,_eflags,_qx,_qy,"q")); \
  452. break; \
  453. } \
  454. } while (0)
  455. #define __emulate_2op(_op,_src,_dst,_eflags,_bx,_by,_wx,_wy,_lx,_ly,_qx,_qy) \
  456. do { \
  457. unsigned long _tmp; \
  458. switch ((_dst).bytes) { \
  459. case 1: \
  460. ____emulate_2op(_op,_src,_dst,_eflags,_bx,_by,"b"); \
  461. break; \
  462. default: \
  463. __emulate_2op_nobyte(_op, _src, _dst, _eflags, \
  464. _wx, _wy, _lx, _ly, _qx, _qy); \
  465. break; \
  466. } \
  467. } while (0)
  468. /* Source operand is byte-sized and may be restricted to just %cl. */
  469. #define emulate_2op_SrcB(_op, _src, _dst, _eflags) \
  470. __emulate_2op(_op, _src, _dst, _eflags, \
  471. "b", "c", "b", "c", "b", "c", "b", "c")
  472. /* Source operand is byte, word, long or quad sized. */
  473. #define emulate_2op_SrcV(_op, _src, _dst, _eflags) \
  474. __emulate_2op(_op, _src, _dst, _eflags, \
  475. "b", "q", "w", "r", _LO32, "r", "", "r")
  476. /* Source operand is word, long or quad sized. */
  477. #define emulate_2op_SrcV_nobyte(_op, _src, _dst, _eflags) \
  478. __emulate_2op_nobyte(_op, _src, _dst, _eflags, \
  479. "w", "r", _LO32, "r", "", "r")
  480. /* Instruction has three operands and one operand is stored in ECX register */
  481. #define __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, _suffix, _type) \
  482. do { \
  483. unsigned long _tmp; \
  484. _type _clv = (_cl).val; \
  485. _type _srcv = (_src).val; \
  486. _type _dstv = (_dst).val; \
  487. \
  488. __asm__ __volatile__ ( \
  489. _PRE_EFLAGS("0", "5", "2") \
  490. _op _suffix " %4,%1 \n" \
  491. _POST_EFLAGS("0", "5", "2") \
  492. : "=m" (_eflags), "+r" (_dstv), "=&r" (_tmp) \
  493. : "c" (_clv) , "r" (_srcv), "i" (EFLAGS_MASK) \
  494. ); \
  495. \
  496. (_cl).val = (unsigned long) _clv; \
  497. (_src).val = (unsigned long) _srcv; \
  498. (_dst).val = (unsigned long) _dstv; \
  499. } while (0)
  500. #define emulate_2op_cl(_op, _cl, _src, _dst, _eflags) \
  501. do { \
  502. switch ((_dst).bytes) { \
  503. case 2: \
  504. __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
  505. "w", unsigned short); \
  506. break; \
  507. case 4: \
  508. __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
  509. "l", unsigned int); \
  510. break; \
  511. case 8: \
  512. ON64(__emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
  513. "q", unsigned long)); \
  514. break; \
  515. } \
  516. } while (0)
  517. #define __emulate_1op(_op, _dst, _eflags, _suffix) \
  518. do { \
  519. unsigned long _tmp; \
  520. \
  521. __asm__ __volatile__ ( \
  522. _PRE_EFLAGS("0", "3", "2") \
  523. _op _suffix " %1; " \
  524. _POST_EFLAGS("0", "3", "2") \
  525. : "=m" (_eflags), "+m" ((_dst).val), \
  526. "=&r" (_tmp) \
  527. : "i" (EFLAGS_MASK)); \
  528. } while (0)
  529. /* Instruction has only one explicit operand (no source operand). */
  530. #define emulate_1op(_op, _dst, _eflags) \
  531. do { \
  532. switch ((_dst).bytes) { \
  533. case 1: __emulate_1op(_op, _dst, _eflags, "b"); break; \
  534. case 2: __emulate_1op(_op, _dst, _eflags, "w"); break; \
  535. case 4: __emulate_1op(_op, _dst, _eflags, "l"); break; \
  536. case 8: ON64(__emulate_1op(_op, _dst, _eflags, "q")); break; \
  537. } \
  538. } while (0)
  539. /* Fetch next part of the instruction being emulated. */
  540. #define insn_fetch(_type, _size, _eip) \
  541. ({ unsigned long _x; \
  542. rc = do_insn_fetch(ctxt, ops, (_eip), &_x, (_size)); \
  543. if (rc != X86EMUL_CONTINUE) \
  544. goto done; \
  545. (_eip) += (_size); \
  546. (_type)_x; \
  547. })
  548. #define insn_fetch_arr(_arr, _size, _eip) \
  549. ({ rc = do_insn_fetch(ctxt, ops, (_eip), _arr, (_size)); \
  550. if (rc != X86EMUL_CONTINUE) \
  551. goto done; \
  552. (_eip) += (_size); \
  553. })
  554. static inline unsigned long ad_mask(struct decode_cache *c)
  555. {
  556. return (1UL << (c->ad_bytes << 3)) - 1;
  557. }
  558. /* Access/update address held in a register, based on addressing mode. */
  559. static inline unsigned long
  560. address_mask(struct decode_cache *c, unsigned long reg)
  561. {
  562. if (c->ad_bytes == sizeof(unsigned long))
  563. return reg;
  564. else
  565. return reg & ad_mask(c);
  566. }
  567. static inline unsigned long
  568. register_address(struct decode_cache *c, unsigned long base, unsigned long reg)
  569. {
  570. return base + address_mask(c, reg);
  571. }
  572. static inline void
  573. register_address_increment(struct decode_cache *c, unsigned long *reg, int inc)
  574. {
  575. if (c->ad_bytes == sizeof(unsigned long))
  576. *reg += inc;
  577. else
  578. *reg = (*reg & ~ad_mask(c)) | ((*reg + inc) & ad_mask(c));
  579. }
  580. static inline void jmp_rel(struct decode_cache *c, int rel)
  581. {
  582. register_address_increment(c, &c->eip, rel);
  583. }
  584. static void set_seg_override(struct decode_cache *c, int seg)
  585. {
  586. c->has_seg_override = true;
  587. c->seg_override = seg;
  588. }
  589. static unsigned long seg_base(struct x86_emulate_ctxt *ctxt,
  590. struct x86_emulate_ops *ops, int seg)
  591. {
  592. if (ctxt->mode == X86EMUL_MODE_PROT64 && seg < VCPU_SREG_FS)
  593. return 0;
  594. return ops->get_cached_segment_base(seg, ctxt->vcpu);
  595. }
  596. static unsigned long seg_override_base(struct x86_emulate_ctxt *ctxt,
  597. struct x86_emulate_ops *ops,
  598. struct decode_cache *c)
  599. {
  600. if (!c->has_seg_override)
  601. return 0;
  602. return seg_base(ctxt, ops, c->seg_override);
  603. }
  604. static unsigned long es_base(struct x86_emulate_ctxt *ctxt,
  605. struct x86_emulate_ops *ops)
  606. {
  607. return seg_base(ctxt, ops, VCPU_SREG_ES);
  608. }
  609. static unsigned long ss_base(struct x86_emulate_ctxt *ctxt,
  610. struct x86_emulate_ops *ops)
  611. {
  612. return seg_base(ctxt, ops, VCPU_SREG_SS);
  613. }
  614. static int do_fetch_insn_byte(struct x86_emulate_ctxt *ctxt,
  615. struct x86_emulate_ops *ops,
  616. unsigned long eip, u8 *dest)
  617. {
  618. struct fetch_cache *fc = &ctxt->decode.fetch;
  619. int rc;
  620. int size, cur_size;
  621. if (eip == fc->end) {
  622. cur_size = fc->end - fc->start;
  623. size = min(15UL - cur_size, PAGE_SIZE - offset_in_page(eip));
  624. rc = ops->fetch(ctxt->cs_base + eip, fc->data + cur_size,
  625. size, ctxt->vcpu, NULL);
  626. if (rc != X86EMUL_CONTINUE)
  627. return rc;
  628. fc->end += size;
  629. }
  630. *dest = fc->data[eip - fc->start];
  631. return X86EMUL_CONTINUE;
  632. }
  633. static int do_insn_fetch(struct x86_emulate_ctxt *ctxt,
  634. struct x86_emulate_ops *ops,
  635. unsigned long eip, void *dest, unsigned size)
  636. {
  637. int rc;
  638. /* x86 instructions are limited to 15 bytes. */
  639. if (eip + size - ctxt->eip > 15)
  640. return X86EMUL_UNHANDLEABLE;
  641. while (size--) {
  642. rc = do_fetch_insn_byte(ctxt, ops, eip++, dest++);
  643. if (rc != X86EMUL_CONTINUE)
  644. return rc;
  645. }
  646. return X86EMUL_CONTINUE;
  647. }
  648. /*
  649. * Given the 'reg' portion of a ModRM byte, and a register block, return a
  650. * pointer into the block that addresses the relevant register.
  651. * @highbyte_regs specifies whether to decode AH,CH,DH,BH.
  652. */
  653. static void *decode_register(u8 modrm_reg, unsigned long *regs,
  654. int highbyte_regs)
  655. {
  656. void *p;
  657. p = &regs[modrm_reg];
  658. if (highbyte_regs && modrm_reg >= 4 && modrm_reg < 8)
  659. p = (unsigned char *)&regs[modrm_reg & 3] + 1;
  660. return p;
  661. }
  662. static int read_descriptor(struct x86_emulate_ctxt *ctxt,
  663. struct x86_emulate_ops *ops,
  664. void *ptr,
  665. u16 *size, unsigned long *address, int op_bytes)
  666. {
  667. int rc;
  668. if (op_bytes == 2)
  669. op_bytes = 3;
  670. *address = 0;
  671. rc = ops->read_std((unsigned long)ptr, (unsigned long *)size, 2,
  672. ctxt->vcpu, NULL);
  673. if (rc != X86EMUL_CONTINUE)
  674. return rc;
  675. rc = ops->read_std((unsigned long)ptr + 2, address, op_bytes,
  676. ctxt->vcpu, NULL);
  677. return rc;
  678. }
  679. static int test_cc(unsigned int condition, unsigned int flags)
  680. {
  681. int rc = 0;
  682. switch ((condition & 15) >> 1) {
  683. case 0: /* o */
  684. rc |= (flags & EFLG_OF);
  685. break;
  686. case 1: /* b/c/nae */
  687. rc |= (flags & EFLG_CF);
  688. break;
  689. case 2: /* z/e */
  690. rc |= (flags & EFLG_ZF);
  691. break;
  692. case 3: /* be/na */
  693. rc |= (flags & (EFLG_CF|EFLG_ZF));
  694. break;
  695. case 4: /* s */
  696. rc |= (flags & EFLG_SF);
  697. break;
  698. case 5: /* p/pe */
  699. rc |= (flags & EFLG_PF);
  700. break;
  701. case 7: /* le/ng */
  702. rc |= (flags & EFLG_ZF);
  703. /* fall through */
  704. case 6: /* l/nge */
  705. rc |= (!(flags & EFLG_SF) != !(flags & EFLG_OF));
  706. break;
  707. }
  708. /* Odd condition identifiers (lsb == 1) have inverted sense. */
  709. return (!!rc ^ (condition & 1));
  710. }
  711. static void decode_register_operand(struct operand *op,
  712. struct decode_cache *c,
  713. int inhibit_bytereg)
  714. {
  715. unsigned reg = c->modrm_reg;
  716. int highbyte_regs = c->rex_prefix == 0;
  717. if (!(c->d & ModRM))
  718. reg = (c->b & 7) | ((c->rex_prefix & 1) << 3);
  719. op->type = OP_REG;
  720. if ((c->d & ByteOp) && !inhibit_bytereg) {
  721. op->ptr = decode_register(reg, c->regs, highbyte_regs);
  722. op->val = *(u8 *)op->ptr;
  723. op->bytes = 1;
  724. } else {
  725. op->ptr = decode_register(reg, c->regs, 0);
  726. op->bytes = c->op_bytes;
  727. switch (op->bytes) {
  728. case 2:
  729. op->val = *(u16 *)op->ptr;
  730. break;
  731. case 4:
  732. op->val = *(u32 *)op->ptr;
  733. break;
  734. case 8:
  735. op->val = *(u64 *) op->ptr;
  736. break;
  737. }
  738. }
  739. op->orig_val = op->val;
  740. }
  741. static int decode_modrm(struct x86_emulate_ctxt *ctxt,
  742. struct x86_emulate_ops *ops)
  743. {
  744. struct decode_cache *c = &ctxt->decode;
  745. u8 sib;
  746. int index_reg = 0, base_reg = 0, scale;
  747. int rc = X86EMUL_CONTINUE;
  748. if (c->rex_prefix) {
  749. c->modrm_reg = (c->rex_prefix & 4) << 1; /* REX.R */
  750. index_reg = (c->rex_prefix & 2) << 2; /* REX.X */
  751. c->modrm_rm = base_reg = (c->rex_prefix & 1) << 3; /* REG.B */
  752. }
  753. c->modrm = insn_fetch(u8, 1, c->eip);
  754. c->modrm_mod |= (c->modrm & 0xc0) >> 6;
  755. c->modrm_reg |= (c->modrm & 0x38) >> 3;
  756. c->modrm_rm |= (c->modrm & 0x07);
  757. c->modrm_ea = 0;
  758. c->use_modrm_ea = 1;
  759. if (c->modrm_mod == 3) {
  760. c->modrm_ptr = decode_register(c->modrm_rm,
  761. c->regs, c->d & ByteOp);
  762. c->modrm_val = *(unsigned long *)c->modrm_ptr;
  763. return rc;
  764. }
  765. if (c->ad_bytes == 2) {
  766. unsigned bx = c->regs[VCPU_REGS_RBX];
  767. unsigned bp = c->regs[VCPU_REGS_RBP];
  768. unsigned si = c->regs[VCPU_REGS_RSI];
  769. unsigned di = c->regs[VCPU_REGS_RDI];
  770. /* 16-bit ModR/M decode. */
  771. switch (c->modrm_mod) {
  772. case 0:
  773. if (c->modrm_rm == 6)
  774. c->modrm_ea += insn_fetch(u16, 2, c->eip);
  775. break;
  776. case 1:
  777. c->modrm_ea += insn_fetch(s8, 1, c->eip);
  778. break;
  779. case 2:
  780. c->modrm_ea += insn_fetch(u16, 2, c->eip);
  781. break;
  782. }
  783. switch (c->modrm_rm) {
  784. case 0:
  785. c->modrm_ea += bx + si;
  786. break;
  787. case 1:
  788. c->modrm_ea += bx + di;
  789. break;
  790. case 2:
  791. c->modrm_ea += bp + si;
  792. break;
  793. case 3:
  794. c->modrm_ea += bp + di;
  795. break;
  796. case 4:
  797. c->modrm_ea += si;
  798. break;
  799. case 5:
  800. c->modrm_ea += di;
  801. break;
  802. case 6:
  803. if (c->modrm_mod != 0)
  804. c->modrm_ea += bp;
  805. break;
  806. case 7:
  807. c->modrm_ea += bx;
  808. break;
  809. }
  810. if (c->modrm_rm == 2 || c->modrm_rm == 3 ||
  811. (c->modrm_rm == 6 && c->modrm_mod != 0))
  812. if (!c->has_seg_override)
  813. set_seg_override(c, VCPU_SREG_SS);
  814. c->modrm_ea = (u16)c->modrm_ea;
  815. } else {
  816. /* 32/64-bit ModR/M decode. */
  817. if ((c->modrm_rm & 7) == 4) {
  818. sib = insn_fetch(u8, 1, c->eip);
  819. index_reg |= (sib >> 3) & 7;
  820. base_reg |= sib & 7;
  821. scale = sib >> 6;
  822. if ((base_reg & 7) == 5 && c->modrm_mod == 0)
  823. c->modrm_ea += insn_fetch(s32, 4, c->eip);
  824. else
  825. c->modrm_ea += c->regs[base_reg];
  826. if (index_reg != 4)
  827. c->modrm_ea += c->regs[index_reg] << scale;
  828. } else if ((c->modrm_rm & 7) == 5 && c->modrm_mod == 0) {
  829. if (ctxt->mode == X86EMUL_MODE_PROT64)
  830. c->rip_relative = 1;
  831. } else
  832. c->modrm_ea += c->regs[c->modrm_rm];
  833. switch (c->modrm_mod) {
  834. case 0:
  835. if (c->modrm_rm == 5)
  836. c->modrm_ea += insn_fetch(s32, 4, c->eip);
  837. break;
  838. case 1:
  839. c->modrm_ea += insn_fetch(s8, 1, c->eip);
  840. break;
  841. case 2:
  842. c->modrm_ea += insn_fetch(s32, 4, c->eip);
  843. break;
  844. }
  845. }
  846. done:
  847. return rc;
  848. }
  849. static int decode_abs(struct x86_emulate_ctxt *ctxt,
  850. struct x86_emulate_ops *ops)
  851. {
  852. struct decode_cache *c = &ctxt->decode;
  853. int rc = X86EMUL_CONTINUE;
  854. switch (c->ad_bytes) {
  855. case 2:
  856. c->modrm_ea = insn_fetch(u16, 2, c->eip);
  857. break;
  858. case 4:
  859. c->modrm_ea = insn_fetch(u32, 4, c->eip);
  860. break;
  861. case 8:
  862. c->modrm_ea = insn_fetch(u64, 8, c->eip);
  863. break;
  864. }
  865. done:
  866. return rc;
  867. }
  868. int
  869. x86_decode_insn(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
  870. {
  871. struct decode_cache *c = &ctxt->decode;
  872. int rc = X86EMUL_CONTINUE;
  873. int mode = ctxt->mode;
  874. int def_op_bytes, def_ad_bytes, group;
  875. /* we cannot decode insn before we complete previous rep insn */
  876. WARN_ON(ctxt->restart);
  877. /* Shadow copy of register state. Committed on successful emulation. */
  878. memset(c, 0, sizeof(struct decode_cache));
  879. c->eip = ctxt->eip;
  880. c->fetch.start = c->fetch.end = c->eip;
  881. ctxt->cs_base = seg_base(ctxt, ops, VCPU_SREG_CS);
  882. memcpy(c->regs, ctxt->vcpu->arch.regs, sizeof c->regs);
  883. switch (mode) {
  884. case X86EMUL_MODE_REAL:
  885. case X86EMUL_MODE_VM86:
  886. case X86EMUL_MODE_PROT16:
  887. def_op_bytes = def_ad_bytes = 2;
  888. break;
  889. case X86EMUL_MODE_PROT32:
  890. def_op_bytes = def_ad_bytes = 4;
  891. break;
  892. #ifdef CONFIG_X86_64
  893. case X86EMUL_MODE_PROT64:
  894. def_op_bytes = 4;
  895. def_ad_bytes = 8;
  896. break;
  897. #endif
  898. default:
  899. return -1;
  900. }
  901. c->op_bytes = def_op_bytes;
  902. c->ad_bytes = def_ad_bytes;
  903. /* Legacy prefixes. */
  904. for (;;) {
  905. switch (c->b = insn_fetch(u8, 1, c->eip)) {
  906. case 0x66: /* operand-size override */
  907. /* switch between 2/4 bytes */
  908. c->op_bytes = def_op_bytes ^ 6;
  909. break;
  910. case 0x67: /* address-size override */
  911. if (mode == X86EMUL_MODE_PROT64)
  912. /* switch between 4/8 bytes */
  913. c->ad_bytes = def_ad_bytes ^ 12;
  914. else
  915. /* switch between 2/4 bytes */
  916. c->ad_bytes = def_ad_bytes ^ 6;
  917. break;
  918. case 0x26: /* ES override */
  919. case 0x2e: /* CS override */
  920. case 0x36: /* SS override */
  921. case 0x3e: /* DS override */
  922. set_seg_override(c, (c->b >> 3) & 3);
  923. break;
  924. case 0x64: /* FS override */
  925. case 0x65: /* GS override */
  926. set_seg_override(c, c->b & 7);
  927. break;
  928. case 0x40 ... 0x4f: /* REX */
  929. if (mode != X86EMUL_MODE_PROT64)
  930. goto done_prefixes;
  931. c->rex_prefix = c->b;
  932. continue;
  933. case 0xf0: /* LOCK */
  934. c->lock_prefix = 1;
  935. break;
  936. case 0xf2: /* REPNE/REPNZ */
  937. c->rep_prefix = REPNE_PREFIX;
  938. break;
  939. case 0xf3: /* REP/REPE/REPZ */
  940. c->rep_prefix = REPE_PREFIX;
  941. break;
  942. default:
  943. goto done_prefixes;
  944. }
  945. /* Any legacy prefix after a REX prefix nullifies its effect. */
  946. c->rex_prefix = 0;
  947. }
  948. done_prefixes:
  949. /* REX prefix. */
  950. if (c->rex_prefix)
  951. if (c->rex_prefix & 8)
  952. c->op_bytes = 8; /* REX.W */
  953. /* Opcode byte(s). */
  954. c->d = opcode_table[c->b];
  955. if (c->d == 0) {
  956. /* Two-byte opcode? */
  957. if (c->b == 0x0f) {
  958. c->twobyte = 1;
  959. c->b = insn_fetch(u8, 1, c->eip);
  960. c->d = twobyte_table[c->b];
  961. }
  962. }
  963. if (c->d & Group) {
  964. group = c->d & GroupMask;
  965. c->modrm = insn_fetch(u8, 1, c->eip);
  966. --c->eip;
  967. group = (group << 3) + ((c->modrm >> 3) & 7);
  968. if ((c->d & GroupDual) && (c->modrm >> 6) == 3)
  969. c->d = group2_table[group];
  970. else
  971. c->d = group_table[group];
  972. }
  973. /* Unrecognised? */
  974. if (c->d == 0) {
  975. DPRINTF("Cannot emulate %02x\n", c->b);
  976. return -1;
  977. }
  978. if (mode == X86EMUL_MODE_PROT64 && (c->d & Stack))
  979. c->op_bytes = 8;
  980. /* ModRM and SIB bytes. */
  981. if (c->d & ModRM)
  982. rc = decode_modrm(ctxt, ops);
  983. else if (c->d & MemAbs)
  984. rc = decode_abs(ctxt, ops);
  985. if (rc != X86EMUL_CONTINUE)
  986. goto done;
  987. if (!c->has_seg_override)
  988. set_seg_override(c, VCPU_SREG_DS);
  989. if (!(!c->twobyte && c->b == 0x8d))
  990. c->modrm_ea += seg_override_base(ctxt, ops, c);
  991. if (c->ad_bytes != 8)
  992. c->modrm_ea = (u32)c->modrm_ea;
  993. if (c->rip_relative)
  994. c->modrm_ea += c->eip;
  995. /*
  996. * Decode and fetch the source operand: register, memory
  997. * or immediate.
  998. */
  999. switch (c->d & SrcMask) {
  1000. case SrcNone:
  1001. break;
  1002. case SrcReg:
  1003. decode_register_operand(&c->src, c, 0);
  1004. break;
  1005. case SrcMem16:
  1006. c->src.bytes = 2;
  1007. goto srcmem_common;
  1008. case SrcMem32:
  1009. c->src.bytes = 4;
  1010. goto srcmem_common;
  1011. case SrcMem:
  1012. c->src.bytes = (c->d & ByteOp) ? 1 :
  1013. c->op_bytes;
  1014. /* Don't fetch the address for invlpg: it could be unmapped. */
  1015. if (c->twobyte && c->b == 0x01 && c->modrm_reg == 7)
  1016. break;
  1017. srcmem_common:
  1018. /*
  1019. * For instructions with a ModR/M byte, switch to register
  1020. * access if Mod = 3.
  1021. */
  1022. if ((c->d & ModRM) && c->modrm_mod == 3) {
  1023. c->src.type = OP_REG;
  1024. c->src.val = c->modrm_val;
  1025. c->src.ptr = c->modrm_ptr;
  1026. break;
  1027. }
  1028. c->src.type = OP_MEM;
  1029. c->src.ptr = (unsigned long *)c->modrm_ea;
  1030. c->src.val = 0;
  1031. break;
  1032. case SrcImm:
  1033. case SrcImmU:
  1034. c->src.type = OP_IMM;
  1035. c->src.ptr = (unsigned long *)c->eip;
  1036. c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  1037. if (c->src.bytes == 8)
  1038. c->src.bytes = 4;
  1039. /* NB. Immediates are sign-extended as necessary. */
  1040. switch (c->src.bytes) {
  1041. case 1:
  1042. c->src.val = insn_fetch(s8, 1, c->eip);
  1043. break;
  1044. case 2:
  1045. c->src.val = insn_fetch(s16, 2, c->eip);
  1046. break;
  1047. case 4:
  1048. c->src.val = insn_fetch(s32, 4, c->eip);
  1049. break;
  1050. }
  1051. if ((c->d & SrcMask) == SrcImmU) {
  1052. switch (c->src.bytes) {
  1053. case 1:
  1054. c->src.val &= 0xff;
  1055. break;
  1056. case 2:
  1057. c->src.val &= 0xffff;
  1058. break;
  1059. case 4:
  1060. c->src.val &= 0xffffffff;
  1061. break;
  1062. }
  1063. }
  1064. break;
  1065. case SrcImmByte:
  1066. case SrcImmUByte:
  1067. c->src.type = OP_IMM;
  1068. c->src.ptr = (unsigned long *)c->eip;
  1069. c->src.bytes = 1;
  1070. if ((c->d & SrcMask) == SrcImmByte)
  1071. c->src.val = insn_fetch(s8, 1, c->eip);
  1072. else
  1073. c->src.val = insn_fetch(u8, 1, c->eip);
  1074. break;
  1075. case SrcOne:
  1076. c->src.bytes = 1;
  1077. c->src.val = 1;
  1078. break;
  1079. case SrcSI:
  1080. c->src.type = OP_MEM;
  1081. c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  1082. c->src.ptr = (unsigned long *)
  1083. register_address(c, seg_override_base(ctxt, ops, c),
  1084. c->regs[VCPU_REGS_RSI]);
  1085. c->src.val = 0;
  1086. break;
  1087. case SrcImmFAddr:
  1088. c->src.type = OP_IMM;
  1089. c->src.ptr = (unsigned long *)c->eip;
  1090. c->src.bytes = c->op_bytes + 2;
  1091. insn_fetch_arr(c->src.valptr, c->src.bytes, c->eip);
  1092. break;
  1093. case SrcMemFAddr:
  1094. c->src.type = OP_MEM;
  1095. c->src.ptr = (unsigned long *)c->modrm_ea;
  1096. c->src.bytes = c->op_bytes + 2;
  1097. break;
  1098. }
  1099. /*
  1100. * Decode and fetch the second source operand: register, memory
  1101. * or immediate.
  1102. */
  1103. switch (c->d & Src2Mask) {
  1104. case Src2None:
  1105. break;
  1106. case Src2CL:
  1107. c->src2.bytes = 1;
  1108. c->src2.val = c->regs[VCPU_REGS_RCX] & 0x8;
  1109. break;
  1110. case Src2ImmByte:
  1111. c->src2.type = OP_IMM;
  1112. c->src2.ptr = (unsigned long *)c->eip;
  1113. c->src2.bytes = 1;
  1114. c->src2.val = insn_fetch(u8, 1, c->eip);
  1115. break;
  1116. case Src2One:
  1117. c->src2.bytes = 1;
  1118. c->src2.val = 1;
  1119. break;
  1120. }
  1121. /* Decode and fetch the destination operand: register or memory. */
  1122. switch (c->d & DstMask) {
  1123. case ImplicitOps:
  1124. /* Special instructions do their own operand decoding. */
  1125. return 0;
  1126. case DstReg:
  1127. decode_register_operand(&c->dst, c,
  1128. c->twobyte && (c->b == 0xb6 || c->b == 0xb7));
  1129. break;
  1130. case DstMem:
  1131. case DstMem64:
  1132. if ((c->d & ModRM) && c->modrm_mod == 3) {
  1133. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  1134. c->dst.type = OP_REG;
  1135. c->dst.val = c->dst.orig_val = c->modrm_val;
  1136. c->dst.ptr = c->modrm_ptr;
  1137. break;
  1138. }
  1139. c->dst.type = OP_MEM;
  1140. c->dst.ptr = (unsigned long *)c->modrm_ea;
  1141. if ((c->d & DstMask) == DstMem64)
  1142. c->dst.bytes = 8;
  1143. else
  1144. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  1145. c->dst.val = 0;
  1146. if (c->d & BitOp) {
  1147. unsigned long mask = ~(c->dst.bytes * 8 - 1);
  1148. c->dst.ptr = (void *)c->dst.ptr +
  1149. (c->src.val & mask) / 8;
  1150. }
  1151. break;
  1152. case DstAcc:
  1153. c->dst.type = OP_REG;
  1154. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  1155. c->dst.ptr = &c->regs[VCPU_REGS_RAX];
  1156. switch (c->dst.bytes) {
  1157. case 1:
  1158. c->dst.val = *(u8 *)c->dst.ptr;
  1159. break;
  1160. case 2:
  1161. c->dst.val = *(u16 *)c->dst.ptr;
  1162. break;
  1163. case 4:
  1164. c->dst.val = *(u32 *)c->dst.ptr;
  1165. break;
  1166. case 8:
  1167. c->dst.val = *(u64 *)c->dst.ptr;
  1168. break;
  1169. }
  1170. c->dst.orig_val = c->dst.val;
  1171. break;
  1172. case DstDI:
  1173. c->dst.type = OP_MEM;
  1174. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  1175. c->dst.ptr = (unsigned long *)
  1176. register_address(c, es_base(ctxt, ops),
  1177. c->regs[VCPU_REGS_RDI]);
  1178. c->dst.val = 0;
  1179. break;
  1180. }
  1181. done:
  1182. return (rc == X86EMUL_UNHANDLEABLE) ? -1 : 0;
  1183. }
  1184. static int read_emulated(struct x86_emulate_ctxt *ctxt,
  1185. struct x86_emulate_ops *ops,
  1186. unsigned long addr, void *dest, unsigned size)
  1187. {
  1188. int rc;
  1189. struct read_cache *mc = &ctxt->decode.mem_read;
  1190. u32 err;
  1191. while (size) {
  1192. int n = min(size, 8u);
  1193. size -= n;
  1194. if (mc->pos < mc->end)
  1195. goto read_cached;
  1196. rc = ops->read_emulated(addr, mc->data + mc->end, n, &err,
  1197. ctxt->vcpu);
  1198. if (rc == X86EMUL_PROPAGATE_FAULT)
  1199. kvm_inject_page_fault(ctxt->vcpu, addr, err);
  1200. if (rc != X86EMUL_CONTINUE)
  1201. return rc;
  1202. mc->end += n;
  1203. read_cached:
  1204. memcpy(dest, mc->data + mc->pos, n);
  1205. mc->pos += n;
  1206. dest += n;
  1207. addr += n;
  1208. }
  1209. return X86EMUL_CONTINUE;
  1210. }
  1211. static int pio_in_emulated(struct x86_emulate_ctxt *ctxt,
  1212. struct x86_emulate_ops *ops,
  1213. unsigned int size, unsigned short port,
  1214. void *dest)
  1215. {
  1216. struct read_cache *rc = &ctxt->decode.io_read;
  1217. if (rc->pos == rc->end) { /* refill pio read ahead */
  1218. struct decode_cache *c = &ctxt->decode;
  1219. unsigned int in_page, n;
  1220. unsigned int count = c->rep_prefix ?
  1221. address_mask(c, c->regs[VCPU_REGS_RCX]) : 1;
  1222. in_page = (ctxt->eflags & EFLG_DF) ?
  1223. offset_in_page(c->regs[VCPU_REGS_RDI]) :
  1224. PAGE_SIZE - offset_in_page(c->regs[VCPU_REGS_RDI]);
  1225. n = min(min(in_page, (unsigned int)sizeof(rc->data)) / size,
  1226. count);
  1227. if (n == 0)
  1228. n = 1;
  1229. rc->pos = rc->end = 0;
  1230. if (!ops->pio_in_emulated(size, port, rc->data, n, ctxt->vcpu))
  1231. return 0;
  1232. rc->end = n * size;
  1233. }
  1234. memcpy(dest, rc->data + rc->pos, size);
  1235. rc->pos += size;
  1236. return 1;
  1237. }
  1238. static u32 desc_limit_scaled(struct desc_struct *desc)
  1239. {
  1240. u32 limit = get_desc_limit(desc);
  1241. return desc->g ? (limit << 12) | 0xfff : limit;
  1242. }
  1243. static void get_descriptor_table_ptr(struct x86_emulate_ctxt *ctxt,
  1244. struct x86_emulate_ops *ops,
  1245. u16 selector, struct desc_ptr *dt)
  1246. {
  1247. if (selector & 1 << 2) {
  1248. struct desc_struct desc;
  1249. memset (dt, 0, sizeof *dt);
  1250. if (!ops->get_cached_descriptor(&desc, VCPU_SREG_LDTR, ctxt->vcpu))
  1251. return;
  1252. dt->size = desc_limit_scaled(&desc); /* what if limit > 65535? */
  1253. dt->address = get_desc_base(&desc);
  1254. } else
  1255. ops->get_gdt(dt, ctxt->vcpu);
  1256. }
  1257. /* allowed just for 8 bytes segments */
  1258. static int read_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  1259. struct x86_emulate_ops *ops,
  1260. u16 selector, struct desc_struct *desc)
  1261. {
  1262. struct desc_ptr dt;
  1263. u16 index = selector >> 3;
  1264. int ret;
  1265. u32 err;
  1266. ulong addr;
  1267. get_descriptor_table_ptr(ctxt, ops, selector, &dt);
  1268. if (dt.size < index * 8 + 7) {
  1269. kvm_inject_gp(ctxt->vcpu, selector & 0xfffc);
  1270. return X86EMUL_PROPAGATE_FAULT;
  1271. }
  1272. addr = dt.address + index * 8;
  1273. ret = ops->read_std(addr, desc, sizeof *desc, ctxt->vcpu, &err);
  1274. if (ret == X86EMUL_PROPAGATE_FAULT)
  1275. kvm_inject_page_fault(ctxt->vcpu, addr, err);
  1276. return ret;
  1277. }
  1278. /* allowed just for 8 bytes segments */
  1279. static int write_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  1280. struct x86_emulate_ops *ops,
  1281. u16 selector, struct desc_struct *desc)
  1282. {
  1283. struct desc_ptr dt;
  1284. u16 index = selector >> 3;
  1285. u32 err;
  1286. ulong addr;
  1287. int ret;
  1288. get_descriptor_table_ptr(ctxt, ops, selector, &dt);
  1289. if (dt.size < index * 8 + 7) {
  1290. kvm_inject_gp(ctxt->vcpu, selector & 0xfffc);
  1291. return X86EMUL_PROPAGATE_FAULT;
  1292. }
  1293. addr = dt.address + index * 8;
  1294. ret = ops->write_std(addr, desc, sizeof *desc, ctxt->vcpu, &err);
  1295. if (ret == X86EMUL_PROPAGATE_FAULT)
  1296. kvm_inject_page_fault(ctxt->vcpu, addr, err);
  1297. return ret;
  1298. }
  1299. static int load_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  1300. struct x86_emulate_ops *ops,
  1301. u16 selector, int seg)
  1302. {
  1303. struct desc_struct seg_desc;
  1304. u8 dpl, rpl, cpl;
  1305. unsigned err_vec = GP_VECTOR;
  1306. u32 err_code = 0;
  1307. bool null_selector = !(selector & ~0x3); /* 0000-0003 are null */
  1308. int ret;
  1309. memset(&seg_desc, 0, sizeof seg_desc);
  1310. if ((seg <= VCPU_SREG_GS && ctxt->mode == X86EMUL_MODE_VM86)
  1311. || ctxt->mode == X86EMUL_MODE_REAL) {
  1312. /* set real mode segment descriptor */
  1313. set_desc_base(&seg_desc, selector << 4);
  1314. set_desc_limit(&seg_desc, 0xffff);
  1315. seg_desc.type = 3;
  1316. seg_desc.p = 1;
  1317. seg_desc.s = 1;
  1318. goto load;
  1319. }
  1320. /* NULL selector is not valid for TR, CS and SS */
  1321. if ((seg == VCPU_SREG_CS || seg == VCPU_SREG_SS || seg == VCPU_SREG_TR)
  1322. && null_selector)
  1323. goto exception;
  1324. /* TR should be in GDT only */
  1325. if (seg == VCPU_SREG_TR && (selector & (1 << 2)))
  1326. goto exception;
  1327. if (null_selector) /* for NULL selector skip all following checks */
  1328. goto load;
  1329. ret = read_segment_descriptor(ctxt, ops, selector, &seg_desc);
  1330. if (ret != X86EMUL_CONTINUE)
  1331. return ret;
  1332. err_code = selector & 0xfffc;
  1333. err_vec = GP_VECTOR;
  1334. /* can't load system descriptor into segment selecor */
  1335. if (seg <= VCPU_SREG_GS && !seg_desc.s)
  1336. goto exception;
  1337. if (!seg_desc.p) {
  1338. err_vec = (seg == VCPU_SREG_SS) ? SS_VECTOR : NP_VECTOR;
  1339. goto exception;
  1340. }
  1341. rpl = selector & 3;
  1342. dpl = seg_desc.dpl;
  1343. cpl = ops->cpl(ctxt->vcpu);
  1344. switch (seg) {
  1345. case VCPU_SREG_SS:
  1346. /*
  1347. * segment is not a writable data segment or segment
  1348. * selector's RPL != CPL or segment selector's RPL != CPL
  1349. */
  1350. if (rpl != cpl || (seg_desc.type & 0xa) != 0x2 || dpl != cpl)
  1351. goto exception;
  1352. break;
  1353. case VCPU_SREG_CS:
  1354. if (!(seg_desc.type & 8))
  1355. goto exception;
  1356. if (seg_desc.type & 4) {
  1357. /* conforming */
  1358. if (dpl > cpl)
  1359. goto exception;
  1360. } else {
  1361. /* nonconforming */
  1362. if (rpl > cpl || dpl != cpl)
  1363. goto exception;
  1364. }
  1365. /* CS(RPL) <- CPL */
  1366. selector = (selector & 0xfffc) | cpl;
  1367. break;
  1368. case VCPU_SREG_TR:
  1369. if (seg_desc.s || (seg_desc.type != 1 && seg_desc.type != 9))
  1370. goto exception;
  1371. break;
  1372. case VCPU_SREG_LDTR:
  1373. if (seg_desc.s || seg_desc.type != 2)
  1374. goto exception;
  1375. break;
  1376. default: /* DS, ES, FS, or GS */
  1377. /*
  1378. * segment is not a data or readable code segment or
  1379. * ((segment is a data or nonconforming code segment)
  1380. * and (both RPL and CPL > DPL))
  1381. */
  1382. if ((seg_desc.type & 0xa) == 0x8 ||
  1383. (((seg_desc.type & 0xc) != 0xc) &&
  1384. (rpl > dpl && cpl > dpl)))
  1385. goto exception;
  1386. break;
  1387. }
  1388. if (seg_desc.s) {
  1389. /* mark segment as accessed */
  1390. seg_desc.type |= 1;
  1391. ret = write_segment_descriptor(ctxt, ops, selector, &seg_desc);
  1392. if (ret != X86EMUL_CONTINUE)
  1393. return ret;
  1394. }
  1395. load:
  1396. ops->set_segment_selector(selector, seg, ctxt->vcpu);
  1397. ops->set_cached_descriptor(&seg_desc, seg, ctxt->vcpu);
  1398. return X86EMUL_CONTINUE;
  1399. exception:
  1400. kvm_queue_exception_e(ctxt->vcpu, err_vec, err_code);
  1401. return X86EMUL_PROPAGATE_FAULT;
  1402. }
  1403. static inline void emulate_push(struct x86_emulate_ctxt *ctxt,
  1404. struct x86_emulate_ops *ops)
  1405. {
  1406. struct decode_cache *c = &ctxt->decode;
  1407. c->dst.type = OP_MEM;
  1408. c->dst.bytes = c->op_bytes;
  1409. c->dst.val = c->src.val;
  1410. register_address_increment(c, &c->regs[VCPU_REGS_RSP], -c->op_bytes);
  1411. c->dst.ptr = (void *) register_address(c, ss_base(ctxt, ops),
  1412. c->regs[VCPU_REGS_RSP]);
  1413. }
  1414. static int emulate_pop(struct x86_emulate_ctxt *ctxt,
  1415. struct x86_emulate_ops *ops,
  1416. void *dest, int len)
  1417. {
  1418. struct decode_cache *c = &ctxt->decode;
  1419. int rc;
  1420. rc = read_emulated(ctxt, ops, register_address(c, ss_base(ctxt, ops),
  1421. c->regs[VCPU_REGS_RSP]),
  1422. dest, len);
  1423. if (rc != X86EMUL_CONTINUE)
  1424. return rc;
  1425. register_address_increment(c, &c->regs[VCPU_REGS_RSP], len);
  1426. return rc;
  1427. }
  1428. static int emulate_popf(struct x86_emulate_ctxt *ctxt,
  1429. struct x86_emulate_ops *ops,
  1430. void *dest, int len)
  1431. {
  1432. int rc;
  1433. unsigned long val, change_mask;
  1434. int iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
  1435. int cpl = ops->cpl(ctxt->vcpu);
  1436. rc = emulate_pop(ctxt, ops, &val, len);
  1437. if (rc != X86EMUL_CONTINUE)
  1438. return rc;
  1439. change_mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_OF
  1440. | EFLG_TF | EFLG_DF | EFLG_NT | EFLG_RF | EFLG_AC | EFLG_ID;
  1441. switch(ctxt->mode) {
  1442. case X86EMUL_MODE_PROT64:
  1443. case X86EMUL_MODE_PROT32:
  1444. case X86EMUL_MODE_PROT16:
  1445. if (cpl == 0)
  1446. change_mask |= EFLG_IOPL;
  1447. if (cpl <= iopl)
  1448. change_mask |= EFLG_IF;
  1449. break;
  1450. case X86EMUL_MODE_VM86:
  1451. if (iopl < 3) {
  1452. kvm_inject_gp(ctxt->vcpu, 0);
  1453. return X86EMUL_PROPAGATE_FAULT;
  1454. }
  1455. change_mask |= EFLG_IF;
  1456. break;
  1457. default: /* real mode */
  1458. change_mask |= (EFLG_IOPL | EFLG_IF);
  1459. break;
  1460. }
  1461. *(unsigned long *)dest =
  1462. (ctxt->eflags & ~change_mask) | (val & change_mask);
  1463. return rc;
  1464. }
  1465. static void emulate_push_sreg(struct x86_emulate_ctxt *ctxt,
  1466. struct x86_emulate_ops *ops, int seg)
  1467. {
  1468. struct decode_cache *c = &ctxt->decode;
  1469. c->src.val = ops->get_segment_selector(seg, ctxt->vcpu);
  1470. emulate_push(ctxt, ops);
  1471. }
  1472. static int emulate_pop_sreg(struct x86_emulate_ctxt *ctxt,
  1473. struct x86_emulate_ops *ops, int seg)
  1474. {
  1475. struct decode_cache *c = &ctxt->decode;
  1476. unsigned long selector;
  1477. int rc;
  1478. rc = emulate_pop(ctxt, ops, &selector, c->op_bytes);
  1479. if (rc != X86EMUL_CONTINUE)
  1480. return rc;
  1481. rc = load_segment_descriptor(ctxt, ops, (u16)selector, seg);
  1482. return rc;
  1483. }
  1484. static void emulate_pusha(struct x86_emulate_ctxt *ctxt,
  1485. struct x86_emulate_ops *ops)
  1486. {
  1487. struct decode_cache *c = &ctxt->decode;
  1488. unsigned long old_esp = c->regs[VCPU_REGS_RSP];
  1489. int reg = VCPU_REGS_RAX;
  1490. while (reg <= VCPU_REGS_RDI) {
  1491. (reg == VCPU_REGS_RSP) ?
  1492. (c->src.val = old_esp) : (c->src.val = c->regs[reg]);
  1493. emulate_push(ctxt, ops);
  1494. ++reg;
  1495. }
  1496. }
  1497. static int emulate_popa(struct x86_emulate_ctxt *ctxt,
  1498. struct x86_emulate_ops *ops)
  1499. {
  1500. struct decode_cache *c = &ctxt->decode;
  1501. int rc = X86EMUL_CONTINUE;
  1502. int reg = VCPU_REGS_RDI;
  1503. while (reg >= VCPU_REGS_RAX) {
  1504. if (reg == VCPU_REGS_RSP) {
  1505. register_address_increment(c, &c->regs[VCPU_REGS_RSP],
  1506. c->op_bytes);
  1507. --reg;
  1508. }
  1509. rc = emulate_pop(ctxt, ops, &c->regs[reg], c->op_bytes);
  1510. if (rc != X86EMUL_CONTINUE)
  1511. break;
  1512. --reg;
  1513. }
  1514. return rc;
  1515. }
  1516. static inline int emulate_grp1a(struct x86_emulate_ctxt *ctxt,
  1517. struct x86_emulate_ops *ops)
  1518. {
  1519. struct decode_cache *c = &ctxt->decode;
  1520. return emulate_pop(ctxt, ops, &c->dst.val, c->dst.bytes);
  1521. }
  1522. static inline void emulate_grp2(struct x86_emulate_ctxt *ctxt)
  1523. {
  1524. struct decode_cache *c = &ctxt->decode;
  1525. switch (c->modrm_reg) {
  1526. case 0: /* rol */
  1527. emulate_2op_SrcB("rol", c->src, c->dst, ctxt->eflags);
  1528. break;
  1529. case 1: /* ror */
  1530. emulate_2op_SrcB("ror", c->src, c->dst, ctxt->eflags);
  1531. break;
  1532. case 2: /* rcl */
  1533. emulate_2op_SrcB("rcl", c->src, c->dst, ctxt->eflags);
  1534. break;
  1535. case 3: /* rcr */
  1536. emulate_2op_SrcB("rcr", c->src, c->dst, ctxt->eflags);
  1537. break;
  1538. case 4: /* sal/shl */
  1539. case 6: /* sal/shl */
  1540. emulate_2op_SrcB("sal", c->src, c->dst, ctxt->eflags);
  1541. break;
  1542. case 5: /* shr */
  1543. emulate_2op_SrcB("shr", c->src, c->dst, ctxt->eflags);
  1544. break;
  1545. case 7: /* sar */
  1546. emulate_2op_SrcB("sar", c->src, c->dst, ctxt->eflags);
  1547. break;
  1548. }
  1549. }
  1550. static inline int emulate_grp3(struct x86_emulate_ctxt *ctxt,
  1551. struct x86_emulate_ops *ops)
  1552. {
  1553. struct decode_cache *c = &ctxt->decode;
  1554. switch (c->modrm_reg) {
  1555. case 0 ... 1: /* test */
  1556. emulate_2op_SrcV("test", c->src, c->dst, ctxt->eflags);
  1557. break;
  1558. case 2: /* not */
  1559. c->dst.val = ~c->dst.val;
  1560. break;
  1561. case 3: /* neg */
  1562. emulate_1op("neg", c->dst, ctxt->eflags);
  1563. break;
  1564. default:
  1565. return 0;
  1566. }
  1567. return 1;
  1568. }
  1569. static inline int emulate_grp45(struct x86_emulate_ctxt *ctxt,
  1570. struct x86_emulate_ops *ops)
  1571. {
  1572. struct decode_cache *c = &ctxt->decode;
  1573. switch (c->modrm_reg) {
  1574. case 0: /* inc */
  1575. emulate_1op("inc", c->dst, ctxt->eflags);
  1576. break;
  1577. case 1: /* dec */
  1578. emulate_1op("dec", c->dst, ctxt->eflags);
  1579. break;
  1580. case 2: /* call near abs */ {
  1581. long int old_eip;
  1582. old_eip = c->eip;
  1583. c->eip = c->src.val;
  1584. c->src.val = old_eip;
  1585. emulate_push(ctxt, ops);
  1586. break;
  1587. }
  1588. case 4: /* jmp abs */
  1589. c->eip = c->src.val;
  1590. break;
  1591. case 6: /* push */
  1592. emulate_push(ctxt, ops);
  1593. break;
  1594. }
  1595. return X86EMUL_CONTINUE;
  1596. }
  1597. static inline int emulate_grp9(struct x86_emulate_ctxt *ctxt,
  1598. struct x86_emulate_ops *ops)
  1599. {
  1600. struct decode_cache *c = &ctxt->decode;
  1601. u64 old = c->dst.orig_val;
  1602. if (((u32) (old >> 0) != (u32) c->regs[VCPU_REGS_RAX]) ||
  1603. ((u32) (old >> 32) != (u32) c->regs[VCPU_REGS_RDX])) {
  1604. c->regs[VCPU_REGS_RAX] = (u32) (old >> 0);
  1605. c->regs[VCPU_REGS_RDX] = (u32) (old >> 32);
  1606. ctxt->eflags &= ~EFLG_ZF;
  1607. } else {
  1608. c->dst.val = ((u64)c->regs[VCPU_REGS_RCX] << 32) |
  1609. (u32) c->regs[VCPU_REGS_RBX];
  1610. ctxt->eflags |= EFLG_ZF;
  1611. }
  1612. return X86EMUL_CONTINUE;
  1613. }
  1614. static int emulate_ret_far(struct x86_emulate_ctxt *ctxt,
  1615. struct x86_emulate_ops *ops)
  1616. {
  1617. struct decode_cache *c = &ctxt->decode;
  1618. int rc;
  1619. unsigned long cs;
  1620. rc = emulate_pop(ctxt, ops, &c->eip, c->op_bytes);
  1621. if (rc != X86EMUL_CONTINUE)
  1622. return rc;
  1623. if (c->op_bytes == 4)
  1624. c->eip = (u32)c->eip;
  1625. rc = emulate_pop(ctxt, ops, &cs, c->op_bytes);
  1626. if (rc != X86EMUL_CONTINUE)
  1627. return rc;
  1628. rc = load_segment_descriptor(ctxt, ops, (u16)cs, VCPU_SREG_CS);
  1629. return rc;
  1630. }
  1631. static inline int writeback(struct x86_emulate_ctxt *ctxt,
  1632. struct x86_emulate_ops *ops)
  1633. {
  1634. int rc;
  1635. struct decode_cache *c = &ctxt->decode;
  1636. u32 err;
  1637. switch (c->dst.type) {
  1638. case OP_REG:
  1639. /* The 4-byte case *is* correct:
  1640. * in 64-bit mode we zero-extend.
  1641. */
  1642. switch (c->dst.bytes) {
  1643. case 1:
  1644. *(u8 *)c->dst.ptr = (u8)c->dst.val;
  1645. break;
  1646. case 2:
  1647. *(u16 *)c->dst.ptr = (u16)c->dst.val;
  1648. break;
  1649. case 4:
  1650. *c->dst.ptr = (u32)c->dst.val;
  1651. break; /* 64b: zero-ext */
  1652. case 8:
  1653. *c->dst.ptr = c->dst.val;
  1654. break;
  1655. }
  1656. break;
  1657. case OP_MEM:
  1658. if (c->lock_prefix)
  1659. rc = ops->cmpxchg_emulated(
  1660. (unsigned long)c->dst.ptr,
  1661. &c->dst.orig_val,
  1662. &c->dst.val,
  1663. c->dst.bytes,
  1664. &err,
  1665. ctxt->vcpu);
  1666. else
  1667. rc = ops->write_emulated(
  1668. (unsigned long)c->dst.ptr,
  1669. &c->dst.val,
  1670. c->dst.bytes,
  1671. &err,
  1672. ctxt->vcpu);
  1673. if (rc == X86EMUL_PROPAGATE_FAULT)
  1674. kvm_inject_page_fault(ctxt->vcpu,
  1675. (unsigned long)c->dst.ptr, err);
  1676. if (rc != X86EMUL_CONTINUE)
  1677. return rc;
  1678. break;
  1679. case OP_NONE:
  1680. /* no writeback */
  1681. break;
  1682. default:
  1683. break;
  1684. }
  1685. return X86EMUL_CONTINUE;
  1686. }
  1687. static void toggle_interruptibility(struct x86_emulate_ctxt *ctxt, u32 mask)
  1688. {
  1689. u32 int_shadow = kvm_x86_ops->get_interrupt_shadow(ctxt->vcpu, mask);
  1690. /*
  1691. * an sti; sti; sequence only disable interrupts for the first
  1692. * instruction. So, if the last instruction, be it emulated or
  1693. * not, left the system with the INT_STI flag enabled, it
  1694. * means that the last instruction is an sti. We should not
  1695. * leave the flag on in this case. The same goes for mov ss
  1696. */
  1697. if (!(int_shadow & mask))
  1698. ctxt->interruptibility = mask;
  1699. }
  1700. static inline void
  1701. setup_syscalls_segments(struct x86_emulate_ctxt *ctxt,
  1702. struct x86_emulate_ops *ops, struct desc_struct *cs,
  1703. struct desc_struct *ss)
  1704. {
  1705. memset(cs, 0, sizeof(struct desc_struct));
  1706. ops->get_cached_descriptor(cs, VCPU_SREG_CS, ctxt->vcpu);
  1707. memset(ss, 0, sizeof(struct desc_struct));
  1708. cs->l = 0; /* will be adjusted later */
  1709. set_desc_base(cs, 0); /* flat segment */
  1710. cs->g = 1; /* 4kb granularity */
  1711. set_desc_limit(cs, 0xfffff); /* 4GB limit */
  1712. cs->type = 0x0b; /* Read, Execute, Accessed */
  1713. cs->s = 1;
  1714. cs->dpl = 0; /* will be adjusted later */
  1715. cs->p = 1;
  1716. cs->d = 1;
  1717. set_desc_base(ss, 0); /* flat segment */
  1718. set_desc_limit(ss, 0xfffff); /* 4GB limit */
  1719. ss->g = 1; /* 4kb granularity */
  1720. ss->s = 1;
  1721. ss->type = 0x03; /* Read/Write, Accessed */
  1722. ss->d = 1; /* 32bit stack segment */
  1723. ss->dpl = 0;
  1724. ss->p = 1;
  1725. }
  1726. static int
  1727. emulate_syscall(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
  1728. {
  1729. struct decode_cache *c = &ctxt->decode;
  1730. struct desc_struct cs, ss;
  1731. u64 msr_data;
  1732. u16 cs_sel, ss_sel;
  1733. /* syscall is not available in real mode */
  1734. if (ctxt->mode == X86EMUL_MODE_REAL ||
  1735. ctxt->mode == X86EMUL_MODE_VM86) {
  1736. kvm_queue_exception(ctxt->vcpu, UD_VECTOR);
  1737. return X86EMUL_PROPAGATE_FAULT;
  1738. }
  1739. setup_syscalls_segments(ctxt, ops, &cs, &ss);
  1740. ops->get_msr(ctxt->vcpu, MSR_STAR, &msr_data);
  1741. msr_data >>= 32;
  1742. cs_sel = (u16)(msr_data & 0xfffc);
  1743. ss_sel = (u16)(msr_data + 8);
  1744. if (is_long_mode(ctxt->vcpu)) {
  1745. cs.d = 0;
  1746. cs.l = 1;
  1747. }
  1748. ops->set_cached_descriptor(&cs, VCPU_SREG_CS, ctxt->vcpu);
  1749. ops->set_segment_selector(cs_sel, VCPU_SREG_CS, ctxt->vcpu);
  1750. ops->set_cached_descriptor(&ss, VCPU_SREG_SS, ctxt->vcpu);
  1751. ops->set_segment_selector(ss_sel, VCPU_SREG_SS, ctxt->vcpu);
  1752. c->regs[VCPU_REGS_RCX] = c->eip;
  1753. if (is_long_mode(ctxt->vcpu)) {
  1754. #ifdef CONFIG_X86_64
  1755. c->regs[VCPU_REGS_R11] = ctxt->eflags & ~EFLG_RF;
  1756. ops->get_msr(ctxt->vcpu,
  1757. ctxt->mode == X86EMUL_MODE_PROT64 ?
  1758. MSR_LSTAR : MSR_CSTAR, &msr_data);
  1759. c->eip = msr_data;
  1760. ops->get_msr(ctxt->vcpu, MSR_SYSCALL_MASK, &msr_data);
  1761. ctxt->eflags &= ~(msr_data | EFLG_RF);
  1762. #endif
  1763. } else {
  1764. /* legacy mode */
  1765. ops->get_msr(ctxt->vcpu, MSR_STAR, &msr_data);
  1766. c->eip = (u32)msr_data;
  1767. ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
  1768. }
  1769. return X86EMUL_CONTINUE;
  1770. }
  1771. static int
  1772. emulate_sysenter(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
  1773. {
  1774. struct decode_cache *c = &ctxt->decode;
  1775. struct desc_struct cs, ss;
  1776. u64 msr_data;
  1777. u16 cs_sel, ss_sel;
  1778. /* inject #GP if in real mode */
  1779. if (ctxt->mode == X86EMUL_MODE_REAL) {
  1780. kvm_inject_gp(ctxt->vcpu, 0);
  1781. return X86EMUL_PROPAGATE_FAULT;
  1782. }
  1783. /* XXX sysenter/sysexit have not been tested in 64bit mode.
  1784. * Therefore, we inject an #UD.
  1785. */
  1786. if (ctxt->mode == X86EMUL_MODE_PROT64) {
  1787. kvm_queue_exception(ctxt->vcpu, UD_VECTOR);
  1788. return X86EMUL_PROPAGATE_FAULT;
  1789. }
  1790. setup_syscalls_segments(ctxt, ops, &cs, &ss);
  1791. ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_CS, &msr_data);
  1792. switch (ctxt->mode) {
  1793. case X86EMUL_MODE_PROT32:
  1794. if ((msr_data & 0xfffc) == 0x0) {
  1795. kvm_inject_gp(ctxt->vcpu, 0);
  1796. return X86EMUL_PROPAGATE_FAULT;
  1797. }
  1798. break;
  1799. case X86EMUL_MODE_PROT64:
  1800. if (msr_data == 0x0) {
  1801. kvm_inject_gp(ctxt->vcpu, 0);
  1802. return X86EMUL_PROPAGATE_FAULT;
  1803. }
  1804. break;
  1805. }
  1806. ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
  1807. cs_sel = (u16)msr_data;
  1808. cs_sel &= ~SELECTOR_RPL_MASK;
  1809. ss_sel = cs_sel + 8;
  1810. ss_sel &= ~SELECTOR_RPL_MASK;
  1811. if (ctxt->mode == X86EMUL_MODE_PROT64
  1812. || is_long_mode(ctxt->vcpu)) {
  1813. cs.d = 0;
  1814. cs.l = 1;
  1815. }
  1816. ops->set_cached_descriptor(&cs, VCPU_SREG_CS, ctxt->vcpu);
  1817. ops->set_segment_selector(cs_sel, VCPU_SREG_CS, ctxt->vcpu);
  1818. ops->set_cached_descriptor(&ss, VCPU_SREG_SS, ctxt->vcpu);
  1819. ops->set_segment_selector(ss_sel, VCPU_SREG_SS, ctxt->vcpu);
  1820. ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_EIP, &msr_data);
  1821. c->eip = msr_data;
  1822. ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_ESP, &msr_data);
  1823. c->regs[VCPU_REGS_RSP] = msr_data;
  1824. return X86EMUL_CONTINUE;
  1825. }
  1826. static int
  1827. emulate_sysexit(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
  1828. {
  1829. struct decode_cache *c = &ctxt->decode;
  1830. struct desc_struct cs, ss;
  1831. u64 msr_data;
  1832. int usermode;
  1833. u16 cs_sel, ss_sel;
  1834. /* inject #GP if in real mode or Virtual 8086 mode */
  1835. if (ctxt->mode == X86EMUL_MODE_REAL ||
  1836. ctxt->mode == X86EMUL_MODE_VM86) {
  1837. kvm_inject_gp(ctxt->vcpu, 0);
  1838. return X86EMUL_PROPAGATE_FAULT;
  1839. }
  1840. setup_syscalls_segments(ctxt, ops, &cs, &ss);
  1841. if ((c->rex_prefix & 0x8) != 0x0)
  1842. usermode = X86EMUL_MODE_PROT64;
  1843. else
  1844. usermode = X86EMUL_MODE_PROT32;
  1845. cs.dpl = 3;
  1846. ss.dpl = 3;
  1847. ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_CS, &msr_data);
  1848. switch (usermode) {
  1849. case X86EMUL_MODE_PROT32:
  1850. cs_sel = (u16)(msr_data + 16);
  1851. if ((msr_data & 0xfffc) == 0x0) {
  1852. kvm_inject_gp(ctxt->vcpu, 0);
  1853. return X86EMUL_PROPAGATE_FAULT;
  1854. }
  1855. ss_sel = (u16)(msr_data + 24);
  1856. break;
  1857. case X86EMUL_MODE_PROT64:
  1858. cs_sel = (u16)(msr_data + 32);
  1859. if (msr_data == 0x0) {
  1860. kvm_inject_gp(ctxt->vcpu, 0);
  1861. return X86EMUL_PROPAGATE_FAULT;
  1862. }
  1863. ss_sel = cs_sel + 8;
  1864. cs.d = 0;
  1865. cs.l = 1;
  1866. break;
  1867. }
  1868. cs_sel |= SELECTOR_RPL_MASK;
  1869. ss_sel |= SELECTOR_RPL_MASK;
  1870. ops->set_cached_descriptor(&cs, VCPU_SREG_CS, ctxt->vcpu);
  1871. ops->set_segment_selector(cs_sel, VCPU_SREG_CS, ctxt->vcpu);
  1872. ops->set_cached_descriptor(&ss, VCPU_SREG_SS, ctxt->vcpu);
  1873. ops->set_segment_selector(ss_sel, VCPU_SREG_SS, ctxt->vcpu);
  1874. c->eip = ctxt->vcpu->arch.regs[VCPU_REGS_RDX];
  1875. c->regs[VCPU_REGS_RSP] = ctxt->vcpu->arch.regs[VCPU_REGS_RCX];
  1876. return X86EMUL_CONTINUE;
  1877. }
  1878. static bool emulator_bad_iopl(struct x86_emulate_ctxt *ctxt,
  1879. struct x86_emulate_ops *ops)
  1880. {
  1881. int iopl;
  1882. if (ctxt->mode == X86EMUL_MODE_REAL)
  1883. return false;
  1884. if (ctxt->mode == X86EMUL_MODE_VM86)
  1885. return true;
  1886. iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
  1887. return ops->cpl(ctxt->vcpu) > iopl;
  1888. }
  1889. static bool emulator_io_port_access_allowed(struct x86_emulate_ctxt *ctxt,
  1890. struct x86_emulate_ops *ops,
  1891. u16 port, u16 len)
  1892. {
  1893. struct desc_struct tr_seg;
  1894. int r;
  1895. u16 io_bitmap_ptr;
  1896. u8 perm, bit_idx = port & 0x7;
  1897. unsigned mask = (1 << len) - 1;
  1898. ops->get_cached_descriptor(&tr_seg, VCPU_SREG_TR, ctxt->vcpu);
  1899. if (!tr_seg.p)
  1900. return false;
  1901. if (desc_limit_scaled(&tr_seg) < 103)
  1902. return false;
  1903. r = ops->read_std(get_desc_base(&tr_seg) + 102, &io_bitmap_ptr, 2,
  1904. ctxt->vcpu, NULL);
  1905. if (r != X86EMUL_CONTINUE)
  1906. return false;
  1907. if (io_bitmap_ptr + port/8 > desc_limit_scaled(&tr_seg))
  1908. return false;
  1909. r = ops->read_std(get_desc_base(&tr_seg) + io_bitmap_ptr + port/8,
  1910. &perm, 1, ctxt->vcpu, NULL);
  1911. if (r != X86EMUL_CONTINUE)
  1912. return false;
  1913. if ((perm >> bit_idx) & mask)
  1914. return false;
  1915. return true;
  1916. }
  1917. static bool emulator_io_permited(struct x86_emulate_ctxt *ctxt,
  1918. struct x86_emulate_ops *ops,
  1919. u16 port, u16 len)
  1920. {
  1921. if (emulator_bad_iopl(ctxt, ops))
  1922. if (!emulator_io_port_access_allowed(ctxt, ops, port, len))
  1923. return false;
  1924. return true;
  1925. }
  1926. static void save_state_to_tss16(struct x86_emulate_ctxt *ctxt,
  1927. struct x86_emulate_ops *ops,
  1928. struct tss_segment_16 *tss)
  1929. {
  1930. struct decode_cache *c = &ctxt->decode;
  1931. tss->ip = c->eip;
  1932. tss->flag = ctxt->eflags;
  1933. tss->ax = c->regs[VCPU_REGS_RAX];
  1934. tss->cx = c->regs[VCPU_REGS_RCX];
  1935. tss->dx = c->regs[VCPU_REGS_RDX];
  1936. tss->bx = c->regs[VCPU_REGS_RBX];
  1937. tss->sp = c->regs[VCPU_REGS_RSP];
  1938. tss->bp = c->regs[VCPU_REGS_RBP];
  1939. tss->si = c->regs[VCPU_REGS_RSI];
  1940. tss->di = c->regs[VCPU_REGS_RDI];
  1941. tss->es = ops->get_segment_selector(VCPU_SREG_ES, ctxt->vcpu);
  1942. tss->cs = ops->get_segment_selector(VCPU_SREG_CS, ctxt->vcpu);
  1943. tss->ss = ops->get_segment_selector(VCPU_SREG_SS, ctxt->vcpu);
  1944. tss->ds = ops->get_segment_selector(VCPU_SREG_DS, ctxt->vcpu);
  1945. tss->ldt = ops->get_segment_selector(VCPU_SREG_LDTR, ctxt->vcpu);
  1946. }
  1947. static int load_state_from_tss16(struct x86_emulate_ctxt *ctxt,
  1948. struct x86_emulate_ops *ops,
  1949. struct tss_segment_16 *tss)
  1950. {
  1951. struct decode_cache *c = &ctxt->decode;
  1952. int ret;
  1953. c->eip = tss->ip;
  1954. ctxt->eflags = tss->flag | 2;
  1955. c->regs[VCPU_REGS_RAX] = tss->ax;
  1956. c->regs[VCPU_REGS_RCX] = tss->cx;
  1957. c->regs[VCPU_REGS_RDX] = tss->dx;
  1958. c->regs[VCPU_REGS_RBX] = tss->bx;
  1959. c->regs[VCPU_REGS_RSP] = tss->sp;
  1960. c->regs[VCPU_REGS_RBP] = tss->bp;
  1961. c->regs[VCPU_REGS_RSI] = tss->si;
  1962. c->regs[VCPU_REGS_RDI] = tss->di;
  1963. /*
  1964. * SDM says that segment selectors are loaded before segment
  1965. * descriptors
  1966. */
  1967. ops->set_segment_selector(tss->ldt, VCPU_SREG_LDTR, ctxt->vcpu);
  1968. ops->set_segment_selector(tss->es, VCPU_SREG_ES, ctxt->vcpu);
  1969. ops->set_segment_selector(tss->cs, VCPU_SREG_CS, ctxt->vcpu);
  1970. ops->set_segment_selector(tss->ss, VCPU_SREG_SS, ctxt->vcpu);
  1971. ops->set_segment_selector(tss->ds, VCPU_SREG_DS, ctxt->vcpu);
  1972. /*
  1973. * Now load segment descriptors. If fault happenes at this stage
  1974. * it is handled in a context of new task
  1975. */
  1976. ret = load_segment_descriptor(ctxt, ops, tss->ldt, VCPU_SREG_LDTR);
  1977. if (ret != X86EMUL_CONTINUE)
  1978. return ret;
  1979. ret = load_segment_descriptor(ctxt, ops, tss->es, VCPU_SREG_ES);
  1980. if (ret != X86EMUL_CONTINUE)
  1981. return ret;
  1982. ret = load_segment_descriptor(ctxt, ops, tss->cs, VCPU_SREG_CS);
  1983. if (ret != X86EMUL_CONTINUE)
  1984. return ret;
  1985. ret = load_segment_descriptor(ctxt, ops, tss->ss, VCPU_SREG_SS);
  1986. if (ret != X86EMUL_CONTINUE)
  1987. return ret;
  1988. ret = load_segment_descriptor(ctxt, ops, tss->ds, VCPU_SREG_DS);
  1989. if (ret != X86EMUL_CONTINUE)
  1990. return ret;
  1991. return X86EMUL_CONTINUE;
  1992. }
  1993. static int task_switch_16(struct x86_emulate_ctxt *ctxt,
  1994. struct x86_emulate_ops *ops,
  1995. u16 tss_selector, u16 old_tss_sel,
  1996. ulong old_tss_base, struct desc_struct *new_desc)
  1997. {
  1998. struct tss_segment_16 tss_seg;
  1999. int ret;
  2000. u32 err, new_tss_base = get_desc_base(new_desc);
  2001. ret = ops->read_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  2002. &err);
  2003. if (ret == X86EMUL_PROPAGATE_FAULT) {
  2004. /* FIXME: need to provide precise fault address */
  2005. kvm_inject_page_fault(ctxt->vcpu, old_tss_base, err);
  2006. return ret;
  2007. }
  2008. save_state_to_tss16(ctxt, ops, &tss_seg);
  2009. ret = ops->write_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  2010. &err);
  2011. if (ret == X86EMUL_PROPAGATE_FAULT) {
  2012. /* FIXME: need to provide precise fault address */
  2013. kvm_inject_page_fault(ctxt->vcpu, old_tss_base, err);
  2014. return ret;
  2015. }
  2016. ret = ops->read_std(new_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  2017. &err);
  2018. if (ret == X86EMUL_PROPAGATE_FAULT) {
  2019. /* FIXME: need to provide precise fault address */
  2020. kvm_inject_page_fault(ctxt->vcpu, new_tss_base, err);
  2021. return ret;
  2022. }
  2023. if (old_tss_sel != 0xffff) {
  2024. tss_seg.prev_task_link = old_tss_sel;
  2025. ret = ops->write_std(new_tss_base,
  2026. &tss_seg.prev_task_link,
  2027. sizeof tss_seg.prev_task_link,
  2028. ctxt->vcpu, &err);
  2029. if (ret == X86EMUL_PROPAGATE_FAULT) {
  2030. /* FIXME: need to provide precise fault address */
  2031. kvm_inject_page_fault(ctxt->vcpu, new_tss_base, err);
  2032. return ret;
  2033. }
  2034. }
  2035. return load_state_from_tss16(ctxt, ops, &tss_seg);
  2036. }
  2037. static void save_state_to_tss32(struct x86_emulate_ctxt *ctxt,
  2038. struct x86_emulate_ops *ops,
  2039. struct tss_segment_32 *tss)
  2040. {
  2041. struct decode_cache *c = &ctxt->decode;
  2042. tss->cr3 = ops->get_cr(3, ctxt->vcpu);
  2043. tss->eip = c->eip;
  2044. tss->eflags = ctxt->eflags;
  2045. tss->eax = c->regs[VCPU_REGS_RAX];
  2046. tss->ecx = c->regs[VCPU_REGS_RCX];
  2047. tss->edx = c->regs[VCPU_REGS_RDX];
  2048. tss->ebx = c->regs[VCPU_REGS_RBX];
  2049. tss->esp = c->regs[VCPU_REGS_RSP];
  2050. tss->ebp = c->regs[VCPU_REGS_RBP];
  2051. tss->esi = c->regs[VCPU_REGS_RSI];
  2052. tss->edi = c->regs[VCPU_REGS_RDI];
  2053. tss->es = ops->get_segment_selector(VCPU_SREG_ES, ctxt->vcpu);
  2054. tss->cs = ops->get_segment_selector(VCPU_SREG_CS, ctxt->vcpu);
  2055. tss->ss = ops->get_segment_selector(VCPU_SREG_SS, ctxt->vcpu);
  2056. tss->ds = ops->get_segment_selector(VCPU_SREG_DS, ctxt->vcpu);
  2057. tss->fs = ops->get_segment_selector(VCPU_SREG_FS, ctxt->vcpu);
  2058. tss->gs = ops->get_segment_selector(VCPU_SREG_GS, ctxt->vcpu);
  2059. tss->ldt_selector = ops->get_segment_selector(VCPU_SREG_LDTR, ctxt->vcpu);
  2060. }
  2061. static int load_state_from_tss32(struct x86_emulate_ctxt *ctxt,
  2062. struct x86_emulate_ops *ops,
  2063. struct tss_segment_32 *tss)
  2064. {
  2065. struct decode_cache *c = &ctxt->decode;
  2066. int ret;
  2067. if (ops->set_cr(3, tss->cr3, ctxt->vcpu)) {
  2068. kvm_inject_gp(ctxt->vcpu, 0);
  2069. return X86EMUL_PROPAGATE_FAULT;
  2070. }
  2071. c->eip = tss->eip;
  2072. ctxt->eflags = tss->eflags | 2;
  2073. c->regs[VCPU_REGS_RAX] = tss->eax;
  2074. c->regs[VCPU_REGS_RCX] = tss->ecx;
  2075. c->regs[VCPU_REGS_RDX] = tss->edx;
  2076. c->regs[VCPU_REGS_RBX] = tss->ebx;
  2077. c->regs[VCPU_REGS_RSP] = tss->esp;
  2078. c->regs[VCPU_REGS_RBP] = tss->ebp;
  2079. c->regs[VCPU_REGS_RSI] = tss->esi;
  2080. c->regs[VCPU_REGS_RDI] = tss->edi;
  2081. /*
  2082. * SDM says that segment selectors are loaded before segment
  2083. * descriptors
  2084. */
  2085. ops->set_segment_selector(tss->ldt_selector, VCPU_SREG_LDTR, ctxt->vcpu);
  2086. ops->set_segment_selector(tss->es, VCPU_SREG_ES, ctxt->vcpu);
  2087. ops->set_segment_selector(tss->cs, VCPU_SREG_CS, ctxt->vcpu);
  2088. ops->set_segment_selector(tss->ss, VCPU_SREG_SS, ctxt->vcpu);
  2089. ops->set_segment_selector(tss->ds, VCPU_SREG_DS, ctxt->vcpu);
  2090. ops->set_segment_selector(tss->fs, VCPU_SREG_FS, ctxt->vcpu);
  2091. ops->set_segment_selector(tss->gs, VCPU_SREG_GS, ctxt->vcpu);
  2092. /*
  2093. * Now load segment descriptors. If fault happenes at this stage
  2094. * it is handled in a context of new task
  2095. */
  2096. ret = load_segment_descriptor(ctxt, ops, tss->ldt_selector, VCPU_SREG_LDTR);
  2097. if (ret != X86EMUL_CONTINUE)
  2098. return ret;
  2099. ret = load_segment_descriptor(ctxt, ops, tss->es, VCPU_SREG_ES);
  2100. if (ret != X86EMUL_CONTINUE)
  2101. return ret;
  2102. ret = load_segment_descriptor(ctxt, ops, tss->cs, VCPU_SREG_CS);
  2103. if (ret != X86EMUL_CONTINUE)
  2104. return ret;
  2105. ret = load_segment_descriptor(ctxt, ops, tss->ss, VCPU_SREG_SS);
  2106. if (ret != X86EMUL_CONTINUE)
  2107. return ret;
  2108. ret = load_segment_descriptor(ctxt, ops, tss->ds, VCPU_SREG_DS);
  2109. if (ret != X86EMUL_CONTINUE)
  2110. return ret;
  2111. ret = load_segment_descriptor(ctxt, ops, tss->fs, VCPU_SREG_FS);
  2112. if (ret != X86EMUL_CONTINUE)
  2113. return ret;
  2114. ret = load_segment_descriptor(ctxt, ops, tss->gs, VCPU_SREG_GS);
  2115. if (ret != X86EMUL_CONTINUE)
  2116. return ret;
  2117. return X86EMUL_CONTINUE;
  2118. }
  2119. static int task_switch_32(struct x86_emulate_ctxt *ctxt,
  2120. struct x86_emulate_ops *ops,
  2121. u16 tss_selector, u16 old_tss_sel,
  2122. ulong old_tss_base, struct desc_struct *new_desc)
  2123. {
  2124. struct tss_segment_32 tss_seg;
  2125. int ret;
  2126. u32 err, new_tss_base = get_desc_base(new_desc);
  2127. ret = ops->read_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  2128. &err);
  2129. if (ret == X86EMUL_PROPAGATE_FAULT) {
  2130. /* FIXME: need to provide precise fault address */
  2131. kvm_inject_page_fault(ctxt->vcpu, old_tss_base, err);
  2132. return ret;
  2133. }
  2134. save_state_to_tss32(ctxt, ops, &tss_seg);
  2135. ret = ops->write_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  2136. &err);
  2137. if (ret == X86EMUL_PROPAGATE_FAULT) {
  2138. /* FIXME: need to provide precise fault address */
  2139. kvm_inject_page_fault(ctxt->vcpu, old_tss_base, err);
  2140. return ret;
  2141. }
  2142. ret = ops->read_std(new_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  2143. &err);
  2144. if (ret == X86EMUL_PROPAGATE_FAULT) {
  2145. /* FIXME: need to provide precise fault address */
  2146. kvm_inject_page_fault(ctxt->vcpu, new_tss_base, err);
  2147. return ret;
  2148. }
  2149. if (old_tss_sel != 0xffff) {
  2150. tss_seg.prev_task_link = old_tss_sel;
  2151. ret = ops->write_std(new_tss_base,
  2152. &tss_seg.prev_task_link,
  2153. sizeof tss_seg.prev_task_link,
  2154. ctxt->vcpu, &err);
  2155. if (ret == X86EMUL_PROPAGATE_FAULT) {
  2156. /* FIXME: need to provide precise fault address */
  2157. kvm_inject_page_fault(ctxt->vcpu, new_tss_base, err);
  2158. return ret;
  2159. }
  2160. }
  2161. return load_state_from_tss32(ctxt, ops, &tss_seg);
  2162. }
  2163. static int emulator_do_task_switch(struct x86_emulate_ctxt *ctxt,
  2164. struct x86_emulate_ops *ops,
  2165. u16 tss_selector, int reason,
  2166. bool has_error_code, u32 error_code)
  2167. {
  2168. struct desc_struct curr_tss_desc, next_tss_desc;
  2169. int ret;
  2170. u16 old_tss_sel = ops->get_segment_selector(VCPU_SREG_TR, ctxt->vcpu);
  2171. ulong old_tss_base =
  2172. ops->get_cached_segment_base(VCPU_SREG_TR, ctxt->vcpu);
  2173. u32 desc_limit;
  2174. /* FIXME: old_tss_base == ~0 ? */
  2175. ret = read_segment_descriptor(ctxt, ops, tss_selector, &next_tss_desc);
  2176. if (ret != X86EMUL_CONTINUE)
  2177. return ret;
  2178. ret = read_segment_descriptor(ctxt, ops, old_tss_sel, &curr_tss_desc);
  2179. if (ret != X86EMUL_CONTINUE)
  2180. return ret;
  2181. /* FIXME: check that next_tss_desc is tss */
  2182. if (reason != TASK_SWITCH_IRET) {
  2183. if ((tss_selector & 3) > next_tss_desc.dpl ||
  2184. ops->cpl(ctxt->vcpu) > next_tss_desc.dpl) {
  2185. kvm_inject_gp(ctxt->vcpu, 0);
  2186. return X86EMUL_PROPAGATE_FAULT;
  2187. }
  2188. }
  2189. desc_limit = desc_limit_scaled(&next_tss_desc);
  2190. if (!next_tss_desc.p ||
  2191. ((desc_limit < 0x67 && (next_tss_desc.type & 8)) ||
  2192. desc_limit < 0x2b)) {
  2193. kvm_queue_exception_e(ctxt->vcpu, TS_VECTOR,
  2194. tss_selector & 0xfffc);
  2195. return X86EMUL_PROPAGATE_FAULT;
  2196. }
  2197. if (reason == TASK_SWITCH_IRET || reason == TASK_SWITCH_JMP) {
  2198. curr_tss_desc.type &= ~(1 << 1); /* clear busy flag */
  2199. write_segment_descriptor(ctxt, ops, old_tss_sel,
  2200. &curr_tss_desc);
  2201. }
  2202. if (reason == TASK_SWITCH_IRET)
  2203. ctxt->eflags = ctxt->eflags & ~X86_EFLAGS_NT;
  2204. /* set back link to prev task only if NT bit is set in eflags
  2205. note that old_tss_sel is not used afetr this point */
  2206. if (reason != TASK_SWITCH_CALL && reason != TASK_SWITCH_GATE)
  2207. old_tss_sel = 0xffff;
  2208. if (next_tss_desc.type & 8)
  2209. ret = task_switch_32(ctxt, ops, tss_selector, old_tss_sel,
  2210. old_tss_base, &next_tss_desc);
  2211. else
  2212. ret = task_switch_16(ctxt, ops, tss_selector, old_tss_sel,
  2213. old_tss_base, &next_tss_desc);
  2214. if (ret != X86EMUL_CONTINUE)
  2215. return ret;
  2216. if (reason == TASK_SWITCH_CALL || reason == TASK_SWITCH_GATE)
  2217. ctxt->eflags = ctxt->eflags | X86_EFLAGS_NT;
  2218. if (reason != TASK_SWITCH_IRET) {
  2219. next_tss_desc.type |= (1 << 1); /* set busy flag */
  2220. write_segment_descriptor(ctxt, ops, tss_selector,
  2221. &next_tss_desc);
  2222. }
  2223. ops->set_cr(0, ops->get_cr(0, ctxt->vcpu) | X86_CR0_TS, ctxt->vcpu);
  2224. ops->set_cached_descriptor(&next_tss_desc, VCPU_SREG_TR, ctxt->vcpu);
  2225. ops->set_segment_selector(tss_selector, VCPU_SREG_TR, ctxt->vcpu);
  2226. if (has_error_code) {
  2227. struct decode_cache *c = &ctxt->decode;
  2228. c->op_bytes = c->ad_bytes = (next_tss_desc.type & 8) ? 4 : 2;
  2229. c->lock_prefix = 0;
  2230. c->src.val = (unsigned long) error_code;
  2231. emulate_push(ctxt, ops);
  2232. }
  2233. return ret;
  2234. }
  2235. int emulator_task_switch(struct x86_emulate_ctxt *ctxt,
  2236. struct x86_emulate_ops *ops,
  2237. u16 tss_selector, int reason,
  2238. bool has_error_code, u32 error_code)
  2239. {
  2240. struct decode_cache *c = &ctxt->decode;
  2241. int rc;
  2242. memset(c, 0, sizeof(struct decode_cache));
  2243. c->eip = ctxt->eip;
  2244. memcpy(c->regs, ctxt->vcpu->arch.regs, sizeof c->regs);
  2245. c->dst.type = OP_NONE;
  2246. rc = emulator_do_task_switch(ctxt, ops, tss_selector, reason,
  2247. has_error_code, error_code);
  2248. if (rc == X86EMUL_CONTINUE) {
  2249. memcpy(ctxt->vcpu->arch.regs, c->regs, sizeof c->regs);
  2250. rc = writeback(ctxt, ops);
  2251. if (rc == X86EMUL_CONTINUE)
  2252. ctxt->eip = c->eip;
  2253. }
  2254. return (rc == X86EMUL_UNHANDLEABLE) ? -1 : 0;
  2255. }
  2256. static void string_addr_inc(struct x86_emulate_ctxt *ctxt, unsigned long base,
  2257. int reg, struct operand *op)
  2258. {
  2259. struct decode_cache *c = &ctxt->decode;
  2260. int df = (ctxt->eflags & EFLG_DF) ? -1 : 1;
  2261. register_address_increment(c, &c->regs[reg], df * op->bytes);
  2262. op->ptr = (unsigned long *)register_address(c, base, c->regs[reg]);
  2263. }
  2264. int
  2265. x86_emulate_insn(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
  2266. {
  2267. u64 msr_data;
  2268. struct decode_cache *c = &ctxt->decode;
  2269. int rc = X86EMUL_CONTINUE;
  2270. int saved_dst_type = c->dst.type;
  2271. ctxt->interruptibility = 0;
  2272. ctxt->decode.mem_read.pos = 0;
  2273. /* Shadow copy of register state. Committed on successful emulation.
  2274. * NOTE: we can copy them from vcpu as x86_decode_insn() doesn't
  2275. * modify them.
  2276. */
  2277. memcpy(c->regs, ctxt->vcpu->arch.regs, sizeof c->regs);
  2278. if (ctxt->mode == X86EMUL_MODE_PROT64 && (c->d & No64)) {
  2279. kvm_queue_exception(ctxt->vcpu, UD_VECTOR);
  2280. goto done;
  2281. }
  2282. /* LOCK prefix is allowed only with some instructions */
  2283. if (c->lock_prefix && (!(c->d & Lock) || c->dst.type != OP_MEM)) {
  2284. kvm_queue_exception(ctxt->vcpu, UD_VECTOR);
  2285. goto done;
  2286. }
  2287. /* Privileged instruction can be executed only in CPL=0 */
  2288. if ((c->d & Priv) && ops->cpl(ctxt->vcpu)) {
  2289. kvm_inject_gp(ctxt->vcpu, 0);
  2290. goto done;
  2291. }
  2292. if (c->rep_prefix && (c->d & String)) {
  2293. ctxt->restart = true;
  2294. /* All REP prefixes have the same first termination condition */
  2295. if (address_mask(c, c->regs[VCPU_REGS_RCX]) == 0) {
  2296. string_done:
  2297. ctxt->restart = false;
  2298. ctxt->eip = c->eip;
  2299. goto done;
  2300. }
  2301. /* The second termination condition only applies for REPE
  2302. * and REPNE. Test if the repeat string operation prefix is
  2303. * REPE/REPZ or REPNE/REPNZ and if it's the case it tests the
  2304. * corresponding termination condition according to:
  2305. * - if REPE/REPZ and ZF = 0 then done
  2306. * - if REPNE/REPNZ and ZF = 1 then done
  2307. */
  2308. if ((c->b == 0xa6) || (c->b == 0xa7) ||
  2309. (c->b == 0xae) || (c->b == 0xaf)) {
  2310. if ((c->rep_prefix == REPE_PREFIX) &&
  2311. ((ctxt->eflags & EFLG_ZF) == 0))
  2312. goto string_done;
  2313. if ((c->rep_prefix == REPNE_PREFIX) &&
  2314. ((ctxt->eflags & EFLG_ZF) == EFLG_ZF))
  2315. goto string_done;
  2316. }
  2317. c->eip = ctxt->eip;
  2318. }
  2319. if (c->src.type == OP_MEM) {
  2320. rc = read_emulated(ctxt, ops, (unsigned long)c->src.ptr,
  2321. c->src.valptr, c->src.bytes);
  2322. if (rc != X86EMUL_CONTINUE)
  2323. goto done;
  2324. c->src.orig_val = c->src.val;
  2325. }
  2326. if (c->src2.type == OP_MEM) {
  2327. rc = read_emulated(ctxt, ops, (unsigned long)c->src2.ptr,
  2328. &c->src2.val, c->src2.bytes);
  2329. if (rc != X86EMUL_CONTINUE)
  2330. goto done;
  2331. }
  2332. if ((c->d & DstMask) == ImplicitOps)
  2333. goto special_insn;
  2334. if ((c->dst.type == OP_MEM) && !(c->d & Mov)) {
  2335. /* optimisation - avoid slow emulated read if Mov */
  2336. rc = read_emulated(ctxt, ops, (unsigned long)c->dst.ptr,
  2337. &c->dst.val, c->dst.bytes);
  2338. if (rc != X86EMUL_CONTINUE)
  2339. goto done;
  2340. }
  2341. c->dst.orig_val = c->dst.val;
  2342. special_insn:
  2343. if (c->twobyte)
  2344. goto twobyte_insn;
  2345. switch (c->b) {
  2346. case 0x00 ... 0x05:
  2347. add: /* add */
  2348. emulate_2op_SrcV("add", c->src, c->dst, ctxt->eflags);
  2349. break;
  2350. case 0x06: /* push es */
  2351. emulate_push_sreg(ctxt, ops, VCPU_SREG_ES);
  2352. break;
  2353. case 0x07: /* pop es */
  2354. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_ES);
  2355. if (rc != X86EMUL_CONTINUE)
  2356. goto done;
  2357. break;
  2358. case 0x08 ... 0x0d:
  2359. or: /* or */
  2360. emulate_2op_SrcV("or", c->src, c->dst, ctxt->eflags);
  2361. break;
  2362. case 0x0e: /* push cs */
  2363. emulate_push_sreg(ctxt, ops, VCPU_SREG_CS);
  2364. break;
  2365. case 0x10 ... 0x15:
  2366. adc: /* adc */
  2367. emulate_2op_SrcV("adc", c->src, c->dst, ctxt->eflags);
  2368. break;
  2369. case 0x16: /* push ss */
  2370. emulate_push_sreg(ctxt, ops, VCPU_SREG_SS);
  2371. break;
  2372. case 0x17: /* pop ss */
  2373. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_SS);
  2374. if (rc != X86EMUL_CONTINUE)
  2375. goto done;
  2376. break;
  2377. case 0x18 ... 0x1d:
  2378. sbb: /* sbb */
  2379. emulate_2op_SrcV("sbb", c->src, c->dst, ctxt->eflags);
  2380. break;
  2381. case 0x1e: /* push ds */
  2382. emulate_push_sreg(ctxt, ops, VCPU_SREG_DS);
  2383. break;
  2384. case 0x1f: /* pop ds */
  2385. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_DS);
  2386. if (rc != X86EMUL_CONTINUE)
  2387. goto done;
  2388. break;
  2389. case 0x20 ... 0x25:
  2390. and: /* and */
  2391. emulate_2op_SrcV("and", c->src, c->dst, ctxt->eflags);
  2392. break;
  2393. case 0x28 ... 0x2d:
  2394. sub: /* sub */
  2395. emulate_2op_SrcV("sub", c->src, c->dst, ctxt->eflags);
  2396. break;
  2397. case 0x30 ... 0x35:
  2398. xor: /* xor */
  2399. emulate_2op_SrcV("xor", c->src, c->dst, ctxt->eflags);
  2400. break;
  2401. case 0x38 ... 0x3d:
  2402. cmp: /* cmp */
  2403. emulate_2op_SrcV("cmp", c->src, c->dst, ctxt->eflags);
  2404. break;
  2405. case 0x40 ... 0x47: /* inc r16/r32 */
  2406. emulate_1op("inc", c->dst, ctxt->eflags);
  2407. break;
  2408. case 0x48 ... 0x4f: /* dec r16/r32 */
  2409. emulate_1op("dec", c->dst, ctxt->eflags);
  2410. break;
  2411. case 0x50 ... 0x57: /* push reg */
  2412. emulate_push(ctxt, ops);
  2413. break;
  2414. case 0x58 ... 0x5f: /* pop reg */
  2415. pop_instruction:
  2416. rc = emulate_pop(ctxt, ops, &c->dst.val, c->op_bytes);
  2417. if (rc != X86EMUL_CONTINUE)
  2418. goto done;
  2419. break;
  2420. case 0x60: /* pusha */
  2421. emulate_pusha(ctxt, ops);
  2422. break;
  2423. case 0x61: /* popa */
  2424. rc = emulate_popa(ctxt, ops);
  2425. if (rc != X86EMUL_CONTINUE)
  2426. goto done;
  2427. break;
  2428. case 0x63: /* movsxd */
  2429. if (ctxt->mode != X86EMUL_MODE_PROT64)
  2430. goto cannot_emulate;
  2431. c->dst.val = (s32) c->src.val;
  2432. break;
  2433. case 0x68: /* push imm */
  2434. case 0x6a: /* push imm8 */
  2435. emulate_push(ctxt, ops);
  2436. break;
  2437. case 0x6c: /* insb */
  2438. case 0x6d: /* insw/insd */
  2439. c->dst.bytes = min(c->dst.bytes, 4u);
  2440. if (!emulator_io_permited(ctxt, ops, c->regs[VCPU_REGS_RDX],
  2441. c->dst.bytes)) {
  2442. kvm_inject_gp(ctxt->vcpu, 0);
  2443. goto done;
  2444. }
  2445. if (!pio_in_emulated(ctxt, ops, c->dst.bytes,
  2446. c->regs[VCPU_REGS_RDX], &c->dst.val))
  2447. goto done; /* IO is needed, skip writeback */
  2448. break;
  2449. case 0x6e: /* outsb */
  2450. case 0x6f: /* outsw/outsd */
  2451. c->src.bytes = min(c->src.bytes, 4u);
  2452. if (!emulator_io_permited(ctxt, ops, c->regs[VCPU_REGS_RDX],
  2453. c->src.bytes)) {
  2454. kvm_inject_gp(ctxt->vcpu, 0);
  2455. goto done;
  2456. }
  2457. ops->pio_out_emulated(c->src.bytes, c->regs[VCPU_REGS_RDX],
  2458. &c->src.val, 1, ctxt->vcpu);
  2459. c->dst.type = OP_NONE; /* nothing to writeback */
  2460. break;
  2461. case 0x70 ... 0x7f: /* jcc (short) */
  2462. if (test_cc(c->b, ctxt->eflags))
  2463. jmp_rel(c, c->src.val);
  2464. break;
  2465. case 0x80 ... 0x83: /* Grp1 */
  2466. switch (c->modrm_reg) {
  2467. case 0:
  2468. goto add;
  2469. case 1:
  2470. goto or;
  2471. case 2:
  2472. goto adc;
  2473. case 3:
  2474. goto sbb;
  2475. case 4:
  2476. goto and;
  2477. case 5:
  2478. goto sub;
  2479. case 6:
  2480. goto xor;
  2481. case 7:
  2482. goto cmp;
  2483. }
  2484. break;
  2485. case 0x84 ... 0x85:
  2486. emulate_2op_SrcV("test", c->src, c->dst, ctxt->eflags);
  2487. break;
  2488. case 0x86 ... 0x87: /* xchg */
  2489. xchg:
  2490. /* Write back the register source. */
  2491. switch (c->dst.bytes) {
  2492. case 1:
  2493. *(u8 *) c->src.ptr = (u8) c->dst.val;
  2494. break;
  2495. case 2:
  2496. *(u16 *) c->src.ptr = (u16) c->dst.val;
  2497. break;
  2498. case 4:
  2499. *c->src.ptr = (u32) c->dst.val;
  2500. break; /* 64b reg: zero-extend */
  2501. case 8:
  2502. *c->src.ptr = c->dst.val;
  2503. break;
  2504. }
  2505. /*
  2506. * Write back the memory destination with implicit LOCK
  2507. * prefix.
  2508. */
  2509. c->dst.val = c->src.val;
  2510. c->lock_prefix = 1;
  2511. break;
  2512. case 0x88 ... 0x8b: /* mov */
  2513. goto mov;
  2514. case 0x8c: /* mov r/m, sreg */
  2515. if (c->modrm_reg > VCPU_SREG_GS) {
  2516. kvm_queue_exception(ctxt->vcpu, UD_VECTOR);
  2517. goto done;
  2518. }
  2519. c->dst.val = ops->get_segment_selector(c->modrm_reg, ctxt->vcpu);
  2520. break;
  2521. case 0x8d: /* lea r16/r32, m */
  2522. c->dst.val = c->modrm_ea;
  2523. break;
  2524. case 0x8e: { /* mov seg, r/m16 */
  2525. uint16_t sel;
  2526. sel = c->src.val;
  2527. if (c->modrm_reg == VCPU_SREG_CS ||
  2528. c->modrm_reg > VCPU_SREG_GS) {
  2529. kvm_queue_exception(ctxt->vcpu, UD_VECTOR);
  2530. goto done;
  2531. }
  2532. if (c->modrm_reg == VCPU_SREG_SS)
  2533. toggle_interruptibility(ctxt, KVM_X86_SHADOW_INT_MOV_SS);
  2534. rc = load_segment_descriptor(ctxt, ops, sel, c->modrm_reg);
  2535. c->dst.type = OP_NONE; /* Disable writeback. */
  2536. break;
  2537. }
  2538. case 0x8f: /* pop (sole member of Grp1a) */
  2539. rc = emulate_grp1a(ctxt, ops);
  2540. if (rc != X86EMUL_CONTINUE)
  2541. goto done;
  2542. break;
  2543. case 0x90: /* nop / xchg r8,rax */
  2544. if (c->dst.ptr == (unsigned long *)&c->regs[VCPU_REGS_RAX]) {
  2545. c->dst.type = OP_NONE; /* nop */
  2546. break;
  2547. }
  2548. case 0x91 ... 0x97: /* xchg reg,rax */
  2549. c->src.type = OP_REG;
  2550. c->src.bytes = c->op_bytes;
  2551. c->src.ptr = (unsigned long *) &c->regs[VCPU_REGS_RAX];
  2552. c->src.val = *(c->src.ptr);
  2553. goto xchg;
  2554. case 0x9c: /* pushf */
  2555. c->src.val = (unsigned long) ctxt->eflags;
  2556. emulate_push(ctxt, ops);
  2557. break;
  2558. case 0x9d: /* popf */
  2559. c->dst.type = OP_REG;
  2560. c->dst.ptr = (unsigned long *) &ctxt->eflags;
  2561. c->dst.bytes = c->op_bytes;
  2562. rc = emulate_popf(ctxt, ops, &c->dst.val, c->op_bytes);
  2563. if (rc != X86EMUL_CONTINUE)
  2564. goto done;
  2565. break;
  2566. case 0xa0 ... 0xa1: /* mov */
  2567. c->dst.ptr = (unsigned long *)&c->regs[VCPU_REGS_RAX];
  2568. c->dst.val = c->src.val;
  2569. break;
  2570. case 0xa2 ... 0xa3: /* mov */
  2571. c->dst.val = (unsigned long)c->regs[VCPU_REGS_RAX];
  2572. break;
  2573. case 0xa4 ... 0xa5: /* movs */
  2574. goto mov;
  2575. case 0xa6 ... 0xa7: /* cmps */
  2576. c->dst.type = OP_NONE; /* Disable writeback. */
  2577. DPRINTF("cmps: mem1=0x%p mem2=0x%p\n", c->src.ptr, c->dst.ptr);
  2578. goto cmp;
  2579. case 0xaa ... 0xab: /* stos */
  2580. c->dst.val = c->regs[VCPU_REGS_RAX];
  2581. break;
  2582. case 0xac ... 0xad: /* lods */
  2583. goto mov;
  2584. case 0xae ... 0xaf: /* scas */
  2585. DPRINTF("Urk! I don't handle SCAS.\n");
  2586. goto cannot_emulate;
  2587. case 0xb0 ... 0xbf: /* mov r, imm */
  2588. goto mov;
  2589. case 0xc0 ... 0xc1:
  2590. emulate_grp2(ctxt);
  2591. break;
  2592. case 0xc3: /* ret */
  2593. c->dst.type = OP_REG;
  2594. c->dst.ptr = &c->eip;
  2595. c->dst.bytes = c->op_bytes;
  2596. goto pop_instruction;
  2597. case 0xc6 ... 0xc7: /* mov (sole member of Grp11) */
  2598. mov:
  2599. c->dst.val = c->src.val;
  2600. break;
  2601. case 0xcb: /* ret far */
  2602. rc = emulate_ret_far(ctxt, ops);
  2603. if (rc != X86EMUL_CONTINUE)
  2604. goto done;
  2605. break;
  2606. case 0xd0 ... 0xd1: /* Grp2 */
  2607. c->src.val = 1;
  2608. emulate_grp2(ctxt);
  2609. break;
  2610. case 0xd2 ... 0xd3: /* Grp2 */
  2611. c->src.val = c->regs[VCPU_REGS_RCX];
  2612. emulate_grp2(ctxt);
  2613. break;
  2614. case 0xe4: /* inb */
  2615. case 0xe5: /* in */
  2616. goto do_io_in;
  2617. case 0xe6: /* outb */
  2618. case 0xe7: /* out */
  2619. goto do_io_out;
  2620. case 0xe8: /* call (near) */ {
  2621. long int rel = c->src.val;
  2622. c->src.val = (unsigned long) c->eip;
  2623. jmp_rel(c, rel);
  2624. emulate_push(ctxt, ops);
  2625. break;
  2626. }
  2627. case 0xe9: /* jmp rel */
  2628. goto jmp;
  2629. case 0xea: { /* jmp far */
  2630. unsigned short sel;
  2631. jump_far:
  2632. memcpy(&sel, c->src.valptr + c->op_bytes, 2);
  2633. if (load_segment_descriptor(ctxt, ops, sel, VCPU_SREG_CS))
  2634. goto done;
  2635. c->eip = 0;
  2636. memcpy(&c->eip, c->src.valptr, c->op_bytes);
  2637. break;
  2638. }
  2639. case 0xeb:
  2640. jmp: /* jmp rel short */
  2641. jmp_rel(c, c->src.val);
  2642. c->dst.type = OP_NONE; /* Disable writeback. */
  2643. break;
  2644. case 0xec: /* in al,dx */
  2645. case 0xed: /* in (e/r)ax,dx */
  2646. c->src.val = c->regs[VCPU_REGS_RDX];
  2647. do_io_in:
  2648. c->dst.bytes = min(c->dst.bytes, 4u);
  2649. if (!emulator_io_permited(ctxt, ops, c->src.val, c->dst.bytes)) {
  2650. kvm_inject_gp(ctxt->vcpu, 0);
  2651. goto done;
  2652. }
  2653. if (!pio_in_emulated(ctxt, ops, c->dst.bytes, c->src.val,
  2654. &c->dst.val))
  2655. goto done; /* IO is needed */
  2656. break;
  2657. case 0xee: /* out al,dx */
  2658. case 0xef: /* out (e/r)ax,dx */
  2659. c->src.val = c->regs[VCPU_REGS_RDX];
  2660. do_io_out:
  2661. c->dst.bytes = min(c->dst.bytes, 4u);
  2662. if (!emulator_io_permited(ctxt, ops, c->src.val, c->dst.bytes)) {
  2663. kvm_inject_gp(ctxt->vcpu, 0);
  2664. goto done;
  2665. }
  2666. ops->pio_out_emulated(c->dst.bytes, c->src.val, &c->dst.val, 1,
  2667. ctxt->vcpu);
  2668. c->dst.type = OP_NONE; /* Disable writeback. */
  2669. break;
  2670. case 0xf4: /* hlt */
  2671. ctxt->vcpu->arch.halt_request = 1;
  2672. break;
  2673. case 0xf5: /* cmc */
  2674. /* complement carry flag from eflags reg */
  2675. ctxt->eflags ^= EFLG_CF;
  2676. c->dst.type = OP_NONE; /* Disable writeback. */
  2677. break;
  2678. case 0xf6 ... 0xf7: /* Grp3 */
  2679. if (!emulate_grp3(ctxt, ops))
  2680. goto cannot_emulate;
  2681. break;
  2682. case 0xf8: /* clc */
  2683. ctxt->eflags &= ~EFLG_CF;
  2684. c->dst.type = OP_NONE; /* Disable writeback. */
  2685. break;
  2686. case 0xfa: /* cli */
  2687. if (emulator_bad_iopl(ctxt, ops))
  2688. kvm_inject_gp(ctxt->vcpu, 0);
  2689. else {
  2690. ctxt->eflags &= ~X86_EFLAGS_IF;
  2691. c->dst.type = OP_NONE; /* Disable writeback. */
  2692. }
  2693. break;
  2694. case 0xfb: /* sti */
  2695. if (emulator_bad_iopl(ctxt, ops))
  2696. kvm_inject_gp(ctxt->vcpu, 0);
  2697. else {
  2698. toggle_interruptibility(ctxt, KVM_X86_SHADOW_INT_STI);
  2699. ctxt->eflags |= X86_EFLAGS_IF;
  2700. c->dst.type = OP_NONE; /* Disable writeback. */
  2701. }
  2702. break;
  2703. case 0xfc: /* cld */
  2704. ctxt->eflags &= ~EFLG_DF;
  2705. c->dst.type = OP_NONE; /* Disable writeback. */
  2706. break;
  2707. case 0xfd: /* std */
  2708. ctxt->eflags |= EFLG_DF;
  2709. c->dst.type = OP_NONE; /* Disable writeback. */
  2710. break;
  2711. case 0xfe: /* Grp4 */
  2712. grp45:
  2713. rc = emulate_grp45(ctxt, ops);
  2714. if (rc != X86EMUL_CONTINUE)
  2715. goto done;
  2716. break;
  2717. case 0xff: /* Grp5 */
  2718. if (c->modrm_reg == 5)
  2719. goto jump_far;
  2720. goto grp45;
  2721. }
  2722. writeback:
  2723. rc = writeback(ctxt, ops);
  2724. if (rc != X86EMUL_CONTINUE)
  2725. goto done;
  2726. /*
  2727. * restore dst type in case the decoding will be reused
  2728. * (happens for string instruction )
  2729. */
  2730. c->dst.type = saved_dst_type;
  2731. if ((c->d & SrcMask) == SrcSI)
  2732. string_addr_inc(ctxt, seg_override_base(ctxt, ops, c),
  2733. VCPU_REGS_RSI, &c->src);
  2734. if ((c->d & DstMask) == DstDI)
  2735. string_addr_inc(ctxt, es_base(ctxt, ops), VCPU_REGS_RDI,
  2736. &c->dst);
  2737. if (c->rep_prefix && (c->d & String)) {
  2738. struct read_cache *rc = &ctxt->decode.io_read;
  2739. register_address_increment(c, &c->regs[VCPU_REGS_RCX], -1);
  2740. /*
  2741. * Re-enter guest when pio read ahead buffer is empty or,
  2742. * if it is not used, after each 1024 iteration.
  2743. */
  2744. if ((rc->end == 0 && !(c->regs[VCPU_REGS_RCX] & 0x3ff)) ||
  2745. (rc->end != 0 && rc->end == rc->pos))
  2746. ctxt->restart = false;
  2747. }
  2748. /*
  2749. * reset read cache here in case string instruction is restared
  2750. * without decoding
  2751. */
  2752. ctxt->decode.mem_read.end = 0;
  2753. /* Commit shadow register state. */
  2754. memcpy(ctxt->vcpu->arch.regs, c->regs, sizeof c->regs);
  2755. ctxt->eip = c->eip;
  2756. ops->set_rflags(ctxt->vcpu, ctxt->eflags);
  2757. done:
  2758. return (rc == X86EMUL_UNHANDLEABLE) ? -1 : 0;
  2759. twobyte_insn:
  2760. switch (c->b) {
  2761. case 0x01: /* lgdt, lidt, lmsw */
  2762. switch (c->modrm_reg) {
  2763. u16 size;
  2764. unsigned long address;
  2765. case 0: /* vmcall */
  2766. if (c->modrm_mod != 3 || c->modrm_rm != 1)
  2767. goto cannot_emulate;
  2768. rc = kvm_fix_hypercall(ctxt->vcpu);
  2769. if (rc != X86EMUL_CONTINUE)
  2770. goto done;
  2771. /* Let the processor re-execute the fixed hypercall */
  2772. c->eip = ctxt->eip;
  2773. /* Disable writeback. */
  2774. c->dst.type = OP_NONE;
  2775. break;
  2776. case 2: /* lgdt */
  2777. rc = read_descriptor(ctxt, ops, c->src.ptr,
  2778. &size, &address, c->op_bytes);
  2779. if (rc != X86EMUL_CONTINUE)
  2780. goto done;
  2781. realmode_lgdt(ctxt->vcpu, size, address);
  2782. /* Disable writeback. */
  2783. c->dst.type = OP_NONE;
  2784. break;
  2785. case 3: /* lidt/vmmcall */
  2786. if (c->modrm_mod == 3) {
  2787. switch (c->modrm_rm) {
  2788. case 1:
  2789. rc = kvm_fix_hypercall(ctxt->vcpu);
  2790. if (rc != X86EMUL_CONTINUE)
  2791. goto done;
  2792. break;
  2793. default:
  2794. goto cannot_emulate;
  2795. }
  2796. } else {
  2797. rc = read_descriptor(ctxt, ops, c->src.ptr,
  2798. &size, &address,
  2799. c->op_bytes);
  2800. if (rc != X86EMUL_CONTINUE)
  2801. goto done;
  2802. realmode_lidt(ctxt->vcpu, size, address);
  2803. }
  2804. /* Disable writeback. */
  2805. c->dst.type = OP_NONE;
  2806. break;
  2807. case 4: /* smsw */
  2808. c->dst.bytes = 2;
  2809. c->dst.val = ops->get_cr(0, ctxt->vcpu);
  2810. break;
  2811. case 6: /* lmsw */
  2812. ops->set_cr(0, (ops->get_cr(0, ctxt->vcpu) & ~0x0ful) |
  2813. (c->src.val & 0x0f), ctxt->vcpu);
  2814. c->dst.type = OP_NONE;
  2815. break;
  2816. case 5: /* not defined */
  2817. kvm_queue_exception(ctxt->vcpu, UD_VECTOR);
  2818. goto done;
  2819. case 7: /* invlpg*/
  2820. emulate_invlpg(ctxt->vcpu, c->modrm_ea);
  2821. /* Disable writeback. */
  2822. c->dst.type = OP_NONE;
  2823. break;
  2824. default:
  2825. goto cannot_emulate;
  2826. }
  2827. break;
  2828. case 0x05: /* syscall */
  2829. rc = emulate_syscall(ctxt, ops);
  2830. if (rc != X86EMUL_CONTINUE)
  2831. goto done;
  2832. else
  2833. goto writeback;
  2834. break;
  2835. case 0x06:
  2836. emulate_clts(ctxt->vcpu);
  2837. c->dst.type = OP_NONE;
  2838. break;
  2839. case 0x08: /* invd */
  2840. case 0x09: /* wbinvd */
  2841. case 0x0d: /* GrpP (prefetch) */
  2842. case 0x18: /* Grp16 (prefetch/nop) */
  2843. c->dst.type = OP_NONE;
  2844. break;
  2845. case 0x20: /* mov cr, reg */
  2846. switch (c->modrm_reg) {
  2847. case 1:
  2848. case 5 ... 7:
  2849. case 9 ... 15:
  2850. kvm_queue_exception(ctxt->vcpu, UD_VECTOR);
  2851. goto done;
  2852. }
  2853. c->regs[c->modrm_rm] = ops->get_cr(c->modrm_reg, ctxt->vcpu);
  2854. c->dst.type = OP_NONE; /* no writeback */
  2855. break;
  2856. case 0x21: /* mov from dr to reg */
  2857. if ((ops->get_cr(4, ctxt->vcpu) & X86_CR4_DE) &&
  2858. (c->modrm_reg == 4 || c->modrm_reg == 5)) {
  2859. kvm_queue_exception(ctxt->vcpu, UD_VECTOR);
  2860. goto done;
  2861. }
  2862. ops->get_dr(c->modrm_reg, &c->regs[c->modrm_rm], ctxt->vcpu);
  2863. c->dst.type = OP_NONE; /* no writeback */
  2864. break;
  2865. case 0x22: /* mov reg, cr */
  2866. if (ops->set_cr(c->modrm_reg, c->modrm_val, ctxt->vcpu)) {
  2867. kvm_inject_gp(ctxt->vcpu, 0);
  2868. goto done;
  2869. }
  2870. c->dst.type = OP_NONE;
  2871. break;
  2872. case 0x23: /* mov from reg to dr */
  2873. if ((ops->get_cr(4, ctxt->vcpu) & X86_CR4_DE) &&
  2874. (c->modrm_reg == 4 || c->modrm_reg == 5)) {
  2875. kvm_queue_exception(ctxt->vcpu, UD_VECTOR);
  2876. goto done;
  2877. }
  2878. if (ops->set_dr(c->modrm_reg, c->regs[c->modrm_rm] &
  2879. ((ctxt->mode == X86EMUL_MODE_PROT64) ?
  2880. ~0ULL : ~0U), ctxt->vcpu) < 0) {
  2881. /* #UD condition is already handled by the code above */
  2882. kvm_inject_gp(ctxt->vcpu, 0);
  2883. goto done;
  2884. }
  2885. c->dst.type = OP_NONE; /* no writeback */
  2886. break;
  2887. case 0x30:
  2888. /* wrmsr */
  2889. msr_data = (u32)c->regs[VCPU_REGS_RAX]
  2890. | ((u64)c->regs[VCPU_REGS_RDX] << 32);
  2891. if (ops->set_msr(ctxt->vcpu, c->regs[VCPU_REGS_RCX], msr_data)) {
  2892. kvm_inject_gp(ctxt->vcpu, 0);
  2893. goto done;
  2894. }
  2895. rc = X86EMUL_CONTINUE;
  2896. c->dst.type = OP_NONE;
  2897. break;
  2898. case 0x32:
  2899. /* rdmsr */
  2900. if (ops->get_msr(ctxt->vcpu, c->regs[VCPU_REGS_RCX], &msr_data)) {
  2901. kvm_inject_gp(ctxt->vcpu, 0);
  2902. goto done;
  2903. } else {
  2904. c->regs[VCPU_REGS_RAX] = (u32)msr_data;
  2905. c->regs[VCPU_REGS_RDX] = msr_data >> 32;
  2906. }
  2907. rc = X86EMUL_CONTINUE;
  2908. c->dst.type = OP_NONE;
  2909. break;
  2910. case 0x34: /* sysenter */
  2911. rc = emulate_sysenter(ctxt, ops);
  2912. if (rc != X86EMUL_CONTINUE)
  2913. goto done;
  2914. else
  2915. goto writeback;
  2916. break;
  2917. case 0x35: /* sysexit */
  2918. rc = emulate_sysexit(ctxt, ops);
  2919. if (rc != X86EMUL_CONTINUE)
  2920. goto done;
  2921. else
  2922. goto writeback;
  2923. break;
  2924. case 0x40 ... 0x4f: /* cmov */
  2925. c->dst.val = c->dst.orig_val = c->src.val;
  2926. if (!test_cc(c->b, ctxt->eflags))
  2927. c->dst.type = OP_NONE; /* no writeback */
  2928. break;
  2929. case 0x80 ... 0x8f: /* jnz rel, etc*/
  2930. if (test_cc(c->b, ctxt->eflags))
  2931. jmp_rel(c, c->src.val);
  2932. c->dst.type = OP_NONE;
  2933. break;
  2934. case 0xa0: /* push fs */
  2935. emulate_push_sreg(ctxt, ops, VCPU_SREG_FS);
  2936. break;
  2937. case 0xa1: /* pop fs */
  2938. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_FS);
  2939. if (rc != X86EMUL_CONTINUE)
  2940. goto done;
  2941. break;
  2942. case 0xa3:
  2943. bt: /* bt */
  2944. c->dst.type = OP_NONE;
  2945. /* only subword offset */
  2946. c->src.val &= (c->dst.bytes << 3) - 1;
  2947. emulate_2op_SrcV_nobyte("bt", c->src, c->dst, ctxt->eflags);
  2948. break;
  2949. case 0xa4: /* shld imm8, r, r/m */
  2950. case 0xa5: /* shld cl, r, r/m */
  2951. emulate_2op_cl("shld", c->src2, c->src, c->dst, ctxt->eflags);
  2952. break;
  2953. case 0xa8: /* push gs */
  2954. emulate_push_sreg(ctxt, ops, VCPU_SREG_GS);
  2955. break;
  2956. case 0xa9: /* pop gs */
  2957. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_GS);
  2958. if (rc != X86EMUL_CONTINUE)
  2959. goto done;
  2960. break;
  2961. case 0xab:
  2962. bts: /* bts */
  2963. /* only subword offset */
  2964. c->src.val &= (c->dst.bytes << 3) - 1;
  2965. emulate_2op_SrcV_nobyte("bts", c->src, c->dst, ctxt->eflags);
  2966. break;
  2967. case 0xac: /* shrd imm8, r, r/m */
  2968. case 0xad: /* shrd cl, r, r/m */
  2969. emulate_2op_cl("shrd", c->src2, c->src, c->dst, ctxt->eflags);
  2970. break;
  2971. case 0xae: /* clflush */
  2972. break;
  2973. case 0xb0 ... 0xb1: /* cmpxchg */
  2974. /*
  2975. * Save real source value, then compare EAX against
  2976. * destination.
  2977. */
  2978. c->src.orig_val = c->src.val;
  2979. c->src.val = c->regs[VCPU_REGS_RAX];
  2980. emulate_2op_SrcV("cmp", c->src, c->dst, ctxt->eflags);
  2981. if (ctxt->eflags & EFLG_ZF) {
  2982. /* Success: write back to memory. */
  2983. c->dst.val = c->src.orig_val;
  2984. } else {
  2985. /* Failure: write the value we saw to EAX. */
  2986. c->dst.type = OP_REG;
  2987. c->dst.ptr = (unsigned long *)&c->regs[VCPU_REGS_RAX];
  2988. }
  2989. break;
  2990. case 0xb3:
  2991. btr: /* btr */
  2992. /* only subword offset */
  2993. c->src.val &= (c->dst.bytes << 3) - 1;
  2994. emulate_2op_SrcV_nobyte("btr", c->src, c->dst, ctxt->eflags);
  2995. break;
  2996. case 0xb6 ... 0xb7: /* movzx */
  2997. c->dst.bytes = c->op_bytes;
  2998. c->dst.val = (c->d & ByteOp) ? (u8) c->src.val
  2999. : (u16) c->src.val;
  3000. break;
  3001. case 0xba: /* Grp8 */
  3002. switch (c->modrm_reg & 3) {
  3003. case 0:
  3004. goto bt;
  3005. case 1:
  3006. goto bts;
  3007. case 2:
  3008. goto btr;
  3009. case 3:
  3010. goto btc;
  3011. }
  3012. break;
  3013. case 0xbb:
  3014. btc: /* btc */
  3015. /* only subword offset */
  3016. c->src.val &= (c->dst.bytes << 3) - 1;
  3017. emulate_2op_SrcV_nobyte("btc", c->src, c->dst, ctxt->eflags);
  3018. break;
  3019. case 0xbe ... 0xbf: /* movsx */
  3020. c->dst.bytes = c->op_bytes;
  3021. c->dst.val = (c->d & ByteOp) ? (s8) c->src.val :
  3022. (s16) c->src.val;
  3023. break;
  3024. case 0xc3: /* movnti */
  3025. c->dst.bytes = c->op_bytes;
  3026. c->dst.val = (c->op_bytes == 4) ? (u32) c->src.val :
  3027. (u64) c->src.val;
  3028. break;
  3029. case 0xc7: /* Grp9 (cmpxchg8b) */
  3030. rc = emulate_grp9(ctxt, ops);
  3031. if (rc != X86EMUL_CONTINUE)
  3032. goto done;
  3033. break;
  3034. }
  3035. goto writeback;
  3036. cannot_emulate:
  3037. DPRINTF("Cannot emulate %02x\n", c->b);
  3038. return -1;
  3039. }