xhci.c 94 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071
  1. /*
  2. * xHCI host controller driver
  3. *
  4. * Copyright (C) 2008 Intel Corp.
  5. *
  6. * Author: Sarah Sharp
  7. * Some code borrowed from the Linux EHCI driver.
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 as
  11. * published by the Free Software Foundation.
  12. *
  13. * This program is distributed in the hope that it will be useful, but
  14. * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
  15. * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
  16. * for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software Foundation,
  20. * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  21. */
  22. #include <linux/pci.h>
  23. #include <linux/irq.h>
  24. #include <linux/log2.h>
  25. #include <linux/module.h>
  26. #include <linux/moduleparam.h>
  27. #include <linux/slab.h>
  28. #include "xhci.h"
  29. #define DRIVER_AUTHOR "Sarah Sharp"
  30. #define DRIVER_DESC "'eXtensible' Host Controller (xHC) Driver"
  31. /* Some 0.95 hardware can't handle the chain bit on a Link TRB being cleared */
  32. static int link_quirk;
  33. module_param(link_quirk, int, S_IRUGO | S_IWUSR);
  34. MODULE_PARM_DESC(link_quirk, "Don't clear the chain bit on a link TRB");
  35. /* TODO: copied from ehci-hcd.c - can this be refactored? */
  36. /*
  37. * handshake - spin reading hc until handshake completes or fails
  38. * @ptr: address of hc register to be read
  39. * @mask: bits to look at in result of read
  40. * @done: value of those bits when handshake succeeds
  41. * @usec: timeout in microseconds
  42. *
  43. * Returns negative errno, or zero on success
  44. *
  45. * Success happens when the "mask" bits have the specified value (hardware
  46. * handshake done). There are two failure modes: "usec" have passed (major
  47. * hardware flakeout), or the register reads as all-ones (hardware removed).
  48. */
  49. static int handshake(struct xhci_hcd *xhci, void __iomem *ptr,
  50. u32 mask, u32 done, int usec)
  51. {
  52. u32 result;
  53. do {
  54. result = xhci_readl(xhci, ptr);
  55. if (result == ~(u32)0) /* card removed */
  56. return -ENODEV;
  57. result &= mask;
  58. if (result == done)
  59. return 0;
  60. udelay(1);
  61. usec--;
  62. } while (usec > 0);
  63. return -ETIMEDOUT;
  64. }
  65. /*
  66. * Disable interrupts and begin the xHCI halting process.
  67. */
  68. void xhci_quiesce(struct xhci_hcd *xhci)
  69. {
  70. u32 halted;
  71. u32 cmd;
  72. u32 mask;
  73. mask = ~(XHCI_IRQS);
  74. halted = xhci_readl(xhci, &xhci->op_regs->status) & STS_HALT;
  75. if (!halted)
  76. mask &= ~CMD_RUN;
  77. cmd = xhci_readl(xhci, &xhci->op_regs->command);
  78. cmd &= mask;
  79. xhci_writel(xhci, cmd, &xhci->op_regs->command);
  80. }
  81. /*
  82. * Force HC into halt state.
  83. *
  84. * Disable any IRQs and clear the run/stop bit.
  85. * HC will complete any current and actively pipelined transactions, and
  86. * should halt within 16 ms of the run/stop bit being cleared.
  87. * Read HC Halted bit in the status register to see when the HC is finished.
  88. */
  89. int xhci_halt(struct xhci_hcd *xhci)
  90. {
  91. int ret;
  92. xhci_dbg(xhci, "// Halt the HC\n");
  93. xhci_quiesce(xhci);
  94. ret = handshake(xhci, &xhci->op_regs->status,
  95. STS_HALT, STS_HALT, XHCI_MAX_HALT_USEC);
  96. if (!ret)
  97. xhci->xhc_state |= XHCI_STATE_HALTED;
  98. return ret;
  99. }
  100. /*
  101. * Set the run bit and wait for the host to be running.
  102. */
  103. static int xhci_start(struct xhci_hcd *xhci)
  104. {
  105. u32 temp;
  106. int ret;
  107. temp = xhci_readl(xhci, &xhci->op_regs->command);
  108. temp |= (CMD_RUN);
  109. xhci_dbg(xhci, "// Turn on HC, cmd = 0x%x.\n",
  110. temp);
  111. xhci_writel(xhci, temp, &xhci->op_regs->command);
  112. /*
  113. * Wait for the HCHalted Status bit to be 0 to indicate the host is
  114. * running.
  115. */
  116. ret = handshake(xhci, &xhci->op_regs->status,
  117. STS_HALT, 0, XHCI_MAX_HALT_USEC);
  118. if (ret == -ETIMEDOUT)
  119. xhci_err(xhci, "Host took too long to start, "
  120. "waited %u microseconds.\n",
  121. XHCI_MAX_HALT_USEC);
  122. if (!ret)
  123. xhci->xhc_state &= ~XHCI_STATE_HALTED;
  124. return ret;
  125. }
  126. /*
  127. * Reset a halted HC.
  128. *
  129. * This resets pipelines, timers, counters, state machines, etc.
  130. * Transactions will be terminated immediately, and operational registers
  131. * will be set to their defaults.
  132. */
  133. int xhci_reset(struct xhci_hcd *xhci)
  134. {
  135. u32 command;
  136. u32 state;
  137. int ret;
  138. state = xhci_readl(xhci, &xhci->op_regs->status);
  139. if ((state & STS_HALT) == 0) {
  140. xhci_warn(xhci, "Host controller not halted, aborting reset.\n");
  141. return 0;
  142. }
  143. xhci_dbg(xhci, "// Reset the HC\n");
  144. command = xhci_readl(xhci, &xhci->op_regs->command);
  145. command |= CMD_RESET;
  146. xhci_writel(xhci, command, &xhci->op_regs->command);
  147. ret = handshake(xhci, &xhci->op_regs->command,
  148. CMD_RESET, 0, 250 * 1000);
  149. if (ret)
  150. return ret;
  151. xhci_dbg(xhci, "Wait for controller to be ready for doorbell rings\n");
  152. /*
  153. * xHCI cannot write to any doorbells or operational registers other
  154. * than status until the "Controller Not Ready" flag is cleared.
  155. */
  156. return handshake(xhci, &xhci->op_regs->status, STS_CNR, 0, 250 * 1000);
  157. }
  158. /*
  159. * Free IRQs
  160. * free all IRQs request
  161. */
  162. static void xhci_free_irq(struct xhci_hcd *xhci)
  163. {
  164. int i;
  165. struct pci_dev *pdev = to_pci_dev(xhci_to_hcd(xhci)->self.controller);
  166. /* return if using legacy interrupt */
  167. if (xhci_to_hcd(xhci)->irq >= 0)
  168. return;
  169. if (xhci->msix_entries) {
  170. for (i = 0; i < xhci->msix_count; i++)
  171. if (xhci->msix_entries[i].vector)
  172. free_irq(xhci->msix_entries[i].vector,
  173. xhci_to_hcd(xhci));
  174. } else if (pdev->irq >= 0)
  175. free_irq(pdev->irq, xhci_to_hcd(xhci));
  176. return;
  177. }
  178. /*
  179. * Set up MSI
  180. */
  181. static int xhci_setup_msi(struct xhci_hcd *xhci)
  182. {
  183. int ret;
  184. struct pci_dev *pdev = to_pci_dev(xhci_to_hcd(xhci)->self.controller);
  185. ret = pci_enable_msi(pdev);
  186. if (ret) {
  187. xhci_err(xhci, "failed to allocate MSI entry\n");
  188. return ret;
  189. }
  190. ret = request_irq(pdev->irq, (irq_handler_t)xhci_msi_irq,
  191. 0, "xhci_hcd", xhci_to_hcd(xhci));
  192. if (ret) {
  193. xhci_err(xhci, "disable MSI interrupt\n");
  194. pci_disable_msi(pdev);
  195. }
  196. return ret;
  197. }
  198. /*
  199. * Set up MSI-X
  200. */
  201. static int xhci_setup_msix(struct xhci_hcd *xhci)
  202. {
  203. int i, ret = 0;
  204. struct usb_hcd *hcd = xhci_to_hcd(xhci);
  205. struct pci_dev *pdev = to_pci_dev(hcd->self.controller);
  206. /*
  207. * calculate number of msi-x vectors supported.
  208. * - HCS_MAX_INTRS: the max number of interrupts the host can handle,
  209. * with max number of interrupters based on the xhci HCSPARAMS1.
  210. * - num_online_cpus: maximum msi-x vectors per CPUs core.
  211. * Add additional 1 vector to ensure always available interrupt.
  212. */
  213. xhci->msix_count = min(num_online_cpus() + 1,
  214. HCS_MAX_INTRS(xhci->hcs_params1));
  215. xhci->msix_entries =
  216. kmalloc((sizeof(struct msix_entry))*xhci->msix_count,
  217. GFP_KERNEL);
  218. if (!xhci->msix_entries) {
  219. xhci_err(xhci, "Failed to allocate MSI-X entries\n");
  220. return -ENOMEM;
  221. }
  222. for (i = 0; i < xhci->msix_count; i++) {
  223. xhci->msix_entries[i].entry = i;
  224. xhci->msix_entries[i].vector = 0;
  225. }
  226. ret = pci_enable_msix(pdev, xhci->msix_entries, xhci->msix_count);
  227. if (ret) {
  228. xhci_err(xhci, "Failed to enable MSI-X\n");
  229. goto free_entries;
  230. }
  231. for (i = 0; i < xhci->msix_count; i++) {
  232. ret = request_irq(xhci->msix_entries[i].vector,
  233. (irq_handler_t)xhci_msi_irq,
  234. 0, "xhci_hcd", xhci_to_hcd(xhci));
  235. if (ret)
  236. goto disable_msix;
  237. }
  238. hcd->msix_enabled = 1;
  239. return ret;
  240. disable_msix:
  241. xhci_err(xhci, "disable MSI-X interrupt\n");
  242. xhci_free_irq(xhci);
  243. pci_disable_msix(pdev);
  244. free_entries:
  245. kfree(xhci->msix_entries);
  246. xhci->msix_entries = NULL;
  247. return ret;
  248. }
  249. /* Free any IRQs and disable MSI-X */
  250. static void xhci_cleanup_msix(struct xhci_hcd *xhci)
  251. {
  252. struct usb_hcd *hcd = xhci_to_hcd(xhci);
  253. struct pci_dev *pdev = to_pci_dev(hcd->self.controller);
  254. xhci_free_irq(xhci);
  255. if (xhci->msix_entries) {
  256. pci_disable_msix(pdev);
  257. kfree(xhci->msix_entries);
  258. xhci->msix_entries = NULL;
  259. } else {
  260. pci_disable_msi(pdev);
  261. }
  262. hcd->msix_enabled = 0;
  263. return;
  264. }
  265. /*
  266. * Initialize memory for HCD and xHC (one-time init).
  267. *
  268. * Program the PAGESIZE register, initialize the device context array, create
  269. * device contexts (?), set up a command ring segment (or two?), create event
  270. * ring (one for now).
  271. */
  272. int xhci_init(struct usb_hcd *hcd)
  273. {
  274. struct xhci_hcd *xhci = hcd_to_xhci(hcd);
  275. int retval = 0;
  276. xhci_dbg(xhci, "xhci_init\n");
  277. spin_lock_init(&xhci->lock);
  278. if (link_quirk) {
  279. xhci_dbg(xhci, "QUIRK: Not clearing Link TRB chain bits.\n");
  280. xhci->quirks |= XHCI_LINK_TRB_QUIRK;
  281. } else {
  282. xhci_dbg(xhci, "xHCI doesn't need link TRB QUIRK\n");
  283. }
  284. retval = xhci_mem_init(xhci, GFP_KERNEL);
  285. xhci_dbg(xhci, "Finished xhci_init\n");
  286. return retval;
  287. }
  288. /*-------------------------------------------------------------------------*/
  289. #ifdef CONFIG_USB_XHCI_HCD_DEBUGGING
  290. static void xhci_event_ring_work(unsigned long arg)
  291. {
  292. unsigned long flags;
  293. int temp;
  294. u64 temp_64;
  295. struct xhci_hcd *xhci = (struct xhci_hcd *) arg;
  296. int i, j;
  297. xhci_dbg(xhci, "Poll event ring: %lu\n", jiffies);
  298. spin_lock_irqsave(&xhci->lock, flags);
  299. temp = xhci_readl(xhci, &xhci->op_regs->status);
  300. xhci_dbg(xhci, "op reg status = 0x%x\n", temp);
  301. if (temp == 0xffffffff || (xhci->xhc_state & XHCI_STATE_DYING)) {
  302. xhci_dbg(xhci, "HW died, polling stopped.\n");
  303. spin_unlock_irqrestore(&xhci->lock, flags);
  304. return;
  305. }
  306. temp = xhci_readl(xhci, &xhci->ir_set->irq_pending);
  307. xhci_dbg(xhci, "ir_set 0 pending = 0x%x\n", temp);
  308. xhci_dbg(xhci, "HC error bitmask = 0x%x\n", xhci->error_bitmask);
  309. xhci->error_bitmask = 0;
  310. xhci_dbg(xhci, "Event ring:\n");
  311. xhci_debug_segment(xhci, xhci->event_ring->deq_seg);
  312. xhci_dbg_ring_ptrs(xhci, xhci->event_ring);
  313. temp_64 = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue);
  314. temp_64 &= ~ERST_PTR_MASK;
  315. xhci_dbg(xhci, "ERST deq = 64'h%0lx\n", (long unsigned int) temp_64);
  316. xhci_dbg(xhci, "Command ring:\n");
  317. xhci_debug_segment(xhci, xhci->cmd_ring->deq_seg);
  318. xhci_dbg_ring_ptrs(xhci, xhci->cmd_ring);
  319. xhci_dbg_cmd_ptrs(xhci);
  320. for (i = 0; i < MAX_HC_SLOTS; ++i) {
  321. if (!xhci->devs[i])
  322. continue;
  323. for (j = 0; j < 31; ++j) {
  324. xhci_dbg_ep_rings(xhci, i, j, &xhci->devs[i]->eps[j]);
  325. }
  326. }
  327. spin_unlock_irqrestore(&xhci->lock, flags);
  328. if (!xhci->zombie)
  329. mod_timer(&xhci->event_ring_timer, jiffies + POLL_TIMEOUT * HZ);
  330. else
  331. xhci_dbg(xhci, "Quit polling the event ring.\n");
  332. }
  333. #endif
  334. static int xhci_run_finished(struct xhci_hcd *xhci)
  335. {
  336. if (xhci_start(xhci)) {
  337. xhci_halt(xhci);
  338. return -ENODEV;
  339. }
  340. xhci->shared_hcd->state = HC_STATE_RUNNING;
  341. if (xhci->quirks & XHCI_NEC_HOST)
  342. xhci_ring_cmd_db(xhci);
  343. xhci_dbg(xhci, "Finished xhci_run for USB3 roothub\n");
  344. return 0;
  345. }
  346. /*
  347. * Start the HC after it was halted.
  348. *
  349. * This function is called by the USB core when the HC driver is added.
  350. * Its opposite is xhci_stop().
  351. *
  352. * xhci_init() must be called once before this function can be called.
  353. * Reset the HC, enable device slot contexts, program DCBAAP, and
  354. * set command ring pointer and event ring pointer.
  355. *
  356. * Setup MSI-X vectors and enable interrupts.
  357. */
  358. int xhci_run(struct usb_hcd *hcd)
  359. {
  360. u32 temp;
  361. u64 temp_64;
  362. u32 ret;
  363. struct xhci_hcd *xhci = hcd_to_xhci(hcd);
  364. struct pci_dev *pdev = to_pci_dev(xhci_to_hcd(xhci)->self.controller);
  365. /* Start the xHCI host controller running only after the USB 2.0 roothub
  366. * is setup.
  367. */
  368. hcd->uses_new_polling = 1;
  369. if (!usb_hcd_is_primary_hcd(hcd))
  370. return xhci_run_finished(xhci);
  371. xhci_dbg(xhci, "xhci_run\n");
  372. /* unregister the legacy interrupt */
  373. if (hcd->irq)
  374. free_irq(hcd->irq, hcd);
  375. hcd->irq = -1;
  376. /* Some Fresco Logic host controllers advertise MSI, but fail to
  377. * generate interrupts. Don't even try to enable MSI.
  378. */
  379. if (xhci->quirks & XHCI_BROKEN_MSI)
  380. goto legacy_irq;
  381. ret = xhci_setup_msix(xhci);
  382. if (ret)
  383. /* fall back to msi*/
  384. ret = xhci_setup_msi(xhci);
  385. if (ret) {
  386. legacy_irq:
  387. /* fall back to legacy interrupt*/
  388. ret = request_irq(pdev->irq, &usb_hcd_irq, IRQF_SHARED,
  389. hcd->irq_descr, hcd);
  390. if (ret) {
  391. xhci_err(xhci, "request interrupt %d failed\n",
  392. pdev->irq);
  393. return ret;
  394. }
  395. hcd->irq = pdev->irq;
  396. }
  397. #ifdef CONFIG_USB_XHCI_HCD_DEBUGGING
  398. init_timer(&xhci->event_ring_timer);
  399. xhci->event_ring_timer.data = (unsigned long) xhci;
  400. xhci->event_ring_timer.function = xhci_event_ring_work;
  401. /* Poll the event ring */
  402. xhci->event_ring_timer.expires = jiffies + POLL_TIMEOUT * HZ;
  403. xhci->zombie = 0;
  404. xhci_dbg(xhci, "Setting event ring polling timer\n");
  405. add_timer(&xhci->event_ring_timer);
  406. #endif
  407. xhci_dbg(xhci, "Command ring memory map follows:\n");
  408. xhci_debug_ring(xhci, xhci->cmd_ring);
  409. xhci_dbg_ring_ptrs(xhci, xhci->cmd_ring);
  410. xhci_dbg_cmd_ptrs(xhci);
  411. xhci_dbg(xhci, "ERST memory map follows:\n");
  412. xhci_dbg_erst(xhci, &xhci->erst);
  413. xhci_dbg(xhci, "Event ring:\n");
  414. xhci_debug_ring(xhci, xhci->event_ring);
  415. xhci_dbg_ring_ptrs(xhci, xhci->event_ring);
  416. temp_64 = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue);
  417. temp_64 &= ~ERST_PTR_MASK;
  418. xhci_dbg(xhci, "ERST deq = 64'h%0lx\n", (long unsigned int) temp_64);
  419. xhci_dbg(xhci, "// Set the interrupt modulation register\n");
  420. temp = xhci_readl(xhci, &xhci->ir_set->irq_control);
  421. temp &= ~ER_IRQ_INTERVAL_MASK;
  422. temp |= (u32) 160;
  423. xhci_writel(xhci, temp, &xhci->ir_set->irq_control);
  424. /* Set the HCD state before we enable the irqs */
  425. temp = xhci_readl(xhci, &xhci->op_regs->command);
  426. temp |= (CMD_EIE);
  427. xhci_dbg(xhci, "// Enable interrupts, cmd = 0x%x.\n",
  428. temp);
  429. xhci_writel(xhci, temp, &xhci->op_regs->command);
  430. temp = xhci_readl(xhci, &xhci->ir_set->irq_pending);
  431. xhci_dbg(xhci, "// Enabling event ring interrupter %p by writing 0x%x to irq_pending\n",
  432. xhci->ir_set, (unsigned int) ER_IRQ_ENABLE(temp));
  433. xhci_writel(xhci, ER_IRQ_ENABLE(temp),
  434. &xhci->ir_set->irq_pending);
  435. xhci_print_ir_set(xhci, 0);
  436. if (xhci->quirks & XHCI_NEC_HOST)
  437. xhci_queue_vendor_command(xhci, 0, 0, 0,
  438. TRB_TYPE(TRB_NEC_GET_FW));
  439. xhci_dbg(xhci, "Finished xhci_run for USB2 roothub\n");
  440. return 0;
  441. }
  442. static void xhci_only_stop_hcd(struct usb_hcd *hcd)
  443. {
  444. struct xhci_hcd *xhci = hcd_to_xhci(hcd);
  445. spin_lock_irq(&xhci->lock);
  446. xhci_halt(xhci);
  447. /* The shared_hcd is going to be deallocated shortly (the USB core only
  448. * calls this function when allocation fails in usb_add_hcd(), or
  449. * usb_remove_hcd() is called). So we need to unset xHCI's pointer.
  450. */
  451. xhci->shared_hcd = NULL;
  452. spin_unlock_irq(&xhci->lock);
  453. }
  454. /*
  455. * Stop xHCI driver.
  456. *
  457. * This function is called by the USB core when the HC driver is removed.
  458. * Its opposite is xhci_run().
  459. *
  460. * Disable device contexts, disable IRQs, and quiesce the HC.
  461. * Reset the HC, finish any completed transactions, and cleanup memory.
  462. */
  463. void xhci_stop(struct usb_hcd *hcd)
  464. {
  465. u32 temp;
  466. struct xhci_hcd *xhci = hcd_to_xhci(hcd);
  467. if (!usb_hcd_is_primary_hcd(hcd)) {
  468. xhci_only_stop_hcd(xhci->shared_hcd);
  469. return;
  470. }
  471. spin_lock_irq(&xhci->lock);
  472. /* Make sure the xHC is halted for a USB3 roothub
  473. * (xhci_stop() could be called as part of failed init).
  474. */
  475. xhci_halt(xhci);
  476. xhci_reset(xhci);
  477. spin_unlock_irq(&xhci->lock);
  478. xhci_cleanup_msix(xhci);
  479. #ifdef CONFIG_USB_XHCI_HCD_DEBUGGING
  480. /* Tell the event ring poll function not to reschedule */
  481. xhci->zombie = 1;
  482. del_timer_sync(&xhci->event_ring_timer);
  483. #endif
  484. if (xhci->quirks & XHCI_AMD_PLL_FIX)
  485. usb_amd_dev_put();
  486. xhci_dbg(xhci, "// Disabling event ring interrupts\n");
  487. temp = xhci_readl(xhci, &xhci->op_regs->status);
  488. xhci_writel(xhci, temp & ~STS_EINT, &xhci->op_regs->status);
  489. temp = xhci_readl(xhci, &xhci->ir_set->irq_pending);
  490. xhci_writel(xhci, ER_IRQ_DISABLE(temp),
  491. &xhci->ir_set->irq_pending);
  492. xhci_print_ir_set(xhci, 0);
  493. xhci_dbg(xhci, "cleaning up memory\n");
  494. xhci_mem_cleanup(xhci);
  495. xhci_dbg(xhci, "xhci_stop completed - status = %x\n",
  496. xhci_readl(xhci, &xhci->op_regs->status));
  497. }
  498. /*
  499. * Shutdown HC (not bus-specific)
  500. *
  501. * This is called when the machine is rebooting or halting. We assume that the
  502. * machine will be powered off, and the HC's internal state will be reset.
  503. * Don't bother to free memory.
  504. *
  505. * This will only ever be called with the main usb_hcd (the USB3 roothub).
  506. */
  507. void xhci_shutdown(struct usb_hcd *hcd)
  508. {
  509. struct xhci_hcd *xhci = hcd_to_xhci(hcd);
  510. spin_lock_irq(&xhci->lock);
  511. xhci_halt(xhci);
  512. spin_unlock_irq(&xhci->lock);
  513. xhci_cleanup_msix(xhci);
  514. xhci_dbg(xhci, "xhci_shutdown completed - status = %x\n",
  515. xhci_readl(xhci, &xhci->op_regs->status));
  516. }
  517. #ifdef CONFIG_PM
  518. static void xhci_save_registers(struct xhci_hcd *xhci)
  519. {
  520. xhci->s3.command = xhci_readl(xhci, &xhci->op_regs->command);
  521. xhci->s3.dev_nt = xhci_readl(xhci, &xhci->op_regs->dev_notification);
  522. xhci->s3.dcbaa_ptr = xhci_read_64(xhci, &xhci->op_regs->dcbaa_ptr);
  523. xhci->s3.config_reg = xhci_readl(xhci, &xhci->op_regs->config_reg);
  524. xhci->s3.irq_pending = xhci_readl(xhci, &xhci->ir_set->irq_pending);
  525. xhci->s3.irq_control = xhci_readl(xhci, &xhci->ir_set->irq_control);
  526. xhci->s3.erst_size = xhci_readl(xhci, &xhci->ir_set->erst_size);
  527. xhci->s3.erst_base = xhci_read_64(xhci, &xhci->ir_set->erst_base);
  528. xhci->s3.erst_dequeue = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue);
  529. }
  530. static void xhci_restore_registers(struct xhci_hcd *xhci)
  531. {
  532. xhci_writel(xhci, xhci->s3.command, &xhci->op_regs->command);
  533. xhci_writel(xhci, xhci->s3.dev_nt, &xhci->op_regs->dev_notification);
  534. xhci_write_64(xhci, xhci->s3.dcbaa_ptr, &xhci->op_regs->dcbaa_ptr);
  535. xhci_writel(xhci, xhci->s3.config_reg, &xhci->op_regs->config_reg);
  536. xhci_writel(xhci, xhci->s3.irq_pending, &xhci->ir_set->irq_pending);
  537. xhci_writel(xhci, xhci->s3.irq_control, &xhci->ir_set->irq_control);
  538. xhci_writel(xhci, xhci->s3.erst_size, &xhci->ir_set->erst_size);
  539. xhci_write_64(xhci, xhci->s3.erst_base, &xhci->ir_set->erst_base);
  540. }
  541. static void xhci_set_cmd_ring_deq(struct xhci_hcd *xhci)
  542. {
  543. u64 val_64;
  544. /* step 2: initialize command ring buffer */
  545. val_64 = xhci_read_64(xhci, &xhci->op_regs->cmd_ring);
  546. val_64 = (val_64 & (u64) CMD_RING_RSVD_BITS) |
  547. (xhci_trb_virt_to_dma(xhci->cmd_ring->deq_seg,
  548. xhci->cmd_ring->dequeue) &
  549. (u64) ~CMD_RING_RSVD_BITS) |
  550. xhci->cmd_ring->cycle_state;
  551. xhci_dbg(xhci, "// Setting command ring address to 0x%llx\n",
  552. (long unsigned long) val_64);
  553. xhci_write_64(xhci, val_64, &xhci->op_regs->cmd_ring);
  554. }
  555. /*
  556. * The whole command ring must be cleared to zero when we suspend the host.
  557. *
  558. * The host doesn't save the command ring pointer in the suspend well, so we
  559. * need to re-program it on resume. Unfortunately, the pointer must be 64-byte
  560. * aligned, because of the reserved bits in the command ring dequeue pointer
  561. * register. Therefore, we can't just set the dequeue pointer back in the
  562. * middle of the ring (TRBs are 16-byte aligned).
  563. */
  564. static void xhci_clear_command_ring(struct xhci_hcd *xhci)
  565. {
  566. struct xhci_ring *ring;
  567. struct xhci_segment *seg;
  568. ring = xhci->cmd_ring;
  569. seg = ring->deq_seg;
  570. do {
  571. memset(seg->trbs, 0, SEGMENT_SIZE);
  572. seg = seg->next;
  573. } while (seg != ring->deq_seg);
  574. /* Reset the software enqueue and dequeue pointers */
  575. ring->deq_seg = ring->first_seg;
  576. ring->dequeue = ring->first_seg->trbs;
  577. ring->enq_seg = ring->deq_seg;
  578. ring->enqueue = ring->dequeue;
  579. /*
  580. * Ring is now zeroed, so the HW should look for change of ownership
  581. * when the cycle bit is set to 1.
  582. */
  583. ring->cycle_state = 1;
  584. /*
  585. * Reset the hardware dequeue pointer.
  586. * Yes, this will need to be re-written after resume, but we're paranoid
  587. * and want to make sure the hardware doesn't access bogus memory
  588. * because, say, the BIOS or an SMI started the host without changing
  589. * the command ring pointers.
  590. */
  591. xhci_set_cmd_ring_deq(xhci);
  592. }
  593. /*
  594. * Stop HC (not bus-specific)
  595. *
  596. * This is called when the machine transition into S3/S4 mode.
  597. *
  598. */
  599. int xhci_suspend(struct xhci_hcd *xhci)
  600. {
  601. int rc = 0;
  602. struct usb_hcd *hcd = xhci_to_hcd(xhci);
  603. u32 command;
  604. int i;
  605. spin_lock_irq(&xhci->lock);
  606. clear_bit(HCD_FLAG_HW_ACCESSIBLE, &hcd->flags);
  607. clear_bit(HCD_FLAG_HW_ACCESSIBLE, &xhci->shared_hcd->flags);
  608. /* step 1: stop endpoint */
  609. /* skipped assuming that port suspend has done */
  610. /* step 2: clear Run/Stop bit */
  611. command = xhci_readl(xhci, &xhci->op_regs->command);
  612. command &= ~CMD_RUN;
  613. xhci_writel(xhci, command, &xhci->op_regs->command);
  614. if (handshake(xhci, &xhci->op_regs->status,
  615. STS_HALT, STS_HALT, 100*100)) {
  616. xhci_warn(xhci, "WARN: xHC CMD_RUN timeout\n");
  617. spin_unlock_irq(&xhci->lock);
  618. return -ETIMEDOUT;
  619. }
  620. xhci_clear_command_ring(xhci);
  621. /* step 3: save registers */
  622. xhci_save_registers(xhci);
  623. /* step 4: set CSS flag */
  624. command = xhci_readl(xhci, &xhci->op_regs->command);
  625. command |= CMD_CSS;
  626. xhci_writel(xhci, command, &xhci->op_regs->command);
  627. if (handshake(xhci, &xhci->op_regs->status, STS_SAVE, 0, 10*100)) {
  628. xhci_warn(xhci, "WARN: xHC CMD_CSS timeout\n");
  629. spin_unlock_irq(&xhci->lock);
  630. return -ETIMEDOUT;
  631. }
  632. spin_unlock_irq(&xhci->lock);
  633. /* step 5: remove core well power */
  634. /* synchronize irq when using MSI-X */
  635. if (xhci->msix_entries) {
  636. for (i = 0; i < xhci->msix_count; i++)
  637. synchronize_irq(xhci->msix_entries[i].vector);
  638. }
  639. return rc;
  640. }
  641. /*
  642. * start xHC (not bus-specific)
  643. *
  644. * This is called when the machine transition from S3/S4 mode.
  645. *
  646. */
  647. int xhci_resume(struct xhci_hcd *xhci, bool hibernated)
  648. {
  649. u32 command, temp = 0;
  650. struct usb_hcd *hcd = xhci_to_hcd(xhci);
  651. struct usb_hcd *secondary_hcd;
  652. int retval;
  653. /* Wait a bit if either of the roothubs need to settle from the
  654. * transition into bus suspend.
  655. */
  656. if (time_before(jiffies, xhci->bus_state[0].next_statechange) ||
  657. time_before(jiffies,
  658. xhci->bus_state[1].next_statechange))
  659. msleep(100);
  660. spin_lock_irq(&xhci->lock);
  661. if (xhci->quirks & XHCI_RESET_ON_RESUME)
  662. hibernated = true;
  663. if (!hibernated) {
  664. /* step 1: restore register */
  665. xhci_restore_registers(xhci);
  666. /* step 2: initialize command ring buffer */
  667. xhci_set_cmd_ring_deq(xhci);
  668. /* step 3: restore state and start state*/
  669. /* step 3: set CRS flag */
  670. command = xhci_readl(xhci, &xhci->op_regs->command);
  671. command |= CMD_CRS;
  672. xhci_writel(xhci, command, &xhci->op_regs->command);
  673. if (handshake(xhci, &xhci->op_regs->status,
  674. STS_RESTORE, 0, 10*100)) {
  675. xhci_dbg(xhci, "WARN: xHC CMD_CSS timeout\n");
  676. spin_unlock_irq(&xhci->lock);
  677. return -ETIMEDOUT;
  678. }
  679. temp = xhci_readl(xhci, &xhci->op_regs->status);
  680. }
  681. /* If restore operation fails, re-initialize the HC during resume */
  682. if ((temp & STS_SRE) || hibernated) {
  683. /* Let the USB core know _both_ roothubs lost power. */
  684. usb_root_hub_lost_power(xhci->main_hcd->self.root_hub);
  685. usb_root_hub_lost_power(xhci->shared_hcd->self.root_hub);
  686. xhci_dbg(xhci, "Stop HCD\n");
  687. xhci_halt(xhci);
  688. xhci_reset(xhci);
  689. spin_unlock_irq(&xhci->lock);
  690. xhci_cleanup_msix(xhci);
  691. #ifdef CONFIG_USB_XHCI_HCD_DEBUGGING
  692. /* Tell the event ring poll function not to reschedule */
  693. xhci->zombie = 1;
  694. del_timer_sync(&xhci->event_ring_timer);
  695. #endif
  696. xhci_dbg(xhci, "// Disabling event ring interrupts\n");
  697. temp = xhci_readl(xhci, &xhci->op_regs->status);
  698. xhci_writel(xhci, temp & ~STS_EINT, &xhci->op_regs->status);
  699. temp = xhci_readl(xhci, &xhci->ir_set->irq_pending);
  700. xhci_writel(xhci, ER_IRQ_DISABLE(temp),
  701. &xhci->ir_set->irq_pending);
  702. xhci_print_ir_set(xhci, 0);
  703. xhci_dbg(xhci, "cleaning up memory\n");
  704. xhci_mem_cleanup(xhci);
  705. xhci_dbg(xhci, "xhci_stop completed - status = %x\n",
  706. xhci_readl(xhci, &xhci->op_regs->status));
  707. /* USB core calls the PCI reinit and start functions twice:
  708. * first with the primary HCD, and then with the secondary HCD.
  709. * If we don't do the same, the host will never be started.
  710. */
  711. if (!usb_hcd_is_primary_hcd(hcd))
  712. secondary_hcd = hcd;
  713. else
  714. secondary_hcd = xhci->shared_hcd;
  715. xhci_dbg(xhci, "Initialize the xhci_hcd\n");
  716. retval = xhci_init(hcd->primary_hcd);
  717. if (retval)
  718. return retval;
  719. xhci_dbg(xhci, "Start the primary HCD\n");
  720. retval = xhci_run(hcd->primary_hcd);
  721. if (retval)
  722. goto failed_restart;
  723. xhci_dbg(xhci, "Start the secondary HCD\n");
  724. retval = xhci_run(secondary_hcd);
  725. if (!retval) {
  726. set_bit(HCD_FLAG_HW_ACCESSIBLE, &hcd->flags);
  727. set_bit(HCD_FLAG_HW_ACCESSIBLE,
  728. &xhci->shared_hcd->flags);
  729. }
  730. failed_restart:
  731. hcd->state = HC_STATE_SUSPENDED;
  732. xhci->shared_hcd->state = HC_STATE_SUSPENDED;
  733. return retval;
  734. }
  735. /* step 4: set Run/Stop bit */
  736. command = xhci_readl(xhci, &xhci->op_regs->command);
  737. command |= CMD_RUN;
  738. xhci_writel(xhci, command, &xhci->op_regs->command);
  739. handshake(xhci, &xhci->op_regs->status, STS_HALT,
  740. 0, 250 * 1000);
  741. /* step 5: walk topology and initialize portsc,
  742. * portpmsc and portli
  743. */
  744. /* this is done in bus_resume */
  745. /* step 6: restart each of the previously
  746. * Running endpoints by ringing their doorbells
  747. */
  748. set_bit(HCD_FLAG_HW_ACCESSIBLE, &hcd->flags);
  749. set_bit(HCD_FLAG_HW_ACCESSIBLE, &xhci->shared_hcd->flags);
  750. spin_unlock_irq(&xhci->lock);
  751. return 0;
  752. }
  753. #endif /* CONFIG_PM */
  754. /*-------------------------------------------------------------------------*/
  755. /**
  756. * xhci_get_endpoint_index - Used for passing endpoint bitmasks between the core and
  757. * HCDs. Find the index for an endpoint given its descriptor. Use the return
  758. * value to right shift 1 for the bitmask.
  759. *
  760. * Index = (epnum * 2) + direction - 1,
  761. * where direction = 0 for OUT, 1 for IN.
  762. * For control endpoints, the IN index is used (OUT index is unused), so
  763. * index = (epnum * 2) + direction - 1 = (epnum * 2) + 1 - 1 = (epnum * 2)
  764. */
  765. unsigned int xhci_get_endpoint_index(struct usb_endpoint_descriptor *desc)
  766. {
  767. unsigned int index;
  768. if (usb_endpoint_xfer_control(desc))
  769. index = (unsigned int) (usb_endpoint_num(desc)*2);
  770. else
  771. index = (unsigned int) (usb_endpoint_num(desc)*2) +
  772. (usb_endpoint_dir_in(desc) ? 1 : 0) - 1;
  773. return index;
  774. }
  775. /* Find the flag for this endpoint (for use in the control context). Use the
  776. * endpoint index to create a bitmask. The slot context is bit 0, endpoint 0 is
  777. * bit 1, etc.
  778. */
  779. unsigned int xhci_get_endpoint_flag(struct usb_endpoint_descriptor *desc)
  780. {
  781. return 1 << (xhci_get_endpoint_index(desc) + 1);
  782. }
  783. /* Find the flag for this endpoint (for use in the control context). Use the
  784. * endpoint index to create a bitmask. The slot context is bit 0, endpoint 0 is
  785. * bit 1, etc.
  786. */
  787. unsigned int xhci_get_endpoint_flag_from_index(unsigned int ep_index)
  788. {
  789. return 1 << (ep_index + 1);
  790. }
  791. /* Compute the last valid endpoint context index. Basically, this is the
  792. * endpoint index plus one. For slot contexts with more than valid endpoint,
  793. * we find the most significant bit set in the added contexts flags.
  794. * e.g. ep 1 IN (with epnum 0x81) => added_ctxs = 0b1000
  795. * fls(0b1000) = 4, but the endpoint context index is 3, so subtract one.
  796. */
  797. unsigned int xhci_last_valid_endpoint(u32 added_ctxs)
  798. {
  799. return fls(added_ctxs) - 1;
  800. }
  801. /* Returns 1 if the arguments are OK;
  802. * returns 0 this is a root hub; returns -EINVAL for NULL pointers.
  803. */
  804. static int xhci_check_args(struct usb_hcd *hcd, struct usb_device *udev,
  805. struct usb_host_endpoint *ep, int check_ep, bool check_virt_dev,
  806. const char *func) {
  807. struct xhci_hcd *xhci;
  808. struct xhci_virt_device *virt_dev;
  809. if (!hcd || (check_ep && !ep) || !udev) {
  810. printk(KERN_DEBUG "xHCI %s called with invalid args\n",
  811. func);
  812. return -EINVAL;
  813. }
  814. if (!udev->parent) {
  815. printk(KERN_DEBUG "xHCI %s called for root hub\n",
  816. func);
  817. return 0;
  818. }
  819. if (check_virt_dev) {
  820. xhci = hcd_to_xhci(hcd);
  821. if (!udev->slot_id || !xhci->devs
  822. || !xhci->devs[udev->slot_id]) {
  823. printk(KERN_DEBUG "xHCI %s called with unaddressed "
  824. "device\n", func);
  825. return -EINVAL;
  826. }
  827. virt_dev = xhci->devs[udev->slot_id];
  828. if (virt_dev->udev != udev) {
  829. printk(KERN_DEBUG "xHCI %s called with udev and "
  830. "virt_dev does not match\n", func);
  831. return -EINVAL;
  832. }
  833. }
  834. return 1;
  835. }
  836. static int xhci_configure_endpoint(struct xhci_hcd *xhci,
  837. struct usb_device *udev, struct xhci_command *command,
  838. bool ctx_change, bool must_succeed);
  839. /*
  840. * Full speed devices may have a max packet size greater than 8 bytes, but the
  841. * USB core doesn't know that until it reads the first 8 bytes of the
  842. * descriptor. If the usb_device's max packet size changes after that point,
  843. * we need to issue an evaluate context command and wait on it.
  844. */
  845. static int xhci_check_maxpacket(struct xhci_hcd *xhci, unsigned int slot_id,
  846. unsigned int ep_index, struct urb *urb)
  847. {
  848. struct xhci_container_ctx *in_ctx;
  849. struct xhci_container_ctx *out_ctx;
  850. struct xhci_input_control_ctx *ctrl_ctx;
  851. struct xhci_ep_ctx *ep_ctx;
  852. int max_packet_size;
  853. int hw_max_packet_size;
  854. int ret = 0;
  855. out_ctx = xhci->devs[slot_id]->out_ctx;
  856. ep_ctx = xhci_get_ep_ctx(xhci, out_ctx, ep_index);
  857. hw_max_packet_size = MAX_PACKET_DECODED(le32_to_cpu(ep_ctx->ep_info2));
  858. max_packet_size = le16_to_cpu(urb->dev->ep0.desc.wMaxPacketSize);
  859. if (hw_max_packet_size != max_packet_size) {
  860. xhci_dbg(xhci, "Max Packet Size for ep 0 changed.\n");
  861. xhci_dbg(xhci, "Max packet size in usb_device = %d\n",
  862. max_packet_size);
  863. xhci_dbg(xhci, "Max packet size in xHCI HW = %d\n",
  864. hw_max_packet_size);
  865. xhci_dbg(xhci, "Issuing evaluate context command.\n");
  866. /* Set up the modified control endpoint 0 */
  867. xhci_endpoint_copy(xhci, xhci->devs[slot_id]->in_ctx,
  868. xhci->devs[slot_id]->out_ctx, ep_index);
  869. in_ctx = xhci->devs[slot_id]->in_ctx;
  870. ep_ctx = xhci_get_ep_ctx(xhci, in_ctx, ep_index);
  871. ep_ctx->ep_info2 &= cpu_to_le32(~MAX_PACKET_MASK);
  872. ep_ctx->ep_info2 |= cpu_to_le32(MAX_PACKET(max_packet_size));
  873. /* Set up the input context flags for the command */
  874. /* FIXME: This won't work if a non-default control endpoint
  875. * changes max packet sizes.
  876. */
  877. ctrl_ctx = xhci_get_input_control_ctx(xhci, in_ctx);
  878. ctrl_ctx->add_flags = cpu_to_le32(EP0_FLAG);
  879. ctrl_ctx->drop_flags = 0;
  880. xhci_dbg(xhci, "Slot %d input context\n", slot_id);
  881. xhci_dbg_ctx(xhci, in_ctx, ep_index);
  882. xhci_dbg(xhci, "Slot %d output context\n", slot_id);
  883. xhci_dbg_ctx(xhci, out_ctx, ep_index);
  884. ret = xhci_configure_endpoint(xhci, urb->dev, NULL,
  885. true, false);
  886. /* Clean up the input context for later use by bandwidth
  887. * functions.
  888. */
  889. ctrl_ctx->add_flags = cpu_to_le32(SLOT_FLAG);
  890. }
  891. return ret;
  892. }
  893. /*
  894. * non-error returns are a promise to giveback() the urb later
  895. * we drop ownership so next owner (or urb unlink) can get it
  896. */
  897. int xhci_urb_enqueue(struct usb_hcd *hcd, struct urb *urb, gfp_t mem_flags)
  898. {
  899. struct xhci_hcd *xhci = hcd_to_xhci(hcd);
  900. unsigned long flags;
  901. int ret = 0;
  902. unsigned int slot_id, ep_index;
  903. struct urb_priv *urb_priv;
  904. int size, i;
  905. if (!urb || xhci_check_args(hcd, urb->dev, urb->ep,
  906. true, true, __func__) <= 0)
  907. return -EINVAL;
  908. slot_id = urb->dev->slot_id;
  909. ep_index = xhci_get_endpoint_index(&urb->ep->desc);
  910. if (!HCD_HW_ACCESSIBLE(hcd)) {
  911. if (!in_interrupt())
  912. xhci_dbg(xhci, "urb submitted during PCI suspend\n");
  913. ret = -ESHUTDOWN;
  914. goto exit;
  915. }
  916. if (usb_endpoint_xfer_isoc(&urb->ep->desc))
  917. size = urb->number_of_packets;
  918. else
  919. size = 1;
  920. urb_priv = kzalloc(sizeof(struct urb_priv) +
  921. size * sizeof(struct xhci_td *), mem_flags);
  922. if (!urb_priv)
  923. return -ENOMEM;
  924. for (i = 0; i < size; i++) {
  925. urb_priv->td[i] = kzalloc(sizeof(struct xhci_td), mem_flags);
  926. if (!urb_priv->td[i]) {
  927. urb_priv->length = i;
  928. xhci_urb_free_priv(xhci, urb_priv);
  929. return -ENOMEM;
  930. }
  931. }
  932. urb_priv->length = size;
  933. urb_priv->td_cnt = 0;
  934. urb->hcpriv = urb_priv;
  935. if (usb_endpoint_xfer_control(&urb->ep->desc)) {
  936. /* Check to see if the max packet size for the default control
  937. * endpoint changed during FS device enumeration
  938. */
  939. if (urb->dev->speed == USB_SPEED_FULL) {
  940. ret = xhci_check_maxpacket(xhci, slot_id,
  941. ep_index, urb);
  942. if (ret < 0)
  943. return ret;
  944. }
  945. /* We have a spinlock and interrupts disabled, so we must pass
  946. * atomic context to this function, which may allocate memory.
  947. */
  948. spin_lock_irqsave(&xhci->lock, flags);
  949. if (xhci->xhc_state & XHCI_STATE_DYING)
  950. goto dying;
  951. ret = xhci_queue_ctrl_tx(xhci, GFP_ATOMIC, urb,
  952. slot_id, ep_index);
  953. spin_unlock_irqrestore(&xhci->lock, flags);
  954. } else if (usb_endpoint_xfer_bulk(&urb->ep->desc)) {
  955. spin_lock_irqsave(&xhci->lock, flags);
  956. if (xhci->xhc_state & XHCI_STATE_DYING)
  957. goto dying;
  958. if (xhci->devs[slot_id]->eps[ep_index].ep_state &
  959. EP_GETTING_STREAMS) {
  960. xhci_warn(xhci, "WARN: Can't enqueue URB while bulk ep "
  961. "is transitioning to using streams.\n");
  962. ret = -EINVAL;
  963. } else if (xhci->devs[slot_id]->eps[ep_index].ep_state &
  964. EP_GETTING_NO_STREAMS) {
  965. xhci_warn(xhci, "WARN: Can't enqueue URB while bulk ep "
  966. "is transitioning to "
  967. "not having streams.\n");
  968. ret = -EINVAL;
  969. } else {
  970. ret = xhci_queue_bulk_tx(xhci, GFP_ATOMIC, urb,
  971. slot_id, ep_index);
  972. }
  973. spin_unlock_irqrestore(&xhci->lock, flags);
  974. } else if (usb_endpoint_xfer_int(&urb->ep->desc)) {
  975. spin_lock_irqsave(&xhci->lock, flags);
  976. if (xhci->xhc_state & XHCI_STATE_DYING)
  977. goto dying;
  978. ret = xhci_queue_intr_tx(xhci, GFP_ATOMIC, urb,
  979. slot_id, ep_index);
  980. spin_unlock_irqrestore(&xhci->lock, flags);
  981. } else {
  982. spin_lock_irqsave(&xhci->lock, flags);
  983. if (xhci->xhc_state & XHCI_STATE_DYING)
  984. goto dying;
  985. ret = xhci_queue_isoc_tx_prepare(xhci, GFP_ATOMIC, urb,
  986. slot_id, ep_index);
  987. spin_unlock_irqrestore(&xhci->lock, flags);
  988. }
  989. exit:
  990. return ret;
  991. dying:
  992. xhci_urb_free_priv(xhci, urb_priv);
  993. urb->hcpriv = NULL;
  994. xhci_dbg(xhci, "Ep 0x%x: URB %p submitted for "
  995. "non-responsive xHCI host.\n",
  996. urb->ep->desc.bEndpointAddress, urb);
  997. spin_unlock_irqrestore(&xhci->lock, flags);
  998. return -ESHUTDOWN;
  999. }
  1000. /* Get the right ring for the given URB.
  1001. * If the endpoint supports streams, boundary check the URB's stream ID.
  1002. * If the endpoint doesn't support streams, return the singular endpoint ring.
  1003. */
  1004. static struct xhci_ring *xhci_urb_to_transfer_ring(struct xhci_hcd *xhci,
  1005. struct urb *urb)
  1006. {
  1007. unsigned int slot_id;
  1008. unsigned int ep_index;
  1009. unsigned int stream_id;
  1010. struct xhci_virt_ep *ep;
  1011. slot_id = urb->dev->slot_id;
  1012. ep_index = xhci_get_endpoint_index(&urb->ep->desc);
  1013. stream_id = urb->stream_id;
  1014. ep = &xhci->devs[slot_id]->eps[ep_index];
  1015. /* Common case: no streams */
  1016. if (!(ep->ep_state & EP_HAS_STREAMS))
  1017. return ep->ring;
  1018. if (stream_id == 0) {
  1019. xhci_warn(xhci,
  1020. "WARN: Slot ID %u, ep index %u has streams, "
  1021. "but URB has no stream ID.\n",
  1022. slot_id, ep_index);
  1023. return NULL;
  1024. }
  1025. if (stream_id < ep->stream_info->num_streams)
  1026. return ep->stream_info->stream_rings[stream_id];
  1027. xhci_warn(xhci,
  1028. "WARN: Slot ID %u, ep index %u has "
  1029. "stream IDs 1 to %u allocated, "
  1030. "but stream ID %u is requested.\n",
  1031. slot_id, ep_index,
  1032. ep->stream_info->num_streams - 1,
  1033. stream_id);
  1034. return NULL;
  1035. }
  1036. /*
  1037. * Remove the URB's TD from the endpoint ring. This may cause the HC to stop
  1038. * USB transfers, potentially stopping in the middle of a TRB buffer. The HC
  1039. * should pick up where it left off in the TD, unless a Set Transfer Ring
  1040. * Dequeue Pointer is issued.
  1041. *
  1042. * The TRBs that make up the buffers for the canceled URB will be "removed" from
  1043. * the ring. Since the ring is a contiguous structure, they can't be physically
  1044. * removed. Instead, there are two options:
  1045. *
  1046. * 1) If the HC is in the middle of processing the URB to be canceled, we
  1047. * simply move the ring's dequeue pointer past those TRBs using the Set
  1048. * Transfer Ring Dequeue Pointer command. This will be the common case,
  1049. * when drivers timeout on the last submitted URB and attempt to cancel.
  1050. *
  1051. * 2) If the HC is in the middle of a different TD, we turn the TRBs into a
  1052. * series of 1-TRB transfer no-op TDs. (No-ops shouldn't be chained.) The
  1053. * HC will need to invalidate the any TRBs it has cached after the stop
  1054. * endpoint command, as noted in the xHCI 0.95 errata.
  1055. *
  1056. * 3) The TD may have completed by the time the Stop Endpoint Command
  1057. * completes, so software needs to handle that case too.
  1058. *
  1059. * This function should protect against the TD enqueueing code ringing the
  1060. * doorbell while this code is waiting for a Stop Endpoint command to complete.
  1061. * It also needs to account for multiple cancellations on happening at the same
  1062. * time for the same endpoint.
  1063. *
  1064. * Note that this function can be called in any context, or so says
  1065. * usb_hcd_unlink_urb()
  1066. */
  1067. int xhci_urb_dequeue(struct usb_hcd *hcd, struct urb *urb, int status)
  1068. {
  1069. unsigned long flags;
  1070. int ret, i;
  1071. u32 temp;
  1072. struct xhci_hcd *xhci;
  1073. struct urb_priv *urb_priv;
  1074. struct xhci_td *td;
  1075. unsigned int ep_index;
  1076. struct xhci_ring *ep_ring;
  1077. struct xhci_virt_ep *ep;
  1078. xhci = hcd_to_xhci(hcd);
  1079. spin_lock_irqsave(&xhci->lock, flags);
  1080. /* Make sure the URB hasn't completed or been unlinked already */
  1081. ret = usb_hcd_check_unlink_urb(hcd, urb, status);
  1082. if (ret || !urb->hcpriv)
  1083. goto done;
  1084. temp = xhci_readl(xhci, &xhci->op_regs->status);
  1085. if (temp == 0xffffffff || (xhci->xhc_state & XHCI_STATE_HALTED)) {
  1086. xhci_dbg(xhci, "HW died, freeing TD.\n");
  1087. urb_priv = urb->hcpriv;
  1088. usb_hcd_unlink_urb_from_ep(hcd, urb);
  1089. spin_unlock_irqrestore(&xhci->lock, flags);
  1090. usb_hcd_giveback_urb(hcd, urb, -ESHUTDOWN);
  1091. xhci_urb_free_priv(xhci, urb_priv);
  1092. return ret;
  1093. }
  1094. if (xhci->xhc_state & XHCI_STATE_DYING) {
  1095. xhci_dbg(xhci, "Ep 0x%x: URB %p to be canceled on "
  1096. "non-responsive xHCI host.\n",
  1097. urb->ep->desc.bEndpointAddress, urb);
  1098. /* Let the stop endpoint command watchdog timer (which set this
  1099. * state) finish cleaning up the endpoint TD lists. We must
  1100. * have caught it in the middle of dropping a lock and giving
  1101. * back an URB.
  1102. */
  1103. goto done;
  1104. }
  1105. xhci_dbg(xhci, "Cancel URB %p\n", urb);
  1106. xhci_dbg(xhci, "Event ring:\n");
  1107. xhci_debug_ring(xhci, xhci->event_ring);
  1108. ep_index = xhci_get_endpoint_index(&urb->ep->desc);
  1109. ep = &xhci->devs[urb->dev->slot_id]->eps[ep_index];
  1110. ep_ring = xhci_urb_to_transfer_ring(xhci, urb);
  1111. if (!ep_ring) {
  1112. ret = -EINVAL;
  1113. goto done;
  1114. }
  1115. xhci_dbg(xhci, "Endpoint ring:\n");
  1116. xhci_debug_ring(xhci, ep_ring);
  1117. urb_priv = urb->hcpriv;
  1118. for (i = urb_priv->td_cnt; i < urb_priv->length; i++) {
  1119. td = urb_priv->td[i];
  1120. list_add_tail(&td->cancelled_td_list, &ep->cancelled_td_list);
  1121. }
  1122. /* Queue a stop endpoint command, but only if this is
  1123. * the first cancellation to be handled.
  1124. */
  1125. if (!(ep->ep_state & EP_HALT_PENDING)) {
  1126. ep->ep_state |= EP_HALT_PENDING;
  1127. ep->stop_cmds_pending++;
  1128. ep->stop_cmd_timer.expires = jiffies +
  1129. XHCI_STOP_EP_CMD_TIMEOUT * HZ;
  1130. add_timer(&ep->stop_cmd_timer);
  1131. xhci_queue_stop_endpoint(xhci, urb->dev->slot_id, ep_index, 0);
  1132. xhci_ring_cmd_db(xhci);
  1133. }
  1134. done:
  1135. spin_unlock_irqrestore(&xhci->lock, flags);
  1136. return ret;
  1137. }
  1138. /* Drop an endpoint from a new bandwidth configuration for this device.
  1139. * Only one call to this function is allowed per endpoint before
  1140. * check_bandwidth() or reset_bandwidth() must be called.
  1141. * A call to xhci_drop_endpoint() followed by a call to xhci_add_endpoint() will
  1142. * add the endpoint to the schedule with possibly new parameters denoted by a
  1143. * different endpoint descriptor in usb_host_endpoint.
  1144. * A call to xhci_add_endpoint() followed by a call to xhci_drop_endpoint() is
  1145. * not allowed.
  1146. *
  1147. * The USB core will not allow URBs to be queued to an endpoint that is being
  1148. * disabled, so there's no need for mutual exclusion to protect
  1149. * the xhci->devs[slot_id] structure.
  1150. */
  1151. int xhci_drop_endpoint(struct usb_hcd *hcd, struct usb_device *udev,
  1152. struct usb_host_endpoint *ep)
  1153. {
  1154. struct xhci_hcd *xhci;
  1155. struct xhci_container_ctx *in_ctx, *out_ctx;
  1156. struct xhci_input_control_ctx *ctrl_ctx;
  1157. struct xhci_slot_ctx *slot_ctx;
  1158. unsigned int last_ctx;
  1159. unsigned int ep_index;
  1160. struct xhci_ep_ctx *ep_ctx;
  1161. u32 drop_flag;
  1162. u32 new_add_flags, new_drop_flags, new_slot_info;
  1163. int ret;
  1164. ret = xhci_check_args(hcd, udev, ep, 1, true, __func__);
  1165. if (ret <= 0)
  1166. return ret;
  1167. xhci = hcd_to_xhci(hcd);
  1168. if (xhci->xhc_state & XHCI_STATE_DYING)
  1169. return -ENODEV;
  1170. xhci_dbg(xhci, "%s called for udev %p\n", __func__, udev);
  1171. drop_flag = xhci_get_endpoint_flag(&ep->desc);
  1172. if (drop_flag == SLOT_FLAG || drop_flag == EP0_FLAG) {
  1173. xhci_dbg(xhci, "xHCI %s - can't drop slot or ep 0 %#x\n",
  1174. __func__, drop_flag);
  1175. return 0;
  1176. }
  1177. in_ctx = xhci->devs[udev->slot_id]->in_ctx;
  1178. out_ctx = xhci->devs[udev->slot_id]->out_ctx;
  1179. ctrl_ctx = xhci_get_input_control_ctx(xhci, in_ctx);
  1180. ep_index = xhci_get_endpoint_index(&ep->desc);
  1181. ep_ctx = xhci_get_ep_ctx(xhci, out_ctx, ep_index);
  1182. /* If the HC already knows the endpoint is disabled,
  1183. * or the HCD has noted it is disabled, ignore this request
  1184. */
  1185. if ((le32_to_cpu(ep_ctx->ep_info) & EP_STATE_MASK) ==
  1186. EP_STATE_DISABLED ||
  1187. le32_to_cpu(ctrl_ctx->drop_flags) &
  1188. xhci_get_endpoint_flag(&ep->desc)) {
  1189. xhci_warn(xhci, "xHCI %s called with disabled ep %p\n",
  1190. __func__, ep);
  1191. return 0;
  1192. }
  1193. ctrl_ctx->drop_flags |= cpu_to_le32(drop_flag);
  1194. new_drop_flags = le32_to_cpu(ctrl_ctx->drop_flags);
  1195. ctrl_ctx->add_flags &= cpu_to_le32(~drop_flag);
  1196. new_add_flags = le32_to_cpu(ctrl_ctx->add_flags);
  1197. last_ctx = xhci_last_valid_endpoint(le32_to_cpu(ctrl_ctx->add_flags));
  1198. slot_ctx = xhci_get_slot_ctx(xhci, in_ctx);
  1199. /* Update the last valid endpoint context, if we deleted the last one */
  1200. if ((le32_to_cpu(slot_ctx->dev_info) & LAST_CTX_MASK) >
  1201. LAST_CTX(last_ctx)) {
  1202. slot_ctx->dev_info &= cpu_to_le32(~LAST_CTX_MASK);
  1203. slot_ctx->dev_info |= cpu_to_le32(LAST_CTX(last_ctx));
  1204. }
  1205. new_slot_info = le32_to_cpu(slot_ctx->dev_info);
  1206. xhci_endpoint_zero(xhci, xhci->devs[udev->slot_id], ep);
  1207. xhci_dbg(xhci, "drop ep 0x%x, slot id %d, new drop flags = %#x, new add flags = %#x, new slot info = %#x\n",
  1208. (unsigned int) ep->desc.bEndpointAddress,
  1209. udev->slot_id,
  1210. (unsigned int) new_drop_flags,
  1211. (unsigned int) new_add_flags,
  1212. (unsigned int) new_slot_info);
  1213. return 0;
  1214. }
  1215. /* Add an endpoint to a new possible bandwidth configuration for this device.
  1216. * Only one call to this function is allowed per endpoint before
  1217. * check_bandwidth() or reset_bandwidth() must be called.
  1218. * A call to xhci_drop_endpoint() followed by a call to xhci_add_endpoint() will
  1219. * add the endpoint to the schedule with possibly new parameters denoted by a
  1220. * different endpoint descriptor in usb_host_endpoint.
  1221. * A call to xhci_add_endpoint() followed by a call to xhci_drop_endpoint() is
  1222. * not allowed.
  1223. *
  1224. * The USB core will not allow URBs to be queued to an endpoint until the
  1225. * configuration or alt setting is installed in the device, so there's no need
  1226. * for mutual exclusion to protect the xhci->devs[slot_id] structure.
  1227. */
  1228. int xhci_add_endpoint(struct usb_hcd *hcd, struct usb_device *udev,
  1229. struct usb_host_endpoint *ep)
  1230. {
  1231. struct xhci_hcd *xhci;
  1232. struct xhci_container_ctx *in_ctx, *out_ctx;
  1233. unsigned int ep_index;
  1234. struct xhci_ep_ctx *ep_ctx;
  1235. struct xhci_slot_ctx *slot_ctx;
  1236. struct xhci_input_control_ctx *ctrl_ctx;
  1237. u32 added_ctxs;
  1238. unsigned int last_ctx;
  1239. u32 new_add_flags, new_drop_flags, new_slot_info;
  1240. struct xhci_virt_device *virt_dev;
  1241. int ret = 0;
  1242. ret = xhci_check_args(hcd, udev, ep, 1, true, __func__);
  1243. if (ret <= 0) {
  1244. /* So we won't queue a reset ep command for a root hub */
  1245. ep->hcpriv = NULL;
  1246. return ret;
  1247. }
  1248. xhci = hcd_to_xhci(hcd);
  1249. if (xhci->xhc_state & XHCI_STATE_DYING)
  1250. return -ENODEV;
  1251. added_ctxs = xhci_get_endpoint_flag(&ep->desc);
  1252. last_ctx = xhci_last_valid_endpoint(added_ctxs);
  1253. if (added_ctxs == SLOT_FLAG || added_ctxs == EP0_FLAG) {
  1254. /* FIXME when we have to issue an evaluate endpoint command to
  1255. * deal with ep0 max packet size changing once we get the
  1256. * descriptors
  1257. */
  1258. xhci_dbg(xhci, "xHCI %s - can't add slot or ep 0 %#x\n",
  1259. __func__, added_ctxs);
  1260. return 0;
  1261. }
  1262. virt_dev = xhci->devs[udev->slot_id];
  1263. in_ctx = virt_dev->in_ctx;
  1264. out_ctx = virt_dev->out_ctx;
  1265. ctrl_ctx = xhci_get_input_control_ctx(xhci, in_ctx);
  1266. ep_index = xhci_get_endpoint_index(&ep->desc);
  1267. ep_ctx = xhci_get_ep_ctx(xhci, out_ctx, ep_index);
  1268. /* If this endpoint is already in use, and the upper layers are trying
  1269. * to add it again without dropping it, reject the addition.
  1270. */
  1271. if (virt_dev->eps[ep_index].ring &&
  1272. !(le32_to_cpu(ctrl_ctx->drop_flags) &
  1273. xhci_get_endpoint_flag(&ep->desc))) {
  1274. xhci_warn(xhci, "Trying to add endpoint 0x%x "
  1275. "without dropping it.\n",
  1276. (unsigned int) ep->desc.bEndpointAddress);
  1277. return -EINVAL;
  1278. }
  1279. /* If the HCD has already noted the endpoint is enabled,
  1280. * ignore this request.
  1281. */
  1282. if (le32_to_cpu(ctrl_ctx->add_flags) &
  1283. xhci_get_endpoint_flag(&ep->desc)) {
  1284. xhci_warn(xhci, "xHCI %s called with enabled ep %p\n",
  1285. __func__, ep);
  1286. return 0;
  1287. }
  1288. /*
  1289. * Configuration and alternate setting changes must be done in
  1290. * process context, not interrupt context (or so documenation
  1291. * for usb_set_interface() and usb_set_configuration() claim).
  1292. */
  1293. if (xhci_endpoint_init(xhci, virt_dev, udev, ep, GFP_NOIO) < 0) {
  1294. dev_dbg(&udev->dev, "%s - could not initialize ep %#x\n",
  1295. __func__, ep->desc.bEndpointAddress);
  1296. return -ENOMEM;
  1297. }
  1298. ctrl_ctx->add_flags |= cpu_to_le32(added_ctxs);
  1299. new_add_flags = le32_to_cpu(ctrl_ctx->add_flags);
  1300. /* If xhci_endpoint_disable() was called for this endpoint, but the
  1301. * xHC hasn't been notified yet through the check_bandwidth() call,
  1302. * this re-adds a new state for the endpoint from the new endpoint
  1303. * descriptors. We must drop and re-add this endpoint, so we leave the
  1304. * drop flags alone.
  1305. */
  1306. new_drop_flags = le32_to_cpu(ctrl_ctx->drop_flags);
  1307. slot_ctx = xhci_get_slot_ctx(xhci, in_ctx);
  1308. /* Update the last valid endpoint context, if we just added one past */
  1309. if ((le32_to_cpu(slot_ctx->dev_info) & LAST_CTX_MASK) <
  1310. LAST_CTX(last_ctx)) {
  1311. slot_ctx->dev_info &= cpu_to_le32(~LAST_CTX_MASK);
  1312. slot_ctx->dev_info |= cpu_to_le32(LAST_CTX(last_ctx));
  1313. }
  1314. new_slot_info = le32_to_cpu(slot_ctx->dev_info);
  1315. /* Store the usb_device pointer for later use */
  1316. ep->hcpriv = udev;
  1317. xhci_dbg(xhci, "add ep 0x%x, slot id %d, new drop flags = %#x, new add flags = %#x, new slot info = %#x\n",
  1318. (unsigned int) ep->desc.bEndpointAddress,
  1319. udev->slot_id,
  1320. (unsigned int) new_drop_flags,
  1321. (unsigned int) new_add_flags,
  1322. (unsigned int) new_slot_info);
  1323. return 0;
  1324. }
  1325. static void xhci_zero_in_ctx(struct xhci_hcd *xhci, struct xhci_virt_device *virt_dev)
  1326. {
  1327. struct xhci_input_control_ctx *ctrl_ctx;
  1328. struct xhci_ep_ctx *ep_ctx;
  1329. struct xhci_slot_ctx *slot_ctx;
  1330. int i;
  1331. /* When a device's add flag and drop flag are zero, any subsequent
  1332. * configure endpoint command will leave that endpoint's state
  1333. * untouched. Make sure we don't leave any old state in the input
  1334. * endpoint contexts.
  1335. */
  1336. ctrl_ctx = xhci_get_input_control_ctx(xhci, virt_dev->in_ctx);
  1337. ctrl_ctx->drop_flags = 0;
  1338. ctrl_ctx->add_flags = 0;
  1339. slot_ctx = xhci_get_slot_ctx(xhci, virt_dev->in_ctx);
  1340. slot_ctx->dev_info &= cpu_to_le32(~LAST_CTX_MASK);
  1341. /* Endpoint 0 is always valid */
  1342. slot_ctx->dev_info |= cpu_to_le32(LAST_CTX(1));
  1343. for (i = 1; i < 31; ++i) {
  1344. ep_ctx = xhci_get_ep_ctx(xhci, virt_dev->in_ctx, i);
  1345. ep_ctx->ep_info = 0;
  1346. ep_ctx->ep_info2 = 0;
  1347. ep_ctx->deq = 0;
  1348. ep_ctx->tx_info = 0;
  1349. }
  1350. }
  1351. static int xhci_configure_endpoint_result(struct xhci_hcd *xhci,
  1352. struct usb_device *udev, u32 *cmd_status)
  1353. {
  1354. int ret;
  1355. switch (*cmd_status) {
  1356. case COMP_ENOMEM:
  1357. dev_warn(&udev->dev, "Not enough host controller resources "
  1358. "for new device state.\n");
  1359. ret = -ENOMEM;
  1360. /* FIXME: can we allocate more resources for the HC? */
  1361. break;
  1362. case COMP_BW_ERR:
  1363. dev_warn(&udev->dev, "Not enough bandwidth "
  1364. "for new device state.\n");
  1365. ret = -ENOSPC;
  1366. /* FIXME: can we go back to the old state? */
  1367. break;
  1368. case COMP_TRB_ERR:
  1369. /* the HCD set up something wrong */
  1370. dev_warn(&udev->dev, "ERROR: Endpoint drop flag = 0, "
  1371. "add flag = 1, "
  1372. "and endpoint is not disabled.\n");
  1373. ret = -EINVAL;
  1374. break;
  1375. case COMP_DEV_ERR:
  1376. dev_warn(&udev->dev, "ERROR: Incompatible device for endpoint "
  1377. "configure command.\n");
  1378. ret = -ENODEV;
  1379. break;
  1380. case COMP_SUCCESS:
  1381. dev_dbg(&udev->dev, "Successful Endpoint Configure command\n");
  1382. ret = 0;
  1383. break;
  1384. default:
  1385. xhci_err(xhci, "ERROR: unexpected command completion "
  1386. "code 0x%x.\n", *cmd_status);
  1387. ret = -EINVAL;
  1388. break;
  1389. }
  1390. return ret;
  1391. }
  1392. static int xhci_evaluate_context_result(struct xhci_hcd *xhci,
  1393. struct usb_device *udev, u32 *cmd_status)
  1394. {
  1395. int ret;
  1396. struct xhci_virt_device *virt_dev = xhci->devs[udev->slot_id];
  1397. switch (*cmd_status) {
  1398. case COMP_EINVAL:
  1399. dev_warn(&udev->dev, "WARN: xHCI driver setup invalid evaluate "
  1400. "context command.\n");
  1401. ret = -EINVAL;
  1402. break;
  1403. case COMP_EBADSLT:
  1404. dev_warn(&udev->dev, "WARN: slot not enabled for"
  1405. "evaluate context command.\n");
  1406. case COMP_CTX_STATE:
  1407. dev_warn(&udev->dev, "WARN: invalid context state for "
  1408. "evaluate context command.\n");
  1409. xhci_dbg_ctx(xhci, virt_dev->out_ctx, 1);
  1410. ret = -EINVAL;
  1411. break;
  1412. case COMP_DEV_ERR:
  1413. dev_warn(&udev->dev, "ERROR: Incompatible device for evaluate "
  1414. "context command.\n");
  1415. ret = -ENODEV;
  1416. break;
  1417. case COMP_MEL_ERR:
  1418. /* Max Exit Latency too large error */
  1419. dev_warn(&udev->dev, "WARN: Max Exit Latency too large\n");
  1420. ret = -EINVAL;
  1421. break;
  1422. case COMP_SUCCESS:
  1423. dev_dbg(&udev->dev, "Successful evaluate context command\n");
  1424. ret = 0;
  1425. break;
  1426. default:
  1427. xhci_err(xhci, "ERROR: unexpected command completion "
  1428. "code 0x%x.\n", *cmd_status);
  1429. ret = -EINVAL;
  1430. break;
  1431. }
  1432. return ret;
  1433. }
  1434. static u32 xhci_count_num_new_endpoints(struct xhci_hcd *xhci,
  1435. struct xhci_container_ctx *in_ctx)
  1436. {
  1437. struct xhci_input_control_ctx *ctrl_ctx;
  1438. u32 valid_add_flags;
  1439. u32 valid_drop_flags;
  1440. ctrl_ctx = xhci_get_input_control_ctx(xhci, in_ctx);
  1441. /* Ignore the slot flag (bit 0), and the default control endpoint flag
  1442. * (bit 1). The default control endpoint is added during the Address
  1443. * Device command and is never removed until the slot is disabled.
  1444. */
  1445. valid_add_flags = ctrl_ctx->add_flags >> 2;
  1446. valid_drop_flags = ctrl_ctx->drop_flags >> 2;
  1447. /* Use hweight32 to count the number of ones in the add flags, or
  1448. * number of endpoints added. Don't count endpoints that are changed
  1449. * (both added and dropped).
  1450. */
  1451. return hweight32(valid_add_flags) -
  1452. hweight32(valid_add_flags & valid_drop_flags);
  1453. }
  1454. static unsigned int xhci_count_num_dropped_endpoints(struct xhci_hcd *xhci,
  1455. struct xhci_container_ctx *in_ctx)
  1456. {
  1457. struct xhci_input_control_ctx *ctrl_ctx;
  1458. u32 valid_add_flags;
  1459. u32 valid_drop_flags;
  1460. ctrl_ctx = xhci_get_input_control_ctx(xhci, in_ctx);
  1461. valid_add_flags = ctrl_ctx->add_flags >> 2;
  1462. valid_drop_flags = ctrl_ctx->drop_flags >> 2;
  1463. return hweight32(valid_drop_flags) -
  1464. hweight32(valid_add_flags & valid_drop_flags);
  1465. }
  1466. /*
  1467. * We need to reserve the new number of endpoints before the configure endpoint
  1468. * command completes. We can't subtract the dropped endpoints from the number
  1469. * of active endpoints until the command completes because we can oversubscribe
  1470. * the host in this case:
  1471. *
  1472. * - the first configure endpoint command drops more endpoints than it adds
  1473. * - a second configure endpoint command that adds more endpoints is queued
  1474. * - the first configure endpoint command fails, so the config is unchanged
  1475. * - the second command may succeed, even though there isn't enough resources
  1476. *
  1477. * Must be called with xhci->lock held.
  1478. */
  1479. static int xhci_reserve_host_resources(struct xhci_hcd *xhci,
  1480. struct xhci_container_ctx *in_ctx)
  1481. {
  1482. u32 added_eps;
  1483. added_eps = xhci_count_num_new_endpoints(xhci, in_ctx);
  1484. if (xhci->num_active_eps + added_eps > xhci->limit_active_eps) {
  1485. xhci_dbg(xhci, "Not enough ep ctxs: "
  1486. "%u active, need to add %u, limit is %u.\n",
  1487. xhci->num_active_eps, added_eps,
  1488. xhci->limit_active_eps);
  1489. return -ENOMEM;
  1490. }
  1491. xhci->num_active_eps += added_eps;
  1492. xhci_dbg(xhci, "Adding %u ep ctxs, %u now active.\n", added_eps,
  1493. xhci->num_active_eps);
  1494. return 0;
  1495. }
  1496. /*
  1497. * The configure endpoint was failed by the xHC for some other reason, so we
  1498. * need to revert the resources that failed configuration would have used.
  1499. *
  1500. * Must be called with xhci->lock held.
  1501. */
  1502. static void xhci_free_host_resources(struct xhci_hcd *xhci,
  1503. struct xhci_container_ctx *in_ctx)
  1504. {
  1505. u32 num_failed_eps;
  1506. num_failed_eps = xhci_count_num_new_endpoints(xhci, in_ctx);
  1507. xhci->num_active_eps -= num_failed_eps;
  1508. xhci_dbg(xhci, "Removing %u failed ep ctxs, %u now active.\n",
  1509. num_failed_eps,
  1510. xhci->num_active_eps);
  1511. }
  1512. /*
  1513. * Now that the command has completed, clean up the active endpoint count by
  1514. * subtracting out the endpoints that were dropped (but not changed).
  1515. *
  1516. * Must be called with xhci->lock held.
  1517. */
  1518. static void xhci_finish_resource_reservation(struct xhci_hcd *xhci,
  1519. struct xhci_container_ctx *in_ctx)
  1520. {
  1521. u32 num_dropped_eps;
  1522. num_dropped_eps = xhci_count_num_dropped_endpoints(xhci, in_ctx);
  1523. xhci->num_active_eps -= num_dropped_eps;
  1524. if (num_dropped_eps)
  1525. xhci_dbg(xhci, "Removing %u dropped ep ctxs, %u now active.\n",
  1526. num_dropped_eps,
  1527. xhci->num_active_eps);
  1528. }
  1529. /* Issue a configure endpoint command or evaluate context command
  1530. * and wait for it to finish.
  1531. */
  1532. static int xhci_configure_endpoint(struct xhci_hcd *xhci,
  1533. struct usb_device *udev,
  1534. struct xhci_command *command,
  1535. bool ctx_change, bool must_succeed)
  1536. {
  1537. int ret;
  1538. int timeleft;
  1539. unsigned long flags;
  1540. struct xhci_container_ctx *in_ctx;
  1541. struct completion *cmd_completion;
  1542. u32 *cmd_status;
  1543. struct xhci_virt_device *virt_dev;
  1544. spin_lock_irqsave(&xhci->lock, flags);
  1545. virt_dev = xhci->devs[udev->slot_id];
  1546. if (command) {
  1547. in_ctx = command->in_ctx;
  1548. if ((xhci->quirks & XHCI_EP_LIMIT_QUIRK) &&
  1549. xhci_reserve_host_resources(xhci, in_ctx)) {
  1550. spin_unlock_irqrestore(&xhci->lock, flags);
  1551. xhci_warn(xhci, "Not enough host resources, "
  1552. "active endpoint contexts = %u\n",
  1553. xhci->num_active_eps);
  1554. return -ENOMEM;
  1555. }
  1556. cmd_completion = command->completion;
  1557. cmd_status = &command->status;
  1558. command->command_trb = xhci->cmd_ring->enqueue;
  1559. /* Enqueue pointer can be left pointing to the link TRB,
  1560. * we must handle that
  1561. */
  1562. if ((le32_to_cpu(command->command_trb->link.control)
  1563. & TRB_TYPE_BITMASK) == TRB_TYPE(TRB_LINK))
  1564. command->command_trb =
  1565. xhci->cmd_ring->enq_seg->next->trbs;
  1566. list_add_tail(&command->cmd_list, &virt_dev->cmd_list);
  1567. } else {
  1568. in_ctx = virt_dev->in_ctx;
  1569. if ((xhci->quirks & XHCI_EP_LIMIT_QUIRK) &&
  1570. xhci_reserve_host_resources(xhci, in_ctx)) {
  1571. spin_unlock_irqrestore(&xhci->lock, flags);
  1572. xhci_warn(xhci, "Not enough host resources, "
  1573. "active endpoint contexts = %u\n",
  1574. xhci->num_active_eps);
  1575. return -ENOMEM;
  1576. }
  1577. cmd_completion = &virt_dev->cmd_completion;
  1578. cmd_status = &virt_dev->cmd_status;
  1579. }
  1580. init_completion(cmd_completion);
  1581. if (!ctx_change)
  1582. ret = xhci_queue_configure_endpoint(xhci, in_ctx->dma,
  1583. udev->slot_id, must_succeed);
  1584. else
  1585. ret = xhci_queue_evaluate_context(xhci, in_ctx->dma,
  1586. udev->slot_id);
  1587. if (ret < 0) {
  1588. if (command)
  1589. list_del(&command->cmd_list);
  1590. if ((xhci->quirks & XHCI_EP_LIMIT_QUIRK))
  1591. xhci_free_host_resources(xhci, in_ctx);
  1592. spin_unlock_irqrestore(&xhci->lock, flags);
  1593. xhci_dbg(xhci, "FIXME allocate a new ring segment\n");
  1594. return -ENOMEM;
  1595. }
  1596. xhci_ring_cmd_db(xhci);
  1597. spin_unlock_irqrestore(&xhci->lock, flags);
  1598. /* Wait for the configure endpoint command to complete */
  1599. timeleft = wait_for_completion_interruptible_timeout(
  1600. cmd_completion,
  1601. USB_CTRL_SET_TIMEOUT);
  1602. if (timeleft <= 0) {
  1603. xhci_warn(xhci, "%s while waiting for %s command\n",
  1604. timeleft == 0 ? "Timeout" : "Signal",
  1605. ctx_change == 0 ?
  1606. "configure endpoint" :
  1607. "evaluate context");
  1608. /* FIXME cancel the configure endpoint command */
  1609. return -ETIME;
  1610. }
  1611. if (!ctx_change)
  1612. ret = xhci_configure_endpoint_result(xhci, udev, cmd_status);
  1613. else
  1614. ret = xhci_evaluate_context_result(xhci, udev, cmd_status);
  1615. if ((xhci->quirks & XHCI_EP_LIMIT_QUIRK)) {
  1616. spin_lock_irqsave(&xhci->lock, flags);
  1617. /* If the command failed, remove the reserved resources.
  1618. * Otherwise, clean up the estimate to include dropped eps.
  1619. */
  1620. if (ret)
  1621. xhci_free_host_resources(xhci, in_ctx);
  1622. else
  1623. xhci_finish_resource_reservation(xhci, in_ctx);
  1624. spin_unlock_irqrestore(&xhci->lock, flags);
  1625. }
  1626. return ret;
  1627. }
  1628. /* Called after one or more calls to xhci_add_endpoint() or
  1629. * xhci_drop_endpoint(). If this call fails, the USB core is expected
  1630. * to call xhci_reset_bandwidth().
  1631. *
  1632. * Since we are in the middle of changing either configuration or
  1633. * installing a new alt setting, the USB core won't allow URBs to be
  1634. * enqueued for any endpoint on the old config or interface. Nothing
  1635. * else should be touching the xhci->devs[slot_id] structure, so we
  1636. * don't need to take the xhci->lock for manipulating that.
  1637. */
  1638. int xhci_check_bandwidth(struct usb_hcd *hcd, struct usb_device *udev)
  1639. {
  1640. int i;
  1641. int ret = 0;
  1642. struct xhci_hcd *xhci;
  1643. struct xhci_virt_device *virt_dev;
  1644. struct xhci_input_control_ctx *ctrl_ctx;
  1645. struct xhci_slot_ctx *slot_ctx;
  1646. ret = xhci_check_args(hcd, udev, NULL, 0, true, __func__);
  1647. if (ret <= 0)
  1648. return ret;
  1649. xhci = hcd_to_xhci(hcd);
  1650. if (xhci->xhc_state & XHCI_STATE_DYING)
  1651. return -ENODEV;
  1652. xhci_dbg(xhci, "%s called for udev %p\n", __func__, udev);
  1653. virt_dev = xhci->devs[udev->slot_id];
  1654. /* See section 4.6.6 - A0 = 1; A1 = D0 = D1 = 0 */
  1655. ctrl_ctx = xhci_get_input_control_ctx(xhci, virt_dev->in_ctx);
  1656. ctrl_ctx->add_flags |= cpu_to_le32(SLOT_FLAG);
  1657. ctrl_ctx->add_flags &= cpu_to_le32(~EP0_FLAG);
  1658. ctrl_ctx->drop_flags &= cpu_to_le32(~(SLOT_FLAG | EP0_FLAG));
  1659. xhci_dbg(xhci, "New Input Control Context:\n");
  1660. slot_ctx = xhci_get_slot_ctx(xhci, virt_dev->in_ctx);
  1661. xhci_dbg_ctx(xhci, virt_dev->in_ctx,
  1662. LAST_CTX_TO_EP_NUM(le32_to_cpu(slot_ctx->dev_info)));
  1663. ret = xhci_configure_endpoint(xhci, udev, NULL,
  1664. false, false);
  1665. if (ret) {
  1666. /* Callee should call reset_bandwidth() */
  1667. return ret;
  1668. }
  1669. xhci_dbg(xhci, "Output context after successful config ep cmd:\n");
  1670. xhci_dbg_ctx(xhci, virt_dev->out_ctx,
  1671. LAST_CTX_TO_EP_NUM(le32_to_cpu(slot_ctx->dev_info)));
  1672. /* Free any rings that were dropped, but not changed. */
  1673. for (i = 1; i < 31; ++i) {
  1674. if ((le32_to_cpu(ctrl_ctx->drop_flags) & (1 << (i + 1))) &&
  1675. !(le32_to_cpu(ctrl_ctx->add_flags) & (1 << (i + 1))))
  1676. xhci_free_or_cache_endpoint_ring(xhci, virt_dev, i);
  1677. }
  1678. xhci_zero_in_ctx(xhci, virt_dev);
  1679. /*
  1680. * Install any rings for completely new endpoints or changed endpoints,
  1681. * and free or cache any old rings from changed endpoints.
  1682. */
  1683. for (i = 1; i < 31; ++i) {
  1684. if (!virt_dev->eps[i].new_ring)
  1685. continue;
  1686. /* Only cache or free the old ring if it exists.
  1687. * It may not if this is the first add of an endpoint.
  1688. */
  1689. if (virt_dev->eps[i].ring) {
  1690. xhci_free_or_cache_endpoint_ring(xhci, virt_dev, i);
  1691. }
  1692. virt_dev->eps[i].ring = virt_dev->eps[i].new_ring;
  1693. virt_dev->eps[i].new_ring = NULL;
  1694. }
  1695. return ret;
  1696. }
  1697. void xhci_reset_bandwidth(struct usb_hcd *hcd, struct usb_device *udev)
  1698. {
  1699. struct xhci_hcd *xhci;
  1700. struct xhci_virt_device *virt_dev;
  1701. int i, ret;
  1702. ret = xhci_check_args(hcd, udev, NULL, 0, true, __func__);
  1703. if (ret <= 0)
  1704. return;
  1705. xhci = hcd_to_xhci(hcd);
  1706. xhci_dbg(xhci, "%s called for udev %p\n", __func__, udev);
  1707. virt_dev = xhci->devs[udev->slot_id];
  1708. /* Free any rings allocated for added endpoints */
  1709. for (i = 0; i < 31; ++i) {
  1710. if (virt_dev->eps[i].new_ring) {
  1711. xhci_ring_free(xhci, virt_dev->eps[i].new_ring);
  1712. virt_dev->eps[i].new_ring = NULL;
  1713. }
  1714. }
  1715. xhci_zero_in_ctx(xhci, virt_dev);
  1716. }
  1717. static void xhci_setup_input_ctx_for_config_ep(struct xhci_hcd *xhci,
  1718. struct xhci_container_ctx *in_ctx,
  1719. struct xhci_container_ctx *out_ctx,
  1720. u32 add_flags, u32 drop_flags)
  1721. {
  1722. struct xhci_input_control_ctx *ctrl_ctx;
  1723. ctrl_ctx = xhci_get_input_control_ctx(xhci, in_ctx);
  1724. ctrl_ctx->add_flags = cpu_to_le32(add_flags);
  1725. ctrl_ctx->drop_flags = cpu_to_le32(drop_flags);
  1726. xhci_slot_copy(xhci, in_ctx, out_ctx);
  1727. ctrl_ctx->add_flags |= cpu_to_le32(SLOT_FLAG);
  1728. xhci_dbg(xhci, "Input Context:\n");
  1729. xhci_dbg_ctx(xhci, in_ctx, xhci_last_valid_endpoint(add_flags));
  1730. }
  1731. static void xhci_setup_input_ctx_for_quirk(struct xhci_hcd *xhci,
  1732. unsigned int slot_id, unsigned int ep_index,
  1733. struct xhci_dequeue_state *deq_state)
  1734. {
  1735. struct xhci_container_ctx *in_ctx;
  1736. struct xhci_ep_ctx *ep_ctx;
  1737. u32 added_ctxs;
  1738. dma_addr_t addr;
  1739. xhci_endpoint_copy(xhci, xhci->devs[slot_id]->in_ctx,
  1740. xhci->devs[slot_id]->out_ctx, ep_index);
  1741. in_ctx = xhci->devs[slot_id]->in_ctx;
  1742. ep_ctx = xhci_get_ep_ctx(xhci, in_ctx, ep_index);
  1743. addr = xhci_trb_virt_to_dma(deq_state->new_deq_seg,
  1744. deq_state->new_deq_ptr);
  1745. if (addr == 0) {
  1746. xhci_warn(xhci, "WARN Cannot submit config ep after "
  1747. "reset ep command\n");
  1748. xhci_warn(xhci, "WARN deq seg = %p, deq ptr = %p\n",
  1749. deq_state->new_deq_seg,
  1750. deq_state->new_deq_ptr);
  1751. return;
  1752. }
  1753. ep_ctx->deq = cpu_to_le64(addr | deq_state->new_cycle_state);
  1754. added_ctxs = xhci_get_endpoint_flag_from_index(ep_index);
  1755. xhci_setup_input_ctx_for_config_ep(xhci, xhci->devs[slot_id]->in_ctx,
  1756. xhci->devs[slot_id]->out_ctx, added_ctxs, added_ctxs);
  1757. }
  1758. void xhci_cleanup_stalled_ring(struct xhci_hcd *xhci,
  1759. struct usb_device *udev, unsigned int ep_index)
  1760. {
  1761. struct xhci_dequeue_state deq_state;
  1762. struct xhci_virt_ep *ep;
  1763. xhci_dbg(xhci, "Cleaning up stalled endpoint ring\n");
  1764. ep = &xhci->devs[udev->slot_id]->eps[ep_index];
  1765. /* We need to move the HW's dequeue pointer past this TD,
  1766. * or it will attempt to resend it on the next doorbell ring.
  1767. */
  1768. xhci_find_new_dequeue_state(xhci, udev->slot_id,
  1769. ep_index, ep->stopped_stream, ep->stopped_td,
  1770. &deq_state);
  1771. /* HW with the reset endpoint quirk will use the saved dequeue state to
  1772. * issue a configure endpoint command later.
  1773. */
  1774. if (!(xhci->quirks & XHCI_RESET_EP_QUIRK)) {
  1775. xhci_dbg(xhci, "Queueing new dequeue state\n");
  1776. xhci_queue_new_dequeue_state(xhci, udev->slot_id,
  1777. ep_index, ep->stopped_stream, &deq_state);
  1778. } else {
  1779. /* Better hope no one uses the input context between now and the
  1780. * reset endpoint completion!
  1781. * XXX: No idea how this hardware will react when stream rings
  1782. * are enabled.
  1783. */
  1784. xhci_dbg(xhci, "Setting up input context for "
  1785. "configure endpoint command\n");
  1786. xhci_setup_input_ctx_for_quirk(xhci, udev->slot_id,
  1787. ep_index, &deq_state);
  1788. }
  1789. }
  1790. /* Deal with stalled endpoints. The core should have sent the control message
  1791. * to clear the halt condition. However, we need to make the xHCI hardware
  1792. * reset its sequence number, since a device will expect a sequence number of
  1793. * zero after the halt condition is cleared.
  1794. * Context: in_interrupt
  1795. */
  1796. void xhci_endpoint_reset(struct usb_hcd *hcd,
  1797. struct usb_host_endpoint *ep)
  1798. {
  1799. struct xhci_hcd *xhci;
  1800. struct usb_device *udev;
  1801. unsigned int ep_index;
  1802. unsigned long flags;
  1803. int ret;
  1804. struct xhci_virt_ep *virt_ep;
  1805. xhci = hcd_to_xhci(hcd);
  1806. udev = (struct usb_device *) ep->hcpriv;
  1807. /* Called with a root hub endpoint (or an endpoint that wasn't added
  1808. * with xhci_add_endpoint()
  1809. */
  1810. if (!ep->hcpriv)
  1811. return;
  1812. ep_index = xhci_get_endpoint_index(&ep->desc);
  1813. virt_ep = &xhci->devs[udev->slot_id]->eps[ep_index];
  1814. if (!virt_ep->stopped_td) {
  1815. xhci_dbg(xhci, "Endpoint 0x%x not halted, refusing to reset.\n",
  1816. ep->desc.bEndpointAddress);
  1817. return;
  1818. }
  1819. if (usb_endpoint_xfer_control(&ep->desc)) {
  1820. xhci_dbg(xhci, "Control endpoint stall already handled.\n");
  1821. return;
  1822. }
  1823. xhci_dbg(xhci, "Queueing reset endpoint command\n");
  1824. spin_lock_irqsave(&xhci->lock, flags);
  1825. ret = xhci_queue_reset_ep(xhci, udev->slot_id, ep_index);
  1826. /*
  1827. * Can't change the ring dequeue pointer until it's transitioned to the
  1828. * stopped state, which is only upon a successful reset endpoint
  1829. * command. Better hope that last command worked!
  1830. */
  1831. if (!ret) {
  1832. xhci_cleanup_stalled_ring(xhci, udev, ep_index);
  1833. kfree(virt_ep->stopped_td);
  1834. xhci_ring_cmd_db(xhci);
  1835. }
  1836. virt_ep->stopped_td = NULL;
  1837. virt_ep->stopped_trb = NULL;
  1838. virt_ep->stopped_stream = 0;
  1839. spin_unlock_irqrestore(&xhci->lock, flags);
  1840. if (ret)
  1841. xhci_warn(xhci, "FIXME allocate a new ring segment\n");
  1842. }
  1843. static int xhci_check_streams_endpoint(struct xhci_hcd *xhci,
  1844. struct usb_device *udev, struct usb_host_endpoint *ep,
  1845. unsigned int slot_id)
  1846. {
  1847. int ret;
  1848. unsigned int ep_index;
  1849. unsigned int ep_state;
  1850. if (!ep)
  1851. return -EINVAL;
  1852. ret = xhci_check_args(xhci_to_hcd(xhci), udev, ep, 1, true, __func__);
  1853. if (ret <= 0)
  1854. return -EINVAL;
  1855. if (ep->ss_ep_comp.bmAttributes == 0) {
  1856. xhci_warn(xhci, "WARN: SuperSpeed Endpoint Companion"
  1857. " descriptor for ep 0x%x does not support streams\n",
  1858. ep->desc.bEndpointAddress);
  1859. return -EINVAL;
  1860. }
  1861. ep_index = xhci_get_endpoint_index(&ep->desc);
  1862. ep_state = xhci->devs[slot_id]->eps[ep_index].ep_state;
  1863. if (ep_state & EP_HAS_STREAMS ||
  1864. ep_state & EP_GETTING_STREAMS) {
  1865. xhci_warn(xhci, "WARN: SuperSpeed bulk endpoint 0x%x "
  1866. "already has streams set up.\n",
  1867. ep->desc.bEndpointAddress);
  1868. xhci_warn(xhci, "Send email to xHCI maintainer and ask for "
  1869. "dynamic stream context array reallocation.\n");
  1870. return -EINVAL;
  1871. }
  1872. if (!list_empty(&xhci->devs[slot_id]->eps[ep_index].ring->td_list)) {
  1873. xhci_warn(xhci, "Cannot setup streams for SuperSpeed bulk "
  1874. "endpoint 0x%x; URBs are pending.\n",
  1875. ep->desc.bEndpointAddress);
  1876. return -EINVAL;
  1877. }
  1878. return 0;
  1879. }
  1880. static void xhci_calculate_streams_entries(struct xhci_hcd *xhci,
  1881. unsigned int *num_streams, unsigned int *num_stream_ctxs)
  1882. {
  1883. unsigned int max_streams;
  1884. /* The stream context array size must be a power of two */
  1885. *num_stream_ctxs = roundup_pow_of_two(*num_streams);
  1886. /*
  1887. * Find out how many primary stream array entries the host controller
  1888. * supports. Later we may use secondary stream arrays (similar to 2nd
  1889. * level page entries), but that's an optional feature for xHCI host
  1890. * controllers. xHCs must support at least 4 stream IDs.
  1891. */
  1892. max_streams = HCC_MAX_PSA(xhci->hcc_params);
  1893. if (*num_stream_ctxs > max_streams) {
  1894. xhci_dbg(xhci, "xHCI HW only supports %u stream ctx entries.\n",
  1895. max_streams);
  1896. *num_stream_ctxs = max_streams;
  1897. *num_streams = max_streams;
  1898. }
  1899. }
  1900. /* Returns an error code if one of the endpoint already has streams.
  1901. * This does not change any data structures, it only checks and gathers
  1902. * information.
  1903. */
  1904. static int xhci_calculate_streams_and_bitmask(struct xhci_hcd *xhci,
  1905. struct usb_device *udev,
  1906. struct usb_host_endpoint **eps, unsigned int num_eps,
  1907. unsigned int *num_streams, u32 *changed_ep_bitmask)
  1908. {
  1909. unsigned int max_streams;
  1910. unsigned int endpoint_flag;
  1911. int i;
  1912. int ret;
  1913. for (i = 0; i < num_eps; i++) {
  1914. ret = xhci_check_streams_endpoint(xhci, udev,
  1915. eps[i], udev->slot_id);
  1916. if (ret < 0)
  1917. return ret;
  1918. max_streams = USB_SS_MAX_STREAMS(
  1919. eps[i]->ss_ep_comp.bmAttributes);
  1920. if (max_streams < (*num_streams - 1)) {
  1921. xhci_dbg(xhci, "Ep 0x%x only supports %u stream IDs.\n",
  1922. eps[i]->desc.bEndpointAddress,
  1923. max_streams);
  1924. *num_streams = max_streams+1;
  1925. }
  1926. endpoint_flag = xhci_get_endpoint_flag(&eps[i]->desc);
  1927. if (*changed_ep_bitmask & endpoint_flag)
  1928. return -EINVAL;
  1929. *changed_ep_bitmask |= endpoint_flag;
  1930. }
  1931. return 0;
  1932. }
  1933. static u32 xhci_calculate_no_streams_bitmask(struct xhci_hcd *xhci,
  1934. struct usb_device *udev,
  1935. struct usb_host_endpoint **eps, unsigned int num_eps)
  1936. {
  1937. u32 changed_ep_bitmask = 0;
  1938. unsigned int slot_id;
  1939. unsigned int ep_index;
  1940. unsigned int ep_state;
  1941. int i;
  1942. slot_id = udev->slot_id;
  1943. if (!xhci->devs[slot_id])
  1944. return 0;
  1945. for (i = 0; i < num_eps; i++) {
  1946. ep_index = xhci_get_endpoint_index(&eps[i]->desc);
  1947. ep_state = xhci->devs[slot_id]->eps[ep_index].ep_state;
  1948. /* Are streams already being freed for the endpoint? */
  1949. if (ep_state & EP_GETTING_NO_STREAMS) {
  1950. xhci_warn(xhci, "WARN Can't disable streams for "
  1951. "endpoint 0x%x\n, "
  1952. "streams are being disabled already.",
  1953. eps[i]->desc.bEndpointAddress);
  1954. return 0;
  1955. }
  1956. /* Are there actually any streams to free? */
  1957. if (!(ep_state & EP_HAS_STREAMS) &&
  1958. !(ep_state & EP_GETTING_STREAMS)) {
  1959. xhci_warn(xhci, "WARN Can't disable streams for "
  1960. "endpoint 0x%x\n, "
  1961. "streams are already disabled!",
  1962. eps[i]->desc.bEndpointAddress);
  1963. xhci_warn(xhci, "WARN xhci_free_streams() called "
  1964. "with non-streams endpoint\n");
  1965. return 0;
  1966. }
  1967. changed_ep_bitmask |= xhci_get_endpoint_flag(&eps[i]->desc);
  1968. }
  1969. return changed_ep_bitmask;
  1970. }
  1971. /*
  1972. * The USB device drivers use this function (though the HCD interface in USB
  1973. * core) to prepare a set of bulk endpoints to use streams. Streams are used to
  1974. * coordinate mass storage command queueing across multiple endpoints (basically
  1975. * a stream ID == a task ID).
  1976. *
  1977. * Setting up streams involves allocating the same size stream context array
  1978. * for each endpoint and issuing a configure endpoint command for all endpoints.
  1979. *
  1980. * Don't allow the call to succeed if one endpoint only supports one stream
  1981. * (which means it doesn't support streams at all).
  1982. *
  1983. * Drivers may get less stream IDs than they asked for, if the host controller
  1984. * hardware or endpoints claim they can't support the number of requested
  1985. * stream IDs.
  1986. */
  1987. int xhci_alloc_streams(struct usb_hcd *hcd, struct usb_device *udev,
  1988. struct usb_host_endpoint **eps, unsigned int num_eps,
  1989. unsigned int num_streams, gfp_t mem_flags)
  1990. {
  1991. int i, ret;
  1992. struct xhci_hcd *xhci;
  1993. struct xhci_virt_device *vdev;
  1994. struct xhci_command *config_cmd;
  1995. unsigned int ep_index;
  1996. unsigned int num_stream_ctxs;
  1997. unsigned long flags;
  1998. u32 changed_ep_bitmask = 0;
  1999. if (!eps)
  2000. return -EINVAL;
  2001. /* Add one to the number of streams requested to account for
  2002. * stream 0 that is reserved for xHCI usage.
  2003. */
  2004. num_streams += 1;
  2005. xhci = hcd_to_xhci(hcd);
  2006. xhci_dbg(xhci, "Driver wants %u stream IDs (including stream 0).\n",
  2007. num_streams);
  2008. config_cmd = xhci_alloc_command(xhci, true, true, mem_flags);
  2009. if (!config_cmd) {
  2010. xhci_dbg(xhci, "Could not allocate xHCI command structure.\n");
  2011. return -ENOMEM;
  2012. }
  2013. /* Check to make sure all endpoints are not already configured for
  2014. * streams. While we're at it, find the maximum number of streams that
  2015. * all the endpoints will support and check for duplicate endpoints.
  2016. */
  2017. spin_lock_irqsave(&xhci->lock, flags);
  2018. ret = xhci_calculate_streams_and_bitmask(xhci, udev, eps,
  2019. num_eps, &num_streams, &changed_ep_bitmask);
  2020. if (ret < 0) {
  2021. xhci_free_command(xhci, config_cmd);
  2022. spin_unlock_irqrestore(&xhci->lock, flags);
  2023. return ret;
  2024. }
  2025. if (num_streams <= 1) {
  2026. xhci_warn(xhci, "WARN: endpoints can't handle "
  2027. "more than one stream.\n");
  2028. xhci_free_command(xhci, config_cmd);
  2029. spin_unlock_irqrestore(&xhci->lock, flags);
  2030. return -EINVAL;
  2031. }
  2032. vdev = xhci->devs[udev->slot_id];
  2033. /* Mark each endpoint as being in transition, so
  2034. * xhci_urb_enqueue() will reject all URBs.
  2035. */
  2036. for (i = 0; i < num_eps; i++) {
  2037. ep_index = xhci_get_endpoint_index(&eps[i]->desc);
  2038. vdev->eps[ep_index].ep_state |= EP_GETTING_STREAMS;
  2039. }
  2040. spin_unlock_irqrestore(&xhci->lock, flags);
  2041. /* Setup internal data structures and allocate HW data structures for
  2042. * streams (but don't install the HW structures in the input context
  2043. * until we're sure all memory allocation succeeded).
  2044. */
  2045. xhci_calculate_streams_entries(xhci, &num_streams, &num_stream_ctxs);
  2046. xhci_dbg(xhci, "Need %u stream ctx entries for %u stream IDs.\n",
  2047. num_stream_ctxs, num_streams);
  2048. for (i = 0; i < num_eps; i++) {
  2049. ep_index = xhci_get_endpoint_index(&eps[i]->desc);
  2050. vdev->eps[ep_index].stream_info = xhci_alloc_stream_info(xhci,
  2051. num_stream_ctxs,
  2052. num_streams, mem_flags);
  2053. if (!vdev->eps[ep_index].stream_info)
  2054. goto cleanup;
  2055. /* Set maxPstreams in endpoint context and update deq ptr to
  2056. * point to stream context array. FIXME
  2057. */
  2058. }
  2059. /* Set up the input context for a configure endpoint command. */
  2060. for (i = 0; i < num_eps; i++) {
  2061. struct xhci_ep_ctx *ep_ctx;
  2062. ep_index = xhci_get_endpoint_index(&eps[i]->desc);
  2063. ep_ctx = xhci_get_ep_ctx(xhci, config_cmd->in_ctx, ep_index);
  2064. xhci_endpoint_copy(xhci, config_cmd->in_ctx,
  2065. vdev->out_ctx, ep_index);
  2066. xhci_setup_streams_ep_input_ctx(xhci, ep_ctx,
  2067. vdev->eps[ep_index].stream_info);
  2068. }
  2069. /* Tell the HW to drop its old copy of the endpoint context info
  2070. * and add the updated copy from the input context.
  2071. */
  2072. xhci_setup_input_ctx_for_config_ep(xhci, config_cmd->in_ctx,
  2073. vdev->out_ctx, changed_ep_bitmask, changed_ep_bitmask);
  2074. /* Issue and wait for the configure endpoint command */
  2075. ret = xhci_configure_endpoint(xhci, udev, config_cmd,
  2076. false, false);
  2077. /* xHC rejected the configure endpoint command for some reason, so we
  2078. * leave the old ring intact and free our internal streams data
  2079. * structure.
  2080. */
  2081. if (ret < 0)
  2082. goto cleanup;
  2083. spin_lock_irqsave(&xhci->lock, flags);
  2084. for (i = 0; i < num_eps; i++) {
  2085. ep_index = xhci_get_endpoint_index(&eps[i]->desc);
  2086. vdev->eps[ep_index].ep_state &= ~EP_GETTING_STREAMS;
  2087. xhci_dbg(xhci, "Slot %u ep ctx %u now has streams.\n",
  2088. udev->slot_id, ep_index);
  2089. vdev->eps[ep_index].ep_state |= EP_HAS_STREAMS;
  2090. }
  2091. xhci_free_command(xhci, config_cmd);
  2092. spin_unlock_irqrestore(&xhci->lock, flags);
  2093. /* Subtract 1 for stream 0, which drivers can't use */
  2094. return num_streams - 1;
  2095. cleanup:
  2096. /* If it didn't work, free the streams! */
  2097. for (i = 0; i < num_eps; i++) {
  2098. ep_index = xhci_get_endpoint_index(&eps[i]->desc);
  2099. xhci_free_stream_info(xhci, vdev->eps[ep_index].stream_info);
  2100. vdev->eps[ep_index].stream_info = NULL;
  2101. /* FIXME Unset maxPstreams in endpoint context and
  2102. * update deq ptr to point to normal string ring.
  2103. */
  2104. vdev->eps[ep_index].ep_state &= ~EP_GETTING_STREAMS;
  2105. vdev->eps[ep_index].ep_state &= ~EP_HAS_STREAMS;
  2106. xhci_endpoint_zero(xhci, vdev, eps[i]);
  2107. }
  2108. xhci_free_command(xhci, config_cmd);
  2109. return -ENOMEM;
  2110. }
  2111. /* Transition the endpoint from using streams to being a "normal" endpoint
  2112. * without streams.
  2113. *
  2114. * Modify the endpoint context state, submit a configure endpoint command,
  2115. * and free all endpoint rings for streams if that completes successfully.
  2116. */
  2117. int xhci_free_streams(struct usb_hcd *hcd, struct usb_device *udev,
  2118. struct usb_host_endpoint **eps, unsigned int num_eps,
  2119. gfp_t mem_flags)
  2120. {
  2121. int i, ret;
  2122. struct xhci_hcd *xhci;
  2123. struct xhci_virt_device *vdev;
  2124. struct xhci_command *command;
  2125. unsigned int ep_index;
  2126. unsigned long flags;
  2127. u32 changed_ep_bitmask;
  2128. xhci = hcd_to_xhci(hcd);
  2129. vdev = xhci->devs[udev->slot_id];
  2130. /* Set up a configure endpoint command to remove the streams rings */
  2131. spin_lock_irqsave(&xhci->lock, flags);
  2132. changed_ep_bitmask = xhci_calculate_no_streams_bitmask(xhci,
  2133. udev, eps, num_eps);
  2134. if (changed_ep_bitmask == 0) {
  2135. spin_unlock_irqrestore(&xhci->lock, flags);
  2136. return -EINVAL;
  2137. }
  2138. /* Use the xhci_command structure from the first endpoint. We may have
  2139. * allocated too many, but the driver may call xhci_free_streams() for
  2140. * each endpoint it grouped into one call to xhci_alloc_streams().
  2141. */
  2142. ep_index = xhci_get_endpoint_index(&eps[0]->desc);
  2143. command = vdev->eps[ep_index].stream_info->free_streams_command;
  2144. for (i = 0; i < num_eps; i++) {
  2145. struct xhci_ep_ctx *ep_ctx;
  2146. ep_index = xhci_get_endpoint_index(&eps[i]->desc);
  2147. ep_ctx = xhci_get_ep_ctx(xhci, command->in_ctx, ep_index);
  2148. xhci->devs[udev->slot_id]->eps[ep_index].ep_state |=
  2149. EP_GETTING_NO_STREAMS;
  2150. xhci_endpoint_copy(xhci, command->in_ctx,
  2151. vdev->out_ctx, ep_index);
  2152. xhci_setup_no_streams_ep_input_ctx(xhci, ep_ctx,
  2153. &vdev->eps[ep_index]);
  2154. }
  2155. xhci_setup_input_ctx_for_config_ep(xhci, command->in_ctx,
  2156. vdev->out_ctx, changed_ep_bitmask, changed_ep_bitmask);
  2157. spin_unlock_irqrestore(&xhci->lock, flags);
  2158. /* Issue and wait for the configure endpoint command,
  2159. * which must succeed.
  2160. */
  2161. ret = xhci_configure_endpoint(xhci, udev, command,
  2162. false, true);
  2163. /* xHC rejected the configure endpoint command for some reason, so we
  2164. * leave the streams rings intact.
  2165. */
  2166. if (ret < 0)
  2167. return ret;
  2168. spin_lock_irqsave(&xhci->lock, flags);
  2169. for (i = 0; i < num_eps; i++) {
  2170. ep_index = xhci_get_endpoint_index(&eps[i]->desc);
  2171. xhci_free_stream_info(xhci, vdev->eps[ep_index].stream_info);
  2172. vdev->eps[ep_index].stream_info = NULL;
  2173. /* FIXME Unset maxPstreams in endpoint context and
  2174. * update deq ptr to point to normal string ring.
  2175. */
  2176. vdev->eps[ep_index].ep_state &= ~EP_GETTING_NO_STREAMS;
  2177. vdev->eps[ep_index].ep_state &= ~EP_HAS_STREAMS;
  2178. }
  2179. spin_unlock_irqrestore(&xhci->lock, flags);
  2180. return 0;
  2181. }
  2182. /*
  2183. * Deletes endpoint resources for endpoints that were active before a Reset
  2184. * Device command, or a Disable Slot command. The Reset Device command leaves
  2185. * the control endpoint intact, whereas the Disable Slot command deletes it.
  2186. *
  2187. * Must be called with xhci->lock held.
  2188. */
  2189. void xhci_free_device_endpoint_resources(struct xhci_hcd *xhci,
  2190. struct xhci_virt_device *virt_dev, bool drop_control_ep)
  2191. {
  2192. int i;
  2193. unsigned int num_dropped_eps = 0;
  2194. unsigned int drop_flags = 0;
  2195. for (i = (drop_control_ep ? 0 : 1); i < 31; i++) {
  2196. if (virt_dev->eps[i].ring) {
  2197. drop_flags |= 1 << i;
  2198. num_dropped_eps++;
  2199. }
  2200. }
  2201. xhci->num_active_eps -= num_dropped_eps;
  2202. if (num_dropped_eps)
  2203. xhci_dbg(xhci, "Dropped %u ep ctxs, flags = 0x%x, "
  2204. "%u now active.\n",
  2205. num_dropped_eps, drop_flags,
  2206. xhci->num_active_eps);
  2207. }
  2208. /*
  2209. * This submits a Reset Device Command, which will set the device state to 0,
  2210. * set the device address to 0, and disable all the endpoints except the default
  2211. * control endpoint. The USB core should come back and call
  2212. * xhci_address_device(), and then re-set up the configuration. If this is
  2213. * called because of a usb_reset_and_verify_device(), then the old alternate
  2214. * settings will be re-installed through the normal bandwidth allocation
  2215. * functions.
  2216. *
  2217. * Wait for the Reset Device command to finish. Remove all structures
  2218. * associated with the endpoints that were disabled. Clear the input device
  2219. * structure? Cache the rings? Reset the control endpoint 0 max packet size?
  2220. *
  2221. * If the virt_dev to be reset does not exist or does not match the udev,
  2222. * it means the device is lost, possibly due to the xHC restore error and
  2223. * re-initialization during S3/S4. In this case, call xhci_alloc_dev() to
  2224. * re-allocate the device.
  2225. */
  2226. int xhci_discover_or_reset_device(struct usb_hcd *hcd, struct usb_device *udev)
  2227. {
  2228. int ret, i;
  2229. unsigned long flags;
  2230. struct xhci_hcd *xhci;
  2231. unsigned int slot_id;
  2232. struct xhci_virt_device *virt_dev;
  2233. struct xhci_command *reset_device_cmd;
  2234. int timeleft;
  2235. int last_freed_endpoint;
  2236. struct xhci_slot_ctx *slot_ctx;
  2237. ret = xhci_check_args(hcd, udev, NULL, 0, false, __func__);
  2238. if (ret <= 0)
  2239. return ret;
  2240. xhci = hcd_to_xhci(hcd);
  2241. slot_id = udev->slot_id;
  2242. virt_dev = xhci->devs[slot_id];
  2243. if (!virt_dev) {
  2244. xhci_dbg(xhci, "The device to be reset with slot ID %u does "
  2245. "not exist. Re-allocate the device\n", slot_id);
  2246. ret = xhci_alloc_dev(hcd, udev);
  2247. if (ret == 1)
  2248. return 0;
  2249. else
  2250. return -EINVAL;
  2251. }
  2252. if (virt_dev->udev != udev) {
  2253. /* If the virt_dev and the udev does not match, this virt_dev
  2254. * may belong to another udev.
  2255. * Re-allocate the device.
  2256. */
  2257. xhci_dbg(xhci, "The device to be reset with slot ID %u does "
  2258. "not match the udev. Re-allocate the device\n",
  2259. slot_id);
  2260. ret = xhci_alloc_dev(hcd, udev);
  2261. if (ret == 1)
  2262. return 0;
  2263. else
  2264. return -EINVAL;
  2265. }
  2266. /* If device is not setup, there is no point in resetting it */
  2267. slot_ctx = xhci_get_slot_ctx(xhci, virt_dev->out_ctx);
  2268. if (GET_SLOT_STATE(le32_to_cpu(slot_ctx->dev_state)) ==
  2269. SLOT_STATE_DISABLED)
  2270. return 0;
  2271. xhci_dbg(xhci, "Resetting device with slot ID %u\n", slot_id);
  2272. /* Allocate the command structure that holds the struct completion.
  2273. * Assume we're in process context, since the normal device reset
  2274. * process has to wait for the device anyway. Storage devices are
  2275. * reset as part of error handling, so use GFP_NOIO instead of
  2276. * GFP_KERNEL.
  2277. */
  2278. reset_device_cmd = xhci_alloc_command(xhci, false, true, GFP_NOIO);
  2279. if (!reset_device_cmd) {
  2280. xhci_dbg(xhci, "Couldn't allocate command structure.\n");
  2281. return -ENOMEM;
  2282. }
  2283. /* Attempt to submit the Reset Device command to the command ring */
  2284. spin_lock_irqsave(&xhci->lock, flags);
  2285. reset_device_cmd->command_trb = xhci->cmd_ring->enqueue;
  2286. /* Enqueue pointer can be left pointing to the link TRB,
  2287. * we must handle that
  2288. */
  2289. if ((le32_to_cpu(reset_device_cmd->command_trb->link.control)
  2290. & TRB_TYPE_BITMASK) == TRB_TYPE(TRB_LINK))
  2291. reset_device_cmd->command_trb =
  2292. xhci->cmd_ring->enq_seg->next->trbs;
  2293. list_add_tail(&reset_device_cmd->cmd_list, &virt_dev->cmd_list);
  2294. ret = xhci_queue_reset_device(xhci, slot_id);
  2295. if (ret) {
  2296. xhci_dbg(xhci, "FIXME: allocate a command ring segment\n");
  2297. list_del(&reset_device_cmd->cmd_list);
  2298. spin_unlock_irqrestore(&xhci->lock, flags);
  2299. goto command_cleanup;
  2300. }
  2301. xhci_ring_cmd_db(xhci);
  2302. spin_unlock_irqrestore(&xhci->lock, flags);
  2303. /* Wait for the Reset Device command to finish */
  2304. timeleft = wait_for_completion_interruptible_timeout(
  2305. reset_device_cmd->completion,
  2306. USB_CTRL_SET_TIMEOUT);
  2307. if (timeleft <= 0) {
  2308. xhci_warn(xhci, "%s while waiting for reset device command\n",
  2309. timeleft == 0 ? "Timeout" : "Signal");
  2310. spin_lock_irqsave(&xhci->lock, flags);
  2311. /* The timeout might have raced with the event ring handler, so
  2312. * only delete from the list if the item isn't poisoned.
  2313. */
  2314. if (reset_device_cmd->cmd_list.next != LIST_POISON1)
  2315. list_del(&reset_device_cmd->cmd_list);
  2316. spin_unlock_irqrestore(&xhci->lock, flags);
  2317. ret = -ETIME;
  2318. goto command_cleanup;
  2319. }
  2320. /* The Reset Device command can't fail, according to the 0.95/0.96 spec,
  2321. * unless we tried to reset a slot ID that wasn't enabled,
  2322. * or the device wasn't in the addressed or configured state.
  2323. */
  2324. ret = reset_device_cmd->status;
  2325. switch (ret) {
  2326. case COMP_EBADSLT: /* 0.95 completion code for bad slot ID */
  2327. case COMP_CTX_STATE: /* 0.96 completion code for same thing */
  2328. xhci_info(xhci, "Can't reset device (slot ID %u) in %s state\n",
  2329. slot_id,
  2330. xhci_get_slot_state(xhci, virt_dev->out_ctx));
  2331. xhci_info(xhci, "Not freeing device rings.\n");
  2332. /* Don't treat this as an error. May change my mind later. */
  2333. ret = 0;
  2334. goto command_cleanup;
  2335. case COMP_SUCCESS:
  2336. xhci_dbg(xhci, "Successful reset device command.\n");
  2337. break;
  2338. default:
  2339. if (xhci_is_vendor_info_code(xhci, ret))
  2340. break;
  2341. xhci_warn(xhci, "Unknown completion code %u for "
  2342. "reset device command.\n", ret);
  2343. ret = -EINVAL;
  2344. goto command_cleanup;
  2345. }
  2346. /* Free up host controller endpoint resources */
  2347. if ((xhci->quirks & XHCI_EP_LIMIT_QUIRK)) {
  2348. spin_lock_irqsave(&xhci->lock, flags);
  2349. /* Don't delete the default control endpoint resources */
  2350. xhci_free_device_endpoint_resources(xhci, virt_dev, false);
  2351. spin_unlock_irqrestore(&xhci->lock, flags);
  2352. }
  2353. /* Everything but endpoint 0 is disabled, so free or cache the rings. */
  2354. last_freed_endpoint = 1;
  2355. for (i = 1; i < 31; ++i) {
  2356. struct xhci_virt_ep *ep = &virt_dev->eps[i];
  2357. if (ep->ep_state & EP_HAS_STREAMS) {
  2358. xhci_free_stream_info(xhci, ep->stream_info);
  2359. ep->stream_info = NULL;
  2360. ep->ep_state &= ~EP_HAS_STREAMS;
  2361. }
  2362. if (ep->ring) {
  2363. xhci_free_or_cache_endpoint_ring(xhci, virt_dev, i);
  2364. last_freed_endpoint = i;
  2365. }
  2366. }
  2367. xhci_dbg(xhci, "Output context after successful reset device cmd:\n");
  2368. xhci_dbg_ctx(xhci, virt_dev->out_ctx, last_freed_endpoint);
  2369. ret = 0;
  2370. command_cleanup:
  2371. xhci_free_command(xhci, reset_device_cmd);
  2372. return ret;
  2373. }
  2374. /*
  2375. * At this point, the struct usb_device is about to go away, the device has
  2376. * disconnected, and all traffic has been stopped and the endpoints have been
  2377. * disabled. Free any HC data structures associated with that device.
  2378. */
  2379. void xhci_free_dev(struct usb_hcd *hcd, struct usb_device *udev)
  2380. {
  2381. struct xhci_hcd *xhci = hcd_to_xhci(hcd);
  2382. struct xhci_virt_device *virt_dev;
  2383. unsigned long flags;
  2384. u32 state;
  2385. int i, ret;
  2386. ret = xhci_check_args(hcd, udev, NULL, 0, true, __func__);
  2387. if (ret <= 0)
  2388. return;
  2389. virt_dev = xhci->devs[udev->slot_id];
  2390. /* Stop any wayward timer functions (which may grab the lock) */
  2391. for (i = 0; i < 31; ++i) {
  2392. virt_dev->eps[i].ep_state &= ~EP_HALT_PENDING;
  2393. del_timer_sync(&virt_dev->eps[i].stop_cmd_timer);
  2394. }
  2395. spin_lock_irqsave(&xhci->lock, flags);
  2396. /* Don't disable the slot if the host controller is dead. */
  2397. state = xhci_readl(xhci, &xhci->op_regs->status);
  2398. if (state == 0xffffffff || (xhci->xhc_state & XHCI_STATE_DYING)) {
  2399. xhci_free_virt_device(xhci, udev->slot_id);
  2400. spin_unlock_irqrestore(&xhci->lock, flags);
  2401. return;
  2402. }
  2403. if (xhci_queue_slot_control(xhci, TRB_DISABLE_SLOT, udev->slot_id)) {
  2404. spin_unlock_irqrestore(&xhci->lock, flags);
  2405. xhci_dbg(xhci, "FIXME: allocate a command ring segment\n");
  2406. return;
  2407. }
  2408. xhci_ring_cmd_db(xhci);
  2409. spin_unlock_irqrestore(&xhci->lock, flags);
  2410. /*
  2411. * Event command completion handler will free any data structures
  2412. * associated with the slot. XXX Can free sleep?
  2413. */
  2414. }
  2415. /*
  2416. * Checks if we have enough host controller resources for the default control
  2417. * endpoint.
  2418. *
  2419. * Must be called with xhci->lock held.
  2420. */
  2421. static int xhci_reserve_host_control_ep_resources(struct xhci_hcd *xhci)
  2422. {
  2423. if (xhci->num_active_eps + 1 > xhci->limit_active_eps) {
  2424. xhci_dbg(xhci, "Not enough ep ctxs: "
  2425. "%u active, need to add 1, limit is %u.\n",
  2426. xhci->num_active_eps, xhci->limit_active_eps);
  2427. return -ENOMEM;
  2428. }
  2429. xhci->num_active_eps += 1;
  2430. xhci_dbg(xhci, "Adding 1 ep ctx, %u now active.\n",
  2431. xhci->num_active_eps);
  2432. return 0;
  2433. }
  2434. /*
  2435. * Returns 0 if the xHC ran out of device slots, the Enable Slot command
  2436. * timed out, or allocating memory failed. Returns 1 on success.
  2437. */
  2438. int xhci_alloc_dev(struct usb_hcd *hcd, struct usb_device *udev)
  2439. {
  2440. struct xhci_hcd *xhci = hcd_to_xhci(hcd);
  2441. unsigned long flags;
  2442. int timeleft;
  2443. int ret;
  2444. spin_lock_irqsave(&xhci->lock, flags);
  2445. ret = xhci_queue_slot_control(xhci, TRB_ENABLE_SLOT, 0);
  2446. if (ret) {
  2447. spin_unlock_irqrestore(&xhci->lock, flags);
  2448. xhci_dbg(xhci, "FIXME: allocate a command ring segment\n");
  2449. return 0;
  2450. }
  2451. xhci_ring_cmd_db(xhci);
  2452. spin_unlock_irqrestore(&xhci->lock, flags);
  2453. /* XXX: how much time for xHC slot assignment? */
  2454. timeleft = wait_for_completion_interruptible_timeout(&xhci->addr_dev,
  2455. USB_CTRL_SET_TIMEOUT);
  2456. if (timeleft <= 0) {
  2457. xhci_warn(xhci, "%s while waiting for a slot\n",
  2458. timeleft == 0 ? "Timeout" : "Signal");
  2459. /* FIXME cancel the enable slot request */
  2460. return 0;
  2461. }
  2462. if (!xhci->slot_id) {
  2463. xhci_err(xhci, "Error while assigning device slot ID\n");
  2464. return 0;
  2465. }
  2466. if ((xhci->quirks & XHCI_EP_LIMIT_QUIRK)) {
  2467. spin_lock_irqsave(&xhci->lock, flags);
  2468. ret = xhci_reserve_host_control_ep_resources(xhci);
  2469. if (ret) {
  2470. spin_unlock_irqrestore(&xhci->lock, flags);
  2471. xhci_warn(xhci, "Not enough host resources, "
  2472. "active endpoint contexts = %u\n",
  2473. xhci->num_active_eps);
  2474. goto disable_slot;
  2475. }
  2476. spin_unlock_irqrestore(&xhci->lock, flags);
  2477. }
  2478. /* Use GFP_NOIO, since this function can be called from
  2479. * xhci_discover_or_reset_device(), which may be called as part of
  2480. * mass storage driver error handling.
  2481. */
  2482. if (!xhci_alloc_virt_device(xhci, xhci->slot_id, udev, GFP_NOIO)) {
  2483. xhci_warn(xhci, "Could not allocate xHCI USB device data structures\n");
  2484. goto disable_slot;
  2485. }
  2486. udev->slot_id = xhci->slot_id;
  2487. /* Is this a LS or FS device under a HS hub? */
  2488. /* Hub or peripherial? */
  2489. return 1;
  2490. disable_slot:
  2491. /* Disable slot, if we can do it without mem alloc */
  2492. spin_lock_irqsave(&xhci->lock, flags);
  2493. if (!xhci_queue_slot_control(xhci, TRB_DISABLE_SLOT, udev->slot_id))
  2494. xhci_ring_cmd_db(xhci);
  2495. spin_unlock_irqrestore(&xhci->lock, flags);
  2496. return 0;
  2497. }
  2498. /*
  2499. * Issue an Address Device command (which will issue a SetAddress request to
  2500. * the device).
  2501. * We should be protected by the usb_address0_mutex in khubd's hub_port_init, so
  2502. * we should only issue and wait on one address command at the same time.
  2503. *
  2504. * We add one to the device address issued by the hardware because the USB core
  2505. * uses address 1 for the root hubs (even though they're not really devices).
  2506. */
  2507. int xhci_address_device(struct usb_hcd *hcd, struct usb_device *udev)
  2508. {
  2509. unsigned long flags;
  2510. int timeleft;
  2511. struct xhci_virt_device *virt_dev;
  2512. int ret = 0;
  2513. struct xhci_hcd *xhci = hcd_to_xhci(hcd);
  2514. struct xhci_slot_ctx *slot_ctx;
  2515. struct xhci_input_control_ctx *ctrl_ctx;
  2516. u64 temp_64;
  2517. if (!udev->slot_id) {
  2518. xhci_dbg(xhci, "Bad Slot ID %d\n", udev->slot_id);
  2519. return -EINVAL;
  2520. }
  2521. virt_dev = xhci->devs[udev->slot_id];
  2522. if (WARN_ON(!virt_dev)) {
  2523. /*
  2524. * In plug/unplug torture test with an NEC controller,
  2525. * a zero-dereference was observed once due to virt_dev = 0.
  2526. * Print useful debug rather than crash if it is observed again!
  2527. */
  2528. xhci_warn(xhci, "Virt dev invalid for slot_id 0x%x!\n",
  2529. udev->slot_id);
  2530. return -EINVAL;
  2531. }
  2532. slot_ctx = xhci_get_slot_ctx(xhci, virt_dev->in_ctx);
  2533. /*
  2534. * If this is the first Set Address since device plug-in or
  2535. * virt_device realloaction after a resume with an xHCI power loss,
  2536. * then set up the slot context.
  2537. */
  2538. if (!slot_ctx->dev_info)
  2539. xhci_setup_addressable_virt_dev(xhci, udev);
  2540. /* Otherwise, update the control endpoint ring enqueue pointer. */
  2541. else
  2542. xhci_copy_ep0_dequeue_into_input_ctx(xhci, udev);
  2543. xhci_dbg(xhci, "Slot ID %d Input Context:\n", udev->slot_id);
  2544. xhci_dbg_ctx(xhci, virt_dev->in_ctx, 2);
  2545. spin_lock_irqsave(&xhci->lock, flags);
  2546. ret = xhci_queue_address_device(xhci, virt_dev->in_ctx->dma,
  2547. udev->slot_id);
  2548. if (ret) {
  2549. spin_unlock_irqrestore(&xhci->lock, flags);
  2550. xhci_dbg(xhci, "FIXME: allocate a command ring segment\n");
  2551. return ret;
  2552. }
  2553. xhci_ring_cmd_db(xhci);
  2554. spin_unlock_irqrestore(&xhci->lock, flags);
  2555. /* ctrl tx can take up to 5 sec; XXX: need more time for xHC? */
  2556. timeleft = wait_for_completion_interruptible_timeout(&xhci->addr_dev,
  2557. USB_CTRL_SET_TIMEOUT);
  2558. /* FIXME: From section 4.3.4: "Software shall be responsible for timing
  2559. * the SetAddress() "recovery interval" required by USB and aborting the
  2560. * command on a timeout.
  2561. */
  2562. if (timeleft <= 0) {
  2563. xhci_warn(xhci, "%s while waiting for a slot\n",
  2564. timeleft == 0 ? "Timeout" : "Signal");
  2565. /* FIXME cancel the address device command */
  2566. return -ETIME;
  2567. }
  2568. switch (virt_dev->cmd_status) {
  2569. case COMP_CTX_STATE:
  2570. case COMP_EBADSLT:
  2571. xhci_err(xhci, "Setup ERROR: address device command for slot %d.\n",
  2572. udev->slot_id);
  2573. ret = -EINVAL;
  2574. break;
  2575. case COMP_TX_ERR:
  2576. dev_warn(&udev->dev, "Device not responding to set address.\n");
  2577. ret = -EPROTO;
  2578. break;
  2579. case COMP_DEV_ERR:
  2580. dev_warn(&udev->dev, "ERROR: Incompatible device for address "
  2581. "device command.\n");
  2582. ret = -ENODEV;
  2583. break;
  2584. case COMP_SUCCESS:
  2585. xhci_dbg(xhci, "Successful Address Device command\n");
  2586. break;
  2587. default:
  2588. xhci_err(xhci, "ERROR: unexpected command completion "
  2589. "code 0x%x.\n", virt_dev->cmd_status);
  2590. xhci_dbg(xhci, "Slot ID %d Output Context:\n", udev->slot_id);
  2591. xhci_dbg_ctx(xhci, virt_dev->out_ctx, 2);
  2592. ret = -EINVAL;
  2593. break;
  2594. }
  2595. if (ret) {
  2596. return ret;
  2597. }
  2598. temp_64 = xhci_read_64(xhci, &xhci->op_regs->dcbaa_ptr);
  2599. xhci_dbg(xhci, "Op regs DCBAA ptr = %#016llx\n", temp_64);
  2600. xhci_dbg(xhci, "Slot ID %d dcbaa entry @%p = %#016llx\n",
  2601. udev->slot_id,
  2602. &xhci->dcbaa->dev_context_ptrs[udev->slot_id],
  2603. (unsigned long long)
  2604. le64_to_cpu(xhci->dcbaa->dev_context_ptrs[udev->slot_id]));
  2605. xhci_dbg(xhci, "Output Context DMA address = %#08llx\n",
  2606. (unsigned long long)virt_dev->out_ctx->dma);
  2607. xhci_dbg(xhci, "Slot ID %d Input Context:\n", udev->slot_id);
  2608. xhci_dbg_ctx(xhci, virt_dev->in_ctx, 2);
  2609. xhci_dbg(xhci, "Slot ID %d Output Context:\n", udev->slot_id);
  2610. xhci_dbg_ctx(xhci, virt_dev->out_ctx, 2);
  2611. /*
  2612. * USB core uses address 1 for the roothubs, so we add one to the
  2613. * address given back to us by the HC.
  2614. */
  2615. slot_ctx = xhci_get_slot_ctx(xhci, virt_dev->out_ctx);
  2616. /* Use kernel assigned address for devices; store xHC assigned
  2617. * address locally. */
  2618. virt_dev->address = (le32_to_cpu(slot_ctx->dev_state) & DEV_ADDR_MASK)
  2619. + 1;
  2620. /* Zero the input context control for later use */
  2621. ctrl_ctx = xhci_get_input_control_ctx(xhci, virt_dev->in_ctx);
  2622. ctrl_ctx->add_flags = 0;
  2623. ctrl_ctx->drop_flags = 0;
  2624. xhci_dbg(xhci, "Internal device address = %d\n", virt_dev->address);
  2625. return 0;
  2626. }
  2627. /* Once a hub descriptor is fetched for a device, we need to update the xHC's
  2628. * internal data structures for the device.
  2629. */
  2630. int xhci_update_hub_device(struct usb_hcd *hcd, struct usb_device *hdev,
  2631. struct usb_tt *tt, gfp_t mem_flags)
  2632. {
  2633. struct xhci_hcd *xhci = hcd_to_xhci(hcd);
  2634. struct xhci_virt_device *vdev;
  2635. struct xhci_command *config_cmd;
  2636. struct xhci_input_control_ctx *ctrl_ctx;
  2637. struct xhci_slot_ctx *slot_ctx;
  2638. unsigned long flags;
  2639. unsigned think_time;
  2640. int ret;
  2641. /* Ignore root hubs */
  2642. if (!hdev->parent)
  2643. return 0;
  2644. vdev = xhci->devs[hdev->slot_id];
  2645. if (!vdev) {
  2646. xhci_warn(xhci, "Cannot update hub desc for unknown device.\n");
  2647. return -EINVAL;
  2648. }
  2649. config_cmd = xhci_alloc_command(xhci, true, true, mem_flags);
  2650. if (!config_cmd) {
  2651. xhci_dbg(xhci, "Could not allocate xHCI command structure.\n");
  2652. return -ENOMEM;
  2653. }
  2654. spin_lock_irqsave(&xhci->lock, flags);
  2655. xhci_slot_copy(xhci, config_cmd->in_ctx, vdev->out_ctx);
  2656. ctrl_ctx = xhci_get_input_control_ctx(xhci, config_cmd->in_ctx);
  2657. ctrl_ctx->add_flags |= cpu_to_le32(SLOT_FLAG);
  2658. slot_ctx = xhci_get_slot_ctx(xhci, config_cmd->in_ctx);
  2659. slot_ctx->dev_info |= cpu_to_le32(DEV_HUB);
  2660. if (tt->multi)
  2661. slot_ctx->dev_info |= cpu_to_le32(DEV_MTT);
  2662. if (xhci->hci_version > 0x95) {
  2663. xhci_dbg(xhci, "xHCI version %x needs hub "
  2664. "TT think time and number of ports\n",
  2665. (unsigned int) xhci->hci_version);
  2666. slot_ctx->dev_info2 |= cpu_to_le32(XHCI_MAX_PORTS(hdev->maxchild));
  2667. /* Set TT think time - convert from ns to FS bit times.
  2668. * 0 = 8 FS bit times, 1 = 16 FS bit times,
  2669. * 2 = 24 FS bit times, 3 = 32 FS bit times.
  2670. *
  2671. * xHCI 1.0: this field shall be 0 if the device is not a
  2672. * High-spped hub.
  2673. */
  2674. think_time = tt->think_time;
  2675. if (think_time != 0)
  2676. think_time = (think_time / 666) - 1;
  2677. if (xhci->hci_version < 0x100 || hdev->speed == USB_SPEED_HIGH)
  2678. slot_ctx->tt_info |=
  2679. cpu_to_le32(TT_THINK_TIME(think_time));
  2680. } else {
  2681. xhci_dbg(xhci, "xHCI version %x doesn't need hub "
  2682. "TT think time or number of ports\n",
  2683. (unsigned int) xhci->hci_version);
  2684. }
  2685. slot_ctx->dev_state = 0;
  2686. spin_unlock_irqrestore(&xhci->lock, flags);
  2687. xhci_dbg(xhci, "Set up %s for hub device.\n",
  2688. (xhci->hci_version > 0x95) ?
  2689. "configure endpoint" : "evaluate context");
  2690. xhci_dbg(xhci, "Slot %u Input Context:\n", hdev->slot_id);
  2691. xhci_dbg_ctx(xhci, config_cmd->in_ctx, 0);
  2692. /* Issue and wait for the configure endpoint or
  2693. * evaluate context command.
  2694. */
  2695. if (xhci->hci_version > 0x95)
  2696. ret = xhci_configure_endpoint(xhci, hdev, config_cmd,
  2697. false, false);
  2698. else
  2699. ret = xhci_configure_endpoint(xhci, hdev, config_cmd,
  2700. true, false);
  2701. xhci_dbg(xhci, "Slot %u Output Context:\n", hdev->slot_id);
  2702. xhci_dbg_ctx(xhci, vdev->out_ctx, 0);
  2703. xhci_free_command(xhci, config_cmd);
  2704. return ret;
  2705. }
  2706. int xhci_get_frame(struct usb_hcd *hcd)
  2707. {
  2708. struct xhci_hcd *xhci = hcd_to_xhci(hcd);
  2709. /* EHCI mods by the periodic size. Why? */
  2710. return xhci_readl(xhci, &xhci->run_regs->microframe_index) >> 3;
  2711. }
  2712. MODULE_DESCRIPTION(DRIVER_DESC);
  2713. MODULE_AUTHOR(DRIVER_AUTHOR);
  2714. MODULE_LICENSE("GPL");
  2715. static int __init xhci_hcd_init(void)
  2716. {
  2717. #ifdef CONFIG_PCI
  2718. int retval = 0;
  2719. retval = xhci_register_pci();
  2720. if (retval < 0) {
  2721. printk(KERN_DEBUG "Problem registering PCI driver.");
  2722. return retval;
  2723. }
  2724. #endif
  2725. /*
  2726. * Check the compiler generated sizes of structures that must be laid
  2727. * out in specific ways for hardware access.
  2728. */
  2729. BUILD_BUG_ON(sizeof(struct xhci_doorbell_array) != 256*32/8);
  2730. BUILD_BUG_ON(sizeof(struct xhci_slot_ctx) != 8*32/8);
  2731. BUILD_BUG_ON(sizeof(struct xhci_ep_ctx) != 8*32/8);
  2732. /* xhci_device_control has eight fields, and also
  2733. * embeds one xhci_slot_ctx and 31 xhci_ep_ctx
  2734. */
  2735. BUILD_BUG_ON(sizeof(struct xhci_stream_ctx) != 4*32/8);
  2736. BUILD_BUG_ON(sizeof(union xhci_trb) != 4*32/8);
  2737. BUILD_BUG_ON(sizeof(struct xhci_erst_entry) != 4*32/8);
  2738. BUILD_BUG_ON(sizeof(struct xhci_cap_regs) != 7*32/8);
  2739. BUILD_BUG_ON(sizeof(struct xhci_intr_reg) != 8*32/8);
  2740. /* xhci_run_regs has eight fields and embeds 128 xhci_intr_regs */
  2741. BUILD_BUG_ON(sizeof(struct xhci_run_regs) != (8+8*128)*32/8);
  2742. BUILD_BUG_ON(sizeof(struct xhci_doorbell_array) != 256*32/8);
  2743. return 0;
  2744. }
  2745. module_init(xhci_hcd_init);
  2746. static void __exit xhci_hcd_cleanup(void)
  2747. {
  2748. #ifdef CONFIG_PCI
  2749. xhci_unregister_pci();
  2750. #endif
  2751. }
  2752. module_exit(xhci_hcd_cleanup);