dsi.c 90 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905
  1. /*
  2. * linux/drivers/video/omap2/dss/dsi.c
  3. *
  4. * Copyright (C) 2009 Nokia Corporation
  5. * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
  6. *
  7. * This program is free software; you can redistribute it and/or modify it
  8. * under the terms of the GNU General Public License version 2 as published by
  9. * the Free Software Foundation.
  10. *
  11. * This program is distributed in the hope that it will be useful, but WITHOUT
  12. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  13. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  14. * more details.
  15. *
  16. * You should have received a copy of the GNU General Public License along with
  17. * this program. If not, see <http://www.gnu.org/licenses/>.
  18. */
  19. #define DSS_SUBSYS_NAME "DSI"
  20. #include <linux/kernel.h>
  21. #include <linux/io.h>
  22. #include <linux/clk.h>
  23. #include <linux/device.h>
  24. #include <linux/err.h>
  25. #include <linux/interrupt.h>
  26. #include <linux/delay.h>
  27. #include <linux/mutex.h>
  28. #include <linux/semaphore.h>
  29. #include <linux/seq_file.h>
  30. #include <linux/platform_device.h>
  31. #include <linux/regulator/consumer.h>
  32. #include <linux/wait.h>
  33. #include <linux/workqueue.h>
  34. #include <video/omapdss.h>
  35. #include <plat/clock.h>
  36. #include "dss.h"
  37. #include "dss_features.h"
  38. /*#define VERBOSE_IRQ*/
  39. #define DSI_CATCH_MISSING_TE
  40. struct dsi_reg { u16 idx; };
  41. #define DSI_REG(idx) ((const struct dsi_reg) { idx })
  42. #define DSI_SZ_REGS SZ_1K
  43. /* DSI Protocol Engine */
  44. #define DSI_REVISION DSI_REG(0x0000)
  45. #define DSI_SYSCONFIG DSI_REG(0x0010)
  46. #define DSI_SYSSTATUS DSI_REG(0x0014)
  47. #define DSI_IRQSTATUS DSI_REG(0x0018)
  48. #define DSI_IRQENABLE DSI_REG(0x001C)
  49. #define DSI_CTRL DSI_REG(0x0040)
  50. #define DSI_COMPLEXIO_CFG1 DSI_REG(0x0048)
  51. #define DSI_COMPLEXIO_IRQ_STATUS DSI_REG(0x004C)
  52. #define DSI_COMPLEXIO_IRQ_ENABLE DSI_REG(0x0050)
  53. #define DSI_CLK_CTRL DSI_REG(0x0054)
  54. #define DSI_TIMING1 DSI_REG(0x0058)
  55. #define DSI_TIMING2 DSI_REG(0x005C)
  56. #define DSI_VM_TIMING1 DSI_REG(0x0060)
  57. #define DSI_VM_TIMING2 DSI_REG(0x0064)
  58. #define DSI_VM_TIMING3 DSI_REG(0x0068)
  59. #define DSI_CLK_TIMING DSI_REG(0x006C)
  60. #define DSI_TX_FIFO_VC_SIZE DSI_REG(0x0070)
  61. #define DSI_RX_FIFO_VC_SIZE DSI_REG(0x0074)
  62. #define DSI_COMPLEXIO_CFG2 DSI_REG(0x0078)
  63. #define DSI_RX_FIFO_VC_FULLNESS DSI_REG(0x007C)
  64. #define DSI_VM_TIMING4 DSI_REG(0x0080)
  65. #define DSI_TX_FIFO_VC_EMPTINESS DSI_REG(0x0084)
  66. #define DSI_VM_TIMING5 DSI_REG(0x0088)
  67. #define DSI_VM_TIMING6 DSI_REG(0x008C)
  68. #define DSI_VM_TIMING7 DSI_REG(0x0090)
  69. #define DSI_STOPCLK_TIMING DSI_REG(0x0094)
  70. #define DSI_VC_CTRL(n) DSI_REG(0x0100 + (n * 0x20))
  71. #define DSI_VC_TE(n) DSI_REG(0x0104 + (n * 0x20))
  72. #define DSI_VC_LONG_PACKET_HEADER(n) DSI_REG(0x0108 + (n * 0x20))
  73. #define DSI_VC_LONG_PACKET_PAYLOAD(n) DSI_REG(0x010C + (n * 0x20))
  74. #define DSI_VC_SHORT_PACKET_HEADER(n) DSI_REG(0x0110 + (n * 0x20))
  75. #define DSI_VC_IRQSTATUS(n) DSI_REG(0x0118 + (n * 0x20))
  76. #define DSI_VC_IRQENABLE(n) DSI_REG(0x011C + (n * 0x20))
  77. /* DSIPHY_SCP */
  78. #define DSI_DSIPHY_CFG0 DSI_REG(0x200 + 0x0000)
  79. #define DSI_DSIPHY_CFG1 DSI_REG(0x200 + 0x0004)
  80. #define DSI_DSIPHY_CFG2 DSI_REG(0x200 + 0x0008)
  81. #define DSI_DSIPHY_CFG5 DSI_REG(0x200 + 0x0014)
  82. #define DSI_DSIPHY_CFG10 DSI_REG(0x200 + 0x0028)
  83. /* DSI_PLL_CTRL_SCP */
  84. #define DSI_PLL_CONTROL DSI_REG(0x300 + 0x0000)
  85. #define DSI_PLL_STATUS DSI_REG(0x300 + 0x0004)
  86. #define DSI_PLL_GO DSI_REG(0x300 + 0x0008)
  87. #define DSI_PLL_CONFIGURATION1 DSI_REG(0x300 + 0x000C)
  88. #define DSI_PLL_CONFIGURATION2 DSI_REG(0x300 + 0x0010)
  89. #define REG_GET(idx, start, end) \
  90. FLD_GET(dsi_read_reg(idx), start, end)
  91. #define REG_FLD_MOD(idx, val, start, end) \
  92. dsi_write_reg(idx, FLD_MOD(dsi_read_reg(idx), val, start, end))
  93. /* Global interrupts */
  94. #define DSI_IRQ_VC0 (1 << 0)
  95. #define DSI_IRQ_VC1 (1 << 1)
  96. #define DSI_IRQ_VC2 (1 << 2)
  97. #define DSI_IRQ_VC3 (1 << 3)
  98. #define DSI_IRQ_WAKEUP (1 << 4)
  99. #define DSI_IRQ_RESYNC (1 << 5)
  100. #define DSI_IRQ_PLL_LOCK (1 << 7)
  101. #define DSI_IRQ_PLL_UNLOCK (1 << 8)
  102. #define DSI_IRQ_PLL_RECALL (1 << 9)
  103. #define DSI_IRQ_COMPLEXIO_ERR (1 << 10)
  104. #define DSI_IRQ_HS_TX_TIMEOUT (1 << 14)
  105. #define DSI_IRQ_LP_RX_TIMEOUT (1 << 15)
  106. #define DSI_IRQ_TE_TRIGGER (1 << 16)
  107. #define DSI_IRQ_ACK_TRIGGER (1 << 17)
  108. #define DSI_IRQ_SYNC_LOST (1 << 18)
  109. #define DSI_IRQ_LDO_POWER_GOOD (1 << 19)
  110. #define DSI_IRQ_TA_TIMEOUT (1 << 20)
  111. #define DSI_IRQ_ERROR_MASK \
  112. (DSI_IRQ_HS_TX_TIMEOUT | DSI_IRQ_LP_RX_TIMEOUT | DSI_IRQ_SYNC_LOST | \
  113. DSI_IRQ_TA_TIMEOUT)
  114. #define DSI_IRQ_CHANNEL_MASK 0xf
  115. /* Virtual channel interrupts */
  116. #define DSI_VC_IRQ_CS (1 << 0)
  117. #define DSI_VC_IRQ_ECC_CORR (1 << 1)
  118. #define DSI_VC_IRQ_PACKET_SENT (1 << 2)
  119. #define DSI_VC_IRQ_FIFO_TX_OVF (1 << 3)
  120. #define DSI_VC_IRQ_FIFO_RX_OVF (1 << 4)
  121. #define DSI_VC_IRQ_BTA (1 << 5)
  122. #define DSI_VC_IRQ_ECC_NO_CORR (1 << 6)
  123. #define DSI_VC_IRQ_FIFO_TX_UDF (1 << 7)
  124. #define DSI_VC_IRQ_PP_BUSY_CHANGE (1 << 8)
  125. #define DSI_VC_IRQ_ERROR_MASK \
  126. (DSI_VC_IRQ_CS | DSI_VC_IRQ_ECC_CORR | DSI_VC_IRQ_FIFO_TX_OVF | \
  127. DSI_VC_IRQ_FIFO_RX_OVF | DSI_VC_IRQ_ECC_NO_CORR | \
  128. DSI_VC_IRQ_FIFO_TX_UDF)
  129. /* ComplexIO interrupts */
  130. #define DSI_CIO_IRQ_ERRSYNCESC1 (1 << 0)
  131. #define DSI_CIO_IRQ_ERRSYNCESC2 (1 << 1)
  132. #define DSI_CIO_IRQ_ERRSYNCESC3 (1 << 2)
  133. #define DSI_CIO_IRQ_ERRESC1 (1 << 5)
  134. #define DSI_CIO_IRQ_ERRESC2 (1 << 6)
  135. #define DSI_CIO_IRQ_ERRESC3 (1 << 7)
  136. #define DSI_CIO_IRQ_ERRCONTROL1 (1 << 10)
  137. #define DSI_CIO_IRQ_ERRCONTROL2 (1 << 11)
  138. #define DSI_CIO_IRQ_ERRCONTROL3 (1 << 12)
  139. #define DSI_CIO_IRQ_STATEULPS1 (1 << 15)
  140. #define DSI_CIO_IRQ_STATEULPS2 (1 << 16)
  141. #define DSI_CIO_IRQ_STATEULPS3 (1 << 17)
  142. #define DSI_CIO_IRQ_ERRCONTENTIONLP0_1 (1 << 20)
  143. #define DSI_CIO_IRQ_ERRCONTENTIONLP1_1 (1 << 21)
  144. #define DSI_CIO_IRQ_ERRCONTENTIONLP0_2 (1 << 22)
  145. #define DSI_CIO_IRQ_ERRCONTENTIONLP1_2 (1 << 23)
  146. #define DSI_CIO_IRQ_ERRCONTENTIONLP0_3 (1 << 24)
  147. #define DSI_CIO_IRQ_ERRCONTENTIONLP1_3 (1 << 25)
  148. #define DSI_CIO_IRQ_ULPSACTIVENOT_ALL0 (1 << 30)
  149. #define DSI_CIO_IRQ_ULPSACTIVENOT_ALL1 (1 << 31)
  150. #define DSI_CIO_IRQ_ERROR_MASK \
  151. (DSI_CIO_IRQ_ERRSYNCESC1 | DSI_CIO_IRQ_ERRSYNCESC2 | \
  152. DSI_CIO_IRQ_ERRSYNCESC3 | DSI_CIO_IRQ_ERRESC1 | DSI_CIO_IRQ_ERRESC2 | \
  153. DSI_CIO_IRQ_ERRESC3 | DSI_CIO_IRQ_ERRCONTROL1 | \
  154. DSI_CIO_IRQ_ERRCONTROL2 | DSI_CIO_IRQ_ERRCONTROL3 | \
  155. DSI_CIO_IRQ_ERRCONTENTIONLP0_1 | DSI_CIO_IRQ_ERRCONTENTIONLP1_1 | \
  156. DSI_CIO_IRQ_ERRCONTENTIONLP0_2 | DSI_CIO_IRQ_ERRCONTENTIONLP1_2 | \
  157. DSI_CIO_IRQ_ERRCONTENTIONLP0_3 | DSI_CIO_IRQ_ERRCONTENTIONLP1_3)
  158. #define DSI_DT_DCS_SHORT_WRITE_0 0x05
  159. #define DSI_DT_DCS_SHORT_WRITE_1 0x15
  160. #define DSI_DT_DCS_READ 0x06
  161. #define DSI_DT_SET_MAX_RET_PKG_SIZE 0x37
  162. #define DSI_DT_NULL_PACKET 0x09
  163. #define DSI_DT_DCS_LONG_WRITE 0x39
  164. #define DSI_DT_RX_ACK_WITH_ERR 0x02
  165. #define DSI_DT_RX_DCS_LONG_READ 0x1c
  166. #define DSI_DT_RX_SHORT_READ_1 0x21
  167. #define DSI_DT_RX_SHORT_READ_2 0x22
  168. typedef void (*omap_dsi_isr_t) (void *arg, u32 mask);
  169. #define DSI_MAX_NR_ISRS 2
  170. struct dsi_isr_data {
  171. omap_dsi_isr_t isr;
  172. void *arg;
  173. u32 mask;
  174. };
  175. enum fifo_size {
  176. DSI_FIFO_SIZE_0 = 0,
  177. DSI_FIFO_SIZE_32 = 1,
  178. DSI_FIFO_SIZE_64 = 2,
  179. DSI_FIFO_SIZE_96 = 3,
  180. DSI_FIFO_SIZE_128 = 4,
  181. };
  182. enum dsi_vc_mode {
  183. DSI_VC_MODE_L4 = 0,
  184. DSI_VC_MODE_VP,
  185. };
  186. enum dsi_lane {
  187. DSI_CLK_P = 1 << 0,
  188. DSI_CLK_N = 1 << 1,
  189. DSI_DATA1_P = 1 << 2,
  190. DSI_DATA1_N = 1 << 3,
  191. DSI_DATA2_P = 1 << 4,
  192. DSI_DATA2_N = 1 << 5,
  193. };
  194. struct dsi_update_region {
  195. u16 x, y, w, h;
  196. struct omap_dss_device *device;
  197. };
  198. struct dsi_irq_stats {
  199. unsigned long last_reset;
  200. unsigned irq_count;
  201. unsigned dsi_irqs[32];
  202. unsigned vc_irqs[4][32];
  203. unsigned cio_irqs[32];
  204. };
  205. struct dsi_isr_tables {
  206. struct dsi_isr_data isr_table[DSI_MAX_NR_ISRS];
  207. struct dsi_isr_data isr_table_vc[4][DSI_MAX_NR_ISRS];
  208. struct dsi_isr_data isr_table_cio[DSI_MAX_NR_ISRS];
  209. };
  210. static struct
  211. {
  212. struct platform_device *pdev;
  213. void __iomem *base;
  214. int irq;
  215. struct dsi_clock_info current_cinfo;
  216. struct regulator *vdds_dsi_reg;
  217. struct {
  218. enum dsi_vc_mode mode;
  219. struct omap_dss_device *dssdev;
  220. enum fifo_size fifo_size;
  221. int vc_id;
  222. } vc[4];
  223. struct mutex lock;
  224. struct semaphore bus_lock;
  225. unsigned pll_locked;
  226. spinlock_t irq_lock;
  227. struct dsi_isr_tables isr_tables;
  228. /* space for a copy used by the interrupt handler */
  229. struct dsi_isr_tables isr_tables_copy;
  230. int update_channel;
  231. struct dsi_update_region update_region;
  232. bool te_enabled;
  233. struct workqueue_struct *workqueue;
  234. void (*framedone_callback)(int, void *);
  235. void *framedone_data;
  236. struct delayed_work framedone_timeout_work;
  237. #ifdef DSI_CATCH_MISSING_TE
  238. struct timer_list te_timer;
  239. #endif
  240. unsigned long cache_req_pck;
  241. unsigned long cache_clk_freq;
  242. struct dsi_clock_info cache_cinfo;
  243. u32 errors;
  244. spinlock_t errors_lock;
  245. #ifdef DEBUG
  246. ktime_t perf_setup_time;
  247. ktime_t perf_start_time;
  248. #endif
  249. int debug_read;
  250. int debug_write;
  251. #ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
  252. spinlock_t irq_stats_lock;
  253. struct dsi_irq_stats irq_stats;
  254. #endif
  255. /* DSI PLL Parameter Ranges */
  256. unsigned long regm_max, regn_max;
  257. unsigned long regm_dispc_max, regm_dsi_max;
  258. unsigned long fint_min, fint_max;
  259. unsigned long lpdiv_max;
  260. } dsi;
  261. #ifdef DEBUG
  262. static unsigned int dsi_perf;
  263. module_param_named(dsi_perf, dsi_perf, bool, 0644);
  264. #endif
  265. static inline void dsi_write_reg(const struct dsi_reg idx, u32 val)
  266. {
  267. __raw_writel(val, dsi.base + idx.idx);
  268. }
  269. static inline u32 dsi_read_reg(const struct dsi_reg idx)
  270. {
  271. return __raw_readl(dsi.base + idx.idx);
  272. }
  273. void dsi_save_context(void)
  274. {
  275. }
  276. void dsi_restore_context(void)
  277. {
  278. }
  279. void dsi_bus_lock(void)
  280. {
  281. down(&dsi.bus_lock);
  282. }
  283. EXPORT_SYMBOL(dsi_bus_lock);
  284. void dsi_bus_unlock(void)
  285. {
  286. up(&dsi.bus_lock);
  287. }
  288. EXPORT_SYMBOL(dsi_bus_unlock);
  289. static bool dsi_bus_is_locked(void)
  290. {
  291. return dsi.bus_lock.count == 0;
  292. }
  293. static void dsi_completion_handler(void *data, u32 mask)
  294. {
  295. complete((struct completion *)data);
  296. }
  297. static inline int wait_for_bit_change(const struct dsi_reg idx, int bitnum,
  298. int value)
  299. {
  300. int t = 100000;
  301. while (REG_GET(idx, bitnum, bitnum) != value) {
  302. if (--t == 0)
  303. return !value;
  304. }
  305. return value;
  306. }
  307. #ifdef DEBUG
  308. static void dsi_perf_mark_setup(void)
  309. {
  310. dsi.perf_setup_time = ktime_get();
  311. }
  312. static void dsi_perf_mark_start(void)
  313. {
  314. dsi.perf_start_time = ktime_get();
  315. }
  316. static void dsi_perf_show(const char *name)
  317. {
  318. ktime_t t, setup_time, trans_time;
  319. u32 total_bytes;
  320. u32 setup_us, trans_us, total_us;
  321. if (!dsi_perf)
  322. return;
  323. t = ktime_get();
  324. setup_time = ktime_sub(dsi.perf_start_time, dsi.perf_setup_time);
  325. setup_us = (u32)ktime_to_us(setup_time);
  326. if (setup_us == 0)
  327. setup_us = 1;
  328. trans_time = ktime_sub(t, dsi.perf_start_time);
  329. trans_us = (u32)ktime_to_us(trans_time);
  330. if (trans_us == 0)
  331. trans_us = 1;
  332. total_us = setup_us + trans_us;
  333. total_bytes = dsi.update_region.w *
  334. dsi.update_region.h *
  335. dsi.update_region.device->ctrl.pixel_size / 8;
  336. printk(KERN_INFO "DSI(%s): %u us + %u us = %u us (%uHz), "
  337. "%u bytes, %u kbytes/sec\n",
  338. name,
  339. setup_us,
  340. trans_us,
  341. total_us,
  342. 1000*1000 / total_us,
  343. total_bytes,
  344. total_bytes * 1000 / total_us);
  345. }
  346. #else
  347. #define dsi_perf_mark_setup()
  348. #define dsi_perf_mark_start()
  349. #define dsi_perf_show(x)
  350. #endif
  351. static void print_irq_status(u32 status)
  352. {
  353. if (status == 0)
  354. return;
  355. #ifndef VERBOSE_IRQ
  356. if ((status & ~DSI_IRQ_CHANNEL_MASK) == 0)
  357. return;
  358. #endif
  359. printk(KERN_DEBUG "DSI IRQ: 0x%x: ", status);
  360. #define PIS(x) \
  361. if (status & DSI_IRQ_##x) \
  362. printk(#x " ");
  363. #ifdef VERBOSE_IRQ
  364. PIS(VC0);
  365. PIS(VC1);
  366. PIS(VC2);
  367. PIS(VC3);
  368. #endif
  369. PIS(WAKEUP);
  370. PIS(RESYNC);
  371. PIS(PLL_LOCK);
  372. PIS(PLL_UNLOCK);
  373. PIS(PLL_RECALL);
  374. PIS(COMPLEXIO_ERR);
  375. PIS(HS_TX_TIMEOUT);
  376. PIS(LP_RX_TIMEOUT);
  377. PIS(TE_TRIGGER);
  378. PIS(ACK_TRIGGER);
  379. PIS(SYNC_LOST);
  380. PIS(LDO_POWER_GOOD);
  381. PIS(TA_TIMEOUT);
  382. #undef PIS
  383. printk("\n");
  384. }
  385. static void print_irq_status_vc(int channel, u32 status)
  386. {
  387. if (status == 0)
  388. return;
  389. #ifndef VERBOSE_IRQ
  390. if ((status & ~DSI_VC_IRQ_PACKET_SENT) == 0)
  391. return;
  392. #endif
  393. printk(KERN_DEBUG "DSI VC(%d) IRQ 0x%x: ", channel, status);
  394. #define PIS(x) \
  395. if (status & DSI_VC_IRQ_##x) \
  396. printk(#x " ");
  397. PIS(CS);
  398. PIS(ECC_CORR);
  399. #ifdef VERBOSE_IRQ
  400. PIS(PACKET_SENT);
  401. #endif
  402. PIS(FIFO_TX_OVF);
  403. PIS(FIFO_RX_OVF);
  404. PIS(BTA);
  405. PIS(ECC_NO_CORR);
  406. PIS(FIFO_TX_UDF);
  407. PIS(PP_BUSY_CHANGE);
  408. #undef PIS
  409. printk("\n");
  410. }
  411. static void print_irq_status_cio(u32 status)
  412. {
  413. if (status == 0)
  414. return;
  415. printk(KERN_DEBUG "DSI CIO IRQ 0x%x: ", status);
  416. #define PIS(x) \
  417. if (status & DSI_CIO_IRQ_##x) \
  418. printk(#x " ");
  419. PIS(ERRSYNCESC1);
  420. PIS(ERRSYNCESC2);
  421. PIS(ERRSYNCESC3);
  422. PIS(ERRESC1);
  423. PIS(ERRESC2);
  424. PIS(ERRESC3);
  425. PIS(ERRCONTROL1);
  426. PIS(ERRCONTROL2);
  427. PIS(ERRCONTROL3);
  428. PIS(STATEULPS1);
  429. PIS(STATEULPS2);
  430. PIS(STATEULPS3);
  431. PIS(ERRCONTENTIONLP0_1);
  432. PIS(ERRCONTENTIONLP1_1);
  433. PIS(ERRCONTENTIONLP0_2);
  434. PIS(ERRCONTENTIONLP1_2);
  435. PIS(ERRCONTENTIONLP0_3);
  436. PIS(ERRCONTENTIONLP1_3);
  437. PIS(ULPSACTIVENOT_ALL0);
  438. PIS(ULPSACTIVENOT_ALL1);
  439. #undef PIS
  440. printk("\n");
  441. }
  442. #ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
  443. static void dsi_collect_irq_stats(u32 irqstatus, u32 *vcstatus, u32 ciostatus)
  444. {
  445. int i;
  446. spin_lock(&dsi.irq_stats_lock);
  447. dsi.irq_stats.irq_count++;
  448. dss_collect_irq_stats(irqstatus, dsi.irq_stats.dsi_irqs);
  449. for (i = 0; i < 4; ++i)
  450. dss_collect_irq_stats(vcstatus[i], dsi.irq_stats.vc_irqs[i]);
  451. dss_collect_irq_stats(ciostatus, dsi.irq_stats.cio_irqs);
  452. spin_unlock(&dsi.irq_stats_lock);
  453. }
  454. #else
  455. #define dsi_collect_irq_stats(irqstatus, vcstatus, ciostatus)
  456. #endif
  457. static int debug_irq;
  458. static void dsi_handle_irq_errors(u32 irqstatus, u32 *vcstatus, u32 ciostatus)
  459. {
  460. int i;
  461. if (irqstatus & DSI_IRQ_ERROR_MASK) {
  462. DSSERR("DSI error, irqstatus %x\n", irqstatus);
  463. print_irq_status(irqstatus);
  464. spin_lock(&dsi.errors_lock);
  465. dsi.errors |= irqstatus & DSI_IRQ_ERROR_MASK;
  466. spin_unlock(&dsi.errors_lock);
  467. } else if (debug_irq) {
  468. print_irq_status(irqstatus);
  469. }
  470. for (i = 0; i < 4; ++i) {
  471. if (vcstatus[i] & DSI_VC_IRQ_ERROR_MASK) {
  472. DSSERR("DSI VC(%d) error, vc irqstatus %x\n",
  473. i, vcstatus[i]);
  474. print_irq_status_vc(i, vcstatus[i]);
  475. } else if (debug_irq) {
  476. print_irq_status_vc(i, vcstatus[i]);
  477. }
  478. }
  479. if (ciostatus & DSI_CIO_IRQ_ERROR_MASK) {
  480. DSSERR("DSI CIO error, cio irqstatus %x\n", ciostatus);
  481. print_irq_status_cio(ciostatus);
  482. } else if (debug_irq) {
  483. print_irq_status_cio(ciostatus);
  484. }
  485. }
  486. static void dsi_call_isrs(struct dsi_isr_data *isr_array,
  487. unsigned isr_array_size, u32 irqstatus)
  488. {
  489. struct dsi_isr_data *isr_data;
  490. int i;
  491. for (i = 0; i < isr_array_size; i++) {
  492. isr_data = &isr_array[i];
  493. if (isr_data->isr && isr_data->mask & irqstatus)
  494. isr_data->isr(isr_data->arg, irqstatus);
  495. }
  496. }
  497. static void dsi_handle_isrs(struct dsi_isr_tables *isr_tables,
  498. u32 irqstatus, u32 *vcstatus, u32 ciostatus)
  499. {
  500. int i;
  501. dsi_call_isrs(isr_tables->isr_table,
  502. ARRAY_SIZE(isr_tables->isr_table),
  503. irqstatus);
  504. for (i = 0; i < 4; ++i) {
  505. if (vcstatus[i] == 0)
  506. continue;
  507. dsi_call_isrs(isr_tables->isr_table_vc[i],
  508. ARRAY_SIZE(isr_tables->isr_table_vc[i]),
  509. vcstatus[i]);
  510. }
  511. if (ciostatus != 0)
  512. dsi_call_isrs(isr_tables->isr_table_cio,
  513. ARRAY_SIZE(isr_tables->isr_table_cio),
  514. ciostatus);
  515. }
  516. static irqreturn_t omap_dsi_irq_handler(int irq, void *arg)
  517. {
  518. u32 irqstatus, vcstatus[4], ciostatus;
  519. int i;
  520. spin_lock(&dsi.irq_lock);
  521. irqstatus = dsi_read_reg(DSI_IRQSTATUS);
  522. /* IRQ is not for us */
  523. if (!irqstatus) {
  524. spin_unlock(&dsi.irq_lock);
  525. return IRQ_NONE;
  526. }
  527. dsi_write_reg(DSI_IRQSTATUS, irqstatus & ~DSI_IRQ_CHANNEL_MASK);
  528. /* flush posted write */
  529. dsi_read_reg(DSI_IRQSTATUS);
  530. for (i = 0; i < 4; ++i) {
  531. if ((irqstatus & (1 << i)) == 0) {
  532. vcstatus[i] = 0;
  533. continue;
  534. }
  535. vcstatus[i] = dsi_read_reg(DSI_VC_IRQSTATUS(i));
  536. dsi_write_reg(DSI_VC_IRQSTATUS(i), vcstatus[i]);
  537. /* flush posted write */
  538. dsi_read_reg(DSI_VC_IRQSTATUS(i));
  539. }
  540. if (irqstatus & DSI_IRQ_COMPLEXIO_ERR) {
  541. ciostatus = dsi_read_reg(DSI_COMPLEXIO_IRQ_STATUS);
  542. dsi_write_reg(DSI_COMPLEXIO_IRQ_STATUS, ciostatus);
  543. /* flush posted write */
  544. dsi_read_reg(DSI_COMPLEXIO_IRQ_STATUS);
  545. } else {
  546. ciostatus = 0;
  547. }
  548. #ifdef DSI_CATCH_MISSING_TE
  549. if (irqstatus & DSI_IRQ_TE_TRIGGER)
  550. del_timer(&dsi.te_timer);
  551. #endif
  552. /* make a copy and unlock, so that isrs can unregister
  553. * themselves */
  554. memcpy(&dsi.isr_tables_copy, &dsi.isr_tables, sizeof(dsi.isr_tables));
  555. spin_unlock(&dsi.irq_lock);
  556. dsi_handle_isrs(&dsi.isr_tables_copy, irqstatus, vcstatus, ciostatus);
  557. dsi_handle_irq_errors(irqstatus, vcstatus, ciostatus);
  558. dsi_collect_irq_stats(irqstatus, vcstatus, ciostatus);
  559. return IRQ_HANDLED;
  560. }
  561. /* dsi.irq_lock has to be locked by the caller */
  562. static void _omap_dsi_configure_irqs(struct dsi_isr_data *isr_array,
  563. unsigned isr_array_size, u32 default_mask,
  564. const struct dsi_reg enable_reg,
  565. const struct dsi_reg status_reg)
  566. {
  567. struct dsi_isr_data *isr_data;
  568. u32 mask;
  569. u32 old_mask;
  570. int i;
  571. mask = default_mask;
  572. for (i = 0; i < isr_array_size; i++) {
  573. isr_data = &isr_array[i];
  574. if (isr_data->isr == NULL)
  575. continue;
  576. mask |= isr_data->mask;
  577. }
  578. old_mask = dsi_read_reg(enable_reg);
  579. /* clear the irqstatus for newly enabled irqs */
  580. dsi_write_reg(status_reg, (mask ^ old_mask) & mask);
  581. dsi_write_reg(enable_reg, mask);
  582. /* flush posted writes */
  583. dsi_read_reg(enable_reg);
  584. dsi_read_reg(status_reg);
  585. }
  586. /* dsi.irq_lock has to be locked by the caller */
  587. static void _omap_dsi_set_irqs(void)
  588. {
  589. u32 mask = DSI_IRQ_ERROR_MASK;
  590. #ifdef DSI_CATCH_MISSING_TE
  591. mask |= DSI_IRQ_TE_TRIGGER;
  592. #endif
  593. _omap_dsi_configure_irqs(dsi.isr_tables.isr_table,
  594. ARRAY_SIZE(dsi.isr_tables.isr_table), mask,
  595. DSI_IRQENABLE, DSI_IRQSTATUS);
  596. }
  597. /* dsi.irq_lock has to be locked by the caller */
  598. static void _omap_dsi_set_irqs_vc(int vc)
  599. {
  600. _omap_dsi_configure_irqs(dsi.isr_tables.isr_table_vc[vc],
  601. ARRAY_SIZE(dsi.isr_tables.isr_table_vc[vc]),
  602. DSI_VC_IRQ_ERROR_MASK,
  603. DSI_VC_IRQENABLE(vc), DSI_VC_IRQSTATUS(vc));
  604. }
  605. /* dsi.irq_lock has to be locked by the caller */
  606. static void _omap_dsi_set_irqs_cio(void)
  607. {
  608. _omap_dsi_configure_irqs(dsi.isr_tables.isr_table_cio,
  609. ARRAY_SIZE(dsi.isr_tables.isr_table_cio),
  610. DSI_CIO_IRQ_ERROR_MASK,
  611. DSI_COMPLEXIO_IRQ_ENABLE, DSI_COMPLEXIO_IRQ_STATUS);
  612. }
  613. static void _dsi_initialize_irq(void)
  614. {
  615. unsigned long flags;
  616. int vc;
  617. spin_lock_irqsave(&dsi.irq_lock, flags);
  618. memset(&dsi.isr_tables, 0, sizeof(dsi.isr_tables));
  619. _omap_dsi_set_irqs();
  620. for (vc = 0; vc < 4; ++vc)
  621. _omap_dsi_set_irqs_vc(vc);
  622. _omap_dsi_set_irqs_cio();
  623. spin_unlock_irqrestore(&dsi.irq_lock, flags);
  624. }
  625. static int _dsi_register_isr(omap_dsi_isr_t isr, void *arg, u32 mask,
  626. struct dsi_isr_data *isr_array, unsigned isr_array_size)
  627. {
  628. struct dsi_isr_data *isr_data;
  629. int free_idx;
  630. int i;
  631. BUG_ON(isr == NULL);
  632. /* check for duplicate entry and find a free slot */
  633. free_idx = -1;
  634. for (i = 0; i < isr_array_size; i++) {
  635. isr_data = &isr_array[i];
  636. if (isr_data->isr == isr && isr_data->arg == arg &&
  637. isr_data->mask == mask) {
  638. return -EINVAL;
  639. }
  640. if (isr_data->isr == NULL && free_idx == -1)
  641. free_idx = i;
  642. }
  643. if (free_idx == -1)
  644. return -EBUSY;
  645. isr_data = &isr_array[free_idx];
  646. isr_data->isr = isr;
  647. isr_data->arg = arg;
  648. isr_data->mask = mask;
  649. return 0;
  650. }
  651. static int _dsi_unregister_isr(omap_dsi_isr_t isr, void *arg, u32 mask,
  652. struct dsi_isr_data *isr_array, unsigned isr_array_size)
  653. {
  654. struct dsi_isr_data *isr_data;
  655. int i;
  656. for (i = 0; i < isr_array_size; i++) {
  657. isr_data = &isr_array[i];
  658. if (isr_data->isr != isr || isr_data->arg != arg ||
  659. isr_data->mask != mask)
  660. continue;
  661. isr_data->isr = NULL;
  662. isr_data->arg = NULL;
  663. isr_data->mask = 0;
  664. return 0;
  665. }
  666. return -EINVAL;
  667. }
  668. static int dsi_register_isr(omap_dsi_isr_t isr, void *arg, u32 mask)
  669. {
  670. unsigned long flags;
  671. int r;
  672. spin_lock_irqsave(&dsi.irq_lock, flags);
  673. r = _dsi_register_isr(isr, arg, mask, dsi.isr_tables.isr_table,
  674. ARRAY_SIZE(dsi.isr_tables.isr_table));
  675. if (r == 0)
  676. _omap_dsi_set_irqs();
  677. spin_unlock_irqrestore(&dsi.irq_lock, flags);
  678. return r;
  679. }
  680. static int dsi_unregister_isr(omap_dsi_isr_t isr, void *arg, u32 mask)
  681. {
  682. unsigned long flags;
  683. int r;
  684. spin_lock_irqsave(&dsi.irq_lock, flags);
  685. r = _dsi_unregister_isr(isr, arg, mask, dsi.isr_tables.isr_table,
  686. ARRAY_SIZE(dsi.isr_tables.isr_table));
  687. if (r == 0)
  688. _omap_dsi_set_irqs();
  689. spin_unlock_irqrestore(&dsi.irq_lock, flags);
  690. return r;
  691. }
  692. static int dsi_register_isr_vc(int channel, omap_dsi_isr_t isr, void *arg,
  693. u32 mask)
  694. {
  695. unsigned long flags;
  696. int r;
  697. spin_lock_irqsave(&dsi.irq_lock, flags);
  698. r = _dsi_register_isr(isr, arg, mask,
  699. dsi.isr_tables.isr_table_vc[channel],
  700. ARRAY_SIZE(dsi.isr_tables.isr_table_vc[channel]));
  701. if (r == 0)
  702. _omap_dsi_set_irqs_vc(channel);
  703. spin_unlock_irqrestore(&dsi.irq_lock, flags);
  704. return r;
  705. }
  706. static int dsi_unregister_isr_vc(int channel, omap_dsi_isr_t isr, void *arg,
  707. u32 mask)
  708. {
  709. unsigned long flags;
  710. int r;
  711. spin_lock_irqsave(&dsi.irq_lock, flags);
  712. r = _dsi_unregister_isr(isr, arg, mask,
  713. dsi.isr_tables.isr_table_vc[channel],
  714. ARRAY_SIZE(dsi.isr_tables.isr_table_vc[channel]));
  715. if (r == 0)
  716. _omap_dsi_set_irqs_vc(channel);
  717. spin_unlock_irqrestore(&dsi.irq_lock, flags);
  718. return r;
  719. }
  720. static int dsi_register_isr_cio(omap_dsi_isr_t isr, void *arg, u32 mask)
  721. {
  722. unsigned long flags;
  723. int r;
  724. spin_lock_irqsave(&dsi.irq_lock, flags);
  725. r = _dsi_register_isr(isr, arg, mask, dsi.isr_tables.isr_table_cio,
  726. ARRAY_SIZE(dsi.isr_tables.isr_table_cio));
  727. if (r == 0)
  728. _omap_dsi_set_irqs_cio();
  729. spin_unlock_irqrestore(&dsi.irq_lock, flags);
  730. return r;
  731. }
  732. static int dsi_unregister_isr_cio(omap_dsi_isr_t isr, void *arg, u32 mask)
  733. {
  734. unsigned long flags;
  735. int r;
  736. spin_lock_irqsave(&dsi.irq_lock, flags);
  737. r = _dsi_unregister_isr(isr, arg, mask, dsi.isr_tables.isr_table_cio,
  738. ARRAY_SIZE(dsi.isr_tables.isr_table_cio));
  739. if (r == 0)
  740. _omap_dsi_set_irqs_cio();
  741. spin_unlock_irqrestore(&dsi.irq_lock, flags);
  742. return r;
  743. }
  744. static u32 dsi_get_errors(void)
  745. {
  746. unsigned long flags;
  747. u32 e;
  748. spin_lock_irqsave(&dsi.errors_lock, flags);
  749. e = dsi.errors;
  750. dsi.errors = 0;
  751. spin_unlock_irqrestore(&dsi.errors_lock, flags);
  752. return e;
  753. }
  754. /* DSI func clock. this could also be dsi_pll_hsdiv_dsi_clk */
  755. static inline void enable_clocks(bool enable)
  756. {
  757. if (enable)
  758. dss_clk_enable(DSS_CLK_ICK | DSS_CLK_FCK);
  759. else
  760. dss_clk_disable(DSS_CLK_ICK | DSS_CLK_FCK);
  761. }
  762. /* source clock for DSI PLL. this could also be PCLKFREE */
  763. static inline void dsi_enable_pll_clock(bool enable)
  764. {
  765. if (enable)
  766. dss_clk_enable(DSS_CLK_SYSCK);
  767. else
  768. dss_clk_disable(DSS_CLK_SYSCK);
  769. if (enable && dsi.pll_locked) {
  770. if (wait_for_bit_change(DSI_PLL_STATUS, 1, 1) != 1)
  771. DSSERR("cannot lock PLL when enabling clocks\n");
  772. }
  773. }
  774. #ifdef DEBUG
  775. static void _dsi_print_reset_status(void)
  776. {
  777. u32 l;
  778. if (!dss_debug)
  779. return;
  780. /* A dummy read using the SCP interface to any DSIPHY register is
  781. * required after DSIPHY reset to complete the reset of the DSI complex
  782. * I/O. */
  783. l = dsi_read_reg(DSI_DSIPHY_CFG5);
  784. printk(KERN_DEBUG "DSI resets: ");
  785. l = dsi_read_reg(DSI_PLL_STATUS);
  786. printk("PLL (%d) ", FLD_GET(l, 0, 0));
  787. l = dsi_read_reg(DSI_COMPLEXIO_CFG1);
  788. printk("CIO (%d) ", FLD_GET(l, 29, 29));
  789. l = dsi_read_reg(DSI_DSIPHY_CFG5);
  790. printk("PHY (%x, %d, %d, %d)\n",
  791. FLD_GET(l, 28, 26),
  792. FLD_GET(l, 29, 29),
  793. FLD_GET(l, 30, 30),
  794. FLD_GET(l, 31, 31));
  795. }
  796. #else
  797. #define _dsi_print_reset_status()
  798. #endif
  799. static inline int dsi_if_enable(bool enable)
  800. {
  801. DSSDBG("dsi_if_enable(%d)\n", enable);
  802. enable = enable ? 1 : 0;
  803. REG_FLD_MOD(DSI_CTRL, enable, 0, 0); /* IF_EN */
  804. if (wait_for_bit_change(DSI_CTRL, 0, enable) != enable) {
  805. DSSERR("Failed to set dsi_if_enable to %d\n", enable);
  806. return -EIO;
  807. }
  808. return 0;
  809. }
  810. unsigned long dsi_get_pll_hsdiv_dispc_rate(void)
  811. {
  812. return dsi.current_cinfo.dsi_pll_hsdiv_dispc_clk;
  813. }
  814. static unsigned long dsi_get_pll_hsdiv_dsi_rate(void)
  815. {
  816. return dsi.current_cinfo.dsi_pll_hsdiv_dsi_clk;
  817. }
  818. static unsigned long dsi_get_txbyteclkhs(void)
  819. {
  820. return dsi.current_cinfo.clkin4ddr / 16;
  821. }
  822. static unsigned long dsi_fclk_rate(void)
  823. {
  824. unsigned long r;
  825. if (dss_get_dsi_clk_source() == OMAP_DSS_CLK_SRC_FCK) {
  826. /* DSI FCLK source is DSS_CLK_FCK */
  827. r = dss_clk_get_rate(DSS_CLK_FCK);
  828. } else {
  829. /* DSI FCLK source is dsi_pll_hsdiv_dsi_clk */
  830. r = dsi_get_pll_hsdiv_dsi_rate();
  831. }
  832. return r;
  833. }
  834. static int dsi_set_lp_clk_divisor(struct omap_dss_device *dssdev)
  835. {
  836. unsigned long dsi_fclk;
  837. unsigned lp_clk_div;
  838. unsigned long lp_clk;
  839. lp_clk_div = dssdev->clocks.dsi.lp_clk_div;
  840. if (lp_clk_div == 0 || lp_clk_div > dsi.lpdiv_max)
  841. return -EINVAL;
  842. dsi_fclk = dsi_fclk_rate();
  843. lp_clk = dsi_fclk / 2 / lp_clk_div;
  844. DSSDBG("LP_CLK_DIV %u, LP_CLK %lu\n", lp_clk_div, lp_clk);
  845. dsi.current_cinfo.lp_clk = lp_clk;
  846. dsi.current_cinfo.lp_clk_div = lp_clk_div;
  847. REG_FLD_MOD(DSI_CLK_CTRL, lp_clk_div, 12, 0); /* LP_CLK_DIVISOR */
  848. REG_FLD_MOD(DSI_CLK_CTRL, dsi_fclk > 30000000 ? 1 : 0,
  849. 21, 21); /* LP_RX_SYNCHRO_ENABLE */
  850. return 0;
  851. }
  852. enum dsi_pll_power_state {
  853. DSI_PLL_POWER_OFF = 0x0,
  854. DSI_PLL_POWER_ON_HSCLK = 0x1,
  855. DSI_PLL_POWER_ON_ALL = 0x2,
  856. DSI_PLL_POWER_ON_DIV = 0x3,
  857. };
  858. static int dsi_pll_power(enum dsi_pll_power_state state)
  859. {
  860. int t = 0;
  861. /* DSI-PLL power command 0x3 is not working */
  862. if (dss_has_feature(FEAT_DSI_PLL_PWR_BUG) &&
  863. state == DSI_PLL_POWER_ON_DIV)
  864. state = DSI_PLL_POWER_ON_ALL;
  865. REG_FLD_MOD(DSI_CLK_CTRL, state, 31, 30); /* PLL_PWR_CMD */
  866. /* PLL_PWR_STATUS */
  867. while (FLD_GET(dsi_read_reg(DSI_CLK_CTRL), 29, 28) != state) {
  868. if (++t > 1000) {
  869. DSSERR("Failed to set DSI PLL power mode to %d\n",
  870. state);
  871. return -ENODEV;
  872. }
  873. udelay(1);
  874. }
  875. return 0;
  876. }
  877. /* calculate clock rates using dividers in cinfo */
  878. static int dsi_calc_clock_rates(struct omap_dss_device *dssdev,
  879. struct dsi_clock_info *cinfo)
  880. {
  881. if (cinfo->regn == 0 || cinfo->regn > dsi.regn_max)
  882. return -EINVAL;
  883. if (cinfo->regm == 0 || cinfo->regm > dsi.regm_max)
  884. return -EINVAL;
  885. if (cinfo->regm_dispc > dsi.regm_dispc_max)
  886. return -EINVAL;
  887. if (cinfo->regm_dsi > dsi.regm_dsi_max)
  888. return -EINVAL;
  889. if (cinfo->use_sys_clk) {
  890. cinfo->clkin = dss_clk_get_rate(DSS_CLK_SYSCK);
  891. /* XXX it is unclear if highfreq should be used
  892. * with DSS_SYS_CLK source also */
  893. cinfo->highfreq = 0;
  894. } else {
  895. cinfo->clkin = dispc_pclk_rate(dssdev->manager->id);
  896. if (cinfo->clkin < 32000000)
  897. cinfo->highfreq = 0;
  898. else
  899. cinfo->highfreq = 1;
  900. }
  901. cinfo->fint = cinfo->clkin / (cinfo->regn * (cinfo->highfreq ? 2 : 1));
  902. if (cinfo->fint > dsi.fint_max || cinfo->fint < dsi.fint_min)
  903. return -EINVAL;
  904. cinfo->clkin4ddr = 2 * cinfo->regm * cinfo->fint;
  905. if (cinfo->clkin4ddr > 1800 * 1000 * 1000)
  906. return -EINVAL;
  907. if (cinfo->regm_dispc > 0)
  908. cinfo->dsi_pll_hsdiv_dispc_clk =
  909. cinfo->clkin4ddr / cinfo->regm_dispc;
  910. else
  911. cinfo->dsi_pll_hsdiv_dispc_clk = 0;
  912. if (cinfo->regm_dsi > 0)
  913. cinfo->dsi_pll_hsdiv_dsi_clk =
  914. cinfo->clkin4ddr / cinfo->regm_dsi;
  915. else
  916. cinfo->dsi_pll_hsdiv_dsi_clk = 0;
  917. return 0;
  918. }
  919. int dsi_pll_calc_clock_div_pck(bool is_tft, unsigned long req_pck,
  920. struct dsi_clock_info *dsi_cinfo,
  921. struct dispc_clock_info *dispc_cinfo)
  922. {
  923. struct dsi_clock_info cur, best;
  924. struct dispc_clock_info best_dispc;
  925. int min_fck_per_pck;
  926. int match = 0;
  927. unsigned long dss_sys_clk, max_dss_fck;
  928. dss_sys_clk = dss_clk_get_rate(DSS_CLK_SYSCK);
  929. max_dss_fck = dss_feat_get_param_max(FEAT_PARAM_DSS_FCK);
  930. if (req_pck == dsi.cache_req_pck &&
  931. dsi.cache_cinfo.clkin == dss_sys_clk) {
  932. DSSDBG("DSI clock info found from cache\n");
  933. *dsi_cinfo = dsi.cache_cinfo;
  934. dispc_find_clk_divs(is_tft, req_pck,
  935. dsi_cinfo->dsi_pll_hsdiv_dispc_clk, dispc_cinfo);
  936. return 0;
  937. }
  938. min_fck_per_pck = CONFIG_OMAP2_DSS_MIN_FCK_PER_PCK;
  939. if (min_fck_per_pck &&
  940. req_pck * min_fck_per_pck > max_dss_fck) {
  941. DSSERR("Requested pixel clock not possible with the current "
  942. "OMAP2_DSS_MIN_FCK_PER_PCK setting. Turning "
  943. "the constraint off.\n");
  944. min_fck_per_pck = 0;
  945. }
  946. DSSDBG("dsi_pll_calc\n");
  947. retry:
  948. memset(&best, 0, sizeof(best));
  949. memset(&best_dispc, 0, sizeof(best_dispc));
  950. memset(&cur, 0, sizeof(cur));
  951. cur.clkin = dss_sys_clk;
  952. cur.use_sys_clk = 1;
  953. cur.highfreq = 0;
  954. /* no highfreq: 0.75MHz < Fint = clkin / regn < 2.1MHz */
  955. /* highfreq: 0.75MHz < Fint = clkin / (2*regn) < 2.1MHz */
  956. /* To reduce PLL lock time, keep Fint high (around 2 MHz) */
  957. for (cur.regn = 1; cur.regn < dsi.regn_max; ++cur.regn) {
  958. if (cur.highfreq == 0)
  959. cur.fint = cur.clkin / cur.regn;
  960. else
  961. cur.fint = cur.clkin / (2 * cur.regn);
  962. if (cur.fint > dsi.fint_max || cur.fint < dsi.fint_min)
  963. continue;
  964. /* DSIPHY(MHz) = (2 * regm / regn) * (clkin / (highfreq + 1)) */
  965. for (cur.regm = 1; cur.regm < dsi.regm_max; ++cur.regm) {
  966. unsigned long a, b;
  967. a = 2 * cur.regm * (cur.clkin/1000);
  968. b = cur.regn * (cur.highfreq + 1);
  969. cur.clkin4ddr = a / b * 1000;
  970. if (cur.clkin4ddr > 1800 * 1000 * 1000)
  971. break;
  972. /* dsi_pll_hsdiv_dispc_clk(MHz) =
  973. * DSIPHY(MHz) / regm_dispc < 173MHz/186Mhz */
  974. for (cur.regm_dispc = 1; cur.regm_dispc < dsi.regm_dispc_max;
  975. ++cur.regm_dispc) {
  976. struct dispc_clock_info cur_dispc;
  977. cur.dsi_pll_hsdiv_dispc_clk =
  978. cur.clkin4ddr / cur.regm_dispc;
  979. /* this will narrow down the search a bit,
  980. * but still give pixclocks below what was
  981. * requested */
  982. if (cur.dsi_pll_hsdiv_dispc_clk < req_pck)
  983. break;
  984. if (cur.dsi_pll_hsdiv_dispc_clk > max_dss_fck)
  985. continue;
  986. if (min_fck_per_pck &&
  987. cur.dsi_pll_hsdiv_dispc_clk <
  988. req_pck * min_fck_per_pck)
  989. continue;
  990. match = 1;
  991. dispc_find_clk_divs(is_tft, req_pck,
  992. cur.dsi_pll_hsdiv_dispc_clk,
  993. &cur_dispc);
  994. if (abs(cur_dispc.pck - req_pck) <
  995. abs(best_dispc.pck - req_pck)) {
  996. best = cur;
  997. best_dispc = cur_dispc;
  998. if (cur_dispc.pck == req_pck)
  999. goto found;
  1000. }
  1001. }
  1002. }
  1003. }
  1004. found:
  1005. if (!match) {
  1006. if (min_fck_per_pck) {
  1007. DSSERR("Could not find suitable clock settings.\n"
  1008. "Turning FCK/PCK constraint off and"
  1009. "trying again.\n");
  1010. min_fck_per_pck = 0;
  1011. goto retry;
  1012. }
  1013. DSSERR("Could not find suitable clock settings.\n");
  1014. return -EINVAL;
  1015. }
  1016. /* dsi_pll_hsdiv_dsi_clk (regm_dsi) is not used */
  1017. best.regm_dsi = 0;
  1018. best.dsi_pll_hsdiv_dsi_clk = 0;
  1019. if (dsi_cinfo)
  1020. *dsi_cinfo = best;
  1021. if (dispc_cinfo)
  1022. *dispc_cinfo = best_dispc;
  1023. dsi.cache_req_pck = req_pck;
  1024. dsi.cache_clk_freq = 0;
  1025. dsi.cache_cinfo = best;
  1026. return 0;
  1027. }
  1028. int dsi_pll_set_clock_div(struct dsi_clock_info *cinfo)
  1029. {
  1030. int r = 0;
  1031. u32 l;
  1032. int f = 0;
  1033. u8 regn_start, regn_end, regm_start, regm_end;
  1034. u8 regm_dispc_start, regm_dispc_end, regm_dsi_start, regm_dsi_end;
  1035. DSSDBGF();
  1036. dsi.current_cinfo.use_sys_clk = cinfo->use_sys_clk;
  1037. dsi.current_cinfo.highfreq = cinfo->highfreq;
  1038. dsi.current_cinfo.fint = cinfo->fint;
  1039. dsi.current_cinfo.clkin4ddr = cinfo->clkin4ddr;
  1040. dsi.current_cinfo.dsi_pll_hsdiv_dispc_clk =
  1041. cinfo->dsi_pll_hsdiv_dispc_clk;
  1042. dsi.current_cinfo.dsi_pll_hsdiv_dsi_clk =
  1043. cinfo->dsi_pll_hsdiv_dsi_clk;
  1044. dsi.current_cinfo.regn = cinfo->regn;
  1045. dsi.current_cinfo.regm = cinfo->regm;
  1046. dsi.current_cinfo.regm_dispc = cinfo->regm_dispc;
  1047. dsi.current_cinfo.regm_dsi = cinfo->regm_dsi;
  1048. DSSDBG("DSI Fint %ld\n", cinfo->fint);
  1049. DSSDBG("clkin (%s) rate %ld, highfreq %d\n",
  1050. cinfo->use_sys_clk ? "dss_sys_clk" : "pclkfree",
  1051. cinfo->clkin,
  1052. cinfo->highfreq);
  1053. /* DSIPHY == CLKIN4DDR */
  1054. DSSDBG("CLKIN4DDR = 2 * %d / %d * %lu / %d = %lu\n",
  1055. cinfo->regm,
  1056. cinfo->regn,
  1057. cinfo->clkin,
  1058. cinfo->highfreq + 1,
  1059. cinfo->clkin4ddr);
  1060. DSSDBG("Data rate on 1 DSI lane %ld Mbps\n",
  1061. cinfo->clkin4ddr / 1000 / 1000 / 2);
  1062. DSSDBG("Clock lane freq %ld Hz\n", cinfo->clkin4ddr / 4);
  1063. DSSDBG("regm_dispc = %d, %s (%s) = %lu\n", cinfo->regm_dispc,
  1064. dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC),
  1065. dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC),
  1066. cinfo->dsi_pll_hsdiv_dispc_clk);
  1067. DSSDBG("regm_dsi = %d, %s (%s) = %lu\n", cinfo->regm_dsi,
  1068. dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI),
  1069. dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI),
  1070. cinfo->dsi_pll_hsdiv_dsi_clk);
  1071. dss_feat_get_reg_field(FEAT_REG_DSIPLL_REGN, &regn_start, &regn_end);
  1072. dss_feat_get_reg_field(FEAT_REG_DSIPLL_REGM, &regm_start, &regm_end);
  1073. dss_feat_get_reg_field(FEAT_REG_DSIPLL_REGM_DISPC, &regm_dispc_start,
  1074. &regm_dispc_end);
  1075. dss_feat_get_reg_field(FEAT_REG_DSIPLL_REGM_DSI, &regm_dsi_start,
  1076. &regm_dsi_end);
  1077. REG_FLD_MOD(DSI_PLL_CONTROL, 0, 0, 0); /* DSI_PLL_AUTOMODE = manual */
  1078. l = dsi_read_reg(DSI_PLL_CONFIGURATION1);
  1079. l = FLD_MOD(l, 1, 0, 0); /* DSI_PLL_STOPMODE */
  1080. /* DSI_PLL_REGN */
  1081. l = FLD_MOD(l, cinfo->regn - 1, regn_start, regn_end);
  1082. /* DSI_PLL_REGM */
  1083. l = FLD_MOD(l, cinfo->regm, regm_start, regm_end);
  1084. /* DSI_CLOCK_DIV */
  1085. l = FLD_MOD(l, cinfo->regm_dispc > 0 ? cinfo->regm_dispc - 1 : 0,
  1086. regm_dispc_start, regm_dispc_end);
  1087. /* DSIPROTO_CLOCK_DIV */
  1088. l = FLD_MOD(l, cinfo->regm_dsi > 0 ? cinfo->regm_dsi - 1 : 0,
  1089. regm_dsi_start, regm_dsi_end);
  1090. dsi_write_reg(DSI_PLL_CONFIGURATION1, l);
  1091. BUG_ON(cinfo->fint < dsi.fint_min || cinfo->fint > dsi.fint_max);
  1092. if (dss_has_feature(FEAT_DSI_PLL_FREQSEL)) {
  1093. f = cinfo->fint < 1000000 ? 0x3 :
  1094. cinfo->fint < 1250000 ? 0x4 :
  1095. cinfo->fint < 1500000 ? 0x5 :
  1096. cinfo->fint < 1750000 ? 0x6 :
  1097. 0x7;
  1098. }
  1099. l = dsi_read_reg(DSI_PLL_CONFIGURATION2);
  1100. if (dss_has_feature(FEAT_DSI_PLL_FREQSEL))
  1101. l = FLD_MOD(l, f, 4, 1); /* DSI_PLL_FREQSEL */
  1102. l = FLD_MOD(l, cinfo->use_sys_clk ? 0 : 1,
  1103. 11, 11); /* DSI_PLL_CLKSEL */
  1104. l = FLD_MOD(l, cinfo->highfreq,
  1105. 12, 12); /* DSI_PLL_HIGHFREQ */
  1106. l = FLD_MOD(l, 1, 13, 13); /* DSI_PLL_REFEN */
  1107. l = FLD_MOD(l, 0, 14, 14); /* DSIPHY_CLKINEN */
  1108. l = FLD_MOD(l, 1, 20, 20); /* DSI_HSDIVBYPASS */
  1109. dsi_write_reg(DSI_PLL_CONFIGURATION2, l);
  1110. REG_FLD_MOD(DSI_PLL_GO, 1, 0, 0); /* DSI_PLL_GO */
  1111. if (wait_for_bit_change(DSI_PLL_GO, 0, 0) != 0) {
  1112. DSSERR("dsi pll go bit not going down.\n");
  1113. r = -EIO;
  1114. goto err;
  1115. }
  1116. if (wait_for_bit_change(DSI_PLL_STATUS, 1, 1) != 1) {
  1117. DSSERR("cannot lock PLL\n");
  1118. r = -EIO;
  1119. goto err;
  1120. }
  1121. dsi.pll_locked = 1;
  1122. l = dsi_read_reg(DSI_PLL_CONFIGURATION2);
  1123. l = FLD_MOD(l, 0, 0, 0); /* DSI_PLL_IDLE */
  1124. l = FLD_MOD(l, 0, 5, 5); /* DSI_PLL_PLLLPMODE */
  1125. l = FLD_MOD(l, 0, 6, 6); /* DSI_PLL_LOWCURRSTBY */
  1126. l = FLD_MOD(l, 0, 7, 7); /* DSI_PLL_TIGHTPHASELOCK */
  1127. l = FLD_MOD(l, 0, 8, 8); /* DSI_PLL_DRIFTGUARDEN */
  1128. l = FLD_MOD(l, 0, 10, 9); /* DSI_PLL_LOCKSEL */
  1129. l = FLD_MOD(l, 1, 13, 13); /* DSI_PLL_REFEN */
  1130. l = FLD_MOD(l, 1, 14, 14); /* DSIPHY_CLKINEN */
  1131. l = FLD_MOD(l, 0, 15, 15); /* DSI_BYPASSEN */
  1132. l = FLD_MOD(l, 1, 16, 16); /* DSS_CLOCK_EN */
  1133. l = FLD_MOD(l, 0, 17, 17); /* DSS_CLOCK_PWDN */
  1134. l = FLD_MOD(l, 1, 18, 18); /* DSI_PROTO_CLOCK_EN */
  1135. l = FLD_MOD(l, 0, 19, 19); /* DSI_PROTO_CLOCK_PWDN */
  1136. l = FLD_MOD(l, 0, 20, 20); /* DSI_HSDIVBYPASS */
  1137. dsi_write_reg(DSI_PLL_CONFIGURATION2, l);
  1138. DSSDBG("PLL config done\n");
  1139. err:
  1140. return r;
  1141. }
  1142. int dsi_pll_init(struct omap_dss_device *dssdev, bool enable_hsclk,
  1143. bool enable_hsdiv)
  1144. {
  1145. int r = 0;
  1146. enum dsi_pll_power_state pwstate;
  1147. DSSDBG("PLL init\n");
  1148. if (dsi.vdds_dsi_reg == NULL) {
  1149. struct regulator *vdds_dsi;
  1150. vdds_dsi = regulator_get(&dsi.pdev->dev, "vdds_dsi");
  1151. if (IS_ERR(vdds_dsi)) {
  1152. DSSERR("can't get VDDS_DSI regulator\n");
  1153. return PTR_ERR(vdds_dsi);
  1154. }
  1155. dsi.vdds_dsi_reg = vdds_dsi;
  1156. }
  1157. enable_clocks(1);
  1158. dsi_enable_pll_clock(1);
  1159. r = regulator_enable(dsi.vdds_dsi_reg);
  1160. if (r)
  1161. goto err0;
  1162. /* XXX PLL does not come out of reset without this... */
  1163. dispc_pck_free_enable(1);
  1164. if (wait_for_bit_change(DSI_PLL_STATUS, 0, 1) != 1) {
  1165. DSSERR("PLL not coming out of reset.\n");
  1166. r = -ENODEV;
  1167. dispc_pck_free_enable(0);
  1168. goto err1;
  1169. }
  1170. /* XXX ... but if left on, we get problems when planes do not
  1171. * fill the whole display. No idea about this */
  1172. dispc_pck_free_enable(0);
  1173. if (enable_hsclk && enable_hsdiv)
  1174. pwstate = DSI_PLL_POWER_ON_ALL;
  1175. else if (enable_hsclk)
  1176. pwstate = DSI_PLL_POWER_ON_HSCLK;
  1177. else if (enable_hsdiv)
  1178. pwstate = DSI_PLL_POWER_ON_DIV;
  1179. else
  1180. pwstate = DSI_PLL_POWER_OFF;
  1181. r = dsi_pll_power(pwstate);
  1182. if (r)
  1183. goto err1;
  1184. DSSDBG("PLL init done\n");
  1185. return 0;
  1186. err1:
  1187. regulator_disable(dsi.vdds_dsi_reg);
  1188. err0:
  1189. enable_clocks(0);
  1190. dsi_enable_pll_clock(0);
  1191. return r;
  1192. }
  1193. void dsi_pll_uninit(void)
  1194. {
  1195. enable_clocks(0);
  1196. dsi_enable_pll_clock(0);
  1197. dsi.pll_locked = 0;
  1198. dsi_pll_power(DSI_PLL_POWER_OFF);
  1199. regulator_disable(dsi.vdds_dsi_reg);
  1200. DSSDBG("PLL uninit done\n");
  1201. }
  1202. void dsi_dump_clocks(struct seq_file *s)
  1203. {
  1204. struct dsi_clock_info *cinfo = &dsi.current_cinfo;
  1205. enum omap_dss_clk_source dispc_clk_src, dsi_clk_src;
  1206. dispc_clk_src = dss_get_dispc_clk_source();
  1207. dsi_clk_src = dss_get_dsi_clk_source();
  1208. enable_clocks(1);
  1209. seq_printf(s, "- DSI PLL -\n");
  1210. seq_printf(s, "dsi pll source = %s\n",
  1211. cinfo->use_sys_clk ? "dss_sys_clk" : "pclkfree");
  1212. seq_printf(s, "Fint\t\t%-16luregn %u\n", cinfo->fint, cinfo->regn);
  1213. seq_printf(s, "CLKIN4DDR\t%-16luregm %u\n",
  1214. cinfo->clkin4ddr, cinfo->regm);
  1215. seq_printf(s, "%s (%s)\t%-16luregm_dispc %u\t(%s)\n",
  1216. dss_get_generic_clk_source_name(dispc_clk_src),
  1217. dss_feat_get_clk_source_name(dispc_clk_src),
  1218. cinfo->dsi_pll_hsdiv_dispc_clk,
  1219. cinfo->regm_dispc,
  1220. dispc_clk_src == OMAP_DSS_CLK_SRC_FCK ?
  1221. "off" : "on");
  1222. seq_printf(s, "%s (%s)\t%-16luregm_dsi %u\t(%s)\n",
  1223. dss_get_generic_clk_source_name(dsi_clk_src),
  1224. dss_feat_get_clk_source_name(dsi_clk_src),
  1225. cinfo->dsi_pll_hsdiv_dsi_clk,
  1226. cinfo->regm_dsi,
  1227. dsi_clk_src == OMAP_DSS_CLK_SRC_FCK ?
  1228. "off" : "on");
  1229. seq_printf(s, "- DSI -\n");
  1230. seq_printf(s, "dsi fclk source = %s (%s)\n",
  1231. dss_get_generic_clk_source_name(dsi_clk_src),
  1232. dss_feat_get_clk_source_name(dsi_clk_src));
  1233. seq_printf(s, "DSI_FCLK\t%lu\n", dsi_fclk_rate());
  1234. seq_printf(s, "DDR_CLK\t\t%lu\n",
  1235. cinfo->clkin4ddr / 4);
  1236. seq_printf(s, "TxByteClkHS\t%lu\n", dsi_get_txbyteclkhs());
  1237. seq_printf(s, "LP_CLK\t\t%lu\n", cinfo->lp_clk);
  1238. seq_printf(s, "VP_CLK\t\t%lu\n"
  1239. "VP_PCLK\t\t%lu\n",
  1240. dispc_lclk_rate(OMAP_DSS_CHANNEL_LCD),
  1241. dispc_pclk_rate(OMAP_DSS_CHANNEL_LCD));
  1242. enable_clocks(0);
  1243. }
  1244. #ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
  1245. void dsi_dump_irqs(struct seq_file *s)
  1246. {
  1247. unsigned long flags;
  1248. struct dsi_irq_stats stats;
  1249. spin_lock_irqsave(&dsi.irq_stats_lock, flags);
  1250. stats = dsi.irq_stats;
  1251. memset(&dsi.irq_stats, 0, sizeof(dsi.irq_stats));
  1252. dsi.irq_stats.last_reset = jiffies;
  1253. spin_unlock_irqrestore(&dsi.irq_stats_lock, flags);
  1254. seq_printf(s, "period %u ms\n",
  1255. jiffies_to_msecs(jiffies - stats.last_reset));
  1256. seq_printf(s, "irqs %d\n", stats.irq_count);
  1257. #define PIS(x) \
  1258. seq_printf(s, "%-20s %10d\n", #x, stats.dsi_irqs[ffs(DSI_IRQ_##x)-1]);
  1259. seq_printf(s, "-- DSI interrupts --\n");
  1260. PIS(VC0);
  1261. PIS(VC1);
  1262. PIS(VC2);
  1263. PIS(VC3);
  1264. PIS(WAKEUP);
  1265. PIS(RESYNC);
  1266. PIS(PLL_LOCK);
  1267. PIS(PLL_UNLOCK);
  1268. PIS(PLL_RECALL);
  1269. PIS(COMPLEXIO_ERR);
  1270. PIS(HS_TX_TIMEOUT);
  1271. PIS(LP_RX_TIMEOUT);
  1272. PIS(TE_TRIGGER);
  1273. PIS(ACK_TRIGGER);
  1274. PIS(SYNC_LOST);
  1275. PIS(LDO_POWER_GOOD);
  1276. PIS(TA_TIMEOUT);
  1277. #undef PIS
  1278. #define PIS(x) \
  1279. seq_printf(s, "%-20s %10d %10d %10d %10d\n", #x, \
  1280. stats.vc_irqs[0][ffs(DSI_VC_IRQ_##x)-1], \
  1281. stats.vc_irqs[1][ffs(DSI_VC_IRQ_##x)-1], \
  1282. stats.vc_irqs[2][ffs(DSI_VC_IRQ_##x)-1], \
  1283. stats.vc_irqs[3][ffs(DSI_VC_IRQ_##x)-1]);
  1284. seq_printf(s, "-- VC interrupts --\n");
  1285. PIS(CS);
  1286. PIS(ECC_CORR);
  1287. PIS(PACKET_SENT);
  1288. PIS(FIFO_TX_OVF);
  1289. PIS(FIFO_RX_OVF);
  1290. PIS(BTA);
  1291. PIS(ECC_NO_CORR);
  1292. PIS(FIFO_TX_UDF);
  1293. PIS(PP_BUSY_CHANGE);
  1294. #undef PIS
  1295. #define PIS(x) \
  1296. seq_printf(s, "%-20s %10d\n", #x, \
  1297. stats.cio_irqs[ffs(DSI_CIO_IRQ_##x)-1]);
  1298. seq_printf(s, "-- CIO interrupts --\n");
  1299. PIS(ERRSYNCESC1);
  1300. PIS(ERRSYNCESC2);
  1301. PIS(ERRSYNCESC3);
  1302. PIS(ERRESC1);
  1303. PIS(ERRESC2);
  1304. PIS(ERRESC3);
  1305. PIS(ERRCONTROL1);
  1306. PIS(ERRCONTROL2);
  1307. PIS(ERRCONTROL3);
  1308. PIS(STATEULPS1);
  1309. PIS(STATEULPS2);
  1310. PIS(STATEULPS3);
  1311. PIS(ERRCONTENTIONLP0_1);
  1312. PIS(ERRCONTENTIONLP1_1);
  1313. PIS(ERRCONTENTIONLP0_2);
  1314. PIS(ERRCONTENTIONLP1_2);
  1315. PIS(ERRCONTENTIONLP0_3);
  1316. PIS(ERRCONTENTIONLP1_3);
  1317. PIS(ULPSACTIVENOT_ALL0);
  1318. PIS(ULPSACTIVENOT_ALL1);
  1319. #undef PIS
  1320. }
  1321. #endif
  1322. void dsi_dump_regs(struct seq_file *s)
  1323. {
  1324. #define DUMPREG(r) seq_printf(s, "%-35s %08x\n", #r, dsi_read_reg(r))
  1325. dss_clk_enable(DSS_CLK_ICK | DSS_CLK_FCK);
  1326. DUMPREG(DSI_REVISION);
  1327. DUMPREG(DSI_SYSCONFIG);
  1328. DUMPREG(DSI_SYSSTATUS);
  1329. DUMPREG(DSI_IRQSTATUS);
  1330. DUMPREG(DSI_IRQENABLE);
  1331. DUMPREG(DSI_CTRL);
  1332. DUMPREG(DSI_COMPLEXIO_CFG1);
  1333. DUMPREG(DSI_COMPLEXIO_IRQ_STATUS);
  1334. DUMPREG(DSI_COMPLEXIO_IRQ_ENABLE);
  1335. DUMPREG(DSI_CLK_CTRL);
  1336. DUMPREG(DSI_TIMING1);
  1337. DUMPREG(DSI_TIMING2);
  1338. DUMPREG(DSI_VM_TIMING1);
  1339. DUMPREG(DSI_VM_TIMING2);
  1340. DUMPREG(DSI_VM_TIMING3);
  1341. DUMPREG(DSI_CLK_TIMING);
  1342. DUMPREG(DSI_TX_FIFO_VC_SIZE);
  1343. DUMPREG(DSI_RX_FIFO_VC_SIZE);
  1344. DUMPREG(DSI_COMPLEXIO_CFG2);
  1345. DUMPREG(DSI_RX_FIFO_VC_FULLNESS);
  1346. DUMPREG(DSI_VM_TIMING4);
  1347. DUMPREG(DSI_TX_FIFO_VC_EMPTINESS);
  1348. DUMPREG(DSI_VM_TIMING5);
  1349. DUMPREG(DSI_VM_TIMING6);
  1350. DUMPREG(DSI_VM_TIMING7);
  1351. DUMPREG(DSI_STOPCLK_TIMING);
  1352. DUMPREG(DSI_VC_CTRL(0));
  1353. DUMPREG(DSI_VC_TE(0));
  1354. DUMPREG(DSI_VC_LONG_PACKET_HEADER(0));
  1355. DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(0));
  1356. DUMPREG(DSI_VC_SHORT_PACKET_HEADER(0));
  1357. DUMPREG(DSI_VC_IRQSTATUS(0));
  1358. DUMPREG(DSI_VC_IRQENABLE(0));
  1359. DUMPREG(DSI_VC_CTRL(1));
  1360. DUMPREG(DSI_VC_TE(1));
  1361. DUMPREG(DSI_VC_LONG_PACKET_HEADER(1));
  1362. DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(1));
  1363. DUMPREG(DSI_VC_SHORT_PACKET_HEADER(1));
  1364. DUMPREG(DSI_VC_IRQSTATUS(1));
  1365. DUMPREG(DSI_VC_IRQENABLE(1));
  1366. DUMPREG(DSI_VC_CTRL(2));
  1367. DUMPREG(DSI_VC_TE(2));
  1368. DUMPREG(DSI_VC_LONG_PACKET_HEADER(2));
  1369. DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(2));
  1370. DUMPREG(DSI_VC_SHORT_PACKET_HEADER(2));
  1371. DUMPREG(DSI_VC_IRQSTATUS(2));
  1372. DUMPREG(DSI_VC_IRQENABLE(2));
  1373. DUMPREG(DSI_VC_CTRL(3));
  1374. DUMPREG(DSI_VC_TE(3));
  1375. DUMPREG(DSI_VC_LONG_PACKET_HEADER(3));
  1376. DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(3));
  1377. DUMPREG(DSI_VC_SHORT_PACKET_HEADER(3));
  1378. DUMPREG(DSI_VC_IRQSTATUS(3));
  1379. DUMPREG(DSI_VC_IRQENABLE(3));
  1380. DUMPREG(DSI_DSIPHY_CFG0);
  1381. DUMPREG(DSI_DSIPHY_CFG1);
  1382. DUMPREG(DSI_DSIPHY_CFG2);
  1383. DUMPREG(DSI_DSIPHY_CFG5);
  1384. DUMPREG(DSI_PLL_CONTROL);
  1385. DUMPREG(DSI_PLL_STATUS);
  1386. DUMPREG(DSI_PLL_GO);
  1387. DUMPREG(DSI_PLL_CONFIGURATION1);
  1388. DUMPREG(DSI_PLL_CONFIGURATION2);
  1389. dss_clk_disable(DSS_CLK_ICK | DSS_CLK_FCK);
  1390. #undef DUMPREG
  1391. }
  1392. enum dsi_complexio_power_state {
  1393. DSI_COMPLEXIO_POWER_OFF = 0x0,
  1394. DSI_COMPLEXIO_POWER_ON = 0x1,
  1395. DSI_COMPLEXIO_POWER_ULPS = 0x2,
  1396. };
  1397. static int dsi_complexio_power(enum dsi_complexio_power_state state)
  1398. {
  1399. int t = 0;
  1400. /* PWR_CMD */
  1401. REG_FLD_MOD(DSI_COMPLEXIO_CFG1, state, 28, 27);
  1402. /* PWR_STATUS */
  1403. while (FLD_GET(dsi_read_reg(DSI_COMPLEXIO_CFG1), 26, 25) != state) {
  1404. if (++t > 1000) {
  1405. DSSERR("failed to set complexio power state to "
  1406. "%d\n", state);
  1407. return -ENODEV;
  1408. }
  1409. udelay(1);
  1410. }
  1411. return 0;
  1412. }
  1413. static void dsi_complexio_config(struct omap_dss_device *dssdev)
  1414. {
  1415. u32 r;
  1416. int clk_lane = dssdev->phy.dsi.clk_lane;
  1417. int data1_lane = dssdev->phy.dsi.data1_lane;
  1418. int data2_lane = dssdev->phy.dsi.data2_lane;
  1419. int clk_pol = dssdev->phy.dsi.clk_pol;
  1420. int data1_pol = dssdev->phy.dsi.data1_pol;
  1421. int data2_pol = dssdev->phy.dsi.data2_pol;
  1422. r = dsi_read_reg(DSI_COMPLEXIO_CFG1);
  1423. r = FLD_MOD(r, clk_lane, 2, 0);
  1424. r = FLD_MOD(r, clk_pol, 3, 3);
  1425. r = FLD_MOD(r, data1_lane, 6, 4);
  1426. r = FLD_MOD(r, data1_pol, 7, 7);
  1427. r = FLD_MOD(r, data2_lane, 10, 8);
  1428. r = FLD_MOD(r, data2_pol, 11, 11);
  1429. dsi_write_reg(DSI_COMPLEXIO_CFG1, r);
  1430. /* The configuration of the DSI complex I/O (number of data lanes,
  1431. position, differential order) should not be changed while
  1432. DSS.DSI_CLK_CRTRL[20] LP_CLK_ENABLE bit is set to 1. In order for
  1433. the hardware to take into account a new configuration of the complex
  1434. I/O (done in DSS.DSI_COMPLEXIO_CFG1 register), it is recommended to
  1435. follow this sequence: First set the DSS.DSI_CTRL[0] IF_EN bit to 1,
  1436. then reset the DSS.DSI_CTRL[0] IF_EN to 0, then set
  1437. DSS.DSI_CLK_CTRL[20] LP_CLK_ENABLE to 1 and finally set again the
  1438. DSS.DSI_CTRL[0] IF_EN bit to 1. If the sequence is not followed, the
  1439. DSI complex I/O configuration is unknown. */
  1440. /*
  1441. REG_FLD_MOD(DSI_CTRL, 1, 0, 0);
  1442. REG_FLD_MOD(DSI_CTRL, 0, 0, 0);
  1443. REG_FLD_MOD(DSI_CLK_CTRL, 1, 20, 20);
  1444. REG_FLD_MOD(DSI_CTRL, 1, 0, 0);
  1445. */
  1446. }
  1447. static inline unsigned ns2ddr(unsigned ns)
  1448. {
  1449. /* convert time in ns to ddr ticks, rounding up */
  1450. unsigned long ddr_clk = dsi.current_cinfo.clkin4ddr / 4;
  1451. return (ns * (ddr_clk / 1000 / 1000) + 999) / 1000;
  1452. }
  1453. static inline unsigned ddr2ns(unsigned ddr)
  1454. {
  1455. unsigned long ddr_clk = dsi.current_cinfo.clkin4ddr / 4;
  1456. return ddr * 1000 * 1000 / (ddr_clk / 1000);
  1457. }
  1458. static void dsi_complexio_timings(void)
  1459. {
  1460. u32 r;
  1461. u32 ths_prepare, ths_prepare_ths_zero, ths_trail, ths_exit;
  1462. u32 tlpx_half, tclk_trail, tclk_zero;
  1463. u32 tclk_prepare;
  1464. /* calculate timings */
  1465. /* 1 * DDR_CLK = 2 * UI */
  1466. /* min 40ns + 4*UI max 85ns + 6*UI */
  1467. ths_prepare = ns2ddr(70) + 2;
  1468. /* min 145ns + 10*UI */
  1469. ths_prepare_ths_zero = ns2ddr(175) + 2;
  1470. /* min max(8*UI, 60ns+4*UI) */
  1471. ths_trail = ns2ddr(60) + 5;
  1472. /* min 100ns */
  1473. ths_exit = ns2ddr(145);
  1474. /* tlpx min 50n */
  1475. tlpx_half = ns2ddr(25);
  1476. /* min 60ns */
  1477. tclk_trail = ns2ddr(60) + 2;
  1478. /* min 38ns, max 95ns */
  1479. tclk_prepare = ns2ddr(65);
  1480. /* min tclk-prepare + tclk-zero = 300ns */
  1481. tclk_zero = ns2ddr(260);
  1482. DSSDBG("ths_prepare %u (%uns), ths_prepare_ths_zero %u (%uns)\n",
  1483. ths_prepare, ddr2ns(ths_prepare),
  1484. ths_prepare_ths_zero, ddr2ns(ths_prepare_ths_zero));
  1485. DSSDBG("ths_trail %u (%uns), ths_exit %u (%uns)\n",
  1486. ths_trail, ddr2ns(ths_trail),
  1487. ths_exit, ddr2ns(ths_exit));
  1488. DSSDBG("tlpx_half %u (%uns), tclk_trail %u (%uns), "
  1489. "tclk_zero %u (%uns)\n",
  1490. tlpx_half, ddr2ns(tlpx_half),
  1491. tclk_trail, ddr2ns(tclk_trail),
  1492. tclk_zero, ddr2ns(tclk_zero));
  1493. DSSDBG("tclk_prepare %u (%uns)\n",
  1494. tclk_prepare, ddr2ns(tclk_prepare));
  1495. /* program timings */
  1496. r = dsi_read_reg(DSI_DSIPHY_CFG0);
  1497. r = FLD_MOD(r, ths_prepare, 31, 24);
  1498. r = FLD_MOD(r, ths_prepare_ths_zero, 23, 16);
  1499. r = FLD_MOD(r, ths_trail, 15, 8);
  1500. r = FLD_MOD(r, ths_exit, 7, 0);
  1501. dsi_write_reg(DSI_DSIPHY_CFG0, r);
  1502. r = dsi_read_reg(DSI_DSIPHY_CFG1);
  1503. r = FLD_MOD(r, tlpx_half, 22, 16);
  1504. r = FLD_MOD(r, tclk_trail, 15, 8);
  1505. r = FLD_MOD(r, tclk_zero, 7, 0);
  1506. dsi_write_reg(DSI_DSIPHY_CFG1, r);
  1507. r = dsi_read_reg(DSI_DSIPHY_CFG2);
  1508. r = FLD_MOD(r, tclk_prepare, 7, 0);
  1509. dsi_write_reg(DSI_DSIPHY_CFG2, r);
  1510. }
  1511. static void dsi_enable_lane_override(struct omap_dss_device *dssdev,
  1512. enum dsi_lane lanes)
  1513. {
  1514. int clk_lane = dssdev->phy.dsi.clk_lane;
  1515. int data1_lane = dssdev->phy.dsi.data1_lane;
  1516. int data2_lane = dssdev->phy.dsi.data2_lane;
  1517. int clk_pol = dssdev->phy.dsi.clk_pol;
  1518. int data1_pol = dssdev->phy.dsi.data1_pol;
  1519. int data2_pol = dssdev->phy.dsi.data2_pol;
  1520. u32 l = 0;
  1521. if (lanes & DSI_CLK_P)
  1522. l |= 1 << ((clk_lane - 1) * 2 + (clk_pol ? 0 : 1));
  1523. if (lanes & DSI_CLK_N)
  1524. l |= 1 << ((clk_lane - 1) * 2 + (clk_pol ? 1 : 0));
  1525. if (lanes & DSI_DATA1_P)
  1526. l |= 1 << ((data1_lane - 1) * 2 + (data1_pol ? 0 : 1));
  1527. if (lanes & DSI_DATA1_N)
  1528. l |= 1 << ((data1_lane - 1) * 2 + (data1_pol ? 1 : 0));
  1529. if (lanes & DSI_DATA2_P)
  1530. l |= 1 << ((data2_lane - 1) * 2 + (data2_pol ? 0 : 1));
  1531. if (lanes & DSI_DATA2_N)
  1532. l |= 1 << ((data2_lane - 1) * 2 + (data2_pol ? 1 : 0));
  1533. /*
  1534. * Bits in REGLPTXSCPDAT4TO0DXDY:
  1535. * 17: DY0 18: DX0
  1536. * 19: DY1 20: DX1
  1537. * 21: DY2 22: DX2
  1538. */
  1539. /* Set the lane override configuration */
  1540. REG_FLD_MOD(DSI_DSIPHY_CFG10, l, 22, 17); /* REGLPTXSCPDAT4TO0DXDY */
  1541. /* Enable lane override */
  1542. REG_FLD_MOD(DSI_DSIPHY_CFG10, 1, 27, 27); /* ENLPTXSCPDAT */
  1543. }
  1544. static void dsi_disable_lane_override(void)
  1545. {
  1546. /* Disable lane override */
  1547. REG_FLD_MOD(DSI_DSIPHY_CFG10, 0, 27, 27); /* ENLPTXSCPDAT */
  1548. /* Reset the lane override configuration */
  1549. REG_FLD_MOD(DSI_DSIPHY_CFG10, 0, 22, 17); /* REGLPTXSCPDAT4TO0DXDY */
  1550. }
  1551. static int dsi_complexio_init(struct omap_dss_device *dssdev)
  1552. {
  1553. int r = 0;
  1554. DSSDBG("dsi_complexio_init\n");
  1555. /* A dummy read using the SCP interface to any DSIPHY register is
  1556. * required after DSIPHY reset to complete the reset of the DSI complex
  1557. * I/O. */
  1558. dsi_read_reg(DSI_DSIPHY_CFG5);
  1559. if (wait_for_bit_change(DSI_DSIPHY_CFG5, 30, 1) != 1) {
  1560. DSSERR("ComplexIO PHY not coming out of reset.\n");
  1561. r = -ENODEV;
  1562. goto err;
  1563. }
  1564. dsi_complexio_config(dssdev);
  1565. r = dsi_complexio_power(DSI_COMPLEXIO_POWER_ON);
  1566. if (r)
  1567. goto err;
  1568. if (wait_for_bit_change(DSI_COMPLEXIO_CFG1, 29, 1) != 1) {
  1569. DSSERR("ComplexIO not coming out of reset.\n");
  1570. r = -ENODEV;
  1571. goto err;
  1572. }
  1573. dsi_complexio_timings();
  1574. /*
  1575. The configuration of the DSI complex I/O (number of data lanes,
  1576. position, differential order) should not be changed while
  1577. DSS.DSI_CLK_CRTRL[20] LP_CLK_ENABLE bit is set to 1. For the
  1578. hardware to recognize a new configuration of the complex I/O (done
  1579. in DSS.DSI_COMPLEXIO_CFG1 register), it is recommended to follow
  1580. this sequence: First set the DSS.DSI_CTRL[0] IF_EN bit to 1, next
  1581. reset the DSS.DSI_CTRL[0] IF_EN to 0, then set DSS.DSI_CLK_CTRL[20]
  1582. LP_CLK_ENABLE to 1, and finally, set again the DSS.DSI_CTRL[0] IF_EN
  1583. bit to 1. If the sequence is not followed, the DSi complex I/O
  1584. configuration is undetermined.
  1585. */
  1586. dsi_if_enable(1);
  1587. dsi_if_enable(0);
  1588. REG_FLD_MOD(DSI_CLK_CTRL, 1, 20, 20); /* LP_CLK_ENABLE */
  1589. dsi_if_enable(1);
  1590. dsi_if_enable(0);
  1591. DSSDBG("CIO init done\n");
  1592. err:
  1593. return r;
  1594. }
  1595. static void dsi_complexio_uninit(void)
  1596. {
  1597. dsi_complexio_power(DSI_COMPLEXIO_POWER_OFF);
  1598. }
  1599. static int _dsi_wait_reset(void)
  1600. {
  1601. int t = 0;
  1602. while (REG_GET(DSI_SYSSTATUS, 0, 0) == 0) {
  1603. if (++t > 5) {
  1604. DSSERR("soft reset failed\n");
  1605. return -ENODEV;
  1606. }
  1607. udelay(1);
  1608. }
  1609. return 0;
  1610. }
  1611. static int _dsi_reset(void)
  1612. {
  1613. /* Soft reset */
  1614. REG_FLD_MOD(DSI_SYSCONFIG, 1, 1, 1);
  1615. return _dsi_wait_reset();
  1616. }
  1617. static void dsi_config_tx_fifo(enum fifo_size size1, enum fifo_size size2,
  1618. enum fifo_size size3, enum fifo_size size4)
  1619. {
  1620. u32 r = 0;
  1621. int add = 0;
  1622. int i;
  1623. dsi.vc[0].fifo_size = size1;
  1624. dsi.vc[1].fifo_size = size2;
  1625. dsi.vc[2].fifo_size = size3;
  1626. dsi.vc[3].fifo_size = size4;
  1627. for (i = 0; i < 4; i++) {
  1628. u8 v;
  1629. int size = dsi.vc[i].fifo_size;
  1630. if (add + size > 4) {
  1631. DSSERR("Illegal FIFO configuration\n");
  1632. BUG();
  1633. }
  1634. v = FLD_VAL(add, 2, 0) | FLD_VAL(size, 7, 4);
  1635. r |= v << (8 * i);
  1636. /*DSSDBG("TX FIFO vc %d: size %d, add %d\n", i, size, add); */
  1637. add += size;
  1638. }
  1639. dsi_write_reg(DSI_TX_FIFO_VC_SIZE, r);
  1640. }
  1641. static void dsi_config_rx_fifo(enum fifo_size size1, enum fifo_size size2,
  1642. enum fifo_size size3, enum fifo_size size4)
  1643. {
  1644. u32 r = 0;
  1645. int add = 0;
  1646. int i;
  1647. dsi.vc[0].fifo_size = size1;
  1648. dsi.vc[1].fifo_size = size2;
  1649. dsi.vc[2].fifo_size = size3;
  1650. dsi.vc[3].fifo_size = size4;
  1651. for (i = 0; i < 4; i++) {
  1652. u8 v;
  1653. int size = dsi.vc[i].fifo_size;
  1654. if (add + size > 4) {
  1655. DSSERR("Illegal FIFO configuration\n");
  1656. BUG();
  1657. }
  1658. v = FLD_VAL(add, 2, 0) | FLD_VAL(size, 7, 4);
  1659. r |= v << (8 * i);
  1660. /*DSSDBG("RX FIFO vc %d: size %d, add %d\n", i, size, add); */
  1661. add += size;
  1662. }
  1663. dsi_write_reg(DSI_RX_FIFO_VC_SIZE, r);
  1664. }
  1665. static int dsi_force_tx_stop_mode_io(void)
  1666. {
  1667. u32 r;
  1668. r = dsi_read_reg(DSI_TIMING1);
  1669. r = FLD_MOD(r, 1, 15, 15); /* FORCE_TX_STOP_MODE_IO */
  1670. dsi_write_reg(DSI_TIMING1, r);
  1671. if (wait_for_bit_change(DSI_TIMING1, 15, 0) != 0) {
  1672. DSSERR("TX_STOP bit not going down\n");
  1673. return -EIO;
  1674. }
  1675. return 0;
  1676. }
  1677. static bool dsi_vc_is_enabled(int channel)
  1678. {
  1679. return REG_GET(DSI_VC_CTRL(channel), 0, 0);
  1680. }
  1681. static void dsi_packet_sent_handler_vp(void *data, u32 mask)
  1682. {
  1683. const int channel = dsi.update_channel;
  1684. u8 bit = dsi.te_enabled ? 30 : 31;
  1685. if (REG_GET(DSI_VC_TE(channel), bit, bit) == 0)
  1686. complete((struct completion *)data);
  1687. }
  1688. static int dsi_sync_vc_vp(int channel)
  1689. {
  1690. int r = 0;
  1691. u8 bit;
  1692. DECLARE_COMPLETION_ONSTACK(completion);
  1693. bit = dsi.te_enabled ? 30 : 31;
  1694. r = dsi_register_isr_vc(channel, dsi_packet_sent_handler_vp,
  1695. &completion, DSI_VC_IRQ_PACKET_SENT);
  1696. if (r)
  1697. goto err0;
  1698. /* Wait for completion only if TE_EN/TE_START is still set */
  1699. if (REG_GET(DSI_VC_TE(channel), bit, bit)) {
  1700. if (wait_for_completion_timeout(&completion,
  1701. msecs_to_jiffies(10)) == 0) {
  1702. DSSERR("Failed to complete previous frame transfer\n");
  1703. r = -EIO;
  1704. goto err1;
  1705. }
  1706. }
  1707. dsi_unregister_isr_vc(channel, dsi_packet_sent_handler_vp,
  1708. &completion, DSI_VC_IRQ_PACKET_SENT);
  1709. return 0;
  1710. err1:
  1711. dsi_unregister_isr_vc(channel, dsi_packet_sent_handler_vp, &completion,
  1712. DSI_VC_IRQ_PACKET_SENT);
  1713. err0:
  1714. return r;
  1715. }
  1716. static void dsi_packet_sent_handler_l4(void *data, u32 mask)
  1717. {
  1718. const int channel = dsi.update_channel;
  1719. if (REG_GET(DSI_VC_CTRL(channel), 5, 5) == 0)
  1720. complete((struct completion *)data);
  1721. }
  1722. static int dsi_sync_vc_l4(int channel)
  1723. {
  1724. int r = 0;
  1725. DECLARE_COMPLETION_ONSTACK(completion);
  1726. r = dsi_register_isr_vc(channel, dsi_packet_sent_handler_l4,
  1727. &completion, DSI_VC_IRQ_PACKET_SENT);
  1728. if (r)
  1729. goto err0;
  1730. /* Wait for completion only if TX_FIFO_NOT_EMPTY is still set */
  1731. if (REG_GET(DSI_VC_CTRL(channel), 5, 5)) {
  1732. if (wait_for_completion_timeout(&completion,
  1733. msecs_to_jiffies(10)) == 0) {
  1734. DSSERR("Failed to complete previous l4 transfer\n");
  1735. r = -EIO;
  1736. goto err1;
  1737. }
  1738. }
  1739. dsi_unregister_isr_vc(channel, dsi_packet_sent_handler_l4,
  1740. &completion, DSI_VC_IRQ_PACKET_SENT);
  1741. return 0;
  1742. err1:
  1743. dsi_unregister_isr_vc(channel, dsi_packet_sent_handler_l4,
  1744. &completion, DSI_VC_IRQ_PACKET_SENT);
  1745. err0:
  1746. return r;
  1747. }
  1748. static int dsi_sync_vc(int channel)
  1749. {
  1750. WARN_ON(!dsi_bus_is_locked());
  1751. WARN_ON(in_interrupt());
  1752. if (!dsi_vc_is_enabled(channel))
  1753. return 0;
  1754. switch (dsi.vc[channel].mode) {
  1755. case DSI_VC_MODE_VP:
  1756. return dsi_sync_vc_vp(channel);
  1757. case DSI_VC_MODE_L4:
  1758. return dsi_sync_vc_l4(channel);
  1759. default:
  1760. BUG();
  1761. }
  1762. }
  1763. static int dsi_vc_enable(int channel, bool enable)
  1764. {
  1765. DSSDBG("dsi_vc_enable channel %d, enable %d\n",
  1766. channel, enable);
  1767. enable = enable ? 1 : 0;
  1768. REG_FLD_MOD(DSI_VC_CTRL(channel), enable, 0, 0);
  1769. if (wait_for_bit_change(DSI_VC_CTRL(channel), 0, enable) != enable) {
  1770. DSSERR("Failed to set dsi_vc_enable to %d\n", enable);
  1771. return -EIO;
  1772. }
  1773. return 0;
  1774. }
  1775. static void dsi_vc_initial_config(int channel)
  1776. {
  1777. u32 r;
  1778. DSSDBGF("%d", channel);
  1779. r = dsi_read_reg(DSI_VC_CTRL(channel));
  1780. if (FLD_GET(r, 15, 15)) /* VC_BUSY */
  1781. DSSERR("VC(%d) busy when trying to configure it!\n",
  1782. channel);
  1783. r = FLD_MOD(r, 0, 1, 1); /* SOURCE, 0 = L4 */
  1784. r = FLD_MOD(r, 0, 2, 2); /* BTA_SHORT_EN */
  1785. r = FLD_MOD(r, 0, 3, 3); /* BTA_LONG_EN */
  1786. r = FLD_MOD(r, 0, 4, 4); /* MODE, 0 = command */
  1787. r = FLD_MOD(r, 1, 7, 7); /* CS_TX_EN */
  1788. r = FLD_MOD(r, 1, 8, 8); /* ECC_TX_EN */
  1789. r = FLD_MOD(r, 0, 9, 9); /* MODE_SPEED, high speed on/off */
  1790. if (dss_has_feature(FEAT_DSI_VC_OCP_WIDTH))
  1791. r = FLD_MOD(r, 3, 11, 10); /* OCP_WIDTH = 32 bit */
  1792. r = FLD_MOD(r, 4, 29, 27); /* DMA_RX_REQ_NB = no dma */
  1793. r = FLD_MOD(r, 4, 23, 21); /* DMA_TX_REQ_NB = no dma */
  1794. dsi_write_reg(DSI_VC_CTRL(channel), r);
  1795. }
  1796. static int dsi_vc_config_l4(int channel)
  1797. {
  1798. if (dsi.vc[channel].mode == DSI_VC_MODE_L4)
  1799. return 0;
  1800. DSSDBGF("%d", channel);
  1801. dsi_sync_vc(channel);
  1802. dsi_vc_enable(channel, 0);
  1803. /* VC_BUSY */
  1804. if (wait_for_bit_change(DSI_VC_CTRL(channel), 15, 0) != 0) {
  1805. DSSERR("vc(%d) busy when trying to config for L4\n", channel);
  1806. return -EIO;
  1807. }
  1808. REG_FLD_MOD(DSI_VC_CTRL(channel), 0, 1, 1); /* SOURCE, 0 = L4 */
  1809. /* DCS_CMD_ENABLE */
  1810. if (dss_has_feature(FEAT_DSI_DCS_CMD_CONFIG_VC))
  1811. REG_FLD_MOD(DSI_VC_CTRL(channel), 0, 30, 30);
  1812. dsi_vc_enable(channel, 1);
  1813. dsi.vc[channel].mode = DSI_VC_MODE_L4;
  1814. return 0;
  1815. }
  1816. static int dsi_vc_config_vp(int channel)
  1817. {
  1818. if (dsi.vc[channel].mode == DSI_VC_MODE_VP)
  1819. return 0;
  1820. DSSDBGF("%d", channel);
  1821. dsi_sync_vc(channel);
  1822. dsi_vc_enable(channel, 0);
  1823. /* VC_BUSY */
  1824. if (wait_for_bit_change(DSI_VC_CTRL(channel), 15, 0) != 0) {
  1825. DSSERR("vc(%d) busy when trying to config for VP\n", channel);
  1826. return -EIO;
  1827. }
  1828. REG_FLD_MOD(DSI_VC_CTRL(channel), 1, 1, 1); /* SOURCE, 1 = video port */
  1829. /* DCS_CMD_ENABLE */
  1830. if (dss_has_feature(FEAT_DSI_DCS_CMD_CONFIG_VC))
  1831. REG_FLD_MOD(DSI_VC_CTRL(channel), 1, 30, 30);
  1832. dsi_vc_enable(channel, 1);
  1833. dsi.vc[channel].mode = DSI_VC_MODE_VP;
  1834. return 0;
  1835. }
  1836. void omapdss_dsi_vc_enable_hs(int channel, bool enable)
  1837. {
  1838. DSSDBG("dsi_vc_enable_hs(%d, %d)\n", channel, enable);
  1839. WARN_ON(!dsi_bus_is_locked());
  1840. dsi_vc_enable(channel, 0);
  1841. dsi_if_enable(0);
  1842. REG_FLD_MOD(DSI_VC_CTRL(channel), enable, 9, 9);
  1843. dsi_vc_enable(channel, 1);
  1844. dsi_if_enable(1);
  1845. dsi_force_tx_stop_mode_io();
  1846. }
  1847. EXPORT_SYMBOL(omapdss_dsi_vc_enable_hs);
  1848. static void dsi_vc_flush_long_data(int channel)
  1849. {
  1850. while (REG_GET(DSI_VC_CTRL(channel), 20, 20)) {
  1851. u32 val;
  1852. val = dsi_read_reg(DSI_VC_SHORT_PACKET_HEADER(channel));
  1853. DSSDBG("\t\tb1 %#02x b2 %#02x b3 %#02x b4 %#02x\n",
  1854. (val >> 0) & 0xff,
  1855. (val >> 8) & 0xff,
  1856. (val >> 16) & 0xff,
  1857. (val >> 24) & 0xff);
  1858. }
  1859. }
  1860. static void dsi_show_rx_ack_with_err(u16 err)
  1861. {
  1862. DSSERR("\tACK with ERROR (%#x):\n", err);
  1863. if (err & (1 << 0))
  1864. DSSERR("\t\tSoT Error\n");
  1865. if (err & (1 << 1))
  1866. DSSERR("\t\tSoT Sync Error\n");
  1867. if (err & (1 << 2))
  1868. DSSERR("\t\tEoT Sync Error\n");
  1869. if (err & (1 << 3))
  1870. DSSERR("\t\tEscape Mode Entry Command Error\n");
  1871. if (err & (1 << 4))
  1872. DSSERR("\t\tLP Transmit Sync Error\n");
  1873. if (err & (1 << 5))
  1874. DSSERR("\t\tHS Receive Timeout Error\n");
  1875. if (err & (1 << 6))
  1876. DSSERR("\t\tFalse Control Error\n");
  1877. if (err & (1 << 7))
  1878. DSSERR("\t\t(reserved7)\n");
  1879. if (err & (1 << 8))
  1880. DSSERR("\t\tECC Error, single-bit (corrected)\n");
  1881. if (err & (1 << 9))
  1882. DSSERR("\t\tECC Error, multi-bit (not corrected)\n");
  1883. if (err & (1 << 10))
  1884. DSSERR("\t\tChecksum Error\n");
  1885. if (err & (1 << 11))
  1886. DSSERR("\t\tData type not recognized\n");
  1887. if (err & (1 << 12))
  1888. DSSERR("\t\tInvalid VC ID\n");
  1889. if (err & (1 << 13))
  1890. DSSERR("\t\tInvalid Transmission Length\n");
  1891. if (err & (1 << 14))
  1892. DSSERR("\t\t(reserved14)\n");
  1893. if (err & (1 << 15))
  1894. DSSERR("\t\tDSI Protocol Violation\n");
  1895. }
  1896. static u16 dsi_vc_flush_receive_data(int channel)
  1897. {
  1898. /* RX_FIFO_NOT_EMPTY */
  1899. while (REG_GET(DSI_VC_CTRL(channel), 20, 20)) {
  1900. u32 val;
  1901. u8 dt;
  1902. val = dsi_read_reg(DSI_VC_SHORT_PACKET_HEADER(channel));
  1903. DSSERR("\trawval %#08x\n", val);
  1904. dt = FLD_GET(val, 5, 0);
  1905. if (dt == DSI_DT_RX_ACK_WITH_ERR) {
  1906. u16 err = FLD_GET(val, 23, 8);
  1907. dsi_show_rx_ack_with_err(err);
  1908. } else if (dt == DSI_DT_RX_SHORT_READ_1) {
  1909. DSSERR("\tDCS short response, 1 byte: %#x\n",
  1910. FLD_GET(val, 23, 8));
  1911. } else if (dt == DSI_DT_RX_SHORT_READ_2) {
  1912. DSSERR("\tDCS short response, 2 byte: %#x\n",
  1913. FLD_GET(val, 23, 8));
  1914. } else if (dt == DSI_DT_RX_DCS_LONG_READ) {
  1915. DSSERR("\tDCS long response, len %d\n",
  1916. FLD_GET(val, 23, 8));
  1917. dsi_vc_flush_long_data(channel);
  1918. } else {
  1919. DSSERR("\tunknown datatype 0x%02x\n", dt);
  1920. }
  1921. }
  1922. return 0;
  1923. }
  1924. static int dsi_vc_send_bta(int channel)
  1925. {
  1926. if (dsi.debug_write || dsi.debug_read)
  1927. DSSDBG("dsi_vc_send_bta %d\n", channel);
  1928. WARN_ON(!dsi_bus_is_locked());
  1929. if (REG_GET(DSI_VC_CTRL(channel), 20, 20)) { /* RX_FIFO_NOT_EMPTY */
  1930. DSSERR("rx fifo not empty when sending BTA, dumping data:\n");
  1931. dsi_vc_flush_receive_data(channel);
  1932. }
  1933. REG_FLD_MOD(DSI_VC_CTRL(channel), 1, 6, 6); /* BTA_EN */
  1934. return 0;
  1935. }
  1936. int dsi_vc_send_bta_sync(int channel)
  1937. {
  1938. DECLARE_COMPLETION_ONSTACK(completion);
  1939. int r = 0;
  1940. u32 err;
  1941. r = dsi_register_isr_vc(channel, dsi_completion_handler,
  1942. &completion, DSI_VC_IRQ_BTA);
  1943. if (r)
  1944. goto err0;
  1945. r = dsi_register_isr(dsi_completion_handler, &completion,
  1946. DSI_IRQ_ERROR_MASK);
  1947. if (r)
  1948. goto err1;
  1949. r = dsi_vc_send_bta(channel);
  1950. if (r)
  1951. goto err2;
  1952. if (wait_for_completion_timeout(&completion,
  1953. msecs_to_jiffies(500)) == 0) {
  1954. DSSERR("Failed to receive BTA\n");
  1955. r = -EIO;
  1956. goto err2;
  1957. }
  1958. err = dsi_get_errors();
  1959. if (err) {
  1960. DSSERR("Error while sending BTA: %x\n", err);
  1961. r = -EIO;
  1962. goto err2;
  1963. }
  1964. err2:
  1965. dsi_unregister_isr(dsi_completion_handler, &completion,
  1966. DSI_IRQ_ERROR_MASK);
  1967. err1:
  1968. dsi_unregister_isr_vc(channel, dsi_completion_handler,
  1969. &completion, DSI_VC_IRQ_BTA);
  1970. err0:
  1971. return r;
  1972. }
  1973. EXPORT_SYMBOL(dsi_vc_send_bta_sync);
  1974. static inline void dsi_vc_write_long_header(int channel, u8 data_type,
  1975. u16 len, u8 ecc)
  1976. {
  1977. u32 val;
  1978. u8 data_id;
  1979. WARN_ON(!dsi_bus_is_locked());
  1980. data_id = data_type | dsi.vc[channel].vc_id << 6;
  1981. val = FLD_VAL(data_id, 7, 0) | FLD_VAL(len, 23, 8) |
  1982. FLD_VAL(ecc, 31, 24);
  1983. dsi_write_reg(DSI_VC_LONG_PACKET_HEADER(channel), val);
  1984. }
  1985. static inline void dsi_vc_write_long_payload(int channel,
  1986. u8 b1, u8 b2, u8 b3, u8 b4)
  1987. {
  1988. u32 val;
  1989. val = b4 << 24 | b3 << 16 | b2 << 8 | b1 << 0;
  1990. /* DSSDBG("\twriting %02x, %02x, %02x, %02x (%#010x)\n",
  1991. b1, b2, b3, b4, val); */
  1992. dsi_write_reg(DSI_VC_LONG_PACKET_PAYLOAD(channel), val);
  1993. }
  1994. static int dsi_vc_send_long(int channel, u8 data_type, u8 *data, u16 len,
  1995. u8 ecc)
  1996. {
  1997. /*u32 val; */
  1998. int i;
  1999. u8 *p;
  2000. int r = 0;
  2001. u8 b1, b2, b3, b4;
  2002. if (dsi.debug_write)
  2003. DSSDBG("dsi_vc_send_long, %d bytes\n", len);
  2004. /* len + header */
  2005. if (dsi.vc[channel].fifo_size * 32 * 4 < len + 4) {
  2006. DSSERR("unable to send long packet: packet too long.\n");
  2007. return -EINVAL;
  2008. }
  2009. dsi_vc_config_l4(channel);
  2010. dsi_vc_write_long_header(channel, data_type, len, ecc);
  2011. p = data;
  2012. for (i = 0; i < len >> 2; i++) {
  2013. if (dsi.debug_write)
  2014. DSSDBG("\tsending full packet %d\n", i);
  2015. b1 = *p++;
  2016. b2 = *p++;
  2017. b3 = *p++;
  2018. b4 = *p++;
  2019. dsi_vc_write_long_payload(channel, b1, b2, b3, b4);
  2020. }
  2021. i = len % 4;
  2022. if (i) {
  2023. b1 = 0; b2 = 0; b3 = 0;
  2024. if (dsi.debug_write)
  2025. DSSDBG("\tsending remainder bytes %d\n", i);
  2026. switch (i) {
  2027. case 3:
  2028. b1 = *p++;
  2029. b2 = *p++;
  2030. b3 = *p++;
  2031. break;
  2032. case 2:
  2033. b1 = *p++;
  2034. b2 = *p++;
  2035. break;
  2036. case 1:
  2037. b1 = *p++;
  2038. break;
  2039. }
  2040. dsi_vc_write_long_payload(channel, b1, b2, b3, 0);
  2041. }
  2042. return r;
  2043. }
  2044. static int dsi_vc_send_short(int channel, u8 data_type, u16 data, u8 ecc)
  2045. {
  2046. u32 r;
  2047. u8 data_id;
  2048. WARN_ON(!dsi_bus_is_locked());
  2049. if (dsi.debug_write)
  2050. DSSDBG("dsi_vc_send_short(ch%d, dt %#x, b1 %#x, b2 %#x)\n",
  2051. channel,
  2052. data_type, data & 0xff, (data >> 8) & 0xff);
  2053. dsi_vc_config_l4(channel);
  2054. if (FLD_GET(dsi_read_reg(DSI_VC_CTRL(channel)), 16, 16)) {
  2055. DSSERR("ERROR FIFO FULL, aborting transfer\n");
  2056. return -EINVAL;
  2057. }
  2058. data_id = data_type | dsi.vc[channel].vc_id << 6;
  2059. r = (data_id << 0) | (data << 8) | (ecc << 24);
  2060. dsi_write_reg(DSI_VC_SHORT_PACKET_HEADER(channel), r);
  2061. return 0;
  2062. }
  2063. int dsi_vc_send_null(int channel)
  2064. {
  2065. u8 nullpkg[] = {0, 0, 0, 0};
  2066. return dsi_vc_send_long(channel, DSI_DT_NULL_PACKET, nullpkg, 4, 0);
  2067. }
  2068. EXPORT_SYMBOL(dsi_vc_send_null);
  2069. int dsi_vc_dcs_write_nosync(int channel, u8 *data, int len)
  2070. {
  2071. int r;
  2072. BUG_ON(len == 0);
  2073. if (len == 1) {
  2074. r = dsi_vc_send_short(channel, DSI_DT_DCS_SHORT_WRITE_0,
  2075. data[0], 0);
  2076. } else if (len == 2) {
  2077. r = dsi_vc_send_short(channel, DSI_DT_DCS_SHORT_WRITE_1,
  2078. data[0] | (data[1] << 8), 0);
  2079. } else {
  2080. /* 0x39 = DCS Long Write */
  2081. r = dsi_vc_send_long(channel, DSI_DT_DCS_LONG_WRITE,
  2082. data, len, 0);
  2083. }
  2084. return r;
  2085. }
  2086. EXPORT_SYMBOL(dsi_vc_dcs_write_nosync);
  2087. int dsi_vc_dcs_write(int channel, u8 *data, int len)
  2088. {
  2089. int r;
  2090. r = dsi_vc_dcs_write_nosync(channel, data, len);
  2091. if (r)
  2092. goto err;
  2093. r = dsi_vc_send_bta_sync(channel);
  2094. if (r)
  2095. goto err;
  2096. if (REG_GET(DSI_VC_CTRL(channel), 20, 20)) { /* RX_FIFO_NOT_EMPTY */
  2097. DSSERR("rx fifo not empty after write, dumping data:\n");
  2098. dsi_vc_flush_receive_data(channel);
  2099. r = -EIO;
  2100. goto err;
  2101. }
  2102. return 0;
  2103. err:
  2104. DSSERR("dsi_vc_dcs_write(ch %d, cmd 0x%02x, len %d) failed\n",
  2105. channel, data[0], len);
  2106. return r;
  2107. }
  2108. EXPORT_SYMBOL(dsi_vc_dcs_write);
  2109. int dsi_vc_dcs_write_0(int channel, u8 dcs_cmd)
  2110. {
  2111. return dsi_vc_dcs_write(channel, &dcs_cmd, 1);
  2112. }
  2113. EXPORT_SYMBOL(dsi_vc_dcs_write_0);
  2114. int dsi_vc_dcs_write_1(int channel, u8 dcs_cmd, u8 param)
  2115. {
  2116. u8 buf[2];
  2117. buf[0] = dcs_cmd;
  2118. buf[1] = param;
  2119. return dsi_vc_dcs_write(channel, buf, 2);
  2120. }
  2121. EXPORT_SYMBOL(dsi_vc_dcs_write_1);
  2122. int dsi_vc_dcs_read(int channel, u8 dcs_cmd, u8 *buf, int buflen)
  2123. {
  2124. u32 val;
  2125. u8 dt;
  2126. int r;
  2127. if (dsi.debug_read)
  2128. DSSDBG("dsi_vc_dcs_read(ch%d, dcs_cmd %x)\n", channel, dcs_cmd);
  2129. r = dsi_vc_send_short(channel, DSI_DT_DCS_READ, dcs_cmd, 0);
  2130. if (r)
  2131. goto err;
  2132. r = dsi_vc_send_bta_sync(channel);
  2133. if (r)
  2134. goto err;
  2135. /* RX_FIFO_NOT_EMPTY */
  2136. if (REG_GET(DSI_VC_CTRL(channel), 20, 20) == 0) {
  2137. DSSERR("RX fifo empty when trying to read.\n");
  2138. r = -EIO;
  2139. goto err;
  2140. }
  2141. val = dsi_read_reg(DSI_VC_SHORT_PACKET_HEADER(channel));
  2142. if (dsi.debug_read)
  2143. DSSDBG("\theader: %08x\n", val);
  2144. dt = FLD_GET(val, 5, 0);
  2145. if (dt == DSI_DT_RX_ACK_WITH_ERR) {
  2146. u16 err = FLD_GET(val, 23, 8);
  2147. dsi_show_rx_ack_with_err(err);
  2148. r = -EIO;
  2149. goto err;
  2150. } else if (dt == DSI_DT_RX_SHORT_READ_1) {
  2151. u8 data = FLD_GET(val, 15, 8);
  2152. if (dsi.debug_read)
  2153. DSSDBG("\tDCS short response, 1 byte: %02x\n", data);
  2154. if (buflen < 1) {
  2155. r = -EIO;
  2156. goto err;
  2157. }
  2158. buf[0] = data;
  2159. return 1;
  2160. } else if (dt == DSI_DT_RX_SHORT_READ_2) {
  2161. u16 data = FLD_GET(val, 23, 8);
  2162. if (dsi.debug_read)
  2163. DSSDBG("\tDCS short response, 2 byte: %04x\n", data);
  2164. if (buflen < 2) {
  2165. r = -EIO;
  2166. goto err;
  2167. }
  2168. buf[0] = data & 0xff;
  2169. buf[1] = (data >> 8) & 0xff;
  2170. return 2;
  2171. } else if (dt == DSI_DT_RX_DCS_LONG_READ) {
  2172. int w;
  2173. int len = FLD_GET(val, 23, 8);
  2174. if (dsi.debug_read)
  2175. DSSDBG("\tDCS long response, len %d\n", len);
  2176. if (len > buflen) {
  2177. r = -EIO;
  2178. goto err;
  2179. }
  2180. /* two byte checksum ends the packet, not included in len */
  2181. for (w = 0; w < len + 2;) {
  2182. int b;
  2183. val = dsi_read_reg(DSI_VC_SHORT_PACKET_HEADER(channel));
  2184. if (dsi.debug_read)
  2185. DSSDBG("\t\t%02x %02x %02x %02x\n",
  2186. (val >> 0) & 0xff,
  2187. (val >> 8) & 0xff,
  2188. (val >> 16) & 0xff,
  2189. (val >> 24) & 0xff);
  2190. for (b = 0; b < 4; ++b) {
  2191. if (w < len)
  2192. buf[w] = (val >> (b * 8)) & 0xff;
  2193. /* we discard the 2 byte checksum */
  2194. ++w;
  2195. }
  2196. }
  2197. return len;
  2198. } else {
  2199. DSSERR("\tunknown datatype 0x%02x\n", dt);
  2200. r = -EIO;
  2201. goto err;
  2202. }
  2203. BUG();
  2204. err:
  2205. DSSERR("dsi_vc_dcs_read(ch %d, cmd 0x%02x) failed\n",
  2206. channel, dcs_cmd);
  2207. return r;
  2208. }
  2209. EXPORT_SYMBOL(dsi_vc_dcs_read);
  2210. int dsi_vc_dcs_read_1(int channel, u8 dcs_cmd, u8 *data)
  2211. {
  2212. int r;
  2213. r = dsi_vc_dcs_read(channel, dcs_cmd, data, 1);
  2214. if (r < 0)
  2215. return r;
  2216. if (r != 1)
  2217. return -EIO;
  2218. return 0;
  2219. }
  2220. EXPORT_SYMBOL(dsi_vc_dcs_read_1);
  2221. int dsi_vc_dcs_read_2(int channel, u8 dcs_cmd, u8 *data1, u8 *data2)
  2222. {
  2223. u8 buf[2];
  2224. int r;
  2225. r = dsi_vc_dcs_read(channel, dcs_cmd, buf, 2);
  2226. if (r < 0)
  2227. return r;
  2228. if (r != 2)
  2229. return -EIO;
  2230. *data1 = buf[0];
  2231. *data2 = buf[1];
  2232. return 0;
  2233. }
  2234. EXPORT_SYMBOL(dsi_vc_dcs_read_2);
  2235. int dsi_vc_set_max_rx_packet_size(int channel, u16 len)
  2236. {
  2237. return dsi_vc_send_short(channel, DSI_DT_SET_MAX_RET_PKG_SIZE,
  2238. len, 0);
  2239. }
  2240. EXPORT_SYMBOL(dsi_vc_set_max_rx_packet_size);
  2241. static void dsi_set_lp_rx_timeout(unsigned ticks, bool x4, bool x16)
  2242. {
  2243. unsigned long fck;
  2244. unsigned long total_ticks;
  2245. u32 r;
  2246. BUG_ON(ticks > 0x1fff);
  2247. /* ticks in DSI_FCK */
  2248. fck = dsi_fclk_rate();
  2249. r = dsi_read_reg(DSI_TIMING2);
  2250. r = FLD_MOD(r, 1, 15, 15); /* LP_RX_TO */
  2251. r = FLD_MOD(r, x16 ? 1 : 0, 14, 14); /* LP_RX_TO_X16 */
  2252. r = FLD_MOD(r, x4 ? 1 : 0, 13, 13); /* LP_RX_TO_X4 */
  2253. r = FLD_MOD(r, ticks, 12, 0); /* LP_RX_COUNTER */
  2254. dsi_write_reg(DSI_TIMING2, r);
  2255. total_ticks = ticks * (x16 ? 16 : 1) * (x4 ? 4 : 1);
  2256. DSSDBG("LP_RX_TO %lu ticks (%#x%s%s) = %lu ns\n",
  2257. total_ticks,
  2258. ticks, x4 ? " x4" : "", x16 ? " x16" : "",
  2259. (total_ticks * 1000) / (fck / 1000 / 1000));
  2260. }
  2261. static void dsi_set_ta_timeout(unsigned ticks, bool x8, bool x16)
  2262. {
  2263. unsigned long fck;
  2264. unsigned long total_ticks;
  2265. u32 r;
  2266. BUG_ON(ticks > 0x1fff);
  2267. /* ticks in DSI_FCK */
  2268. fck = dsi_fclk_rate();
  2269. r = dsi_read_reg(DSI_TIMING1);
  2270. r = FLD_MOD(r, 1, 31, 31); /* TA_TO */
  2271. r = FLD_MOD(r, x16 ? 1 : 0, 30, 30); /* TA_TO_X16 */
  2272. r = FLD_MOD(r, x8 ? 1 : 0, 29, 29); /* TA_TO_X8 */
  2273. r = FLD_MOD(r, ticks, 28, 16); /* TA_TO_COUNTER */
  2274. dsi_write_reg(DSI_TIMING1, r);
  2275. total_ticks = ticks * (x16 ? 16 : 1) * (x8 ? 8 : 1);
  2276. DSSDBG("TA_TO %lu ticks (%#x%s%s) = %lu ns\n",
  2277. total_ticks,
  2278. ticks, x8 ? " x8" : "", x16 ? " x16" : "",
  2279. (total_ticks * 1000) / (fck / 1000 / 1000));
  2280. }
  2281. static void dsi_set_stop_state_counter(unsigned ticks, bool x4, bool x16)
  2282. {
  2283. unsigned long fck;
  2284. unsigned long total_ticks;
  2285. u32 r;
  2286. BUG_ON(ticks > 0x1fff);
  2287. /* ticks in DSI_FCK */
  2288. fck = dsi_fclk_rate();
  2289. r = dsi_read_reg(DSI_TIMING1);
  2290. r = FLD_MOD(r, 1, 15, 15); /* FORCE_TX_STOP_MODE_IO */
  2291. r = FLD_MOD(r, x16 ? 1 : 0, 14, 14); /* STOP_STATE_X16_IO */
  2292. r = FLD_MOD(r, x4 ? 1 : 0, 13, 13); /* STOP_STATE_X4_IO */
  2293. r = FLD_MOD(r, ticks, 12, 0); /* STOP_STATE_COUNTER_IO */
  2294. dsi_write_reg(DSI_TIMING1, r);
  2295. total_ticks = ticks * (x16 ? 16 : 1) * (x4 ? 4 : 1);
  2296. DSSDBG("STOP_STATE_COUNTER %lu ticks (%#x%s%s) = %lu ns\n",
  2297. total_ticks,
  2298. ticks, x4 ? " x4" : "", x16 ? " x16" : "",
  2299. (total_ticks * 1000) / (fck / 1000 / 1000));
  2300. }
  2301. static void dsi_set_hs_tx_timeout(unsigned ticks, bool x4, bool x16)
  2302. {
  2303. unsigned long fck;
  2304. unsigned long total_ticks;
  2305. u32 r;
  2306. BUG_ON(ticks > 0x1fff);
  2307. /* ticks in TxByteClkHS */
  2308. fck = dsi_get_txbyteclkhs();
  2309. r = dsi_read_reg(DSI_TIMING2);
  2310. r = FLD_MOD(r, 1, 31, 31); /* HS_TX_TO */
  2311. r = FLD_MOD(r, x16 ? 1 : 0, 30, 30); /* HS_TX_TO_X16 */
  2312. r = FLD_MOD(r, x4 ? 1 : 0, 29, 29); /* HS_TX_TO_X8 (4 really) */
  2313. r = FLD_MOD(r, ticks, 28, 16); /* HS_TX_TO_COUNTER */
  2314. dsi_write_reg(DSI_TIMING2, r);
  2315. total_ticks = ticks * (x16 ? 16 : 1) * (x4 ? 4 : 1);
  2316. DSSDBG("HS_TX_TO %lu ticks (%#x%s%s) = %lu ns\n",
  2317. total_ticks,
  2318. ticks, x4 ? " x4" : "", x16 ? " x16" : "",
  2319. (total_ticks * 1000) / (fck / 1000 / 1000));
  2320. }
  2321. static int dsi_proto_config(struct omap_dss_device *dssdev)
  2322. {
  2323. u32 r;
  2324. int buswidth = 0;
  2325. dsi_config_tx_fifo(DSI_FIFO_SIZE_32,
  2326. DSI_FIFO_SIZE_32,
  2327. DSI_FIFO_SIZE_32,
  2328. DSI_FIFO_SIZE_32);
  2329. dsi_config_rx_fifo(DSI_FIFO_SIZE_32,
  2330. DSI_FIFO_SIZE_32,
  2331. DSI_FIFO_SIZE_32,
  2332. DSI_FIFO_SIZE_32);
  2333. /* XXX what values for the timeouts? */
  2334. dsi_set_stop_state_counter(0x1000, false, false);
  2335. dsi_set_ta_timeout(0x1fff, true, true);
  2336. dsi_set_lp_rx_timeout(0x1fff, true, true);
  2337. dsi_set_hs_tx_timeout(0x1fff, true, true);
  2338. switch (dssdev->ctrl.pixel_size) {
  2339. case 16:
  2340. buswidth = 0;
  2341. break;
  2342. case 18:
  2343. buswidth = 1;
  2344. break;
  2345. case 24:
  2346. buswidth = 2;
  2347. break;
  2348. default:
  2349. BUG();
  2350. }
  2351. r = dsi_read_reg(DSI_CTRL);
  2352. r = FLD_MOD(r, 1, 1, 1); /* CS_RX_EN */
  2353. r = FLD_MOD(r, 1, 2, 2); /* ECC_RX_EN */
  2354. r = FLD_MOD(r, 1, 3, 3); /* TX_FIFO_ARBITRATION */
  2355. r = FLD_MOD(r, 1, 4, 4); /* VP_CLK_RATIO, always 1, see errata*/
  2356. r = FLD_MOD(r, buswidth, 7, 6); /* VP_DATA_BUS_WIDTH */
  2357. r = FLD_MOD(r, 0, 8, 8); /* VP_CLK_POL */
  2358. r = FLD_MOD(r, 2, 13, 12); /* LINE_BUFFER, 2 lines */
  2359. r = FLD_MOD(r, 1, 14, 14); /* TRIGGER_RESET_MODE */
  2360. r = FLD_MOD(r, 1, 19, 19); /* EOT_ENABLE */
  2361. if (!dss_has_feature(FEAT_DSI_DCS_CMD_CONFIG_VC)) {
  2362. r = FLD_MOD(r, 1, 24, 24); /* DCS_CMD_ENABLE */
  2363. /* DCS_CMD_CODE, 1=start, 0=continue */
  2364. r = FLD_MOD(r, 0, 25, 25);
  2365. }
  2366. dsi_write_reg(DSI_CTRL, r);
  2367. dsi_vc_initial_config(0);
  2368. dsi_vc_initial_config(1);
  2369. dsi_vc_initial_config(2);
  2370. dsi_vc_initial_config(3);
  2371. return 0;
  2372. }
  2373. static void dsi_proto_timings(struct omap_dss_device *dssdev)
  2374. {
  2375. unsigned tlpx, tclk_zero, tclk_prepare, tclk_trail;
  2376. unsigned tclk_pre, tclk_post;
  2377. unsigned ths_prepare, ths_prepare_ths_zero, ths_zero;
  2378. unsigned ths_trail, ths_exit;
  2379. unsigned ddr_clk_pre, ddr_clk_post;
  2380. unsigned enter_hs_mode_lat, exit_hs_mode_lat;
  2381. unsigned ths_eot;
  2382. u32 r;
  2383. r = dsi_read_reg(DSI_DSIPHY_CFG0);
  2384. ths_prepare = FLD_GET(r, 31, 24);
  2385. ths_prepare_ths_zero = FLD_GET(r, 23, 16);
  2386. ths_zero = ths_prepare_ths_zero - ths_prepare;
  2387. ths_trail = FLD_GET(r, 15, 8);
  2388. ths_exit = FLD_GET(r, 7, 0);
  2389. r = dsi_read_reg(DSI_DSIPHY_CFG1);
  2390. tlpx = FLD_GET(r, 22, 16) * 2;
  2391. tclk_trail = FLD_GET(r, 15, 8);
  2392. tclk_zero = FLD_GET(r, 7, 0);
  2393. r = dsi_read_reg(DSI_DSIPHY_CFG2);
  2394. tclk_prepare = FLD_GET(r, 7, 0);
  2395. /* min 8*UI */
  2396. tclk_pre = 20;
  2397. /* min 60ns + 52*UI */
  2398. tclk_post = ns2ddr(60) + 26;
  2399. /* ths_eot is 2 for 2 datalanes and 4 for 1 datalane */
  2400. if (dssdev->phy.dsi.data1_lane != 0 &&
  2401. dssdev->phy.dsi.data2_lane != 0)
  2402. ths_eot = 2;
  2403. else
  2404. ths_eot = 4;
  2405. ddr_clk_pre = DIV_ROUND_UP(tclk_pre + tlpx + tclk_zero + tclk_prepare,
  2406. 4);
  2407. ddr_clk_post = DIV_ROUND_UP(tclk_post + ths_trail, 4) + ths_eot;
  2408. BUG_ON(ddr_clk_pre == 0 || ddr_clk_pre > 255);
  2409. BUG_ON(ddr_clk_post == 0 || ddr_clk_post > 255);
  2410. r = dsi_read_reg(DSI_CLK_TIMING);
  2411. r = FLD_MOD(r, ddr_clk_pre, 15, 8);
  2412. r = FLD_MOD(r, ddr_clk_post, 7, 0);
  2413. dsi_write_reg(DSI_CLK_TIMING, r);
  2414. DSSDBG("ddr_clk_pre %u, ddr_clk_post %u\n",
  2415. ddr_clk_pre,
  2416. ddr_clk_post);
  2417. enter_hs_mode_lat = 1 + DIV_ROUND_UP(tlpx, 4) +
  2418. DIV_ROUND_UP(ths_prepare, 4) +
  2419. DIV_ROUND_UP(ths_zero + 3, 4);
  2420. exit_hs_mode_lat = DIV_ROUND_UP(ths_trail + ths_exit, 4) + 1 + ths_eot;
  2421. r = FLD_VAL(enter_hs_mode_lat, 31, 16) |
  2422. FLD_VAL(exit_hs_mode_lat, 15, 0);
  2423. dsi_write_reg(DSI_VM_TIMING7, r);
  2424. DSSDBG("enter_hs_mode_lat %u, exit_hs_mode_lat %u\n",
  2425. enter_hs_mode_lat, exit_hs_mode_lat);
  2426. }
  2427. #define DSI_DECL_VARS \
  2428. int __dsi_cb = 0; u32 __dsi_cv = 0;
  2429. #define DSI_FLUSH(ch) \
  2430. if (__dsi_cb > 0) { \
  2431. /*DSSDBG("sending long packet %#010x\n", __dsi_cv);*/ \
  2432. dsi_write_reg(DSI_VC_LONG_PACKET_PAYLOAD(ch), __dsi_cv); \
  2433. __dsi_cb = __dsi_cv = 0; \
  2434. }
  2435. #define DSI_PUSH(ch, data) \
  2436. do { \
  2437. __dsi_cv |= (data) << (__dsi_cb * 8); \
  2438. /*DSSDBG("cv = %#010x, cb = %d\n", __dsi_cv, __dsi_cb);*/ \
  2439. if (++__dsi_cb > 3) \
  2440. DSI_FLUSH(ch); \
  2441. } while (0)
  2442. static int dsi_update_screen_l4(struct omap_dss_device *dssdev,
  2443. int x, int y, int w, int h)
  2444. {
  2445. /* Note: supports only 24bit colors in 32bit container */
  2446. int first = 1;
  2447. int fifo_stalls = 0;
  2448. int max_dsi_packet_size;
  2449. int max_data_per_packet;
  2450. int max_pixels_per_packet;
  2451. int pixels_left;
  2452. int bytespp = dssdev->ctrl.pixel_size / 8;
  2453. int scr_width;
  2454. u32 __iomem *data;
  2455. int start_offset;
  2456. int horiz_inc;
  2457. int current_x;
  2458. struct omap_overlay *ovl;
  2459. debug_irq = 0;
  2460. DSSDBG("dsi_update_screen_l4 (%d,%d %dx%d)\n",
  2461. x, y, w, h);
  2462. ovl = dssdev->manager->overlays[0];
  2463. if (ovl->info.color_mode != OMAP_DSS_COLOR_RGB24U)
  2464. return -EINVAL;
  2465. if (dssdev->ctrl.pixel_size != 24)
  2466. return -EINVAL;
  2467. scr_width = ovl->info.screen_width;
  2468. data = ovl->info.vaddr;
  2469. start_offset = scr_width * y + x;
  2470. horiz_inc = scr_width - w;
  2471. current_x = x;
  2472. /* We need header(4) + DCSCMD(1) + pixels(numpix*bytespp) bytes
  2473. * in fifo */
  2474. /* When using CPU, max long packet size is TX buffer size */
  2475. max_dsi_packet_size = dsi.vc[0].fifo_size * 32 * 4;
  2476. /* we seem to get better perf if we divide the tx fifo to half,
  2477. and while the other half is being sent, we fill the other half
  2478. max_dsi_packet_size /= 2; */
  2479. max_data_per_packet = max_dsi_packet_size - 4 - 1;
  2480. max_pixels_per_packet = max_data_per_packet / bytespp;
  2481. DSSDBG("max_pixels_per_packet %d\n", max_pixels_per_packet);
  2482. pixels_left = w * h;
  2483. DSSDBG("total pixels %d\n", pixels_left);
  2484. data += start_offset;
  2485. while (pixels_left > 0) {
  2486. /* 0x2c = write_memory_start */
  2487. /* 0x3c = write_memory_continue */
  2488. u8 dcs_cmd = first ? 0x2c : 0x3c;
  2489. int pixels;
  2490. DSI_DECL_VARS;
  2491. first = 0;
  2492. #if 1
  2493. /* using fifo not empty */
  2494. /* TX_FIFO_NOT_EMPTY */
  2495. while (FLD_GET(dsi_read_reg(DSI_VC_CTRL(0)), 5, 5)) {
  2496. fifo_stalls++;
  2497. if (fifo_stalls > 0xfffff) {
  2498. DSSERR("fifo stalls overflow, pixels left %d\n",
  2499. pixels_left);
  2500. dsi_if_enable(0);
  2501. return -EIO;
  2502. }
  2503. udelay(1);
  2504. }
  2505. #elif 1
  2506. /* using fifo emptiness */
  2507. while ((REG_GET(DSI_TX_FIFO_VC_EMPTINESS, 7, 0)+1)*4 <
  2508. max_dsi_packet_size) {
  2509. fifo_stalls++;
  2510. if (fifo_stalls > 0xfffff) {
  2511. DSSERR("fifo stalls overflow, pixels left %d\n",
  2512. pixels_left);
  2513. dsi_if_enable(0);
  2514. return -EIO;
  2515. }
  2516. }
  2517. #else
  2518. while ((REG_GET(DSI_TX_FIFO_VC_EMPTINESS, 7, 0)+1)*4 == 0) {
  2519. fifo_stalls++;
  2520. if (fifo_stalls > 0xfffff) {
  2521. DSSERR("fifo stalls overflow, pixels left %d\n",
  2522. pixels_left);
  2523. dsi_if_enable(0);
  2524. return -EIO;
  2525. }
  2526. }
  2527. #endif
  2528. pixels = min(max_pixels_per_packet, pixels_left);
  2529. pixels_left -= pixels;
  2530. dsi_vc_write_long_header(0, DSI_DT_DCS_LONG_WRITE,
  2531. 1 + pixels * bytespp, 0);
  2532. DSI_PUSH(0, dcs_cmd);
  2533. while (pixels-- > 0) {
  2534. u32 pix = __raw_readl(data++);
  2535. DSI_PUSH(0, (pix >> 16) & 0xff);
  2536. DSI_PUSH(0, (pix >> 8) & 0xff);
  2537. DSI_PUSH(0, (pix >> 0) & 0xff);
  2538. current_x++;
  2539. if (current_x == x+w) {
  2540. current_x = x;
  2541. data += horiz_inc;
  2542. }
  2543. }
  2544. DSI_FLUSH(0);
  2545. }
  2546. return 0;
  2547. }
  2548. static void dsi_update_screen_dispc(struct omap_dss_device *dssdev,
  2549. u16 x, u16 y, u16 w, u16 h)
  2550. {
  2551. unsigned bytespp;
  2552. unsigned bytespl;
  2553. unsigned bytespf;
  2554. unsigned total_len;
  2555. unsigned packet_payload;
  2556. unsigned packet_len;
  2557. u32 l;
  2558. int r;
  2559. const unsigned channel = dsi.update_channel;
  2560. /* line buffer is 1024 x 24bits */
  2561. /* XXX: for some reason using full buffer size causes considerable TX
  2562. * slowdown with update sizes that fill the whole buffer */
  2563. const unsigned line_buf_size = 1023 * 3;
  2564. DSSDBG("dsi_update_screen_dispc(%d,%d %dx%d)\n",
  2565. x, y, w, h);
  2566. dsi_vc_config_vp(channel);
  2567. bytespp = dssdev->ctrl.pixel_size / 8;
  2568. bytespl = w * bytespp;
  2569. bytespf = bytespl * h;
  2570. /* NOTE: packet_payload has to be equal to N * bytespl, where N is
  2571. * number of lines in a packet. See errata about VP_CLK_RATIO */
  2572. if (bytespf < line_buf_size)
  2573. packet_payload = bytespf;
  2574. else
  2575. packet_payload = (line_buf_size) / bytespl * bytespl;
  2576. packet_len = packet_payload + 1; /* 1 byte for DCS cmd */
  2577. total_len = (bytespf / packet_payload) * packet_len;
  2578. if (bytespf % packet_payload)
  2579. total_len += (bytespf % packet_payload) + 1;
  2580. l = FLD_VAL(total_len, 23, 0); /* TE_SIZE */
  2581. dsi_write_reg(DSI_VC_TE(channel), l);
  2582. dsi_vc_write_long_header(channel, DSI_DT_DCS_LONG_WRITE, packet_len, 0);
  2583. if (dsi.te_enabled)
  2584. l = FLD_MOD(l, 1, 30, 30); /* TE_EN */
  2585. else
  2586. l = FLD_MOD(l, 1, 31, 31); /* TE_START */
  2587. dsi_write_reg(DSI_VC_TE(channel), l);
  2588. /* We put SIDLEMODE to no-idle for the duration of the transfer,
  2589. * because DSS interrupts are not capable of waking up the CPU and the
  2590. * framedone interrupt could be delayed for quite a long time. I think
  2591. * the same goes for any DSS interrupts, but for some reason I have not
  2592. * seen the problem anywhere else than here.
  2593. */
  2594. dispc_disable_sidle();
  2595. dsi_perf_mark_start();
  2596. r = queue_delayed_work(dsi.workqueue, &dsi.framedone_timeout_work,
  2597. msecs_to_jiffies(250));
  2598. BUG_ON(r == 0);
  2599. dss_start_update(dssdev);
  2600. if (dsi.te_enabled) {
  2601. /* disable LP_RX_TO, so that we can receive TE. Time to wait
  2602. * for TE is longer than the timer allows */
  2603. REG_FLD_MOD(DSI_TIMING2, 0, 15, 15); /* LP_RX_TO */
  2604. dsi_vc_send_bta(channel);
  2605. #ifdef DSI_CATCH_MISSING_TE
  2606. mod_timer(&dsi.te_timer, jiffies + msecs_to_jiffies(250));
  2607. #endif
  2608. }
  2609. }
  2610. #ifdef DSI_CATCH_MISSING_TE
  2611. static void dsi_te_timeout(unsigned long arg)
  2612. {
  2613. DSSERR("TE not received for 250ms!\n");
  2614. }
  2615. #endif
  2616. static void dsi_handle_framedone(int error)
  2617. {
  2618. /* SIDLEMODE back to smart-idle */
  2619. dispc_enable_sidle();
  2620. if (dsi.te_enabled) {
  2621. /* enable LP_RX_TO again after the TE */
  2622. REG_FLD_MOD(DSI_TIMING2, 1, 15, 15); /* LP_RX_TO */
  2623. }
  2624. dsi.framedone_callback(error, dsi.framedone_data);
  2625. if (!error)
  2626. dsi_perf_show("DISPC");
  2627. }
  2628. static void dsi_framedone_timeout_work_callback(struct work_struct *work)
  2629. {
  2630. /* XXX While extremely unlikely, we could get FRAMEDONE interrupt after
  2631. * 250ms which would conflict with this timeout work. What should be
  2632. * done is first cancel the transfer on the HW, and then cancel the
  2633. * possibly scheduled framedone work. However, cancelling the transfer
  2634. * on the HW is buggy, and would probably require resetting the whole
  2635. * DSI */
  2636. DSSERR("Framedone not received for 250ms!\n");
  2637. dsi_handle_framedone(-ETIMEDOUT);
  2638. }
  2639. static void dsi_framedone_irq_callback(void *data, u32 mask)
  2640. {
  2641. /* Note: We get FRAMEDONE when DISPC has finished sending pixels and
  2642. * turns itself off. However, DSI still has the pixels in its buffers,
  2643. * and is sending the data.
  2644. */
  2645. __cancel_delayed_work(&dsi.framedone_timeout_work);
  2646. dsi_handle_framedone(0);
  2647. #ifdef CONFIG_OMAP2_DSS_FAKE_VSYNC
  2648. dispc_fake_vsync_irq();
  2649. #endif
  2650. }
  2651. int omap_dsi_prepare_update(struct omap_dss_device *dssdev,
  2652. u16 *x, u16 *y, u16 *w, u16 *h,
  2653. bool enlarge_update_area)
  2654. {
  2655. u16 dw, dh;
  2656. dssdev->driver->get_resolution(dssdev, &dw, &dh);
  2657. if (*x > dw || *y > dh)
  2658. return -EINVAL;
  2659. if (*x + *w > dw)
  2660. return -EINVAL;
  2661. if (*y + *h > dh)
  2662. return -EINVAL;
  2663. if (*w == 1)
  2664. return -EINVAL;
  2665. if (*w == 0 || *h == 0)
  2666. return -EINVAL;
  2667. dsi_perf_mark_setup();
  2668. if (dssdev->manager->caps & OMAP_DSS_OVL_MGR_CAP_DISPC) {
  2669. dss_setup_partial_planes(dssdev, x, y, w, h,
  2670. enlarge_update_area);
  2671. dispc_set_lcd_size(dssdev->manager->id, *w, *h);
  2672. }
  2673. return 0;
  2674. }
  2675. EXPORT_SYMBOL(omap_dsi_prepare_update);
  2676. int omap_dsi_update(struct omap_dss_device *dssdev,
  2677. int channel,
  2678. u16 x, u16 y, u16 w, u16 h,
  2679. void (*callback)(int, void *), void *data)
  2680. {
  2681. dsi.update_channel = channel;
  2682. /* OMAP DSS cannot send updates of odd widths.
  2683. * omap_dsi_prepare_update() makes the widths even, but add a BUG_ON
  2684. * here to make sure we catch erroneous updates. Otherwise we'll only
  2685. * see rather obscure HW error happening, as DSS halts. */
  2686. BUG_ON(x % 2 == 1);
  2687. if (dssdev->manager->caps & OMAP_DSS_OVL_MGR_CAP_DISPC) {
  2688. dsi.framedone_callback = callback;
  2689. dsi.framedone_data = data;
  2690. dsi.update_region.x = x;
  2691. dsi.update_region.y = y;
  2692. dsi.update_region.w = w;
  2693. dsi.update_region.h = h;
  2694. dsi.update_region.device = dssdev;
  2695. dsi_update_screen_dispc(dssdev, x, y, w, h);
  2696. } else {
  2697. int r;
  2698. r = dsi_update_screen_l4(dssdev, x, y, w, h);
  2699. if (r)
  2700. return r;
  2701. dsi_perf_show("L4");
  2702. callback(0, data);
  2703. }
  2704. return 0;
  2705. }
  2706. EXPORT_SYMBOL(omap_dsi_update);
  2707. /* Display funcs */
  2708. static int dsi_display_init_dispc(struct omap_dss_device *dssdev)
  2709. {
  2710. int r;
  2711. r = omap_dispc_register_isr(dsi_framedone_irq_callback, NULL,
  2712. DISPC_IRQ_FRAMEDONE);
  2713. if (r) {
  2714. DSSERR("can't get FRAMEDONE irq\n");
  2715. return r;
  2716. }
  2717. dispc_set_lcd_display_type(dssdev->manager->id,
  2718. OMAP_DSS_LCD_DISPLAY_TFT);
  2719. dispc_set_parallel_interface_mode(dssdev->manager->id,
  2720. OMAP_DSS_PARALLELMODE_DSI);
  2721. dispc_enable_fifohandcheck(dssdev->manager->id, 1);
  2722. dispc_set_tft_data_lines(dssdev->manager->id, dssdev->ctrl.pixel_size);
  2723. {
  2724. struct omap_video_timings timings = {
  2725. .hsw = 1,
  2726. .hfp = 1,
  2727. .hbp = 1,
  2728. .vsw = 1,
  2729. .vfp = 0,
  2730. .vbp = 0,
  2731. };
  2732. dispc_set_lcd_timings(dssdev->manager->id, &timings);
  2733. }
  2734. return 0;
  2735. }
  2736. static void dsi_display_uninit_dispc(struct omap_dss_device *dssdev)
  2737. {
  2738. omap_dispc_unregister_isr(dsi_framedone_irq_callback, NULL,
  2739. DISPC_IRQ_FRAMEDONE);
  2740. }
  2741. static int dsi_configure_dsi_clocks(struct omap_dss_device *dssdev)
  2742. {
  2743. struct dsi_clock_info cinfo;
  2744. int r;
  2745. /* we always use DSS_CLK_SYSCK as input clock */
  2746. cinfo.use_sys_clk = true;
  2747. cinfo.regn = dssdev->clocks.dsi.regn;
  2748. cinfo.regm = dssdev->clocks.dsi.regm;
  2749. cinfo.regm_dispc = dssdev->clocks.dsi.regm_dispc;
  2750. cinfo.regm_dsi = dssdev->clocks.dsi.regm_dsi;
  2751. r = dsi_calc_clock_rates(dssdev, &cinfo);
  2752. if (r) {
  2753. DSSERR("Failed to calc dsi clocks\n");
  2754. return r;
  2755. }
  2756. r = dsi_pll_set_clock_div(&cinfo);
  2757. if (r) {
  2758. DSSERR("Failed to set dsi clocks\n");
  2759. return r;
  2760. }
  2761. return 0;
  2762. }
  2763. static int dsi_configure_dispc_clocks(struct omap_dss_device *dssdev)
  2764. {
  2765. struct dispc_clock_info dispc_cinfo;
  2766. int r;
  2767. unsigned long long fck;
  2768. fck = dsi_get_pll_hsdiv_dispc_rate();
  2769. dispc_cinfo.lck_div = dssdev->clocks.dispc.channel.lck_div;
  2770. dispc_cinfo.pck_div = dssdev->clocks.dispc.channel.pck_div;
  2771. r = dispc_calc_clock_rates(fck, &dispc_cinfo);
  2772. if (r) {
  2773. DSSERR("Failed to calc dispc clocks\n");
  2774. return r;
  2775. }
  2776. r = dispc_set_clock_div(dssdev->manager->id, &dispc_cinfo);
  2777. if (r) {
  2778. DSSERR("Failed to set dispc clocks\n");
  2779. return r;
  2780. }
  2781. return 0;
  2782. }
  2783. static int dsi_display_init_dsi(struct omap_dss_device *dssdev)
  2784. {
  2785. int r;
  2786. /* The SCPClk is required for both PLL and CIO registers on OMAP4 */
  2787. /* CIO_CLK_ICG, enable L3 clk to CIO */
  2788. REG_FLD_MOD(DSI_CLK_CTRL, 1, 14, 14);
  2789. _dsi_print_reset_status();
  2790. r = dsi_pll_init(dssdev, true, true);
  2791. if (r)
  2792. goto err0;
  2793. r = dsi_configure_dsi_clocks(dssdev);
  2794. if (r)
  2795. goto err1;
  2796. dss_select_dispc_clk_source(dssdev->clocks.dispc.dispc_fclk_src);
  2797. dss_select_dsi_clk_source(dssdev->clocks.dsi.dsi_fclk_src);
  2798. dss_select_lcd_clk_source(dssdev->manager->id,
  2799. dssdev->clocks.dispc.channel.lcd_clk_src);
  2800. DSSDBG("PLL OK\n");
  2801. r = dsi_configure_dispc_clocks(dssdev);
  2802. if (r)
  2803. goto err2;
  2804. r = dsi_complexio_init(dssdev);
  2805. if (r)
  2806. goto err2;
  2807. _dsi_print_reset_status();
  2808. dsi_proto_timings(dssdev);
  2809. dsi_set_lp_clk_divisor(dssdev);
  2810. if (1)
  2811. _dsi_print_reset_status();
  2812. r = dsi_proto_config(dssdev);
  2813. if (r)
  2814. goto err3;
  2815. /* enable interface */
  2816. dsi_vc_enable(0, 1);
  2817. dsi_vc_enable(1, 1);
  2818. dsi_vc_enable(2, 1);
  2819. dsi_vc_enable(3, 1);
  2820. dsi_if_enable(1);
  2821. dsi_force_tx_stop_mode_io();
  2822. return 0;
  2823. err3:
  2824. dsi_complexio_uninit();
  2825. err2:
  2826. dss_select_dispc_clk_source(OMAP_DSS_CLK_SRC_FCK);
  2827. dss_select_dsi_clk_source(OMAP_DSS_CLK_SRC_FCK);
  2828. err1:
  2829. dsi_pll_uninit();
  2830. err0:
  2831. return r;
  2832. }
  2833. static void dsi_display_uninit_dsi(struct omap_dss_device *dssdev)
  2834. {
  2835. /* disable interface */
  2836. dsi_if_enable(0);
  2837. dsi_vc_enable(0, 0);
  2838. dsi_vc_enable(1, 0);
  2839. dsi_vc_enable(2, 0);
  2840. dsi_vc_enable(3, 0);
  2841. dss_select_dispc_clk_source(OMAP_DSS_CLK_SRC_FCK);
  2842. dss_select_dsi_clk_source(OMAP_DSS_CLK_SRC_FCK);
  2843. dsi_complexio_uninit();
  2844. dsi_pll_uninit();
  2845. }
  2846. static int dsi_core_init(void)
  2847. {
  2848. /* Autoidle */
  2849. REG_FLD_MOD(DSI_SYSCONFIG, 1, 0, 0);
  2850. /* ENWAKEUP */
  2851. REG_FLD_MOD(DSI_SYSCONFIG, 1, 2, 2);
  2852. /* SIDLEMODE smart-idle */
  2853. REG_FLD_MOD(DSI_SYSCONFIG, 2, 4, 3);
  2854. _dsi_initialize_irq();
  2855. return 0;
  2856. }
  2857. int omapdss_dsi_display_enable(struct omap_dss_device *dssdev)
  2858. {
  2859. int r = 0;
  2860. DSSDBG("dsi_display_enable\n");
  2861. WARN_ON(!dsi_bus_is_locked());
  2862. mutex_lock(&dsi.lock);
  2863. r = omap_dss_start_device(dssdev);
  2864. if (r) {
  2865. DSSERR("failed to start device\n");
  2866. goto err0;
  2867. }
  2868. enable_clocks(1);
  2869. dsi_enable_pll_clock(1);
  2870. r = _dsi_reset();
  2871. if (r)
  2872. goto err1;
  2873. dsi_core_init();
  2874. r = dsi_display_init_dispc(dssdev);
  2875. if (r)
  2876. goto err1;
  2877. r = dsi_display_init_dsi(dssdev);
  2878. if (r)
  2879. goto err2;
  2880. mutex_unlock(&dsi.lock);
  2881. return 0;
  2882. err2:
  2883. dsi_display_uninit_dispc(dssdev);
  2884. err1:
  2885. enable_clocks(0);
  2886. dsi_enable_pll_clock(0);
  2887. omap_dss_stop_device(dssdev);
  2888. err0:
  2889. mutex_unlock(&dsi.lock);
  2890. DSSDBG("dsi_display_enable FAILED\n");
  2891. return r;
  2892. }
  2893. EXPORT_SYMBOL(omapdss_dsi_display_enable);
  2894. void omapdss_dsi_display_disable(struct omap_dss_device *dssdev)
  2895. {
  2896. DSSDBG("dsi_display_disable\n");
  2897. WARN_ON(!dsi_bus_is_locked());
  2898. mutex_lock(&dsi.lock);
  2899. dsi_display_uninit_dispc(dssdev);
  2900. dsi_display_uninit_dsi(dssdev);
  2901. enable_clocks(0);
  2902. dsi_enable_pll_clock(0);
  2903. omap_dss_stop_device(dssdev);
  2904. mutex_unlock(&dsi.lock);
  2905. }
  2906. EXPORT_SYMBOL(omapdss_dsi_display_disable);
  2907. int omapdss_dsi_enable_te(struct omap_dss_device *dssdev, bool enable)
  2908. {
  2909. dsi.te_enabled = enable;
  2910. return 0;
  2911. }
  2912. EXPORT_SYMBOL(omapdss_dsi_enable_te);
  2913. void dsi_get_overlay_fifo_thresholds(enum omap_plane plane,
  2914. u32 fifo_size, enum omap_burst_size *burst_size,
  2915. u32 *fifo_low, u32 *fifo_high)
  2916. {
  2917. unsigned burst_size_bytes;
  2918. *burst_size = OMAP_DSS_BURST_16x32;
  2919. burst_size_bytes = 16 * 32 / 8;
  2920. *fifo_high = fifo_size - burst_size_bytes;
  2921. *fifo_low = fifo_size - burst_size_bytes * 2;
  2922. }
  2923. int dsi_init_display(struct omap_dss_device *dssdev)
  2924. {
  2925. DSSDBG("DSI init\n");
  2926. /* XXX these should be figured out dynamically */
  2927. dssdev->caps = OMAP_DSS_DISPLAY_CAP_MANUAL_UPDATE |
  2928. OMAP_DSS_DISPLAY_CAP_TEAR_ELIM;
  2929. if (dsi.vdds_dsi_reg == NULL) {
  2930. struct regulator *vdds_dsi;
  2931. vdds_dsi = regulator_get(&dsi.pdev->dev, "vdds_dsi");
  2932. if (IS_ERR(vdds_dsi)) {
  2933. DSSERR("can't get VDDS_DSI regulator\n");
  2934. return PTR_ERR(vdds_dsi);
  2935. }
  2936. dsi.vdds_dsi_reg = vdds_dsi;
  2937. }
  2938. return 0;
  2939. }
  2940. int omap_dsi_request_vc(struct omap_dss_device *dssdev, int *channel)
  2941. {
  2942. int i;
  2943. for (i = 0; i < ARRAY_SIZE(dsi.vc); i++) {
  2944. if (!dsi.vc[i].dssdev) {
  2945. dsi.vc[i].dssdev = dssdev;
  2946. *channel = i;
  2947. return 0;
  2948. }
  2949. }
  2950. DSSERR("cannot get VC for display %s", dssdev->name);
  2951. return -ENOSPC;
  2952. }
  2953. EXPORT_SYMBOL(omap_dsi_request_vc);
  2954. int omap_dsi_set_vc_id(struct omap_dss_device *dssdev, int channel, int vc_id)
  2955. {
  2956. if (vc_id < 0 || vc_id > 3) {
  2957. DSSERR("VC ID out of range\n");
  2958. return -EINVAL;
  2959. }
  2960. if (channel < 0 || channel > 3) {
  2961. DSSERR("Virtual Channel out of range\n");
  2962. return -EINVAL;
  2963. }
  2964. if (dsi.vc[channel].dssdev != dssdev) {
  2965. DSSERR("Virtual Channel not allocated to display %s\n",
  2966. dssdev->name);
  2967. return -EINVAL;
  2968. }
  2969. dsi.vc[channel].vc_id = vc_id;
  2970. return 0;
  2971. }
  2972. EXPORT_SYMBOL(omap_dsi_set_vc_id);
  2973. void omap_dsi_release_vc(struct omap_dss_device *dssdev, int channel)
  2974. {
  2975. if ((channel >= 0 && channel <= 3) &&
  2976. dsi.vc[channel].dssdev == dssdev) {
  2977. dsi.vc[channel].dssdev = NULL;
  2978. dsi.vc[channel].vc_id = 0;
  2979. }
  2980. }
  2981. EXPORT_SYMBOL(omap_dsi_release_vc);
  2982. void dsi_wait_pll_hsdiv_dispc_active(void)
  2983. {
  2984. if (wait_for_bit_change(DSI_PLL_STATUS, 7, 1) != 1)
  2985. DSSERR("%s (%s) not active\n",
  2986. dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC),
  2987. dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC));
  2988. }
  2989. void dsi_wait_pll_hsdiv_dsi_active(void)
  2990. {
  2991. if (wait_for_bit_change(DSI_PLL_STATUS, 8, 1) != 1)
  2992. DSSERR("%s (%s) not active\n",
  2993. dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI),
  2994. dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI));
  2995. }
  2996. static void dsi_calc_clock_param_ranges(void)
  2997. {
  2998. dsi.regn_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_REGN);
  2999. dsi.regm_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_REGM);
  3000. dsi.regm_dispc_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_REGM_DISPC);
  3001. dsi.regm_dsi_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_REGM_DSI);
  3002. dsi.fint_min = dss_feat_get_param_min(FEAT_PARAM_DSIPLL_FINT);
  3003. dsi.fint_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_FINT);
  3004. dsi.lpdiv_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_LPDIV);
  3005. }
  3006. static int dsi_init(struct platform_device *pdev)
  3007. {
  3008. u32 rev;
  3009. int r, i;
  3010. struct resource *dsi_mem;
  3011. spin_lock_init(&dsi.irq_lock);
  3012. spin_lock_init(&dsi.errors_lock);
  3013. dsi.errors = 0;
  3014. #ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
  3015. spin_lock_init(&dsi.irq_stats_lock);
  3016. dsi.irq_stats.last_reset = jiffies;
  3017. #endif
  3018. mutex_init(&dsi.lock);
  3019. sema_init(&dsi.bus_lock, 1);
  3020. dsi.workqueue = create_singlethread_workqueue("dsi");
  3021. if (dsi.workqueue == NULL)
  3022. return -ENOMEM;
  3023. INIT_DELAYED_WORK_DEFERRABLE(&dsi.framedone_timeout_work,
  3024. dsi_framedone_timeout_work_callback);
  3025. #ifdef DSI_CATCH_MISSING_TE
  3026. init_timer(&dsi.te_timer);
  3027. dsi.te_timer.function = dsi_te_timeout;
  3028. dsi.te_timer.data = 0;
  3029. #endif
  3030. dsi_mem = platform_get_resource(dsi.pdev, IORESOURCE_MEM, 0);
  3031. if (!dsi_mem) {
  3032. DSSERR("can't get IORESOURCE_MEM DSI\n");
  3033. r = -EINVAL;
  3034. goto err1;
  3035. }
  3036. dsi.base = ioremap(dsi_mem->start, resource_size(dsi_mem));
  3037. if (!dsi.base) {
  3038. DSSERR("can't ioremap DSI\n");
  3039. r = -ENOMEM;
  3040. goto err1;
  3041. }
  3042. dsi.irq = platform_get_irq(dsi.pdev, 0);
  3043. if (dsi.irq < 0) {
  3044. DSSERR("platform_get_irq failed\n");
  3045. r = -ENODEV;
  3046. goto err2;
  3047. }
  3048. r = request_irq(dsi.irq, omap_dsi_irq_handler, IRQF_SHARED,
  3049. "OMAP DSI1", dsi.pdev);
  3050. if (r < 0) {
  3051. DSSERR("request_irq failed\n");
  3052. goto err2;
  3053. }
  3054. /* DSI VCs initialization */
  3055. for (i = 0; i < ARRAY_SIZE(dsi.vc); i++) {
  3056. dsi.vc[i].mode = DSI_VC_MODE_L4;
  3057. dsi.vc[i].dssdev = NULL;
  3058. dsi.vc[i].vc_id = 0;
  3059. }
  3060. dsi_calc_clock_param_ranges();
  3061. enable_clocks(1);
  3062. rev = dsi_read_reg(DSI_REVISION);
  3063. dev_dbg(&pdev->dev, "OMAP DSI rev %d.%d\n",
  3064. FLD_GET(rev, 7, 4), FLD_GET(rev, 3, 0));
  3065. enable_clocks(0);
  3066. return 0;
  3067. err2:
  3068. iounmap(dsi.base);
  3069. err1:
  3070. destroy_workqueue(dsi.workqueue);
  3071. return r;
  3072. }
  3073. static void dsi_exit(void)
  3074. {
  3075. if (dsi.vdds_dsi_reg != NULL) {
  3076. regulator_put(dsi.vdds_dsi_reg);
  3077. dsi.vdds_dsi_reg = NULL;
  3078. }
  3079. free_irq(dsi.irq, dsi.pdev);
  3080. iounmap(dsi.base);
  3081. destroy_workqueue(dsi.workqueue);
  3082. DSSDBG("omap_dsi_exit\n");
  3083. }
  3084. /* DSI1 HW IP initialisation */
  3085. static int omap_dsi1hw_probe(struct platform_device *pdev)
  3086. {
  3087. int r;
  3088. dsi.pdev = pdev;
  3089. r = dsi_init(pdev);
  3090. if (r) {
  3091. DSSERR("Failed to initialize DSI\n");
  3092. goto err_dsi;
  3093. }
  3094. err_dsi:
  3095. return r;
  3096. }
  3097. static int omap_dsi1hw_remove(struct platform_device *pdev)
  3098. {
  3099. dsi_exit();
  3100. return 0;
  3101. }
  3102. static struct platform_driver omap_dsi1hw_driver = {
  3103. .probe = omap_dsi1hw_probe,
  3104. .remove = omap_dsi1hw_remove,
  3105. .driver = {
  3106. .name = "omapdss_dsi1",
  3107. .owner = THIS_MODULE,
  3108. },
  3109. };
  3110. int dsi_init_platform_driver(void)
  3111. {
  3112. return platform_driver_register(&omap_dsi1hw_driver);
  3113. }
  3114. void dsi_uninit_platform_driver(void)
  3115. {
  3116. return platform_driver_unregister(&omap_dsi1hw_driver);
  3117. }