i8259.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559
  1. /*
  2. * 8259 interrupt controller emulation
  3. *
  4. * Copyright (c) 2003-2004 Fabrice Bellard
  5. * Copyright (c) 2007 Intel Corporation
  6. *
  7. * Permission is hereby granted, free of charge, to any person obtaining a copy
  8. * of this software and associated documentation files (the "Software"), to deal
  9. * in the Software without restriction, including without limitation the rights
  10. * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
  11. * copies of the Software, and to permit persons to whom the Software is
  12. * furnished to do so, subject to the following conditions:
  13. *
  14. * The above copyright notice and this permission notice shall be included in
  15. * all copies or substantial portions of the Software.
  16. *
  17. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  18. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  19. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  20. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  21. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
  22. * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
  23. * THE SOFTWARE.
  24. * Authors:
  25. * Yaozu (Eddie) Dong <Eddie.dong@intel.com>
  26. * Port from Qemu.
  27. */
  28. #include <linux/mm.h>
  29. #include <linux/bitops.h>
  30. #include "irq.h"
  31. #include <linux/kvm_host.h>
  32. #include "trace.h"
  33. static void pic_lock(struct kvm_pic *s)
  34. __acquires(&s->lock)
  35. {
  36. spin_lock(&s->lock);
  37. }
  38. static void pic_unlock(struct kvm_pic *s)
  39. __releases(&s->lock)
  40. {
  41. struct kvm *kvm = s->kvm;
  42. unsigned acks = s->pending_acks;
  43. struct kvm_vcpu *vcpu;
  44. s->pending_acks = 0;
  45. spin_unlock(&s->lock);
  46. while (acks) {
  47. kvm_notify_acked_irq(kvm, SELECT_PIC(__ffs(acks)),
  48. __ffs(acks));
  49. acks &= acks - 1;
  50. }
  51. }
  52. static void pic_clear_isr(struct kvm_kpic_state *s, int irq)
  53. {
  54. s->isr &= ~(1 << irq);
  55. s->isr_ack |= (1 << irq);
  56. }
  57. void kvm_pic_clear_isr_ack(struct kvm *kvm)
  58. {
  59. struct kvm_pic *s = pic_irqchip(kvm);
  60. pic_lock(s);
  61. s->pics[0].isr_ack = 0xff;
  62. s->pics[1].isr_ack = 0xff;
  63. pic_unlock(s);
  64. }
  65. /*
  66. * set irq level. If an edge is detected, then the IRR is set to 1
  67. */
  68. static inline int pic_set_irq1(struct kvm_kpic_state *s, int irq, int level)
  69. {
  70. int mask, ret = 1;
  71. mask = 1 << irq;
  72. if (s->elcr & mask) /* level triggered */
  73. if (level) {
  74. ret = !(s->irr & mask);
  75. s->irr |= mask;
  76. s->last_irr |= mask;
  77. } else {
  78. s->irr &= ~mask;
  79. s->last_irr &= ~mask;
  80. }
  81. else /* edge triggered */
  82. if (level) {
  83. if ((s->last_irr & mask) == 0) {
  84. ret = !(s->irr & mask);
  85. s->irr |= mask;
  86. }
  87. s->last_irr |= mask;
  88. } else
  89. s->last_irr &= ~mask;
  90. return (s->imr & mask) ? -1 : ret;
  91. }
  92. /*
  93. * return the highest priority found in mask (highest = smallest
  94. * number). Return 8 if no irq
  95. */
  96. static inline int get_priority(struct kvm_kpic_state *s, int mask)
  97. {
  98. int priority;
  99. if (mask == 0)
  100. return 8;
  101. priority = 0;
  102. while ((mask & (1 << ((priority + s->priority_add) & 7))) == 0)
  103. priority++;
  104. return priority;
  105. }
  106. /*
  107. * return the pic wanted interrupt. return -1 if none
  108. */
  109. static int pic_get_irq(struct kvm_kpic_state *s)
  110. {
  111. int mask, cur_priority, priority;
  112. mask = s->irr & ~s->imr;
  113. priority = get_priority(s, mask);
  114. if (priority == 8)
  115. return -1;
  116. /*
  117. * compute current priority. If special fully nested mode on the
  118. * master, the IRQ coming from the slave is not taken into account
  119. * for the priority computation.
  120. */
  121. mask = s->isr;
  122. if (s->special_fully_nested_mode && s == &s->pics_state->pics[0])
  123. mask &= ~(1 << 2);
  124. cur_priority = get_priority(s, mask);
  125. if (priority < cur_priority)
  126. /*
  127. * higher priority found: an irq should be generated
  128. */
  129. return (priority + s->priority_add) & 7;
  130. else
  131. return -1;
  132. }
  133. /*
  134. * raise irq to CPU if necessary. must be called every time the active
  135. * irq may change
  136. */
  137. static void pic_update_irq(struct kvm_pic *s)
  138. {
  139. int irq2, irq;
  140. irq2 = pic_get_irq(&s->pics[1]);
  141. if (irq2 >= 0) {
  142. /*
  143. * if irq request by slave pic, signal master PIC
  144. */
  145. pic_set_irq1(&s->pics[0], 2, 1);
  146. pic_set_irq1(&s->pics[0], 2, 0);
  147. }
  148. irq = pic_get_irq(&s->pics[0]);
  149. if (irq >= 0)
  150. s->irq_request(s->irq_request_opaque, 1);
  151. else
  152. s->irq_request(s->irq_request_opaque, 0);
  153. }
  154. void kvm_pic_update_irq(struct kvm_pic *s)
  155. {
  156. pic_lock(s);
  157. pic_update_irq(s);
  158. pic_unlock(s);
  159. }
  160. int kvm_pic_set_irq(void *opaque, int irq, int level)
  161. {
  162. struct kvm_pic *s = opaque;
  163. int ret = -1;
  164. pic_lock(s);
  165. if (irq >= 0 && irq < PIC_NUM_PINS) {
  166. ret = pic_set_irq1(&s->pics[irq >> 3], irq & 7, level);
  167. pic_update_irq(s);
  168. trace_kvm_pic_set_irq(irq >> 3, irq & 7, s->pics[irq >> 3].elcr,
  169. s->pics[irq >> 3].imr, ret == 0);
  170. }
  171. pic_unlock(s);
  172. return ret;
  173. }
  174. /*
  175. * acknowledge interrupt 'irq'
  176. */
  177. static inline void pic_intack(struct kvm_kpic_state *s, int irq)
  178. {
  179. s->isr |= 1 << irq;
  180. if (s->auto_eoi) {
  181. if (s->rotate_on_auto_eoi)
  182. s->priority_add = (irq + 1) & 7;
  183. pic_clear_isr(s, irq);
  184. }
  185. /*
  186. * We don't clear a level sensitive interrupt here
  187. */
  188. if (!(s->elcr & (1 << irq)))
  189. s->irr &= ~(1 << irq);
  190. }
  191. int kvm_pic_read_irq(struct kvm *kvm)
  192. {
  193. int irq, irq2, intno;
  194. struct kvm_pic *s = pic_irqchip(kvm);
  195. pic_lock(s);
  196. irq = pic_get_irq(&s->pics[0]);
  197. if (irq >= 0) {
  198. pic_intack(&s->pics[0], irq);
  199. if (irq == 2) {
  200. irq2 = pic_get_irq(&s->pics[1]);
  201. if (irq2 >= 0)
  202. pic_intack(&s->pics[1], irq2);
  203. else
  204. /*
  205. * spurious IRQ on slave controller
  206. */
  207. irq2 = 7;
  208. intno = s->pics[1].irq_base + irq2;
  209. irq = irq2 + 8;
  210. } else
  211. intno = s->pics[0].irq_base + irq;
  212. } else {
  213. /*
  214. * spurious IRQ on host controller
  215. */
  216. irq = 7;
  217. intno = s->pics[0].irq_base + irq;
  218. }
  219. pic_update_irq(s);
  220. pic_unlock(s);
  221. kvm_notify_acked_irq(kvm, SELECT_PIC(irq), irq);
  222. return intno;
  223. }
  224. void kvm_pic_reset(struct kvm_kpic_state *s)
  225. {
  226. int irq, irqbase, n;
  227. struct kvm *kvm = s->pics_state->irq_request_opaque;
  228. struct kvm_vcpu *vcpu0 = kvm->bsp_vcpu;
  229. if (s == &s->pics_state->pics[0])
  230. irqbase = 0;
  231. else
  232. irqbase = 8;
  233. for (irq = 0; irq < PIC_NUM_PINS/2; irq++) {
  234. if (vcpu0 && kvm_apic_accept_pic_intr(vcpu0))
  235. if (s->irr & (1 << irq) || s->isr & (1 << irq)) {
  236. n = irq + irqbase;
  237. s->pics_state->pending_acks |= 1 << n;
  238. }
  239. }
  240. s->last_irr = 0;
  241. s->irr = 0;
  242. s->imr = 0;
  243. s->isr = 0;
  244. s->isr_ack = 0xff;
  245. s->priority_add = 0;
  246. s->irq_base = 0;
  247. s->read_reg_select = 0;
  248. s->poll = 0;
  249. s->special_mask = 0;
  250. s->init_state = 0;
  251. s->auto_eoi = 0;
  252. s->rotate_on_auto_eoi = 0;
  253. s->special_fully_nested_mode = 0;
  254. s->init4 = 0;
  255. }
  256. static void pic_ioport_write(void *opaque, u32 addr, u32 val)
  257. {
  258. struct kvm_kpic_state *s = opaque;
  259. int priority, cmd, irq;
  260. addr &= 1;
  261. if (addr == 0) {
  262. if (val & 0x10) {
  263. kvm_pic_reset(s); /* init */
  264. /*
  265. * deassert a pending interrupt
  266. */
  267. s->pics_state->irq_request(s->pics_state->
  268. irq_request_opaque, 0);
  269. s->init_state = 1;
  270. s->init4 = val & 1;
  271. if (val & 0x02)
  272. printk(KERN_ERR "single mode not supported");
  273. if (val & 0x08)
  274. printk(KERN_ERR
  275. "level sensitive irq not supported");
  276. } else if (val & 0x08) {
  277. if (val & 0x04)
  278. s->poll = 1;
  279. if (val & 0x02)
  280. s->read_reg_select = val & 1;
  281. if (val & 0x40)
  282. s->special_mask = (val >> 5) & 1;
  283. } else {
  284. cmd = val >> 5;
  285. switch (cmd) {
  286. case 0:
  287. case 4:
  288. s->rotate_on_auto_eoi = cmd >> 2;
  289. break;
  290. case 1: /* end of interrupt */
  291. case 5:
  292. priority = get_priority(s, s->isr);
  293. if (priority != 8) {
  294. irq = (priority + s->priority_add) & 7;
  295. pic_clear_isr(s, irq);
  296. if (cmd == 5)
  297. s->priority_add = (irq + 1) & 7;
  298. pic_update_irq(s->pics_state);
  299. }
  300. break;
  301. case 3:
  302. irq = val & 7;
  303. pic_clear_isr(s, irq);
  304. pic_update_irq(s->pics_state);
  305. break;
  306. case 6:
  307. s->priority_add = (val + 1) & 7;
  308. pic_update_irq(s->pics_state);
  309. break;
  310. case 7:
  311. irq = val & 7;
  312. s->priority_add = (irq + 1) & 7;
  313. pic_clear_isr(s, irq);
  314. pic_update_irq(s->pics_state);
  315. break;
  316. default:
  317. break; /* no operation */
  318. }
  319. }
  320. } else
  321. switch (s->init_state) {
  322. case 0: /* normal mode */
  323. s->imr = val;
  324. pic_update_irq(s->pics_state);
  325. break;
  326. case 1:
  327. s->irq_base = val & 0xf8;
  328. s->init_state = 2;
  329. break;
  330. case 2:
  331. if (s->init4)
  332. s->init_state = 3;
  333. else
  334. s->init_state = 0;
  335. break;
  336. case 3:
  337. s->special_fully_nested_mode = (val >> 4) & 1;
  338. s->auto_eoi = (val >> 1) & 1;
  339. s->init_state = 0;
  340. break;
  341. }
  342. }
  343. static u32 pic_poll_read(struct kvm_kpic_state *s, u32 addr1)
  344. {
  345. int ret;
  346. ret = pic_get_irq(s);
  347. if (ret >= 0) {
  348. if (addr1 >> 7) {
  349. s->pics_state->pics[0].isr &= ~(1 << 2);
  350. s->pics_state->pics[0].irr &= ~(1 << 2);
  351. }
  352. s->irr &= ~(1 << ret);
  353. pic_clear_isr(s, ret);
  354. if (addr1 >> 7 || ret != 2)
  355. pic_update_irq(s->pics_state);
  356. } else {
  357. ret = 0x07;
  358. pic_update_irq(s->pics_state);
  359. }
  360. return ret;
  361. }
  362. static u32 pic_ioport_read(void *opaque, u32 addr1)
  363. {
  364. struct kvm_kpic_state *s = opaque;
  365. unsigned int addr;
  366. int ret;
  367. addr = addr1;
  368. addr &= 1;
  369. if (s->poll) {
  370. ret = pic_poll_read(s, addr1);
  371. s->poll = 0;
  372. } else
  373. if (addr == 0)
  374. if (s->read_reg_select)
  375. ret = s->isr;
  376. else
  377. ret = s->irr;
  378. else
  379. ret = s->imr;
  380. return ret;
  381. }
  382. static void elcr_ioport_write(void *opaque, u32 addr, u32 val)
  383. {
  384. struct kvm_kpic_state *s = opaque;
  385. s->elcr = val & s->elcr_mask;
  386. }
  387. static u32 elcr_ioport_read(void *opaque, u32 addr1)
  388. {
  389. struct kvm_kpic_state *s = opaque;
  390. return s->elcr;
  391. }
  392. static int picdev_in_range(gpa_t addr)
  393. {
  394. switch (addr) {
  395. case 0x20:
  396. case 0x21:
  397. case 0xa0:
  398. case 0xa1:
  399. case 0x4d0:
  400. case 0x4d1:
  401. return 1;
  402. default:
  403. return 0;
  404. }
  405. }
  406. static inline struct kvm_pic *to_pic(struct kvm_io_device *dev)
  407. {
  408. return container_of(dev, struct kvm_pic, dev);
  409. }
  410. static int picdev_write(struct kvm_io_device *this,
  411. gpa_t addr, int len, const void *val)
  412. {
  413. struct kvm_pic *s = to_pic(this);
  414. unsigned char data = *(unsigned char *)val;
  415. if (!picdev_in_range(addr))
  416. return -EOPNOTSUPP;
  417. if (len != 1) {
  418. if (printk_ratelimit())
  419. printk(KERN_ERR "PIC: non byte write\n");
  420. return 0;
  421. }
  422. pic_lock(s);
  423. switch (addr) {
  424. case 0x20:
  425. case 0x21:
  426. case 0xa0:
  427. case 0xa1:
  428. pic_ioport_write(&s->pics[addr >> 7], addr, data);
  429. break;
  430. case 0x4d0:
  431. case 0x4d1:
  432. elcr_ioport_write(&s->pics[addr & 1], addr, data);
  433. break;
  434. }
  435. pic_unlock(s);
  436. return 0;
  437. }
  438. static int picdev_read(struct kvm_io_device *this,
  439. gpa_t addr, int len, void *val)
  440. {
  441. struct kvm_pic *s = to_pic(this);
  442. unsigned char data = 0;
  443. if (!picdev_in_range(addr))
  444. return -EOPNOTSUPP;
  445. if (len != 1) {
  446. if (printk_ratelimit())
  447. printk(KERN_ERR "PIC: non byte read\n");
  448. return 0;
  449. }
  450. pic_lock(s);
  451. switch (addr) {
  452. case 0x20:
  453. case 0x21:
  454. case 0xa0:
  455. case 0xa1:
  456. data = pic_ioport_read(&s->pics[addr >> 7], addr);
  457. break;
  458. case 0x4d0:
  459. case 0x4d1:
  460. data = elcr_ioport_read(&s->pics[addr & 1], addr);
  461. break;
  462. }
  463. *(unsigned char *)val = data;
  464. pic_unlock(s);
  465. return 0;
  466. }
  467. /*
  468. * callback when PIC0 irq status changed
  469. */
  470. static void pic_irq_request(void *opaque, int level)
  471. {
  472. struct kvm *kvm = opaque;
  473. struct kvm_vcpu *vcpu = kvm->bsp_vcpu;
  474. struct kvm_pic *s = pic_irqchip(kvm);
  475. int irq = pic_get_irq(&s->pics[0]);
  476. s->output = level;
  477. if (vcpu && level && (s->pics[0].isr_ack & (1 << irq))) {
  478. s->pics[0].isr_ack &= ~(1 << irq);
  479. kvm_vcpu_kick(vcpu);
  480. }
  481. }
  482. static const struct kvm_io_device_ops picdev_ops = {
  483. .read = picdev_read,
  484. .write = picdev_write,
  485. };
  486. struct kvm_pic *kvm_create_pic(struct kvm *kvm)
  487. {
  488. struct kvm_pic *s;
  489. int ret;
  490. s = kzalloc(sizeof(struct kvm_pic), GFP_KERNEL);
  491. if (!s)
  492. return NULL;
  493. spin_lock_init(&s->lock);
  494. s->kvm = kvm;
  495. s->pics[0].elcr_mask = 0xf8;
  496. s->pics[1].elcr_mask = 0xde;
  497. s->irq_request = pic_irq_request;
  498. s->irq_request_opaque = kvm;
  499. s->pics[0].pics_state = s;
  500. s->pics[1].pics_state = s;
  501. /*
  502. * Initialize PIO device
  503. */
  504. kvm_iodevice_init(&s->dev, &picdev_ops);
  505. ret = kvm_io_bus_register_dev(kvm, &kvm->pio_bus, &s->dev);
  506. if (ret < 0) {
  507. kfree(s);
  508. return NULL;
  509. }
  510. return s;
  511. }