radeon_atombios.c 137 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296
  1. /*
  2. * Copyright 2007-8 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice shall be included in
  13. * all copies or substantial portions of the Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  19. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  20. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  21. * OTHER DEALINGS IN THE SOFTWARE.
  22. *
  23. * Authors: Dave Airlie
  24. * Alex Deucher
  25. */
  26. #include <drm/drmP.h>
  27. #include <drm/radeon_drm.h>
  28. #include "radeon.h"
  29. #include "atom.h"
  30. #include "atom-bits.h"
  31. /* from radeon_encoder.c */
  32. extern uint32_t
  33. radeon_get_encoder_enum(struct drm_device *dev, uint32_t supported_device,
  34. uint8_t dac);
  35. extern void radeon_link_encoder_connector(struct drm_device *dev);
  36. extern void
  37. radeon_add_atom_encoder(struct drm_device *dev, uint32_t encoder_enum,
  38. uint32_t supported_device, u16 caps);
  39. /* from radeon_connector.c */
  40. extern void
  41. radeon_add_atom_connector(struct drm_device *dev,
  42. uint32_t connector_id,
  43. uint32_t supported_device,
  44. int connector_type,
  45. struct radeon_i2c_bus_rec *i2c_bus,
  46. uint32_t igp_lane_info,
  47. uint16_t connector_object_id,
  48. struct radeon_hpd *hpd,
  49. struct radeon_router *router);
  50. /* from radeon_legacy_encoder.c */
  51. extern void
  52. radeon_add_legacy_encoder(struct drm_device *dev, uint32_t encoder_enum,
  53. uint32_t supported_device);
  54. union atom_supported_devices {
  55. struct _ATOM_SUPPORTED_DEVICES_INFO info;
  56. struct _ATOM_SUPPORTED_DEVICES_INFO_2 info_2;
  57. struct _ATOM_SUPPORTED_DEVICES_INFO_2d1 info_2d1;
  58. };
  59. static void radeon_lookup_i2c_gpio_quirks(struct radeon_device *rdev,
  60. ATOM_GPIO_I2C_ASSIGMENT *gpio,
  61. u8 index)
  62. {
  63. /* r4xx mask is technically not used by the hw, so patch in the legacy mask bits */
  64. if ((rdev->family == CHIP_R420) ||
  65. (rdev->family == CHIP_R423) ||
  66. (rdev->family == CHIP_RV410)) {
  67. if ((le16_to_cpu(gpio->usClkMaskRegisterIndex) == 0x0018) ||
  68. (le16_to_cpu(gpio->usClkMaskRegisterIndex) == 0x0019) ||
  69. (le16_to_cpu(gpio->usClkMaskRegisterIndex) == 0x001a)) {
  70. gpio->ucClkMaskShift = 0x19;
  71. gpio->ucDataMaskShift = 0x18;
  72. }
  73. }
  74. /* some evergreen boards have bad data for this entry */
  75. if (ASIC_IS_DCE4(rdev)) {
  76. if ((index == 7) &&
  77. (le16_to_cpu(gpio->usClkMaskRegisterIndex) == 0x1936) &&
  78. (gpio->sucI2cId.ucAccess == 0)) {
  79. gpio->sucI2cId.ucAccess = 0x97;
  80. gpio->ucDataMaskShift = 8;
  81. gpio->ucDataEnShift = 8;
  82. gpio->ucDataY_Shift = 8;
  83. gpio->ucDataA_Shift = 8;
  84. }
  85. }
  86. /* some DCE3 boards have bad data for this entry */
  87. if (ASIC_IS_DCE3(rdev)) {
  88. if ((index == 4) &&
  89. (le16_to_cpu(gpio->usClkMaskRegisterIndex) == 0x1fda) &&
  90. (gpio->sucI2cId.ucAccess == 0x94))
  91. gpio->sucI2cId.ucAccess = 0x14;
  92. }
  93. }
  94. static struct radeon_i2c_bus_rec radeon_get_bus_rec_for_i2c_gpio(ATOM_GPIO_I2C_ASSIGMENT *gpio)
  95. {
  96. struct radeon_i2c_bus_rec i2c;
  97. memset(&i2c, 0, sizeof(struct radeon_i2c_bus_rec));
  98. i2c.mask_clk_reg = le16_to_cpu(gpio->usClkMaskRegisterIndex) * 4;
  99. i2c.mask_data_reg = le16_to_cpu(gpio->usDataMaskRegisterIndex) * 4;
  100. i2c.en_clk_reg = le16_to_cpu(gpio->usClkEnRegisterIndex) * 4;
  101. i2c.en_data_reg = le16_to_cpu(gpio->usDataEnRegisterIndex) * 4;
  102. i2c.y_clk_reg = le16_to_cpu(gpio->usClkY_RegisterIndex) * 4;
  103. i2c.y_data_reg = le16_to_cpu(gpio->usDataY_RegisterIndex) * 4;
  104. i2c.a_clk_reg = le16_to_cpu(gpio->usClkA_RegisterIndex) * 4;
  105. i2c.a_data_reg = le16_to_cpu(gpio->usDataA_RegisterIndex) * 4;
  106. i2c.mask_clk_mask = (1 << gpio->ucClkMaskShift);
  107. i2c.mask_data_mask = (1 << gpio->ucDataMaskShift);
  108. i2c.en_clk_mask = (1 << gpio->ucClkEnShift);
  109. i2c.en_data_mask = (1 << gpio->ucDataEnShift);
  110. i2c.y_clk_mask = (1 << gpio->ucClkY_Shift);
  111. i2c.y_data_mask = (1 << gpio->ucDataY_Shift);
  112. i2c.a_clk_mask = (1 << gpio->ucClkA_Shift);
  113. i2c.a_data_mask = (1 << gpio->ucDataA_Shift);
  114. if (gpio->sucI2cId.sbfAccess.bfHW_Capable)
  115. i2c.hw_capable = true;
  116. else
  117. i2c.hw_capable = false;
  118. if (gpio->sucI2cId.ucAccess == 0xa0)
  119. i2c.mm_i2c = true;
  120. else
  121. i2c.mm_i2c = false;
  122. i2c.i2c_id = gpio->sucI2cId.ucAccess;
  123. if (i2c.mask_clk_reg)
  124. i2c.valid = true;
  125. else
  126. i2c.valid = false;
  127. return i2c;
  128. }
  129. static struct radeon_i2c_bus_rec radeon_lookup_i2c_gpio(struct radeon_device *rdev,
  130. uint8_t id)
  131. {
  132. struct atom_context *ctx = rdev->mode_info.atom_context;
  133. ATOM_GPIO_I2C_ASSIGMENT *gpio;
  134. struct radeon_i2c_bus_rec i2c;
  135. int index = GetIndexIntoMasterTable(DATA, GPIO_I2C_Info);
  136. struct _ATOM_GPIO_I2C_INFO *i2c_info;
  137. uint16_t data_offset, size;
  138. int i, num_indices;
  139. memset(&i2c, 0, sizeof(struct radeon_i2c_bus_rec));
  140. i2c.valid = false;
  141. if (atom_parse_data_header(ctx, index, &size, NULL, NULL, &data_offset)) {
  142. i2c_info = (struct _ATOM_GPIO_I2C_INFO *)(ctx->bios + data_offset);
  143. num_indices = (size - sizeof(ATOM_COMMON_TABLE_HEADER)) /
  144. sizeof(ATOM_GPIO_I2C_ASSIGMENT);
  145. for (i = 0; i < num_indices; i++) {
  146. gpio = &i2c_info->asGPIO_Info[i];
  147. radeon_lookup_i2c_gpio_quirks(rdev, gpio, i);
  148. if (gpio->sucI2cId.ucAccess == id) {
  149. i2c = radeon_get_bus_rec_for_i2c_gpio(gpio);
  150. break;
  151. }
  152. }
  153. }
  154. return i2c;
  155. }
  156. void radeon_atombios_i2c_init(struct radeon_device *rdev)
  157. {
  158. struct atom_context *ctx = rdev->mode_info.atom_context;
  159. ATOM_GPIO_I2C_ASSIGMENT *gpio;
  160. struct radeon_i2c_bus_rec i2c;
  161. int index = GetIndexIntoMasterTable(DATA, GPIO_I2C_Info);
  162. struct _ATOM_GPIO_I2C_INFO *i2c_info;
  163. uint16_t data_offset, size;
  164. int i, num_indices;
  165. char stmp[32];
  166. if (atom_parse_data_header(ctx, index, &size, NULL, NULL, &data_offset)) {
  167. i2c_info = (struct _ATOM_GPIO_I2C_INFO *)(ctx->bios + data_offset);
  168. num_indices = (size - sizeof(ATOM_COMMON_TABLE_HEADER)) /
  169. sizeof(ATOM_GPIO_I2C_ASSIGMENT);
  170. for (i = 0; i < num_indices; i++) {
  171. gpio = &i2c_info->asGPIO_Info[i];
  172. radeon_lookup_i2c_gpio_quirks(rdev, gpio, i);
  173. i2c = radeon_get_bus_rec_for_i2c_gpio(gpio);
  174. if (i2c.valid) {
  175. sprintf(stmp, "0x%x", i2c.i2c_id);
  176. rdev->i2c_bus[i] = radeon_i2c_create(rdev->ddev, &i2c, stmp);
  177. }
  178. }
  179. }
  180. }
  181. static struct radeon_gpio_rec radeon_lookup_gpio(struct radeon_device *rdev,
  182. u8 id)
  183. {
  184. struct atom_context *ctx = rdev->mode_info.atom_context;
  185. struct radeon_gpio_rec gpio;
  186. int index = GetIndexIntoMasterTable(DATA, GPIO_Pin_LUT);
  187. struct _ATOM_GPIO_PIN_LUT *gpio_info;
  188. ATOM_GPIO_PIN_ASSIGNMENT *pin;
  189. u16 data_offset, size;
  190. int i, num_indices;
  191. memset(&gpio, 0, sizeof(struct radeon_gpio_rec));
  192. gpio.valid = false;
  193. if (atom_parse_data_header(ctx, index, &size, NULL, NULL, &data_offset)) {
  194. gpio_info = (struct _ATOM_GPIO_PIN_LUT *)(ctx->bios + data_offset);
  195. num_indices = (size - sizeof(ATOM_COMMON_TABLE_HEADER)) /
  196. sizeof(ATOM_GPIO_PIN_ASSIGNMENT);
  197. for (i = 0; i < num_indices; i++) {
  198. pin = &gpio_info->asGPIO_Pin[i];
  199. if (id == pin->ucGPIO_ID) {
  200. gpio.id = pin->ucGPIO_ID;
  201. gpio.reg = le16_to_cpu(pin->usGpioPin_AIndex) * 4;
  202. gpio.mask = (1 << pin->ucGpioPinBitShift);
  203. gpio.valid = true;
  204. break;
  205. }
  206. }
  207. }
  208. return gpio;
  209. }
  210. static struct radeon_hpd radeon_atom_get_hpd_info_from_gpio(struct radeon_device *rdev,
  211. struct radeon_gpio_rec *gpio)
  212. {
  213. struct radeon_hpd hpd;
  214. u32 reg;
  215. memset(&hpd, 0, sizeof(struct radeon_hpd));
  216. if (ASIC_IS_DCE6(rdev))
  217. reg = SI_DC_GPIO_HPD_A;
  218. else if (ASIC_IS_DCE4(rdev))
  219. reg = EVERGREEN_DC_GPIO_HPD_A;
  220. else
  221. reg = AVIVO_DC_GPIO_HPD_A;
  222. hpd.gpio = *gpio;
  223. if (gpio->reg == reg) {
  224. switch(gpio->mask) {
  225. case (1 << 0):
  226. hpd.hpd = RADEON_HPD_1;
  227. break;
  228. case (1 << 8):
  229. hpd.hpd = RADEON_HPD_2;
  230. break;
  231. case (1 << 16):
  232. hpd.hpd = RADEON_HPD_3;
  233. break;
  234. case (1 << 24):
  235. hpd.hpd = RADEON_HPD_4;
  236. break;
  237. case (1 << 26):
  238. hpd.hpd = RADEON_HPD_5;
  239. break;
  240. case (1 << 28):
  241. hpd.hpd = RADEON_HPD_6;
  242. break;
  243. default:
  244. hpd.hpd = RADEON_HPD_NONE;
  245. break;
  246. }
  247. } else
  248. hpd.hpd = RADEON_HPD_NONE;
  249. return hpd;
  250. }
  251. static bool radeon_atom_apply_quirks(struct drm_device *dev,
  252. uint32_t supported_device,
  253. int *connector_type,
  254. struct radeon_i2c_bus_rec *i2c_bus,
  255. uint16_t *line_mux,
  256. struct radeon_hpd *hpd)
  257. {
  258. /* Asus M2A-VM HDMI board lists the DVI port as HDMI */
  259. if ((dev->pdev->device == 0x791e) &&
  260. (dev->pdev->subsystem_vendor == 0x1043) &&
  261. (dev->pdev->subsystem_device == 0x826d)) {
  262. if ((*connector_type == DRM_MODE_CONNECTOR_HDMIA) &&
  263. (supported_device == ATOM_DEVICE_DFP3_SUPPORT))
  264. *connector_type = DRM_MODE_CONNECTOR_DVID;
  265. }
  266. /* Asrock RS600 board lists the DVI port as HDMI */
  267. if ((dev->pdev->device == 0x7941) &&
  268. (dev->pdev->subsystem_vendor == 0x1849) &&
  269. (dev->pdev->subsystem_device == 0x7941)) {
  270. if ((*connector_type == DRM_MODE_CONNECTOR_HDMIA) &&
  271. (supported_device == ATOM_DEVICE_DFP3_SUPPORT))
  272. *connector_type = DRM_MODE_CONNECTOR_DVID;
  273. }
  274. /* MSI K9A2GM V2/V3 board has no HDMI or DVI */
  275. if ((dev->pdev->device == 0x796e) &&
  276. (dev->pdev->subsystem_vendor == 0x1462) &&
  277. (dev->pdev->subsystem_device == 0x7302)) {
  278. if ((supported_device == ATOM_DEVICE_DFP2_SUPPORT) ||
  279. (supported_device == ATOM_DEVICE_DFP3_SUPPORT))
  280. return false;
  281. }
  282. /* a-bit f-i90hd - ciaranm on #radeonhd - this board has no DVI */
  283. if ((dev->pdev->device == 0x7941) &&
  284. (dev->pdev->subsystem_vendor == 0x147b) &&
  285. (dev->pdev->subsystem_device == 0x2412)) {
  286. if (*connector_type == DRM_MODE_CONNECTOR_DVII)
  287. return false;
  288. }
  289. /* Falcon NW laptop lists vga ddc line for LVDS */
  290. if ((dev->pdev->device == 0x5653) &&
  291. (dev->pdev->subsystem_vendor == 0x1462) &&
  292. (dev->pdev->subsystem_device == 0x0291)) {
  293. if (*connector_type == DRM_MODE_CONNECTOR_LVDS) {
  294. i2c_bus->valid = false;
  295. *line_mux = 53;
  296. }
  297. }
  298. /* HIS X1300 is DVI+VGA, not DVI+DVI */
  299. if ((dev->pdev->device == 0x7146) &&
  300. (dev->pdev->subsystem_vendor == 0x17af) &&
  301. (dev->pdev->subsystem_device == 0x2058)) {
  302. if (supported_device == ATOM_DEVICE_DFP1_SUPPORT)
  303. return false;
  304. }
  305. /* Gigabyte X1300 is DVI+VGA, not DVI+DVI */
  306. if ((dev->pdev->device == 0x7142) &&
  307. (dev->pdev->subsystem_vendor == 0x1458) &&
  308. (dev->pdev->subsystem_device == 0x2134)) {
  309. if (supported_device == ATOM_DEVICE_DFP1_SUPPORT)
  310. return false;
  311. }
  312. /* Funky macbooks */
  313. if ((dev->pdev->device == 0x71C5) &&
  314. (dev->pdev->subsystem_vendor == 0x106b) &&
  315. (dev->pdev->subsystem_device == 0x0080)) {
  316. if ((supported_device == ATOM_DEVICE_CRT1_SUPPORT) ||
  317. (supported_device == ATOM_DEVICE_DFP2_SUPPORT))
  318. return false;
  319. if (supported_device == ATOM_DEVICE_CRT2_SUPPORT)
  320. *line_mux = 0x90;
  321. }
  322. /* mac rv630, rv730, others */
  323. if ((supported_device == ATOM_DEVICE_TV1_SUPPORT) &&
  324. (*connector_type == DRM_MODE_CONNECTOR_DVII)) {
  325. *connector_type = DRM_MODE_CONNECTOR_9PinDIN;
  326. *line_mux = CONNECTOR_7PIN_DIN_ENUM_ID1;
  327. }
  328. /* ASUS HD 3600 XT board lists the DVI port as HDMI */
  329. if ((dev->pdev->device == 0x9598) &&
  330. (dev->pdev->subsystem_vendor == 0x1043) &&
  331. (dev->pdev->subsystem_device == 0x01da)) {
  332. if (*connector_type == DRM_MODE_CONNECTOR_HDMIA) {
  333. *connector_type = DRM_MODE_CONNECTOR_DVII;
  334. }
  335. }
  336. /* ASUS HD 3600 board lists the DVI port as HDMI */
  337. if ((dev->pdev->device == 0x9598) &&
  338. (dev->pdev->subsystem_vendor == 0x1043) &&
  339. (dev->pdev->subsystem_device == 0x01e4)) {
  340. if (*connector_type == DRM_MODE_CONNECTOR_HDMIA) {
  341. *connector_type = DRM_MODE_CONNECTOR_DVII;
  342. }
  343. }
  344. /* ASUS HD 3450 board lists the DVI port as HDMI */
  345. if ((dev->pdev->device == 0x95C5) &&
  346. (dev->pdev->subsystem_vendor == 0x1043) &&
  347. (dev->pdev->subsystem_device == 0x01e2)) {
  348. if (*connector_type == DRM_MODE_CONNECTOR_HDMIA) {
  349. *connector_type = DRM_MODE_CONNECTOR_DVII;
  350. }
  351. }
  352. /* some BIOSes seem to report DAC on HDMI - usually this is a board with
  353. * HDMI + VGA reporting as HDMI
  354. */
  355. if (*connector_type == DRM_MODE_CONNECTOR_HDMIA) {
  356. if (supported_device & (ATOM_DEVICE_CRT_SUPPORT)) {
  357. *connector_type = DRM_MODE_CONNECTOR_VGA;
  358. *line_mux = 0;
  359. }
  360. }
  361. /* Acer laptop (Acer TravelMate 5730/5730G) has an HDMI port
  362. * on the laptop and a DVI port on the docking station and
  363. * both share the same encoder, hpd pin, and ddc line.
  364. * So while the bios table is technically correct,
  365. * we drop the DVI port here since xrandr has no concept of
  366. * encoders and will try and drive both connectors
  367. * with different crtcs which isn't possible on the hardware
  368. * side and leaves no crtcs for LVDS or VGA.
  369. */
  370. if (((dev->pdev->device == 0x95c4) || (dev->pdev->device == 0x9591)) &&
  371. (dev->pdev->subsystem_vendor == 0x1025) &&
  372. (dev->pdev->subsystem_device == 0x013c)) {
  373. if ((*connector_type == DRM_MODE_CONNECTOR_DVII) &&
  374. (supported_device == ATOM_DEVICE_DFP1_SUPPORT)) {
  375. /* actually it's a DVI-D port not DVI-I */
  376. *connector_type = DRM_MODE_CONNECTOR_DVID;
  377. return false;
  378. }
  379. }
  380. /* XFX Pine Group device rv730 reports no VGA DDC lines
  381. * even though they are wired up to record 0x93
  382. */
  383. if ((dev->pdev->device == 0x9498) &&
  384. (dev->pdev->subsystem_vendor == 0x1682) &&
  385. (dev->pdev->subsystem_device == 0x2452) &&
  386. (i2c_bus->valid == false) &&
  387. !(supported_device & (ATOM_DEVICE_TV_SUPPORT | ATOM_DEVICE_CV_SUPPORT))) {
  388. struct radeon_device *rdev = dev->dev_private;
  389. *i2c_bus = radeon_lookup_i2c_gpio(rdev, 0x93);
  390. }
  391. /* Fujitsu D3003-S2 board lists DVI-I as DVI-D and VGA */
  392. if (((dev->pdev->device == 0x9802) || (dev->pdev->device == 0x9806)) &&
  393. (dev->pdev->subsystem_vendor == 0x1734) &&
  394. (dev->pdev->subsystem_device == 0x11bd)) {
  395. if (*connector_type == DRM_MODE_CONNECTOR_VGA) {
  396. *connector_type = DRM_MODE_CONNECTOR_DVII;
  397. *line_mux = 0x3103;
  398. } else if (*connector_type == DRM_MODE_CONNECTOR_DVID) {
  399. *connector_type = DRM_MODE_CONNECTOR_DVII;
  400. }
  401. }
  402. return true;
  403. }
  404. const int supported_devices_connector_convert[] = {
  405. DRM_MODE_CONNECTOR_Unknown,
  406. DRM_MODE_CONNECTOR_VGA,
  407. DRM_MODE_CONNECTOR_DVII,
  408. DRM_MODE_CONNECTOR_DVID,
  409. DRM_MODE_CONNECTOR_DVIA,
  410. DRM_MODE_CONNECTOR_SVIDEO,
  411. DRM_MODE_CONNECTOR_Composite,
  412. DRM_MODE_CONNECTOR_LVDS,
  413. DRM_MODE_CONNECTOR_Unknown,
  414. DRM_MODE_CONNECTOR_Unknown,
  415. DRM_MODE_CONNECTOR_HDMIA,
  416. DRM_MODE_CONNECTOR_HDMIB,
  417. DRM_MODE_CONNECTOR_Unknown,
  418. DRM_MODE_CONNECTOR_Unknown,
  419. DRM_MODE_CONNECTOR_9PinDIN,
  420. DRM_MODE_CONNECTOR_DisplayPort
  421. };
  422. const uint16_t supported_devices_connector_object_id_convert[] = {
  423. CONNECTOR_OBJECT_ID_NONE,
  424. CONNECTOR_OBJECT_ID_VGA,
  425. CONNECTOR_OBJECT_ID_DUAL_LINK_DVI_I, /* not all boards support DL */
  426. CONNECTOR_OBJECT_ID_DUAL_LINK_DVI_D, /* not all boards support DL */
  427. CONNECTOR_OBJECT_ID_VGA, /* technically DVI-A */
  428. CONNECTOR_OBJECT_ID_COMPOSITE,
  429. CONNECTOR_OBJECT_ID_SVIDEO,
  430. CONNECTOR_OBJECT_ID_LVDS,
  431. CONNECTOR_OBJECT_ID_9PIN_DIN,
  432. CONNECTOR_OBJECT_ID_9PIN_DIN,
  433. CONNECTOR_OBJECT_ID_DISPLAYPORT,
  434. CONNECTOR_OBJECT_ID_HDMI_TYPE_A,
  435. CONNECTOR_OBJECT_ID_HDMI_TYPE_B,
  436. CONNECTOR_OBJECT_ID_SVIDEO
  437. };
  438. const int object_connector_convert[] = {
  439. DRM_MODE_CONNECTOR_Unknown,
  440. DRM_MODE_CONNECTOR_DVII,
  441. DRM_MODE_CONNECTOR_DVII,
  442. DRM_MODE_CONNECTOR_DVID,
  443. DRM_MODE_CONNECTOR_DVID,
  444. DRM_MODE_CONNECTOR_VGA,
  445. DRM_MODE_CONNECTOR_Composite,
  446. DRM_MODE_CONNECTOR_SVIDEO,
  447. DRM_MODE_CONNECTOR_Unknown,
  448. DRM_MODE_CONNECTOR_Unknown,
  449. DRM_MODE_CONNECTOR_9PinDIN,
  450. DRM_MODE_CONNECTOR_Unknown,
  451. DRM_MODE_CONNECTOR_HDMIA,
  452. DRM_MODE_CONNECTOR_HDMIB,
  453. DRM_MODE_CONNECTOR_LVDS,
  454. DRM_MODE_CONNECTOR_9PinDIN,
  455. DRM_MODE_CONNECTOR_Unknown,
  456. DRM_MODE_CONNECTOR_Unknown,
  457. DRM_MODE_CONNECTOR_Unknown,
  458. DRM_MODE_CONNECTOR_DisplayPort,
  459. DRM_MODE_CONNECTOR_eDP,
  460. DRM_MODE_CONNECTOR_Unknown
  461. };
  462. bool radeon_get_atom_connector_info_from_object_table(struct drm_device *dev)
  463. {
  464. struct radeon_device *rdev = dev->dev_private;
  465. struct radeon_mode_info *mode_info = &rdev->mode_info;
  466. struct atom_context *ctx = mode_info->atom_context;
  467. int index = GetIndexIntoMasterTable(DATA, Object_Header);
  468. u16 size, data_offset;
  469. u8 frev, crev;
  470. ATOM_CONNECTOR_OBJECT_TABLE *con_obj;
  471. ATOM_ENCODER_OBJECT_TABLE *enc_obj;
  472. ATOM_OBJECT_TABLE *router_obj;
  473. ATOM_DISPLAY_OBJECT_PATH_TABLE *path_obj;
  474. ATOM_OBJECT_HEADER *obj_header;
  475. int i, j, k, path_size, device_support;
  476. int connector_type;
  477. u16 igp_lane_info, conn_id, connector_object_id;
  478. struct radeon_i2c_bus_rec ddc_bus;
  479. struct radeon_router router;
  480. struct radeon_gpio_rec gpio;
  481. struct radeon_hpd hpd;
  482. if (!atom_parse_data_header(ctx, index, &size, &frev, &crev, &data_offset))
  483. return false;
  484. if (crev < 2)
  485. return false;
  486. obj_header = (ATOM_OBJECT_HEADER *) (ctx->bios + data_offset);
  487. path_obj = (ATOM_DISPLAY_OBJECT_PATH_TABLE *)
  488. (ctx->bios + data_offset +
  489. le16_to_cpu(obj_header->usDisplayPathTableOffset));
  490. con_obj = (ATOM_CONNECTOR_OBJECT_TABLE *)
  491. (ctx->bios + data_offset +
  492. le16_to_cpu(obj_header->usConnectorObjectTableOffset));
  493. enc_obj = (ATOM_ENCODER_OBJECT_TABLE *)
  494. (ctx->bios + data_offset +
  495. le16_to_cpu(obj_header->usEncoderObjectTableOffset));
  496. router_obj = (ATOM_OBJECT_TABLE *)
  497. (ctx->bios + data_offset +
  498. le16_to_cpu(obj_header->usRouterObjectTableOffset));
  499. device_support = le16_to_cpu(obj_header->usDeviceSupport);
  500. path_size = 0;
  501. for (i = 0; i < path_obj->ucNumOfDispPath; i++) {
  502. uint8_t *addr = (uint8_t *) path_obj->asDispPath;
  503. ATOM_DISPLAY_OBJECT_PATH *path;
  504. addr += path_size;
  505. path = (ATOM_DISPLAY_OBJECT_PATH *) addr;
  506. path_size += le16_to_cpu(path->usSize);
  507. if (device_support & le16_to_cpu(path->usDeviceTag)) {
  508. uint8_t con_obj_id, con_obj_num, con_obj_type;
  509. con_obj_id =
  510. (le16_to_cpu(path->usConnObjectId) & OBJECT_ID_MASK)
  511. >> OBJECT_ID_SHIFT;
  512. con_obj_num =
  513. (le16_to_cpu(path->usConnObjectId) & ENUM_ID_MASK)
  514. >> ENUM_ID_SHIFT;
  515. con_obj_type =
  516. (le16_to_cpu(path->usConnObjectId) &
  517. OBJECT_TYPE_MASK) >> OBJECT_TYPE_SHIFT;
  518. /* TODO CV support */
  519. if (le16_to_cpu(path->usDeviceTag) ==
  520. ATOM_DEVICE_CV_SUPPORT)
  521. continue;
  522. /* IGP chips */
  523. if ((rdev->flags & RADEON_IS_IGP) &&
  524. (con_obj_id ==
  525. CONNECTOR_OBJECT_ID_PCIE_CONNECTOR)) {
  526. uint16_t igp_offset = 0;
  527. ATOM_INTEGRATED_SYSTEM_INFO_V2 *igp_obj;
  528. index =
  529. GetIndexIntoMasterTable(DATA,
  530. IntegratedSystemInfo);
  531. if (atom_parse_data_header(ctx, index, &size, &frev,
  532. &crev, &igp_offset)) {
  533. if (crev >= 2) {
  534. igp_obj =
  535. (ATOM_INTEGRATED_SYSTEM_INFO_V2
  536. *) (ctx->bios + igp_offset);
  537. if (igp_obj) {
  538. uint32_t slot_config, ct;
  539. if (con_obj_num == 1)
  540. slot_config =
  541. igp_obj->
  542. ulDDISlot1Config;
  543. else
  544. slot_config =
  545. igp_obj->
  546. ulDDISlot2Config;
  547. ct = (slot_config >> 16) & 0xff;
  548. connector_type =
  549. object_connector_convert
  550. [ct];
  551. connector_object_id = ct;
  552. igp_lane_info =
  553. slot_config & 0xffff;
  554. } else
  555. continue;
  556. } else
  557. continue;
  558. } else {
  559. igp_lane_info = 0;
  560. connector_type =
  561. object_connector_convert[con_obj_id];
  562. connector_object_id = con_obj_id;
  563. }
  564. } else {
  565. igp_lane_info = 0;
  566. connector_type =
  567. object_connector_convert[con_obj_id];
  568. connector_object_id = con_obj_id;
  569. }
  570. if (connector_type == DRM_MODE_CONNECTOR_Unknown)
  571. continue;
  572. router.ddc_valid = false;
  573. router.cd_valid = false;
  574. for (j = 0; j < ((le16_to_cpu(path->usSize) - 8) / 2); j++) {
  575. uint8_t grph_obj_id, grph_obj_num, grph_obj_type;
  576. grph_obj_id =
  577. (le16_to_cpu(path->usGraphicObjIds[j]) &
  578. OBJECT_ID_MASK) >> OBJECT_ID_SHIFT;
  579. grph_obj_num =
  580. (le16_to_cpu(path->usGraphicObjIds[j]) &
  581. ENUM_ID_MASK) >> ENUM_ID_SHIFT;
  582. grph_obj_type =
  583. (le16_to_cpu(path->usGraphicObjIds[j]) &
  584. OBJECT_TYPE_MASK) >> OBJECT_TYPE_SHIFT;
  585. if (grph_obj_type == GRAPH_OBJECT_TYPE_ENCODER) {
  586. for (k = 0; k < enc_obj->ucNumberOfObjects; k++) {
  587. u16 encoder_obj = le16_to_cpu(enc_obj->asObjects[k].usObjectID);
  588. if (le16_to_cpu(path->usGraphicObjIds[j]) == encoder_obj) {
  589. ATOM_COMMON_RECORD_HEADER *record = (ATOM_COMMON_RECORD_HEADER *)
  590. (ctx->bios + data_offset +
  591. le16_to_cpu(enc_obj->asObjects[k].usRecordOffset));
  592. ATOM_ENCODER_CAP_RECORD *cap_record;
  593. u16 caps = 0;
  594. while (record->ucRecordSize > 0 &&
  595. record->ucRecordType > 0 &&
  596. record->ucRecordType <= ATOM_MAX_OBJECT_RECORD_NUMBER) {
  597. switch (record->ucRecordType) {
  598. case ATOM_ENCODER_CAP_RECORD_TYPE:
  599. cap_record =(ATOM_ENCODER_CAP_RECORD *)
  600. record;
  601. caps = le16_to_cpu(cap_record->usEncoderCap);
  602. break;
  603. }
  604. record = (ATOM_COMMON_RECORD_HEADER *)
  605. ((char *)record + record->ucRecordSize);
  606. }
  607. radeon_add_atom_encoder(dev,
  608. encoder_obj,
  609. le16_to_cpu
  610. (path->
  611. usDeviceTag),
  612. caps);
  613. }
  614. }
  615. } else if (grph_obj_type == GRAPH_OBJECT_TYPE_ROUTER) {
  616. for (k = 0; k < router_obj->ucNumberOfObjects; k++) {
  617. u16 router_obj_id = le16_to_cpu(router_obj->asObjects[k].usObjectID);
  618. if (le16_to_cpu(path->usGraphicObjIds[j]) == router_obj_id) {
  619. ATOM_COMMON_RECORD_HEADER *record = (ATOM_COMMON_RECORD_HEADER *)
  620. (ctx->bios + data_offset +
  621. le16_to_cpu(router_obj->asObjects[k].usRecordOffset));
  622. ATOM_I2C_RECORD *i2c_record;
  623. ATOM_I2C_ID_CONFIG_ACCESS *i2c_config;
  624. ATOM_ROUTER_DDC_PATH_SELECT_RECORD *ddc_path;
  625. ATOM_ROUTER_DATA_CLOCK_PATH_SELECT_RECORD *cd_path;
  626. ATOM_SRC_DST_TABLE_FOR_ONE_OBJECT *router_src_dst_table =
  627. (ATOM_SRC_DST_TABLE_FOR_ONE_OBJECT *)
  628. (ctx->bios + data_offset +
  629. le16_to_cpu(router_obj->asObjects[k].usSrcDstTableOffset));
  630. int enum_id;
  631. router.router_id = router_obj_id;
  632. for (enum_id = 0; enum_id < router_src_dst_table->ucNumberOfDst;
  633. enum_id++) {
  634. if (le16_to_cpu(path->usConnObjectId) ==
  635. le16_to_cpu(router_src_dst_table->usDstObjectID[enum_id]))
  636. break;
  637. }
  638. while (record->ucRecordSize > 0 &&
  639. record->ucRecordType > 0 &&
  640. record->ucRecordType <= ATOM_MAX_OBJECT_RECORD_NUMBER) {
  641. switch (record->ucRecordType) {
  642. case ATOM_I2C_RECORD_TYPE:
  643. i2c_record =
  644. (ATOM_I2C_RECORD *)
  645. record;
  646. i2c_config =
  647. (ATOM_I2C_ID_CONFIG_ACCESS *)
  648. &i2c_record->sucI2cId;
  649. router.i2c_info =
  650. radeon_lookup_i2c_gpio(rdev,
  651. i2c_config->
  652. ucAccess);
  653. router.i2c_addr = i2c_record->ucI2CAddr >> 1;
  654. break;
  655. case ATOM_ROUTER_DDC_PATH_SELECT_RECORD_TYPE:
  656. ddc_path = (ATOM_ROUTER_DDC_PATH_SELECT_RECORD *)
  657. record;
  658. router.ddc_valid = true;
  659. router.ddc_mux_type = ddc_path->ucMuxType;
  660. router.ddc_mux_control_pin = ddc_path->ucMuxControlPin;
  661. router.ddc_mux_state = ddc_path->ucMuxState[enum_id];
  662. break;
  663. case ATOM_ROUTER_DATA_CLOCK_PATH_SELECT_RECORD_TYPE:
  664. cd_path = (ATOM_ROUTER_DATA_CLOCK_PATH_SELECT_RECORD *)
  665. record;
  666. router.cd_valid = true;
  667. router.cd_mux_type = cd_path->ucMuxType;
  668. router.cd_mux_control_pin = cd_path->ucMuxControlPin;
  669. router.cd_mux_state = cd_path->ucMuxState[enum_id];
  670. break;
  671. }
  672. record = (ATOM_COMMON_RECORD_HEADER *)
  673. ((char *)record + record->ucRecordSize);
  674. }
  675. }
  676. }
  677. }
  678. }
  679. /* look up gpio for ddc, hpd */
  680. ddc_bus.valid = false;
  681. hpd.hpd = RADEON_HPD_NONE;
  682. if ((le16_to_cpu(path->usDeviceTag) &
  683. (ATOM_DEVICE_TV_SUPPORT | ATOM_DEVICE_CV_SUPPORT)) == 0) {
  684. for (j = 0; j < con_obj->ucNumberOfObjects; j++) {
  685. if (le16_to_cpu(path->usConnObjectId) ==
  686. le16_to_cpu(con_obj->asObjects[j].
  687. usObjectID)) {
  688. ATOM_COMMON_RECORD_HEADER
  689. *record =
  690. (ATOM_COMMON_RECORD_HEADER
  691. *)
  692. (ctx->bios + data_offset +
  693. le16_to_cpu(con_obj->
  694. asObjects[j].
  695. usRecordOffset));
  696. ATOM_I2C_RECORD *i2c_record;
  697. ATOM_HPD_INT_RECORD *hpd_record;
  698. ATOM_I2C_ID_CONFIG_ACCESS *i2c_config;
  699. while (record->ucRecordSize > 0 &&
  700. record->ucRecordType > 0 &&
  701. record->ucRecordType <= ATOM_MAX_OBJECT_RECORD_NUMBER) {
  702. switch (record->ucRecordType) {
  703. case ATOM_I2C_RECORD_TYPE:
  704. i2c_record =
  705. (ATOM_I2C_RECORD *)
  706. record;
  707. i2c_config =
  708. (ATOM_I2C_ID_CONFIG_ACCESS *)
  709. &i2c_record->sucI2cId;
  710. ddc_bus = radeon_lookup_i2c_gpio(rdev,
  711. i2c_config->
  712. ucAccess);
  713. break;
  714. case ATOM_HPD_INT_RECORD_TYPE:
  715. hpd_record =
  716. (ATOM_HPD_INT_RECORD *)
  717. record;
  718. gpio = radeon_lookup_gpio(rdev,
  719. hpd_record->ucHPDIntGPIOID);
  720. hpd = radeon_atom_get_hpd_info_from_gpio(rdev, &gpio);
  721. hpd.plugged_state = hpd_record->ucPlugged_PinState;
  722. break;
  723. }
  724. record =
  725. (ATOM_COMMON_RECORD_HEADER
  726. *) ((char *)record
  727. +
  728. record->
  729. ucRecordSize);
  730. }
  731. break;
  732. }
  733. }
  734. }
  735. /* needed for aux chan transactions */
  736. ddc_bus.hpd = hpd.hpd;
  737. conn_id = le16_to_cpu(path->usConnObjectId);
  738. if (!radeon_atom_apply_quirks
  739. (dev, le16_to_cpu(path->usDeviceTag), &connector_type,
  740. &ddc_bus, &conn_id, &hpd))
  741. continue;
  742. radeon_add_atom_connector(dev,
  743. conn_id,
  744. le16_to_cpu(path->
  745. usDeviceTag),
  746. connector_type, &ddc_bus,
  747. igp_lane_info,
  748. connector_object_id,
  749. &hpd,
  750. &router);
  751. }
  752. }
  753. radeon_link_encoder_connector(dev);
  754. return true;
  755. }
  756. static uint16_t atombios_get_connector_object_id(struct drm_device *dev,
  757. int connector_type,
  758. uint16_t devices)
  759. {
  760. struct radeon_device *rdev = dev->dev_private;
  761. if (rdev->flags & RADEON_IS_IGP) {
  762. return supported_devices_connector_object_id_convert
  763. [connector_type];
  764. } else if (((connector_type == DRM_MODE_CONNECTOR_DVII) ||
  765. (connector_type == DRM_MODE_CONNECTOR_DVID)) &&
  766. (devices & ATOM_DEVICE_DFP2_SUPPORT)) {
  767. struct radeon_mode_info *mode_info = &rdev->mode_info;
  768. struct atom_context *ctx = mode_info->atom_context;
  769. int index = GetIndexIntoMasterTable(DATA, XTMDS_Info);
  770. uint16_t size, data_offset;
  771. uint8_t frev, crev;
  772. ATOM_XTMDS_INFO *xtmds;
  773. if (atom_parse_data_header(ctx, index, &size, &frev, &crev, &data_offset)) {
  774. xtmds = (ATOM_XTMDS_INFO *)(ctx->bios + data_offset);
  775. if (xtmds->ucSupportedLink & ATOM_XTMDS_SUPPORTED_DUALLINK) {
  776. if (connector_type == DRM_MODE_CONNECTOR_DVII)
  777. return CONNECTOR_OBJECT_ID_DUAL_LINK_DVI_I;
  778. else
  779. return CONNECTOR_OBJECT_ID_DUAL_LINK_DVI_D;
  780. } else {
  781. if (connector_type == DRM_MODE_CONNECTOR_DVII)
  782. return CONNECTOR_OBJECT_ID_SINGLE_LINK_DVI_I;
  783. else
  784. return CONNECTOR_OBJECT_ID_SINGLE_LINK_DVI_D;
  785. }
  786. } else
  787. return supported_devices_connector_object_id_convert
  788. [connector_type];
  789. } else {
  790. return supported_devices_connector_object_id_convert
  791. [connector_type];
  792. }
  793. }
  794. struct bios_connector {
  795. bool valid;
  796. uint16_t line_mux;
  797. uint16_t devices;
  798. int connector_type;
  799. struct radeon_i2c_bus_rec ddc_bus;
  800. struct radeon_hpd hpd;
  801. };
  802. bool radeon_get_atom_connector_info_from_supported_devices_table(struct
  803. drm_device
  804. *dev)
  805. {
  806. struct radeon_device *rdev = dev->dev_private;
  807. struct radeon_mode_info *mode_info = &rdev->mode_info;
  808. struct atom_context *ctx = mode_info->atom_context;
  809. int index = GetIndexIntoMasterTable(DATA, SupportedDevicesInfo);
  810. uint16_t size, data_offset;
  811. uint8_t frev, crev;
  812. uint16_t device_support;
  813. uint8_t dac;
  814. union atom_supported_devices *supported_devices;
  815. int i, j, max_device;
  816. struct bios_connector *bios_connectors;
  817. size_t bc_size = sizeof(*bios_connectors) * ATOM_MAX_SUPPORTED_DEVICE;
  818. struct radeon_router router;
  819. router.ddc_valid = false;
  820. router.cd_valid = false;
  821. bios_connectors = kzalloc(bc_size, GFP_KERNEL);
  822. if (!bios_connectors)
  823. return false;
  824. if (!atom_parse_data_header(ctx, index, &size, &frev, &crev,
  825. &data_offset)) {
  826. kfree(bios_connectors);
  827. return false;
  828. }
  829. supported_devices =
  830. (union atom_supported_devices *)(ctx->bios + data_offset);
  831. device_support = le16_to_cpu(supported_devices->info.usDeviceSupport);
  832. if (frev > 1)
  833. max_device = ATOM_MAX_SUPPORTED_DEVICE;
  834. else
  835. max_device = ATOM_MAX_SUPPORTED_DEVICE_INFO;
  836. for (i = 0; i < max_device; i++) {
  837. ATOM_CONNECTOR_INFO_I2C ci =
  838. supported_devices->info.asConnInfo[i];
  839. bios_connectors[i].valid = false;
  840. if (!(device_support & (1 << i))) {
  841. continue;
  842. }
  843. if (i == ATOM_DEVICE_CV_INDEX) {
  844. DRM_DEBUG_KMS("Skipping Component Video\n");
  845. continue;
  846. }
  847. bios_connectors[i].connector_type =
  848. supported_devices_connector_convert[ci.sucConnectorInfo.
  849. sbfAccess.
  850. bfConnectorType];
  851. if (bios_connectors[i].connector_type ==
  852. DRM_MODE_CONNECTOR_Unknown)
  853. continue;
  854. dac = ci.sucConnectorInfo.sbfAccess.bfAssociatedDAC;
  855. bios_connectors[i].line_mux =
  856. ci.sucI2cId.ucAccess;
  857. /* give tv unique connector ids */
  858. if (i == ATOM_DEVICE_TV1_INDEX) {
  859. bios_connectors[i].ddc_bus.valid = false;
  860. bios_connectors[i].line_mux = 50;
  861. } else if (i == ATOM_DEVICE_TV2_INDEX) {
  862. bios_connectors[i].ddc_bus.valid = false;
  863. bios_connectors[i].line_mux = 51;
  864. } else if (i == ATOM_DEVICE_CV_INDEX) {
  865. bios_connectors[i].ddc_bus.valid = false;
  866. bios_connectors[i].line_mux = 52;
  867. } else
  868. bios_connectors[i].ddc_bus =
  869. radeon_lookup_i2c_gpio(rdev,
  870. bios_connectors[i].line_mux);
  871. if ((crev > 1) && (frev > 1)) {
  872. u8 isb = supported_devices->info_2d1.asIntSrcInfo[i].ucIntSrcBitmap;
  873. switch (isb) {
  874. case 0x4:
  875. bios_connectors[i].hpd.hpd = RADEON_HPD_1;
  876. break;
  877. case 0xa:
  878. bios_connectors[i].hpd.hpd = RADEON_HPD_2;
  879. break;
  880. default:
  881. bios_connectors[i].hpd.hpd = RADEON_HPD_NONE;
  882. break;
  883. }
  884. } else {
  885. if (i == ATOM_DEVICE_DFP1_INDEX)
  886. bios_connectors[i].hpd.hpd = RADEON_HPD_1;
  887. else if (i == ATOM_DEVICE_DFP2_INDEX)
  888. bios_connectors[i].hpd.hpd = RADEON_HPD_2;
  889. else
  890. bios_connectors[i].hpd.hpd = RADEON_HPD_NONE;
  891. }
  892. /* Always set the connector type to VGA for CRT1/CRT2. if they are
  893. * shared with a DVI port, we'll pick up the DVI connector when we
  894. * merge the outputs. Some bioses incorrectly list VGA ports as DVI.
  895. */
  896. if (i == ATOM_DEVICE_CRT1_INDEX || i == ATOM_DEVICE_CRT2_INDEX)
  897. bios_connectors[i].connector_type =
  898. DRM_MODE_CONNECTOR_VGA;
  899. if (!radeon_atom_apply_quirks
  900. (dev, (1 << i), &bios_connectors[i].connector_type,
  901. &bios_connectors[i].ddc_bus, &bios_connectors[i].line_mux,
  902. &bios_connectors[i].hpd))
  903. continue;
  904. bios_connectors[i].valid = true;
  905. bios_connectors[i].devices = (1 << i);
  906. if (ASIC_IS_AVIVO(rdev) || radeon_r4xx_atom)
  907. radeon_add_atom_encoder(dev,
  908. radeon_get_encoder_enum(dev,
  909. (1 << i),
  910. dac),
  911. (1 << i),
  912. 0);
  913. else
  914. radeon_add_legacy_encoder(dev,
  915. radeon_get_encoder_enum(dev,
  916. (1 << i),
  917. dac),
  918. (1 << i));
  919. }
  920. /* combine shared connectors */
  921. for (i = 0; i < max_device; i++) {
  922. if (bios_connectors[i].valid) {
  923. for (j = 0; j < max_device; j++) {
  924. if (bios_connectors[j].valid && (i != j)) {
  925. if (bios_connectors[i].line_mux ==
  926. bios_connectors[j].line_mux) {
  927. /* make sure not to combine LVDS */
  928. if (bios_connectors[i].devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  929. bios_connectors[i].line_mux = 53;
  930. bios_connectors[i].ddc_bus.valid = false;
  931. continue;
  932. }
  933. if (bios_connectors[j].devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  934. bios_connectors[j].line_mux = 53;
  935. bios_connectors[j].ddc_bus.valid = false;
  936. continue;
  937. }
  938. /* combine analog and digital for DVI-I */
  939. if (((bios_connectors[i].devices & (ATOM_DEVICE_DFP_SUPPORT)) &&
  940. (bios_connectors[j].devices & (ATOM_DEVICE_CRT_SUPPORT))) ||
  941. ((bios_connectors[j].devices & (ATOM_DEVICE_DFP_SUPPORT)) &&
  942. (bios_connectors[i].devices & (ATOM_DEVICE_CRT_SUPPORT)))) {
  943. bios_connectors[i].devices |=
  944. bios_connectors[j].devices;
  945. bios_connectors[i].connector_type =
  946. DRM_MODE_CONNECTOR_DVII;
  947. if (bios_connectors[j].devices & (ATOM_DEVICE_DFP_SUPPORT))
  948. bios_connectors[i].hpd =
  949. bios_connectors[j].hpd;
  950. bios_connectors[j].valid = false;
  951. }
  952. }
  953. }
  954. }
  955. }
  956. }
  957. /* add the connectors */
  958. for (i = 0; i < max_device; i++) {
  959. if (bios_connectors[i].valid) {
  960. uint16_t connector_object_id =
  961. atombios_get_connector_object_id(dev,
  962. bios_connectors[i].connector_type,
  963. bios_connectors[i].devices);
  964. radeon_add_atom_connector(dev,
  965. bios_connectors[i].line_mux,
  966. bios_connectors[i].devices,
  967. bios_connectors[i].
  968. connector_type,
  969. &bios_connectors[i].ddc_bus,
  970. 0,
  971. connector_object_id,
  972. &bios_connectors[i].hpd,
  973. &router);
  974. }
  975. }
  976. radeon_link_encoder_connector(dev);
  977. kfree(bios_connectors);
  978. return true;
  979. }
  980. union firmware_info {
  981. ATOM_FIRMWARE_INFO info;
  982. ATOM_FIRMWARE_INFO_V1_2 info_12;
  983. ATOM_FIRMWARE_INFO_V1_3 info_13;
  984. ATOM_FIRMWARE_INFO_V1_4 info_14;
  985. ATOM_FIRMWARE_INFO_V2_1 info_21;
  986. ATOM_FIRMWARE_INFO_V2_2 info_22;
  987. };
  988. bool radeon_atom_get_clock_info(struct drm_device *dev)
  989. {
  990. struct radeon_device *rdev = dev->dev_private;
  991. struct radeon_mode_info *mode_info = &rdev->mode_info;
  992. int index = GetIndexIntoMasterTable(DATA, FirmwareInfo);
  993. union firmware_info *firmware_info;
  994. uint8_t frev, crev;
  995. struct radeon_pll *p1pll = &rdev->clock.p1pll;
  996. struct radeon_pll *p2pll = &rdev->clock.p2pll;
  997. struct radeon_pll *dcpll = &rdev->clock.dcpll;
  998. struct radeon_pll *spll = &rdev->clock.spll;
  999. struct radeon_pll *mpll = &rdev->clock.mpll;
  1000. uint16_t data_offset;
  1001. if (atom_parse_data_header(mode_info->atom_context, index, NULL,
  1002. &frev, &crev, &data_offset)) {
  1003. firmware_info =
  1004. (union firmware_info *)(mode_info->atom_context->bios +
  1005. data_offset);
  1006. /* pixel clocks */
  1007. p1pll->reference_freq =
  1008. le16_to_cpu(firmware_info->info.usReferenceClock);
  1009. p1pll->reference_div = 0;
  1010. if (crev < 2)
  1011. p1pll->pll_out_min =
  1012. le16_to_cpu(firmware_info->info.usMinPixelClockPLL_Output);
  1013. else
  1014. p1pll->pll_out_min =
  1015. le32_to_cpu(firmware_info->info_12.ulMinPixelClockPLL_Output);
  1016. p1pll->pll_out_max =
  1017. le32_to_cpu(firmware_info->info.ulMaxPixelClockPLL_Output);
  1018. if (crev >= 4) {
  1019. p1pll->lcd_pll_out_min =
  1020. le16_to_cpu(firmware_info->info_14.usLcdMinPixelClockPLL_Output) * 100;
  1021. if (p1pll->lcd_pll_out_min == 0)
  1022. p1pll->lcd_pll_out_min = p1pll->pll_out_min;
  1023. p1pll->lcd_pll_out_max =
  1024. le16_to_cpu(firmware_info->info_14.usLcdMaxPixelClockPLL_Output) * 100;
  1025. if (p1pll->lcd_pll_out_max == 0)
  1026. p1pll->lcd_pll_out_max = p1pll->pll_out_max;
  1027. } else {
  1028. p1pll->lcd_pll_out_min = p1pll->pll_out_min;
  1029. p1pll->lcd_pll_out_max = p1pll->pll_out_max;
  1030. }
  1031. if (p1pll->pll_out_min == 0) {
  1032. if (ASIC_IS_AVIVO(rdev))
  1033. p1pll->pll_out_min = 64800;
  1034. else
  1035. p1pll->pll_out_min = 20000;
  1036. }
  1037. p1pll->pll_in_min =
  1038. le16_to_cpu(firmware_info->info.usMinPixelClockPLL_Input);
  1039. p1pll->pll_in_max =
  1040. le16_to_cpu(firmware_info->info.usMaxPixelClockPLL_Input);
  1041. *p2pll = *p1pll;
  1042. /* system clock */
  1043. if (ASIC_IS_DCE4(rdev))
  1044. spll->reference_freq =
  1045. le16_to_cpu(firmware_info->info_21.usCoreReferenceClock);
  1046. else
  1047. spll->reference_freq =
  1048. le16_to_cpu(firmware_info->info.usReferenceClock);
  1049. spll->reference_div = 0;
  1050. spll->pll_out_min =
  1051. le16_to_cpu(firmware_info->info.usMinEngineClockPLL_Output);
  1052. spll->pll_out_max =
  1053. le32_to_cpu(firmware_info->info.ulMaxEngineClockPLL_Output);
  1054. /* ??? */
  1055. if (spll->pll_out_min == 0) {
  1056. if (ASIC_IS_AVIVO(rdev))
  1057. spll->pll_out_min = 64800;
  1058. else
  1059. spll->pll_out_min = 20000;
  1060. }
  1061. spll->pll_in_min =
  1062. le16_to_cpu(firmware_info->info.usMinEngineClockPLL_Input);
  1063. spll->pll_in_max =
  1064. le16_to_cpu(firmware_info->info.usMaxEngineClockPLL_Input);
  1065. /* memory clock */
  1066. if (ASIC_IS_DCE4(rdev))
  1067. mpll->reference_freq =
  1068. le16_to_cpu(firmware_info->info_21.usMemoryReferenceClock);
  1069. else
  1070. mpll->reference_freq =
  1071. le16_to_cpu(firmware_info->info.usReferenceClock);
  1072. mpll->reference_div = 0;
  1073. mpll->pll_out_min =
  1074. le16_to_cpu(firmware_info->info.usMinMemoryClockPLL_Output);
  1075. mpll->pll_out_max =
  1076. le32_to_cpu(firmware_info->info.ulMaxMemoryClockPLL_Output);
  1077. /* ??? */
  1078. if (mpll->pll_out_min == 0) {
  1079. if (ASIC_IS_AVIVO(rdev))
  1080. mpll->pll_out_min = 64800;
  1081. else
  1082. mpll->pll_out_min = 20000;
  1083. }
  1084. mpll->pll_in_min =
  1085. le16_to_cpu(firmware_info->info.usMinMemoryClockPLL_Input);
  1086. mpll->pll_in_max =
  1087. le16_to_cpu(firmware_info->info.usMaxMemoryClockPLL_Input);
  1088. rdev->clock.default_sclk =
  1089. le32_to_cpu(firmware_info->info.ulDefaultEngineClock);
  1090. rdev->clock.default_mclk =
  1091. le32_to_cpu(firmware_info->info.ulDefaultMemoryClock);
  1092. if (ASIC_IS_DCE4(rdev)) {
  1093. rdev->clock.default_dispclk =
  1094. le32_to_cpu(firmware_info->info_21.ulDefaultDispEngineClkFreq);
  1095. if (rdev->clock.default_dispclk == 0) {
  1096. if (ASIC_IS_DCE5(rdev))
  1097. rdev->clock.default_dispclk = 54000; /* 540 Mhz */
  1098. else
  1099. rdev->clock.default_dispclk = 60000; /* 600 Mhz */
  1100. }
  1101. rdev->clock.dp_extclk =
  1102. le16_to_cpu(firmware_info->info_21.usUniphyDPModeExtClkFreq);
  1103. rdev->clock.current_dispclk = rdev->clock.default_dispclk;
  1104. }
  1105. *dcpll = *p1pll;
  1106. rdev->clock.max_pixel_clock = le16_to_cpu(firmware_info->info.usMaxPixelClock);
  1107. if (rdev->clock.max_pixel_clock == 0)
  1108. rdev->clock.max_pixel_clock = 40000;
  1109. /* not technically a clock, but... */
  1110. rdev->mode_info.firmware_flags =
  1111. le16_to_cpu(firmware_info->info.usFirmwareCapability.susAccess);
  1112. return true;
  1113. }
  1114. return false;
  1115. }
  1116. union igp_info {
  1117. struct _ATOM_INTEGRATED_SYSTEM_INFO info;
  1118. struct _ATOM_INTEGRATED_SYSTEM_INFO_V2 info_2;
  1119. struct _ATOM_INTEGRATED_SYSTEM_INFO_V6 info_6;
  1120. struct _ATOM_INTEGRATED_SYSTEM_INFO_V1_7 info_7;
  1121. struct _ATOM_INTEGRATED_SYSTEM_INFO_V1_8 info_8;
  1122. };
  1123. bool radeon_atombios_sideport_present(struct radeon_device *rdev)
  1124. {
  1125. struct radeon_mode_info *mode_info = &rdev->mode_info;
  1126. int index = GetIndexIntoMasterTable(DATA, IntegratedSystemInfo);
  1127. union igp_info *igp_info;
  1128. u8 frev, crev;
  1129. u16 data_offset;
  1130. /* sideport is AMD only */
  1131. if (rdev->family == CHIP_RS600)
  1132. return false;
  1133. if (atom_parse_data_header(mode_info->atom_context, index, NULL,
  1134. &frev, &crev, &data_offset)) {
  1135. igp_info = (union igp_info *)(mode_info->atom_context->bios +
  1136. data_offset);
  1137. switch (crev) {
  1138. case 1:
  1139. if (le32_to_cpu(igp_info->info.ulBootUpMemoryClock))
  1140. return true;
  1141. break;
  1142. case 2:
  1143. if (le32_to_cpu(igp_info->info_2.ulBootUpSidePortClock))
  1144. return true;
  1145. break;
  1146. default:
  1147. DRM_ERROR("Unsupported IGP table: %d %d\n", frev, crev);
  1148. break;
  1149. }
  1150. }
  1151. return false;
  1152. }
  1153. bool radeon_atombios_get_tmds_info(struct radeon_encoder *encoder,
  1154. struct radeon_encoder_int_tmds *tmds)
  1155. {
  1156. struct drm_device *dev = encoder->base.dev;
  1157. struct radeon_device *rdev = dev->dev_private;
  1158. struct radeon_mode_info *mode_info = &rdev->mode_info;
  1159. int index = GetIndexIntoMasterTable(DATA, TMDS_Info);
  1160. uint16_t data_offset;
  1161. struct _ATOM_TMDS_INFO *tmds_info;
  1162. uint8_t frev, crev;
  1163. uint16_t maxfreq;
  1164. int i;
  1165. if (atom_parse_data_header(mode_info->atom_context, index, NULL,
  1166. &frev, &crev, &data_offset)) {
  1167. tmds_info =
  1168. (struct _ATOM_TMDS_INFO *)(mode_info->atom_context->bios +
  1169. data_offset);
  1170. maxfreq = le16_to_cpu(tmds_info->usMaxFrequency);
  1171. for (i = 0; i < 4; i++) {
  1172. tmds->tmds_pll[i].freq =
  1173. le16_to_cpu(tmds_info->asMiscInfo[i].usFrequency);
  1174. tmds->tmds_pll[i].value =
  1175. tmds_info->asMiscInfo[i].ucPLL_ChargePump & 0x3f;
  1176. tmds->tmds_pll[i].value |=
  1177. (tmds_info->asMiscInfo[i].
  1178. ucPLL_VCO_Gain & 0x3f) << 6;
  1179. tmds->tmds_pll[i].value |=
  1180. (tmds_info->asMiscInfo[i].
  1181. ucPLL_DutyCycle & 0xf) << 12;
  1182. tmds->tmds_pll[i].value |=
  1183. (tmds_info->asMiscInfo[i].
  1184. ucPLL_VoltageSwing & 0xf) << 16;
  1185. DRM_DEBUG_KMS("TMDS PLL From ATOMBIOS %u %x\n",
  1186. tmds->tmds_pll[i].freq,
  1187. tmds->tmds_pll[i].value);
  1188. if (maxfreq == tmds->tmds_pll[i].freq) {
  1189. tmds->tmds_pll[i].freq = 0xffffffff;
  1190. break;
  1191. }
  1192. }
  1193. return true;
  1194. }
  1195. return false;
  1196. }
  1197. bool radeon_atombios_get_ppll_ss_info(struct radeon_device *rdev,
  1198. struct radeon_atom_ss *ss,
  1199. int id)
  1200. {
  1201. struct radeon_mode_info *mode_info = &rdev->mode_info;
  1202. int index = GetIndexIntoMasterTable(DATA, PPLL_SS_Info);
  1203. uint16_t data_offset, size;
  1204. struct _ATOM_SPREAD_SPECTRUM_INFO *ss_info;
  1205. uint8_t frev, crev;
  1206. int i, num_indices;
  1207. memset(ss, 0, sizeof(struct radeon_atom_ss));
  1208. if (atom_parse_data_header(mode_info->atom_context, index, &size,
  1209. &frev, &crev, &data_offset)) {
  1210. ss_info =
  1211. (struct _ATOM_SPREAD_SPECTRUM_INFO *)(mode_info->atom_context->bios + data_offset);
  1212. num_indices = (size - sizeof(ATOM_COMMON_TABLE_HEADER)) /
  1213. sizeof(ATOM_SPREAD_SPECTRUM_ASSIGNMENT);
  1214. for (i = 0; i < num_indices; i++) {
  1215. if (ss_info->asSS_Info[i].ucSS_Id == id) {
  1216. ss->percentage =
  1217. le16_to_cpu(ss_info->asSS_Info[i].usSpreadSpectrumPercentage);
  1218. ss->type = ss_info->asSS_Info[i].ucSpreadSpectrumType;
  1219. ss->step = ss_info->asSS_Info[i].ucSS_Step;
  1220. ss->delay = ss_info->asSS_Info[i].ucSS_Delay;
  1221. ss->range = ss_info->asSS_Info[i].ucSS_Range;
  1222. ss->refdiv = ss_info->asSS_Info[i].ucRecommendedRef_Div;
  1223. return true;
  1224. }
  1225. }
  1226. }
  1227. return false;
  1228. }
  1229. static void radeon_atombios_get_igp_ss_overrides(struct radeon_device *rdev,
  1230. struct radeon_atom_ss *ss,
  1231. int id)
  1232. {
  1233. struct radeon_mode_info *mode_info = &rdev->mode_info;
  1234. int index = GetIndexIntoMasterTable(DATA, IntegratedSystemInfo);
  1235. u16 data_offset, size;
  1236. union igp_info *igp_info;
  1237. u8 frev, crev;
  1238. u16 percentage = 0, rate = 0;
  1239. /* get any igp specific overrides */
  1240. if (atom_parse_data_header(mode_info->atom_context, index, &size,
  1241. &frev, &crev, &data_offset)) {
  1242. igp_info = (union igp_info *)
  1243. (mode_info->atom_context->bios + data_offset);
  1244. switch (crev) {
  1245. case 6:
  1246. switch (id) {
  1247. case ASIC_INTERNAL_SS_ON_TMDS:
  1248. percentage = le16_to_cpu(igp_info->info_6.usDVISSPercentage);
  1249. rate = le16_to_cpu(igp_info->info_6.usDVISSpreadRateIn10Hz);
  1250. break;
  1251. case ASIC_INTERNAL_SS_ON_HDMI:
  1252. percentage = le16_to_cpu(igp_info->info_6.usHDMISSPercentage);
  1253. rate = le16_to_cpu(igp_info->info_6.usHDMISSpreadRateIn10Hz);
  1254. break;
  1255. case ASIC_INTERNAL_SS_ON_LVDS:
  1256. percentage = le16_to_cpu(igp_info->info_6.usLvdsSSPercentage);
  1257. rate = le16_to_cpu(igp_info->info_6.usLvdsSSpreadRateIn10Hz);
  1258. break;
  1259. }
  1260. break;
  1261. case 7:
  1262. switch (id) {
  1263. case ASIC_INTERNAL_SS_ON_TMDS:
  1264. percentage = le16_to_cpu(igp_info->info_7.usDVISSPercentage);
  1265. rate = le16_to_cpu(igp_info->info_7.usDVISSpreadRateIn10Hz);
  1266. break;
  1267. case ASIC_INTERNAL_SS_ON_HDMI:
  1268. percentage = le16_to_cpu(igp_info->info_7.usHDMISSPercentage);
  1269. rate = le16_to_cpu(igp_info->info_7.usHDMISSpreadRateIn10Hz);
  1270. break;
  1271. case ASIC_INTERNAL_SS_ON_LVDS:
  1272. percentage = le16_to_cpu(igp_info->info_7.usLvdsSSPercentage);
  1273. rate = le16_to_cpu(igp_info->info_7.usLvdsSSpreadRateIn10Hz);
  1274. break;
  1275. }
  1276. break;
  1277. case 8:
  1278. switch (id) {
  1279. case ASIC_INTERNAL_SS_ON_TMDS:
  1280. percentage = le16_to_cpu(igp_info->info_8.usDVISSPercentage);
  1281. rate = le16_to_cpu(igp_info->info_8.usDVISSpreadRateIn10Hz);
  1282. break;
  1283. case ASIC_INTERNAL_SS_ON_HDMI:
  1284. percentage = le16_to_cpu(igp_info->info_8.usHDMISSPercentage);
  1285. rate = le16_to_cpu(igp_info->info_8.usHDMISSpreadRateIn10Hz);
  1286. break;
  1287. case ASIC_INTERNAL_SS_ON_LVDS:
  1288. percentage = le16_to_cpu(igp_info->info_8.usLvdsSSPercentage);
  1289. rate = le16_to_cpu(igp_info->info_8.usLvdsSSpreadRateIn10Hz);
  1290. break;
  1291. }
  1292. break;
  1293. default:
  1294. DRM_ERROR("Unsupported IGP table: %d %d\n", frev, crev);
  1295. break;
  1296. }
  1297. if (percentage)
  1298. ss->percentage = percentage;
  1299. if (rate)
  1300. ss->rate = rate;
  1301. }
  1302. }
  1303. union asic_ss_info {
  1304. struct _ATOM_ASIC_INTERNAL_SS_INFO info;
  1305. struct _ATOM_ASIC_INTERNAL_SS_INFO_V2 info_2;
  1306. struct _ATOM_ASIC_INTERNAL_SS_INFO_V3 info_3;
  1307. };
  1308. bool radeon_atombios_get_asic_ss_info(struct radeon_device *rdev,
  1309. struct radeon_atom_ss *ss,
  1310. int id, u32 clock)
  1311. {
  1312. struct radeon_mode_info *mode_info = &rdev->mode_info;
  1313. int index = GetIndexIntoMasterTable(DATA, ASIC_InternalSS_Info);
  1314. uint16_t data_offset, size;
  1315. union asic_ss_info *ss_info;
  1316. uint8_t frev, crev;
  1317. int i, num_indices;
  1318. if (id == ASIC_INTERNAL_MEMORY_SS) {
  1319. if (!(rdev->mode_info.firmware_flags & ATOM_BIOS_INFO_MEMORY_CLOCK_SS_SUPPORT))
  1320. return false;
  1321. }
  1322. if (id == ASIC_INTERNAL_ENGINE_SS) {
  1323. if (!(rdev->mode_info.firmware_flags & ATOM_BIOS_INFO_ENGINE_CLOCK_SS_SUPPORT))
  1324. return false;
  1325. }
  1326. memset(ss, 0, sizeof(struct radeon_atom_ss));
  1327. if (atom_parse_data_header(mode_info->atom_context, index, &size,
  1328. &frev, &crev, &data_offset)) {
  1329. ss_info =
  1330. (union asic_ss_info *)(mode_info->atom_context->bios + data_offset);
  1331. switch (frev) {
  1332. case 1:
  1333. num_indices = (size - sizeof(ATOM_COMMON_TABLE_HEADER)) /
  1334. sizeof(ATOM_ASIC_SS_ASSIGNMENT);
  1335. for (i = 0; i < num_indices; i++) {
  1336. if ((ss_info->info.asSpreadSpectrum[i].ucClockIndication == id) &&
  1337. (clock <= le32_to_cpu(ss_info->info.asSpreadSpectrum[i].ulTargetClockRange))) {
  1338. ss->percentage =
  1339. le16_to_cpu(ss_info->info.asSpreadSpectrum[i].usSpreadSpectrumPercentage);
  1340. ss->type = ss_info->info.asSpreadSpectrum[i].ucSpreadSpectrumMode;
  1341. ss->rate = le16_to_cpu(ss_info->info.asSpreadSpectrum[i].usSpreadRateInKhz);
  1342. return true;
  1343. }
  1344. }
  1345. break;
  1346. case 2:
  1347. num_indices = (size - sizeof(ATOM_COMMON_TABLE_HEADER)) /
  1348. sizeof(ATOM_ASIC_SS_ASSIGNMENT_V2);
  1349. for (i = 0; i < num_indices; i++) {
  1350. if ((ss_info->info_2.asSpreadSpectrum[i].ucClockIndication == id) &&
  1351. (clock <= le32_to_cpu(ss_info->info_2.asSpreadSpectrum[i].ulTargetClockRange))) {
  1352. ss->percentage =
  1353. le16_to_cpu(ss_info->info_2.asSpreadSpectrum[i].usSpreadSpectrumPercentage);
  1354. ss->type = ss_info->info_2.asSpreadSpectrum[i].ucSpreadSpectrumMode;
  1355. ss->rate = le16_to_cpu(ss_info->info_2.asSpreadSpectrum[i].usSpreadRateIn10Hz);
  1356. if ((crev == 2) &&
  1357. ((id == ASIC_INTERNAL_ENGINE_SS) ||
  1358. (id == ASIC_INTERNAL_MEMORY_SS)))
  1359. ss->rate /= 100;
  1360. return true;
  1361. }
  1362. }
  1363. break;
  1364. case 3:
  1365. num_indices = (size - sizeof(ATOM_COMMON_TABLE_HEADER)) /
  1366. sizeof(ATOM_ASIC_SS_ASSIGNMENT_V3);
  1367. for (i = 0; i < num_indices; i++) {
  1368. if ((ss_info->info_3.asSpreadSpectrum[i].ucClockIndication == id) &&
  1369. (clock <= le32_to_cpu(ss_info->info_3.asSpreadSpectrum[i].ulTargetClockRange))) {
  1370. ss->percentage =
  1371. le16_to_cpu(ss_info->info_3.asSpreadSpectrum[i].usSpreadSpectrumPercentage);
  1372. ss->type = ss_info->info_3.asSpreadSpectrum[i].ucSpreadSpectrumMode;
  1373. ss->rate = le16_to_cpu(ss_info->info_3.asSpreadSpectrum[i].usSpreadRateIn10Hz);
  1374. if ((id == ASIC_INTERNAL_ENGINE_SS) ||
  1375. (id == ASIC_INTERNAL_MEMORY_SS))
  1376. ss->rate /= 100;
  1377. if (rdev->flags & RADEON_IS_IGP)
  1378. radeon_atombios_get_igp_ss_overrides(rdev, ss, id);
  1379. return true;
  1380. }
  1381. }
  1382. break;
  1383. default:
  1384. DRM_ERROR("Unsupported ASIC_InternalSS_Info table: %d %d\n", frev, crev);
  1385. break;
  1386. }
  1387. }
  1388. return false;
  1389. }
  1390. union lvds_info {
  1391. struct _ATOM_LVDS_INFO info;
  1392. struct _ATOM_LVDS_INFO_V12 info_12;
  1393. };
  1394. struct radeon_encoder_atom_dig *radeon_atombios_get_lvds_info(struct
  1395. radeon_encoder
  1396. *encoder)
  1397. {
  1398. struct drm_device *dev = encoder->base.dev;
  1399. struct radeon_device *rdev = dev->dev_private;
  1400. struct radeon_mode_info *mode_info = &rdev->mode_info;
  1401. int index = GetIndexIntoMasterTable(DATA, LVDS_Info);
  1402. uint16_t data_offset, misc;
  1403. union lvds_info *lvds_info;
  1404. uint8_t frev, crev;
  1405. struct radeon_encoder_atom_dig *lvds = NULL;
  1406. int encoder_enum = (encoder->encoder_enum & ENUM_ID_MASK) >> ENUM_ID_SHIFT;
  1407. if (atom_parse_data_header(mode_info->atom_context, index, NULL,
  1408. &frev, &crev, &data_offset)) {
  1409. lvds_info =
  1410. (union lvds_info *)(mode_info->atom_context->bios + data_offset);
  1411. lvds =
  1412. kzalloc(sizeof(struct radeon_encoder_atom_dig), GFP_KERNEL);
  1413. if (!lvds)
  1414. return NULL;
  1415. lvds->native_mode.clock =
  1416. le16_to_cpu(lvds_info->info.sLCDTiming.usPixClk) * 10;
  1417. lvds->native_mode.hdisplay =
  1418. le16_to_cpu(lvds_info->info.sLCDTiming.usHActive);
  1419. lvds->native_mode.vdisplay =
  1420. le16_to_cpu(lvds_info->info.sLCDTiming.usVActive);
  1421. lvds->native_mode.htotal = lvds->native_mode.hdisplay +
  1422. le16_to_cpu(lvds_info->info.sLCDTiming.usHBlanking_Time);
  1423. lvds->native_mode.hsync_start = lvds->native_mode.hdisplay +
  1424. le16_to_cpu(lvds_info->info.sLCDTiming.usHSyncOffset);
  1425. lvds->native_mode.hsync_end = lvds->native_mode.hsync_start +
  1426. le16_to_cpu(lvds_info->info.sLCDTiming.usHSyncWidth);
  1427. lvds->native_mode.vtotal = lvds->native_mode.vdisplay +
  1428. le16_to_cpu(lvds_info->info.sLCDTiming.usVBlanking_Time);
  1429. lvds->native_mode.vsync_start = lvds->native_mode.vdisplay +
  1430. le16_to_cpu(lvds_info->info.sLCDTiming.usVSyncOffset);
  1431. lvds->native_mode.vsync_end = lvds->native_mode.vsync_start +
  1432. le16_to_cpu(lvds_info->info.sLCDTiming.usVSyncWidth);
  1433. lvds->panel_pwr_delay =
  1434. le16_to_cpu(lvds_info->info.usOffDelayInMs);
  1435. lvds->lcd_misc = lvds_info->info.ucLVDS_Misc;
  1436. misc = le16_to_cpu(lvds_info->info.sLCDTiming.susModeMiscInfo.usAccess);
  1437. if (misc & ATOM_VSYNC_POLARITY)
  1438. lvds->native_mode.flags |= DRM_MODE_FLAG_NVSYNC;
  1439. if (misc & ATOM_HSYNC_POLARITY)
  1440. lvds->native_mode.flags |= DRM_MODE_FLAG_NHSYNC;
  1441. if (misc & ATOM_COMPOSITESYNC)
  1442. lvds->native_mode.flags |= DRM_MODE_FLAG_CSYNC;
  1443. if (misc & ATOM_INTERLACE)
  1444. lvds->native_mode.flags |= DRM_MODE_FLAG_INTERLACE;
  1445. if (misc & ATOM_DOUBLE_CLOCK_MODE)
  1446. lvds->native_mode.flags |= DRM_MODE_FLAG_DBLSCAN;
  1447. lvds->native_mode.width_mm = le16_to_cpu(lvds_info->info.sLCDTiming.usImageHSize);
  1448. lvds->native_mode.height_mm = le16_to_cpu(lvds_info->info.sLCDTiming.usImageVSize);
  1449. /* set crtc values */
  1450. drm_mode_set_crtcinfo(&lvds->native_mode, CRTC_INTERLACE_HALVE_V);
  1451. lvds->lcd_ss_id = lvds_info->info.ucSS_Id;
  1452. encoder->native_mode = lvds->native_mode;
  1453. if (encoder_enum == 2)
  1454. lvds->linkb = true;
  1455. else
  1456. lvds->linkb = false;
  1457. /* parse the lcd record table */
  1458. if (le16_to_cpu(lvds_info->info.usModePatchTableOffset)) {
  1459. ATOM_FAKE_EDID_PATCH_RECORD *fake_edid_record;
  1460. ATOM_PANEL_RESOLUTION_PATCH_RECORD *panel_res_record;
  1461. bool bad_record = false;
  1462. u8 *record;
  1463. if ((frev == 1) && (crev < 2))
  1464. /* absolute */
  1465. record = (u8 *)(mode_info->atom_context->bios +
  1466. le16_to_cpu(lvds_info->info.usModePatchTableOffset));
  1467. else
  1468. /* relative */
  1469. record = (u8 *)(mode_info->atom_context->bios +
  1470. data_offset +
  1471. le16_to_cpu(lvds_info->info.usModePatchTableOffset));
  1472. while (*record != ATOM_RECORD_END_TYPE) {
  1473. switch (*record) {
  1474. case LCD_MODE_PATCH_RECORD_MODE_TYPE:
  1475. record += sizeof(ATOM_PATCH_RECORD_MODE);
  1476. break;
  1477. case LCD_RTS_RECORD_TYPE:
  1478. record += sizeof(ATOM_LCD_RTS_RECORD);
  1479. break;
  1480. case LCD_CAP_RECORD_TYPE:
  1481. record += sizeof(ATOM_LCD_MODE_CONTROL_CAP);
  1482. break;
  1483. case LCD_FAKE_EDID_PATCH_RECORD_TYPE:
  1484. fake_edid_record = (ATOM_FAKE_EDID_PATCH_RECORD *)record;
  1485. if (fake_edid_record->ucFakeEDIDLength) {
  1486. struct edid *edid;
  1487. int edid_size =
  1488. max((int)EDID_LENGTH, (int)fake_edid_record->ucFakeEDIDLength);
  1489. edid = kmalloc(edid_size, GFP_KERNEL);
  1490. if (edid) {
  1491. memcpy((u8 *)edid, (u8 *)&fake_edid_record->ucFakeEDIDString[0],
  1492. fake_edid_record->ucFakeEDIDLength);
  1493. if (drm_edid_is_valid(edid)) {
  1494. rdev->mode_info.bios_hardcoded_edid = edid;
  1495. rdev->mode_info.bios_hardcoded_edid_size = edid_size;
  1496. } else
  1497. kfree(edid);
  1498. }
  1499. }
  1500. record += fake_edid_record->ucFakeEDIDLength ?
  1501. fake_edid_record->ucFakeEDIDLength + 2 :
  1502. sizeof(ATOM_FAKE_EDID_PATCH_RECORD);
  1503. break;
  1504. case LCD_PANEL_RESOLUTION_RECORD_TYPE:
  1505. panel_res_record = (ATOM_PANEL_RESOLUTION_PATCH_RECORD *)record;
  1506. lvds->native_mode.width_mm = panel_res_record->usHSize;
  1507. lvds->native_mode.height_mm = panel_res_record->usVSize;
  1508. record += sizeof(ATOM_PANEL_RESOLUTION_PATCH_RECORD);
  1509. break;
  1510. default:
  1511. DRM_ERROR("Bad LCD record %d\n", *record);
  1512. bad_record = true;
  1513. break;
  1514. }
  1515. if (bad_record)
  1516. break;
  1517. }
  1518. }
  1519. }
  1520. return lvds;
  1521. }
  1522. struct radeon_encoder_primary_dac *
  1523. radeon_atombios_get_primary_dac_info(struct radeon_encoder *encoder)
  1524. {
  1525. struct drm_device *dev = encoder->base.dev;
  1526. struct radeon_device *rdev = dev->dev_private;
  1527. struct radeon_mode_info *mode_info = &rdev->mode_info;
  1528. int index = GetIndexIntoMasterTable(DATA, CompassionateData);
  1529. uint16_t data_offset;
  1530. struct _COMPASSIONATE_DATA *dac_info;
  1531. uint8_t frev, crev;
  1532. uint8_t bg, dac;
  1533. struct radeon_encoder_primary_dac *p_dac = NULL;
  1534. if (atom_parse_data_header(mode_info->atom_context, index, NULL,
  1535. &frev, &crev, &data_offset)) {
  1536. dac_info = (struct _COMPASSIONATE_DATA *)
  1537. (mode_info->atom_context->bios + data_offset);
  1538. p_dac = kzalloc(sizeof(struct radeon_encoder_primary_dac), GFP_KERNEL);
  1539. if (!p_dac)
  1540. return NULL;
  1541. bg = dac_info->ucDAC1_BG_Adjustment;
  1542. dac = dac_info->ucDAC1_DAC_Adjustment;
  1543. p_dac->ps2_pdac_adj = (bg << 8) | (dac);
  1544. }
  1545. return p_dac;
  1546. }
  1547. bool radeon_atom_get_tv_timings(struct radeon_device *rdev, int index,
  1548. struct drm_display_mode *mode)
  1549. {
  1550. struct radeon_mode_info *mode_info = &rdev->mode_info;
  1551. ATOM_ANALOG_TV_INFO *tv_info;
  1552. ATOM_ANALOG_TV_INFO_V1_2 *tv_info_v1_2;
  1553. ATOM_DTD_FORMAT *dtd_timings;
  1554. int data_index = GetIndexIntoMasterTable(DATA, AnalogTV_Info);
  1555. u8 frev, crev;
  1556. u16 data_offset, misc;
  1557. if (!atom_parse_data_header(mode_info->atom_context, data_index, NULL,
  1558. &frev, &crev, &data_offset))
  1559. return false;
  1560. switch (crev) {
  1561. case 1:
  1562. tv_info = (ATOM_ANALOG_TV_INFO *)(mode_info->atom_context->bios + data_offset);
  1563. if (index >= MAX_SUPPORTED_TV_TIMING)
  1564. return false;
  1565. mode->crtc_htotal = le16_to_cpu(tv_info->aModeTimings[index].usCRTC_H_Total);
  1566. mode->crtc_hdisplay = le16_to_cpu(tv_info->aModeTimings[index].usCRTC_H_Disp);
  1567. mode->crtc_hsync_start = le16_to_cpu(tv_info->aModeTimings[index].usCRTC_H_SyncStart);
  1568. mode->crtc_hsync_end = le16_to_cpu(tv_info->aModeTimings[index].usCRTC_H_SyncStart) +
  1569. le16_to_cpu(tv_info->aModeTimings[index].usCRTC_H_SyncWidth);
  1570. mode->crtc_vtotal = le16_to_cpu(tv_info->aModeTimings[index].usCRTC_V_Total);
  1571. mode->crtc_vdisplay = le16_to_cpu(tv_info->aModeTimings[index].usCRTC_V_Disp);
  1572. mode->crtc_vsync_start = le16_to_cpu(tv_info->aModeTimings[index].usCRTC_V_SyncStart);
  1573. mode->crtc_vsync_end = le16_to_cpu(tv_info->aModeTimings[index].usCRTC_V_SyncStart) +
  1574. le16_to_cpu(tv_info->aModeTimings[index].usCRTC_V_SyncWidth);
  1575. mode->flags = 0;
  1576. misc = le16_to_cpu(tv_info->aModeTimings[index].susModeMiscInfo.usAccess);
  1577. if (misc & ATOM_VSYNC_POLARITY)
  1578. mode->flags |= DRM_MODE_FLAG_NVSYNC;
  1579. if (misc & ATOM_HSYNC_POLARITY)
  1580. mode->flags |= DRM_MODE_FLAG_NHSYNC;
  1581. if (misc & ATOM_COMPOSITESYNC)
  1582. mode->flags |= DRM_MODE_FLAG_CSYNC;
  1583. if (misc & ATOM_INTERLACE)
  1584. mode->flags |= DRM_MODE_FLAG_INTERLACE;
  1585. if (misc & ATOM_DOUBLE_CLOCK_MODE)
  1586. mode->flags |= DRM_MODE_FLAG_DBLSCAN;
  1587. mode->clock = le16_to_cpu(tv_info->aModeTimings[index].usPixelClock) * 10;
  1588. if (index == 1) {
  1589. /* PAL timings appear to have wrong values for totals */
  1590. mode->crtc_htotal -= 1;
  1591. mode->crtc_vtotal -= 1;
  1592. }
  1593. break;
  1594. case 2:
  1595. tv_info_v1_2 = (ATOM_ANALOG_TV_INFO_V1_2 *)(mode_info->atom_context->bios + data_offset);
  1596. if (index >= MAX_SUPPORTED_TV_TIMING_V1_2)
  1597. return false;
  1598. dtd_timings = &tv_info_v1_2->aModeTimings[index];
  1599. mode->crtc_htotal = le16_to_cpu(dtd_timings->usHActive) +
  1600. le16_to_cpu(dtd_timings->usHBlanking_Time);
  1601. mode->crtc_hdisplay = le16_to_cpu(dtd_timings->usHActive);
  1602. mode->crtc_hsync_start = le16_to_cpu(dtd_timings->usHActive) +
  1603. le16_to_cpu(dtd_timings->usHSyncOffset);
  1604. mode->crtc_hsync_end = mode->crtc_hsync_start +
  1605. le16_to_cpu(dtd_timings->usHSyncWidth);
  1606. mode->crtc_vtotal = le16_to_cpu(dtd_timings->usVActive) +
  1607. le16_to_cpu(dtd_timings->usVBlanking_Time);
  1608. mode->crtc_vdisplay = le16_to_cpu(dtd_timings->usVActive);
  1609. mode->crtc_vsync_start = le16_to_cpu(dtd_timings->usVActive) +
  1610. le16_to_cpu(dtd_timings->usVSyncOffset);
  1611. mode->crtc_vsync_end = mode->crtc_vsync_start +
  1612. le16_to_cpu(dtd_timings->usVSyncWidth);
  1613. mode->flags = 0;
  1614. misc = le16_to_cpu(dtd_timings->susModeMiscInfo.usAccess);
  1615. if (misc & ATOM_VSYNC_POLARITY)
  1616. mode->flags |= DRM_MODE_FLAG_NVSYNC;
  1617. if (misc & ATOM_HSYNC_POLARITY)
  1618. mode->flags |= DRM_MODE_FLAG_NHSYNC;
  1619. if (misc & ATOM_COMPOSITESYNC)
  1620. mode->flags |= DRM_MODE_FLAG_CSYNC;
  1621. if (misc & ATOM_INTERLACE)
  1622. mode->flags |= DRM_MODE_FLAG_INTERLACE;
  1623. if (misc & ATOM_DOUBLE_CLOCK_MODE)
  1624. mode->flags |= DRM_MODE_FLAG_DBLSCAN;
  1625. mode->clock = le16_to_cpu(dtd_timings->usPixClk) * 10;
  1626. break;
  1627. }
  1628. return true;
  1629. }
  1630. enum radeon_tv_std
  1631. radeon_atombios_get_tv_info(struct radeon_device *rdev)
  1632. {
  1633. struct radeon_mode_info *mode_info = &rdev->mode_info;
  1634. int index = GetIndexIntoMasterTable(DATA, AnalogTV_Info);
  1635. uint16_t data_offset;
  1636. uint8_t frev, crev;
  1637. struct _ATOM_ANALOG_TV_INFO *tv_info;
  1638. enum radeon_tv_std tv_std = TV_STD_NTSC;
  1639. if (atom_parse_data_header(mode_info->atom_context, index, NULL,
  1640. &frev, &crev, &data_offset)) {
  1641. tv_info = (struct _ATOM_ANALOG_TV_INFO *)
  1642. (mode_info->atom_context->bios + data_offset);
  1643. switch (tv_info->ucTV_BootUpDefaultStandard) {
  1644. case ATOM_TV_NTSC:
  1645. tv_std = TV_STD_NTSC;
  1646. DRM_DEBUG_KMS("Default TV standard: NTSC\n");
  1647. break;
  1648. case ATOM_TV_NTSCJ:
  1649. tv_std = TV_STD_NTSC_J;
  1650. DRM_DEBUG_KMS("Default TV standard: NTSC-J\n");
  1651. break;
  1652. case ATOM_TV_PAL:
  1653. tv_std = TV_STD_PAL;
  1654. DRM_DEBUG_KMS("Default TV standard: PAL\n");
  1655. break;
  1656. case ATOM_TV_PALM:
  1657. tv_std = TV_STD_PAL_M;
  1658. DRM_DEBUG_KMS("Default TV standard: PAL-M\n");
  1659. break;
  1660. case ATOM_TV_PALN:
  1661. tv_std = TV_STD_PAL_N;
  1662. DRM_DEBUG_KMS("Default TV standard: PAL-N\n");
  1663. break;
  1664. case ATOM_TV_PALCN:
  1665. tv_std = TV_STD_PAL_CN;
  1666. DRM_DEBUG_KMS("Default TV standard: PAL-CN\n");
  1667. break;
  1668. case ATOM_TV_PAL60:
  1669. tv_std = TV_STD_PAL_60;
  1670. DRM_DEBUG_KMS("Default TV standard: PAL-60\n");
  1671. break;
  1672. case ATOM_TV_SECAM:
  1673. tv_std = TV_STD_SECAM;
  1674. DRM_DEBUG_KMS("Default TV standard: SECAM\n");
  1675. break;
  1676. default:
  1677. tv_std = TV_STD_NTSC;
  1678. DRM_DEBUG_KMS("Unknown TV standard; defaulting to NTSC\n");
  1679. break;
  1680. }
  1681. }
  1682. return tv_std;
  1683. }
  1684. struct radeon_encoder_tv_dac *
  1685. radeon_atombios_get_tv_dac_info(struct radeon_encoder *encoder)
  1686. {
  1687. struct drm_device *dev = encoder->base.dev;
  1688. struct radeon_device *rdev = dev->dev_private;
  1689. struct radeon_mode_info *mode_info = &rdev->mode_info;
  1690. int index = GetIndexIntoMasterTable(DATA, CompassionateData);
  1691. uint16_t data_offset;
  1692. struct _COMPASSIONATE_DATA *dac_info;
  1693. uint8_t frev, crev;
  1694. uint8_t bg, dac;
  1695. struct radeon_encoder_tv_dac *tv_dac = NULL;
  1696. if (atom_parse_data_header(mode_info->atom_context, index, NULL,
  1697. &frev, &crev, &data_offset)) {
  1698. dac_info = (struct _COMPASSIONATE_DATA *)
  1699. (mode_info->atom_context->bios + data_offset);
  1700. tv_dac = kzalloc(sizeof(struct radeon_encoder_tv_dac), GFP_KERNEL);
  1701. if (!tv_dac)
  1702. return NULL;
  1703. bg = dac_info->ucDAC2_CRT2_BG_Adjustment;
  1704. dac = dac_info->ucDAC2_CRT2_DAC_Adjustment;
  1705. tv_dac->ps2_tvdac_adj = (bg << 16) | (dac << 20);
  1706. bg = dac_info->ucDAC2_PAL_BG_Adjustment;
  1707. dac = dac_info->ucDAC2_PAL_DAC_Adjustment;
  1708. tv_dac->pal_tvdac_adj = (bg << 16) | (dac << 20);
  1709. bg = dac_info->ucDAC2_NTSC_BG_Adjustment;
  1710. dac = dac_info->ucDAC2_NTSC_DAC_Adjustment;
  1711. tv_dac->ntsc_tvdac_adj = (bg << 16) | (dac << 20);
  1712. tv_dac->tv_std = radeon_atombios_get_tv_info(rdev);
  1713. }
  1714. return tv_dac;
  1715. }
  1716. static const char *thermal_controller_names[] = {
  1717. "NONE",
  1718. "lm63",
  1719. "adm1032",
  1720. "adm1030",
  1721. "max6649",
  1722. "lm64",
  1723. "f75375",
  1724. "asc7xxx",
  1725. };
  1726. static const char *pp_lib_thermal_controller_names[] = {
  1727. "NONE",
  1728. "lm63",
  1729. "adm1032",
  1730. "adm1030",
  1731. "max6649",
  1732. "lm64",
  1733. "f75375",
  1734. "RV6xx",
  1735. "RV770",
  1736. "adt7473",
  1737. "NONE",
  1738. "External GPIO",
  1739. "Evergreen",
  1740. "emc2103",
  1741. "Sumo",
  1742. "Northern Islands",
  1743. "Southern Islands",
  1744. "lm96163",
  1745. "Sea Islands",
  1746. };
  1747. union power_info {
  1748. struct _ATOM_POWERPLAY_INFO info;
  1749. struct _ATOM_POWERPLAY_INFO_V2 info_2;
  1750. struct _ATOM_POWERPLAY_INFO_V3 info_3;
  1751. struct _ATOM_PPLIB_POWERPLAYTABLE pplib;
  1752. struct _ATOM_PPLIB_POWERPLAYTABLE2 pplib2;
  1753. struct _ATOM_PPLIB_POWERPLAYTABLE3 pplib3;
  1754. };
  1755. union pplib_clock_info {
  1756. struct _ATOM_PPLIB_R600_CLOCK_INFO r600;
  1757. struct _ATOM_PPLIB_RS780_CLOCK_INFO rs780;
  1758. struct _ATOM_PPLIB_EVERGREEN_CLOCK_INFO evergreen;
  1759. struct _ATOM_PPLIB_SUMO_CLOCK_INFO sumo;
  1760. struct _ATOM_PPLIB_SI_CLOCK_INFO si;
  1761. struct _ATOM_PPLIB_CI_CLOCK_INFO ci;
  1762. };
  1763. union pplib_power_state {
  1764. struct _ATOM_PPLIB_STATE v1;
  1765. struct _ATOM_PPLIB_STATE_V2 v2;
  1766. };
  1767. static void radeon_atombios_parse_misc_flags_1_3(struct radeon_device *rdev,
  1768. int state_index,
  1769. u32 misc, u32 misc2)
  1770. {
  1771. rdev->pm.power_state[state_index].misc = misc;
  1772. rdev->pm.power_state[state_index].misc2 = misc2;
  1773. /* order matters! */
  1774. if (misc & ATOM_PM_MISCINFO_POWER_SAVING_MODE)
  1775. rdev->pm.power_state[state_index].type =
  1776. POWER_STATE_TYPE_POWERSAVE;
  1777. if (misc & ATOM_PM_MISCINFO_DEFAULT_DC_STATE_ENTRY_TRUE)
  1778. rdev->pm.power_state[state_index].type =
  1779. POWER_STATE_TYPE_BATTERY;
  1780. if (misc & ATOM_PM_MISCINFO_DEFAULT_LOW_DC_STATE_ENTRY_TRUE)
  1781. rdev->pm.power_state[state_index].type =
  1782. POWER_STATE_TYPE_BATTERY;
  1783. if (misc & ATOM_PM_MISCINFO_LOAD_BALANCE_EN)
  1784. rdev->pm.power_state[state_index].type =
  1785. POWER_STATE_TYPE_BALANCED;
  1786. if (misc & ATOM_PM_MISCINFO_3D_ACCELERATION_EN) {
  1787. rdev->pm.power_state[state_index].type =
  1788. POWER_STATE_TYPE_PERFORMANCE;
  1789. rdev->pm.power_state[state_index].flags &=
  1790. ~RADEON_PM_STATE_SINGLE_DISPLAY_ONLY;
  1791. }
  1792. if (misc2 & ATOM_PM_MISCINFO2_SYSTEM_AC_LITE_MODE)
  1793. rdev->pm.power_state[state_index].type =
  1794. POWER_STATE_TYPE_BALANCED;
  1795. if (misc & ATOM_PM_MISCINFO_DRIVER_DEFAULT_MODE) {
  1796. rdev->pm.power_state[state_index].type =
  1797. POWER_STATE_TYPE_DEFAULT;
  1798. rdev->pm.default_power_state_index = state_index;
  1799. rdev->pm.power_state[state_index].default_clock_mode =
  1800. &rdev->pm.power_state[state_index].clock_info[0];
  1801. } else if (state_index == 0) {
  1802. rdev->pm.power_state[state_index].clock_info[0].flags |=
  1803. RADEON_PM_MODE_NO_DISPLAY;
  1804. }
  1805. }
  1806. static int radeon_atombios_parse_power_table_1_3(struct radeon_device *rdev)
  1807. {
  1808. struct radeon_mode_info *mode_info = &rdev->mode_info;
  1809. u32 misc, misc2 = 0;
  1810. int num_modes = 0, i;
  1811. int state_index = 0;
  1812. struct radeon_i2c_bus_rec i2c_bus;
  1813. union power_info *power_info;
  1814. int index = GetIndexIntoMasterTable(DATA, PowerPlayInfo);
  1815. u16 data_offset;
  1816. u8 frev, crev;
  1817. if (!atom_parse_data_header(mode_info->atom_context, index, NULL,
  1818. &frev, &crev, &data_offset))
  1819. return state_index;
  1820. power_info = (union power_info *)(mode_info->atom_context->bios + data_offset);
  1821. /* add the i2c bus for thermal/fan chip */
  1822. if ((power_info->info.ucOverdriveThermalController > 0) &&
  1823. (power_info->info.ucOverdriveThermalController < ARRAY_SIZE(thermal_controller_names))) {
  1824. DRM_INFO("Possible %s thermal controller at 0x%02x\n",
  1825. thermal_controller_names[power_info->info.ucOverdriveThermalController],
  1826. power_info->info.ucOverdriveControllerAddress >> 1);
  1827. i2c_bus = radeon_lookup_i2c_gpio(rdev, power_info->info.ucOverdriveI2cLine);
  1828. rdev->pm.i2c_bus = radeon_i2c_lookup(rdev, &i2c_bus);
  1829. if (rdev->pm.i2c_bus) {
  1830. struct i2c_board_info info = { };
  1831. const char *name = thermal_controller_names[power_info->info.
  1832. ucOverdriveThermalController];
  1833. info.addr = power_info->info.ucOverdriveControllerAddress >> 1;
  1834. strlcpy(info.type, name, sizeof(info.type));
  1835. i2c_new_device(&rdev->pm.i2c_bus->adapter, &info);
  1836. }
  1837. }
  1838. num_modes = power_info->info.ucNumOfPowerModeEntries;
  1839. if (num_modes > ATOM_MAX_NUMBEROF_POWER_BLOCK)
  1840. num_modes = ATOM_MAX_NUMBEROF_POWER_BLOCK;
  1841. if (num_modes == 0)
  1842. return state_index;
  1843. rdev->pm.power_state = kzalloc(sizeof(struct radeon_power_state) * num_modes, GFP_KERNEL);
  1844. if (!rdev->pm.power_state)
  1845. return state_index;
  1846. /* last mode is usually default, array is low to high */
  1847. for (i = 0; i < num_modes; i++) {
  1848. rdev->pm.power_state[state_index].clock_info =
  1849. kzalloc(sizeof(struct radeon_pm_clock_info) * 1, GFP_KERNEL);
  1850. if (!rdev->pm.power_state[state_index].clock_info)
  1851. return state_index;
  1852. rdev->pm.power_state[state_index].num_clock_modes = 1;
  1853. rdev->pm.power_state[state_index].clock_info[0].voltage.type = VOLTAGE_NONE;
  1854. switch (frev) {
  1855. case 1:
  1856. rdev->pm.power_state[state_index].clock_info[0].mclk =
  1857. le16_to_cpu(power_info->info.asPowerPlayInfo[i].usMemoryClock);
  1858. rdev->pm.power_state[state_index].clock_info[0].sclk =
  1859. le16_to_cpu(power_info->info.asPowerPlayInfo[i].usEngineClock);
  1860. /* skip invalid modes */
  1861. if ((rdev->pm.power_state[state_index].clock_info[0].mclk == 0) ||
  1862. (rdev->pm.power_state[state_index].clock_info[0].sclk == 0))
  1863. continue;
  1864. rdev->pm.power_state[state_index].pcie_lanes =
  1865. power_info->info.asPowerPlayInfo[i].ucNumPciELanes;
  1866. misc = le32_to_cpu(power_info->info.asPowerPlayInfo[i].ulMiscInfo);
  1867. if ((misc & ATOM_PM_MISCINFO_VOLTAGE_DROP_SUPPORT) ||
  1868. (misc & ATOM_PM_MISCINFO_VOLTAGE_DROP_ACTIVE_HIGH)) {
  1869. rdev->pm.power_state[state_index].clock_info[0].voltage.type =
  1870. VOLTAGE_GPIO;
  1871. rdev->pm.power_state[state_index].clock_info[0].voltage.gpio =
  1872. radeon_lookup_gpio(rdev,
  1873. power_info->info.asPowerPlayInfo[i].ucVoltageDropIndex);
  1874. if (misc & ATOM_PM_MISCINFO_VOLTAGE_DROP_ACTIVE_HIGH)
  1875. rdev->pm.power_state[state_index].clock_info[0].voltage.active_high =
  1876. true;
  1877. else
  1878. rdev->pm.power_state[state_index].clock_info[0].voltage.active_high =
  1879. false;
  1880. } else if (misc & ATOM_PM_MISCINFO_PROGRAM_VOLTAGE) {
  1881. rdev->pm.power_state[state_index].clock_info[0].voltage.type =
  1882. VOLTAGE_VDDC;
  1883. rdev->pm.power_state[state_index].clock_info[0].voltage.vddc_id =
  1884. power_info->info.asPowerPlayInfo[i].ucVoltageDropIndex;
  1885. }
  1886. rdev->pm.power_state[state_index].flags = RADEON_PM_STATE_SINGLE_DISPLAY_ONLY;
  1887. radeon_atombios_parse_misc_flags_1_3(rdev, state_index, misc, 0);
  1888. state_index++;
  1889. break;
  1890. case 2:
  1891. rdev->pm.power_state[state_index].clock_info[0].mclk =
  1892. le32_to_cpu(power_info->info_2.asPowerPlayInfo[i].ulMemoryClock);
  1893. rdev->pm.power_state[state_index].clock_info[0].sclk =
  1894. le32_to_cpu(power_info->info_2.asPowerPlayInfo[i].ulEngineClock);
  1895. /* skip invalid modes */
  1896. if ((rdev->pm.power_state[state_index].clock_info[0].mclk == 0) ||
  1897. (rdev->pm.power_state[state_index].clock_info[0].sclk == 0))
  1898. continue;
  1899. rdev->pm.power_state[state_index].pcie_lanes =
  1900. power_info->info_2.asPowerPlayInfo[i].ucNumPciELanes;
  1901. misc = le32_to_cpu(power_info->info_2.asPowerPlayInfo[i].ulMiscInfo);
  1902. misc2 = le32_to_cpu(power_info->info_2.asPowerPlayInfo[i].ulMiscInfo2);
  1903. if ((misc & ATOM_PM_MISCINFO_VOLTAGE_DROP_SUPPORT) ||
  1904. (misc & ATOM_PM_MISCINFO_VOLTAGE_DROP_ACTIVE_HIGH)) {
  1905. rdev->pm.power_state[state_index].clock_info[0].voltage.type =
  1906. VOLTAGE_GPIO;
  1907. rdev->pm.power_state[state_index].clock_info[0].voltage.gpio =
  1908. radeon_lookup_gpio(rdev,
  1909. power_info->info_2.asPowerPlayInfo[i].ucVoltageDropIndex);
  1910. if (misc & ATOM_PM_MISCINFO_VOLTAGE_DROP_ACTIVE_HIGH)
  1911. rdev->pm.power_state[state_index].clock_info[0].voltage.active_high =
  1912. true;
  1913. else
  1914. rdev->pm.power_state[state_index].clock_info[0].voltage.active_high =
  1915. false;
  1916. } else if (misc & ATOM_PM_MISCINFO_PROGRAM_VOLTAGE) {
  1917. rdev->pm.power_state[state_index].clock_info[0].voltage.type =
  1918. VOLTAGE_VDDC;
  1919. rdev->pm.power_state[state_index].clock_info[0].voltage.vddc_id =
  1920. power_info->info_2.asPowerPlayInfo[i].ucVoltageDropIndex;
  1921. }
  1922. rdev->pm.power_state[state_index].flags = RADEON_PM_STATE_SINGLE_DISPLAY_ONLY;
  1923. radeon_atombios_parse_misc_flags_1_3(rdev, state_index, misc, misc2);
  1924. state_index++;
  1925. break;
  1926. case 3:
  1927. rdev->pm.power_state[state_index].clock_info[0].mclk =
  1928. le32_to_cpu(power_info->info_3.asPowerPlayInfo[i].ulMemoryClock);
  1929. rdev->pm.power_state[state_index].clock_info[0].sclk =
  1930. le32_to_cpu(power_info->info_3.asPowerPlayInfo[i].ulEngineClock);
  1931. /* skip invalid modes */
  1932. if ((rdev->pm.power_state[state_index].clock_info[0].mclk == 0) ||
  1933. (rdev->pm.power_state[state_index].clock_info[0].sclk == 0))
  1934. continue;
  1935. rdev->pm.power_state[state_index].pcie_lanes =
  1936. power_info->info_3.asPowerPlayInfo[i].ucNumPciELanes;
  1937. misc = le32_to_cpu(power_info->info_3.asPowerPlayInfo[i].ulMiscInfo);
  1938. misc2 = le32_to_cpu(power_info->info_3.asPowerPlayInfo[i].ulMiscInfo2);
  1939. if ((misc & ATOM_PM_MISCINFO_VOLTAGE_DROP_SUPPORT) ||
  1940. (misc & ATOM_PM_MISCINFO_VOLTAGE_DROP_ACTIVE_HIGH)) {
  1941. rdev->pm.power_state[state_index].clock_info[0].voltage.type =
  1942. VOLTAGE_GPIO;
  1943. rdev->pm.power_state[state_index].clock_info[0].voltage.gpio =
  1944. radeon_lookup_gpio(rdev,
  1945. power_info->info_3.asPowerPlayInfo[i].ucVoltageDropIndex);
  1946. if (misc & ATOM_PM_MISCINFO_VOLTAGE_DROP_ACTIVE_HIGH)
  1947. rdev->pm.power_state[state_index].clock_info[0].voltage.active_high =
  1948. true;
  1949. else
  1950. rdev->pm.power_state[state_index].clock_info[0].voltage.active_high =
  1951. false;
  1952. } else if (misc & ATOM_PM_MISCINFO_PROGRAM_VOLTAGE) {
  1953. rdev->pm.power_state[state_index].clock_info[0].voltage.type =
  1954. VOLTAGE_VDDC;
  1955. rdev->pm.power_state[state_index].clock_info[0].voltage.vddc_id =
  1956. power_info->info_3.asPowerPlayInfo[i].ucVoltageDropIndex;
  1957. if (misc2 & ATOM_PM_MISCINFO2_VDDCI_DYNAMIC_VOLTAGE_EN) {
  1958. rdev->pm.power_state[state_index].clock_info[0].voltage.vddci_enabled =
  1959. true;
  1960. rdev->pm.power_state[state_index].clock_info[0].voltage.vddci_id =
  1961. power_info->info_3.asPowerPlayInfo[i].ucVDDCI_VoltageDropIndex;
  1962. }
  1963. }
  1964. rdev->pm.power_state[state_index].flags = RADEON_PM_STATE_SINGLE_DISPLAY_ONLY;
  1965. radeon_atombios_parse_misc_flags_1_3(rdev, state_index, misc, misc2);
  1966. state_index++;
  1967. break;
  1968. }
  1969. }
  1970. /* last mode is usually default */
  1971. if (rdev->pm.default_power_state_index == -1) {
  1972. rdev->pm.power_state[state_index - 1].type =
  1973. POWER_STATE_TYPE_DEFAULT;
  1974. rdev->pm.default_power_state_index = state_index - 1;
  1975. rdev->pm.power_state[state_index - 1].default_clock_mode =
  1976. &rdev->pm.power_state[state_index - 1].clock_info[0];
  1977. rdev->pm.power_state[state_index].flags &=
  1978. ~RADEON_PM_STATE_SINGLE_DISPLAY_ONLY;
  1979. rdev->pm.power_state[state_index].misc = 0;
  1980. rdev->pm.power_state[state_index].misc2 = 0;
  1981. }
  1982. return state_index;
  1983. }
  1984. static void radeon_atombios_add_pplib_thermal_controller(struct radeon_device *rdev,
  1985. ATOM_PPLIB_THERMALCONTROLLER *controller)
  1986. {
  1987. struct radeon_i2c_bus_rec i2c_bus;
  1988. /* add the i2c bus for thermal/fan chip */
  1989. if (controller->ucType > 0) {
  1990. if (controller->ucType == ATOM_PP_THERMALCONTROLLER_RV6xx) {
  1991. DRM_INFO("Internal thermal controller %s fan control\n",
  1992. (controller->ucFanParameters &
  1993. ATOM_PP_FANPARAMETERS_NOFAN) ? "without" : "with");
  1994. rdev->pm.int_thermal_type = THERMAL_TYPE_RV6XX;
  1995. } else if (controller->ucType == ATOM_PP_THERMALCONTROLLER_RV770) {
  1996. DRM_INFO("Internal thermal controller %s fan control\n",
  1997. (controller->ucFanParameters &
  1998. ATOM_PP_FANPARAMETERS_NOFAN) ? "without" : "with");
  1999. rdev->pm.int_thermal_type = THERMAL_TYPE_RV770;
  2000. } else if (controller->ucType == ATOM_PP_THERMALCONTROLLER_EVERGREEN) {
  2001. DRM_INFO("Internal thermal controller %s fan control\n",
  2002. (controller->ucFanParameters &
  2003. ATOM_PP_FANPARAMETERS_NOFAN) ? "without" : "with");
  2004. rdev->pm.int_thermal_type = THERMAL_TYPE_EVERGREEN;
  2005. } else if (controller->ucType == ATOM_PP_THERMALCONTROLLER_SUMO) {
  2006. DRM_INFO("Internal thermal controller %s fan control\n",
  2007. (controller->ucFanParameters &
  2008. ATOM_PP_FANPARAMETERS_NOFAN) ? "without" : "with");
  2009. rdev->pm.int_thermal_type = THERMAL_TYPE_SUMO;
  2010. } else if (controller->ucType == ATOM_PP_THERMALCONTROLLER_NISLANDS) {
  2011. DRM_INFO("Internal thermal controller %s fan control\n",
  2012. (controller->ucFanParameters &
  2013. ATOM_PP_FANPARAMETERS_NOFAN) ? "without" : "with");
  2014. rdev->pm.int_thermal_type = THERMAL_TYPE_NI;
  2015. } else if (controller->ucType == ATOM_PP_THERMALCONTROLLER_SISLANDS) {
  2016. DRM_INFO("Internal thermal controller %s fan control\n",
  2017. (controller->ucFanParameters &
  2018. ATOM_PP_FANPARAMETERS_NOFAN) ? "without" : "with");
  2019. rdev->pm.int_thermal_type = THERMAL_TYPE_SI;
  2020. } else if (controller->ucType == ATOM_PP_THERMALCONTROLLER_CISLANDS) {
  2021. DRM_INFO("Internal thermal controller %s fan control\n",
  2022. (controller->ucFanParameters &
  2023. ATOM_PP_FANPARAMETERS_NOFAN) ? "without" : "with");
  2024. rdev->pm.int_thermal_type = THERMAL_TYPE_CI;
  2025. } else if (controller->ucType == ATOM_PP_THERMALCONTROLLER_KAVERI) {
  2026. DRM_INFO("Internal thermal controller %s fan control\n",
  2027. (controller->ucFanParameters &
  2028. ATOM_PP_FANPARAMETERS_NOFAN) ? "without" : "with");
  2029. rdev->pm.int_thermal_type = THERMAL_TYPE_KV;
  2030. } else if ((controller->ucType ==
  2031. ATOM_PP_THERMALCONTROLLER_EXTERNAL_GPIO) ||
  2032. (controller->ucType ==
  2033. ATOM_PP_THERMALCONTROLLER_ADT7473_WITH_INTERNAL) ||
  2034. (controller->ucType ==
  2035. ATOM_PP_THERMALCONTROLLER_EMC2103_WITH_INTERNAL)) {
  2036. DRM_INFO("Special thermal controller config\n");
  2037. } else if (controller->ucType < ARRAY_SIZE(pp_lib_thermal_controller_names)) {
  2038. DRM_INFO("Possible %s thermal controller at 0x%02x %s fan control\n",
  2039. pp_lib_thermal_controller_names[controller->ucType],
  2040. controller->ucI2cAddress >> 1,
  2041. (controller->ucFanParameters &
  2042. ATOM_PP_FANPARAMETERS_NOFAN) ? "without" : "with");
  2043. i2c_bus = radeon_lookup_i2c_gpio(rdev, controller->ucI2cLine);
  2044. rdev->pm.i2c_bus = radeon_i2c_lookup(rdev, &i2c_bus);
  2045. if (rdev->pm.i2c_bus) {
  2046. struct i2c_board_info info = { };
  2047. const char *name = pp_lib_thermal_controller_names[controller->ucType];
  2048. info.addr = controller->ucI2cAddress >> 1;
  2049. strlcpy(info.type, name, sizeof(info.type));
  2050. i2c_new_device(&rdev->pm.i2c_bus->adapter, &info);
  2051. }
  2052. } else {
  2053. DRM_INFO("Unknown thermal controller type %d at 0x%02x %s fan control\n",
  2054. controller->ucType,
  2055. controller->ucI2cAddress >> 1,
  2056. (controller->ucFanParameters &
  2057. ATOM_PP_FANPARAMETERS_NOFAN) ? "without" : "with");
  2058. }
  2059. }
  2060. }
  2061. void radeon_atombios_get_default_voltages(struct radeon_device *rdev,
  2062. u16 *vddc, u16 *vddci, u16 *mvdd)
  2063. {
  2064. struct radeon_mode_info *mode_info = &rdev->mode_info;
  2065. int index = GetIndexIntoMasterTable(DATA, FirmwareInfo);
  2066. u8 frev, crev;
  2067. u16 data_offset;
  2068. union firmware_info *firmware_info;
  2069. *vddc = 0;
  2070. *vddci = 0;
  2071. *mvdd = 0;
  2072. if (atom_parse_data_header(mode_info->atom_context, index, NULL,
  2073. &frev, &crev, &data_offset)) {
  2074. firmware_info =
  2075. (union firmware_info *)(mode_info->atom_context->bios +
  2076. data_offset);
  2077. *vddc = le16_to_cpu(firmware_info->info_14.usBootUpVDDCVoltage);
  2078. if ((frev == 2) && (crev >= 2)) {
  2079. *vddci = le16_to_cpu(firmware_info->info_22.usBootUpVDDCIVoltage);
  2080. *mvdd = le16_to_cpu(firmware_info->info_22.usBootUpMVDDCVoltage);
  2081. }
  2082. }
  2083. }
  2084. static void radeon_atombios_parse_pplib_non_clock_info(struct radeon_device *rdev,
  2085. int state_index, int mode_index,
  2086. struct _ATOM_PPLIB_NONCLOCK_INFO *non_clock_info)
  2087. {
  2088. int j;
  2089. u32 misc = le32_to_cpu(non_clock_info->ulCapsAndSettings);
  2090. u32 misc2 = le16_to_cpu(non_clock_info->usClassification);
  2091. u16 vddc, vddci, mvdd;
  2092. radeon_atombios_get_default_voltages(rdev, &vddc, &vddci, &mvdd);
  2093. rdev->pm.power_state[state_index].misc = misc;
  2094. rdev->pm.power_state[state_index].misc2 = misc2;
  2095. rdev->pm.power_state[state_index].pcie_lanes =
  2096. ((misc & ATOM_PPLIB_PCIE_LINK_WIDTH_MASK) >>
  2097. ATOM_PPLIB_PCIE_LINK_WIDTH_SHIFT) + 1;
  2098. switch (misc2 & ATOM_PPLIB_CLASSIFICATION_UI_MASK) {
  2099. case ATOM_PPLIB_CLASSIFICATION_UI_BATTERY:
  2100. rdev->pm.power_state[state_index].type =
  2101. POWER_STATE_TYPE_BATTERY;
  2102. break;
  2103. case ATOM_PPLIB_CLASSIFICATION_UI_BALANCED:
  2104. rdev->pm.power_state[state_index].type =
  2105. POWER_STATE_TYPE_BALANCED;
  2106. break;
  2107. case ATOM_PPLIB_CLASSIFICATION_UI_PERFORMANCE:
  2108. rdev->pm.power_state[state_index].type =
  2109. POWER_STATE_TYPE_PERFORMANCE;
  2110. break;
  2111. case ATOM_PPLIB_CLASSIFICATION_UI_NONE:
  2112. if (misc2 & ATOM_PPLIB_CLASSIFICATION_3DPERFORMANCE)
  2113. rdev->pm.power_state[state_index].type =
  2114. POWER_STATE_TYPE_PERFORMANCE;
  2115. break;
  2116. }
  2117. rdev->pm.power_state[state_index].flags = 0;
  2118. if (misc & ATOM_PPLIB_SINGLE_DISPLAY_ONLY)
  2119. rdev->pm.power_state[state_index].flags |=
  2120. RADEON_PM_STATE_SINGLE_DISPLAY_ONLY;
  2121. if (misc2 & ATOM_PPLIB_CLASSIFICATION_BOOT) {
  2122. rdev->pm.power_state[state_index].type =
  2123. POWER_STATE_TYPE_DEFAULT;
  2124. rdev->pm.default_power_state_index = state_index;
  2125. rdev->pm.power_state[state_index].default_clock_mode =
  2126. &rdev->pm.power_state[state_index].clock_info[mode_index - 1];
  2127. if ((rdev->family >= CHIP_BARTS) && !(rdev->flags & RADEON_IS_IGP)) {
  2128. /* NI chips post without MC ucode, so default clocks are strobe mode only */
  2129. rdev->pm.default_sclk = rdev->pm.power_state[state_index].clock_info[0].sclk;
  2130. rdev->pm.default_mclk = rdev->pm.power_state[state_index].clock_info[0].mclk;
  2131. rdev->pm.default_vddc = rdev->pm.power_state[state_index].clock_info[0].voltage.voltage;
  2132. rdev->pm.default_vddci = rdev->pm.power_state[state_index].clock_info[0].voltage.vddci;
  2133. } else {
  2134. u16 max_vddci = 0;
  2135. if (ASIC_IS_DCE4(rdev))
  2136. radeon_atom_get_max_voltage(rdev,
  2137. SET_VOLTAGE_TYPE_ASIC_VDDCI,
  2138. &max_vddci);
  2139. /* patch the table values with the default sclk/mclk from firmware info */
  2140. for (j = 0; j < mode_index; j++) {
  2141. rdev->pm.power_state[state_index].clock_info[j].mclk =
  2142. rdev->clock.default_mclk;
  2143. rdev->pm.power_state[state_index].clock_info[j].sclk =
  2144. rdev->clock.default_sclk;
  2145. if (vddc)
  2146. rdev->pm.power_state[state_index].clock_info[j].voltage.voltage =
  2147. vddc;
  2148. if (max_vddci)
  2149. rdev->pm.power_state[state_index].clock_info[j].voltage.vddci =
  2150. max_vddci;
  2151. }
  2152. }
  2153. }
  2154. }
  2155. static bool radeon_atombios_parse_pplib_clock_info(struct radeon_device *rdev,
  2156. int state_index, int mode_index,
  2157. union pplib_clock_info *clock_info)
  2158. {
  2159. u32 sclk, mclk;
  2160. u16 vddc;
  2161. if (rdev->flags & RADEON_IS_IGP) {
  2162. if (rdev->family >= CHIP_PALM) {
  2163. sclk = le16_to_cpu(clock_info->sumo.usEngineClockLow);
  2164. sclk |= clock_info->sumo.ucEngineClockHigh << 16;
  2165. rdev->pm.power_state[state_index].clock_info[mode_index].sclk = sclk;
  2166. } else {
  2167. sclk = le16_to_cpu(clock_info->rs780.usLowEngineClockLow);
  2168. sclk |= clock_info->rs780.ucLowEngineClockHigh << 16;
  2169. rdev->pm.power_state[state_index].clock_info[mode_index].sclk = sclk;
  2170. }
  2171. } else if (rdev->family >= CHIP_BONAIRE) {
  2172. sclk = le16_to_cpu(clock_info->ci.usEngineClockLow);
  2173. sclk |= clock_info->ci.ucEngineClockHigh << 16;
  2174. mclk = le16_to_cpu(clock_info->ci.usMemoryClockLow);
  2175. mclk |= clock_info->ci.ucMemoryClockHigh << 16;
  2176. rdev->pm.power_state[state_index].clock_info[mode_index].mclk = mclk;
  2177. rdev->pm.power_state[state_index].clock_info[mode_index].sclk = sclk;
  2178. rdev->pm.power_state[state_index].clock_info[mode_index].voltage.type =
  2179. VOLTAGE_NONE;
  2180. } else if (rdev->family >= CHIP_TAHITI) {
  2181. sclk = le16_to_cpu(clock_info->si.usEngineClockLow);
  2182. sclk |= clock_info->si.ucEngineClockHigh << 16;
  2183. mclk = le16_to_cpu(clock_info->si.usMemoryClockLow);
  2184. mclk |= clock_info->si.ucMemoryClockHigh << 16;
  2185. rdev->pm.power_state[state_index].clock_info[mode_index].mclk = mclk;
  2186. rdev->pm.power_state[state_index].clock_info[mode_index].sclk = sclk;
  2187. rdev->pm.power_state[state_index].clock_info[mode_index].voltage.type =
  2188. VOLTAGE_SW;
  2189. rdev->pm.power_state[state_index].clock_info[mode_index].voltage.voltage =
  2190. le16_to_cpu(clock_info->si.usVDDC);
  2191. rdev->pm.power_state[state_index].clock_info[mode_index].voltage.vddci =
  2192. le16_to_cpu(clock_info->si.usVDDCI);
  2193. } else if (rdev->family >= CHIP_CEDAR) {
  2194. sclk = le16_to_cpu(clock_info->evergreen.usEngineClockLow);
  2195. sclk |= clock_info->evergreen.ucEngineClockHigh << 16;
  2196. mclk = le16_to_cpu(clock_info->evergreen.usMemoryClockLow);
  2197. mclk |= clock_info->evergreen.ucMemoryClockHigh << 16;
  2198. rdev->pm.power_state[state_index].clock_info[mode_index].mclk = mclk;
  2199. rdev->pm.power_state[state_index].clock_info[mode_index].sclk = sclk;
  2200. rdev->pm.power_state[state_index].clock_info[mode_index].voltage.type =
  2201. VOLTAGE_SW;
  2202. rdev->pm.power_state[state_index].clock_info[mode_index].voltage.voltage =
  2203. le16_to_cpu(clock_info->evergreen.usVDDC);
  2204. rdev->pm.power_state[state_index].clock_info[mode_index].voltage.vddci =
  2205. le16_to_cpu(clock_info->evergreen.usVDDCI);
  2206. } else {
  2207. sclk = le16_to_cpu(clock_info->r600.usEngineClockLow);
  2208. sclk |= clock_info->r600.ucEngineClockHigh << 16;
  2209. mclk = le16_to_cpu(clock_info->r600.usMemoryClockLow);
  2210. mclk |= clock_info->r600.ucMemoryClockHigh << 16;
  2211. rdev->pm.power_state[state_index].clock_info[mode_index].mclk = mclk;
  2212. rdev->pm.power_state[state_index].clock_info[mode_index].sclk = sclk;
  2213. rdev->pm.power_state[state_index].clock_info[mode_index].voltage.type =
  2214. VOLTAGE_SW;
  2215. rdev->pm.power_state[state_index].clock_info[mode_index].voltage.voltage =
  2216. le16_to_cpu(clock_info->r600.usVDDC);
  2217. }
  2218. /* patch up vddc if necessary */
  2219. switch (rdev->pm.power_state[state_index].clock_info[mode_index].voltage.voltage) {
  2220. case ATOM_VIRTUAL_VOLTAGE_ID0:
  2221. case ATOM_VIRTUAL_VOLTAGE_ID1:
  2222. case ATOM_VIRTUAL_VOLTAGE_ID2:
  2223. case ATOM_VIRTUAL_VOLTAGE_ID3:
  2224. case ATOM_VIRTUAL_VOLTAGE_ID4:
  2225. case ATOM_VIRTUAL_VOLTAGE_ID5:
  2226. case ATOM_VIRTUAL_VOLTAGE_ID6:
  2227. case ATOM_VIRTUAL_VOLTAGE_ID7:
  2228. if (radeon_atom_get_max_vddc(rdev, VOLTAGE_TYPE_VDDC,
  2229. rdev->pm.power_state[state_index].clock_info[mode_index].voltage.voltage,
  2230. &vddc) == 0)
  2231. rdev->pm.power_state[state_index].clock_info[mode_index].voltage.voltage = vddc;
  2232. break;
  2233. default:
  2234. break;
  2235. }
  2236. if (rdev->flags & RADEON_IS_IGP) {
  2237. /* skip invalid modes */
  2238. if (rdev->pm.power_state[state_index].clock_info[mode_index].sclk == 0)
  2239. return false;
  2240. } else {
  2241. /* skip invalid modes */
  2242. if ((rdev->pm.power_state[state_index].clock_info[mode_index].mclk == 0) ||
  2243. (rdev->pm.power_state[state_index].clock_info[mode_index].sclk == 0))
  2244. return false;
  2245. }
  2246. return true;
  2247. }
  2248. static int radeon_atombios_parse_power_table_4_5(struct radeon_device *rdev)
  2249. {
  2250. struct radeon_mode_info *mode_info = &rdev->mode_info;
  2251. struct _ATOM_PPLIB_NONCLOCK_INFO *non_clock_info;
  2252. union pplib_power_state *power_state;
  2253. int i, j;
  2254. int state_index = 0, mode_index = 0;
  2255. union pplib_clock_info *clock_info;
  2256. bool valid;
  2257. union power_info *power_info;
  2258. int index = GetIndexIntoMasterTable(DATA, PowerPlayInfo);
  2259. u16 data_offset;
  2260. u8 frev, crev;
  2261. if (!atom_parse_data_header(mode_info->atom_context, index, NULL,
  2262. &frev, &crev, &data_offset))
  2263. return state_index;
  2264. power_info = (union power_info *)(mode_info->atom_context->bios + data_offset);
  2265. radeon_atombios_add_pplib_thermal_controller(rdev, &power_info->pplib.sThermalController);
  2266. if (power_info->pplib.ucNumStates == 0)
  2267. return state_index;
  2268. rdev->pm.power_state = kzalloc(sizeof(struct radeon_power_state) *
  2269. power_info->pplib.ucNumStates, GFP_KERNEL);
  2270. if (!rdev->pm.power_state)
  2271. return state_index;
  2272. /* first mode is usually default, followed by low to high */
  2273. for (i = 0; i < power_info->pplib.ucNumStates; i++) {
  2274. mode_index = 0;
  2275. power_state = (union pplib_power_state *)
  2276. (mode_info->atom_context->bios + data_offset +
  2277. le16_to_cpu(power_info->pplib.usStateArrayOffset) +
  2278. i * power_info->pplib.ucStateEntrySize);
  2279. non_clock_info = (struct _ATOM_PPLIB_NONCLOCK_INFO *)
  2280. (mode_info->atom_context->bios + data_offset +
  2281. le16_to_cpu(power_info->pplib.usNonClockInfoArrayOffset) +
  2282. (power_state->v1.ucNonClockStateIndex *
  2283. power_info->pplib.ucNonClockSize));
  2284. rdev->pm.power_state[i].clock_info = kzalloc(sizeof(struct radeon_pm_clock_info) *
  2285. ((power_info->pplib.ucStateEntrySize - 1) ?
  2286. (power_info->pplib.ucStateEntrySize - 1) : 1),
  2287. GFP_KERNEL);
  2288. if (!rdev->pm.power_state[i].clock_info)
  2289. return state_index;
  2290. if (power_info->pplib.ucStateEntrySize - 1) {
  2291. for (j = 0; j < (power_info->pplib.ucStateEntrySize - 1); j++) {
  2292. clock_info = (union pplib_clock_info *)
  2293. (mode_info->atom_context->bios + data_offset +
  2294. le16_to_cpu(power_info->pplib.usClockInfoArrayOffset) +
  2295. (power_state->v1.ucClockStateIndices[j] *
  2296. power_info->pplib.ucClockInfoSize));
  2297. valid = radeon_atombios_parse_pplib_clock_info(rdev,
  2298. state_index, mode_index,
  2299. clock_info);
  2300. if (valid)
  2301. mode_index++;
  2302. }
  2303. } else {
  2304. rdev->pm.power_state[state_index].clock_info[0].mclk =
  2305. rdev->clock.default_mclk;
  2306. rdev->pm.power_state[state_index].clock_info[0].sclk =
  2307. rdev->clock.default_sclk;
  2308. mode_index++;
  2309. }
  2310. rdev->pm.power_state[state_index].num_clock_modes = mode_index;
  2311. if (mode_index) {
  2312. radeon_atombios_parse_pplib_non_clock_info(rdev, state_index, mode_index,
  2313. non_clock_info);
  2314. state_index++;
  2315. }
  2316. }
  2317. /* if multiple clock modes, mark the lowest as no display */
  2318. for (i = 0; i < state_index; i++) {
  2319. if (rdev->pm.power_state[i].num_clock_modes > 1)
  2320. rdev->pm.power_state[i].clock_info[0].flags |=
  2321. RADEON_PM_MODE_NO_DISPLAY;
  2322. }
  2323. /* first mode is usually default */
  2324. if (rdev->pm.default_power_state_index == -1) {
  2325. rdev->pm.power_state[0].type =
  2326. POWER_STATE_TYPE_DEFAULT;
  2327. rdev->pm.default_power_state_index = 0;
  2328. rdev->pm.power_state[0].default_clock_mode =
  2329. &rdev->pm.power_state[0].clock_info[0];
  2330. }
  2331. return state_index;
  2332. }
  2333. static int radeon_atombios_parse_power_table_6(struct radeon_device *rdev)
  2334. {
  2335. struct radeon_mode_info *mode_info = &rdev->mode_info;
  2336. struct _ATOM_PPLIB_NONCLOCK_INFO *non_clock_info;
  2337. union pplib_power_state *power_state;
  2338. int i, j, non_clock_array_index, clock_array_index;
  2339. int state_index = 0, mode_index = 0;
  2340. union pplib_clock_info *clock_info;
  2341. struct _StateArray *state_array;
  2342. struct _ClockInfoArray *clock_info_array;
  2343. struct _NonClockInfoArray *non_clock_info_array;
  2344. bool valid;
  2345. union power_info *power_info;
  2346. int index = GetIndexIntoMasterTable(DATA, PowerPlayInfo);
  2347. u16 data_offset;
  2348. u8 frev, crev;
  2349. u8 *power_state_offset;
  2350. if (!atom_parse_data_header(mode_info->atom_context, index, NULL,
  2351. &frev, &crev, &data_offset))
  2352. return state_index;
  2353. power_info = (union power_info *)(mode_info->atom_context->bios + data_offset);
  2354. radeon_atombios_add_pplib_thermal_controller(rdev, &power_info->pplib.sThermalController);
  2355. state_array = (struct _StateArray *)
  2356. (mode_info->atom_context->bios + data_offset +
  2357. le16_to_cpu(power_info->pplib.usStateArrayOffset));
  2358. clock_info_array = (struct _ClockInfoArray *)
  2359. (mode_info->atom_context->bios + data_offset +
  2360. le16_to_cpu(power_info->pplib.usClockInfoArrayOffset));
  2361. non_clock_info_array = (struct _NonClockInfoArray *)
  2362. (mode_info->atom_context->bios + data_offset +
  2363. le16_to_cpu(power_info->pplib.usNonClockInfoArrayOffset));
  2364. if (state_array->ucNumEntries == 0)
  2365. return state_index;
  2366. rdev->pm.power_state = kzalloc(sizeof(struct radeon_power_state) *
  2367. state_array->ucNumEntries, GFP_KERNEL);
  2368. if (!rdev->pm.power_state)
  2369. return state_index;
  2370. power_state_offset = (u8 *)state_array->states;
  2371. for (i = 0; i < state_array->ucNumEntries; i++) {
  2372. mode_index = 0;
  2373. power_state = (union pplib_power_state *)power_state_offset;
  2374. non_clock_array_index = power_state->v2.nonClockInfoIndex;
  2375. non_clock_info = (struct _ATOM_PPLIB_NONCLOCK_INFO *)
  2376. &non_clock_info_array->nonClockInfo[non_clock_array_index];
  2377. rdev->pm.power_state[i].clock_info = kzalloc(sizeof(struct radeon_pm_clock_info) *
  2378. (power_state->v2.ucNumDPMLevels ?
  2379. power_state->v2.ucNumDPMLevels : 1),
  2380. GFP_KERNEL);
  2381. if (!rdev->pm.power_state[i].clock_info)
  2382. return state_index;
  2383. if (power_state->v2.ucNumDPMLevels) {
  2384. for (j = 0; j < power_state->v2.ucNumDPMLevels; j++) {
  2385. clock_array_index = power_state->v2.clockInfoIndex[j];
  2386. clock_info = (union pplib_clock_info *)
  2387. &clock_info_array->clockInfo[clock_array_index * clock_info_array->ucEntrySize];
  2388. valid = radeon_atombios_parse_pplib_clock_info(rdev,
  2389. state_index, mode_index,
  2390. clock_info);
  2391. if (valid)
  2392. mode_index++;
  2393. }
  2394. } else {
  2395. rdev->pm.power_state[state_index].clock_info[0].mclk =
  2396. rdev->clock.default_mclk;
  2397. rdev->pm.power_state[state_index].clock_info[0].sclk =
  2398. rdev->clock.default_sclk;
  2399. mode_index++;
  2400. }
  2401. rdev->pm.power_state[state_index].num_clock_modes = mode_index;
  2402. if (mode_index) {
  2403. radeon_atombios_parse_pplib_non_clock_info(rdev, state_index, mode_index,
  2404. non_clock_info);
  2405. state_index++;
  2406. }
  2407. power_state_offset += 2 + power_state->v2.ucNumDPMLevels;
  2408. }
  2409. /* if multiple clock modes, mark the lowest as no display */
  2410. for (i = 0; i < state_index; i++) {
  2411. if (rdev->pm.power_state[i].num_clock_modes > 1)
  2412. rdev->pm.power_state[i].clock_info[0].flags |=
  2413. RADEON_PM_MODE_NO_DISPLAY;
  2414. }
  2415. /* first mode is usually default */
  2416. if (rdev->pm.default_power_state_index == -1) {
  2417. rdev->pm.power_state[0].type =
  2418. POWER_STATE_TYPE_DEFAULT;
  2419. rdev->pm.default_power_state_index = 0;
  2420. rdev->pm.power_state[0].default_clock_mode =
  2421. &rdev->pm.power_state[0].clock_info[0];
  2422. }
  2423. return state_index;
  2424. }
  2425. void radeon_atombios_get_power_modes(struct radeon_device *rdev)
  2426. {
  2427. struct radeon_mode_info *mode_info = &rdev->mode_info;
  2428. int index = GetIndexIntoMasterTable(DATA, PowerPlayInfo);
  2429. u16 data_offset;
  2430. u8 frev, crev;
  2431. int state_index = 0;
  2432. rdev->pm.default_power_state_index = -1;
  2433. if (atom_parse_data_header(mode_info->atom_context, index, NULL,
  2434. &frev, &crev, &data_offset)) {
  2435. switch (frev) {
  2436. case 1:
  2437. case 2:
  2438. case 3:
  2439. state_index = radeon_atombios_parse_power_table_1_3(rdev);
  2440. break;
  2441. case 4:
  2442. case 5:
  2443. state_index = radeon_atombios_parse_power_table_4_5(rdev);
  2444. break;
  2445. case 6:
  2446. state_index = radeon_atombios_parse_power_table_6(rdev);
  2447. break;
  2448. default:
  2449. break;
  2450. }
  2451. }
  2452. if (state_index == 0) {
  2453. rdev->pm.power_state = kzalloc(sizeof(struct radeon_power_state), GFP_KERNEL);
  2454. if (rdev->pm.power_state) {
  2455. rdev->pm.power_state[0].clock_info =
  2456. kzalloc(sizeof(struct radeon_pm_clock_info) * 1, GFP_KERNEL);
  2457. if (rdev->pm.power_state[0].clock_info) {
  2458. /* add the default mode */
  2459. rdev->pm.power_state[state_index].type =
  2460. POWER_STATE_TYPE_DEFAULT;
  2461. rdev->pm.power_state[state_index].num_clock_modes = 1;
  2462. rdev->pm.power_state[state_index].clock_info[0].mclk = rdev->clock.default_mclk;
  2463. rdev->pm.power_state[state_index].clock_info[0].sclk = rdev->clock.default_sclk;
  2464. rdev->pm.power_state[state_index].default_clock_mode =
  2465. &rdev->pm.power_state[state_index].clock_info[0];
  2466. rdev->pm.power_state[state_index].clock_info[0].voltage.type = VOLTAGE_NONE;
  2467. rdev->pm.power_state[state_index].pcie_lanes = 16;
  2468. rdev->pm.default_power_state_index = state_index;
  2469. rdev->pm.power_state[state_index].flags = 0;
  2470. state_index++;
  2471. }
  2472. }
  2473. }
  2474. rdev->pm.num_power_states = state_index;
  2475. rdev->pm.current_power_state_index = rdev->pm.default_power_state_index;
  2476. rdev->pm.current_clock_mode_index = 0;
  2477. if (rdev->pm.default_power_state_index >= 0)
  2478. rdev->pm.current_vddc =
  2479. rdev->pm.power_state[rdev->pm.default_power_state_index].clock_info[0].voltage.voltage;
  2480. else
  2481. rdev->pm.current_vddc = 0;
  2482. }
  2483. union get_clock_dividers {
  2484. struct _COMPUTE_MEMORY_ENGINE_PLL_PARAMETERS v1;
  2485. struct _COMPUTE_MEMORY_ENGINE_PLL_PARAMETERS_V2 v2;
  2486. struct _COMPUTE_MEMORY_ENGINE_PLL_PARAMETERS_V3 v3;
  2487. struct _COMPUTE_MEMORY_ENGINE_PLL_PARAMETERS_V4 v4;
  2488. struct _COMPUTE_MEMORY_ENGINE_PLL_PARAMETERS_V5 v5;
  2489. struct _COMPUTE_GPU_CLOCK_INPUT_PARAMETERS_V1_6 v6_in;
  2490. struct _COMPUTE_GPU_CLOCK_OUTPUT_PARAMETERS_V1_6 v6_out;
  2491. };
  2492. int radeon_atom_get_clock_dividers(struct radeon_device *rdev,
  2493. u8 clock_type,
  2494. u32 clock,
  2495. bool strobe_mode,
  2496. struct atom_clock_dividers *dividers)
  2497. {
  2498. union get_clock_dividers args;
  2499. int index = GetIndexIntoMasterTable(COMMAND, ComputeMemoryEnginePLL);
  2500. u8 frev, crev;
  2501. memset(&args, 0, sizeof(args));
  2502. memset(dividers, 0, sizeof(struct atom_clock_dividers));
  2503. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  2504. return -EINVAL;
  2505. switch (crev) {
  2506. case 1:
  2507. /* r4xx, r5xx */
  2508. args.v1.ucAction = clock_type;
  2509. args.v1.ulClock = cpu_to_le32(clock); /* 10 khz */
  2510. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  2511. dividers->post_div = args.v1.ucPostDiv;
  2512. dividers->fb_div = args.v1.ucFbDiv;
  2513. dividers->enable_post_div = true;
  2514. break;
  2515. case 2:
  2516. case 3:
  2517. case 5:
  2518. /* r6xx, r7xx, evergreen, ni, si */
  2519. if (rdev->family <= CHIP_RV770) {
  2520. args.v2.ucAction = clock_type;
  2521. args.v2.ulClock = cpu_to_le32(clock); /* 10 khz */
  2522. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  2523. dividers->post_div = args.v2.ucPostDiv;
  2524. dividers->fb_div = le16_to_cpu(args.v2.usFbDiv);
  2525. dividers->ref_div = args.v2.ucAction;
  2526. if (rdev->family == CHIP_RV770) {
  2527. dividers->enable_post_div = (le32_to_cpu(args.v2.ulClock) & (1 << 24)) ?
  2528. true : false;
  2529. dividers->vco_mode = (le32_to_cpu(args.v2.ulClock) & (1 << 25)) ? 1 : 0;
  2530. } else
  2531. dividers->enable_post_div = (dividers->fb_div & 1) ? true : false;
  2532. } else {
  2533. if (clock_type == COMPUTE_ENGINE_PLL_PARAM) {
  2534. args.v3.ulClockParams = cpu_to_le32((clock_type << 24) | clock);
  2535. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  2536. dividers->post_div = args.v3.ucPostDiv;
  2537. dividers->enable_post_div = (args.v3.ucCntlFlag &
  2538. ATOM_PLL_CNTL_FLAG_PLL_POST_DIV_EN) ? true : false;
  2539. dividers->enable_dithen = (args.v3.ucCntlFlag &
  2540. ATOM_PLL_CNTL_FLAG_FRACTION_DISABLE) ? false : true;
  2541. dividers->whole_fb_div = le16_to_cpu(args.v3.ulFbDiv.usFbDiv);
  2542. dividers->frac_fb_div = le16_to_cpu(args.v3.ulFbDiv.usFbDivFrac);
  2543. dividers->ref_div = args.v3.ucRefDiv;
  2544. dividers->vco_mode = (args.v3.ucCntlFlag &
  2545. ATOM_PLL_CNTL_FLAG_MPLL_VCO_MODE) ? 1 : 0;
  2546. } else {
  2547. /* for SI we use ComputeMemoryClockParam for memory plls */
  2548. if (rdev->family >= CHIP_TAHITI)
  2549. return -EINVAL;
  2550. args.v5.ulClockParams = cpu_to_le32((clock_type << 24) | clock);
  2551. if (strobe_mode)
  2552. args.v5.ucInputFlag = ATOM_PLL_INPUT_FLAG_PLL_STROBE_MODE_EN;
  2553. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  2554. dividers->post_div = args.v5.ucPostDiv;
  2555. dividers->enable_post_div = (args.v5.ucCntlFlag &
  2556. ATOM_PLL_CNTL_FLAG_PLL_POST_DIV_EN) ? true : false;
  2557. dividers->enable_dithen = (args.v5.ucCntlFlag &
  2558. ATOM_PLL_CNTL_FLAG_FRACTION_DISABLE) ? false : true;
  2559. dividers->whole_fb_div = le16_to_cpu(args.v5.ulFbDiv.usFbDiv);
  2560. dividers->frac_fb_div = le16_to_cpu(args.v5.ulFbDiv.usFbDivFrac);
  2561. dividers->ref_div = args.v5.ucRefDiv;
  2562. dividers->vco_mode = (args.v5.ucCntlFlag &
  2563. ATOM_PLL_CNTL_FLAG_MPLL_VCO_MODE) ? 1 : 0;
  2564. }
  2565. }
  2566. break;
  2567. case 4:
  2568. /* fusion */
  2569. args.v4.ulClock = cpu_to_le32(clock); /* 10 khz */
  2570. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  2571. dividers->post_divider = dividers->post_div = args.v4.ucPostDiv;
  2572. dividers->real_clock = le32_to_cpu(args.v4.ulClock);
  2573. break;
  2574. case 6:
  2575. /* CI */
  2576. /* COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK, COMPUTE_GPUCLK_INPUT_FLAG_SCLK */
  2577. args.v6_in.ulClock.ulComputeClockFlag = clock_type;
  2578. args.v6_in.ulClock.ulClockFreq = cpu_to_le32(clock); /* 10 khz */
  2579. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  2580. dividers->whole_fb_div = le16_to_cpu(args.v6_out.ulFbDiv.usFbDiv);
  2581. dividers->frac_fb_div = le16_to_cpu(args.v6_out.ulFbDiv.usFbDivFrac);
  2582. dividers->ref_div = args.v6_out.ucPllRefDiv;
  2583. dividers->post_div = args.v6_out.ucPllPostDiv;
  2584. dividers->flags = args.v6_out.ucPllCntlFlag;
  2585. dividers->real_clock = le32_to_cpu(args.v6_out.ulClock.ulClock);
  2586. dividers->post_divider = args.v6_out.ulClock.ucPostDiv;
  2587. break;
  2588. default:
  2589. return -EINVAL;
  2590. }
  2591. return 0;
  2592. }
  2593. int radeon_atom_get_memory_pll_dividers(struct radeon_device *rdev,
  2594. u32 clock,
  2595. bool strobe_mode,
  2596. struct atom_mpll_param *mpll_param)
  2597. {
  2598. COMPUTE_MEMORY_CLOCK_PARAM_PARAMETERS_V2_1 args;
  2599. int index = GetIndexIntoMasterTable(COMMAND, ComputeMemoryClockParam);
  2600. u8 frev, crev;
  2601. memset(&args, 0, sizeof(args));
  2602. memset(mpll_param, 0, sizeof(struct atom_mpll_param));
  2603. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  2604. return -EINVAL;
  2605. switch (frev) {
  2606. case 2:
  2607. switch (crev) {
  2608. case 1:
  2609. /* SI */
  2610. args.ulClock = cpu_to_le32(clock); /* 10 khz */
  2611. args.ucInputFlag = 0;
  2612. if (strobe_mode)
  2613. args.ucInputFlag |= MPLL_INPUT_FLAG_STROBE_MODE_EN;
  2614. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  2615. mpll_param->clkfrac = le16_to_cpu(args.ulFbDiv.usFbDivFrac);
  2616. mpll_param->clkf = le16_to_cpu(args.ulFbDiv.usFbDiv);
  2617. mpll_param->post_div = args.ucPostDiv;
  2618. mpll_param->dll_speed = args.ucDllSpeed;
  2619. mpll_param->bwcntl = args.ucBWCntl;
  2620. mpll_param->vco_mode =
  2621. (args.ucPllCntlFlag & MPLL_CNTL_FLAG_VCO_MODE_MASK) ? 1 : 0;
  2622. mpll_param->yclk_sel =
  2623. (args.ucPllCntlFlag & MPLL_CNTL_FLAG_BYPASS_DQ_PLL) ? 1 : 0;
  2624. mpll_param->qdr =
  2625. (args.ucPllCntlFlag & MPLL_CNTL_FLAG_QDR_ENABLE) ? 1 : 0;
  2626. mpll_param->half_rate =
  2627. (args.ucPllCntlFlag & MPLL_CNTL_FLAG_AD_HALF_RATE) ? 1 : 0;
  2628. break;
  2629. default:
  2630. return -EINVAL;
  2631. }
  2632. break;
  2633. default:
  2634. return -EINVAL;
  2635. }
  2636. return 0;
  2637. }
  2638. void radeon_atom_set_clock_gating(struct radeon_device *rdev, int enable)
  2639. {
  2640. DYNAMIC_CLOCK_GATING_PS_ALLOCATION args;
  2641. int index = GetIndexIntoMasterTable(COMMAND, DynamicClockGating);
  2642. args.ucEnable = enable;
  2643. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  2644. }
  2645. uint32_t radeon_atom_get_engine_clock(struct radeon_device *rdev)
  2646. {
  2647. GET_ENGINE_CLOCK_PS_ALLOCATION args;
  2648. int index = GetIndexIntoMasterTable(COMMAND, GetEngineClock);
  2649. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  2650. return le32_to_cpu(args.ulReturnEngineClock);
  2651. }
  2652. uint32_t radeon_atom_get_memory_clock(struct radeon_device *rdev)
  2653. {
  2654. GET_MEMORY_CLOCK_PS_ALLOCATION args;
  2655. int index = GetIndexIntoMasterTable(COMMAND, GetMemoryClock);
  2656. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  2657. return le32_to_cpu(args.ulReturnMemoryClock);
  2658. }
  2659. void radeon_atom_set_engine_clock(struct radeon_device *rdev,
  2660. uint32_t eng_clock)
  2661. {
  2662. SET_ENGINE_CLOCK_PS_ALLOCATION args;
  2663. int index = GetIndexIntoMasterTable(COMMAND, SetEngineClock);
  2664. args.ulTargetEngineClock = cpu_to_le32(eng_clock); /* 10 khz */
  2665. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  2666. }
  2667. void radeon_atom_set_memory_clock(struct radeon_device *rdev,
  2668. uint32_t mem_clock)
  2669. {
  2670. SET_MEMORY_CLOCK_PS_ALLOCATION args;
  2671. int index = GetIndexIntoMasterTable(COMMAND, SetMemoryClock);
  2672. if (rdev->flags & RADEON_IS_IGP)
  2673. return;
  2674. args.ulTargetMemoryClock = cpu_to_le32(mem_clock); /* 10 khz */
  2675. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  2676. }
  2677. void radeon_atom_set_engine_dram_timings(struct radeon_device *rdev,
  2678. u32 eng_clock, u32 mem_clock)
  2679. {
  2680. SET_ENGINE_CLOCK_PS_ALLOCATION args;
  2681. int index = GetIndexIntoMasterTable(COMMAND, DynamicMemorySettings);
  2682. u32 tmp;
  2683. memset(&args, 0, sizeof(args));
  2684. tmp = eng_clock & SET_CLOCK_FREQ_MASK;
  2685. tmp |= (COMPUTE_ENGINE_PLL_PARAM << 24);
  2686. args.ulTargetEngineClock = cpu_to_le32(tmp);
  2687. if (mem_clock)
  2688. args.sReserved.ulClock = cpu_to_le32(mem_clock & SET_CLOCK_FREQ_MASK);
  2689. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  2690. }
  2691. void radeon_atom_update_memory_dll(struct radeon_device *rdev,
  2692. u32 mem_clock)
  2693. {
  2694. u32 args;
  2695. int index = GetIndexIntoMasterTable(COMMAND, DynamicMemorySettings);
  2696. args = cpu_to_le32(mem_clock); /* 10 khz */
  2697. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  2698. }
  2699. void radeon_atom_set_ac_timing(struct radeon_device *rdev,
  2700. u32 mem_clock)
  2701. {
  2702. SET_MEMORY_CLOCK_PS_ALLOCATION args;
  2703. int index = GetIndexIntoMasterTable(COMMAND, DynamicMemorySettings);
  2704. u32 tmp = mem_clock | (COMPUTE_MEMORY_PLL_PARAM << 24);
  2705. args.ulTargetMemoryClock = cpu_to_le32(tmp); /* 10 khz */
  2706. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  2707. }
  2708. union set_voltage {
  2709. struct _SET_VOLTAGE_PS_ALLOCATION alloc;
  2710. struct _SET_VOLTAGE_PARAMETERS v1;
  2711. struct _SET_VOLTAGE_PARAMETERS_V2 v2;
  2712. struct _SET_VOLTAGE_PARAMETERS_V1_3 v3;
  2713. };
  2714. void radeon_atom_set_voltage(struct radeon_device *rdev, u16 voltage_level, u8 voltage_type)
  2715. {
  2716. union set_voltage args;
  2717. int index = GetIndexIntoMasterTable(COMMAND, SetVoltage);
  2718. u8 frev, crev, volt_index = voltage_level;
  2719. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  2720. return;
  2721. /* 0xff01 is a flag rather then an actual voltage */
  2722. if (voltage_level == 0xff01)
  2723. return;
  2724. switch (crev) {
  2725. case 1:
  2726. args.v1.ucVoltageType = voltage_type;
  2727. args.v1.ucVoltageMode = SET_ASIC_VOLTAGE_MODE_ALL_SOURCE;
  2728. args.v1.ucVoltageIndex = volt_index;
  2729. break;
  2730. case 2:
  2731. args.v2.ucVoltageType = voltage_type;
  2732. args.v2.ucVoltageMode = SET_ASIC_VOLTAGE_MODE_SET_VOLTAGE;
  2733. args.v2.usVoltageLevel = cpu_to_le16(voltage_level);
  2734. break;
  2735. case 3:
  2736. args.v3.ucVoltageType = voltage_type;
  2737. args.v3.ucVoltageMode = ATOM_SET_VOLTAGE;
  2738. args.v3.usVoltageLevel = cpu_to_le16(voltage_level);
  2739. break;
  2740. default:
  2741. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  2742. return;
  2743. }
  2744. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  2745. }
  2746. int radeon_atom_get_max_vddc(struct radeon_device *rdev, u8 voltage_type,
  2747. u16 voltage_id, u16 *voltage)
  2748. {
  2749. union set_voltage args;
  2750. int index = GetIndexIntoMasterTable(COMMAND, SetVoltage);
  2751. u8 frev, crev;
  2752. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  2753. return -EINVAL;
  2754. switch (crev) {
  2755. case 1:
  2756. return -EINVAL;
  2757. case 2:
  2758. args.v2.ucVoltageType = SET_VOLTAGE_GET_MAX_VOLTAGE;
  2759. args.v2.ucVoltageMode = 0;
  2760. args.v2.usVoltageLevel = 0;
  2761. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  2762. *voltage = le16_to_cpu(args.v2.usVoltageLevel);
  2763. break;
  2764. case 3:
  2765. args.v3.ucVoltageType = voltage_type;
  2766. args.v3.ucVoltageMode = ATOM_GET_VOLTAGE_LEVEL;
  2767. args.v3.usVoltageLevel = cpu_to_le16(voltage_id);
  2768. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  2769. *voltage = le16_to_cpu(args.v3.usVoltageLevel);
  2770. break;
  2771. default:
  2772. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  2773. return -EINVAL;
  2774. }
  2775. return 0;
  2776. }
  2777. int radeon_atom_get_leakage_vddc_based_on_leakage_idx(struct radeon_device *rdev,
  2778. u16 *voltage,
  2779. u16 leakage_idx)
  2780. {
  2781. return radeon_atom_get_max_vddc(rdev, VOLTAGE_TYPE_VDDC, leakage_idx, voltage);
  2782. }
  2783. int radeon_atom_get_leakage_id_from_vbios(struct radeon_device *rdev,
  2784. u16 *leakage_id)
  2785. {
  2786. union set_voltage args;
  2787. int index = GetIndexIntoMasterTable(COMMAND, SetVoltage);
  2788. u8 frev, crev;
  2789. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  2790. return -EINVAL;
  2791. switch (crev) {
  2792. case 3:
  2793. case 4:
  2794. args.v3.ucVoltageType = 0;
  2795. args.v3.ucVoltageMode = ATOM_GET_LEAKAGE_ID;
  2796. args.v3.usVoltageLevel = 0;
  2797. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  2798. *leakage_id = le16_to_cpu(args.v3.usVoltageLevel);
  2799. break;
  2800. default:
  2801. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  2802. return -EINVAL;
  2803. }
  2804. return 0;
  2805. }
  2806. int radeon_atom_get_leakage_vddc_based_on_leakage_params(struct radeon_device *rdev,
  2807. u16 *vddc, u16 *vddci,
  2808. u16 virtual_voltage_id,
  2809. u16 vbios_voltage_id)
  2810. {
  2811. int index = GetIndexIntoMasterTable(DATA, ASIC_ProfilingInfo);
  2812. u8 frev, crev;
  2813. u16 data_offset, size;
  2814. int i, j;
  2815. ATOM_ASIC_PROFILING_INFO_V2_1 *profile;
  2816. u16 *leakage_bin, *vddc_id_buf, *vddc_buf, *vddci_id_buf, *vddci_buf;
  2817. *vddc = 0;
  2818. *vddci = 0;
  2819. if (!atom_parse_data_header(rdev->mode_info.atom_context, index, &size,
  2820. &frev, &crev, &data_offset))
  2821. return -EINVAL;
  2822. profile = (ATOM_ASIC_PROFILING_INFO_V2_1 *)
  2823. (rdev->mode_info.atom_context->bios + data_offset);
  2824. switch (frev) {
  2825. case 1:
  2826. return -EINVAL;
  2827. case 2:
  2828. switch (crev) {
  2829. case 1:
  2830. if (size < sizeof(ATOM_ASIC_PROFILING_INFO_V2_1))
  2831. return -EINVAL;
  2832. leakage_bin = (u16 *)
  2833. (rdev->mode_info.atom_context->bios + data_offset +
  2834. le16_to_cpu(profile->usLeakageBinArrayOffset));
  2835. vddc_id_buf = (u16 *)
  2836. (rdev->mode_info.atom_context->bios + data_offset +
  2837. le16_to_cpu(profile->usElbVDDC_IdArrayOffset));
  2838. vddc_buf = (u16 *)
  2839. (rdev->mode_info.atom_context->bios + data_offset +
  2840. le16_to_cpu(profile->usElbVDDC_LevelArrayOffset));
  2841. vddci_id_buf = (u16 *)
  2842. (rdev->mode_info.atom_context->bios + data_offset +
  2843. le16_to_cpu(profile->usElbVDDCI_IdArrayOffset));
  2844. vddci_buf = (u16 *)
  2845. (rdev->mode_info.atom_context->bios + data_offset +
  2846. le16_to_cpu(profile->usElbVDDCI_LevelArrayOffset));
  2847. if (profile->ucElbVDDC_Num > 0) {
  2848. for (i = 0; i < profile->ucElbVDDC_Num; i++) {
  2849. if (vddc_id_buf[i] == virtual_voltage_id) {
  2850. for (j = 0; j < profile->ucLeakageBinNum; j++) {
  2851. if (vbios_voltage_id <= leakage_bin[j]) {
  2852. *vddc = vddc_buf[j * profile->ucElbVDDC_Num + i];
  2853. break;
  2854. }
  2855. }
  2856. break;
  2857. }
  2858. }
  2859. }
  2860. if (profile->ucElbVDDCI_Num > 0) {
  2861. for (i = 0; i < profile->ucElbVDDCI_Num; i++) {
  2862. if (vddci_id_buf[i] == virtual_voltage_id) {
  2863. for (j = 0; j < profile->ucLeakageBinNum; j++) {
  2864. if (vbios_voltage_id <= leakage_bin[j]) {
  2865. *vddci = vddci_buf[j * profile->ucElbVDDCI_Num + i];
  2866. break;
  2867. }
  2868. }
  2869. break;
  2870. }
  2871. }
  2872. }
  2873. break;
  2874. default:
  2875. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  2876. return -EINVAL;
  2877. }
  2878. break;
  2879. default:
  2880. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  2881. return -EINVAL;
  2882. }
  2883. return 0;
  2884. }
  2885. int radeon_atom_get_voltage_gpio_settings(struct radeon_device *rdev,
  2886. u16 voltage_level, u8 voltage_type,
  2887. u32 *gpio_value, u32 *gpio_mask)
  2888. {
  2889. union set_voltage args;
  2890. int index = GetIndexIntoMasterTable(COMMAND, SetVoltage);
  2891. u8 frev, crev;
  2892. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  2893. return -EINVAL;
  2894. switch (crev) {
  2895. case 1:
  2896. return -EINVAL;
  2897. case 2:
  2898. args.v2.ucVoltageType = voltage_type;
  2899. args.v2.ucVoltageMode = SET_ASIC_VOLTAGE_MODE_GET_GPIOMASK;
  2900. args.v2.usVoltageLevel = cpu_to_le16(voltage_level);
  2901. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  2902. *gpio_mask = le32_to_cpu(*(u32 *)&args.v2);
  2903. args.v2.ucVoltageType = voltage_type;
  2904. args.v2.ucVoltageMode = SET_ASIC_VOLTAGE_MODE_GET_GPIOVAL;
  2905. args.v2.usVoltageLevel = cpu_to_le16(voltage_level);
  2906. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  2907. *gpio_value = le32_to_cpu(*(u32 *)&args.v2);
  2908. break;
  2909. default:
  2910. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  2911. return -EINVAL;
  2912. }
  2913. return 0;
  2914. }
  2915. union voltage_object_info {
  2916. struct _ATOM_VOLTAGE_OBJECT_INFO v1;
  2917. struct _ATOM_VOLTAGE_OBJECT_INFO_V2 v2;
  2918. struct _ATOM_VOLTAGE_OBJECT_INFO_V3_1 v3;
  2919. };
  2920. union voltage_object {
  2921. struct _ATOM_VOLTAGE_OBJECT v1;
  2922. struct _ATOM_VOLTAGE_OBJECT_V2 v2;
  2923. union _ATOM_VOLTAGE_OBJECT_V3 v3;
  2924. };
  2925. static ATOM_VOLTAGE_OBJECT *atom_lookup_voltage_object_v1(ATOM_VOLTAGE_OBJECT_INFO *v1,
  2926. u8 voltage_type)
  2927. {
  2928. u32 size = le16_to_cpu(v1->sHeader.usStructureSize);
  2929. u32 offset = offsetof(ATOM_VOLTAGE_OBJECT_INFO, asVoltageObj[0]);
  2930. u8 *start = (u8 *)v1;
  2931. while (offset < size) {
  2932. ATOM_VOLTAGE_OBJECT *vo = (ATOM_VOLTAGE_OBJECT *)(start + offset);
  2933. if (vo->ucVoltageType == voltage_type)
  2934. return vo;
  2935. offset += offsetof(ATOM_VOLTAGE_OBJECT, asFormula.ucVIDAdjustEntries) +
  2936. vo->asFormula.ucNumOfVoltageEntries;
  2937. }
  2938. return NULL;
  2939. }
  2940. static ATOM_VOLTAGE_OBJECT_V2 *atom_lookup_voltage_object_v2(ATOM_VOLTAGE_OBJECT_INFO_V2 *v2,
  2941. u8 voltage_type)
  2942. {
  2943. u32 size = le16_to_cpu(v2->sHeader.usStructureSize);
  2944. u32 offset = offsetof(ATOM_VOLTAGE_OBJECT_INFO_V2, asVoltageObj[0]);
  2945. u8 *start = (u8*)v2;
  2946. while (offset < size) {
  2947. ATOM_VOLTAGE_OBJECT_V2 *vo = (ATOM_VOLTAGE_OBJECT_V2 *)(start + offset);
  2948. if (vo->ucVoltageType == voltage_type)
  2949. return vo;
  2950. offset += offsetof(ATOM_VOLTAGE_OBJECT_V2, asFormula.asVIDAdjustEntries) +
  2951. (vo->asFormula.ucNumOfVoltageEntries * sizeof(VOLTAGE_LUT_ENTRY));
  2952. }
  2953. return NULL;
  2954. }
  2955. static ATOM_VOLTAGE_OBJECT_V3 *atom_lookup_voltage_object_v3(ATOM_VOLTAGE_OBJECT_INFO_V3_1 *v3,
  2956. u8 voltage_type, u8 voltage_mode)
  2957. {
  2958. u32 size = le16_to_cpu(v3->sHeader.usStructureSize);
  2959. u32 offset = offsetof(ATOM_VOLTAGE_OBJECT_INFO_V3_1, asVoltageObj[0]);
  2960. u8 *start = (u8*)v3;
  2961. while (offset < size) {
  2962. ATOM_VOLTAGE_OBJECT_V3 *vo = (ATOM_VOLTAGE_OBJECT_V3 *)(start + offset);
  2963. if ((vo->asGpioVoltageObj.sHeader.ucVoltageType == voltage_type) &&
  2964. (vo->asGpioVoltageObj.sHeader.ucVoltageMode == voltage_mode))
  2965. return vo;
  2966. offset += le16_to_cpu(vo->asGpioVoltageObj.sHeader.usSize);
  2967. }
  2968. return NULL;
  2969. }
  2970. bool
  2971. radeon_atom_is_voltage_gpio(struct radeon_device *rdev,
  2972. u8 voltage_type, u8 voltage_mode)
  2973. {
  2974. int index = GetIndexIntoMasterTable(DATA, VoltageObjectInfo);
  2975. u8 frev, crev;
  2976. u16 data_offset, size;
  2977. union voltage_object_info *voltage_info;
  2978. union voltage_object *voltage_object = NULL;
  2979. if (atom_parse_data_header(rdev->mode_info.atom_context, index, &size,
  2980. &frev, &crev, &data_offset)) {
  2981. voltage_info = (union voltage_object_info *)
  2982. (rdev->mode_info.atom_context->bios + data_offset);
  2983. switch (frev) {
  2984. case 1:
  2985. case 2:
  2986. switch (crev) {
  2987. case 1:
  2988. voltage_object = (union voltage_object *)
  2989. atom_lookup_voltage_object_v1(&voltage_info->v1, voltage_type);
  2990. if (voltage_object &&
  2991. (voltage_object->v1.asControl.ucVoltageControlId == VOLTAGE_CONTROLLED_BY_GPIO))
  2992. return true;
  2993. break;
  2994. case 2:
  2995. voltage_object = (union voltage_object *)
  2996. atom_lookup_voltage_object_v2(&voltage_info->v2, voltage_type);
  2997. if (voltage_object &&
  2998. (voltage_object->v2.asControl.ucVoltageControlId == VOLTAGE_CONTROLLED_BY_GPIO))
  2999. return true;
  3000. break;
  3001. default:
  3002. DRM_ERROR("unknown voltage object table\n");
  3003. return false;
  3004. }
  3005. break;
  3006. case 3:
  3007. switch (crev) {
  3008. case 1:
  3009. if (atom_lookup_voltage_object_v3(&voltage_info->v3,
  3010. voltage_type, voltage_mode))
  3011. return true;
  3012. break;
  3013. default:
  3014. DRM_ERROR("unknown voltage object table\n");
  3015. return false;
  3016. }
  3017. break;
  3018. default:
  3019. DRM_ERROR("unknown voltage object table\n");
  3020. return false;
  3021. }
  3022. }
  3023. return false;
  3024. }
  3025. int radeon_atom_get_max_voltage(struct radeon_device *rdev,
  3026. u8 voltage_type, u16 *max_voltage)
  3027. {
  3028. int index = GetIndexIntoMasterTable(DATA, VoltageObjectInfo);
  3029. u8 frev, crev;
  3030. u16 data_offset, size;
  3031. union voltage_object_info *voltage_info;
  3032. union voltage_object *voltage_object = NULL;
  3033. if (atom_parse_data_header(rdev->mode_info.atom_context, index, &size,
  3034. &frev, &crev, &data_offset)) {
  3035. voltage_info = (union voltage_object_info *)
  3036. (rdev->mode_info.atom_context->bios + data_offset);
  3037. switch (crev) {
  3038. case 1:
  3039. voltage_object = (union voltage_object *)
  3040. atom_lookup_voltage_object_v1(&voltage_info->v1, voltage_type);
  3041. if (voltage_object) {
  3042. ATOM_VOLTAGE_FORMULA *formula =
  3043. &voltage_object->v1.asFormula;
  3044. if (formula->ucFlag & 1)
  3045. *max_voltage =
  3046. le16_to_cpu(formula->usVoltageBaseLevel) +
  3047. formula->ucNumOfVoltageEntries / 2 *
  3048. le16_to_cpu(formula->usVoltageStep);
  3049. else
  3050. *max_voltage =
  3051. le16_to_cpu(formula->usVoltageBaseLevel) +
  3052. (formula->ucNumOfVoltageEntries - 1) *
  3053. le16_to_cpu(formula->usVoltageStep);
  3054. return 0;
  3055. }
  3056. break;
  3057. case 2:
  3058. voltage_object = (union voltage_object *)
  3059. atom_lookup_voltage_object_v2(&voltage_info->v2, voltage_type);
  3060. if (voltage_object) {
  3061. ATOM_VOLTAGE_FORMULA_V2 *formula =
  3062. &voltage_object->v2.asFormula;
  3063. if (formula->ucNumOfVoltageEntries) {
  3064. *max_voltage =
  3065. le16_to_cpu(formula->asVIDAdjustEntries[
  3066. formula->ucNumOfVoltageEntries - 1
  3067. ].usVoltageValue);
  3068. return 0;
  3069. }
  3070. }
  3071. break;
  3072. default:
  3073. DRM_ERROR("unknown voltage object table\n");
  3074. return -EINVAL;
  3075. }
  3076. }
  3077. return -EINVAL;
  3078. }
  3079. int radeon_atom_get_min_voltage(struct radeon_device *rdev,
  3080. u8 voltage_type, u16 *min_voltage)
  3081. {
  3082. int index = GetIndexIntoMasterTable(DATA, VoltageObjectInfo);
  3083. u8 frev, crev;
  3084. u16 data_offset, size;
  3085. union voltage_object_info *voltage_info;
  3086. union voltage_object *voltage_object = NULL;
  3087. if (atom_parse_data_header(rdev->mode_info.atom_context, index, &size,
  3088. &frev, &crev, &data_offset)) {
  3089. voltage_info = (union voltage_object_info *)
  3090. (rdev->mode_info.atom_context->bios + data_offset);
  3091. switch (crev) {
  3092. case 1:
  3093. voltage_object = (union voltage_object *)
  3094. atom_lookup_voltage_object_v1(&voltage_info->v1, voltage_type);
  3095. if (voltage_object) {
  3096. ATOM_VOLTAGE_FORMULA *formula =
  3097. &voltage_object->v1.asFormula;
  3098. *min_voltage =
  3099. le16_to_cpu(formula->usVoltageBaseLevel);
  3100. return 0;
  3101. }
  3102. break;
  3103. case 2:
  3104. voltage_object = (union voltage_object *)
  3105. atom_lookup_voltage_object_v2(&voltage_info->v2, voltage_type);
  3106. if (voltage_object) {
  3107. ATOM_VOLTAGE_FORMULA_V2 *formula =
  3108. &voltage_object->v2.asFormula;
  3109. if (formula->ucNumOfVoltageEntries) {
  3110. *min_voltage =
  3111. le16_to_cpu(formula->asVIDAdjustEntries[
  3112. 0
  3113. ].usVoltageValue);
  3114. return 0;
  3115. }
  3116. }
  3117. break;
  3118. default:
  3119. DRM_ERROR("unknown voltage object table\n");
  3120. return -EINVAL;
  3121. }
  3122. }
  3123. return -EINVAL;
  3124. }
  3125. int radeon_atom_get_voltage_step(struct radeon_device *rdev,
  3126. u8 voltage_type, u16 *voltage_step)
  3127. {
  3128. int index = GetIndexIntoMasterTable(DATA, VoltageObjectInfo);
  3129. u8 frev, crev;
  3130. u16 data_offset, size;
  3131. union voltage_object_info *voltage_info;
  3132. union voltage_object *voltage_object = NULL;
  3133. if (atom_parse_data_header(rdev->mode_info.atom_context, index, &size,
  3134. &frev, &crev, &data_offset)) {
  3135. voltage_info = (union voltage_object_info *)
  3136. (rdev->mode_info.atom_context->bios + data_offset);
  3137. switch (crev) {
  3138. case 1:
  3139. voltage_object = (union voltage_object *)
  3140. atom_lookup_voltage_object_v1(&voltage_info->v1, voltage_type);
  3141. if (voltage_object) {
  3142. ATOM_VOLTAGE_FORMULA *formula =
  3143. &voltage_object->v1.asFormula;
  3144. if (formula->ucFlag & 1)
  3145. *voltage_step =
  3146. (le16_to_cpu(formula->usVoltageStep) + 1) / 2;
  3147. else
  3148. *voltage_step =
  3149. le16_to_cpu(formula->usVoltageStep);
  3150. return 0;
  3151. }
  3152. break;
  3153. case 2:
  3154. return -EINVAL;
  3155. default:
  3156. DRM_ERROR("unknown voltage object table\n");
  3157. return -EINVAL;
  3158. }
  3159. }
  3160. return -EINVAL;
  3161. }
  3162. int radeon_atom_round_to_true_voltage(struct radeon_device *rdev,
  3163. u8 voltage_type,
  3164. u16 nominal_voltage,
  3165. u16 *true_voltage)
  3166. {
  3167. u16 min_voltage, max_voltage, voltage_step;
  3168. if (radeon_atom_get_max_voltage(rdev, voltage_type, &max_voltage))
  3169. return -EINVAL;
  3170. if (radeon_atom_get_min_voltage(rdev, voltage_type, &min_voltage))
  3171. return -EINVAL;
  3172. if (radeon_atom_get_voltage_step(rdev, voltage_type, &voltage_step))
  3173. return -EINVAL;
  3174. if (nominal_voltage <= min_voltage)
  3175. *true_voltage = min_voltage;
  3176. else if (nominal_voltage >= max_voltage)
  3177. *true_voltage = max_voltage;
  3178. else
  3179. *true_voltage = min_voltage +
  3180. ((nominal_voltage - min_voltage) / voltage_step) *
  3181. voltage_step;
  3182. return 0;
  3183. }
  3184. int radeon_atom_get_voltage_table(struct radeon_device *rdev,
  3185. u8 voltage_type, u8 voltage_mode,
  3186. struct atom_voltage_table *voltage_table)
  3187. {
  3188. int index = GetIndexIntoMasterTable(DATA, VoltageObjectInfo);
  3189. u8 frev, crev;
  3190. u16 data_offset, size;
  3191. int i, ret;
  3192. union voltage_object_info *voltage_info;
  3193. union voltage_object *voltage_object = NULL;
  3194. if (atom_parse_data_header(rdev->mode_info.atom_context, index, &size,
  3195. &frev, &crev, &data_offset)) {
  3196. voltage_info = (union voltage_object_info *)
  3197. (rdev->mode_info.atom_context->bios + data_offset);
  3198. switch (frev) {
  3199. case 1:
  3200. case 2:
  3201. switch (crev) {
  3202. case 1:
  3203. DRM_ERROR("old table version %d, %d\n", frev, crev);
  3204. return -EINVAL;
  3205. case 2:
  3206. voltage_object = (union voltage_object *)
  3207. atom_lookup_voltage_object_v2(&voltage_info->v2, voltage_type);
  3208. if (voltage_object) {
  3209. ATOM_VOLTAGE_FORMULA_V2 *formula =
  3210. &voltage_object->v2.asFormula;
  3211. if (formula->ucNumOfVoltageEntries > MAX_VOLTAGE_ENTRIES)
  3212. return -EINVAL;
  3213. for (i = 0; i < formula->ucNumOfVoltageEntries; i++) {
  3214. voltage_table->entries[i].value =
  3215. le16_to_cpu(formula->asVIDAdjustEntries[i].usVoltageValue);
  3216. ret = radeon_atom_get_voltage_gpio_settings(rdev,
  3217. voltage_table->entries[i].value,
  3218. voltage_type,
  3219. &voltage_table->entries[i].smio_low,
  3220. &voltage_table->mask_low);
  3221. if (ret)
  3222. return ret;
  3223. }
  3224. voltage_table->count = formula->ucNumOfVoltageEntries;
  3225. return 0;
  3226. }
  3227. break;
  3228. default:
  3229. DRM_ERROR("unknown voltage object table\n");
  3230. return -EINVAL;
  3231. }
  3232. break;
  3233. case 3:
  3234. switch (crev) {
  3235. case 1:
  3236. voltage_object = (union voltage_object *)
  3237. atom_lookup_voltage_object_v3(&voltage_info->v3,
  3238. voltage_type, voltage_mode);
  3239. if (voltage_object) {
  3240. ATOM_GPIO_VOLTAGE_OBJECT_V3 *gpio =
  3241. &voltage_object->v3.asGpioVoltageObj;
  3242. if (gpio->ucGpioEntryNum > MAX_VOLTAGE_ENTRIES)
  3243. return -EINVAL;
  3244. for (i = 0; i < gpio->ucGpioEntryNum; i++) {
  3245. voltage_table->entries[i].value =
  3246. le16_to_cpu(gpio->asVolGpioLut[i].usVoltageValue);
  3247. voltage_table->entries[i].smio_low =
  3248. le32_to_cpu(gpio->asVolGpioLut[i].ulVoltageId);
  3249. }
  3250. voltage_table->mask_low = le32_to_cpu(gpio->ulGpioMaskVal);
  3251. voltage_table->count = gpio->ucGpioEntryNum;
  3252. voltage_table->phase_delay = gpio->ucPhaseDelay;
  3253. return 0;
  3254. }
  3255. break;
  3256. default:
  3257. DRM_ERROR("unknown voltage object table\n");
  3258. return -EINVAL;
  3259. }
  3260. break;
  3261. default:
  3262. DRM_ERROR("unknown voltage object table\n");
  3263. return -EINVAL;
  3264. }
  3265. }
  3266. return -EINVAL;
  3267. }
  3268. union vram_info {
  3269. struct _ATOM_VRAM_INFO_V3 v1_3;
  3270. struct _ATOM_VRAM_INFO_V4 v1_4;
  3271. struct _ATOM_VRAM_INFO_HEADER_V2_1 v2_1;
  3272. };
  3273. int radeon_atom_get_memory_info(struct radeon_device *rdev,
  3274. u8 module_index, struct atom_memory_info *mem_info)
  3275. {
  3276. int index = GetIndexIntoMasterTable(DATA, VRAM_Info);
  3277. u8 frev, crev, i;
  3278. u16 data_offset, size;
  3279. union vram_info *vram_info;
  3280. memset(mem_info, 0, sizeof(struct atom_memory_info));
  3281. if (atom_parse_data_header(rdev->mode_info.atom_context, index, &size,
  3282. &frev, &crev, &data_offset)) {
  3283. vram_info = (union vram_info *)
  3284. (rdev->mode_info.atom_context->bios + data_offset);
  3285. switch (frev) {
  3286. case 1:
  3287. switch (crev) {
  3288. case 3:
  3289. /* r6xx */
  3290. if (module_index < vram_info->v1_3.ucNumOfVRAMModule) {
  3291. ATOM_VRAM_MODULE_V3 *vram_module =
  3292. (ATOM_VRAM_MODULE_V3 *)vram_info->v1_3.aVramInfo;
  3293. for (i = 0; i < module_index; i++) {
  3294. if (le16_to_cpu(vram_module->usSize) == 0)
  3295. return -EINVAL;
  3296. vram_module = (ATOM_VRAM_MODULE_V3 *)
  3297. ((u8 *)vram_module + le16_to_cpu(vram_module->usSize));
  3298. }
  3299. mem_info->mem_vendor = vram_module->asMemory.ucMemoryVenderID & 0xf;
  3300. mem_info->mem_type = vram_module->asMemory.ucMemoryType & 0xf0;
  3301. } else
  3302. return -EINVAL;
  3303. break;
  3304. case 4:
  3305. /* r7xx, evergreen */
  3306. if (module_index < vram_info->v1_4.ucNumOfVRAMModule) {
  3307. ATOM_VRAM_MODULE_V4 *vram_module =
  3308. (ATOM_VRAM_MODULE_V4 *)vram_info->v1_4.aVramInfo;
  3309. for (i = 0; i < module_index; i++) {
  3310. if (le16_to_cpu(vram_module->usModuleSize) == 0)
  3311. return -EINVAL;
  3312. vram_module = (ATOM_VRAM_MODULE_V4 *)
  3313. ((u8 *)vram_module + le16_to_cpu(vram_module->usModuleSize));
  3314. }
  3315. mem_info->mem_vendor = vram_module->ucMemoryVenderID & 0xf;
  3316. mem_info->mem_type = vram_module->ucMemoryType & 0xf0;
  3317. } else
  3318. return -EINVAL;
  3319. break;
  3320. default:
  3321. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  3322. return -EINVAL;
  3323. }
  3324. break;
  3325. case 2:
  3326. switch (crev) {
  3327. case 1:
  3328. /* ni */
  3329. if (module_index < vram_info->v2_1.ucNumOfVRAMModule) {
  3330. ATOM_VRAM_MODULE_V7 *vram_module =
  3331. (ATOM_VRAM_MODULE_V7 *)vram_info->v2_1.aVramInfo;
  3332. for (i = 0; i < module_index; i++) {
  3333. if (le16_to_cpu(vram_module->usModuleSize) == 0)
  3334. return -EINVAL;
  3335. vram_module = (ATOM_VRAM_MODULE_V7 *)
  3336. ((u8 *)vram_module + le16_to_cpu(vram_module->usModuleSize));
  3337. }
  3338. mem_info->mem_vendor = vram_module->ucMemoryVenderID & 0xf;
  3339. mem_info->mem_type = vram_module->ucMemoryType & 0xf0;
  3340. } else
  3341. return -EINVAL;
  3342. break;
  3343. default:
  3344. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  3345. return -EINVAL;
  3346. }
  3347. break;
  3348. default:
  3349. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  3350. return -EINVAL;
  3351. }
  3352. return 0;
  3353. }
  3354. return -EINVAL;
  3355. }
  3356. int radeon_atom_get_mclk_range_table(struct radeon_device *rdev,
  3357. bool gddr5, u8 module_index,
  3358. struct atom_memory_clock_range_table *mclk_range_table)
  3359. {
  3360. int index = GetIndexIntoMasterTable(DATA, VRAM_Info);
  3361. u8 frev, crev, i;
  3362. u16 data_offset, size;
  3363. union vram_info *vram_info;
  3364. u32 mem_timing_size = gddr5 ?
  3365. sizeof(ATOM_MEMORY_TIMING_FORMAT_V2) : sizeof(ATOM_MEMORY_TIMING_FORMAT);
  3366. u8 *p;
  3367. memset(mclk_range_table, 0, sizeof(struct atom_memory_clock_range_table));
  3368. if (atom_parse_data_header(rdev->mode_info.atom_context, index, &size,
  3369. &frev, &crev, &data_offset)) {
  3370. vram_info = (union vram_info *)
  3371. (rdev->mode_info.atom_context->bios + data_offset);
  3372. switch (frev) {
  3373. case 1:
  3374. switch (crev) {
  3375. case 3:
  3376. DRM_ERROR("old table version %d, %d\n", frev, crev);
  3377. return -EINVAL;
  3378. case 4:
  3379. /* r7xx, evergreen */
  3380. if (module_index < vram_info->v1_4.ucNumOfVRAMModule) {
  3381. ATOM_VRAM_MODULE_V4 *vram_module =
  3382. (ATOM_VRAM_MODULE_V4 *)vram_info->v1_4.aVramInfo;
  3383. for (i = 0; i < module_index; i++) {
  3384. if (le16_to_cpu(vram_module->usModuleSize) == 0)
  3385. return -EINVAL;
  3386. vram_module = (ATOM_VRAM_MODULE_V4 *)
  3387. ((u8 *)vram_module + le16_to_cpu(vram_module->usModuleSize));
  3388. }
  3389. mclk_range_table->num_entries = (u8)
  3390. ((le16_to_cpu(vram_module->usModuleSize) - offsetof(ATOM_VRAM_MODULE_V4, asMemTiming)) /
  3391. mem_timing_size);
  3392. p = (u8 *)&vram_module->asMemTiming[0];
  3393. for (i = 0; i < mclk_range_table->num_entries; i++) {
  3394. ATOM_MEMORY_TIMING_FORMAT *format = (ATOM_MEMORY_TIMING_FORMAT *)p;
  3395. mclk_range_table->mclk[i] = le32_to_cpu(format->ulClkRange);
  3396. p += mem_timing_size;
  3397. }
  3398. } else
  3399. return -EINVAL;
  3400. break;
  3401. default:
  3402. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  3403. return -EINVAL;
  3404. }
  3405. break;
  3406. case 2:
  3407. DRM_ERROR("new table version %d, %d\n", frev, crev);
  3408. return -EINVAL;
  3409. default:
  3410. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  3411. return -EINVAL;
  3412. }
  3413. return 0;
  3414. }
  3415. return -EINVAL;
  3416. }
  3417. #define MEM_ID_MASK 0xff000000
  3418. #define MEM_ID_SHIFT 24
  3419. #define CLOCK_RANGE_MASK 0x00ffffff
  3420. #define CLOCK_RANGE_SHIFT 0
  3421. #define LOW_NIBBLE_MASK 0xf
  3422. #define DATA_EQU_PREV 0
  3423. #define DATA_FROM_TABLE 4
  3424. int radeon_atom_init_mc_reg_table(struct radeon_device *rdev,
  3425. u8 module_index,
  3426. struct atom_mc_reg_table *reg_table)
  3427. {
  3428. int index = GetIndexIntoMasterTable(DATA, VRAM_Info);
  3429. u8 frev, crev, num_entries, t_mem_id, num_ranges = 0;
  3430. u32 i = 0, j;
  3431. u16 data_offset, size;
  3432. union vram_info *vram_info;
  3433. memset(reg_table, 0, sizeof(struct atom_mc_reg_table));
  3434. if (atom_parse_data_header(rdev->mode_info.atom_context, index, &size,
  3435. &frev, &crev, &data_offset)) {
  3436. vram_info = (union vram_info *)
  3437. (rdev->mode_info.atom_context->bios + data_offset);
  3438. switch (frev) {
  3439. case 1:
  3440. DRM_ERROR("old table version %d, %d\n", frev, crev);
  3441. return -EINVAL;
  3442. case 2:
  3443. switch (crev) {
  3444. case 1:
  3445. if (module_index < vram_info->v2_1.ucNumOfVRAMModule) {
  3446. ATOM_INIT_REG_BLOCK *reg_block =
  3447. (ATOM_INIT_REG_BLOCK *)
  3448. ((u8 *)vram_info + le16_to_cpu(vram_info->v2_1.usMemClkPatchTblOffset));
  3449. ATOM_MEMORY_SETTING_DATA_BLOCK *reg_data =
  3450. (ATOM_MEMORY_SETTING_DATA_BLOCK *)
  3451. ((u8 *)reg_block + (2 * sizeof(u16)) +
  3452. le16_to_cpu(reg_block->usRegIndexTblSize));
  3453. ATOM_INIT_REG_INDEX_FORMAT *format = &reg_block->asRegIndexBuf[0];
  3454. num_entries = (u8)((le16_to_cpu(reg_block->usRegIndexTblSize)) /
  3455. sizeof(ATOM_INIT_REG_INDEX_FORMAT)) - 1;
  3456. if (num_entries > VBIOS_MC_REGISTER_ARRAY_SIZE)
  3457. return -EINVAL;
  3458. while (i < num_entries) {
  3459. if (format->ucPreRegDataLength & ACCESS_PLACEHOLDER)
  3460. break;
  3461. reg_table->mc_reg_address[i].s1 =
  3462. (u16)(le16_to_cpu(format->usRegIndex));
  3463. reg_table->mc_reg_address[i].pre_reg_data =
  3464. (u8)(format->ucPreRegDataLength);
  3465. i++;
  3466. format = (ATOM_INIT_REG_INDEX_FORMAT *)
  3467. ((u8 *)format + sizeof(ATOM_INIT_REG_INDEX_FORMAT));
  3468. }
  3469. reg_table->last = i;
  3470. while ((*(u32 *)reg_data != END_OF_REG_DATA_BLOCK) &&
  3471. (num_ranges < VBIOS_MAX_AC_TIMING_ENTRIES)) {
  3472. t_mem_id = (u8)((*(u32 *)reg_data & MEM_ID_MASK) >> MEM_ID_SHIFT);
  3473. if (module_index == t_mem_id) {
  3474. reg_table->mc_reg_table_entry[num_ranges].mclk_max =
  3475. (u32)((*(u32 *)reg_data & CLOCK_RANGE_MASK) >> CLOCK_RANGE_SHIFT);
  3476. for (i = 0, j = 1; i < reg_table->last; i++) {
  3477. if ((reg_table->mc_reg_address[i].pre_reg_data & LOW_NIBBLE_MASK) == DATA_FROM_TABLE) {
  3478. reg_table->mc_reg_table_entry[num_ranges].mc_data[i] =
  3479. (u32)*((u32 *)reg_data + j);
  3480. j++;
  3481. } else if ((reg_table->mc_reg_address[i].pre_reg_data & LOW_NIBBLE_MASK) == DATA_EQU_PREV) {
  3482. reg_table->mc_reg_table_entry[num_ranges].mc_data[i] =
  3483. reg_table->mc_reg_table_entry[num_ranges].mc_data[i - 1];
  3484. }
  3485. }
  3486. num_ranges++;
  3487. }
  3488. reg_data = (ATOM_MEMORY_SETTING_DATA_BLOCK *)
  3489. ((u8 *)reg_data + le16_to_cpu(reg_block->usRegDataBlkSize));
  3490. }
  3491. if (*(u32 *)reg_data != END_OF_REG_DATA_BLOCK)
  3492. return -EINVAL;
  3493. reg_table->num_entries = num_ranges;
  3494. } else
  3495. return -EINVAL;
  3496. break;
  3497. default:
  3498. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  3499. return -EINVAL;
  3500. }
  3501. break;
  3502. default:
  3503. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  3504. return -EINVAL;
  3505. }
  3506. return 0;
  3507. }
  3508. return -EINVAL;
  3509. }
  3510. void radeon_atom_initialize_bios_scratch_regs(struct drm_device *dev)
  3511. {
  3512. struct radeon_device *rdev = dev->dev_private;
  3513. uint32_t bios_2_scratch, bios_6_scratch;
  3514. if (rdev->family >= CHIP_R600) {
  3515. bios_2_scratch = RREG32(R600_BIOS_2_SCRATCH);
  3516. bios_6_scratch = RREG32(R600_BIOS_6_SCRATCH);
  3517. } else {
  3518. bios_2_scratch = RREG32(RADEON_BIOS_2_SCRATCH);
  3519. bios_6_scratch = RREG32(RADEON_BIOS_6_SCRATCH);
  3520. }
  3521. /* let the bios control the backlight */
  3522. bios_2_scratch &= ~ATOM_S2_VRI_BRIGHT_ENABLE;
  3523. /* tell the bios not to handle mode switching */
  3524. bios_6_scratch |= ATOM_S6_ACC_BLOCK_DISPLAY_SWITCH;
  3525. if (rdev->family >= CHIP_R600) {
  3526. WREG32(R600_BIOS_2_SCRATCH, bios_2_scratch);
  3527. WREG32(R600_BIOS_6_SCRATCH, bios_6_scratch);
  3528. } else {
  3529. WREG32(RADEON_BIOS_2_SCRATCH, bios_2_scratch);
  3530. WREG32(RADEON_BIOS_6_SCRATCH, bios_6_scratch);
  3531. }
  3532. }
  3533. void radeon_save_bios_scratch_regs(struct radeon_device *rdev)
  3534. {
  3535. uint32_t scratch_reg;
  3536. int i;
  3537. if (rdev->family >= CHIP_R600)
  3538. scratch_reg = R600_BIOS_0_SCRATCH;
  3539. else
  3540. scratch_reg = RADEON_BIOS_0_SCRATCH;
  3541. for (i = 0; i < RADEON_BIOS_NUM_SCRATCH; i++)
  3542. rdev->bios_scratch[i] = RREG32(scratch_reg + (i * 4));
  3543. }
  3544. void radeon_restore_bios_scratch_regs(struct radeon_device *rdev)
  3545. {
  3546. uint32_t scratch_reg;
  3547. int i;
  3548. if (rdev->family >= CHIP_R600)
  3549. scratch_reg = R600_BIOS_0_SCRATCH;
  3550. else
  3551. scratch_reg = RADEON_BIOS_0_SCRATCH;
  3552. for (i = 0; i < RADEON_BIOS_NUM_SCRATCH; i++)
  3553. WREG32(scratch_reg + (i * 4), rdev->bios_scratch[i]);
  3554. }
  3555. void radeon_atom_output_lock(struct drm_encoder *encoder, bool lock)
  3556. {
  3557. struct drm_device *dev = encoder->dev;
  3558. struct radeon_device *rdev = dev->dev_private;
  3559. uint32_t bios_6_scratch;
  3560. if (rdev->family >= CHIP_R600)
  3561. bios_6_scratch = RREG32(R600_BIOS_6_SCRATCH);
  3562. else
  3563. bios_6_scratch = RREG32(RADEON_BIOS_6_SCRATCH);
  3564. if (lock) {
  3565. bios_6_scratch |= ATOM_S6_CRITICAL_STATE;
  3566. bios_6_scratch &= ~ATOM_S6_ACC_MODE;
  3567. } else {
  3568. bios_6_scratch &= ~ATOM_S6_CRITICAL_STATE;
  3569. bios_6_scratch |= ATOM_S6_ACC_MODE;
  3570. }
  3571. if (rdev->family >= CHIP_R600)
  3572. WREG32(R600_BIOS_6_SCRATCH, bios_6_scratch);
  3573. else
  3574. WREG32(RADEON_BIOS_6_SCRATCH, bios_6_scratch);
  3575. }
  3576. /* at some point we may want to break this out into individual functions */
  3577. void
  3578. radeon_atombios_connected_scratch_regs(struct drm_connector *connector,
  3579. struct drm_encoder *encoder,
  3580. bool connected)
  3581. {
  3582. struct drm_device *dev = connector->dev;
  3583. struct radeon_device *rdev = dev->dev_private;
  3584. struct radeon_connector *radeon_connector =
  3585. to_radeon_connector(connector);
  3586. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  3587. uint32_t bios_0_scratch, bios_3_scratch, bios_6_scratch;
  3588. if (rdev->family >= CHIP_R600) {
  3589. bios_0_scratch = RREG32(R600_BIOS_0_SCRATCH);
  3590. bios_3_scratch = RREG32(R600_BIOS_3_SCRATCH);
  3591. bios_6_scratch = RREG32(R600_BIOS_6_SCRATCH);
  3592. } else {
  3593. bios_0_scratch = RREG32(RADEON_BIOS_0_SCRATCH);
  3594. bios_3_scratch = RREG32(RADEON_BIOS_3_SCRATCH);
  3595. bios_6_scratch = RREG32(RADEON_BIOS_6_SCRATCH);
  3596. }
  3597. if ((radeon_encoder->devices & ATOM_DEVICE_TV1_SUPPORT) &&
  3598. (radeon_connector->devices & ATOM_DEVICE_TV1_SUPPORT)) {
  3599. if (connected) {
  3600. DRM_DEBUG_KMS("TV1 connected\n");
  3601. bios_3_scratch |= ATOM_S3_TV1_ACTIVE;
  3602. bios_6_scratch |= ATOM_S6_ACC_REQ_TV1;
  3603. } else {
  3604. DRM_DEBUG_KMS("TV1 disconnected\n");
  3605. bios_0_scratch &= ~ATOM_S0_TV1_MASK;
  3606. bios_3_scratch &= ~ATOM_S3_TV1_ACTIVE;
  3607. bios_6_scratch &= ~ATOM_S6_ACC_REQ_TV1;
  3608. }
  3609. }
  3610. if ((radeon_encoder->devices & ATOM_DEVICE_CV_SUPPORT) &&
  3611. (radeon_connector->devices & ATOM_DEVICE_CV_SUPPORT)) {
  3612. if (connected) {
  3613. DRM_DEBUG_KMS("CV connected\n");
  3614. bios_3_scratch |= ATOM_S3_CV_ACTIVE;
  3615. bios_6_scratch |= ATOM_S6_ACC_REQ_CV;
  3616. } else {
  3617. DRM_DEBUG_KMS("CV disconnected\n");
  3618. bios_0_scratch &= ~ATOM_S0_CV_MASK;
  3619. bios_3_scratch &= ~ATOM_S3_CV_ACTIVE;
  3620. bios_6_scratch &= ~ATOM_S6_ACC_REQ_CV;
  3621. }
  3622. }
  3623. if ((radeon_encoder->devices & ATOM_DEVICE_LCD1_SUPPORT) &&
  3624. (radeon_connector->devices & ATOM_DEVICE_LCD1_SUPPORT)) {
  3625. if (connected) {
  3626. DRM_DEBUG_KMS("LCD1 connected\n");
  3627. bios_0_scratch |= ATOM_S0_LCD1;
  3628. bios_3_scratch |= ATOM_S3_LCD1_ACTIVE;
  3629. bios_6_scratch |= ATOM_S6_ACC_REQ_LCD1;
  3630. } else {
  3631. DRM_DEBUG_KMS("LCD1 disconnected\n");
  3632. bios_0_scratch &= ~ATOM_S0_LCD1;
  3633. bios_3_scratch &= ~ATOM_S3_LCD1_ACTIVE;
  3634. bios_6_scratch &= ~ATOM_S6_ACC_REQ_LCD1;
  3635. }
  3636. }
  3637. if ((radeon_encoder->devices & ATOM_DEVICE_CRT1_SUPPORT) &&
  3638. (radeon_connector->devices & ATOM_DEVICE_CRT1_SUPPORT)) {
  3639. if (connected) {
  3640. DRM_DEBUG_KMS("CRT1 connected\n");
  3641. bios_0_scratch |= ATOM_S0_CRT1_COLOR;
  3642. bios_3_scratch |= ATOM_S3_CRT1_ACTIVE;
  3643. bios_6_scratch |= ATOM_S6_ACC_REQ_CRT1;
  3644. } else {
  3645. DRM_DEBUG_KMS("CRT1 disconnected\n");
  3646. bios_0_scratch &= ~ATOM_S0_CRT1_MASK;
  3647. bios_3_scratch &= ~ATOM_S3_CRT1_ACTIVE;
  3648. bios_6_scratch &= ~ATOM_S6_ACC_REQ_CRT1;
  3649. }
  3650. }
  3651. if ((radeon_encoder->devices & ATOM_DEVICE_CRT2_SUPPORT) &&
  3652. (radeon_connector->devices & ATOM_DEVICE_CRT2_SUPPORT)) {
  3653. if (connected) {
  3654. DRM_DEBUG_KMS("CRT2 connected\n");
  3655. bios_0_scratch |= ATOM_S0_CRT2_COLOR;
  3656. bios_3_scratch |= ATOM_S3_CRT2_ACTIVE;
  3657. bios_6_scratch |= ATOM_S6_ACC_REQ_CRT2;
  3658. } else {
  3659. DRM_DEBUG_KMS("CRT2 disconnected\n");
  3660. bios_0_scratch &= ~ATOM_S0_CRT2_MASK;
  3661. bios_3_scratch &= ~ATOM_S3_CRT2_ACTIVE;
  3662. bios_6_scratch &= ~ATOM_S6_ACC_REQ_CRT2;
  3663. }
  3664. }
  3665. if ((radeon_encoder->devices & ATOM_DEVICE_DFP1_SUPPORT) &&
  3666. (radeon_connector->devices & ATOM_DEVICE_DFP1_SUPPORT)) {
  3667. if (connected) {
  3668. DRM_DEBUG_KMS("DFP1 connected\n");
  3669. bios_0_scratch |= ATOM_S0_DFP1;
  3670. bios_3_scratch |= ATOM_S3_DFP1_ACTIVE;
  3671. bios_6_scratch |= ATOM_S6_ACC_REQ_DFP1;
  3672. } else {
  3673. DRM_DEBUG_KMS("DFP1 disconnected\n");
  3674. bios_0_scratch &= ~ATOM_S0_DFP1;
  3675. bios_3_scratch &= ~ATOM_S3_DFP1_ACTIVE;
  3676. bios_6_scratch &= ~ATOM_S6_ACC_REQ_DFP1;
  3677. }
  3678. }
  3679. if ((radeon_encoder->devices & ATOM_DEVICE_DFP2_SUPPORT) &&
  3680. (radeon_connector->devices & ATOM_DEVICE_DFP2_SUPPORT)) {
  3681. if (connected) {
  3682. DRM_DEBUG_KMS("DFP2 connected\n");
  3683. bios_0_scratch |= ATOM_S0_DFP2;
  3684. bios_3_scratch |= ATOM_S3_DFP2_ACTIVE;
  3685. bios_6_scratch |= ATOM_S6_ACC_REQ_DFP2;
  3686. } else {
  3687. DRM_DEBUG_KMS("DFP2 disconnected\n");
  3688. bios_0_scratch &= ~ATOM_S0_DFP2;
  3689. bios_3_scratch &= ~ATOM_S3_DFP2_ACTIVE;
  3690. bios_6_scratch &= ~ATOM_S6_ACC_REQ_DFP2;
  3691. }
  3692. }
  3693. if ((radeon_encoder->devices & ATOM_DEVICE_DFP3_SUPPORT) &&
  3694. (radeon_connector->devices & ATOM_DEVICE_DFP3_SUPPORT)) {
  3695. if (connected) {
  3696. DRM_DEBUG_KMS("DFP3 connected\n");
  3697. bios_0_scratch |= ATOM_S0_DFP3;
  3698. bios_3_scratch |= ATOM_S3_DFP3_ACTIVE;
  3699. bios_6_scratch |= ATOM_S6_ACC_REQ_DFP3;
  3700. } else {
  3701. DRM_DEBUG_KMS("DFP3 disconnected\n");
  3702. bios_0_scratch &= ~ATOM_S0_DFP3;
  3703. bios_3_scratch &= ~ATOM_S3_DFP3_ACTIVE;
  3704. bios_6_scratch &= ~ATOM_S6_ACC_REQ_DFP3;
  3705. }
  3706. }
  3707. if ((radeon_encoder->devices & ATOM_DEVICE_DFP4_SUPPORT) &&
  3708. (radeon_connector->devices & ATOM_DEVICE_DFP4_SUPPORT)) {
  3709. if (connected) {
  3710. DRM_DEBUG_KMS("DFP4 connected\n");
  3711. bios_0_scratch |= ATOM_S0_DFP4;
  3712. bios_3_scratch |= ATOM_S3_DFP4_ACTIVE;
  3713. bios_6_scratch |= ATOM_S6_ACC_REQ_DFP4;
  3714. } else {
  3715. DRM_DEBUG_KMS("DFP4 disconnected\n");
  3716. bios_0_scratch &= ~ATOM_S0_DFP4;
  3717. bios_3_scratch &= ~ATOM_S3_DFP4_ACTIVE;
  3718. bios_6_scratch &= ~ATOM_S6_ACC_REQ_DFP4;
  3719. }
  3720. }
  3721. if ((radeon_encoder->devices & ATOM_DEVICE_DFP5_SUPPORT) &&
  3722. (radeon_connector->devices & ATOM_DEVICE_DFP5_SUPPORT)) {
  3723. if (connected) {
  3724. DRM_DEBUG_KMS("DFP5 connected\n");
  3725. bios_0_scratch |= ATOM_S0_DFP5;
  3726. bios_3_scratch |= ATOM_S3_DFP5_ACTIVE;
  3727. bios_6_scratch |= ATOM_S6_ACC_REQ_DFP5;
  3728. } else {
  3729. DRM_DEBUG_KMS("DFP5 disconnected\n");
  3730. bios_0_scratch &= ~ATOM_S0_DFP5;
  3731. bios_3_scratch &= ~ATOM_S3_DFP5_ACTIVE;
  3732. bios_6_scratch &= ~ATOM_S6_ACC_REQ_DFP5;
  3733. }
  3734. }
  3735. if ((radeon_encoder->devices & ATOM_DEVICE_DFP6_SUPPORT) &&
  3736. (radeon_connector->devices & ATOM_DEVICE_DFP6_SUPPORT)) {
  3737. if (connected) {
  3738. DRM_DEBUG_KMS("DFP6 connected\n");
  3739. bios_0_scratch |= ATOM_S0_DFP6;
  3740. bios_3_scratch |= ATOM_S3_DFP6_ACTIVE;
  3741. bios_6_scratch |= ATOM_S6_ACC_REQ_DFP6;
  3742. } else {
  3743. DRM_DEBUG_KMS("DFP6 disconnected\n");
  3744. bios_0_scratch &= ~ATOM_S0_DFP6;
  3745. bios_3_scratch &= ~ATOM_S3_DFP6_ACTIVE;
  3746. bios_6_scratch &= ~ATOM_S6_ACC_REQ_DFP6;
  3747. }
  3748. }
  3749. if (rdev->family >= CHIP_R600) {
  3750. WREG32(R600_BIOS_0_SCRATCH, bios_0_scratch);
  3751. WREG32(R600_BIOS_3_SCRATCH, bios_3_scratch);
  3752. WREG32(R600_BIOS_6_SCRATCH, bios_6_scratch);
  3753. } else {
  3754. WREG32(RADEON_BIOS_0_SCRATCH, bios_0_scratch);
  3755. WREG32(RADEON_BIOS_3_SCRATCH, bios_3_scratch);
  3756. WREG32(RADEON_BIOS_6_SCRATCH, bios_6_scratch);
  3757. }
  3758. }
  3759. void
  3760. radeon_atombios_encoder_crtc_scratch_regs(struct drm_encoder *encoder, int crtc)
  3761. {
  3762. struct drm_device *dev = encoder->dev;
  3763. struct radeon_device *rdev = dev->dev_private;
  3764. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  3765. uint32_t bios_3_scratch;
  3766. if (ASIC_IS_DCE4(rdev))
  3767. return;
  3768. if (rdev->family >= CHIP_R600)
  3769. bios_3_scratch = RREG32(R600_BIOS_3_SCRATCH);
  3770. else
  3771. bios_3_scratch = RREG32(RADEON_BIOS_3_SCRATCH);
  3772. if (radeon_encoder->devices & ATOM_DEVICE_TV1_SUPPORT) {
  3773. bios_3_scratch &= ~ATOM_S3_TV1_CRTC_ACTIVE;
  3774. bios_3_scratch |= (crtc << 18);
  3775. }
  3776. if (radeon_encoder->devices & ATOM_DEVICE_CV_SUPPORT) {
  3777. bios_3_scratch &= ~ATOM_S3_CV_CRTC_ACTIVE;
  3778. bios_3_scratch |= (crtc << 24);
  3779. }
  3780. if (radeon_encoder->devices & ATOM_DEVICE_CRT1_SUPPORT) {
  3781. bios_3_scratch &= ~ATOM_S3_CRT1_CRTC_ACTIVE;
  3782. bios_3_scratch |= (crtc << 16);
  3783. }
  3784. if (radeon_encoder->devices & ATOM_DEVICE_CRT2_SUPPORT) {
  3785. bios_3_scratch &= ~ATOM_S3_CRT2_CRTC_ACTIVE;
  3786. bios_3_scratch |= (crtc << 20);
  3787. }
  3788. if (radeon_encoder->devices & ATOM_DEVICE_LCD1_SUPPORT) {
  3789. bios_3_scratch &= ~ATOM_S3_LCD1_CRTC_ACTIVE;
  3790. bios_3_scratch |= (crtc << 17);
  3791. }
  3792. if (radeon_encoder->devices & ATOM_DEVICE_DFP1_SUPPORT) {
  3793. bios_3_scratch &= ~ATOM_S3_DFP1_CRTC_ACTIVE;
  3794. bios_3_scratch |= (crtc << 19);
  3795. }
  3796. if (radeon_encoder->devices & ATOM_DEVICE_DFP2_SUPPORT) {
  3797. bios_3_scratch &= ~ATOM_S3_DFP2_CRTC_ACTIVE;
  3798. bios_3_scratch |= (crtc << 23);
  3799. }
  3800. if (radeon_encoder->devices & ATOM_DEVICE_DFP3_SUPPORT) {
  3801. bios_3_scratch &= ~ATOM_S3_DFP3_CRTC_ACTIVE;
  3802. bios_3_scratch |= (crtc << 25);
  3803. }
  3804. if (rdev->family >= CHIP_R600)
  3805. WREG32(R600_BIOS_3_SCRATCH, bios_3_scratch);
  3806. else
  3807. WREG32(RADEON_BIOS_3_SCRATCH, bios_3_scratch);
  3808. }
  3809. void
  3810. radeon_atombios_encoder_dpms_scratch_regs(struct drm_encoder *encoder, bool on)
  3811. {
  3812. struct drm_device *dev = encoder->dev;
  3813. struct radeon_device *rdev = dev->dev_private;
  3814. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  3815. uint32_t bios_2_scratch;
  3816. if (ASIC_IS_DCE4(rdev))
  3817. return;
  3818. if (rdev->family >= CHIP_R600)
  3819. bios_2_scratch = RREG32(R600_BIOS_2_SCRATCH);
  3820. else
  3821. bios_2_scratch = RREG32(RADEON_BIOS_2_SCRATCH);
  3822. if (radeon_encoder->devices & ATOM_DEVICE_TV1_SUPPORT) {
  3823. if (on)
  3824. bios_2_scratch &= ~ATOM_S2_TV1_DPMS_STATE;
  3825. else
  3826. bios_2_scratch |= ATOM_S2_TV1_DPMS_STATE;
  3827. }
  3828. if (radeon_encoder->devices & ATOM_DEVICE_CV_SUPPORT) {
  3829. if (on)
  3830. bios_2_scratch &= ~ATOM_S2_CV_DPMS_STATE;
  3831. else
  3832. bios_2_scratch |= ATOM_S2_CV_DPMS_STATE;
  3833. }
  3834. if (radeon_encoder->devices & ATOM_DEVICE_CRT1_SUPPORT) {
  3835. if (on)
  3836. bios_2_scratch &= ~ATOM_S2_CRT1_DPMS_STATE;
  3837. else
  3838. bios_2_scratch |= ATOM_S2_CRT1_DPMS_STATE;
  3839. }
  3840. if (radeon_encoder->devices & ATOM_DEVICE_CRT2_SUPPORT) {
  3841. if (on)
  3842. bios_2_scratch &= ~ATOM_S2_CRT2_DPMS_STATE;
  3843. else
  3844. bios_2_scratch |= ATOM_S2_CRT2_DPMS_STATE;
  3845. }
  3846. if (radeon_encoder->devices & ATOM_DEVICE_LCD1_SUPPORT) {
  3847. if (on)
  3848. bios_2_scratch &= ~ATOM_S2_LCD1_DPMS_STATE;
  3849. else
  3850. bios_2_scratch |= ATOM_S2_LCD1_DPMS_STATE;
  3851. }
  3852. if (radeon_encoder->devices & ATOM_DEVICE_DFP1_SUPPORT) {
  3853. if (on)
  3854. bios_2_scratch &= ~ATOM_S2_DFP1_DPMS_STATE;
  3855. else
  3856. bios_2_scratch |= ATOM_S2_DFP1_DPMS_STATE;
  3857. }
  3858. if (radeon_encoder->devices & ATOM_DEVICE_DFP2_SUPPORT) {
  3859. if (on)
  3860. bios_2_scratch &= ~ATOM_S2_DFP2_DPMS_STATE;
  3861. else
  3862. bios_2_scratch |= ATOM_S2_DFP2_DPMS_STATE;
  3863. }
  3864. if (radeon_encoder->devices & ATOM_DEVICE_DFP3_SUPPORT) {
  3865. if (on)
  3866. bios_2_scratch &= ~ATOM_S2_DFP3_DPMS_STATE;
  3867. else
  3868. bios_2_scratch |= ATOM_S2_DFP3_DPMS_STATE;
  3869. }
  3870. if (radeon_encoder->devices & ATOM_DEVICE_DFP4_SUPPORT) {
  3871. if (on)
  3872. bios_2_scratch &= ~ATOM_S2_DFP4_DPMS_STATE;
  3873. else
  3874. bios_2_scratch |= ATOM_S2_DFP4_DPMS_STATE;
  3875. }
  3876. if (radeon_encoder->devices & ATOM_DEVICE_DFP5_SUPPORT) {
  3877. if (on)
  3878. bios_2_scratch &= ~ATOM_S2_DFP5_DPMS_STATE;
  3879. else
  3880. bios_2_scratch |= ATOM_S2_DFP5_DPMS_STATE;
  3881. }
  3882. if (rdev->family >= CHIP_R600)
  3883. WREG32(R600_BIOS_2_SCRATCH, bios_2_scratch);
  3884. else
  3885. WREG32(RADEON_BIOS_2_SCRATCH, bios_2_scratch);
  3886. }