genx2apic_uv_x.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435
  1. /*
  2. * This file is subject to the terms and conditions of the GNU General Public
  3. * License. See the file "COPYING" in the main directory of this archive
  4. * for more details.
  5. *
  6. * SGI UV APIC functions (note: not an Intel compatible APIC)
  7. *
  8. * Copyright (C) 2007-2008 Silicon Graphics, Inc. All rights reserved.
  9. */
  10. #include <linux/kernel.h>
  11. #include <linux/threads.h>
  12. #include <linux/cpumask.h>
  13. #include <linux/string.h>
  14. #include <linux/kernel.h>
  15. #include <linux/ctype.h>
  16. #include <linux/init.h>
  17. #include <linux/sched.h>
  18. #include <linux/bootmem.h>
  19. #include <linux/module.h>
  20. #include <linux/hardirq.h>
  21. #include <asm/smp.h>
  22. #include <asm/ipi.h>
  23. #include <asm/genapic.h>
  24. #include <asm/pgtable.h>
  25. #include <asm/uv/uv_mmrs.h>
  26. #include <asm/uv/uv_hub.h>
  27. #include <asm/uv/bios.h>
  28. DEFINE_PER_CPU(struct uv_hub_info_s, __uv_hub_info);
  29. EXPORT_PER_CPU_SYMBOL_GPL(__uv_hub_info);
  30. struct uv_blade_info *uv_blade_info;
  31. EXPORT_SYMBOL_GPL(uv_blade_info);
  32. short *uv_node_to_blade;
  33. EXPORT_SYMBOL_GPL(uv_node_to_blade);
  34. short *uv_cpu_to_blade;
  35. EXPORT_SYMBOL_GPL(uv_cpu_to_blade);
  36. short uv_possible_blades;
  37. EXPORT_SYMBOL_GPL(uv_possible_blades);
  38. unsigned long sn_rtc_cycles_per_second;
  39. EXPORT_SYMBOL(sn_rtc_cycles_per_second);
  40. /* Start with all IRQs pointing to boot CPU. IRQ balancing will shift them. */
  41. static cpumask_t uv_target_cpus(void)
  42. {
  43. return cpumask_of_cpu(0);
  44. }
  45. static cpumask_t uv_vector_allocation_domain(int cpu)
  46. {
  47. cpumask_t domain = CPU_MASK_NONE;
  48. cpu_set(cpu, domain);
  49. return domain;
  50. }
  51. int uv_wakeup_secondary(int phys_apicid, unsigned int start_rip)
  52. {
  53. unsigned long val;
  54. int pnode;
  55. pnode = uv_apicid_to_pnode(phys_apicid);
  56. val = (1UL << UVH_IPI_INT_SEND_SHFT) |
  57. (phys_apicid << UVH_IPI_INT_APIC_ID_SHFT) |
  58. (((long)start_rip << UVH_IPI_INT_VECTOR_SHFT) >> 12) |
  59. APIC_DM_INIT;
  60. uv_write_global_mmr64(pnode, UVH_IPI_INT, val);
  61. mdelay(10);
  62. val = (1UL << UVH_IPI_INT_SEND_SHFT) |
  63. (phys_apicid << UVH_IPI_INT_APIC_ID_SHFT) |
  64. (((long)start_rip << UVH_IPI_INT_VECTOR_SHFT) >> 12) |
  65. APIC_DM_STARTUP;
  66. uv_write_global_mmr64(pnode, UVH_IPI_INT, val);
  67. return 0;
  68. }
  69. static void uv_send_IPI_one(int cpu, int vector)
  70. {
  71. unsigned long val, apicid, lapicid;
  72. int pnode;
  73. apicid = per_cpu(x86_cpu_to_apicid, cpu); /* ZZZ - cache node-local ? */
  74. lapicid = apicid & 0x3f; /* ZZZ macro needed */
  75. pnode = uv_apicid_to_pnode(apicid);
  76. val =
  77. (1UL << UVH_IPI_INT_SEND_SHFT) | (lapicid <<
  78. UVH_IPI_INT_APIC_ID_SHFT) |
  79. (vector << UVH_IPI_INT_VECTOR_SHFT);
  80. uv_write_global_mmr64(pnode, UVH_IPI_INT, val);
  81. }
  82. static void uv_send_IPI_mask(cpumask_t mask, int vector)
  83. {
  84. unsigned int cpu;
  85. for (cpu = 0; cpu < NR_CPUS; ++cpu)
  86. if (cpu_isset(cpu, mask))
  87. uv_send_IPI_one(cpu, vector);
  88. }
  89. static void uv_send_IPI_allbutself(int vector)
  90. {
  91. cpumask_t mask = cpu_online_map;
  92. cpu_clear(smp_processor_id(), mask);
  93. if (!cpus_empty(mask))
  94. uv_send_IPI_mask(mask, vector);
  95. }
  96. static void uv_send_IPI_all(int vector)
  97. {
  98. uv_send_IPI_mask(cpu_online_map, vector);
  99. }
  100. static int uv_apic_id_registered(void)
  101. {
  102. return 1;
  103. }
  104. static void uv_init_apic_ldr(void)
  105. {
  106. }
  107. static unsigned int uv_cpu_mask_to_apicid(cpumask_t cpumask)
  108. {
  109. int cpu;
  110. /*
  111. * We're using fixed IRQ delivery, can only return one phys APIC ID.
  112. * May as well be the first.
  113. */
  114. cpu = first_cpu(cpumask);
  115. if ((unsigned)cpu < NR_CPUS)
  116. return per_cpu(x86_cpu_to_apicid, cpu);
  117. else
  118. return BAD_APICID;
  119. }
  120. static unsigned int get_apic_id(unsigned long x)
  121. {
  122. unsigned int id;
  123. WARN_ON(preemptible() && num_online_cpus() > 1);
  124. id = x | __get_cpu_var(x2apic_extra_bits);
  125. return id;
  126. }
  127. static long set_apic_id(unsigned int id)
  128. {
  129. unsigned long x;
  130. /* maskout x2apic_extra_bits ? */
  131. x = id;
  132. return x;
  133. }
  134. static unsigned int uv_read_apic_id(void)
  135. {
  136. return get_apic_id(apic_read(APIC_ID));
  137. }
  138. static unsigned int phys_pkg_id(int index_msb)
  139. {
  140. return uv_read_apic_id() >> index_msb;
  141. }
  142. #ifdef ZZZ /* Needs x2apic patch */
  143. static void uv_send_IPI_self(int vector)
  144. {
  145. apic_write(APIC_SELF_IPI, vector);
  146. }
  147. #endif
  148. struct genapic apic_x2apic_uv_x = {
  149. .name = "UV large system",
  150. .int_delivery_mode = dest_Fixed,
  151. .int_dest_mode = (APIC_DEST_PHYSICAL != 0),
  152. .target_cpus = uv_target_cpus,
  153. .vector_allocation_domain = uv_vector_allocation_domain,/* Fixme ZZZ */
  154. .apic_id_registered = uv_apic_id_registered,
  155. .init_apic_ldr = uv_init_apic_ldr,
  156. .send_IPI_all = uv_send_IPI_all,
  157. .send_IPI_allbutself = uv_send_IPI_allbutself,
  158. .send_IPI_mask = uv_send_IPI_mask,
  159. /* ZZZ.send_IPI_self = uv_send_IPI_self, */
  160. .cpu_mask_to_apicid = uv_cpu_mask_to_apicid,
  161. .phys_pkg_id = phys_pkg_id, /* Fixme ZZZ */
  162. .get_apic_id = get_apic_id,
  163. .set_apic_id = set_apic_id,
  164. .apic_id_mask = (0xFFFFFFFFu),
  165. };
  166. static __cpuinit void set_x2apic_extra_bits(int pnode)
  167. {
  168. __get_cpu_var(x2apic_extra_bits) = (pnode << 6);
  169. }
  170. /*
  171. * Called on boot cpu.
  172. */
  173. static __init int boot_pnode_to_blade(int pnode)
  174. {
  175. int blade;
  176. for (blade = 0; blade < uv_num_possible_blades(); blade++)
  177. if (pnode == uv_blade_info[blade].pnode)
  178. return blade;
  179. BUG();
  180. }
  181. struct redir_addr {
  182. unsigned long redirect;
  183. unsigned long alias;
  184. };
  185. #define DEST_SHIFT UVH_RH_GAM_ALIAS210_REDIRECT_CONFIG_0_MMR_DEST_BASE_SHFT
  186. static __initdata struct redir_addr redir_addrs[] = {
  187. {UVH_RH_GAM_ALIAS210_REDIRECT_CONFIG_0_MMR, UVH_SI_ALIAS0_OVERLAY_CONFIG},
  188. {UVH_RH_GAM_ALIAS210_REDIRECT_CONFIG_1_MMR, UVH_SI_ALIAS1_OVERLAY_CONFIG},
  189. {UVH_RH_GAM_ALIAS210_REDIRECT_CONFIG_2_MMR, UVH_SI_ALIAS2_OVERLAY_CONFIG},
  190. };
  191. static __init void get_lowmem_redirect(unsigned long *base, unsigned long *size)
  192. {
  193. union uvh_si_alias0_overlay_config_u alias;
  194. union uvh_rh_gam_alias210_redirect_config_2_mmr_u redirect;
  195. int i;
  196. for (i = 0; i < ARRAY_SIZE(redir_addrs); i++) {
  197. alias.v = uv_read_local_mmr(redir_addrs[i].alias);
  198. if (alias.s.base == 0) {
  199. *size = (1UL << alias.s.m_alias);
  200. redirect.v = uv_read_local_mmr(redir_addrs[i].redirect);
  201. *base = (unsigned long)redirect.s.dest_base << DEST_SHIFT;
  202. return;
  203. }
  204. }
  205. BUG();
  206. }
  207. static __init void map_low_mmrs(void)
  208. {
  209. init_extra_mapping_uc(UV_GLOBAL_MMR32_BASE, UV_GLOBAL_MMR32_SIZE);
  210. init_extra_mapping_uc(UV_LOCAL_MMR_BASE, UV_LOCAL_MMR_SIZE);
  211. }
  212. enum map_type {map_wb, map_uc};
  213. static void map_high(char *id, unsigned long base, int shift, enum map_type map_type)
  214. {
  215. unsigned long bytes, paddr;
  216. paddr = base << shift;
  217. bytes = (1UL << shift);
  218. printk(KERN_INFO "UV: Map %s_HI 0x%lx - 0x%lx\n", id, paddr,
  219. paddr + bytes);
  220. if (map_type == map_uc)
  221. init_extra_mapping_uc(paddr, bytes);
  222. else
  223. init_extra_mapping_wb(paddr, bytes);
  224. }
  225. static __init void map_gru_high(int max_pnode)
  226. {
  227. union uvh_rh_gam_gru_overlay_config_mmr_u gru;
  228. int shift = UVH_RH_GAM_GRU_OVERLAY_CONFIG_MMR_BASE_SHFT;
  229. gru.v = uv_read_local_mmr(UVH_RH_GAM_GRU_OVERLAY_CONFIG_MMR);
  230. if (gru.s.enable)
  231. map_high("GRU", gru.s.base, shift, map_wb);
  232. }
  233. static __init void map_config_high(int max_pnode)
  234. {
  235. union uvh_rh_gam_cfg_overlay_config_mmr_u cfg;
  236. int shift = UVH_RH_GAM_CFG_OVERLAY_CONFIG_MMR_BASE_SHFT;
  237. cfg.v = uv_read_local_mmr(UVH_RH_GAM_CFG_OVERLAY_CONFIG_MMR);
  238. if (cfg.s.enable)
  239. map_high("CONFIG", cfg.s.base, shift, map_uc);
  240. }
  241. static __init void map_mmr_high(int max_pnode)
  242. {
  243. union uvh_rh_gam_mmr_overlay_config_mmr_u mmr;
  244. int shift = UVH_RH_GAM_MMR_OVERLAY_CONFIG_MMR_BASE_SHFT;
  245. mmr.v = uv_read_local_mmr(UVH_RH_GAM_MMR_OVERLAY_CONFIG_MMR);
  246. if (mmr.s.enable)
  247. map_high("MMR", mmr.s.base, shift, map_uc);
  248. }
  249. static __init void map_mmioh_high(int max_pnode)
  250. {
  251. union uvh_rh_gam_mmioh_overlay_config_mmr_u mmioh;
  252. int shift = UVH_RH_GAM_MMIOH_OVERLAY_CONFIG_MMR_BASE_SHFT;
  253. mmioh.v = uv_read_local_mmr(UVH_RH_GAM_MMIOH_OVERLAY_CONFIG_MMR);
  254. if (mmioh.s.enable)
  255. map_high("MMIOH", mmioh.s.base, shift, map_uc);
  256. }
  257. static __init void uv_rtc_init(void)
  258. {
  259. long status, ticks_per_sec, drift;
  260. status =
  261. x86_bios_freq_base(BIOS_FREQ_BASE_REALTIME_CLOCK, &ticks_per_sec,
  262. &drift);
  263. if (status != 0 || ticks_per_sec < 100000) {
  264. printk(KERN_WARNING
  265. "unable to determine platform RTC clock frequency, "
  266. "guessing.\n");
  267. /* BIOS gives wrong value for clock freq. so guess */
  268. sn_rtc_cycles_per_second = 1000000000000UL / 30000UL;
  269. } else
  270. sn_rtc_cycles_per_second = ticks_per_sec;
  271. }
  272. static __init void uv_system_init(void)
  273. {
  274. union uvh_si_addr_map_config_u m_n_config;
  275. union uvh_node_id_u node_id;
  276. unsigned long gnode_upper, lowmem_redir_base, lowmem_redir_size;
  277. int bytes, nid, cpu, lcpu, pnode, blade, i, j, m_val, n_val;
  278. int max_pnode = 0;
  279. unsigned long mmr_base, present;
  280. map_low_mmrs();
  281. m_n_config.v = uv_read_local_mmr(UVH_SI_ADDR_MAP_CONFIG);
  282. m_val = m_n_config.s.m_skt;
  283. n_val = m_n_config.s.n_skt;
  284. mmr_base =
  285. uv_read_local_mmr(UVH_RH_GAM_MMR_OVERLAY_CONFIG_MMR) &
  286. ~UV_MMR_ENABLE;
  287. printk(KERN_DEBUG "UV: global MMR base 0x%lx\n", mmr_base);
  288. for(i = 0; i < UVH_NODE_PRESENT_TABLE_DEPTH; i++)
  289. uv_possible_blades +=
  290. hweight64(uv_read_local_mmr( UVH_NODE_PRESENT_TABLE + i * 8));
  291. printk(KERN_DEBUG "UV: Found %d blades\n", uv_num_possible_blades());
  292. bytes = sizeof(struct uv_blade_info) * uv_num_possible_blades();
  293. uv_blade_info = alloc_bootmem_pages(bytes);
  294. get_lowmem_redirect(&lowmem_redir_base, &lowmem_redir_size);
  295. bytes = sizeof(uv_node_to_blade[0]) * num_possible_nodes();
  296. uv_node_to_blade = alloc_bootmem_pages(bytes);
  297. memset(uv_node_to_blade, 255, bytes);
  298. bytes = sizeof(uv_cpu_to_blade[0]) * num_possible_cpus();
  299. uv_cpu_to_blade = alloc_bootmem_pages(bytes);
  300. memset(uv_cpu_to_blade, 255, bytes);
  301. blade = 0;
  302. for (i = 0; i < UVH_NODE_PRESENT_TABLE_DEPTH; i++) {
  303. present = uv_read_local_mmr(UVH_NODE_PRESENT_TABLE + i * 8);
  304. for (j = 0; j < 64; j++) {
  305. if (!test_bit(j, &present))
  306. continue;
  307. uv_blade_info[blade].pnode = (i * 64 + j);
  308. uv_blade_info[blade].nr_possible_cpus = 0;
  309. uv_blade_info[blade].nr_online_cpus = 0;
  310. blade++;
  311. }
  312. }
  313. node_id.v = uv_read_local_mmr(UVH_NODE_ID);
  314. gnode_upper = (((unsigned long)node_id.s.node_id) &
  315. ~((1 << n_val) - 1)) << m_val;
  316. uv_rtc_init();
  317. for_each_present_cpu(cpu) {
  318. nid = cpu_to_node(cpu);
  319. pnode = uv_apicid_to_pnode(per_cpu(x86_cpu_to_apicid, cpu));
  320. blade = boot_pnode_to_blade(pnode);
  321. lcpu = uv_blade_info[blade].nr_possible_cpus;
  322. uv_blade_info[blade].nr_possible_cpus++;
  323. uv_cpu_hub_info(cpu)->lowmem_remap_base = lowmem_redir_base;
  324. uv_cpu_hub_info(cpu)->lowmem_remap_top =
  325. lowmem_redir_base + lowmem_redir_size;
  326. uv_cpu_hub_info(cpu)->m_val = m_val;
  327. uv_cpu_hub_info(cpu)->n_val = m_val;
  328. uv_cpu_hub_info(cpu)->numa_blade_id = blade;
  329. uv_cpu_hub_info(cpu)->blade_processor_id = lcpu;
  330. uv_cpu_hub_info(cpu)->pnode = pnode;
  331. uv_cpu_hub_info(cpu)->pnode_mask = (1 << n_val) - 1;
  332. uv_cpu_hub_info(cpu)->gpa_mask = (1 << (m_val + n_val)) - 1;
  333. uv_cpu_hub_info(cpu)->gnode_upper = gnode_upper;
  334. uv_cpu_hub_info(cpu)->global_mmr_base = mmr_base;
  335. uv_cpu_hub_info(cpu)->coherency_domain_number = 0;/* ZZZ */
  336. uv_node_to_blade[nid] = blade;
  337. uv_cpu_to_blade[cpu] = blade;
  338. max_pnode = max(pnode, max_pnode);
  339. printk(KERN_DEBUG "UV: cpu %d, apicid 0x%x, pnode %d, nid %d, "
  340. "lcpu %d, blade %d\n",
  341. cpu, per_cpu(x86_cpu_to_apicid, cpu), pnode, nid,
  342. lcpu, blade);
  343. }
  344. map_gru_high(max_pnode);
  345. map_mmr_high(max_pnode);
  346. map_config_high(max_pnode);
  347. map_mmioh_high(max_pnode);
  348. }
  349. /*
  350. * Called on each cpu to initialize the per_cpu UV data area.
  351. * ZZZ hotplug not supported yet
  352. */
  353. void __cpuinit uv_cpu_init(void)
  354. {
  355. if (!uv_node_to_blade)
  356. uv_system_init();
  357. uv_blade_info[uv_numa_blade_id()].nr_online_cpus++;
  358. if (get_uv_system_type() == UV_NON_UNIQUE_APIC)
  359. set_x2apic_extra_bits(uv_hub_info->pnode);
  360. }