intel-agp.c 80 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706
  1. /*
  2. * Intel AGPGART routines.
  3. */
  4. #include <linux/module.h>
  5. #include <linux/pci.h>
  6. #include <linux/init.h>
  7. #include <linux/kernel.h>
  8. #include <linux/pagemap.h>
  9. #include <linux/agp_backend.h>
  10. #include "agp.h"
  11. /*
  12. * If we have Intel graphics, we're not going to have anything other than
  13. * an Intel IOMMU. So make the correct use of the PCI DMA API contingent
  14. * on the Intel IOMMU support (CONFIG_DMAR).
  15. * Only newer chipsets need to bother with this, of course.
  16. */
  17. #ifdef CONFIG_DMAR
  18. #define USE_PCI_DMA_API 1
  19. #endif
  20. #define PCI_DEVICE_ID_INTEL_E7221_HB 0x2588
  21. #define PCI_DEVICE_ID_INTEL_E7221_IG 0x258a
  22. #define PCI_DEVICE_ID_INTEL_82946GZ_HB 0x2970
  23. #define PCI_DEVICE_ID_INTEL_82946GZ_IG 0x2972
  24. #define PCI_DEVICE_ID_INTEL_82G35_HB 0x2980
  25. #define PCI_DEVICE_ID_INTEL_82G35_IG 0x2982
  26. #define PCI_DEVICE_ID_INTEL_82965Q_HB 0x2990
  27. #define PCI_DEVICE_ID_INTEL_82965Q_IG 0x2992
  28. #define PCI_DEVICE_ID_INTEL_82965G_HB 0x29A0
  29. #define PCI_DEVICE_ID_INTEL_82965G_IG 0x29A2
  30. #define PCI_DEVICE_ID_INTEL_82965GM_HB 0x2A00
  31. #define PCI_DEVICE_ID_INTEL_82965GM_IG 0x2A02
  32. #define PCI_DEVICE_ID_INTEL_82965GME_HB 0x2A10
  33. #define PCI_DEVICE_ID_INTEL_82965GME_IG 0x2A12
  34. #define PCI_DEVICE_ID_INTEL_82945GME_HB 0x27AC
  35. #define PCI_DEVICE_ID_INTEL_82945GME_IG 0x27AE
  36. #define PCI_DEVICE_ID_INTEL_PINEVIEW_M_HB 0xA010
  37. #define PCI_DEVICE_ID_INTEL_PINEVIEW_M_IG 0xA011
  38. #define PCI_DEVICE_ID_INTEL_PINEVIEW_HB 0xA000
  39. #define PCI_DEVICE_ID_INTEL_PINEVIEW_IG 0xA001
  40. #define PCI_DEVICE_ID_INTEL_G33_HB 0x29C0
  41. #define PCI_DEVICE_ID_INTEL_G33_IG 0x29C2
  42. #define PCI_DEVICE_ID_INTEL_Q35_HB 0x29B0
  43. #define PCI_DEVICE_ID_INTEL_Q35_IG 0x29B2
  44. #define PCI_DEVICE_ID_INTEL_Q33_HB 0x29D0
  45. #define PCI_DEVICE_ID_INTEL_Q33_IG 0x29D2
  46. #define PCI_DEVICE_ID_INTEL_B43_HB 0x2E40
  47. #define PCI_DEVICE_ID_INTEL_B43_IG 0x2E42
  48. #define PCI_DEVICE_ID_INTEL_GM45_HB 0x2A40
  49. #define PCI_DEVICE_ID_INTEL_GM45_IG 0x2A42
  50. #define PCI_DEVICE_ID_INTEL_EAGLELAKE_HB 0x2E00
  51. #define PCI_DEVICE_ID_INTEL_EAGLELAKE_IG 0x2E02
  52. #define PCI_DEVICE_ID_INTEL_Q45_HB 0x2E10
  53. #define PCI_DEVICE_ID_INTEL_Q45_IG 0x2E12
  54. #define PCI_DEVICE_ID_INTEL_G45_HB 0x2E20
  55. #define PCI_DEVICE_ID_INTEL_G45_IG 0x2E22
  56. #define PCI_DEVICE_ID_INTEL_G41_HB 0x2E30
  57. #define PCI_DEVICE_ID_INTEL_G41_IG 0x2E32
  58. #define PCI_DEVICE_ID_INTEL_IRONLAKE_D_HB 0x0040
  59. #define PCI_DEVICE_ID_INTEL_IRONLAKE_D_IG 0x0042
  60. #define PCI_DEVICE_ID_INTEL_IRONLAKE_M_HB 0x0044
  61. #define PCI_DEVICE_ID_INTEL_IRONLAKE_MA_HB 0x0062
  62. #define PCI_DEVICE_ID_INTEL_IRONLAKE_MC2_HB 0x006a
  63. #define PCI_DEVICE_ID_INTEL_IRONLAKE_M_IG 0x0046
  64. #define PCI_DEVICE_ID_INTEL_SANDYBRIDGE_HB 0x0100
  65. #define PCI_DEVICE_ID_INTEL_SANDYBRIDGE_IG 0x0102
  66. #define PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M_HB 0x0104
  67. #define PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M_IG 0x0106
  68. /* cover 915 and 945 variants */
  69. #define IS_I915 (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_E7221_HB || \
  70. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82915G_HB || \
  71. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82915GM_HB || \
  72. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82945G_HB || \
  73. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82945GM_HB || \
  74. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82945GME_HB)
  75. #define IS_I965 (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82946GZ_HB || \
  76. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82G35_HB || \
  77. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82965Q_HB || \
  78. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82965G_HB || \
  79. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82965GM_HB || \
  80. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82965GME_HB)
  81. #define IS_G33 (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_G33_HB || \
  82. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_Q35_HB || \
  83. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_Q33_HB || \
  84. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_PINEVIEW_M_HB || \
  85. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_PINEVIEW_HB)
  86. #define IS_PINEVIEW (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_PINEVIEW_M_HB || \
  87. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_PINEVIEW_HB)
  88. #define IS_G4X (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_EAGLELAKE_HB || \
  89. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_Q45_HB || \
  90. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_G45_HB || \
  91. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_GM45_HB || \
  92. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_G41_HB || \
  93. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_B43_HB || \
  94. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_IRONLAKE_D_HB || \
  95. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_IRONLAKE_M_HB || \
  96. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_IRONLAKE_MA_HB || \
  97. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_IRONLAKE_MC2_HB || \
  98. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_SANDYBRIDGE_HB || \
  99. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M_HB)
  100. extern int agp_memory_reserved;
  101. /* Intel 815 register */
  102. #define INTEL_815_APCONT 0x51
  103. #define INTEL_815_ATTBASE_MASK ~0x1FFFFFFF
  104. /* Intel i820 registers */
  105. #define INTEL_I820_RDCR 0x51
  106. #define INTEL_I820_ERRSTS 0xc8
  107. /* Intel i840 registers */
  108. #define INTEL_I840_MCHCFG 0x50
  109. #define INTEL_I840_ERRSTS 0xc8
  110. /* Intel i850 registers */
  111. #define INTEL_I850_MCHCFG 0x50
  112. #define INTEL_I850_ERRSTS 0xc8
  113. /* intel 915G registers */
  114. #define I915_GMADDR 0x18
  115. #define I915_MMADDR 0x10
  116. #define I915_PTEADDR 0x1C
  117. #define I915_GMCH_GMS_STOLEN_48M (0x6 << 4)
  118. #define I915_GMCH_GMS_STOLEN_64M (0x7 << 4)
  119. #define G33_GMCH_GMS_STOLEN_128M (0x8 << 4)
  120. #define G33_GMCH_GMS_STOLEN_256M (0x9 << 4)
  121. #define INTEL_GMCH_GMS_STOLEN_96M (0xa << 4)
  122. #define INTEL_GMCH_GMS_STOLEN_160M (0xb << 4)
  123. #define INTEL_GMCH_GMS_STOLEN_224M (0xc << 4)
  124. #define INTEL_GMCH_GMS_STOLEN_352M (0xd << 4)
  125. #define I915_IFPADDR 0x60
  126. /* Intel 965G registers */
  127. #define I965_MSAC 0x62
  128. #define I965_IFPADDR 0x70
  129. /* Intel 7505 registers */
  130. #define INTEL_I7505_APSIZE 0x74
  131. #define INTEL_I7505_NCAPID 0x60
  132. #define INTEL_I7505_NISTAT 0x6c
  133. #define INTEL_I7505_ATTBASE 0x78
  134. #define INTEL_I7505_ERRSTS 0x42
  135. #define INTEL_I7505_AGPCTRL 0x70
  136. #define INTEL_I7505_MCHCFG 0x50
  137. #define SNB_GMCH_CTRL 0x50
  138. #define SNB_GMCH_GMS_STOLEN_MASK 0xF8
  139. #define SNB_GMCH_GMS_STOLEN_32M (1 << 3)
  140. #define SNB_GMCH_GMS_STOLEN_64M (2 << 3)
  141. #define SNB_GMCH_GMS_STOLEN_96M (3 << 3)
  142. #define SNB_GMCH_GMS_STOLEN_128M (4 << 3)
  143. #define SNB_GMCH_GMS_STOLEN_160M (5 << 3)
  144. #define SNB_GMCH_GMS_STOLEN_192M (6 << 3)
  145. #define SNB_GMCH_GMS_STOLEN_224M (7 << 3)
  146. #define SNB_GMCH_GMS_STOLEN_256M (8 << 3)
  147. #define SNB_GMCH_GMS_STOLEN_288M (9 << 3)
  148. #define SNB_GMCH_GMS_STOLEN_320M (0xa << 3)
  149. #define SNB_GMCH_GMS_STOLEN_352M (0xb << 3)
  150. #define SNB_GMCH_GMS_STOLEN_384M (0xc << 3)
  151. #define SNB_GMCH_GMS_STOLEN_416M (0xd << 3)
  152. #define SNB_GMCH_GMS_STOLEN_448M (0xe << 3)
  153. #define SNB_GMCH_GMS_STOLEN_480M (0xf << 3)
  154. #define SNB_GMCH_GMS_STOLEN_512M (0x10 << 3)
  155. static const struct aper_size_info_fixed intel_i810_sizes[] =
  156. {
  157. {64, 16384, 4},
  158. /* The 32M mode still requires a 64k gatt */
  159. {32, 8192, 4}
  160. };
  161. #define AGP_DCACHE_MEMORY 1
  162. #define AGP_PHYS_MEMORY 2
  163. #define INTEL_AGP_CACHED_MEMORY 3
  164. static struct gatt_mask intel_i810_masks[] =
  165. {
  166. {.mask = I810_PTE_VALID, .type = 0},
  167. {.mask = (I810_PTE_VALID | I810_PTE_LOCAL), .type = AGP_DCACHE_MEMORY},
  168. {.mask = I810_PTE_VALID, .type = 0},
  169. {.mask = I810_PTE_VALID | I830_PTE_SYSTEM_CACHED,
  170. .type = INTEL_AGP_CACHED_MEMORY}
  171. };
  172. static struct _intel_private {
  173. struct pci_dev *pcidev; /* device one */
  174. u8 __iomem *registers;
  175. u32 __iomem *gtt; /* I915G */
  176. int num_dcache_entries;
  177. /* gtt_entries is the number of gtt entries that are already mapped
  178. * to stolen memory. Stolen memory is larger than the memory mapped
  179. * through gtt_entries, as it includes some reserved space for the BIOS
  180. * popup and for the GTT.
  181. */
  182. int gtt_entries; /* i830+ */
  183. int gtt_total_size;
  184. union {
  185. void __iomem *i9xx_flush_page;
  186. void *i8xx_flush_page;
  187. };
  188. struct page *i8xx_page;
  189. struct resource ifp_resource;
  190. int resource_valid;
  191. } intel_private;
  192. #ifdef USE_PCI_DMA_API
  193. static int intel_agp_map_page(struct page *page, dma_addr_t *ret)
  194. {
  195. *ret = pci_map_page(intel_private.pcidev, page, 0,
  196. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  197. if (pci_dma_mapping_error(intel_private.pcidev, *ret))
  198. return -EINVAL;
  199. return 0;
  200. }
  201. static void intel_agp_unmap_page(struct page *page, dma_addr_t dma)
  202. {
  203. pci_unmap_page(intel_private.pcidev, dma,
  204. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  205. }
  206. static void intel_agp_free_sglist(struct agp_memory *mem)
  207. {
  208. struct sg_table st;
  209. st.sgl = mem->sg_list;
  210. st.orig_nents = st.nents = mem->page_count;
  211. sg_free_table(&st);
  212. mem->sg_list = NULL;
  213. mem->num_sg = 0;
  214. }
  215. static int intel_agp_map_memory(struct agp_memory *mem)
  216. {
  217. struct sg_table st;
  218. struct scatterlist *sg;
  219. int i;
  220. DBG("try mapping %lu pages\n", (unsigned long)mem->page_count);
  221. if (sg_alloc_table(&st, mem->page_count, GFP_KERNEL))
  222. return -ENOMEM;
  223. mem->sg_list = sg = st.sgl;
  224. for (i = 0 ; i < mem->page_count; i++, sg = sg_next(sg))
  225. sg_set_page(sg, mem->pages[i], PAGE_SIZE, 0);
  226. mem->num_sg = pci_map_sg(intel_private.pcidev, mem->sg_list,
  227. mem->page_count, PCI_DMA_BIDIRECTIONAL);
  228. if (unlikely(!mem->num_sg)) {
  229. intel_agp_free_sglist(mem);
  230. return -ENOMEM;
  231. }
  232. return 0;
  233. }
  234. static void intel_agp_unmap_memory(struct agp_memory *mem)
  235. {
  236. DBG("try unmapping %lu pages\n", (unsigned long)mem->page_count);
  237. pci_unmap_sg(intel_private.pcidev, mem->sg_list,
  238. mem->page_count, PCI_DMA_BIDIRECTIONAL);
  239. intel_agp_free_sglist(mem);
  240. }
  241. static void intel_agp_insert_sg_entries(struct agp_memory *mem,
  242. off_t pg_start, int mask_type)
  243. {
  244. struct scatterlist *sg;
  245. int i, j;
  246. j = pg_start;
  247. WARN_ON(!mem->num_sg);
  248. if (mem->num_sg == mem->page_count) {
  249. for_each_sg(mem->sg_list, sg, mem->page_count, i) {
  250. writel(agp_bridge->driver->mask_memory(agp_bridge,
  251. sg_dma_address(sg), mask_type),
  252. intel_private.gtt+j);
  253. j++;
  254. }
  255. } else {
  256. /* sg may merge pages, but we have to seperate
  257. * per-page addr for GTT */
  258. unsigned int len, m;
  259. for_each_sg(mem->sg_list, sg, mem->num_sg, i) {
  260. len = sg_dma_len(sg) / PAGE_SIZE;
  261. for (m = 0; m < len; m++) {
  262. writel(agp_bridge->driver->mask_memory(agp_bridge,
  263. sg_dma_address(sg) + m * PAGE_SIZE,
  264. mask_type),
  265. intel_private.gtt+j);
  266. j++;
  267. }
  268. }
  269. }
  270. readl(intel_private.gtt+j-1);
  271. }
  272. #else
  273. static void intel_agp_insert_sg_entries(struct agp_memory *mem,
  274. off_t pg_start, int mask_type)
  275. {
  276. int i, j;
  277. u32 cache_bits = 0;
  278. if (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_SANDYBRIDGE_HB ||
  279. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M_HB)
  280. {
  281. cache_bits = I830_PTE_SYSTEM_CACHED;
  282. }
  283. for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
  284. writel(agp_bridge->driver->mask_memory(agp_bridge,
  285. page_to_phys(mem->pages[i]), mask_type),
  286. intel_private.gtt+j);
  287. }
  288. readl(intel_private.gtt+j-1);
  289. }
  290. #endif
  291. static int intel_i810_fetch_size(void)
  292. {
  293. u32 smram_miscc;
  294. struct aper_size_info_fixed *values;
  295. pci_read_config_dword(agp_bridge->dev, I810_SMRAM_MISCC, &smram_miscc);
  296. values = A_SIZE_FIX(agp_bridge->driver->aperture_sizes);
  297. if ((smram_miscc & I810_GMS) == I810_GMS_DISABLE) {
  298. dev_warn(&agp_bridge->dev->dev, "i810 is disabled\n");
  299. return 0;
  300. }
  301. if ((smram_miscc & I810_GFX_MEM_WIN_SIZE) == I810_GFX_MEM_WIN_32M) {
  302. agp_bridge->previous_size =
  303. agp_bridge->current_size = (void *) (values + 1);
  304. agp_bridge->aperture_size_idx = 1;
  305. return values[1].size;
  306. } else {
  307. agp_bridge->previous_size =
  308. agp_bridge->current_size = (void *) (values);
  309. agp_bridge->aperture_size_idx = 0;
  310. return values[0].size;
  311. }
  312. return 0;
  313. }
  314. static int intel_i810_configure(void)
  315. {
  316. struct aper_size_info_fixed *current_size;
  317. u32 temp;
  318. int i;
  319. current_size = A_SIZE_FIX(agp_bridge->current_size);
  320. if (!intel_private.registers) {
  321. pci_read_config_dword(intel_private.pcidev, I810_MMADDR, &temp);
  322. temp &= 0xfff80000;
  323. intel_private.registers = ioremap(temp, 128 * 4096);
  324. if (!intel_private.registers) {
  325. dev_err(&intel_private.pcidev->dev,
  326. "can't remap memory\n");
  327. return -ENOMEM;
  328. }
  329. }
  330. if ((readl(intel_private.registers+I810_DRAM_CTL)
  331. & I810_DRAM_ROW_0) == I810_DRAM_ROW_0_SDRAM) {
  332. /* This will need to be dynamically assigned */
  333. dev_info(&intel_private.pcidev->dev,
  334. "detected 4MB dedicated video ram\n");
  335. intel_private.num_dcache_entries = 1024;
  336. }
  337. pci_read_config_dword(intel_private.pcidev, I810_GMADDR, &temp);
  338. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  339. writel(agp_bridge->gatt_bus_addr | I810_PGETBL_ENABLED, intel_private.registers+I810_PGETBL_CTL);
  340. readl(intel_private.registers+I810_PGETBL_CTL); /* PCI Posting. */
  341. if (agp_bridge->driver->needs_scratch_page) {
  342. for (i = 0; i < current_size->num_entries; i++) {
  343. writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
  344. }
  345. readl(intel_private.registers+I810_PTE_BASE+((i-1)*4)); /* PCI posting. */
  346. }
  347. global_cache_flush();
  348. return 0;
  349. }
  350. static void intel_i810_cleanup(void)
  351. {
  352. writel(0, intel_private.registers+I810_PGETBL_CTL);
  353. readl(intel_private.registers); /* PCI Posting. */
  354. iounmap(intel_private.registers);
  355. }
  356. static void intel_i810_tlbflush(struct agp_memory *mem)
  357. {
  358. return;
  359. }
  360. static void intel_i810_agp_enable(struct agp_bridge_data *bridge, u32 mode)
  361. {
  362. return;
  363. }
  364. /* Exists to support ARGB cursors */
  365. static struct page *i8xx_alloc_pages(void)
  366. {
  367. struct page *page;
  368. page = alloc_pages(GFP_KERNEL | GFP_DMA32, 2);
  369. if (page == NULL)
  370. return NULL;
  371. if (set_pages_uc(page, 4) < 0) {
  372. set_pages_wb(page, 4);
  373. __free_pages(page, 2);
  374. return NULL;
  375. }
  376. get_page(page);
  377. atomic_inc(&agp_bridge->current_memory_agp);
  378. return page;
  379. }
  380. static void i8xx_destroy_pages(struct page *page)
  381. {
  382. if (page == NULL)
  383. return;
  384. set_pages_wb(page, 4);
  385. put_page(page);
  386. __free_pages(page, 2);
  387. atomic_dec(&agp_bridge->current_memory_agp);
  388. }
  389. static int intel_i830_type_to_mask_type(struct agp_bridge_data *bridge,
  390. int type)
  391. {
  392. if (type < AGP_USER_TYPES)
  393. return type;
  394. else if (type == AGP_USER_CACHED_MEMORY)
  395. return INTEL_AGP_CACHED_MEMORY;
  396. else
  397. return 0;
  398. }
  399. static int intel_i810_insert_entries(struct agp_memory *mem, off_t pg_start,
  400. int type)
  401. {
  402. int i, j, num_entries;
  403. void *temp;
  404. int ret = -EINVAL;
  405. int mask_type;
  406. if (mem->page_count == 0)
  407. goto out;
  408. temp = agp_bridge->current_size;
  409. num_entries = A_SIZE_FIX(temp)->num_entries;
  410. if ((pg_start + mem->page_count) > num_entries)
  411. goto out_err;
  412. for (j = pg_start; j < (pg_start + mem->page_count); j++) {
  413. if (!PGE_EMPTY(agp_bridge, readl(agp_bridge->gatt_table+j))) {
  414. ret = -EBUSY;
  415. goto out_err;
  416. }
  417. }
  418. if (type != mem->type)
  419. goto out_err;
  420. mask_type = agp_bridge->driver->agp_type_to_mask_type(agp_bridge, type);
  421. switch (mask_type) {
  422. case AGP_DCACHE_MEMORY:
  423. if (!mem->is_flushed)
  424. global_cache_flush();
  425. for (i = pg_start; i < (pg_start + mem->page_count); i++) {
  426. writel((i*4096)|I810_PTE_LOCAL|I810_PTE_VALID,
  427. intel_private.registers+I810_PTE_BASE+(i*4));
  428. }
  429. readl(intel_private.registers+I810_PTE_BASE+((i-1)*4));
  430. break;
  431. case AGP_PHYS_MEMORY:
  432. case AGP_NORMAL_MEMORY:
  433. if (!mem->is_flushed)
  434. global_cache_flush();
  435. for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
  436. writel(agp_bridge->driver->mask_memory(agp_bridge,
  437. page_to_phys(mem->pages[i]), mask_type),
  438. intel_private.registers+I810_PTE_BASE+(j*4));
  439. }
  440. readl(intel_private.registers+I810_PTE_BASE+((j-1)*4));
  441. break;
  442. default:
  443. goto out_err;
  444. }
  445. agp_bridge->driver->tlb_flush(mem);
  446. out:
  447. ret = 0;
  448. out_err:
  449. mem->is_flushed = true;
  450. return ret;
  451. }
  452. static int intel_i810_remove_entries(struct agp_memory *mem, off_t pg_start,
  453. int type)
  454. {
  455. int i;
  456. if (mem->page_count == 0)
  457. return 0;
  458. for (i = pg_start; i < (mem->page_count + pg_start); i++) {
  459. writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
  460. }
  461. readl(intel_private.registers+I810_PTE_BASE+((i-1)*4));
  462. agp_bridge->driver->tlb_flush(mem);
  463. return 0;
  464. }
  465. /*
  466. * The i810/i830 requires a physical address to program its mouse
  467. * pointer into hardware.
  468. * However the Xserver still writes to it through the agp aperture.
  469. */
  470. static struct agp_memory *alloc_agpphysmem_i8xx(size_t pg_count, int type)
  471. {
  472. struct agp_memory *new;
  473. struct page *page;
  474. switch (pg_count) {
  475. case 1: page = agp_bridge->driver->agp_alloc_page(agp_bridge);
  476. break;
  477. case 4:
  478. /* kludge to get 4 physical pages for ARGB cursor */
  479. page = i8xx_alloc_pages();
  480. break;
  481. default:
  482. return NULL;
  483. }
  484. if (page == NULL)
  485. return NULL;
  486. new = agp_create_memory(pg_count);
  487. if (new == NULL)
  488. return NULL;
  489. new->pages[0] = page;
  490. if (pg_count == 4) {
  491. /* kludge to get 4 physical pages for ARGB cursor */
  492. new->pages[1] = new->pages[0] + 1;
  493. new->pages[2] = new->pages[1] + 1;
  494. new->pages[3] = new->pages[2] + 1;
  495. }
  496. new->page_count = pg_count;
  497. new->num_scratch_pages = pg_count;
  498. new->type = AGP_PHYS_MEMORY;
  499. new->physical = page_to_phys(new->pages[0]);
  500. return new;
  501. }
  502. static struct agp_memory *intel_i810_alloc_by_type(size_t pg_count, int type)
  503. {
  504. struct agp_memory *new;
  505. if (type == AGP_DCACHE_MEMORY) {
  506. if (pg_count != intel_private.num_dcache_entries)
  507. return NULL;
  508. new = agp_create_memory(1);
  509. if (new == NULL)
  510. return NULL;
  511. new->type = AGP_DCACHE_MEMORY;
  512. new->page_count = pg_count;
  513. new->num_scratch_pages = 0;
  514. agp_free_page_array(new);
  515. return new;
  516. }
  517. if (type == AGP_PHYS_MEMORY)
  518. return alloc_agpphysmem_i8xx(pg_count, type);
  519. return NULL;
  520. }
  521. static void intel_i810_free_by_type(struct agp_memory *curr)
  522. {
  523. agp_free_key(curr->key);
  524. if (curr->type == AGP_PHYS_MEMORY) {
  525. if (curr->page_count == 4)
  526. i8xx_destroy_pages(curr->pages[0]);
  527. else {
  528. agp_bridge->driver->agp_destroy_page(curr->pages[0],
  529. AGP_PAGE_DESTROY_UNMAP);
  530. agp_bridge->driver->agp_destroy_page(curr->pages[0],
  531. AGP_PAGE_DESTROY_FREE);
  532. }
  533. agp_free_page_array(curr);
  534. }
  535. kfree(curr);
  536. }
  537. static unsigned long intel_i810_mask_memory(struct agp_bridge_data *bridge,
  538. dma_addr_t addr, int type)
  539. {
  540. /* Type checking must be done elsewhere */
  541. return addr | bridge->driver->masks[type].mask;
  542. }
  543. static struct aper_size_info_fixed intel_i830_sizes[] =
  544. {
  545. {128, 32768, 5},
  546. /* The 64M mode still requires a 128k gatt */
  547. {64, 16384, 5},
  548. {256, 65536, 6},
  549. {512, 131072, 7},
  550. };
  551. static void intel_i830_init_gtt_entries(void)
  552. {
  553. u16 gmch_ctrl;
  554. int gtt_entries = 0;
  555. u8 rdct;
  556. int local = 0;
  557. static const int ddt[4] = { 0, 16, 32, 64 };
  558. int size; /* reserved space (in kb) at the top of stolen memory */
  559. pci_read_config_word(agp_bridge->dev, I830_GMCH_CTRL, &gmch_ctrl);
  560. if (IS_I965) {
  561. u32 pgetbl_ctl;
  562. pgetbl_ctl = readl(intel_private.registers+I810_PGETBL_CTL);
  563. /* The 965 has a field telling us the size of the GTT,
  564. * which may be larger than what is necessary to map the
  565. * aperture.
  566. */
  567. switch (pgetbl_ctl & I965_PGETBL_SIZE_MASK) {
  568. case I965_PGETBL_SIZE_128KB:
  569. size = 128;
  570. break;
  571. case I965_PGETBL_SIZE_256KB:
  572. size = 256;
  573. break;
  574. case I965_PGETBL_SIZE_512KB:
  575. size = 512;
  576. break;
  577. case I965_PGETBL_SIZE_1MB:
  578. size = 1024;
  579. break;
  580. case I965_PGETBL_SIZE_2MB:
  581. size = 2048;
  582. break;
  583. case I965_PGETBL_SIZE_1_5MB:
  584. size = 1024 + 512;
  585. break;
  586. default:
  587. dev_info(&intel_private.pcidev->dev,
  588. "unknown page table size, assuming 512KB\n");
  589. size = 512;
  590. }
  591. size += 4; /* add in BIOS popup space */
  592. } else if (IS_G33 && !IS_PINEVIEW) {
  593. /* G33's GTT size defined in gmch_ctrl */
  594. switch (gmch_ctrl & G33_PGETBL_SIZE_MASK) {
  595. case G33_PGETBL_SIZE_1M:
  596. size = 1024;
  597. break;
  598. case G33_PGETBL_SIZE_2M:
  599. size = 2048;
  600. break;
  601. default:
  602. dev_info(&agp_bridge->dev->dev,
  603. "unknown page table size 0x%x, assuming 512KB\n",
  604. (gmch_ctrl & G33_PGETBL_SIZE_MASK));
  605. size = 512;
  606. }
  607. size += 4;
  608. } else if (IS_G4X || IS_PINEVIEW) {
  609. /* On 4 series hardware, GTT stolen is separate from graphics
  610. * stolen, ignore it in stolen gtt entries counting. However,
  611. * 4KB of the stolen memory doesn't get mapped to the GTT.
  612. */
  613. size = 4;
  614. } else {
  615. /* On previous hardware, the GTT size was just what was
  616. * required to map the aperture.
  617. */
  618. size = agp_bridge->driver->fetch_size() + 4;
  619. }
  620. if (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82830_HB ||
  621. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82845G_HB) {
  622. switch (gmch_ctrl & I830_GMCH_GMS_MASK) {
  623. case I830_GMCH_GMS_STOLEN_512:
  624. gtt_entries = KB(512) - KB(size);
  625. break;
  626. case I830_GMCH_GMS_STOLEN_1024:
  627. gtt_entries = MB(1) - KB(size);
  628. break;
  629. case I830_GMCH_GMS_STOLEN_8192:
  630. gtt_entries = MB(8) - KB(size);
  631. break;
  632. case I830_GMCH_GMS_LOCAL:
  633. rdct = readb(intel_private.registers+I830_RDRAM_CHANNEL_TYPE);
  634. gtt_entries = (I830_RDRAM_ND(rdct) + 1) *
  635. MB(ddt[I830_RDRAM_DDT(rdct)]);
  636. local = 1;
  637. break;
  638. default:
  639. gtt_entries = 0;
  640. break;
  641. }
  642. } else if (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_SANDYBRIDGE_HB ||
  643. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M_HB) {
  644. /*
  645. * SandyBridge has new memory control reg at 0x50.w
  646. */
  647. u16 snb_gmch_ctl;
  648. pci_read_config_word(intel_private.pcidev, SNB_GMCH_CTRL, &snb_gmch_ctl);
  649. switch (snb_gmch_ctl & SNB_GMCH_GMS_STOLEN_MASK) {
  650. case SNB_GMCH_GMS_STOLEN_32M:
  651. gtt_entries = MB(32) - KB(size);
  652. break;
  653. case SNB_GMCH_GMS_STOLEN_64M:
  654. gtt_entries = MB(64) - KB(size);
  655. break;
  656. case SNB_GMCH_GMS_STOLEN_96M:
  657. gtt_entries = MB(96) - KB(size);
  658. break;
  659. case SNB_GMCH_GMS_STOLEN_128M:
  660. gtt_entries = MB(128) - KB(size);
  661. break;
  662. case SNB_GMCH_GMS_STOLEN_160M:
  663. gtt_entries = MB(160) - KB(size);
  664. break;
  665. case SNB_GMCH_GMS_STOLEN_192M:
  666. gtt_entries = MB(192) - KB(size);
  667. break;
  668. case SNB_GMCH_GMS_STOLEN_224M:
  669. gtt_entries = MB(224) - KB(size);
  670. break;
  671. case SNB_GMCH_GMS_STOLEN_256M:
  672. gtt_entries = MB(256) - KB(size);
  673. break;
  674. case SNB_GMCH_GMS_STOLEN_288M:
  675. gtt_entries = MB(288) - KB(size);
  676. break;
  677. case SNB_GMCH_GMS_STOLEN_320M:
  678. gtt_entries = MB(320) - KB(size);
  679. break;
  680. case SNB_GMCH_GMS_STOLEN_352M:
  681. gtt_entries = MB(352) - KB(size);
  682. break;
  683. case SNB_GMCH_GMS_STOLEN_384M:
  684. gtt_entries = MB(384) - KB(size);
  685. break;
  686. case SNB_GMCH_GMS_STOLEN_416M:
  687. gtt_entries = MB(416) - KB(size);
  688. break;
  689. case SNB_GMCH_GMS_STOLEN_448M:
  690. gtt_entries = MB(448) - KB(size);
  691. break;
  692. case SNB_GMCH_GMS_STOLEN_480M:
  693. gtt_entries = MB(480) - KB(size);
  694. break;
  695. case SNB_GMCH_GMS_STOLEN_512M:
  696. gtt_entries = MB(512) - KB(size);
  697. break;
  698. }
  699. } else {
  700. switch (gmch_ctrl & I855_GMCH_GMS_MASK) {
  701. case I855_GMCH_GMS_STOLEN_1M:
  702. gtt_entries = MB(1) - KB(size);
  703. break;
  704. case I855_GMCH_GMS_STOLEN_4M:
  705. gtt_entries = MB(4) - KB(size);
  706. break;
  707. case I855_GMCH_GMS_STOLEN_8M:
  708. gtt_entries = MB(8) - KB(size);
  709. break;
  710. case I855_GMCH_GMS_STOLEN_16M:
  711. gtt_entries = MB(16) - KB(size);
  712. break;
  713. case I855_GMCH_GMS_STOLEN_32M:
  714. gtt_entries = MB(32) - KB(size);
  715. break;
  716. case I915_GMCH_GMS_STOLEN_48M:
  717. /* Check it's really I915G */
  718. if (IS_I915 || IS_I965 || IS_G33 || IS_G4X)
  719. gtt_entries = MB(48) - KB(size);
  720. else
  721. gtt_entries = 0;
  722. break;
  723. case I915_GMCH_GMS_STOLEN_64M:
  724. /* Check it's really I915G */
  725. if (IS_I915 || IS_I965 || IS_G33 || IS_G4X)
  726. gtt_entries = MB(64) - KB(size);
  727. else
  728. gtt_entries = 0;
  729. break;
  730. case G33_GMCH_GMS_STOLEN_128M:
  731. if (IS_G33 || IS_I965 || IS_G4X)
  732. gtt_entries = MB(128) - KB(size);
  733. else
  734. gtt_entries = 0;
  735. break;
  736. case G33_GMCH_GMS_STOLEN_256M:
  737. if (IS_G33 || IS_I965 || IS_G4X)
  738. gtt_entries = MB(256) - KB(size);
  739. else
  740. gtt_entries = 0;
  741. break;
  742. case INTEL_GMCH_GMS_STOLEN_96M:
  743. if (IS_I965 || IS_G4X)
  744. gtt_entries = MB(96) - KB(size);
  745. else
  746. gtt_entries = 0;
  747. break;
  748. case INTEL_GMCH_GMS_STOLEN_160M:
  749. if (IS_I965 || IS_G4X)
  750. gtt_entries = MB(160) - KB(size);
  751. else
  752. gtt_entries = 0;
  753. break;
  754. case INTEL_GMCH_GMS_STOLEN_224M:
  755. if (IS_I965 || IS_G4X)
  756. gtt_entries = MB(224) - KB(size);
  757. else
  758. gtt_entries = 0;
  759. break;
  760. case INTEL_GMCH_GMS_STOLEN_352M:
  761. if (IS_I965 || IS_G4X)
  762. gtt_entries = MB(352) - KB(size);
  763. else
  764. gtt_entries = 0;
  765. break;
  766. default:
  767. gtt_entries = 0;
  768. break;
  769. }
  770. }
  771. if (gtt_entries > 0) {
  772. dev_info(&agp_bridge->dev->dev, "detected %dK %s memory\n",
  773. gtt_entries / KB(1), local ? "local" : "stolen");
  774. gtt_entries /= KB(4);
  775. } else {
  776. dev_info(&agp_bridge->dev->dev,
  777. "no pre-allocated video memory detected\n");
  778. gtt_entries = 0;
  779. }
  780. intel_private.gtt_entries = gtt_entries;
  781. }
  782. static void intel_i830_fini_flush(void)
  783. {
  784. kunmap(intel_private.i8xx_page);
  785. intel_private.i8xx_flush_page = NULL;
  786. unmap_page_from_agp(intel_private.i8xx_page);
  787. __free_page(intel_private.i8xx_page);
  788. intel_private.i8xx_page = NULL;
  789. }
  790. static void intel_i830_setup_flush(void)
  791. {
  792. /* return if we've already set the flush mechanism up */
  793. if (intel_private.i8xx_page)
  794. return;
  795. intel_private.i8xx_page = alloc_page(GFP_KERNEL | __GFP_ZERO | GFP_DMA32);
  796. if (!intel_private.i8xx_page)
  797. return;
  798. intel_private.i8xx_flush_page = kmap(intel_private.i8xx_page);
  799. if (!intel_private.i8xx_flush_page)
  800. intel_i830_fini_flush();
  801. }
  802. static void
  803. do_wbinvd(void *null)
  804. {
  805. wbinvd();
  806. }
  807. /* The chipset_flush interface needs to get data that has already been
  808. * flushed out of the CPU all the way out to main memory, because the GPU
  809. * doesn't snoop those buffers.
  810. *
  811. * The 8xx series doesn't have the same lovely interface for flushing the
  812. * chipset write buffers that the later chips do. According to the 865
  813. * specs, it's 64 octwords, or 1KB. So, to get those previous things in
  814. * that buffer out, we just fill 1KB and clflush it out, on the assumption
  815. * that it'll push whatever was in there out. It appears to work.
  816. */
  817. static void intel_i830_chipset_flush(struct agp_bridge_data *bridge)
  818. {
  819. unsigned int *pg = intel_private.i8xx_flush_page;
  820. memset(pg, 0, 1024);
  821. if (cpu_has_clflush) {
  822. clflush_cache_range(pg, 1024);
  823. } else {
  824. if (on_each_cpu(do_wbinvd, NULL, 1) != 0)
  825. printk(KERN_ERR "Timed out waiting for cache flush.\n");
  826. }
  827. }
  828. /* The intel i830 automatically initializes the agp aperture during POST.
  829. * Use the memory already set aside for in the GTT.
  830. */
  831. static int intel_i830_create_gatt_table(struct agp_bridge_data *bridge)
  832. {
  833. int page_order;
  834. struct aper_size_info_fixed *size;
  835. int num_entries;
  836. u32 temp;
  837. size = agp_bridge->current_size;
  838. page_order = size->page_order;
  839. num_entries = size->num_entries;
  840. agp_bridge->gatt_table_real = NULL;
  841. pci_read_config_dword(intel_private.pcidev, I810_MMADDR, &temp);
  842. temp &= 0xfff80000;
  843. intel_private.registers = ioremap(temp, 128 * 4096);
  844. if (!intel_private.registers)
  845. return -ENOMEM;
  846. temp = readl(intel_private.registers+I810_PGETBL_CTL) & 0xfffff000;
  847. global_cache_flush(); /* FIXME: ?? */
  848. /* we have to call this as early as possible after the MMIO base address is known */
  849. intel_i830_init_gtt_entries();
  850. agp_bridge->gatt_table = NULL;
  851. agp_bridge->gatt_bus_addr = temp;
  852. return 0;
  853. }
  854. /* Return the gatt table to a sane state. Use the top of stolen
  855. * memory for the GTT.
  856. */
  857. static int intel_i830_free_gatt_table(struct agp_bridge_data *bridge)
  858. {
  859. return 0;
  860. }
  861. static int intel_i830_fetch_size(void)
  862. {
  863. u16 gmch_ctrl;
  864. struct aper_size_info_fixed *values;
  865. values = A_SIZE_FIX(agp_bridge->driver->aperture_sizes);
  866. if (agp_bridge->dev->device != PCI_DEVICE_ID_INTEL_82830_HB &&
  867. agp_bridge->dev->device != PCI_DEVICE_ID_INTEL_82845G_HB) {
  868. /* 855GM/852GM/865G has 128MB aperture size */
  869. agp_bridge->previous_size = agp_bridge->current_size = (void *) values;
  870. agp_bridge->aperture_size_idx = 0;
  871. return values[0].size;
  872. }
  873. pci_read_config_word(agp_bridge->dev, I830_GMCH_CTRL, &gmch_ctrl);
  874. if ((gmch_ctrl & I830_GMCH_MEM_MASK) == I830_GMCH_MEM_128M) {
  875. agp_bridge->previous_size = agp_bridge->current_size = (void *) values;
  876. agp_bridge->aperture_size_idx = 0;
  877. return values[0].size;
  878. } else {
  879. agp_bridge->previous_size = agp_bridge->current_size = (void *) (values + 1);
  880. agp_bridge->aperture_size_idx = 1;
  881. return values[1].size;
  882. }
  883. return 0;
  884. }
  885. static int intel_i830_configure(void)
  886. {
  887. struct aper_size_info_fixed *current_size;
  888. u32 temp;
  889. u16 gmch_ctrl;
  890. int i;
  891. current_size = A_SIZE_FIX(agp_bridge->current_size);
  892. pci_read_config_dword(intel_private.pcidev, I810_GMADDR, &temp);
  893. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  894. pci_read_config_word(agp_bridge->dev, I830_GMCH_CTRL, &gmch_ctrl);
  895. gmch_ctrl |= I830_GMCH_ENABLED;
  896. pci_write_config_word(agp_bridge->dev, I830_GMCH_CTRL, gmch_ctrl);
  897. writel(agp_bridge->gatt_bus_addr|I810_PGETBL_ENABLED, intel_private.registers+I810_PGETBL_CTL);
  898. readl(intel_private.registers+I810_PGETBL_CTL); /* PCI Posting. */
  899. if (agp_bridge->driver->needs_scratch_page) {
  900. for (i = intel_private.gtt_entries; i < current_size->num_entries; i++) {
  901. writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
  902. }
  903. readl(intel_private.registers+I810_PTE_BASE+((i-1)*4)); /* PCI Posting. */
  904. }
  905. global_cache_flush();
  906. intel_i830_setup_flush();
  907. return 0;
  908. }
  909. static void intel_i830_cleanup(void)
  910. {
  911. iounmap(intel_private.registers);
  912. }
  913. static int intel_i830_insert_entries(struct agp_memory *mem, off_t pg_start,
  914. int type)
  915. {
  916. int i, j, num_entries;
  917. void *temp;
  918. int ret = -EINVAL;
  919. int mask_type;
  920. if (mem->page_count == 0)
  921. goto out;
  922. temp = agp_bridge->current_size;
  923. num_entries = A_SIZE_FIX(temp)->num_entries;
  924. if (pg_start < intel_private.gtt_entries) {
  925. dev_printk(KERN_DEBUG, &intel_private.pcidev->dev,
  926. "pg_start == 0x%.8lx, intel_private.gtt_entries == 0x%.8x\n",
  927. pg_start, intel_private.gtt_entries);
  928. dev_info(&intel_private.pcidev->dev,
  929. "trying to insert into local/stolen memory\n");
  930. goto out_err;
  931. }
  932. if ((pg_start + mem->page_count) > num_entries)
  933. goto out_err;
  934. /* The i830 can't check the GTT for entries since its read only,
  935. * depend on the caller to make the correct offset decisions.
  936. */
  937. if (type != mem->type)
  938. goto out_err;
  939. mask_type = agp_bridge->driver->agp_type_to_mask_type(agp_bridge, type);
  940. if (mask_type != 0 && mask_type != AGP_PHYS_MEMORY &&
  941. mask_type != INTEL_AGP_CACHED_MEMORY)
  942. goto out_err;
  943. if (!mem->is_flushed)
  944. global_cache_flush();
  945. for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
  946. writel(agp_bridge->driver->mask_memory(agp_bridge,
  947. page_to_phys(mem->pages[i]), mask_type),
  948. intel_private.registers+I810_PTE_BASE+(j*4));
  949. }
  950. readl(intel_private.registers+I810_PTE_BASE+((j-1)*4));
  951. agp_bridge->driver->tlb_flush(mem);
  952. out:
  953. ret = 0;
  954. out_err:
  955. mem->is_flushed = true;
  956. return ret;
  957. }
  958. static int intel_i830_remove_entries(struct agp_memory *mem, off_t pg_start,
  959. int type)
  960. {
  961. int i;
  962. if (mem->page_count == 0)
  963. return 0;
  964. if (pg_start < intel_private.gtt_entries) {
  965. dev_info(&intel_private.pcidev->dev,
  966. "trying to disable local/stolen memory\n");
  967. return -EINVAL;
  968. }
  969. for (i = pg_start; i < (mem->page_count + pg_start); i++) {
  970. writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
  971. }
  972. readl(intel_private.registers+I810_PTE_BASE+((i-1)*4));
  973. agp_bridge->driver->tlb_flush(mem);
  974. return 0;
  975. }
  976. static struct agp_memory *intel_i830_alloc_by_type(size_t pg_count, int type)
  977. {
  978. if (type == AGP_PHYS_MEMORY)
  979. return alloc_agpphysmem_i8xx(pg_count, type);
  980. /* always return NULL for other allocation types for now */
  981. return NULL;
  982. }
  983. static int intel_alloc_chipset_flush_resource(void)
  984. {
  985. int ret;
  986. ret = pci_bus_alloc_resource(agp_bridge->dev->bus, &intel_private.ifp_resource, PAGE_SIZE,
  987. PAGE_SIZE, PCIBIOS_MIN_MEM, 0,
  988. pcibios_align_resource, agp_bridge->dev);
  989. return ret;
  990. }
  991. static void intel_i915_setup_chipset_flush(void)
  992. {
  993. int ret;
  994. u32 temp;
  995. pci_read_config_dword(agp_bridge->dev, I915_IFPADDR, &temp);
  996. if (!(temp & 0x1)) {
  997. intel_alloc_chipset_flush_resource();
  998. intel_private.resource_valid = 1;
  999. pci_write_config_dword(agp_bridge->dev, I915_IFPADDR, (intel_private.ifp_resource.start & 0xffffffff) | 0x1);
  1000. } else {
  1001. temp &= ~1;
  1002. intel_private.resource_valid = 1;
  1003. intel_private.ifp_resource.start = temp;
  1004. intel_private.ifp_resource.end = temp + PAGE_SIZE;
  1005. ret = request_resource(&iomem_resource, &intel_private.ifp_resource);
  1006. /* some BIOSes reserve this area in a pnp some don't */
  1007. if (ret)
  1008. intel_private.resource_valid = 0;
  1009. }
  1010. }
  1011. static void intel_i965_g33_setup_chipset_flush(void)
  1012. {
  1013. u32 temp_hi, temp_lo;
  1014. int ret;
  1015. pci_read_config_dword(agp_bridge->dev, I965_IFPADDR + 4, &temp_hi);
  1016. pci_read_config_dword(agp_bridge->dev, I965_IFPADDR, &temp_lo);
  1017. if (!(temp_lo & 0x1)) {
  1018. intel_alloc_chipset_flush_resource();
  1019. intel_private.resource_valid = 1;
  1020. pci_write_config_dword(agp_bridge->dev, I965_IFPADDR + 4,
  1021. upper_32_bits(intel_private.ifp_resource.start));
  1022. pci_write_config_dword(agp_bridge->dev, I965_IFPADDR, (intel_private.ifp_resource.start & 0xffffffff) | 0x1);
  1023. } else {
  1024. u64 l64;
  1025. temp_lo &= ~0x1;
  1026. l64 = ((u64)temp_hi << 32) | temp_lo;
  1027. intel_private.resource_valid = 1;
  1028. intel_private.ifp_resource.start = l64;
  1029. intel_private.ifp_resource.end = l64 + PAGE_SIZE;
  1030. ret = request_resource(&iomem_resource, &intel_private.ifp_resource);
  1031. /* some BIOSes reserve this area in a pnp some don't */
  1032. if (ret)
  1033. intel_private.resource_valid = 0;
  1034. }
  1035. }
  1036. static void intel_i9xx_setup_flush(void)
  1037. {
  1038. /* return if already configured */
  1039. if (intel_private.ifp_resource.start)
  1040. return;
  1041. /* setup a resource for this object */
  1042. intel_private.ifp_resource.name = "Intel Flush Page";
  1043. intel_private.ifp_resource.flags = IORESOURCE_MEM;
  1044. /* Setup chipset flush for 915 */
  1045. if (IS_I965 || IS_G33 || IS_G4X) {
  1046. intel_i965_g33_setup_chipset_flush();
  1047. } else {
  1048. intel_i915_setup_chipset_flush();
  1049. }
  1050. if (intel_private.ifp_resource.start) {
  1051. intel_private.i9xx_flush_page = ioremap_nocache(intel_private.ifp_resource.start, PAGE_SIZE);
  1052. if (!intel_private.i9xx_flush_page)
  1053. dev_info(&intel_private.pcidev->dev, "can't ioremap flush page - no chipset flushing");
  1054. }
  1055. }
  1056. static int intel_i915_configure(void)
  1057. {
  1058. struct aper_size_info_fixed *current_size;
  1059. u32 temp;
  1060. u16 gmch_ctrl;
  1061. int i;
  1062. current_size = A_SIZE_FIX(agp_bridge->current_size);
  1063. pci_read_config_dword(intel_private.pcidev, I915_GMADDR, &temp);
  1064. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1065. pci_read_config_word(agp_bridge->dev, I830_GMCH_CTRL, &gmch_ctrl);
  1066. gmch_ctrl |= I830_GMCH_ENABLED;
  1067. pci_write_config_word(agp_bridge->dev, I830_GMCH_CTRL, gmch_ctrl);
  1068. writel(agp_bridge->gatt_bus_addr|I810_PGETBL_ENABLED, intel_private.registers+I810_PGETBL_CTL);
  1069. readl(intel_private.registers+I810_PGETBL_CTL); /* PCI Posting. */
  1070. if (agp_bridge->driver->needs_scratch_page) {
  1071. for (i = intel_private.gtt_entries; i < intel_private.gtt_total_size; i++) {
  1072. writel(agp_bridge->scratch_page, intel_private.gtt+i);
  1073. }
  1074. readl(intel_private.gtt+i-1); /* PCI Posting. */
  1075. }
  1076. global_cache_flush();
  1077. intel_i9xx_setup_flush();
  1078. return 0;
  1079. }
  1080. static void intel_i915_cleanup(void)
  1081. {
  1082. if (intel_private.i9xx_flush_page)
  1083. iounmap(intel_private.i9xx_flush_page);
  1084. if (intel_private.resource_valid)
  1085. release_resource(&intel_private.ifp_resource);
  1086. intel_private.ifp_resource.start = 0;
  1087. intel_private.resource_valid = 0;
  1088. iounmap(intel_private.gtt);
  1089. iounmap(intel_private.registers);
  1090. }
  1091. static void intel_i915_chipset_flush(struct agp_bridge_data *bridge)
  1092. {
  1093. if (intel_private.i9xx_flush_page)
  1094. writel(1, intel_private.i9xx_flush_page);
  1095. }
  1096. static int intel_i915_insert_entries(struct agp_memory *mem, off_t pg_start,
  1097. int type)
  1098. {
  1099. int num_entries;
  1100. void *temp;
  1101. int ret = -EINVAL;
  1102. int mask_type;
  1103. if (mem->page_count == 0)
  1104. goto out;
  1105. temp = agp_bridge->current_size;
  1106. num_entries = A_SIZE_FIX(temp)->num_entries;
  1107. if (pg_start < intel_private.gtt_entries) {
  1108. dev_printk(KERN_DEBUG, &intel_private.pcidev->dev,
  1109. "pg_start == 0x%.8lx, intel_private.gtt_entries == 0x%.8x\n",
  1110. pg_start, intel_private.gtt_entries);
  1111. dev_info(&intel_private.pcidev->dev,
  1112. "trying to insert into local/stolen memory\n");
  1113. goto out_err;
  1114. }
  1115. if ((pg_start + mem->page_count) > num_entries)
  1116. goto out_err;
  1117. /* The i915 can't check the GTT for entries since it's read only;
  1118. * depend on the caller to make the correct offset decisions.
  1119. */
  1120. if (type != mem->type)
  1121. goto out_err;
  1122. mask_type = agp_bridge->driver->agp_type_to_mask_type(agp_bridge, type);
  1123. if (mask_type != 0 && mask_type != AGP_PHYS_MEMORY &&
  1124. mask_type != INTEL_AGP_CACHED_MEMORY)
  1125. goto out_err;
  1126. if (!mem->is_flushed)
  1127. global_cache_flush();
  1128. intel_agp_insert_sg_entries(mem, pg_start, mask_type);
  1129. agp_bridge->driver->tlb_flush(mem);
  1130. out:
  1131. ret = 0;
  1132. out_err:
  1133. mem->is_flushed = true;
  1134. return ret;
  1135. }
  1136. static int intel_i915_remove_entries(struct agp_memory *mem, off_t pg_start,
  1137. int type)
  1138. {
  1139. int i;
  1140. if (mem->page_count == 0)
  1141. return 0;
  1142. if (pg_start < intel_private.gtt_entries) {
  1143. dev_info(&intel_private.pcidev->dev,
  1144. "trying to disable local/stolen memory\n");
  1145. return -EINVAL;
  1146. }
  1147. for (i = pg_start; i < (mem->page_count + pg_start); i++)
  1148. writel(agp_bridge->scratch_page, intel_private.gtt+i);
  1149. readl(intel_private.gtt+i-1);
  1150. agp_bridge->driver->tlb_flush(mem);
  1151. return 0;
  1152. }
  1153. /* Return the aperture size by just checking the resource length. The effect
  1154. * described in the spec of the MSAC registers is just changing of the
  1155. * resource size.
  1156. */
  1157. static int intel_i9xx_fetch_size(void)
  1158. {
  1159. int num_sizes = ARRAY_SIZE(intel_i830_sizes);
  1160. int aper_size; /* size in megabytes */
  1161. int i;
  1162. aper_size = pci_resource_len(intel_private.pcidev, 2) / MB(1);
  1163. for (i = 0; i < num_sizes; i++) {
  1164. if (aper_size == intel_i830_sizes[i].size) {
  1165. agp_bridge->current_size = intel_i830_sizes + i;
  1166. agp_bridge->previous_size = agp_bridge->current_size;
  1167. return aper_size;
  1168. }
  1169. }
  1170. return 0;
  1171. }
  1172. /* The intel i915 automatically initializes the agp aperture during POST.
  1173. * Use the memory already set aside for in the GTT.
  1174. */
  1175. static int intel_i915_create_gatt_table(struct agp_bridge_data *bridge)
  1176. {
  1177. int page_order;
  1178. struct aper_size_info_fixed *size;
  1179. int num_entries;
  1180. u32 temp, temp2;
  1181. int gtt_map_size = 256 * 1024;
  1182. size = agp_bridge->current_size;
  1183. page_order = size->page_order;
  1184. num_entries = size->num_entries;
  1185. agp_bridge->gatt_table_real = NULL;
  1186. pci_read_config_dword(intel_private.pcidev, I915_MMADDR, &temp);
  1187. pci_read_config_dword(intel_private.pcidev, I915_PTEADDR, &temp2);
  1188. if (IS_G33)
  1189. gtt_map_size = 1024 * 1024; /* 1M on G33 */
  1190. intel_private.gtt = ioremap(temp2, gtt_map_size);
  1191. if (!intel_private.gtt)
  1192. return -ENOMEM;
  1193. intel_private.gtt_total_size = gtt_map_size / 4;
  1194. temp &= 0xfff80000;
  1195. intel_private.registers = ioremap(temp, 128 * 4096);
  1196. if (!intel_private.registers) {
  1197. iounmap(intel_private.gtt);
  1198. return -ENOMEM;
  1199. }
  1200. temp = readl(intel_private.registers+I810_PGETBL_CTL) & 0xfffff000;
  1201. global_cache_flush(); /* FIXME: ? */
  1202. /* we have to call this as early as possible after the MMIO base address is known */
  1203. intel_i830_init_gtt_entries();
  1204. agp_bridge->gatt_table = NULL;
  1205. agp_bridge->gatt_bus_addr = temp;
  1206. return 0;
  1207. }
  1208. /*
  1209. * The i965 supports 36-bit physical addresses, but to keep
  1210. * the format of the GTT the same, the bits that don't fit
  1211. * in a 32-bit word are shifted down to bits 4..7.
  1212. *
  1213. * Gcc is smart enough to notice that "(addr >> 28) & 0xf0"
  1214. * is always zero on 32-bit architectures, so no need to make
  1215. * this conditional.
  1216. */
  1217. static unsigned long intel_i965_mask_memory(struct agp_bridge_data *bridge,
  1218. dma_addr_t addr, int type)
  1219. {
  1220. /* Shift high bits down */
  1221. addr |= (addr >> 28) & 0xf0;
  1222. /* Type checking must be done elsewhere */
  1223. return addr | bridge->driver->masks[type].mask;
  1224. }
  1225. static void intel_i965_get_gtt_range(int *gtt_offset, int *gtt_size)
  1226. {
  1227. switch (agp_bridge->dev->device) {
  1228. case PCI_DEVICE_ID_INTEL_GM45_HB:
  1229. case PCI_DEVICE_ID_INTEL_EAGLELAKE_HB:
  1230. case PCI_DEVICE_ID_INTEL_Q45_HB:
  1231. case PCI_DEVICE_ID_INTEL_G45_HB:
  1232. case PCI_DEVICE_ID_INTEL_G41_HB:
  1233. case PCI_DEVICE_ID_INTEL_B43_HB:
  1234. case PCI_DEVICE_ID_INTEL_IRONLAKE_D_HB:
  1235. case PCI_DEVICE_ID_INTEL_IRONLAKE_M_HB:
  1236. case PCI_DEVICE_ID_INTEL_IRONLAKE_MA_HB:
  1237. case PCI_DEVICE_ID_INTEL_IRONLAKE_MC2_HB:
  1238. case PCI_DEVICE_ID_INTEL_SANDYBRIDGE_HB:
  1239. case PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M_HB:
  1240. *gtt_offset = *gtt_size = MB(2);
  1241. break;
  1242. default:
  1243. *gtt_offset = *gtt_size = KB(512);
  1244. }
  1245. }
  1246. /* The intel i965 automatically initializes the agp aperture during POST.
  1247. * Use the memory already set aside for in the GTT.
  1248. */
  1249. static int intel_i965_create_gatt_table(struct agp_bridge_data *bridge)
  1250. {
  1251. int page_order;
  1252. struct aper_size_info_fixed *size;
  1253. int num_entries;
  1254. u32 temp;
  1255. int gtt_offset, gtt_size;
  1256. size = agp_bridge->current_size;
  1257. page_order = size->page_order;
  1258. num_entries = size->num_entries;
  1259. agp_bridge->gatt_table_real = NULL;
  1260. pci_read_config_dword(intel_private.pcidev, I915_MMADDR, &temp);
  1261. temp &= 0xfff00000;
  1262. intel_i965_get_gtt_range(&gtt_offset, &gtt_size);
  1263. intel_private.gtt = ioremap((temp + gtt_offset) , gtt_size);
  1264. if (!intel_private.gtt)
  1265. return -ENOMEM;
  1266. intel_private.gtt_total_size = gtt_size / 4;
  1267. intel_private.registers = ioremap(temp, 128 * 4096);
  1268. if (!intel_private.registers) {
  1269. iounmap(intel_private.gtt);
  1270. return -ENOMEM;
  1271. }
  1272. temp = readl(intel_private.registers+I810_PGETBL_CTL) & 0xfffff000;
  1273. global_cache_flush(); /* FIXME: ? */
  1274. /* we have to call this as early as possible after the MMIO base address is known */
  1275. intel_i830_init_gtt_entries();
  1276. agp_bridge->gatt_table = NULL;
  1277. agp_bridge->gatt_bus_addr = temp;
  1278. return 0;
  1279. }
  1280. static int intel_fetch_size(void)
  1281. {
  1282. int i;
  1283. u16 temp;
  1284. struct aper_size_info_16 *values;
  1285. pci_read_config_word(agp_bridge->dev, INTEL_APSIZE, &temp);
  1286. values = A_SIZE_16(agp_bridge->driver->aperture_sizes);
  1287. for (i = 0; i < agp_bridge->driver->num_aperture_sizes; i++) {
  1288. if (temp == values[i].size_value) {
  1289. agp_bridge->previous_size = agp_bridge->current_size = (void *) (values + i);
  1290. agp_bridge->aperture_size_idx = i;
  1291. return values[i].size;
  1292. }
  1293. }
  1294. return 0;
  1295. }
  1296. static int __intel_8xx_fetch_size(u8 temp)
  1297. {
  1298. int i;
  1299. struct aper_size_info_8 *values;
  1300. values = A_SIZE_8(agp_bridge->driver->aperture_sizes);
  1301. for (i = 0; i < agp_bridge->driver->num_aperture_sizes; i++) {
  1302. if (temp == values[i].size_value) {
  1303. agp_bridge->previous_size =
  1304. agp_bridge->current_size = (void *) (values + i);
  1305. agp_bridge->aperture_size_idx = i;
  1306. return values[i].size;
  1307. }
  1308. }
  1309. return 0;
  1310. }
  1311. static int intel_8xx_fetch_size(void)
  1312. {
  1313. u8 temp;
  1314. pci_read_config_byte(agp_bridge->dev, INTEL_APSIZE, &temp);
  1315. return __intel_8xx_fetch_size(temp);
  1316. }
  1317. static int intel_815_fetch_size(void)
  1318. {
  1319. u8 temp;
  1320. /* Intel 815 chipsets have a _weird_ APSIZE register with only
  1321. * one non-reserved bit, so mask the others out ... */
  1322. pci_read_config_byte(agp_bridge->dev, INTEL_APSIZE, &temp);
  1323. temp &= (1 << 3);
  1324. return __intel_8xx_fetch_size(temp);
  1325. }
  1326. static void intel_tlbflush(struct agp_memory *mem)
  1327. {
  1328. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x2200);
  1329. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x2280);
  1330. }
  1331. static void intel_8xx_tlbflush(struct agp_memory *mem)
  1332. {
  1333. u32 temp;
  1334. pci_read_config_dword(agp_bridge->dev, INTEL_AGPCTRL, &temp);
  1335. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, temp & ~(1 << 7));
  1336. pci_read_config_dword(agp_bridge->dev, INTEL_AGPCTRL, &temp);
  1337. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, temp | (1 << 7));
  1338. }
  1339. static void intel_cleanup(void)
  1340. {
  1341. u16 temp;
  1342. struct aper_size_info_16 *previous_size;
  1343. previous_size = A_SIZE_16(agp_bridge->previous_size);
  1344. pci_read_config_word(agp_bridge->dev, INTEL_NBXCFG, &temp);
  1345. pci_write_config_word(agp_bridge->dev, INTEL_NBXCFG, temp & ~(1 << 9));
  1346. pci_write_config_word(agp_bridge->dev, INTEL_APSIZE, previous_size->size_value);
  1347. }
  1348. static void intel_8xx_cleanup(void)
  1349. {
  1350. u16 temp;
  1351. struct aper_size_info_8 *previous_size;
  1352. previous_size = A_SIZE_8(agp_bridge->previous_size);
  1353. pci_read_config_word(agp_bridge->dev, INTEL_NBXCFG, &temp);
  1354. pci_write_config_word(agp_bridge->dev, INTEL_NBXCFG, temp & ~(1 << 9));
  1355. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, previous_size->size_value);
  1356. }
  1357. static int intel_configure(void)
  1358. {
  1359. u32 temp;
  1360. u16 temp2;
  1361. struct aper_size_info_16 *current_size;
  1362. current_size = A_SIZE_16(agp_bridge->current_size);
  1363. /* aperture size */
  1364. pci_write_config_word(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1365. /* address to map to */
  1366. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1367. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1368. /* attbase - aperture base */
  1369. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1370. /* agpctrl */
  1371. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x2280);
  1372. /* paccfg/nbxcfg */
  1373. pci_read_config_word(agp_bridge->dev, INTEL_NBXCFG, &temp2);
  1374. pci_write_config_word(agp_bridge->dev, INTEL_NBXCFG,
  1375. (temp2 & ~(1 << 10)) | (1 << 9));
  1376. /* clear any possible error conditions */
  1377. pci_write_config_byte(agp_bridge->dev, INTEL_ERRSTS + 1, 7);
  1378. return 0;
  1379. }
  1380. static int intel_815_configure(void)
  1381. {
  1382. u32 temp, addr;
  1383. u8 temp2;
  1384. struct aper_size_info_8 *current_size;
  1385. /* attbase - aperture base */
  1386. /* the Intel 815 chipset spec. says that bits 29-31 in the
  1387. * ATTBASE register are reserved -> try not to write them */
  1388. if (agp_bridge->gatt_bus_addr & INTEL_815_ATTBASE_MASK) {
  1389. dev_emerg(&agp_bridge->dev->dev, "gatt bus addr too high");
  1390. return -EINVAL;
  1391. }
  1392. current_size = A_SIZE_8(agp_bridge->current_size);
  1393. /* aperture size */
  1394. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE,
  1395. current_size->size_value);
  1396. /* address to map to */
  1397. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1398. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1399. pci_read_config_dword(agp_bridge->dev, INTEL_ATTBASE, &addr);
  1400. addr &= INTEL_815_ATTBASE_MASK;
  1401. addr |= agp_bridge->gatt_bus_addr;
  1402. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, addr);
  1403. /* agpctrl */
  1404. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1405. /* apcont */
  1406. pci_read_config_byte(agp_bridge->dev, INTEL_815_APCONT, &temp2);
  1407. pci_write_config_byte(agp_bridge->dev, INTEL_815_APCONT, temp2 | (1 << 1));
  1408. /* clear any possible error conditions */
  1409. /* Oddness : this chipset seems to have no ERRSTS register ! */
  1410. return 0;
  1411. }
  1412. static void intel_820_tlbflush(struct agp_memory *mem)
  1413. {
  1414. return;
  1415. }
  1416. static void intel_820_cleanup(void)
  1417. {
  1418. u8 temp;
  1419. struct aper_size_info_8 *previous_size;
  1420. previous_size = A_SIZE_8(agp_bridge->previous_size);
  1421. pci_read_config_byte(agp_bridge->dev, INTEL_I820_RDCR, &temp);
  1422. pci_write_config_byte(agp_bridge->dev, INTEL_I820_RDCR,
  1423. temp & ~(1 << 1));
  1424. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE,
  1425. previous_size->size_value);
  1426. }
  1427. static int intel_820_configure(void)
  1428. {
  1429. u32 temp;
  1430. u8 temp2;
  1431. struct aper_size_info_8 *current_size;
  1432. current_size = A_SIZE_8(agp_bridge->current_size);
  1433. /* aperture size */
  1434. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1435. /* address to map to */
  1436. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1437. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1438. /* attbase - aperture base */
  1439. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1440. /* agpctrl */
  1441. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1442. /* global enable aperture access */
  1443. /* This flag is not accessed through MCHCFG register as in */
  1444. /* i850 chipset. */
  1445. pci_read_config_byte(agp_bridge->dev, INTEL_I820_RDCR, &temp2);
  1446. pci_write_config_byte(agp_bridge->dev, INTEL_I820_RDCR, temp2 | (1 << 1));
  1447. /* clear any possible AGP-related error conditions */
  1448. pci_write_config_word(agp_bridge->dev, INTEL_I820_ERRSTS, 0x001c);
  1449. return 0;
  1450. }
  1451. static int intel_840_configure(void)
  1452. {
  1453. u32 temp;
  1454. u16 temp2;
  1455. struct aper_size_info_8 *current_size;
  1456. current_size = A_SIZE_8(agp_bridge->current_size);
  1457. /* aperture size */
  1458. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1459. /* address to map to */
  1460. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1461. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1462. /* attbase - aperture base */
  1463. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1464. /* agpctrl */
  1465. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1466. /* mcgcfg */
  1467. pci_read_config_word(agp_bridge->dev, INTEL_I840_MCHCFG, &temp2);
  1468. pci_write_config_word(agp_bridge->dev, INTEL_I840_MCHCFG, temp2 | (1 << 9));
  1469. /* clear any possible error conditions */
  1470. pci_write_config_word(agp_bridge->dev, INTEL_I840_ERRSTS, 0xc000);
  1471. return 0;
  1472. }
  1473. static int intel_845_configure(void)
  1474. {
  1475. u32 temp;
  1476. u8 temp2;
  1477. struct aper_size_info_8 *current_size;
  1478. current_size = A_SIZE_8(agp_bridge->current_size);
  1479. /* aperture size */
  1480. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1481. if (agp_bridge->apbase_config != 0) {
  1482. pci_write_config_dword(agp_bridge->dev, AGP_APBASE,
  1483. agp_bridge->apbase_config);
  1484. } else {
  1485. /* address to map to */
  1486. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1487. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1488. agp_bridge->apbase_config = temp;
  1489. }
  1490. /* attbase - aperture base */
  1491. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1492. /* agpctrl */
  1493. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1494. /* agpm */
  1495. pci_read_config_byte(agp_bridge->dev, INTEL_I845_AGPM, &temp2);
  1496. pci_write_config_byte(agp_bridge->dev, INTEL_I845_AGPM, temp2 | (1 << 1));
  1497. /* clear any possible error conditions */
  1498. pci_write_config_word(agp_bridge->dev, INTEL_I845_ERRSTS, 0x001c);
  1499. intel_i830_setup_flush();
  1500. return 0;
  1501. }
  1502. static int intel_850_configure(void)
  1503. {
  1504. u32 temp;
  1505. u16 temp2;
  1506. struct aper_size_info_8 *current_size;
  1507. current_size = A_SIZE_8(agp_bridge->current_size);
  1508. /* aperture size */
  1509. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1510. /* address to map to */
  1511. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1512. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1513. /* attbase - aperture base */
  1514. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1515. /* agpctrl */
  1516. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1517. /* mcgcfg */
  1518. pci_read_config_word(agp_bridge->dev, INTEL_I850_MCHCFG, &temp2);
  1519. pci_write_config_word(agp_bridge->dev, INTEL_I850_MCHCFG, temp2 | (1 << 9));
  1520. /* clear any possible AGP-related error conditions */
  1521. pci_write_config_word(agp_bridge->dev, INTEL_I850_ERRSTS, 0x001c);
  1522. return 0;
  1523. }
  1524. static int intel_860_configure(void)
  1525. {
  1526. u32 temp;
  1527. u16 temp2;
  1528. struct aper_size_info_8 *current_size;
  1529. current_size = A_SIZE_8(agp_bridge->current_size);
  1530. /* aperture size */
  1531. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1532. /* address to map to */
  1533. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1534. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1535. /* attbase - aperture base */
  1536. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1537. /* agpctrl */
  1538. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1539. /* mcgcfg */
  1540. pci_read_config_word(agp_bridge->dev, INTEL_I860_MCHCFG, &temp2);
  1541. pci_write_config_word(agp_bridge->dev, INTEL_I860_MCHCFG, temp2 | (1 << 9));
  1542. /* clear any possible AGP-related error conditions */
  1543. pci_write_config_word(agp_bridge->dev, INTEL_I860_ERRSTS, 0xf700);
  1544. return 0;
  1545. }
  1546. static int intel_830mp_configure(void)
  1547. {
  1548. u32 temp;
  1549. u16 temp2;
  1550. struct aper_size_info_8 *current_size;
  1551. current_size = A_SIZE_8(agp_bridge->current_size);
  1552. /* aperture size */
  1553. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1554. /* address to map to */
  1555. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1556. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1557. /* attbase - aperture base */
  1558. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1559. /* agpctrl */
  1560. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1561. /* gmch */
  1562. pci_read_config_word(agp_bridge->dev, INTEL_NBXCFG, &temp2);
  1563. pci_write_config_word(agp_bridge->dev, INTEL_NBXCFG, temp2 | (1 << 9));
  1564. /* clear any possible AGP-related error conditions */
  1565. pci_write_config_word(agp_bridge->dev, INTEL_I830_ERRSTS, 0x1c);
  1566. return 0;
  1567. }
  1568. static int intel_7505_configure(void)
  1569. {
  1570. u32 temp;
  1571. u16 temp2;
  1572. struct aper_size_info_8 *current_size;
  1573. current_size = A_SIZE_8(agp_bridge->current_size);
  1574. /* aperture size */
  1575. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1576. /* address to map to */
  1577. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1578. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1579. /* attbase - aperture base */
  1580. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1581. /* agpctrl */
  1582. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1583. /* mchcfg */
  1584. pci_read_config_word(agp_bridge->dev, INTEL_I7505_MCHCFG, &temp2);
  1585. pci_write_config_word(agp_bridge->dev, INTEL_I7505_MCHCFG, temp2 | (1 << 9));
  1586. return 0;
  1587. }
  1588. /* Setup function */
  1589. static const struct gatt_mask intel_generic_masks[] =
  1590. {
  1591. {.mask = 0x00000017, .type = 0}
  1592. };
  1593. static const struct aper_size_info_8 intel_815_sizes[2] =
  1594. {
  1595. {64, 16384, 4, 0},
  1596. {32, 8192, 3, 8},
  1597. };
  1598. static const struct aper_size_info_8 intel_8xx_sizes[7] =
  1599. {
  1600. {256, 65536, 6, 0},
  1601. {128, 32768, 5, 32},
  1602. {64, 16384, 4, 48},
  1603. {32, 8192, 3, 56},
  1604. {16, 4096, 2, 60},
  1605. {8, 2048, 1, 62},
  1606. {4, 1024, 0, 63}
  1607. };
  1608. static const struct aper_size_info_16 intel_generic_sizes[7] =
  1609. {
  1610. {256, 65536, 6, 0},
  1611. {128, 32768, 5, 32},
  1612. {64, 16384, 4, 48},
  1613. {32, 8192, 3, 56},
  1614. {16, 4096, 2, 60},
  1615. {8, 2048, 1, 62},
  1616. {4, 1024, 0, 63}
  1617. };
  1618. static const struct aper_size_info_8 intel_830mp_sizes[4] =
  1619. {
  1620. {256, 65536, 6, 0},
  1621. {128, 32768, 5, 32},
  1622. {64, 16384, 4, 48},
  1623. {32, 8192, 3, 56}
  1624. };
  1625. static const struct agp_bridge_driver intel_generic_driver = {
  1626. .owner = THIS_MODULE,
  1627. .aperture_sizes = intel_generic_sizes,
  1628. .size_type = U16_APER_SIZE,
  1629. .num_aperture_sizes = 7,
  1630. .configure = intel_configure,
  1631. .fetch_size = intel_fetch_size,
  1632. .cleanup = intel_cleanup,
  1633. .tlb_flush = intel_tlbflush,
  1634. .mask_memory = agp_generic_mask_memory,
  1635. .masks = intel_generic_masks,
  1636. .agp_enable = agp_generic_enable,
  1637. .cache_flush = global_cache_flush,
  1638. .create_gatt_table = agp_generic_create_gatt_table,
  1639. .free_gatt_table = agp_generic_free_gatt_table,
  1640. .insert_memory = agp_generic_insert_memory,
  1641. .remove_memory = agp_generic_remove_memory,
  1642. .alloc_by_type = agp_generic_alloc_by_type,
  1643. .free_by_type = agp_generic_free_by_type,
  1644. .agp_alloc_page = agp_generic_alloc_page,
  1645. .agp_alloc_pages = agp_generic_alloc_pages,
  1646. .agp_destroy_page = agp_generic_destroy_page,
  1647. .agp_destroy_pages = agp_generic_destroy_pages,
  1648. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1649. };
  1650. static const struct agp_bridge_driver intel_810_driver = {
  1651. .owner = THIS_MODULE,
  1652. .aperture_sizes = intel_i810_sizes,
  1653. .size_type = FIXED_APER_SIZE,
  1654. .num_aperture_sizes = 2,
  1655. .needs_scratch_page = true,
  1656. .configure = intel_i810_configure,
  1657. .fetch_size = intel_i810_fetch_size,
  1658. .cleanup = intel_i810_cleanup,
  1659. .tlb_flush = intel_i810_tlbflush,
  1660. .mask_memory = intel_i810_mask_memory,
  1661. .masks = intel_i810_masks,
  1662. .agp_enable = intel_i810_agp_enable,
  1663. .cache_flush = global_cache_flush,
  1664. .create_gatt_table = agp_generic_create_gatt_table,
  1665. .free_gatt_table = agp_generic_free_gatt_table,
  1666. .insert_memory = intel_i810_insert_entries,
  1667. .remove_memory = intel_i810_remove_entries,
  1668. .alloc_by_type = intel_i810_alloc_by_type,
  1669. .free_by_type = intel_i810_free_by_type,
  1670. .agp_alloc_page = agp_generic_alloc_page,
  1671. .agp_alloc_pages = agp_generic_alloc_pages,
  1672. .agp_destroy_page = agp_generic_destroy_page,
  1673. .agp_destroy_pages = agp_generic_destroy_pages,
  1674. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1675. };
  1676. static const struct agp_bridge_driver intel_815_driver = {
  1677. .owner = THIS_MODULE,
  1678. .aperture_sizes = intel_815_sizes,
  1679. .size_type = U8_APER_SIZE,
  1680. .num_aperture_sizes = 2,
  1681. .configure = intel_815_configure,
  1682. .fetch_size = intel_815_fetch_size,
  1683. .cleanup = intel_8xx_cleanup,
  1684. .tlb_flush = intel_8xx_tlbflush,
  1685. .mask_memory = agp_generic_mask_memory,
  1686. .masks = intel_generic_masks,
  1687. .agp_enable = agp_generic_enable,
  1688. .cache_flush = global_cache_flush,
  1689. .create_gatt_table = agp_generic_create_gatt_table,
  1690. .free_gatt_table = agp_generic_free_gatt_table,
  1691. .insert_memory = agp_generic_insert_memory,
  1692. .remove_memory = agp_generic_remove_memory,
  1693. .alloc_by_type = agp_generic_alloc_by_type,
  1694. .free_by_type = agp_generic_free_by_type,
  1695. .agp_alloc_page = agp_generic_alloc_page,
  1696. .agp_alloc_pages = agp_generic_alloc_pages,
  1697. .agp_destroy_page = agp_generic_destroy_page,
  1698. .agp_destroy_pages = agp_generic_destroy_pages,
  1699. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1700. };
  1701. static const struct agp_bridge_driver intel_830_driver = {
  1702. .owner = THIS_MODULE,
  1703. .aperture_sizes = intel_i830_sizes,
  1704. .size_type = FIXED_APER_SIZE,
  1705. .num_aperture_sizes = 4,
  1706. .needs_scratch_page = true,
  1707. .configure = intel_i830_configure,
  1708. .fetch_size = intel_i830_fetch_size,
  1709. .cleanup = intel_i830_cleanup,
  1710. .tlb_flush = intel_i810_tlbflush,
  1711. .mask_memory = intel_i810_mask_memory,
  1712. .masks = intel_i810_masks,
  1713. .agp_enable = intel_i810_agp_enable,
  1714. .cache_flush = global_cache_flush,
  1715. .create_gatt_table = intel_i830_create_gatt_table,
  1716. .free_gatt_table = intel_i830_free_gatt_table,
  1717. .insert_memory = intel_i830_insert_entries,
  1718. .remove_memory = intel_i830_remove_entries,
  1719. .alloc_by_type = intel_i830_alloc_by_type,
  1720. .free_by_type = intel_i810_free_by_type,
  1721. .agp_alloc_page = agp_generic_alloc_page,
  1722. .agp_alloc_pages = agp_generic_alloc_pages,
  1723. .agp_destroy_page = agp_generic_destroy_page,
  1724. .agp_destroy_pages = agp_generic_destroy_pages,
  1725. .agp_type_to_mask_type = intel_i830_type_to_mask_type,
  1726. .chipset_flush = intel_i830_chipset_flush,
  1727. };
  1728. static const struct agp_bridge_driver intel_820_driver = {
  1729. .owner = THIS_MODULE,
  1730. .aperture_sizes = intel_8xx_sizes,
  1731. .size_type = U8_APER_SIZE,
  1732. .num_aperture_sizes = 7,
  1733. .configure = intel_820_configure,
  1734. .fetch_size = intel_8xx_fetch_size,
  1735. .cleanup = intel_820_cleanup,
  1736. .tlb_flush = intel_820_tlbflush,
  1737. .mask_memory = agp_generic_mask_memory,
  1738. .masks = intel_generic_masks,
  1739. .agp_enable = agp_generic_enable,
  1740. .cache_flush = global_cache_flush,
  1741. .create_gatt_table = agp_generic_create_gatt_table,
  1742. .free_gatt_table = agp_generic_free_gatt_table,
  1743. .insert_memory = agp_generic_insert_memory,
  1744. .remove_memory = agp_generic_remove_memory,
  1745. .alloc_by_type = agp_generic_alloc_by_type,
  1746. .free_by_type = agp_generic_free_by_type,
  1747. .agp_alloc_page = agp_generic_alloc_page,
  1748. .agp_alloc_pages = agp_generic_alloc_pages,
  1749. .agp_destroy_page = agp_generic_destroy_page,
  1750. .agp_destroy_pages = agp_generic_destroy_pages,
  1751. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1752. };
  1753. static const struct agp_bridge_driver intel_830mp_driver = {
  1754. .owner = THIS_MODULE,
  1755. .aperture_sizes = intel_830mp_sizes,
  1756. .size_type = U8_APER_SIZE,
  1757. .num_aperture_sizes = 4,
  1758. .configure = intel_830mp_configure,
  1759. .fetch_size = intel_8xx_fetch_size,
  1760. .cleanup = intel_8xx_cleanup,
  1761. .tlb_flush = intel_8xx_tlbflush,
  1762. .mask_memory = agp_generic_mask_memory,
  1763. .masks = intel_generic_masks,
  1764. .agp_enable = agp_generic_enable,
  1765. .cache_flush = global_cache_flush,
  1766. .create_gatt_table = agp_generic_create_gatt_table,
  1767. .free_gatt_table = agp_generic_free_gatt_table,
  1768. .insert_memory = agp_generic_insert_memory,
  1769. .remove_memory = agp_generic_remove_memory,
  1770. .alloc_by_type = agp_generic_alloc_by_type,
  1771. .free_by_type = agp_generic_free_by_type,
  1772. .agp_alloc_page = agp_generic_alloc_page,
  1773. .agp_alloc_pages = agp_generic_alloc_pages,
  1774. .agp_destroy_page = agp_generic_destroy_page,
  1775. .agp_destroy_pages = agp_generic_destroy_pages,
  1776. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1777. };
  1778. static const struct agp_bridge_driver intel_840_driver = {
  1779. .owner = THIS_MODULE,
  1780. .aperture_sizes = intel_8xx_sizes,
  1781. .size_type = U8_APER_SIZE,
  1782. .num_aperture_sizes = 7,
  1783. .configure = intel_840_configure,
  1784. .fetch_size = intel_8xx_fetch_size,
  1785. .cleanup = intel_8xx_cleanup,
  1786. .tlb_flush = intel_8xx_tlbflush,
  1787. .mask_memory = agp_generic_mask_memory,
  1788. .masks = intel_generic_masks,
  1789. .agp_enable = agp_generic_enable,
  1790. .cache_flush = global_cache_flush,
  1791. .create_gatt_table = agp_generic_create_gatt_table,
  1792. .free_gatt_table = agp_generic_free_gatt_table,
  1793. .insert_memory = agp_generic_insert_memory,
  1794. .remove_memory = agp_generic_remove_memory,
  1795. .alloc_by_type = agp_generic_alloc_by_type,
  1796. .free_by_type = agp_generic_free_by_type,
  1797. .agp_alloc_page = agp_generic_alloc_page,
  1798. .agp_alloc_pages = agp_generic_alloc_pages,
  1799. .agp_destroy_page = agp_generic_destroy_page,
  1800. .agp_destroy_pages = agp_generic_destroy_pages,
  1801. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1802. };
  1803. static const struct agp_bridge_driver intel_845_driver = {
  1804. .owner = THIS_MODULE,
  1805. .aperture_sizes = intel_8xx_sizes,
  1806. .size_type = U8_APER_SIZE,
  1807. .num_aperture_sizes = 7,
  1808. .configure = intel_845_configure,
  1809. .fetch_size = intel_8xx_fetch_size,
  1810. .cleanup = intel_8xx_cleanup,
  1811. .tlb_flush = intel_8xx_tlbflush,
  1812. .mask_memory = agp_generic_mask_memory,
  1813. .masks = intel_generic_masks,
  1814. .agp_enable = agp_generic_enable,
  1815. .cache_flush = global_cache_flush,
  1816. .create_gatt_table = agp_generic_create_gatt_table,
  1817. .free_gatt_table = agp_generic_free_gatt_table,
  1818. .insert_memory = agp_generic_insert_memory,
  1819. .remove_memory = agp_generic_remove_memory,
  1820. .alloc_by_type = agp_generic_alloc_by_type,
  1821. .free_by_type = agp_generic_free_by_type,
  1822. .agp_alloc_page = agp_generic_alloc_page,
  1823. .agp_alloc_pages = agp_generic_alloc_pages,
  1824. .agp_destroy_page = agp_generic_destroy_page,
  1825. .agp_destroy_pages = agp_generic_destroy_pages,
  1826. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1827. .chipset_flush = intel_i830_chipset_flush,
  1828. };
  1829. static const struct agp_bridge_driver intel_850_driver = {
  1830. .owner = THIS_MODULE,
  1831. .aperture_sizes = intel_8xx_sizes,
  1832. .size_type = U8_APER_SIZE,
  1833. .num_aperture_sizes = 7,
  1834. .configure = intel_850_configure,
  1835. .fetch_size = intel_8xx_fetch_size,
  1836. .cleanup = intel_8xx_cleanup,
  1837. .tlb_flush = intel_8xx_tlbflush,
  1838. .mask_memory = agp_generic_mask_memory,
  1839. .masks = intel_generic_masks,
  1840. .agp_enable = agp_generic_enable,
  1841. .cache_flush = global_cache_flush,
  1842. .create_gatt_table = agp_generic_create_gatt_table,
  1843. .free_gatt_table = agp_generic_free_gatt_table,
  1844. .insert_memory = agp_generic_insert_memory,
  1845. .remove_memory = agp_generic_remove_memory,
  1846. .alloc_by_type = agp_generic_alloc_by_type,
  1847. .free_by_type = agp_generic_free_by_type,
  1848. .agp_alloc_page = agp_generic_alloc_page,
  1849. .agp_alloc_pages = agp_generic_alloc_pages,
  1850. .agp_destroy_page = agp_generic_destroy_page,
  1851. .agp_destroy_pages = agp_generic_destroy_pages,
  1852. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1853. };
  1854. static const struct agp_bridge_driver intel_860_driver = {
  1855. .owner = THIS_MODULE,
  1856. .aperture_sizes = intel_8xx_sizes,
  1857. .size_type = U8_APER_SIZE,
  1858. .num_aperture_sizes = 7,
  1859. .configure = intel_860_configure,
  1860. .fetch_size = intel_8xx_fetch_size,
  1861. .cleanup = intel_8xx_cleanup,
  1862. .tlb_flush = intel_8xx_tlbflush,
  1863. .mask_memory = agp_generic_mask_memory,
  1864. .masks = intel_generic_masks,
  1865. .agp_enable = agp_generic_enable,
  1866. .cache_flush = global_cache_flush,
  1867. .create_gatt_table = agp_generic_create_gatt_table,
  1868. .free_gatt_table = agp_generic_free_gatt_table,
  1869. .insert_memory = agp_generic_insert_memory,
  1870. .remove_memory = agp_generic_remove_memory,
  1871. .alloc_by_type = agp_generic_alloc_by_type,
  1872. .free_by_type = agp_generic_free_by_type,
  1873. .agp_alloc_page = agp_generic_alloc_page,
  1874. .agp_alloc_pages = agp_generic_alloc_pages,
  1875. .agp_destroy_page = agp_generic_destroy_page,
  1876. .agp_destroy_pages = agp_generic_destroy_pages,
  1877. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1878. };
  1879. static const struct agp_bridge_driver intel_915_driver = {
  1880. .owner = THIS_MODULE,
  1881. .aperture_sizes = intel_i830_sizes,
  1882. .size_type = FIXED_APER_SIZE,
  1883. .num_aperture_sizes = 4,
  1884. .needs_scratch_page = true,
  1885. .configure = intel_i915_configure,
  1886. .fetch_size = intel_i9xx_fetch_size,
  1887. .cleanup = intel_i915_cleanup,
  1888. .tlb_flush = intel_i810_tlbflush,
  1889. .mask_memory = intel_i810_mask_memory,
  1890. .masks = intel_i810_masks,
  1891. .agp_enable = intel_i810_agp_enable,
  1892. .cache_flush = global_cache_flush,
  1893. .create_gatt_table = intel_i915_create_gatt_table,
  1894. .free_gatt_table = intel_i830_free_gatt_table,
  1895. .insert_memory = intel_i915_insert_entries,
  1896. .remove_memory = intel_i915_remove_entries,
  1897. .alloc_by_type = intel_i830_alloc_by_type,
  1898. .free_by_type = intel_i810_free_by_type,
  1899. .agp_alloc_page = agp_generic_alloc_page,
  1900. .agp_alloc_pages = agp_generic_alloc_pages,
  1901. .agp_destroy_page = agp_generic_destroy_page,
  1902. .agp_destroy_pages = agp_generic_destroy_pages,
  1903. .agp_type_to_mask_type = intel_i830_type_to_mask_type,
  1904. .chipset_flush = intel_i915_chipset_flush,
  1905. #ifdef USE_PCI_DMA_API
  1906. .agp_map_page = intel_agp_map_page,
  1907. .agp_unmap_page = intel_agp_unmap_page,
  1908. .agp_map_memory = intel_agp_map_memory,
  1909. .agp_unmap_memory = intel_agp_unmap_memory,
  1910. #endif
  1911. };
  1912. static const struct agp_bridge_driver intel_i965_driver = {
  1913. .owner = THIS_MODULE,
  1914. .aperture_sizes = intel_i830_sizes,
  1915. .size_type = FIXED_APER_SIZE,
  1916. .num_aperture_sizes = 4,
  1917. .needs_scratch_page = true,
  1918. .configure = intel_i915_configure,
  1919. .fetch_size = intel_i9xx_fetch_size,
  1920. .cleanup = intel_i915_cleanup,
  1921. .tlb_flush = intel_i810_tlbflush,
  1922. .mask_memory = intel_i965_mask_memory,
  1923. .masks = intel_i810_masks,
  1924. .agp_enable = intel_i810_agp_enable,
  1925. .cache_flush = global_cache_flush,
  1926. .create_gatt_table = intel_i965_create_gatt_table,
  1927. .free_gatt_table = intel_i830_free_gatt_table,
  1928. .insert_memory = intel_i915_insert_entries,
  1929. .remove_memory = intel_i915_remove_entries,
  1930. .alloc_by_type = intel_i830_alloc_by_type,
  1931. .free_by_type = intel_i810_free_by_type,
  1932. .agp_alloc_page = agp_generic_alloc_page,
  1933. .agp_alloc_pages = agp_generic_alloc_pages,
  1934. .agp_destroy_page = agp_generic_destroy_page,
  1935. .agp_destroy_pages = agp_generic_destroy_pages,
  1936. .agp_type_to_mask_type = intel_i830_type_to_mask_type,
  1937. .chipset_flush = intel_i915_chipset_flush,
  1938. #ifdef USE_PCI_DMA_API
  1939. .agp_map_page = intel_agp_map_page,
  1940. .agp_unmap_page = intel_agp_unmap_page,
  1941. .agp_map_memory = intel_agp_map_memory,
  1942. .agp_unmap_memory = intel_agp_unmap_memory,
  1943. #endif
  1944. };
  1945. static const struct agp_bridge_driver intel_7505_driver = {
  1946. .owner = THIS_MODULE,
  1947. .aperture_sizes = intel_8xx_sizes,
  1948. .size_type = U8_APER_SIZE,
  1949. .num_aperture_sizes = 7,
  1950. .configure = intel_7505_configure,
  1951. .fetch_size = intel_8xx_fetch_size,
  1952. .cleanup = intel_8xx_cleanup,
  1953. .tlb_flush = intel_8xx_tlbflush,
  1954. .mask_memory = agp_generic_mask_memory,
  1955. .masks = intel_generic_masks,
  1956. .agp_enable = agp_generic_enable,
  1957. .cache_flush = global_cache_flush,
  1958. .create_gatt_table = agp_generic_create_gatt_table,
  1959. .free_gatt_table = agp_generic_free_gatt_table,
  1960. .insert_memory = agp_generic_insert_memory,
  1961. .remove_memory = agp_generic_remove_memory,
  1962. .alloc_by_type = agp_generic_alloc_by_type,
  1963. .free_by_type = agp_generic_free_by_type,
  1964. .agp_alloc_page = agp_generic_alloc_page,
  1965. .agp_alloc_pages = agp_generic_alloc_pages,
  1966. .agp_destroy_page = agp_generic_destroy_page,
  1967. .agp_destroy_pages = agp_generic_destroy_pages,
  1968. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1969. };
  1970. static const struct agp_bridge_driver intel_g33_driver = {
  1971. .owner = THIS_MODULE,
  1972. .aperture_sizes = intel_i830_sizes,
  1973. .size_type = FIXED_APER_SIZE,
  1974. .num_aperture_sizes = 4,
  1975. .needs_scratch_page = true,
  1976. .configure = intel_i915_configure,
  1977. .fetch_size = intel_i9xx_fetch_size,
  1978. .cleanup = intel_i915_cleanup,
  1979. .tlb_flush = intel_i810_tlbflush,
  1980. .mask_memory = intel_i965_mask_memory,
  1981. .masks = intel_i810_masks,
  1982. .agp_enable = intel_i810_agp_enable,
  1983. .cache_flush = global_cache_flush,
  1984. .create_gatt_table = intel_i915_create_gatt_table,
  1985. .free_gatt_table = intel_i830_free_gatt_table,
  1986. .insert_memory = intel_i915_insert_entries,
  1987. .remove_memory = intel_i915_remove_entries,
  1988. .alloc_by_type = intel_i830_alloc_by_type,
  1989. .free_by_type = intel_i810_free_by_type,
  1990. .agp_alloc_page = agp_generic_alloc_page,
  1991. .agp_alloc_pages = agp_generic_alloc_pages,
  1992. .agp_destroy_page = agp_generic_destroy_page,
  1993. .agp_destroy_pages = agp_generic_destroy_pages,
  1994. .agp_type_to_mask_type = intel_i830_type_to_mask_type,
  1995. .chipset_flush = intel_i915_chipset_flush,
  1996. #ifdef USE_PCI_DMA_API
  1997. .agp_map_page = intel_agp_map_page,
  1998. .agp_unmap_page = intel_agp_unmap_page,
  1999. .agp_map_memory = intel_agp_map_memory,
  2000. .agp_unmap_memory = intel_agp_unmap_memory,
  2001. #endif
  2002. };
  2003. static int find_gmch(u16 device)
  2004. {
  2005. struct pci_dev *gmch_device;
  2006. gmch_device = pci_get_device(PCI_VENDOR_ID_INTEL, device, NULL);
  2007. if (gmch_device && PCI_FUNC(gmch_device->devfn) != 0) {
  2008. gmch_device = pci_get_device(PCI_VENDOR_ID_INTEL,
  2009. device, gmch_device);
  2010. }
  2011. if (!gmch_device)
  2012. return 0;
  2013. intel_private.pcidev = gmch_device;
  2014. return 1;
  2015. }
  2016. /* Table to describe Intel GMCH and AGP/PCIE GART drivers. At least one of
  2017. * driver and gmch_driver must be non-null, and find_gmch will determine
  2018. * which one should be used if a gmch_chip_id is present.
  2019. */
  2020. static const struct intel_driver_description {
  2021. unsigned int chip_id;
  2022. unsigned int gmch_chip_id;
  2023. unsigned int multi_gmch_chip; /* if we have more gfx chip type on this HB. */
  2024. char *name;
  2025. const struct agp_bridge_driver *driver;
  2026. const struct agp_bridge_driver *gmch_driver;
  2027. } intel_agp_chipsets[] = {
  2028. { PCI_DEVICE_ID_INTEL_82443LX_0, 0, 0, "440LX", &intel_generic_driver, NULL },
  2029. { PCI_DEVICE_ID_INTEL_82443BX_0, 0, 0, "440BX", &intel_generic_driver, NULL },
  2030. { PCI_DEVICE_ID_INTEL_82443GX_0, 0, 0, "440GX", &intel_generic_driver, NULL },
  2031. { PCI_DEVICE_ID_INTEL_82810_MC1, PCI_DEVICE_ID_INTEL_82810_IG1, 0, "i810",
  2032. NULL, &intel_810_driver },
  2033. { PCI_DEVICE_ID_INTEL_82810_MC3, PCI_DEVICE_ID_INTEL_82810_IG3, 0, "i810",
  2034. NULL, &intel_810_driver },
  2035. { PCI_DEVICE_ID_INTEL_82810E_MC, PCI_DEVICE_ID_INTEL_82810E_IG, 0, "i810",
  2036. NULL, &intel_810_driver },
  2037. { PCI_DEVICE_ID_INTEL_82815_MC, PCI_DEVICE_ID_INTEL_82815_CGC, 0, "i815",
  2038. &intel_815_driver, &intel_810_driver },
  2039. { PCI_DEVICE_ID_INTEL_82820_HB, 0, 0, "i820", &intel_820_driver, NULL },
  2040. { PCI_DEVICE_ID_INTEL_82820_UP_HB, 0, 0, "i820", &intel_820_driver, NULL },
  2041. { PCI_DEVICE_ID_INTEL_82830_HB, PCI_DEVICE_ID_INTEL_82830_CGC, 0, "830M",
  2042. &intel_830mp_driver, &intel_830_driver },
  2043. { PCI_DEVICE_ID_INTEL_82840_HB, 0, 0, "i840", &intel_840_driver, NULL },
  2044. { PCI_DEVICE_ID_INTEL_82845_HB, 0, 0, "845G", &intel_845_driver, NULL },
  2045. { PCI_DEVICE_ID_INTEL_82845G_HB, PCI_DEVICE_ID_INTEL_82845G_IG, 0, "830M",
  2046. &intel_845_driver, &intel_830_driver },
  2047. { PCI_DEVICE_ID_INTEL_82850_HB, 0, 0, "i850", &intel_850_driver, NULL },
  2048. { PCI_DEVICE_ID_INTEL_82854_HB, PCI_DEVICE_ID_INTEL_82854_IG, 0, "854",
  2049. &intel_845_driver, &intel_830_driver },
  2050. { PCI_DEVICE_ID_INTEL_82855PM_HB, 0, 0, "855PM", &intel_845_driver, NULL },
  2051. { PCI_DEVICE_ID_INTEL_82855GM_HB, PCI_DEVICE_ID_INTEL_82855GM_IG, 0, "855GM",
  2052. &intel_845_driver, &intel_830_driver },
  2053. { PCI_DEVICE_ID_INTEL_82860_HB, 0, 0, "i860", &intel_860_driver, NULL },
  2054. { PCI_DEVICE_ID_INTEL_82865_HB, PCI_DEVICE_ID_INTEL_82865_IG, 0, "865",
  2055. &intel_845_driver, &intel_830_driver },
  2056. { PCI_DEVICE_ID_INTEL_82875_HB, 0, 0, "i875", &intel_845_driver, NULL },
  2057. { PCI_DEVICE_ID_INTEL_E7221_HB, PCI_DEVICE_ID_INTEL_E7221_IG, 0, "E7221 (i915)",
  2058. NULL, &intel_915_driver },
  2059. { PCI_DEVICE_ID_INTEL_82915G_HB, PCI_DEVICE_ID_INTEL_82915G_IG, 0, "915G",
  2060. NULL, &intel_915_driver },
  2061. { PCI_DEVICE_ID_INTEL_82915GM_HB, PCI_DEVICE_ID_INTEL_82915GM_IG, 0, "915GM",
  2062. NULL, &intel_915_driver },
  2063. { PCI_DEVICE_ID_INTEL_82945G_HB, PCI_DEVICE_ID_INTEL_82945G_IG, 0, "945G",
  2064. NULL, &intel_915_driver },
  2065. { PCI_DEVICE_ID_INTEL_82945GM_HB, PCI_DEVICE_ID_INTEL_82945GM_IG, 0, "945GM",
  2066. NULL, &intel_915_driver },
  2067. { PCI_DEVICE_ID_INTEL_82945GME_HB, PCI_DEVICE_ID_INTEL_82945GME_IG, 0, "945GME",
  2068. NULL, &intel_915_driver },
  2069. { PCI_DEVICE_ID_INTEL_82946GZ_HB, PCI_DEVICE_ID_INTEL_82946GZ_IG, 0, "946GZ",
  2070. NULL, &intel_i965_driver },
  2071. { PCI_DEVICE_ID_INTEL_82G35_HB, PCI_DEVICE_ID_INTEL_82G35_IG, 0, "G35",
  2072. NULL, &intel_i965_driver },
  2073. { PCI_DEVICE_ID_INTEL_82965Q_HB, PCI_DEVICE_ID_INTEL_82965Q_IG, 0, "965Q",
  2074. NULL, &intel_i965_driver },
  2075. { PCI_DEVICE_ID_INTEL_82965G_HB, PCI_DEVICE_ID_INTEL_82965G_IG, 0, "965G",
  2076. NULL, &intel_i965_driver },
  2077. { PCI_DEVICE_ID_INTEL_82965GM_HB, PCI_DEVICE_ID_INTEL_82965GM_IG, 0, "965GM",
  2078. NULL, &intel_i965_driver },
  2079. { PCI_DEVICE_ID_INTEL_82965GME_HB, PCI_DEVICE_ID_INTEL_82965GME_IG, 0, "965GME/GLE",
  2080. NULL, &intel_i965_driver },
  2081. { PCI_DEVICE_ID_INTEL_7505_0, 0, 0, "E7505", &intel_7505_driver, NULL },
  2082. { PCI_DEVICE_ID_INTEL_7205_0, 0, 0, "E7205", &intel_7505_driver, NULL },
  2083. { PCI_DEVICE_ID_INTEL_G33_HB, PCI_DEVICE_ID_INTEL_G33_IG, 0, "G33",
  2084. NULL, &intel_g33_driver },
  2085. { PCI_DEVICE_ID_INTEL_Q35_HB, PCI_DEVICE_ID_INTEL_Q35_IG, 0, "Q35",
  2086. NULL, &intel_g33_driver },
  2087. { PCI_DEVICE_ID_INTEL_Q33_HB, PCI_DEVICE_ID_INTEL_Q33_IG, 0, "Q33",
  2088. NULL, &intel_g33_driver },
  2089. { PCI_DEVICE_ID_INTEL_PINEVIEW_M_HB, PCI_DEVICE_ID_INTEL_PINEVIEW_M_IG, 0, "GMA3150",
  2090. NULL, &intel_g33_driver },
  2091. { PCI_DEVICE_ID_INTEL_PINEVIEW_HB, PCI_DEVICE_ID_INTEL_PINEVIEW_IG, 0, "GMA3150",
  2092. NULL, &intel_g33_driver },
  2093. { PCI_DEVICE_ID_INTEL_GM45_HB, PCI_DEVICE_ID_INTEL_GM45_IG, 0,
  2094. "GM45", NULL, &intel_i965_driver },
  2095. { PCI_DEVICE_ID_INTEL_EAGLELAKE_HB, PCI_DEVICE_ID_INTEL_EAGLELAKE_IG, 0,
  2096. "Eaglelake", NULL, &intel_i965_driver },
  2097. { PCI_DEVICE_ID_INTEL_Q45_HB, PCI_DEVICE_ID_INTEL_Q45_IG, 0,
  2098. "Q45/Q43", NULL, &intel_i965_driver },
  2099. { PCI_DEVICE_ID_INTEL_G45_HB, PCI_DEVICE_ID_INTEL_G45_IG, 0,
  2100. "G45/G43", NULL, &intel_i965_driver },
  2101. { PCI_DEVICE_ID_INTEL_B43_HB, PCI_DEVICE_ID_INTEL_B43_IG, 0,
  2102. "B43", NULL, &intel_i965_driver },
  2103. { PCI_DEVICE_ID_INTEL_G41_HB, PCI_DEVICE_ID_INTEL_G41_IG, 0,
  2104. "G41", NULL, &intel_i965_driver },
  2105. { PCI_DEVICE_ID_INTEL_IRONLAKE_D_HB, PCI_DEVICE_ID_INTEL_IRONLAKE_D_IG, 0,
  2106. "HD Graphics", NULL, &intel_i965_driver },
  2107. { PCI_DEVICE_ID_INTEL_IRONLAKE_M_HB, PCI_DEVICE_ID_INTEL_IRONLAKE_M_IG, 0,
  2108. "HD Graphics", NULL, &intel_i965_driver },
  2109. { PCI_DEVICE_ID_INTEL_IRONLAKE_MA_HB, PCI_DEVICE_ID_INTEL_IRONLAKE_M_IG, 0,
  2110. "HD Graphics", NULL, &intel_i965_driver },
  2111. { PCI_DEVICE_ID_INTEL_IRONLAKE_MC2_HB, PCI_DEVICE_ID_INTEL_IRONLAKE_M_IG, 0,
  2112. "HD Graphics", NULL, &intel_i965_driver },
  2113. { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_HB, PCI_DEVICE_ID_INTEL_SANDYBRIDGE_IG, 0,
  2114. "Sandybridge", NULL, &intel_i965_driver },
  2115. { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M_HB, PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M_IG, 0,
  2116. "Sandybridge", NULL, &intel_i965_driver },
  2117. { 0, 0, 0, NULL, NULL, NULL }
  2118. };
  2119. static int __devinit agp_intel_probe(struct pci_dev *pdev,
  2120. const struct pci_device_id *ent)
  2121. {
  2122. struct agp_bridge_data *bridge;
  2123. u8 cap_ptr = 0;
  2124. struct resource *r;
  2125. int i;
  2126. cap_ptr = pci_find_capability(pdev, PCI_CAP_ID_AGP);
  2127. bridge = agp_alloc_bridge();
  2128. if (!bridge)
  2129. return -ENOMEM;
  2130. for (i = 0; intel_agp_chipsets[i].name != NULL; i++) {
  2131. /* In case that multiple models of gfx chip may
  2132. stand on same host bridge type, this can be
  2133. sure we detect the right IGD. */
  2134. if (pdev->device == intel_agp_chipsets[i].chip_id) {
  2135. if ((intel_agp_chipsets[i].gmch_chip_id != 0) &&
  2136. find_gmch(intel_agp_chipsets[i].gmch_chip_id)) {
  2137. bridge->driver =
  2138. intel_agp_chipsets[i].gmch_driver;
  2139. break;
  2140. } else if (intel_agp_chipsets[i].multi_gmch_chip) {
  2141. continue;
  2142. } else {
  2143. bridge->driver = intel_agp_chipsets[i].driver;
  2144. break;
  2145. }
  2146. }
  2147. }
  2148. if (intel_agp_chipsets[i].name == NULL) {
  2149. if (cap_ptr)
  2150. dev_warn(&pdev->dev, "unsupported Intel chipset [%04x/%04x]\n",
  2151. pdev->vendor, pdev->device);
  2152. agp_put_bridge(bridge);
  2153. return -ENODEV;
  2154. }
  2155. if (bridge->driver == NULL) {
  2156. /* bridge has no AGP and no IGD detected */
  2157. if (cap_ptr)
  2158. dev_warn(&pdev->dev, "can't find bridge device (chip_id: %04x)\n",
  2159. intel_agp_chipsets[i].gmch_chip_id);
  2160. agp_put_bridge(bridge);
  2161. return -ENODEV;
  2162. }
  2163. bridge->dev = pdev;
  2164. bridge->capndx = cap_ptr;
  2165. bridge->dev_private_data = &intel_private;
  2166. dev_info(&pdev->dev, "Intel %s Chipset\n", intel_agp_chipsets[i].name);
  2167. /*
  2168. * The following fixes the case where the BIOS has "forgotten" to
  2169. * provide an address range for the GART.
  2170. * 20030610 - hamish@zot.org
  2171. */
  2172. r = &pdev->resource[0];
  2173. if (!r->start && r->end) {
  2174. if (pci_assign_resource(pdev, 0)) {
  2175. dev_err(&pdev->dev, "can't assign resource 0\n");
  2176. agp_put_bridge(bridge);
  2177. return -ENODEV;
  2178. }
  2179. }
  2180. /*
  2181. * If the device has not been properly setup, the following will catch
  2182. * the problem and should stop the system from crashing.
  2183. * 20030610 - hamish@zot.org
  2184. */
  2185. if (pci_enable_device(pdev)) {
  2186. dev_err(&pdev->dev, "can't enable PCI device\n");
  2187. agp_put_bridge(bridge);
  2188. return -ENODEV;
  2189. }
  2190. /* Fill in the mode register */
  2191. if (cap_ptr) {
  2192. pci_read_config_dword(pdev,
  2193. bridge->capndx+PCI_AGP_STATUS,
  2194. &bridge->mode);
  2195. }
  2196. if (bridge->driver->mask_memory == intel_i965_mask_memory) {
  2197. if (pci_set_dma_mask(intel_private.pcidev, DMA_BIT_MASK(36)))
  2198. dev_err(&intel_private.pcidev->dev,
  2199. "set gfx device dma mask 36bit failed!\n");
  2200. else
  2201. pci_set_consistent_dma_mask(intel_private.pcidev,
  2202. DMA_BIT_MASK(36));
  2203. }
  2204. pci_set_drvdata(pdev, bridge);
  2205. return agp_add_bridge(bridge);
  2206. }
  2207. static void __devexit agp_intel_remove(struct pci_dev *pdev)
  2208. {
  2209. struct agp_bridge_data *bridge = pci_get_drvdata(pdev);
  2210. agp_remove_bridge(bridge);
  2211. if (intel_private.pcidev)
  2212. pci_dev_put(intel_private.pcidev);
  2213. agp_put_bridge(bridge);
  2214. }
  2215. #ifdef CONFIG_PM
  2216. static int agp_intel_resume(struct pci_dev *pdev)
  2217. {
  2218. struct agp_bridge_data *bridge = pci_get_drvdata(pdev);
  2219. int ret_val;
  2220. if (bridge->driver == &intel_generic_driver)
  2221. intel_configure();
  2222. else if (bridge->driver == &intel_850_driver)
  2223. intel_850_configure();
  2224. else if (bridge->driver == &intel_845_driver)
  2225. intel_845_configure();
  2226. else if (bridge->driver == &intel_830mp_driver)
  2227. intel_830mp_configure();
  2228. else if (bridge->driver == &intel_915_driver)
  2229. intel_i915_configure();
  2230. else if (bridge->driver == &intel_830_driver)
  2231. intel_i830_configure();
  2232. else if (bridge->driver == &intel_810_driver)
  2233. intel_i810_configure();
  2234. else if (bridge->driver == &intel_i965_driver)
  2235. intel_i915_configure();
  2236. ret_val = agp_rebind_memory();
  2237. if (ret_val != 0)
  2238. return ret_val;
  2239. return 0;
  2240. }
  2241. #endif
  2242. static struct pci_device_id agp_intel_pci_table[] = {
  2243. #define ID(x) \
  2244. { \
  2245. .class = (PCI_CLASS_BRIDGE_HOST << 8), \
  2246. .class_mask = ~0, \
  2247. .vendor = PCI_VENDOR_ID_INTEL, \
  2248. .device = x, \
  2249. .subvendor = PCI_ANY_ID, \
  2250. .subdevice = PCI_ANY_ID, \
  2251. }
  2252. ID(PCI_DEVICE_ID_INTEL_82443LX_0),
  2253. ID(PCI_DEVICE_ID_INTEL_82443BX_0),
  2254. ID(PCI_DEVICE_ID_INTEL_82443GX_0),
  2255. ID(PCI_DEVICE_ID_INTEL_82810_MC1),
  2256. ID(PCI_DEVICE_ID_INTEL_82810_MC3),
  2257. ID(PCI_DEVICE_ID_INTEL_82810E_MC),
  2258. ID(PCI_DEVICE_ID_INTEL_82815_MC),
  2259. ID(PCI_DEVICE_ID_INTEL_82820_HB),
  2260. ID(PCI_DEVICE_ID_INTEL_82820_UP_HB),
  2261. ID(PCI_DEVICE_ID_INTEL_82830_HB),
  2262. ID(PCI_DEVICE_ID_INTEL_82840_HB),
  2263. ID(PCI_DEVICE_ID_INTEL_82845_HB),
  2264. ID(PCI_DEVICE_ID_INTEL_82845G_HB),
  2265. ID(PCI_DEVICE_ID_INTEL_82850_HB),
  2266. ID(PCI_DEVICE_ID_INTEL_82854_HB),
  2267. ID(PCI_DEVICE_ID_INTEL_82855PM_HB),
  2268. ID(PCI_DEVICE_ID_INTEL_82855GM_HB),
  2269. ID(PCI_DEVICE_ID_INTEL_82860_HB),
  2270. ID(PCI_DEVICE_ID_INTEL_82865_HB),
  2271. ID(PCI_DEVICE_ID_INTEL_82875_HB),
  2272. ID(PCI_DEVICE_ID_INTEL_7505_0),
  2273. ID(PCI_DEVICE_ID_INTEL_7205_0),
  2274. ID(PCI_DEVICE_ID_INTEL_E7221_HB),
  2275. ID(PCI_DEVICE_ID_INTEL_82915G_HB),
  2276. ID(PCI_DEVICE_ID_INTEL_82915GM_HB),
  2277. ID(PCI_DEVICE_ID_INTEL_82945G_HB),
  2278. ID(PCI_DEVICE_ID_INTEL_82945GM_HB),
  2279. ID(PCI_DEVICE_ID_INTEL_82945GME_HB),
  2280. ID(PCI_DEVICE_ID_INTEL_PINEVIEW_M_HB),
  2281. ID(PCI_DEVICE_ID_INTEL_PINEVIEW_HB),
  2282. ID(PCI_DEVICE_ID_INTEL_82946GZ_HB),
  2283. ID(PCI_DEVICE_ID_INTEL_82G35_HB),
  2284. ID(PCI_DEVICE_ID_INTEL_82965Q_HB),
  2285. ID(PCI_DEVICE_ID_INTEL_82965G_HB),
  2286. ID(PCI_DEVICE_ID_INTEL_82965GM_HB),
  2287. ID(PCI_DEVICE_ID_INTEL_82965GME_HB),
  2288. ID(PCI_DEVICE_ID_INTEL_G33_HB),
  2289. ID(PCI_DEVICE_ID_INTEL_Q35_HB),
  2290. ID(PCI_DEVICE_ID_INTEL_Q33_HB),
  2291. ID(PCI_DEVICE_ID_INTEL_GM45_HB),
  2292. ID(PCI_DEVICE_ID_INTEL_EAGLELAKE_HB),
  2293. ID(PCI_DEVICE_ID_INTEL_Q45_HB),
  2294. ID(PCI_DEVICE_ID_INTEL_G45_HB),
  2295. ID(PCI_DEVICE_ID_INTEL_G41_HB),
  2296. ID(PCI_DEVICE_ID_INTEL_B43_HB),
  2297. ID(PCI_DEVICE_ID_INTEL_IRONLAKE_D_HB),
  2298. ID(PCI_DEVICE_ID_INTEL_IRONLAKE_M_HB),
  2299. ID(PCI_DEVICE_ID_INTEL_IRONLAKE_MA_HB),
  2300. ID(PCI_DEVICE_ID_INTEL_IRONLAKE_MC2_HB),
  2301. ID(PCI_DEVICE_ID_INTEL_SANDYBRIDGE_HB),
  2302. ID(PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M_HB),
  2303. { }
  2304. };
  2305. MODULE_DEVICE_TABLE(pci, agp_intel_pci_table);
  2306. static struct pci_driver agp_intel_pci_driver = {
  2307. .name = "agpgart-intel",
  2308. .id_table = agp_intel_pci_table,
  2309. .probe = agp_intel_probe,
  2310. .remove = __devexit_p(agp_intel_remove),
  2311. #ifdef CONFIG_PM
  2312. .resume = agp_intel_resume,
  2313. #endif
  2314. };
  2315. static int __init agp_intel_init(void)
  2316. {
  2317. if (agp_off)
  2318. return -EINVAL;
  2319. return pci_register_driver(&agp_intel_pci_driver);
  2320. }
  2321. static void __exit agp_intel_cleanup(void)
  2322. {
  2323. pci_unregister_driver(&agp_intel_pci_driver);
  2324. }
  2325. module_init(agp_intel_init);
  2326. module_exit(agp_intel_cleanup);
  2327. MODULE_AUTHOR("Dave Jones <davej@redhat.com>");
  2328. MODULE_LICENSE("GPL and additional rights");